sde_crtc.c 231 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include "sde_kms.h"
  31. #include "sde_hw_lm.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_hw_dspp.h"
  34. #include "sde_crtc.h"
  35. #include "sde_plane.h"
  36. #include "sde_hw_util.h"
  37. #include "sde_hw_catalog.h"
  38. #include "sde_color_processing.h"
  39. #include "sde_encoder.h"
  40. #include "sde_connector.h"
  41. #include "sde_vbif.h"
  42. #include "sde_power_handle.h"
  43. #include "sde_core_perf.h"
  44. #include "sde_trace.h"
  45. #include "msm_drv.h"
  46. #include "sde_vm.h"
  47. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  48. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  49. /* Max number of planes with hw fences within one commit */
  50. #define MAX_HW_FENCES SDE_MULTIRECT_PLANE_MAX
  51. struct sde_crtc_custom_events {
  52. u32 event;
  53. int (*func)(struct drm_crtc *crtc, bool en,
  54. struct sde_irq_callback *irq);
  55. };
  56. struct vblank_work {
  57. struct kthread_work work;
  58. int crtc_id;
  59. bool enable;
  60. struct msm_drm_private *priv;
  61. };
  62. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  63. bool en, struct sde_irq_callback *ad_irq);
  64. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  65. bool en, struct sde_irq_callback *idle_irq);
  66. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  67. bool en, struct sde_irq_callback *idle_irq);
  68. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  69. struct sde_irq_callback *noirq);
  70. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  71. bool en, struct sde_irq_callback *idle_irq);
  72. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  73. struct sde_crtc_state *cstate,
  74. void __user *usr_ptr);
  75. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  76. bool en, struct sde_irq_callback *irq);
  77. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  78. bool en, struct sde_irq_callback *irq);
  79. static struct sde_crtc_custom_events custom_events[] = {
  80. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  81. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  82. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  83. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  84. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  85. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  86. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  87. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  88. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  89. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  90. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  91. {DRM_EVENT_OPR_VALUE, sde_crtc_opr_event_handler},
  92. };
  93. /* default input fence timeout, in ms */
  94. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  95. /*
  96. * The default input fence timeout is 2 seconds while max allowed
  97. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  98. * tolerance limit.
  99. */
  100. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  101. /* layer mixer index on sde_crtc */
  102. #define LEFT_MIXER 0
  103. #define RIGHT_MIXER 1
  104. #define MISR_BUFF_SIZE 256
  105. /*
  106. * Time period for fps calculation in micro seconds.
  107. * Default value is set to 1 sec.
  108. */
  109. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  110. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  111. #define MAX_FRAME_COUNT 1000
  112. #define MILI_TO_MICRO 1000
  113. #define SKIP_STAGING_PIPE_ZPOS 255
  114. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  115. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  116. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  117. struct drm_crtc_state *state);
  118. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  119. {
  120. struct msm_drm_private *priv;
  121. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  122. SDE_ERROR("invalid crtc\n");
  123. return NULL;
  124. }
  125. priv = crtc->dev->dev_private;
  126. if (!priv || !priv->kms) {
  127. SDE_ERROR("invalid kms\n");
  128. return NULL;
  129. }
  130. return to_sde_kms(priv->kms);
  131. }
  132. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  133. {
  134. struct drm_connector *conn;
  135. struct drm_connector_list_iter conn_iter;
  136. enum sde_wb_usage_type usage_type = 0;
  137. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  138. drm_for_each_connector_iter(conn, &conn_iter) {
  139. if (conn->state && (conn->state->crtc == crtc)
  140. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  141. usage_type = sde_connector_get_property(conn->state,
  142. CONNECTOR_PROP_WB_USAGE_TYPE);
  143. break;
  144. }
  145. }
  146. drm_connector_list_iter_end(&conn_iter);
  147. return usage_type;
  148. }
  149. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  150. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  151. {
  152. struct drm_connector *conn;
  153. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  154. struct drm_connector_list_iter conn_iter;
  155. int i;
  156. if (crtc_state->state) {
  157. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  158. if (conn_state && (conn_state->crtc == crtc)
  159. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  160. virt_conn_state = conn_state;
  161. break;
  162. }
  163. }
  164. } else {
  165. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  166. drm_for_each_connector_iter(conn, &conn_iter) {
  167. if (conn->state && (conn->state->crtc == crtc)
  168. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  169. virt_conn_state = conn->state;
  170. break;
  171. }
  172. }
  173. drm_connector_list_iter_end(&conn_iter);
  174. }
  175. return virt_conn_state;
  176. }
  177. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  178. struct drm_display_mode *mode, u32 *width, u32 *height)
  179. {
  180. struct sde_crtc *sde_crtc;
  181. struct sde_crtc_state *cstate;
  182. struct drm_connector_state *virt_conn_state;
  183. struct sde_connector_state *virt_cstate;
  184. *width = 0;
  185. *height = 0;
  186. if (!crtc || !crtc_state || !mode)
  187. return;
  188. sde_crtc = to_sde_crtc(crtc);
  189. cstate = to_sde_crtc_state(crtc_state);
  190. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  191. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  192. if (cstate->num_ds_enabled) {
  193. *width = cstate->ds_cfg[0].lm_width;
  194. *height = cstate->ds_cfg[0].lm_height;
  195. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  196. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  197. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  198. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  199. } else {
  200. *width = mode->hdisplay / sde_crtc->num_mixers;
  201. *height = mode->vdisplay;
  202. }
  203. }
  204. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  205. struct drm_display_mode *mode, u32 *width, u32 *height)
  206. {
  207. struct sde_crtc *sde_crtc;
  208. struct sde_crtc_state *cstate;
  209. struct drm_connector_state *virt_conn_state;
  210. struct sde_connector_state *virt_cstate;
  211. *width = 0;
  212. *height = 0;
  213. if (!crtc || !crtc_state || !mode)
  214. return;
  215. sde_crtc = to_sde_crtc(crtc);
  216. cstate = to_sde_crtc_state(crtc_state);
  217. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  218. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  219. if (cstate->num_ds_enabled) {
  220. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  221. *height = cstate->ds_cfg[0].lm_height;
  222. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  223. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  224. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  225. } else {
  226. *width = mode->hdisplay;
  227. *height = mode->vdisplay;
  228. }
  229. }
  230. /**
  231. * sde_crtc_calc_fps() - Calculates fps value.
  232. * @sde_crtc : CRTC structure
  233. *
  234. * This function is called at frame done. It counts the number
  235. * of frames done for every 1 sec. Stores the value in measured_fps.
  236. * measured_fps value is 10 times the calculated fps value.
  237. * For example, measured_fps= 594 for calculated fps of 59.4
  238. */
  239. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  240. {
  241. ktime_t current_time_us;
  242. u64 fps, diff_us;
  243. current_time_us = ktime_get();
  244. diff_us = (u64)ktime_us_delta(current_time_us,
  245. sde_crtc->fps_info.last_sampled_time_us);
  246. sde_crtc->fps_info.frame_count++;
  247. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  248. /* Multiplying with 10 to get fps in floating point */
  249. fps = ((u64)sde_crtc->fps_info.frame_count)
  250. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  251. do_div(fps, diff_us);
  252. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  253. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  254. sde_crtc->base.base.id, (unsigned int)fps/10,
  255. (unsigned int)fps%10);
  256. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  257. sde_crtc->fps_info.frame_count = 0;
  258. }
  259. if (!sde_crtc->fps_info.time_buf)
  260. return;
  261. /**
  262. * Array indexing is based on sliding window algorithm.
  263. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  264. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  265. * counter loops around and comes back to the first index to store
  266. * the next ktime.
  267. */
  268. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  269. ktime_get();
  270. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  271. }
  272. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  273. {
  274. if (!sde_crtc)
  275. return;
  276. }
  277. #if IS_ENABLED(CONFIG_DEBUG_FS)
  278. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  279. {
  280. struct sde_crtc *sde_crtc;
  281. u64 fps_int, fps_float;
  282. ktime_t current_time_us;
  283. u64 fps, diff_us;
  284. if (!s || !s->private) {
  285. SDE_ERROR("invalid input param(s)\n");
  286. return -EAGAIN;
  287. }
  288. sde_crtc = s->private;
  289. current_time_us = ktime_get();
  290. diff_us = (u64)ktime_us_delta(current_time_us,
  291. sde_crtc->fps_info.last_sampled_time_us);
  292. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  293. /* Multiplying with 10 to get fps in floating point */
  294. fps = ((u64)sde_crtc->fps_info.frame_count)
  295. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  296. do_div(fps, diff_us);
  297. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  298. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  299. sde_crtc->fps_info.frame_count = 0;
  300. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  301. sde_crtc->base.base.id, (unsigned int)fps/10,
  302. (unsigned int)fps%10);
  303. }
  304. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  305. fps_float = do_div(fps_int, 10);
  306. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  307. return 0;
  308. }
  309. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  310. {
  311. return single_open(file, _sde_debugfs_fps_status_show,
  312. inode->i_private);
  313. }
  314. #endif /* CONFIG_DEBUG_FS */
  315. static ssize_t fps_periodicity_ms_store(struct device *device,
  316. struct device_attribute *attr, const char *buf, size_t count)
  317. {
  318. struct drm_crtc *crtc;
  319. struct sde_crtc *sde_crtc;
  320. int res;
  321. /* Base of the input */
  322. int cnt = 10;
  323. if (!device || !buf) {
  324. SDE_ERROR("invalid input param(s)\n");
  325. return -EAGAIN;
  326. }
  327. crtc = dev_get_drvdata(device);
  328. if (!crtc)
  329. return -EINVAL;
  330. sde_crtc = to_sde_crtc(crtc);
  331. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  332. if (res < 0)
  333. return res;
  334. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  335. sde_crtc->fps_info.fps_periodic_duration =
  336. DEFAULT_FPS_PERIOD_1_SEC;
  337. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  338. MAX_FPS_PERIOD_5_SECONDS)
  339. sde_crtc->fps_info.fps_periodic_duration =
  340. MAX_FPS_PERIOD_5_SECONDS;
  341. else
  342. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  343. return count;
  344. }
  345. static ssize_t fps_periodicity_ms_show(struct device *device,
  346. struct device_attribute *attr, char *buf)
  347. {
  348. struct drm_crtc *crtc;
  349. struct sde_crtc *sde_crtc;
  350. if (!device || !buf) {
  351. SDE_ERROR("invalid input param(s)\n");
  352. return -EAGAIN;
  353. }
  354. crtc = dev_get_drvdata(device);
  355. if (!crtc)
  356. return -EINVAL;
  357. sde_crtc = to_sde_crtc(crtc);
  358. return scnprintf(buf, PAGE_SIZE, "%d\n",
  359. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  360. }
  361. static ssize_t measured_fps_show(struct device *device,
  362. struct device_attribute *attr, char *buf)
  363. {
  364. struct drm_crtc *crtc;
  365. struct sde_crtc *sde_crtc;
  366. uint64_t fps_int, fps_decimal;
  367. u64 fps = 0, frame_count = 0;
  368. ktime_t current_time;
  369. int i = 0, current_time_index;
  370. u64 diff_us;
  371. if (!device || !buf) {
  372. SDE_ERROR("invalid input param(s)\n");
  373. return -EAGAIN;
  374. }
  375. crtc = dev_get_drvdata(device);
  376. if (!crtc) {
  377. scnprintf(buf, PAGE_SIZE, "fps information not available");
  378. return -EINVAL;
  379. }
  380. sde_crtc = to_sde_crtc(crtc);
  381. if (!sde_crtc->fps_info.time_buf) {
  382. scnprintf(buf, PAGE_SIZE,
  383. "timebuf null - fps information not available");
  384. return -EINVAL;
  385. }
  386. /**
  387. * Whenever the time_index counter comes to zero upon decrementing,
  388. * it is set to the last index since it is the next index that we
  389. * should check for calculating the buftime.
  390. */
  391. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  392. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  393. current_time = ktime_get();
  394. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  395. u64 ptime = (u64)ktime_to_us(current_time);
  396. u64 buftime = (u64)ktime_to_us(
  397. sde_crtc->fps_info.time_buf[current_time_index]);
  398. diff_us = (u64)ktime_us_delta(current_time,
  399. sde_crtc->fps_info.time_buf[current_time_index]);
  400. if (ptime > buftime && diff_us >= (u64)
  401. sde_crtc->fps_info.fps_periodic_duration) {
  402. /* Multiplying with 10 to get fps in floating point */
  403. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  404. do_div(fps, diff_us);
  405. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  406. SDE_DEBUG("measured fps: %d\n",
  407. sde_crtc->fps_info.measured_fps);
  408. break;
  409. }
  410. current_time_index = (current_time_index == 0) ?
  411. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  412. SDE_DEBUG("current time index: %d\n", current_time_index);
  413. frame_count++;
  414. }
  415. if (i == MAX_FRAME_COUNT) {
  416. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  417. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  418. diff_us = (u64)ktime_us_delta(current_time,
  419. sde_crtc->fps_info.time_buf[current_time_index]);
  420. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  421. /* Multiplying with 10 to get fps in floating point */
  422. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  423. do_div(fps, diff_us);
  424. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  425. }
  426. }
  427. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  428. fps_decimal = do_div(fps_int, 10);
  429. return scnprintf(buf, PAGE_SIZE,
  430. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  431. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  432. }
  433. static ssize_t vsync_event_show(struct device *device,
  434. struct device_attribute *attr, char *buf)
  435. {
  436. struct drm_crtc *crtc;
  437. struct sde_crtc *sde_crtc;
  438. struct drm_encoder *encoder;
  439. int avr_status = -EPIPE;
  440. if (!device || !buf) {
  441. SDE_ERROR("invalid input param(s)\n");
  442. return -EAGAIN;
  443. }
  444. crtc = dev_get_drvdata(device);
  445. sde_crtc = to_sde_crtc(crtc);
  446. mutex_lock(&sde_crtc->crtc_lock);
  447. if (sde_crtc->enabled) {
  448. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  449. if (sde_encoder_in_clone_mode(encoder))
  450. continue;
  451. avr_status = sde_encoder_get_avr_status(encoder);
  452. break;
  453. }
  454. }
  455. mutex_unlock(&sde_crtc->crtc_lock);
  456. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  457. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  458. }
  459. static ssize_t retire_frame_event_show(struct device *device,
  460. struct device_attribute *attr, char *buf)
  461. {
  462. struct drm_crtc *crtc;
  463. struct sde_crtc *sde_crtc;
  464. if (!device || !buf) {
  465. SDE_ERROR("invalid input param(s)\n");
  466. return -EAGAIN;
  467. }
  468. crtc = dev_get_drvdata(device);
  469. sde_crtc = to_sde_crtc(crtc);
  470. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  471. ktime_to_ns(sde_crtc->retire_frame_event_time));
  472. }
  473. static DEVICE_ATTR_RO(vsync_event);
  474. static DEVICE_ATTR_RO(measured_fps);
  475. static DEVICE_ATTR_RW(fps_periodicity_ms);
  476. static DEVICE_ATTR_RO(retire_frame_event);
  477. static struct attribute *sde_crtc_dev_attrs[] = {
  478. &dev_attr_vsync_event.attr,
  479. &dev_attr_measured_fps.attr,
  480. &dev_attr_fps_periodicity_ms.attr,
  481. &dev_attr_retire_frame_event.attr,
  482. NULL
  483. };
  484. static const struct attribute_group sde_crtc_attr_group = {
  485. .attrs = sde_crtc_dev_attrs,
  486. };
  487. static const struct attribute_group *sde_crtc_attr_groups[] = {
  488. &sde_crtc_attr_group,
  489. NULL,
  490. };
  491. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  492. {
  493. struct drm_event event;
  494. uint32_t *data = (uint32_t *)payload;
  495. if (!crtc) {
  496. SDE_ERROR("invalid crtc\n");
  497. return;
  498. }
  499. event.type = type;
  500. event.length = len;
  501. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  502. SDE_EVT32(DRMID(crtc), type, len, *data,
  503. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  504. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  505. DRMID(crtc), type, payload, *data);
  506. }
  507. static void sde_crtc_destroy(struct drm_crtc *crtc)
  508. {
  509. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  510. SDE_DEBUG("\n");
  511. if (!crtc)
  512. return;
  513. if (sde_crtc->vsync_event_sf)
  514. sysfs_put(sde_crtc->vsync_event_sf);
  515. if (sde_crtc->retire_frame_event_sf)
  516. sysfs_put(sde_crtc->retire_frame_event_sf);
  517. if (sde_crtc->sysfs_dev)
  518. device_unregister(sde_crtc->sysfs_dev);
  519. if (sde_crtc->blob_info)
  520. drm_property_blob_put(sde_crtc->blob_info);
  521. msm_property_destroy(&sde_crtc->property_info);
  522. sde_cp_crtc_destroy_properties(crtc);
  523. sde_fence_deinit(sde_crtc->output_fence);
  524. _sde_crtc_deinit_events(sde_crtc);
  525. drm_crtc_cleanup(crtc);
  526. mutex_destroy(&sde_crtc->crtc_lock);
  527. kfree(sde_crtc);
  528. }
  529. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  530. struct drm_atomic_state *state)
  531. {
  532. struct drm_connector *conn;
  533. struct drm_connector_state *conn_state;
  534. int i;
  535. for_each_new_connector_in_state(state, conn, conn_state, i) {
  536. if (!conn_state || conn_state->crtc != crtc)
  537. continue;
  538. return to_sde_connector_state(conn_state);
  539. }
  540. return NULL;
  541. }
  542. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  543. {
  544. struct drm_connector *connector;
  545. struct drm_encoder *encoder;
  546. struct sde_connector_state *conn_state;
  547. bool encoder_valid = false;
  548. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  549. c_state->encoder_mask) {
  550. if (!sde_encoder_in_clone_mode(encoder)) {
  551. encoder_valid = true;
  552. break;
  553. }
  554. }
  555. if (!encoder_valid)
  556. return NULL;
  557. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  558. if (!connector)
  559. return NULL;
  560. conn_state = to_sde_connector_state(connector->state);
  561. if (!conn_state)
  562. return NULL;
  563. return &conn_state->msm_mode;
  564. }
  565. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  566. const struct drm_display_mode *mode,
  567. struct drm_display_mode *adjusted_mode)
  568. {
  569. struct msm_display_mode *msm_mode;
  570. struct drm_crtc_state *c_state;
  571. struct drm_connector *connector;
  572. struct drm_encoder *encoder;
  573. struct drm_connector_state *new_conn_state;
  574. struct sde_connector_state *c_conn_state = NULL;
  575. bool encoder_valid = false;
  576. int i;
  577. SDE_DEBUG("\n");
  578. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  579. adjusted_mode);
  580. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  581. c_state->encoder_mask) {
  582. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  583. encoder_valid = true;
  584. break;
  585. }
  586. }
  587. if (!encoder_valid) {
  588. SDE_ERROR("encoder not found\n");
  589. return true;
  590. }
  591. for_each_new_connector_in_state(c_state->state, connector,
  592. new_conn_state, i) {
  593. if (new_conn_state->best_encoder == encoder) {
  594. c_conn_state = to_sde_connector_state(new_conn_state);
  595. break;
  596. }
  597. }
  598. if (!c_conn_state) {
  599. SDE_ERROR("could not get connector state\n");
  600. return true;
  601. }
  602. msm_mode = &c_conn_state->msm_mode;
  603. if ((msm_is_mode_seamless(msm_mode) ||
  604. (msm_is_mode_seamless_vrr(msm_mode) ||
  605. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  606. (!crtc->enabled)) {
  607. SDE_ERROR("crtc state prevents seamless transition\n");
  608. return false;
  609. }
  610. return true;
  611. }
  612. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  613. struct sde_plane_state *pstate, struct sde_format *format)
  614. {
  615. uint32_t blend_op, fg_alpha, bg_alpha;
  616. uint32_t blend_type;
  617. struct sde_hw_mixer *lm = mixer->hw_lm;
  618. /* default to opaque blending */
  619. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  620. bg_alpha = 0xFF - fg_alpha;
  621. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  622. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  623. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  624. switch (blend_type) {
  625. case SDE_DRM_BLEND_OP_OPAQUE:
  626. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  627. SDE_BLEND_BG_ALPHA_BG_CONST;
  628. break;
  629. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  630. if (format->alpha_enable) {
  631. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  632. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  633. if (fg_alpha != 0xff) {
  634. bg_alpha = fg_alpha;
  635. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  636. SDE_BLEND_BG_INV_MOD_ALPHA;
  637. } else {
  638. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  639. }
  640. }
  641. break;
  642. case SDE_DRM_BLEND_OP_COVERAGE:
  643. if (format->alpha_enable) {
  644. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  645. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  646. if (fg_alpha != 0xff) {
  647. bg_alpha = fg_alpha;
  648. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  649. SDE_BLEND_BG_MOD_ALPHA |
  650. SDE_BLEND_BG_INV_MOD_ALPHA;
  651. } else {
  652. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  653. }
  654. }
  655. break;
  656. default:
  657. /* do nothing */
  658. break;
  659. }
  660. if (lm->ops.setup_blend_config)
  661. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  662. SDE_DEBUG(
  663. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  664. (char *) &format->base.pixel_format,
  665. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  666. }
  667. static void _sde_crtc_calc_split_dim_layer_yh_param(struct drm_crtc *crtc, u16 *y, u16 *h)
  668. {
  669. u32 padding_y = 0, padding_start = 0, padding_height = 0;
  670. struct sde_crtc_state *cstate;
  671. cstate = to_sde_crtc_state(crtc->state);
  672. if (!cstate->line_insertion.panel_line_insertion_enable)
  673. return;
  674. sde_crtc_calc_vpadding_param(crtc->state, *y, *h, &padding_y,
  675. &padding_start, &padding_height);
  676. *y = padding_y;
  677. *h = padding_height;
  678. }
  679. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  680. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  681. struct sde_hw_dim_layer *dim_layer)
  682. {
  683. struct sde_crtc_state *cstate;
  684. struct sde_hw_mixer *lm;
  685. struct sde_hw_dim_layer split_dim_layer;
  686. int i;
  687. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  688. SDE_DEBUG("empty dim_layer\n");
  689. return;
  690. }
  691. cstate = to_sde_crtc_state(crtc->state);
  692. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  693. dim_layer->flags, dim_layer->stage);
  694. split_dim_layer.stage = dim_layer->stage;
  695. split_dim_layer.color_fill = dim_layer->color_fill;
  696. /*
  697. * traverse through the layer mixers attached to crtc and find the
  698. * intersecting dim layer rect in each LM and program accordingly.
  699. */
  700. for (i = 0; i < sde_crtc->num_mixers; i++) {
  701. split_dim_layer.flags = dim_layer->flags;
  702. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  703. &split_dim_layer.rect);
  704. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  705. /*
  706. * no extra programming required for non-intersecting
  707. * layer mixers with INCLUSIVE dim layer
  708. */
  709. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  710. continue;
  711. /*
  712. * program the other non-intersecting layer mixers with
  713. * INCLUSIVE dim layer of full size for uniformity
  714. * with EXCLUSIVE dim layer config.
  715. */
  716. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  717. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  718. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  719. sizeof(split_dim_layer.rect));
  720. } else {
  721. split_dim_layer.rect.x =
  722. split_dim_layer.rect.x -
  723. cstate->lm_roi[i].x;
  724. split_dim_layer.rect.y =
  725. split_dim_layer.rect.y -
  726. cstate->lm_roi[i].y;
  727. }
  728. /* update dim layer rect for panel stacking crtc */
  729. if (cstate->line_insertion.padding_height)
  730. _sde_crtc_calc_split_dim_layer_yh_param(crtc, &split_dim_layer.rect.y,
  731. &split_dim_layer.rect.h);
  732. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  733. cstate->lm_roi[i].x,
  734. cstate->lm_roi[i].y,
  735. cstate->lm_roi[i].w,
  736. cstate->lm_roi[i].h,
  737. dim_layer->rect.x,
  738. dim_layer->rect.y,
  739. dim_layer->rect.w,
  740. dim_layer->rect.h,
  741. split_dim_layer.rect.x,
  742. split_dim_layer.rect.y,
  743. split_dim_layer.rect.w,
  744. split_dim_layer.rect.h);
  745. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  746. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  747. split_dim_layer.rect.w, split_dim_layer.rect.h);
  748. lm = mixer[i].hw_lm;
  749. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  750. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  751. }
  752. }
  753. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  754. const struct sde_rect **crtc_roi)
  755. {
  756. struct sde_crtc_state *crtc_state;
  757. if (!state || !crtc_roi)
  758. return;
  759. crtc_state = to_sde_crtc_state(state);
  760. *crtc_roi = &crtc_state->crtc_roi;
  761. }
  762. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  763. {
  764. struct sde_crtc_state *cstate;
  765. struct sde_crtc *sde_crtc;
  766. if (!state || !state->crtc)
  767. return false;
  768. sde_crtc = to_sde_crtc(state->crtc);
  769. cstate = to_sde_crtc_state(state);
  770. return msm_property_is_dirty(&sde_crtc->property_info,
  771. &cstate->property_state, CRTC_PROP_ROI_V1);
  772. }
  773. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  774. void __user *usr_ptr)
  775. {
  776. struct drm_crtc *crtc;
  777. struct sde_crtc_state *cstate;
  778. struct sde_drm_roi_v1 roi_v1;
  779. int i;
  780. if (!state) {
  781. SDE_ERROR("invalid args\n");
  782. return -EINVAL;
  783. }
  784. cstate = to_sde_crtc_state(state);
  785. crtc = cstate->base.crtc;
  786. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  787. if (!usr_ptr) {
  788. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  789. return 0;
  790. }
  791. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  792. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  793. return -EINVAL;
  794. }
  795. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  796. if (roi_v1.num_rects == 0) {
  797. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  798. return 0;
  799. }
  800. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  801. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  802. roi_v1.num_rects);
  803. return -EINVAL;
  804. }
  805. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  806. for (i = 0; i < roi_v1.num_rects; ++i) {
  807. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  808. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  809. DRMID(crtc), i,
  810. cstate->user_roi_list.roi[i].x1,
  811. cstate->user_roi_list.roi[i].y1,
  812. cstate->user_roi_list.roi[i].x2,
  813. cstate->user_roi_list.roi[i].y2);
  814. SDE_EVT32_VERBOSE(DRMID(crtc),
  815. cstate->user_roi_list.roi[i].x1,
  816. cstate->user_roi_list.roi[i].y1,
  817. cstate->user_roi_list.roi[i].x2,
  818. cstate->user_roi_list.roi[i].y2);
  819. }
  820. return 0;
  821. }
  822. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  823. struct drm_crtc_state *state)
  824. {
  825. struct drm_connector *conn;
  826. struct drm_connector_state *conn_state;
  827. struct sde_crtc *sde_crtc;
  828. struct sde_crtc_state *crtc_state;
  829. struct sde_rect *crtc_roi;
  830. struct msm_mode_info mode_info;
  831. int i = 0, rc;
  832. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  833. u32 crtc_width, crtc_height;
  834. struct drm_display_mode *adj_mode;
  835. if (!crtc || !state)
  836. return -EINVAL;
  837. sde_crtc = to_sde_crtc(crtc);
  838. crtc_state = to_sde_crtc_state(state);
  839. crtc_roi = &crtc_state->crtc_roi;
  840. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  841. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  842. struct sde_connector *sde_conn;
  843. struct sde_connector_state *sde_conn_state;
  844. struct sde_rect conn_roi;
  845. if (!conn_state || conn_state->crtc != crtc)
  846. continue;
  847. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  848. if (rc) {
  849. SDE_ERROR("failed to get mode info\n");
  850. return -EINVAL;
  851. }
  852. sde_conn = to_sde_connector(conn_state->connector);
  853. sde_conn_state = to_sde_connector_state(conn_state);
  854. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  855. &sde_conn_state->property_state,
  856. CONNECTOR_PROP_ROI_V1);
  857. /*
  858. * Check against CRTC ROI and Connector ROI not being updated together.
  859. * This restriction should be relaxed when Connector ROI scaling is
  860. * supported and while in clone mode.
  861. */
  862. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  863. is_conn_roi_dirty != is_crtc_roi_dirty) {
  864. SDE_ERROR("connector/crtc rois not updated together\n");
  865. return -EINVAL;
  866. }
  867. if (!mode_info.roi_caps.enabled)
  868. continue;
  869. /*
  870. * current driver only supports same connector and crtc size,
  871. * but if support for different sizes is added, driver needs
  872. * to check the connector roi here to make sure is full screen
  873. * for dsc 3d-mux topology that doesn't support partial update.
  874. */
  875. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  876. sizeof(crtc_state->user_roi_list))) {
  877. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  878. sde_crtc->name);
  879. return -EINVAL;
  880. }
  881. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  882. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  883. conn_roi.x, conn_roi.y,
  884. conn_roi.w, conn_roi.h);
  885. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  886. conn_roi.x, conn_roi.y,
  887. conn_roi.w, conn_roi.h);
  888. }
  889. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  890. /* clear the ROI to null if it matches full screen anyways */
  891. adj_mode = &state->adjusted_mode;
  892. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  893. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  894. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  895. memset(crtc_roi, 0, sizeof(*crtc_roi));
  896. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  897. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  898. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  899. return 0;
  900. }
  901. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  902. struct drm_crtc_state *state)
  903. {
  904. struct sde_crtc *sde_crtc;
  905. struct sde_crtc_state *crtc_state;
  906. struct drm_connector *conn;
  907. struct drm_connector_state *conn_state;
  908. int i;
  909. if (!crtc || !state)
  910. return -EINVAL;
  911. sde_crtc = to_sde_crtc(crtc);
  912. crtc_state = to_sde_crtc_state(state);
  913. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  914. return 0;
  915. /* partial update active, check if autorefresh is also requested */
  916. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  917. uint64_t autorefresh;
  918. if (!conn_state || conn_state->crtc != crtc)
  919. continue;
  920. autorefresh = sde_connector_get_property(conn_state,
  921. CONNECTOR_PROP_AUTOREFRESH);
  922. if (autorefresh) {
  923. SDE_ERROR(
  924. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  925. sde_crtc->name, autorefresh);
  926. return -EINVAL;
  927. }
  928. }
  929. return 0;
  930. }
  931. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  932. struct drm_crtc_state *state, int lm_idx)
  933. {
  934. struct sde_kms *sde_kms;
  935. struct sde_crtc *sde_crtc;
  936. struct sde_crtc_state *crtc_state;
  937. const struct sde_rect *crtc_roi;
  938. const struct sde_rect *lm_bounds;
  939. struct sde_rect *lm_roi;
  940. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  941. return -EINVAL;
  942. sde_kms = _sde_crtc_get_kms(crtc);
  943. if (!sde_kms || !sde_kms->catalog) {
  944. SDE_ERROR("invalid parameters\n");
  945. return -EINVAL;
  946. }
  947. sde_crtc = to_sde_crtc(crtc);
  948. crtc_state = to_sde_crtc_state(state);
  949. crtc_roi = &crtc_state->crtc_roi;
  950. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  951. lm_roi = &crtc_state->lm_roi[lm_idx];
  952. if (sde_kms_rect_is_null(crtc_roi))
  953. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  954. else
  955. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  956. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  957. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  958. /*
  959. * partial update is not supported with 3dmux dsc or dest scaler.
  960. * hence, crtc roi must match the mixer dimensions.
  961. */
  962. if (crtc_state->num_ds_enabled ||
  963. sde_rm_topology_is_group(&sde_kms->rm, state,
  964. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  965. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  966. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  967. return -EINVAL;
  968. }
  969. }
  970. /* if any dimension is zero, clear all dimensions for clarity */
  971. if (sde_kms_rect_is_null(lm_roi))
  972. memset(lm_roi, 0, sizeof(*lm_roi));
  973. return 0;
  974. }
  975. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  976. struct drm_crtc_state *state)
  977. {
  978. struct sde_crtc *sde_crtc;
  979. struct sde_crtc_state *crtc_state;
  980. u32 disp_bitmask = 0;
  981. int i;
  982. if (!crtc || !state) {
  983. pr_err("Invalid crtc or state\n");
  984. return 0;
  985. }
  986. sde_crtc = to_sde_crtc(crtc);
  987. crtc_state = to_sde_crtc_state(state);
  988. /* pingpong split: one ROI, one LM, two physical displays */
  989. if (crtc_state->is_ppsplit) {
  990. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  991. struct sde_rect *roi = &crtc_state->lm_roi[0];
  992. if (sde_kms_rect_is_null(roi))
  993. disp_bitmask = 0;
  994. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  995. disp_bitmask = BIT(0); /* left only */
  996. else if (roi->x >= lm_split_width)
  997. disp_bitmask = BIT(1); /* right only */
  998. else
  999. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  1000. } else if (sde_crtc->mixers_swapped) {
  1001. disp_bitmask = BIT(0);
  1002. } else {
  1003. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1004. if (!sde_kms_rect_is_null(
  1005. &crtc_state->lm_roi[i]))
  1006. disp_bitmask |= BIT(i);
  1007. }
  1008. }
  1009. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  1010. return disp_bitmask;
  1011. }
  1012. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  1013. struct drm_crtc_state *state)
  1014. {
  1015. struct sde_crtc *sde_crtc;
  1016. struct sde_crtc_state *crtc_state;
  1017. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  1018. if (!crtc || !state)
  1019. return -EINVAL;
  1020. sde_crtc = to_sde_crtc(crtc);
  1021. crtc_state = to_sde_crtc_state(state);
  1022. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1023. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1024. sde_crtc->name, sde_crtc->num_mixers);
  1025. return -EINVAL;
  1026. }
  1027. /*
  1028. * If using pingpong split: one ROI, one LM, two physical displays
  1029. * then the ROI must be centered on the panel split boundary and
  1030. * be of equal width across the split.
  1031. */
  1032. if (crtc_state->is_ppsplit) {
  1033. u16 panel_split_width;
  1034. u32 display_mask;
  1035. roi[0] = &crtc_state->lm_roi[0];
  1036. if (sde_kms_rect_is_null(roi[0]))
  1037. return 0;
  1038. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1039. if (display_mask != (BIT(0) | BIT(1)))
  1040. return 0;
  1041. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1042. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1043. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1044. sde_crtc->name, roi[0]->x, roi[0]->w,
  1045. panel_split_width);
  1046. return -EINVAL;
  1047. }
  1048. return 0;
  1049. }
  1050. /*
  1051. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1052. * LMs and be of equal width.
  1053. */
  1054. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1055. return 0;
  1056. roi[0] = &crtc_state->lm_roi[0];
  1057. roi[1] = &crtc_state->lm_roi[1];
  1058. /* if one of the roi is null it's a left/right-only update */
  1059. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1060. return 0;
  1061. /* check lm rois are equal width & first roi ends at 2nd roi */
  1062. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1063. SDE_ERROR(
  1064. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1065. sde_crtc->name, roi[0]->x, roi[0]->w,
  1066. roi[1]->x, roi[1]->w);
  1067. return -EINVAL;
  1068. }
  1069. return 0;
  1070. }
  1071. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1072. struct drm_crtc_state *state)
  1073. {
  1074. struct sde_crtc *sde_crtc;
  1075. struct sde_crtc_state *crtc_state;
  1076. const struct sde_rect *crtc_roi;
  1077. const struct drm_plane_state *pstate;
  1078. struct drm_plane *plane;
  1079. if (!crtc || !state)
  1080. return -EINVAL;
  1081. /*
  1082. * Reject commit if a Plane CRTC destination coordinates fall outside
  1083. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1084. * if they are specified, not Plane CRTC ROIs.
  1085. */
  1086. sde_crtc = to_sde_crtc(crtc);
  1087. crtc_state = to_sde_crtc_state(state);
  1088. crtc_roi = &crtc_state->crtc_roi;
  1089. if (sde_kms_rect_is_null(crtc_roi))
  1090. return 0;
  1091. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1092. struct sde_rect plane_roi, intersection;
  1093. if (IS_ERR_OR_NULL(pstate)) {
  1094. int rc = PTR_ERR(pstate);
  1095. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1096. sde_crtc->name, plane->base.id, rc);
  1097. return rc;
  1098. }
  1099. plane_roi.x = pstate->crtc_x;
  1100. plane_roi.y = pstate->crtc_y;
  1101. plane_roi.w = pstate->crtc_w;
  1102. plane_roi.h = pstate->crtc_h;
  1103. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1104. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1105. SDE_ERROR(
  1106. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1107. sde_crtc->name, plane->base.id,
  1108. plane_roi.x, plane_roi.y,
  1109. plane_roi.w, plane_roi.h,
  1110. crtc_roi->x, crtc_roi->y,
  1111. crtc_roi->w, crtc_roi->h);
  1112. return -E2BIG;
  1113. }
  1114. }
  1115. return 0;
  1116. }
  1117. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1118. struct drm_crtc_state *state)
  1119. {
  1120. struct sde_crtc *sde_crtc;
  1121. struct sde_crtc_state *sde_crtc_state;
  1122. struct msm_mode_info mode_info;
  1123. u32 crtc_width, crtc_height, mixer_width, mixer_height;
  1124. struct drm_display_mode *adj_mode;
  1125. int rc, lm_idx, i;
  1126. if (!crtc || !state)
  1127. return -EINVAL;
  1128. memset(&mode_info, 0, sizeof(mode_info));
  1129. sde_crtc = to_sde_crtc(crtc);
  1130. sde_crtc_state = to_sde_crtc_state(state);
  1131. adj_mode = &state->adjusted_mode;
  1132. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  1133. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  1134. /* check cumulative mixer w/h is equal full crtc w/h */
  1135. if (sde_crtc->num_mixers
  1136. && (((mixer_width * sde_crtc->num_mixers) != crtc_width)
  1137. || (mixer_height != crtc_height))) {
  1138. SDE_ERROR("%s: invalid w/h crtc:%d,%d, mixer:%d,%d, num_mixers:%d\n",
  1139. sde_crtc->name, crtc_width, crtc_height, mixer_width, mixer_height,
  1140. sde_crtc->num_mixers);
  1141. return -EINVAL;
  1142. }
  1143. /*
  1144. * check connector array cached at modeset time since incoming atomic
  1145. * state may not include any connectors if they aren't modified
  1146. */
  1147. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1148. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1149. if (!conn || !conn->state)
  1150. continue;
  1151. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  1152. if (rc) {
  1153. SDE_ERROR("failed to get mode info\n");
  1154. return -EINVAL;
  1155. }
  1156. if (!mode_info.roi_caps.enabled)
  1157. continue;
  1158. if (sde_crtc_state->user_roi_list.num_rects >
  1159. mode_info.roi_caps.num_roi) {
  1160. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1161. sde_crtc_state->user_roi_list.num_rects,
  1162. mode_info.roi_caps.num_roi);
  1163. return -E2BIG;
  1164. }
  1165. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1166. if (rc)
  1167. return rc;
  1168. rc = _sde_crtc_check_autorefresh(crtc, state);
  1169. if (rc)
  1170. return rc;
  1171. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1172. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1173. if (rc)
  1174. return rc;
  1175. }
  1176. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1177. if (rc)
  1178. return rc;
  1179. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1180. if (rc)
  1181. return rc;
  1182. }
  1183. return 0;
  1184. }
  1185. static u32 _sde_crtc_calc_gcd(u32 a, u32 b)
  1186. {
  1187. if (b == 0)
  1188. return a;
  1189. return _sde_crtc_calc_gcd(b, a % b);
  1190. }
  1191. static int _sde_crtc_check_panel_stacking(struct drm_crtc *crtc, struct drm_crtc_state *state)
  1192. {
  1193. struct sde_kms *kms;
  1194. struct sde_crtc *sde_crtc;
  1195. struct sde_crtc_state *sde_crtc_state;
  1196. struct drm_connector *conn;
  1197. struct msm_mode_info mode_info;
  1198. struct drm_display_mode *adj_mode = &state->adjusted_mode;
  1199. struct msm_sub_mode sub_mode;
  1200. u32 gcd = 0, num_of_active_lines = 0, num_of_dummy_lines = 0;
  1201. int rc;
  1202. struct drm_encoder *encoder;
  1203. const u32 max_encoder_cnt = 1;
  1204. u32 encoder_cnt = 0;
  1205. kms = _sde_crtc_get_kms(crtc);
  1206. if (!kms || !kms->catalog) {
  1207. SDE_ERROR("invalid kms\n");
  1208. return -EINVAL;
  1209. }
  1210. sde_crtc = to_sde_crtc(crtc);
  1211. sde_crtc_state = to_sde_crtc_state(state);
  1212. /* panel stacking only support single connector */
  1213. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  1214. encoder_cnt++;
  1215. if (!kms->catalog->has_line_insertion || !state->mode_changed ||
  1216. encoder_cnt > max_encoder_cnt) {
  1217. SDE_DEBUG("no line insertion support mode change %d enc cnt %d\n",
  1218. state->mode_changed, encoder_cnt);
  1219. sde_crtc_state->line_insertion.padding_height = 0;
  1220. return 0;
  1221. }
  1222. conn = sde_crtc_state->connectors[0];
  1223. rc = sde_connector_get_mode_info(conn, adj_mode, &sub_mode, &mode_info);
  1224. if (rc) {
  1225. SDE_ERROR("failed to get mode info %d\n", rc);
  1226. return -EINVAL;
  1227. }
  1228. if (!mode_info.vpadding) {
  1229. sde_crtc_state->line_insertion.padding_height = 0;
  1230. return 0;
  1231. }
  1232. if (mode_info.vpadding < state->mode.vdisplay) {
  1233. SDE_ERROR("padding height %d is less than vdisplay %d\n",
  1234. mode_info.vpadding, state->mode.vdisplay);
  1235. return -EINVAL;
  1236. } else if (mode_info.vpadding == state->mode.vdisplay) {
  1237. SDE_DEBUG("padding height %d is equal to the vdisplay %d\n",
  1238. mode_info.vpadding, state->mode.vdisplay);
  1239. sde_crtc_state->line_insertion.padding_height = 0;
  1240. return 0;
  1241. } else if (mode_info.vpadding == sde_crtc_state->line_insertion.padding_height) {
  1242. return 0; /* skip calculation if already cached */
  1243. }
  1244. gcd = _sde_crtc_calc_gcd(mode_info.vpadding, state->mode.vdisplay);
  1245. if (!gcd) {
  1246. SDE_ERROR("zero gcd found for padding height %d %d\n",
  1247. mode_info.vpadding, state->mode.vdisplay);
  1248. return -EINVAL;
  1249. }
  1250. num_of_active_lines = state->mode.vdisplay;
  1251. do_div(num_of_active_lines, gcd);
  1252. num_of_dummy_lines = mode_info.vpadding;
  1253. do_div(num_of_dummy_lines, gcd);
  1254. num_of_dummy_lines = num_of_dummy_lines - num_of_active_lines;
  1255. if (num_of_active_lines > MAX_VPADDING_RATIO_M ||
  1256. num_of_dummy_lines > MAX_VPADDING_RATIO_N) {
  1257. SDE_ERROR("unsupported panel stacking pattern %d:%d", num_of_active_lines,
  1258. num_of_dummy_lines);
  1259. return -EINVAL;
  1260. }
  1261. sde_crtc_state->line_insertion.padding_active = num_of_active_lines;
  1262. sde_crtc_state->line_insertion.padding_dummy = num_of_dummy_lines;
  1263. sde_crtc_state->line_insertion.padding_height = mode_info.vpadding;
  1264. return 0;
  1265. }
  1266. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1267. {
  1268. struct sde_crtc *sde_crtc;
  1269. struct sde_crtc_state *cstate;
  1270. const struct sde_rect *lm_roi;
  1271. struct sde_hw_mixer *hw_lm;
  1272. bool right_mixer = false;
  1273. bool lm_updated = false;
  1274. int lm_idx;
  1275. if (!crtc)
  1276. return;
  1277. sde_crtc = to_sde_crtc(crtc);
  1278. cstate = to_sde_crtc_state(crtc->state);
  1279. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1280. struct sde_hw_mixer_cfg cfg;
  1281. lm_roi = &cstate->lm_roi[lm_idx];
  1282. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1283. if (!sde_crtc->mixers_swapped)
  1284. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1285. if (lm_roi->w != hw_lm->cfg.out_width ||
  1286. lm_roi->h != hw_lm->cfg.out_height ||
  1287. right_mixer != hw_lm->cfg.right_mixer) {
  1288. hw_lm->cfg.out_width = lm_roi->w;
  1289. hw_lm->cfg.out_height = lm_roi->h;
  1290. hw_lm->cfg.right_mixer = right_mixer;
  1291. cfg.out_width = lm_roi->w;
  1292. cfg.out_height = lm_roi->h;
  1293. cfg.right_mixer = right_mixer;
  1294. cfg.flags = 0;
  1295. if (hw_lm->ops.setup_mixer_out)
  1296. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1297. lm_updated = true;
  1298. }
  1299. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1300. lm_roi->h, right_mixer, lm_updated);
  1301. }
  1302. if (lm_updated)
  1303. sde_cp_crtc_res_change(crtc);
  1304. }
  1305. struct plane_state {
  1306. struct sde_plane_state *sde_pstate;
  1307. const struct drm_plane_state *drm_pstate;
  1308. int stage;
  1309. u32 pipe_id;
  1310. };
  1311. static int pstate_cmp(const void *a, const void *b)
  1312. {
  1313. struct plane_state *pa = (struct plane_state *)a;
  1314. struct plane_state *pb = (struct plane_state *)b;
  1315. int rc = 0;
  1316. int pa_zpos, pb_zpos;
  1317. enum sde_layout pa_layout, pb_layout;
  1318. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1319. return rc;
  1320. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1321. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1322. pa_layout = pa->sde_pstate->layout;
  1323. pb_layout = pb->sde_pstate->layout;
  1324. if (pa_zpos != pb_zpos)
  1325. rc = pa_zpos - pb_zpos;
  1326. else if (pa_layout != pb_layout)
  1327. rc = pa_layout - pb_layout;
  1328. else
  1329. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1330. return rc;
  1331. }
  1332. /*
  1333. * validate and set source split:
  1334. * use pstates sorted by stage to check planes on same stage
  1335. * we assume that all pipes are in source split so its valid to compare
  1336. * without taking into account left/right mixer placement
  1337. */
  1338. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1339. struct plane_state *pstates, int cnt)
  1340. {
  1341. struct plane_state *prv_pstate, *cur_pstate;
  1342. enum sde_layout prev_layout, cur_layout;
  1343. struct sde_rect left_rect, right_rect;
  1344. struct sde_kms *sde_kms;
  1345. int32_t left_pid, right_pid;
  1346. int32_t stage;
  1347. int i, rc = 0;
  1348. sde_kms = _sde_crtc_get_kms(crtc);
  1349. if (!sde_kms || !sde_kms->catalog) {
  1350. SDE_ERROR("invalid parameters\n");
  1351. return -EINVAL;
  1352. }
  1353. for (i = 1; i < cnt; i++) {
  1354. prv_pstate = &pstates[i - 1];
  1355. cur_pstate = &pstates[i];
  1356. prev_layout = prv_pstate->sde_pstate->layout;
  1357. cur_layout = cur_pstate->sde_pstate->layout;
  1358. if (prv_pstate->stage != cur_pstate->stage ||
  1359. prev_layout != cur_layout)
  1360. continue;
  1361. stage = cur_pstate->stage;
  1362. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1363. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1364. prv_pstate->drm_pstate->crtc_y,
  1365. prv_pstate->drm_pstate->crtc_w,
  1366. prv_pstate->drm_pstate->crtc_h, false);
  1367. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1368. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1369. cur_pstate->drm_pstate->crtc_y,
  1370. cur_pstate->drm_pstate->crtc_w,
  1371. cur_pstate->drm_pstate->crtc_h, false);
  1372. if (right_rect.x < left_rect.x) {
  1373. swap(left_pid, right_pid);
  1374. swap(left_rect, right_rect);
  1375. swap(prv_pstate, cur_pstate);
  1376. }
  1377. /*
  1378. * - planes are enumerated in pipe-priority order such that
  1379. * planes with lower drm_id must be left-most in a shared
  1380. * blend-stage when using source split.
  1381. * - planes in source split must be contiguous in width
  1382. * - planes in source split must have same dest yoff and height
  1383. */
  1384. if ((right_pid < left_pid) &&
  1385. !sde_kms->catalog->pipe_order_type) {
  1386. SDE_ERROR(
  1387. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1388. stage, left_pid, right_pid);
  1389. return -EINVAL;
  1390. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1391. SDE_ERROR(
  1392. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1393. stage, left_rect.x, left_rect.w,
  1394. right_rect.x, right_rect.w);
  1395. return -EINVAL;
  1396. } else if ((left_rect.y != right_rect.y) ||
  1397. (left_rect.h != right_rect.h)) {
  1398. SDE_ERROR(
  1399. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1400. stage, left_rect.y, left_rect.h,
  1401. right_rect.y, right_rect.h);
  1402. return -EINVAL;
  1403. }
  1404. }
  1405. return rc;
  1406. }
  1407. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1408. struct plane_state *pstates, int cnt)
  1409. {
  1410. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1411. enum sde_layout prev_layout, cur_layout;
  1412. struct sde_kms *sde_kms;
  1413. struct sde_rect left_rect, right_rect;
  1414. int32_t left_pid, right_pid;
  1415. int32_t stage;
  1416. int i;
  1417. sde_kms = _sde_crtc_get_kms(crtc);
  1418. if (!sde_kms || !sde_kms->catalog) {
  1419. SDE_ERROR("invalid parameters\n");
  1420. return;
  1421. }
  1422. if (!sde_kms->catalog->pipe_order_type)
  1423. return;
  1424. for (i = 0; i < cnt; i++) {
  1425. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1426. cur_pstate = &pstates[i];
  1427. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1428. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1429. SDE_LAYOUT_NONE;
  1430. cur_layout = cur_pstate->sde_pstate->layout;
  1431. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1432. || (prev_layout != cur_layout)) {
  1433. /*
  1434. * reset if prv or nxt pipes are not in the same stage
  1435. * as the cur pipe
  1436. */
  1437. if ((!nxt_pstate)
  1438. || (nxt_pstate->stage != cur_pstate->stage)
  1439. || (nxt_pstate->sde_pstate->layout !=
  1440. cur_pstate->sde_pstate->layout))
  1441. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1442. continue;
  1443. }
  1444. stage = cur_pstate->stage;
  1445. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1446. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1447. prv_pstate->drm_pstate->crtc_y,
  1448. prv_pstate->drm_pstate->crtc_w,
  1449. prv_pstate->drm_pstate->crtc_h, false);
  1450. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1451. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1452. cur_pstate->drm_pstate->crtc_y,
  1453. cur_pstate->drm_pstate->crtc_w,
  1454. cur_pstate->drm_pstate->crtc_h, false);
  1455. if (right_rect.x < left_rect.x) {
  1456. swap(left_pid, right_pid);
  1457. swap(left_rect, right_rect);
  1458. swap(prv_pstate, cur_pstate);
  1459. }
  1460. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1461. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1462. }
  1463. for (i = 0; i < cnt; i++) {
  1464. cur_pstate = &pstates[i];
  1465. sde_plane_setup_src_split_order(
  1466. cur_pstate->drm_pstate->plane,
  1467. cur_pstate->sde_pstate->multirect_index,
  1468. cur_pstate->sde_pstate->pipe_order_flags);
  1469. }
  1470. }
  1471. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1472. int num_mixers, struct plane_state *pstates, int cnt)
  1473. {
  1474. int i, lm_idx;
  1475. struct sde_format *format;
  1476. bool blend_stage[SDE_STAGE_MAX] = { false };
  1477. u32 blend_type;
  1478. for (i = cnt - 1; i >= 0; i--) {
  1479. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1480. PLANE_PROP_BLEND_OP);
  1481. /* stage has already been programmed or BLEND_OP_SKIP type */
  1482. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1483. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1484. continue;
  1485. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1486. format = to_sde_format(msm_framebuffer_format(
  1487. pstates[i].sde_pstate->base.fb));
  1488. if (!format) {
  1489. SDE_ERROR("invalid format\n");
  1490. return;
  1491. }
  1492. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1493. pstates[i].sde_pstate, format);
  1494. blend_stage[pstates[i].sde_pstate->stage] = true;
  1495. }
  1496. }
  1497. }
  1498. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1499. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1500. struct sde_crtc_mixer *mixer)
  1501. {
  1502. struct drm_plane *plane;
  1503. struct drm_framebuffer *fb;
  1504. struct drm_plane_state *state;
  1505. struct sde_crtc_state *cstate;
  1506. struct sde_plane_state *pstate = NULL;
  1507. struct plane_state *pstates = NULL;
  1508. struct sde_format *format;
  1509. struct sde_hw_ctl *ctl;
  1510. struct sde_hw_mixer *lm;
  1511. struct sde_hw_stage_cfg *stage_cfg;
  1512. struct sde_rect plane_crtc_roi;
  1513. uint32_t stage_idx, lm_idx, layout_idx;
  1514. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1515. int i, mode, cnt = 0;
  1516. bool bg_alpha_enable = false;
  1517. u32 blend_type;
  1518. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1519. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1520. if (!sde_crtc || !crtc->state || !mixer) {
  1521. SDE_ERROR("invalid sde_crtc or mixer\n");
  1522. return;
  1523. }
  1524. ctl = mixer->hw_ctl;
  1525. lm = mixer->hw_lm;
  1526. cstate = to_sde_crtc_state(crtc->state);
  1527. pstates = kcalloc(SDE_PSTATES_MAX,
  1528. sizeof(struct plane_state), GFP_KERNEL);
  1529. if (!pstates)
  1530. return;
  1531. memset(fetch_active, 0, sizeof(fetch_active));
  1532. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1533. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1534. state = plane->state;
  1535. if (!state)
  1536. continue;
  1537. plane_crtc_roi.x = state->crtc_x;
  1538. plane_crtc_roi.y = state->crtc_y;
  1539. plane_crtc_roi.w = state->crtc_w;
  1540. plane_crtc_roi.h = state->crtc_h;
  1541. pstate = to_sde_plane_state(state);
  1542. fb = state->fb;
  1543. mode = sde_plane_get_property(pstate,
  1544. PLANE_PROP_FB_TRANSLATION_MODE);
  1545. set_bit(sde_plane_pipe(plane), fetch_active);
  1546. sde_plane_ctl_flush(plane, ctl, true);
  1547. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1548. crtc->base.id,
  1549. pstate->stage,
  1550. plane->base.id,
  1551. sde_plane_pipe(plane) - SSPP_VIG0,
  1552. state->fb ? state->fb->base.id : -1);
  1553. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1554. if (!format) {
  1555. SDE_ERROR("invalid format\n");
  1556. goto end;
  1557. }
  1558. blend_type = sde_plane_get_property(pstate,
  1559. PLANE_PROP_BLEND_OP);
  1560. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1561. skip_blend_plane.valid_plane = true;
  1562. skip_blend_plane.plane = sde_plane_pipe(plane);
  1563. skip_blend_plane.height = plane_crtc_roi.h;
  1564. skip_blend_plane.width = plane_crtc_roi.w;
  1565. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1566. }
  1567. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1568. if (pstate->stage == SDE_STAGE_BASE &&
  1569. format->alpha_enable)
  1570. bg_alpha_enable = true;
  1571. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1572. state->fb ? state->fb->base.id : -1,
  1573. state->src_x >> 16, state->src_y >> 16,
  1574. state->src_w >> 16, state->src_h >> 16,
  1575. state->crtc_x, state->crtc_y,
  1576. state->crtc_w, state->crtc_h,
  1577. pstate->rotation, mode);
  1578. /*
  1579. * none or left layout will program to layer mixer
  1580. * group 0, right layout will program to layer mixer
  1581. * group 1.
  1582. */
  1583. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1584. layout_idx = 0;
  1585. else
  1586. layout_idx = 1;
  1587. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1588. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1589. stage_cfg->stage[pstate->stage][stage_idx] =
  1590. sde_plane_pipe(plane);
  1591. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1592. pstate->multirect_index;
  1593. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1594. sde_plane_pipe(plane) - SSPP_VIG0,
  1595. pstate->stage,
  1596. pstate->multirect_index,
  1597. pstate->multirect_mode,
  1598. format->base.pixel_format,
  1599. fb ? fb->modifier : 0,
  1600. layout_idx);
  1601. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1602. lm_idx++) {
  1603. if (bg_alpha_enable && !format->alpha_enable)
  1604. mixer[lm_idx].mixer_op_mode = 0;
  1605. else
  1606. mixer[lm_idx].mixer_op_mode |=
  1607. 1 << pstate->stage;
  1608. }
  1609. }
  1610. if (cnt >= SDE_PSTATES_MAX)
  1611. continue;
  1612. pstates[cnt].sde_pstate = pstate;
  1613. pstates[cnt].drm_pstate = state;
  1614. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1615. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1616. else
  1617. pstates[cnt].stage = sde_plane_get_property(
  1618. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1619. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1620. cnt++;
  1621. }
  1622. /* blend config update */
  1623. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1624. pstates, cnt);
  1625. if (ctl->ops.set_active_pipes)
  1626. ctl->ops.set_active_pipes(ctl, fetch_active);
  1627. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1628. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1629. if (lm && lm->ops.setup_dim_layer) {
  1630. cstate = to_sde_crtc_state(crtc->state);
  1631. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1632. for (i = 0; i < cstate->num_dim_layers; i++)
  1633. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1634. mixer, &cstate->dim_layer[i]);
  1635. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1636. }
  1637. }
  1638. end:
  1639. kfree(pstates);
  1640. }
  1641. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1642. struct drm_crtc *crtc)
  1643. {
  1644. struct sde_crtc *sde_crtc;
  1645. struct sde_crtc_state *cstate;
  1646. struct drm_encoder *drm_enc;
  1647. bool is_right_only;
  1648. bool encoder_in_dsc_merge = false;
  1649. if (!crtc || !crtc->state)
  1650. return;
  1651. sde_crtc = to_sde_crtc(crtc);
  1652. cstate = to_sde_crtc_state(crtc->state);
  1653. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1654. return;
  1655. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1656. crtc->state->encoder_mask) {
  1657. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1658. encoder_in_dsc_merge = true;
  1659. break;
  1660. }
  1661. }
  1662. /**
  1663. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1664. * This is due to two reasons:
  1665. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1666. * the left DSC must be used, right DSC cannot be used alone.
  1667. * For right-only partial update, this means swap layer mixers to map
  1668. * Left LM to Right INTF. On later HW this was relaxed.
  1669. * - In DSC Merge mode, the physical encoder has already registered
  1670. * PP0 as the master, to switch to right-only we would have to
  1671. * reprogram to be driven by PP1 instead.
  1672. * To support both cases, we prefer to support the mixer swap solution.
  1673. */
  1674. if (!encoder_in_dsc_merge) {
  1675. if (sde_crtc->mixers_swapped) {
  1676. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1677. sde_crtc->mixers_swapped = false;
  1678. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1679. }
  1680. return;
  1681. }
  1682. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1683. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1684. if (is_right_only && !sde_crtc->mixers_swapped) {
  1685. /* right-only update swap mixers */
  1686. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1687. sde_crtc->mixers_swapped = true;
  1688. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1689. /* left-only or full update, swap back */
  1690. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1691. sde_crtc->mixers_swapped = false;
  1692. }
  1693. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1694. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1695. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1696. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1697. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1698. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1699. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1700. }
  1701. /**
  1702. * _sde_crtc_blend_setup - configure crtc mixers
  1703. * @crtc: Pointer to drm crtc structure
  1704. * @old_state: Pointer to old crtc state
  1705. * @add_planes: Whether or not to add planes to mixers
  1706. */
  1707. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1708. struct drm_crtc_state *old_state, bool add_planes)
  1709. {
  1710. struct sde_crtc *sde_crtc;
  1711. struct sde_crtc_state *sde_crtc_state;
  1712. struct sde_crtc_mixer *mixer;
  1713. struct sde_hw_ctl *ctl;
  1714. struct sde_hw_mixer *lm;
  1715. struct sde_ctl_flush_cfg cfg = {0,};
  1716. int i;
  1717. if (!crtc)
  1718. return;
  1719. sde_crtc = to_sde_crtc(crtc);
  1720. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1721. mixer = sde_crtc->mixers;
  1722. SDE_DEBUG("%s\n", sde_crtc->name);
  1723. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1724. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1725. return;
  1726. }
  1727. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1728. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1729. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1730. }
  1731. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1732. if (!mixer[i].hw_lm) {
  1733. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1734. return;
  1735. }
  1736. mixer[i].mixer_op_mode = 0;
  1737. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1738. sde_crtc_state->dirty)) {
  1739. /* clear dim_layer settings */
  1740. lm = mixer[i].hw_lm;
  1741. if (lm->ops.clear_dim_layer)
  1742. lm->ops.clear_dim_layer(lm);
  1743. }
  1744. }
  1745. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1746. /* initialize stage cfg */
  1747. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1748. if (add_planes)
  1749. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1750. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1751. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1752. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1753. ctl = mixer[i].hw_ctl;
  1754. lm = mixer[i].hw_lm;
  1755. if (sde_kms_rect_is_null(lm_roi))
  1756. sde_crtc->mixers[i].mixer_op_mode = 0;
  1757. if (lm->ops.setup_alpha_out)
  1758. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1759. /* stage config flush mask */
  1760. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1761. ctl->ops.get_pending_flush(ctl, &cfg);
  1762. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1763. mixer[i].hw_lm->idx - LM_0,
  1764. mixer[i].mixer_op_mode,
  1765. ctl->idx - CTL_0,
  1766. cfg.pending_flush_mask);
  1767. if (sde_kms_rect_is_null(lm_roi)) {
  1768. SDE_DEBUG(
  1769. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1770. sde_crtc->name, lm->idx - LM_0,
  1771. ctl->idx - CTL_0);
  1772. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1773. NULL, true);
  1774. } else {
  1775. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1776. &sde_crtc->stage_cfg[lm_layout],
  1777. false);
  1778. }
  1779. }
  1780. _sde_crtc_program_lm_output_roi(crtc);
  1781. }
  1782. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1783. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1784. {
  1785. struct drm_plane *plane;
  1786. struct sde_plane_state *sde_pstate;
  1787. uint32_t mode = 0;
  1788. int rc;
  1789. if (!crtc) {
  1790. SDE_ERROR("invalid state\n");
  1791. return -EINVAL;
  1792. }
  1793. *fb_ns = 0;
  1794. *fb_sec = 0;
  1795. *fb_sec_dir = 0;
  1796. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1797. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1798. rc = PTR_ERR(plane);
  1799. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1800. DRMID(crtc), DRMID(plane), rc);
  1801. return rc;
  1802. }
  1803. sde_pstate = to_sde_plane_state(plane->state);
  1804. mode = sde_plane_get_property(sde_pstate,
  1805. PLANE_PROP_FB_TRANSLATION_MODE);
  1806. switch (mode) {
  1807. case SDE_DRM_FB_NON_SEC:
  1808. (*fb_ns)++;
  1809. break;
  1810. case SDE_DRM_FB_SEC:
  1811. (*fb_sec)++;
  1812. break;
  1813. case SDE_DRM_FB_SEC_DIR_TRANS:
  1814. (*fb_sec_dir)++;
  1815. break;
  1816. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1817. break;
  1818. default:
  1819. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1820. DRMID(plane), mode);
  1821. return -EINVAL;
  1822. }
  1823. }
  1824. return 0;
  1825. }
  1826. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1827. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1828. {
  1829. struct drm_plane *plane;
  1830. const struct drm_plane_state *pstate;
  1831. struct sde_plane_state *sde_pstate;
  1832. uint32_t mode = 0;
  1833. int rc;
  1834. if (!state) {
  1835. SDE_ERROR("invalid state\n");
  1836. return -EINVAL;
  1837. }
  1838. *fb_ns = 0;
  1839. *fb_sec = 0;
  1840. *fb_sec_dir = 0;
  1841. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1842. if (IS_ERR_OR_NULL(pstate)) {
  1843. rc = PTR_ERR(pstate);
  1844. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1845. DRMID(state->crtc), DRMID(plane), rc);
  1846. return rc;
  1847. }
  1848. sde_pstate = to_sde_plane_state(pstate);
  1849. mode = sde_plane_get_property(sde_pstate,
  1850. PLANE_PROP_FB_TRANSLATION_MODE);
  1851. switch (mode) {
  1852. case SDE_DRM_FB_NON_SEC:
  1853. (*fb_ns)++;
  1854. break;
  1855. case SDE_DRM_FB_SEC:
  1856. (*fb_sec)++;
  1857. break;
  1858. case SDE_DRM_FB_SEC_DIR_TRANS:
  1859. (*fb_sec_dir)++;
  1860. break;
  1861. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1862. break;
  1863. default:
  1864. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1865. DRMID(plane), mode);
  1866. return -EINVAL;
  1867. }
  1868. }
  1869. return 0;
  1870. }
  1871. static void _sde_drm_fb_sec_dir_trans(
  1872. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1873. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1874. {
  1875. /* secure display usecase */
  1876. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1877. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1878. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1879. smmu_state->secure_level = secure_level;
  1880. smmu_state->transition_type = PRE_COMMIT;
  1881. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1882. if (old_valid_fb)
  1883. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1884. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1885. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1886. /* secure camera usecase */
  1887. } else if (smmu_state->state == ATTACHED) {
  1888. smmu_state->state = DETACH_SEC_REQ;
  1889. smmu_state->secure_level = secure_level;
  1890. smmu_state->transition_type = PRE_COMMIT;
  1891. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1892. }
  1893. }
  1894. static void _sde_drm_fb_transactions(
  1895. struct sde_kms_smmu_state_data *smmu_state,
  1896. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1897. int *ops)
  1898. {
  1899. if (((smmu_state->state == DETACHED)
  1900. || (smmu_state->state == DETACH_ALL_REQ))
  1901. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1902. && ((smmu_state->state == DETACHED_SEC)
  1903. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1904. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1905. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1906. smmu_state->transition_type = post_commit ?
  1907. POST_COMMIT : PRE_COMMIT;
  1908. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1909. if (old_valid_fb)
  1910. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1911. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1912. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1913. } else if ((smmu_state->state == DETACHED_SEC)
  1914. || (smmu_state->state == DETACH_SEC_REQ)) {
  1915. smmu_state->state = ATTACH_SEC_REQ;
  1916. smmu_state->transition_type = post_commit ?
  1917. POST_COMMIT : PRE_COMMIT;
  1918. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1919. if (old_valid_fb)
  1920. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1921. }
  1922. }
  1923. /**
  1924. * sde_crtc_get_secure_transition_ops - determines the operations that
  1925. * need to be performed before transitioning to secure state
  1926. * This function should be called after swapping the new state
  1927. * @crtc: Pointer to drm crtc structure
  1928. * Returns the bitmask of operations need to be performed, -Error in
  1929. * case of error cases
  1930. */
  1931. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1932. struct drm_crtc_state *old_crtc_state,
  1933. bool old_valid_fb)
  1934. {
  1935. struct drm_plane *plane;
  1936. struct drm_encoder *encoder;
  1937. struct sde_crtc *sde_crtc;
  1938. struct sde_kms *sde_kms;
  1939. struct sde_mdss_cfg *catalog;
  1940. struct sde_kms_smmu_state_data *smmu_state;
  1941. uint32_t translation_mode = 0, secure_level;
  1942. int ops = 0;
  1943. bool post_commit = false;
  1944. if (!crtc || !crtc->state) {
  1945. SDE_ERROR("invalid crtc\n");
  1946. return -EINVAL;
  1947. }
  1948. sde_kms = _sde_crtc_get_kms(crtc);
  1949. if (!sde_kms)
  1950. return -EINVAL;
  1951. smmu_state = &sde_kms->smmu_state;
  1952. smmu_state->prev_state = smmu_state->state;
  1953. smmu_state->prev_secure_level = smmu_state->secure_level;
  1954. sde_crtc = to_sde_crtc(crtc);
  1955. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1956. catalog = sde_kms->catalog;
  1957. /*
  1958. * SMMU operations need to be delayed in case of video mode panels
  1959. * when switching back to non_secure mode
  1960. */
  1961. drm_for_each_encoder_mask(encoder, crtc->dev,
  1962. crtc->state->encoder_mask) {
  1963. if (sde_encoder_is_dsi_display(encoder))
  1964. post_commit |= sde_encoder_check_curr_mode(encoder,
  1965. MSM_DISPLAY_VIDEO_MODE);
  1966. }
  1967. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1968. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1969. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1970. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1971. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1972. if (!plane->state)
  1973. continue;
  1974. translation_mode = sde_plane_get_property(
  1975. to_sde_plane_state(plane->state),
  1976. PLANE_PROP_FB_TRANSLATION_MODE);
  1977. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1978. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1979. DRMID(crtc), translation_mode);
  1980. return -EINVAL;
  1981. }
  1982. /* we can break if we find sec_dir plane */
  1983. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1984. break;
  1985. }
  1986. mutex_lock(&sde_kms->secure_transition_lock);
  1987. switch (translation_mode) {
  1988. case SDE_DRM_FB_SEC_DIR_TRANS:
  1989. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1990. catalog, old_valid_fb, &ops);
  1991. break;
  1992. case SDE_DRM_FB_SEC:
  1993. case SDE_DRM_FB_NON_SEC:
  1994. _sde_drm_fb_transactions(smmu_state, catalog,
  1995. old_valid_fb, post_commit, &ops);
  1996. break;
  1997. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1998. ops = 0;
  1999. break;
  2000. default:
  2001. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  2002. DRMID(crtc), translation_mode);
  2003. ops = -EINVAL;
  2004. }
  2005. /* log only during actual transition times */
  2006. if (ops) {
  2007. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  2008. DRMID(crtc), smmu_state->state,
  2009. secure_level, smmu_state->secure_level,
  2010. smmu_state->transition_type, ops);
  2011. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  2012. smmu_state->state, smmu_state->transition_type,
  2013. smmu_state->secure_level, old_valid_fb,
  2014. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  2015. }
  2016. mutex_unlock(&sde_kms->secure_transition_lock);
  2017. return ops;
  2018. }
  2019. /**
  2020. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  2021. * LUTs are configured only once during boot
  2022. * @sde_crtc: Pointer to sde crtc
  2023. * @cstate: Pointer to sde crtc state
  2024. */
  2025. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  2026. struct sde_crtc_state *cstate, uint32_t lut_idx)
  2027. {
  2028. struct sde_hw_scaler3_lut_cfg *cfg;
  2029. struct sde_kms *sde_kms;
  2030. u32 *lut_data = NULL;
  2031. size_t len = 0;
  2032. int ret = 0;
  2033. if (!sde_crtc || !cstate) {
  2034. SDE_ERROR("invalid args\n");
  2035. return -EINVAL;
  2036. }
  2037. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  2038. if (!sde_kms)
  2039. return -EINVAL;
  2040. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  2041. return 0;
  2042. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  2043. &cstate->property_state, &len, lut_idx);
  2044. if (!lut_data || !len) {
  2045. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  2046. lut_idx, lut_data, len);
  2047. lut_data = NULL;
  2048. len = 0;
  2049. }
  2050. cfg = &cstate->scl3_lut_cfg;
  2051. switch (lut_idx) {
  2052. case CRTC_PROP_DEST_SCALER_LUT_ED:
  2053. cfg->dir_lut = lut_data;
  2054. cfg->dir_len = len;
  2055. break;
  2056. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  2057. cfg->cir_lut = lut_data;
  2058. cfg->cir_len = len;
  2059. break;
  2060. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  2061. cfg->sep_lut = lut_data;
  2062. cfg->sep_len = len;
  2063. break;
  2064. default:
  2065. ret = -EINVAL;
  2066. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  2067. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  2068. break;
  2069. }
  2070. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  2071. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  2072. cfg->is_configured);
  2073. return ret;
  2074. }
  2075. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  2076. {
  2077. struct sde_crtc *sde_crtc;
  2078. if (!crtc) {
  2079. SDE_ERROR("invalid crtc\n");
  2080. return;
  2081. }
  2082. sde_crtc = to_sde_crtc(crtc);
  2083. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  2084. }
  2085. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  2086. {
  2087. int i;
  2088. /**
  2089. * Check if sufficient hw resources are
  2090. * available as per target caps & topology
  2091. */
  2092. if (!sde_crtc) {
  2093. SDE_ERROR("invalid argument\n");
  2094. return -EINVAL;
  2095. }
  2096. if (!sde_crtc->num_mixers ||
  2097. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  2098. SDE_ERROR("%s: invalid number mixers: %d\n",
  2099. sde_crtc->name, sde_crtc->num_mixers);
  2100. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2101. SDE_EVTLOG_ERROR);
  2102. return -EINVAL;
  2103. }
  2104. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2105. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  2106. || !sde_crtc->mixers[i].hw_ds) {
  2107. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  2108. sde_crtc->name, i);
  2109. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2110. i, sde_crtc->mixers[i].hw_lm,
  2111. sde_crtc->mixers[i].hw_ctl,
  2112. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  2113. return -EINVAL;
  2114. }
  2115. }
  2116. return 0;
  2117. }
  2118. /**
  2119. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2120. * @crtc: Pointer to drm crtc
  2121. */
  2122. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2123. {
  2124. struct sde_crtc *sde_crtc;
  2125. struct sde_crtc_state *cstate;
  2126. struct sde_hw_mixer *hw_lm;
  2127. struct sde_hw_ctl *hw_ctl;
  2128. struct sde_hw_ds *hw_ds;
  2129. struct sde_hw_ds_cfg *cfg;
  2130. struct sde_kms *kms;
  2131. u32 op_mode = 0;
  2132. u32 lm_idx = 0, num_mixers = 0;
  2133. int i, count = 0;
  2134. if (!crtc)
  2135. return;
  2136. sde_crtc = to_sde_crtc(crtc);
  2137. cstate = to_sde_crtc_state(crtc->state);
  2138. kms = _sde_crtc_get_kms(crtc);
  2139. num_mixers = sde_crtc->num_mixers;
  2140. count = cstate->num_ds;
  2141. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2142. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2143. cstate->num_ds_enabled);
  2144. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2145. SDE_DEBUG("no change in settings, skip commit\n");
  2146. } else if (!kms || !kms->catalog) {
  2147. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2148. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2149. SDE_DEBUG("dest scaler feature not supported\n");
  2150. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2151. //do nothing
  2152. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2153. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2154. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2155. } else {
  2156. for (i = 0; i < count; i++) {
  2157. cfg = &cstate->ds_cfg[i];
  2158. if (!cfg->flags)
  2159. continue;
  2160. lm_idx = cfg->idx;
  2161. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2162. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2163. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2164. /* Setup op mode - Dual/single */
  2165. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2166. op_mode |= BIT(hw_ds->idx - DS_0);
  2167. if (hw_ds->ops.setup_opmode) {
  2168. op_mode |= (cstate->num_ds_enabled ==
  2169. CRTC_DUAL_MIXERS_ONLY) ?
  2170. SDE_DS_OP_MODE_DUAL : 0;
  2171. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2172. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2173. }
  2174. /* Setup scaler */
  2175. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2176. (cfg->flags &
  2177. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2178. if (hw_ds->ops.setup_scaler)
  2179. hw_ds->ops.setup_scaler(hw_ds,
  2180. &cfg->scl3_cfg,
  2181. &cstate->scl3_lut_cfg);
  2182. }
  2183. /*
  2184. * Dest scaler shares the flush bit of the LM in control
  2185. */
  2186. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2187. hw_ctl->ops.update_bitmask_mixer(
  2188. hw_ctl, hw_lm->idx, 1);
  2189. }
  2190. }
  2191. }
  2192. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2193. {
  2194. if (!buf)
  2195. return;
  2196. msm_gem_put_buffer(buf->gem);
  2197. kfree(buf);
  2198. buf = NULL;
  2199. }
  2200. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2201. {
  2202. struct sde_crtc *sde_crtc;
  2203. struct sde_frame_data_buffer *buf;
  2204. uint32_t cur_buf;
  2205. sde_crtc = to_sde_crtc(crtc);
  2206. cur_buf = sde_crtc->frame_data.cnt;
  2207. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2208. if (!buf)
  2209. return -ENOMEM;
  2210. sde_crtc->frame_data.buf[cur_buf] = buf;
  2211. buf->fd = fd;
  2212. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2213. if (!buf->fb) {
  2214. SDE_ERROR("unable to get fb");
  2215. return -EINVAL;
  2216. }
  2217. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2218. if (!buf->gem) {
  2219. SDE_ERROR("unable to get drm gem");
  2220. return -EINVAL;
  2221. }
  2222. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2223. sizeof(struct sde_drm_frame_data_packet));
  2224. }
  2225. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2226. struct sde_crtc_state *cstate, void __user *usr)
  2227. {
  2228. struct sde_crtc *sde_crtc;
  2229. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2230. int i, ret;
  2231. if (!crtc || !cstate || !usr)
  2232. return;
  2233. sde_crtc = to_sde_crtc(crtc);
  2234. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2235. if (ret) {
  2236. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2237. return;
  2238. }
  2239. if (!ctrl.num_buffers) {
  2240. SDE_DEBUG("clearing frame data buffers");
  2241. goto exit;
  2242. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2243. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2244. return;
  2245. }
  2246. for (i = 0; i < ctrl.num_buffers; i++) {
  2247. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2248. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2249. goto exit;
  2250. }
  2251. sde_crtc->frame_data.cnt++;
  2252. }
  2253. return;
  2254. exit:
  2255. while (sde_crtc->frame_data.cnt--)
  2256. _sde_crtc_put_frame_data_buffer(
  2257. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2258. sde_crtc->frame_data.cnt = 0;
  2259. }
  2260. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2261. struct sde_drm_frame_data_packet *frame_data_packet)
  2262. {
  2263. struct sde_crtc *sde_crtc;
  2264. struct sde_drm_frame_data_buf buf;
  2265. struct msm_gem_object *msm_gem;
  2266. u32 cur_buf;
  2267. sde_crtc = to_sde_crtc(crtc);
  2268. cur_buf = sde_crtc->frame_data.idx;
  2269. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2270. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2271. buf.offset = msm_gem->offset;
  2272. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2273. sizeof(struct sde_drm_frame_data_buf));
  2274. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2275. }
  2276. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2277. {
  2278. struct sde_crtc *sde_crtc;
  2279. struct drm_plane *plane;
  2280. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2281. struct sde_drm_frame_data_packet *data;
  2282. struct sde_frame_data *frame_data;
  2283. int i = 0;
  2284. if (!crtc || !crtc->state)
  2285. return;
  2286. sde_crtc = to_sde_crtc(crtc);
  2287. frame_data = &sde_crtc->frame_data;
  2288. if (frame_data->cnt) {
  2289. struct msm_gem_object *msm_gem;
  2290. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2291. data = (struct sde_drm_frame_data_packet *)
  2292. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2293. } else {
  2294. data = &frame_data_packet;
  2295. }
  2296. data->commit_count = sde_crtc->play_count;
  2297. data->frame_count = sde_crtc->fps_info.frame_count;
  2298. /* Collect plane specific data */
  2299. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2300. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2301. if (frame_data->cnt)
  2302. _sde_crtc_frame_data_notify(crtc, data);
  2303. }
  2304. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2305. {
  2306. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2307. struct sde_crtc *sde_crtc;
  2308. struct msm_drm_private *priv;
  2309. struct sde_crtc_frame_event *fevent;
  2310. struct sde_kms_frame_event_cb_data *cb_data;
  2311. unsigned long flags;
  2312. u32 crtc_id;
  2313. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2314. if (!data) {
  2315. SDE_ERROR("invalid parameters\n");
  2316. return;
  2317. }
  2318. crtc = cb_data->crtc;
  2319. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2320. SDE_ERROR("invalid parameters\n");
  2321. return;
  2322. }
  2323. sde_crtc = to_sde_crtc(crtc);
  2324. priv = crtc->dev->dev_private;
  2325. crtc_id = drm_crtc_index(crtc);
  2326. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2327. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2328. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2329. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2330. struct sde_crtc_frame_event, list);
  2331. if (fevent)
  2332. list_del_init(&fevent->list);
  2333. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2334. if (!fevent) {
  2335. SDE_ERROR("crtc%d event %d overflow\n",
  2336. crtc->base.id, event);
  2337. SDE_EVT32(DRMID(crtc), event);
  2338. return;
  2339. }
  2340. /* log and clear plane ubwc errors if any */
  2341. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2342. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2343. | SDE_ENCODER_FRAME_EVENT_DONE))
  2344. sde_crtc_get_frame_data(crtc);
  2345. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2346. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2347. sde_crtc->retire_frame_event_time = ktime_get();
  2348. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2349. }
  2350. fevent->event = event;
  2351. fevent->ts = ts;
  2352. fevent->crtc = crtc;
  2353. fevent->connector = cb_data->connector;
  2354. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2355. }
  2356. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2357. struct drm_crtc_state *old_state)
  2358. {
  2359. struct drm_device *dev;
  2360. struct sde_crtc *sde_crtc;
  2361. struct sde_crtc_state *cstate;
  2362. struct drm_connector *conn;
  2363. struct drm_encoder *encoder;
  2364. struct drm_connector_list_iter conn_iter;
  2365. if (!crtc || !crtc->state) {
  2366. SDE_ERROR("invalid crtc\n");
  2367. return;
  2368. }
  2369. dev = crtc->dev;
  2370. sde_crtc = to_sde_crtc(crtc);
  2371. cstate = to_sde_crtc_state(crtc->state);
  2372. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2373. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2374. /* identify connectors attached to this crtc */
  2375. cstate->num_connectors = 0;
  2376. drm_connector_list_iter_begin(dev, &conn_iter);
  2377. drm_for_each_connector_iter(conn, &conn_iter)
  2378. if (conn->state && conn->state->crtc == crtc &&
  2379. cstate->num_connectors < MAX_CONNECTORS) {
  2380. encoder = conn->state->best_encoder;
  2381. if (encoder)
  2382. sde_encoder_register_frame_event_callback(
  2383. encoder,
  2384. sde_crtc_frame_event_cb,
  2385. crtc);
  2386. cstate->connectors[cstate->num_connectors++] = conn;
  2387. sde_connector_prepare_fence(conn);
  2388. sde_encoder_set_clone_mode(encoder, crtc->state);
  2389. }
  2390. drm_connector_list_iter_end(&conn_iter);
  2391. /* prepare main output fence */
  2392. sde_fence_prepare(sde_crtc->output_fence);
  2393. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2394. }
  2395. /**
  2396. * sde_crtc_complete_flip - signal pending page_flip events
  2397. * Any pending vblank events are added to the vblank_event_list
  2398. * so that the next vblank interrupt shall signal them.
  2399. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2400. * This API signals any pending PAGE_FLIP events requested through
  2401. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2402. * if file!=NULL, this is preclose potential cancel-flip path
  2403. * @crtc: Pointer to drm crtc structure
  2404. * @file: Pointer to drm file
  2405. */
  2406. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2407. struct drm_file *file)
  2408. {
  2409. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2410. struct drm_device *dev = crtc->dev;
  2411. struct drm_pending_vblank_event *event;
  2412. unsigned long flags;
  2413. spin_lock_irqsave(&dev->event_lock, flags);
  2414. event = sde_crtc->event;
  2415. if (!event)
  2416. goto end;
  2417. /*
  2418. * if regular vblank case (!file) or if cancel-flip from
  2419. * preclose on file that requested flip, then send the
  2420. * event:
  2421. */
  2422. if (!file || (event->base.file_priv == file)) {
  2423. sde_crtc->event = NULL;
  2424. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2425. sde_crtc->name, event);
  2426. SDE_EVT32_VERBOSE(DRMID(crtc));
  2427. drm_crtc_send_vblank_event(crtc, event);
  2428. }
  2429. end:
  2430. spin_unlock_irqrestore(&dev->event_lock, flags);
  2431. }
  2432. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2433. struct drm_crtc_state *cstate)
  2434. {
  2435. struct drm_encoder *encoder;
  2436. if (!crtc || !crtc->dev || !cstate) {
  2437. SDE_ERROR("invalid crtc\n");
  2438. return INTF_MODE_NONE;
  2439. }
  2440. drm_for_each_encoder_mask(encoder, crtc->dev,
  2441. cstate->encoder_mask) {
  2442. /* continue if copy encoder is encountered */
  2443. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2444. continue;
  2445. return sde_encoder_get_intf_mode(encoder);
  2446. }
  2447. return INTF_MODE_NONE;
  2448. }
  2449. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2450. {
  2451. struct drm_encoder *encoder;
  2452. if (!crtc || !crtc->dev) {
  2453. SDE_ERROR("invalid crtc\n");
  2454. return INTF_MODE_NONE;
  2455. }
  2456. drm_for_each_encoder(encoder, crtc->dev)
  2457. if ((encoder->crtc == crtc)
  2458. && !sde_encoder_in_cont_splash(encoder))
  2459. return sde_encoder_get_fps(encoder);
  2460. return 0;
  2461. }
  2462. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2463. {
  2464. struct drm_encoder *encoder;
  2465. if (!crtc || !crtc->dev) {
  2466. SDE_ERROR("invalid crtc\n");
  2467. return 0;
  2468. }
  2469. drm_for_each_encoder_mask(encoder, crtc->dev,
  2470. crtc->state->encoder_mask) {
  2471. if (!sde_encoder_in_cont_splash(encoder))
  2472. return sde_encoder_get_dfps_maxfps(encoder);
  2473. }
  2474. return 0;
  2475. }
  2476. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2477. {
  2478. struct drm_encoder *enc;
  2479. struct sde_crtc *sde_crtc;
  2480. if (!crtc || !crtc->dev)
  2481. return NULL;
  2482. sde_crtc = to_sde_crtc(crtc);
  2483. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2484. if (sde_encoder_in_clone_mode(enc))
  2485. continue;
  2486. return enc;
  2487. }
  2488. return NULL;
  2489. }
  2490. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2491. {
  2492. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2493. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2494. /* keep statistics on vblank callback - with auto reset via debugfs */
  2495. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2496. sde_crtc->vblank_cb_time = ts;
  2497. else
  2498. sde_crtc->vblank_cb_count++;
  2499. sde_crtc->vblank_last_cb_time = ts;
  2500. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2501. drm_crtc_handle_vblank(crtc);
  2502. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2503. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2504. }
  2505. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2506. ktime_t ts, enum sde_fence_event fence_event)
  2507. {
  2508. if (!connector) {
  2509. SDE_ERROR("invalid param\n");
  2510. return;
  2511. }
  2512. SDE_ATRACE_BEGIN("signal_retire_fence");
  2513. sde_connector_complete_commit(connector, ts, fence_event);
  2514. SDE_ATRACE_END("signal_retire_fence");
  2515. }
  2516. void sde_crtc_opr_event_notify(struct drm_crtc *crtc)
  2517. {
  2518. struct sde_crtc *sde_crtc;
  2519. uint32_t current_opr_value[MAX_DSI_DISPLAYS] = {0};
  2520. int i, rc;
  2521. bool updated = false;
  2522. struct drm_event event;
  2523. sde_crtc = to_sde_crtc(crtc);
  2524. atomic_set(&sde_crtc->previous_opr_value.num_valid_opr, 0);
  2525. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2526. rc = sde_dspp_spr_read_opr_value(sde_crtc->mixers[i].hw_dspp,
  2527. &current_opr_value[i]);
  2528. if (rc) {
  2529. SDE_ERROR("failed to collect OPR %d", i, rc);
  2530. continue;
  2531. }
  2532. atomic_inc(&sde_crtc->previous_opr_value.num_valid_opr);
  2533. if (current_opr_value[i] == sde_crtc->previous_opr_value.opr_value[i])
  2534. continue;
  2535. sde_crtc->previous_opr_value.opr_value[i] = current_opr_value[i];
  2536. updated = true;
  2537. }
  2538. if (updated) {
  2539. event.type = DRM_EVENT_OPR_VALUE;
  2540. event.length = sizeof(sde_crtc->previous_opr_value);
  2541. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  2542. (u8 *)&sde_crtc->previous_opr_value);
  2543. }
  2544. }
  2545. static void _sde_crtc_frame_done_notify(struct drm_crtc *crtc,
  2546. struct sde_crtc_frame_event *fevent)
  2547. {
  2548. struct sde_crtc *sde_crtc;
  2549. struct sde_connector *sde_conn;
  2550. sde_crtc = to_sde_crtc(crtc);
  2551. if (sde_crtc->opr_event_notify_enabled)
  2552. sde_crtc_opr_event_notify(crtc);
  2553. sde_conn = to_sde_connector(fevent->connector);
  2554. if (sde_conn && sde_conn->misr_event_notify_enabled)
  2555. sde_encoder_misr_sign_event_notify(fevent->connector->encoder);
  2556. }
  2557. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2558. {
  2559. struct msm_drm_private *priv;
  2560. struct sde_crtc_frame_event *fevent;
  2561. struct drm_crtc *crtc;
  2562. struct sde_crtc *sde_crtc;
  2563. struct sde_kms *sde_kms;
  2564. unsigned long flags;
  2565. bool in_clone_mode = false;
  2566. if (!work) {
  2567. SDE_ERROR("invalid work handle\n");
  2568. return;
  2569. }
  2570. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2571. if (!fevent->crtc || !fevent->crtc->state) {
  2572. SDE_ERROR("invalid crtc\n");
  2573. return;
  2574. }
  2575. crtc = fevent->crtc;
  2576. sde_crtc = to_sde_crtc(crtc);
  2577. sde_kms = _sde_crtc_get_kms(crtc);
  2578. if (!sde_kms) {
  2579. SDE_ERROR("invalid kms handle\n");
  2580. return;
  2581. }
  2582. priv = sde_kms->dev->dev_private;
  2583. SDE_ATRACE_BEGIN("crtc_frame_event");
  2584. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2585. ktime_to_ns(fevent->ts));
  2586. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2587. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2588. true : false;
  2589. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2590. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2591. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2592. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2593. /* this should not happen */
  2594. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2595. crtc->base.id,
  2596. ktime_to_ns(fevent->ts),
  2597. atomic_read(&sde_crtc->frame_pending));
  2598. SDE_EVT32(DRMID(crtc), fevent->event,
  2599. SDE_EVTLOG_FUNC_CASE1);
  2600. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2601. /* release bandwidth and other resources */
  2602. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2603. crtc->base.id,
  2604. ktime_to_ns(fevent->ts));
  2605. SDE_EVT32(DRMID(crtc), fevent->event,
  2606. SDE_EVTLOG_FUNC_CASE2);
  2607. sde_core_perf_crtc_release_bw(crtc);
  2608. } else {
  2609. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2610. SDE_EVTLOG_FUNC_CASE3);
  2611. }
  2612. }
  2613. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2614. SDE_ATRACE_BEGIN("signal_release_fence");
  2615. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2616. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2617. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL, NULL);
  2618. _sde_crtc_frame_done_notify(crtc, fevent);
  2619. SDE_ATRACE_END("signal_release_fence");
  2620. }
  2621. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2622. /* this api should be called without spin_lock */
  2623. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2624. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2625. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2626. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2627. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2628. crtc->base.id, ktime_to_ns(fevent->ts));
  2629. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2630. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2631. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2632. SDE_ATRACE_END("crtc_frame_event");
  2633. }
  2634. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2635. struct drm_crtc_state *old_state)
  2636. {
  2637. struct sde_crtc *sde_crtc;
  2638. struct sde_splash_display *splash_display = NULL;
  2639. struct sde_kms *sde_kms;
  2640. bool cont_splash_enabled = false;
  2641. int i;
  2642. u32 power_on = 1;
  2643. if (!crtc || !crtc->state) {
  2644. SDE_ERROR("invalid crtc\n");
  2645. return;
  2646. }
  2647. sde_crtc = to_sde_crtc(crtc);
  2648. SDE_EVT32_VERBOSE(DRMID(crtc));
  2649. sde_kms = _sde_crtc_get_kms(crtc);
  2650. if (!sde_kms)
  2651. return;
  2652. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2653. splash_display = &sde_kms->splash_data.splash_display[i];
  2654. if (splash_display->cont_splash_enabled &&
  2655. crtc == splash_display->encoder->crtc)
  2656. cont_splash_enabled = true;
  2657. }
  2658. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2659. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2660. sde_core_perf_crtc_update(crtc, 0, false);
  2661. }
  2662. /**
  2663. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2664. * @cstate: Pointer to sde crtc state
  2665. */
  2666. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2667. {
  2668. if (!cstate) {
  2669. SDE_ERROR("invalid cstate\n");
  2670. return;
  2671. }
  2672. cstate->input_fence_timeout_ns =
  2673. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2674. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2675. }
  2676. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2677. {
  2678. u32 i;
  2679. struct sde_crtc_state *cstate;
  2680. if (!state)
  2681. return;
  2682. cstate = to_sde_crtc_state(state);
  2683. for (i = 0; i < cstate->num_dim_layers; i++)
  2684. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2685. cstate->num_dim_layers = 0;
  2686. }
  2687. /**
  2688. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2689. * @cstate: Pointer to sde crtc state
  2690. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2691. */
  2692. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2693. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2694. {
  2695. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2696. struct sde_drm_dim_layer_cfg *user_cfg;
  2697. struct sde_hw_dim_layer *dim_layer;
  2698. u32 count, i;
  2699. struct sde_kms *kms;
  2700. if (!crtc || !cstate) {
  2701. SDE_ERROR("invalid crtc or cstate\n");
  2702. return;
  2703. }
  2704. dim_layer = cstate->dim_layer;
  2705. if (!usr_ptr) {
  2706. /* usr_ptr is null when setting the default property value */
  2707. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2708. SDE_DEBUG("dim_layer data removed\n");
  2709. goto clear;
  2710. }
  2711. kms = _sde_crtc_get_kms(crtc);
  2712. if (!kms || !kms->catalog) {
  2713. SDE_ERROR("invalid kms\n");
  2714. return;
  2715. }
  2716. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2717. SDE_ERROR("failed to copy dim_layer data\n");
  2718. return;
  2719. }
  2720. count = dim_layer_v1.num_layers;
  2721. if (count > SDE_MAX_DIM_LAYERS) {
  2722. SDE_ERROR("invalid number of dim_layers:%d", count);
  2723. return;
  2724. }
  2725. /* populate from user space */
  2726. cstate->num_dim_layers = count;
  2727. for (i = 0; i < count; i++) {
  2728. user_cfg = &dim_layer_v1.layer_cfg[i];
  2729. dim_layer[i].flags = user_cfg->flags;
  2730. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2731. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2732. dim_layer[i].rect.x = user_cfg->rect.x1;
  2733. dim_layer[i].rect.y = user_cfg->rect.y1;
  2734. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2735. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2736. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2737. user_cfg->color_fill.color_0,
  2738. user_cfg->color_fill.color_1,
  2739. user_cfg->color_fill.color_2,
  2740. user_cfg->color_fill.color_3,
  2741. };
  2742. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2743. i, dim_layer[i].flags, dim_layer[i].stage);
  2744. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2745. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2746. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2747. dim_layer[i].color_fill.color_0,
  2748. dim_layer[i].color_fill.color_1,
  2749. dim_layer[i].color_fill.color_2,
  2750. dim_layer[i].color_fill.color_3);
  2751. }
  2752. clear:
  2753. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2754. }
  2755. /**
  2756. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2757. * @sde_crtc : Pointer to sde crtc
  2758. * @cstate : Pointer to sde crtc state
  2759. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2760. */
  2761. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2762. struct sde_crtc_state *cstate,
  2763. void __user *usr_ptr)
  2764. {
  2765. struct sde_drm_dest_scaler_data ds_data;
  2766. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2767. struct sde_drm_scaler_v2 scaler_v2;
  2768. void __user *scaler_v2_usr;
  2769. int i, count;
  2770. if (!sde_crtc || !cstate) {
  2771. SDE_ERROR("invalid sde_crtc/state\n");
  2772. return -EINVAL;
  2773. }
  2774. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2775. if (!usr_ptr) {
  2776. SDE_DEBUG("ds data removed\n");
  2777. return 0;
  2778. }
  2779. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2780. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2781. sde_crtc->name);
  2782. return -EINVAL;
  2783. }
  2784. count = ds_data.num_dest_scaler;
  2785. if (!count) {
  2786. SDE_DEBUG("no ds data available\n");
  2787. return 0;
  2788. }
  2789. if (count > SDE_MAX_DS_COUNT) {
  2790. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2791. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2792. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2793. return -EINVAL;
  2794. }
  2795. /* Populate from user space */
  2796. for (i = 0; i < count; i++) {
  2797. ds_cfg_usr = &ds_data.ds_cfg[i];
  2798. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2799. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2800. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2801. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2802. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2803. if (ds_cfg_usr->scaler_cfg) {
  2804. scaler_v2_usr =
  2805. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2806. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2807. sizeof(scaler_v2))) {
  2808. SDE_ERROR("%s:scaler: copy from user failed\n",
  2809. sde_crtc->name);
  2810. return -EINVAL;
  2811. }
  2812. }
  2813. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2814. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2815. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2816. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2817. scaler_v2.dst_width, scaler_v2.dst_height);
  2818. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2819. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2820. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2821. scaler_v2.dst_width, scaler_v2.dst_height);
  2822. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2823. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2824. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2825. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2826. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2827. ds_cfg_usr->lm_height);
  2828. }
  2829. cstate->num_ds = count;
  2830. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2831. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2832. return 0;
  2833. }
  2834. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2835. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2836. struct sde_hw_ds_cfg *prev_cfg)
  2837. {
  2838. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2839. || !cfg->lm_width || !cfg->lm_height) {
  2840. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2841. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2842. hdisplay, mode->vdisplay);
  2843. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2844. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2845. return -E2BIG;
  2846. }
  2847. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2848. cfg->lm_height != prev_cfg->lm_height)) {
  2849. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2850. crtc->base.id, cfg->lm_width,
  2851. cfg->lm_height, prev_cfg->lm_width,
  2852. prev_cfg->lm_height);
  2853. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2854. prev_cfg->lm_width, prev_cfg->lm_height,
  2855. SDE_EVTLOG_ERROR);
  2856. return -EINVAL;
  2857. }
  2858. return 0;
  2859. }
  2860. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2861. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2862. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2863. u32 max_in_width, u32 max_out_width)
  2864. {
  2865. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2866. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2867. /**
  2868. * Scaler src and dst width shouldn't exceed the maximum
  2869. * width limitation. Also, if there is no partial update
  2870. * dst width and height must match display resolution.
  2871. */
  2872. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2873. cfg->scl3_cfg.dst_width > max_out_width ||
  2874. !cfg->scl3_cfg.src_width[0] ||
  2875. !cfg->scl3_cfg.dst_width ||
  2876. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2877. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2878. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2879. SDE_ERROR("crtc%d: ", crtc->base.id);
  2880. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2881. cfg->scl3_cfg.src_width[0],
  2882. cfg->scl3_cfg.dst_width,
  2883. cfg->scl3_cfg.dst_height,
  2884. hdisplay, mode->vdisplay);
  2885. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2886. sde_crtc->num_mixers, cfg->flags,
  2887. hw_ds->idx - DS_0);
  2888. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2889. cfg->scl3_cfg.enable,
  2890. cfg->scl3_cfg.de.enable);
  2891. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2892. cfg->scl3_cfg.de.enable, cfg->flags,
  2893. max_in_width, max_out_width,
  2894. cfg->scl3_cfg.src_width[0],
  2895. cfg->scl3_cfg.dst_width,
  2896. cfg->scl3_cfg.dst_height, hdisplay,
  2897. mode->vdisplay, sde_crtc->num_mixers,
  2898. SDE_EVTLOG_ERROR);
  2899. cfg->flags &=
  2900. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2901. cfg->flags &=
  2902. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2903. return -EINVAL;
  2904. }
  2905. }
  2906. return 0;
  2907. }
  2908. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2909. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2910. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2911. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2912. {
  2913. int i, ret;
  2914. u32 lm_idx;
  2915. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2916. for (i = 0; i < cstate->num_ds; i++) {
  2917. cfg = &cstate->ds_cfg[i];
  2918. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2919. lm_idx = cfg->idx;
  2920. /**
  2921. * Validate against topology
  2922. * No of dest scalers should match the num of mixers
  2923. * unless it is partial update left only/right only use case
  2924. */
  2925. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2926. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2927. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2928. crtc->base.id, i, lm_idx, cfg->flags);
  2929. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2930. SDE_EVTLOG_ERROR);
  2931. return -EINVAL;
  2932. }
  2933. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2934. if (!max_in_width && !max_out_width) {
  2935. max_in_width = hw_ds->scl->top->maxinputwidth;
  2936. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2937. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2938. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2939. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2940. max_in_width, max_out_width, cstate->num_ds);
  2941. }
  2942. /* Check LM width and height */
  2943. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2944. prev_cfg);
  2945. if (ret)
  2946. return ret;
  2947. /* Check scaler data */
  2948. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2949. hw_ds, cfg, hdisplay,
  2950. max_in_width, max_out_width);
  2951. if (ret)
  2952. return ret;
  2953. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2954. (*num_ds_enable)++;
  2955. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2956. hw_ds->idx - DS_0, cfg->flags);
  2957. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2958. }
  2959. return 0;
  2960. }
  2961. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2962. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2963. {
  2964. struct sde_hw_ds_cfg *cfg;
  2965. int i;
  2966. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2967. cstate->num_ds_enabled, num_ds_enable);
  2968. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2969. cstate->num_ds, cstate->dirty[0]);
  2970. if (cstate->num_ds_enabled != num_ds_enable) {
  2971. /* Disabling destination scaler */
  2972. if (!num_ds_enable) {
  2973. for (i = 0; i < cstate->num_ds; i++) {
  2974. cfg = &cstate->ds_cfg[i];
  2975. cfg->idx = i;
  2976. /* Update scaler settings in disable case */
  2977. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2978. cfg->scl3_cfg.enable = 0;
  2979. cfg->scl3_cfg.de.enable = 0;
  2980. }
  2981. }
  2982. cstate->num_ds_enabled = num_ds_enable;
  2983. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2984. } else {
  2985. if (!cstate->num_ds_enabled)
  2986. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2987. }
  2988. }
  2989. /**
  2990. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2991. * @crtc : Pointer to drm crtc
  2992. * @state : Pointer to drm crtc state
  2993. */
  2994. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2995. struct drm_crtc_state *state)
  2996. {
  2997. struct sde_crtc *sde_crtc;
  2998. struct sde_crtc_state *cstate;
  2999. struct drm_display_mode *mode;
  3000. struct sde_kms *kms;
  3001. struct sde_hw_ds *hw_ds = NULL;
  3002. u32 ret = 0;
  3003. u32 num_ds_enable = 0, hdisplay = 0;
  3004. u32 max_in_width = 0, max_out_width = 0;
  3005. if (!crtc || !state)
  3006. return -EINVAL;
  3007. sde_crtc = to_sde_crtc(crtc);
  3008. cstate = to_sde_crtc_state(state);
  3009. kms = _sde_crtc_get_kms(crtc);
  3010. mode = &state->adjusted_mode;
  3011. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3012. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  3013. SDE_DEBUG("dest scaler property not set, skip validation\n");
  3014. return 0;
  3015. }
  3016. if (!kms || !kms->catalog) {
  3017. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  3018. return -EINVAL;
  3019. }
  3020. if (!kms->catalog->mdp[0].has_dest_scaler) {
  3021. SDE_DEBUG("dest scaler feature not supported\n");
  3022. return 0;
  3023. }
  3024. if (!sde_crtc->num_mixers) {
  3025. SDE_DEBUG("mixers not allocated\n");
  3026. return 0;
  3027. }
  3028. ret = _sde_validate_hw_resources(sde_crtc);
  3029. if (ret)
  3030. goto err;
  3031. /**
  3032. * No of dest scalers shouldn't exceed hw ds block count and
  3033. * also, match the num of mixers unless it is partial update
  3034. * left only/right only use case - currently PU + DS is not supported
  3035. */
  3036. if (cstate->num_ds > kms->catalog->ds_count ||
  3037. ((cstate->num_ds != sde_crtc->num_mixers) &&
  3038. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3039. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  3040. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  3041. cstate->ds_cfg[0].flags);
  3042. ret = -EINVAL;
  3043. goto err;
  3044. }
  3045. /**
  3046. * Check if DS needs to be enabled or disabled
  3047. * In case of enable, validate the data
  3048. */
  3049. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  3050. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  3051. cstate->num_ds, cstate->ds_cfg[0].flags);
  3052. goto disable;
  3053. }
  3054. /* Display resolution */
  3055. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  3056. /* Validate the DS data */
  3057. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  3058. mode, hw_ds, hdisplay, &num_ds_enable,
  3059. max_in_width, max_out_width);
  3060. if (ret)
  3061. goto err;
  3062. disable:
  3063. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  3064. return 0;
  3065. err:
  3066. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3067. return ret;
  3068. }
  3069. static struct sde_hw_ctl *_sde_crtc_get_hw_ctl(struct drm_crtc *drm_crtc)
  3070. {
  3071. struct sde_crtc *sde_crtc = to_sde_crtc(drm_crtc);
  3072. if (!sde_crtc || !sde_crtc->mixers[0].hw_ctl) {
  3073. DRM_ERROR("invalid crtc params %d\n", !sde_crtc);
  3074. return NULL;
  3075. }
  3076. /* it will always return the first mixer and single CTL */
  3077. return sde_crtc->mixers[0].hw_ctl;
  3078. }
  3079. static struct dma_fence *_sde_plane_get_input_hw_fence(struct drm_plane *plane)
  3080. {
  3081. struct dma_fence *fence;
  3082. struct sde_plane *psde;
  3083. struct sde_plane_state *pstate;
  3084. void *input_fence;
  3085. struct dma_fence *input_hw_fence = NULL;
  3086. if (!plane || !plane->state) {
  3087. SDE_ERROR("invalid input %d\n", !plane);
  3088. return NULL;
  3089. }
  3090. psde = to_sde_plane(plane);
  3091. pstate = to_sde_plane_state(plane->state);
  3092. input_fence = pstate->input_fence;
  3093. if (input_fence) {
  3094. fence = (struct dma_fence *)pstate->input_fence;
  3095. if (fence->flags & BIT(MSM_HW_FENCE_FLAG_ENABLED_BIT)) {
  3096. input_hw_fence = fence;
  3097. SDE_DEBUG("input hwfence ctx:%llu seqno:%llu f:0x%lx timeline:%s\n",
  3098. fence->context, fence->seqno, fence->flags,
  3099. fence->ops->get_timeline_name(fence));
  3100. }
  3101. SDE_EVT32_VERBOSE(DRMID(plane), fence->flags);
  3102. }
  3103. return input_hw_fence;
  3104. }
  3105. /**
  3106. * _sde_crtc_fences_wait_list - wait for input sw-fences and return any hw-fences
  3107. * @crtc: Pointer to CRTC object.
  3108. * @use_hw_fences: Boolean to indicate if function should use hw-fences and skip hw-fences sw-wait.
  3109. * @dma_hw_fences: List of available hw-fences, this is populated by this function.
  3110. * @max_hw_fences: Max number of hw-fences that can be added to the dma_hw_fences list
  3111. *
  3112. * This function iterates through all crtc planes, if 'use_hw_fences' is set, for each fence:
  3113. * - If the fence is a hw-fence, it will get its dma-fence object and add it to the 'dma_hw_fences'
  3114. * list, skipping any sw-wait, since wait will happen in hw.
  3115. * - If the fence is not a hw-fence, it will wait for the sw-fence to be signaled before proceed.
  3116. * If 'use_hw_fences' is not set, function will wait on the sw-fences for all fences
  3117. * regardless if they support or not hw-fence.
  3118. * Return value is the number of hw-fences added to the 'dma_hw_fences' list.
  3119. */
  3120. static int _sde_crtc_fences_wait_list(struct drm_crtc *crtc, bool use_hw_fences,
  3121. struct dma_fence **dma_hw_fences, int max_hw_fences)
  3122. {
  3123. struct drm_plane *plane = NULL;
  3124. u32 num_hw_fences = 0;
  3125. ktime_t kt_end, kt_wait;
  3126. uint32_t wait_ms = 1;
  3127. struct msm_display_mode *msm_mode;
  3128. bool mode_switch;
  3129. int i, rc = 0;
  3130. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3131. mode_switch = msm_is_mode_seamless_poms(msm_mode);
  3132. /* use monotonic timer to limit total fence wait time */
  3133. kt_end = ktime_add_ns(ktime_get(),
  3134. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  3135. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3136. /* check if input-fences are hw fences and if they are, add them to the list */
  3137. if (use_hw_fences && !mode_switch) {
  3138. dma_hw_fences[num_hw_fences] = _sde_plane_get_input_hw_fence(plane);
  3139. if (dma_hw_fences[num_hw_fences] && (num_hw_fences < max_hw_fences)) {
  3140. bool repeated_fence = false;
  3141. /* check if this fence already in the hw-fences list */
  3142. for (i = num_hw_fences - 1; i >= 0; i--) {
  3143. if (dma_hw_fences[i] == dma_hw_fences[num_hw_fences]) {
  3144. repeated_fence = true;
  3145. break;
  3146. }
  3147. }
  3148. if (repeated_fence)
  3149. dma_hw_fences[num_hw_fences] = NULL; /* cleanup from list */
  3150. else
  3151. num_hw_fences++; /* keep fence in the list */
  3152. /* go to next, to skip sw-wait */
  3153. continue;
  3154. }
  3155. }
  3156. /*
  3157. * This was not a hw-fence, therefore, wait for this sw-fence to be signaled
  3158. * before proceed.
  3159. *
  3160. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  3161. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  3162. * that each plane can check its fence status and react appropriately
  3163. * if its fence has timed out. Call input fence wait multiple times if
  3164. * fence wait is interrupted due to interrupt call.
  3165. */
  3166. do {
  3167. kt_wait = ktime_sub(kt_end, ktime_get());
  3168. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  3169. wait_ms = ktime_to_ms(kt_wait);
  3170. else
  3171. wait_ms = 0;
  3172. rc = sde_plane_wait_input_fence(plane, wait_ms);
  3173. } while (wait_ms && rc == -ERESTARTSYS);
  3174. }
  3175. return num_hw_fences;
  3176. }
  3177. static inline bool _is_vid_power_on_frame(struct drm_crtc *crtc)
  3178. {
  3179. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3180. bool is_vid_mode = sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3181. MSM_DISPLAY_VIDEO_MODE);
  3182. return is_vid_mode && crtc->state->active_changed && crtc->state->active;
  3183. }
  3184. /**
  3185. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences or register hw-fences
  3186. * @crtc: Pointer to CRTC object
  3187. *
  3188. * Returns true if hw fences are used, otherwise returns false
  3189. */
  3190. static bool _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  3191. {
  3192. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3193. bool ipcc_input_signal_wait = false;
  3194. struct dma_fence *dma_hw_fences[MAX_HW_FENCES] = {0};
  3195. int num_hw_fences = 0;
  3196. struct sde_hw_ctl *hw_ctl;
  3197. bool input_hw_fences_enable;
  3198. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3199. int ret;
  3200. SDE_DEBUG("\n");
  3201. if (!crtc || !crtc->state || !sde_kms) {
  3202. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  3203. return false;
  3204. }
  3205. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  3206. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  3207. /* update ctl hw to wait for ipcc input signal before fetch */
  3208. if (test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  3209. !sde_fence_update_input_hw_fence_signal(hw_ctl, sde_kms->debugfs_hw_fence,
  3210. sde_kms->hw_mdp))
  3211. ipcc_input_signal_wait = true;
  3212. /* avoid hw-fences in first frame after timing engine enable */
  3213. input_hw_fences_enable = (ipcc_input_signal_wait && !_is_vid_power_on_frame(crtc));
  3214. /* wait for sw fences and get hw fences list (if any) */
  3215. num_hw_fences = _sde_crtc_fences_wait_list(crtc, input_hw_fences_enable, &dma_hw_fences[0],
  3216. MAX_HW_FENCES);
  3217. /* register the hw-fences for hw-wait */
  3218. if (num_hw_fences) {
  3219. ret = sde_fence_register_hw_fences_wait(hw_ctl, dma_hw_fences, num_hw_fences);
  3220. if (ret) {
  3221. SDE_ERROR("failed to register for hw-fence wait, will wait in sw\n");
  3222. SDE_EVT32(SDE_EVTLOG_ERROR, num_hw_fences,
  3223. hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3224. /* we failed to register hw-fences, wait for all fences as 'sw-fences' */
  3225. num_hw_fences = _sde_crtc_fences_wait_list(crtc, false, &dma_hw_fences[0],
  3226. MAX_HW_FENCES);
  3227. }
  3228. }
  3229. SDE_DEBUG("hfence_enable:%d no_override:%d ctl:%d wait_ipcc:%d num_hfences:%d\n",
  3230. input_hw_fences_enable,
  3231. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3232. hw_ctl ? hw_ctl->idx - CTL_0 : -1, ipcc_input_signal_wait, num_hw_fences);
  3233. SDE_EVT32(input_hw_fences_enable,
  3234. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3235. ipcc_input_signal_wait, num_hw_fences, hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3236. /* if hw is waiting for ipcc signal and no hw-fences, override signal */
  3237. if (ipcc_input_signal_wait && !num_hw_fences && hw_ctl->ops.hw_fence_trigger_sw_override &&
  3238. !test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask))
  3239. hw_ctl->ops.hw_fence_trigger_sw_override(hw_ctl);
  3240. SDE_ATRACE_END("plane_wait_input_fence");
  3241. return num_hw_fences ? true : false;
  3242. }
  3243. static void _sde_crtc_setup_mixer_for_encoder(
  3244. struct drm_crtc *crtc,
  3245. struct drm_encoder *enc)
  3246. {
  3247. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3248. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3249. struct sde_rm *rm = &sde_kms->rm;
  3250. struct sde_crtc_mixer *mixer;
  3251. struct sde_hw_ctl *last_valid_ctl = NULL;
  3252. int i;
  3253. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  3254. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  3255. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  3256. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  3257. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  3258. /* Set up all the mixers and ctls reserved by this encoder */
  3259. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  3260. mixer = &sde_crtc->mixers[i];
  3261. if (!sde_rm_get_hw(rm, &lm_iter))
  3262. break;
  3263. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3264. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  3265. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  3266. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  3267. mixer->hw_lm->idx - LM_0);
  3268. mixer->hw_ctl = last_valid_ctl;
  3269. } else {
  3270. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  3271. last_valid_ctl = mixer->hw_ctl;
  3272. sde_crtc->num_ctls++;
  3273. }
  3274. /* Shouldn't happen, mixers are always >= ctls */
  3275. if (!mixer->hw_ctl) {
  3276. SDE_ERROR("no valid ctls found for lm %d\n",
  3277. mixer->hw_lm->idx - LM_0);
  3278. return;
  3279. }
  3280. /* Dspp may be null */
  3281. (void) sde_rm_get_hw(rm, &dspp_iter);
  3282. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  3283. /* DS may be null */
  3284. (void) sde_rm_get_hw(rm, &ds_iter);
  3285. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  3286. mixer->encoder = enc;
  3287. sde_crtc->num_mixers++;
  3288. SDE_DEBUG("setup mixer %d: lm %d\n",
  3289. i, mixer->hw_lm->idx - LM_0);
  3290. SDE_DEBUG("setup mixer %d: ctl %d\n",
  3291. i, mixer->hw_ctl->idx - CTL_0);
  3292. if (mixer->hw_ds)
  3293. SDE_DEBUG("setup mixer %d: ds %d\n",
  3294. i, mixer->hw_ds->idx - DS_0);
  3295. }
  3296. }
  3297. bool sde_crtc_is_line_insertion_supported(struct drm_crtc *crtc)
  3298. {
  3299. struct drm_encoder *enc = NULL;
  3300. struct sde_kms *kms;
  3301. if (!crtc)
  3302. return false;
  3303. kms = _sde_crtc_get_kms(crtc);
  3304. if (!kms || !kms->catalog || !kms->catalog->has_line_insertion)
  3305. return false;
  3306. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3307. if (enc->crtc == crtc)
  3308. return sde_encoder_is_line_insertion_supported(enc);
  3309. }
  3310. return false;
  3311. }
  3312. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3313. {
  3314. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3315. struct drm_encoder *enc;
  3316. sde_crtc->num_ctls = 0;
  3317. sde_crtc->num_mixers = 0;
  3318. sde_crtc->mixers_swapped = false;
  3319. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3320. mutex_lock(&sde_crtc->crtc_lock);
  3321. /* Check for mixers on all encoders attached to this crtc */
  3322. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3323. if (enc->crtc != crtc)
  3324. continue;
  3325. /* avoid overwriting mixers info from a copy encoder */
  3326. if (sde_encoder_in_clone_mode(enc))
  3327. continue;
  3328. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3329. }
  3330. mutex_unlock(&sde_crtc->crtc_lock);
  3331. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3332. }
  3333. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3334. {
  3335. int i;
  3336. struct sde_crtc_state *cstate;
  3337. cstate = to_sde_crtc_state(state);
  3338. cstate->is_ppsplit = false;
  3339. for (i = 0; i < cstate->num_connectors; i++) {
  3340. struct drm_connector *conn = cstate->connectors[i];
  3341. if (sde_connector_get_topology_name(conn) ==
  3342. SDE_RM_TOPOLOGY_PPSPLIT)
  3343. cstate->is_ppsplit = true;
  3344. }
  3345. }
  3346. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3347. {
  3348. struct sde_crtc *sde_crtc;
  3349. struct sde_crtc_state *cstate;
  3350. struct drm_display_mode *adj_mode;
  3351. u32 mixer_width, mixer_height;
  3352. int i;
  3353. if (!crtc || !state) {
  3354. SDE_ERROR("invalid args\n");
  3355. return;
  3356. }
  3357. sde_crtc = to_sde_crtc(crtc);
  3358. cstate = to_sde_crtc_state(state);
  3359. adj_mode = &state->adjusted_mode;
  3360. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3361. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3362. cstate->lm_bounds[i].x = mixer_width * i;
  3363. cstate->lm_bounds[i].y = 0;
  3364. cstate->lm_bounds[i].w = mixer_width;
  3365. cstate->lm_bounds[i].h = mixer_height;
  3366. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3367. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3368. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3369. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3370. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3371. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3372. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3373. }
  3374. drm_mode_debug_printmodeline(adj_mode);
  3375. }
  3376. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3377. {
  3378. struct sde_crtc_mixer mixer;
  3379. /*
  3380. * Use mixer[0] to get hw_ctl which will use ops to clear
  3381. * all blendstages. Clear all blendstages will iterate through
  3382. * all mixers.
  3383. */
  3384. if (sde_crtc->num_mixers) {
  3385. mixer = sde_crtc->mixers[0];
  3386. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3387. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3388. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3389. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3390. }
  3391. }
  3392. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3393. struct drm_crtc_state *old_state)
  3394. {
  3395. struct sde_crtc *sde_crtc;
  3396. struct drm_encoder *encoder;
  3397. struct drm_device *dev;
  3398. struct sde_kms *sde_kms;
  3399. struct sde_splash_display *splash_display;
  3400. bool cont_splash_enabled = false;
  3401. size_t i;
  3402. if (!crtc->state->enable) {
  3403. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3404. crtc->base.id, crtc->state->enable);
  3405. return;
  3406. }
  3407. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3408. SDE_ERROR("power resource is not enabled\n");
  3409. return;
  3410. }
  3411. sde_kms = _sde_crtc_get_kms(crtc);
  3412. if (!sde_kms)
  3413. return;
  3414. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3415. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3416. sde_crtc = to_sde_crtc(crtc);
  3417. dev = crtc->dev;
  3418. if (!sde_crtc->num_mixers) {
  3419. _sde_crtc_setup_mixers(crtc);
  3420. _sde_crtc_setup_is_ppsplit(crtc->state);
  3421. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3422. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3423. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3424. _sde_crtc_setup_mixers(crtc);
  3425. sde_crtc->reinit_crtc_mixers = false;
  3426. }
  3427. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3428. if (encoder->crtc != crtc)
  3429. continue;
  3430. /* encoder will trigger pending mask now */
  3431. sde_encoder_trigger_kickoff_pending(encoder);
  3432. }
  3433. /* update performance setting */
  3434. sde_core_perf_crtc_update(crtc, 1, false);
  3435. /*
  3436. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3437. * it means we are trying to flush a CRTC whose state is disabled:
  3438. * nothing else needs to be done.
  3439. */
  3440. if (unlikely(!sde_crtc->num_mixers))
  3441. goto end;
  3442. _sde_crtc_blend_setup(crtc, old_state, true);
  3443. _sde_crtc_dest_scaler_setup(crtc);
  3444. sde_cp_crtc_apply_noise(crtc, old_state);
  3445. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3446. sde_core_perf_crtc_update_uidle(crtc, true);
  3447. /* update cached_encoder_mask if new conn is added or removed */
  3448. if (crtc->state->connectors_changed)
  3449. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3450. /*
  3451. * Since CP properties use AXI buffer to program the
  3452. * HW, check if context bank is in attached state,
  3453. * apply color processing properties only if
  3454. * smmu state is attached,
  3455. */
  3456. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3457. splash_display = &sde_kms->splash_data.splash_display[i];
  3458. if (splash_display->cont_splash_enabled &&
  3459. splash_display->encoder &&
  3460. crtc == splash_display->encoder->crtc)
  3461. cont_splash_enabled = true;
  3462. }
  3463. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3464. sde_cp_crtc_apply_properties(crtc);
  3465. if (!sde_crtc->enabled)
  3466. sde_cp_crtc_mark_features_dirty(crtc);
  3467. /*
  3468. * PP_DONE irq is only used by command mode for now.
  3469. * It is better to request pending before FLUSH and START trigger
  3470. * to make sure no pp_done irq missed.
  3471. * This is safe because no pp_done will happen before SW trigger
  3472. * in command mode.
  3473. */
  3474. end:
  3475. SDE_ATRACE_END("crtc_atomic_begin");
  3476. }
  3477. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3478. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3479. struct drm_atomic_state *state)
  3480. {
  3481. struct drm_crtc_state *old_state = NULL;
  3482. if (!crtc) {
  3483. SDE_ERROR("invalid crtc\n");
  3484. return;
  3485. }
  3486. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3487. _sde_crtc_atomic_begin(crtc, old_state);
  3488. }
  3489. #else
  3490. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3491. struct drm_crtc_state *old_state)
  3492. {
  3493. if (!crtc) {
  3494. SDE_ERROR("invalid crtc\n");
  3495. return;
  3496. }
  3497. _sde_crtc_atomic_begin(crtc, old_state);
  3498. }
  3499. #endif
  3500. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3501. struct drm_atomic_state *state)
  3502. {
  3503. struct drm_encoder *encoder;
  3504. struct sde_crtc *sde_crtc;
  3505. struct drm_device *dev;
  3506. struct drm_plane *plane;
  3507. struct msm_drm_private *priv;
  3508. struct sde_crtc_state *cstate;
  3509. struct sde_kms *sde_kms;
  3510. struct drm_connector *conn;
  3511. struct drm_connector_state *conn_state;
  3512. struct sde_connector *sde_conn = NULL;
  3513. int i;
  3514. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3515. SDE_ERROR("invalid crtc\n");
  3516. return;
  3517. }
  3518. if (!crtc->state->enable) {
  3519. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3520. crtc->base.id, crtc->state->enable);
  3521. return;
  3522. }
  3523. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3524. SDE_ERROR("power resource is not enabled\n");
  3525. return;
  3526. }
  3527. sde_kms = _sde_crtc_get_kms(crtc);
  3528. if (!sde_kms) {
  3529. SDE_ERROR("invalid kms\n");
  3530. return;
  3531. }
  3532. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3533. sde_crtc = to_sde_crtc(crtc);
  3534. cstate = to_sde_crtc_state(crtc->state);
  3535. dev = crtc->dev;
  3536. priv = dev->dev_private;
  3537. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3538. if (!conn_state || conn_state->crtc != crtc)
  3539. continue;
  3540. sde_conn = to_sde_connector(conn_state->connector);
  3541. }
  3542. /* When doze is requested, switch first to normal mode */
  3543. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3544. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3545. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3546. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3547. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3548. false);
  3549. else
  3550. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3551. /*
  3552. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3553. * it means we are trying to flush a CRTC whose state is disabled:
  3554. * nothing else needs to be done.
  3555. */
  3556. if (unlikely(!sde_crtc->num_mixers))
  3557. return;
  3558. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3559. /*
  3560. * For planes without commit update, drm framework will not add
  3561. * those planes to current state since hardware update is not
  3562. * required. However, if those planes were power collapsed since
  3563. * last commit cycle, driver has to restore the hardware state
  3564. * of those planes explicitly here prior to plane flush.
  3565. * Also use this iteration to see if any plane requires cache,
  3566. * so during the perf update driver can activate/deactivate
  3567. * the cache accordingly.
  3568. */
  3569. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3570. sde_crtc->new_perf.llcc_active[i] = false;
  3571. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3572. sde_plane_restore(plane);
  3573. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3574. if (sde_plane_is_cache_required(plane, i))
  3575. sde_crtc->new_perf.llcc_active[i] = true;
  3576. }
  3577. }
  3578. sde_core_perf_crtc_update_llcc(crtc);
  3579. /* wait for acquire fences before anything else is done */
  3580. cstate->hwfence_in_fences_set = _sde_crtc_wait_for_fences(crtc);
  3581. if (!cstate->rsc_update) {
  3582. drm_for_each_encoder_mask(encoder, dev,
  3583. crtc->state->encoder_mask) {
  3584. cstate->rsc_client =
  3585. sde_encoder_get_rsc_client(encoder);
  3586. }
  3587. cstate->rsc_update = true;
  3588. }
  3589. /*
  3590. * Final plane updates: Give each plane a chance to complete all
  3591. * required writes/flushing before crtc's "flush
  3592. * everything" call below.
  3593. */
  3594. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3595. if (sde_kms->smmu_state.transition_error)
  3596. sde_plane_set_error(plane, true);
  3597. sde_plane_flush(plane);
  3598. }
  3599. /* Kickoff will be scheduled by outer layer */
  3600. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3601. }
  3602. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3603. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3604. struct drm_atomic_state *state)
  3605. {
  3606. return sde_crtc_atomic_flush_common(crtc, state);
  3607. }
  3608. #else
  3609. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3610. struct drm_crtc_state *old_crtc_state)
  3611. {
  3612. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3613. }
  3614. #endif
  3615. /**
  3616. * sde_crtc_destroy_state - state destroy hook
  3617. * @crtc: drm CRTC
  3618. * @state: CRTC state object to release
  3619. */
  3620. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3621. struct drm_crtc_state *state)
  3622. {
  3623. struct sde_crtc *sde_crtc;
  3624. struct sde_crtc_state *cstate;
  3625. struct drm_encoder *enc;
  3626. struct sde_kms *sde_kms;
  3627. if (!crtc || !state) {
  3628. SDE_ERROR("invalid argument(s)\n");
  3629. return;
  3630. }
  3631. sde_crtc = to_sde_crtc(crtc);
  3632. cstate = to_sde_crtc_state(state);
  3633. sde_kms = _sde_crtc_get_kms(crtc);
  3634. if (!sde_kms) {
  3635. SDE_ERROR("invalid sde_kms\n");
  3636. return;
  3637. }
  3638. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3639. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3640. sde_rm_release(&sde_kms->rm, enc, true);
  3641. sde_cp_clear_state_info(state);
  3642. __drm_atomic_helper_crtc_destroy_state(state);
  3643. /* destroy value helper */
  3644. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3645. &cstate->property_state);
  3646. }
  3647. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3648. {
  3649. struct sde_crtc *sde_crtc;
  3650. int i;
  3651. if (!crtc) {
  3652. SDE_ERROR("invalid argument\n");
  3653. return -EINVAL;
  3654. }
  3655. sde_crtc = to_sde_crtc(crtc);
  3656. if (!atomic_read(&sde_crtc->frame_pending)) {
  3657. SDE_DEBUG("no frames pending\n");
  3658. return 0;
  3659. }
  3660. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3661. /*
  3662. * flush all the event thread work to make sure all the
  3663. * FRAME_EVENTS from encoder are propagated to crtc
  3664. */
  3665. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3666. if (list_empty(&sde_crtc->frame_events[i].list))
  3667. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3668. }
  3669. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3670. return 0;
  3671. }
  3672. /**
  3673. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3674. * @crtc: Pointer to crtc structure
  3675. */
  3676. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3677. {
  3678. struct drm_plane *plane;
  3679. struct drm_plane_state *state;
  3680. struct sde_crtc *sde_crtc;
  3681. struct sde_crtc_mixer *mixer;
  3682. struct sde_hw_ctl *ctl;
  3683. if (!crtc)
  3684. return;
  3685. sde_crtc = to_sde_crtc(crtc);
  3686. mixer = sde_crtc->mixers;
  3687. if (!mixer)
  3688. return;
  3689. ctl = mixer->hw_ctl;
  3690. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3691. state = plane->state;
  3692. if (!state)
  3693. continue;
  3694. /* clear plane flush bitmask */
  3695. sde_plane_ctl_flush(plane, ctl, false);
  3696. }
  3697. }
  3698. /**
  3699. * sde_crtc_reset_hw - attempt hardware reset on errors
  3700. * @crtc: Pointer to DRM crtc instance
  3701. * @old_state: Pointer to crtc state for previous commit
  3702. * @recovery_events: Whether or not recovery events are enabled
  3703. * Returns: Zero if current commit should still be attempted
  3704. */
  3705. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3706. bool recovery_events)
  3707. {
  3708. struct drm_plane *plane_halt[MAX_PLANES];
  3709. struct drm_plane *plane;
  3710. struct drm_encoder *encoder;
  3711. struct sde_crtc *sde_crtc;
  3712. struct sde_crtc_state *cstate;
  3713. struct sde_hw_ctl *ctl;
  3714. signed int i, plane_count;
  3715. int rc;
  3716. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3717. return -EINVAL;
  3718. sde_crtc = to_sde_crtc(crtc);
  3719. cstate = to_sde_crtc_state(crtc->state);
  3720. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3721. /* optionally generate a panic instead of performing a h/w reset */
  3722. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3723. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3724. ctl = sde_crtc->mixers[i].hw_ctl;
  3725. if (!ctl || !ctl->ops.reset)
  3726. continue;
  3727. rc = ctl->ops.reset(ctl);
  3728. if (rc) {
  3729. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3730. crtc->base.id, ctl->idx - CTL_0);
  3731. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3732. SDE_EVTLOG_ERROR);
  3733. break;
  3734. }
  3735. }
  3736. /*
  3737. * Early out if simple ctl reset succeeded or reset is
  3738. * being performed after timeout
  3739. */
  3740. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3741. return 0;
  3742. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3743. /* force all components in the system into reset at the same time */
  3744. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3745. ctl = sde_crtc->mixers[i].hw_ctl;
  3746. if (!ctl || !ctl->ops.hard_reset)
  3747. continue;
  3748. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3749. ctl->ops.hard_reset(ctl, true);
  3750. }
  3751. plane_count = 0;
  3752. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3753. if (plane_count >= ARRAY_SIZE(plane_halt))
  3754. break;
  3755. plane_halt[plane_count++] = plane;
  3756. sde_plane_halt_requests(plane, true);
  3757. sde_plane_set_revalidate(plane, true);
  3758. }
  3759. /* provide safe "border color only" commit configuration for later */
  3760. _sde_crtc_remove_pipe_flush(crtc);
  3761. _sde_crtc_blend_setup(crtc, old_state, false);
  3762. /* take h/w components out of reset */
  3763. for (i = plane_count - 1; i >= 0; --i)
  3764. sde_plane_halt_requests(plane_halt[i], false);
  3765. /* attempt to poll for start of frame cycle before reset release */
  3766. list_for_each_entry(encoder,
  3767. &crtc->dev->mode_config.encoder_list, head) {
  3768. if (encoder->crtc != crtc)
  3769. continue;
  3770. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3771. sde_encoder_poll_line_counts(encoder);
  3772. }
  3773. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3774. ctl = sde_crtc->mixers[i].hw_ctl;
  3775. if (!ctl || !ctl->ops.hard_reset)
  3776. continue;
  3777. ctl->ops.hard_reset(ctl, false);
  3778. }
  3779. list_for_each_entry(encoder,
  3780. &crtc->dev->mode_config.encoder_list, head) {
  3781. if (encoder->crtc != crtc)
  3782. continue;
  3783. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3784. sde_encoder_kickoff(encoder, true);
  3785. }
  3786. /* panic the device if VBIF is not in good state */
  3787. return !recovery_events ? 0 : -EAGAIN;
  3788. }
  3789. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3790. struct drm_crtc_state *old_state)
  3791. {
  3792. struct drm_encoder *encoder;
  3793. struct drm_device *dev;
  3794. struct sde_crtc *sde_crtc;
  3795. struct sde_kms *sde_kms;
  3796. struct sde_crtc_state *cstate;
  3797. bool is_error = false;
  3798. unsigned long flags;
  3799. enum sde_crtc_idle_pc_state idle_pc_state;
  3800. struct sde_encoder_kickoff_params params = { 0 };
  3801. bool is_vid = false;
  3802. if (!crtc) {
  3803. SDE_ERROR("invalid argument\n");
  3804. return;
  3805. }
  3806. dev = crtc->dev;
  3807. sde_crtc = to_sde_crtc(crtc);
  3808. sde_kms = _sde_crtc_get_kms(crtc);
  3809. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3810. SDE_ERROR("invalid argument\n");
  3811. return;
  3812. }
  3813. cstate = to_sde_crtc_state(crtc->state);
  3814. /*
  3815. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3816. * it means we are trying to start a CRTC whose state is disabled:
  3817. * nothing else needs to be done.
  3818. */
  3819. if (unlikely(!sde_crtc->num_mixers))
  3820. return;
  3821. SDE_ATRACE_BEGIN("crtc_commit");
  3822. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3823. sde_crtc->kickoff_in_progress = true;
  3824. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3825. if (encoder->crtc != crtc)
  3826. continue;
  3827. /*
  3828. * Encoder will flush/start now, unless it has a tx pending.
  3829. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3830. */
  3831. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3832. crtc->state);
  3833. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3834. sde_crtc->needs_hw_reset = true;
  3835. if (idle_pc_state != IDLE_PC_NONE)
  3836. sde_encoder_control_idle_pc(encoder,
  3837. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3838. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3839. is_vid = true;
  3840. }
  3841. /*
  3842. * Optionally attempt h/w recovery if any errors were detected while
  3843. * preparing for the kickoff
  3844. */
  3845. if (sde_crtc->needs_hw_reset) {
  3846. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3847. if (sde_crtc->frame_trigger_mode
  3848. != FRAME_DONE_WAIT_POSTED_START &&
  3849. sde_crtc_reset_hw(crtc, old_state,
  3850. params.recovery_events_enabled))
  3851. is_error = true;
  3852. sde_crtc->needs_hw_reset = false;
  3853. }
  3854. sde_crtc_calc_fps(sde_crtc);
  3855. SDE_ATRACE_BEGIN("flush_event_thread");
  3856. _sde_crtc_flush_frame_events(crtc);
  3857. SDE_ATRACE_END("flush_event_thread");
  3858. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3859. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3860. /* acquire bandwidth and other resources */
  3861. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3862. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3863. } else {
  3864. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3865. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3866. }
  3867. sde_crtc->play_count++;
  3868. sde_vbif_clear_errors(sde_kms);
  3869. if (is_error) {
  3870. _sde_crtc_remove_pipe_flush(crtc);
  3871. _sde_crtc_blend_setup(crtc, old_state, false);
  3872. }
  3873. /*
  3874. * for cmd and wb modes, update the txq for incoming fences before flush to avoid race
  3875. * condition between txq update and the hw signal during ctl-done for partial updates
  3876. */
  3877. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) && !is_vid)
  3878. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, false, 0,
  3879. sde_kms->debugfs_hw_fence);
  3880. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3881. if (encoder->crtc != crtc)
  3882. continue;
  3883. sde_encoder_kickoff(encoder, true);
  3884. }
  3885. sde_crtc->kickoff_in_progress = false;
  3886. /* store the event after frame trigger */
  3887. if (sde_crtc->event) {
  3888. WARN_ON(sde_crtc->event);
  3889. } else {
  3890. spin_lock_irqsave(&dev->event_lock, flags);
  3891. sde_crtc->event = crtc->state->event;
  3892. spin_unlock_irqrestore(&dev->event_lock, flags);
  3893. }
  3894. SDE_ATRACE_END("crtc_commit");
  3895. }
  3896. /**
  3897. * _sde_crtc_vblank_enable - update power resource and vblank request
  3898. * @sde_crtc: Pointer to sde crtc structure
  3899. * @enable: Whether to enable/disable vblanks
  3900. *
  3901. * @Return: error code
  3902. */
  3903. static int _sde_crtc_vblank_enable(
  3904. struct sde_crtc *sde_crtc, bool enable)
  3905. {
  3906. struct drm_crtc *crtc;
  3907. struct drm_encoder *enc;
  3908. if (!sde_crtc) {
  3909. SDE_ERROR("invalid crtc\n");
  3910. return -EINVAL;
  3911. }
  3912. crtc = &sde_crtc->base;
  3913. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3914. crtc->state->encoder_mask,
  3915. sde_crtc->cached_encoder_mask);
  3916. if (enable) {
  3917. int ret;
  3918. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  3919. if (ret < 0) {
  3920. SDE_ERROR("failed to enable power resource %d\n", ret);
  3921. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3922. return ret;
  3923. }
  3924. mutex_lock(&sde_crtc->crtc_lock);
  3925. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3926. if (sde_encoder_in_clone_mode(enc))
  3927. continue;
  3928. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  3929. }
  3930. mutex_unlock(&sde_crtc->crtc_lock);
  3931. } else {
  3932. mutex_lock(&sde_crtc->crtc_lock);
  3933. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3934. if (sde_encoder_in_clone_mode(enc))
  3935. continue;
  3936. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3937. }
  3938. mutex_unlock(&sde_crtc->crtc_lock);
  3939. pm_runtime_put_sync(crtc->dev->dev);
  3940. }
  3941. return 0;
  3942. }
  3943. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  3944. {
  3945. u32 min_transfer_time = 0, lm_count = 1;
  3946. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  3947. struct drm_encoder *encoder;
  3948. if (!crtc || !conn)
  3949. return;
  3950. encoder = conn->state->best_encoder;
  3951. if (!sde_encoder_is_built_in_display(encoder))
  3952. return;
  3953. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  3954. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  3955. if (min_transfer_time)
  3956. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  3957. else
  3958. updated_fps = drm_mode_vrefresh(&crtc->mode);
  3959. topology_id = sde_connector_get_topology_name(conn);
  3960. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  3961. lm_count = 2;
  3962. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  3963. lm_count = 4;
  3964. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3965. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  3966. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  3967. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  3968. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  3969. updated_fps, lm_count, mode_clock_hz);
  3970. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  3971. }
  3972. /**
  3973. * sde_crtc_duplicate_state - state duplicate hook
  3974. * @crtc: Pointer to drm crtc structure
  3975. * @Returns: Pointer to new drm_crtc_state structure
  3976. */
  3977. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3978. {
  3979. struct sde_crtc *sde_crtc;
  3980. struct sde_crtc_state *cstate, *old_cstate;
  3981. if (!crtc || !crtc->state) {
  3982. SDE_ERROR("invalid argument(s)\n");
  3983. return NULL;
  3984. }
  3985. sde_crtc = to_sde_crtc(crtc);
  3986. old_cstate = to_sde_crtc_state(crtc->state);
  3987. if (old_cstate->cont_splash_populated) {
  3988. crtc->state->plane_mask = 0;
  3989. crtc->state->connector_mask = 0;
  3990. crtc->state->encoder_mask = 0;
  3991. crtc->state->enable = false;
  3992. old_cstate->cont_splash_populated = false;
  3993. }
  3994. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3995. if (!cstate) {
  3996. SDE_ERROR("failed to allocate state\n");
  3997. return NULL;
  3998. }
  3999. /* duplicate value helper */
  4000. msm_property_duplicate_state(&sde_crtc->property_info,
  4001. old_cstate, cstate,
  4002. &cstate->property_state, cstate->property_values);
  4003. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  4004. /* duplicate base helper */
  4005. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  4006. return &cstate->base;
  4007. }
  4008. /**
  4009. * sde_crtc_reset - reset hook for CRTCs
  4010. * Resets the atomic state for @crtc by freeing the state pointer (which might
  4011. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  4012. * @crtc: Pointer to drm crtc structure
  4013. */
  4014. static void sde_crtc_reset(struct drm_crtc *crtc)
  4015. {
  4016. struct sde_crtc *sde_crtc;
  4017. struct sde_crtc_state *cstate;
  4018. if (!crtc) {
  4019. SDE_ERROR("invalid crtc\n");
  4020. return;
  4021. }
  4022. /* revert suspend actions, if necessary */
  4023. if (!sde_crtc_is_reset_required(crtc)) {
  4024. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  4025. return;
  4026. }
  4027. /* remove previous state, if present */
  4028. if (crtc->state) {
  4029. sde_crtc_destroy_state(crtc, crtc->state);
  4030. crtc->state = 0;
  4031. }
  4032. sde_crtc = to_sde_crtc(crtc);
  4033. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4034. if (!cstate) {
  4035. SDE_ERROR("failed to allocate state\n");
  4036. return;
  4037. }
  4038. /* reset value helper */
  4039. msm_property_reset_state(&sde_crtc->property_info, cstate,
  4040. &cstate->property_state,
  4041. cstate->property_values);
  4042. _sde_crtc_set_input_fence_timeout(cstate);
  4043. cstate->base.crtc = crtc;
  4044. crtc->state = &cstate->base;
  4045. }
  4046. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  4047. {
  4048. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4049. struct sde_hw_mixer *hw_lm;
  4050. int lm_idx;
  4051. /* clearing lm cfg marks it dirty to force reprogramming next update */
  4052. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  4053. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  4054. hw_lm->cfg.out_width = 0;
  4055. hw_lm->cfg.out_height = 0;
  4056. }
  4057. SDE_EVT32(DRMID(crtc));
  4058. }
  4059. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  4060. {
  4061. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4062. struct drm_plane *plane;
  4063. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4064. /* mark planes, mixers, and other blocks dirty for next update */
  4065. drm_atomic_crtc_for_each_plane(plane, crtc)
  4066. sde_plane_set_revalidate(plane, true);
  4067. /* mark mixers dirty for next update */
  4068. sde_crtc_clear_cached_mixer_cfg(crtc);
  4069. /* mark other properties which need to be dirty for next update */
  4070. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  4071. if (cstate->num_ds_enabled)
  4072. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  4073. }
  4074. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  4075. {
  4076. struct sde_crtc *sde_crtc;
  4077. struct sde_crtc_state *cstate;
  4078. struct drm_encoder *encoder;
  4079. sde_crtc = to_sde_crtc(crtc);
  4080. cstate = to_sde_crtc_state(crtc->state);
  4081. /* restore encoder; crtc will be programmed during commit */
  4082. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  4083. sde_encoder_virt_restore(encoder);
  4084. /* restore UIDLE */
  4085. sde_core_perf_crtc_update_uidle(crtc, true);
  4086. sde_cp_crtc_post_ipc(crtc);
  4087. }
  4088. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  4089. {
  4090. struct msm_drm_private *priv;
  4091. unsigned long requested_clk;
  4092. struct sde_kms *kms = NULL;
  4093. if (!crtc->dev->dev_private) {
  4094. pr_err("invalid crtc priv\n");
  4095. return;
  4096. }
  4097. priv = crtc->dev->dev_private;
  4098. kms = to_sde_kms(priv->kms);
  4099. if (!kms) {
  4100. SDE_ERROR("invalid parameters\n");
  4101. return;
  4102. }
  4103. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  4104. kms->perf.clk_name);
  4105. /* notify user space the reduced clk rate */
  4106. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  4107. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  4108. crtc->base.id, requested_clk);
  4109. }
  4110. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  4111. {
  4112. struct drm_crtc *crtc = arg;
  4113. struct sde_crtc *sde_crtc;
  4114. struct drm_encoder *encoder;
  4115. u32 power_on;
  4116. unsigned long flags;
  4117. struct sde_crtc_irq_info *node = NULL;
  4118. int ret = 0;
  4119. if (!crtc) {
  4120. SDE_ERROR("invalid crtc\n");
  4121. return;
  4122. }
  4123. sde_crtc = to_sde_crtc(crtc);
  4124. mutex_lock(&sde_crtc->crtc_lock);
  4125. SDE_EVT32(DRMID(crtc), event_type);
  4126. switch (event_type) {
  4127. case SDE_POWER_EVENT_POST_ENABLE:
  4128. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4129. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4130. ret = 0;
  4131. if (node->func)
  4132. ret = node->func(crtc, true, &node->irq);
  4133. if (ret)
  4134. SDE_ERROR("%s failed to enable event %x\n",
  4135. sde_crtc->name, node->event);
  4136. }
  4137. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4138. sde_crtc_post_ipc(crtc);
  4139. break;
  4140. case SDE_POWER_EVENT_PRE_DISABLE:
  4141. drm_for_each_encoder_mask(encoder, crtc->dev,
  4142. crtc->state->encoder_mask) {
  4143. /*
  4144. * disable the vsync source after updating the
  4145. * rsc state. rsc state update might have vsync wait
  4146. * and vsync source must be disabled after it.
  4147. * It will avoid generating any vsync from this point
  4148. * till mode-2 entry. It is SW workaround for HW
  4149. * limitation and should not be removed without
  4150. * checking the updated design.
  4151. */
  4152. sde_encoder_control_te(encoder, false);
  4153. }
  4154. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4155. node = NULL;
  4156. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4157. ret = 0;
  4158. if (node->func)
  4159. ret = node->func(crtc, false, &node->irq);
  4160. if (ret)
  4161. SDE_ERROR("%s failed to disable event %x\n",
  4162. sde_crtc->name, node->event);
  4163. }
  4164. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4165. sde_cp_crtc_pre_ipc(crtc);
  4166. break;
  4167. case SDE_POWER_EVENT_POST_DISABLE:
  4168. sde_crtc_reset_sw_state(crtc);
  4169. sde_cp_crtc_suspend(crtc);
  4170. power_on = 0;
  4171. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  4172. break;
  4173. case SDE_POWER_EVENT_MMRM_CALLBACK:
  4174. sde_crtc_mmrm_cb_notification(crtc);
  4175. break;
  4176. default:
  4177. SDE_DEBUG("event:%d not handled\n", event_type);
  4178. break;
  4179. }
  4180. mutex_unlock(&sde_crtc->crtc_lock);
  4181. }
  4182. static void _sde_crtc_reset(struct drm_crtc *crtc)
  4183. {
  4184. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4185. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4186. /* mark mixer cfgs dirty before wiping them */
  4187. sde_crtc_clear_cached_mixer_cfg(crtc);
  4188. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  4189. sde_crtc->num_mixers = 0;
  4190. sde_crtc->mixers_swapped = false;
  4191. /* disable clk & bw control until clk & bw properties are set */
  4192. cstate->bw_control = false;
  4193. cstate->bw_split_vote = false;
  4194. cstate->hwfence_in_fences_set = false;
  4195. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  4196. }
  4197. static void sde_crtc_disable(struct drm_crtc *crtc)
  4198. {
  4199. struct sde_kms *sde_kms;
  4200. struct sde_crtc *sde_crtc;
  4201. struct sde_crtc_state *cstate;
  4202. struct drm_encoder *encoder;
  4203. struct msm_drm_private *priv;
  4204. unsigned long flags;
  4205. struct sde_crtc_irq_info *node = NULL;
  4206. u32 power_on;
  4207. bool in_cont_splash = false;
  4208. int ret, i;
  4209. enum sde_intf_mode intf_mode;
  4210. struct sde_hw_ctl *hw_ctl = NULL;
  4211. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  4212. SDE_ERROR("invalid crtc\n");
  4213. return;
  4214. }
  4215. sde_kms = _sde_crtc_get_kms(crtc);
  4216. if (!sde_kms) {
  4217. SDE_ERROR("invalid kms\n");
  4218. return;
  4219. }
  4220. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4221. SDE_ERROR("power resource is not enabled\n");
  4222. return;
  4223. }
  4224. sde_crtc = to_sde_crtc(crtc);
  4225. cstate = to_sde_crtc_state(crtc->state);
  4226. priv = crtc->dev->dev_private;
  4227. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4228. /* avoid vblank on/off for virtual display */
  4229. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4230. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  4231. drm_crtc_vblank_off(crtc);
  4232. mutex_lock(&sde_crtc->crtc_lock);
  4233. SDE_EVT32_VERBOSE(DRMID(crtc));
  4234. /* update color processing on suspend */
  4235. sde_cp_crtc_suspend(crtc);
  4236. mutex_unlock(&sde_crtc->crtc_lock);
  4237. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  4238. mutex_lock(&sde_crtc->crtc_lock);
  4239. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  4240. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  4241. crtc->state->enable, sde_crtc->cached_encoder_mask);
  4242. sde_crtc->enabled = false;
  4243. sde_crtc->cached_encoder_mask = 0;
  4244. /* Try to disable uidle */
  4245. sde_core_perf_crtc_update_uidle(crtc, false);
  4246. if (atomic_read(&sde_crtc->frame_pending)) {
  4247. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  4248. atomic_read(&sde_crtc->frame_pending));
  4249. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  4250. SDE_EVTLOG_FUNC_CASE2);
  4251. sde_core_perf_crtc_release_bw(crtc);
  4252. atomic_set(&sde_crtc->frame_pending, 0);
  4253. }
  4254. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4255. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4256. ret = 0;
  4257. if (node->func)
  4258. ret = node->func(crtc, false, &node->irq);
  4259. if (ret)
  4260. SDE_ERROR("%s failed to disable event %x\n",
  4261. sde_crtc->name, node->event);
  4262. }
  4263. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4264. drm_for_each_encoder_mask(encoder, crtc->dev,
  4265. crtc->state->encoder_mask) {
  4266. if (sde_encoder_in_cont_splash(encoder)) {
  4267. in_cont_splash = true;
  4268. break;
  4269. }
  4270. }
  4271. /* avoid clk/bw downvote if cont-splash is enabled */
  4272. if (!in_cont_splash)
  4273. sde_core_perf_crtc_update(crtc, 0, true);
  4274. drm_for_each_encoder_mask(encoder, crtc->dev,
  4275. crtc->state->encoder_mask) {
  4276. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  4277. cstate->rsc_client = NULL;
  4278. cstate->rsc_update = false;
  4279. /*
  4280. * reset idle power-collapse to original state during suspend;
  4281. * user-mode will change the state on resume, if required
  4282. */
  4283. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  4284. sde_encoder_control_idle_pc(encoder, true);
  4285. }
  4286. if (sde_crtc->power_event) {
  4287. sde_power_handle_unregister_event(&priv->phandle,
  4288. sde_crtc->power_event);
  4289. sde_crtc->power_event = NULL;
  4290. }
  4291. /**
  4292. * All callbacks are unregistered and frame done waits are complete
  4293. * at this point. No buffers are accessed by hardware.
  4294. * reset the fence timeline if crtc will not be enabled for this commit
  4295. */
  4296. if (!crtc->state->active || !crtc->state->enable) {
  4297. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask))
  4298. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  4299. sde_fence_signal(sde_crtc->output_fence,
  4300. ktime_get(), SDE_FENCE_RESET_TIMELINE, hw_ctl);
  4301. for (i = 0; i < cstate->num_connectors; ++i)
  4302. sde_connector_commit_reset(cstate->connectors[i],
  4303. ktime_get());
  4304. }
  4305. _sde_crtc_reset(crtc);
  4306. sde_cp_crtc_disable(crtc);
  4307. power_on = 0;
  4308. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  4309. /* suspend case: clear stale OPR value */
  4310. if (sde_crtc->opr_event_notify_enabled)
  4311. memset(&sde_crtc->previous_opr_value, 0, sizeof(struct sde_opr_value));
  4312. mutex_unlock(&sde_crtc->crtc_lock);
  4313. }
  4314. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4315. static void sde_crtc_enable(struct drm_crtc *crtc,
  4316. struct drm_atomic_state *old_state)
  4317. #else
  4318. static void sde_crtc_enable(struct drm_crtc *crtc,
  4319. struct drm_crtc_state *old_crtc_state)
  4320. #endif
  4321. {
  4322. struct sde_crtc *sde_crtc;
  4323. struct drm_encoder *encoder;
  4324. struct msm_drm_private *priv;
  4325. unsigned long flags;
  4326. struct sde_crtc_irq_info *node = NULL;
  4327. int ret, i;
  4328. struct sde_crtc_state *cstate;
  4329. struct msm_display_mode *msm_mode;
  4330. enum sde_intf_mode intf_mode;
  4331. struct sde_kms *kms;
  4332. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4333. SDE_ERROR("invalid crtc\n");
  4334. return;
  4335. }
  4336. kms = _sde_crtc_get_kms(crtc);
  4337. if (!kms || !kms->catalog) {
  4338. SDE_ERROR("invalid kms handle\n");
  4339. return;
  4340. }
  4341. priv = crtc->dev->dev_private;
  4342. cstate = to_sde_crtc_state(crtc->state);
  4343. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4344. SDE_ERROR("power resource is not enabled\n");
  4345. return;
  4346. }
  4347. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4348. SDE_EVT32_VERBOSE(DRMID(crtc));
  4349. sde_crtc = to_sde_crtc(crtc);
  4350. cstate->line_insertion.panel_line_insertion_enable =
  4351. sde_crtc_is_line_insertion_supported(crtc);
  4352. /*
  4353. * Avoid drm_crtc_vblank_on during seamless DMS case
  4354. * when CRTC is already in enabled state
  4355. */
  4356. if (!sde_crtc->enabled) {
  4357. /* cache the encoder mask now for vblank work */
  4358. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4359. /* avoid vblank on/off for virtual display */
  4360. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4361. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4362. /* max possible vsync_cnt(atomic_t) soft counter */
  4363. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features))
  4364. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4365. drm_crtc_vblank_on(crtc);
  4366. }
  4367. }
  4368. mutex_lock(&sde_crtc->crtc_lock);
  4369. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4370. /*
  4371. * Try to enable uidle (if possible), we do this before the call
  4372. * to return early during seamless dms mode, so any fps
  4373. * change is also consider to enable/disable UIDLE
  4374. */
  4375. sde_core_perf_crtc_update_uidle(crtc, true);
  4376. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4377. if (!msm_mode){
  4378. SDE_ERROR("invalid msm mode, %s\n",
  4379. crtc->state->adjusted_mode.name);
  4380. return;
  4381. }
  4382. /* return early if crtc is already enabled, do this after UIDLE check */
  4383. if (sde_crtc->enabled) {
  4384. if (msm_is_mode_seamless_dms(msm_mode) ||
  4385. msm_is_mode_seamless_dyn_clk(msm_mode))
  4386. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4387. sde_crtc->name);
  4388. else
  4389. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4390. mutex_unlock(&sde_crtc->crtc_lock);
  4391. return;
  4392. }
  4393. drm_for_each_encoder_mask(encoder, crtc->dev,
  4394. crtc->state->encoder_mask) {
  4395. sde_encoder_register_frame_event_callback(encoder,
  4396. sde_crtc_frame_event_cb, crtc);
  4397. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4398. sde_encoder_check_curr_mode(encoder,
  4399. MSM_DISPLAY_VIDEO_MODE));
  4400. }
  4401. sde_crtc->enabled = true;
  4402. sde_cp_crtc_enable(crtc);
  4403. /* update color processing on resume */
  4404. sde_cp_crtc_resume(crtc);
  4405. mutex_unlock(&sde_crtc->crtc_lock);
  4406. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4407. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4408. ret = 0;
  4409. if (node->func)
  4410. ret = node->func(crtc, true, &node->irq);
  4411. if (ret)
  4412. SDE_ERROR("%s failed to enable event %x\n",
  4413. sde_crtc->name, node->event);
  4414. }
  4415. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4416. sde_crtc->power_event = sde_power_handle_register_event(
  4417. &priv->phandle,
  4418. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4419. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4420. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4421. /* Enable ESD thread */
  4422. for (i = 0; i < cstate->num_connectors; i++) {
  4423. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4424. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4425. }
  4426. }
  4427. /* no input validation - caller API has all the checks */
  4428. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4429. struct plane_state pstates[], int cnt)
  4430. {
  4431. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4432. struct drm_display_mode *mode = &state->adjusted_mode;
  4433. const struct drm_plane_state *pstate;
  4434. struct sde_plane_state *sde_pstate;
  4435. int rc = 0, i;
  4436. struct sde_rect *rect;
  4437. u32 crtc_width, crtc_height;
  4438. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4439. /* Check dim layer rect bounds and stage */
  4440. for (i = 0; i < cstate->num_dim_layers; i++) {
  4441. rect = &cstate->dim_layer[i].rect;
  4442. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4443. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4444. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4445. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4446. DRMID(state->crtc), crtc_width, crtc_height,
  4447. rect->x, rect->y, rect->w, rect->h,
  4448. cstate->dim_layer[i].stage);
  4449. rc = -E2BIG;
  4450. goto end;
  4451. }
  4452. }
  4453. /* log all src and excl_rect, useful for debugging */
  4454. for (i = 0; i < cnt; i++) {
  4455. pstate = pstates[i].drm_pstate;
  4456. sde_pstate = to_sde_plane_state(pstate);
  4457. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4458. DRMID(pstate->plane), pstates[i].stage,
  4459. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4460. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4461. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4462. }
  4463. end:
  4464. return rc;
  4465. }
  4466. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4467. struct drm_crtc_state *state, struct plane_state pstates[],
  4468. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4469. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4470. {
  4471. struct drm_plane *plane;
  4472. int i;
  4473. if (secure == SDE_DRM_SEC_ONLY) {
  4474. /*
  4475. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4476. * - fb_sec_dir is for secure camera preview and
  4477. * secure display use case
  4478. * - fb_sec is for secure video playback
  4479. * - fb_ns is for normal non secure use cases
  4480. */
  4481. if (fb_ns || fb_sec) {
  4482. SDE_ERROR(
  4483. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4484. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4485. return -EINVAL;
  4486. }
  4487. /*
  4488. * - only one blending stage is allowed in sec_crtc
  4489. * - validate if pipe is allowed for sec-ui updates
  4490. */
  4491. for (i = 1; i < cnt; i++) {
  4492. if (!pstates[i].drm_pstate
  4493. || !pstates[i].drm_pstate->plane) {
  4494. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4495. DRMID(crtc), i);
  4496. return -EINVAL;
  4497. }
  4498. plane = pstates[i].drm_pstate->plane;
  4499. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4500. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4501. DRMID(crtc), plane->base.id);
  4502. return -EINVAL;
  4503. } else if (pstates[i].stage != pstates[i-1].stage) {
  4504. SDE_ERROR(
  4505. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4506. DRMID(crtc), i, pstates[i].stage,
  4507. i-1, pstates[i-1].stage);
  4508. return -EINVAL;
  4509. }
  4510. }
  4511. /* check if all the dim_layers are in the same stage */
  4512. for (i = 1; i < cstate->num_dim_layers; i++) {
  4513. if (cstate->dim_layer[i].stage !=
  4514. cstate->dim_layer[i-1].stage) {
  4515. SDE_ERROR(
  4516. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4517. DRMID(crtc),
  4518. i, cstate->dim_layer[i].stage,
  4519. i-1, cstate->dim_layer[i-1].stage);
  4520. return -EINVAL;
  4521. }
  4522. }
  4523. /*
  4524. * if secure-ui supported blendstage is specified,
  4525. * - fail empty commit
  4526. * - validate dim_layer or plane is staged in the supported
  4527. * blendstage
  4528. */
  4529. if (sde_kms->catalog->sui_supported_blendstage) {
  4530. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4531. cstate->dim_layer[0].stage;
  4532. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4533. sec_stage -= SDE_STAGE_0;
  4534. if ((!cnt && !cstate->num_dim_layers) ||
  4535. (sde_kms->catalog->sui_supported_blendstage
  4536. != sec_stage)) {
  4537. SDE_ERROR(
  4538. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4539. DRMID(crtc), cnt,
  4540. cstate->num_dim_layers, sec_stage);
  4541. return -EINVAL;
  4542. }
  4543. }
  4544. }
  4545. return 0;
  4546. }
  4547. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4548. struct drm_crtc_state *state, int fb_sec_dir)
  4549. {
  4550. struct drm_encoder *encoder;
  4551. int encoder_cnt = 0;
  4552. if (fb_sec_dir) {
  4553. drm_for_each_encoder_mask(encoder, crtc->dev,
  4554. state->encoder_mask)
  4555. encoder_cnt++;
  4556. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4557. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4558. DRMID(crtc), encoder_cnt);
  4559. return -EINVAL;
  4560. }
  4561. }
  4562. return 0;
  4563. }
  4564. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4565. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4566. int fb_ns, int fb_sec, int fb_sec_dir)
  4567. {
  4568. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4569. struct drm_encoder *encoder;
  4570. int is_video_mode = false;
  4571. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4572. if (sde_encoder_is_dsi_display(encoder))
  4573. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4574. MSM_DISPLAY_VIDEO_MODE);
  4575. }
  4576. /*
  4577. * Secure display to secure camera needs without direct
  4578. * transition is currently not allowed
  4579. */
  4580. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4581. smmu_state->state != ATTACHED &&
  4582. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4583. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4584. smmu_state->state, smmu_state->secure_level,
  4585. secure);
  4586. goto sec_err;
  4587. }
  4588. /*
  4589. * In video mode check for null commit before transition
  4590. * from secure to non secure and vice versa
  4591. */
  4592. if (is_video_mode && smmu_state &&
  4593. state->plane_mask && crtc->state->plane_mask &&
  4594. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4595. (secure == SDE_DRM_SEC_ONLY))) ||
  4596. (fb_ns && ((smmu_state->state == DETACHED) ||
  4597. (smmu_state->state == DETACH_ALL_REQ))) ||
  4598. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4599. (smmu_state->state == DETACH_SEC_REQ)) &&
  4600. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4601. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4602. smmu_state->state, smmu_state->secure_level,
  4603. secure, crtc->state->plane_mask, state->plane_mask);
  4604. goto sec_err;
  4605. }
  4606. return 0;
  4607. sec_err:
  4608. SDE_ERROR(
  4609. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4610. DRMID(crtc), secure, smmu_state->state,
  4611. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4612. return -EINVAL;
  4613. }
  4614. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4615. struct drm_crtc_state *state, uint32_t fb_sec)
  4616. {
  4617. bool conn_secure = false, is_wb = false;
  4618. struct drm_connector *conn;
  4619. struct drm_connector_state *conn_state;
  4620. int i;
  4621. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4622. if (conn_state && conn_state->crtc == crtc) {
  4623. if (conn->connector_type ==
  4624. DRM_MODE_CONNECTOR_VIRTUAL)
  4625. is_wb = true;
  4626. if (sde_connector_get_property(conn_state,
  4627. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4628. SDE_DRM_FB_SEC)
  4629. conn_secure = true;
  4630. }
  4631. }
  4632. /*
  4633. * If any input buffers are secure for wb,
  4634. * the output buffer must also be secure.
  4635. */
  4636. if (is_wb && fb_sec && !conn_secure) {
  4637. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4638. DRMID(crtc), fb_sec, conn_secure);
  4639. return -EINVAL;
  4640. }
  4641. return 0;
  4642. }
  4643. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4644. struct drm_crtc_state *state, struct plane_state pstates[],
  4645. int cnt)
  4646. {
  4647. struct sde_crtc_state *cstate;
  4648. struct sde_kms *sde_kms;
  4649. uint32_t secure;
  4650. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4651. int rc;
  4652. if (!crtc || !state) {
  4653. SDE_ERROR("invalid arguments\n");
  4654. return -EINVAL;
  4655. }
  4656. sde_kms = _sde_crtc_get_kms(crtc);
  4657. if (!sde_kms || !sde_kms->catalog) {
  4658. SDE_ERROR("invalid kms\n");
  4659. return -EINVAL;
  4660. }
  4661. cstate = to_sde_crtc_state(state);
  4662. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4663. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4664. &fb_sec, &fb_sec_dir);
  4665. if (rc)
  4666. return rc;
  4667. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4668. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4669. if (rc)
  4670. return rc;
  4671. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4672. if (rc)
  4673. return rc;
  4674. /*
  4675. * secure_crtc is not allowed in a shared toppolgy
  4676. * across different encoders.
  4677. */
  4678. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4679. if (rc)
  4680. return rc;
  4681. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4682. secure, fb_ns, fb_sec, fb_sec_dir);
  4683. if (rc)
  4684. return rc;
  4685. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4686. return 0;
  4687. }
  4688. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4689. struct drm_crtc_state *state,
  4690. struct drm_display_mode *mode,
  4691. struct plane_state *pstates,
  4692. struct drm_plane *plane,
  4693. struct sde_multirect_plane_states *multirect_plane,
  4694. int *cnt)
  4695. {
  4696. struct sde_crtc *sde_crtc;
  4697. struct sde_crtc_state *cstate;
  4698. const struct drm_plane_state *pstate;
  4699. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4700. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4701. int inc_sde_stage = 0;
  4702. struct sde_kms *kms;
  4703. u32 blend_type;
  4704. sde_crtc = to_sde_crtc(crtc);
  4705. cstate = to_sde_crtc_state(state);
  4706. kms = _sde_crtc_get_kms(crtc);
  4707. if (!kms || !kms->catalog) {
  4708. SDE_ERROR("invalid kms\n");
  4709. return -EINVAL;
  4710. }
  4711. memset(pipe_staged, 0, sizeof(pipe_staged));
  4712. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4713. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4714. if (IS_ERR_OR_NULL(pstate)) {
  4715. rc = PTR_ERR(pstate);
  4716. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4717. sde_crtc->name, plane->base.id, rc);
  4718. return rc;
  4719. }
  4720. if (*cnt >= SDE_PSTATES_MAX)
  4721. continue;
  4722. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4723. pstates[*cnt].drm_pstate = pstate;
  4724. pstates[*cnt].stage = sde_plane_get_property(
  4725. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4726. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4727. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4728. PLANE_PROP_BLEND_OP);
  4729. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4730. inc_sde_stage = SDE_STAGE_0;
  4731. /* check dim layer stage with every plane */
  4732. for (i = 0; i < cstate->num_dim_layers; i++) {
  4733. if (cstate->dim_layer[i].stage ==
  4734. (pstates[*cnt].stage + inc_sde_stage)) {
  4735. SDE_ERROR(
  4736. "plane:%d/dim_layer:%i-same stage:%d\n",
  4737. plane->base.id, i,
  4738. cstate->dim_layer[i].stage);
  4739. return -EINVAL;
  4740. }
  4741. }
  4742. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4743. multirect_plane[multirect_count].r0 =
  4744. pipe_staged[pstates[*cnt].pipe_id];
  4745. multirect_plane[multirect_count].r1 = pstate;
  4746. multirect_count++;
  4747. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4748. } else {
  4749. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4750. }
  4751. (*cnt)++;
  4752. /* for demura layers, validate against mode resolution */
  4753. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  4754. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, mode->vdisplay) ||
  4755. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, mode->hdisplay)) {
  4756. SDE_ERROR("invalid dest - y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4757. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4758. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4759. return -E2BIG;
  4760. }
  4761. } else if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  4762. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  4763. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  4764. pstate->crtc_y, pstate->crtc_h, crtc_height,
  4765. pstate->crtc_x, pstate->crtc_w, crtc_width);
  4766. return -E2BIG;
  4767. }
  4768. }
  4769. for (i = 1; i < SSPP_MAX; i++) {
  4770. if (pipe_staged[i]) {
  4771. sde_plane_clear_multirect(pipe_staged[i]);
  4772. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4773. struct sde_plane_state *psde_state;
  4774. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4775. pipe_staged[i]->plane->base.id);
  4776. psde_state = to_sde_plane_state(
  4777. pipe_staged[i]);
  4778. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4779. }
  4780. }
  4781. }
  4782. for (i = 0; i < multirect_count; i++) {
  4783. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4784. SDE_ERROR(
  4785. "multirect validation failed for planes (%d - %d)\n",
  4786. multirect_plane[i].r0->plane->base.id,
  4787. multirect_plane[i].r1->plane->base.id);
  4788. return -EINVAL;
  4789. }
  4790. }
  4791. return rc;
  4792. }
  4793. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4794. u32 zpos) {
  4795. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4796. !cstate->noise_layer_en) {
  4797. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4798. return 0;
  4799. }
  4800. if (cstate->layer_cfg.zposn == zpos ||
  4801. cstate->layer_cfg.zposattn == zpos) {
  4802. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4803. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4804. return -EINVAL;
  4805. }
  4806. return 0;
  4807. }
  4808. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4809. struct sde_crtc *sde_crtc,
  4810. struct plane_state *pstates,
  4811. struct sde_crtc_state *cstate,
  4812. struct drm_display_mode *mode,
  4813. int cnt)
  4814. {
  4815. int rc = 0, i, z_pos;
  4816. u32 zpos_cnt = 0;
  4817. struct drm_crtc *crtc;
  4818. struct sde_kms *kms;
  4819. enum sde_layout layout;
  4820. crtc = &sde_crtc->base;
  4821. kms = _sde_crtc_get_kms(crtc);
  4822. if (!kms || !kms->catalog) {
  4823. SDE_ERROR("Invalid kms\n");
  4824. return -EINVAL;
  4825. }
  4826. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4827. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  4828. if (rc)
  4829. return rc;
  4830. if (!sde_is_custom_client()) {
  4831. int stage_old = pstates[0].stage;
  4832. z_pos = 0;
  4833. for (i = 0; i < cnt; i++) {
  4834. if (stage_old != pstates[i].stage)
  4835. ++z_pos;
  4836. stage_old = pstates[i].stage;
  4837. pstates[i].stage = z_pos;
  4838. }
  4839. }
  4840. z_pos = -1;
  4841. layout = SDE_LAYOUT_NONE;
  4842. for (i = 0; i < cnt; i++) {
  4843. /* reset counts at every new blend stage */
  4844. if (pstates[i].stage != z_pos ||
  4845. pstates[i].sde_pstate->layout != layout) {
  4846. zpos_cnt = 0;
  4847. z_pos = pstates[i].stage;
  4848. layout = pstates[i].sde_pstate->layout;
  4849. }
  4850. /* verify z_pos setting before using it */
  4851. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4852. SDE_ERROR("> %d plane stages assigned\n",
  4853. SDE_STAGE_MAX - SDE_STAGE_0);
  4854. return -EINVAL;
  4855. } else if (zpos_cnt == 2) {
  4856. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4857. return -EINVAL;
  4858. } else {
  4859. zpos_cnt++;
  4860. }
  4861. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4862. if (rc)
  4863. break;
  4864. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4865. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4866. else
  4867. pstates[i].sde_pstate->stage = z_pos;
  4868. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4869. z_pos);
  4870. }
  4871. return rc;
  4872. }
  4873. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4874. struct drm_crtc_state *state,
  4875. struct plane_state *pstates,
  4876. struct sde_multirect_plane_states *multirect_plane)
  4877. {
  4878. struct sde_crtc *sde_crtc;
  4879. struct sde_crtc_state *cstate;
  4880. struct sde_kms *kms;
  4881. struct drm_plane *plane = NULL;
  4882. struct drm_display_mode *mode;
  4883. int rc = 0, cnt = 0;
  4884. kms = _sde_crtc_get_kms(crtc);
  4885. if (!kms || !kms->catalog) {
  4886. SDE_ERROR("invalid parameters\n");
  4887. return -EINVAL;
  4888. }
  4889. sde_crtc = to_sde_crtc(crtc);
  4890. cstate = to_sde_crtc_state(state);
  4891. mode = &state->adjusted_mode;
  4892. /* get plane state for all drm planes associated with crtc state */
  4893. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4894. plane, multirect_plane, &cnt);
  4895. if (rc)
  4896. return rc;
  4897. /* assign mixer stages based on sorted zpos property */
  4898. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4899. if (rc)
  4900. return rc;
  4901. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4902. if (rc)
  4903. return rc;
  4904. /*
  4905. * validate and set source split:
  4906. * use pstates sorted by stage to check planes on same stage
  4907. * we assume that all pipes are in source split so its valid to compare
  4908. * without taking into account left/right mixer placement
  4909. */
  4910. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4911. if (rc)
  4912. return rc;
  4913. return 0;
  4914. }
  4915. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4916. struct drm_crtc_state *crtc_state)
  4917. {
  4918. struct sde_kms *kms;
  4919. struct drm_plane *plane;
  4920. struct drm_plane_state *plane_state;
  4921. struct sde_plane_state *pstate;
  4922. struct drm_display_mode *mode;
  4923. int layout_split;
  4924. u32 crtc_width, crtc_height;
  4925. kms = _sde_crtc_get_kms(crtc);
  4926. if (!kms || !kms->catalog) {
  4927. SDE_ERROR("invalid parameters\n");
  4928. return -EINVAL;
  4929. }
  4930. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4931. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4932. return 0;
  4933. mode = &crtc->state->adjusted_mode;
  4934. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  4935. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4936. plane_state = drm_atomic_get_existing_plane_state(
  4937. crtc_state->state, plane);
  4938. if (!plane_state)
  4939. continue;
  4940. pstate = to_sde_plane_state(plane_state);
  4941. layout_split = crtc_width >> 1;
  4942. if (plane_state->crtc_x >= layout_split) {
  4943. plane_state->crtc_x -= layout_split;
  4944. pstate->layout_offset = layout_split;
  4945. pstate->layout = SDE_LAYOUT_RIGHT;
  4946. } else {
  4947. pstate->layout_offset = -1;
  4948. pstate->layout = SDE_LAYOUT_LEFT;
  4949. }
  4950. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4951. DRMID(plane), plane_state->crtc_x,
  4952. pstate->layout);
  4953. /* check layout boundary */
  4954. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4955. plane_state->crtc_w, layout_split)) {
  4956. SDE_ERROR("invalid horizontal destination\n");
  4957. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4958. plane_state->crtc_x,
  4959. plane_state->crtc_w,
  4960. layout_split, pstate->layout);
  4961. return -E2BIG;
  4962. }
  4963. }
  4964. return 0;
  4965. }
  4966. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  4967. struct drm_crtc_state *state)
  4968. {
  4969. struct drm_device *dev;
  4970. struct sde_crtc *sde_crtc;
  4971. struct plane_state *pstates = NULL;
  4972. struct sde_crtc_state *cstate;
  4973. struct drm_display_mode *mode;
  4974. int rc = 0;
  4975. struct sde_multirect_plane_states *multirect_plane = NULL;
  4976. struct drm_connector *conn;
  4977. struct drm_connector_list_iter conn_iter;
  4978. if (!crtc) {
  4979. SDE_ERROR("invalid crtc\n");
  4980. return -EINVAL;
  4981. }
  4982. dev = crtc->dev;
  4983. sde_crtc = to_sde_crtc(crtc);
  4984. cstate = to_sde_crtc_state(state);
  4985. if (!state->enable || !state->active) {
  4986. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4987. crtc->base.id, state->enable, state->active);
  4988. goto end;
  4989. }
  4990. pstates = kcalloc(SDE_PSTATES_MAX,
  4991. sizeof(struct plane_state), GFP_KERNEL);
  4992. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4993. sizeof(struct sde_multirect_plane_states),
  4994. GFP_KERNEL);
  4995. if (!pstates || !multirect_plane) {
  4996. rc = -ENOMEM;
  4997. goto end;
  4998. }
  4999. mode = &state->adjusted_mode;
  5000. SDE_DEBUG("%s: check", sde_crtc->name);
  5001. /* force a full mode set if active state changed */
  5002. if (state->active_changed)
  5003. state->mode_changed = true;
  5004. /* identify connectors attached to this crtc */
  5005. cstate->num_connectors = 0;
  5006. drm_connector_list_iter_begin(dev, &conn_iter);
  5007. drm_for_each_connector_iter(conn, &conn_iter)
  5008. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  5009. && cstate->num_connectors < MAX_CONNECTORS) {
  5010. cstate->connectors[cstate->num_connectors++] = conn;
  5011. }
  5012. drm_connector_list_iter_end(&conn_iter);
  5013. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  5014. if (rc) {
  5015. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  5016. crtc->base.id, rc);
  5017. goto end;
  5018. }
  5019. rc = _sde_crtc_check_plane_layout(crtc, state);
  5020. if (rc) {
  5021. SDE_ERROR("crtc%d failed plane layout check %d\n",
  5022. crtc->base.id, rc);
  5023. goto end;
  5024. }
  5025. _sde_crtc_setup_is_ppsplit(state);
  5026. _sde_crtc_setup_lm_bounds(crtc, state);
  5027. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  5028. multirect_plane);
  5029. if (rc) {
  5030. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  5031. goto end;
  5032. }
  5033. rc = sde_core_perf_crtc_check(crtc, state);
  5034. if (rc) {
  5035. SDE_ERROR("crtc%d failed performance check %d\n",
  5036. crtc->base.id, rc);
  5037. goto end;
  5038. }
  5039. rc = _sde_crtc_check_rois(crtc, state);
  5040. if (rc) {
  5041. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  5042. goto end;
  5043. }
  5044. rc = sde_cp_crtc_check_properties(crtc, state);
  5045. if (rc) {
  5046. SDE_ERROR("crtc%d failed cp properties check %d\n",
  5047. crtc->base.id, rc);
  5048. goto end;
  5049. }
  5050. rc = _sde_crtc_check_panel_stacking(crtc, state);
  5051. if (rc) {
  5052. SDE_ERROR("crtc%d failed panel stacking check %d\n",
  5053. crtc->base.id, rc);
  5054. goto end;
  5055. }
  5056. end:
  5057. kfree(pstates);
  5058. kfree(multirect_plane);
  5059. return rc;
  5060. }
  5061. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  5062. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5063. struct drm_atomic_state *atomic_state)
  5064. {
  5065. struct drm_crtc_state *state = NULL;
  5066. if (!crtc) {
  5067. SDE_ERROR("invalid crtc\n");
  5068. return -EINVAL;
  5069. }
  5070. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  5071. return _sde_crtc_atomic_check(crtc, state);
  5072. }
  5073. #else
  5074. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5075. struct drm_crtc_state *state)
  5076. {
  5077. if (!crtc) {
  5078. SDE_ERROR("invalid crtc\n");
  5079. return -EINVAL;
  5080. }
  5081. return _sde_crtc_atomic_check(crtc, state);
  5082. }
  5083. #endif
  5084. /**
  5085. * sde_crtc_get_num_datapath - get the number of layermixers active
  5086. * on primary connector
  5087. * @crtc: Pointer to DRM crtc object
  5088. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  5089. * @crtc_state: Pointer to DRM crtc state
  5090. */
  5091. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  5092. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  5093. {
  5094. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5095. struct drm_connector *conn, *primary_conn = NULL;
  5096. struct sde_connector_state *sde_conn_state = NULL;
  5097. struct drm_connector_list_iter conn_iter;
  5098. int num_lm = 0;
  5099. if (!sde_crtc || !virtual_conn || !crtc_state) {
  5100. SDE_DEBUG("Invalid argument\n");
  5101. return 0;
  5102. }
  5103. /* return num_mixers used for primary when available in sde_crtc */
  5104. if (sde_crtc->num_mixers)
  5105. return sde_crtc->num_mixers;
  5106. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  5107. drm_for_each_connector_iter(conn, &conn_iter) {
  5108. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  5109. && conn != virtual_conn) {
  5110. sde_conn_state = to_sde_connector_state(conn->state);
  5111. primary_conn = conn;
  5112. break;
  5113. }
  5114. }
  5115. drm_connector_list_iter_end(&conn_iter);
  5116. /* if primary sde_conn_state has mode info available, return num_lm from here */
  5117. if (sde_conn_state)
  5118. num_lm = sde_conn_state->mode_info.topology.num_lm;
  5119. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  5120. if (primary_conn && !num_lm) {
  5121. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  5122. &crtc_state->adjusted_mode);
  5123. if (num_lm < 0) {
  5124. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  5125. primary_conn->base.id, num_lm);
  5126. num_lm = 0;
  5127. }
  5128. }
  5129. return num_lm;
  5130. }
  5131. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  5132. {
  5133. struct sde_crtc *sde_crtc;
  5134. int ret;
  5135. if (!crtc) {
  5136. SDE_ERROR("invalid crtc\n");
  5137. return -EINVAL;
  5138. }
  5139. sde_crtc = to_sde_crtc(crtc);
  5140. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  5141. if (ret)
  5142. SDE_ERROR("%s vblank enable failed: %d\n",
  5143. sde_crtc->name, ret);
  5144. return 0;
  5145. }
  5146. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  5147. {
  5148. struct drm_encoder *encoder;
  5149. struct sde_crtc *sde_crtc;
  5150. bool is_built_in;
  5151. u32 vblank_cnt;
  5152. if (!crtc)
  5153. return 0;
  5154. sde_crtc = to_sde_crtc(crtc);
  5155. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5156. if (sde_encoder_in_clone_mode(encoder))
  5157. continue;
  5158. is_built_in = sde_encoder_is_built_in_display(encoder);
  5159. vblank_cnt = sde_encoder_get_frame_count(encoder);
  5160. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  5161. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  5162. return vblank_cnt;
  5163. }
  5164. return 0;
  5165. }
  5166. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  5167. ktime_t *tvblank, bool in_vblank_irq)
  5168. {
  5169. struct drm_encoder *encoder;
  5170. struct sde_crtc *sde_crtc;
  5171. if (!crtc)
  5172. return false;
  5173. sde_crtc = to_sde_crtc(crtc);
  5174. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5175. if (sde_encoder_in_clone_mode(encoder))
  5176. continue;
  5177. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  5178. }
  5179. return false;
  5180. }
  5181. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  5182. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  5183. {
  5184. sde_kms_info_add_keyint(info, "has_dest_scaler",
  5185. catalog->mdp[0].has_dest_scaler);
  5186. sde_kms_info_add_keyint(info, "dest_scaler_count",
  5187. catalog->ds_count);
  5188. if (catalog->ds[0].top) {
  5189. sde_kms_info_add_keyint(info,
  5190. "max_dest_scaler_input_width",
  5191. catalog->ds[0].top->maxinputwidth);
  5192. sde_kms_info_add_keyint(info,
  5193. "max_dest_scaler_output_width",
  5194. catalog->ds[0].top->maxoutputwidth);
  5195. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  5196. catalog->ds[0].top->maxupscale);
  5197. }
  5198. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  5199. msm_property_install_volatile_range(
  5200. &sde_crtc->property_info, "dest_scaler",
  5201. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5202. msm_property_install_blob(&sde_crtc->property_info,
  5203. "ds_lut_ed", 0,
  5204. CRTC_PROP_DEST_SCALER_LUT_ED);
  5205. msm_property_install_blob(&sde_crtc->property_info,
  5206. "ds_lut_cir", 0,
  5207. CRTC_PROP_DEST_SCALER_LUT_CIR);
  5208. msm_property_install_blob(&sde_crtc->property_info,
  5209. "ds_lut_sep", 0,
  5210. CRTC_PROP_DEST_SCALER_LUT_SEP);
  5211. } else if (catalog->ds[0].features
  5212. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  5213. msm_property_install_volatile_range(
  5214. &sde_crtc->property_info, "dest_scaler",
  5215. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5216. }
  5217. }
  5218. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  5219. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  5220. struct sde_kms_info *info)
  5221. {
  5222. msm_property_install_range(&sde_crtc->property_info,
  5223. "core_clk", 0x0, 0, U64_MAX,
  5224. sde_kms->perf.max_core_clk_rate,
  5225. CRTC_PROP_CORE_CLK);
  5226. msm_property_install_range(&sde_crtc->property_info,
  5227. "core_ab", 0x0, 0, U64_MAX,
  5228. catalog->perf.max_bw_high * 1000ULL,
  5229. CRTC_PROP_CORE_AB);
  5230. msm_property_install_range(&sde_crtc->property_info,
  5231. "core_ib", 0x0, 0, U64_MAX,
  5232. catalog->perf.max_bw_high * 1000ULL,
  5233. CRTC_PROP_CORE_IB);
  5234. msm_property_install_range(&sde_crtc->property_info,
  5235. "llcc_ab", 0x0, 0, U64_MAX,
  5236. catalog->perf.max_bw_high * 1000ULL,
  5237. CRTC_PROP_LLCC_AB);
  5238. msm_property_install_range(&sde_crtc->property_info,
  5239. "llcc_ib", 0x0, 0, U64_MAX,
  5240. catalog->perf.max_bw_high * 1000ULL,
  5241. CRTC_PROP_LLCC_IB);
  5242. msm_property_install_range(&sde_crtc->property_info,
  5243. "dram_ab", 0x0, 0, U64_MAX,
  5244. catalog->perf.max_bw_high * 1000ULL,
  5245. CRTC_PROP_DRAM_AB);
  5246. msm_property_install_range(&sde_crtc->property_info,
  5247. "dram_ib", 0x0, 0, U64_MAX,
  5248. catalog->perf.max_bw_high * 1000ULL,
  5249. CRTC_PROP_DRAM_IB);
  5250. msm_property_install_range(&sde_crtc->property_info,
  5251. "rot_prefill_bw", 0, 0, U64_MAX,
  5252. catalog->perf.max_bw_high * 1000ULL,
  5253. CRTC_PROP_ROT_PREFILL_BW);
  5254. msm_property_install_range(&sde_crtc->property_info,
  5255. "rot_clk", 0, 0, U64_MAX,
  5256. sde_kms->perf.max_core_clk_rate,
  5257. CRTC_PROP_ROT_CLK);
  5258. if (catalog->perf.max_bw_low)
  5259. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  5260. catalog->perf.max_bw_low * 1000LL);
  5261. if (catalog->perf.max_bw_high)
  5262. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  5263. catalog->perf.max_bw_high * 1000LL);
  5264. if (catalog->perf.min_core_ib)
  5265. sde_kms_info_add_keyint(info, "min_core_ib",
  5266. catalog->perf.min_core_ib * 1000LL);
  5267. if (catalog->perf.min_llcc_ib)
  5268. sde_kms_info_add_keyint(info, "min_llcc_ib",
  5269. catalog->perf.min_llcc_ib * 1000LL);
  5270. if (catalog->perf.min_dram_ib)
  5271. sde_kms_info_add_keyint(info, "min_dram_ib",
  5272. catalog->perf.min_dram_ib * 1000LL);
  5273. if (sde_kms->perf.max_core_clk_rate)
  5274. sde_kms_info_add_keyint(info, "max_mdp_clk",
  5275. sde_kms->perf.max_core_clk_rate);
  5276. }
  5277. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  5278. struct sde_mdss_cfg *catalog)
  5279. {
  5280. sde_kms_info_reset(info);
  5281. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  5282. sde_kms_info_add_keyint(info, "max_linewidth",
  5283. catalog->max_mixer_width);
  5284. sde_kms_info_add_keyint(info, "max_blendstages",
  5285. catalog->max_mixer_blendstages);
  5286. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  5287. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  5288. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  5289. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  5290. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  5291. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  5292. if (catalog->ubwc_rev) {
  5293. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  5294. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  5295. catalog->macrotile_mode);
  5296. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  5297. catalog->mdp[0].highest_bank_bit);
  5298. sde_kms_info_add_keyint(info, "UBWC swizzle",
  5299. catalog->mdp[0].ubwc_swizzle);
  5300. }
  5301. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  5302. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  5303. else
  5304. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  5305. if (sde_is_custom_client()) {
  5306. /* No support for SMART_DMA_V1 yet */
  5307. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  5308. sde_kms_info_add_keystr(info,
  5309. "smart_dma_rev", "smart_dma_v2");
  5310. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  5311. sde_kms_info_add_keystr(info,
  5312. "smart_dma_rev", "smart_dma_v2p5");
  5313. }
  5314. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  5315. catalog->features));
  5316. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  5317. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  5318. catalog->features));
  5319. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  5320. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  5321. if (catalog->allowed_dsc_reservation_switch)
  5322. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  5323. catalog->allowed_dsc_reservation_switch);
  5324. if (catalog->uidle_cfg.uidle_rev)
  5325. sde_kms_info_add_keyint(info, "has_uidle",
  5326. true);
  5327. sde_kms_info_add_keystr(info, "core_ib_ff",
  5328. catalog->perf.core_ib_ff);
  5329. sde_kms_info_add_keystr(info, "core_clk_ff",
  5330. catalog->perf.core_clk_ff);
  5331. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  5332. catalog->perf.comp_ratio_rt);
  5333. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  5334. catalog->perf.comp_ratio_nrt);
  5335. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5336. catalog->perf.dest_scale_prefill_lines);
  5337. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5338. catalog->perf.undersized_prefill_lines);
  5339. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5340. catalog->perf.macrotile_prefill_lines);
  5341. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5342. catalog->perf.yuv_nv12_prefill_lines);
  5343. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5344. catalog->perf.linear_prefill_lines);
  5345. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5346. catalog->perf.downscaling_prefill_lines);
  5347. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5348. catalog->perf.xtra_prefill_lines);
  5349. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5350. catalog->perf.amortizable_threshold);
  5351. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5352. catalog->perf.min_prefill_lines);
  5353. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5354. catalog->perf.num_mnoc_ports);
  5355. sde_kms_info_add_keyint(info, "axi_bus_width",
  5356. catalog->perf.axi_bus_width);
  5357. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5358. catalog->sui_supported_blendstage);
  5359. if (catalog->ubwc_bw_calc_rev)
  5360. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5361. }
  5362. /**
  5363. * sde_crtc_install_properties - install all drm properties for crtc
  5364. * @crtc: Pointer to drm crtc structure
  5365. */
  5366. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5367. struct sde_mdss_cfg *catalog)
  5368. {
  5369. struct sde_crtc *sde_crtc;
  5370. struct sde_kms_info *info;
  5371. struct sde_kms *sde_kms;
  5372. static const struct drm_prop_enum_list e_secure_level[] = {
  5373. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5374. {SDE_DRM_SEC_ONLY, "sec_only"},
  5375. };
  5376. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5377. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5378. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5379. };
  5380. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5381. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5382. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5383. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5384. };
  5385. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5386. {IDLE_PC_NONE, "idle_pc_none"},
  5387. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5388. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5389. };
  5390. static const struct drm_prop_enum_list e_cache_state[] = {
  5391. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5392. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5393. };
  5394. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5395. {VM_REQ_NONE, "vm_req_none"},
  5396. {VM_REQ_RELEASE, "vm_req_release"},
  5397. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5398. };
  5399. SDE_DEBUG("\n");
  5400. if (!crtc || !catalog) {
  5401. SDE_ERROR("invalid crtc or catalog\n");
  5402. return;
  5403. }
  5404. sde_crtc = to_sde_crtc(crtc);
  5405. sde_kms = _sde_crtc_get_kms(crtc);
  5406. if (!sde_kms) {
  5407. SDE_ERROR("invalid argument\n");
  5408. return;
  5409. }
  5410. info = vzalloc(sizeof(struct sde_kms_info));
  5411. if (!info) {
  5412. SDE_ERROR("failed to allocate info memory\n");
  5413. return;
  5414. }
  5415. sde_crtc_setup_capabilities_blob(info, catalog);
  5416. msm_property_install_range(&sde_crtc->property_info,
  5417. "input_fence_timeout", 0x0, 0,
  5418. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5419. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5420. msm_property_install_volatile_range(&sde_crtc->property_info,
  5421. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5422. msm_property_install_range(&sde_crtc->property_info,
  5423. "output_fence_offset", 0x0, 0, 1, 0,
  5424. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5425. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5426. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5427. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5428. msm_property_install_enum(&sde_crtc->property_info,
  5429. "vm_request_state", 0x0, 0, e_vm_req_state,
  5430. ARRAY_SIZE(e_vm_req_state), init_idx,
  5431. CRTC_PROP_VM_REQ_STATE);
  5432. }
  5433. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5434. msm_property_install_enum(&sde_crtc->property_info,
  5435. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5436. ARRAY_SIZE(e_idle_pc_state), 0,
  5437. CRTC_PROP_IDLE_PC_STATE);
  5438. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5439. msm_property_install_enum(&sde_crtc->property_info,
  5440. "capture_mode", 0, 0, e_dcwb_data_points,
  5441. ARRAY_SIZE(e_dcwb_data_points), 0,
  5442. CRTC_PROP_CAPTURE_OUTPUT);
  5443. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5444. msm_property_install_enum(&sde_crtc->property_info,
  5445. "capture_mode", 0, 0, e_cwb_data_points,
  5446. ARRAY_SIZE(e_cwb_data_points), 0,
  5447. CRTC_PROP_CAPTURE_OUTPUT);
  5448. msm_property_install_volatile_range(&sde_crtc->property_info,
  5449. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5450. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5451. 0x0, 0, e_secure_level,
  5452. ARRAY_SIZE(e_secure_level), 0,
  5453. CRTC_PROP_SECURITY_LEVEL);
  5454. if (test_bit(SDE_SYS_CACHE_DISP, catalog->sde_sys_cache_type_map))
  5455. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5456. 0x0, 0, e_cache_state,
  5457. ARRAY_SIZE(e_cache_state), 0,
  5458. CRTC_PROP_CACHE_STATE);
  5459. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5460. msm_property_install_volatile_range(&sde_crtc->property_info,
  5461. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5462. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5463. SDE_MAX_DIM_LAYERS);
  5464. }
  5465. if (catalog->mdp[0].has_dest_scaler)
  5466. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5467. info);
  5468. if (catalog->dspp_count) {
  5469. sde_kms_info_add_keyint(info, "dspp_count",
  5470. catalog->dspp_count);
  5471. if (catalog->rc_count) {
  5472. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5473. sde_kms_info_add_keyint(info, "rc_mem_size",
  5474. catalog->dspp[0].sblk->rc.mem_total_size);
  5475. }
  5476. if (catalog->demura_count)
  5477. sde_kms_info_add_keyint(info, "demura_count",
  5478. catalog->demura_count);
  5479. }
  5480. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5481. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5482. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5483. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5484. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5485. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5486. info->data, SDE_KMS_INFO_DATALEN(info),
  5487. CRTC_PROP_INFO);
  5488. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5489. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5490. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5491. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5492. vfree(info);
  5493. }
  5494. static bool _is_crtc_intf_mode_wb(struct drm_crtc *crtc)
  5495. {
  5496. enum sde_intf_mode intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  5497. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  5498. return false;
  5499. return true;
  5500. }
  5501. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5502. const struct drm_crtc_state *state, uint64_t *val)
  5503. {
  5504. struct sde_crtc *sde_crtc;
  5505. struct sde_crtc_state *cstate;
  5506. uint32_t offset;
  5507. bool is_vid = false;
  5508. bool is_wb = false;
  5509. struct drm_encoder *encoder;
  5510. struct sde_hw_ctl *hw_ctl = NULL;
  5511. static u32 count;
  5512. sde_crtc = to_sde_crtc(crtc);
  5513. cstate = to_sde_crtc_state(state);
  5514. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5515. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_VIDEO_MODE))
  5516. is_vid = true;
  5517. else if (_is_crtc_intf_mode_wb(crtc))
  5518. is_wb = true;
  5519. if (is_vid || is_wb)
  5520. break;
  5521. }
  5522. /*
  5523. * If hw-fence is enabled, find hw_ctl and pass it to sde_fence_create, this will attempt
  5524. * to create a hw-fence for this ctl, whereas if hw_ctl is not passed to sde_fence, this
  5525. * won't use hw-fences for this output-fence.
  5526. */
  5527. if (!is_wb && test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  5528. (count++ % sde_crtc->hwfence_out_fences_skip))
  5529. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  5530. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5531. /*
  5532. * Increment trigger offset for vidoe mode alone as its release fence
  5533. * can be triggered only after the next frame-update. For cmd mode &
  5534. * virtual displays the release fence for the current frame can be
  5535. * triggered right after PP_DONE/WB_DONE interrupt
  5536. */
  5537. if (is_vid)
  5538. offset++;
  5539. /*
  5540. * Hwcomposer now queries the fences using the commit list in atomic
  5541. * commit ioctl. The offset should be set to next timeline
  5542. * which will be incremented during the prepare commit phase
  5543. */
  5544. offset++;
  5545. return sde_fence_create(sde_crtc->output_fence, val, offset, hw_ctl);
  5546. }
  5547. /**
  5548. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5549. * @crtc: Pointer to drm crtc structure
  5550. * @state: Pointer to drm crtc state structure
  5551. * @property: Pointer to targeted drm property
  5552. * @val: Updated property value
  5553. * @Returns: Zero on success
  5554. */
  5555. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5556. struct drm_crtc_state *state,
  5557. struct drm_property *property,
  5558. uint64_t val)
  5559. {
  5560. struct sde_crtc *sde_crtc;
  5561. struct sde_crtc_state *cstate;
  5562. int idx, ret;
  5563. uint64_t fence_user_fd;
  5564. uint64_t __user prev_user_fd;
  5565. if (!crtc || !state || !property) {
  5566. SDE_ERROR("invalid argument(s)\n");
  5567. return -EINVAL;
  5568. }
  5569. sde_crtc = to_sde_crtc(crtc);
  5570. cstate = to_sde_crtc_state(state);
  5571. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5572. /* check with cp property system first */
  5573. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5574. if (ret != -ENOENT)
  5575. goto exit;
  5576. /* if not handled by cp, check msm_property system */
  5577. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5578. &cstate->property_state, property, val);
  5579. if (ret)
  5580. goto exit;
  5581. idx = msm_property_index(&sde_crtc->property_info, property);
  5582. switch (idx) {
  5583. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5584. _sde_crtc_set_input_fence_timeout(cstate);
  5585. break;
  5586. case CRTC_PROP_DIM_LAYER_V1:
  5587. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5588. (void __user *)(uintptr_t)val);
  5589. break;
  5590. case CRTC_PROP_ROI_V1:
  5591. ret = _sde_crtc_set_roi_v1(state,
  5592. (void __user *)(uintptr_t)val);
  5593. break;
  5594. case CRTC_PROP_DEST_SCALER:
  5595. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5596. (void __user *)(uintptr_t)val);
  5597. break;
  5598. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5599. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5600. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5601. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5602. break;
  5603. case CRTC_PROP_CORE_CLK:
  5604. case CRTC_PROP_CORE_AB:
  5605. case CRTC_PROP_CORE_IB:
  5606. cstate->bw_control = true;
  5607. break;
  5608. case CRTC_PROP_LLCC_AB:
  5609. case CRTC_PROP_LLCC_IB:
  5610. case CRTC_PROP_DRAM_AB:
  5611. case CRTC_PROP_DRAM_IB:
  5612. cstate->bw_control = true;
  5613. cstate->bw_split_vote = true;
  5614. break;
  5615. case CRTC_PROP_OUTPUT_FENCE:
  5616. if (!val)
  5617. goto exit;
  5618. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5619. sizeof(uint64_t));
  5620. if (ret) {
  5621. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5622. ret = -EFAULT;
  5623. goto exit;
  5624. }
  5625. /*
  5626. * client is expected to reset the property to -1 before
  5627. * requesting for the release fence
  5628. */
  5629. if (prev_user_fd == -1) {
  5630. ret = _sde_crtc_get_output_fence(crtc, state,
  5631. &fence_user_fd);
  5632. if (ret) {
  5633. SDE_ERROR("fence create failed rc:%d\n", ret);
  5634. goto exit;
  5635. }
  5636. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5637. &fence_user_fd, sizeof(uint64_t));
  5638. if (ret) {
  5639. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5640. put_unused_fd(fence_user_fd);
  5641. ret = -EFAULT;
  5642. goto exit;
  5643. }
  5644. }
  5645. break;
  5646. case CRTC_PROP_NOISE_LAYER_V1:
  5647. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5648. (void __user *)(uintptr_t)val);
  5649. break;
  5650. case CRTC_PROP_FRAME_DATA_BUF:
  5651. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5652. break;
  5653. default:
  5654. /* nothing to do */
  5655. break;
  5656. }
  5657. exit:
  5658. if (ret) {
  5659. if (ret != -EPERM)
  5660. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5661. crtc->name, DRMID(property),
  5662. property->name, ret);
  5663. else
  5664. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5665. crtc->name, DRMID(property),
  5666. property->name, ret);
  5667. } else {
  5668. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5669. property->base.id, val);
  5670. }
  5671. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5672. return ret;
  5673. }
  5674. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5675. {
  5676. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5677. struct drm_encoder *encoder;
  5678. u32 min_transfer_time = 0, updated_fps = 0;
  5679. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5680. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5681. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5682. }
  5683. if (min_transfer_time) {
  5684. /* get fps by doing 1000 ms / transfer_time */
  5685. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5686. /* get line time by doing 1000ns / (fps * vactive) */
  5687. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5688. updated_fps * crtc->mode.vdisplay);
  5689. } else {
  5690. /* get line time by doing 1000ns / (fps * vtotal) */
  5691. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5692. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5693. }
  5694. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5695. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5696. }
  5697. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5698. {
  5699. struct drm_plane *plane;
  5700. struct drm_plane_state *state;
  5701. struct sde_plane_state *pstate;
  5702. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5703. state = plane->state;
  5704. if (!state)
  5705. continue;
  5706. pstate = to_sde_plane_state(state);
  5707. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5708. }
  5709. sde_crtc_update_line_time(crtc);
  5710. }
  5711. /**
  5712. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5713. * @crtc: Pointer to drm crtc structure
  5714. * @state: Pointer to drm crtc state structure
  5715. * @property: Pointer to targeted drm property
  5716. * @val: Pointer to variable for receiving property value
  5717. * @Returns: Zero on success
  5718. */
  5719. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5720. const struct drm_crtc_state *state,
  5721. struct drm_property *property,
  5722. uint64_t *val)
  5723. {
  5724. struct sde_crtc *sde_crtc;
  5725. struct sde_crtc_state *cstate;
  5726. int ret = -EINVAL, i;
  5727. if (!crtc || !state) {
  5728. SDE_ERROR("invalid argument(s)\n");
  5729. goto end;
  5730. }
  5731. sde_crtc = to_sde_crtc(crtc);
  5732. cstate = to_sde_crtc_state(state);
  5733. i = msm_property_index(&sde_crtc->property_info, property);
  5734. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5735. *val = ~0;
  5736. ret = 0;
  5737. } else {
  5738. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5739. &cstate->property_state, property, val);
  5740. if (ret)
  5741. ret = sde_cp_crtc_get_property(crtc, property, val);
  5742. }
  5743. if (ret)
  5744. DRM_ERROR("get property failed\n");
  5745. end:
  5746. return ret;
  5747. }
  5748. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5749. struct drm_crtc_state *crtc_state)
  5750. {
  5751. struct sde_crtc *sde_crtc;
  5752. struct sde_crtc_state *cstate;
  5753. struct drm_property *drm_prop;
  5754. enum msm_mdp_crtc_property prop_idx;
  5755. if (!crtc || !crtc_state) {
  5756. SDE_ERROR("invalid params\n");
  5757. return -EINVAL;
  5758. }
  5759. sde_crtc = to_sde_crtc(crtc);
  5760. cstate = to_sde_crtc_state(crtc_state);
  5761. sde_cp_crtc_clear(crtc);
  5762. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5763. uint64_t val = cstate->property_values[prop_idx].value;
  5764. uint64_t def;
  5765. int ret;
  5766. drm_prop = msm_property_index_to_drm_property(
  5767. &sde_crtc->property_info, prop_idx);
  5768. if (!drm_prop) {
  5769. /* not all props will be installed, based on caps */
  5770. SDE_DEBUG("%s: invalid property index %d\n",
  5771. sde_crtc->name, prop_idx);
  5772. continue;
  5773. }
  5774. def = msm_property_get_default(&sde_crtc->property_info,
  5775. prop_idx);
  5776. if (val == def)
  5777. continue;
  5778. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5779. sde_crtc->name, drm_prop->name, prop_idx, val,
  5780. def);
  5781. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5782. def);
  5783. if (ret) {
  5784. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5785. sde_crtc->name, prop_idx, ret);
  5786. continue;
  5787. }
  5788. }
  5789. /* disable clk and bw control until clk & bw properties are set */
  5790. cstate->bw_control = false;
  5791. cstate->bw_split_vote = false;
  5792. return 0;
  5793. }
  5794. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5795. {
  5796. struct sde_crtc *sde_crtc;
  5797. struct sde_crtc_mixer *m;
  5798. int i;
  5799. if (!crtc) {
  5800. SDE_ERROR("invalid argument\n");
  5801. return;
  5802. }
  5803. sde_crtc = to_sde_crtc(crtc);
  5804. sde_crtc->misr_enable_sui = enable;
  5805. sde_crtc->misr_frame_count = frame_count;
  5806. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5807. m = &sde_crtc->mixers[i];
  5808. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5809. continue;
  5810. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5811. }
  5812. }
  5813. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5814. struct sde_crtc_misr_info *crtc_misr_info)
  5815. {
  5816. struct sde_crtc *sde_crtc;
  5817. struct sde_kms *sde_kms;
  5818. if (!crtc_misr_info) {
  5819. SDE_ERROR("invalid misr info\n");
  5820. return;
  5821. }
  5822. crtc_misr_info->misr_enable = false;
  5823. crtc_misr_info->misr_frame_count = 0;
  5824. if (!crtc) {
  5825. SDE_ERROR("invalid crtc\n");
  5826. return;
  5827. }
  5828. sde_kms = _sde_crtc_get_kms(crtc);
  5829. if (!sde_kms) {
  5830. SDE_ERROR("invalid sde_kms\n");
  5831. return;
  5832. }
  5833. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5834. return;
  5835. sde_crtc = to_sde_crtc(crtc);
  5836. crtc_misr_info->misr_enable =
  5837. sde_crtc->misr_enable_debugfs ? true : false;
  5838. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5839. }
  5840. #if IS_ENABLED(CONFIG_DEBUG_FS)
  5841. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5842. {
  5843. struct sde_crtc *sde_crtc;
  5844. struct sde_plane_state *pstate = NULL;
  5845. struct sde_crtc_mixer *m;
  5846. struct drm_crtc *crtc;
  5847. struct drm_plane *plane;
  5848. struct drm_display_mode *mode;
  5849. struct drm_framebuffer *fb;
  5850. struct drm_plane_state *state;
  5851. struct sde_crtc_state *cstate;
  5852. int i, mixer_width, mixer_height;
  5853. if (!s || !s->private)
  5854. return -EINVAL;
  5855. sde_crtc = s->private;
  5856. crtc = &sde_crtc->base;
  5857. cstate = to_sde_crtc_state(crtc->state);
  5858. mutex_lock(&sde_crtc->crtc_lock);
  5859. mode = &crtc->state->adjusted_mode;
  5860. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  5861. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  5862. mixer_width * sde_crtc->num_mixers, mixer_height);
  5863. seq_puts(s, "\n");
  5864. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5865. m = &sde_crtc->mixers[i];
  5866. if (!m->hw_lm)
  5867. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5868. else if (!m->hw_ctl)
  5869. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5870. else
  5871. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5872. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5873. mixer_width, mixer_height);
  5874. }
  5875. seq_puts(s, "\n");
  5876. for (i = 0; i < cstate->num_dim_layers; i++) {
  5877. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5878. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5879. i, dim_layer->stage, dim_layer->flags);
  5880. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5881. dim_layer->rect.x, dim_layer->rect.y,
  5882. dim_layer->rect.w, dim_layer->rect.h);
  5883. seq_printf(s,
  5884. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5885. dim_layer->color_fill.color_0,
  5886. dim_layer->color_fill.color_1,
  5887. dim_layer->color_fill.color_2,
  5888. dim_layer->color_fill.color_3);
  5889. seq_puts(s, "\n");
  5890. }
  5891. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5892. pstate = to_sde_plane_state(plane->state);
  5893. state = plane->state;
  5894. if (!pstate || !state)
  5895. continue;
  5896. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5897. plane->base.id, pstate->stage, pstate->rotation);
  5898. if (plane->state->fb) {
  5899. fb = plane->state->fb;
  5900. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5901. fb->base.id, (char *) &fb->format->format,
  5902. fb->width, fb->height);
  5903. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5904. seq_printf(s, "cpp[%d]:%u ",
  5905. i, fb->format->cpp[i]);
  5906. seq_puts(s, "\n\t");
  5907. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5908. seq_puts(s, "\n");
  5909. seq_puts(s, "\t");
  5910. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5911. seq_printf(s, "pitches[%d]:%8u ", i,
  5912. fb->pitches[i]);
  5913. seq_puts(s, "\n");
  5914. seq_puts(s, "\t");
  5915. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5916. seq_printf(s, "offsets[%d]:%8u ", i,
  5917. fb->offsets[i]);
  5918. seq_puts(s, "\n");
  5919. }
  5920. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5921. state->src_x >> 16, state->src_y >> 16,
  5922. state->src_w >> 16, state->src_h >> 16);
  5923. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5924. state->crtc_x, state->crtc_y, state->crtc_w,
  5925. state->crtc_h);
  5926. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5927. pstate->multirect_mode, pstate->multirect_index);
  5928. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5929. pstate->excl_rect.x, pstate->excl_rect.y,
  5930. pstate->excl_rect.w, pstate->excl_rect.h);
  5931. seq_puts(s, "\n");
  5932. }
  5933. if (sde_crtc->vblank_cb_count) {
  5934. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5935. u32 diff_ms = ktime_to_ms(diff);
  5936. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5937. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5938. seq_printf(s,
  5939. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5940. fps, sde_crtc->vblank_cb_count,
  5941. ktime_to_ms(diff), sde_crtc->play_count);
  5942. /* reset time & count for next measurement */
  5943. sde_crtc->vblank_cb_count = 0;
  5944. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5945. }
  5946. mutex_unlock(&sde_crtc->crtc_lock);
  5947. return 0;
  5948. }
  5949. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5950. {
  5951. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5952. }
  5953. static ssize_t _sde_debugfs_hw_fence_features_mask_wr(struct file *file,
  5954. const char __user *user_buf, size_t count, loff_t *ppos)
  5955. {
  5956. struct sde_crtc *sde_crtc;
  5957. u32 bit, enable;
  5958. char buf[10];
  5959. if (!file || !file->private_data)
  5960. return -EINVAL;
  5961. if (count >= sizeof(buf))
  5962. return -EINVAL;
  5963. if (copy_from_user(buf, user_buf, count)) {
  5964. SDE_ERROR("buffer copy failed\n");
  5965. return -EINVAL;
  5966. }
  5967. buf[count] = 0; /* end of string */
  5968. sde_crtc = file->private_data;
  5969. if (sscanf(buf, "%u %u", &bit, &enable) != 2) {
  5970. SDE_ERROR("incorrect usage: expected 2 parameters, bit and enable\n");
  5971. return -EINVAL;
  5972. }
  5973. if (enable)
  5974. set_bit(bit, sde_crtc->hwfence_features_mask);
  5975. else
  5976. clear_bit(bit, sde_crtc->hwfence_features_mask);
  5977. return count;
  5978. }
  5979. static ssize_t _sde_debugfs_hw_fence_features_mask_rd(struct file *file,
  5980. char __user *user_buff, size_t count, loff_t *ppos)
  5981. {
  5982. struct sde_crtc *sde_crtc;
  5983. ssize_t len = 0;
  5984. char buf[256] = {'\0'};
  5985. int i;
  5986. if (*ppos)
  5987. return 0;
  5988. if (!file || !file->private_data)
  5989. return -EINVAL;
  5990. sde_crtc = file->private_data;
  5991. for (i = HW_FENCE_OUT_FENCES_ENABLE; i < HW_FENCE_FEATURES_MAX; i++) {
  5992. len += scnprintf(buf + len, 256 - len,
  5993. "bit %d: %d\n", i, test_bit(i, sde_crtc->hwfence_features_mask));
  5994. }
  5995. if (count <= len)
  5996. return 0;
  5997. if (copy_to_user(user_buff, buf, len))
  5998. return -EFAULT;
  5999. *ppos += len; /* increase offset */
  6000. return len;
  6001. }
  6002. static ssize_t _sde_crtc_misr_setup(struct file *file,
  6003. const char __user *user_buf, size_t count, loff_t *ppos)
  6004. {
  6005. struct drm_crtc *crtc;
  6006. struct sde_crtc *sde_crtc;
  6007. char buf[MISR_BUFF_SIZE + 1];
  6008. u32 frame_count, enable;
  6009. size_t buff_copy;
  6010. struct sde_kms *sde_kms;
  6011. if (!file || !file->private_data)
  6012. return -EINVAL;
  6013. sde_crtc = file->private_data;
  6014. crtc = &sde_crtc->base;
  6015. sde_kms = _sde_crtc_get_kms(crtc);
  6016. if (!sde_kms) {
  6017. SDE_ERROR("invalid sde_kms\n");
  6018. return -EINVAL;
  6019. }
  6020. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  6021. if (copy_from_user(buf, user_buf, buff_copy)) {
  6022. SDE_ERROR("buffer copy failed\n");
  6023. return -EINVAL;
  6024. }
  6025. buf[buff_copy] = 0; /* end of string */
  6026. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  6027. return -EINVAL;
  6028. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6029. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  6030. DRMID(crtc));
  6031. return -EINVAL;
  6032. }
  6033. sde_crtc->misr_enable_debugfs = enable;
  6034. sde_crtc->misr_frame_count = frame_count;
  6035. sde_crtc->misr_reconfigure = true;
  6036. return count;
  6037. }
  6038. static ssize_t _sde_crtc_misr_read(struct file *file,
  6039. char __user *user_buff, size_t count, loff_t *ppos)
  6040. {
  6041. struct drm_crtc *crtc;
  6042. struct sde_crtc *sde_crtc;
  6043. struct sde_kms *sde_kms;
  6044. struct sde_crtc_mixer *m;
  6045. int i = 0, rc;
  6046. ssize_t len = 0;
  6047. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  6048. if (*ppos)
  6049. return 0;
  6050. if (!file || !file->private_data)
  6051. return -EINVAL;
  6052. sde_crtc = file->private_data;
  6053. crtc = &sde_crtc->base;
  6054. sde_kms = _sde_crtc_get_kms(crtc);
  6055. if (!sde_kms)
  6056. return -EINVAL;
  6057. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  6058. if (rc < 0) {
  6059. SDE_ERROR("failed to enable power resource %d\n", rc);
  6060. return rc;
  6061. }
  6062. sde_vm_lock(sde_kms);
  6063. if (!sde_vm_owns_hw(sde_kms)) {
  6064. SDE_DEBUG("op not supported due to HW unavailability\n");
  6065. rc = -EOPNOTSUPP;
  6066. goto end;
  6067. }
  6068. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6069. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  6070. rc = -EOPNOTSUPP;
  6071. goto end;
  6072. }
  6073. if (!sde_crtc->misr_enable_debugfs) {
  6074. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6075. "disabled\n");
  6076. goto buff_check;
  6077. }
  6078. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6079. u32 misr_value = 0;
  6080. m = &sde_crtc->mixers[i];
  6081. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  6082. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  6083. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6084. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  6085. }
  6086. continue;
  6087. }
  6088. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  6089. if (rc) {
  6090. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6091. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  6092. continue;
  6093. } else {
  6094. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6095. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  6096. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  6097. }
  6098. }
  6099. buff_check:
  6100. if (count <= len) {
  6101. len = 0;
  6102. goto end;
  6103. }
  6104. if (copy_to_user(user_buff, buf, len)) {
  6105. len = -EFAULT;
  6106. goto end;
  6107. }
  6108. *ppos += len; /* increase offset */
  6109. end:
  6110. sde_vm_unlock(sde_kms);
  6111. pm_runtime_put_sync(crtc->dev->dev);
  6112. return len;
  6113. }
  6114. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  6115. static int __prefix ## _open(struct inode *inode, struct file *file) \
  6116. { \
  6117. return single_open(file, __prefix ## _show, inode->i_private); \
  6118. } \
  6119. static const struct file_operations __prefix ## _fops = { \
  6120. .owner = THIS_MODULE, \
  6121. .open = __prefix ## _open, \
  6122. .release = single_release, \
  6123. .read = seq_read, \
  6124. .llseek = seq_lseek, \
  6125. }
  6126. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  6127. {
  6128. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  6129. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  6130. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6131. int i;
  6132. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  6133. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  6134. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  6135. crtc->state));
  6136. seq_printf(s, "core_clk_rate: %llu\n",
  6137. sde_crtc->cur_perf.core_clk_rate);
  6138. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  6139. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  6140. seq_printf(s, "bw_ctl[%s]: %llu\n",
  6141. sde_power_handle_get_dbus_name(i),
  6142. sde_crtc->cur_perf.bw_ctl[i]);
  6143. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  6144. sde_power_handle_get_dbus_name(i),
  6145. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  6146. }
  6147. return 0;
  6148. }
  6149. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  6150. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  6151. {
  6152. struct drm_crtc *crtc;
  6153. struct drm_plane *plane;
  6154. struct drm_connector *conn;
  6155. struct drm_mode_object *drm_obj;
  6156. struct sde_crtc *sde_crtc;
  6157. struct sde_crtc_state *cstate;
  6158. struct sde_fence_context *ctx;
  6159. struct drm_connector_list_iter conn_iter;
  6160. struct drm_device *dev;
  6161. if (!s || !s->private)
  6162. return -EINVAL;
  6163. sde_crtc = s->private;
  6164. crtc = &sde_crtc->base;
  6165. dev = crtc->dev;
  6166. cstate = to_sde_crtc_state(crtc->state);
  6167. if (!sde_crtc->kickoff_in_progress)
  6168. goto skip_input_fence;
  6169. /* Dump input fence info */
  6170. seq_puts(s, "===Input fence===\n");
  6171. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6172. struct sde_plane_state *pstate;
  6173. struct dma_fence *fence;
  6174. pstate = to_sde_plane_state(plane->state);
  6175. if (!pstate)
  6176. continue;
  6177. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  6178. pstate->stage);
  6179. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  6180. if (pstate->input_fence) {
  6181. rcu_read_lock();
  6182. fence = dma_fence_get_rcu(pstate->input_fence);
  6183. rcu_read_unlock();
  6184. if (fence) {
  6185. sde_fence_list_dump(fence, &s);
  6186. dma_fence_put(fence);
  6187. }
  6188. }
  6189. }
  6190. skip_input_fence:
  6191. /* Dump release fence info */
  6192. seq_puts(s, "\n");
  6193. seq_puts(s, "===Release fence===\n");
  6194. ctx = sde_crtc->output_fence;
  6195. drm_obj = &crtc->base;
  6196. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6197. seq_puts(s, "\n");
  6198. /* Dump retire fence info */
  6199. seq_puts(s, "===Retire fence===\n");
  6200. drm_connector_list_iter_begin(dev, &conn_iter);
  6201. drm_for_each_connector_iter(conn, &conn_iter)
  6202. if (conn->state && conn->state->crtc == crtc &&
  6203. cstate->num_connectors < MAX_CONNECTORS) {
  6204. struct sde_connector *c_conn;
  6205. c_conn = to_sde_connector(conn);
  6206. ctx = c_conn->retire_fence;
  6207. drm_obj = &conn->base;
  6208. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6209. }
  6210. drm_connector_list_iter_end(&conn_iter);
  6211. seq_puts(s, "\n");
  6212. return 0;
  6213. }
  6214. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  6215. {
  6216. return single_open(file, _sde_debugfs_fence_status_show,
  6217. inode->i_private);
  6218. }
  6219. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6220. {
  6221. struct sde_crtc *sde_crtc;
  6222. struct sde_kms *sde_kms;
  6223. static const struct file_operations debugfs_status_fops = {
  6224. .open = _sde_debugfs_status_open,
  6225. .read = seq_read,
  6226. .llseek = seq_lseek,
  6227. .release = single_release,
  6228. };
  6229. static const struct file_operations debugfs_misr_fops = {
  6230. .open = simple_open,
  6231. .read = _sde_crtc_misr_read,
  6232. .write = _sde_crtc_misr_setup,
  6233. };
  6234. static const struct file_operations debugfs_fps_fops = {
  6235. .open = _sde_debugfs_fps_status,
  6236. .read = seq_read,
  6237. };
  6238. static const struct file_operations debugfs_fence_fops = {
  6239. .open = _sde_debugfs_fence_status,
  6240. .read = seq_read,
  6241. };
  6242. static const struct file_operations debugfs_hw_fence_features_fops = {
  6243. .open = simple_open,
  6244. .read = _sde_debugfs_hw_fence_features_mask_rd,
  6245. .write = _sde_debugfs_hw_fence_features_mask_wr,
  6246. };
  6247. if (!crtc)
  6248. return -EINVAL;
  6249. sde_crtc = to_sde_crtc(crtc);
  6250. sde_kms = _sde_crtc_get_kms(crtc);
  6251. if (!sde_kms)
  6252. return -EINVAL;
  6253. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  6254. crtc->dev->primary->debugfs_root);
  6255. if (!sde_crtc->debugfs_root)
  6256. return -ENOMEM;
  6257. /* don't error check these */
  6258. debugfs_create_file("status", 0400,
  6259. sde_crtc->debugfs_root,
  6260. sde_crtc, &debugfs_status_fops);
  6261. debugfs_create_file("state", 0400,
  6262. sde_crtc->debugfs_root,
  6263. &sde_crtc->base,
  6264. &sde_crtc_debugfs_state_fops);
  6265. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  6266. sde_crtc, &debugfs_misr_fops);
  6267. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  6268. sde_crtc, &debugfs_fps_fops);
  6269. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  6270. sde_crtc, &debugfs_fence_fops);
  6271. if (sde_kms->catalog->hw_fence_rev) {
  6272. debugfs_create_file("hwfence_features_mask", 0600, sde_crtc->debugfs_root,
  6273. &sde_crtc->base, &debugfs_hw_fence_features_fops);
  6274. debugfs_create_u32("hwfence_out_fences_skip", 0600, sde_crtc->debugfs_root,
  6275. &sde_crtc->hwfence_out_fences_skip);
  6276. }
  6277. return 0;
  6278. }
  6279. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6280. {
  6281. struct sde_crtc *sde_crtc;
  6282. if (!crtc)
  6283. return;
  6284. sde_crtc = to_sde_crtc(crtc);
  6285. debugfs_remove_recursive(sde_crtc->debugfs_root);
  6286. }
  6287. #else
  6288. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6289. {
  6290. return 0;
  6291. }
  6292. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6293. {
  6294. }
  6295. #endif /* CONFIG_DEBUG_FS */
  6296. static void vblank_ctrl_worker(struct kthread_work *work)
  6297. {
  6298. struct vblank_work *cur_work = container_of(work,
  6299. struct vblank_work, work);
  6300. struct msm_drm_private *priv = cur_work->priv;
  6301. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  6302. kfree(cur_work);
  6303. }
  6304. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  6305. int crtc_id, bool enable)
  6306. {
  6307. struct vblank_work *cur_work;
  6308. struct drm_crtc *crtc;
  6309. struct kthread_worker *worker;
  6310. if (!priv || crtc_id >= priv->num_crtcs)
  6311. return -EINVAL;
  6312. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  6313. if (!cur_work)
  6314. return -ENOMEM;
  6315. crtc = priv->crtcs[crtc_id];
  6316. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  6317. cur_work->crtc_id = crtc_id;
  6318. cur_work->enable = enable;
  6319. cur_work->priv = priv;
  6320. worker = &priv->event_thread[crtc_id].worker;
  6321. kthread_queue_work(worker, &cur_work->work);
  6322. return 0;
  6323. }
  6324. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  6325. {
  6326. struct drm_device *dev = crtc->dev;
  6327. unsigned int pipe = crtc->index;
  6328. struct msm_drm_private *priv = dev->dev_private;
  6329. struct msm_kms *kms = priv->kms;
  6330. if (!kms)
  6331. return -ENXIO;
  6332. DBG("dev=%pK, crtc=%u", dev, pipe);
  6333. return vblank_ctrl_queue_work(priv, pipe, true);
  6334. }
  6335. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  6336. {
  6337. struct drm_device *dev = crtc->dev;
  6338. unsigned int pipe = crtc->index;
  6339. struct msm_drm_private *priv = dev->dev_private;
  6340. struct msm_kms *kms = priv->kms;
  6341. if (!kms)
  6342. return;
  6343. DBG("dev=%pK, crtc=%u", dev, pipe);
  6344. vblank_ctrl_queue_work(priv, pipe, false);
  6345. }
  6346. static int sde_crtc_late_register(struct drm_crtc *crtc)
  6347. {
  6348. return _sde_crtc_init_debugfs(crtc);
  6349. }
  6350. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  6351. {
  6352. _sde_crtc_destroy_debugfs(crtc);
  6353. }
  6354. static const struct drm_crtc_funcs sde_crtc_funcs = {
  6355. .set_config = drm_atomic_helper_set_config,
  6356. .destroy = sde_crtc_destroy,
  6357. .enable_vblank = sde_crtc_enable_vblank,
  6358. .disable_vblank = sde_crtc_disable_vblank,
  6359. .page_flip = drm_atomic_helper_page_flip,
  6360. .atomic_set_property = sde_crtc_atomic_set_property,
  6361. .atomic_get_property = sde_crtc_atomic_get_property,
  6362. .reset = sde_crtc_reset,
  6363. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6364. .atomic_destroy_state = sde_crtc_destroy_state,
  6365. .late_register = sde_crtc_late_register,
  6366. .early_unregister = sde_crtc_early_unregister,
  6367. };
  6368. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  6369. .set_config = drm_atomic_helper_set_config,
  6370. .destroy = sde_crtc_destroy,
  6371. .enable_vblank = sde_crtc_enable_vblank,
  6372. .disable_vblank = sde_crtc_disable_vblank,
  6373. .page_flip = drm_atomic_helper_page_flip,
  6374. .atomic_set_property = sde_crtc_atomic_set_property,
  6375. .atomic_get_property = sde_crtc_atomic_get_property,
  6376. .reset = sde_crtc_reset,
  6377. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6378. .atomic_destroy_state = sde_crtc_destroy_state,
  6379. .late_register = sde_crtc_late_register,
  6380. .early_unregister = sde_crtc_early_unregister,
  6381. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  6382. .get_vblank_counter = sde_crtc_get_vblank_counter,
  6383. };
  6384. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  6385. .mode_fixup = sde_crtc_mode_fixup,
  6386. .disable = sde_crtc_disable,
  6387. .atomic_enable = sde_crtc_enable,
  6388. .atomic_check = sde_crtc_atomic_check,
  6389. .atomic_begin = sde_crtc_atomic_begin,
  6390. .atomic_flush = sde_crtc_atomic_flush,
  6391. };
  6392. static void _sde_crtc_event_cb(struct kthread_work *work)
  6393. {
  6394. struct sde_crtc_event *event;
  6395. struct sde_crtc *sde_crtc;
  6396. unsigned long irq_flags;
  6397. if (!work) {
  6398. SDE_ERROR("invalid work item\n");
  6399. return;
  6400. }
  6401. event = container_of(work, struct sde_crtc_event, kt_work);
  6402. /* set sde_crtc to NULL for static work structures */
  6403. sde_crtc = event->sde_crtc;
  6404. if (!sde_crtc)
  6405. return;
  6406. if (event->cb_func)
  6407. event->cb_func(&sde_crtc->base, event->usr);
  6408. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6409. list_add_tail(&event->list, &sde_crtc->event_free_list);
  6410. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6411. }
  6412. int sde_crtc_event_queue(struct drm_crtc *crtc,
  6413. void (*func)(struct drm_crtc *crtc, void *usr),
  6414. void *usr, bool color_processing_event)
  6415. {
  6416. unsigned long irq_flags;
  6417. struct sde_crtc *sde_crtc;
  6418. struct msm_drm_private *priv;
  6419. struct sde_crtc_event *event = NULL;
  6420. u32 crtc_id;
  6421. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6422. SDE_ERROR("invalid parameters\n");
  6423. return -EINVAL;
  6424. }
  6425. sde_crtc = to_sde_crtc(crtc);
  6426. priv = crtc->dev->dev_private;
  6427. crtc_id = drm_crtc_index(crtc);
  6428. /*
  6429. * Obtain an event struct from the private cache. This event
  6430. * queue may be called from ISR contexts, so use a private
  6431. * cache to avoid calling any memory allocation functions.
  6432. */
  6433. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6434. if (!list_empty(&sde_crtc->event_free_list)) {
  6435. event = list_first_entry(&sde_crtc->event_free_list,
  6436. struct sde_crtc_event, list);
  6437. list_del_init(&event->list);
  6438. }
  6439. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6440. if (!event)
  6441. return -ENOMEM;
  6442. /* populate event node */
  6443. event->sde_crtc = sde_crtc;
  6444. event->cb_func = func;
  6445. event->usr = usr;
  6446. /* queue new event request */
  6447. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6448. if (color_processing_event)
  6449. kthread_queue_work(&priv->pp_event_worker,
  6450. &event->kt_work);
  6451. else
  6452. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6453. &event->kt_work);
  6454. return 0;
  6455. }
  6456. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6457. {
  6458. int i, rc = 0;
  6459. if (!sde_crtc) {
  6460. SDE_ERROR("invalid crtc\n");
  6461. return -EINVAL;
  6462. }
  6463. spin_lock_init(&sde_crtc->event_lock);
  6464. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6465. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6466. list_add_tail(&sde_crtc->event_cache[i].list,
  6467. &sde_crtc->event_free_list);
  6468. return rc;
  6469. }
  6470. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6471. enum sde_sys_cache_state state,
  6472. bool is_vidmode)
  6473. {
  6474. struct drm_plane *plane;
  6475. struct sde_crtc *sde_crtc;
  6476. struct sde_kms *sde_kms;
  6477. if (!crtc || !crtc->dev)
  6478. return;
  6479. sde_kms = _sde_crtc_get_kms(crtc);
  6480. if (!sde_kms || !sde_kms->catalog) {
  6481. SDE_ERROR("invalid params\n");
  6482. return;
  6483. }
  6484. if (!test_bit(SDE_SYS_CACHE_DISP, sde_kms->catalog->sde_sys_cache_type_map)) {
  6485. SDE_DEBUG("DISP syscache not supported\n");
  6486. return;
  6487. }
  6488. sde_crtc = to_sde_crtc(crtc);
  6489. if (sde_crtc->cache_state == state)
  6490. return;
  6491. switch (state) {
  6492. case CACHE_STATE_NORMAL:
  6493. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6494. && !is_vidmode)
  6495. return;
  6496. kthread_cancel_delayed_work_sync(
  6497. &sde_crtc->static_cache_read_work);
  6498. break;
  6499. case CACHE_STATE_FRAME_WRITE:
  6500. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6501. return;
  6502. break;
  6503. case CACHE_STATE_FRAME_READ:
  6504. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6505. return;
  6506. break;
  6507. case CACHE_STATE_DISABLED:
  6508. break;
  6509. default:
  6510. return;
  6511. }
  6512. if (test_bit(SDE_SYS_CACHE_DISP_1, sde_kms->catalog->sde_sys_cache_type_map)) {
  6513. if (state == CACHE_STATE_FRAME_WRITE)
  6514. sde_crtc->cache_type = (sde_crtc->cache_type == SDE_SYS_CACHE_DISP) ?
  6515. SDE_SYS_CACHE_DISP_1 : SDE_SYS_CACHE_DISP;
  6516. } else {
  6517. sde_crtc->cache_type = SDE_SYS_CACHE_DISP;
  6518. }
  6519. SDE_EVT32(DRMID(crtc), state, sde_crtc->cache_state, sde_crtc->cache_type);
  6520. sde_crtc->cache_state = state;
  6521. drm_atomic_crtc_for_each_plane(plane, crtc)
  6522. sde_plane_static_img_control(plane, sde_crtc->cache_state, sde_crtc->cache_type);
  6523. }
  6524. /*
  6525. * __sde_crtc_static_cache_read_work - transition to cache read
  6526. */
  6527. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6528. {
  6529. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6530. static_cache_read_work.work);
  6531. struct drm_crtc *crtc = &sde_crtc->base;
  6532. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6533. struct drm_encoder *enc, *drm_enc = NULL;
  6534. struct drm_plane *plane;
  6535. struct sde_encoder_kickoff_params params = { 0 };
  6536. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6537. return;
  6538. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6539. drm_enc = enc;
  6540. if (sde_encoder_in_clone_mode(drm_enc))
  6541. return;
  6542. }
  6543. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6544. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6545. !ctl);
  6546. return;
  6547. }
  6548. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6549. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6550. /* flush only the sys-cache enabled SSPPs */
  6551. if (ctl->ops.clear_pending_flush)
  6552. ctl->ops.clear_pending_flush(ctl);
  6553. drm_atomic_crtc_for_each_plane(plane, crtc)
  6554. sde_plane_ctl_flush(plane, ctl, true);
  6555. /* Enable clocks and IRQ and wait for VBLANK */
  6556. params.affected_displays = _sde_crtc_get_displays_affected(crtc, crtc->state);
  6557. sde_encoder_prepare_for_kickoff(drm_enc, &params);
  6558. sde_encoder_kickoff(drm_enc, false);
  6559. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6560. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6561. }
  6562. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6563. {
  6564. struct drm_device *dev;
  6565. struct msm_drm_private *priv;
  6566. struct msm_drm_thread *disp_thread;
  6567. struct sde_crtc *sde_crtc;
  6568. struct sde_crtc_state *cstate;
  6569. u32 msecs_fps = 0;
  6570. if (!crtc)
  6571. return;
  6572. dev = crtc->dev;
  6573. sde_crtc = to_sde_crtc(crtc);
  6574. cstate = to_sde_crtc_state(crtc->state);
  6575. if (!dev || !dev->dev_private || !sde_crtc)
  6576. return;
  6577. priv = dev->dev_private;
  6578. disp_thread = &priv->disp_thread[crtc->index];
  6579. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6580. return;
  6581. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6582. /* Kickoff transition to read state after next vblank */
  6583. kthread_queue_delayed_work(&disp_thread->worker,
  6584. &sde_crtc->static_cache_read_work,
  6585. msecs_to_jiffies(msecs_fps));
  6586. SDE_EVT32(DRMID(crtc), sde_crtc->cache_state, msecs_fps);
  6587. }
  6588. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6589. {
  6590. struct sde_crtc *sde_crtc;
  6591. struct sde_crtc_state *cstate;
  6592. bool cache_status;
  6593. if (!crtc || !crtc->state)
  6594. return;
  6595. sde_crtc = to_sde_crtc(crtc);
  6596. cstate = to_sde_crtc_state(crtc->state);
  6597. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6598. SDE_EVT32(DRMID(crtc), cache_status);
  6599. }
  6600. /* initialize crtc */
  6601. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6602. {
  6603. struct drm_crtc *crtc = NULL;
  6604. struct sde_crtc *sde_crtc = NULL;
  6605. struct msm_drm_private *priv = NULL;
  6606. struct sde_kms *kms = NULL;
  6607. const struct drm_crtc_funcs *crtc_funcs;
  6608. int i, rc;
  6609. priv = dev->dev_private;
  6610. kms = to_sde_kms(priv->kms);
  6611. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6612. if (!sde_crtc)
  6613. return ERR_PTR(-ENOMEM);
  6614. crtc = &sde_crtc->base;
  6615. crtc->dev = dev;
  6616. mutex_init(&sde_crtc->crtc_lock);
  6617. spin_lock_init(&sde_crtc->spin_lock);
  6618. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6619. atomic_set(&sde_crtc->frame_pending, 0);
  6620. sde_crtc->enabled = false;
  6621. sde_crtc->kickoff_in_progress = false;
  6622. /* Below parameters are for fps calculation for sysfs node */
  6623. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6624. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6625. sizeof(ktime_t), GFP_KERNEL);
  6626. if (!sde_crtc->fps_info.time_buf)
  6627. SDE_ERROR("invalid buffer\n");
  6628. else
  6629. memset(sde_crtc->fps_info.time_buf, 0,
  6630. sizeof(*(sde_crtc->fps_info.time_buf)));
  6631. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6632. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6633. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6634. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6635. list_add(&sde_crtc->frame_events[i].list,
  6636. &sde_crtc->frame_event_list);
  6637. kthread_init_work(&sde_crtc->frame_events[i].work,
  6638. sde_crtc_frame_event_work);
  6639. }
  6640. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6641. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6642. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6643. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6644. if (kms->catalog->hw_fence_rev) {
  6645. set_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6646. set_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6647. }
  6648. /* save user friendly CRTC name for later */
  6649. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6650. /* initialize event handling */
  6651. rc = _sde_crtc_init_events(sde_crtc);
  6652. if (rc) {
  6653. drm_crtc_cleanup(crtc);
  6654. kfree(sde_crtc);
  6655. return ERR_PTR(rc);
  6656. }
  6657. /* initialize output fence support */
  6658. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6659. if (IS_ERR(sde_crtc->output_fence)) {
  6660. rc = PTR_ERR(sde_crtc->output_fence);
  6661. SDE_ERROR("failed to init fence, %d\n", rc);
  6662. drm_crtc_cleanup(crtc);
  6663. kfree(sde_crtc);
  6664. return ERR_PTR(rc);
  6665. }
  6666. /* create CRTC properties */
  6667. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6668. priv->crtc_property, sde_crtc->property_data,
  6669. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6670. sizeof(struct sde_crtc_state));
  6671. sde_crtc_install_properties(crtc, kms->catalog);
  6672. /* Install color processing properties */
  6673. sde_cp_crtc_init(crtc);
  6674. sde_cp_crtc_install_properties(crtc);
  6675. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6676. sde_crtc->cur_perf.llcc_active[i] = false;
  6677. sde_crtc->new_perf.llcc_active[i] = false;
  6678. }
  6679. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6680. __sde_crtc_static_cache_read_work);
  6681. SDE_DEBUG("%s: successfully initialized crtc, hwfence_out:%d, hwfence_in:%d\n",
  6682. sde_crtc->name,
  6683. test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask),
  6684. test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask));
  6685. return crtc;
  6686. }
  6687. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6688. {
  6689. struct sde_crtc *sde_crtc;
  6690. int rc = 0;
  6691. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6692. SDE_ERROR("invalid input param(s)\n");
  6693. rc = -EINVAL;
  6694. goto end;
  6695. }
  6696. sde_crtc = to_sde_crtc(crtc);
  6697. sde_crtc->sysfs_dev = device_create_with_groups(
  6698. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6699. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6700. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6701. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6702. PTR_ERR(sde_crtc->sysfs_dev));
  6703. if (!sde_crtc->sysfs_dev)
  6704. rc = -EINVAL;
  6705. else
  6706. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6707. goto end;
  6708. }
  6709. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6710. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6711. if (!sde_crtc->vsync_event_sf)
  6712. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6713. crtc->base.id);
  6714. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6715. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6716. if (!sde_crtc->retire_frame_event_sf)
  6717. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6718. crtc->base.id);
  6719. end:
  6720. return rc;
  6721. }
  6722. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6723. struct drm_crtc *crtc_drm, u32 event)
  6724. {
  6725. struct sde_crtc *crtc = NULL;
  6726. struct sde_crtc_irq_info *node;
  6727. unsigned long flags;
  6728. bool found = false;
  6729. int ret, i = 0;
  6730. bool add_event = false;
  6731. crtc = to_sde_crtc(crtc_drm);
  6732. spin_lock_irqsave(&crtc->spin_lock, flags);
  6733. list_for_each_entry(node, &crtc->user_event_list, list) {
  6734. if (node->event == event) {
  6735. found = true;
  6736. break;
  6737. }
  6738. }
  6739. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6740. /* event already enabled */
  6741. if (found)
  6742. return 0;
  6743. node = NULL;
  6744. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6745. if (custom_events[i].event == event &&
  6746. custom_events[i].func) {
  6747. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6748. if (!node)
  6749. return -ENOMEM;
  6750. INIT_LIST_HEAD(&node->list);
  6751. INIT_LIST_HEAD(&node->irq.list);
  6752. node->func = custom_events[i].func;
  6753. node->event = event;
  6754. node->state = IRQ_NOINIT;
  6755. spin_lock_init(&node->state_lock);
  6756. break;
  6757. }
  6758. }
  6759. if (!node) {
  6760. SDE_ERROR("unsupported event %x\n", event);
  6761. return -EINVAL;
  6762. }
  6763. ret = 0;
  6764. if (crtc_drm->enabled) {
  6765. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6766. if (ret < 0) {
  6767. SDE_ERROR("failed to enable power resource %d\n", ret);
  6768. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6769. kfree(node);
  6770. return ret;
  6771. }
  6772. INIT_LIST_HEAD(&node->irq.list);
  6773. mutex_lock(&crtc->crtc_lock);
  6774. ret = node->func(crtc_drm, true, &node->irq);
  6775. if (!ret) {
  6776. spin_lock_irqsave(&crtc->spin_lock, flags);
  6777. list_add_tail(&node->list, &crtc->user_event_list);
  6778. add_event = true;
  6779. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6780. }
  6781. mutex_unlock(&crtc->crtc_lock);
  6782. pm_runtime_put_sync(crtc_drm->dev->dev);
  6783. }
  6784. if (add_event)
  6785. return 0;
  6786. if (!ret) {
  6787. spin_lock_irqsave(&crtc->spin_lock, flags);
  6788. list_add_tail(&node->list, &crtc->user_event_list);
  6789. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6790. } else {
  6791. kfree(node);
  6792. }
  6793. return ret;
  6794. }
  6795. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6796. struct drm_crtc *crtc_drm, u32 event)
  6797. {
  6798. struct sde_crtc *crtc = NULL;
  6799. struct sde_crtc_irq_info *node = NULL;
  6800. unsigned long flags;
  6801. bool found = false;
  6802. int ret;
  6803. crtc = to_sde_crtc(crtc_drm);
  6804. spin_lock_irqsave(&crtc->spin_lock, flags);
  6805. list_for_each_entry(node, &crtc->user_event_list, list) {
  6806. if (node->event == event) {
  6807. list_del_init(&node->list);
  6808. found = true;
  6809. break;
  6810. }
  6811. }
  6812. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6813. /* event already disabled */
  6814. if (!found)
  6815. return 0;
  6816. /**
  6817. * crtc is disabled interrupts are cleared remove from the list,
  6818. * no need to disable/de-register.
  6819. */
  6820. if (!crtc_drm->enabled) {
  6821. kfree(node);
  6822. return 0;
  6823. }
  6824. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6825. if (ret < 0) {
  6826. SDE_ERROR("failed to enable power resource %d\n", ret);
  6827. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6828. kfree(node);
  6829. return ret;
  6830. }
  6831. ret = node->func(crtc_drm, false, &node->irq);
  6832. if (ret) {
  6833. spin_lock_irqsave(&crtc->spin_lock, flags);
  6834. list_add_tail(&node->list, &crtc->user_event_list);
  6835. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6836. } else {
  6837. kfree(node);
  6838. }
  6839. pm_runtime_put_sync(crtc_drm->dev->dev);
  6840. return ret;
  6841. }
  6842. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6843. struct drm_crtc *crtc_drm, u32 event, bool en)
  6844. {
  6845. struct sde_crtc *crtc = NULL;
  6846. int ret;
  6847. crtc = to_sde_crtc(crtc_drm);
  6848. if (!crtc || !kms || !kms->dev) {
  6849. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6850. kms, ((kms) ? (kms->dev) : NULL));
  6851. return -EINVAL;
  6852. }
  6853. if (en)
  6854. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6855. else
  6856. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6857. return ret;
  6858. }
  6859. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6860. bool en, struct sde_irq_callback *irq)
  6861. {
  6862. return 0;
  6863. }
  6864. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6865. struct sde_irq_callback *noirq)
  6866. {
  6867. /*
  6868. * IRQ object noirq is not being used here since there is
  6869. * no crtc irq from pm event.
  6870. */
  6871. return 0;
  6872. }
  6873. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6874. bool en, struct sde_irq_callback *irq)
  6875. {
  6876. return 0;
  6877. }
  6878. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6879. bool en, struct sde_irq_callback *irq)
  6880. {
  6881. return 0;
  6882. }
  6883. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  6884. bool en, struct sde_irq_callback *irq)
  6885. {
  6886. struct sde_crtc *sde_crtc;
  6887. sde_crtc = to_sde_crtc(crtc_drm);
  6888. if (!sde_crtc)
  6889. return -EINVAL;
  6890. sde_crtc->opr_event_notify_enabled = en;
  6891. return 0;
  6892. }
  6893. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  6894. bool en, struct sde_irq_callback *irq)
  6895. {
  6896. return 0;
  6897. }
  6898. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  6899. bool en, struct sde_irq_callback *irq)
  6900. {
  6901. return 0;
  6902. }
  6903. /**
  6904. * sde_crtc_update_cont_splash_settings - update mixer settings
  6905. * and initial clk during device bootup for cont_splash use case
  6906. * @crtc: Pointer to drm crtc structure
  6907. */
  6908. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6909. {
  6910. struct sde_kms *kms = NULL;
  6911. struct msm_drm_private *priv;
  6912. struct sde_crtc *sde_crtc;
  6913. u64 rate;
  6914. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6915. SDE_ERROR("invalid crtc\n");
  6916. return;
  6917. }
  6918. priv = crtc->dev->dev_private;
  6919. kms = to_sde_kms(priv->kms);
  6920. if (!kms || !kms->catalog) {
  6921. SDE_ERROR("invalid parameters\n");
  6922. return;
  6923. }
  6924. _sde_crtc_setup_mixers(crtc);
  6925. sde_cp_crtc_refresh_status_properties(crtc);
  6926. crtc->enabled = true;
  6927. /* update core clk value for initial state with cont-splash */
  6928. sde_crtc = to_sde_crtc(crtc);
  6929. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6930. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6931. rate : kms->perf.max_core_clk_rate;
  6932. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6933. }
  6934. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6935. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6936. {
  6937. struct sde_lm_cfg *lm;
  6938. char feature_name[256];
  6939. u32 version;
  6940. if (!catalog->mixer_count)
  6941. return;
  6942. lm = &catalog->mixer[0];
  6943. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6944. return;
  6945. version = lm->sblk->nlayer.version >> 16;
  6946. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6947. switch (version) {
  6948. case 1:
  6949. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6950. msm_property_install_volatile_range(&sde_crtc->property_info,
  6951. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6952. break;
  6953. default:
  6954. SDE_ERROR("unsupported noise layer version %d\n", version);
  6955. break;
  6956. }
  6957. }
  6958. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6959. struct sde_crtc_state *cstate,
  6960. void __user *usr_ptr)
  6961. {
  6962. int ret;
  6963. if (!sde_crtc || !cstate) {
  6964. SDE_ERROR("invalid sde_crtc/state\n");
  6965. return -EINVAL;
  6966. }
  6967. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6968. if (!usr_ptr) {
  6969. SDE_DEBUG("noise layer removed\n");
  6970. cstate->noise_layer_en = false;
  6971. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6972. return 0;
  6973. }
  6974. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6975. sizeof(cstate->layer_cfg));
  6976. if (ret) {
  6977. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6978. return -EFAULT;
  6979. }
  6980. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6981. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6982. !cstate->layer_cfg.attn_factor ||
  6983. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6984. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6985. !cstate->layer_cfg.alpha_noise ||
  6986. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6987. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6988. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6989. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6990. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6991. return -EINVAL;
  6992. }
  6993. cstate->noise_layer_en = true;
  6994. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6995. return 0;
  6996. }
  6997. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6998. struct drm_crtc_state *state)
  6999. {
  7000. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  7001. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  7002. struct sde_hw_mixer *lm;
  7003. int i;
  7004. struct sde_hw_noise_layer_cfg cfg;
  7005. struct sde_kms *kms;
  7006. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  7007. return;
  7008. kms = _sde_crtc_get_kms(crtc);
  7009. if (!kms || !kms->catalog) {
  7010. SDE_ERROR("Invalid kms\n");
  7011. return;
  7012. }
  7013. cfg.flags = cstate->layer_cfg.flags;
  7014. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  7015. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  7016. cfg.strength = cstate->layer_cfg.strength;
  7017. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  7018. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  7019. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  7020. } else {
  7021. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  7022. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  7023. }
  7024. for (i = 0; i < scrtc->num_mixers; i++) {
  7025. lm = scrtc->mixers[i].hw_lm;
  7026. if (!lm->ops.setup_noise_layer)
  7027. break;
  7028. if (!cstate->noise_layer_en)
  7029. lm->ops.setup_noise_layer(lm, NULL);
  7030. else
  7031. lm->ops.setup_noise_layer(lm, &cfg);
  7032. }
  7033. if (!cstate->noise_layer_en)
  7034. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7035. }
  7036. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  7037. {
  7038. sde_cp_disable_features(crtc);
  7039. }
  7040. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  7041. {
  7042. uint32_t val = 1;
  7043. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  7044. }
  7045. void sde_crtc_calc_vpadding_param(struct drm_crtc_state *state, u32 crtc_y, uint32_t crtc_h,
  7046. u32 *padding_y, u32 *padding_start, u32 *padding_height)
  7047. {
  7048. struct sde_kms *kms;
  7049. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  7050. u32 y_remain, y_start, y_end;
  7051. u32 m, n;
  7052. kms = _sde_crtc_get_kms(state->crtc);
  7053. if (!kms || !kms->catalog) {
  7054. SDE_ERROR("invalid kms or catalog\n");
  7055. return;
  7056. }
  7057. if (!kms->catalog->has_line_insertion)
  7058. return;
  7059. if (!cstate->line_insertion.padding_active) {
  7060. SDE_ERROR("zero padding active value\n");
  7061. return;
  7062. }
  7063. /*
  7064. * Computation logic to add number of dummy and active line at
  7065. * precise position on display
  7066. */
  7067. m = cstate->line_insertion.padding_active;
  7068. n = m + cstate->line_insertion.padding_dummy;
  7069. if (m == 0)
  7070. return;
  7071. y_remain = crtc_y % m;
  7072. y_start = y_remain + crtc_y / m * n;
  7073. y_end = (((crtc_y + crtc_h - 1) / m) * n) + ((crtc_y + crtc_h - 1) % m);
  7074. *padding_y = y_start;
  7075. *padding_start = m - y_remain;
  7076. *padding_height = y_end - y_start + 1;
  7077. SDE_EVT32(DRMID(cstate->base.crtc), y_remain, y_start, y_end, *padding_y, *padding_start,
  7078. *padding_height);
  7079. SDE_DEBUG("crtc:%d padding_y:%d padding_start:%d padding_height:%d\n",
  7080. DRMID(cstate->base.crtc), *padding_y, *padding_start, *padding_height);
  7081. }