hal_8074v2_rx.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "cdp_txrx_mon_struct.h"
  21. #include "qdf_trace.h"
  22. #include "hal_rx.h"
  23. #include "hal_tx.h"
  24. #include "dp_types.h"
  25. #include "hal_api_mon.h"
  26. #ifndef QCA_WIFI_QCA6018
  27. #include "phyrx_other_receive_info_su_evm_details.h"
  28. #endif
  29. #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \
  30. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  31. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \
  32. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \
  33. RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
  34. #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \
  35. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  36. RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \
  37. RX_MSDU_END_5_DA_IS_MCBC_MASK, \
  38. RX_MSDU_END_5_DA_IS_MCBC_LSB))
  39. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  40. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  41. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  42. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  43. RX_MSDU_END_5_SA_IS_VALID_LSB))
  44. #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \
  45. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  46. RX_MSDU_END_13_SA_IDX_OFFSET)), \
  47. RX_MSDU_END_13_SA_IDX_MASK, \
  48. RX_MSDU_END_13_SA_IDX_LSB))
  49. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  50. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  51. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  52. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  53. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  54. #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \
  55. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  56. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \
  57. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \
  58. RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
  59. #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \
  60. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  61. RX_MPDU_INFO_4_PN_31_0_OFFSET)), \
  62. RX_MPDU_INFO_4_PN_31_0_MASK, \
  63. RX_MPDU_INFO_4_PN_31_0_LSB))
  64. #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \
  65. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  66. RX_MPDU_INFO_5_PN_63_32_OFFSET)), \
  67. RX_MPDU_INFO_5_PN_63_32_MASK, \
  68. RX_MPDU_INFO_5_PN_63_32_LSB))
  69. #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \
  70. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  71. RX_MPDU_INFO_6_PN_95_64_OFFSET)), \
  72. RX_MPDU_INFO_6_PN_95_64_MASK, \
  73. RX_MPDU_INFO_6_PN_95_64_LSB))
  74. #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \
  75. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  76. RX_MPDU_INFO_7_PN_127_96_OFFSET)), \
  77. RX_MPDU_INFO_7_PN_127_96_MASK, \
  78. RX_MPDU_INFO_7_PN_127_96_LSB))
  79. #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \
  80. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  81. RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \
  82. RX_MSDU_END_5_FIRST_MSDU_MASK, \
  83. RX_MSDU_END_5_FIRST_MSDU_LSB))
  84. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  85. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  86. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  87. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  88. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  89. #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \
  90. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  91. RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \
  92. RX_MSDU_END_5_DA_IS_VALID_MASK, \
  93. RX_MSDU_END_5_DA_IS_VALID_LSB))
  94. #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \
  95. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  96. RX_MSDU_END_5_LAST_MSDU_OFFSET)), \
  97. RX_MSDU_END_5_LAST_MSDU_MASK, \
  98. RX_MSDU_END_5_LAST_MSDU_LSB))
  99. #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \
  100. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  101. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  102. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  103. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  104. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  105. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  106. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  107. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  108. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  109. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  110. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  111. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  112. RX_MPDU_INFO_2_TO_DS_MASK, \
  113. RX_MPDU_INFO_2_TO_DS_LSB))
  114. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  115. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  116. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  117. RX_MPDU_INFO_2_FR_DS_MASK, \
  118. RX_MPDU_INFO_2_FR_DS_LSB))
  119. #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \
  120. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  121. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \
  122. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \
  123. RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
  124. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  125. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  126. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  127. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  128. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  129. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  130. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  131. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  132. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  133. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  134. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  135. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  136. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  137. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  138. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  139. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  140. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  141. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  142. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  143. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  144. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  145. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  146. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  147. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  148. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  149. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  150. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  151. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  152. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  153. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  154. #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
  155. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  156. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
  157. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \
  158. RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
  159. #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \
  160. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  161. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
  162. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \
  163. RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
  164. #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \
  165. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  166. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
  167. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \
  168. RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
  169. #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
  170. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  171. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
  172. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \
  173. RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
  174. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  175. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  176. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  177. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  178. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  179. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  180. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  181. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  182. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  183. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  184. #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \
  185. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  186. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  187. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  188. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  189. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  190. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  191. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)), \
  192. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK, \
  193. RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB))
  194. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  195. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  196. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  197. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  198. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  199. #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \
  200. (uint8_t *)(link_desc_va) + \
  201. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  202. #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \
  203. (uint8_t *)(msdu0) + \
  204. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  205. #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \
  206. (uint8_t *)(ent_ring_desc) + \
  207. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  208. #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \
  209. (uint8_t *)(dst_ring_desc) + \
  210. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  211. #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \
  212. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MPDU_FRAME_CONTROL_VALID)
  213. #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \
  214. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, TO_DS)
  215. #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
  216. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD2_VALID)
  217. #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
  218. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, RXPCU_MPDU_FILTER_IN_CATEGORY)
  219. #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \
  220. HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, PHY_PPDU_ID)
  221. #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \
  222. do { \
  223. reg_val &= \
  224. ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |\
  225. HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK | \
  226. HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
  227. reg_val |= \
  228. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  229. FRAGMENT_DEST_RING, \
  230. (reo_params)->frag_dst_ring) | \
  231. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  232. AGING_LIST_ENABLE, 1) |\
  233. HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
  234. AGING_FLUSH_ENABLE, 1);\
  235. HAL_REG_WRITE((soc), \
  236. HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
  237. SEQ_WCSS_UMAC_REO_REG_OFFSET), \
  238. (reg_val)); \
  239. } while (0)
  240. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  241. ((struct rx_msdu_desc_info *) \
  242. _OFFSET_TO_BYTE_PTR((msdu_details_ptr), \
  243. UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  244. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  245. ((struct rx_msdu_details *) \
  246. _OFFSET_TO_BYTE_PTR((link_desc),\
  247. UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  248. #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \
  249. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  250. RX_MSDU_END_14_FLOW_IDX_OFFSET)), \
  251. RX_MSDU_END_14_FLOW_IDX_MASK, \
  252. RX_MSDU_END_14_FLOW_IDX_LSB))
  253. #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \
  254. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  255. RX_MSDU_END_5_FLOW_IDX_INVALID_OFFSET)), \
  256. RX_MSDU_END_5_FLOW_IDX_INVALID_MASK, \
  257. RX_MSDU_END_5_FLOW_IDX_INVALID_LSB))
  258. #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \
  259. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  260. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_OFFSET)), \
  261. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_MASK, \
  262. RX_MSDU_END_5_FLOW_IDX_TIMEOUT_LSB))
  263. #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \
  264. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  265. RX_MSDU_END_15_FSE_METADATA_OFFSET)), \
  266. RX_MSDU_END_15_FSE_METADATA_MASK, \
  267. RX_MSDU_END_15_FSE_METADATA_LSB))
  268. #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \
  269. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  270. RX_MSDU_END_16_CCE_METADATA_OFFSET)), \
  271. RX_MSDU_END_16_CCE_METADATA_MASK, \
  272. RX_MSDU_END_16_CCE_METADATA_LSB))
  273. /*
  274. * hal_rx_msdu_start_nss_get_8074v2(): API to get the NSS
  275. * Interval from rx_msdu_start
  276. *
  277. * @buf: pointer to the start of RX PKT TLV header
  278. * Return: uint32_t(nss)
  279. */
  280. static uint32_t hal_rx_msdu_start_nss_get_8074v2(uint8_t *buf)
  281. {
  282. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  283. struct rx_msdu_start *msdu_start =
  284. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  285. uint8_t mimo_ss_bitmap;
  286. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  287. return qdf_get_hweight8(mimo_ss_bitmap);
  288. }
  289. /**
  290. * hal_rx_mon_hw_desc_get_mpdu_status_8074v2(): Retrieve MPDU status
  291. *
  292. * @ hw_desc_addr: Start address of Rx HW TLVs
  293. * @ rs: Status for monitor mode
  294. *
  295. * Return: void
  296. */
  297. static void hal_rx_mon_hw_desc_get_mpdu_status_8074v2(void *hw_desc_addr,
  298. struct mon_rx_status *rs)
  299. {
  300. struct rx_msdu_start *rx_msdu_start;
  301. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  302. uint32_t reg_value;
  303. const uint32_t sgi_hw_to_cdp[] = {
  304. CDP_SGI_0_8_US,
  305. CDP_SGI_0_4_US,
  306. CDP_SGI_1_6_US,
  307. CDP_SGI_3_2_US,
  308. };
  309. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  310. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  311. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  312. RX_MSDU_START_5, USER_RSSI);
  313. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  314. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  315. rs->sgi = sgi_hw_to_cdp[reg_value];
  316. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  317. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  318. /* TODO: rs->beamformed should be set for SU beamforming also */
  319. }
  320. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  321. static uint32_t hal_get_link_desc_size_8074v2(void)
  322. {
  323. return LINK_DESC_SIZE;
  324. }
  325. /*
  326. * hal_rx_get_tlv_8074v2(): API to get the tlv
  327. *
  328. * @rx_tlv: TLV data extracted from the rx packet
  329. * Return: uint8_t
  330. */
  331. static uint8_t hal_rx_get_tlv_8074v2(void *rx_tlv)
  332. {
  333. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  334. }
  335. #ifndef QCA_WIFI_QCA6018
  336. #define HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, evm, pilot) \
  337. (ppdu_info)->evm_info.pilot_evm[pilot] = HAL_RX_GET(rx_tlv, \
  338. PHYRX_OTHER_RECEIVE_INFO, \
  339. SU_EVM_DETAILS_##evm##_PILOT_##pilot##_EVM)
  340. static inline void
  341. hal_rx_update_su_evm_info(void *rx_tlv,
  342. void *ppdu_info_hdl)
  343. {
  344. struct hal_rx_ppdu_info *ppdu_info =
  345. (struct hal_rx_ppdu_info *)ppdu_info_hdl;
  346. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 1, 0);
  347. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 2, 1);
  348. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 3, 2);
  349. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 4, 3);
  350. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 5, 4);
  351. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 6, 5);
  352. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 7, 6);
  353. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 8, 7);
  354. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 9, 8);
  355. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 10, 9);
  356. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 11, 10);
  357. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 12, 11);
  358. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 13, 12);
  359. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 14, 13);
  360. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 15, 14);
  361. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 16, 15);
  362. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 17, 16);
  363. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 18, 17);
  364. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 19, 18);
  365. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 20, 19);
  366. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 21, 20);
  367. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 22, 21);
  368. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 23, 22);
  369. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 24, 23);
  370. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 25, 24);
  371. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 26, 25);
  372. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 27, 26);
  373. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 28, 27);
  374. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 29, 28);
  375. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 30, 29);
  376. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 31, 30);
  377. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 32, 31);
  378. }
  379. /**
  380. * hal_rx_proc_phyrx_other_receive_info_tlv_8074v2()
  381. * -process other receive info TLV
  382. * @rx_tlv_hdr: pointer to TLV header
  383. * @ppdu_info: pointer to ppdu_info
  384. *
  385. * Return: None
  386. */
  387. static
  388. void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
  389. void *ppdu_info_hdl)
  390. {
  391. uint16_t tlv_tag;
  392. void *rx_tlv;
  393. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  394. /* Skip TLV_HDR for OTHER_RECEIVE_INFO and follows the
  395. * embedded TLVs inside
  396. */
  397. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  398. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  399. switch (tlv_tag) {
  400. case WIFIPHYRX_OTHER_RECEIVE_INFO_SU_EVM_DETAILS_E:
  401. /* Skip TLV length to get TLV content */
  402. rx_tlv = (uint8_t *)rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  403. ppdu_info->evm_info.number_of_symbols = HAL_RX_GET(rx_tlv,
  404. PHYRX_OTHER_RECEIVE_INFO,
  405. SU_EVM_DETAILS_0_NUMBER_OF_SYMBOLS);
  406. ppdu_info->evm_info.pilot_count = HAL_RX_GET(rx_tlv,
  407. PHYRX_OTHER_RECEIVE_INFO,
  408. SU_EVM_DETAILS_0_PILOT_COUNT);
  409. ppdu_info->evm_info.nss_count = HAL_RX_GET(rx_tlv,
  410. PHYRX_OTHER_RECEIVE_INFO,
  411. SU_EVM_DETAILS_0_NSS_COUNT);
  412. hal_rx_update_su_evm_info(rx_tlv, ppdu_info_hdl);
  413. break;
  414. }
  415. }
  416. #else
  417. static inline
  418. void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
  419. void *ppdu_info_hdl)
  420. {
  421. }
  422. #endif
  423. /**
  424. * hal_rx_dump_msdu_start_tlv_8074v2() : dump RX msdu_start TLV in structured
  425. * human readable format.
  426. * @ msdu_start: pointer the msdu_start TLV in pkt.
  427. * @ dbg_level: log level.
  428. *
  429. * Return: void
  430. */
  431. static void hal_rx_dump_msdu_start_tlv_8074v2(void *msdustart,
  432. uint8_t dbg_level)
  433. {
  434. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  435. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  436. "rx_msdu_start tlv - "
  437. "rxpcu_mpdu_filter_in_category: %d "
  438. "sw_frame_group_id: %d "
  439. "phy_ppdu_id: %d "
  440. "msdu_length: %d "
  441. "ipsec_esp: %d "
  442. "l3_offset: %d "
  443. "ipsec_ah: %d "
  444. "l4_offset: %d "
  445. "msdu_number: %d "
  446. "decap_format: %d "
  447. "ipv4_proto: %d "
  448. "ipv6_proto: %d "
  449. "tcp_proto: %d "
  450. "udp_proto: %d "
  451. "ip_frag: %d "
  452. "tcp_only_ack: %d "
  453. "da_is_bcast_mcast: %d "
  454. "ip4_protocol_ip6_next_header: %d "
  455. "toeplitz_hash_2_or_4: %d "
  456. "flow_id_toeplitz: %d "
  457. "user_rssi: %d "
  458. "pkt_type: %d "
  459. "stbc: %d "
  460. "sgi: %d "
  461. "rate_mcs: %d "
  462. "receive_bandwidth: %d "
  463. "reception_type: %d "
  464. "ppdu_start_timestamp: %d "
  465. "sw_phy_meta_data: %d ",
  466. msdu_start->rxpcu_mpdu_filter_in_category,
  467. msdu_start->sw_frame_group_id,
  468. msdu_start->phy_ppdu_id,
  469. msdu_start->msdu_length,
  470. msdu_start->ipsec_esp,
  471. msdu_start->l3_offset,
  472. msdu_start->ipsec_ah,
  473. msdu_start->l4_offset,
  474. msdu_start->msdu_number,
  475. msdu_start->decap_format,
  476. msdu_start->ipv4_proto,
  477. msdu_start->ipv6_proto,
  478. msdu_start->tcp_proto,
  479. msdu_start->udp_proto,
  480. msdu_start->ip_frag,
  481. msdu_start->tcp_only_ack,
  482. msdu_start->da_is_bcast_mcast,
  483. msdu_start->ip4_protocol_ip6_next_header,
  484. msdu_start->toeplitz_hash_2_or_4,
  485. msdu_start->flow_id_toeplitz,
  486. msdu_start->user_rssi,
  487. msdu_start->pkt_type,
  488. msdu_start->stbc,
  489. msdu_start->sgi,
  490. msdu_start->rate_mcs,
  491. msdu_start->receive_bandwidth,
  492. msdu_start->reception_type,
  493. msdu_start->ppdu_start_timestamp,
  494. msdu_start->sw_phy_meta_data);
  495. }
  496. /**
  497. * hal_rx_dump_msdu_end_tlv_8074v2: dump RX msdu_end TLV in structured
  498. * human readable format.
  499. * @ msdu_end: pointer the msdu_end TLV in pkt.
  500. * @ dbg_level: log level.
  501. *
  502. * Return: void
  503. */
  504. static void hal_rx_dump_msdu_end_tlv_8074v2(void *msduend,
  505. uint8_t dbg_level)
  506. {
  507. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  508. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  509. "rx_msdu_end tlv - "
  510. "rxpcu_mpdu_filter_in_category: %d "
  511. "sw_frame_group_id: %d "
  512. "phy_ppdu_id: %d "
  513. "ip_hdr_chksum: %d "
  514. "tcp_udp_chksum: %d "
  515. "key_id_octet: %d "
  516. "cce_super_rule: %d "
  517. "cce_classify_not_done_truncat: %d "
  518. "cce_classify_not_done_cce_dis: %d "
  519. "ext_wapi_pn_63_48: %d "
  520. "ext_wapi_pn_95_64: %d "
  521. "ext_wapi_pn_127_96: %d "
  522. "reported_mpdu_length: %d "
  523. "first_msdu: %d "
  524. "last_msdu: %d "
  525. "sa_idx_timeout: %d "
  526. "da_idx_timeout: %d "
  527. "msdu_limit_error: %d "
  528. "flow_idx_timeout: %d "
  529. "flow_idx_invalid: %d "
  530. "wifi_parser_error: %d "
  531. "amsdu_parser_error: %d "
  532. "sa_is_valid: %d "
  533. "da_is_valid: %d "
  534. "da_is_mcbc: %d "
  535. "l3_header_padding: %d "
  536. "ipv6_options_crc: %d "
  537. "tcp_seq_number: %d "
  538. "tcp_ack_number: %d "
  539. "tcp_flag: %d "
  540. "lro_eligible: %d "
  541. "window_size: %d "
  542. "da_offset: %d "
  543. "sa_offset: %d "
  544. "da_offset_valid: %d "
  545. "sa_offset_valid: %d "
  546. "rule_indication_31_0: %d "
  547. "rule_indication_63_32: %d "
  548. "sa_idx: %d "
  549. "msdu_drop: %d "
  550. "reo_destination_indication: %d "
  551. "flow_idx: %d "
  552. "fse_metadata: %d "
  553. "cce_metadata: %d "
  554. "sa_sw_peer_id: %d ",
  555. msdu_end->rxpcu_mpdu_filter_in_category,
  556. msdu_end->sw_frame_group_id,
  557. msdu_end->phy_ppdu_id,
  558. msdu_end->ip_hdr_chksum,
  559. msdu_end->tcp_udp_chksum,
  560. msdu_end->key_id_octet,
  561. msdu_end->cce_super_rule,
  562. msdu_end->cce_classify_not_done_truncate,
  563. msdu_end->cce_classify_not_done_cce_dis,
  564. msdu_end->ext_wapi_pn_63_48,
  565. msdu_end->ext_wapi_pn_95_64,
  566. msdu_end->ext_wapi_pn_127_96,
  567. msdu_end->reported_mpdu_length,
  568. msdu_end->first_msdu,
  569. msdu_end->last_msdu,
  570. msdu_end->sa_idx_timeout,
  571. msdu_end->da_idx_timeout,
  572. msdu_end->msdu_limit_error,
  573. msdu_end->flow_idx_timeout,
  574. msdu_end->flow_idx_invalid,
  575. msdu_end->wifi_parser_error,
  576. msdu_end->amsdu_parser_error,
  577. msdu_end->sa_is_valid,
  578. msdu_end->da_is_valid,
  579. msdu_end->da_is_mcbc,
  580. msdu_end->l3_header_padding,
  581. msdu_end->ipv6_options_crc,
  582. msdu_end->tcp_seq_number,
  583. msdu_end->tcp_ack_number,
  584. msdu_end->tcp_flag,
  585. msdu_end->lro_eligible,
  586. msdu_end->window_size,
  587. msdu_end->da_offset,
  588. msdu_end->sa_offset,
  589. msdu_end->da_offset_valid,
  590. msdu_end->sa_offset_valid,
  591. msdu_end->rule_indication_31_0,
  592. msdu_end->rule_indication_63_32,
  593. msdu_end->sa_idx,
  594. msdu_end->msdu_drop,
  595. msdu_end->reo_destination_indication,
  596. msdu_end->flow_idx,
  597. msdu_end->fse_metadata,
  598. msdu_end->cce_metadata,
  599. msdu_end->sa_sw_peer_id);
  600. }
  601. /*
  602. * Get tid from RX_MPDU_START
  603. */
  604. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  605. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  606. RX_MPDU_INFO_3_TID_OFFSET)), \
  607. RX_MPDU_INFO_3_TID_MASK, \
  608. RX_MPDU_INFO_3_TID_LSB))
  609. static uint32_t hal_rx_mpdu_start_tid_get_8074v2(uint8_t *buf)
  610. {
  611. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  612. struct rx_mpdu_start *mpdu_start =
  613. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  614. uint32_t tid;
  615. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  616. return tid;
  617. }
  618. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  619. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  620. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  621. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  622. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  623. /*
  624. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  625. * Interval from rx_msdu_start
  626. *
  627. * @buf: pointer to the start of RX PKT TLV header
  628. * Return: uint32_t(reception_type)
  629. */
  630. static uint32_t hal_rx_msdu_start_reception_type_get_8074v2(uint8_t *buf)
  631. {
  632. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  633. struct rx_msdu_start *msdu_start =
  634. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  635. uint32_t reception_type;
  636. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  637. return reception_type;
  638. }
  639. /* RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET */
  640. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  641. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  642. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  643. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_MASK, \
  644. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_LSB))
  645. /**
  646. * hal_rx_msdu_end_da_idx_get_8074v2: API to get da_idx
  647. * from rx_msdu_end TLV
  648. *
  649. * @ buf: pointer to the start of RX PKT TLV headers
  650. * Return: da index
  651. */
  652. static uint16_t hal_rx_msdu_end_da_idx_get_8074v2(uint8_t *buf)
  653. {
  654. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  655. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  656. uint16_t da_idx;
  657. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  658. return da_idx;
  659. }