hal_api_mon.h 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027
  1. /*
  2. * Copyright (c) 2017-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_API_MON_H_
  19. #define _HAL_API_MON_H_
  20. #include "qdf_types.h"
  21. #include "hal_internal.h"
  22. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  23. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  24. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  25. #define HAL_RX_GET(_ptr, block, field) \
  26. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  27. HAL_RX_MASk(block, field)) >> \
  28. HAL_RX_LSB(block, field))
  29. #define HAL_RX_PHY_DATA_RADAR 0x01
  30. #define HAL_SU_MU_CODING_LDPC 0x01
  31. #define HAL_RX_FCS_LEN (4)
  32. #define KEY_EXTIV 0x20
  33. #define HAL_RX_USER_TLV32_TYPE_OFFSET 0x00000000
  34. #define HAL_RX_USER_TLV32_TYPE_LSB 1
  35. #define HAL_RX_USER_TLV32_TYPE_MASK 0x000003FE
  36. #define HAL_RX_USER_TLV32_LEN_OFFSET 0x00000000
  37. #define HAL_RX_USER_TLV32_LEN_LSB 10
  38. #define HAL_RX_USER_TLV32_LEN_MASK 0x003FFC00
  39. #define HAL_RX_USER_TLV32_USERID_OFFSET 0x00000000
  40. #define HAL_RX_USER_TLV32_USERID_LSB 26
  41. #define HAL_RX_USER_TLV32_USERID_MASK 0xFC000000
  42. #define HAL_ALIGN(x, a) HAL_ALIGN_MASK(x, (a)-1)
  43. #define HAL_ALIGN_MASK(x, mask) (typeof(x))(((uint32)(x) + (mask)) & ~(mask))
  44. #define HAL_RX_TLV32_HDR_SIZE 4
  45. #define HAL_RX_GET_USER_TLV32_TYPE(rx_status_tlv_ptr) \
  46. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  47. HAL_RX_USER_TLV32_TYPE_MASK) >> \
  48. HAL_RX_USER_TLV32_TYPE_LSB)
  49. #define HAL_RX_GET_USER_TLV32_LEN(rx_status_tlv_ptr) \
  50. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  51. HAL_RX_USER_TLV32_LEN_MASK) >> \
  52. HAL_RX_USER_TLV32_LEN_LSB)
  53. #define HAL_RX_GET_USER_TLV32_USERID(rx_status_tlv_ptr) \
  54. ((*((uint32_t *)(rx_status_tlv_ptr)) & \
  55. HAL_RX_USER_TLV32_USERID_MASK) >> \
  56. HAL_RX_USER_TLV32_USERID_LSB)
  57. #define HAL_TLV_STATUS_PPDU_NOT_DONE 0
  58. #define HAL_TLV_STATUS_PPDU_DONE 1
  59. #define HAL_TLV_STATUS_BUF_DONE 2
  60. #define HAL_MAX_UL_MU_USERS 8
  61. #define HAL_RX_PKT_TYPE_11A 0
  62. #define HAL_RX_PKT_TYPE_11B 1
  63. #define HAL_RX_PKT_TYPE_11N 2
  64. #define HAL_RX_PKT_TYPE_11AC 3
  65. #define HAL_RX_PKT_TYPE_11AX 4
  66. #define HAL_RX_RECEPTION_TYPE_SU 0
  67. #define HAL_RX_RECEPTION_TYPE_MU_MIMO 1
  68. #define HAL_RX_RECEPTION_TYPE_OFDMA 2
  69. #define HAL_RX_RECEPTION_TYPE_MU_OFDMA 3
  70. /* Multiply rate by 2 to avoid float point
  71. * and get rate in units of 500kbps
  72. */
  73. #define HAL_11B_RATE_0MCS 11*2
  74. #define HAL_11B_RATE_1MCS 5.5*2
  75. #define HAL_11B_RATE_2MCS 2*2
  76. #define HAL_11B_RATE_3MCS 1*2
  77. #define HAL_11B_RATE_4MCS 11*2
  78. #define HAL_11B_RATE_5MCS 5.5*2
  79. #define HAL_11B_RATE_6MCS 2*2
  80. #define HAL_11A_RATE_0MCS 48*2
  81. #define HAL_11A_RATE_1MCS 24*2
  82. #define HAL_11A_RATE_2MCS 12*2
  83. #define HAL_11A_RATE_3MCS 6*2
  84. #define HAL_11A_RATE_4MCS 54*2
  85. #define HAL_11A_RATE_5MCS 36*2
  86. #define HAL_11A_RATE_6MCS 18*2
  87. #define HAL_11A_RATE_7MCS 9*2
  88. #define HE_GI_0_8 0
  89. #define HE_GI_1_6 1
  90. #define HE_GI_3_2 2
  91. #define HT_SGI_PRESENT 0x80
  92. #define HE_LTF_1_X 0
  93. #define HE_LTF_2_X 1
  94. #define HE_LTF_4_X 2
  95. #define VHT_SIG_SU_NSS_MASK 0x7
  96. #define HAL_TID_INVALID 31
  97. #define HAL_AST_IDX_INVALID 0xFFFF
  98. #ifdef GET_MSDU_AGGREGATION
  99. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)\
  100. {\
  101. struct rx_msdu_end *rx_msdu_end;\
  102. bool first_msdu, last_msdu; \
  103. rx_msdu_end = &rx_desc->msdu_end_tlv.rx_msdu_end;\
  104. first_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, FIRST_MSDU);\
  105. last_msdu = HAL_RX_GET(rx_msdu_end, RX_MSDU_END_5, LAST_MSDU);\
  106. if (first_msdu && last_msdu)\
  107. rs->rs_flags &= (~IEEE80211_AMSDU_FLAG);\
  108. else\
  109. rs->rs_flags |= (IEEE80211_AMSDU_FLAG); \
  110. } \
  111. #else
  112. #define HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs)
  113. #endif
  114. enum {
  115. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  116. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  117. HAL_HW_RX_DECAP_FORMAT_ETH2,
  118. HAL_HW_RX_DECAP_FORMAT_8023,
  119. };
  120. enum {
  121. DP_PPDU_STATUS_START,
  122. DP_PPDU_STATUS_DONE,
  123. };
  124. static inline
  125. uint32_t HAL_RX_MON_HW_RX_DESC_SIZE(void)
  126. {
  127. /* return the HW_RX_DESC size */
  128. return sizeof(struct rx_pkt_tlvs);
  129. }
  130. static inline
  131. uint8_t *HAL_RX_MON_DEST_GET_DESC(uint8_t *data)
  132. {
  133. return data;
  134. }
  135. static inline
  136. uint32_t HAL_RX_DESC_GET_MPDU_LENGTH_ERR(void *hw_desc_addr)
  137. {
  138. struct rx_attention *rx_attn;
  139. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  140. rx_attn = &rx_desc->attn_tlv.rx_attn;
  141. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, MPDU_LENGTH_ERR);
  142. }
  143. static inline
  144. uint32_t HAL_RX_DESC_GET_MPDU_FCS_ERR(void *hw_desc_addr)
  145. {
  146. struct rx_attention *rx_attn;
  147. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  148. rx_attn = &rx_desc->attn_tlv.rx_attn;
  149. return HAL_RX_GET(rx_attn, RX_ATTENTION_1, FCS_ERR);
  150. }
  151. static inline
  152. uint32_t
  153. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  154. struct rx_msdu_start *rx_msdu_start;
  155. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  156. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  157. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  158. }
  159. static inline
  160. uint8_t *
  161. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  162. uint8_t *rx_pkt_hdr;
  163. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  164. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  165. return rx_pkt_hdr;
  166. }
  167. static inline
  168. uint32_t HAL_RX_MON_HW_DESC_GET_PPDUID_GET(void *hw_desc_addr)
  169. {
  170. struct rx_mpdu_info *rx_mpdu_info;
  171. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  172. rx_mpdu_info =
  173. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  174. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_0, PHY_PPDU_ID);
  175. }
  176. /* TODO: Move all Rx descriptor functions to hal_rx.h to avoid duplication */
  177. static inline
  178. uint32_t hal_rx_desc_is_first_msdu(void *hw_desc_addr)
  179. {
  180. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  181. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  182. return HAL_RX_GET(msdu_end, RX_MSDU_END_5, FIRST_MSDU);
  183. }
  184. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  185. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  186. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  187. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  188. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  189. #define HAL_RX_REO_ENT_BUFFER_ADDR_39_32_GET(reo_ent_desc) \
  190. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  191. (((struct reo_entrance_ring *)reo_ent_desc) \
  192. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  193. #define HAL_RX_REO_ENT_BUFFER_ADDR_31_0_GET(reo_ent_desc) \
  194. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  195. (((struct reo_entrance_ring *)reo_ent_desc) \
  196. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  197. #define HAL_RX_REO_ENT_BUF_COOKIE_GET(reo_ent_desc) \
  198. (HAL_RX_BUF_COOKIE_GET(& \
  199. (((struct reo_entrance_ring *)reo_ent_desc) \
  200. ->reo_level_mpdu_frame_info.msdu_link_desc_addr_info)))
  201. /**
  202. * hal_rx_reo_ent_buf_paddr_get: Gets the physical address and
  203. * cookie from the REO entrance ring element
  204. *
  205. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  206. * the current descriptor
  207. * @ buf_info: structure to return the buffer information
  208. * @ msdu_cnt: pointer to msdu count in MPDU
  209. * Return: void
  210. */
  211. static inline
  212. void hal_rx_reo_ent_buf_paddr_get(void *rx_desc,
  213. struct hal_buf_info *buf_info,
  214. void **pp_buf_addr_info,
  215. uint32_t *msdu_cnt
  216. )
  217. {
  218. struct reo_entrance_ring *reo_ent_ring =
  219. (struct reo_entrance_ring *)rx_desc;
  220. struct buffer_addr_info *buf_addr_info;
  221. struct rx_mpdu_desc_info *rx_mpdu_desc_info_details;
  222. uint32_t loop_cnt;
  223. rx_mpdu_desc_info_details =
  224. &reo_ent_ring->reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  225. *msdu_cnt = HAL_RX_GET(rx_mpdu_desc_info_details,
  226. RX_MPDU_DESC_INFO_0, MSDU_COUNT);
  227. loop_cnt = HAL_RX_GET(reo_ent_ring, REO_ENTRANCE_RING_7, LOOPING_COUNT);
  228. buf_addr_info =
  229. &reo_ent_ring->reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  230. buf_info->paddr =
  231. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  232. ((uint64_t)
  233. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  234. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  235. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  236. "[%s][%d] ReoAddr=%pK, addrInfo=%pK, paddr=0x%llx, loopcnt=%d\n",
  237. __func__, __LINE__, reo_ent_ring, buf_addr_info,
  238. (unsigned long long)buf_info->paddr, loop_cnt);
  239. *pp_buf_addr_info = (void *)buf_addr_info;
  240. }
  241. static inline
  242. void hal_rx_mon_next_link_desc_get(void *rx_msdu_link_desc,
  243. struct hal_buf_info *buf_info, void **pp_buf_addr_info)
  244. {
  245. struct rx_msdu_link *msdu_link =
  246. (struct rx_msdu_link *)rx_msdu_link_desc;
  247. struct buffer_addr_info *buf_addr_info;
  248. buf_addr_info = &msdu_link->next_msdu_link_desc_addr_info;
  249. buf_info->paddr =
  250. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  251. ((uint64_t)
  252. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  253. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  254. *pp_buf_addr_info = (void *)buf_addr_info;
  255. }
  256. /**
  257. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  258. *
  259. * @ soc : HAL version of the SOC pointer
  260. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  261. * @ buf_addr_info : void pointer to the buffer_addr_info
  262. *
  263. * Return: void
  264. */
  265. static inline void hal_rx_mon_msdu_link_desc_set(struct hal_soc *soc,
  266. void *src_srng_desc, void *buf_addr_info)
  267. {
  268. struct buffer_addr_info *wbm_srng_buffer_addr_info =
  269. (struct buffer_addr_info *)src_srng_desc;
  270. uint64_t paddr;
  271. struct buffer_addr_info *p_buffer_addr_info =
  272. (struct buffer_addr_info *)buf_addr_info;
  273. paddr =
  274. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  275. ((uint64_t)
  276. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  277. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  278. "[%s][%d] src_srng_desc=%pK, buf_addr=0x%llx, cookie=0x%llx\n",
  279. __func__, __LINE__, src_srng_desc, (unsigned long long)paddr,
  280. (unsigned long long)p_buffer_addr_info->sw_buffer_cookie);
  281. /* Structure copy !!! */
  282. *wbm_srng_buffer_addr_info =
  283. *((struct buffer_addr_info *)buf_addr_info);
  284. }
  285. static inline
  286. uint32 hal_get_rx_msdu_link_desc_size(void)
  287. {
  288. return sizeof(struct rx_msdu_link);
  289. }
  290. enum {
  291. HAL_PKT_TYPE_OFDM = 0,
  292. HAL_PKT_TYPE_CCK,
  293. HAL_PKT_TYPE_HT,
  294. HAL_PKT_TYPE_VHT,
  295. HAL_PKT_TYPE_HE,
  296. };
  297. enum {
  298. HAL_SGI_0_8_US,
  299. HAL_SGI_0_4_US,
  300. HAL_SGI_1_6_US,
  301. HAL_SGI_3_2_US,
  302. };
  303. enum {
  304. HAL_FULL_RX_BW_20,
  305. HAL_FULL_RX_BW_40,
  306. HAL_FULL_RX_BW_80,
  307. HAL_FULL_RX_BW_160,
  308. };
  309. enum {
  310. HAL_RX_TYPE_SU,
  311. HAL_RX_TYPE_MU_MIMO,
  312. HAL_RX_TYPE_MU_OFDMA,
  313. HAL_RX_TYPE_MU_OFDMA_MIMO,
  314. };
  315. /**
  316. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  317. *
  318. * @ hw_desc_addr: Start address of Rx HW TLVs
  319. * @ rs: Status for monitor mode
  320. *
  321. * Return: void
  322. */
  323. static inline
  324. void hal_rx_mon_hw_desc_get_mpdu_status(void *hw_desc_addr,
  325. struct mon_rx_status *rs)
  326. {
  327. struct rx_msdu_start *rx_msdu_start;
  328. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  329. uint32_t reg_value;
  330. static uint32_t sgi_hw_to_cdp[] = {
  331. CDP_SGI_0_8_US,
  332. CDP_SGI_0_4_US,
  333. CDP_SGI_1_6_US,
  334. CDP_SGI_3_2_US,
  335. };
  336. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  337. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  338. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  339. RX_MSDU_START_5, USER_RSSI);
  340. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  341. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  342. rs->sgi = sgi_hw_to_cdp[reg_value];
  343. #if !defined(QCA_WIFI_QCA6290_11AX)
  344. rs->nr_ant = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, NSS);
  345. #endif
  346. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  347. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  348. /* TODO: rs->beamformed should be set for SU beamforming also */
  349. }
  350. struct hal_rx_ppdu_user_info {
  351. };
  352. struct hal_rx_ppdu_common_info {
  353. uint32_t ppdu_id;
  354. uint32_t last_ppdu_id;
  355. uint32_t ppdu_timestamp;
  356. uint32_t mpdu_cnt_fcs_ok;
  357. uint32_t mpdu_cnt_fcs_err;
  358. };
  359. struct hal_rx_ppdu_info {
  360. struct hal_rx_ppdu_common_info com_info;
  361. struct hal_rx_ppdu_user_info user_info[HAL_MAX_UL_MU_USERS];
  362. struct mon_rx_status rx_status;
  363. uint8_t *first_msdu_payload;
  364. };
  365. static inline uint32_t
  366. hal_get_rx_status_buf_size(void) {
  367. /* RX status buffer size is hard coded for now */
  368. return 2048;
  369. }
  370. static inline uint8_t*
  371. hal_rx_status_get_next_tlv(uint8_t *rx_tlv) {
  372. uint32_t tlv_len, tlv_tag;
  373. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
  374. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  375. /* The actual length of PPDU_END is the combined lenght of many PHY
  376. * TLVs that follow. Skip the TLV header and
  377. * rx_rxpcu_classification_overview that follows the header to get to
  378. * next TLV.
  379. */
  380. if (tlv_tag == WIFIRX_PPDU_END_E)
  381. tlv_len = sizeof(struct rx_rxpcu_classification_overview);
  382. return (uint8_t *)(((unsigned long)(rx_tlv + tlv_len +
  383. HAL_RX_TLV32_HDR_SIZE + 3)) & (~((unsigned long)3)));
  384. }
  385. static inline uint32_t
  386. hal_rx_status_get_tlv_info(void *rx_tlv, struct hal_rx_ppdu_info *ppdu_info)
  387. {
  388. uint32_t tlv_tag, user_id, tlv_len, value;
  389. uint8_t group_id = 0;
  390. uint16_t he_gi = 0;
  391. uint16_t he_ltf = 0;
  392. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  393. user_id = HAL_RX_GET_USER_TLV32_USERID(rx_tlv);
  394. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv);
  395. rx_tlv = (uint8_t *) rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  396. switch (tlv_tag) {
  397. case WIFIRX_PPDU_START_E:
  398. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  399. "[%s][%d] ppdu_start_e len=%d",
  400. __func__, __LINE__, tlv_len);
  401. ppdu_info->com_info.ppdu_id =
  402. HAL_RX_GET(rx_tlv, RX_PPDU_START_0,
  403. PHY_PPDU_ID);
  404. /* channel number is set in PHY meta data */
  405. ppdu_info->rx_status.chan_num =
  406. HAL_RX_GET(rx_tlv, RX_PPDU_START_1,
  407. SW_PHY_META_DATA);
  408. ppdu_info->com_info.ppdu_timestamp =
  409. HAL_RX_GET(rx_tlv, RX_PPDU_START_2,
  410. PPDU_START_TIMESTAMP);
  411. break;
  412. case WIFIRX_PPDU_START_USER_INFO_E:
  413. break;
  414. case WIFIRX_PPDU_END_E:
  415. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  416. "[%s][%d] ppdu_end_e len=%d",
  417. __func__, __LINE__, tlv_len);
  418. /* This is followed by sub-TLVs of PPDU_END */
  419. ppdu_info->rx_status.duration =
  420. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_8,
  421. RX_PPDU_DURATION);
  422. break;
  423. case WIFIRXPCU_PPDU_END_INFO_E:
  424. ppdu_info->rx_status.tsft =
  425. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_1,
  426. WB_TIMESTAMP_UPPER_32);
  427. ppdu_info->rx_status.tsft = (ppdu_info->rx_status.tsft << 32) |
  428. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO_0,
  429. WB_TIMESTAMP_LOWER_32);
  430. break;
  431. case WIFIRX_PPDU_END_USER_STATS_E:
  432. {
  433. unsigned long tid = 0;
  434. uint16_t seq = 0;
  435. ppdu_info->rx_status.ast_index =
  436. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_4,
  437. AST_INDEX);
  438. ppdu_info->rx_status.mcs =
  439. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_1, MCS);
  440. tid = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_12,
  441. RECEIVED_QOS_DATA_TID_BITMAP);
  442. ppdu_info->rx_status.tid = qdf_find_first_bit(&tid, sizeof(tid)*8);
  443. if (ppdu_info->rx_status.tid == (sizeof(tid) * 8))
  444. ppdu_info->rx_status.tid = HAL_TID_INVALID;
  445. ppdu_info->rx_status.tcp_msdu_count =
  446. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  447. TCP_MSDU_COUNT) +
  448. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  449. TCP_ACK_MSDU_COUNT);
  450. ppdu_info->rx_status.udp_msdu_count =
  451. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_9,
  452. UDP_MSDU_COUNT);
  453. ppdu_info->rx_status.other_msdu_count =
  454. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_10,
  455. OTHER_MSDU_COUNT);
  456. ppdu_info->rx_status.frame_control_info_valid =
  457. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  458. DATA_SEQUENCE_CONTROL_INFO_VALID);
  459. seq = HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_5,
  460. FIRST_DATA_SEQ_CTRL);
  461. if (ppdu_info->rx_status.frame_control_info_valid)
  462. ppdu_info->rx_status.first_data_seq_ctrl = seq;
  463. ppdu_info->rx_status.preamble_type =
  464. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  465. HT_CONTROL_FIELD_PKT_TYPE);
  466. switch (ppdu_info->rx_status.preamble_type) {
  467. case HAL_RX_PKT_TYPE_11N:
  468. ppdu_info->rx_status.ht_flags = 1;
  469. ppdu_info->rx_status.rtap_flags |= HT_SGI_PRESENT;
  470. break;
  471. case HAL_RX_PKT_TYPE_11AC:
  472. ppdu_info->rx_status.vht_flags = 1;
  473. break;
  474. case HAL_RX_PKT_TYPE_11AX:
  475. ppdu_info->rx_status.he_flags = 1;
  476. break;
  477. default:
  478. break;
  479. }
  480. ppdu_info->com_info.mpdu_cnt_fcs_ok =
  481. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_3,
  482. MPDU_CNT_FCS_OK);
  483. ppdu_info->com_info.mpdu_cnt_fcs_err =
  484. HAL_RX_GET(rx_tlv, RX_PPDU_END_USER_STATS_2,
  485. MPDU_CNT_FCS_ERR);
  486. if ((ppdu_info->com_info.mpdu_cnt_fcs_ok |
  487. ppdu_info->com_info.mpdu_cnt_fcs_err) > 1)
  488. ppdu_info->rx_status.rs_flags |= IEEE80211_AMPDU_FLAG;
  489. else
  490. ppdu_info->rx_status.rs_flags &=
  491. (~IEEE80211_AMPDU_FLAG);
  492. break;
  493. }
  494. case WIFIRX_PPDU_END_USER_STATS_EXT_E:
  495. break;
  496. case WIFIRX_PPDU_END_STATUS_DONE_E:
  497. return HAL_TLV_STATUS_PPDU_DONE;
  498. case WIFIDUMMY_E:
  499. return HAL_TLV_STATUS_BUF_DONE;
  500. case WIFIPHYRX_HT_SIG_E:
  501. {
  502. uint8_t *ht_sig_info = (uint8_t *)rx_tlv +
  503. HAL_RX_OFFSET(PHYRX_HT_SIG_0,
  504. HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS);
  505. value = HAL_RX_GET(ht_sig_info, HT_SIG_INFO_1,
  506. FEC_CODING);
  507. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  508. 1 : 0;
  509. ppdu_info->rx_status.mcs = HAL_RX_GET(ht_sig_info,
  510. HT_SIG_INFO_0, MCS);
  511. ppdu_info->rx_status.bw = HAL_RX_GET(ht_sig_info,
  512. HT_SIG_INFO_0, CBW);
  513. ppdu_info->rx_status.sgi = HAL_RX_GET(ht_sig_info,
  514. HT_SIG_INFO_1, SHORT_GI);
  515. break;
  516. }
  517. case WIFIPHYRX_L_SIG_B_E:
  518. {
  519. uint8_t *l_sig_b_info = (uint8_t *)rx_tlv +
  520. HAL_RX_OFFSET(PHYRX_L_SIG_B_0,
  521. L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS);
  522. value = HAL_RX_GET(l_sig_b_info, L_SIG_B_INFO_0, RATE);
  523. switch (value) {
  524. case 1:
  525. ppdu_info->rx_status.rate = HAL_11B_RATE_3MCS;
  526. break;
  527. case 2:
  528. ppdu_info->rx_status.rate = HAL_11B_RATE_2MCS;
  529. break;
  530. case 3:
  531. ppdu_info->rx_status.rate = HAL_11B_RATE_1MCS;
  532. break;
  533. case 4:
  534. ppdu_info->rx_status.rate = HAL_11B_RATE_0MCS;
  535. break;
  536. case 5:
  537. ppdu_info->rx_status.rate = HAL_11B_RATE_6MCS;
  538. break;
  539. case 6:
  540. ppdu_info->rx_status.rate = HAL_11B_RATE_5MCS;
  541. break;
  542. case 7:
  543. ppdu_info->rx_status.rate = HAL_11B_RATE_4MCS;
  544. break;
  545. default:
  546. break;
  547. }
  548. break;
  549. }
  550. case WIFIPHYRX_L_SIG_A_E:
  551. {
  552. uint8_t *l_sig_a_info = (uint8_t *)rx_tlv +
  553. HAL_RX_OFFSET(PHYRX_L_SIG_A_0,
  554. L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS);
  555. value = HAL_RX_GET(l_sig_a_info, L_SIG_A_INFO_0, RATE);
  556. switch (value) {
  557. case 8:
  558. ppdu_info->rx_status.rate = HAL_11A_RATE_0MCS;
  559. break;
  560. case 9:
  561. ppdu_info->rx_status.rate = HAL_11A_RATE_1MCS;
  562. break;
  563. case 10:
  564. ppdu_info->rx_status.rate = HAL_11A_RATE_2MCS;
  565. break;
  566. case 11:
  567. ppdu_info->rx_status.rate = HAL_11A_RATE_3MCS;
  568. break;
  569. case 12:
  570. ppdu_info->rx_status.rate = HAL_11A_RATE_4MCS;
  571. break;
  572. case 13:
  573. ppdu_info->rx_status.rate = HAL_11A_RATE_5MCS;
  574. break;
  575. case 14:
  576. ppdu_info->rx_status.rate = HAL_11A_RATE_6MCS;
  577. break;
  578. case 15:
  579. ppdu_info->rx_status.rate = HAL_11A_RATE_7MCS;
  580. break;
  581. default:
  582. break;
  583. }
  584. break;
  585. }
  586. case WIFIPHYRX_VHT_SIG_A_E:
  587. {
  588. uint8_t *vht_sig_a_info = (uint8_t *)rx_tlv +
  589. HAL_RX_OFFSET(PHYRX_VHT_SIG_A_0,
  590. VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS);
  591. value = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_1,
  592. SU_MU_CODING);
  593. ppdu_info->rx_status.ldpc = (value == HAL_SU_MU_CODING_LDPC) ?
  594. 1 : 0;
  595. group_id = HAL_RX_GET(vht_sig_a_info, VHT_SIG_A_INFO_0, GROUP_ID);
  596. ppdu_info->rx_status.vht_flag_values5 = group_id;
  597. ppdu_info->rx_status.mcs = HAL_RX_GET(vht_sig_a_info,
  598. VHT_SIG_A_INFO_1, MCS);
  599. ppdu_info->rx_status.sgi = HAL_RX_GET(vht_sig_a_info,
  600. VHT_SIG_A_INFO_1, GI_SETTING);
  601. #if !defined(QCA_WIFI_QCA6290_11AX)
  602. value = HAL_RX_GET(vht_sig_a_info,
  603. VHT_SIG_A_INFO_0, N_STS);
  604. ppdu_info->rx_status.nss = ((value & VHT_SIG_SU_NSS_MASK) + 1);
  605. #else
  606. ppdu_info->rx_status.nss = 0;
  607. #endif
  608. ppdu_info->rx_status.vht_flag_values3[0] =
  609. (((ppdu_info->rx_status.mcs) << 4)
  610. | ppdu_info->rx_status.nss);
  611. ppdu_info->rx_status.bw = HAL_RX_GET(vht_sig_a_info,
  612. VHT_SIG_A_INFO_0, BANDWIDTH);
  613. ppdu_info->rx_status.vht_flag_values2 =
  614. ppdu_info->rx_status.bw;
  615. break;
  616. }
  617. case WIFIPHYRX_HE_SIG_A_SU_E:
  618. {
  619. uint8_t *he_sig_a_su_info = (uint8_t *)rx_tlv +
  620. HAL_RX_OFFSET(PHYRX_HE_SIG_A_SU_0,
  621. HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS);
  622. ppdu_info->rx_status.he_flags = 1;
  623. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  624. FORMAT_INDICATION);
  625. if (value == 0) {
  626. ppdu_info->rx_status.he_data1 =
  627. QDF_MON_STATUS_HE_TRIG_FORMAT_TYPE;
  628. } else {
  629. ppdu_info->rx_status.he_data1 =
  630. QDF_MON_STATUS_HE_SU_OR_EXT_SU_FORMAT_TYPE;
  631. }
  632. /*data1*/
  633. ppdu_info->rx_status.he_data1 |=
  634. QDF_MON_STATUS_HE_BSS_COLOR_KNOWN |
  635. QDF_MON_STATUS_HE_BEAM_CHANGE_KNOWN |
  636. QDF_MON_STATUS_HE_DL_UL_KNOWN |
  637. QDF_MON_STATUS_HE_MCS_KNOWN |
  638. QDF_MON_STATUS_HE_DCM_KNOWN |
  639. QDF_MON_STATUS_HE_CODING_KNOWN |
  640. QDF_MON_STATUS_HE_LDPC_EXTRA_SYMBOL_KNOWN |
  641. QDF_MON_STATUS_HE_STBC_KNOWN |
  642. QDF_MON_STATUS_HE_DATA_BW_RU_KNOWN |
  643. QDF_MON_STATUS_HE_DOPPLER_KNOWN;
  644. /*data2*/
  645. ppdu_info->rx_status.he_data2 =
  646. QDF_MON_STATUS_HE_GI_KNOWN;
  647. ppdu_info->rx_status.he_data2 |=
  648. QDF_MON_STATUS_TXBF_KNOWN |
  649. QDF_MON_STATUS_PE_DISAMBIGUITY_KNOWN |
  650. QDF_MON_STATUS_TXOP_KNOWN |
  651. QDF_MON_STATUS_LTF_SYMBOLS_KNOWN |
  652. QDF_MON_STATUS_PRE_FEC_PADDING_KNOWN |
  653. QDF_MON_STATUS_MIDABLE_PERIODICITY_KNOWN;
  654. /*data3*/
  655. value = HAL_RX_GET(he_sig_a_su_info,
  656. HE_SIG_A_SU_INFO_0, BSS_COLOR_ID);
  657. ppdu_info->rx_status.he_data3 = value;
  658. value = HAL_RX_GET(he_sig_a_su_info,
  659. HE_SIG_A_SU_INFO_0, BEAM_CHANGE);
  660. value = value << QDF_MON_STATUS_BEAM_CHANGE_SHIFT;
  661. ppdu_info->rx_status.he_data3 |= value;
  662. value = HAL_RX_GET(he_sig_a_su_info,
  663. HE_SIG_A_SU_INFO_0, DL_UL_FLAG);
  664. value = value << QDF_MON_STATUS_DL_UL_SHIFT;
  665. ppdu_info->rx_status.he_data3 |= value;
  666. value = HAL_RX_GET(he_sig_a_su_info,
  667. HE_SIG_A_SU_INFO_0, TRANSMIT_MCS);
  668. ppdu_info->rx_status.mcs = value;
  669. value = value << QDF_MON_STATUS_TRANSMIT_MCS_SHIFT;
  670. ppdu_info->rx_status.he_data3 |= value;
  671. value = HAL_RX_GET(he_sig_a_su_info,
  672. HE_SIG_A_SU_INFO_0, DCM);
  673. value = value << QDF_MON_STATUS_DCM_SHIFT;
  674. ppdu_info->rx_status.he_data3 |= value;
  675. value = HAL_RX_GET(he_sig_a_su_info,
  676. HE_SIG_A_SU_INFO_1, CODING);
  677. value = value << QDF_MON_STATUS_CODING_SHIFT;
  678. ppdu_info->rx_status.he_data3 |= value;
  679. value = HAL_RX_GET(he_sig_a_su_info,
  680. HE_SIG_A_SU_INFO_1,
  681. LDPC_EXTRA_SYMBOL);
  682. value = value << QDF_MON_STATUS_LDPC_EXTRA_SYMBOL_SHIFT;
  683. ppdu_info->rx_status.he_data3 |= value;
  684. value = HAL_RX_GET(he_sig_a_su_info,
  685. HE_SIG_A_SU_INFO_1, STBC);
  686. value = value << QDF_MON_STATUS_STBC_SHIFT;
  687. ppdu_info->rx_status.he_data3 |= value;
  688. /*data4*/
  689. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0,
  690. SPATIAL_REUSE);
  691. ppdu_info->rx_status.he_data4 = value;
  692. /*data5*/
  693. value = HAL_RX_GET(he_sig_a_su_info,
  694. HE_SIG_A_SU_INFO_0, TRANSMIT_BW);
  695. ppdu_info->rx_status.he_data5 = value;
  696. ppdu_info->rx_status.bw = value;
  697. value = HAL_RX_GET(he_sig_a_su_info,
  698. HE_SIG_A_SU_INFO_0, CP_LTF_SIZE);
  699. switch (value) {
  700. case 0:
  701. he_gi = HE_GI_0_8;
  702. he_ltf = HE_LTF_1_X;
  703. break;
  704. case 1:
  705. he_gi = HE_GI_0_8;
  706. he_ltf = HE_LTF_2_X;
  707. break;
  708. case 2:
  709. he_gi = HE_GI_1_6;
  710. he_ltf = HE_LTF_2_X;
  711. break;
  712. case 3:
  713. he_gi = HE_GI_3_2;
  714. he_ltf = HE_LTF_4_X;
  715. break;
  716. }
  717. ppdu_info->rx_status.sgi = he_gi;
  718. value = he_gi << QDF_MON_STATUS_GI_SHIFT;
  719. ppdu_info->rx_status.he_data5 |= value;
  720. value = he_ltf << QDF_MON_STATUS_HE_LTF_SHIFT;
  721. ppdu_info->rx_status.he_data5 |= value;
  722. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  723. PACKET_EXTENSION_A_FACTOR);
  724. value = value << QDF_MON_STATUS_PRE_FEC_PAD_SHIFT;
  725. ppdu_info->rx_status.he_data5 |= value;
  726. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1, TXBF);
  727. value = value << QDF_MON_STATUS_TXBF_SHIFT;
  728. ppdu_info->rx_status.he_data5 |= value;
  729. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  730. PACKET_EXTENSION_PE_DISAMBIGUITY);
  731. value = value << QDF_MON_STATUS_PE_DISAMBIGUITY_SHIFT;
  732. ppdu_info->rx_status.he_data5 |= value;
  733. /*data6*/
  734. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_0, NSTS);
  735. value++;
  736. ppdu_info->rx_status.nss = value;
  737. ppdu_info->rx_status.he_data6 = value;
  738. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  739. DOPPLER_INDICATION);
  740. value = value << QDF_MON_STATUS_DOPPLER_SHIFT;
  741. ppdu_info->rx_status.he_data6 |= value;
  742. value = HAL_RX_GET(he_sig_a_su_info, HE_SIG_A_SU_INFO_1,
  743. TXOP_DURATION);
  744. value = value << QDF_MON_STATUS_TXOP_SHIFT;
  745. ppdu_info->rx_status.he_data6 |= value;
  746. break;
  747. }
  748. case WIFIPHYRX_HE_SIG_A_MU_DL_E:
  749. ppdu_info->rx_status.he_sig_A1 =
  750. *((uint32_t *)((uint8_t *)rx_tlv +
  751. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_DL_0,
  752. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS)));
  753. ppdu_info->rx_status.he_sig_A1 |=
  754. QDF_MON_STATUS_HE_SIG_A1_HE_FORMAT_MU;
  755. ppdu_info->rx_status.he_sig_A1_known =
  756. QDF_MON_STATUS_HE_SIG_A1_MU_KNOWN_ALL;
  757. ppdu_info->rx_status.he_sig_A2 =
  758. *((uint32_t *)((uint8_t *)rx_tlv +
  759. HAL_RX_OFFSET(PHYRX_HE_SIG_A_MU_DL_1,
  760. HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS)));
  761. ppdu_info->rx_status.he_sig_A2_known =
  762. QDF_MON_STATUS_HE_SIG_A2_MU_KNOWN_ALL;
  763. break;
  764. case WIFIPHYRX_HE_SIG_B1_MU_E:
  765. {
  766. uint8_t *he_sig_b1_mu_info = (uint8_t *)rx_tlv +
  767. *((uint32_t *)((uint8_t *)rx_tlv +
  768. HAL_RX_OFFSET(PHYRX_HE_SIG_B1_MU_0,
  769. HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS)));
  770. ppdu_info->rx_status.he_sig_b_common_RU[0] =
  771. HAL_RX_GET(he_sig_b1_mu_info, HE_SIG_B1_MU_INFO_0,
  772. RU_ALLOCATION);
  773. ppdu_info->rx_status.he_sig_b_common_known =
  774. QDF_MON_STATUS_HE_SIG_B_COMMON_KNOWN_RU0;
  775. /* TODO: Check on the availability of other fields in
  776. * sig_b_common
  777. */
  778. break;
  779. }
  780. case WIFIPHYRX_HE_SIG_B2_MU_E:
  781. ppdu_info->rx_status.he_sig_b_user =
  782. *((uint32_t *)((uint8_t *)rx_tlv +
  783. HAL_RX_OFFSET(PHYRX_HE_SIG_B2_MU_0,
  784. HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS)));
  785. ppdu_info->rx_status.he_sig_b_user_known =
  786. QDF_MON_STATUS_HE_SIG_B_USER_KNOWN_SIG_B_ALL;
  787. break;
  788. case WIFIPHYRX_HE_SIG_B2_OFDMA_E:
  789. ppdu_info->rx_status.he_sig_b_user =
  790. *((uint32_t *)((uint8_t *)rx_tlv +
  791. HAL_RX_OFFSET(PHYRX_HE_SIG_B2_OFDMA_0,
  792. HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS)));
  793. ppdu_info->rx_status.he_sig_b_user_known =
  794. QDF_MON_STATUS_HE_SIG_B_USER_KNOWN_SIG_B_ALL;
  795. break;
  796. case WIFIPHYRX_RSSI_LEGACY_E:
  797. {
  798. uint8_t *rssi_info_tlv = (uint8_t *)rx_tlv +
  799. HAL_RX_OFFSET(PHYRX_RSSI_LEGACY_3,
  800. RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS);
  801. ppdu_info->rx_status.rssi_comb = HAL_RX_GET(rx_tlv,
  802. PHYRX_RSSI_LEGACY_35, RSSI_COMB);
  803. ppdu_info->rx_status.bw = HAL_RX_GET(rx_tlv,
  804. #if !defined(QCA_WIFI_QCA6290_11AX)
  805. PHYRX_RSSI_LEGACY_35, RECEIVE_BANDWIDTH);
  806. #else
  807. PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  808. #endif
  809. ppdu_info->rx_status.he_re = 0;
  810. ppdu_info->rx_status.reception_type = HAL_RX_GET(rx_tlv,
  811. PHYRX_RSSI_LEGACY_0, RECEPTION_TYPE);
  812. value = HAL_RX_GET(rssi_info_tlv,
  813. RECEIVE_RSSI_INFO_0, RSSI_PRI20_CHAIN0);
  814. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  815. "RSSI_PRI20_CHAIN0: %d\n", value);
  816. value = HAL_RX_GET(rssi_info_tlv,
  817. RECEIVE_RSSI_INFO_0, RSSI_EXT20_CHAIN0);
  818. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  819. "RSSI_EXT20_CHAIN0: %d\n", value);
  820. value = HAL_RX_GET(rssi_info_tlv,
  821. RECEIVE_RSSI_INFO_0, RSSI_EXT40_LOW20_CHAIN0);
  822. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  823. "RSSI_EXT40_LOW20_CHAIN0: %d\n", value);
  824. value = HAL_RX_GET(rssi_info_tlv,
  825. RECEIVE_RSSI_INFO_0, RSSI_EXT40_HIGH20_CHAIN0);
  826. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  827. "RSSI_EXT40_HIGH20_CHAIN0: %d\n", value);
  828. value = HAL_RX_GET(rssi_info_tlv,
  829. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW20_CHAIN0);
  830. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  831. "RSSI_EXT80_LOW20_CHAIN0: %d\n", value);
  832. value = HAL_RX_GET(rssi_info_tlv,
  833. RECEIVE_RSSI_INFO_1, RSSI_EXT80_LOW_HIGH20_CHAIN0);
  834. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  835. "RSSI_EXT80_LOW_HIGH20_CHAIN0: %d\n", value);
  836. value = HAL_RX_GET(rssi_info_tlv,
  837. RECEIVE_RSSI_INFO_1, RSSI_EXT80_HIGH_LOW20_CHAIN0);
  838. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  839. "RSSI_EXT80_HIGH_LOW20_CHAIN0: %d\n", value);
  840. value = HAL_RX_GET(rssi_info_tlv,
  841. RECEIVE_RSSI_INFO_1, RSSI_EXT80_HIGH20_CHAIN0);
  842. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  843. "RSSI_EXT80_HIGH20_CHAIN0: %d\n", value);
  844. break;
  845. }
  846. case WIFIRX_HEADER_E:
  847. ppdu_info->first_msdu_payload = rx_tlv;
  848. break;
  849. case 0:
  850. return HAL_TLV_STATUS_PPDU_DONE;
  851. default:
  852. break;
  853. }
  854. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  855. "%s TLV type: %d, TLV len:%d",
  856. __func__, tlv_tag, tlv_len);
  857. return HAL_TLV_STATUS_PPDU_NOT_DONE;
  858. }
  859. static inline
  860. uint32_t hal_get_rx_status_done_tlv_size(void *hal_soc)
  861. {
  862. return HAL_RX_TLV32_HDR_SIZE;
  863. }
  864. static inline QDF_STATUS
  865. hal_get_rx_status_done(uint8_t *rx_tlv)
  866. {
  867. uint32_t tlv_tag;
  868. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  869. if (tlv_tag == WIFIRX_STATUS_BUFFER_DONE_E)
  870. return QDF_STATUS_SUCCESS;
  871. else
  872. return QDF_STATUS_E_EMPTY;
  873. }
  874. static inline QDF_STATUS
  875. hal_clear_rx_status_done(uint8_t *rx_tlv)
  876. {
  877. *(uint32_t *)rx_tlv = 0;
  878. return QDF_STATUS_SUCCESS;
  879. }
  880. #endif