dp_ctrl.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/types.h>
  6. #include <linux/completion.h>
  7. #include <linux/delay.h>
  8. #include <drm/drm_fixed.h>
  9. #include "dp_ctrl.h"
  10. #include "dp_debug.h"
  11. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  12. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  13. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  14. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  15. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  16. /* dp state ctrl */
  17. #define ST_TRAIN_PATTERN_1 BIT(0)
  18. #define ST_TRAIN_PATTERN_2 BIT(1)
  19. #define ST_TRAIN_PATTERN_3 BIT(2)
  20. #define ST_TRAIN_PATTERN_4 BIT(3)
  21. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  22. #define ST_PRBS7 BIT(5)
  23. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  24. #define ST_SEND_VIDEO BIT(7)
  25. #define ST_PUSH_IDLE BIT(8)
  26. #define MST_DP0_PUSH_VCPF BIT(12)
  27. #define MST_DP0_FORCE_VCPF BIT(13)
  28. #define MST_DP1_PUSH_VCPF BIT(14)
  29. #define MST_DP1_FORCE_VCPF BIT(15)
  30. #define MR_LINK_TRAINING1 0x8
  31. #define MR_LINK_SYMBOL_ERM 0x80
  32. #define MR_LINK_PRBS7 0x100
  33. #define MR_LINK_CUSTOM80 0x200
  34. #define MR_LINK_TRAINING4 0x40
  35. #define DP_MAX_LANES 4
  36. struct dp_mst_ch_slot_info {
  37. u32 start_slot;
  38. u32 tot_slots;
  39. };
  40. struct dp_mst_channel_info {
  41. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  42. };
  43. struct dp_ctrl_private {
  44. struct dp_ctrl dp_ctrl;
  45. struct device *dev;
  46. struct dp_aux *aux;
  47. struct dp_panel *panel;
  48. struct dp_link *link;
  49. struct dp_power *power;
  50. struct dp_parser *parser;
  51. struct dp_catalog_ctrl *catalog;
  52. struct completion idle_comp;
  53. struct completion video_comp;
  54. bool orientation;
  55. bool power_on;
  56. bool mst_mode;
  57. bool fec_mode;
  58. atomic_t aborted;
  59. u8 initial_lane_count;
  60. u8 initial_bw_code;
  61. u32 vic;
  62. u32 stream_count;
  63. u32 training_2_pattern;
  64. struct dp_mst_channel_info mst_ch_info;
  65. };
  66. enum notification_status {
  67. NOTIFY_UNKNOWN,
  68. NOTIFY_CONNECT,
  69. NOTIFY_DISCONNECT,
  70. NOTIFY_CONNECT_IRQ_HPD,
  71. NOTIFY_DISCONNECT_IRQ_HPD,
  72. };
  73. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  74. {
  75. DP_DEBUG("idle_patterns_sent\n");
  76. complete(&ctrl->idle_comp);
  77. }
  78. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  79. {
  80. DP_DEBUG("dp_video_ready\n");
  81. complete(&ctrl->video_comp);
  82. }
  83. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl)
  84. {
  85. struct dp_ctrl_private *ctrl;
  86. if (!dp_ctrl) {
  87. DP_ERR("Invalid input data\n");
  88. return;
  89. }
  90. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  91. atomic_set(&ctrl->aborted, 1);
  92. }
  93. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  94. {
  95. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  96. }
  97. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  98. enum dp_stream_id strm)
  99. {
  100. int const idle_pattern_completion_timeout_ms = HZ / 10;
  101. u32 state = 0x0;
  102. if (!ctrl->power_on)
  103. return;
  104. if (!ctrl->mst_mode) {
  105. state = ST_PUSH_IDLE;
  106. goto trigger_idle;
  107. }
  108. if (strm >= DP_STREAM_MAX) {
  109. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  110. return;
  111. }
  112. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  113. trigger_idle:
  114. reinit_completion(&ctrl->idle_comp);
  115. dp_ctrl_state_ctrl(ctrl, state);
  116. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  117. idle_pattern_completion_timeout_ms))
  118. DP_WARN("time out\n");
  119. else
  120. DP_DEBUG("mainlink off done\n");
  121. }
  122. /**
  123. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  124. * @ctrl: Display Port Driver data
  125. * @enable: enable or disable DP transmitter
  126. *
  127. * Configures the DP transmitter source params including details such as lane
  128. * configuration, output format and sink/panel timing information.
  129. */
  130. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  131. bool enable)
  132. {
  133. if (enable) {
  134. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  135. ctrl->parser->l_map);
  136. ctrl->catalog->lane_pnswap(ctrl->catalog,
  137. ctrl->parser->l_pnswap);
  138. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  139. ctrl->catalog->config_ctrl(ctrl->catalog,
  140. ctrl->link->link_params.lane_count);
  141. ctrl->catalog->mainlink_levels(ctrl->catalog,
  142. ctrl->link->link_params.lane_count);
  143. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  144. } else {
  145. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  146. }
  147. }
  148. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  149. {
  150. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  151. DP_WARN("SEND_VIDEO time out\n");
  152. }
  153. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  154. {
  155. int i, ret;
  156. u8 buf[DP_MAX_LANES];
  157. u8 v_level = ctrl->link->phy_params.v_level;
  158. u8 p_level = ctrl->link->phy_params.p_level;
  159. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  160. u32 max_level_reached = 0;
  161. if (v_level == DP_LINK_VOLTAGE_MAX) {
  162. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  163. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  164. }
  165. if (p_level == DP_LINK_PRE_EMPHASIS_MAX) {
  166. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  167. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  168. }
  169. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  170. for (i = 0; i < size; i++)
  171. buf[i] = v_level | p_level | max_level_reached;
  172. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  173. size, v_level, p_level);
  174. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  175. DP_TRAINING_LANE0_SET, buf, size);
  176. return ret <= 0 ? -EINVAL : 0;
  177. }
  178. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  179. {
  180. struct dp_link *link = ctrl->link;
  181. bool high = false;
  182. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  183. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  184. high = true;
  185. ctrl->catalog->update_vx_px(ctrl->catalog,
  186. link->phy_params.v_level, link->phy_params.p_level, high);
  187. }
  188. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  189. {
  190. u8 buf = pattern;
  191. int ret;
  192. DP_DEBUG("sink: pattern=%x\n", pattern);
  193. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  194. buf |= DP_LINK_SCRAMBLING_DISABLE;
  195. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  196. DP_TRAINING_PATTERN_SET, buf);
  197. return ret <= 0 ? -EINVAL : 0;
  198. }
  199. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  200. u8 *link_status)
  201. {
  202. int ret = 0, len;
  203. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  204. u32 link_status_read_max_retries = 100;
  205. while (--link_status_read_max_retries) {
  206. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  207. link_status);
  208. if (len != DP_LINK_STATUS_SIZE) {
  209. DP_ERR("DP link status read failed, err: %d\n", len);
  210. ret = len;
  211. break;
  212. }
  213. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  214. break;
  215. }
  216. return ret;
  217. }
  218. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  219. {
  220. int ret = -EAGAIN;
  221. u8 lanes = ctrl->link->link_params.lane_count;
  222. if (ctrl->panel->link_info.revision != 0x14)
  223. return -EINVAL;
  224. switch (lanes) {
  225. case 4:
  226. ctrl->link->link_params.lane_count = 2;
  227. break;
  228. case 2:
  229. ctrl->link->link_params.lane_count = 1;
  230. break;
  231. default:
  232. if (lanes != ctrl->initial_lane_count)
  233. ret = -EINVAL;
  234. break;
  235. }
  236. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  237. return ret;
  238. }
  239. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  240. {
  241. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  242. }
  243. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  244. u8 *link_status)
  245. {
  246. u8 lane, count = 0;
  247. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  248. if (link_status[lane / 2] & (1 << (lane * 4)))
  249. count++;
  250. else
  251. break;
  252. }
  253. return count;
  254. }
  255. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  256. {
  257. int tries, old_v_level, ret = -EINVAL;
  258. u8 link_status[DP_LINK_STATUS_SIZE];
  259. u8 pattern = 0;
  260. int const maximum_retries = 5;
  261. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  262. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  263. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  264. dp_ctrl_state_ctrl(ctrl, 0);
  265. /* Make sure to clear the current pattern before starting a new one */
  266. wmb();
  267. tries = 0;
  268. old_v_level = ctrl->link->phy_params.v_level;
  269. while (!atomic_read(&ctrl->aborted)) {
  270. /* update hardware with current swing/pre-emp values */
  271. dp_ctrl_update_hw_vx_px(ctrl);
  272. if (!pattern) {
  273. pattern = DP_TRAINING_PATTERN_1;
  274. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  275. /* update sink with current settings */
  276. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  277. if (ret)
  278. break;
  279. }
  280. ret = dp_ctrl_update_sink_vx_px(ctrl);
  281. if (ret)
  282. break;
  283. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  284. ret = dp_ctrl_read_link_status(ctrl, link_status);
  285. if (ret)
  286. break;
  287. if (!drm_dp_clock_recovery_ok(link_status,
  288. ctrl->link->link_params.lane_count))
  289. ret = -EINVAL;
  290. else
  291. break;
  292. if (ctrl->link->phy_params.v_level == DP_LINK_VOLTAGE_MAX) {
  293. pr_err_ratelimited("max v_level reached\n");
  294. break;
  295. }
  296. if (old_v_level == ctrl->link->phy_params.v_level) {
  297. if (++tries >= maximum_retries) {
  298. DP_ERR("max tries reached\n");
  299. ret = -ETIMEDOUT;
  300. break;
  301. }
  302. } else {
  303. tries = 0;
  304. old_v_level = ctrl->link->phy_params.v_level;
  305. }
  306. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  307. ctrl->link->adjust_levels(ctrl->link, link_status);
  308. }
  309. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  310. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  311. if (active_lanes) {
  312. ctrl->link->link_params.lane_count = active_lanes;
  313. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  314. /* retry with new settings */
  315. ret = -EAGAIN;
  316. }
  317. }
  318. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  319. if (ret)
  320. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  321. else
  322. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  323. return ret;
  324. }
  325. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  326. {
  327. int ret = 0;
  328. if (!ctrl)
  329. return -EINVAL;
  330. switch (ctrl->link->link_params.bw_code) {
  331. case DP_LINK_BW_8_1:
  332. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  333. break;
  334. case DP_LINK_BW_5_4:
  335. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  336. break;
  337. case DP_LINK_BW_2_7:
  338. case DP_LINK_BW_1_62:
  339. default:
  340. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  341. break;
  342. }
  343. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  344. return ret;
  345. }
  346. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  347. {
  348. dp_ctrl_update_sink_pattern(ctrl, 0);
  349. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  350. }
  351. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  352. {
  353. int tries = 0, ret = -EINVAL;
  354. u8 dpcd_pattern, pattern = 0;
  355. int const maximum_retries = 5;
  356. u8 link_status[DP_LINK_STATUS_SIZE];
  357. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  358. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  359. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  360. dp_ctrl_state_ctrl(ctrl, 0);
  361. /* Make sure to clear the current pattern before starting a new one */
  362. wmb();
  363. dpcd_pattern = ctrl->training_2_pattern;
  364. while (!atomic_read(&ctrl->aborted)) {
  365. /* update hardware with current swing/pre-emp values */
  366. dp_ctrl_update_hw_vx_px(ctrl);
  367. if (!pattern) {
  368. pattern = dpcd_pattern;
  369. /* program hw to send pattern */
  370. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  371. /* update sink with current pattern */
  372. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  373. if (ret)
  374. break;
  375. }
  376. ret = dp_ctrl_update_sink_vx_px(ctrl);
  377. if (ret)
  378. break;
  379. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  380. ret = dp_ctrl_read_link_status(ctrl, link_status);
  381. if (ret)
  382. break;
  383. /* check if CR bits still remain set */
  384. if (!drm_dp_clock_recovery_ok(link_status,
  385. ctrl->link->link_params.lane_count)) {
  386. ret = -EINVAL;
  387. break;
  388. }
  389. if (!drm_dp_channel_eq_ok(link_status,
  390. ctrl->link->link_params.lane_count))
  391. ret = -EINVAL;
  392. else
  393. break;
  394. if (tries >= maximum_retries) {
  395. ret = dp_ctrl_lane_count_down_shift(ctrl);
  396. break;
  397. }
  398. tries++;
  399. ctrl->link->adjust_levels(ctrl->link, link_status);
  400. }
  401. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  402. if (ret)
  403. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  404. else
  405. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  406. return ret;
  407. }
  408. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  409. {
  410. int ret = 0;
  411. u8 const encoding = 0x1, downspread = 0x00;
  412. struct drm_dp_link link_info = {0};
  413. ctrl->link->phy_params.p_level = 0;
  414. ctrl->link->phy_params.v_level = 0;
  415. link_info.num_lanes = ctrl->link->link_params.lane_count;
  416. link_info.rate = drm_dp_bw_code_to_link_rate(
  417. ctrl->link->link_params.bw_code);
  418. link_info.capabilities = ctrl->panel->link_info.capabilities;
  419. ret = drm_dp_link_configure(ctrl->aux->drm_aux, &link_info);
  420. if (ret)
  421. goto end;
  422. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  423. DP_DOWNSPREAD_CTRL, downspread);
  424. if (ret <= 0) {
  425. ret = -EINVAL;
  426. goto end;
  427. }
  428. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  429. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  430. if (ret <= 0) {
  431. ret = -EINVAL;
  432. goto end;
  433. }
  434. ret = dp_ctrl_link_training_1(ctrl);
  435. if (ret) {
  436. DP_ERR("link training #1 failed\n");
  437. goto end;
  438. }
  439. /* print success info as this is a result of user initiated action */
  440. DP_INFO("link training #1 successful\n");
  441. ret = dp_ctrl_link_training_2(ctrl);
  442. if (ret) {
  443. DP_ERR("link training #2 failed\n");
  444. goto end;
  445. }
  446. /* print success info as this is a result of user initiated action */
  447. DP_INFO("link training #2 successful\n");
  448. end:
  449. dp_ctrl_state_ctrl(ctrl, 0);
  450. /* Make sure to clear the current pattern before starting a new one */
  451. wmb();
  452. dp_ctrl_clear_training_pattern(ctrl);
  453. return ret;
  454. }
  455. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  456. {
  457. int ret = 0;
  458. const unsigned int fec_cfg_dpcd = 0x120;
  459. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  460. goto end;
  461. /*
  462. * As part of previous calls, DP controller state might have
  463. * transitioned to PUSH_IDLE. In order to start transmitting a link
  464. * training pattern, we have to first to a DP software reset.
  465. */
  466. ctrl->catalog->reset(ctrl->catalog);
  467. if (ctrl->fec_mode)
  468. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, fec_cfg_dpcd, 0x01);
  469. ret = dp_ctrl_link_train(ctrl);
  470. end:
  471. return ret;
  472. }
  473. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  474. char *name, enum dp_pm_type clk_type, u32 rate)
  475. {
  476. u32 num = ctrl->parser->mp[clk_type].num_clk;
  477. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  478. while (num && strcmp(cfg->clk_name, name)) {
  479. num--;
  480. cfg++;
  481. }
  482. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  483. if (num)
  484. cfg->rate = rate;
  485. else
  486. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  487. }
  488. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  489. {
  490. int ret = 0;
  491. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  492. enum dp_pm_type type = DP_LINK_PM;
  493. DP_DEBUG("rate=%d\n", rate);
  494. dp_ctrl_set_clock_rate(ctrl, "link_clk", type, rate);
  495. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  496. if (ret) {
  497. DP_ERR("Unabled to start link clocks\n");
  498. ret = -EINVAL;
  499. }
  500. return ret;
  501. }
  502. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  503. {
  504. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  505. }
  506. static void dp_ctrl_select_training_pattern(struct dp_ctrl_private *ctrl,
  507. bool downgrade)
  508. {
  509. u32 pattern;
  510. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  511. pattern = DP_TRAINING_PATTERN_4;
  512. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  513. pattern = DP_TRAINING_PATTERN_3;
  514. else
  515. pattern = DP_TRAINING_PATTERN_2;
  516. if (!downgrade)
  517. goto end;
  518. switch (pattern) {
  519. case DP_TRAINING_PATTERN_4:
  520. pattern = DP_TRAINING_PATTERN_3;
  521. break;
  522. case DP_TRAINING_PATTERN_3:
  523. pattern = DP_TRAINING_PATTERN_2;
  524. break;
  525. default:
  526. break;
  527. }
  528. end:
  529. ctrl->training_2_pattern = pattern;
  530. }
  531. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  532. {
  533. int rc = -EINVAL;
  534. bool downgrade = false;
  535. u32 link_train_max_retries = 100;
  536. struct dp_catalog_ctrl *catalog;
  537. struct dp_link_params *link_params;
  538. catalog = ctrl->catalog;
  539. link_params = &ctrl->link->link_params;
  540. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  541. link_params->lane_count);
  542. while (1) {
  543. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  544. link_params->bw_code, link_params->lane_count);
  545. rc = dp_ctrl_enable_link_clock(ctrl);
  546. if (rc)
  547. break;
  548. ctrl->catalog->late_phy_init(ctrl->catalog,
  549. ctrl->link->link_params.lane_count,
  550. ctrl->orientation);
  551. dp_ctrl_configure_source_link_params(ctrl, true);
  552. if (!(--link_train_max_retries % 10)) {
  553. struct dp_link_params *link = &ctrl->link->link_params;
  554. link->lane_count = ctrl->initial_lane_count;
  555. link->bw_code = ctrl->initial_bw_code;
  556. downgrade = true;
  557. }
  558. dp_ctrl_select_training_pattern(ctrl, downgrade);
  559. rc = dp_ctrl_setup_main_link(ctrl);
  560. if (!rc)
  561. break;
  562. /*
  563. * Shallow means link training failure is not important.
  564. * If it fails, we still keep the link clocks on.
  565. * In this mode, the system expects DP to be up
  566. * even though the cable is removed. Disconnect interrupt
  567. * will eventually trigger and shutdown DP.
  568. */
  569. if (shallow) {
  570. rc = 0;
  571. break;
  572. }
  573. if (!link_train_max_retries || atomic_read(&ctrl->aborted))
  574. break;
  575. if (rc != -EAGAIN)
  576. dp_ctrl_link_rate_down_shift(ctrl);
  577. dp_ctrl_configure_source_link_params(ctrl, false);
  578. dp_ctrl_disable_link_clock(ctrl);
  579. /* hw recommended delays before retrying link training */
  580. msleep(20);
  581. }
  582. return rc;
  583. }
  584. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  585. struct dp_panel *dp_panel)
  586. {
  587. int ret = 0;
  588. u32 pclk;
  589. enum dp_pm_type clk_type;
  590. char clk_name[32] = "";
  591. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  592. dp_panel->stream_id);
  593. if (ret)
  594. return ret;
  595. if (dp_panel->stream_id == DP_STREAM_0) {
  596. clk_type = DP_STREAM0_PM;
  597. strlcpy(clk_name, "strm0_pixel_clk", 32);
  598. } else if (dp_panel->stream_id == DP_STREAM_1) {
  599. clk_type = DP_STREAM1_PM;
  600. strlcpy(clk_name, "strm1_pixel_clk", 32);
  601. } else {
  602. DP_ERR("Invalid stream:%d for clk enable\n",
  603. dp_panel->stream_id);
  604. return -EINVAL;
  605. }
  606. pclk = dp_panel->pinfo.widebus_en ?
  607. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  608. (dp_panel->pinfo.pixel_clk_khz);
  609. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  610. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  611. if (ret) {
  612. DP_ERR("Unabled to start stream:%d clocks\n",
  613. dp_panel->stream_id);
  614. ret = -EINVAL;
  615. }
  616. return ret;
  617. }
  618. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  619. struct dp_panel *dp_panel)
  620. {
  621. int ret = 0;
  622. if (dp_panel->stream_id == DP_STREAM_0) {
  623. return ctrl->power->clk_enable(ctrl->power,
  624. DP_STREAM0_PM, false);
  625. } else if (dp_panel->stream_id == DP_STREAM_1) {
  626. return ctrl->power->clk_enable(ctrl->power,
  627. DP_STREAM1_PM, false);
  628. } else {
  629. DP_ERR("Invalid stream:%d for clk disable\n",
  630. dp_panel->stream_id);
  631. ret = -EINVAL;
  632. }
  633. return ret;
  634. }
  635. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  636. {
  637. struct dp_ctrl_private *ctrl;
  638. struct dp_catalog_ctrl *catalog;
  639. if (!dp_ctrl) {
  640. DP_ERR("Invalid input data\n");
  641. return -EINVAL;
  642. }
  643. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  644. ctrl->orientation = flip;
  645. catalog = ctrl->catalog;
  646. if (reset) {
  647. catalog->usb_reset(ctrl->catalog, flip);
  648. catalog->phy_reset(ctrl->catalog);
  649. }
  650. catalog->enable_irq(ctrl->catalog, true);
  651. atomic_set(&ctrl->aborted, 0);
  652. return 0;
  653. }
  654. /**
  655. * dp_ctrl_host_deinit() - Uninitialize DP controller
  656. * @ctrl: Display Port Driver data
  657. *
  658. * Perform required steps to uninitialize DP controller
  659. * and its resources.
  660. */
  661. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  662. {
  663. struct dp_ctrl_private *ctrl;
  664. if (!dp_ctrl) {
  665. DP_ERR("Invalid input data\n");
  666. return;
  667. }
  668. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  669. ctrl->catalog->enable_irq(ctrl->catalog, false);
  670. DP_DEBUG("Host deinitialized successfully\n");
  671. }
  672. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  673. {
  674. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  675. }
  676. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  677. {
  678. int ret = 0;
  679. struct dp_ctrl_private *ctrl;
  680. if (!dp_ctrl) {
  681. DP_ERR("Invalid input data\n");
  682. return -EINVAL;
  683. }
  684. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  685. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  686. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  687. if (!ctrl->power_on) {
  688. DP_ERR("ctrl off\n");
  689. ret = -EINVAL;
  690. goto end;
  691. }
  692. if (atomic_read(&ctrl->aborted))
  693. goto end;
  694. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  695. ret = dp_ctrl_setup_main_link(ctrl);
  696. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  697. if (ret) {
  698. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  699. goto end;
  700. }
  701. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  702. if (ctrl->stream_count) {
  703. dp_ctrl_send_video(ctrl);
  704. dp_ctrl_wait4video_ready(ctrl);
  705. }
  706. end:
  707. return ret;
  708. }
  709. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  710. {
  711. int ret = 0;
  712. struct dp_ctrl_private *ctrl;
  713. if (!dp_ctrl) {
  714. DP_ERR("Invalid input data\n");
  715. return;
  716. }
  717. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  718. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  719. DP_DEBUG("no test pattern selected by sink\n");
  720. return;
  721. }
  722. DP_DEBUG("start\n");
  723. /*
  724. * The global reset will need DP link ralated clocks to be
  725. * running. Add the global reset just before disabling the
  726. * link clocks and core clocks.
  727. */
  728. ctrl->catalog->reset(ctrl->catalog);
  729. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  730. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  731. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  732. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  733. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  734. ctrl->fec_mode, false);
  735. if (ret)
  736. DP_ERR("failed to enable DP controller\n");
  737. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  738. DP_DEBUG("end\n");
  739. }
  740. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  741. {
  742. bool success = false;
  743. u32 pattern_sent = 0x0;
  744. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  745. dp_ctrl_update_hw_vx_px(ctrl);
  746. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  747. dp_ctrl_update_sink_vx_px(ctrl);
  748. ctrl->link->send_test_response(ctrl->link);
  749. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  750. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  751. dp_link_get_phy_test_pattern(pattern_requested),
  752. pattern_sent);
  753. switch (pattern_sent) {
  754. case MR_LINK_TRAINING1:
  755. if (pattern_requested ==
  756. DP_TEST_PHY_PATTERN_D10_2_NO_SCRAMBLING)
  757. success = true;
  758. break;
  759. case MR_LINK_SYMBOL_ERM:
  760. if ((pattern_requested ==
  761. DP_TEST_PHY_PATTERN_SYMBOL_ERR_MEASUREMENT_CNT)
  762. || (pattern_requested ==
  763. DP_TEST_PHY_PATTERN_CP2520_PATTERN_1))
  764. success = true;
  765. break;
  766. case MR_LINK_PRBS7:
  767. if (pattern_requested == DP_TEST_PHY_PATTERN_PRBS7)
  768. success = true;
  769. break;
  770. case MR_LINK_CUSTOM80:
  771. if (pattern_requested ==
  772. DP_TEST_PHY_PATTERN_80_BIT_CUSTOM_PATTERN)
  773. success = true;
  774. break;
  775. case MR_LINK_TRAINING4:
  776. if (pattern_requested ==
  777. DP_TEST_PHY_PATTERN_CP2520_PATTERN_3)
  778. success = true;
  779. break;
  780. default:
  781. success = false;
  782. break;
  783. }
  784. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  785. dp_link_get_phy_test_pattern(pattern_requested));
  786. }
  787. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  788. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  789. {
  790. u64 min_slot_cnt, max_slot_cnt;
  791. u64 raw_target_sc, target_sc_fixp;
  792. u64 ts_denom, ts_enum, ts_int;
  793. u64 pclk = panel->pinfo.pixel_clk_khz;
  794. u64 lclk = panel->link_info.rate;
  795. u64 lanes = panel->link_info.num_lanes;
  796. u64 bpp = panel->pinfo.bpp;
  797. u64 pbn = panel->pbn;
  798. u64 numerator, denominator, temp, temp1, temp2;
  799. u32 x_int = 0, y_frac_enum = 0;
  800. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  801. if (panel->pinfo.comp_info.comp_ratio)
  802. bpp = panel->pinfo.comp_info.dsc_info.bpp;
  803. /* min_slot_cnt */
  804. numerator = pclk * bpp * 64 * 1000;
  805. denominator = lclk * lanes * 8 * 1000;
  806. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  807. /* max_slot_cnt */
  808. numerator = pbn * 54 * 1000;
  809. denominator = lclk * lanes;
  810. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  811. /* raw_target_sc */
  812. numerator = max_slot_cnt + min_slot_cnt;
  813. denominator = drm_fixp_from_fraction(2, 1);
  814. raw_target_sc = drm_fixp_div(numerator, denominator);
  815. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  816. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  817. /* apply fec and dsc overhead factor */
  818. if (panel->pinfo.dsc_overhead_fp)
  819. raw_target_sc = drm_fixp_mul(raw_target_sc,
  820. panel->pinfo.dsc_overhead_fp);
  821. if (panel->fec_overhead_fp)
  822. raw_target_sc = drm_fixp_mul(raw_target_sc,
  823. panel->fec_overhead_fp);
  824. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  825. /* target_sc */
  826. temp = drm_fixp_from_fraction(256 * lanes, 1);
  827. numerator = drm_fixp_mul(raw_target_sc, temp);
  828. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  829. target_sc_fixp = drm_fixp_div(numerator, denominator);
  830. ts_enum = 256 * lanes;
  831. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  832. ts_int = drm_fixp2int(target_sc_fixp);
  833. temp = drm_fixp2int_ceil(raw_target_sc);
  834. if (temp != ts_int) {
  835. temp = drm_fixp_from_fraction(ts_int, 1);
  836. temp1 = raw_target_sc - temp;
  837. temp2 = drm_fixp_mul(temp1, ts_denom);
  838. ts_enum = drm_fixp2int(temp2);
  839. }
  840. /* target_strm_sym */
  841. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  842. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  843. temp = ts_int_fixp + ts_frac_fixp;
  844. temp1 = drm_fixp_from_fraction(lanes, 1);
  845. target_strm_sym = drm_fixp_mul(temp, temp1);
  846. /* x_int */
  847. x_int = drm_fixp2int(target_strm_sym);
  848. /* y_enum_frac */
  849. temp = drm_fixp_from_fraction(x_int, 1);
  850. temp1 = target_strm_sym - temp;
  851. temp2 = drm_fixp_from_fraction(256, 1);
  852. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  853. temp1 = drm_fixp2int(y_frac_enum_fixp);
  854. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  855. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  856. panel->mst_target_sc = raw_target_sc;
  857. *p_x_int = x_int;
  858. *p_y_frac_enum = y_frac_enum;
  859. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  860. }
  861. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  862. {
  863. bool act_complete;
  864. if (!ctrl->mst_mode)
  865. return 0;
  866. ctrl->catalog->trigger_act(ctrl->catalog);
  867. msleep(20); /* needs 1 frame time */
  868. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  869. if (!act_complete)
  870. DP_ERR("mst act trigger complete failed\n");
  871. else
  872. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  873. return 0;
  874. }
  875. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  876. struct dp_panel *panel)
  877. {
  878. u32 x_int, y_frac_enum, lanes, bw_code;
  879. int i;
  880. if (!ctrl->mst_mode)
  881. return;
  882. DP_MST_DEBUG("mst stream channel allocation\n");
  883. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  884. ctrl->catalog->channel_alloc(ctrl->catalog,
  885. i,
  886. ctrl->mst_ch_info.slot_info[i].start_slot,
  887. ctrl->mst_ch_info.slot_info[i].tot_slots);
  888. }
  889. lanes = ctrl->link->link_params.lane_count;
  890. bw_code = ctrl->link->link_params.bw_code;
  891. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  892. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  893. x_int, y_frac_enum);
  894. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  895. panel->stream_id,
  896. panel->channel_start_slot, panel->channel_total_slots);
  897. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  898. lanes, bw_code, x_int, y_frac_enum);
  899. }
  900. static void dp_ctrl_fec_dsc_setup(struct dp_ctrl_private *ctrl)
  901. {
  902. u8 fec_sts = 0;
  903. int rlen;
  904. u32 dsc_enable;
  905. const unsigned int fec_sts_dpcd = 0x280;
  906. if (ctrl->stream_count || !ctrl->fec_mode)
  907. return;
  908. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  909. /* wait for controller to start fec sequence */
  910. usleep_range(900, 1000);
  911. drm_dp_dpcd_readb(ctrl->aux->drm_aux, fec_sts_dpcd, &fec_sts);
  912. DP_DEBUG("sink fec status:%d\n", fec_sts);
  913. dsc_enable = ctrl->fec_mode ? 1 : 0;
  914. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  915. dsc_enable);
  916. if (rlen < 1)
  917. DP_DEBUG("failed to enable sink dsc\n");
  918. }
  919. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  920. {
  921. int rc = 0;
  922. bool link_ready = false;
  923. struct dp_ctrl_private *ctrl;
  924. if (!dp_ctrl || !panel)
  925. return -EINVAL;
  926. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  927. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  928. if (rc) {
  929. DP_ERR("failure on stream clock enable\n");
  930. return rc;
  931. }
  932. rc = panel->hw_cfg(panel, true);
  933. if (rc)
  934. return rc;
  935. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  936. dp_ctrl_send_phy_test_pattern(ctrl);
  937. return 0;
  938. }
  939. dp_ctrl_mst_stream_setup(ctrl, panel);
  940. dp_ctrl_send_video(ctrl);
  941. dp_ctrl_mst_send_act(ctrl);
  942. dp_ctrl_wait4video_ready(ctrl);
  943. dp_ctrl_fec_dsc_setup(ctrl);
  944. ctrl->stream_count++;
  945. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  946. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  947. return rc;
  948. }
  949. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  950. struct dp_panel *panel)
  951. {
  952. struct dp_ctrl_private *ctrl;
  953. bool act_complete;
  954. int i;
  955. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  956. if (!ctrl->mst_mode)
  957. return;
  958. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  959. ctrl->catalog->channel_alloc(ctrl->catalog,
  960. i,
  961. ctrl->mst_ch_info.slot_info[i].start_slot,
  962. ctrl->mst_ch_info.slot_info[i].tot_slots);
  963. }
  964. ctrl->catalog->trigger_act(ctrl->catalog);
  965. msleep(20); /* needs 1 frame time */
  966. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  967. if (!act_complete)
  968. DP_ERR("mst stream_off act trigger complete failed\n");
  969. else
  970. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  971. }
  972. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  973. struct dp_panel *panel)
  974. {
  975. struct dp_ctrl_private *ctrl;
  976. if (!dp_ctrl || !panel) {
  977. DP_ERR("invalid input\n");
  978. return;
  979. }
  980. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  981. dp_ctrl_push_idle(ctrl, panel->stream_id);
  982. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  983. }
  984. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  985. {
  986. struct dp_ctrl_private *ctrl;
  987. if (!dp_ctrl || !panel)
  988. return;
  989. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  990. if (!ctrl->power_on)
  991. return;
  992. panel->hw_cfg(panel, false);
  993. dp_ctrl_disable_stream_clocks(ctrl, panel);
  994. ctrl->stream_count--;
  995. }
  996. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  997. bool fec_mode, bool shallow)
  998. {
  999. int rc = 0;
  1000. struct dp_ctrl_private *ctrl;
  1001. u32 rate = 0;
  1002. if (!dp_ctrl) {
  1003. rc = -EINVAL;
  1004. goto end;
  1005. }
  1006. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1007. atomic_set(&ctrl->aborted, 0);
  1008. if (ctrl->power_on)
  1009. goto end;
  1010. ctrl->mst_mode = mst_mode;
  1011. ctrl->fec_mode = fec_mode;
  1012. rate = ctrl->panel->link_info.rate;
  1013. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1014. DP_DEBUG("using phy test link parameters\n");
  1015. } else {
  1016. ctrl->link->link_params.bw_code =
  1017. drm_dp_link_rate_to_bw_code(rate);
  1018. ctrl->link->link_params.lane_count =
  1019. ctrl->panel->link_info.num_lanes;
  1020. }
  1021. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  1022. ctrl->link->link_params.bw_code,
  1023. ctrl->link->link_params.lane_count);
  1024. /* backup initial lane count and bw code */
  1025. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  1026. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  1027. rc = dp_ctrl_link_setup(ctrl, shallow);
  1028. ctrl->power_on = true;
  1029. end:
  1030. return rc;
  1031. }
  1032. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1033. {
  1034. struct dp_ctrl_private *ctrl;
  1035. if (!dp_ctrl)
  1036. return;
  1037. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1038. if (!ctrl->power_on)
  1039. return;
  1040. dp_ctrl_configure_source_link_params(ctrl, false);
  1041. ctrl->catalog->reset(ctrl->catalog);
  1042. /* Make sure DP is disabled before clk disable */
  1043. wmb();
  1044. dp_ctrl_disable_link_clock(ctrl);
  1045. ctrl->mst_mode = false;
  1046. ctrl->fec_mode = false;
  1047. ctrl->power_on = false;
  1048. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1049. DP_DEBUG("DP off done\n");
  1050. }
  1051. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1052. enum dp_stream_id strm,
  1053. u32 start_slot, u32 tot_slots)
  1054. {
  1055. struct dp_ctrl_private *ctrl;
  1056. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1057. DP_ERR("invalid input\n");
  1058. return;
  1059. }
  1060. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1061. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1062. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1063. }
  1064. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1065. {
  1066. struct dp_ctrl_private *ctrl;
  1067. if (!dp_ctrl)
  1068. return;
  1069. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1070. ctrl->catalog->get_interrupt(ctrl->catalog);
  1071. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1072. dp_ctrl_video_ready(ctrl);
  1073. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1074. dp_ctrl_idle_patterns_sent(ctrl);
  1075. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1076. dp_ctrl_idle_patterns_sent(ctrl);
  1077. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1078. dp_ctrl_idle_patterns_sent(ctrl);
  1079. }
  1080. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1081. {
  1082. int rc = 0;
  1083. struct dp_ctrl_private *ctrl;
  1084. struct dp_ctrl *dp_ctrl;
  1085. if (!in->dev || !in->panel || !in->aux ||
  1086. !in->link || !in->catalog) {
  1087. DP_ERR("invalid input\n");
  1088. rc = -EINVAL;
  1089. goto error;
  1090. }
  1091. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1092. if (!ctrl) {
  1093. rc = -ENOMEM;
  1094. goto error;
  1095. }
  1096. init_completion(&ctrl->idle_comp);
  1097. init_completion(&ctrl->video_comp);
  1098. /* in parameters */
  1099. ctrl->parser = in->parser;
  1100. ctrl->panel = in->panel;
  1101. ctrl->power = in->power;
  1102. ctrl->aux = in->aux;
  1103. ctrl->link = in->link;
  1104. ctrl->catalog = in->catalog;
  1105. ctrl->dev = in->dev;
  1106. ctrl->mst_mode = false;
  1107. ctrl->fec_mode = false;
  1108. dp_ctrl = &ctrl->dp_ctrl;
  1109. /* out parameters */
  1110. dp_ctrl->init = dp_ctrl_host_init;
  1111. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1112. dp_ctrl->on = dp_ctrl_on;
  1113. dp_ctrl->off = dp_ctrl_off;
  1114. dp_ctrl->abort = dp_ctrl_abort;
  1115. dp_ctrl->isr = dp_ctrl_isr;
  1116. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1117. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1118. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1119. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1120. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1121. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1122. return dp_ctrl;
  1123. error:
  1124. return ERR_PTR(rc);
  1125. }
  1126. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1127. {
  1128. struct dp_ctrl_private *ctrl;
  1129. if (!dp_ctrl)
  1130. return;
  1131. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1132. devm_kfree(ctrl->dev, ctrl);
  1133. }