pll_drv.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2013-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "%s: " fmt, __func__
  6. #include <linux/module.h>
  7. #include <linux/of_device.h>
  8. #include <linux/kernel.h>
  9. #include <linux/err.h>
  10. #include <linux/delay.h>
  11. #include <linux/iopoll.h>
  12. #include "pll_drv.h"
  13. #include "dsi_pll.h"
  14. #include "dp_pll.h"
  15. #include "hdmi_pll.h"
  16. int mdss_pll_resource_enable(struct mdss_pll_resources *pll_res, bool enable)
  17. {
  18. int rc = 0;
  19. int changed = 0;
  20. if (!pll_res) {
  21. pr_err("Invalid input parameters\n");
  22. return -EINVAL;
  23. }
  24. /*
  25. * Don't turn off resources during handoff or add more than
  26. * 1 refcount.
  27. */
  28. if (pll_res->handoff_resources &&
  29. (!enable || (enable & pll_res->resource_enable))) {
  30. pr_debug("Do not turn on/off pll resources during handoff case\n");
  31. return rc;
  32. }
  33. if (enable) {
  34. if (pll_res->resource_ref_cnt == 0)
  35. changed++;
  36. pll_res->resource_ref_cnt++;
  37. } else {
  38. if (pll_res->resource_ref_cnt) {
  39. pll_res->resource_ref_cnt--;
  40. if (pll_res->resource_ref_cnt == 0)
  41. changed++;
  42. } else {
  43. pr_err("PLL Resources already OFF\n");
  44. }
  45. }
  46. if (changed) {
  47. rc = mdss_pll_util_resource_enable(pll_res, enable);
  48. if (rc)
  49. pr_err("Resource update failed rc=%d\n", rc);
  50. else
  51. pll_res->resource_enable = enable;
  52. }
  53. return rc;
  54. }
  55. static int mdss_pll_resource_init(struct platform_device *pdev,
  56. struct mdss_pll_resources *pll_res)
  57. {
  58. int rc = 0;
  59. struct dss_module_power *mp = &pll_res->mp;
  60. rc = msm_dss_config_vreg(&pdev->dev,
  61. mp->vreg_config, mp->num_vreg, 1);
  62. if (rc) {
  63. pr_err("Vreg config failed rc=%d\n", rc);
  64. goto vreg_err;
  65. }
  66. rc = msm_dss_get_clk(&pdev->dev, mp->clk_config, mp->num_clk);
  67. if (rc) {
  68. pr_err("Clock get failed rc=%d\n", rc);
  69. goto clk_err;
  70. }
  71. return rc;
  72. clk_err:
  73. msm_dss_config_vreg(&pdev->dev, mp->vreg_config, mp->num_vreg, 0);
  74. vreg_err:
  75. return rc;
  76. }
  77. static void mdss_pll_resource_deinit(struct platform_device *pdev,
  78. struct mdss_pll_resources *pll_res)
  79. {
  80. struct dss_module_power *mp = &pll_res->mp;
  81. msm_dss_put_clk(mp->clk_config, mp->num_clk);
  82. msm_dss_config_vreg(&pdev->dev, mp->vreg_config, mp->num_vreg, 0);
  83. }
  84. static void mdss_pll_resource_release(struct platform_device *pdev,
  85. struct mdss_pll_resources *pll_res)
  86. {
  87. struct dss_module_power *mp = &pll_res->mp;
  88. mp->num_vreg = 0;
  89. mp->num_clk = 0;
  90. }
  91. static int mdss_pll_resource_parse(struct platform_device *pdev,
  92. struct mdss_pll_resources *pll_res)
  93. {
  94. int rc = 0;
  95. const char *compatible_stream;
  96. rc = mdss_pll_util_resource_parse(pdev, pll_res);
  97. if (rc) {
  98. pr_err("Failed to parse the resources rc=%d\n", rc);
  99. goto end;
  100. }
  101. compatible_stream = of_get_property(pdev->dev.of_node,
  102. "compatible", NULL);
  103. if (!compatible_stream) {
  104. pr_err("Failed to parse the compatible stream\n");
  105. goto err;
  106. }
  107. if (!strcmp(compatible_stream, "qcom,mdss_dsi_pll_10nm"))
  108. pll_res->pll_interface_type = MDSS_DSI_PLL_10NM;
  109. if (!strcmp(compatible_stream, "qcom,mdss_dp_pll_10nm"))
  110. pll_res->pll_interface_type = MDSS_DP_PLL_10NM;
  111. else if (!strcmp(compatible_stream, "qcom,mdss_dp_pll_7nm"))
  112. pll_res->pll_interface_type = MDSS_DP_PLL_7NM;
  113. else if (!strcmp(compatible_stream, "qcom,mdss_dp_pll_7nm_v2"))
  114. pll_res->pll_interface_type = MDSS_DP_PLL_7NM_V2;
  115. else if (!strcmp(compatible_stream, "qcom,mdss_dsi_pll_7nm"))
  116. pll_res->pll_interface_type = MDSS_DSI_PLL_7NM;
  117. else if (!strcmp(compatible_stream, "qcom,mdss_dsi_pll_7nm_v2"))
  118. pll_res->pll_interface_type = MDSS_DSI_PLL_7NM_V2;
  119. else if (!strcmp(compatible_stream, "qcom,mdss_dsi_pll_7nm_v4_1"))
  120. pll_res->pll_interface_type = MDSS_DSI_PLL_7NM_V4_1;
  121. else if (!strcmp(compatible_stream, "qcom,mdss_dsi_pll_28lpm"))
  122. pll_res->pll_interface_type = MDSS_DSI_PLL_28LPM;
  123. else if (!strcmp(compatible_stream, "qcom,mdss_dsi_pll_14nm"))
  124. pll_res->pll_interface_type = MDSS_DSI_PLL_14NM;
  125. else if (!strcmp(compatible_stream, "qcom,mdss_dp_pll_14nm"))
  126. pll_res->pll_interface_type = MDSS_DP_PLL_14NM;
  127. else if (!strcmp(compatible_stream, "qcom,mdss_hdmi_pll_28lpm"))
  128. pll_res->pll_interface_type = MDSS_HDMI_PLL_28LPM;
  129. else
  130. goto err;
  131. return rc;
  132. err:
  133. mdss_pll_resource_release(pdev, pll_res);
  134. end:
  135. return rc;
  136. }
  137. static int mdss_pll_clock_register(struct platform_device *pdev,
  138. struct mdss_pll_resources *pll_res)
  139. {
  140. int rc;
  141. switch (pll_res->pll_interface_type) {
  142. case MDSS_DSI_PLL_10NM:
  143. rc = dsi_pll_clock_register_10nm(pdev, pll_res);
  144. break;
  145. case MDSS_DP_PLL_10NM:
  146. rc = dp_pll_clock_register_10nm(pdev, pll_res);
  147. break;
  148. case MDSS_DSI_PLL_7NM:
  149. case MDSS_DSI_PLL_7NM_V2:
  150. case MDSS_DSI_PLL_7NM_V4_1:
  151. rc = dsi_pll_clock_register_7nm(pdev, pll_res);
  152. break;
  153. case MDSS_DP_PLL_7NM:
  154. case MDSS_DP_PLL_7NM_V2:
  155. rc = dp_pll_clock_register_7nm(pdev, pll_res);
  156. break;
  157. case MDSS_DSI_PLL_28LPM:
  158. rc = dsi_pll_clock_register_28lpm(pdev, pll_res);
  159. break;
  160. case MDSS_DSI_PLL_14NM:
  161. rc = dsi_pll_clock_register_14nm(pdev, pll_res);
  162. break;
  163. case MDSS_DP_PLL_14NM:
  164. rc = dp_pll_clock_register_14nm(pdev, pll_res);
  165. break;
  166. case MDSS_HDMI_PLL_28LPM:
  167. rc = hdmi_pll_clock_register_28lpm(pdev, pll_res);
  168. break;
  169. case MDSS_UNKNOWN_PLL:
  170. default:
  171. rc = -EINVAL;
  172. break;
  173. }
  174. if (rc)
  175. pr_err("Pll ndx=%d clock register failed rc=%d\n",
  176. pll_res->index, rc);
  177. return rc;
  178. }
  179. static inline int mdss_pll_get_ioresurces(struct platform_device *pdev,
  180. void __iomem **regmap, char *resource_name)
  181. {
  182. int rc = 0;
  183. struct resource *rsc = platform_get_resource_byname(pdev,
  184. IORESOURCE_MEM, resource_name);
  185. if (rsc) {
  186. if (!regmap)
  187. return -ENOMEM;
  188. *regmap = devm_ioremap(&pdev->dev,
  189. rsc->start, resource_size(rsc));
  190. if (!*regmap)
  191. return -ENOMEM;
  192. }
  193. return rc;
  194. }
  195. static int mdss_pll_probe(struct platform_device *pdev)
  196. {
  197. int rc = 0;
  198. const char *label;
  199. struct mdss_pll_resources *pll_res;
  200. if (!pdev->dev.of_node) {
  201. pr_err("MDSS pll driver only supports device tree probe\n");
  202. return -ENOTSUPP;
  203. }
  204. label = of_get_property(pdev->dev.of_node, "label", NULL);
  205. if (!label)
  206. pr_info("MDSS pll label not specified\n");
  207. else
  208. pr_info("MDSS pll label = %s\n", label);
  209. pll_res = devm_kzalloc(&pdev->dev, sizeof(struct mdss_pll_resources),
  210. GFP_KERNEL);
  211. if (!pll_res)
  212. return -ENOMEM;
  213. platform_set_drvdata(pdev, pll_res);
  214. rc = of_property_read_u32(pdev->dev.of_node, "cell-index",
  215. &pll_res->index);
  216. if (rc) {
  217. pr_err("Unable to get the cell-index rc=%d\n", rc);
  218. pll_res->index = 0;
  219. }
  220. pll_res->ssc_en = of_property_read_bool(pdev->dev.of_node,
  221. "qcom,dsi-pll-ssc-en");
  222. if (pll_res->ssc_en) {
  223. pr_info("%s: label=%s PLL SSC enabled\n", __func__, label);
  224. rc = of_property_read_u32(pdev->dev.of_node,
  225. "qcom,ssc-frequency-hz", &pll_res->ssc_freq);
  226. rc = of_property_read_u32(pdev->dev.of_node,
  227. "qcom,ssc-ppm", &pll_res->ssc_ppm);
  228. pll_res->ssc_center = false;
  229. label = of_get_property(pdev->dev.of_node,
  230. "qcom,dsi-pll-ssc-mode", NULL);
  231. if (label && !strcmp(label, "center-spread"))
  232. pll_res->ssc_center = true;
  233. }
  234. if (mdss_pll_get_ioresurces(pdev, &pll_res->pll_base, "pll_base")) {
  235. pr_err("Unable to remap pll base resources\n");
  236. return -ENOMEM;
  237. }
  238. pr_debug("%s: ndx=%d base=%p\n", __func__,
  239. pll_res->index, pll_res->pll_base);
  240. rc = mdss_pll_resource_parse(pdev, pll_res);
  241. if (rc) {
  242. pr_err("Pll resource parsing from dt failed rc=%d\n", rc);
  243. return rc;
  244. }
  245. if (mdss_pll_get_ioresurces(pdev, &pll_res->phy_base, "phy_base")) {
  246. pr_err("Unable to remap pll phy base resources\n");
  247. return -ENOMEM;
  248. }
  249. if (mdss_pll_get_ioresurces(pdev, &pll_res->dyn_pll_base,
  250. "dynamic_pll_base")) {
  251. pr_err("Unable to remap dynamic pll base resources\n");
  252. return -ENOMEM;
  253. }
  254. if (mdss_pll_get_ioresurces(pdev, &pll_res->ln_tx0_base,
  255. "ln_tx0_base")) {
  256. pr_err("Unable to remap Lane TX0 base resources\n");
  257. return -ENOMEM;
  258. }
  259. if (mdss_pll_get_ioresurces(pdev, &pll_res->ln_tx0_tran_base,
  260. "ln_tx0_tran_base")) {
  261. pr_err("Unable to remap Lane TX0 base resources\n");
  262. return -ENOMEM;
  263. }
  264. if (mdss_pll_get_ioresurces(pdev, &pll_res->ln_tx0_vmode_base,
  265. "ln_tx0_vmode_base")) {
  266. pr_err("Unable to remap Lane TX0 base resources\n");
  267. return -ENOMEM;
  268. }
  269. if (mdss_pll_get_ioresurces(pdev, &pll_res->ln_tx1_base,
  270. "ln_tx1_base")) {
  271. pr_err("Unable to remap Lane TX1 base resources\n");
  272. return -ENOMEM;
  273. }
  274. if (mdss_pll_get_ioresurces(pdev, &pll_res->ln_tx1_tran_base,
  275. "ln_tx1_tran_base")) {
  276. pr_err("Unable to remap Lane TX1 base resources\n");
  277. return -ENOMEM;
  278. }
  279. if (mdss_pll_get_ioresurces(pdev, &pll_res->ln_tx1_vmode_base,
  280. "ln_tx1_vmode_base")) {
  281. pr_err("Unable to remap Lane TX1 base resources\n");
  282. return -ENOMEM;
  283. }
  284. if (mdss_pll_get_ioresurces(pdev, &pll_res->gdsc_base, "gdsc_base")) {
  285. pr_err("Unable to remap gdsc base resources\n");
  286. return -ENOMEM;
  287. }
  288. rc = mdss_pll_resource_init(pdev, pll_res);
  289. if (rc) {
  290. pr_err("Pll ndx=%d resource init failed rc=%d\n",
  291. pll_res->index, rc);
  292. return rc;
  293. }
  294. rc = mdss_pll_clock_register(pdev, pll_res);
  295. if (rc) {
  296. pr_err("Pll ndx=%d clock register failed rc=%d\n",
  297. pll_res->index, rc);
  298. goto clock_register_error;
  299. }
  300. return rc;
  301. clock_register_error:
  302. mdss_pll_resource_deinit(pdev, pll_res);
  303. return rc;
  304. }
  305. static int mdss_pll_remove(struct platform_device *pdev)
  306. {
  307. struct mdss_pll_resources *pll_res;
  308. pll_res = platform_get_drvdata(pdev);
  309. if (!pll_res) {
  310. pr_err("Invalid PLL resource data\n");
  311. return 0;
  312. }
  313. mdss_pll_resource_deinit(pdev, pll_res);
  314. mdss_pll_resource_release(pdev, pll_res);
  315. return 0;
  316. }
  317. static const struct of_device_id mdss_pll_dt_match[] = {
  318. {.compatible = "qcom,mdss_dsi_pll_10nm"},
  319. {.compatible = "qcom,mdss_dp_pll_10nm"},
  320. {.compatible = "qcom,mdss_dsi_pll_7nm"},
  321. {.compatible = "qcom,mdss_dsi_pll_7nm_v2"},
  322. {.compatible = "qcom,mdss_dsi_pll_7nm_v4_1"},
  323. {.compatible = "qcom,mdss_dp_pll_7nm"},
  324. {.compatible = "qcom,mdss_dp_pll_7nm_v2"},
  325. {.compatible = "qcom,mdss_dsi_pll_28lpm"},
  326. {.compatible = "qcom,mdss_dsi_pll_14nm"},
  327. {.compatible = "qcom,mdss_dp_pll_14nm"},
  328. {},
  329. };
  330. MODULE_DEVICE_TABLE(of, mdss_clock_dt_match);
  331. static struct platform_driver mdss_pll_driver = {
  332. .probe = mdss_pll_probe,
  333. .remove = mdss_pll_remove,
  334. .driver = {
  335. .name = "mdss_pll",
  336. .of_match_table = mdss_pll_dt_match,
  337. },
  338. };
  339. static int __init mdss_pll_driver_init(void)
  340. {
  341. int rc;
  342. rc = platform_driver_register(&mdss_pll_driver);
  343. if (rc)
  344. pr_err("mdss_register_pll_driver() failed!\n");
  345. return rc;
  346. }
  347. fs_initcall(mdss_pll_driver_init);
  348. static void __exit mdss_pll_driver_deinit(void)
  349. {
  350. platform_driver_unregister(&mdss_pll_driver);
  351. }
  352. module_exit(mdss_pll_driver_deinit);
  353. MODULE_LICENSE("GPL v2");
  354. MODULE_DESCRIPTION("mdss pll driver");