dsi_pll_7nm.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "%s: " fmt, __func__
  6. #include <linux/kernel.h>
  7. #include <linux/err.h>
  8. #include <linux/iopoll.h>
  9. #include <linux/delay.h>
  10. #include "dsi_pll.h"
  11. #include "pll_drv.h"
  12. #include <dt-bindings/clock/mdss-7nm-pll-clk.h>
  13. #define VCO_DELAY_USEC 1
  14. #define MHZ_250 250000000UL
  15. #define MHZ_500 500000000UL
  16. #define MHZ_1000 1000000000UL
  17. #define MHZ_1100 1100000000UL
  18. #define MHZ_1900 1900000000UL
  19. #define MHZ_3000 3000000000UL
  20. /* Register Offsets from PLL base address */
  21. #define PLL_ANALOG_CONTROLS_ONE 0x0000
  22. #define PLL_ANALOG_CONTROLS_TWO 0x0004
  23. #define PLL_INT_LOOP_SETTINGS 0x0008
  24. #define PLL_INT_LOOP_SETTINGS_TWO 0x000C
  25. #define PLL_ANALOG_CONTROLS_THREE 0x0010
  26. #define PLL_ANALOG_CONTROLS_FOUR 0x0014
  27. #define PLL_ANALOG_CONTROLS_FIVE 0x0018
  28. #define PLL_INT_LOOP_CONTROLS 0x001C
  29. #define PLL_DSM_DIVIDER 0x0020
  30. #define PLL_FEEDBACK_DIVIDER 0x0024
  31. #define PLL_SYSTEM_MUXES 0x0028
  32. #define PLL_FREQ_UPDATE_CONTROL_OVERRIDES 0x002C
  33. #define PLL_CMODE 0x0030
  34. #define PLL_PSM_CTRL 0x0034
  35. #define PLL_RSM_CTRL 0x0038
  36. #define PLL_VCO_TUNE_MAP 0x003C
  37. #define PLL_PLL_CNTRL 0x0040
  38. #define PLL_CALIBRATION_SETTINGS 0x0044
  39. #define PLL_BAND_SEL_CAL_TIMER_LOW 0x0048
  40. #define PLL_BAND_SEL_CAL_TIMER_HIGH 0x004C
  41. #define PLL_BAND_SEL_CAL_SETTINGS 0x0050
  42. #define PLL_BAND_SEL_MIN 0x0054
  43. #define PLL_BAND_SEL_MAX 0x0058
  44. #define PLL_BAND_SEL_PFILT 0x005C
  45. #define PLL_BAND_SEL_IFILT 0x0060
  46. #define PLL_BAND_SEL_CAL_SETTINGS_TWO 0x0064
  47. #define PLL_BAND_SEL_CAL_SETTINGS_THREE 0x0068
  48. #define PLL_BAND_SEL_CAL_SETTINGS_FOUR 0x006C
  49. #define PLL_BAND_SEL_ICODE_HIGH 0x0070
  50. #define PLL_BAND_SEL_ICODE_LOW 0x0074
  51. #define PLL_FREQ_DETECT_SETTINGS_ONE 0x0078
  52. #define PLL_FREQ_DETECT_THRESH 0x007C
  53. #define PLL_FREQ_DET_REFCLK_HIGH 0x0080
  54. #define PLL_FREQ_DET_REFCLK_LOW 0x0084
  55. #define PLL_FREQ_DET_PLLCLK_HIGH 0x0088
  56. #define PLL_FREQ_DET_PLLCLK_LOW 0x008C
  57. #define PLL_PFILT 0x0090
  58. #define PLL_IFILT 0x0094
  59. #define PLL_PLL_GAIN 0x0098
  60. #define PLL_ICODE_LOW 0x009C
  61. #define PLL_ICODE_HIGH 0x00A0
  62. #define PLL_LOCKDET 0x00A4
  63. #define PLL_OUTDIV 0x00A8
  64. #define PLL_FASTLOCK_CONTROL 0x00AC
  65. #define PLL_PASS_OUT_OVERRIDE_ONE 0x00B0
  66. #define PLL_PASS_OUT_OVERRIDE_TWO 0x00B4
  67. #define PLL_CORE_OVERRIDE 0x00B8
  68. #define PLL_CORE_INPUT_OVERRIDE 0x00BC
  69. #define PLL_RATE_CHANGE 0x00C0
  70. #define PLL_PLL_DIGITAL_TIMERS 0x00C4
  71. #define PLL_PLL_DIGITAL_TIMERS_TWO 0x00C8
  72. #define PLL_DECIMAL_DIV_START 0x00CC
  73. #define PLL_FRAC_DIV_START_LOW 0x00D0
  74. #define PLL_FRAC_DIV_START_MID 0x00D4
  75. #define PLL_FRAC_DIV_START_HIGH 0x00D8
  76. #define PLL_DEC_FRAC_MUXES 0x00DC
  77. #define PLL_DECIMAL_DIV_START_1 0x00E0
  78. #define PLL_FRAC_DIV_START_LOW_1 0x00E4
  79. #define PLL_FRAC_DIV_START_MID_1 0x00E8
  80. #define PLL_FRAC_DIV_START_HIGH_1 0x00EC
  81. #define PLL_DECIMAL_DIV_START_2 0x00F0
  82. #define PLL_FRAC_DIV_START_LOW_2 0x00F4
  83. #define PLL_FRAC_DIV_START_MID_2 0x00F8
  84. #define PLL_FRAC_DIV_START_HIGH_2 0x00FC
  85. #define PLL_MASH_CONTROL 0x0100
  86. #define PLL_SSC_STEPSIZE_LOW 0x0104
  87. #define PLL_SSC_STEPSIZE_HIGH 0x0108
  88. #define PLL_SSC_DIV_PER_LOW 0x010C
  89. #define PLL_SSC_DIV_PER_HIGH 0x0110
  90. #define PLL_SSC_ADJPER_LOW 0x0114
  91. #define PLL_SSC_ADJPER_HIGH 0x0118
  92. #define PLL_SSC_MUX_CONTROL 0x011C
  93. #define PLL_SSC_STEPSIZE_LOW_1 0x0120
  94. #define PLL_SSC_STEPSIZE_HIGH_1 0x0124
  95. #define PLL_SSC_DIV_PER_LOW_1 0x0128
  96. #define PLL_SSC_DIV_PER_HIGH_1 0x012C
  97. #define PLL_SSC_ADJPER_LOW_1 0x0130
  98. #define PLL_SSC_ADJPER_HIGH_1 0x0134
  99. #define PLL_SSC_STEPSIZE_LOW_2 0x0138
  100. #define PLL_SSC_STEPSIZE_HIGH_2 0x013C
  101. #define PLL_SSC_DIV_PER_LOW_2 0x0140
  102. #define PLL_SSC_DIV_PER_HIGH_2 0x0144
  103. #define PLL_SSC_ADJPER_LOW_2 0x0148
  104. #define PLL_SSC_ADJPER_HIGH_2 0x014C
  105. #define PLL_SSC_CONTROL 0x0150
  106. #define PLL_PLL_OUTDIV_RATE 0x0154
  107. #define PLL_PLL_LOCKDET_RATE_1 0x0158
  108. #define PLL_PLL_LOCKDET_RATE_2 0x015C
  109. #define PLL_PLL_PROP_GAIN_RATE_1 0x0160
  110. #define PLL_PLL_PROP_GAIN_RATE_2 0x0164
  111. #define PLL_PLL_BAND_SEL_RATE_1 0x0168
  112. #define PLL_PLL_BAND_SEL_RATE_2 0x016C
  113. #define PLL_PLL_INT_GAIN_IFILT_BAND_1 0x0170
  114. #define PLL_PLL_INT_GAIN_IFILT_BAND_2 0x0174
  115. #define PLL_PLL_FL_INT_GAIN_PFILT_BAND_1 0x0178
  116. #define PLL_PLL_FL_INT_GAIN_PFILT_BAND_2 0x017C
  117. #define PLL_PLL_FASTLOCK_EN_BAND 0x0180
  118. #define PLL_FREQ_TUNE_ACCUM_INIT_MID 0x0184
  119. #define PLL_FREQ_TUNE_ACCUM_INIT_HIGH 0x0188
  120. #define PLL_FREQ_TUNE_ACCUM_INIT_MUX 0x018C
  121. #define PLL_PLL_LOCK_OVERRIDE 0x0190
  122. #define PLL_PLL_LOCK_DELAY 0x0194
  123. #define PLL_PLL_LOCK_MIN_DELAY 0x0198
  124. #define PLL_CLOCK_INVERTERS 0x019C
  125. #define PLL_SPARE_AND_JPC_OVERRIDES 0x01A0
  126. #define PLL_BIAS_CONTROL_1 0x01A4
  127. #define PLL_BIAS_CONTROL_2 0x01A8
  128. #define PLL_ALOG_OBSV_BUS_CTRL_1 0x01AC
  129. #define PLL_COMMON_STATUS_ONE 0x01B0
  130. #define PLL_COMMON_STATUS_TWO 0x01B4
  131. #define PLL_BAND_SEL_CAL 0x01B8
  132. #define PLL_ICODE_ACCUM_STATUS_LOW 0x01BC
  133. #define PLL_ICODE_ACCUM_STATUS_HIGH 0x01C0
  134. #define PLL_FD_OUT_LOW 0x01C4
  135. #define PLL_FD_OUT_HIGH 0x01C8
  136. #define PLL_ALOG_OBSV_BUS_STATUS_1 0x01CC
  137. #define PLL_PLL_MISC_CONFIG 0x01D0
  138. #define PLL_FLL_CONFIG 0x01D4
  139. #define PLL_FLL_FREQ_ACQ_TIME 0x01D8
  140. #define PLL_FLL_CODE0 0x01DC
  141. #define PLL_FLL_CODE1 0x01E0
  142. #define PLL_FLL_GAIN0 0x01E4
  143. #define PLL_FLL_GAIN1 0x01E8
  144. #define PLL_SW_RESET 0x01EC
  145. #define PLL_FAST_PWRUP 0x01F0
  146. #define PLL_LOCKTIME0 0x01F4
  147. #define PLL_LOCKTIME1 0x01F8
  148. #define PLL_DEBUG_BUS_SEL 0x01FC
  149. #define PLL_DEBUG_BUS0 0x0200
  150. #define PLL_DEBUG_BUS1 0x0204
  151. #define PLL_DEBUG_BUS2 0x0208
  152. #define PLL_DEBUG_BUS3 0x020C
  153. #define PLL_ANALOG_FLL_CONTROL_OVERRIDES 0x0210
  154. #define PLL_VCO_CONFIG 0x0214
  155. #define PLL_VCO_CAL_CODE1_MODE0_STATUS 0x0218
  156. #define PLL_VCO_CAL_CODE1_MODE1_STATUS 0x021C
  157. #define PLL_RESET_SM_STATUS 0x0220
  158. #define PLL_TDC_OFFSET 0x0224
  159. #define PLL_PS3_PWRDOWN_CONTROLS 0x0228
  160. #define PLL_PS4_PWRDOWN_CONTROLS 0x022C
  161. #define PLL_PLL_RST_CONTROLS 0x0230
  162. #define PLL_GEAR_BAND_SELECT_CONTROLS 0x0234
  163. #define PLL_PSM_CLK_CONTROLS 0x0238
  164. #define PLL_SYSTEM_MUXES_2 0x023C
  165. #define PLL_VCO_CONFIG_1 0x0240
  166. #define PLL_VCO_CONFIG_2 0x0244
  167. #define PLL_CLOCK_INVERTERS_1 0x0248
  168. #define PLL_CLOCK_INVERTERS_2 0x024C
  169. #define PLL_CMODE_1 0x0250
  170. #define PLL_CMODE_2 0x0254
  171. #define PLL_ANALOG_CONTROLS_FIVE_1 0x0258
  172. #define PLL_ANALOG_CONTROLS_FIVE_2 0x025C
  173. #define PLL_PERF_OPTIMIZE 0x0260
  174. /* Register Offsets from PHY base address */
  175. #define PHY_CMN_CLK_CFG0 0x010
  176. #define PHY_CMN_CLK_CFG1 0x014
  177. #define PHY_CMN_RBUF_CTRL 0x01C
  178. #define PHY_CMN_CTRL_0 0x024
  179. #define PHY_CMN_CTRL_2 0x02C
  180. #define PHY_CMN_CTRL_3 0x030
  181. #define PHY_CMN_PLL_CNTRL 0x03C
  182. #define PHY_CMN_GLBL_DIGTOP_SPARE4 0x128
  183. /* Bit definition of SSC control registers */
  184. #define SSC_CENTER BIT(0)
  185. #define SSC_EN BIT(1)
  186. #define SSC_FREQ_UPDATE BIT(2)
  187. #define SSC_FREQ_UPDATE_MUX BIT(3)
  188. #define SSC_UPDATE_SSC BIT(4)
  189. #define SSC_UPDATE_SSC_MUX BIT(5)
  190. #define SSC_START BIT(6)
  191. #define SSC_START_MUX BIT(7)
  192. /* Dynamic Refresh Control Registers */
  193. #define DSI_DYNAMIC_REFRESH_PLL_CTRL0 (0x014)
  194. #define DSI_DYNAMIC_REFRESH_PLL_CTRL1 (0x018)
  195. #define DSI_DYNAMIC_REFRESH_PLL_CTRL2 (0x01C)
  196. #define DSI_DYNAMIC_REFRESH_PLL_CTRL3 (0x020)
  197. #define DSI_DYNAMIC_REFRESH_PLL_CTRL4 (0x024)
  198. #define DSI_DYNAMIC_REFRESH_PLL_CTRL5 (0x028)
  199. #define DSI_DYNAMIC_REFRESH_PLL_CTRL6 (0x02C)
  200. #define DSI_DYNAMIC_REFRESH_PLL_CTRL7 (0x030)
  201. #define DSI_DYNAMIC_REFRESH_PLL_CTRL8 (0x034)
  202. #define DSI_DYNAMIC_REFRESH_PLL_CTRL9 (0x038)
  203. #define DSI_DYNAMIC_REFRESH_PLL_CTRL10 (0x03C)
  204. #define DSI_DYNAMIC_REFRESH_PLL_CTRL11 (0x040)
  205. #define DSI_DYNAMIC_REFRESH_PLL_CTRL12 (0x044)
  206. #define DSI_DYNAMIC_REFRESH_PLL_CTRL13 (0x048)
  207. #define DSI_DYNAMIC_REFRESH_PLL_CTRL14 (0x04C)
  208. #define DSI_DYNAMIC_REFRESH_PLL_CTRL15 (0x050)
  209. #define DSI_DYNAMIC_REFRESH_PLL_CTRL16 (0x054)
  210. #define DSI_DYNAMIC_REFRESH_PLL_CTRL17 (0x058)
  211. #define DSI_DYNAMIC_REFRESH_PLL_CTRL18 (0x05C)
  212. #define DSI_DYNAMIC_REFRESH_PLL_CTRL19 (0x060)
  213. #define DSI_DYNAMIC_REFRESH_PLL_CTRL20 (0x064)
  214. #define DSI_DYNAMIC_REFRESH_PLL_CTRL21 (0x068)
  215. #define DSI_DYNAMIC_REFRESH_PLL_CTRL22 (0x06C)
  216. #define DSI_DYNAMIC_REFRESH_PLL_CTRL23 (0x070)
  217. #define DSI_DYNAMIC_REFRESH_PLL_CTRL24 (0x074)
  218. #define DSI_DYNAMIC_REFRESH_PLL_CTRL25 (0x078)
  219. #define DSI_DYNAMIC_REFRESH_PLL_CTRL26 (0x07C)
  220. #define DSI_DYNAMIC_REFRESH_PLL_CTRL27 (0x080)
  221. #define DSI_DYNAMIC_REFRESH_PLL_CTRL28 (0x084)
  222. #define DSI_DYNAMIC_REFRESH_PLL_CTRL29 (0x088)
  223. #define DSI_DYNAMIC_REFRESH_PLL_CTRL30 (0x08C)
  224. #define DSI_DYNAMIC_REFRESH_PLL_CTRL31 (0x090)
  225. #define DSI_DYNAMIC_REFRESH_PLL_UPPER_ADDR (0x094)
  226. #define DSI_DYNAMIC_REFRESH_PLL_UPPER_ADDR2 (0x098)
  227. #define DSI_PHY_TO_PLL_OFFSET (0x500)
  228. enum {
  229. DSI_PLL_0,
  230. DSI_PLL_1,
  231. DSI_PLL_MAX
  232. };
  233. struct dsi_pll_regs {
  234. u32 pll_prop_gain_rate;
  235. u32 pll_lockdet_rate;
  236. u32 decimal_div_start;
  237. u32 frac_div_start_low;
  238. u32 frac_div_start_mid;
  239. u32 frac_div_start_high;
  240. u32 pll_clock_inverters;
  241. u32 ssc_stepsize_low;
  242. u32 ssc_stepsize_high;
  243. u32 ssc_div_per_low;
  244. u32 ssc_div_per_high;
  245. u32 ssc_adjper_low;
  246. u32 ssc_adjper_high;
  247. u32 ssc_control;
  248. };
  249. struct dsi_pll_config {
  250. u32 ref_freq;
  251. bool div_override;
  252. u32 output_div;
  253. bool ignore_frac;
  254. bool disable_prescaler;
  255. bool enable_ssc;
  256. bool ssc_center;
  257. u32 dec_bits;
  258. u32 frac_bits;
  259. u32 lock_timer;
  260. u32 ssc_freq;
  261. u32 ssc_offset;
  262. u32 ssc_adj_per;
  263. u32 thresh_cycles;
  264. u32 refclk_cycles;
  265. };
  266. struct dsi_pll_7nm {
  267. struct mdss_pll_resources *rsc;
  268. struct dsi_pll_config pll_configuration;
  269. struct dsi_pll_regs reg_setup;
  270. };
  271. static inline bool dsi_pll_7nm_is_hw_revision_v1(
  272. struct mdss_pll_resources *rsc)
  273. {
  274. return (rsc->pll_interface_type == MDSS_DSI_PLL_7NM) ? true : false;
  275. }
  276. static inline bool dsi_pll_7nm_is_hw_revision_v2(
  277. struct mdss_pll_resources *rsc)
  278. {
  279. return (rsc->pll_interface_type == MDSS_DSI_PLL_7NM_V2) ? true : false;
  280. }
  281. static inline bool dsi_pll_7nm_is_hw_revision_v4_1(
  282. struct mdss_pll_resources *rsc)
  283. {
  284. return (rsc->pll_interface_type == MDSS_DSI_PLL_7NM_V4_1) ?
  285. true : false;
  286. }
  287. static inline int pll_reg_read(void *context, unsigned int reg,
  288. unsigned int *val)
  289. {
  290. int rc = 0;
  291. u32 data;
  292. struct mdss_pll_resources *rsc = context;
  293. rc = mdss_pll_resource_enable(rsc, true);
  294. if (rc) {
  295. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  296. return rc;
  297. }
  298. /*
  299. * DSI PHY/PLL should be both powered on when reading PLL
  300. * registers. Since PHY power has been enabled in DSI PHY
  301. * driver, only PLL power is needed to enable here.
  302. */
  303. data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CTRL_0);
  304. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_CTRL_0, data | BIT(5));
  305. ndelay(250);
  306. *val = MDSS_PLL_REG_R(rsc->pll_base, reg);
  307. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_CTRL_0, data);
  308. (void)mdss_pll_resource_enable(rsc, false);
  309. return rc;
  310. }
  311. static inline int pll_reg_write(void *context, unsigned int reg,
  312. unsigned int val)
  313. {
  314. int rc = 0;
  315. struct mdss_pll_resources *rsc = context;
  316. rc = mdss_pll_resource_enable(rsc, true);
  317. if (rc) {
  318. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  319. return rc;
  320. }
  321. MDSS_PLL_REG_W(rsc->pll_base, reg, val);
  322. (void)mdss_pll_resource_enable(rsc, false);
  323. return rc;
  324. }
  325. static inline int phy_reg_read(void *context, unsigned int reg,
  326. unsigned int *val)
  327. {
  328. int rc = 0;
  329. struct mdss_pll_resources *rsc = context;
  330. rc = mdss_pll_resource_enable(rsc, true);
  331. if (rc) {
  332. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  333. return rc;
  334. }
  335. *val = MDSS_PLL_REG_R(rsc->phy_base, reg);
  336. (void)mdss_pll_resource_enable(rsc, false);
  337. return rc;
  338. }
  339. static inline int phy_reg_write(void *context, unsigned int reg,
  340. unsigned int val)
  341. {
  342. int rc = 0;
  343. struct mdss_pll_resources *rsc = context;
  344. rc = mdss_pll_resource_enable(rsc, true);
  345. if (rc) {
  346. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  347. return rc;
  348. }
  349. MDSS_PLL_REG_W(rsc->phy_base, reg, val);
  350. (void)mdss_pll_resource_enable(rsc, false);
  351. return rc;
  352. }
  353. static inline int phy_reg_update_bits_sub(struct mdss_pll_resources *rsc,
  354. unsigned int reg, unsigned int mask, unsigned int val)
  355. {
  356. u32 reg_val;
  357. reg_val = MDSS_PLL_REG_R(rsc->phy_base, reg);
  358. reg_val &= ~mask;
  359. reg_val |= (val & mask);
  360. MDSS_PLL_REG_W(rsc->phy_base, reg, reg_val);
  361. return 0;
  362. }
  363. static inline int phy_reg_update_bits(void *context, unsigned int reg,
  364. unsigned int mask, unsigned int val)
  365. {
  366. int rc = 0;
  367. struct mdss_pll_resources *rsc = context;
  368. rc = mdss_pll_resource_enable(rsc, true);
  369. if (rc) {
  370. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  371. return rc;
  372. }
  373. rc = phy_reg_update_bits_sub(rsc, reg, mask, val);
  374. if (!rc && rsc->slave)
  375. rc = phy_reg_update_bits_sub(rsc->slave, reg, mask, val);
  376. (void)mdss_pll_resource_enable(rsc, false);
  377. return rc;
  378. }
  379. static inline int pclk_mux_read_sel(void *context, unsigned int reg,
  380. unsigned int *val)
  381. {
  382. int rc = 0;
  383. struct mdss_pll_resources *rsc = context;
  384. rc = mdss_pll_resource_enable(rsc, true);
  385. if (rc)
  386. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  387. else
  388. *val = (MDSS_PLL_REG_R(rsc->phy_base, reg) & 0x3);
  389. (void)mdss_pll_resource_enable(rsc, false);
  390. return rc;
  391. }
  392. static inline int pclk_mux_write_sel_sub(struct mdss_pll_resources *rsc,
  393. unsigned int reg, unsigned int val)
  394. {
  395. u32 reg_val;
  396. reg_val = MDSS_PLL_REG_R(rsc->phy_base, reg);
  397. reg_val &= ~0x03;
  398. reg_val |= val;
  399. MDSS_PLL_REG_W(rsc->phy_base, reg, reg_val);
  400. return 0;
  401. }
  402. static inline int pclk_mux_write_sel(void *context, unsigned int reg,
  403. unsigned int val)
  404. {
  405. int rc = 0;
  406. struct mdss_pll_resources *rsc = context;
  407. rc = mdss_pll_resource_enable(rsc, true);
  408. if (rc) {
  409. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  410. return rc;
  411. }
  412. rc = pclk_mux_write_sel_sub(rsc, reg, val);
  413. if (!rc && rsc->slave)
  414. rc = pclk_mux_write_sel_sub(rsc->slave, reg, val);
  415. (void)mdss_pll_resource_enable(rsc, false);
  416. /*
  417. * cache the current parent index for cases where parent
  418. * is not changing but rate is changing. In that case
  419. * clock framework won't call parent_set and hence dsiclk_sel
  420. * bit won't be programmed. e.g. dfps update use case.
  421. */
  422. rsc->cached_cfg1 = val;
  423. return rc;
  424. }
  425. static struct mdss_pll_resources *pll_rsc_db[DSI_PLL_MAX];
  426. static struct dsi_pll_7nm plls[DSI_PLL_MAX];
  427. static void dsi_pll_config_slave(struct mdss_pll_resources *rsc)
  428. {
  429. u32 reg;
  430. struct mdss_pll_resources *orsc = pll_rsc_db[DSI_PLL_1];
  431. if (!rsc)
  432. return;
  433. /* Only DSI PLL0 can act as a master */
  434. if (rsc->index != DSI_PLL_0)
  435. return;
  436. /* default configuration: source is either internal or ref clock */
  437. rsc->slave = NULL;
  438. if (!orsc) {
  439. pr_warn("slave PLL unavilable, assuming standalone config\n");
  440. return;
  441. }
  442. /* check to see if the source of DSI1 PLL bitclk is set to external */
  443. reg = MDSS_PLL_REG_R(orsc->phy_base, PHY_CMN_CLK_CFG1);
  444. reg &= (BIT(2) | BIT(3));
  445. if (reg == 0x04)
  446. rsc->slave = pll_rsc_db[DSI_PLL_1]; /* external source */
  447. pr_debug("Slave PLL %s\n", rsc->slave ? "configured" : "absent");
  448. }
  449. static void dsi_pll_setup_config(struct dsi_pll_7nm *pll,
  450. struct mdss_pll_resources *rsc)
  451. {
  452. struct dsi_pll_config *config = &pll->pll_configuration;
  453. config->ref_freq = 19200000;
  454. config->output_div = 1;
  455. config->dec_bits = 8;
  456. config->frac_bits = 18;
  457. config->lock_timer = 64;
  458. config->ssc_freq = 31500;
  459. config->ssc_offset = 4800;
  460. config->ssc_adj_per = 2;
  461. config->thresh_cycles = 32;
  462. config->refclk_cycles = 256;
  463. config->div_override = false;
  464. config->ignore_frac = false;
  465. config->disable_prescaler = false;
  466. config->enable_ssc = rsc->ssc_en;
  467. config->ssc_center = rsc->ssc_center;
  468. if (config->enable_ssc) {
  469. if (rsc->ssc_freq)
  470. config->ssc_freq = rsc->ssc_freq;
  471. if (rsc->ssc_ppm)
  472. config->ssc_offset = rsc->ssc_ppm;
  473. }
  474. dsi_pll_config_slave(rsc);
  475. }
  476. static void dsi_pll_calc_dec_frac(struct dsi_pll_7nm *pll,
  477. struct mdss_pll_resources *rsc)
  478. {
  479. struct dsi_pll_config *config = &pll->pll_configuration;
  480. struct dsi_pll_regs *regs = &pll->reg_setup;
  481. u64 fref = rsc->vco_ref_clk_rate;
  482. u64 pll_freq;
  483. u64 divider;
  484. u64 dec, dec_multiple;
  485. u32 frac;
  486. u64 multiplier;
  487. pll_freq = rsc->vco_current_rate;
  488. if (config->disable_prescaler)
  489. divider = fref;
  490. else
  491. divider = fref * 2;
  492. multiplier = 1 << config->frac_bits;
  493. dec_multiple = div_u64(pll_freq * multiplier, divider);
  494. div_u64_rem(dec_multiple, multiplier, &frac);
  495. dec = div_u64(dec_multiple, multiplier);
  496. switch (rsc->pll_interface_type) {
  497. case MDSS_DSI_PLL_7NM:
  498. regs->pll_clock_inverters = 0x0;
  499. break;
  500. case MDSS_DSI_PLL_7NM_V2:
  501. regs->pll_clock_inverters = 0x28;
  502. break;
  503. case MDSS_DSI_PLL_7NM_V4_1:
  504. default:
  505. if (pll_freq <= 1000000000)
  506. regs->pll_clock_inverters = 0xA0;
  507. else if (pll_freq <= 2500000000)
  508. regs->pll_clock_inverters = 0x20;
  509. else if (pll_freq <= 3020000000)
  510. regs->pll_clock_inverters = 0x00;
  511. else
  512. regs->pll_clock_inverters = 0x40;
  513. break;
  514. }
  515. regs->pll_lockdet_rate = config->lock_timer;
  516. regs->decimal_div_start = dec;
  517. regs->frac_div_start_low = (frac & 0xff);
  518. regs->frac_div_start_mid = (frac & 0xff00) >> 8;
  519. regs->frac_div_start_high = (frac & 0x30000) >> 16;
  520. regs->pll_prop_gain_rate = 10;
  521. }
  522. static void dsi_pll_calc_ssc(struct dsi_pll_7nm *pll,
  523. struct mdss_pll_resources *rsc)
  524. {
  525. struct dsi_pll_config *config = &pll->pll_configuration;
  526. struct dsi_pll_regs *regs = &pll->reg_setup;
  527. u32 ssc_per;
  528. u32 ssc_mod;
  529. u64 ssc_step_size;
  530. u64 frac;
  531. if (!config->enable_ssc) {
  532. pr_debug("SSC not enabled\n");
  533. return;
  534. }
  535. ssc_per = DIV_ROUND_CLOSEST(config->ref_freq, config->ssc_freq) / 2 - 1;
  536. ssc_mod = (ssc_per + 1) % (config->ssc_adj_per + 1);
  537. ssc_per -= ssc_mod;
  538. frac = regs->frac_div_start_low |
  539. (regs->frac_div_start_mid << 8) |
  540. (regs->frac_div_start_high << 16);
  541. ssc_step_size = regs->decimal_div_start;
  542. ssc_step_size *= (1 << config->frac_bits);
  543. ssc_step_size += frac;
  544. ssc_step_size *= config->ssc_offset;
  545. ssc_step_size *= (config->ssc_adj_per + 1);
  546. ssc_step_size = div_u64(ssc_step_size, (ssc_per + 1));
  547. ssc_step_size = DIV_ROUND_CLOSEST_ULL(ssc_step_size, 1000000);
  548. regs->ssc_div_per_low = ssc_per & 0xFF;
  549. regs->ssc_div_per_high = (ssc_per & 0xFF00) >> 8;
  550. regs->ssc_stepsize_low = (u32)(ssc_step_size & 0xFF);
  551. regs->ssc_stepsize_high = (u32)((ssc_step_size & 0xFF00) >> 8);
  552. regs->ssc_adjper_low = config->ssc_adj_per & 0xFF;
  553. regs->ssc_adjper_high = (config->ssc_adj_per & 0xFF00) >> 8;
  554. regs->ssc_control = config->ssc_center ? SSC_CENTER : 0;
  555. pr_debug("SCC: Dec:%d, frac:%llu, frac_bits:%d\n",
  556. regs->decimal_div_start, frac, config->frac_bits);
  557. pr_debug("SSC: div_per:0x%X, stepsize:0x%X, adjper:0x%X\n",
  558. ssc_per, (u32)ssc_step_size, config->ssc_adj_per);
  559. }
  560. static void dsi_pll_ssc_commit(struct dsi_pll_7nm *pll,
  561. struct mdss_pll_resources *rsc)
  562. {
  563. void __iomem *pll_base = rsc->pll_base;
  564. struct dsi_pll_regs *regs = &pll->reg_setup;
  565. if (pll->pll_configuration.enable_ssc) {
  566. pr_debug("SSC is enabled\n");
  567. MDSS_PLL_REG_W(pll_base, PLL_SSC_STEPSIZE_LOW_1,
  568. regs->ssc_stepsize_low);
  569. MDSS_PLL_REG_W(pll_base, PLL_SSC_STEPSIZE_HIGH_1,
  570. regs->ssc_stepsize_high);
  571. MDSS_PLL_REG_W(pll_base, PLL_SSC_DIV_PER_LOW_1,
  572. regs->ssc_div_per_low);
  573. MDSS_PLL_REG_W(pll_base, PLL_SSC_DIV_PER_HIGH_1,
  574. regs->ssc_div_per_high);
  575. MDSS_PLL_REG_W(pll_base, PLL_SSC_ADJPER_LOW_1,
  576. regs->ssc_adjper_low);
  577. MDSS_PLL_REG_W(pll_base, PLL_SSC_ADJPER_HIGH_1,
  578. regs->ssc_adjper_high);
  579. MDSS_PLL_REG_W(pll_base, PLL_SSC_CONTROL,
  580. SSC_EN | regs->ssc_control);
  581. }
  582. }
  583. static void dsi_pll_config_hzindep_reg(struct dsi_pll_7nm *pll,
  584. struct mdss_pll_resources *rsc)
  585. {
  586. void __iomem *pll_base = rsc->pll_base;
  587. u64 vco_rate = rsc->vco_current_rate;
  588. switch (rsc->pll_interface_type) {
  589. case MDSS_DSI_PLL_7NM:
  590. case MDSS_DSI_PLL_7NM_V2:
  591. MDSS_PLL_REG_W(pll_base, PLL_ANALOG_CONTROLS_FIVE_1, 0x01);
  592. MDSS_PLL_REG_W(pll_base, PLL_VCO_CONFIG_1, 0x00);
  593. break;
  594. case MDSS_DSI_PLL_7NM_V4_1:
  595. default:
  596. if (vco_rate < 3100000000)
  597. MDSS_PLL_REG_W(pll_base,
  598. PLL_ANALOG_CONTROLS_FIVE_1, 0x01);
  599. else
  600. MDSS_PLL_REG_W(pll_base,
  601. PLL_ANALOG_CONTROLS_FIVE_1, 0x03);
  602. if (vco_rate < 1520000000)
  603. MDSS_PLL_REG_W(pll_base, PLL_VCO_CONFIG_1, 0x08);
  604. else if (vco_rate < 2990000000)
  605. MDSS_PLL_REG_W(pll_base, PLL_VCO_CONFIG_1, 0x01);
  606. else
  607. MDSS_PLL_REG_W(pll_base, PLL_VCO_CONFIG_1, 0x00);
  608. break;
  609. }
  610. if (dsi_pll_7nm_is_hw_revision_v1(rsc))
  611. MDSS_PLL_REG_W(pll_base, PLL_GEAR_BAND_SELECT_CONTROLS, 0x21);
  612. MDSS_PLL_REG_W(pll_base, PLL_ANALOG_CONTROLS_FIVE, 0x01);
  613. MDSS_PLL_REG_W(pll_base, PLL_ANALOG_CONTROLS_TWO, 0x03);
  614. MDSS_PLL_REG_W(pll_base, PLL_ANALOG_CONTROLS_THREE, 0x00);
  615. MDSS_PLL_REG_W(pll_base, PLL_DSM_DIVIDER, 0x00);
  616. MDSS_PLL_REG_W(pll_base, PLL_FEEDBACK_DIVIDER, 0x4e);
  617. MDSS_PLL_REG_W(pll_base, PLL_CALIBRATION_SETTINGS, 0x40);
  618. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL_SETTINGS_THREE, 0xba);
  619. MDSS_PLL_REG_W(pll_base, PLL_FREQ_DETECT_SETTINGS_ONE, 0x0c);
  620. MDSS_PLL_REG_W(pll_base, PLL_OUTDIV, 0x00);
  621. MDSS_PLL_REG_W(pll_base, PLL_CORE_OVERRIDE, 0x00);
  622. MDSS_PLL_REG_W(pll_base, PLL_PLL_DIGITAL_TIMERS_TWO, 0x08);
  623. MDSS_PLL_REG_W(pll_base, PLL_PLL_PROP_GAIN_RATE_1, 0x0a);
  624. MDSS_PLL_REG_W(pll_base, PLL_PLL_BAND_SEL_RATE_1, 0xc0);
  625. MDSS_PLL_REG_W(pll_base, PLL_PLL_INT_GAIN_IFILT_BAND_1, 0x84);
  626. MDSS_PLL_REG_W(pll_base, PLL_PLL_INT_GAIN_IFILT_BAND_1, 0x82);
  627. MDSS_PLL_REG_W(pll_base, PLL_PLL_FL_INT_GAIN_PFILT_BAND_1, 0x4c);
  628. MDSS_PLL_REG_W(pll_base, PLL_PLL_LOCK_OVERRIDE, 0x80);
  629. MDSS_PLL_REG_W(pll_base, PLL_PFILT, 0x29);
  630. MDSS_PLL_REG_W(pll_base, PLL_PFILT, 0x2f);
  631. MDSS_PLL_REG_W(pll_base, PLL_IFILT, 0x2a);
  632. switch (rsc->pll_interface_type) {
  633. case MDSS_DSI_PLL_7NM:
  634. MDSS_PLL_REG_W(pll_base, PLL_IFILT, 0x30);
  635. break;
  636. case MDSS_DSI_PLL_7NM_V2:
  637. MDSS_PLL_REG_W(pll_base, PLL_IFILT, 0x22);
  638. break;
  639. case MDSS_DSI_PLL_7NM_V4_1:
  640. default:
  641. MDSS_PLL_REG_W(pll_base, PLL_IFILT, 0x3F);
  642. break;
  643. }
  644. if (dsi_pll_7nm_is_hw_revision_v4_1(rsc)) {
  645. MDSS_PLL_REG_W(pll_base, PLL_PERF_OPTIMIZE, 0x22);
  646. if (rsc->slave)
  647. MDSS_PLL_REG_W(rsc->slave->pll_base, PLL_PERF_OPTIMIZE, 0x22);
  648. }
  649. }
  650. static void dsi_pll_init_val(struct mdss_pll_resources *rsc)
  651. {
  652. void __iomem *pll_base = rsc->pll_base;
  653. MDSS_PLL_REG_W(pll_base, PLL_ANALOG_CONTROLS_ONE, 0x00000000);
  654. MDSS_PLL_REG_W(pll_base, PLL_INT_LOOP_SETTINGS, 0x0000003F);
  655. MDSS_PLL_REG_W(pll_base, PLL_INT_LOOP_SETTINGS_TWO, 0x00000000);
  656. MDSS_PLL_REG_W(pll_base, PLL_ANALOG_CONTROLS_FOUR, 0x00000000);
  657. MDSS_PLL_REG_W(pll_base, PLL_INT_LOOP_CONTROLS, 0x00000080);
  658. MDSS_PLL_REG_W(pll_base, PLL_SYSTEM_MUXES, 0x00000000);
  659. MDSS_PLL_REG_W(pll_base, PLL_FREQ_UPDATE_CONTROL_OVERRIDES, 0x00000000);
  660. MDSS_PLL_REG_W(pll_base, PLL_CMODE, 0x00000010);
  661. MDSS_PLL_REG_W(pll_base, PLL_PSM_CTRL, 0x00000020);
  662. MDSS_PLL_REG_W(pll_base, PLL_RSM_CTRL, 0x00000010);
  663. MDSS_PLL_REG_W(pll_base, PLL_VCO_TUNE_MAP, 0x00000002);
  664. MDSS_PLL_REG_W(pll_base, PLL_PLL_CNTRL, 0x0000001C);
  665. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL_TIMER_LOW, 0x00000000);
  666. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL_TIMER_HIGH, 0x00000002);
  667. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL_SETTINGS, 0x00000020);
  668. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_MIN, 0x00000000);
  669. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_MAX, 0x000000FF);
  670. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_PFILT, 0x00000000);
  671. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_IFILT, 0x0000000A);
  672. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL_SETTINGS_TWO, 0x00000025);
  673. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL_SETTINGS_THREE, 0x000000BA);
  674. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL_SETTINGS_FOUR, 0x0000004F);
  675. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_ICODE_HIGH, 0x0000000A);
  676. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_ICODE_LOW, 0x00000000);
  677. MDSS_PLL_REG_W(pll_base, PLL_FREQ_DETECT_SETTINGS_ONE, 0x0000000C);
  678. MDSS_PLL_REG_W(pll_base, PLL_FREQ_DETECT_THRESH, 0x00000020);
  679. MDSS_PLL_REG_W(pll_base, PLL_FREQ_DET_REFCLK_HIGH, 0x00000000);
  680. MDSS_PLL_REG_W(pll_base, PLL_FREQ_DET_REFCLK_LOW, 0x000000FF);
  681. MDSS_PLL_REG_W(pll_base, PLL_FREQ_DET_PLLCLK_HIGH, 0x00000010);
  682. MDSS_PLL_REG_W(pll_base, PLL_FREQ_DET_PLLCLK_LOW, 0x00000046);
  683. MDSS_PLL_REG_W(pll_base, PLL_PLL_GAIN, 0x00000054);
  684. MDSS_PLL_REG_W(pll_base, PLL_ICODE_LOW, 0x00000000);
  685. MDSS_PLL_REG_W(pll_base, PLL_ICODE_HIGH, 0x00000000);
  686. MDSS_PLL_REG_W(pll_base, PLL_LOCKDET, 0x00000040);
  687. MDSS_PLL_REG_W(pll_base, PLL_FASTLOCK_CONTROL, 0x00000004);
  688. MDSS_PLL_REG_W(pll_base, PLL_PASS_OUT_OVERRIDE_ONE, 0x00000000);
  689. MDSS_PLL_REG_W(pll_base, PLL_PASS_OUT_OVERRIDE_TWO, 0x00000000);
  690. MDSS_PLL_REG_W(pll_base, PLL_CORE_OVERRIDE, 0x00000000);
  691. MDSS_PLL_REG_W(pll_base, PLL_CORE_INPUT_OVERRIDE, 0x00000010);
  692. MDSS_PLL_REG_W(pll_base, PLL_RATE_CHANGE, 0x00000000);
  693. MDSS_PLL_REG_W(pll_base, PLL_PLL_DIGITAL_TIMERS, 0x00000008);
  694. MDSS_PLL_REG_W(pll_base, PLL_PLL_DIGITAL_TIMERS_TWO, 0x00000008);
  695. MDSS_PLL_REG_W(pll_base, PLL_DEC_FRAC_MUXES, 0x00000000);
  696. MDSS_PLL_REG_W(pll_base, PLL_MASH_CONTROL, 0x00000003);
  697. MDSS_PLL_REG_W(pll_base, PLL_SSC_STEPSIZE_LOW, 0x00000000);
  698. MDSS_PLL_REG_W(pll_base, PLL_SSC_STEPSIZE_HIGH, 0x00000000);
  699. MDSS_PLL_REG_W(pll_base, PLL_SSC_DIV_PER_LOW, 0x00000000);
  700. MDSS_PLL_REG_W(pll_base, PLL_SSC_DIV_PER_HIGH, 0x00000000);
  701. MDSS_PLL_REG_W(pll_base, PLL_SSC_ADJPER_LOW, 0x00000000);
  702. MDSS_PLL_REG_W(pll_base, PLL_SSC_ADJPER_HIGH, 0x00000000);
  703. MDSS_PLL_REG_W(pll_base, PLL_SSC_MUX_CONTROL, 0x00000000);
  704. MDSS_PLL_REG_W(pll_base, PLL_SSC_STEPSIZE_LOW_1, 0x00000000);
  705. MDSS_PLL_REG_W(pll_base, PLL_SSC_STEPSIZE_HIGH_1, 0x00000000);
  706. MDSS_PLL_REG_W(pll_base, PLL_SSC_DIV_PER_LOW_1, 0x00000000);
  707. MDSS_PLL_REG_W(pll_base, PLL_SSC_DIV_PER_HIGH_1, 0x00000000);
  708. MDSS_PLL_REG_W(pll_base, PLL_SSC_ADJPER_LOW_1, 0x00000000);
  709. MDSS_PLL_REG_W(pll_base, PLL_SSC_ADJPER_HIGH_1, 0x00000000);
  710. MDSS_PLL_REG_W(pll_base, PLL_SSC_STEPSIZE_LOW_2, 0x00000000);
  711. MDSS_PLL_REG_W(pll_base, PLL_SSC_STEPSIZE_HIGH_2, 0x00000000);
  712. MDSS_PLL_REG_W(pll_base, PLL_SSC_DIV_PER_LOW_2, 0x00000000);
  713. MDSS_PLL_REG_W(pll_base, PLL_SSC_DIV_PER_HIGH_2, 0x00000000);
  714. MDSS_PLL_REG_W(pll_base, PLL_SSC_ADJPER_LOW_2, 0x00000000);
  715. MDSS_PLL_REG_W(pll_base, PLL_SSC_ADJPER_HIGH_2, 0x00000000);
  716. MDSS_PLL_REG_W(pll_base, PLL_SSC_CONTROL, 0x00000000);
  717. MDSS_PLL_REG_W(pll_base, PLL_PLL_OUTDIV_RATE, 0x00000000);
  718. MDSS_PLL_REG_W(pll_base, PLL_PLL_LOCKDET_RATE_1, 0x00000040);
  719. MDSS_PLL_REG_W(pll_base, PLL_PLL_LOCKDET_RATE_2, 0x00000040);
  720. MDSS_PLL_REG_W(pll_base, PLL_PLL_PROP_GAIN_RATE_1, 0x0000000C);
  721. MDSS_PLL_REG_W(pll_base, PLL_PLL_PROP_GAIN_RATE_2, 0x0000000A);
  722. MDSS_PLL_REG_W(pll_base, PLL_PLL_BAND_SEL_RATE_1, 0x000000C0);
  723. MDSS_PLL_REG_W(pll_base, PLL_PLL_BAND_SEL_RATE_2, 0x00000000);
  724. MDSS_PLL_REG_W(pll_base, PLL_PLL_INT_GAIN_IFILT_BAND_1, 0x00000054);
  725. MDSS_PLL_REG_W(pll_base, PLL_PLL_INT_GAIN_IFILT_BAND_2, 0x00000054);
  726. MDSS_PLL_REG_W(pll_base, PLL_PLL_FL_INT_GAIN_PFILT_BAND_1, 0x0000004C);
  727. MDSS_PLL_REG_W(pll_base, PLL_PLL_FL_INT_GAIN_PFILT_BAND_2, 0x0000004C);
  728. MDSS_PLL_REG_W(pll_base, PLL_PLL_FASTLOCK_EN_BAND, 0x00000003);
  729. MDSS_PLL_REG_W(pll_base, PLL_FREQ_TUNE_ACCUM_INIT_MID, 0x00000000);
  730. MDSS_PLL_REG_W(pll_base, PLL_FREQ_TUNE_ACCUM_INIT_HIGH, 0x00000000);
  731. MDSS_PLL_REG_W(pll_base, PLL_FREQ_TUNE_ACCUM_INIT_MUX, 0x00000000);
  732. MDSS_PLL_REG_W(pll_base, PLL_PLL_LOCK_OVERRIDE, 0x00000080);
  733. MDSS_PLL_REG_W(pll_base, PLL_PLL_LOCK_DELAY, 0x00000006);
  734. MDSS_PLL_REG_W(pll_base, PLL_PLL_LOCK_MIN_DELAY, 0x00000019);
  735. MDSS_PLL_REG_W(pll_base, PLL_CLOCK_INVERTERS, 0x00000000);
  736. MDSS_PLL_REG_W(pll_base, PLL_SPARE_AND_JPC_OVERRIDES, 0x00000000);
  737. if (dsi_pll_7nm_is_hw_revision_v1(rsc))
  738. MDSS_PLL_REG_W(pll_base, PLL_BIAS_CONTROL_1, 0x00000066);
  739. else
  740. MDSS_PLL_REG_W(pll_base, PLL_BIAS_CONTROL_1, 0x00000040);
  741. MDSS_PLL_REG_W(pll_base, PLL_BIAS_CONTROL_2, 0x00000020);
  742. MDSS_PLL_REG_W(pll_base, PLL_ALOG_OBSV_BUS_CTRL_1, 0x00000000);
  743. MDSS_PLL_REG_W(pll_base, PLL_COMMON_STATUS_ONE, 0x00000000);
  744. MDSS_PLL_REG_W(pll_base, PLL_COMMON_STATUS_TWO, 0x00000000);
  745. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL, 0x00000000);
  746. MDSS_PLL_REG_W(pll_base, PLL_ICODE_ACCUM_STATUS_LOW, 0x00000000);
  747. MDSS_PLL_REG_W(pll_base, PLL_ICODE_ACCUM_STATUS_HIGH, 0x00000000);
  748. MDSS_PLL_REG_W(pll_base, PLL_FD_OUT_LOW, 0x00000000);
  749. MDSS_PLL_REG_W(pll_base, PLL_FD_OUT_HIGH, 0x00000000);
  750. MDSS_PLL_REG_W(pll_base, PLL_ALOG_OBSV_BUS_STATUS_1, 0x00000000);
  751. MDSS_PLL_REG_W(pll_base, PLL_PLL_MISC_CONFIG, 0x00000000);
  752. MDSS_PLL_REG_W(pll_base, PLL_FLL_CONFIG, 0x00000002);
  753. MDSS_PLL_REG_W(pll_base, PLL_FLL_FREQ_ACQ_TIME, 0x00000011);
  754. MDSS_PLL_REG_W(pll_base, PLL_FLL_CODE0, 0x00000000);
  755. MDSS_PLL_REG_W(pll_base, PLL_FLL_CODE1, 0x00000000);
  756. MDSS_PLL_REG_W(pll_base, PLL_FLL_GAIN0, 0x00000080);
  757. MDSS_PLL_REG_W(pll_base, PLL_FLL_GAIN1, 0x00000000);
  758. MDSS_PLL_REG_W(pll_base, PLL_SW_RESET, 0x00000000);
  759. MDSS_PLL_REG_W(pll_base, PLL_FAST_PWRUP, 0x00000000);
  760. MDSS_PLL_REG_W(pll_base, PLL_LOCKTIME0, 0x00000000);
  761. MDSS_PLL_REG_W(pll_base, PLL_LOCKTIME1, 0x00000000);
  762. MDSS_PLL_REG_W(pll_base, PLL_DEBUG_BUS_SEL, 0x00000000);
  763. MDSS_PLL_REG_W(pll_base, PLL_DEBUG_BUS0, 0x00000000);
  764. MDSS_PLL_REG_W(pll_base, PLL_DEBUG_BUS1, 0x00000000);
  765. MDSS_PLL_REG_W(pll_base, PLL_DEBUG_BUS2, 0x00000000);
  766. MDSS_PLL_REG_W(pll_base, PLL_DEBUG_BUS3, 0x00000000);
  767. MDSS_PLL_REG_W(pll_base, PLL_ANALOG_FLL_CONTROL_OVERRIDES, 0x00000000);
  768. MDSS_PLL_REG_W(pll_base, PLL_VCO_CONFIG, 0x00000000);
  769. MDSS_PLL_REG_W(pll_base, PLL_VCO_CAL_CODE1_MODE0_STATUS, 0x00000000);
  770. MDSS_PLL_REG_W(pll_base, PLL_VCO_CAL_CODE1_MODE1_STATUS, 0x00000000);
  771. MDSS_PLL_REG_W(pll_base, PLL_RESET_SM_STATUS, 0x00000000);
  772. MDSS_PLL_REG_W(pll_base, PLL_TDC_OFFSET, 0x00000000);
  773. MDSS_PLL_REG_W(pll_base, PLL_PS3_PWRDOWN_CONTROLS, 0x0000001D);
  774. MDSS_PLL_REG_W(pll_base, PLL_PS4_PWRDOWN_CONTROLS, 0x0000001C);
  775. MDSS_PLL_REG_W(pll_base, PLL_PLL_RST_CONTROLS, 0x000000FF);
  776. MDSS_PLL_REG_W(pll_base, PLL_GEAR_BAND_SELECT_CONTROLS, 0x00000022);
  777. MDSS_PLL_REG_W(pll_base, PLL_PSM_CLK_CONTROLS, 0x00000009);
  778. MDSS_PLL_REG_W(pll_base, PLL_SYSTEM_MUXES_2, 0x00000000);
  779. MDSS_PLL_REG_W(pll_base, PLL_VCO_CONFIG_1, 0x00000000);
  780. MDSS_PLL_REG_W(pll_base, PLL_VCO_CONFIG_2, 0x00000000);
  781. MDSS_PLL_REG_W(pll_base, PLL_CLOCK_INVERTERS_1, 0x00000040);
  782. MDSS_PLL_REG_W(pll_base, PLL_CLOCK_INVERTERS_2, 0x00000000);
  783. MDSS_PLL_REG_W(pll_base, PLL_CMODE_1, 0x00000010);
  784. MDSS_PLL_REG_W(pll_base, PLL_CMODE_2, 0x00000010);
  785. MDSS_PLL_REG_W(pll_base, PLL_ANALOG_CONTROLS_FIVE_2, 0x00000003);
  786. }
  787. static void dsi_pll_commit(struct dsi_pll_7nm *pll,
  788. struct mdss_pll_resources *rsc)
  789. {
  790. void __iomem *pll_base = rsc->pll_base;
  791. struct dsi_pll_regs *reg = &pll->reg_setup;
  792. MDSS_PLL_REG_W(pll_base, PLL_CORE_INPUT_OVERRIDE, 0x12);
  793. MDSS_PLL_REG_W(pll_base, PLL_DECIMAL_DIV_START_1,
  794. reg->decimal_div_start);
  795. MDSS_PLL_REG_W(pll_base, PLL_FRAC_DIV_START_LOW_1,
  796. reg->frac_div_start_low);
  797. MDSS_PLL_REG_W(pll_base, PLL_FRAC_DIV_START_MID_1,
  798. reg->frac_div_start_mid);
  799. MDSS_PLL_REG_W(pll_base, PLL_FRAC_DIV_START_HIGH_1,
  800. reg->frac_div_start_high);
  801. MDSS_PLL_REG_W(pll_base, PLL_PLL_LOCKDET_RATE_1, 0x40);
  802. MDSS_PLL_REG_W(pll_base, PLL_PLL_LOCK_DELAY, 0x06);
  803. MDSS_PLL_REG_W(pll_base, PLL_CMODE_1, 0x10);
  804. MDSS_PLL_REG_W(pll_base, PLL_CLOCK_INVERTERS_1,
  805. reg->pll_clock_inverters);
  806. }
  807. static int vco_7nm_set_rate(struct clk_hw *hw, unsigned long rate,
  808. unsigned long parent_rate)
  809. {
  810. int rc;
  811. struct dsi_pll_vco_clk *vco = to_vco_clk_hw(hw);
  812. struct mdss_pll_resources *rsc = vco->priv;
  813. struct dsi_pll_7nm *pll;
  814. if (!rsc) {
  815. pr_err("pll resource not found\n");
  816. return -EINVAL;
  817. }
  818. if (rsc->pll_on)
  819. return 0;
  820. pll = rsc->priv;
  821. if (!pll) {
  822. pr_err("pll configuration not found\n");
  823. return -EINVAL;
  824. }
  825. pr_debug("ndx=%d, rate=%lu\n", rsc->index, rate);
  826. rsc->vco_current_rate = rate;
  827. rsc->vco_ref_clk_rate = vco->ref_clk_rate;
  828. rsc->dfps_trigger = false;
  829. rc = mdss_pll_resource_enable(rsc, true);
  830. if (rc) {
  831. pr_err("failed to enable mdss dsi pll(%d), rc=%d\n",
  832. rsc->index, rc);
  833. return rc;
  834. }
  835. dsi_pll_init_val(rsc);
  836. dsi_pll_setup_config(pll, rsc);
  837. dsi_pll_calc_dec_frac(pll, rsc);
  838. dsi_pll_calc_ssc(pll, rsc);
  839. dsi_pll_commit(pll, rsc);
  840. dsi_pll_config_hzindep_reg(pll, rsc);
  841. dsi_pll_ssc_commit(pll, rsc);
  842. /* flush, ensure all register writes are done*/
  843. wmb();
  844. mdss_pll_resource_enable(rsc, false);
  845. return 0;
  846. }
  847. static int dsi_pll_read_stored_trim_codes(struct mdss_pll_resources *pll_res,
  848. unsigned long vco_clk_rate)
  849. {
  850. int i;
  851. bool found = false;
  852. if (!pll_res->dfps)
  853. return -EINVAL;
  854. for (i = 0; i < pll_res->dfps->vco_rate_cnt; i++) {
  855. struct dfps_codes_info *codes_info =
  856. &pll_res->dfps->codes_dfps[i];
  857. pr_debug("valid=%d vco_rate=%d, code %d %d %d\n",
  858. codes_info->is_valid, codes_info->clk_rate,
  859. codes_info->pll_codes.pll_codes_1,
  860. codes_info->pll_codes.pll_codes_2,
  861. codes_info->pll_codes.pll_codes_3);
  862. if (vco_clk_rate != codes_info->clk_rate &&
  863. codes_info->is_valid)
  864. continue;
  865. pll_res->cache_pll_trim_codes[0] =
  866. codes_info->pll_codes.pll_codes_1;
  867. pll_res->cache_pll_trim_codes[1] =
  868. codes_info->pll_codes.pll_codes_2;
  869. pll_res->cache_pll_trim_codes[2] =
  870. codes_info->pll_codes.pll_codes_3;
  871. found = true;
  872. break;
  873. }
  874. if (!found)
  875. return -EINVAL;
  876. pr_debug("trim_code_0=0x%x trim_code_1=0x%x trim_code_2=0x%x\n",
  877. pll_res->cache_pll_trim_codes[0],
  878. pll_res->cache_pll_trim_codes[1],
  879. pll_res->cache_pll_trim_codes[2]);
  880. return 0;
  881. }
  882. static void shadow_dsi_pll_dynamic_refresh_7nm(struct dsi_pll_7nm *pll,
  883. struct mdss_pll_resources *rsc)
  884. {
  885. u32 data;
  886. u32 offset = DSI_PHY_TO_PLL_OFFSET;
  887. u32 upper_addr = 0;
  888. u32 upper_addr2 = 0;
  889. struct dsi_pll_regs *reg = &pll->reg_setup;
  890. data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CLK_CFG1);
  891. data &= ~BIT(5);
  892. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL0,
  893. PHY_CMN_CLK_CFG1, PHY_CMN_PLL_CNTRL, data, 0);
  894. upper_addr |= (upper_8_bit(PHY_CMN_CLK_CFG1) << 0);
  895. upper_addr |= (upper_8_bit(PHY_CMN_PLL_CNTRL) << 1);
  896. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL1,
  897. PHY_CMN_RBUF_CTRL,
  898. (PLL_CORE_INPUT_OVERRIDE + offset),
  899. 0, 0x12);
  900. upper_addr |= (upper_8_bit(PHY_CMN_RBUF_CTRL) << 2);
  901. upper_addr |= (upper_8_bit(PLL_CORE_INPUT_OVERRIDE + offset) << 3);
  902. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL2,
  903. (PLL_DECIMAL_DIV_START_1 + offset),
  904. (PLL_FRAC_DIV_START_LOW_1 + offset),
  905. reg->decimal_div_start, reg->frac_div_start_low);
  906. upper_addr |= (upper_8_bit(PLL_DECIMAL_DIV_START_1 + offset) << 4);
  907. upper_addr |= (upper_8_bit(PLL_FRAC_DIV_START_LOW_1 + offset) << 5);
  908. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL3,
  909. (PLL_FRAC_DIV_START_MID_1 + offset),
  910. (PLL_FRAC_DIV_START_HIGH_1 + offset),
  911. reg->frac_div_start_mid, reg->frac_div_start_high);
  912. upper_addr |= (upper_8_bit(PLL_FRAC_DIV_START_MID_1 + offset) << 6);
  913. upper_addr |= (upper_8_bit(PLL_FRAC_DIV_START_HIGH_1 + offset) << 7);
  914. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL4,
  915. (PLL_SYSTEM_MUXES + offset),
  916. (PLL_PLL_LOCKDET_RATE_1 + offset),
  917. 0xc0, 0x40);
  918. upper_addr |= (upper_8_bit(PLL_SYSTEM_MUXES + offset) << 8);
  919. upper_addr |= (upper_8_bit(PLL_PLL_LOCKDET_RATE_1 + offset) << 9);
  920. data = MDSS_PLL_REG_R(rsc->pll_base, PLL_PLL_OUTDIV_RATE) & 0x03;
  921. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL5,
  922. (PLL_PLL_OUTDIV_RATE + offset),
  923. (PLL_PLL_LOCK_DELAY + offset),
  924. data, 0x06);
  925. upper_addr |= (upper_8_bit(PLL_PLL_OUTDIV_RATE + offset) << 10);
  926. upper_addr |= (upper_8_bit(PLL_PLL_LOCK_DELAY + offset) << 11);
  927. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL6,
  928. (PLL_CMODE_1 + offset),
  929. (PLL_CLOCK_INVERTERS_1 + offset),
  930. 0x10, reg->pll_clock_inverters);
  931. upper_addr |=
  932. (upper_8_bit(PLL_CMODE_1 + offset) << 12);
  933. upper_addr |= (upper_8_bit(PLL_CLOCK_INVERTERS_1 + offset) << 13);
  934. data = MDSS_PLL_REG_R(rsc->pll_base, PLL_VCO_CONFIG_1);
  935. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL7,
  936. (PLL_ANALOG_CONTROLS_FIVE_1 + offset),
  937. (PLL_VCO_CONFIG_1 + offset),
  938. 0x01, data);
  939. upper_addr |= (upper_8_bit(PLL_ANALOG_CONTROLS_FIVE_1 + offset) << 14);
  940. upper_addr |= (upper_8_bit(PLL_VCO_CONFIG_1 + offset) << 15);
  941. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL8,
  942. (PLL_ANALOG_CONTROLS_FIVE + offset),
  943. (PLL_DSM_DIVIDER + offset), 0x01, 0);
  944. upper_addr |= (upper_8_bit(PLL_ANALOG_CONTROLS_FIVE + offset) << 16);
  945. upper_addr |= (upper_8_bit(PLL_DSM_DIVIDER + offset) << 17);
  946. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL9,
  947. (PLL_FEEDBACK_DIVIDER + offset),
  948. (PLL_CALIBRATION_SETTINGS + offset), 0x4E, 0x40);
  949. upper_addr |= (upper_8_bit(PLL_FEEDBACK_DIVIDER + offset) << 18);
  950. upper_addr |= (upper_8_bit(PLL_CALIBRATION_SETTINGS + offset) << 19);
  951. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL10,
  952. (PLL_BAND_SEL_CAL_SETTINGS_THREE + offset),
  953. (PLL_FREQ_DETECT_SETTINGS_ONE + offset), 0xBA, 0x0C);
  954. upper_addr |= (upper_8_bit(PLL_BAND_SEL_CAL_SETTINGS_THREE + offset)
  955. << 20);
  956. upper_addr |= (upper_8_bit(PLL_FREQ_DETECT_SETTINGS_ONE + offset)
  957. << 21);
  958. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL11,
  959. (PLL_OUTDIV + offset),
  960. (PLL_CORE_OVERRIDE + offset), 0, 0);
  961. upper_addr |= (upper_8_bit(PLL_OUTDIV + offset) << 22);
  962. upper_addr |= (upper_8_bit(PLL_CORE_OVERRIDE + offset) << 23);
  963. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL12,
  964. (PLL_PLL_DIGITAL_TIMERS_TWO + offset),
  965. (PLL_PLL_PROP_GAIN_RATE_1 + offset),
  966. 0x08, reg->pll_prop_gain_rate);
  967. upper_addr |= (upper_8_bit(PLL_PLL_DIGITAL_TIMERS_TWO + offset) << 24);
  968. upper_addr |= (upper_8_bit(PLL_PLL_PROP_GAIN_RATE_1 + offset) << 25);
  969. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL13,
  970. (PLL_PLL_BAND_SEL_RATE_1 + offset),
  971. (PLL_PLL_INT_GAIN_IFILT_BAND_1 + offset),
  972. 0xC0, 0x82);
  973. upper_addr |= (upper_8_bit(PLL_PLL_BAND_SEL_RATE_1 + offset) << 26);
  974. upper_addr |= (upper_8_bit(PLL_PLL_INT_GAIN_IFILT_BAND_1 + offset)
  975. << 27);
  976. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL14,
  977. (PLL_PLL_FL_INT_GAIN_PFILT_BAND_1 + offset),
  978. (PLL_PLL_LOCK_OVERRIDE + offset),
  979. 0x4c, 0x80);
  980. upper_addr |= (upper_8_bit(PLL_PLL_FL_INT_GAIN_PFILT_BAND_1 + offset)
  981. << 28);
  982. upper_addr |= (upper_8_bit(PLL_PLL_LOCK_OVERRIDE + offset) << 29);
  983. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL15,
  984. (PLL_PFILT + offset),
  985. (PLL_IFILT + offset),
  986. 0x2f, 0x3f);
  987. upper_addr |= (upper_8_bit(PLL_PFILT + offset) << 30);
  988. upper_addr |= (upper_8_bit(PLL_IFILT + offset) << 31);
  989. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL16,
  990. (PLL_FREQ_TUNE_ACCUM_INIT_HIGH + offset),
  991. (PLL_FREQ_TUNE_ACCUM_INIT_MID + offset),
  992. rsc->cache_pll_trim_codes[0], rsc->cache_pll_trim_codes[1] );
  993. upper_addr2 |= (upper_8_bit(PLL_FREQ_TUNE_ACCUM_INIT_HIGH + offset) << 0);
  994. upper_addr2 |= (upper_8_bit(PLL_FREQ_TUNE_ACCUM_INIT_MID + offset) << 1);
  995. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL17,
  996. (PLL_PLL_BAND_SEL_RATE_1 + offset),
  997. ( PLL_PLL_BAND_SEL_RATE_1+ offset),
  998. rsc->cache_pll_trim_codes[2], rsc->cache_pll_trim_codes[2]);
  999. upper_addr2 |= (upper_8_bit(PLL_PLL_BAND_SEL_RATE_1 + offset) << 0);
  1000. upper_addr2 |= (upper_8_bit(PLL_PLL_BAND_SEL_RATE_1 + offset) << 1);
  1001. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL18,
  1002. (PLL_SYSTEM_MUXES + offset),
  1003. (PLL_CALIBRATION_SETTINGS + offset),
  1004. 0xc0, 0x40);
  1005. upper_addr2 |= (upper_8_bit(PLL_BAND_SEL_CAL + offset) << 2);
  1006. upper_addr2 |= (upper_8_bit(PLL_CALIBRATION_SETTINGS + offset) << 3);
  1007. data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CLK_CFG0);
  1008. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL27,
  1009. PHY_CMN_CTRL_2, PHY_CMN_CLK_CFG0, 0x40, data);
  1010. if (rsc->slave)
  1011. MDSS_DYN_PLL_REG_W(rsc->slave->dyn_pll_base,
  1012. DSI_DYNAMIC_REFRESH_PLL_CTRL10,
  1013. PHY_CMN_CLK_CFG0, PHY_CMN_CTRL_0,
  1014. data, 0x7f);
  1015. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL28,
  1016. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  1017. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL29,
  1018. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  1019. data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CLK_CFG1) | BIT(5);
  1020. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL30,
  1021. PHY_CMN_CLK_CFG1, PHY_CMN_RBUF_CTRL, data, 0x01);
  1022. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL31,
  1023. PHY_CMN_CLK_CFG1, PHY_CMN_CLK_CFG1, data, data);
  1024. if (rsc->slave) {
  1025. data = MDSS_PLL_REG_R(rsc->slave->phy_base, PHY_CMN_CLK_CFG1) |
  1026. BIT(5);
  1027. MDSS_DYN_PLL_REG_W(rsc->slave->dyn_pll_base,
  1028. DSI_DYNAMIC_REFRESH_PLL_CTRL30,
  1029. PHY_CMN_CLK_CFG1, PHY_CMN_RBUF_CTRL,
  1030. data, 0x01);
  1031. MDSS_DYN_PLL_REG_W(rsc->slave->dyn_pll_base,
  1032. DSI_DYNAMIC_REFRESH_PLL_CTRL31,
  1033. PHY_CMN_CLK_CFG1, PHY_CMN_CLK_CFG1,
  1034. data, data);
  1035. }
  1036. MDSS_PLL_REG_W(rsc->dyn_pll_base,
  1037. DSI_DYNAMIC_REFRESH_PLL_UPPER_ADDR, upper_addr);
  1038. MDSS_PLL_REG_W(rsc->dyn_pll_base,
  1039. DSI_DYNAMIC_REFRESH_PLL_UPPER_ADDR2, upper_addr2);
  1040. wmb(); /* commit register writes */
  1041. }
  1042. static int shadow_vco_7nm_set_rate(struct clk_hw *hw, unsigned long rate,
  1043. unsigned long parent_rate)
  1044. {
  1045. int rc;
  1046. struct dsi_pll_7nm *pll;
  1047. struct dsi_pll_vco_clk *vco = to_vco_clk_hw(hw);
  1048. struct mdss_pll_resources *rsc = vco->priv;
  1049. if (!rsc) {
  1050. pr_err("pll resource not found\n");
  1051. return -EINVAL;
  1052. }
  1053. pll = rsc->priv;
  1054. if (!pll) {
  1055. pr_err("pll configuration not found\n");
  1056. return -EINVAL;
  1057. }
  1058. rc = dsi_pll_read_stored_trim_codes(rsc, rate);
  1059. if (rc) {
  1060. pr_err("cannot find pll codes rate=%ld\n", rate);
  1061. return -EINVAL;
  1062. }
  1063. pr_debug("ndx=%d, rate=%lu\n", rsc->index, rate);
  1064. rc = mdss_pll_resource_enable(rsc, true);
  1065. if (rc) {
  1066. pr_err("failed to enable mdss dsi pll(%d), rc=%d\n",
  1067. rsc->index, rc);
  1068. return rc;
  1069. }
  1070. rsc->vco_current_rate = rate;
  1071. rsc->vco_ref_clk_rate = vco->ref_clk_rate;
  1072. dsi_pll_setup_config(pll, rsc);
  1073. dsi_pll_calc_dec_frac(pll, rsc);
  1074. /* program dynamic refresh control registers */
  1075. shadow_dsi_pll_dynamic_refresh_7nm(pll, rsc);
  1076. /* update cached vco rate */
  1077. rsc->vco_cached_rate = rate;
  1078. rsc->dfps_trigger = true;
  1079. mdss_pll_resource_enable(rsc, false);
  1080. return 0;
  1081. }
  1082. static int dsi_pll_7nm_lock_status(struct mdss_pll_resources *pll)
  1083. {
  1084. int rc;
  1085. u32 status;
  1086. u32 const delay_us = 100;
  1087. u32 const timeout_us = 5000;
  1088. rc = readl_poll_timeout_atomic(pll->pll_base + PLL_COMMON_STATUS_ONE,
  1089. status,
  1090. ((status & BIT(0)) > 0),
  1091. delay_us,
  1092. timeout_us);
  1093. if (rc && !pll->handoff_resources)
  1094. pr_err("DSI PLL(%d) lock failed, status=0x%08x\n",
  1095. pll->index, status);
  1096. return rc;
  1097. }
  1098. static void dsi_pll_disable_pll_bias(struct mdss_pll_resources *rsc)
  1099. {
  1100. u32 data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CTRL_0);
  1101. MDSS_PLL_REG_W(rsc->pll_base, PLL_SYSTEM_MUXES, 0);
  1102. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_CTRL_0, data & ~BIT(5));
  1103. ndelay(250);
  1104. }
  1105. static void dsi_pll_enable_pll_bias(struct mdss_pll_resources *rsc)
  1106. {
  1107. u32 data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CTRL_0);
  1108. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_CTRL_0, data | BIT(5));
  1109. MDSS_PLL_REG_W(rsc->pll_base, PLL_SYSTEM_MUXES, 0xc0);
  1110. ndelay(250);
  1111. }
  1112. static void dsi_pll_disable_global_clk(struct mdss_pll_resources *rsc)
  1113. {
  1114. u32 data;
  1115. data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CLK_CFG1);
  1116. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_CLK_CFG1, (data & ~BIT(5)));
  1117. }
  1118. static void dsi_pll_enable_global_clk(struct mdss_pll_resources *rsc)
  1119. {
  1120. u32 data;
  1121. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_CTRL_3, 0x04);
  1122. data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CLK_CFG1);
  1123. /* Turn on clk_en_sel bit prior to resync toggle fifo */
  1124. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_CLK_CFG1, (data | BIT(5) |
  1125. BIT(4)));
  1126. }
  1127. static void dsi_pll_phy_dig_reset(struct mdss_pll_resources *rsc)
  1128. {
  1129. /*
  1130. * Reset the PHY digital domain. This would be needed when
  1131. * coming out of a CX or analog rail power collapse while
  1132. * ensuring that the pads maintain LP00 or LP11 state
  1133. */
  1134. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_GLBL_DIGTOP_SPARE4, BIT(0));
  1135. wmb(); /* Ensure that the reset is asserted */
  1136. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_GLBL_DIGTOP_SPARE4, 0x0);
  1137. wmb(); /* Ensure that the reset is deasserted */
  1138. }
  1139. static int dsi_pll_enable(struct dsi_pll_vco_clk *vco)
  1140. {
  1141. int rc;
  1142. struct mdss_pll_resources *rsc = vco->priv;
  1143. dsi_pll_enable_pll_bias(rsc);
  1144. if (rsc->slave)
  1145. dsi_pll_enable_pll_bias(rsc->slave);
  1146. phy_reg_update_bits_sub(rsc, PHY_CMN_CLK_CFG1, 0x03, rsc->cached_cfg1);
  1147. if (rsc->slave)
  1148. phy_reg_update_bits_sub(rsc->slave, PHY_CMN_CLK_CFG1,
  1149. 0x03, rsc->slave->cached_cfg1);
  1150. wmb(); /* ensure dsiclk_sel is always programmed before pll start */
  1151. /* Start PLL */
  1152. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_PLL_CNTRL, 0x01);
  1153. /*
  1154. * ensure all PLL configurations are written prior to checking
  1155. * for PLL lock.
  1156. */
  1157. wmb();
  1158. /* Check for PLL lock */
  1159. rc = dsi_pll_7nm_lock_status(rsc);
  1160. if (rc) {
  1161. pr_err("PLL(%d) lock failed\n", rsc->index);
  1162. goto error;
  1163. }
  1164. rsc->pll_on = true;
  1165. /*
  1166. * assert power on reset for PHY digital in case the PLL is
  1167. * enabled after CX of analog domain power collapse. This needs
  1168. * to be done before enabling the global clk.
  1169. */
  1170. dsi_pll_phy_dig_reset(rsc);
  1171. if (rsc->slave)
  1172. dsi_pll_phy_dig_reset(rsc->slave);
  1173. dsi_pll_enable_global_clk(rsc);
  1174. if (rsc->slave)
  1175. dsi_pll_enable_global_clk(rsc->slave);
  1176. error:
  1177. return rc;
  1178. }
  1179. static void dsi_pll_disable_sub(struct mdss_pll_resources *rsc)
  1180. {
  1181. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_RBUF_CTRL, 0);
  1182. dsi_pll_disable_pll_bias(rsc);
  1183. }
  1184. static void dsi_pll_disable(struct dsi_pll_vco_clk *vco)
  1185. {
  1186. struct mdss_pll_resources *rsc = vco->priv;
  1187. if (!rsc->pll_on &&
  1188. mdss_pll_resource_enable(rsc, true)) {
  1189. pr_err("failed to enable pll (%d) resources\n", rsc->index);
  1190. return;
  1191. }
  1192. rsc->handoff_resources = false;
  1193. rsc->dfps_trigger = false;
  1194. pr_debug("stop PLL (%d)\n", rsc->index);
  1195. /*
  1196. * To avoid any stray glitches while
  1197. * abruptly powering down the PLL
  1198. * make sure to gate the clock using
  1199. * the clock enable bit before powering
  1200. * down the PLL
  1201. */
  1202. dsi_pll_disable_global_clk(rsc);
  1203. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_PLL_CNTRL, 0);
  1204. dsi_pll_disable_sub(rsc);
  1205. if (rsc->slave) {
  1206. dsi_pll_disable_global_clk(rsc->slave);
  1207. dsi_pll_disable_sub(rsc->slave);
  1208. }
  1209. /* flush, ensure all register writes are done*/
  1210. wmb();
  1211. rsc->pll_on = false;
  1212. }
  1213. long vco_7nm_round_rate(struct clk_hw *hw, unsigned long rate,
  1214. unsigned long *parent_rate)
  1215. {
  1216. unsigned long rrate = rate;
  1217. struct dsi_pll_vco_clk *vco = to_vco_clk_hw(hw);
  1218. if (rate < vco->min_rate)
  1219. rrate = vco->min_rate;
  1220. if (rate > vco->max_rate)
  1221. rrate = vco->max_rate;
  1222. *parent_rate = rrate;
  1223. return rrate;
  1224. }
  1225. static void vco_7nm_unprepare(struct clk_hw *hw)
  1226. {
  1227. struct dsi_pll_vco_clk *vco = to_vco_clk_hw(hw);
  1228. struct mdss_pll_resources *pll = vco->priv;
  1229. if (!pll) {
  1230. pr_err("dsi pll resources not available\n");
  1231. return;
  1232. }
  1233. /*
  1234. * During unprepare in continuous splash use case we want driver
  1235. * to pick all dividers instead of retaining bootloader configurations.
  1236. * Also handle the usecases when dynamic refresh gets triggered while
  1237. * handoff_resources flag is still set. For video mode, this flag does
  1238. * not get cleared until first suspend. Whereas for command mode, it
  1239. * doesnt get cleared until first idle power collapse. We need to make
  1240. * sure that we save and restore the divider settings when dynamic FPS
  1241. * is triggered.
  1242. */
  1243. if (!pll->handoff_resources || pll->dfps_trigger) {
  1244. pll->cached_cfg0 = MDSS_PLL_REG_R(pll->phy_base,
  1245. PHY_CMN_CLK_CFG0);
  1246. pll->cached_outdiv = MDSS_PLL_REG_R(pll->pll_base,
  1247. PLL_PLL_OUTDIV_RATE);
  1248. pr_debug("cfg0=%d,cfg1=%d, outdiv=%d\n", pll->cached_cfg0,
  1249. pll->cached_cfg1, pll->cached_outdiv);
  1250. pll->vco_cached_rate = clk_get_rate(hw->clk);
  1251. }
  1252. /*
  1253. * When continuous splash screen feature is enabled, we need to cache
  1254. * the mux configuration for the pixel_clk_src mux clock. The clock
  1255. * framework does not call back to re-configure the mux value if it is
  1256. * does not change.For such usecases, we need to ensure that the cached
  1257. * value is programmed prior to PLL being locked
  1258. */
  1259. if (pll->handoff_resources) {
  1260. pll->cached_cfg1 = MDSS_PLL_REG_R(pll->phy_base,
  1261. PHY_CMN_CLK_CFG1);
  1262. if (pll->slave)
  1263. pll->slave->cached_cfg1 =
  1264. MDSS_PLL_REG_R(pll->slave->phy_base,
  1265. PHY_CMN_CLK_CFG1);
  1266. }
  1267. dsi_pll_disable(vco);
  1268. mdss_pll_resource_enable(pll, false);
  1269. }
  1270. static int vco_7nm_prepare(struct clk_hw *hw)
  1271. {
  1272. int rc = 0;
  1273. struct dsi_pll_vco_clk *vco = to_vco_clk_hw(hw);
  1274. struct mdss_pll_resources *pll = vco->priv;
  1275. if (!pll) {
  1276. pr_err("dsi pll resources are not available\n");
  1277. return -EINVAL;
  1278. }
  1279. /* Skip vco recalculation for continuous splash use case */
  1280. if (pll->handoff_resources)
  1281. return 0;
  1282. rc = mdss_pll_resource_enable(pll, true);
  1283. if (rc) {
  1284. pr_err("failed to enable pll (%d) resource, rc=%d\n",
  1285. pll->index, rc);
  1286. return rc;
  1287. }
  1288. if ((pll->vco_cached_rate != 0) &&
  1289. (pll->vco_cached_rate == clk_hw_get_rate(hw))) {
  1290. rc = hw->init->ops->set_rate(hw, pll->vco_cached_rate,
  1291. pll->vco_cached_rate);
  1292. if (rc) {
  1293. pr_err("pll(%d) set_rate failed, rc=%d\n",
  1294. pll->index, rc);
  1295. mdss_pll_resource_enable(pll, false);
  1296. return rc;
  1297. }
  1298. pr_debug("cfg0=%d, cfg1=%d\n", pll->cached_cfg0,
  1299. pll->cached_cfg1);
  1300. MDSS_PLL_REG_W(pll->phy_base, PHY_CMN_CLK_CFG0,
  1301. pll->cached_cfg0);
  1302. if (pll->slave)
  1303. MDSS_PLL_REG_W(pll->slave->phy_base, PHY_CMN_CLK_CFG0,
  1304. pll->cached_cfg0);
  1305. MDSS_PLL_REG_W(pll->pll_base, PLL_PLL_OUTDIV_RATE,
  1306. pll->cached_outdiv);
  1307. }
  1308. rc = dsi_pll_enable(vco);
  1309. if (rc) {
  1310. mdss_pll_resource_enable(pll, false);
  1311. pr_err("pll(%d) enable failed, rc=%d\n", pll->index, rc);
  1312. return rc;
  1313. }
  1314. return rc;
  1315. }
  1316. static unsigned long vco_7nm_recalc_rate(struct clk_hw *hw,
  1317. unsigned long parent_rate)
  1318. {
  1319. struct dsi_pll_vco_clk *vco = to_vco_clk_hw(hw);
  1320. struct mdss_pll_resources *pll = vco->priv;
  1321. int rc;
  1322. if (!vco->priv) {
  1323. pr_err("vco priv is null\n");
  1324. return 0;
  1325. }
  1326. /*
  1327. * In the case when vco arte is set, the recalculation function should
  1328. * return the current rate as to avoid trying to set the vco rate
  1329. * again. However durng handoff, recalculation should set the flag
  1330. * according to the status of PLL.
  1331. */
  1332. if (pll->vco_current_rate != 0) {
  1333. pr_debug("returning vco rate = %lld\n", pll->vco_current_rate);
  1334. return pll->vco_current_rate;
  1335. }
  1336. rc = mdss_pll_resource_enable(pll, true);
  1337. if (rc) {
  1338. pr_err("failed to enable pll(%d) resource, rc=%d\n",
  1339. pll->index, rc);
  1340. return 0;
  1341. }
  1342. pll->handoff_resources = true;
  1343. if (dsi_pll_7nm_lock_status(pll)) {
  1344. pr_debug("PLL not enabled\n");
  1345. pll->handoff_resources = false;
  1346. }
  1347. (void)mdss_pll_resource_enable(pll, false);
  1348. return rc;
  1349. }
  1350. static int pixel_clk_get_div(void *context, unsigned int reg, unsigned int *div)
  1351. {
  1352. int rc;
  1353. struct mdss_pll_resources *pll = context;
  1354. u32 reg_val;
  1355. rc = mdss_pll_resource_enable(pll, true);
  1356. if (rc) {
  1357. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  1358. return rc;
  1359. }
  1360. reg_val = MDSS_PLL_REG_R(pll->phy_base, PHY_CMN_CLK_CFG0);
  1361. *div = (reg_val & 0xF0) >> 4;
  1362. (void)mdss_pll_resource_enable(pll, false);
  1363. return rc;
  1364. }
  1365. static void pixel_clk_set_div_sub(struct mdss_pll_resources *pll, int div)
  1366. {
  1367. u32 reg_val;
  1368. reg_val = MDSS_PLL_REG_R(pll->phy_base, PHY_CMN_CLK_CFG0);
  1369. reg_val &= ~0xF0;
  1370. reg_val |= (div << 4);
  1371. MDSS_PLL_REG_W(pll->phy_base, PHY_CMN_CLK_CFG0, reg_val);
  1372. /*
  1373. * cache the current parent index for cases where parent
  1374. * is not changing but rate is changing. In that case
  1375. * clock framework won't call parent_set and hence dsiclk_sel
  1376. * bit won't be programmed. e.g. dfps update use case.
  1377. */
  1378. pll->cached_cfg0 = reg_val;
  1379. }
  1380. static int pixel_clk_set_div(void *context, unsigned int reg, unsigned int div)
  1381. {
  1382. int rc;
  1383. struct mdss_pll_resources *pll = context;
  1384. rc = mdss_pll_resource_enable(pll, true);
  1385. if (rc) {
  1386. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  1387. return rc;
  1388. }
  1389. pixel_clk_set_div_sub(pll, div);
  1390. if (pll->slave)
  1391. pixel_clk_set_div_sub(pll->slave, div);
  1392. (void)mdss_pll_resource_enable(pll, false);
  1393. return 0;
  1394. }
  1395. static int bit_clk_get_div(void *context, unsigned int reg, unsigned int *div)
  1396. {
  1397. int rc;
  1398. struct mdss_pll_resources *pll = context;
  1399. u32 reg_val;
  1400. rc = mdss_pll_resource_enable(pll, true);
  1401. if (rc) {
  1402. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  1403. return rc;
  1404. }
  1405. reg_val = MDSS_PLL_REG_R(pll->phy_base, PHY_CMN_CLK_CFG0);
  1406. *div = (reg_val & 0x0F);
  1407. (void)mdss_pll_resource_enable(pll, false);
  1408. return rc;
  1409. }
  1410. static void bit_clk_set_div_sub(struct mdss_pll_resources *rsc, int div)
  1411. {
  1412. u32 reg_val;
  1413. reg_val = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CLK_CFG0);
  1414. reg_val &= ~0x0F;
  1415. reg_val |= div;
  1416. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_CLK_CFG0, reg_val);
  1417. }
  1418. static int bit_clk_set_div(void *context, unsigned int reg, unsigned int div)
  1419. {
  1420. int rc;
  1421. struct mdss_pll_resources *rsc = context;
  1422. struct dsi_pll_8998 *pll;
  1423. if (!rsc) {
  1424. pr_err("pll resource not found\n");
  1425. return -EINVAL;
  1426. }
  1427. pll = rsc->priv;
  1428. if (!pll) {
  1429. pr_err("pll configuration not found\n");
  1430. return -EINVAL;
  1431. }
  1432. rc = mdss_pll_resource_enable(rsc, true);
  1433. if (rc) {
  1434. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  1435. return rc;
  1436. }
  1437. bit_clk_set_div_sub(rsc, div);
  1438. /* For slave PLL, this divider always should be set to 1 */
  1439. if (rsc->slave)
  1440. bit_clk_set_div_sub(rsc->slave, 1);
  1441. (void)mdss_pll_resource_enable(rsc, false);
  1442. return rc;
  1443. }
  1444. static struct regmap_config dsi_pll_7nm_config = {
  1445. .reg_bits = 32,
  1446. .reg_stride = 4,
  1447. .val_bits = 32,
  1448. .max_register = 0x7c0,
  1449. };
  1450. static struct regmap_bus pll_regmap_bus = {
  1451. .reg_write = pll_reg_write,
  1452. .reg_read = pll_reg_read,
  1453. };
  1454. static struct regmap_bus pclk_src_mux_regmap_bus = {
  1455. .reg_read = pclk_mux_read_sel,
  1456. .reg_write = pclk_mux_write_sel,
  1457. };
  1458. static struct regmap_bus pclk_src_regmap_bus = {
  1459. .reg_write = pixel_clk_set_div,
  1460. .reg_read = pixel_clk_get_div,
  1461. };
  1462. static struct regmap_bus bitclk_src_regmap_bus = {
  1463. .reg_write = bit_clk_set_div,
  1464. .reg_read = bit_clk_get_div,
  1465. };
  1466. static const struct clk_ops clk_ops_vco_7nm = {
  1467. .recalc_rate = vco_7nm_recalc_rate,
  1468. .set_rate = vco_7nm_set_rate,
  1469. .round_rate = vco_7nm_round_rate,
  1470. .prepare = vco_7nm_prepare,
  1471. .unprepare = vco_7nm_unprepare,
  1472. };
  1473. static const struct clk_ops clk_ops_shadow_vco_7nm = {
  1474. .recalc_rate = vco_7nm_recalc_rate,
  1475. .set_rate = shadow_vco_7nm_set_rate,
  1476. .round_rate = vco_7nm_round_rate,
  1477. };
  1478. static struct regmap_bus mdss_mux_regmap_bus = {
  1479. .reg_write = mdss_set_mux_sel,
  1480. .reg_read = mdss_get_mux_sel,
  1481. };
  1482. /*
  1483. * Clock tree for generating DSI byte and pclk.
  1484. *
  1485. *
  1486. * +---------------+
  1487. * | vco_clk |
  1488. * +-------+-------+
  1489. * |
  1490. * |
  1491. * +---------------+
  1492. * | pll_out_div |
  1493. * | DIV(1,2,4,8) |
  1494. * +-------+-------+
  1495. * |
  1496. * +-----------------------------+--------+
  1497. * | | |
  1498. * +-------v-------+ | |
  1499. * | bitclk_src |
  1500. * | DIV(1..15) | Not supported for DPHY
  1501. * +-------+-------+
  1502. * | | |
  1503. * +----------+---------+ | |
  1504. * Shadow Path | | | | |
  1505. * + +-------v-------+ | +------v------+ | +------v-------+
  1506. * | | byteclk_src | | |post_bit_div | | |post_vco_div |
  1507. * | | DIV(8) | | |DIV (2) | | |DIV(4) |
  1508. * | +-------+-------+ | +------+------+ | +------+-------+
  1509. * | | | | | | |
  1510. * | | | +------+ | |
  1511. * | | +-------------+ | | +----+
  1512. * | +--------+ | | | |
  1513. * | | +-v--v-v---v------+
  1514. * +-v---------v----+ \ pclk_src_mux /
  1515. * \ byteclk_mux / \ /
  1516. * \ / +-----+-----+
  1517. * +----+-----+ | Shadow Path
  1518. * | | +
  1519. * v +-----v------+ |
  1520. * dsi_byte_clk | pclk_src | |
  1521. * | DIV(1..15) | |
  1522. * +-----+------+ |
  1523. * | |
  1524. * | |
  1525. * +--------+ |
  1526. * | |
  1527. * +---v----v----+
  1528. * \ pclk_mux /
  1529. * \ /
  1530. * +---+---+
  1531. * |
  1532. * |
  1533. * v
  1534. * dsi_pclk
  1535. *
  1536. */
  1537. static struct dsi_pll_vco_clk dsi0pll_vco_clk = {
  1538. .ref_clk_rate = 19200000UL,
  1539. .min_rate = 1000000000UL,
  1540. .max_rate = 3500000000UL,
  1541. .hw.init = &(struct clk_init_data){
  1542. .name = "dsi0pll_vco_clk",
  1543. .parent_names = (const char *[]){"bi_tcxo"},
  1544. .num_parents = 1,
  1545. .ops = &clk_ops_vco_7nm,
  1546. },
  1547. };
  1548. static struct dsi_pll_vco_clk dsi0pll_shadow_vco_clk = {
  1549. .ref_clk_rate = 19200000UL,
  1550. .min_rate = 1000000000UL,
  1551. .max_rate = 3500000000UL,
  1552. .hw.init = &(struct clk_init_data){
  1553. .name = "dsi0pll_shadow_vco_clk",
  1554. .parent_names = (const char *[]){"bi_tcxo"},
  1555. .num_parents = 1,
  1556. .ops = &clk_ops_shadow_vco_7nm,
  1557. },
  1558. };
  1559. static struct dsi_pll_vco_clk dsi1pll_vco_clk = {
  1560. .ref_clk_rate = 19200000UL,
  1561. .min_rate = 1000000000UL,
  1562. .max_rate = 3500000000UL,
  1563. .hw.init = &(struct clk_init_data){
  1564. .name = "dsi1pll_vco_clk",
  1565. .parent_names = (const char *[]){"bi_tcxo"},
  1566. .num_parents = 1,
  1567. .ops = &clk_ops_vco_7nm,
  1568. },
  1569. };
  1570. static struct dsi_pll_vco_clk dsi1pll_shadow_vco_clk = {
  1571. .ref_clk_rate = 19200000UL,
  1572. .min_rate = 1000000000UL,
  1573. .max_rate = 3500000000UL,
  1574. .hw.init = &(struct clk_init_data){
  1575. .name = "dsi1pll_shadow_vco_clk",
  1576. .parent_names = (const char *[]){"bi_tcxo"},
  1577. .num_parents = 1,
  1578. .ops = &clk_ops_shadow_vco_7nm,
  1579. },
  1580. };
  1581. static struct clk_regmap_div dsi0pll_pll_out_div = {
  1582. .reg = PLL_PLL_OUTDIV_RATE,
  1583. .shift = 0,
  1584. .width = 2,
  1585. .flags = CLK_DIVIDER_POWER_OF_TWO,
  1586. .clkr = {
  1587. .hw.init = &(struct clk_init_data){
  1588. .name = "dsi0pll_pll_out_div",
  1589. .parent_names = (const char *[]){"dsi0pll_vco_clk"},
  1590. .num_parents = 1,
  1591. .flags = CLK_SET_RATE_PARENT,
  1592. .ops = &clk_regmap_div_ops,
  1593. },
  1594. },
  1595. };
  1596. static struct clk_regmap_div dsi0pll_shadow_pll_out_div = {
  1597. .reg = PLL_PLL_OUTDIV_RATE,
  1598. .shift = 0,
  1599. .width = 2,
  1600. .flags = CLK_DIVIDER_POWER_OF_TWO,
  1601. .clkr = {
  1602. .hw.init = &(struct clk_init_data){
  1603. .name = "dsi0pll_shadow_pll_out_div",
  1604. .parent_names = (const char *[]){
  1605. "dsi0pll_shadow_vco_clk"},
  1606. .num_parents = 1,
  1607. .flags = CLK_SET_RATE_PARENT,
  1608. .ops = &clk_regmap_div_ops,
  1609. },
  1610. },
  1611. };
  1612. static struct clk_regmap_div dsi1pll_pll_out_div = {
  1613. .reg = PLL_PLL_OUTDIV_RATE,
  1614. .shift = 0,
  1615. .width = 2,
  1616. .flags = CLK_DIVIDER_POWER_OF_TWO,
  1617. .clkr = {
  1618. .hw.init = &(struct clk_init_data){
  1619. .name = "dsi1pll_pll_out_div",
  1620. .parent_names = (const char *[]){"dsi1pll_vco_clk"},
  1621. .num_parents = 1,
  1622. .flags = CLK_SET_RATE_PARENT,
  1623. .ops = &clk_regmap_div_ops,
  1624. },
  1625. },
  1626. };
  1627. static struct clk_regmap_div dsi1pll_shadow_pll_out_div = {
  1628. .reg = PLL_PLL_OUTDIV_RATE,
  1629. .shift = 0,
  1630. .width = 2,
  1631. .flags = CLK_DIVIDER_POWER_OF_TWO,
  1632. .clkr = {
  1633. .hw.init = &(struct clk_init_data){
  1634. .name = "dsi1pll_shadow_pll_out_div",
  1635. .parent_names = (const char *[]){
  1636. "dsi1pll_shadow_vco_clk"},
  1637. .num_parents = 1,
  1638. .flags = CLK_SET_RATE_PARENT,
  1639. .ops = &clk_regmap_div_ops,
  1640. },
  1641. },
  1642. };
  1643. static struct clk_regmap_div dsi0pll_bitclk_src = {
  1644. .shift = 0,
  1645. .width = 4,
  1646. .flags = CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
  1647. .clkr = {
  1648. .hw.init = &(struct clk_init_data){
  1649. .name = "dsi0pll_bitclk_src",
  1650. .parent_names = (const char *[]){"dsi0pll_pll_out_div"},
  1651. .num_parents = 1,
  1652. .flags = CLK_SET_RATE_PARENT,
  1653. .ops = &clk_regmap_div_ops,
  1654. },
  1655. },
  1656. };
  1657. static struct clk_regmap_div dsi0pll_shadow_bitclk_src = {
  1658. .shift = 0,
  1659. .width = 4,
  1660. .flags = CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
  1661. .clkr = {
  1662. .hw.init = &(struct clk_init_data){
  1663. .name = "dsi0pll_shadow_bitclk_src",
  1664. .parent_names = (const char *[]){
  1665. "dsi0pll_shadow_pll_out_div"},
  1666. .num_parents = 1,
  1667. .flags = CLK_SET_RATE_PARENT,
  1668. .ops = &clk_regmap_div_ops,
  1669. },
  1670. },
  1671. };
  1672. static struct clk_regmap_div dsi1pll_bitclk_src = {
  1673. .shift = 0,
  1674. .width = 4,
  1675. .flags = CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
  1676. .clkr = {
  1677. .hw.init = &(struct clk_init_data){
  1678. .name = "dsi1pll_bitclk_src",
  1679. .parent_names = (const char *[]){"dsi1pll_pll_out_div"},
  1680. .num_parents = 1,
  1681. .flags = CLK_SET_RATE_PARENT,
  1682. .ops = &clk_regmap_div_ops,
  1683. },
  1684. },
  1685. };
  1686. static struct clk_regmap_div dsi1pll_shadow_bitclk_src = {
  1687. .shift = 0,
  1688. .width = 4,
  1689. .flags = CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
  1690. .clkr = {
  1691. .hw.init = &(struct clk_init_data){
  1692. .name = "dsi1pll_shadow_bitclk_src",
  1693. .parent_names = (const char *[]){
  1694. "dsi1pll_shadow_pll_out_div"},
  1695. .num_parents = 1,
  1696. .flags = CLK_SET_RATE_PARENT,
  1697. .ops = &clk_regmap_div_ops,
  1698. },
  1699. },
  1700. };
  1701. static struct clk_fixed_factor dsi0pll_post_vco_div = {
  1702. .div = 4,
  1703. .mult = 1,
  1704. .hw.init = &(struct clk_init_data){
  1705. .name = "dsi0pll_post_vco_div",
  1706. .parent_names = (const char *[]){"dsi0pll_pll_out_div"},
  1707. .num_parents = 1,
  1708. .ops = &clk_fixed_factor_ops,
  1709. },
  1710. };
  1711. static struct clk_fixed_factor dsi0pll_shadow_post_vco_div = {
  1712. .div = 4,
  1713. .mult = 1,
  1714. .hw.init = &(struct clk_init_data){
  1715. .name = "dsi0pll_shadow_post_vco_div",
  1716. .parent_names = (const char *[]){"dsi0pll_shadow_pll_out_div"},
  1717. .num_parents = 1,
  1718. .ops = &clk_fixed_factor_ops,
  1719. },
  1720. };
  1721. static struct clk_fixed_factor dsi1pll_post_vco_div = {
  1722. .div = 4,
  1723. .mult = 1,
  1724. .hw.init = &(struct clk_init_data){
  1725. .name = "dsi1pll_post_vco_div",
  1726. .parent_names = (const char *[]){"dsi1pll_pll_out_div"},
  1727. .num_parents = 1,
  1728. .ops = &clk_fixed_factor_ops,
  1729. },
  1730. };
  1731. static struct clk_fixed_factor dsi1pll_shadow_post_vco_div = {
  1732. .div = 4,
  1733. .mult = 1,
  1734. .hw.init = &(struct clk_init_data){
  1735. .name = "dsi1pll_shadow_post_vco_div",
  1736. .parent_names = (const char *[]){"dsi1pll_shadow_pll_out_div"},
  1737. .num_parents = 1,
  1738. .ops = &clk_fixed_factor_ops,
  1739. },
  1740. };
  1741. static struct clk_fixed_factor dsi0pll_byteclk_src = {
  1742. .div = 8,
  1743. .mult = 1,
  1744. .hw.init = &(struct clk_init_data){
  1745. .name = "dsi0pll_byteclk_src",
  1746. .parent_names = (const char *[]){"dsi0pll_bitclk_src"},
  1747. .num_parents = 1,
  1748. .flags = CLK_SET_RATE_PARENT,
  1749. .ops = &clk_fixed_factor_ops,
  1750. },
  1751. };
  1752. static struct clk_fixed_factor dsi0pll_shadow_byteclk_src = {
  1753. .div = 8,
  1754. .mult = 1,
  1755. .hw.init = &(struct clk_init_data){
  1756. .name = "dsi0pll_shadow_byteclk_src",
  1757. .parent_names = (const char *[]){"dsi0pll_shadow_bitclk_src"},
  1758. .num_parents = 1,
  1759. .flags = CLK_SET_RATE_PARENT,
  1760. .ops = &clk_fixed_factor_ops,
  1761. },
  1762. };
  1763. static struct clk_fixed_factor dsi1pll_byteclk_src = {
  1764. .div = 8,
  1765. .mult = 1,
  1766. .hw.init = &(struct clk_init_data){
  1767. .name = "dsi1pll_byteclk_src",
  1768. .parent_names = (const char *[]){"dsi1pll_bitclk_src"},
  1769. .num_parents = 1,
  1770. .flags = CLK_SET_RATE_PARENT,
  1771. .ops = &clk_fixed_factor_ops,
  1772. },
  1773. };
  1774. static struct clk_fixed_factor dsi1pll_shadow_byteclk_src = {
  1775. .div = 8,
  1776. .mult = 1,
  1777. .hw.init = &(struct clk_init_data){
  1778. .name = "dsi1pll_shadow_byteclk_src",
  1779. .parent_names = (const char *[]){"dsi1pll_shadow_bitclk_src"},
  1780. .num_parents = 1,
  1781. .flags = CLK_SET_RATE_PARENT,
  1782. .ops = &clk_fixed_factor_ops,
  1783. },
  1784. };
  1785. static struct clk_fixed_factor dsi0pll_post_bit_div = {
  1786. .div = 2,
  1787. .mult = 1,
  1788. .hw.init = &(struct clk_init_data){
  1789. .name = "dsi0pll_post_bit_div",
  1790. .parent_names = (const char *[]){"dsi0pll_bitclk_src"},
  1791. .num_parents = 1,
  1792. .ops = &clk_fixed_factor_ops,
  1793. },
  1794. };
  1795. static struct clk_fixed_factor dsi0pll_shadow_post_bit_div = {
  1796. .div = 2,
  1797. .mult = 1,
  1798. .hw.init = &(struct clk_init_data){
  1799. .name = "dsi0pll_shadow_post_bit_div",
  1800. .parent_names = (const char *[]){"dsi0pll_shadow_bitclk_src"},
  1801. .num_parents = 1,
  1802. .ops = &clk_fixed_factor_ops,
  1803. },
  1804. };
  1805. static struct clk_fixed_factor dsi1pll_post_bit_div = {
  1806. .div = 2,
  1807. .mult = 1,
  1808. .hw.init = &(struct clk_init_data){
  1809. .name = "dsi1pll_post_bit_div",
  1810. .parent_names = (const char *[]){"dsi1pll_bitclk_src"},
  1811. .num_parents = 1,
  1812. .ops = &clk_fixed_factor_ops,
  1813. },
  1814. };
  1815. static struct clk_fixed_factor dsi1pll_shadow_post_bit_div = {
  1816. .div = 2,
  1817. .mult = 1,
  1818. .hw.init = &(struct clk_init_data){
  1819. .name = "dsi1pll_shadow_post_bit_div",
  1820. .parent_names = (const char *[]){"dsi1pll_shadow_bitclk_src"},
  1821. .num_parents = 1,
  1822. .ops = &clk_fixed_factor_ops,
  1823. },
  1824. };
  1825. static struct clk_regmap_mux dsi0pll_byteclk_mux = {
  1826. .shift = 0,
  1827. .width = 1,
  1828. .clkr = {
  1829. .hw.init = &(struct clk_init_data){
  1830. .name = "dsi0_phy_pll_out_byteclk",
  1831. .parent_names = (const char *[]){"dsi0pll_byteclk_src",
  1832. "dsi0pll_shadow_byteclk_src"},
  1833. .num_parents = 2,
  1834. .flags = (CLK_SET_RATE_PARENT |
  1835. CLK_SET_RATE_NO_REPARENT),
  1836. .ops = &clk_regmap_mux_closest_ops,
  1837. },
  1838. },
  1839. };
  1840. static struct clk_regmap_mux dsi1pll_byteclk_mux = {
  1841. .shift = 0,
  1842. .width = 1,
  1843. .clkr = {
  1844. .hw.init = &(struct clk_init_data){
  1845. .name = "dsi1_phy_pll_out_byteclk",
  1846. .parent_names = (const char *[]){"dsi1pll_byteclk_src",
  1847. "dsi1pll_shadow_byteclk_src"},
  1848. .num_parents = 2,
  1849. .flags = (CLK_SET_RATE_PARENT |
  1850. CLK_SET_RATE_NO_REPARENT),
  1851. .ops = &clk_regmap_mux_closest_ops,
  1852. },
  1853. },
  1854. };
  1855. static struct clk_regmap_mux dsi0pll_pclk_src_mux = {
  1856. .reg = PHY_CMN_CLK_CFG1,
  1857. .shift = 0,
  1858. .width = 1,
  1859. .clkr = {
  1860. .hw.init = &(struct clk_init_data){
  1861. .name = "dsi0pll_pclk_src_mux",
  1862. .parent_names = (const char *[]){"dsi0pll_bitclk_src",
  1863. "dsi0pll_post_bit_div"},
  1864. .num_parents = 2,
  1865. .ops = &clk_regmap_mux_closest_ops,
  1866. },
  1867. },
  1868. };
  1869. static struct clk_regmap_mux dsi0pll_shadow_pclk_src_mux = {
  1870. .reg = PHY_CMN_CLK_CFG1,
  1871. .shift = 0,
  1872. .width = 1,
  1873. .clkr = {
  1874. .hw.init = &(struct clk_init_data){
  1875. .name = "dsi0pll_shadow_pclk_src_mux",
  1876. .parent_names = (const char *[]){
  1877. "dsi0pll_shadow_bitclk_src",
  1878. "dsi0pll_shadow_post_bit_div"},
  1879. .num_parents = 2,
  1880. .ops = &clk_regmap_mux_closest_ops,
  1881. },
  1882. },
  1883. };
  1884. static struct clk_regmap_mux dsi1pll_pclk_src_mux = {
  1885. .reg = PHY_CMN_CLK_CFG1,
  1886. .shift = 0,
  1887. .width = 1,
  1888. .clkr = {
  1889. .hw.init = &(struct clk_init_data){
  1890. .name = "dsi1pll_pclk_src_mux",
  1891. .parent_names = (const char *[]){"dsi1pll_bitclk_src",
  1892. "dsi1pll_post_bit_div"},
  1893. .num_parents = 2,
  1894. .ops = &clk_regmap_mux_closest_ops,
  1895. },
  1896. },
  1897. };
  1898. static struct clk_regmap_mux dsi1pll_shadow_pclk_src_mux = {
  1899. .reg = PHY_CMN_CLK_CFG1,
  1900. .shift = 0,
  1901. .width = 1,
  1902. .clkr = {
  1903. .hw.init = &(struct clk_init_data){
  1904. .name = "dsi1pll_shadow_pclk_src_mux",
  1905. .parent_names = (const char *[]){
  1906. "dsi1pll_shadow_bitclk_src",
  1907. "dsi1pll_shadow_post_bit_div"},
  1908. .num_parents = 2,
  1909. .ops = &clk_regmap_mux_closest_ops,
  1910. },
  1911. },
  1912. };
  1913. static struct clk_regmap_div dsi0pll_pclk_src = {
  1914. .shift = 0,
  1915. .width = 4,
  1916. .flags = CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
  1917. .clkr = {
  1918. .hw.init = &(struct clk_init_data){
  1919. .name = "dsi0pll_pclk_src",
  1920. .parent_names = (const char *[]){
  1921. "dsi0pll_pclk_src_mux"},
  1922. .num_parents = 1,
  1923. .flags = CLK_SET_RATE_PARENT,
  1924. .ops = &clk_regmap_div_ops,
  1925. },
  1926. },
  1927. };
  1928. static struct clk_regmap_div dsi0pll_shadow_pclk_src = {
  1929. .shift = 0,
  1930. .width = 4,
  1931. .flags = CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
  1932. .clkr = {
  1933. .hw.init = &(struct clk_init_data){
  1934. .name = "dsi0pll_shadow_pclk_src",
  1935. .parent_names = (const char *[]){
  1936. "dsi0pll_shadow_pclk_src_mux"},
  1937. .num_parents = 1,
  1938. .flags = CLK_SET_RATE_PARENT,
  1939. .ops = &clk_regmap_div_ops,
  1940. },
  1941. },
  1942. };
  1943. static struct clk_regmap_div dsi1pll_pclk_src = {
  1944. .shift = 0,
  1945. .width = 4,
  1946. .flags = CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
  1947. .clkr = {
  1948. .hw.init = &(struct clk_init_data){
  1949. .name = "dsi1pll_pclk_src",
  1950. .parent_names = (const char *[]){
  1951. "dsi1pll_pclk_src_mux"},
  1952. .num_parents = 1,
  1953. .flags = CLK_SET_RATE_PARENT,
  1954. .ops = &clk_regmap_div_ops,
  1955. },
  1956. },
  1957. };
  1958. static struct clk_regmap_div dsi1pll_shadow_pclk_src = {
  1959. .shift = 0,
  1960. .width = 4,
  1961. .flags = CLK_DIVIDER_ONE_BASED | CLK_DIVIDER_ALLOW_ZERO,
  1962. .clkr = {
  1963. .hw.init = &(struct clk_init_data){
  1964. .name = "dsi1pll_shadow_pclk_src",
  1965. .parent_names = (const char *[]){
  1966. "dsi1pll_shadow_pclk_src_mux"},
  1967. .num_parents = 1,
  1968. .flags = CLK_SET_RATE_PARENT,
  1969. .ops = &clk_regmap_div_ops,
  1970. },
  1971. },
  1972. };
  1973. static struct clk_regmap_mux dsi0pll_pclk_mux = {
  1974. .shift = 0,
  1975. .width = 1,
  1976. .clkr = {
  1977. .hw.init = &(struct clk_init_data){
  1978. .name = "dsi0_phy_pll_out_dsiclk",
  1979. .parent_names = (const char *[]){"dsi0pll_pclk_src",
  1980. "dsi0pll_shadow_pclk_src"},
  1981. .num_parents = 2,
  1982. .flags = (CLK_SET_RATE_PARENT |
  1983. CLK_SET_RATE_NO_REPARENT),
  1984. .ops = &clk_regmap_mux_closest_ops,
  1985. },
  1986. },
  1987. };
  1988. static struct clk_regmap_mux dsi1pll_pclk_mux = {
  1989. .shift = 0,
  1990. .width = 1,
  1991. .clkr = {
  1992. .hw.init = &(struct clk_init_data){
  1993. .name = "dsi1_phy_pll_out_dsiclk",
  1994. .parent_names = (const char *[]){"dsi1pll_pclk_src",
  1995. "dsi1pll_shadow_pclk_src"},
  1996. .num_parents = 2,
  1997. .flags = (CLK_SET_RATE_PARENT |
  1998. CLK_SET_RATE_NO_REPARENT),
  1999. .ops = &clk_regmap_mux_closest_ops,
  2000. },
  2001. },
  2002. };
  2003. static struct clk_hw *mdss_dsi_pllcc_7nm[] = {
  2004. [VCO_CLK_0] = &dsi0pll_vco_clk.hw,
  2005. [PLL_OUT_DIV_0_CLK] = &dsi0pll_pll_out_div.clkr.hw,
  2006. [BITCLK_SRC_0_CLK] = &dsi0pll_bitclk_src.clkr.hw,
  2007. [BYTECLK_SRC_0_CLK] = &dsi0pll_byteclk_src.hw,
  2008. [POST_BIT_DIV_0_CLK] = &dsi0pll_post_bit_div.hw,
  2009. [POST_VCO_DIV_0_CLK] = &dsi0pll_post_vco_div.hw,
  2010. [BYTECLK_MUX_0_CLK] = &dsi0pll_byteclk_mux.clkr.hw,
  2011. [PCLK_SRC_MUX_0_CLK] = &dsi0pll_pclk_src_mux.clkr.hw,
  2012. [PCLK_SRC_0_CLK] = &dsi0pll_pclk_src.clkr.hw,
  2013. [PCLK_MUX_0_CLK] = &dsi0pll_pclk_mux.clkr.hw,
  2014. [SHADOW_VCO_CLK_0] = &dsi0pll_shadow_vco_clk.hw,
  2015. [SHADOW_PLL_OUT_DIV_0_CLK] = &dsi0pll_shadow_pll_out_div.clkr.hw,
  2016. [SHADOW_BITCLK_SRC_0_CLK] = &dsi0pll_shadow_bitclk_src.clkr.hw,
  2017. [SHADOW_BYTECLK_SRC_0_CLK] = &dsi0pll_shadow_byteclk_src.hw,
  2018. [SHADOW_POST_BIT_DIV_0_CLK] = &dsi0pll_shadow_post_bit_div.hw,
  2019. [SHADOW_POST_VCO_DIV_0_CLK] = &dsi0pll_shadow_post_vco_div.hw,
  2020. [SHADOW_PCLK_SRC_MUX_0_CLK] = &dsi0pll_shadow_pclk_src_mux.clkr.hw,
  2021. [SHADOW_PCLK_SRC_0_CLK] = &dsi0pll_shadow_pclk_src.clkr.hw,
  2022. [VCO_CLK_1] = &dsi1pll_vco_clk.hw,
  2023. [PLL_OUT_DIV_1_CLK] = &dsi1pll_pll_out_div.clkr.hw,
  2024. [BITCLK_SRC_1_CLK] = &dsi1pll_bitclk_src.clkr.hw,
  2025. [BYTECLK_SRC_1_CLK] = &dsi1pll_byteclk_src.hw,
  2026. [POST_BIT_DIV_1_CLK] = &dsi1pll_post_bit_div.hw,
  2027. [POST_VCO_DIV_1_CLK] = &dsi1pll_post_vco_div.hw,
  2028. [BYTECLK_MUX_1_CLK] = &dsi1pll_byteclk_mux.clkr.hw,
  2029. [PCLK_SRC_MUX_1_CLK] = &dsi1pll_pclk_src_mux.clkr.hw,
  2030. [PCLK_SRC_1_CLK] = &dsi1pll_pclk_src.clkr.hw,
  2031. [PCLK_MUX_1_CLK] = &dsi1pll_pclk_mux.clkr.hw,
  2032. [SHADOW_VCO_CLK_1] = &dsi1pll_shadow_vco_clk.hw,
  2033. [SHADOW_PLL_OUT_DIV_1_CLK] = &dsi1pll_shadow_pll_out_div.clkr.hw,
  2034. [SHADOW_BITCLK_SRC_1_CLK] = &dsi1pll_shadow_bitclk_src.clkr.hw,
  2035. [SHADOW_BYTECLK_SRC_1_CLK] = &dsi1pll_shadow_byteclk_src.hw,
  2036. [SHADOW_POST_BIT_DIV_1_CLK] = &dsi1pll_shadow_post_bit_div.hw,
  2037. [SHADOW_POST_VCO_DIV_1_CLK] = &dsi1pll_shadow_post_vco_div.hw,
  2038. [SHADOW_PCLK_SRC_MUX_1_CLK] = &dsi1pll_shadow_pclk_src_mux.clkr.hw,
  2039. [SHADOW_PCLK_SRC_1_CLK] = &dsi1pll_shadow_pclk_src.clkr.hw,
  2040. };
  2041. int dsi_pll_clock_register_7nm(struct platform_device *pdev,
  2042. struct mdss_pll_resources *pll_res)
  2043. {
  2044. int rc = 0, ndx, i;
  2045. struct clk *clk;
  2046. struct clk_onecell_data *clk_data;
  2047. int num_clks = ARRAY_SIZE(mdss_dsi_pllcc_7nm);
  2048. struct regmap *rmap;
  2049. if (!pdev || !pdev->dev.of_node ||
  2050. !pll_res || !pll_res->pll_base || !pll_res->phy_base) {
  2051. pr_err("Invalid params\n");
  2052. return -EINVAL;
  2053. }
  2054. ndx = pll_res->index;
  2055. if (ndx >= DSI_PLL_MAX) {
  2056. pr_err("pll index(%d) NOT supported\n", ndx);
  2057. return -EINVAL;
  2058. }
  2059. pll_rsc_db[ndx] = pll_res;
  2060. plls[ndx].rsc = pll_res;
  2061. pll_res->priv = &plls[ndx];
  2062. pll_res->vco_delay = VCO_DELAY_USEC;
  2063. clk_data = devm_kzalloc(&pdev->dev, sizeof(struct clk_onecell_data),
  2064. GFP_KERNEL);
  2065. if (!clk_data)
  2066. return -ENOMEM;
  2067. clk_data->clks = devm_kzalloc(&pdev->dev, (num_clks *
  2068. sizeof(struct clk *)), GFP_KERNEL);
  2069. if (!clk_data->clks)
  2070. return -ENOMEM;
  2071. clk_data->clk_num = num_clks;
  2072. /* Establish client data */
  2073. if (ndx == 0) {
  2074. rmap = devm_regmap_init(&pdev->dev, &pll_regmap_bus,
  2075. pll_res, &dsi_pll_7nm_config);
  2076. dsi0pll_pll_out_div.clkr.regmap = rmap;
  2077. dsi0pll_shadow_pll_out_div.clkr.regmap = rmap;
  2078. rmap = devm_regmap_init(&pdev->dev, &bitclk_src_regmap_bus,
  2079. pll_res, &dsi_pll_7nm_config);
  2080. dsi0pll_bitclk_src.clkr.regmap = rmap;
  2081. dsi0pll_shadow_bitclk_src.clkr.regmap = rmap;
  2082. rmap = devm_regmap_init(&pdev->dev, &pclk_src_regmap_bus,
  2083. pll_res, &dsi_pll_7nm_config);
  2084. dsi0pll_pclk_src.clkr.regmap = rmap;
  2085. dsi0pll_shadow_pclk_src.clkr.regmap = rmap;
  2086. rmap = devm_regmap_init(&pdev->dev, &mdss_mux_regmap_bus,
  2087. pll_res, &dsi_pll_7nm_config);
  2088. dsi0pll_pclk_mux.clkr.regmap = rmap;
  2089. rmap = devm_regmap_init(&pdev->dev, &pclk_src_mux_regmap_bus,
  2090. pll_res, &dsi_pll_7nm_config);
  2091. dsi0pll_pclk_src_mux.clkr.regmap = rmap;
  2092. dsi0pll_shadow_pclk_src_mux.clkr.regmap = rmap;
  2093. rmap = devm_regmap_init(&pdev->dev, &mdss_mux_regmap_bus,
  2094. pll_res, &dsi_pll_7nm_config);
  2095. dsi0pll_byteclk_mux.clkr.regmap = rmap;
  2096. dsi0pll_vco_clk.priv = pll_res;
  2097. dsi0pll_shadow_vco_clk.priv = pll_res;
  2098. if (dsi_pll_7nm_is_hw_revision_v4_1(pll_res)) {
  2099. dsi0pll_vco_clk.min_rate = 600000000;
  2100. dsi0pll_vco_clk.max_rate = 5000000000;
  2101. dsi0pll_shadow_vco_clk.min_rate = 600000000;
  2102. dsi0pll_shadow_vco_clk.max_rate = 5000000000;
  2103. }
  2104. for (i = VCO_CLK_0; i <= SHADOW_PCLK_SRC_0_CLK; i++) {
  2105. clk = devm_clk_register(&pdev->dev,
  2106. mdss_dsi_pllcc_7nm[i]);
  2107. if (IS_ERR(clk)) {
  2108. pr_err("clk registration failed for DSI clock:%d\n",
  2109. pll_res->index);
  2110. rc = -EINVAL;
  2111. goto clk_register_fail;
  2112. }
  2113. clk_data->clks[i] = clk;
  2114. }
  2115. rc = of_clk_add_provider(pdev->dev.of_node,
  2116. of_clk_src_onecell_get, clk_data);
  2117. } else {
  2118. rmap = devm_regmap_init(&pdev->dev, &pll_regmap_bus,
  2119. pll_res, &dsi_pll_7nm_config);
  2120. dsi1pll_pll_out_div.clkr.regmap = rmap;
  2121. dsi1pll_shadow_pll_out_div.clkr.regmap = rmap;
  2122. rmap = devm_regmap_init(&pdev->dev, &bitclk_src_regmap_bus,
  2123. pll_res, &dsi_pll_7nm_config);
  2124. dsi1pll_bitclk_src.clkr.regmap = rmap;
  2125. dsi1pll_shadow_bitclk_src.clkr.regmap = rmap;
  2126. rmap = devm_regmap_init(&pdev->dev, &pclk_src_regmap_bus,
  2127. pll_res, &dsi_pll_7nm_config);
  2128. dsi1pll_pclk_src.clkr.regmap = rmap;
  2129. dsi1pll_shadow_pclk_src.clkr.regmap = rmap;
  2130. rmap = devm_regmap_init(&pdev->dev, &mdss_mux_regmap_bus,
  2131. pll_res, &dsi_pll_7nm_config);
  2132. dsi1pll_pclk_mux.clkr.regmap = rmap;
  2133. rmap = devm_regmap_init(&pdev->dev, &pclk_src_mux_regmap_bus,
  2134. pll_res, &dsi_pll_7nm_config);
  2135. dsi1pll_pclk_src_mux.clkr.regmap = rmap;
  2136. dsi1pll_shadow_pclk_src_mux.clkr.regmap = rmap;
  2137. rmap = devm_regmap_init(&pdev->dev, &mdss_mux_regmap_bus,
  2138. pll_res, &dsi_pll_7nm_config);
  2139. dsi1pll_byteclk_mux.clkr.regmap = rmap;
  2140. dsi1pll_vco_clk.priv = pll_res;
  2141. dsi1pll_shadow_vco_clk.priv = pll_res;
  2142. if (dsi_pll_7nm_is_hw_revision_v4_1(pll_res)) {
  2143. dsi1pll_vco_clk.min_rate = 600000000;
  2144. dsi1pll_vco_clk.max_rate = 5000000000;
  2145. dsi1pll_shadow_vco_clk.min_rate = 600000000;
  2146. dsi1pll_shadow_vco_clk.max_rate = 5000000000;
  2147. }
  2148. for (i = VCO_CLK_1; i <= SHADOW_PCLK_SRC_1_CLK; i++) {
  2149. clk = devm_clk_register(&pdev->dev,
  2150. mdss_dsi_pllcc_7nm[i]);
  2151. if (IS_ERR(clk)) {
  2152. pr_err("clk registration failed for DSI clock:%d\n",
  2153. pll_res->index);
  2154. rc = -EINVAL;
  2155. goto clk_register_fail;
  2156. }
  2157. clk_data->clks[i] = clk;
  2158. }
  2159. rc = of_clk_add_provider(pdev->dev.of_node,
  2160. of_clk_src_onecell_get, clk_data);
  2161. }
  2162. if (!rc) {
  2163. pr_info("Registered DSI PLL ndx=%d, clocks successfully\n",
  2164. ndx);
  2165. return rc;
  2166. }
  2167. clk_register_fail:
  2168. return rc;
  2169. }