dsi_pll_14nm.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "%s: " fmt, __func__
  6. #include <linux/kernel.h>
  7. #include <linux/err.h>
  8. #include <linux/delay.h>
  9. #include <linux/workqueue.h>
  10. #include "pll_drv.h"
  11. #include "dsi_pll.h"
  12. #include "dsi_pll_14nm.h"
  13. #include <dt-bindings/clock/mdss-14nm-pll-clk.h>
  14. #define VCO_DELAY_USEC 1
  15. static struct dsi_pll_db pll_db[DSI_PLL_NUM];
  16. static struct regmap_config dsi_pll_14nm_config = {
  17. .reg_bits = 32,
  18. .reg_stride = 4,
  19. .val_bits = 32,
  20. .max_register = 0x588,
  21. };
  22. static struct regmap_bus post_n1_div_regmap_bus = {
  23. .reg_write = post_n1_div_set_div,
  24. .reg_read = post_n1_div_get_div,
  25. };
  26. static struct regmap_bus n2_div_regmap_bus = {
  27. .reg_write = n2_div_set_div,
  28. .reg_read = n2_div_get_div,
  29. };
  30. static struct regmap_bus shadow_n2_div_regmap_bus = {
  31. .reg_write = shadow_n2_div_set_div,
  32. .reg_read = n2_div_get_div,
  33. };
  34. static struct regmap_bus dsi_mux_regmap_bus = {
  35. .reg_write = dsi_mux_set_parent_14nm,
  36. .reg_read = dsi_mux_get_parent_14nm,
  37. };
  38. /* Op structures */
  39. static const struct clk_ops clk_ops_dsi_vco = {
  40. .recalc_rate = pll_vco_recalc_rate_14nm,
  41. .set_rate = pll_vco_set_rate_14nm,
  42. .round_rate = pll_vco_round_rate_14nm,
  43. .prepare = pll_vco_prepare_14nm,
  44. .unprepare = pll_vco_unprepare_14nm,
  45. };
  46. /* Shadow ops for dynamic refresh */
  47. static const struct clk_ops clk_ops_shadow_dsi_vco = {
  48. .recalc_rate = pll_vco_recalc_rate_14nm,
  49. .set_rate = shadow_pll_vco_set_rate_14nm,
  50. .round_rate = pll_vco_round_rate_14nm,
  51. };
  52. static struct dsi_pll_vco_clk dsi0pll_vco_clk = {
  53. .ref_clk_rate = 19200000UL,
  54. .min_rate = 1300000000UL,
  55. .max_rate = 2600000000UL,
  56. .pll_en_seq_cnt = 1,
  57. .pll_enable_seqs[0] = dsi_pll_enable_seq_14nm,
  58. .hw.init = &(struct clk_init_data){
  59. .name = "dsi0pll_vco_clk_14nm",
  60. .parent_names = (const char *[]){ "bi_tcxo" },
  61. .num_parents = 1,
  62. .ops = &clk_ops_dsi_vco,
  63. },
  64. };
  65. static struct dsi_pll_vco_clk dsi0pll_shadow_vco_clk = {
  66. .ref_clk_rate = 19200000u,
  67. .min_rate = 1300000000u,
  68. .max_rate = 2600000000u,
  69. .hw.init = &(struct clk_init_data){
  70. .name = "dsi0pll_shadow_vco_clk_14nm",
  71. .parent_names = (const char *[]){ "bi_tcxo" },
  72. .num_parents = 1,
  73. .ops = &clk_ops_shadow_dsi_vco,
  74. },
  75. };
  76. static struct dsi_pll_vco_clk dsi1pll_vco_clk = {
  77. .ref_clk_rate = 19200000UL,
  78. .min_rate = 1300000000UL,
  79. .max_rate = 2600000000UL,
  80. .pll_en_seq_cnt = 1,
  81. .pll_enable_seqs[0] = dsi_pll_enable_seq_14nm,
  82. .hw.init = &(struct clk_init_data){
  83. .name = "dsi1pll_vco_clk_14nm",
  84. .parent_names = (const char *[]){ "bi_tcxo" },
  85. .num_parents = 1,
  86. .ops = &clk_ops_dsi_vco,
  87. },
  88. };
  89. static struct dsi_pll_vco_clk dsi1pll_shadow_vco_clk = {
  90. .ref_clk_rate = 19200000u,
  91. .min_rate = 1300000000u,
  92. .max_rate = 2600000000u,
  93. .pll_en_seq_cnt = 1,
  94. .pll_enable_seqs[0] = dsi_pll_enable_seq_14nm,
  95. .hw.init = &(struct clk_init_data){
  96. .name = "dsi1pll_shadow_vco_clk_14nm",
  97. .parent_names = (const char *[]){ "bi_tcxo" },
  98. .num_parents = 1,
  99. .ops = &clk_ops_shadow_dsi_vco,
  100. },
  101. };
  102. static struct clk_regmap_div dsi0pll_post_n1_div_clk = {
  103. .reg = 0x48,
  104. .shift = 0,
  105. .width = 4,
  106. .clkr = {
  107. .hw.init = &(struct clk_init_data){
  108. .name = "dsi0pll_post_n1_div_clk",
  109. .parent_names =
  110. (const char *[]){ "dsi0pll_vco_clk_14nm" },
  111. .num_parents = 1,
  112. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  113. .ops = &clk_regmap_div_ops,
  114. },
  115. },
  116. };
  117. static struct clk_regmap_div dsi0pll_shadow_post_n1_div_clk = {
  118. .reg = 0x48,
  119. .shift = 0,
  120. .width = 4,
  121. .clkr = {
  122. .hw.init = &(struct clk_init_data){
  123. .name = "dsi0pll_shadow_post_n1_div_clk",
  124. .parent_names =
  125. (const char *[]){"dsi0pll_shadow_vco_clk_14nm"},
  126. .num_parents = 1,
  127. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  128. .ops = &clk_regmap_div_ops,
  129. },
  130. },
  131. };
  132. static struct clk_regmap_div dsi1pll_post_n1_div_clk = {
  133. .reg = 0x48,
  134. .shift = 0,
  135. .width = 4,
  136. .clkr = {
  137. .hw.init = &(struct clk_init_data){
  138. .name = "dsi1pll_post_n1_div_clk",
  139. .parent_names =
  140. (const char *[]){ "dsi1pll_vco_clk_14nm" },
  141. .num_parents = 1,
  142. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  143. .ops = &clk_regmap_div_ops,
  144. },
  145. },
  146. };
  147. static struct clk_regmap_div dsi1pll_shadow_post_n1_div_clk = {
  148. .reg = 0x48,
  149. .shift = 0,
  150. .width = 4,
  151. .clkr = {
  152. .hw.init = &(struct clk_init_data){
  153. .name = "dsi1pll_shadow_post_n1_div_clk",
  154. .parent_names =
  155. (const char *[]){"dsi1pll_shadow_vco_clk_14nm"},
  156. .num_parents = 1,
  157. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  158. .ops = &clk_regmap_div_ops,
  159. },
  160. },
  161. };
  162. static struct clk_regmap_div dsi0pll_n2_div_clk = {
  163. .reg = 0x48,
  164. .shift = 0,
  165. .width = 4,
  166. .clkr = {
  167. .hw.init = &(struct clk_init_data){
  168. .name = "dsi0pll_n2_div_clk",
  169. .parent_names =
  170. (const char *[]){ "dsi0pll_post_n1_div_clk" },
  171. .num_parents = 1,
  172. .flags = CLK_GET_RATE_NOCACHE,
  173. .ops = &clk_regmap_div_ops,
  174. },
  175. },
  176. };
  177. static struct clk_regmap_div dsi0pll_shadow_n2_div_clk = {
  178. .reg = 0x48,
  179. .shift = 0,
  180. .width = 4,
  181. .clkr = {
  182. .hw.init = &(struct clk_init_data){
  183. .name = "dsi0pll_shadow_n2_div_clk",
  184. .parent_names =
  185. (const char *[]){ "dsi0pll_shadow_post_n1_div_clk" },
  186. .num_parents = 1,
  187. .flags = CLK_GET_RATE_NOCACHE,
  188. .ops = &clk_regmap_div_ops,
  189. },
  190. },
  191. };
  192. static struct clk_regmap_div dsi1pll_n2_div_clk = {
  193. .reg = 0x48,
  194. .shift = 0,
  195. .width = 4,
  196. .clkr = {
  197. .hw.init = &(struct clk_init_data){
  198. .name = "dsi1pll_n2_div_clk",
  199. .parent_names =
  200. (const char *[]){ "dsi1pll_post_n1_div_clk" },
  201. .num_parents = 1,
  202. .flags = CLK_GET_RATE_NOCACHE,
  203. .ops = &clk_regmap_div_ops,
  204. },
  205. },
  206. };
  207. static struct clk_regmap_div dsi1pll_shadow_n2_div_clk = {
  208. .reg = 0x48,
  209. .shift = 0,
  210. .width = 4,
  211. .clkr = {
  212. .hw.init = &(struct clk_init_data){
  213. .name = "dsi1pll_shadow_n2_div_clk",
  214. .parent_names =
  215. (const char *[]){ "dsi1pll_shadow_post_n1_div_clk" },
  216. .num_parents = 1,
  217. .flags = CLK_GET_RATE_NOCACHE,
  218. .ops = &clk_regmap_div_ops,
  219. },
  220. },
  221. };
  222. static struct clk_fixed_factor dsi0pll_pixel_clk_src = {
  223. .div = 2,
  224. .mult = 1,
  225. .hw.init = &(struct clk_init_data){
  226. .name = "dsi0pll_pixel_clk_src",
  227. .parent_names = (const char *[]){ "dsi0pll_n2_div_clk" },
  228. .num_parents = 1,
  229. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  230. .ops = &clk_fixed_factor_ops,
  231. },
  232. };
  233. static struct clk_fixed_factor dsi0pll_shadow_pixel_clk_src = {
  234. .div = 2,
  235. .mult = 1,
  236. .hw.init = &(struct clk_init_data){
  237. .name = "dsi0pll_shadow_pixel_clk_src",
  238. .parent_names = (const char *[]){ "dsi0pll_shadow_n2_div_clk" },
  239. .num_parents = 1,
  240. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  241. .ops = &clk_fixed_factor_ops,
  242. },
  243. };
  244. static struct clk_fixed_factor dsi1pll_pixel_clk_src = {
  245. .div = 2,
  246. .mult = 1,
  247. .hw.init = &(struct clk_init_data){
  248. .name = "dsi1pll_pixel_clk_src",
  249. .parent_names = (const char *[]){ "dsi1pll_n2_div_clk" },
  250. .num_parents = 1,
  251. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  252. .ops = &clk_fixed_factor_ops,
  253. },
  254. };
  255. static struct clk_fixed_factor dsi1pll_shadow_pixel_clk_src = {
  256. .div = 2,
  257. .mult = 1,
  258. .hw.init = &(struct clk_init_data){
  259. .name = "dsi1pll_shadow_pixel_clk_src",
  260. .parent_names = (const char *[]){ "dsi1pll_shadow_n2_div_clk" },
  261. .num_parents = 1,
  262. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  263. .ops = &clk_fixed_factor_ops,
  264. },
  265. };
  266. static struct clk_regmap_mux dsi0pll_pixel_clk_mux = {
  267. .reg = 0x48,
  268. .shift = 0,
  269. .width = 1,
  270. .clkr = {
  271. .hw.init = &(struct clk_init_data){
  272. .name = "dsi0_phy_pll_out_dsiclk",
  273. .parent_names =
  274. (const char *[]){ "dsi0pll_pixel_clk_src",
  275. "dsi0pll_shadow_pixel_clk_src"},
  276. .num_parents = 2,
  277. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  278. .ops = &clk_regmap_mux_closest_ops,
  279. },
  280. },
  281. };
  282. static struct clk_regmap_mux dsi1pll_pixel_clk_mux = {
  283. .reg = 0x48,
  284. .shift = 0,
  285. .width = 1,
  286. .clkr = {
  287. .hw.init = &(struct clk_init_data){
  288. .name = "dsi1pll_pixel_clk_mux",
  289. .parent_names =
  290. (const char *[]){ "dsi1pll_pixel_clk_src",
  291. "dsi1pll_shadow_pixel_clk_src"},
  292. .num_parents = 2,
  293. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  294. .ops = &clk_regmap_mux_closest_ops,
  295. },
  296. },
  297. };
  298. static struct clk_fixed_factor dsi0pll_byte_clk_src = {
  299. .div = 8,
  300. .mult = 1,
  301. .hw.init = &(struct clk_init_data){
  302. .name = "dsi0pll_byte_clk_src",
  303. .parent_names = (const char *[]){ "dsi0pll_post_n1_div_clk" },
  304. .num_parents = 1,
  305. .flags = (CLK_SET_RATE_PARENT),
  306. .ops = &clk_fixed_factor_ops,
  307. },
  308. };
  309. static struct clk_fixed_factor dsi0pll_shadow_byte_clk_src = {
  310. .div = 8,
  311. .mult = 1,
  312. .hw.init = &(struct clk_init_data){
  313. .name = "dsi0pll_shadow_byte_clk_src",
  314. .parent_names =
  315. (const char *[]){ "dsi0pll_shadow_post_n1_div_clk" },
  316. .num_parents = 1,
  317. .flags = (CLK_SET_RATE_PARENT),
  318. .ops = &clk_fixed_factor_ops,
  319. },
  320. };
  321. static struct clk_fixed_factor dsi1pll_byte_clk_src = {
  322. .div = 8,
  323. .mult = 1,
  324. .hw.init = &(struct clk_init_data){
  325. .name = "dsi1pll_byte_clk_src",
  326. .parent_names = (const char *[]){ "dsi1pll_post_n1_div_clk" },
  327. .num_parents = 1,
  328. .flags = (CLK_SET_RATE_PARENT),
  329. .ops = &clk_fixed_factor_ops,
  330. },
  331. };
  332. static struct clk_fixed_factor dsi1pll_shadow_byte_clk_src = {
  333. .div = 8,
  334. .mult = 1,
  335. .hw.init = &(struct clk_init_data){
  336. .name = "dsi1pll_shadow_byte_clk_src",
  337. .parent_names =
  338. (const char *[]){ "dsi1pll_shadow_post_n1_div_clk" },
  339. .num_parents = 1,
  340. .flags = (CLK_SET_RATE_PARENT),
  341. .ops = &clk_fixed_factor_ops,
  342. },
  343. };
  344. static struct clk_regmap_mux dsi0pll_byte_clk_mux = {
  345. .reg = 0x48,
  346. .shift = 0,
  347. .width = 1,
  348. .clkr = {
  349. .hw.init = &(struct clk_init_data){
  350. .name = "dsi0_phy_pll_out_byteclk",
  351. .parent_names =
  352. (const char *[]){"dsi0pll_byte_clk_src",
  353. "dsi0pll_shadow_byte_clk_src"},
  354. .num_parents = 2,
  355. .ops = &clk_regmap_mux_closest_ops,
  356. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  357. },
  358. },
  359. };
  360. static struct clk_regmap_mux dsi1pll_byte_clk_mux = {
  361. .reg = 0x48,
  362. .shift = 0,
  363. .width = 1,
  364. .clkr = {
  365. .hw.init = &(struct clk_init_data){
  366. .name = "dsi1pll_byte_clk_mux",
  367. .parent_names =
  368. (const char *[]){"dsi1pll_byte_clk_src",
  369. "dsi1pll_shadow_byte_clk_src"},
  370. .num_parents = 2,
  371. .ops = &clk_regmap_mux_closest_ops,
  372. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  373. },
  374. },
  375. };
  376. static struct clk_hw *mdss_dsi_pllcc_14nm[] = {
  377. [BYTE0_MUX_CLK] = &dsi0pll_byte_clk_mux.clkr.hw,
  378. [BYTE0_SRC_CLK] = &dsi0pll_byte_clk_src.hw,
  379. [PIX0_MUX_CLK] = &dsi0pll_pixel_clk_mux.clkr.hw,
  380. [PIX0_SRC_CLK] = &dsi0pll_pixel_clk_src.hw,
  381. [N2_DIV_0_CLK] = &dsi0pll_n2_div_clk.clkr.hw,
  382. [POST_N1_DIV_0_CLK] = &dsi0pll_post_n1_div_clk.clkr.hw,
  383. [VCO_CLK_0_CLK] = &dsi0pll_vco_clk.hw,
  384. [SHADOW_BYTE0_SRC_CLK] = &dsi0pll_shadow_byte_clk_src.hw,
  385. [SHADOW_PIX0_SRC_CLK] = &dsi0pll_shadow_pixel_clk_src.hw,
  386. [SHADOW_N2_DIV_0_CLK] = &dsi0pll_shadow_n2_div_clk.clkr.hw,
  387. [SHADOW_POST_N1_DIV_0_CLK] = &dsi0pll_shadow_post_n1_div_clk.clkr.hw,
  388. [SHADOW_VCO_CLK_0_CLK] = &dsi0pll_shadow_vco_clk.hw,
  389. [BYTE1_MUX_CLK] = &dsi1pll_byte_clk_mux.clkr.hw,
  390. [BYTE1_SRC_CLK] = &dsi1pll_byte_clk_src.hw,
  391. [PIX1_MUX_CLK] = &dsi1pll_pixel_clk_mux.clkr.hw,
  392. [PIX1_SRC_CLK] = &dsi1pll_pixel_clk_src.hw,
  393. [N2_DIV_1_CLK] = &dsi1pll_n2_div_clk.clkr.hw,
  394. [POST_N1_DIV_1_CLK] = &dsi1pll_post_n1_div_clk.clkr.hw,
  395. [VCO_CLK_1_CLK] = &dsi1pll_vco_clk.hw,
  396. [SHADOW_BYTE1_SRC_CLK] = &dsi1pll_shadow_byte_clk_src.hw,
  397. [SHADOW_PIX1_SRC_CLK] = &dsi1pll_shadow_pixel_clk_src.hw,
  398. [SHADOW_N2_DIV_1_CLK] = &dsi1pll_shadow_n2_div_clk.clkr.hw,
  399. [SHADOW_POST_N1_DIV_1_CLK] = &dsi1pll_shadow_post_n1_div_clk.clkr.hw,
  400. [SHADOW_VCO_CLK_1_CLK] = &dsi1pll_shadow_vco_clk.hw,
  401. };
  402. int dsi_pll_clock_register_14nm(struct platform_device *pdev,
  403. struct mdss_pll_resources *pll_res)
  404. {
  405. int rc = 0, ndx, i;
  406. int const ssc_freq_default = 31500; /* default h/w recommended value */
  407. int const ssc_ppm_default = 5000; /* default h/w recommended value */
  408. struct dsi_pll_db *pdb;
  409. struct clk_onecell_data *clk_data;
  410. struct clk *clk;
  411. struct regmap *regmap;
  412. int num_clks = ARRAY_SIZE(mdss_dsi_pllcc_14nm);
  413. if (pll_res->index >= DSI_PLL_NUM) {
  414. pr_err("pll ndx=%d is NOT supported\n", pll_res->index);
  415. return -EINVAL;
  416. }
  417. ndx = pll_res->index;
  418. pdb = &pll_db[ndx];
  419. pll_res->priv = pdb;
  420. pdb->pll = pll_res;
  421. ndx++;
  422. ndx %= DSI_PLL_NUM;
  423. pdb->next = &pll_db[ndx];
  424. if (pll_res->ssc_en) {
  425. if (!pll_res->ssc_freq)
  426. pll_res->ssc_freq = ssc_freq_default;
  427. if (!pll_res->ssc_ppm)
  428. pll_res->ssc_ppm = ssc_ppm_default;
  429. }
  430. clk_data = devm_kzalloc(&pdev->dev, sizeof(*clk_data), GFP_KERNEL);
  431. if (!clk_data)
  432. return -ENOMEM;
  433. clk_data->clks = devm_kcalloc(&pdev->dev, num_clks,
  434. sizeof(struct clk *), GFP_KERNEL);
  435. if (!clk_data->clks)
  436. return -ENOMEM;
  437. clk_data->clk_num = num_clks;
  438. /* Set client data to mux, div and vco clocks. */
  439. if (pll_res->index == DSI_PLL_1) {
  440. regmap = devm_regmap_init(&pdev->dev, &post_n1_div_regmap_bus,
  441. pll_res, &dsi_pll_14nm_config);
  442. dsi1pll_post_n1_div_clk.clkr.regmap = regmap;
  443. dsi1pll_shadow_post_n1_div_clk.clkr.regmap = regmap;
  444. regmap = devm_regmap_init(&pdev->dev, &n2_div_regmap_bus,
  445. pll_res, &dsi_pll_14nm_config);
  446. dsi1pll_n2_div_clk.clkr.regmap = regmap;
  447. regmap = devm_regmap_init(&pdev->dev, &shadow_n2_div_regmap_bus,
  448. pll_res, &dsi_pll_14nm_config);
  449. dsi1pll_shadow_n2_div_clk.clkr.regmap = regmap;
  450. regmap = devm_regmap_init(&pdev->dev, &dsi_mux_regmap_bus,
  451. pll_res, &dsi_pll_14nm_config);
  452. dsi1pll_byte_clk_mux.clkr.regmap = regmap;
  453. dsi1pll_pixel_clk_mux.clkr.regmap = regmap;
  454. dsi1pll_vco_clk.priv = pll_res;
  455. dsi1pll_shadow_vco_clk.priv = pll_res;
  456. pll_res->vco_delay = VCO_DELAY_USEC;
  457. for (i = BYTE1_MUX_CLK; i <= SHADOW_VCO_CLK_1_CLK; i++) {
  458. pr_debug("register clk: %d index: %d\n",
  459. i, pll_res->index);
  460. clk = devm_clk_register(&pdev->dev,
  461. mdss_dsi_pllcc_14nm[i]);
  462. if (IS_ERR(clk)) {
  463. pr_err("clk registration failed for DSI: %d\n",
  464. pll_res->index);
  465. rc = -EINVAL;
  466. goto clk_reg_fail;
  467. }
  468. clk_data->clks[i] = clk;
  469. }
  470. rc = of_clk_add_provider(pdev->dev.of_node,
  471. of_clk_src_onecell_get, clk_data);
  472. } else {
  473. regmap = devm_regmap_init(&pdev->dev, &post_n1_div_regmap_bus,
  474. pll_res, &dsi_pll_14nm_config);
  475. dsi0pll_post_n1_div_clk.clkr.regmap = regmap;
  476. dsi0pll_shadow_post_n1_div_clk.clkr.regmap = regmap;
  477. regmap = devm_regmap_init(&pdev->dev, &n2_div_regmap_bus,
  478. pll_res, &dsi_pll_14nm_config);
  479. dsi0pll_n2_div_clk.clkr.regmap = regmap;
  480. regmap = devm_regmap_init(&pdev->dev, &shadow_n2_div_regmap_bus,
  481. pll_res, &dsi_pll_14nm_config);
  482. dsi0pll_shadow_n2_div_clk.clkr.regmap = regmap;
  483. regmap = devm_regmap_init(&pdev->dev, &dsi_mux_regmap_bus,
  484. pll_res, &dsi_pll_14nm_config);
  485. dsi0pll_byte_clk_mux.clkr.regmap = regmap;
  486. dsi0pll_pixel_clk_mux.clkr.regmap = regmap;
  487. dsi0pll_vco_clk.priv = pll_res;
  488. dsi0pll_shadow_vco_clk.priv = pll_res;
  489. pll_res->vco_delay = VCO_DELAY_USEC;
  490. for (i = BYTE0_MUX_CLK; i <= SHADOW_VCO_CLK_0_CLK; i++) {
  491. pr_debug("reg clk: %d index: %d\n", i, pll_res->index);
  492. clk = devm_clk_register(&pdev->dev,
  493. mdss_dsi_pllcc_14nm[i]);
  494. if (IS_ERR(clk)) {
  495. pr_err("clk registration failed for DSI: %d\n",
  496. pll_res->index);
  497. rc = -EINVAL;
  498. goto clk_reg_fail;
  499. }
  500. clk_data->clks[i] = clk;
  501. }
  502. rc = of_clk_add_provider(pdev->dev.of_node,
  503. of_clk_src_onecell_get, clk_data);
  504. }
  505. if (!rc) {
  506. pr_info("Registered DSI PLL ndx=%d clocks successfully\n",
  507. pll_res->index);
  508. return rc;
  509. }
  510. clk_reg_fail:
  511. return rc;
  512. }