dsi_pll_10nm.c 63 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "%s: " fmt, __func__
  6. #include <linux/kernel.h>
  7. #include <linux/err.h>
  8. #include <linux/iopoll.h>
  9. #include <linux/delay.h>
  10. #include "dsi_pll.h"
  11. #include "pll_drv.h"
  12. #include <dt-bindings/clock/mdss-10nm-pll-clk.h>
  13. #define CREATE_TRACE_POINTS
  14. #include "pll_trace.h"
  15. #define VCO_DELAY_USEC 1
  16. #define MHZ_250 250000000UL
  17. #define MHZ_500 500000000UL
  18. #define MHZ_1000 1000000000UL
  19. #define MHZ_1100 1100000000UL
  20. #define MHZ_1900 1900000000UL
  21. #define MHZ_3000 3000000000UL
  22. /* Register Offsets from PLL base address */
  23. #define PLL_ANALOG_CONTROLS_ONE 0x000
  24. #define PLL_ANALOG_CONTROLS_TWO 0x004
  25. #define PLL_INT_LOOP_SETTINGS 0x008
  26. #define PLL_INT_LOOP_SETTINGS_TWO 0x00c
  27. #define PLL_ANALOG_CONTROLS_THREE 0x010
  28. #define PLL_ANALOG_CONTROLS_FOUR 0x014
  29. #define PLL_INT_LOOP_CONTROLS 0x018
  30. #define PLL_DSM_DIVIDER 0x01c
  31. #define PLL_FEEDBACK_DIVIDER 0x020
  32. #define PLL_SYSTEM_MUXES 0x024
  33. #define PLL_FREQ_UPDATE_CONTROL_OVERRIDES 0x028
  34. #define PLL_CMODE 0x02c
  35. #define PLL_CALIBRATION_SETTINGS 0x030
  36. #define PLL_BAND_SEL_CAL_TIMER_LOW 0x034
  37. #define PLL_BAND_SEL_CAL_TIMER_HIGH 0x038
  38. #define PLL_BAND_SEL_CAL_SETTINGS 0x03c
  39. #define PLL_BAND_SEL_MIN 0x040
  40. #define PLL_BAND_SEL_MAX 0x044
  41. #define PLL_BAND_SEL_PFILT 0x048
  42. #define PLL_BAND_SEL_IFILT 0x04c
  43. #define PLL_BAND_SEL_CAL_SETTINGS_TWO 0x050
  44. #define PLL_BAND_SEL_CAL_SETTINGS_THREE 0x054
  45. #define PLL_BAND_SEL_CAL_SETTINGS_FOUR 0x058
  46. #define PLL_BAND_SEL_ICODE_HIGH 0x05c
  47. #define PLL_BAND_SEL_ICODE_LOW 0x060
  48. #define PLL_FREQ_DETECT_SETTINGS_ONE 0x064
  49. #define PLL_PFILT 0x07c
  50. #define PLL_IFILT 0x080
  51. #define PLL_GAIN 0x084
  52. #define PLL_ICODE_LOW 0x088
  53. #define PLL_ICODE_HIGH 0x08c
  54. #define PLL_LOCKDET 0x090
  55. #define PLL_OUTDIV 0x094
  56. #define PLL_FASTLOCK_CONTROL 0x098
  57. #define PLL_PASS_OUT_OVERRIDE_ONE 0x09c
  58. #define PLL_PASS_OUT_OVERRIDE_TWO 0x0a0
  59. #define PLL_CORE_OVERRIDE 0x0a4
  60. #define PLL_CORE_INPUT_OVERRIDE 0x0a8
  61. #define PLL_RATE_CHANGE 0x0ac
  62. #define PLL_PLL_DIGITAL_TIMERS 0x0b0
  63. #define PLL_PLL_DIGITAL_TIMERS_TWO 0x0b4
  64. #define PLL_DEC_FRAC_MUXES 0x0c8
  65. #define PLL_DECIMAL_DIV_START_1 0x0cc
  66. #define PLL_FRAC_DIV_START_LOW_1 0x0d0
  67. #define PLL_FRAC_DIV_START_MID_1 0x0d4
  68. #define PLL_FRAC_DIV_START_HIGH_1 0x0d8
  69. #define PLL_MASH_CONTROL 0x0ec
  70. #define PLL_SSC_MUX_CONTROL 0x108
  71. #define PLL_SSC_STEPSIZE_LOW_1 0x10c
  72. #define PLL_SSC_STEPSIZE_HIGH_1 0x110
  73. #define PLL_SSC_DIV_PER_LOW_1 0x114
  74. #define PLL_SSC_DIV_PER_HIGH_1 0x118
  75. #define PLL_SSC_DIV_ADJPER_LOW_1 0x11c
  76. #define PLL_SSC_DIV_ADJPER_HIGH_1 0x120
  77. #define PLL_SSC_CONTROL 0x13c
  78. #define PLL_PLL_OUTDIV_RATE 0x140
  79. #define PLL_PLL_LOCKDET_RATE_1 0x144
  80. #define PLL_PLL_PROP_GAIN_RATE_1 0x14c
  81. #define PLL_PLL_BAND_SET_RATE_1 0x154
  82. #define PLL_PLL_INT_GAIN_IFILT_BAND_1 0x15c
  83. #define PLL_PLL_FL_INT_GAIN_PFILT_BAND_1 0x164
  84. #define PLL_FASTLOCK_EN_BAND 0x16c
  85. #define PLL_FREQ_TUNE_ACCUM_INIT_LOW 0x170
  86. #define PLL_FREQ_TUNE_ACCUM_INIT_MID 0x174
  87. #define PLL_FREQ_TUNE_ACCUM_INIT_HIGH 0x178
  88. #define PLL_FREQ_TUNE_ACCUM_INIT_MUX 0x17c
  89. #define PLL_PLL_LOCK_OVERRIDE 0x180
  90. #define PLL_PLL_LOCK_DELAY 0x184
  91. #define PLL_PLL_LOCK_MIN_DELAY 0x188
  92. #define PLL_CLOCK_INVERTERS 0x18c
  93. #define PLL_SPARE_AND_JPC_OVERRIDES 0x190
  94. #define PLL_BIAS_CONTROL_1 0x194
  95. #define PLL_BIAS_CONTROL_2 0x198
  96. #define PLL_ALOG_OBSV_BUS_CTRL_1 0x19c
  97. #define PLL_COMMON_STATUS_ONE 0x1a0
  98. /* Register Offsets from PHY base address */
  99. #define PHY_CMN_CLK_CFG0 0x010
  100. #define PHY_CMN_CLK_CFG1 0x014
  101. #define PHY_CMN_RBUF_CTRL 0x01c
  102. #define PHY_CMN_PLL_CNTRL 0x038
  103. #define PHY_CMN_CTRL_0 0x024
  104. #define PHY_CMN_CTRL_2 0x02c
  105. /* Bit definition of SSC control registers */
  106. #define SSC_CENTER BIT(0)
  107. #define SSC_EN BIT(1)
  108. #define SSC_FREQ_UPDATE BIT(2)
  109. #define SSC_FREQ_UPDATE_MUX BIT(3)
  110. #define SSC_UPDATE_SSC BIT(4)
  111. #define SSC_UPDATE_SSC_MUX BIT(5)
  112. #define SSC_START BIT(6)
  113. #define SSC_START_MUX BIT(7)
  114. /* Dynamic Refresh Control Registers */
  115. #define DSI_DYNAMIC_REFRESH_PLL_CTRL0 (0x014)
  116. #define DSI_DYNAMIC_REFRESH_PLL_CTRL1 (0x018)
  117. #define DSI_DYNAMIC_REFRESH_PLL_CTRL2 (0x01C)
  118. #define DSI_DYNAMIC_REFRESH_PLL_CTRL3 (0x020)
  119. #define DSI_DYNAMIC_REFRESH_PLL_CTRL4 (0x024)
  120. #define DSI_DYNAMIC_REFRESH_PLL_CTRL5 (0x028)
  121. #define DSI_DYNAMIC_REFRESH_PLL_CTRL6 (0x02C)
  122. #define DSI_DYNAMIC_REFRESH_PLL_CTRL7 (0x030)
  123. #define DSI_DYNAMIC_REFRESH_PLL_CTRL8 (0x034)
  124. #define DSI_DYNAMIC_REFRESH_PLL_CTRL9 (0x038)
  125. #define DSI_DYNAMIC_REFRESH_PLL_CTRL10 (0x03C)
  126. #define DSI_DYNAMIC_REFRESH_PLL_CTRL11 (0x040)
  127. #define DSI_DYNAMIC_REFRESH_PLL_CTRL12 (0x044)
  128. #define DSI_DYNAMIC_REFRESH_PLL_CTRL13 (0x048)
  129. #define DSI_DYNAMIC_REFRESH_PLL_CTRL14 (0x04C)
  130. #define DSI_DYNAMIC_REFRESH_PLL_CTRL15 (0x050)
  131. #define DSI_DYNAMIC_REFRESH_PLL_CTRL16 (0x054)
  132. #define DSI_DYNAMIC_REFRESH_PLL_CTRL17 (0x058)
  133. #define DSI_DYNAMIC_REFRESH_PLL_CTRL18 (0x05C)
  134. #define DSI_DYNAMIC_REFRESH_PLL_CTRL19 (0x060)
  135. #define DSI_DYNAMIC_REFRESH_PLL_CTRL20 (0x064)
  136. #define DSI_DYNAMIC_REFRESH_PLL_CTRL21 (0x068)
  137. #define DSI_DYNAMIC_REFRESH_PLL_CTRL22 (0x06C)
  138. #define DSI_DYNAMIC_REFRESH_PLL_CTRL23 (0x070)
  139. #define DSI_DYNAMIC_REFRESH_PLL_CTRL24 (0x074)
  140. #define DSI_DYNAMIC_REFRESH_PLL_CTRL25 (0x078)
  141. #define DSI_DYNAMIC_REFRESH_PLL_CTRL26 (0x07C)
  142. #define DSI_DYNAMIC_REFRESH_PLL_CTRL27 (0x080)
  143. #define DSI_DYNAMIC_REFRESH_PLL_CTRL28 (0x084)
  144. #define DSI_DYNAMIC_REFRESH_PLL_CTRL29 (0x088)
  145. #define DSI_DYNAMIC_REFRESH_PLL_CTRL30 (0x08C)
  146. #define DSI_DYNAMIC_REFRESH_PLL_CTRL31 (0x090)
  147. #define DSI_DYNAMIC_REFRESH_PLL_UPPER_ADDR (0x094)
  148. #define DSI_DYNAMIC_REFRESH_PLL_UPPER_ADDR2 (0x098)
  149. #define DSI_PHY_TO_PLL_OFFSET (0x600)
  150. enum {
  151. DSI_PLL_0,
  152. DSI_PLL_1,
  153. DSI_PLL_MAX
  154. };
  155. struct dsi_pll_regs {
  156. u32 pll_prop_gain_rate;
  157. u32 pll_lockdet_rate;
  158. u32 decimal_div_start;
  159. u32 frac_div_start_low;
  160. u32 frac_div_start_mid;
  161. u32 frac_div_start_high;
  162. u32 pll_clock_inverters;
  163. u32 ssc_stepsize_low;
  164. u32 ssc_stepsize_high;
  165. u32 ssc_div_per_low;
  166. u32 ssc_div_per_high;
  167. u32 ssc_adjper_low;
  168. u32 ssc_adjper_high;
  169. u32 ssc_control;
  170. };
  171. struct dsi_pll_config {
  172. u32 ref_freq;
  173. bool div_override;
  174. u32 output_div;
  175. bool ignore_frac;
  176. bool disable_prescaler;
  177. bool enable_ssc;
  178. bool ssc_center;
  179. u32 dec_bits;
  180. u32 frac_bits;
  181. u32 lock_timer;
  182. u32 ssc_freq;
  183. u32 ssc_offset;
  184. u32 ssc_adj_per;
  185. u32 thresh_cycles;
  186. u32 refclk_cycles;
  187. };
  188. struct dsi_pll_10nm {
  189. struct mdss_pll_resources *rsc;
  190. struct dsi_pll_config pll_configuration;
  191. struct dsi_pll_regs reg_setup;
  192. };
  193. static inline int pll_reg_read(void *context, unsigned int reg,
  194. unsigned int *val)
  195. {
  196. int rc = 0;
  197. struct mdss_pll_resources *rsc = context;
  198. rc = mdss_pll_resource_enable(rsc, true);
  199. if (rc) {
  200. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  201. return rc;
  202. }
  203. *val = MDSS_PLL_REG_R(rsc->pll_base, reg);
  204. (void)mdss_pll_resource_enable(rsc, false);
  205. return rc;
  206. }
  207. static inline int pll_reg_write(void *context, unsigned int reg,
  208. unsigned int val)
  209. {
  210. int rc = 0;
  211. struct mdss_pll_resources *rsc = context;
  212. rc = mdss_pll_resource_enable(rsc, true);
  213. if (rc) {
  214. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  215. return rc;
  216. }
  217. MDSS_PLL_REG_W(rsc->pll_base, reg, val);
  218. (void)mdss_pll_resource_enable(rsc, false);
  219. return rc;
  220. }
  221. static inline int phy_reg_read(void *context, unsigned int reg,
  222. unsigned int *val)
  223. {
  224. int rc = 0;
  225. struct mdss_pll_resources *rsc = context;
  226. rc = mdss_pll_resource_enable(rsc, true);
  227. if (rc) {
  228. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  229. return rc;
  230. }
  231. *val = MDSS_PLL_REG_R(rsc->phy_base, reg);
  232. (void)mdss_pll_resource_enable(rsc, false);
  233. return rc;
  234. }
  235. static inline int phy_reg_write(void *context, unsigned int reg,
  236. unsigned int val)
  237. {
  238. int rc = 0;
  239. struct mdss_pll_resources *rsc = context;
  240. rc = mdss_pll_resource_enable(rsc, true);
  241. if (rc) {
  242. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  243. return rc;
  244. }
  245. MDSS_PLL_REG_W(rsc->phy_base, reg, val);
  246. (void)mdss_pll_resource_enable(rsc, false);
  247. return rc;
  248. }
  249. static inline int phy_reg_update_bits_sub(struct mdss_pll_resources *rsc,
  250. unsigned int reg, unsigned int mask, unsigned int val)
  251. {
  252. u32 reg_val;
  253. reg_val = MDSS_PLL_REG_R(rsc->phy_base, reg);
  254. reg_val &= ~mask;
  255. reg_val |= (val & mask);
  256. MDSS_PLL_REG_W(rsc->phy_base, reg, reg_val);
  257. return 0;
  258. }
  259. static inline int phy_reg_update_bits(void *context, unsigned int reg,
  260. unsigned int mask, unsigned int val)
  261. {
  262. int rc = 0;
  263. struct mdss_pll_resources *rsc = context;
  264. rc = mdss_pll_resource_enable(rsc, true);
  265. if (rc) {
  266. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  267. return rc;
  268. }
  269. rc = phy_reg_update_bits_sub(rsc, reg, mask, val);
  270. if (!rc && rsc->slave)
  271. rc = phy_reg_update_bits_sub(rsc->slave, reg, mask, val);
  272. (void)mdss_pll_resource_enable(rsc, false);
  273. return rc;
  274. }
  275. static inline int pclk_mux_read_sel(void *context, unsigned int reg,
  276. unsigned int *val)
  277. {
  278. int rc = 0;
  279. struct mdss_pll_resources *rsc = context;
  280. rc = mdss_pll_resource_enable(rsc, true);
  281. if (rc)
  282. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  283. else
  284. *val = (MDSS_PLL_REG_R(rsc->phy_base, reg) & 0x3);
  285. (void)mdss_pll_resource_enable(rsc, false);
  286. return rc;
  287. }
  288. static inline int pclk_mux_write_sel_sub(struct mdss_pll_resources *rsc,
  289. unsigned int reg, unsigned int val)
  290. {
  291. u32 reg_val;
  292. reg_val = MDSS_PLL_REG_R(rsc->phy_base, reg);
  293. reg_val &= ~0x03;
  294. reg_val |= val;
  295. MDSS_PLL_REG_W(rsc->phy_base, reg, reg_val);
  296. return 0;
  297. }
  298. static inline int pclk_mux_write_sel(void *context, unsigned int reg,
  299. unsigned int val)
  300. {
  301. int rc = 0;
  302. struct mdss_pll_resources *rsc = context;
  303. rc = mdss_pll_resource_enable(rsc, true);
  304. if (rc) {
  305. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  306. return rc;
  307. }
  308. rc = pclk_mux_write_sel_sub(rsc, reg, val);
  309. if (!rc && rsc->slave)
  310. rc = pclk_mux_write_sel_sub(rsc->slave, reg, val);
  311. (void)mdss_pll_resource_enable(rsc, false);
  312. /*
  313. * cache the current parent index for cases where parent
  314. * is not changing but rate is changing. In that case
  315. * clock framework won't call parent_set and hence dsiclk_sel
  316. * bit won't be programmed. e.g. dfps update use case.
  317. */
  318. rsc->cached_cfg1 = val;
  319. return rc;
  320. }
  321. static struct mdss_pll_resources *pll_rsc_db[DSI_PLL_MAX];
  322. static struct dsi_pll_10nm plls[DSI_PLL_MAX];
  323. static void dsi_pll_config_slave(struct mdss_pll_resources *rsc)
  324. {
  325. u32 reg;
  326. struct mdss_pll_resources *orsc = pll_rsc_db[DSI_PLL_1];
  327. if (!rsc)
  328. return;
  329. /* Only DSI PLL0 can act as a master */
  330. if (rsc->index != DSI_PLL_0)
  331. return;
  332. /* default configuration: source is either internal or ref clock */
  333. rsc->slave = NULL;
  334. if (!orsc) {
  335. pr_warn("slave PLL unavilable, assuming standalone config\n");
  336. return;
  337. }
  338. /* check to see if the source of DSI1 PLL bitclk is set to external */
  339. reg = MDSS_PLL_REG_R(orsc->phy_base, PHY_CMN_CLK_CFG1);
  340. reg &= (BIT(2) | BIT(3));
  341. if (reg == 0x04)
  342. rsc->slave = pll_rsc_db[DSI_PLL_1]; /* external source */
  343. pr_debug("Slave PLL %s\n", rsc->slave ? "configured" : "absent");
  344. }
  345. static void dsi_pll_setup_config(struct dsi_pll_10nm *pll,
  346. struct mdss_pll_resources *rsc)
  347. {
  348. struct dsi_pll_config *config = &pll->pll_configuration;
  349. config->ref_freq = 19200000;
  350. config->output_div = 1;
  351. config->dec_bits = 8;
  352. config->frac_bits = 18;
  353. config->lock_timer = 64;
  354. config->ssc_freq = 31500;
  355. config->ssc_offset = 5000;
  356. config->ssc_adj_per = 2;
  357. config->thresh_cycles = 32;
  358. config->refclk_cycles = 256;
  359. config->div_override = false;
  360. config->ignore_frac = false;
  361. config->disable_prescaler = false;
  362. config->enable_ssc = rsc->ssc_en;
  363. config->ssc_center = rsc->ssc_center;
  364. if (config->enable_ssc) {
  365. if (rsc->ssc_freq)
  366. config->ssc_freq = rsc->ssc_freq;
  367. if (rsc->ssc_ppm)
  368. config->ssc_offset = rsc->ssc_ppm;
  369. }
  370. dsi_pll_config_slave(rsc);
  371. }
  372. static void dsi_pll_calc_dec_frac(struct dsi_pll_10nm *pll,
  373. struct mdss_pll_resources *rsc)
  374. {
  375. struct dsi_pll_config *config = &pll->pll_configuration;
  376. struct dsi_pll_regs *regs = &pll->reg_setup;
  377. u64 fref = rsc->vco_ref_clk_rate;
  378. u64 pll_freq;
  379. u64 divider;
  380. u64 dec, dec_multiple;
  381. u32 frac;
  382. u64 multiplier;
  383. pll_freq = rsc->vco_current_rate;
  384. if (config->disable_prescaler)
  385. divider = fref;
  386. else
  387. divider = fref * 2;
  388. multiplier = 1 << config->frac_bits;
  389. dec_multiple = div_u64(pll_freq * multiplier, divider);
  390. div_u64_rem(dec_multiple, multiplier, &frac);
  391. dec = div_u64(dec_multiple, multiplier);
  392. if (pll_freq <= MHZ_1900)
  393. regs->pll_prop_gain_rate = 8;
  394. else if (pll_freq <= MHZ_3000)
  395. regs->pll_prop_gain_rate = 10;
  396. else
  397. regs->pll_prop_gain_rate = 12;
  398. if (pll_freq < MHZ_1100)
  399. regs->pll_clock_inverters = 8;
  400. else
  401. regs->pll_clock_inverters = 0;
  402. regs->pll_lockdet_rate = config->lock_timer;
  403. regs->decimal_div_start = dec;
  404. regs->frac_div_start_low = (frac & 0xff);
  405. regs->frac_div_start_mid = (frac & 0xff00) >> 8;
  406. regs->frac_div_start_high = (frac & 0x30000) >> 16;
  407. }
  408. static void dsi_pll_calc_ssc(struct dsi_pll_10nm *pll,
  409. struct mdss_pll_resources *rsc)
  410. {
  411. struct dsi_pll_config *config = &pll->pll_configuration;
  412. struct dsi_pll_regs *regs = &pll->reg_setup;
  413. u32 ssc_per;
  414. u32 ssc_mod;
  415. u64 ssc_step_size;
  416. u64 frac;
  417. if (!config->enable_ssc) {
  418. pr_debug("SSC not enabled\n");
  419. return;
  420. }
  421. ssc_per = DIV_ROUND_CLOSEST(config->ref_freq, config->ssc_freq) / 2 - 1;
  422. ssc_mod = (ssc_per + 1) % (config->ssc_adj_per + 1);
  423. ssc_per -= ssc_mod;
  424. frac = regs->frac_div_start_low |
  425. (regs->frac_div_start_mid << 8) |
  426. (regs->frac_div_start_high << 16);
  427. ssc_step_size = regs->decimal_div_start;
  428. ssc_step_size *= (1 << config->frac_bits);
  429. ssc_step_size += frac;
  430. ssc_step_size *= config->ssc_offset;
  431. ssc_step_size *= (config->ssc_adj_per + 1);
  432. ssc_step_size = div_u64(ssc_step_size, (ssc_per + 1));
  433. ssc_step_size = DIV_ROUND_CLOSEST_ULL(ssc_step_size, 1000000);
  434. regs->ssc_div_per_low = ssc_per & 0xFF;
  435. regs->ssc_div_per_high = (ssc_per & 0xFF00) >> 8;
  436. regs->ssc_stepsize_low = (u32)(ssc_step_size & 0xFF);
  437. regs->ssc_stepsize_high = (u32)((ssc_step_size & 0xFF00) >> 8);
  438. regs->ssc_adjper_low = config->ssc_adj_per & 0xFF;
  439. regs->ssc_adjper_high = (config->ssc_adj_per & 0xFF00) >> 8;
  440. regs->ssc_control = config->ssc_center ? SSC_CENTER : 0;
  441. pr_debug("SCC: Dec:%d, frac:%llu, frac_bits:%d\n",
  442. regs->decimal_div_start, frac, config->frac_bits);
  443. pr_debug("SSC: div_per:0x%X, stepsize:0x%X, adjper:0x%X\n",
  444. ssc_per, (u32)ssc_step_size, config->ssc_adj_per);
  445. }
  446. static void dsi_pll_ssc_commit(struct dsi_pll_10nm *pll,
  447. struct mdss_pll_resources *rsc)
  448. {
  449. void __iomem *pll_base = rsc->pll_base;
  450. struct dsi_pll_regs *regs = &pll->reg_setup;
  451. if (pll->pll_configuration.enable_ssc) {
  452. pr_debug("SSC is enabled\n");
  453. MDSS_PLL_REG_W(pll_base, PLL_SSC_STEPSIZE_LOW_1,
  454. regs->ssc_stepsize_low);
  455. MDSS_PLL_REG_W(pll_base, PLL_SSC_STEPSIZE_HIGH_1,
  456. regs->ssc_stepsize_high);
  457. MDSS_PLL_REG_W(pll_base, PLL_SSC_DIV_PER_LOW_1,
  458. regs->ssc_div_per_low);
  459. MDSS_PLL_REG_W(pll_base, PLL_SSC_DIV_PER_HIGH_1,
  460. regs->ssc_div_per_high);
  461. MDSS_PLL_REG_W(pll_base, PLL_SSC_DIV_ADJPER_LOW_1,
  462. regs->ssc_adjper_low);
  463. MDSS_PLL_REG_W(pll_base, PLL_SSC_DIV_ADJPER_HIGH_1,
  464. regs->ssc_adjper_high);
  465. MDSS_PLL_REG_W(pll_base, PLL_SSC_CONTROL,
  466. SSC_EN | regs->ssc_control);
  467. }
  468. }
  469. static void dsi_pll_config_hzindep_reg(struct dsi_pll_10nm *pll,
  470. struct mdss_pll_resources *rsc)
  471. {
  472. void __iomem *pll_base = rsc->pll_base;
  473. MDSS_PLL_REG_W(pll_base, PLL_ANALOG_CONTROLS_ONE, 0x80);
  474. MDSS_PLL_REG_W(pll_base, PLL_ANALOG_CONTROLS_TWO, 0x03);
  475. MDSS_PLL_REG_W(pll_base, PLL_ANALOG_CONTROLS_THREE, 0x00);
  476. MDSS_PLL_REG_W(pll_base, PLL_DSM_DIVIDER, 0x00);
  477. MDSS_PLL_REG_W(pll_base, PLL_FEEDBACK_DIVIDER, 0x4e);
  478. MDSS_PLL_REG_W(pll_base, PLL_CALIBRATION_SETTINGS, 0x40);
  479. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL_SETTINGS_THREE, 0xba);
  480. MDSS_PLL_REG_W(pll_base, PLL_FREQ_DETECT_SETTINGS_ONE, 0x0c);
  481. MDSS_PLL_REG_W(pll_base, PLL_OUTDIV, 0x00);
  482. MDSS_PLL_REG_W(pll_base, PLL_CORE_OVERRIDE, 0x00);
  483. MDSS_PLL_REG_W(pll_base, PLL_PLL_DIGITAL_TIMERS_TWO, 0x08);
  484. MDSS_PLL_REG_W(pll_base, PLL_PLL_PROP_GAIN_RATE_1, 0x08);
  485. MDSS_PLL_REG_W(pll_base, PLL_PLL_BAND_SET_RATE_1, 0xc0);
  486. MDSS_PLL_REG_W(pll_base, PLL_PLL_INT_GAIN_IFILT_BAND_1, 0xfa);
  487. MDSS_PLL_REG_W(pll_base, PLL_PLL_FL_INT_GAIN_PFILT_BAND_1, 0x4c);
  488. MDSS_PLL_REG_W(pll_base, PLL_PLL_LOCK_OVERRIDE, 0x80);
  489. MDSS_PLL_REG_W(pll_base, PLL_PFILT, 0x29);
  490. MDSS_PLL_REG_W(pll_base, PLL_IFILT, 0x3f);
  491. }
  492. static void dsi_pll_init_val(struct mdss_pll_resources *rsc)
  493. {
  494. void __iomem *pll_base = rsc->pll_base;
  495. MDSS_PLL_REG_W(pll_base, PLL_CORE_INPUT_OVERRIDE, 0x10);
  496. MDSS_PLL_REG_W(pll_base, PLL_INT_LOOP_SETTINGS, 0x3f);
  497. MDSS_PLL_REG_W(pll_base, PLL_INT_LOOP_SETTINGS_TWO, 0x0);
  498. MDSS_PLL_REG_W(pll_base, PLL_ANALOG_CONTROLS_FOUR, 0x0);
  499. MDSS_PLL_REG_W(pll_base, PLL_INT_LOOP_CONTROLS, 0x80);
  500. MDSS_PLL_REG_W(pll_base, PLL_FREQ_UPDATE_CONTROL_OVERRIDES, 0x0);
  501. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL_TIMER_LOW, 0x0);
  502. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL_TIMER_HIGH, 0x02);
  503. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL_SETTINGS, 0x82);
  504. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_MIN, 0x00);
  505. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_MAX, 0xff);
  506. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_PFILT, 0x00);
  507. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_IFILT, 0x00);
  508. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL_SETTINGS_TWO, 0x25);
  509. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_CAL_SETTINGS_FOUR, 0x4f);
  510. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_ICODE_HIGH, 0x0a);
  511. MDSS_PLL_REG_W(pll_base, PLL_BAND_SEL_ICODE_LOW, 0x0);
  512. MDSS_PLL_REG_W(pll_base, PLL_GAIN, 0x42);
  513. MDSS_PLL_REG_W(pll_base, PLL_ICODE_LOW, 0x00);
  514. MDSS_PLL_REG_W(pll_base, PLL_ICODE_HIGH, 0x00);
  515. MDSS_PLL_REG_W(pll_base, PLL_LOCKDET, 0x30);
  516. MDSS_PLL_REG_W(pll_base, PLL_FASTLOCK_CONTROL, 0x04);
  517. MDSS_PLL_REG_W(pll_base, PLL_PASS_OUT_OVERRIDE_ONE, 0x00);
  518. MDSS_PLL_REG_W(pll_base, PLL_PASS_OUT_OVERRIDE_TWO, 0x00);
  519. MDSS_PLL_REG_W(pll_base, PLL_RATE_CHANGE, 0x01);
  520. MDSS_PLL_REG_W(pll_base, PLL_PLL_DIGITAL_TIMERS, 0x08);
  521. MDSS_PLL_REG_W(pll_base, PLL_DEC_FRAC_MUXES, 0x00);
  522. MDSS_PLL_REG_W(pll_base, PLL_MASH_CONTROL, 0x03);
  523. MDSS_PLL_REG_W(pll_base, PLL_SSC_MUX_CONTROL, 0x0);
  524. MDSS_PLL_REG_W(pll_base, PLL_SSC_CONTROL, 0x0);
  525. MDSS_PLL_REG_W(pll_base, PLL_FASTLOCK_EN_BAND, 0x03);
  526. MDSS_PLL_REG_W(pll_base, PLL_FREQ_TUNE_ACCUM_INIT_MUX, 0x0);
  527. MDSS_PLL_REG_W(pll_base, PLL_PLL_LOCK_MIN_DELAY, 0x19);
  528. MDSS_PLL_REG_W(pll_base, PLL_SPARE_AND_JPC_OVERRIDES, 0x0);
  529. MDSS_PLL_REG_W(pll_base, PLL_BIAS_CONTROL_1, 0x40);
  530. MDSS_PLL_REG_W(pll_base, PLL_BIAS_CONTROL_2, 0x20);
  531. MDSS_PLL_REG_W(pll_base, PLL_ALOG_OBSV_BUS_CTRL_1, 0x0);
  532. }
  533. static void dsi_pll_commit(struct dsi_pll_10nm *pll,
  534. struct mdss_pll_resources *rsc)
  535. {
  536. void __iomem *pll_base = rsc->pll_base;
  537. struct dsi_pll_regs *reg = &pll->reg_setup;
  538. MDSS_PLL_REG_W(pll_base, PLL_CORE_INPUT_OVERRIDE, 0x12);
  539. MDSS_PLL_REG_W(pll_base, PLL_DECIMAL_DIV_START_1,
  540. reg->decimal_div_start);
  541. MDSS_PLL_REG_W(pll_base, PLL_FRAC_DIV_START_LOW_1,
  542. reg->frac_div_start_low);
  543. MDSS_PLL_REG_W(pll_base, PLL_FRAC_DIV_START_MID_1,
  544. reg->frac_div_start_mid);
  545. MDSS_PLL_REG_W(pll_base, PLL_FRAC_DIV_START_HIGH_1,
  546. reg->frac_div_start_high);
  547. MDSS_PLL_REG_W(pll_base, PLL_PLL_LOCKDET_RATE_1, 0x40);
  548. MDSS_PLL_REG_W(pll_base, PLL_PLL_LOCK_DELAY, 0x06);
  549. MDSS_PLL_REG_W(pll_base, PLL_CMODE, 0x10);
  550. MDSS_PLL_REG_W(pll_base, PLL_CLOCK_INVERTERS, reg->pll_clock_inverters);
  551. }
  552. static int vco_10nm_set_rate(struct clk_hw *hw, unsigned long rate,
  553. unsigned long parent_rate)
  554. {
  555. int rc;
  556. struct dsi_pll_vco_clk *vco = to_vco_clk_hw(hw);
  557. struct mdss_pll_resources *rsc = vco->priv;
  558. struct dsi_pll_10nm *pll;
  559. if (!rsc) {
  560. pr_err("pll resource not found\n");
  561. return -EINVAL;
  562. }
  563. if (rsc->pll_on)
  564. return 0;
  565. pll = rsc->priv;
  566. if (!pll) {
  567. pr_err("pll configuration not found\n");
  568. return -EINVAL;
  569. }
  570. pr_debug("ndx=%d, rate=%lu\n", rsc->index, rate);
  571. rsc->vco_current_rate = rate;
  572. rsc->vco_ref_clk_rate = vco->ref_clk_rate;
  573. rsc->dfps_trigger = false;
  574. rc = mdss_pll_resource_enable(rsc, true);
  575. if (rc) {
  576. pr_err("failed to enable mdss dsi pll(%d), rc=%d\n",
  577. rsc->index, rc);
  578. return rc;
  579. }
  580. dsi_pll_init_val(rsc);
  581. dsi_pll_setup_config(pll, rsc);
  582. dsi_pll_calc_dec_frac(pll, rsc);
  583. dsi_pll_calc_ssc(pll, rsc);
  584. dsi_pll_commit(pll, rsc);
  585. dsi_pll_config_hzindep_reg(pll, rsc);
  586. dsi_pll_ssc_commit(pll, rsc);
  587. /* flush, ensure all register writes are done*/
  588. wmb();
  589. mdss_pll_resource_enable(rsc, false);
  590. return 0;
  591. }
  592. static int dsi_pll_read_stored_trim_codes(struct mdss_pll_resources *pll_res,
  593. unsigned long vco_clk_rate)
  594. {
  595. int i;
  596. bool found = false;
  597. if (!pll_res->dfps)
  598. return -EINVAL;
  599. for (i = 0; i < pll_res->dfps->vco_rate_cnt; i++) {
  600. struct dfps_codes_info *codes_info =
  601. &pll_res->dfps->codes_dfps[i];
  602. pr_debug("valid=%d vco_rate=%d, code %d %d %d\n",
  603. codes_info->is_valid, codes_info->clk_rate,
  604. codes_info->pll_codes.pll_codes_1,
  605. codes_info->pll_codes.pll_codes_2,
  606. codes_info->pll_codes.pll_codes_3);
  607. if (vco_clk_rate != codes_info->clk_rate &&
  608. codes_info->is_valid)
  609. continue;
  610. pll_res->cache_pll_trim_codes[0] =
  611. codes_info->pll_codes.pll_codes_1;
  612. pll_res->cache_pll_trim_codes[1] =
  613. codes_info->pll_codes.pll_codes_2;
  614. pll_res->cache_pll_trim_codes[2] =
  615. codes_info->pll_codes.pll_codes_3;
  616. found = true;
  617. break;
  618. }
  619. if (!found)
  620. return -EINVAL;
  621. pr_debug("trim_code_0=0x%x trim_code_1=0x%x trim_code_2=0x%x\n",
  622. pll_res->cache_pll_trim_codes[0],
  623. pll_res->cache_pll_trim_codes[1],
  624. pll_res->cache_pll_trim_codes[2]);
  625. return 0;
  626. }
  627. static void shadow_dsi_pll_dynamic_refresh_10nm(struct dsi_pll_10nm *pll,
  628. struct mdss_pll_resources *rsc)
  629. {
  630. u32 data;
  631. u32 offset = DSI_PHY_TO_PLL_OFFSET;
  632. u32 upper_addr = 0;
  633. struct dsi_pll_regs *reg = &pll->reg_setup;
  634. data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CLK_CFG1);
  635. data &= ~BIT(5);
  636. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL0,
  637. PHY_CMN_CLK_CFG1, PHY_CMN_PLL_CNTRL, data, 0);
  638. upper_addr |= (upper_8_bit(PHY_CMN_CLK_CFG1) << 0);
  639. upper_addr |= (upper_8_bit(PHY_CMN_PLL_CNTRL) << 1);
  640. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL1,
  641. PHY_CMN_RBUF_CTRL,
  642. (PLL_DECIMAL_DIV_START_1 + offset),
  643. 0, reg->decimal_div_start);
  644. upper_addr |= (upper_8_bit(PHY_CMN_RBUF_CTRL) << 2);
  645. upper_addr |= (upper_8_bit(PLL_DECIMAL_DIV_START_1 + offset) << 3);
  646. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL2,
  647. (PLL_FRAC_DIV_START_LOW_1 + offset),
  648. (PLL_FRAC_DIV_START_MID_1 + offset),
  649. reg->frac_div_start_low, reg->frac_div_start_mid);
  650. upper_addr |= (upper_8_bit(PLL_FRAC_DIV_START_LOW_1 + offset) << 4);
  651. upper_addr |= (upper_8_bit(PLL_FRAC_DIV_START_MID_1 + offset) << 5);
  652. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL3,
  653. (PLL_FRAC_DIV_START_HIGH_1 + offset),
  654. (PLL_PLL_PROP_GAIN_RATE_1 + offset),
  655. reg->frac_div_start_high, reg->pll_prop_gain_rate);
  656. upper_addr |= (upper_8_bit(PLL_FRAC_DIV_START_HIGH_1 + offset) << 6);
  657. upper_addr |= (upper_8_bit(PLL_PLL_PROP_GAIN_RATE_1 + offset) << 7);
  658. data = MDSS_PLL_REG_R(rsc->pll_base, PLL_PLL_OUTDIV_RATE) & 0x03;
  659. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL4,
  660. (PLL_PLL_OUTDIV_RATE + offset),
  661. (PLL_FREQ_TUNE_ACCUM_INIT_LOW + offset),
  662. data, 0);
  663. upper_addr |= (upper_8_bit(PLL_PLL_OUTDIV_RATE + offset) << 8);
  664. upper_addr |= (upper_8_bit(PLL_FREQ_TUNE_ACCUM_INIT_LOW + offset) << 9);
  665. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL5,
  666. (PLL_FREQ_TUNE_ACCUM_INIT_MID + offset),
  667. (PLL_FREQ_TUNE_ACCUM_INIT_HIGH + offset),
  668. rsc->cache_pll_trim_codes[1],
  669. rsc->cache_pll_trim_codes[0]);
  670. upper_addr |=
  671. (upper_8_bit(PLL_FREQ_TUNE_ACCUM_INIT_MID + offset) << 10);
  672. upper_addr |=
  673. (upper_8_bit(PLL_FREQ_TUNE_ACCUM_INIT_HIGH + offset) << 11);
  674. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL6,
  675. (PLL_FREQ_TUNE_ACCUM_INIT_MUX + offset),
  676. (PLL_PLL_BAND_SET_RATE_1 + offset),
  677. 0x07, rsc->cache_pll_trim_codes[2]);
  678. upper_addr |=
  679. (upper_8_bit(PLL_FREQ_TUNE_ACCUM_INIT_MUX + offset) << 12);
  680. upper_addr |= (upper_8_bit(PLL_PLL_BAND_SET_RATE_1 + offset) << 13);
  681. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL7,
  682. (PLL_CALIBRATION_SETTINGS + offset),
  683. (PLL_BAND_SEL_CAL_SETTINGS + offset), 0x44, 0x3a);
  684. upper_addr |= (upper_8_bit(PLL_CALIBRATION_SETTINGS + offset) << 14);
  685. upper_addr |= (upper_8_bit(PLL_BAND_SEL_CAL_SETTINGS + offset) << 15);
  686. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL8,
  687. (PLL_PLL_LOCKDET_RATE_1 + offset),
  688. (PLL_PLL_LOCK_DELAY + offset), 0x10, 0x06);
  689. upper_addr |= (upper_8_bit(PLL_PLL_LOCKDET_RATE_1 + offset) << 16);
  690. upper_addr |= (upper_8_bit(PLL_PLL_LOCK_DELAY + offset) << 17);
  691. data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CLK_CFG0);
  692. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL17,
  693. PHY_CMN_CTRL_2, PHY_CMN_CLK_CFG0, 0x40, data);
  694. if (rsc->slave)
  695. MDSS_DYN_PLL_REG_W(rsc->slave->dyn_pll_base,
  696. DSI_DYNAMIC_REFRESH_PLL_CTRL10,
  697. PHY_CMN_CLK_CFG0, PHY_CMN_CTRL_0,
  698. data, 0x7f);
  699. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL18,
  700. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  701. /* Dummy register writes */
  702. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL19,
  703. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  704. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL20,
  705. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  706. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL21,
  707. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  708. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL22,
  709. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  710. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL23,
  711. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  712. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL24,
  713. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  714. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL25,
  715. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  716. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL26,
  717. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  718. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL27,
  719. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  720. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL28,
  721. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  722. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL29,
  723. PHY_CMN_PLL_CNTRL, PHY_CMN_PLL_CNTRL, 0x01, 0x01);
  724. /* Registers to configure after PLL enable delay */
  725. data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CLK_CFG1) | BIT(5);
  726. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL30,
  727. PHY_CMN_CLK_CFG1, PHY_CMN_RBUF_CTRL, data, 0x01);
  728. MDSS_DYN_PLL_REG_W(rsc->dyn_pll_base, DSI_DYNAMIC_REFRESH_PLL_CTRL31,
  729. PHY_CMN_CLK_CFG1, PHY_CMN_CLK_CFG1, data, data);
  730. if (rsc->slave) {
  731. data = MDSS_PLL_REG_R(rsc->slave->phy_base, PHY_CMN_CLK_CFG1) |
  732. BIT(5);
  733. MDSS_DYN_PLL_REG_W(rsc->slave->dyn_pll_base,
  734. DSI_DYNAMIC_REFRESH_PLL_CTRL30,
  735. PHY_CMN_CLK_CFG1, PHY_CMN_RBUF_CTRL,
  736. data, 0x01);
  737. MDSS_DYN_PLL_REG_W(rsc->slave->dyn_pll_base,
  738. DSI_DYNAMIC_REFRESH_PLL_CTRL31,
  739. PHY_CMN_CLK_CFG1, PHY_CMN_CLK_CFG1,
  740. data, data);
  741. }
  742. MDSS_PLL_REG_W(rsc->dyn_pll_base,
  743. DSI_DYNAMIC_REFRESH_PLL_UPPER_ADDR, upper_addr);
  744. MDSS_PLL_REG_W(rsc->dyn_pll_base,
  745. DSI_DYNAMIC_REFRESH_PLL_UPPER_ADDR2, 0);
  746. wmb(); /* commit register writes */
  747. }
  748. static int shadow_vco_10nm_set_rate(struct clk_hw *hw, unsigned long rate,
  749. unsigned long parent_rate)
  750. {
  751. int rc;
  752. struct dsi_pll_10nm *pll;
  753. struct dsi_pll_vco_clk *vco = to_vco_clk_hw(hw);
  754. struct mdss_pll_resources *rsc = vco->priv;
  755. if (!rsc) {
  756. pr_err("pll resource not found\n");
  757. return -EINVAL;
  758. }
  759. pll = rsc->priv;
  760. if (!pll) {
  761. pr_err("pll configuration not found\n");
  762. return -EINVAL;
  763. }
  764. rc = dsi_pll_read_stored_trim_codes(rsc, rate);
  765. if (rc) {
  766. pr_err("cannot find pll codes rate=%ld\n", rate);
  767. return -EINVAL;
  768. }
  769. pr_debug("ndx=%d, rate=%lu\n", rsc->index, rate);
  770. rsc->vco_current_rate = rate;
  771. rsc->vco_ref_clk_rate = vco->ref_clk_rate;
  772. rc = mdss_pll_resource_enable(rsc, true);
  773. if (rc) {
  774. pr_err("failed to enable mdss dsi pll(%d), rc=%d\n",
  775. rsc->index, rc);
  776. return rc;
  777. }
  778. dsi_pll_setup_config(pll, rsc);
  779. dsi_pll_calc_dec_frac(pll, rsc);
  780. /* program dynamic refresh control registers */
  781. shadow_dsi_pll_dynamic_refresh_10nm(pll, rsc);
  782. /* update cached vco rate */
  783. rsc->vco_cached_rate = rate;
  784. rsc->dfps_trigger = true;
  785. mdss_pll_resource_enable(rsc, false);
  786. return 0;
  787. }
  788. static int dsi_pll_10nm_lock_status(struct mdss_pll_resources *pll)
  789. {
  790. int rc;
  791. u32 status;
  792. u32 const delay_us = 100;
  793. u32 const timeout_us = 5000;
  794. rc = readl_poll_timeout_atomic(pll->pll_base + PLL_COMMON_STATUS_ONE,
  795. status,
  796. ((status & BIT(0)) > 0),
  797. delay_us,
  798. timeout_us);
  799. if (rc)
  800. pr_err("DSI PLL(%d) lock failed, status=0x%08x\n",
  801. pll->index, status);
  802. return rc;
  803. }
  804. static void dsi_pll_disable_pll_bias(struct mdss_pll_resources *rsc)
  805. {
  806. u32 data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CTRL_0);
  807. MDSS_PLL_REG_W(rsc->pll_base, PLL_SYSTEM_MUXES, 0);
  808. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_CTRL_0, data & ~BIT(5));
  809. ndelay(250);
  810. }
  811. static void dsi_pll_enable_pll_bias(struct mdss_pll_resources *rsc)
  812. {
  813. u32 data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CTRL_0);
  814. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_CTRL_0, data | BIT(5));
  815. MDSS_PLL_REG_W(rsc->pll_base, PLL_SYSTEM_MUXES, 0xc0);
  816. ndelay(250);
  817. }
  818. static void dsi_pll_disable_global_clk(struct mdss_pll_resources *rsc)
  819. {
  820. u32 data;
  821. data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CLK_CFG1);
  822. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_CLK_CFG1, (data & ~BIT(5)));
  823. }
  824. static void dsi_pll_enable_global_clk(struct mdss_pll_resources *rsc)
  825. {
  826. u32 data;
  827. data = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CLK_CFG1);
  828. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_CLK_CFG1, (data | BIT(5)));
  829. }
  830. static int dsi_pll_enable(struct dsi_pll_vco_clk *vco)
  831. {
  832. int rc;
  833. struct mdss_pll_resources *rsc = vco->priv;
  834. dsi_pll_enable_pll_bias(rsc);
  835. if (rsc->slave)
  836. dsi_pll_enable_pll_bias(rsc->slave);
  837. phy_reg_update_bits_sub(rsc, PHY_CMN_CLK_CFG1, 0x03, rsc->cached_cfg1);
  838. if (rsc->slave)
  839. phy_reg_update_bits_sub(rsc->slave, PHY_CMN_CLK_CFG1,
  840. 0x03, rsc->slave->cached_cfg1);
  841. wmb(); /* ensure dsiclk_sel is always programmed before pll start */
  842. /* Start PLL */
  843. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_PLL_CNTRL, 0x01);
  844. /*
  845. * ensure all PLL configurations are written prior to checking
  846. * for PLL lock.
  847. */
  848. wmb();
  849. /* Check for PLL lock */
  850. rc = dsi_pll_10nm_lock_status(rsc);
  851. if (rc) {
  852. pr_err("PLL(%d) lock failed\n", rsc->index);
  853. goto error;
  854. }
  855. rsc->pll_on = true;
  856. dsi_pll_enable_global_clk(rsc);
  857. if (rsc->slave)
  858. dsi_pll_enable_global_clk(rsc->slave);
  859. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_RBUF_CTRL, 0x01);
  860. if (rsc->slave)
  861. MDSS_PLL_REG_W(rsc->slave->phy_base, PHY_CMN_RBUF_CTRL, 0x01);
  862. error:
  863. return rc;
  864. }
  865. static void dsi_pll_disable_sub(struct mdss_pll_resources *rsc)
  866. {
  867. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_RBUF_CTRL, 0);
  868. dsi_pll_disable_pll_bias(rsc);
  869. }
  870. static void dsi_pll_disable(struct dsi_pll_vco_clk *vco)
  871. {
  872. struct mdss_pll_resources *rsc = vco->priv;
  873. if (!rsc->pll_on &&
  874. mdss_pll_resource_enable(rsc, true)) {
  875. pr_err("failed to enable pll (%d) resources\n", rsc->index);
  876. return;
  877. }
  878. rsc->handoff_resources = false;
  879. rsc->dfps_trigger = false;
  880. pr_debug("stop PLL (%d)\n", rsc->index);
  881. /*
  882. * To avoid any stray glitches while
  883. * abruptly powering down the PLL
  884. * make sure to gate the clock using
  885. * the clock enable bit before powering
  886. * down the PLL
  887. */
  888. dsi_pll_disable_global_clk(rsc);
  889. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_PLL_CNTRL, 0);
  890. dsi_pll_disable_sub(rsc);
  891. if (rsc->slave) {
  892. dsi_pll_disable_global_clk(rsc->slave);
  893. dsi_pll_disable_sub(rsc->slave);
  894. }
  895. /* flush, ensure all register writes are done*/
  896. wmb();
  897. rsc->pll_on = false;
  898. }
  899. long vco_10nm_round_rate(struct clk_hw *hw, unsigned long rate,
  900. unsigned long *parent_rate)
  901. {
  902. unsigned long rrate = rate;
  903. struct dsi_pll_vco_clk *vco = to_vco_clk_hw(hw);
  904. if (rate < vco->min_rate)
  905. rrate = vco->min_rate;
  906. if (rate > vco->max_rate)
  907. rrate = vco->max_rate;
  908. *parent_rate = rrate;
  909. return rrate;
  910. }
  911. static void vco_10nm_unprepare(struct clk_hw *hw)
  912. {
  913. struct dsi_pll_vco_clk *vco = to_vco_clk_hw(hw);
  914. struct mdss_pll_resources *pll = vco->priv;
  915. if (!pll) {
  916. pr_err("dsi pll resources not available\n");
  917. return;
  918. }
  919. /*
  920. * During unprepare in continuous splash use case we want driver
  921. * to pick all dividers instead of retaining bootloader configurations.
  922. * Also handle use cases where dynamic refresh triggered before
  923. * first suspend/resume.
  924. */
  925. if (!pll->handoff_resources || pll->dfps_trigger) {
  926. pll->cached_cfg0 = MDSS_PLL_REG_R(pll->phy_base,
  927. PHY_CMN_CLK_CFG0);
  928. pll->cached_outdiv = MDSS_PLL_REG_R(pll->pll_base,
  929. PLL_PLL_OUTDIV_RATE);
  930. pr_debug("cfg0=%d,cfg1=%d, outdiv=%d\n", pll->cached_cfg0,
  931. pll->cached_cfg1, pll->cached_outdiv);
  932. pll->vco_cached_rate = clk_get_rate(hw->clk);
  933. }
  934. /*
  935. * When continuous splash screen feature is enabled, we need to cache
  936. * the mux configuration for the pixel_clk_src mux clock. The clock
  937. * framework does not call back to re-configure the mux value if it is
  938. * does not change.For such usecases, we need to ensure that the cached
  939. * value is programmed prior to PLL being locked
  940. */
  941. if (pll->handoff_resources) {
  942. pll->cached_cfg1 = MDSS_PLL_REG_R(pll->phy_base,
  943. PHY_CMN_CLK_CFG1);
  944. if (pll->slave)
  945. pll->slave->cached_cfg1 =
  946. MDSS_PLL_REG_R(pll->slave->phy_base,
  947. PHY_CMN_CLK_CFG1);
  948. }
  949. dsi_pll_disable(vco);
  950. mdss_pll_resource_enable(pll, false);
  951. }
  952. static int vco_10nm_prepare(struct clk_hw *hw)
  953. {
  954. int rc = 0;
  955. struct dsi_pll_vco_clk *vco = to_vco_clk_hw(hw);
  956. struct mdss_pll_resources *pll = vco->priv;
  957. if (!pll) {
  958. pr_err("dsi pll resources are not available\n");
  959. return -EINVAL;
  960. }
  961. /* Skip vco recalculation for continuous splash use case */
  962. if (pll->handoff_resources)
  963. return 0;
  964. rc = mdss_pll_resource_enable(pll, true);
  965. if (rc) {
  966. pr_err("failed to enable pll (%d) resource, rc=%d\n",
  967. pll->index, rc);
  968. return rc;
  969. }
  970. if ((pll->vco_cached_rate != 0) &&
  971. (pll->vco_cached_rate == clk_get_rate(hw->clk))) {
  972. rc = hw->init->ops->set_rate(hw, pll->vco_cached_rate,
  973. pll->vco_cached_rate);
  974. if (rc) {
  975. pr_err("pll(%d) set_rate failed, rc=%d\n",
  976. pll->index, rc);
  977. mdss_pll_resource_enable(pll, false);
  978. return rc;
  979. }
  980. pr_debug("cfg0=%d, cfg1=%d\n", pll->cached_cfg0,
  981. pll->cached_cfg1);
  982. MDSS_PLL_REG_W(pll->phy_base, PHY_CMN_CLK_CFG0,
  983. pll->cached_cfg0);
  984. if (pll->slave)
  985. MDSS_PLL_REG_W(pll->slave->phy_base, PHY_CMN_CLK_CFG0,
  986. pll->cached_cfg0);
  987. MDSS_PLL_REG_W(pll->pll_base, PLL_PLL_OUTDIV_RATE,
  988. pll->cached_outdiv);
  989. }
  990. MDSS_PLL_ATRACE_BEGIN("pll_lock");
  991. trace_mdss_pll_lock_start((u64)pll->vco_cached_rate,
  992. pll->vco_current_rate,
  993. pll->cached_cfg0, pll->cached_cfg1,
  994. pll->cached_outdiv, pll->resource_ref_cnt);
  995. rc = dsi_pll_enable(vco);
  996. MDSS_PLL_ATRACE_END("pll_lock");
  997. if (rc) {
  998. mdss_pll_resource_enable(pll, false);
  999. pr_err("pll(%d) enable failed, rc=%d\n", pll->index, rc);
  1000. return rc;
  1001. }
  1002. return rc;
  1003. }
  1004. static unsigned long vco_10nm_recalc_rate(struct clk_hw *hw,
  1005. unsigned long parent_rate)
  1006. {
  1007. struct dsi_pll_vco_clk *vco = to_vco_clk_hw(hw);
  1008. struct mdss_pll_resources *pll = vco->priv;
  1009. int rc;
  1010. u64 ref_clk = vco->ref_clk_rate;
  1011. u64 vco_rate;
  1012. u64 multiplier;
  1013. u32 frac;
  1014. u32 dec;
  1015. u32 outdiv;
  1016. u64 pll_freq, tmp64;
  1017. if (!vco->priv)
  1018. pr_err("vco priv is null\n");
  1019. if (!pll) {
  1020. pr_err("pll is null\n");
  1021. return 0;
  1022. }
  1023. /*
  1024. * Calculate the vco rate from HW registers only for handoff cases.
  1025. * For other cases where a vco_10nm_set_rate() has already been
  1026. * called, just return the rate that was set earlier. This is due
  1027. * to the fact that recalculating VCO rate requires us to read the
  1028. * correct value of the pll_out_div divider clock, which is only set
  1029. * afterwards.
  1030. */
  1031. if (pll->vco_current_rate != 0) {
  1032. pr_debug("returning vco rate = %lld\n", pll->vco_current_rate);
  1033. return pll->vco_current_rate;
  1034. }
  1035. rc = mdss_pll_resource_enable(pll, true);
  1036. if (rc) {
  1037. pr_err("failed to enable pll(%d) resource, rc=%d\n",
  1038. pll->index, rc);
  1039. return 0;
  1040. }
  1041. if (!dsi_pll_10nm_lock_status(pll))
  1042. pll->handoff_resources = true;
  1043. dec = MDSS_PLL_REG_R(pll->pll_base, PLL_DECIMAL_DIV_START_1);
  1044. dec &= 0xFF;
  1045. frac = MDSS_PLL_REG_R(pll->pll_base, PLL_FRAC_DIV_START_LOW_1);
  1046. frac |= ((MDSS_PLL_REG_R(pll->pll_base, PLL_FRAC_DIV_START_MID_1) &
  1047. 0xFF) <<
  1048. 8);
  1049. frac |= ((MDSS_PLL_REG_R(pll->pll_base, PLL_FRAC_DIV_START_HIGH_1) &
  1050. 0x3) <<
  1051. 16);
  1052. /* OUTDIV_1:0 field is (log(outdiv, 2)) */
  1053. outdiv = MDSS_PLL_REG_R(pll->pll_base, PLL_PLL_OUTDIV_RATE);
  1054. outdiv &= 0x3;
  1055. outdiv = 1 << outdiv;
  1056. /*
  1057. * TODO:
  1058. * 1. Assumes prescaler is disabled
  1059. * 2. Multiplier is 2^18. it should be 2^(num_of_frac_bits)
  1060. **/
  1061. multiplier = 1 << 18;
  1062. pll_freq = dec * (ref_clk * 2);
  1063. tmp64 = (ref_clk * 2 * frac);
  1064. pll_freq += div_u64(tmp64, multiplier);
  1065. vco_rate = div_u64(pll_freq, outdiv);
  1066. pr_debug("dec=0x%x, frac=0x%x, outdiv=%d, vco=%llu\n",
  1067. dec, frac, outdiv, vco_rate);
  1068. (void)mdss_pll_resource_enable(pll, false);
  1069. return (unsigned long)vco_rate;
  1070. }
  1071. static int pixel_clk_get_div(void *context, unsigned int reg, unsigned int *div)
  1072. {
  1073. int rc;
  1074. struct mdss_pll_resources *pll = context;
  1075. u32 reg_val;
  1076. rc = mdss_pll_resource_enable(pll, true);
  1077. if (rc) {
  1078. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  1079. return rc;
  1080. }
  1081. reg_val = MDSS_PLL_REG_R(pll->phy_base, PHY_CMN_CLK_CFG0);
  1082. *div = (reg_val & 0xF0) >> 4;
  1083. /**
  1084. * Common clock framework the divider value is interpreted as one less
  1085. * hence we return one less for all dividers except when zero
  1086. */
  1087. if (*div != 0)
  1088. *div -= 1;
  1089. (void)mdss_pll_resource_enable(pll, false);
  1090. return rc;
  1091. }
  1092. static void pixel_clk_set_div_sub(struct mdss_pll_resources *pll, int div)
  1093. {
  1094. u32 reg_val;
  1095. reg_val = MDSS_PLL_REG_R(pll->phy_base, PHY_CMN_CLK_CFG0);
  1096. reg_val &= ~0xF0;
  1097. reg_val |= (div << 4);
  1098. MDSS_PLL_REG_W(pll->phy_base, PHY_CMN_CLK_CFG0, reg_val);
  1099. /*
  1100. * cache the current parent index for cases where parent
  1101. * is not changing but rate is changing. In that case
  1102. * clock framework won't call parent_set and hence dsiclk_sel
  1103. * bit won't be programmed. e.g. dfps update use case.
  1104. */
  1105. pll->cached_cfg0 = reg_val;
  1106. }
  1107. static int pixel_clk_set_div(void *context, unsigned int reg, unsigned int div)
  1108. {
  1109. int rc;
  1110. struct mdss_pll_resources *pll = context;
  1111. rc = mdss_pll_resource_enable(pll, true);
  1112. if (rc) {
  1113. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  1114. return rc;
  1115. }
  1116. /**
  1117. * In common clock framework the divider value provided is one less and
  1118. * and hence adjusting the divider value by one prior to writing it to
  1119. * hardware
  1120. */
  1121. div++;
  1122. pixel_clk_set_div_sub(pll, div);
  1123. if (pll->slave)
  1124. pixel_clk_set_div_sub(pll->slave, div);
  1125. (void)mdss_pll_resource_enable(pll, false);
  1126. return 0;
  1127. }
  1128. static int bit_clk_get_div(void *context, unsigned int reg, unsigned int *div)
  1129. {
  1130. int rc;
  1131. struct mdss_pll_resources *pll = context;
  1132. u32 reg_val;
  1133. rc = mdss_pll_resource_enable(pll, true);
  1134. if (rc) {
  1135. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  1136. return rc;
  1137. }
  1138. reg_val = MDSS_PLL_REG_R(pll->phy_base, PHY_CMN_CLK_CFG0);
  1139. *div = (reg_val & 0x0F);
  1140. /**
  1141. *Common clock framework the divider value is interpreted as one less
  1142. * hence we return one less for all dividers except when zero
  1143. */
  1144. if (*div != 0)
  1145. *div -= 1;
  1146. (void)mdss_pll_resource_enable(pll, false);
  1147. return rc;
  1148. }
  1149. static void bit_clk_set_div_sub(struct mdss_pll_resources *rsc, int div)
  1150. {
  1151. u32 reg_val;
  1152. reg_val = MDSS_PLL_REG_R(rsc->phy_base, PHY_CMN_CLK_CFG0);
  1153. reg_val &= ~0x0F;
  1154. reg_val |= div;
  1155. MDSS_PLL_REG_W(rsc->phy_base, PHY_CMN_CLK_CFG0, reg_val);
  1156. }
  1157. static int bit_clk_set_div(void *context, unsigned int reg, unsigned int div)
  1158. {
  1159. int rc;
  1160. struct mdss_pll_resources *rsc = context;
  1161. struct dsi_pll_8998 *pll;
  1162. if (!rsc) {
  1163. pr_err("pll resource not found\n");
  1164. return -EINVAL;
  1165. }
  1166. pll = rsc->priv;
  1167. if (!pll) {
  1168. pr_err("pll configuration not found\n");
  1169. return -EINVAL;
  1170. }
  1171. rc = mdss_pll_resource_enable(rsc, true);
  1172. if (rc) {
  1173. pr_err("Failed to enable dsi pll resources, rc=%d\n", rc);
  1174. return rc;
  1175. }
  1176. /**
  1177. * In common clock framework the divider value provided is one less and
  1178. * and hence adjusting the divider value by one prior to writing it to
  1179. * hardware
  1180. */
  1181. div++;
  1182. bit_clk_set_div_sub(rsc, div);
  1183. /* For slave PLL, this divider always should be set to 1 */
  1184. if (rsc->slave)
  1185. bit_clk_set_div_sub(rsc->slave, 1);
  1186. (void)mdss_pll_resource_enable(rsc, false);
  1187. return rc;
  1188. }
  1189. static struct regmap_config dsi_pll_10nm_config = {
  1190. .reg_bits = 32,
  1191. .reg_stride = 4,
  1192. .val_bits = 32,
  1193. .max_register = 0x7c0,
  1194. };
  1195. static struct regmap_bus pll_regmap_bus = {
  1196. .reg_write = pll_reg_write,
  1197. .reg_read = pll_reg_read,
  1198. };
  1199. static struct regmap_bus pclk_src_mux_regmap_bus = {
  1200. .reg_read = pclk_mux_read_sel,
  1201. .reg_write = pclk_mux_write_sel,
  1202. };
  1203. static struct regmap_bus pclk_src_regmap_bus = {
  1204. .reg_write = pixel_clk_set_div,
  1205. .reg_read = pixel_clk_get_div,
  1206. };
  1207. static struct regmap_bus bitclk_src_regmap_bus = {
  1208. .reg_write = bit_clk_set_div,
  1209. .reg_read = bit_clk_get_div,
  1210. };
  1211. static const struct clk_ops clk_ops_vco_10nm = {
  1212. .recalc_rate = vco_10nm_recalc_rate,
  1213. .set_rate = vco_10nm_set_rate,
  1214. .round_rate = vco_10nm_round_rate,
  1215. .prepare = vco_10nm_prepare,
  1216. .unprepare = vco_10nm_unprepare,
  1217. };
  1218. static const struct clk_ops clk_ops_shadow_vco_10nm = {
  1219. .recalc_rate = vco_10nm_recalc_rate,
  1220. .set_rate = shadow_vco_10nm_set_rate,
  1221. .round_rate = vco_10nm_round_rate,
  1222. };
  1223. static struct regmap_bus mdss_mux_regmap_bus = {
  1224. .reg_write = mdss_set_mux_sel,
  1225. .reg_read = mdss_get_mux_sel,
  1226. };
  1227. /*
  1228. * Clock tree for generating DSI byte and pixel clocks.
  1229. *
  1230. *
  1231. * +---------------+
  1232. * | vco_clk |
  1233. * +-------+-------+
  1234. * |
  1235. * |
  1236. * +---------------+
  1237. * | pll_out_div |
  1238. * | DIV(1,2,4,8) |
  1239. * +-------+-------+
  1240. * |
  1241. * +-----------------------------+--------+
  1242. * | | |
  1243. * +-------v-------+ | |
  1244. * | bitclk_src | | |
  1245. * | DIV(1..15) | | |
  1246. * +-------+-------+ | |
  1247. * | | |
  1248. * +----------+---------+ | |
  1249. * Shadow Path | | | | |
  1250. * + +-------v-------+ | +------v------+ | +------v-------+
  1251. * | | byteclk_src | | |post_bit_div | | |post_vco_div |
  1252. * | | DIV(8) | | |DIV (2) | | |DIV(4) |
  1253. * | +-------+-------+ | +------+------+ | +------+-------+
  1254. * | | | | | | |
  1255. * | | | +------+ | |
  1256. * | | +-------------+ | | +----+
  1257. * | +--------+ | | | |
  1258. * | | +-v--v-v---v------+
  1259. * +-v---------v----+ \ pclk_src_mux /
  1260. * \ byteclk_mux / \ /
  1261. * \ / +-----+-----+
  1262. * +----+-----+ | Shadow Path
  1263. * | | +
  1264. * v +-----v------+ |
  1265. * dsi_byte_clk | pclk_src | |
  1266. * | DIV(1..15) | |
  1267. * +-----+------+ |
  1268. * | |
  1269. * | |
  1270. * +--------+ |
  1271. * | |
  1272. * +---v----v----+
  1273. * \ pclk_mux /
  1274. * \ /
  1275. * +---+---+
  1276. * |
  1277. * |
  1278. * v
  1279. * dsi_pclk
  1280. *
  1281. */
  1282. static struct dsi_pll_vco_clk dsi0pll_vco_clk = {
  1283. .ref_clk_rate = 19200000UL,
  1284. .min_rate = 1000000000UL,
  1285. .max_rate = 3500000000UL,
  1286. .hw.init = &(struct clk_init_data){
  1287. .name = "dsi0pll_vco_clk",
  1288. .parent_names = (const char *[]){"bi_tcxo"},
  1289. .num_parents = 1,
  1290. .ops = &clk_ops_vco_10nm,
  1291. .flags = CLK_GET_RATE_NOCACHE,
  1292. },
  1293. };
  1294. static struct dsi_pll_vco_clk dsi0pll_shadow_vco_clk = {
  1295. .ref_clk_rate = 19200000UL,
  1296. .min_rate = 1000000000UL,
  1297. .max_rate = 3500000000UL,
  1298. .hw.init = &(struct clk_init_data){
  1299. .name = "dsi0pll_shadow_vco_clk",
  1300. .parent_names = (const char *[]){"bi_tcxo"},
  1301. .num_parents = 1,
  1302. .ops = &clk_ops_shadow_vco_10nm,
  1303. .flags = CLK_GET_RATE_NOCACHE,
  1304. },
  1305. };
  1306. static struct dsi_pll_vco_clk dsi1pll_vco_clk = {
  1307. .ref_clk_rate = 19200000UL,
  1308. .min_rate = 1000000000UL,
  1309. .max_rate = 3500000000UL,
  1310. .hw.init = &(struct clk_init_data){
  1311. .name = "dsi1pll_vco_clk",
  1312. .parent_names = (const char *[]){"bi_tcxo"},
  1313. .num_parents = 1,
  1314. .ops = &clk_ops_vco_10nm,
  1315. .flags = CLK_GET_RATE_NOCACHE,
  1316. },
  1317. };
  1318. static struct dsi_pll_vco_clk dsi1pll_shadow_vco_clk = {
  1319. .ref_clk_rate = 19200000UL,
  1320. .min_rate = 1000000000UL,
  1321. .max_rate = 3500000000UL,
  1322. .hw.init = &(struct clk_init_data){
  1323. .name = "dsi1pll_shadow_vco_clk",
  1324. .parent_names = (const char *[]){"bi_tcxo"},
  1325. .num_parents = 1,
  1326. .ops = &clk_ops_shadow_vco_10nm,
  1327. .flags = CLK_GET_RATE_NOCACHE,
  1328. },
  1329. };
  1330. static struct clk_regmap_div dsi0pll_pll_out_div = {
  1331. .reg = PLL_PLL_OUTDIV_RATE,
  1332. .shift = 0,
  1333. .width = 2,
  1334. .flags = CLK_DIVIDER_POWER_OF_TWO,
  1335. .clkr = {
  1336. .hw.init = &(struct clk_init_data){
  1337. .name = "dsi0pll_pll_out_div",
  1338. .parent_names = (const char *[]){"dsi0pll_vco_clk"},
  1339. .num_parents = 1,
  1340. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1341. .ops = &clk_regmap_div_ops,
  1342. },
  1343. },
  1344. };
  1345. static struct clk_regmap_div dsi0pll_shadow_pll_out_div = {
  1346. .reg = PLL_PLL_OUTDIV_RATE,
  1347. .shift = 0,
  1348. .width = 2,
  1349. .flags = CLK_DIVIDER_POWER_OF_TWO,
  1350. .clkr = {
  1351. .hw.init = &(struct clk_init_data){
  1352. .name = "dsi0pll_shadow_pll_out_div",
  1353. .parent_names = (const char *[]){
  1354. "dsi0pll_shadow_vco_clk"},
  1355. .num_parents = 1,
  1356. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1357. .ops = &clk_regmap_div_ops,
  1358. },
  1359. },
  1360. };
  1361. static struct clk_regmap_div dsi1pll_pll_out_div = {
  1362. .reg = PLL_PLL_OUTDIV_RATE,
  1363. .shift = 0,
  1364. .width = 2,
  1365. .flags = CLK_DIVIDER_POWER_OF_TWO,
  1366. .clkr = {
  1367. .hw.init = &(struct clk_init_data){
  1368. .name = "dsi1pll_pll_out_div",
  1369. .parent_names = (const char *[]){"dsi1pll_vco_clk"},
  1370. .num_parents = 1,
  1371. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1372. .ops = &clk_regmap_div_ops,
  1373. },
  1374. },
  1375. };
  1376. static struct clk_regmap_div dsi1pll_shadow_pll_out_div = {
  1377. .reg = PLL_PLL_OUTDIV_RATE,
  1378. .shift = 0,
  1379. .width = 2,
  1380. .flags = CLK_DIVIDER_POWER_OF_TWO,
  1381. .clkr = {
  1382. .hw.init = &(struct clk_init_data){
  1383. .name = "dsi1pll_shadow_pll_out_div",
  1384. .parent_names = (const char *[]){
  1385. "dsi1pll_shadow_vco_clk"},
  1386. .num_parents = 1,
  1387. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1388. .ops = &clk_regmap_div_ops,
  1389. },
  1390. },
  1391. };
  1392. static struct clk_regmap_div dsi0pll_bitclk_src = {
  1393. .shift = 0,
  1394. .width = 4,
  1395. .clkr = {
  1396. .hw.init = &(struct clk_init_data){
  1397. .name = "dsi0pll_bitclk_src",
  1398. .parent_names = (const char *[]){"dsi0pll_pll_out_div"},
  1399. .num_parents = 1,
  1400. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1401. .ops = &clk_regmap_div_ops,
  1402. },
  1403. },
  1404. };
  1405. static struct clk_regmap_div dsi0pll_shadow_bitclk_src = {
  1406. .shift = 0,
  1407. .width = 4,
  1408. .clkr = {
  1409. .hw.init = &(struct clk_init_data){
  1410. .name = "dsi0pll_shadow_bitclk_src",
  1411. .parent_names = (const char *[]){
  1412. "dsi0pll_shadow_pll_out_div"},
  1413. .num_parents = 1,
  1414. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1415. .ops = &clk_regmap_div_ops,
  1416. },
  1417. },
  1418. };
  1419. static struct clk_regmap_div dsi1pll_bitclk_src = {
  1420. .shift = 0,
  1421. .width = 4,
  1422. .clkr = {
  1423. .hw.init = &(struct clk_init_data){
  1424. .name = "dsi1pll_bitclk_src",
  1425. .parent_names = (const char *[]){"dsi1pll_pll_out_div"},
  1426. .num_parents = 1,
  1427. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1428. .ops = &clk_regmap_div_ops,
  1429. },
  1430. },
  1431. };
  1432. static struct clk_regmap_div dsi1pll_shadow_bitclk_src = {
  1433. .shift = 0,
  1434. .width = 4,
  1435. .clkr = {
  1436. .hw.init = &(struct clk_init_data){
  1437. .name = "dsi1pll_shadow_bitclk_src",
  1438. .parent_names = (const char *[]){
  1439. "dsi1pll_shadow_pll_out_div"},
  1440. .num_parents = 1,
  1441. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1442. .ops = &clk_regmap_div_ops,
  1443. },
  1444. },
  1445. };
  1446. static struct clk_fixed_factor dsi0pll_post_vco_div = {
  1447. .div = 4,
  1448. .mult = 1,
  1449. .hw.init = &(struct clk_init_data){
  1450. .name = "dsi0pll_post_vco_div",
  1451. .parent_names = (const char *[]){"dsi0pll_pll_out_div"},
  1452. .num_parents = 1,
  1453. .flags = CLK_GET_RATE_NOCACHE,
  1454. .ops = &clk_fixed_factor_ops,
  1455. },
  1456. };
  1457. static struct clk_fixed_factor dsi0pll_shadow_post_vco_div = {
  1458. .div = 4,
  1459. .mult = 1,
  1460. .hw.init = &(struct clk_init_data){
  1461. .name = "dsi0pll_shadow_post_vco_div",
  1462. .parent_names = (const char *[]){"dsi0pll_shadow_pll_out_div"},
  1463. .num_parents = 1,
  1464. .flags = CLK_GET_RATE_NOCACHE,
  1465. .ops = &clk_fixed_factor_ops,
  1466. },
  1467. };
  1468. static struct clk_fixed_factor dsi1pll_post_vco_div = {
  1469. .div = 4,
  1470. .mult = 1,
  1471. .hw.init = &(struct clk_init_data){
  1472. .name = "dsi1pll_post_vco_div",
  1473. .parent_names = (const char *[]){"dsi1pll_pll_out_div"},
  1474. .num_parents = 1,
  1475. .flags = CLK_GET_RATE_NOCACHE,
  1476. .ops = &clk_fixed_factor_ops,
  1477. },
  1478. };
  1479. static struct clk_fixed_factor dsi1pll_shadow_post_vco_div = {
  1480. .div = 4,
  1481. .mult = 1,
  1482. .hw.init = &(struct clk_init_data){
  1483. .name = "dsi1pll_shadow_post_vco_div",
  1484. .parent_names = (const char *[]){"dsi1pll_shadow_pll_out_div"},
  1485. .num_parents = 1,
  1486. .flags = CLK_GET_RATE_NOCACHE,
  1487. .ops = &clk_fixed_factor_ops,
  1488. },
  1489. };
  1490. static struct clk_fixed_factor dsi0pll_byteclk_src = {
  1491. .div = 8,
  1492. .mult = 1,
  1493. .hw.init = &(struct clk_init_data){
  1494. .name = "dsi0pll_byteclk_src",
  1495. .parent_names = (const char *[]){"dsi0pll_bitclk_src"},
  1496. .num_parents = 1,
  1497. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1498. .ops = &clk_fixed_factor_ops,
  1499. },
  1500. };
  1501. static struct clk_fixed_factor dsi0pll_shadow_byteclk_src = {
  1502. .div = 8,
  1503. .mult = 1,
  1504. .hw.init = &(struct clk_init_data){
  1505. .name = "dsi0pll_shadow_byteclk_src",
  1506. .parent_names = (const char *[]){"dsi0pll_shadow_bitclk_src"},
  1507. .num_parents = 1,
  1508. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1509. .ops = &clk_fixed_factor_ops,
  1510. },
  1511. };
  1512. static struct clk_fixed_factor dsi1pll_byteclk_src = {
  1513. .div = 8,
  1514. .mult = 1,
  1515. .hw.init = &(struct clk_init_data){
  1516. .name = "dsi1pll_byteclk_src",
  1517. .parent_names = (const char *[]){"dsi1pll_bitclk_src"},
  1518. .num_parents = 1,
  1519. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1520. .ops = &clk_fixed_factor_ops,
  1521. },
  1522. };
  1523. static struct clk_fixed_factor dsi1pll_shadow_byteclk_src = {
  1524. .div = 8,
  1525. .mult = 1,
  1526. .hw.init = &(struct clk_init_data){
  1527. .name = "dsi1pll_shadow_byteclk_src",
  1528. .parent_names = (const char *[]){"dsi1pll_shadow_bitclk_src"},
  1529. .num_parents = 1,
  1530. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1531. .ops = &clk_fixed_factor_ops,
  1532. },
  1533. };
  1534. static struct clk_fixed_factor dsi0pll_post_bit_div = {
  1535. .div = 2,
  1536. .mult = 1,
  1537. .hw.init = &(struct clk_init_data){
  1538. .name = "dsi0pll_post_bit_div",
  1539. .parent_names = (const char *[]){"dsi0pll_bitclk_src"},
  1540. .num_parents = 1,
  1541. .flags = CLK_GET_RATE_NOCACHE,
  1542. .ops = &clk_fixed_factor_ops,
  1543. },
  1544. };
  1545. static struct clk_fixed_factor dsi0pll_shadow_post_bit_div = {
  1546. .div = 2,
  1547. .mult = 1,
  1548. .hw.init = &(struct clk_init_data){
  1549. .name = "dsi0pll_shadow_post_bit_div",
  1550. .parent_names = (const char *[]){"dsi0pll_shadow_bitclk_src"},
  1551. .num_parents = 1,
  1552. .flags = CLK_GET_RATE_NOCACHE,
  1553. .ops = &clk_fixed_factor_ops,
  1554. },
  1555. };
  1556. static struct clk_fixed_factor dsi1pll_post_bit_div = {
  1557. .div = 2,
  1558. .mult = 1,
  1559. .hw.init = &(struct clk_init_data){
  1560. .name = "dsi1pll_post_bit_div",
  1561. .parent_names = (const char *[]){"dsi1pll_bitclk_src"},
  1562. .num_parents = 1,
  1563. .flags = CLK_GET_RATE_NOCACHE,
  1564. .ops = &clk_fixed_factor_ops,
  1565. },
  1566. };
  1567. static struct clk_fixed_factor dsi1pll_shadow_post_bit_div = {
  1568. .div = 2,
  1569. .mult = 1,
  1570. .hw.init = &(struct clk_init_data){
  1571. .name = "dsi1pll_shadow_post_bit_div",
  1572. .parent_names = (const char *[]){"dsi1pll_shadow_bitclk_src"},
  1573. .num_parents = 1,
  1574. .flags = CLK_GET_RATE_NOCACHE,
  1575. .ops = &clk_fixed_factor_ops,
  1576. },
  1577. };
  1578. static struct clk_regmap_mux dsi0pll_byteclk_mux = {
  1579. .shift = 0,
  1580. .width = 1,
  1581. .clkr = {
  1582. .hw.init = &(struct clk_init_data){
  1583. .name = "dsi0_phy_pll_out_byteclk",
  1584. .parent_names = (const char *[]){"dsi0pll_byteclk_src",
  1585. "dsi0pll_shadow_byteclk_src"},
  1586. .num_parents = 2,
  1587. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT |
  1588. CLK_SET_RATE_NO_REPARENT),
  1589. .ops = &clk_regmap_mux_closest_ops,
  1590. },
  1591. },
  1592. };
  1593. static struct clk_regmap_mux dsi1pll_byteclk_mux = {
  1594. .shift = 0,
  1595. .width = 1,
  1596. .clkr = {
  1597. .hw.init = &(struct clk_init_data){
  1598. .name = "dsi1_phy_pll_out_byteclk",
  1599. .parent_names = (const char *[]){"dsi1pll_byteclk_src",
  1600. "dsi1pll_shadow_byteclk_src"},
  1601. .num_parents = 2,
  1602. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT |
  1603. CLK_SET_RATE_NO_REPARENT),
  1604. .ops = &clk_regmap_mux_closest_ops,
  1605. },
  1606. },
  1607. };
  1608. static struct clk_regmap_mux dsi0pll_pclk_src_mux = {
  1609. .reg = PHY_CMN_CLK_CFG1,
  1610. .shift = 0,
  1611. .width = 2,
  1612. .clkr = {
  1613. .hw.init = &(struct clk_init_data){
  1614. .name = "dsi0pll_pclk_src_mux",
  1615. .parent_names = (const char *[]){"dsi0pll_bitclk_src",
  1616. "dsi0pll_post_bit_div",
  1617. "dsi0pll_pll_out_div",
  1618. "dsi0pll_post_vco_div"},
  1619. .num_parents = 4,
  1620. .flags = CLK_GET_RATE_NOCACHE,
  1621. .ops = &clk_regmap_mux_closest_ops,
  1622. },
  1623. },
  1624. };
  1625. static struct clk_regmap_mux dsi0pll_shadow_pclk_src_mux = {
  1626. .reg = PHY_CMN_CLK_CFG1,
  1627. .shift = 0,
  1628. .width = 2,
  1629. .clkr = {
  1630. .hw.init = &(struct clk_init_data){
  1631. .name = "dsi0pll_shadow_pclk_src_mux",
  1632. .parent_names = (const char *[]){
  1633. "dsi0pll_shadow_bitclk_src",
  1634. "dsi0pll_shadow_post_bit_div",
  1635. "dsi0pll_shadow_pll_out_div",
  1636. "dsi0pll_shadow_post_vco_div"},
  1637. .num_parents = 4,
  1638. .flags = CLK_GET_RATE_NOCACHE,
  1639. .ops = &clk_regmap_mux_closest_ops,
  1640. },
  1641. },
  1642. };
  1643. static struct clk_regmap_mux dsi1pll_pclk_src_mux = {
  1644. .reg = PHY_CMN_CLK_CFG1,
  1645. .shift = 0,
  1646. .width = 2,
  1647. .clkr = {
  1648. .hw.init = &(struct clk_init_data){
  1649. .name = "dsi1pll_pclk_src_mux",
  1650. .parent_names = (const char *[]){"dsi1pll_bitclk_src",
  1651. "dsi1pll_post_bit_div",
  1652. "dsi1pll_pll_out_div",
  1653. "dsi1pll_post_vco_div"},
  1654. .num_parents = 4,
  1655. .flags = CLK_GET_RATE_NOCACHE,
  1656. .ops = &clk_regmap_mux_closest_ops,
  1657. },
  1658. },
  1659. };
  1660. static struct clk_regmap_mux dsi1pll_shadow_pclk_src_mux = {
  1661. .reg = PHY_CMN_CLK_CFG1,
  1662. .shift = 0,
  1663. .width = 2,
  1664. .clkr = {
  1665. .hw.init = &(struct clk_init_data){
  1666. .name = "dsi1pll_shadow_pclk_src_mux",
  1667. .parent_names = (const char *[]){
  1668. "dsi1pll_shadow_bitclk_src",
  1669. "dsi1pll_shadow_post_bit_div",
  1670. "dsi1pll_shadow_pll_out_div",
  1671. "dsi1pll_shadow_post_vco_div"},
  1672. .num_parents = 4,
  1673. .flags = CLK_GET_RATE_NOCACHE,
  1674. .ops = &clk_regmap_mux_closest_ops,
  1675. },
  1676. },
  1677. };
  1678. static struct clk_regmap_div dsi0pll_pclk_src = {
  1679. .shift = 0,
  1680. .width = 4,
  1681. .clkr = {
  1682. .hw.init = &(struct clk_init_data){
  1683. .name = "dsi0pll_pclk_src",
  1684. .parent_names = (const char *[]){
  1685. "dsi0pll_pclk_src_mux"},
  1686. .num_parents = 1,
  1687. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1688. .ops = &clk_regmap_div_ops,
  1689. },
  1690. },
  1691. };
  1692. static struct clk_regmap_div dsi0pll_shadow_pclk_src = {
  1693. .shift = 0,
  1694. .width = 4,
  1695. .clkr = {
  1696. .hw.init = &(struct clk_init_data){
  1697. .name = "dsi0pll_shadow_pclk_src",
  1698. .parent_names = (const char *[]){
  1699. "dsi0pll_shadow_pclk_src_mux"},
  1700. .num_parents = 1,
  1701. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1702. .ops = &clk_regmap_div_ops,
  1703. },
  1704. },
  1705. };
  1706. static struct clk_regmap_div dsi1pll_pclk_src = {
  1707. .shift = 0,
  1708. .width = 4,
  1709. .clkr = {
  1710. .hw.init = &(struct clk_init_data){
  1711. .name = "dsi1pll_pclk_src",
  1712. .parent_names = (const char *[]){
  1713. "dsi1pll_pclk_src_mux"},
  1714. .num_parents = 1,
  1715. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1716. .ops = &clk_regmap_div_ops,
  1717. },
  1718. },
  1719. };
  1720. static struct clk_regmap_div dsi1pll_shadow_pclk_src = {
  1721. .shift = 0,
  1722. .width = 4,
  1723. .clkr = {
  1724. .hw.init = &(struct clk_init_data){
  1725. .name = "dsi1pll_shadow_pclk_src",
  1726. .parent_names = (const char *[]){
  1727. "dsi1pll_shadow_pclk_src_mux"},
  1728. .num_parents = 1,
  1729. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT),
  1730. .ops = &clk_regmap_div_ops,
  1731. },
  1732. },
  1733. };
  1734. static struct clk_regmap_mux dsi0pll_pclk_mux = {
  1735. .shift = 0,
  1736. .width = 1,
  1737. .clkr = {
  1738. .hw.init = &(struct clk_init_data){
  1739. .name = "dsi0_phy_pll_out_dsiclk",
  1740. .parent_names = (const char *[]){"dsi0pll_pclk_src",
  1741. "dsi0pll_shadow_pclk_src"},
  1742. .num_parents = 2,
  1743. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT |
  1744. CLK_SET_RATE_NO_REPARENT),
  1745. .ops = &clk_regmap_mux_closest_ops,
  1746. },
  1747. },
  1748. };
  1749. static struct clk_regmap_mux dsi1pll_pclk_mux = {
  1750. .shift = 0,
  1751. .width = 1,
  1752. .clkr = {
  1753. .hw.init = &(struct clk_init_data){
  1754. .name = "dsi1_phy_pll_out_dsiclk",
  1755. .parent_names = (const char *[]){"dsi1pll_pclk_src",
  1756. "dsi1pll_shadow_pclk_src"},
  1757. .num_parents = 2,
  1758. .flags = (CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT |
  1759. CLK_SET_RATE_NO_REPARENT),
  1760. .ops = &clk_regmap_mux_closest_ops,
  1761. },
  1762. },
  1763. };
  1764. static struct clk_hw *mdss_dsi_pllcc_10nm[] = {
  1765. [VCO_CLK_0] = &dsi0pll_vco_clk.hw,
  1766. [PLL_OUT_DIV_0_CLK] = &dsi0pll_pll_out_div.clkr.hw,
  1767. [BITCLK_SRC_0_CLK] = &dsi0pll_bitclk_src.clkr.hw,
  1768. [BYTECLK_SRC_0_CLK] = &dsi0pll_byteclk_src.hw,
  1769. [POST_BIT_DIV_0_CLK] = &dsi0pll_post_bit_div.hw,
  1770. [POST_VCO_DIV_0_CLK] = &dsi0pll_post_vco_div.hw,
  1771. [BYTECLK_MUX_0_CLK] = &dsi0pll_byteclk_mux.clkr.hw,
  1772. [PCLK_SRC_MUX_0_CLK] = &dsi0pll_pclk_src_mux.clkr.hw,
  1773. [PCLK_SRC_0_CLK] = &dsi0pll_pclk_src.clkr.hw,
  1774. [PCLK_MUX_0_CLK] = &dsi0pll_pclk_mux.clkr.hw,
  1775. [SHADOW_VCO_CLK_0] = &dsi0pll_shadow_vco_clk.hw,
  1776. [SHADOW_PLL_OUT_DIV_0_CLK] = &dsi0pll_shadow_pll_out_div.clkr.hw,
  1777. [SHADOW_BITCLK_SRC_0_CLK] = &dsi0pll_shadow_bitclk_src.clkr.hw,
  1778. [SHADOW_BYTECLK_SRC_0_CLK] = &dsi0pll_shadow_byteclk_src.hw,
  1779. [SHADOW_POST_BIT_DIV_0_CLK] = &dsi0pll_shadow_post_bit_div.hw,
  1780. [SHADOW_POST_VCO_DIV_0_CLK] = &dsi0pll_shadow_post_vco_div.hw,
  1781. [SHADOW_PCLK_SRC_MUX_0_CLK] = &dsi0pll_shadow_pclk_src_mux.clkr.hw,
  1782. [SHADOW_PCLK_SRC_0_CLK] = &dsi0pll_shadow_pclk_src.clkr.hw,
  1783. [VCO_CLK_1] = &dsi1pll_vco_clk.hw,
  1784. [PLL_OUT_DIV_1_CLK] = &dsi1pll_pll_out_div.clkr.hw,
  1785. [BITCLK_SRC_1_CLK] = &dsi1pll_bitclk_src.clkr.hw,
  1786. [BYTECLK_SRC_1_CLK] = &dsi1pll_byteclk_src.hw,
  1787. [POST_BIT_DIV_1_CLK] = &dsi1pll_post_bit_div.hw,
  1788. [POST_VCO_DIV_1_CLK] = &dsi1pll_post_vco_div.hw,
  1789. [BYTECLK_MUX_1_CLK] = &dsi1pll_byteclk_mux.clkr.hw,
  1790. [PCLK_SRC_MUX_1_CLK] = &dsi1pll_pclk_src_mux.clkr.hw,
  1791. [PCLK_SRC_1_CLK] = &dsi1pll_pclk_src.clkr.hw,
  1792. [PCLK_MUX_1_CLK] = &dsi1pll_pclk_mux.clkr.hw,
  1793. [SHADOW_VCO_CLK_1] = &dsi1pll_shadow_vco_clk.hw,
  1794. [SHADOW_PLL_OUT_DIV_1_CLK] = &dsi1pll_shadow_pll_out_div.clkr.hw,
  1795. [SHADOW_BITCLK_SRC_1_CLK] = &dsi1pll_shadow_bitclk_src.clkr.hw,
  1796. [SHADOW_BYTECLK_SRC_1_CLK] = &dsi1pll_shadow_byteclk_src.hw,
  1797. [SHADOW_POST_BIT_DIV_1_CLK] = &dsi1pll_shadow_post_bit_div.hw,
  1798. [SHADOW_POST_VCO_DIV_1_CLK] = &dsi1pll_shadow_post_vco_div.hw,
  1799. [SHADOW_PCLK_SRC_MUX_1_CLK] = &dsi1pll_shadow_pclk_src_mux.clkr.hw,
  1800. [SHADOW_PCLK_SRC_1_CLK] = &dsi1pll_shadow_pclk_src.clkr.hw,
  1801. };
  1802. int dsi_pll_clock_register_10nm(struct platform_device *pdev,
  1803. struct mdss_pll_resources *pll_res)
  1804. {
  1805. int rc = 0, ndx, i;
  1806. struct clk *clk;
  1807. struct clk_onecell_data *clk_data;
  1808. int num_clks = ARRAY_SIZE(mdss_dsi_pllcc_10nm);
  1809. struct regmap *rmap;
  1810. ndx = pll_res->index;
  1811. if (ndx >= DSI_PLL_MAX) {
  1812. pr_err("pll index(%d) NOT supported\n", ndx);
  1813. return -EINVAL;
  1814. }
  1815. pll_rsc_db[ndx] = pll_res;
  1816. plls[ndx].rsc = pll_res;
  1817. pll_res->priv = &plls[ndx];
  1818. pll_res->vco_delay = VCO_DELAY_USEC;
  1819. clk_data = devm_kzalloc(&pdev->dev, sizeof(*clk_data), GFP_KERNEL);
  1820. if (!clk_data)
  1821. return -ENOMEM;
  1822. clk_data->clks = devm_kcalloc(&pdev->dev, num_clks,
  1823. sizeof(struct clk *), GFP_KERNEL);
  1824. if (!clk_data->clks)
  1825. return -ENOMEM;
  1826. clk_data->clk_num = num_clks;
  1827. /* Establish client data */
  1828. if (ndx == 0) {
  1829. rmap = devm_regmap_init(&pdev->dev, &pll_regmap_bus,
  1830. pll_res, &dsi_pll_10nm_config);
  1831. dsi0pll_pll_out_div.clkr.regmap = rmap;
  1832. dsi0pll_shadow_pll_out_div.clkr.regmap = rmap;
  1833. rmap = devm_regmap_init(&pdev->dev, &bitclk_src_regmap_bus,
  1834. pll_res, &dsi_pll_10nm_config);
  1835. dsi0pll_bitclk_src.clkr.regmap = rmap;
  1836. dsi0pll_shadow_bitclk_src.clkr.regmap = rmap;
  1837. rmap = devm_regmap_init(&pdev->dev, &pclk_src_regmap_bus,
  1838. pll_res, &dsi_pll_10nm_config);
  1839. dsi0pll_pclk_src.clkr.regmap = rmap;
  1840. dsi0pll_shadow_pclk_src.clkr.regmap = rmap;
  1841. rmap = devm_regmap_init(&pdev->dev, &mdss_mux_regmap_bus,
  1842. pll_res, &dsi_pll_10nm_config);
  1843. dsi0pll_pclk_mux.clkr.regmap = rmap;
  1844. rmap = devm_regmap_init(&pdev->dev, &pclk_src_mux_regmap_bus,
  1845. pll_res, &dsi_pll_10nm_config);
  1846. dsi0pll_pclk_src_mux.clkr.regmap = rmap;
  1847. dsi0pll_shadow_pclk_src_mux.clkr.regmap = rmap;
  1848. rmap = devm_regmap_init(&pdev->dev, &mdss_mux_regmap_bus,
  1849. pll_res, &dsi_pll_10nm_config);
  1850. dsi0pll_byteclk_mux.clkr.regmap = rmap;
  1851. dsi0pll_vco_clk.priv = pll_res;
  1852. dsi0pll_shadow_vco_clk.priv = pll_res;
  1853. for (i = VCO_CLK_0; i <= SHADOW_PCLK_SRC_0_CLK; i++) {
  1854. clk = devm_clk_register(&pdev->dev,
  1855. mdss_dsi_pllcc_10nm[i]);
  1856. if (IS_ERR(clk)) {
  1857. pr_err("clk registration failed for DSI clock:%d\n",
  1858. pll_res->index);
  1859. rc = -EINVAL;
  1860. goto clk_register_fail;
  1861. }
  1862. clk_data->clks[i] = clk;
  1863. }
  1864. rc = of_clk_add_provider(pdev->dev.of_node,
  1865. of_clk_src_onecell_get, clk_data);
  1866. } else {
  1867. rmap = devm_regmap_init(&pdev->dev, &pll_regmap_bus,
  1868. pll_res, &dsi_pll_10nm_config);
  1869. dsi1pll_pll_out_div.clkr.regmap = rmap;
  1870. dsi1pll_shadow_pll_out_div.clkr.regmap = rmap;
  1871. rmap = devm_regmap_init(&pdev->dev, &bitclk_src_regmap_bus,
  1872. pll_res, &dsi_pll_10nm_config);
  1873. dsi1pll_bitclk_src.clkr.regmap = rmap;
  1874. dsi1pll_shadow_bitclk_src.clkr.regmap = rmap;
  1875. rmap = devm_regmap_init(&pdev->dev, &pclk_src_regmap_bus,
  1876. pll_res, &dsi_pll_10nm_config);
  1877. dsi1pll_pclk_src.clkr.regmap = rmap;
  1878. dsi1pll_shadow_pclk_src.clkr.regmap = rmap;
  1879. rmap = devm_regmap_init(&pdev->dev, &mdss_mux_regmap_bus,
  1880. pll_res, &dsi_pll_10nm_config);
  1881. dsi1pll_pclk_mux.clkr.regmap = rmap;
  1882. rmap = devm_regmap_init(&pdev->dev, &pclk_src_mux_regmap_bus,
  1883. pll_res, &dsi_pll_10nm_config);
  1884. dsi1pll_pclk_src_mux.clkr.regmap = rmap;
  1885. dsi1pll_shadow_pclk_src_mux.clkr.regmap = rmap;
  1886. rmap = devm_regmap_init(&pdev->dev, &mdss_mux_regmap_bus,
  1887. pll_res, &dsi_pll_10nm_config);
  1888. dsi1pll_byteclk_mux.clkr.regmap = rmap;
  1889. dsi1pll_vco_clk.priv = pll_res;
  1890. dsi1pll_shadow_vco_clk.priv = pll_res;
  1891. for (i = VCO_CLK_1; i <= SHADOW_PCLK_SRC_1_CLK; i++) {
  1892. clk = devm_clk_register(&pdev->dev,
  1893. mdss_dsi_pllcc_10nm[i]);
  1894. if (IS_ERR(clk)) {
  1895. pr_err("clk registration failed for DSI clock:%d\n",
  1896. pll_res->index);
  1897. rc = -EINVAL;
  1898. goto clk_register_fail;
  1899. }
  1900. clk_data->clks[i] = clk;
  1901. }
  1902. rc = of_clk_add_provider(pdev->dev.of_node,
  1903. of_clk_src_onecell_get, clk_data);
  1904. }
  1905. if (!rc) {
  1906. pr_info("Registered DSI PLL ndx=%d, clocks successfully\n",
  1907. ndx);
  1908. return rc;
  1909. }
  1910. clk_register_fail:
  1911. return rc;
  1912. }