sde_rsc_hw_v3.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[sde_rsc_hw:%s:%d]: " fmt, __func__, __LINE__
  6. #include <linux/kernel.h>
  7. #include <linux/debugfs.h>
  8. #include <linux/delay.h>
  9. #include "sde_rsc_priv.h"
  10. #include "sde_rsc_hw.h"
  11. #include "sde_dbg.h"
  12. static int _rsc_hw_qtimer_init(struct sde_rsc_priv *rsc)
  13. {
  14. pr_debug("rsc hardware qtimer init\n");
  15. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_QTMR_AC_HW_FRAME_SEL_1,
  16. 0xffffffff, rsc->debug_mode);
  17. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_QTMR_AC_HW_FRAME_SEL_2,
  18. 0xffffffff, rsc->debug_mode);
  19. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_QTMR_AC_CNTACR0_FG0,
  20. 0x1, rsc->debug_mode);
  21. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_QTMR_AC_CNTACR1_FG0,
  22. 0x1, rsc->debug_mode);
  23. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F0_QTMR_V1_CNTP_CVAL_LO,
  24. 0xffffffff, rsc->debug_mode);
  25. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F0_QTMR_V1_CNTP_CVAL_HI,
  26. 0xffffffff, rsc->debug_mode);
  27. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F1_QTMR_V1_CNTP_CVAL_LO,
  28. 0xffffffff, rsc->debug_mode);
  29. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F1_QTMR_V1_CNTP_CVAL_HI,
  30. 0xffffffff, rsc->debug_mode);
  31. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F0_QTMR_V1_CNTP_CTL,
  32. 0x1, rsc->debug_mode);
  33. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F1_QTMR_V1_CNTP_CTL,
  34. 0x1, rsc->debug_mode);
  35. return 0;
  36. }
  37. static int _rsc_hw_pdc_init(struct sde_rsc_priv *rsc)
  38. {
  39. pr_debug("rsc hardware pdc init\n");
  40. dss_reg_w(&rsc->drv_io, SDE_RSCC_PDC_SEQ_START_ADDR_REG_OFFSET_DRV0,
  41. 0x4520, rsc->debug_mode);
  42. dss_reg_w(&rsc->drv_io, SDE_RSCC_PDC_MATCH_VALUE_LO_REG_OFFSET_DRV0,
  43. 0x4510, rsc->debug_mode);
  44. dss_reg_w(&rsc->drv_io, SDE_RSCC_PDC_MATCH_VALUE_HI_REG_OFFSET_DRV0,
  45. 0x4514, rsc->debug_mode);
  46. dss_reg_w(&rsc->drv_io, SDE_RSCC_PDC_SLAVE_ID_DRV0,
  47. 0x1, rsc->debug_mode);
  48. return 0;
  49. }
  50. static int _rsc_hw_wrapper_init(struct sde_rsc_priv *rsc)
  51. {
  52. pr_debug("rsc hardware wrapper init\n");
  53. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_STATIC_WAKEUP_0,
  54. rsc->timer_config.static_wakeup_time_ns, rsc->debug_mode);
  55. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_RSCC_MODE_THRESHOLD,
  56. rsc->timer_config.rsc_mode_threshold_time_ns, rsc->debug_mode);
  57. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL,
  58. BIT(8), rsc->debug_mode);
  59. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_MODE_MIN_THRESHOLD,
  60. rsc->timer_config.min_threshold_time_ns, rsc->debug_mode);
  61. return 0;
  62. }
  63. static int _rsc_hw_seq_memory_init_v3(struct sde_rsc_priv *rsc)
  64. {
  65. const u32 mode_0_start_addr = 0x0;
  66. const u32 mode_1_start_addr = 0xc;
  67. const u32 mode_2_start_addr = 0x18;
  68. u32 br_offset = 0;
  69. pr_debug("rsc sequencer memory init v2\n");
  70. /* Mode - 0 sequence */
  71. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x0,
  72. 0xff399ebe, rsc->debug_mode);
  73. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x4,
  74. 0x20209ebe, rsc->debug_mode);
  75. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x8,
  76. 0x20202020, rsc->debug_mode);
  77. /* Mode - 1 sequence */
  78. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0xc,
  79. 0xe0389ebe, rsc->debug_mode);
  80. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x10,
  81. 0x9ebeff39, rsc->debug_mode);
  82. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x14,
  83. 0x20202020, rsc->debug_mode);
  84. /* Mode - 2 sequence */
  85. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x18,
  86. 0xfab9baa0, rsc->debug_mode);
  87. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x1c,
  88. 0x9afebdf9, rsc->debug_mode);
  89. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x20,
  90. 0xe1a13899, rsc->debug_mode);
  91. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x24,
  92. 0xa2e0ac81, rsc->debug_mode);
  93. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x28,
  94. 0x9d3982e2, rsc->debug_mode);
  95. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x2c,
  96. 0x20208cfd, rsc->debug_mode);
  97. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x30,
  98. 0x20202020, rsc->debug_mode);
  99. /* tcs sleep & wake sequence */
  100. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x34,
  101. 0x01a6fcbc, rsc->debug_mode);
  102. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x38,
  103. 0x20209ce6, rsc->debug_mode);
  104. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x3c,
  105. 0x01a7fcbc, rsc->debug_mode);
  106. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_MEM_0_DRV0 + 0x40,
  107. 0x00209ce7, rsc->debug_mode);
  108. /* branch address */
  109. if (rsc->hw_drv_ver >= SDE_RSC_HW_MAJOR_MINOR_STEP(2,0,5))
  110. br_offset = 0xf0;
  111. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_CFG_BR_ADDR_0_DRV0 + br_offset,
  112. 0x34, rsc->debug_mode);
  113. dss_reg_w(&rsc->drv_io, SDE_RSCC_SEQ_CFG_BR_ADDR_1_DRV0 + br_offset,
  114. 0x3c, rsc->debug_mode);
  115. /* start address */
  116. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_OVERRIDE_CTRL_DRV0,
  117. mode_0_start_addr,
  118. rsc->debug_mode);
  119. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM0_DRV0_MODE0,
  120. mode_0_start_addr,
  121. rsc->debug_mode);
  122. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM0_DRV0_MODE1,
  123. mode_1_start_addr,
  124. rsc->debug_mode);
  125. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM0_DRV0_MODE2,
  126. mode_2_start_addr,
  127. rsc->debug_mode);
  128. return 0;
  129. }
  130. static int _rsc_hw_solver_init(struct sde_rsc_priv *rsc)
  131. {
  132. pr_debug("rsc solver init\n");
  133. dss_reg_w(&rsc->drv_io, SDE_RSCC_SOFT_WAKEUP_TIME_LO_DRV0,
  134. 0xFFFFFFFF, rsc->debug_mode);
  135. dss_reg_w(&rsc->drv_io, SDE_RSCC_SOFT_WAKEUP_TIME_HI_DRV0,
  136. 0xFFFFFFFF, rsc->debug_mode);
  137. dss_reg_w(&rsc->drv_io, SDE_RSCC_MAX_IDLE_DURATION_DRV0,
  138. 0xEFFFFFFF, rsc->debug_mode);
  139. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_TIME_SLOT_TABLE_0_DRV0,
  140. 0x0, rsc->debug_mode);
  141. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_TIME_SLOT_TABLE_1_DRV0,
  142. rsc->timer_config.bwi_threshold_time_ns, rsc->debug_mode);
  143. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_TIME_SLOT_TABLE_2_DRV0,
  144. rsc->timer_config.rsc_time_slot_1_ns, rsc->debug_mode);
  145. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_TIME_SLOT_TABLE_3_DRV0,
  146. rsc->timer_config.rsc_time_slot_2_ns, rsc->debug_mode);
  147. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_SOLVER_MODES_ENABLED_DRV0,
  148. 0x7, rsc->debug_mode);
  149. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PRI_TABLE_SLOT0_PRI0_DRV0,
  150. 0x0, rsc->debug_mode);
  151. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PRI_TABLE_SLOT1_PRI0_DRV0,
  152. 0x1, rsc->debug_mode);
  153. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PRI_TABLE_SLOT1_PRI3_DRV0,
  154. 0x1, rsc->debug_mode);
  155. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PRI_TABLE_SLOT2_PRI0_DRV0,
  156. 0x2, rsc->debug_mode);
  157. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PRI_TABLE_SLOT2_PRI3_DRV0,
  158. 0x2, rsc->debug_mode);
  159. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_OVERRIDE_MODE_DRV0,
  160. 0x0, rsc->debug_mode);
  161. dss_reg_w(&rsc->drv_io, SDE_RSC_TIMERS_CONSIDERED_DRV0,
  162. 0x1, rsc->debug_mode);
  163. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_OVERRIDE_IDLE_TIME_DRV0,
  164. 0x01000010, rsc->debug_mode);
  165. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM1_DRV0_MODE0,
  166. 0x80000000, rsc->debug_mode);
  167. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM2_DRV0_MODE0,
  168. rsc->timer_config.rsc_backoff_time_ns, rsc->debug_mode);
  169. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM3_DRV0_MODE0,
  170. rsc->timer_config.pdc_backoff_time_ns, rsc->debug_mode);
  171. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM1_DRV0_MODE1,
  172. 0x80000000, rsc->debug_mode);
  173. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM2_DRV0_MODE1,
  174. rsc->timer_config.rsc_backoff_time_ns * 2,
  175. rsc->debug_mode);
  176. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM3_DRV0_MODE1,
  177. rsc->timer_config.pdc_backoff_time_ns, rsc->debug_mode);
  178. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM1_DRV0_MODE2,
  179. 0x80000000, rsc->debug_mode);
  180. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM2_DRV0_MODE2,
  181. 0x0, rsc->debug_mode);
  182. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM3_DRV0_MODE2,
  183. rsc->timer_config.pdc_backoff_time_ns, rsc->debug_mode);
  184. return 0;
  185. }
  186. static int sde_rsc_mode2_entry_trigger(struct sde_rsc_priv *rsc)
  187. {
  188. int rc;
  189. int count, wrapper_status, ctrl2_status;
  190. unsigned long reg;
  191. /* update qtimers to high during clk & video mode state */
  192. if ((rsc->current_state == SDE_RSC_VID_STATE) ||
  193. (rsc->current_state == SDE_RSC_CLK_STATE)) {
  194. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F0_QTMR_V1_CNTP_CVAL_HI,
  195. 0xffffffff, rsc->debug_mode);
  196. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F0_QTMR_V1_CNTP_CVAL_LO,
  197. 0xffffffff, rsc->debug_mode);
  198. }
  199. wrapper_status = dss_reg_r(&rsc->wrapper_io, SDE_RSCC_WRAPPER_CTRL,
  200. rsc->debug_mode);
  201. wrapper_status |= BIT(3);
  202. wrapper_status |= BIT(0);
  203. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_CTRL,
  204. wrapper_status, rsc->debug_mode);
  205. ctrl2_status = dss_reg_r(&rsc->wrapper_io,
  206. SDE_RSCC_WRAPPER_OVERRIDE_CTRL2, rsc->debug_mode);
  207. ctrl2_status &= ~BIT(3);
  208. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL2,
  209. ctrl2_status, rsc->debug_mode);
  210. wmb(); /* make sure that vsync source is disabled */
  211. /**
  212. * force busy and idle during clk & video mode state because it
  213. * is trying to entry in mode-2 without turning on the vysnc.
  214. */
  215. if ((rsc->current_state == SDE_RSC_VID_STATE) ||
  216. (rsc->current_state == SDE_RSC_CLK_STATE)) {
  217. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL,
  218. BIT(0) | BIT(1), rsc->debug_mode);
  219. wmb(); /* force busy gurantee */
  220. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL,
  221. BIT(0) | BIT(9), rsc->debug_mode);
  222. }
  223. wmb(); /* make sure that mode-2 is triggered before wait*/
  224. rc = -EBUSY;
  225. /* this wait is required to turn off the rscc clocks */
  226. for (count = MAX_CHECK_LOOPS; count > 0; count--) {
  227. reg = dss_reg_r(&rsc->wrapper_io,
  228. SDE_RSCC_PWR_CTRL, rsc->debug_mode);
  229. if (test_bit(POWER_CTRL_BIT_12, &reg)) {
  230. rc = 0;
  231. break;
  232. }
  233. usleep_range(10, 100);
  234. }
  235. return rc;
  236. }
  237. static void sde_rsc_reset_mode_0_1(struct sde_rsc_priv *rsc)
  238. {
  239. u32 seq_busy, current_mode, curr_inst_addr;
  240. seq_busy = dss_reg_r(&rsc->drv_io, SDE_RSCC_SEQ_BUSY_DRV0,
  241. rsc->debug_mode);
  242. current_mode = dss_reg_r(&rsc->drv_io, SDE_RSCC_SOLVER_STATUS2_DRV0,
  243. rsc->debug_mode);
  244. curr_inst_addr = dss_reg_r(&rsc->drv_io, SDE_RSCC_SEQ_PROGRAM_COUNTER,
  245. rsc->debug_mode);
  246. SDE_EVT32(seq_busy, current_mode, curr_inst_addr);
  247. if (seq_busy && (current_mode == SDE_RSC_MODE_0_VAL ||
  248. current_mode == SDE_RSC_MODE_1_VAL)) {
  249. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F1_QTMR_V1_CNTP_CVAL_HI,
  250. 0xffffff, rsc->debug_mode);
  251. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F1_QTMR_V1_CNTP_CVAL_LO,
  252. 0xffffffff, rsc->debug_mode);
  253. wmb(); /* unstick f1 qtimer */
  254. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F1_QTMR_V1_CNTP_CVAL_HI,
  255. 0x0, rsc->debug_mode);
  256. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F1_QTMR_V1_CNTP_CVAL_LO,
  257. 0x0, rsc->debug_mode);
  258. wmb(); /* manually trigger f1 qtimer interrupt */
  259. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F0_QTMR_V1_CNTP_CVAL_HI,
  260. 0xffffff, rsc->debug_mode);
  261. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F0_QTMR_V1_CNTP_CVAL_LO,
  262. 0xffffffff, rsc->debug_mode);
  263. wmb(); /* unstick f0 qtimer */
  264. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F0_QTMR_V1_CNTP_CVAL_HI,
  265. 0x0, rsc->debug_mode);
  266. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_F0_QTMR_V1_CNTP_CVAL_LO,
  267. 0x0, rsc->debug_mode);
  268. wmb(); /* manually trigger f0 qtimer interrupt */
  269. }
  270. }
  271. static int sde_rsc_mode2_entry_v3(struct sde_rsc_priv *rsc)
  272. {
  273. int rc = 0, i;
  274. u32 reg;
  275. if (rsc->power_collapse_block)
  276. return -EINVAL;
  277. if (rsc->sw_fs_enabled) {
  278. rc = regulator_set_mode(rsc->fs, REGULATOR_MODE_FAST);
  279. if (rc) {
  280. pr_err("vdd reg fast mode set failed rc:%d\n", rc);
  281. return rc;
  282. }
  283. }
  284. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_SOLVER_MODES_ENABLED_DRV0,
  285. 0x7, rsc->debug_mode);
  286. for (i = 0; i <= MAX_MODE2_ENTRY_TRY; i++) {
  287. rc = sde_rsc_mode2_entry_trigger(rsc);
  288. if (!rc)
  289. break;
  290. reg = dss_reg_r(&rsc->drv_io,
  291. SDE_RSCC_SEQ_PROGRAM_COUNTER, rsc->debug_mode);
  292. pr_err("mdss gdsc power down failed, instruction:0x%x, rc:%d\n",
  293. reg, rc);
  294. SDE_EVT32(rc, reg, SDE_EVTLOG_ERROR);
  295. /* avoid touching f1 qtimer for last try */
  296. if (i != MAX_MODE2_ENTRY_TRY)
  297. sde_rsc_reset_mode_0_1(rsc);
  298. }
  299. if (rc)
  300. goto end;
  301. if ((rsc->current_state == SDE_RSC_VID_STATE) ||
  302. (rsc->current_state == SDE_RSC_CLK_STATE)) {
  303. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL,
  304. BIT(0) | BIT(8), rsc->debug_mode);
  305. wmb(); /* force busy on vsync */
  306. }
  307. if (rsc->sw_fs_enabled) {
  308. regulator_disable(rsc->fs);
  309. rsc->sw_fs_enabled = false;
  310. }
  311. return 0;
  312. end:
  313. sde_rsc_mode2_exit(rsc, rsc->current_state);
  314. return rc;
  315. }
  316. static int sde_rsc_state_update_v3(struct sde_rsc_priv *rsc,
  317. enum sde_rsc_state state)
  318. {
  319. int rc = 0;
  320. int reg, ctrl2_config;
  321. if (rsc->power_collapse) {
  322. rc = sde_rsc_mode2_exit(rsc, state);
  323. if (rc)
  324. pr_err("power collapse: mode2 exit failed\n");
  325. else
  326. rsc->power_collapse = false;
  327. }
  328. switch (state) {
  329. case SDE_RSC_CMD_STATE:
  330. pr_debug("command mode handling\n");
  331. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL,
  332. 0x0, rsc->debug_mode);
  333. wmb(); /* disable double buffer config before vsync select */
  334. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL2,
  335. BIT(1) | BIT(2) | BIT(3), rsc->debug_mode);
  336. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_CTRL,
  337. 0x1, rsc->debug_mode);
  338. dss_reg_w(&rsc->drv_io, SDE_RSCC_SOLVER_OVERRIDE_CTRL_DRV0,
  339. 0x0, rsc->debug_mode);
  340. reg = dss_reg_r(&rsc->wrapper_io,
  341. SDE_RSCC_WRAPPER_OVERRIDE_CTRL, rsc->debug_mode);
  342. reg |= (BIT(0) | BIT(8));
  343. reg &= ~(BIT(1) | BIT(2) | BIT(3) | BIT(6) | BIT(7) | BIT(9));
  344. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL,
  345. reg, rsc->debug_mode);
  346. wmb(); /* make sure that solver is enabled */
  347. break;
  348. case SDE_RSC_VID_STATE:
  349. pr_debug("video mode handling\n");
  350. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL,
  351. 0x0, rsc->debug_mode);
  352. wmb(); /* disable double buffer config before vsync select */
  353. ctrl2_config = (rsc->vsync_source & 0x7) << 4;
  354. ctrl2_config |= (BIT(0) | BIT(1) | BIT(3));
  355. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL2,
  356. ctrl2_config, rsc->debug_mode);
  357. wmb(); /* select vsync before double buffer config enabled */
  358. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_CTRL,
  359. 0x1, rsc->debug_mode);
  360. dss_reg_w(&rsc->drv_io, SDE_RSCC_SOLVER_OVERRIDE_CTRL_DRV0,
  361. 0x0, rsc->debug_mode);
  362. reg = dss_reg_r(&rsc->wrapper_io,
  363. SDE_RSCC_WRAPPER_OVERRIDE_CTRL, rsc->debug_mode);
  364. reg |= (BIT(0) | BIT(8));
  365. reg &= ~(BIT(1) | BIT(2) | BIT(3) | BIT(6) | BIT(7) | BIT(9));
  366. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL,
  367. reg, rsc->debug_mode);
  368. wmb(); /* make sure that solver is enabled */
  369. break;
  370. case SDE_RSC_CLK_STATE:
  371. pr_debug("clk state handling\n");
  372. ctrl2_config = dss_reg_r(&rsc->wrapper_io,
  373. SDE_RSCC_WRAPPER_OVERRIDE_CTRL2, rsc->debug_mode);
  374. ctrl2_config &= ~(BIT(0) | BIT(1) | BIT(2));
  375. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL2,
  376. ctrl2_config, rsc->debug_mode);
  377. reg = dss_reg_r(&rsc->wrapper_io,
  378. SDE_RSCC_WRAPPER_OVERRIDE_CTRL, rsc->debug_mode);
  379. reg &= ~(BIT(0) | BIT(8));
  380. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL,
  381. reg, rsc->debug_mode);
  382. wmb(); /* make sure that solver mode is disabled */
  383. reg = dss_reg_r(&rsc->wrapper_io,
  384. SDE_RSCC_WRAPPER_OVERRIDE_CTRL, rsc->debug_mode);
  385. reg |= BIT(8);
  386. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_OVERRIDE_CTRL,
  387. reg, rsc->debug_mode);
  388. wmb(); /* enable double buffer vsync configuration */
  389. break;
  390. case SDE_RSC_IDLE_STATE:
  391. rc = sde_rsc_mode2_entry_v3(rsc);
  392. if (rc)
  393. pr_err("power collapse - mode 2 entry failed\n");
  394. else
  395. rsc->power_collapse = true;
  396. break;
  397. default:
  398. pr_err("state:%d handling is not supported\n", state);
  399. break;
  400. }
  401. return rc;
  402. }
  403. int rsc_hw_init_v3(struct sde_rsc_priv *rsc)
  404. {
  405. int rc = 0;
  406. rsc->hw_drv_ver = dss_reg_r(&rsc->drv_io,
  407. SDE_RSCC_RSC_ID_DRV0, rsc->debug_mode);
  408. rc = _rsc_hw_qtimer_init(rsc);
  409. if (rc) {
  410. pr_err("rsc hw qtimer init failed\n");
  411. goto end;
  412. }
  413. rc = _rsc_hw_wrapper_init(rsc);
  414. if (rc) {
  415. pr_err("rsc hw wrapper init failed\n");
  416. goto end;
  417. }
  418. rc = _rsc_hw_seq_memory_init_v3(rsc);
  419. if (rc) {
  420. pr_err("rsc sequencer memory init failed\n");
  421. goto end;
  422. }
  423. rc = _rsc_hw_solver_init(rsc);
  424. if (rc) {
  425. pr_err("rsc solver init failed\n");
  426. goto end;
  427. }
  428. rc = _rsc_hw_pdc_init(rsc);
  429. if (rc) {
  430. pr_err("rsc hw pdc init failed\n");
  431. goto end;
  432. }
  433. wmb(); /* make sure that hw is initialized */
  434. pr_info("sde rsc init successfully done\n");
  435. end:
  436. return rc;
  437. }
  438. int rsc_hw_bwi_status_v3(struct sde_rsc_priv *rsc, bool bw_indication)
  439. {
  440. int count, bw_ack;
  441. int rc = 0;
  442. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_BW_INDICATION,
  443. bw_indication, rsc->debug_mode);
  444. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_CTRL,
  445. 0x1, rsc->debug_mode);
  446. bw_ack = dss_reg_r(&rsc->wrapper_io, SDE_RSCC_WRAPPER_DEBUG_CTRL2,
  447. rsc->debug_mode) & BIT(14);
  448. /* check for sequence running status before exiting */
  449. for (count = MAX_CHECK_LOOPS; count > 0 && !bw_ack; count--) {
  450. usleep_range(8, 10);
  451. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_BW_INDICATION,
  452. bw_indication, rsc->debug_mode);
  453. bw_ack = dss_reg_r(&rsc->wrapper_io,
  454. SDE_RSCC_WRAPPER_DEBUG_CTRL2, rsc->debug_mode) & BIT(14);
  455. }
  456. if (!bw_ack)
  457. rc = -EINVAL;
  458. return rc;
  459. }
  460. static int rsc_hw_timer_update_v3(struct sde_rsc_priv *rsc)
  461. {
  462. if (!rsc) {
  463. pr_debug("invalid input param\n");
  464. return -EINVAL;
  465. }
  466. pr_debug("rsc hw timer update\n");
  467. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_TIME_SLOT_TABLE_1_DRV0,
  468. rsc->timer_config.rsc_time_slot_0_ns, rsc->debug_mode);
  469. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_TIME_SLOT_TABLE_2_DRV0,
  470. rsc->timer_config.rsc_time_slot_1_ns, rsc->debug_mode);
  471. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_TIME_SLOT_TABLE_3_DRV0,
  472. rsc->timer_config.rsc_time_slot_2_ns, rsc->debug_mode);
  473. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM2_DRV0_MODE0,
  474. rsc->timer_config.rsc_backoff_time_ns, rsc->debug_mode);
  475. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM3_DRV0_MODE0,
  476. rsc->timer_config.pdc_backoff_time_ns, rsc->debug_mode);
  477. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM2_DRV0_MODE1,
  478. rsc->timer_config.rsc_backoff_time_ns * 2,
  479. rsc->debug_mode);
  480. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM3_DRV0_MODE1,
  481. rsc->timer_config.pdc_backoff_time_ns, rsc->debug_mode);
  482. dss_reg_w(&rsc->drv_io, SDE_RSC_SOLVER_MODE_PARM3_DRV0_MODE2,
  483. rsc->timer_config.pdc_backoff_time_ns, rsc->debug_mode);
  484. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_STATIC_WAKEUP_0,
  485. rsc->timer_config.static_wakeup_time_ns, rsc->debug_mode);
  486. dss_reg_w(&rsc->wrapper_io, SDE_RSCC_WRAPPER_RSCC_MODE_THRESHOLD,
  487. rsc->timer_config.rsc_mode_threshold_time_ns, rsc->debug_mode);
  488. /* make sure that hw timers are updated */
  489. wmb();
  490. return 0;
  491. }
  492. int sde_rsc_hw_register_v3(struct sde_rsc_priv *rsc)
  493. {
  494. pr_debug("rsc hardware register v3\n");
  495. rsc->hw_ops.init = rsc_hw_init_v3;
  496. rsc->hw_ops.state_update = sde_rsc_state_update_v3;
  497. rsc->hw_ops.bwi_status = rsc_hw_bwi_status_v3;
  498. rsc->hw_ops.timer_update = rsc_hw_timer_update_v3;
  499. rsc->hw_ops.tcs_wait = rsc_hw_tcs_wait;
  500. rsc->hw_ops.tcs_use_ok = rsc_hw_tcs_use_ok;
  501. rsc->hw_ops.is_amc_mode = rsc_hw_is_amc_mode;
  502. rsc->hw_ops.hw_vsync = rsc_hw_vsync;
  503. rsc->hw_ops.debug_show = sde_rsc_debug_show;
  504. rsc->hw_ops.mode_ctrl = rsc_hw_mode_ctrl;
  505. rsc->hw_ops.debug_dump = rsc_hw_debug_dump;
  506. return 0;
  507. }