dp_ctrl.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/types.h>
  6. #include <linux/completion.h>
  7. #include <linux/delay.h>
  8. #include <drm/drm_fixed.h>
  9. #include "dp_ctrl.h"
  10. #include "dp_debug.h"
  11. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  12. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  13. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  14. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  15. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  16. /* dp state ctrl */
  17. #define ST_TRAIN_PATTERN_1 BIT(0)
  18. #define ST_TRAIN_PATTERN_2 BIT(1)
  19. #define ST_TRAIN_PATTERN_3 BIT(2)
  20. #define ST_TRAIN_PATTERN_4 BIT(3)
  21. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  22. #define ST_PRBS7 BIT(5)
  23. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  24. #define ST_SEND_VIDEO BIT(7)
  25. #define ST_PUSH_IDLE BIT(8)
  26. #define MST_DP0_PUSH_VCPF BIT(12)
  27. #define MST_DP0_FORCE_VCPF BIT(13)
  28. #define MST_DP1_PUSH_VCPF BIT(14)
  29. #define MST_DP1_FORCE_VCPF BIT(15)
  30. #define MR_LINK_TRAINING1 0x8
  31. #define MR_LINK_SYMBOL_ERM 0x80
  32. #define MR_LINK_PRBS7 0x100
  33. #define MR_LINK_CUSTOM80 0x200
  34. #define MR_LINK_TRAINING4 0x40
  35. #define DP_MAX_LANES 4
  36. struct dp_mst_ch_slot_info {
  37. u32 start_slot;
  38. u32 tot_slots;
  39. };
  40. struct dp_mst_channel_info {
  41. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  42. };
  43. struct dp_ctrl_private {
  44. struct dp_ctrl dp_ctrl;
  45. struct device *dev;
  46. struct dp_aux *aux;
  47. struct dp_panel *panel;
  48. struct dp_link *link;
  49. struct dp_power *power;
  50. struct dp_parser *parser;
  51. struct dp_catalog_ctrl *catalog;
  52. struct completion idle_comp;
  53. struct completion video_comp;
  54. bool orientation;
  55. bool power_on;
  56. bool mst_mode;
  57. bool fec_mode;
  58. atomic_t aborted;
  59. u8 initial_lane_count;
  60. u8 initial_bw_code;
  61. u32 vic;
  62. u32 stream_count;
  63. struct dp_mst_channel_info mst_ch_info;
  64. };
  65. enum notification_status {
  66. NOTIFY_UNKNOWN,
  67. NOTIFY_CONNECT,
  68. NOTIFY_DISCONNECT,
  69. NOTIFY_CONNECT_IRQ_HPD,
  70. NOTIFY_DISCONNECT_IRQ_HPD,
  71. };
  72. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  73. {
  74. DP_DEBUG("idle_patterns_sent\n");
  75. complete(&ctrl->idle_comp);
  76. }
  77. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  78. {
  79. DP_DEBUG("dp_video_ready\n");
  80. complete(&ctrl->video_comp);
  81. }
  82. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl)
  83. {
  84. struct dp_ctrl_private *ctrl;
  85. if (!dp_ctrl) {
  86. DP_ERR("Invalid input data\n");
  87. return;
  88. }
  89. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  90. atomic_set(&ctrl->aborted, 1);
  91. }
  92. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  93. {
  94. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  95. }
  96. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  97. enum dp_stream_id strm)
  98. {
  99. int const idle_pattern_completion_timeout_ms = HZ / 10;
  100. u32 state = 0x0;
  101. if (!ctrl->power_on)
  102. return;
  103. if (!ctrl->mst_mode) {
  104. state = ST_PUSH_IDLE;
  105. goto trigger_idle;
  106. }
  107. if (strm >= DP_STREAM_MAX) {
  108. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  109. return;
  110. }
  111. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  112. trigger_idle:
  113. reinit_completion(&ctrl->idle_comp);
  114. dp_ctrl_state_ctrl(ctrl, state);
  115. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  116. idle_pattern_completion_timeout_ms))
  117. DP_WARN("time out\n");
  118. else
  119. DP_DEBUG("mainlink off done\n");
  120. }
  121. /**
  122. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  123. * @ctrl: Display Port Driver data
  124. * @enable: enable or disable DP transmitter
  125. *
  126. * Configures the DP transmitter source params including details such as lane
  127. * configuration, output format and sink/panel timing information.
  128. */
  129. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  130. bool enable)
  131. {
  132. if (enable) {
  133. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  134. ctrl->parser->l_map);
  135. ctrl->catalog->lane_pnswap(ctrl->catalog,
  136. ctrl->parser->l_pnswap);
  137. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  138. ctrl->catalog->config_ctrl(ctrl->catalog,
  139. ctrl->link->link_params.lane_count);
  140. ctrl->catalog->mainlink_levels(ctrl->catalog,
  141. ctrl->link->link_params.lane_count);
  142. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  143. } else {
  144. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  145. }
  146. }
  147. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  148. {
  149. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  150. DP_WARN("SEND_VIDEO time out\n");
  151. }
  152. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  153. {
  154. int i, ret;
  155. u8 buf[DP_MAX_LANES];
  156. u8 v_level = ctrl->link->phy_params.v_level;
  157. u8 p_level = ctrl->link->phy_params.p_level;
  158. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  159. u32 max_level_reached = 0;
  160. if (v_level == DP_LINK_VOLTAGE_MAX) {
  161. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  162. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  163. }
  164. if (p_level == DP_LINK_PRE_EMPHASIS_MAX) {
  165. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  166. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  167. }
  168. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  169. for (i = 0; i < size; i++)
  170. buf[i] = v_level | p_level | max_level_reached;
  171. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  172. size, v_level, p_level);
  173. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  174. DP_TRAINING_LANE0_SET, buf, size);
  175. return ret <= 0 ? -EINVAL : 0;
  176. }
  177. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  178. {
  179. struct dp_link *link = ctrl->link;
  180. bool high = false;
  181. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  182. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  183. high = true;
  184. ctrl->catalog->update_vx_px(ctrl->catalog,
  185. link->phy_params.v_level, link->phy_params.p_level, high);
  186. }
  187. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  188. {
  189. u8 buf = pattern;
  190. int ret;
  191. DP_DEBUG("sink: pattern=%x\n", pattern);
  192. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  193. buf |= DP_LINK_SCRAMBLING_DISABLE;
  194. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  195. DP_TRAINING_PATTERN_SET, buf);
  196. return ret <= 0 ? -EINVAL : 0;
  197. }
  198. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  199. u8 *link_status)
  200. {
  201. int ret = 0, len;
  202. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  203. u32 link_status_read_max_retries = 100;
  204. while (--link_status_read_max_retries) {
  205. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  206. link_status);
  207. if (len != DP_LINK_STATUS_SIZE) {
  208. DP_ERR("DP link status read failed, err: %d\n", len);
  209. ret = len;
  210. break;
  211. }
  212. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  213. break;
  214. }
  215. return ret;
  216. }
  217. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  218. {
  219. int ret = -EAGAIN;
  220. u8 lanes = ctrl->link->link_params.lane_count;
  221. if (ctrl->panel->link_info.revision != 0x14)
  222. return -EINVAL;
  223. switch (lanes) {
  224. case 4:
  225. ctrl->link->link_params.lane_count = 2;
  226. break;
  227. case 2:
  228. ctrl->link->link_params.lane_count = 1;
  229. break;
  230. default:
  231. if (lanes != ctrl->initial_lane_count)
  232. ret = -EINVAL;
  233. break;
  234. }
  235. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  236. return ret;
  237. }
  238. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  239. {
  240. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  241. }
  242. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  243. u8 *link_status)
  244. {
  245. u8 lane, count = 0;
  246. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  247. if (link_status[lane / 2] & (1 << (lane * 4)))
  248. count++;
  249. else
  250. break;
  251. }
  252. return count;
  253. }
  254. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  255. {
  256. int tries, old_v_level, ret = -EINVAL;
  257. u8 link_status[DP_LINK_STATUS_SIZE];
  258. u8 pattern = 0;
  259. int const maximum_retries = 5;
  260. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  261. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  262. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  263. dp_ctrl_state_ctrl(ctrl, 0);
  264. /* Make sure to clear the current pattern before starting a new one */
  265. wmb();
  266. tries = 0;
  267. old_v_level = ctrl->link->phy_params.v_level;
  268. while (!atomic_read(&ctrl->aborted)) {
  269. /* update hardware with current swing/pre-emp values */
  270. dp_ctrl_update_hw_vx_px(ctrl);
  271. if (!pattern) {
  272. pattern = DP_TRAINING_PATTERN_1;
  273. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  274. /* update sink with current settings */
  275. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  276. if (ret)
  277. break;
  278. }
  279. ret = dp_ctrl_update_sink_vx_px(ctrl);
  280. if (ret)
  281. break;
  282. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  283. ret = dp_ctrl_read_link_status(ctrl, link_status);
  284. if (ret)
  285. break;
  286. if (!drm_dp_clock_recovery_ok(link_status,
  287. ctrl->link->link_params.lane_count))
  288. ret = -EINVAL;
  289. else
  290. break;
  291. if (ctrl->link->phy_params.v_level == DP_LINK_VOLTAGE_MAX) {
  292. pr_err_ratelimited("max v_level reached\n");
  293. break;
  294. }
  295. if (old_v_level == ctrl->link->phy_params.v_level) {
  296. if (++tries >= maximum_retries) {
  297. DP_ERR("max tries reached\n");
  298. ret = -ETIMEDOUT;
  299. break;
  300. }
  301. } else {
  302. tries = 0;
  303. old_v_level = ctrl->link->phy_params.v_level;
  304. }
  305. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  306. ctrl->link->adjust_levels(ctrl->link, link_status);
  307. }
  308. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  309. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  310. if (active_lanes) {
  311. ctrl->link->link_params.lane_count = active_lanes;
  312. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  313. /* retry with new settings */
  314. ret = -EAGAIN;
  315. }
  316. }
  317. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  318. if (ret)
  319. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  320. else
  321. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  322. return ret;
  323. }
  324. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  325. {
  326. int ret = 0;
  327. if (!ctrl)
  328. return -EINVAL;
  329. switch (ctrl->link->link_params.bw_code) {
  330. case DP_LINK_BW_8_1:
  331. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  332. break;
  333. case DP_LINK_BW_5_4:
  334. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  335. break;
  336. case DP_LINK_BW_2_7:
  337. case DP_LINK_BW_1_62:
  338. default:
  339. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  340. break;
  341. }
  342. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  343. return ret;
  344. }
  345. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  346. {
  347. dp_ctrl_update_sink_pattern(ctrl, 0);
  348. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  349. }
  350. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  351. {
  352. int tries = 0, ret = -EINVAL;
  353. u8 dpcd_pattern, pattern = 0;
  354. int const maximum_retries = 5;
  355. u8 link_status[DP_LINK_STATUS_SIZE];
  356. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  357. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  358. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  359. dp_ctrl_state_ctrl(ctrl, 0);
  360. /* Make sure to clear the current pattern before starting a new one */
  361. wmb();
  362. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  363. dpcd_pattern = DP_TRAINING_PATTERN_4;
  364. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  365. dpcd_pattern = DP_TRAINING_PATTERN_3;
  366. else
  367. dpcd_pattern = DP_TRAINING_PATTERN_2;
  368. while (!atomic_read(&ctrl->aborted)) {
  369. /* update hardware with current swing/pre-emp values */
  370. dp_ctrl_update_hw_vx_px(ctrl);
  371. if (!pattern) {
  372. pattern = dpcd_pattern;
  373. /* program hw to send pattern */
  374. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  375. /* update sink with current pattern */
  376. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  377. if (ret)
  378. break;
  379. }
  380. ret = dp_ctrl_update_sink_vx_px(ctrl);
  381. if (ret)
  382. break;
  383. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  384. ret = dp_ctrl_read_link_status(ctrl, link_status);
  385. if (ret)
  386. break;
  387. /* check if CR bits still remain set */
  388. if (!drm_dp_clock_recovery_ok(link_status,
  389. ctrl->link->link_params.lane_count)) {
  390. ret = -EINVAL;
  391. break;
  392. }
  393. if (!drm_dp_channel_eq_ok(link_status,
  394. ctrl->link->link_params.lane_count))
  395. ret = -EINVAL;
  396. else
  397. break;
  398. if (tries >= maximum_retries) {
  399. ret = dp_ctrl_lane_count_down_shift(ctrl);
  400. break;
  401. }
  402. tries++;
  403. ctrl->link->adjust_levels(ctrl->link, link_status);
  404. }
  405. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  406. if (ret)
  407. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  408. else
  409. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  410. return ret;
  411. }
  412. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  413. {
  414. int ret = 0;
  415. u8 const encoding = 0x1, downspread = 0x00;
  416. struct drm_dp_link link_info = {0};
  417. ctrl->link->phy_params.p_level = 0;
  418. ctrl->link->phy_params.v_level = 0;
  419. link_info.num_lanes = ctrl->link->link_params.lane_count;
  420. link_info.rate = drm_dp_bw_code_to_link_rate(
  421. ctrl->link->link_params.bw_code);
  422. link_info.capabilities = ctrl->panel->link_info.capabilities;
  423. ret = drm_dp_link_configure(ctrl->aux->drm_aux, &link_info);
  424. if (ret)
  425. goto end;
  426. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  427. DP_DOWNSPREAD_CTRL, downspread);
  428. if (ret <= 0) {
  429. ret = -EINVAL;
  430. goto end;
  431. }
  432. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  433. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  434. if (ret <= 0) {
  435. ret = -EINVAL;
  436. goto end;
  437. }
  438. ret = dp_ctrl_link_training_1(ctrl);
  439. if (ret) {
  440. DP_ERR("link training #1 failed\n");
  441. goto end;
  442. }
  443. /* print success info as this is a result of user initiated action */
  444. DP_INFO("link training #1 successful\n");
  445. ret = dp_ctrl_link_training_2(ctrl);
  446. if (ret) {
  447. DP_ERR("link training #2 failed\n");
  448. goto end;
  449. }
  450. /* print success info as this is a result of user initiated action */
  451. DP_INFO("link training #2 successful\n");
  452. end:
  453. dp_ctrl_state_ctrl(ctrl, 0);
  454. /* Make sure to clear the current pattern before starting a new one */
  455. wmb();
  456. dp_ctrl_clear_training_pattern(ctrl);
  457. return ret;
  458. }
  459. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  460. {
  461. int ret = 0;
  462. const unsigned int fec_cfg_dpcd = 0x120;
  463. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  464. goto end;
  465. /*
  466. * As part of previous calls, DP controller state might have
  467. * transitioned to PUSH_IDLE. In order to start transmitting a link
  468. * training pattern, we have to first to a DP software reset.
  469. */
  470. ctrl->catalog->reset(ctrl->catalog);
  471. if (ctrl->fec_mode)
  472. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, fec_cfg_dpcd, 0x01);
  473. ret = dp_ctrl_link_train(ctrl);
  474. end:
  475. return ret;
  476. }
  477. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  478. char *name, enum dp_pm_type clk_type, u32 rate)
  479. {
  480. u32 num = ctrl->parser->mp[clk_type].num_clk;
  481. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  482. while (num && strcmp(cfg->clk_name, name)) {
  483. num--;
  484. cfg++;
  485. }
  486. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  487. if (num)
  488. cfg->rate = rate;
  489. else
  490. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  491. }
  492. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  493. {
  494. int ret = 0;
  495. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  496. enum dp_pm_type type = DP_LINK_PM;
  497. DP_DEBUG("rate=%d\n", rate);
  498. dp_ctrl_set_clock_rate(ctrl, "link_clk", type, rate);
  499. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  500. if (ret) {
  501. DP_ERR("Unabled to start link clocks\n");
  502. ret = -EINVAL;
  503. }
  504. return ret;
  505. }
  506. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  507. {
  508. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  509. }
  510. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  511. {
  512. int rc = -EINVAL;
  513. u32 link_train_max_retries = 100;
  514. struct dp_catalog_ctrl *catalog;
  515. struct dp_link_params *link_params;
  516. catalog = ctrl->catalog;
  517. link_params = &ctrl->link->link_params;
  518. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  519. link_params->lane_count);
  520. while (1) {
  521. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  522. link_params->bw_code, link_params->lane_count);
  523. rc = dp_ctrl_enable_link_clock(ctrl);
  524. if (rc)
  525. break;
  526. ctrl->catalog->late_phy_init(ctrl->catalog,
  527. ctrl->link->link_params.lane_count,
  528. ctrl->orientation);
  529. dp_ctrl_configure_source_link_params(ctrl, true);
  530. rc = dp_ctrl_setup_main_link(ctrl);
  531. if (!rc)
  532. break;
  533. /*
  534. * Shallow means link training failure is not important.
  535. * If it fails, we still keep the link clocks on.
  536. * In this mode, the system expects DP to be up
  537. * even though the cable is removed. Disconnect interrupt
  538. * will eventually trigger and shutdown DP.
  539. */
  540. if (shallow) {
  541. rc = 0;
  542. break;
  543. }
  544. if (!link_train_max_retries-- || atomic_read(&ctrl->aborted))
  545. break;
  546. if (rc != -EAGAIN)
  547. dp_ctrl_link_rate_down_shift(ctrl);
  548. dp_ctrl_configure_source_link_params(ctrl, false);
  549. dp_ctrl_disable_link_clock(ctrl);
  550. /* hw recommended delays before retrying link training */
  551. msleep(20);
  552. }
  553. return rc;
  554. }
  555. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  556. struct dp_panel *dp_panel)
  557. {
  558. int ret = 0;
  559. u32 pclk;
  560. enum dp_pm_type clk_type;
  561. char clk_name[32] = "";
  562. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  563. dp_panel->stream_id);
  564. if (ret)
  565. return ret;
  566. if (dp_panel->stream_id == DP_STREAM_0) {
  567. clk_type = DP_STREAM0_PM;
  568. strlcpy(clk_name, "strm0_pixel_clk", 32);
  569. } else if (dp_panel->stream_id == DP_STREAM_1) {
  570. clk_type = DP_STREAM1_PM;
  571. strlcpy(clk_name, "strm1_pixel_clk", 32);
  572. } else {
  573. DP_ERR("Invalid stream:%d for clk enable\n",
  574. dp_panel->stream_id);
  575. return -EINVAL;
  576. }
  577. pclk = dp_panel->pinfo.widebus_en ?
  578. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  579. (dp_panel->pinfo.pixel_clk_khz);
  580. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  581. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  582. if (ret) {
  583. DP_ERR("Unabled to start stream:%d clocks\n",
  584. dp_panel->stream_id);
  585. ret = -EINVAL;
  586. }
  587. return ret;
  588. }
  589. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  590. struct dp_panel *dp_panel)
  591. {
  592. int ret = 0;
  593. if (dp_panel->stream_id == DP_STREAM_0) {
  594. return ctrl->power->clk_enable(ctrl->power,
  595. DP_STREAM0_PM, false);
  596. } else if (dp_panel->stream_id == DP_STREAM_1) {
  597. return ctrl->power->clk_enable(ctrl->power,
  598. DP_STREAM1_PM, false);
  599. } else {
  600. DP_ERR("Invalid stream:%d for clk disable\n",
  601. dp_panel->stream_id);
  602. ret = -EINVAL;
  603. }
  604. return ret;
  605. }
  606. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  607. {
  608. struct dp_ctrl_private *ctrl;
  609. struct dp_catalog_ctrl *catalog;
  610. if (!dp_ctrl) {
  611. DP_ERR("Invalid input data\n");
  612. return -EINVAL;
  613. }
  614. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  615. ctrl->orientation = flip;
  616. catalog = ctrl->catalog;
  617. if (reset) {
  618. catalog->usb_reset(ctrl->catalog, flip);
  619. catalog->phy_reset(ctrl->catalog);
  620. }
  621. catalog->enable_irq(ctrl->catalog, true);
  622. atomic_set(&ctrl->aborted, 0);
  623. return 0;
  624. }
  625. /**
  626. * dp_ctrl_host_deinit() - Uninitialize DP controller
  627. * @ctrl: Display Port Driver data
  628. *
  629. * Perform required steps to uninitialize DP controller
  630. * and its resources.
  631. */
  632. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  633. {
  634. struct dp_ctrl_private *ctrl;
  635. if (!dp_ctrl) {
  636. DP_ERR("Invalid input data\n");
  637. return;
  638. }
  639. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  640. ctrl->catalog->enable_irq(ctrl->catalog, false);
  641. DP_DEBUG("Host deinitialized successfully\n");
  642. }
  643. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  644. {
  645. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  646. }
  647. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  648. {
  649. int ret = 0;
  650. struct dp_ctrl_private *ctrl;
  651. if (!dp_ctrl) {
  652. DP_ERR("Invalid input data\n");
  653. return -EINVAL;
  654. }
  655. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  656. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  657. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  658. if (!ctrl->power_on) {
  659. DP_ERR("ctrl off\n");
  660. ret = -EINVAL;
  661. goto end;
  662. }
  663. if (atomic_read(&ctrl->aborted))
  664. goto end;
  665. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  666. ret = dp_ctrl_setup_main_link(ctrl);
  667. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  668. if (ret) {
  669. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  670. goto end;
  671. }
  672. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  673. if (ctrl->stream_count) {
  674. dp_ctrl_send_video(ctrl);
  675. dp_ctrl_wait4video_ready(ctrl);
  676. }
  677. end:
  678. return ret;
  679. }
  680. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  681. {
  682. int ret = 0;
  683. struct dp_ctrl_private *ctrl;
  684. if (!dp_ctrl) {
  685. DP_ERR("Invalid input data\n");
  686. return;
  687. }
  688. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  689. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  690. DP_DEBUG("no test pattern selected by sink\n");
  691. return;
  692. }
  693. DP_DEBUG("start\n");
  694. /*
  695. * The global reset will need DP link ralated clocks to be
  696. * running. Add the global reset just before disabling the
  697. * link clocks and core clocks.
  698. */
  699. ctrl->catalog->reset(ctrl->catalog);
  700. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  701. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  702. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  703. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  704. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  705. ctrl->fec_mode, false);
  706. if (ret)
  707. DP_ERR("failed to enable DP controller\n");
  708. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  709. DP_DEBUG("end\n");
  710. }
  711. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  712. {
  713. bool success = false;
  714. u32 pattern_sent = 0x0;
  715. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  716. dp_ctrl_update_hw_vx_px(ctrl);
  717. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  718. dp_ctrl_update_sink_vx_px(ctrl);
  719. ctrl->link->send_test_response(ctrl->link);
  720. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  721. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  722. dp_link_get_phy_test_pattern(pattern_requested),
  723. pattern_sent);
  724. switch (pattern_sent) {
  725. case MR_LINK_TRAINING1:
  726. if (pattern_requested ==
  727. DP_TEST_PHY_PATTERN_D10_2_NO_SCRAMBLING)
  728. success = true;
  729. break;
  730. case MR_LINK_SYMBOL_ERM:
  731. if ((pattern_requested ==
  732. DP_TEST_PHY_PATTERN_SYMBOL_ERR_MEASUREMENT_CNT)
  733. || (pattern_requested ==
  734. DP_TEST_PHY_PATTERN_CP2520_PATTERN_1))
  735. success = true;
  736. break;
  737. case MR_LINK_PRBS7:
  738. if (pattern_requested == DP_TEST_PHY_PATTERN_PRBS7)
  739. success = true;
  740. break;
  741. case MR_LINK_CUSTOM80:
  742. if (pattern_requested ==
  743. DP_TEST_PHY_PATTERN_80_BIT_CUSTOM_PATTERN)
  744. success = true;
  745. break;
  746. case MR_LINK_TRAINING4:
  747. if (pattern_requested ==
  748. DP_TEST_PHY_PATTERN_CP2520_PATTERN_3)
  749. success = true;
  750. break;
  751. default:
  752. success = false;
  753. break;
  754. }
  755. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  756. dp_link_get_phy_test_pattern(pattern_requested));
  757. }
  758. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  759. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  760. {
  761. u64 min_slot_cnt, max_slot_cnt;
  762. u64 raw_target_sc, target_sc_fixp;
  763. u64 ts_denom, ts_enum, ts_int;
  764. u64 pclk = panel->pinfo.pixel_clk_khz;
  765. u64 lclk = panel->link_info.rate;
  766. u64 lanes = panel->link_info.num_lanes;
  767. u64 bpp = panel->pinfo.bpp;
  768. u64 pbn = panel->pbn;
  769. u64 numerator, denominator, temp, temp1, temp2;
  770. u32 x_int = 0, y_frac_enum = 0;
  771. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  772. if (panel->pinfo.comp_info.comp_ratio)
  773. bpp = panel->pinfo.comp_info.dsc_info.bpp;
  774. /* min_slot_cnt */
  775. numerator = pclk * bpp * 64 * 1000;
  776. denominator = lclk * lanes * 8 * 1000;
  777. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  778. /* max_slot_cnt */
  779. numerator = pbn * 54 * 1000;
  780. denominator = lclk * lanes;
  781. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  782. /* raw_target_sc */
  783. numerator = max_slot_cnt + min_slot_cnt;
  784. denominator = drm_fixp_from_fraction(2, 1);
  785. raw_target_sc = drm_fixp_div(numerator, denominator);
  786. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  787. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  788. /* apply fec and dsc overhead factor */
  789. if (panel->pinfo.dsc_overhead_fp)
  790. raw_target_sc = drm_fixp_mul(raw_target_sc,
  791. panel->pinfo.dsc_overhead_fp);
  792. if (panel->fec_overhead_fp)
  793. raw_target_sc = drm_fixp_mul(raw_target_sc,
  794. panel->fec_overhead_fp);
  795. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  796. /* target_sc */
  797. temp = drm_fixp_from_fraction(256 * lanes, 1);
  798. numerator = drm_fixp_mul(raw_target_sc, temp);
  799. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  800. target_sc_fixp = drm_fixp_div(numerator, denominator);
  801. ts_enum = 256 * lanes;
  802. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  803. ts_int = drm_fixp2int(target_sc_fixp);
  804. temp = drm_fixp2int_ceil(raw_target_sc);
  805. if (temp != ts_int) {
  806. temp = drm_fixp_from_fraction(ts_int, 1);
  807. temp1 = raw_target_sc - temp;
  808. temp2 = drm_fixp_mul(temp1, ts_denom);
  809. ts_enum = drm_fixp2int(temp2);
  810. }
  811. /* target_strm_sym */
  812. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  813. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  814. temp = ts_int_fixp + ts_frac_fixp;
  815. temp1 = drm_fixp_from_fraction(lanes, 1);
  816. target_strm_sym = drm_fixp_mul(temp, temp1);
  817. /* x_int */
  818. x_int = drm_fixp2int(target_strm_sym);
  819. /* y_enum_frac */
  820. temp = drm_fixp_from_fraction(x_int, 1);
  821. temp1 = target_strm_sym - temp;
  822. temp2 = drm_fixp_from_fraction(256, 1);
  823. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  824. temp1 = drm_fixp2int(y_frac_enum_fixp);
  825. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  826. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  827. panel->mst_target_sc = raw_target_sc;
  828. *p_x_int = x_int;
  829. *p_y_frac_enum = y_frac_enum;
  830. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  831. }
  832. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  833. {
  834. bool act_complete;
  835. if (!ctrl->mst_mode)
  836. return 0;
  837. ctrl->catalog->trigger_act(ctrl->catalog);
  838. msleep(20); /* needs 1 frame time */
  839. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  840. if (!act_complete)
  841. DP_ERR("mst act trigger complete failed\n");
  842. else
  843. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  844. return 0;
  845. }
  846. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  847. struct dp_panel *panel)
  848. {
  849. u32 x_int, y_frac_enum, lanes, bw_code;
  850. int i;
  851. if (!ctrl->mst_mode)
  852. return;
  853. DP_MST_DEBUG("mst stream channel allocation\n");
  854. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  855. ctrl->catalog->channel_alloc(ctrl->catalog,
  856. i,
  857. ctrl->mst_ch_info.slot_info[i].start_slot,
  858. ctrl->mst_ch_info.slot_info[i].tot_slots);
  859. }
  860. lanes = ctrl->link->link_params.lane_count;
  861. bw_code = ctrl->link->link_params.bw_code;
  862. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  863. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  864. x_int, y_frac_enum);
  865. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  866. panel->stream_id,
  867. panel->channel_start_slot, panel->channel_total_slots);
  868. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  869. lanes, bw_code, x_int, y_frac_enum);
  870. }
  871. static void dp_ctrl_fec_dsc_setup(struct dp_ctrl_private *ctrl)
  872. {
  873. u8 fec_sts = 0;
  874. int rlen;
  875. u32 dsc_enable;
  876. const unsigned int fec_sts_dpcd = 0x280;
  877. if (ctrl->stream_count || !ctrl->fec_mode)
  878. return;
  879. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  880. /* wait for controller to start fec sequence */
  881. usleep_range(900, 1000);
  882. drm_dp_dpcd_readb(ctrl->aux->drm_aux, fec_sts_dpcd, &fec_sts);
  883. DP_DEBUG("sink fec status:%d\n", fec_sts);
  884. dsc_enable = ctrl->fec_mode ? 1 : 0;
  885. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  886. dsc_enable);
  887. if (rlen < 1)
  888. DP_DEBUG("failed to enable sink dsc\n");
  889. }
  890. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  891. {
  892. int rc = 0;
  893. bool link_ready = false;
  894. struct dp_ctrl_private *ctrl;
  895. if (!dp_ctrl || !panel)
  896. return -EINVAL;
  897. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  898. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  899. if (rc) {
  900. DP_ERR("failure on stream clock enable\n");
  901. return rc;
  902. }
  903. rc = panel->hw_cfg(panel, true);
  904. if (rc)
  905. return rc;
  906. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  907. dp_ctrl_send_phy_test_pattern(ctrl);
  908. return 0;
  909. }
  910. dp_ctrl_mst_stream_setup(ctrl, panel);
  911. dp_ctrl_send_video(ctrl);
  912. dp_ctrl_mst_send_act(ctrl);
  913. dp_ctrl_wait4video_ready(ctrl);
  914. dp_ctrl_fec_dsc_setup(ctrl);
  915. ctrl->stream_count++;
  916. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  917. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  918. return rc;
  919. }
  920. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  921. struct dp_panel *panel)
  922. {
  923. struct dp_ctrl_private *ctrl;
  924. bool act_complete;
  925. int i;
  926. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  927. if (!ctrl->mst_mode)
  928. return;
  929. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  930. ctrl->catalog->channel_alloc(ctrl->catalog,
  931. i,
  932. ctrl->mst_ch_info.slot_info[i].start_slot,
  933. ctrl->mst_ch_info.slot_info[i].tot_slots);
  934. }
  935. ctrl->catalog->trigger_act(ctrl->catalog);
  936. msleep(20); /* needs 1 frame time */
  937. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  938. if (!act_complete)
  939. DP_ERR("mst stream_off act trigger complete failed\n");
  940. else
  941. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  942. }
  943. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  944. struct dp_panel *panel)
  945. {
  946. struct dp_ctrl_private *ctrl;
  947. if (!dp_ctrl || !panel) {
  948. DP_ERR("invalid input\n");
  949. return;
  950. }
  951. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  952. dp_ctrl_push_idle(ctrl, panel->stream_id);
  953. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  954. }
  955. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  956. {
  957. struct dp_ctrl_private *ctrl;
  958. if (!dp_ctrl || !panel)
  959. return;
  960. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  961. if (!ctrl->power_on)
  962. return;
  963. panel->hw_cfg(panel, false);
  964. dp_ctrl_disable_stream_clocks(ctrl, panel);
  965. ctrl->stream_count--;
  966. }
  967. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  968. bool fec_mode, bool shallow)
  969. {
  970. int rc = 0;
  971. struct dp_ctrl_private *ctrl;
  972. u32 rate = 0;
  973. if (!dp_ctrl) {
  974. rc = -EINVAL;
  975. goto end;
  976. }
  977. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  978. atomic_set(&ctrl->aborted, 0);
  979. if (ctrl->power_on)
  980. goto end;
  981. ctrl->mst_mode = mst_mode;
  982. ctrl->fec_mode = fec_mode;
  983. rate = ctrl->panel->link_info.rate;
  984. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  985. DP_DEBUG("using phy test link parameters\n");
  986. } else {
  987. ctrl->link->link_params.bw_code =
  988. drm_dp_link_rate_to_bw_code(rate);
  989. ctrl->link->link_params.lane_count =
  990. ctrl->panel->link_info.num_lanes;
  991. }
  992. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  993. ctrl->link->link_params.bw_code,
  994. ctrl->link->link_params.lane_count);
  995. /* backup initial lane count and bw code */
  996. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  997. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  998. rc = dp_ctrl_link_setup(ctrl, shallow);
  999. ctrl->power_on = true;
  1000. end:
  1001. return rc;
  1002. }
  1003. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1004. {
  1005. struct dp_ctrl_private *ctrl;
  1006. if (!dp_ctrl)
  1007. return;
  1008. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1009. if (!ctrl->power_on)
  1010. return;
  1011. dp_ctrl_configure_source_link_params(ctrl, false);
  1012. ctrl->catalog->reset(ctrl->catalog);
  1013. /* Make sure DP is disabled before clk disable */
  1014. wmb();
  1015. dp_ctrl_disable_link_clock(ctrl);
  1016. ctrl->mst_mode = false;
  1017. ctrl->fec_mode = false;
  1018. ctrl->power_on = false;
  1019. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1020. DP_DEBUG("DP off done\n");
  1021. }
  1022. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1023. enum dp_stream_id strm,
  1024. u32 start_slot, u32 tot_slots)
  1025. {
  1026. struct dp_ctrl_private *ctrl;
  1027. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1028. DP_ERR("invalid input\n");
  1029. return;
  1030. }
  1031. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1032. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1033. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1034. }
  1035. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1036. {
  1037. struct dp_ctrl_private *ctrl;
  1038. if (!dp_ctrl)
  1039. return;
  1040. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1041. ctrl->catalog->get_interrupt(ctrl->catalog);
  1042. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1043. dp_ctrl_video_ready(ctrl);
  1044. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1045. dp_ctrl_idle_patterns_sent(ctrl);
  1046. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1047. dp_ctrl_idle_patterns_sent(ctrl);
  1048. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1049. dp_ctrl_idle_patterns_sent(ctrl);
  1050. }
  1051. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1052. {
  1053. int rc = 0;
  1054. struct dp_ctrl_private *ctrl;
  1055. struct dp_ctrl *dp_ctrl;
  1056. if (!in->dev || !in->panel || !in->aux ||
  1057. !in->link || !in->catalog) {
  1058. DP_ERR("invalid input\n");
  1059. rc = -EINVAL;
  1060. goto error;
  1061. }
  1062. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1063. if (!ctrl) {
  1064. rc = -ENOMEM;
  1065. goto error;
  1066. }
  1067. init_completion(&ctrl->idle_comp);
  1068. init_completion(&ctrl->video_comp);
  1069. /* in parameters */
  1070. ctrl->parser = in->parser;
  1071. ctrl->panel = in->panel;
  1072. ctrl->power = in->power;
  1073. ctrl->aux = in->aux;
  1074. ctrl->link = in->link;
  1075. ctrl->catalog = in->catalog;
  1076. ctrl->dev = in->dev;
  1077. ctrl->mst_mode = false;
  1078. ctrl->fec_mode = false;
  1079. dp_ctrl = &ctrl->dp_ctrl;
  1080. /* out parameters */
  1081. dp_ctrl->init = dp_ctrl_host_init;
  1082. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1083. dp_ctrl->on = dp_ctrl_on;
  1084. dp_ctrl->off = dp_ctrl_off;
  1085. dp_ctrl->abort = dp_ctrl_abort;
  1086. dp_ctrl->isr = dp_ctrl_isr;
  1087. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1088. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1089. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1090. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1091. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1092. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1093. return dp_ctrl;
  1094. error:
  1095. return ERR_PTR(rc);
  1096. }
  1097. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1098. {
  1099. struct dp_ctrl_private *ctrl;
  1100. if (!dp_ctrl)
  1101. return;
  1102. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1103. devm_kfree(ctrl->dev, ctrl);
  1104. }