hal_9224.c 82 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "qdf_types.h"
  19. #include "qdf_util.h"
  20. #include "qdf_mem.h"
  21. #include "qdf_nbuf.h"
  22. #include "qdf_module.h"
  23. #include "target_type.h"
  24. #include "wcss_version.h"
  25. #include "hal_be_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "hal_flow.h"
  29. #include "rx_flow_search_entry.h"
  30. #include "hal_rx_flow_info.h"
  31. #include "hal_be_api.h"
  32. #include "tcl_entrance_from_ppe_ring.h"
  33. #include "sw_monitor_ring.h"
  34. #include "wcss_seq_hwioreg_umac.h"
  35. #include "wfss_ce_reg_seq_hwioreg.h"
  36. #include <uniform_reo_status_header.h>
  37. #include <wbm_release_ring_tx.h>
  38. #include <wbm_release_ring_rx.h>
  39. #include <phyrx_location.h>
  40. #include <hal_be_rx.h>
  41. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  42. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  43. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  44. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  45. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  46. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  47. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  48. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  49. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  50. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  51. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  52. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  53. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  54. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  55. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  56. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  57. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  58. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  59. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  60. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  61. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  62. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  63. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  64. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  65. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  66. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  67. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  68. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  69. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  70. RX_MPDU_START_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  71. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  72. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  73. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  74. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  75. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  76. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  77. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  78. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  79. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  80. STATUS_HEADER_REO_STATUS_NUMBER
  81. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  82. STATUS_HEADER_TIMESTAMP
  83. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  84. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  85. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  86. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  87. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  88. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  89. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  90. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  91. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  92. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  93. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  94. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  95. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  96. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  97. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  98. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  99. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  100. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  101. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  102. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  103. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  104. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  105. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  106. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  107. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  108. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  109. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  110. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  111. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  112. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  113. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  114. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  115. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  116. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  117. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  118. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  119. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  120. #define CMEM_REG_BASE 0x0010e000
  121. #define CMEM_WINDOW_ADDRESS_9224 \
  122. ((CMEM_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  123. #endif
  124. #define CE_WINDOW_ADDRESS_9224 \
  125. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  126. #define UMAC_WINDOW_ADDRESS_9224 \
  127. ((UMAC_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  128. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  129. #define WINDOW_CONFIGURATION_VALUE_9224 \
  130. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  131. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  132. CMEM_WINDOW_ADDRESS_9224 | \
  133. WINDOW_ENABLE_BIT)
  134. #else
  135. #define WINDOW_CONFIGURATION_VALUE_9224 \
  136. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  137. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  138. WINDOW_ENABLE_BIT)
  139. #endif
  140. /* For Berryllium sw2rxdma ring size increased to 20 bits */
  141. #define HAL_RXDMA_MAX_RING_SIZE_BE 0xFFFFF
  142. #ifdef CONFIG_WORD_BASED_TLV
  143. #ifndef BIG_ENDIAN_HOST
  144. struct rx_msdu_end_compact_qca9224 {
  145. uint32_t rxpcu_mpdu_filter_in_category : 2, // [1:0]
  146. sw_frame_group_id : 7, // [8:2]
  147. reserved_0 : 7, // [15:9]
  148. phy_ppdu_id : 16; // [31:16]
  149. uint32_t ip_hdr_chksum : 16, // [15:0]
  150. reported_mpdu_length : 14, // [29:16]
  151. reserved_1a : 2; // [31:30]
  152. uint32_t key_id_octet : 8, // [7:0]
  153. cce_super_rule : 6, // [13:8]
  154. cce_classify_not_done_truncate : 1, // [14:14]
  155. cce_classify_not_done_cce_dis : 1, // [15:15]
  156. cumulative_l3_checksum : 16; // [31:16]
  157. uint32_t rule_indication_31_0 : 32; // [31:0]
  158. uint32_t rule_indication_63_32 : 32; // [31:0]
  159. uint32_t da_offset : 6, // [5:0]
  160. sa_offset : 6, // [11:6]
  161. da_offset_valid : 1, // [12:12]
  162. sa_offset_valid : 1, // [13:13]
  163. reserved_5a : 2, // [15:14]
  164. l3_type : 16; // [31:16]
  165. uint32_t ipv6_options_crc : 32; // [31:0]
  166. uint32_t tcp_seq_number : 32; // [31:0]
  167. uint32_t tcp_ack_number : 32; // [31:0]
  168. uint32_t tcp_flag : 9, // [8:0]
  169. lro_eligible : 1, // [9:9]
  170. reserved_9a : 6, // [15:10]
  171. window_size : 16; // [31:16]
  172. uint32_t tcp_udp_chksum : 16, // [15:0]
  173. sa_idx_timeout : 1, // [16:16]
  174. da_idx_timeout : 1, // [17:17]
  175. msdu_limit_error : 1, // [18:18]
  176. flow_idx_timeout : 1, // [19:19]
  177. flow_idx_invalid : 1, // [20:20]
  178. wifi_parser_error : 1, // [21:21]
  179. amsdu_parser_error : 1, // [22:22]
  180. sa_is_valid : 1, // [23:23]
  181. da_is_valid : 1, // [24:24]
  182. da_is_mcbc : 1, // [25:25]
  183. l3_header_padding : 2, // [27:26]
  184. first_msdu : 1, // [28:28]
  185. last_msdu : 1, // [29:29]
  186. tcp_udp_chksum_fail_copy : 1, // [30:30]
  187. ip_chksum_fail_copy : 1; // [31:31]
  188. uint32_t sa_idx : 16, // [15:0]
  189. da_idx_or_sw_peer_id : 16; // [31:16]
  190. uint32_t msdu_drop : 1, // [0:0]
  191. reo_destination_indication : 5, // [5:1]
  192. flow_idx : 20, // [25:6]
  193. use_ppe : 1, // [26:26]
  194. reserved_12a : 5; // [31:27]
  195. uint32_t fse_metadata : 32; // [31:0]
  196. uint32_t cce_metadata : 16, // [15:0]
  197. sa_sw_peer_id : 16; // [31:16]
  198. uint32_t aggregation_count : 8, // [7:0]
  199. flow_aggregation_continuation : 1, // [8:8]
  200. fisa_timeout : 1, // [9:9]
  201. reserved_15a : 22; // [31:10]
  202. uint32_t cumulative_l4_checksum : 16, // [15:0]
  203. cumulative_ip_length : 16; // [31:16]
  204. uint32_t reserved_17a : 6, // [5:0]
  205. service_code : 9, // [14:6]
  206. priority_valid : 1, // [15:15]
  207. intra_bss : 1, // [16:16]
  208. dest_chip_id : 2, // [18:17]
  209. multicast_echo : 1, // [19:19]
  210. wds_learning_event : 1, // [20:20]
  211. wds_roaming_event : 1, // [21:21]
  212. wds_keep_alive_event : 1, // [22:22]
  213. reserved_17b : 9; // [31:23]
  214. uint32_t msdu_length : 14, // [13:0]
  215. stbc : 1, // [14:14]
  216. ipsec_esp : 1, // [15:15]
  217. l3_offset : 7, // [22:16]
  218. ipsec_ah : 1, // [23:23]
  219. l4_offset : 8; // [31:24]
  220. uint32_t msdu_number : 8, // [7:0]
  221. decap_format : 2, // [9:8]
  222. ipv4_proto : 1, // [10:10]
  223. ipv6_proto : 1, // [11:11]
  224. tcp_proto : 1, // [12:12]
  225. udp_proto : 1, // [13:13]
  226. ip_frag : 1, // [14:14]
  227. tcp_only_ack : 1, // [15:15]
  228. da_is_bcast_mcast : 1, // [16:16]
  229. toeplitz_hash_sel : 2, // [18:17]
  230. ip_fixed_header_valid : 1, // [19:19]
  231. ip_extn_header_valid : 1, // [20:20]
  232. tcp_udp_header_valid : 1, // [21:21]
  233. mesh_control_present : 1, // [22:22]
  234. ldpc : 1, // [23:23]
  235. ip4_protocol_ip6_next_header : 8; // [31:24]
  236. uint32_t toeplitz_hash_2_or_4 : 32; // [31:0]
  237. uint32_t flow_id_toeplitz : 32; // [31:0]
  238. uint32_t user_rssi : 8, // [7:0]
  239. pkt_type : 4, // [11:8]
  240. sgi : 2, // [13:12]
  241. rate_mcs : 4, // [17:14]
  242. receive_bandwidth : 3, // [20:18]
  243. reception_type : 3, // [23:21]
  244. mimo_ss_bitmap : 8; // [31:24]
  245. uint32_t ppdu_start_timestamp_31_0 : 32; // [31:0]
  246. uint32_t ppdu_start_timestamp_63_32 : 32; // [31:0]
  247. uint32_t sw_phy_meta_data : 32; // [31:0]
  248. uint32_t vlan_ctag_ci : 16, // [15:0]
  249. vlan_stag_ci : 16; // [31:16]
  250. uint32_t reserved_27a : 32; // [31:0]
  251. uint32_t reserved_28a : 32; // [31:0]
  252. uint32_t reserved_29a : 32; // [31:0]
  253. uint32_t first_mpdu : 1, // [0:0]
  254. reserved_30a : 1, // [1:1]
  255. mcast_bcast : 1, // [2:2]
  256. ast_index_not_found : 1, // [3:3]
  257. ast_index_timeout : 1, // [4:4]
  258. power_mgmt : 1, // [5:5]
  259. non_qos : 1, // [6:6]
  260. null_data : 1, // [7:7]
  261. mgmt_type : 1, // [8:8]
  262. ctrl_type : 1, // [9:9]
  263. more_data : 1, // [10:10]
  264. eosp : 1, // [11:11]
  265. a_msdu_error : 1, // [12:12]
  266. fragment_flag : 1, // [13:13]
  267. order : 1, // [14:14]
  268. cce_match : 1, // [15:15]
  269. overflow_err : 1, // [16:16]
  270. msdu_length_err : 1, // [17:17]
  271. tcp_udp_chksum_fail : 1, // [18:18]
  272. ip_chksum_fail : 1, // [19:19]
  273. sa_idx_invalid : 1, // [20:20]
  274. da_idx_invalid : 1, // [21:21]
  275. reserved_30b : 1, // [22:22]
  276. rx_in_tx_decrypt_byp : 1, // [23:23]
  277. encrypt_required : 1, // [24:24]
  278. directed : 1, // [25:25]
  279. buffer_fragment : 1, // [26:26]
  280. mpdu_length_err : 1, // [27:27]
  281. tkip_mic_err : 1, // [28:28]
  282. decrypt_err : 1, // [29:29]
  283. unencrypted_frame_err : 1, // [30:30]
  284. fcs_err : 1; // [31:31]
  285. uint32_t reserved_31a : 10, // [9:0]
  286. decrypt_status_code : 3, // [12:10]
  287. rx_bitmap_not_updated : 1, // [13:13]
  288. reserved_31b : 17, // [30:14]
  289. msdu_done : 1; // [31:31]
  290. };
  291. struct rx_mpdu_start_compact_qca9224 {
  292. struct rxpt_classify_info rxpt_classify_info_details;
  293. uint32_t rx_reo_queue_desc_addr_31_0 : 32; // [31:0]
  294. uint32_t rx_reo_queue_desc_addr_39_32 : 8, // [7:0]
  295. receive_queue_number : 16, // [23:8]
  296. pre_delim_err_warning : 1, // [24:24]
  297. first_delim_err : 1, // [25:25]
  298. reserved_2a : 6; // [31:26]
  299. uint32_t pn_31_0 : 32; // [31:0]
  300. uint32_t pn_63_32 : 32; // [31:0]
  301. uint32_t pn_95_64 : 32; // [31:0]
  302. uint32_t pn_127_96 : 32; // [31:0]
  303. uint32_t epd_en : 1, // [0:0]
  304. all_frames_shall_be_encrypted : 1, // [1:1]
  305. encrypt_type : 4, // [5:2]
  306. wep_key_width_for_variable_key : 2, // [7:6]
  307. mesh_sta : 2, // [9:8]
  308. bssid_hit : 1, // [10:10]
  309. bssid_number : 4, // [14:11]
  310. tid : 4, // [18:15]
  311. reserved_7a : 13; // [31:19]
  312. uint32_t peer_meta_data : 32; // [31:0]
  313. uint32_t rxpcu_mpdu_filter_in_category : 2, // [1:0]
  314. sw_frame_group_id : 7, // [8:2]
  315. ndp_frame : 1, // [9:9]
  316. phy_err : 1, // [10:10]
  317. phy_err_during_mpdu_header : 1, // [11:11]
  318. protocol_version_err : 1, // [12:12]
  319. ast_based_lookup_valid : 1, // [13:13]
  320. ranging : 1, // [14:14]
  321. reserved_9a : 1, // [15:15]
  322. phy_ppdu_id : 16; // [31:16]
  323. uint32_t ast_index : 16, // [15:0]
  324. sw_peer_id : 16; // [31:16]
  325. uint32_t mpdu_frame_control_valid : 1, // [0:0]
  326. mpdu_duration_valid : 1, // [1:1]
  327. mac_addr_ad1_valid : 1, // [2:2]
  328. mac_addr_ad2_valid : 1, // [3:3]
  329. mac_addr_ad3_valid : 1, // [4:4]
  330. mac_addr_ad4_valid : 1, // [5:5]
  331. mpdu_sequence_control_valid : 1, // [6:6]
  332. mpdu_qos_control_valid : 1, // [7:7]
  333. mpdu_ht_control_valid : 1, // [8:8]
  334. frame_encryption_info_valid : 1, // [9:9]
  335. mpdu_fragment_number : 4, // [13:10]
  336. more_fragment_flag : 1, // [14:14]
  337. reserved_11a : 1, // [15:15]
  338. fr_ds : 1, // [16:16]
  339. to_ds : 1, // [17:17]
  340. encrypted : 1, // [18:18]
  341. mpdu_retry : 1, // [19:19]
  342. mpdu_sequence_number : 12; // [31:20]
  343. uint32_t key_id_octet : 8, // [7:0]
  344. new_peer_entry : 1, // [8:8]
  345. decrypt_needed : 1, // [9:9]
  346. decap_type : 2, // [11:10]
  347. rx_insert_vlan_c_tag_padding : 1, // [12:12]
  348. rx_insert_vlan_s_tag_padding : 1, // [13:13]
  349. strip_vlan_c_tag_decap : 1, // [14:14]
  350. strip_vlan_s_tag_decap : 1, // [15:15]
  351. pre_delim_count : 12, // [27:16]
  352. ampdu_flag : 1, // [28:28]
  353. bar_frame : 1, // [29:29]
  354. raw_mpdu : 1, // [30:30]
  355. reserved_12 : 1; // [31:31]
  356. uint32_t mpdu_length : 14, // [13:0]
  357. first_mpdu : 1, // [14:14]
  358. mcast_bcast : 1, // [15:15]
  359. ast_index_not_found : 1, // [16:16]
  360. ast_index_timeout : 1, // [17:17]
  361. power_mgmt : 1, // [18:18]
  362. non_qos : 1, // [19:19]
  363. null_data : 1, // [20:20]
  364. mgmt_type : 1, // [21:21]
  365. ctrl_type : 1, // [22:22]
  366. more_data : 1, // [23:23]
  367. eosp : 1, // [24:24]
  368. fragment_flag : 1, // [25:25]
  369. order : 1, // [26:26]
  370. u_apsd_trigger : 1, // [27:27]
  371. encrypt_required : 1, // [28:28]
  372. directed : 1, // [29:29]
  373. amsdu_present : 1, // [30:30]
  374. reserved_13 : 1; // [31:31]
  375. uint32_t mpdu_frame_control_field : 16, // [15:0]
  376. mpdu_duration_field : 16; // [31:16]
  377. uint32_t mac_addr_ad1_31_0 : 32; // [31:0]
  378. uint32_t mac_addr_ad1_47_32 : 16, // [15:0]
  379. mac_addr_ad2_15_0 : 16; // [31:16]
  380. uint32_t mac_addr_ad2_47_16 : 32; // [31:0]
  381. uint32_t mac_addr_ad3_31_0 : 32; // [31:0]
  382. uint32_t mac_addr_ad3_47_32 : 16, // [15:0]
  383. mpdu_sequence_control_field : 16; // [31:16]
  384. uint32_t mac_addr_ad4_31_0 : 32; // [31:0]
  385. uint32_t mac_addr_ad4_47_32 : 16, // [15:0]
  386. mpdu_qos_control_field : 16; // [31:16]
  387. uint32_t mpdu_ht_control_field : 32; // [31:0]
  388. uint32_t vdev_id : 8, // [7:0]
  389. service_code : 9, // [16:8]
  390. priority_valid : 1, // [17:17]
  391. src_info : 12, // [29:18]
  392. reserved_23a : 1, // [30:30]
  393. multi_link_addr_ad1_ad2_valid : 1; // [31:31]
  394. uint32_t multi_link_addr_ad1_31_0 : 32; // [31:0]
  395. uint32_t multi_link_addr_ad1_47_32 : 16, // [15:0]
  396. multi_link_addr_ad2_15_0 : 16; // [31:16]
  397. uint32_t multi_link_addr_ad2_47_16 : 32; // [31:0]
  398. uint32_t reserved_27a : 32; // [31:0]
  399. uint32_t reserved_28a : 32; // [31:0]
  400. uint32_t reserved_29a : 32; // [31:0]
  401. };
  402. #else
  403. struct rx_msdu_end_compact_qca9224 {
  404. uint32_t phy_ppdu_id : 16, // [31:16]
  405. reserved_0 : 7, // [15:9]
  406. sw_frame_group_id : 7, // [8:2]
  407. rxpcu_mpdu_filter_in_category : 2; // [1:0]
  408. uint32_t reserved_1a : 2, // [31:30]
  409. reported_mpdu_length : 14, // [29:16]
  410. ip_hdr_chksum : 16; // [15:0]
  411. uint32_t cumulative_l3_checksum : 16, // [31:16]
  412. cce_classify_not_done_cce_dis : 1, // [15:15]
  413. cce_classify_not_done_truncate : 1, // [14:14]
  414. cce_super_rule : 6, // [13:8]
  415. key_id_octet : 8; // [7:0]
  416. uint32_t rule_indication_31_0 : 32; // [31:0]
  417. uint32_t rule_indication_63_32 : 32; // [31:0]
  418. uint32_t l3_type : 16, // [31:16]
  419. reserved_5a : 2, // [15:14]
  420. sa_offset_valid : 1, // [13:13]
  421. da_offset_valid : 1, // [12:12]
  422. sa_offset : 6, // [11:6]
  423. da_offset : 6; // [5:0]
  424. uint32_t ipv6_options_crc : 32; // [31:0]
  425. uint32_t tcp_seq_number : 32; // [31:0]
  426. uint32_t tcp_ack_number : 32; // [31:0]
  427. uint32_t window_size : 16, // [31:16]
  428. reserved_9a : 6, // [15:10]
  429. lro_eligible : 1, // [9:9]
  430. tcp_flag : 9; // [8:0]
  431. uint32_t ip_chksum_fail_copy : 1, // [31:31]
  432. tcp_udp_chksum_fail_copy : 1, // [30:30]
  433. last_msdu : 1, // [29:29]
  434. first_msdu : 1, // [28:28]
  435. l3_header_padding : 2, // [27:26]
  436. da_is_mcbc : 1, // [25:25]
  437. da_is_valid : 1, // [24:24]
  438. sa_is_valid : 1, // [23:23]
  439. amsdu_parser_error : 1, // [22:22]
  440. wifi_parser_error : 1, // [21:21]
  441. flow_idx_invalid : 1, // [20:20]
  442. flow_idx_timeout : 1, // [19:19]
  443. msdu_limit_error : 1, // [18:18]
  444. da_idx_timeout : 1, // [17:17]
  445. sa_idx_timeout : 1, // [16:16]
  446. tcp_udp_chksum : 16; // [15:0]
  447. uint32_t da_idx_or_sw_peer_id : 16, // [31:16]
  448. sa_idx : 16; // [15:0]
  449. uint32_t reserved_12a : 5, // [31:27]
  450. use_ppe : 1, // [26:26]
  451. flow_idx : 20, // [25:6]
  452. reo_destination_indication : 5, // [5:1]
  453. msdu_drop : 1; // [0:0]
  454. uint32_t fse_metadata : 32; // [31:0]
  455. uint32_t sa_sw_peer_id : 16, // [31:16]
  456. cce_metadata : 16; // [15:0]
  457. uint32_t reserved_15a : 22, // [31:10]
  458. fisa_timeout : 1, // [9:9]
  459. flow_aggregation_continuation : 1, // [8:8]
  460. aggregation_count : 8; // [7:0]
  461. uint32_t cumulative_ip_length : 16, // [31:16]
  462. cumulative_l4_checksum : 16; // [15:0]
  463. uint32_t reserved_17b : 9, // [31:23]
  464. wds_keep_alive_event : 1, // [22:22]
  465. wds_roaming_event : 1, // [21:21]
  466. wds_learning_event : 1, // [20:20]
  467. multicast_echo : 1, // [19:19]
  468. dest_chip_id : 2, // [18:17]
  469. intra_bss : 1, // [16:16]
  470. priority_valid : 1, // [15:15]
  471. service_code : 9, // [14:6]
  472. reserved_17a : 6; // [5:0]
  473. uint32_t l4_offset : 8, // [31:24]
  474. ipsec_ah : 1, // [23:23]
  475. l3_offset : 7, // [22:16]
  476. ipsec_esp : 1, // [15:15]
  477. stbc : 1, // [14:14]
  478. msdu_length : 14; // [13:0]
  479. uint32_t ip4_protocol_ip6_next_header : 8, // [31:24]
  480. ldpc : 1, // [23:23]
  481. mesh_control_present : 1, // [22:22]
  482. tcp_udp_header_valid : 1, // [21:21]
  483. ip_extn_header_valid : 1, // [20:20]
  484. ip_fixed_header_valid : 1, // [19:19]
  485. toeplitz_hash_sel : 2, // [18:17]
  486. da_is_bcast_mcast : 1, // [16:16]
  487. tcp_only_ack : 1, // [15:15]
  488. ip_frag : 1, // [14:14]
  489. udp_proto : 1, // [13:13]
  490. tcp_proto : 1, // [12:12]
  491. ipv6_proto : 1, // [11:11]
  492. ipv4_proto : 1, // [10:10]
  493. decap_format : 2, // [9:8]
  494. msdu_number : 8; // [7:0]
  495. uint32_t toeplitz_hash_2_or_4 : 32; // [31:0]
  496. uint32_t flow_id_toeplitz : 32; // [31:0]
  497. uint32_t mimo_ss_bitmap : 8, // [31:24]
  498. reception_type : 3, // [23:21]
  499. receive_bandwidth : 3, // [20:18]
  500. rate_mcs : 4, // [17:14]
  501. sgi : 2, // [13:12]
  502. pkt_type : 4, // [11:8]
  503. user_rssi : 8; // [7:0]
  504. uint32_t ppdu_start_timestamp_31_0 : 32; // [31:0]
  505. uint32_t ppdu_start_timestamp_63_32 : 32; // [31:0]
  506. uint32_t sw_phy_meta_data : 32; // [31:0]
  507. uint32_t vlan_stag_ci : 16, // [31:16]
  508. vlan_ctag_ci : 16; // [15:0]
  509. uint32_t reserved_27a : 32; // [31:0]
  510. uint32_t reserved_28a : 32; // [31:0]
  511. uint32_t reserved_29a : 32; // [31:0]
  512. uint32_t fcs_err : 1, // [31:31]
  513. unencrypted_frame_err : 1, // [30:30]
  514. decrypt_err : 1, // [29:29]
  515. tkip_mic_err : 1, // [28:28]
  516. mpdu_length_err : 1, // [27:27]
  517. buffer_fragment : 1, // [26:26]
  518. directed : 1, // [25:25]
  519. encrypt_required : 1, // [24:24]
  520. rx_in_tx_decrypt_byp : 1, // [23:23]
  521. reserved_30b : 1, // [22:22]
  522. da_idx_invalid : 1, // [21:21]
  523. sa_idx_invalid : 1, // [20:20]
  524. ip_chksum_fail : 1, // [19:19]
  525. tcp_udp_chksum_fail : 1, // [18:18]
  526. msdu_length_err : 1, // [17:17]
  527. overflow_err : 1, // [16:16]
  528. cce_match : 1, // [15:15]
  529. order : 1, // [14:14]
  530. fragment_flag : 1, // [13:13]
  531. a_msdu_error : 1, // [12:12]
  532. eosp : 1, // [11:11]
  533. more_data : 1, // [10:10]
  534. ctrl_type : 1, // [9:9]
  535. mgmt_type : 1, // [8:8]
  536. null_data : 1, // [7:7]
  537. non_qos : 1, // [6:6]
  538. power_mgmt : 1, // [5:5]
  539. ast_index_timeout : 1, // [4:4]
  540. ast_index_not_found : 1, // [3:3]
  541. mcast_bcast : 1, // [2:2]
  542. reserved_30a : 1, // [1:1]
  543. first_mpdu : 1; // [0:0]
  544. uint32_t msdu_done : 1, // [31:31]
  545. reserved_31b : 17, // [30:14]
  546. rx_bitmap_not_updated : 1, // [13:13]
  547. decrypt_status_code : 3, // [12:10]
  548. reserved_31a : 10; // [9:0]
  549. };
  550. struct rx_mpdu_start_compact_qca9224 {
  551. struct rxpt_classify_info rxpt_classify_info_details;
  552. uint32_t rx_reo_queue_desc_addr_31_0 : 32; // [31:0]
  553. uint32_t reserved_2a : 6, // [31:26]
  554. first_delim_err : 1, // [25:25]
  555. pre_delim_err_warning : 1, // [24:24]
  556. receive_queue_number : 16, // [23:8]
  557. rx_reo_queue_desc_addr_39_32 : 8; // [7:0]
  558. uint32_t pn_31_0 : 32; // [31:0]
  559. uint32_t pn_63_32 : 32; // [31:0]
  560. uint32_t pn_95_64 : 32; // [31:0]
  561. uint32_t pn_127_96 : 32; // [31:0]
  562. uint32_t reserved_7a : 13, // [31:19]
  563. tid : 4, // [18:15]
  564. bssid_number : 4, // [14:11]
  565. bssid_hit : 1, // [10:10]
  566. mesh_sta : 2, // [9:8]
  567. wep_key_width_for_variable_key : 2, // [7:6]
  568. encrypt_type : 4, // [5:2]
  569. all_frames_shall_be_encrypted : 1, // [1:1]
  570. epd_en : 1; // [0:0]
  571. uint32_t peer_meta_data : 32; // [31:0]
  572. uint32_t phy_ppdu_id : 16, // [31:16]
  573. reserved_9a : 1, // [15:15]
  574. ranging : 1, // [14:14]
  575. ast_based_lookup_valid : 1, // [13:13]
  576. protocol_version_err : 1, // [12:12]
  577. phy_err_during_mpdu_header : 1, // [11:11]
  578. phy_err : 1, // [10:10]
  579. ndp_frame : 1, // [9:9]
  580. sw_frame_group_id : 7, // [8:2]
  581. rxpcu_mpdu_filter_in_category : 2; // [1:0]
  582. uint32_t sw_peer_id : 16, // [31:16]
  583. ast_index : 16; // [15:0]
  584. uint32_t mpdu_sequence_number : 12, // [31:20]
  585. mpdu_retry : 1, // [19:19]
  586. encrypted : 1, // [18:18]
  587. to_ds : 1, // [17:17]
  588. fr_ds : 1, // [16:16]
  589. reserved_11a : 1, // [15:15]
  590. more_fragment_flag : 1, // [14:14]
  591. mpdu_fragment_number : 4, // [13:10]
  592. frame_encryption_info_valid : 1, // [9:9]
  593. mpdu_ht_control_valid : 1, // [8:8]
  594. mpdu_qos_control_valid : 1, // [7:7]
  595. mpdu_sequence_control_valid : 1, // [6:6]
  596. mac_addr_ad4_valid : 1, // [5:5]
  597. mac_addr_ad3_valid : 1, // [4:4]
  598. mac_addr_ad2_valid : 1, // [3:3]
  599. mac_addr_ad1_valid : 1, // [2:2]
  600. mpdu_duration_valid : 1, // [1:1]
  601. mpdu_frame_control_valid : 1; // [0:0]
  602. uint32_t reserved_12 : 1, // [31:31]
  603. raw_mpdu : 1, // [30:30]
  604. bar_frame : 1, // [29:29]
  605. ampdu_flag : 1, // [28:28]
  606. pre_delim_count : 12, // [27:16]
  607. strip_vlan_s_tag_decap : 1, // [15:15]
  608. strip_vlan_c_tag_decap : 1, // [14:14]
  609. rx_insert_vlan_s_tag_padding : 1, // [13:13]
  610. rx_insert_vlan_c_tag_padding : 1, // [12:12]
  611. decap_type : 2, // [11:10]
  612. decrypt_needed : 1, // [9:9]
  613. new_peer_entry : 1, // [8:8]
  614. key_id_octet : 8; // [7:0]
  615. uint32_t reserved_13 : 1, // [31:31]
  616. amsdu_present : 1, // [30:30]
  617. directed : 1, // [29:29]
  618. encrypt_required : 1, // [28:28]
  619. u_apsd_trigger : 1, // [27:27]
  620. order : 1, // [26:26]
  621. fragment_flag : 1, // [25:25]
  622. eosp : 1, // [24:24]
  623. more_data : 1, // [23:23]
  624. ctrl_type : 1, // [22:22]
  625. mgmt_type : 1, // [21:21]
  626. null_data : 1, // [20:20]
  627. non_qos : 1, // [19:19]
  628. power_mgmt : 1, // [18:18]
  629. ast_index_timeout : 1, // [17:17]
  630. ast_index_not_found : 1, // [16:16]
  631. mcast_bcast : 1, // [15:15]
  632. first_mpdu : 1, // [14:14]
  633. mpdu_length : 14; // [13:0]
  634. uint32_t mpdu_duration_field : 16, // [31:16]
  635. mpdu_frame_control_field : 16; // [15:0]
  636. uint32_t mac_addr_ad1_31_0 : 32; // [31:0]
  637. uint32_t mac_addr_ad2_15_0 : 16, // [31:16]
  638. mac_addr_ad1_47_32 : 16; // [15:0]
  639. uint32_t mac_addr_ad2_47_16 : 32; // [31:0]
  640. uint32_t mac_addr_ad3_31_0 : 32; // [31:0]
  641. uint32_t mpdu_sequence_control_field : 16, // [31:16]
  642. mac_addr_ad3_47_32 : 16; // [15:0]
  643. uint32_t mac_addr_ad4_31_0 : 32; // [31:0]
  644. uint32_t mpdu_qos_control_field : 16, // [31:16]
  645. mac_addr_ad4_47_32 : 16; // [15:0]
  646. uint32_t mpdu_ht_control_field : 32; // [31:0]
  647. uint32_t multi_link_addr_ad1_ad2_valid : 1, // [31:31]
  648. reserved_23a : 1, // [30:30]
  649. src_info : 12, // [29:18]
  650. priority_valid : 1, // [17:17]
  651. service_code : 9, // [16:8]
  652. vdev_id : 8; // [7:0]
  653. uint32_t multi_link_addr_ad1_31_0 : 32; // [31:0]
  654. uint32_t multi_link_addr_ad2_15_0 : 16, // [31:16]
  655. multi_link_addr_ad1_47_32 : 16; // [15:0]
  656. uint32_t multi_link_addr_ad2_47_16 : 32; // [31:0]
  657. uint32_t reserved_27a : 32; // [31:0]
  658. uint32_t reserved_28a : 32; // [31:0]
  659. uint32_t reserved_29a : 32; // [31:0]
  660. };
  661. #endif /* BIG_ENDIAN_HOST */
  662. /* TLV struct for word based Tlv */
  663. typedef struct rx_mpdu_start_compact_qca9224 hal_rx_mpdu_start_t;
  664. typedef struct rx_msdu_end_compact_qca9224 hal_rx_msdu_end_t;
  665. #endif /* CONFIG_WORD_BASED_TLV */
  666. #include "hal_9224_rx.h"
  667. #include "hal_9224_tx.h"
  668. #include "hal_be_rx_tlv.h"
  669. #include <hal_be_generic_api.h>
  670. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  671. /**
  672. * hal_get_link_desc_size_9224(): API to get the link desc size
  673. *
  674. * Return: uint32_t
  675. */
  676. static uint32_t hal_get_link_desc_size_9224(void)
  677. {
  678. return LINK_DESC_SIZE;
  679. }
  680. /**
  681. * hal_rx_get_tlv_9224(): API to get the tlv
  682. *
  683. * @rx_tlv: TLV data extracted from the rx packet
  684. * Return: uint8_t
  685. */
  686. static uint8_t hal_rx_get_tlv_9224(void *rx_tlv)
  687. {
  688. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  689. }
  690. /**
  691. * hal_rx_wbm_err_msdu_continuation_get_9224 () - API to check if WBM
  692. * msdu continuation bit is set
  693. *
  694. *@wbm_desc: wbm release ring descriptor
  695. *
  696. * Return: true if msdu continuation bit is set.
  697. */
  698. uint8_t hal_rx_wbm_err_msdu_continuation_get_9224(void *wbm_desc)
  699. {
  700. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)wbm_desc) +
  701. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_OFFSET);
  702. return (comp_desc &
  703. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_MASK) >>
  704. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_LSB;
  705. }
  706. /**
  707. * hal_rx_proc_phyrx_other_receive_info_tlv_9224(): API to get tlv info
  708. *
  709. * Return: uint32_t
  710. */
  711. static inline
  712. void hal_rx_proc_phyrx_other_receive_info_tlv_9224(void *rx_tlv_hdr,
  713. void *ppdu_info_hdl)
  714. {
  715. uint32_t tlv_tag, tlv_len;
  716. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  717. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  718. void *other_tlv_hdr = NULL;
  719. void *other_tlv = NULL;
  720. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  721. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  722. temp_len = 0;
  723. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  724. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  725. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  726. temp_len += other_tlv_len;
  727. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  728. switch (other_tlv_tag) {
  729. default:
  730. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  731. "%s unhandled TLV type: %d, TLV len:%d",
  732. __func__, other_tlv_tag, other_tlv_len);
  733. break;
  734. }
  735. }
  736. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  737. static inline
  738. void hal_rx_get_bb_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  739. {
  740. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  741. ppdu_info->cfr_info.bb_captured_channel =
  742. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  743. ppdu_info->cfr_info.bb_captured_timeout =
  744. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  745. ppdu_info->cfr_info.bb_captured_reason =
  746. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  747. }
  748. static inline
  749. void hal_rx_get_rtt_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  750. {
  751. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  752. ppdu_info->cfr_info.rx_location_info_valid =
  753. HAL_RX_GET(rx_tlv, PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  754. RX_LOCATION_INFO_VALID);
  755. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  756. HAL_RX_GET(rx_tlv,
  757. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  758. RTT_CHE_BUFFER_POINTER_LOW32);
  759. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  760. HAL_RX_GET(rx_tlv,
  761. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  762. RTT_CHE_BUFFER_POINTER_HIGH8);
  763. ppdu_info->cfr_info.chan_capture_status =
  764. HAL_RX_GET(rx_tlv,
  765. RX_LOCATION_INFO,
  766. RESERVED_3);
  767. ppdu_info->cfr_info.rx_start_ts =
  768. HAL_RX_GET(rx_tlv,
  769. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  770. RX_START_TS);
  771. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  772. HAL_RX_GET(rx_tlv,
  773. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  774. RTT_CFO_MEASUREMENT);
  775. ppdu_info->cfr_info.agc_gain_info0 =
  776. HAL_RX_GET(rx_tlv,
  777. PHYRX_PKT_END_INFO,
  778. PHY_TIMESTAMP_1_LOWER_32);
  779. ppdu_info->cfr_info.agc_gain_info1 =
  780. HAL_RX_GET(rx_tlv,
  781. PHYRX_PKT_END_INFO,
  782. PHY_TIMESTAMP_1_UPPER_32);
  783. ppdu_info->cfr_info.agc_gain_info2 =
  784. HAL_RX_GET(rx_tlv,
  785. PHYRX_PKT_END_INFO,
  786. PHY_TIMESTAMP_2_LOWER_32);
  787. ppdu_info->cfr_info.agc_gain_info3 =
  788. HAL_RX_GET(rx_tlv,
  789. PHYRX_PKT_END_INFO,
  790. PHY_TIMESTAMP_2_UPPER_32);
  791. }
  792. #endif
  793. /**
  794. * hal_rx_dump_mpdu_start_tlv_9224: dump RX mpdu_start TLV in structured
  795. * human readable format.
  796. * @mpdu_start: pointer the rx_attention TLV in pkt.
  797. * @dbg_level: log level.
  798. *
  799. * Return: void
  800. */
  801. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  802. uint8_t dbg_level)
  803. {
  804. #ifdef CONFIG_WORD_BASED_TLV
  805. struct rx_mpdu_start_compact_qca9224 *mpdu_info =
  806. (struct rx_mpdu_start_compact_qca9224 *)mpdustart;
  807. #else
  808. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  809. struct rx_mpdu_info *mpdu_info =
  810. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  811. #endif
  812. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  813. "rx_mpdu_start tlv (1/5) - "
  814. "rx_reo_queue_desc_addr_39_32 :%x"
  815. "receive_queue_number:%x "
  816. "pre_delim_err_warning:%x "
  817. "first_delim_err:%x "
  818. "reserved_2a:%x "
  819. "pn_31_0:%x "
  820. "pn_63_32:%x "
  821. "pn_95_64:%x "
  822. "pn_127_96:%x "
  823. "epd_en:%x "
  824. "all_frames_shall_be_encrypted :%x"
  825. "encrypt_type:%x "
  826. "wep_key_width_for_variable_key :%x"
  827. "mesh_sta:%x "
  828. "bssid_hit:%x "
  829. "bssid_number:%x "
  830. "tid:%x "
  831. "reserved_7a:%x ",
  832. mpdu_info->rx_reo_queue_desc_addr_39_32,
  833. mpdu_info->receive_queue_number,
  834. mpdu_info->pre_delim_err_warning,
  835. mpdu_info->first_delim_err,
  836. mpdu_info->reserved_2a,
  837. mpdu_info->pn_31_0,
  838. mpdu_info->pn_63_32,
  839. mpdu_info->pn_95_64,
  840. mpdu_info->pn_127_96,
  841. mpdu_info->epd_en,
  842. mpdu_info->all_frames_shall_be_encrypted,
  843. mpdu_info->encrypt_type,
  844. mpdu_info->wep_key_width_for_variable_key,
  845. mpdu_info->mesh_sta,
  846. mpdu_info->bssid_hit,
  847. mpdu_info->bssid_number,
  848. mpdu_info->tid,
  849. mpdu_info->reserved_7a);
  850. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  851. "rx_mpdu_start tlv (2/5) - "
  852. "ast_index:%x "
  853. "sw_peer_id:%x "
  854. "mpdu_frame_control_valid:%x "
  855. "mpdu_duration_valid:%x "
  856. "mac_addr_ad1_valid:%x "
  857. "mac_addr_ad2_valid:%x "
  858. "mac_addr_ad3_valid:%x "
  859. "mac_addr_ad4_valid:%x "
  860. "mpdu_sequence_control_valid :%x"
  861. "mpdu_qos_control_valid:%x "
  862. "mpdu_ht_control_valid:%x "
  863. "frame_encryption_info_valid :%x",
  864. mpdu_info->ast_index,
  865. mpdu_info->sw_peer_id,
  866. mpdu_info->mpdu_frame_control_valid,
  867. mpdu_info->mpdu_duration_valid,
  868. mpdu_info->mac_addr_ad1_valid,
  869. mpdu_info->mac_addr_ad2_valid,
  870. mpdu_info->mac_addr_ad3_valid,
  871. mpdu_info->mac_addr_ad4_valid,
  872. mpdu_info->mpdu_sequence_control_valid,
  873. mpdu_info->mpdu_qos_control_valid,
  874. mpdu_info->mpdu_ht_control_valid,
  875. mpdu_info->frame_encryption_info_valid);
  876. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  877. "rx_mpdu_start tlv (3/5) - "
  878. "mpdu_fragment_number:%x "
  879. "more_fragment_flag:%x "
  880. "reserved_11a:%x "
  881. "fr_ds:%x "
  882. "to_ds:%x "
  883. "encrypted:%x "
  884. "mpdu_retry:%x "
  885. "mpdu_sequence_number:%x ",
  886. mpdu_info->mpdu_fragment_number,
  887. mpdu_info->more_fragment_flag,
  888. mpdu_info->reserved_11a,
  889. mpdu_info->fr_ds,
  890. mpdu_info->to_ds,
  891. mpdu_info->encrypted,
  892. mpdu_info->mpdu_retry,
  893. mpdu_info->mpdu_sequence_number);
  894. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  895. "rx_mpdu_start tlv (4/5) - "
  896. "mpdu_frame_control_field:%x "
  897. "mpdu_duration_field:%x ",
  898. mpdu_info->mpdu_frame_control_field,
  899. mpdu_info->mpdu_duration_field);
  900. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  901. "rx_mpdu_start tlv (5/5) - "
  902. "mac_addr_ad1_31_0:%x "
  903. "mac_addr_ad1_47_32:%x "
  904. "mac_addr_ad2_15_0:%x "
  905. "mac_addr_ad2_47_16:%x "
  906. "mac_addr_ad3_31_0:%x "
  907. "mac_addr_ad3_47_32:%x "
  908. "mpdu_sequence_control_field :%x"
  909. "mac_addr_ad4_31_0:%x "
  910. "mac_addr_ad4_47_32:%x "
  911. "mpdu_qos_control_field:%x ",
  912. mpdu_info->mac_addr_ad1_31_0,
  913. mpdu_info->mac_addr_ad1_47_32,
  914. mpdu_info->mac_addr_ad2_15_0,
  915. mpdu_info->mac_addr_ad2_47_16,
  916. mpdu_info->mac_addr_ad3_31_0,
  917. mpdu_info->mac_addr_ad3_47_32,
  918. mpdu_info->mpdu_sequence_control_field,
  919. mpdu_info->mac_addr_ad4_31_0,
  920. mpdu_info->mac_addr_ad4_47_32,
  921. mpdu_info->mpdu_qos_control_field);
  922. }
  923. /**
  924. * hal_rx_dump_msdu_end_tlv_9224: dump RX msdu_end TLV in structured
  925. * human readable format.
  926. * @ msdu_end: pointer the msdu_end TLV in pkt.
  927. * @ dbg_level: log level.
  928. *
  929. * Return: void
  930. */
  931. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  932. uint8_t dbg_level)
  933. {
  934. #ifdef CONFIG_WORD_BASED_TLV
  935. struct rx_msdu_end_compact_qca9224 *msdu_end =
  936. (struct rx_msdu_end_compact_qca9224 *)msduend;
  937. #else
  938. struct rx_msdu_end *msdu_end =
  939. (struct rx_msdu_end *)msduend;
  940. #endif
  941. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  942. "rx_msdu_end tlv - "
  943. "key_id_octet: %d "
  944. "cce_super_rule: %d "
  945. "cce_classify_not_done_truncat: %d "
  946. "cce_classify_not_done_cce_dis: %d "
  947. "rule_indication_31_0: %d "
  948. "tcp_udp_chksum: %d "
  949. "sa_idx_timeout: %d "
  950. "da_idx_timeout: %d "
  951. "msdu_limit_error: %d "
  952. "flow_idx_timeout: %d "
  953. "flow_idx_invalid: %d "
  954. "wifi_parser_error: %d "
  955. "sa_is_valid: %d "
  956. "da_is_valid: %d "
  957. "da_is_mcbc: %d "
  958. "l3_header_padding: %d "
  959. "first_msdu: %d "
  960. "last_msdu: %d "
  961. "sa_idx: %d "
  962. "msdu_drop: %d "
  963. "reo_destination_indication: %d "
  964. "flow_idx: %d "
  965. "fse_metadata: %d "
  966. "cce_metadata: %d "
  967. "sa_sw_peer_id: %d ",
  968. msdu_end->key_id_octet,
  969. msdu_end->cce_super_rule,
  970. msdu_end->cce_classify_not_done_truncate,
  971. msdu_end->cce_classify_not_done_cce_dis,
  972. msdu_end->rule_indication_31_0,
  973. msdu_end->tcp_udp_chksum,
  974. msdu_end->sa_idx_timeout,
  975. msdu_end->da_idx_timeout,
  976. msdu_end->msdu_limit_error,
  977. msdu_end->flow_idx_timeout,
  978. msdu_end->flow_idx_invalid,
  979. msdu_end->wifi_parser_error,
  980. msdu_end->sa_is_valid,
  981. msdu_end->da_is_valid,
  982. msdu_end->da_is_mcbc,
  983. msdu_end->l3_header_padding,
  984. msdu_end->first_msdu,
  985. msdu_end->last_msdu,
  986. msdu_end->sa_idx,
  987. msdu_end->msdu_drop,
  988. msdu_end->reo_destination_indication,
  989. msdu_end->flow_idx,
  990. msdu_end->fse_metadata,
  991. msdu_end->cce_metadata,
  992. msdu_end->sa_sw_peer_id);
  993. }
  994. /**
  995. * hal_reo_status_get_header_9224 - Process reo desc info
  996. * @d - Pointer to reo descriptior
  997. * @b - tlv type info
  998. * @h1 - Pointer to hal_reo_status_header where info to be stored
  999. *
  1000. * Return - none.
  1001. *
  1002. */
  1003. static void hal_reo_status_get_header_9224(hal_ring_desc_t ring_desc,
  1004. int b, void *h1)
  1005. {
  1006. uint64_t *d = (uint64_t *)ring_desc;
  1007. uint64_t val1 = 0;
  1008. struct hal_reo_status_header *h =
  1009. (struct hal_reo_status_header *)h1;
  1010. /* Offsets of descriptor fields defined in HW headers start
  1011. * from the field after TLV header
  1012. */
  1013. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  1014. switch (b) {
  1015. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1016. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1017. STATUS_HEADER_REO_STATUS_NUMBER)];
  1018. break;
  1019. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1020. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1021. STATUS_HEADER_REO_STATUS_NUMBER)];
  1022. break;
  1023. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1024. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1025. STATUS_HEADER_REO_STATUS_NUMBER)];
  1026. break;
  1027. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1028. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1029. STATUS_HEADER_REO_STATUS_NUMBER)];
  1030. break;
  1031. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1032. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1033. STATUS_HEADER_REO_STATUS_NUMBER)];
  1034. break;
  1035. case HAL_REO_DESC_THRES_STATUS_TLV:
  1036. val1 =
  1037. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1038. STATUS_HEADER_REO_STATUS_NUMBER)];
  1039. break;
  1040. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1041. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1042. STATUS_HEADER_REO_STATUS_NUMBER)];
  1043. break;
  1044. default:
  1045. qdf_nofl_err("ERROR: Unknown tlv\n");
  1046. break;
  1047. }
  1048. h->cmd_num =
  1049. HAL_GET_FIELD(
  1050. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  1051. val1);
  1052. h->exec_time =
  1053. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1054. CMD_EXECUTION_TIME, val1);
  1055. h->status =
  1056. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1057. REO_CMD_EXECUTION_STATUS, val1);
  1058. switch (b) {
  1059. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1060. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1061. STATUS_HEADER_TIMESTAMP)];
  1062. break;
  1063. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1064. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1065. STATUS_HEADER_TIMESTAMP)];
  1066. break;
  1067. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1068. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1069. STATUS_HEADER_TIMESTAMP)];
  1070. break;
  1071. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1072. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1073. STATUS_HEADER_TIMESTAMP)];
  1074. break;
  1075. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1076. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1077. STATUS_HEADER_TIMESTAMP)];
  1078. break;
  1079. case HAL_REO_DESC_THRES_STATUS_TLV:
  1080. val1 =
  1081. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1082. STATUS_HEADER_TIMESTAMP)];
  1083. break;
  1084. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1085. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1086. STATUS_HEADER_TIMESTAMP)];
  1087. break;
  1088. default:
  1089. qdf_nofl_err("ERROR: Unknown tlv\n");
  1090. break;
  1091. }
  1092. h->tstamp =
  1093. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  1094. }
  1095. static
  1096. void *hal_rx_msdu0_buffer_addr_lsb_9224(void *link_desc_va)
  1097. {
  1098. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1099. }
  1100. static
  1101. void *hal_rx_msdu_desc_info_ptr_get_9224(void *msdu0)
  1102. {
  1103. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1104. }
  1105. static
  1106. void *hal_ent_mpdu_desc_info_9224(void *ent_ring_desc)
  1107. {
  1108. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1109. }
  1110. static
  1111. void *hal_dst_mpdu_desc_info_9224(void *dst_ring_desc)
  1112. {
  1113. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1114. }
  1115. /**
  1116. * hal_reo_config_9224(): Set reo config parameters
  1117. * @soc: hal soc handle
  1118. * @reg_val: value to be set
  1119. * @reo_params: reo parameters
  1120. *
  1121. * Return: void
  1122. */
  1123. static void
  1124. hal_reo_config_9224(struct hal_soc *soc,
  1125. uint32_t reg_val,
  1126. struct hal_reo_params *reo_params)
  1127. {
  1128. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1129. }
  1130. /**
  1131. * hal_rx_msdu_desc_info_get_ptr_9224() - Get msdu desc info ptr
  1132. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1133. *
  1134. * Return - Pointer to rx_msdu_desc_info structure.
  1135. *
  1136. */
  1137. static void *hal_rx_msdu_desc_info_get_ptr_9224(void *msdu_details_ptr)
  1138. {
  1139. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1140. }
  1141. /**
  1142. * hal_rx_link_desc_msdu0_ptr_9224 - Get pointer to rx_msdu details
  1143. * @link_desc - Pointer to link desc
  1144. *
  1145. * Return - Pointer to rx_msdu_details structure
  1146. *
  1147. */
  1148. static void *hal_rx_link_desc_msdu0_ptr_9224(void *link_desc)
  1149. {
  1150. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1151. }
  1152. /**
  1153. * hal_get_window_address_9224(): Function to get hp/tp address
  1154. * @hal_soc: Pointer to hal_soc
  1155. * @addr: address offset of register
  1156. *
  1157. * Return: modified address offset of register
  1158. */
  1159. static inline qdf_iomem_t hal_get_window_address_9224(struct hal_soc *hal_soc,
  1160. qdf_iomem_t addr)
  1161. {
  1162. uint32_t offset = addr - hal_soc->dev_base_addr;
  1163. qdf_iomem_t new_offset;
  1164. /*
  1165. * If offset lies within DP register range, use 3rd window to write
  1166. * into DP region.
  1167. */
  1168. if ((offset ^ UMAC_BASE) < WINDOW_RANGE_MASK) {
  1169. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1170. (offset & WINDOW_RANGE_MASK));
  1171. /*
  1172. * If offset lies within CE register range, use 2nd window to write
  1173. * into CE region.
  1174. */
  1175. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1176. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1177. (offset & WINDOW_RANGE_MASK));
  1178. } else {
  1179. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1180. "%s: ERROR: Accessing Wrong register\n", __func__);
  1181. qdf_assert_always(0);
  1182. return 0;
  1183. }
  1184. return new_offset;
  1185. }
  1186. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1187. {
  1188. /* Write value into window configuration register */
  1189. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1190. WINDOW_CONFIGURATION_VALUE_9224);
  1191. }
  1192. static
  1193. void hal_compute_reo_remap_ix2_ix3_9224(uint32_t *ring, uint32_t num_rings,
  1194. uint32_t *remap1, uint32_t *remap2)
  1195. {
  1196. switch (num_rings) {
  1197. case 1:
  1198. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1199. HAL_REO_REMAP_IX2(ring[0], 17) |
  1200. HAL_REO_REMAP_IX2(ring[0], 18) |
  1201. HAL_REO_REMAP_IX2(ring[0], 19) |
  1202. HAL_REO_REMAP_IX2(ring[0], 20) |
  1203. HAL_REO_REMAP_IX2(ring[0], 21) |
  1204. HAL_REO_REMAP_IX2(ring[0], 22) |
  1205. HAL_REO_REMAP_IX2(ring[0], 23);
  1206. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1207. HAL_REO_REMAP_IX3(ring[0], 25) |
  1208. HAL_REO_REMAP_IX3(ring[0], 26) |
  1209. HAL_REO_REMAP_IX3(ring[0], 27) |
  1210. HAL_REO_REMAP_IX3(ring[0], 28) |
  1211. HAL_REO_REMAP_IX3(ring[0], 29) |
  1212. HAL_REO_REMAP_IX3(ring[0], 30) |
  1213. HAL_REO_REMAP_IX3(ring[0], 31);
  1214. break;
  1215. case 2:
  1216. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1217. HAL_REO_REMAP_IX2(ring[0], 17) |
  1218. HAL_REO_REMAP_IX2(ring[1], 18) |
  1219. HAL_REO_REMAP_IX2(ring[1], 19) |
  1220. HAL_REO_REMAP_IX2(ring[0], 20) |
  1221. HAL_REO_REMAP_IX2(ring[0], 21) |
  1222. HAL_REO_REMAP_IX2(ring[1], 22) |
  1223. HAL_REO_REMAP_IX2(ring[1], 23);
  1224. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1225. HAL_REO_REMAP_IX3(ring[0], 25) |
  1226. HAL_REO_REMAP_IX3(ring[1], 26) |
  1227. HAL_REO_REMAP_IX3(ring[1], 27) |
  1228. HAL_REO_REMAP_IX3(ring[0], 28) |
  1229. HAL_REO_REMAP_IX3(ring[0], 29) |
  1230. HAL_REO_REMAP_IX3(ring[1], 30) |
  1231. HAL_REO_REMAP_IX3(ring[1], 31);
  1232. break;
  1233. case 3:
  1234. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1235. HAL_REO_REMAP_IX2(ring[1], 17) |
  1236. HAL_REO_REMAP_IX2(ring[2], 18) |
  1237. HAL_REO_REMAP_IX2(ring[0], 19) |
  1238. HAL_REO_REMAP_IX2(ring[1], 20) |
  1239. HAL_REO_REMAP_IX2(ring[2], 21) |
  1240. HAL_REO_REMAP_IX2(ring[0], 22) |
  1241. HAL_REO_REMAP_IX2(ring[1], 23);
  1242. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1243. HAL_REO_REMAP_IX3(ring[0], 25) |
  1244. HAL_REO_REMAP_IX3(ring[1], 26) |
  1245. HAL_REO_REMAP_IX3(ring[2], 27) |
  1246. HAL_REO_REMAP_IX3(ring[0], 28) |
  1247. HAL_REO_REMAP_IX3(ring[1], 29) |
  1248. HAL_REO_REMAP_IX3(ring[2], 30) |
  1249. HAL_REO_REMAP_IX3(ring[0], 31);
  1250. break;
  1251. case 4:
  1252. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1253. HAL_REO_REMAP_IX2(ring[1], 17) |
  1254. HAL_REO_REMAP_IX2(ring[2], 18) |
  1255. HAL_REO_REMAP_IX2(ring[3], 19) |
  1256. HAL_REO_REMAP_IX2(ring[0], 20) |
  1257. HAL_REO_REMAP_IX2(ring[1], 21) |
  1258. HAL_REO_REMAP_IX2(ring[2], 22) |
  1259. HAL_REO_REMAP_IX2(ring[3], 23);
  1260. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1261. HAL_REO_REMAP_IX3(ring[1], 25) |
  1262. HAL_REO_REMAP_IX3(ring[2], 26) |
  1263. HAL_REO_REMAP_IX3(ring[3], 27) |
  1264. HAL_REO_REMAP_IX3(ring[0], 28) |
  1265. HAL_REO_REMAP_IX3(ring[1], 29) |
  1266. HAL_REO_REMAP_IX3(ring[2], 30) |
  1267. HAL_REO_REMAP_IX3(ring[3], 31);
  1268. break;
  1269. }
  1270. }
  1271. /**
  1272. * hal_rx_flow_setup_fse_9224() - Setup a flow search entry in HW FST
  1273. * @fst: Pointer to the Rx Flow Search Table
  1274. * @table_offset: offset into the table where the flow is to be setup
  1275. * @flow: Flow Parameters
  1276. *
  1277. * Return: Success/Failure
  1278. */
  1279. static void *
  1280. hal_rx_flow_setup_fse_9224(uint8_t *rx_fst, uint32_t table_offset,
  1281. uint8_t *rx_flow)
  1282. {
  1283. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1284. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1285. uint8_t *fse;
  1286. bool fse_valid;
  1287. if (table_offset >= fst->max_entries) {
  1288. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1289. "HAL FSE table offset %u exceeds max entries %u",
  1290. table_offset, fst->max_entries);
  1291. return NULL;
  1292. }
  1293. fse = (uint8_t *)fst->base_vaddr +
  1294. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1295. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1296. if (fse_valid) {
  1297. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1298. "HAL FSE %pK already valid", fse);
  1299. return NULL;
  1300. }
  1301. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1302. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1303. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1304. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1305. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1306. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1307. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1308. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1309. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1310. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1311. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1312. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1313. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1314. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1315. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1316. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1317. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1318. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1319. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1320. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1321. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1322. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1323. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1324. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1325. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1326. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1327. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1328. (flow->tuple_info.dest_port));
  1329. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1330. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1331. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1332. (flow->tuple_info.src_port));
  1333. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1334. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1335. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1336. flow->tuple_info.l4_protocol);
  1337. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1338. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1339. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1340. flow->reo_destination_handler);
  1341. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1342. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1343. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1344. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1345. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1346. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1347. flow->fse_metadata);
  1348. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1349. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1350. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1351. REO_DESTINATION_INDICATION,
  1352. flow->reo_destination_indication);
  1353. /* Reset all the other fields in FSE */
  1354. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1355. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1356. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1357. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1358. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1359. return fse;
  1360. }
  1361. /**
  1362. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  1363. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  1364. * @ dbg_level: log level.
  1365. *
  1366. * Return: void
  1367. */
  1368. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1369. uint8_t dbg_level)
  1370. {
  1371. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  1372. hal_verbose_debug("\n---------------\n"
  1373. "rx_pkt_hdr_tlv\n"
  1374. "---------------\n"
  1375. "phy_ppdu_id %llu ",
  1376. pkt_hdr_tlv->phy_ppdu_id);
  1377. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  1378. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  1379. }
  1380. /**
  1381. * hal_rx_dump_pkt_tlvs_9224(): API to print RX Pkt TLVS for 7850
  1382. * @hal_soc_hdl: hal_soc handle
  1383. * @buf: pointer the pkt buffer
  1384. * @dbg_level: log level
  1385. *
  1386. * Return: void
  1387. */
  1388. #ifdef CONFIG_WORD_BASED_TLV
  1389. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1390. uint8_t *buf, uint8_t dbg_level)
  1391. {
  1392. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1393. struct rx_msdu_end_compact_qca9224 *msdu_end =
  1394. &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1395. struct rx_mpdu_start_compact_qca9224 *mpdu_start =
  1396. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1397. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1398. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1399. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1400. }
  1401. #else
  1402. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1403. uint8_t *buf, uint8_t dbg_level)
  1404. {
  1405. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1406. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1407. struct rx_mpdu_start *mpdu_start =
  1408. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1409. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1410. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1411. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1412. }
  1413. #endif
  1414. #define HAL_NUM_TCL_BANKS_9224 48
  1415. /**
  1416. * hal_cmem_write_9224() - function for CMEM buffer writing
  1417. * @hal_soc_hdl: HAL SOC handle
  1418. * @offset: CMEM address
  1419. * @value: value to write
  1420. *
  1421. * Return: None.
  1422. */
  1423. static void hal_cmem_write_9224(hal_soc_handle_t hal_soc_hdl,
  1424. uint32_t offset,
  1425. uint32_t value)
  1426. {
  1427. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1428. pld_reg_write(hal->qdf_dev->dev, offset, value);
  1429. }
  1430. /**
  1431. * hal_tx_get_num_tcl_banks_9224() - Get number of banks in target
  1432. *
  1433. * Returns: number of bank
  1434. */
  1435. static uint8_t hal_tx_get_num_tcl_banks_9224(void)
  1436. {
  1437. return HAL_NUM_TCL_BANKS_9224;
  1438. }
  1439. static void hal_hw_txrx_ops_attach_qcn9224(struct hal_soc *hal_soc)
  1440. {
  1441. /* init and setup */
  1442. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1443. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1444. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1445. hal_soc->ops->hal_get_window_address = hal_get_window_address_9224;
  1446. hal_soc->ops->hal_cmem_write = hal_cmem_write_9224;
  1447. /* tx */
  1448. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_9224;
  1449. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_9224;
  1450. hal_soc->ops->hal_tx_comp_get_status =
  1451. hal_tx_comp_get_status_generic_be;
  1452. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1453. hal_tx_init_cmd_credit_ring_9224;
  1454. /* rx */
  1455. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1456. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1457. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1458. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_9224;
  1459. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1460. hal_rx_proc_phyrx_other_receive_info_tlv_9224;
  1461. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_9224;
  1462. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1463. hal_rx_dump_mpdu_start_tlv_9224;
  1464. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_9224;
  1465. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_9224;
  1466. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1467. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1468. hal_rx_tlv_reception_type_get_be;
  1469. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1470. hal_rx_msdu_end_da_idx_get_be;
  1471. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1472. hal_rx_msdu_desc_info_get_ptr_9224;
  1473. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1474. hal_rx_link_desc_msdu0_ptr_9224;
  1475. hal_soc->ops->hal_reo_status_get_header =
  1476. hal_reo_status_get_header_9224;
  1477. hal_soc->ops->hal_rx_status_get_tlv_info =
  1478. hal_rx_status_get_tlv_info_generic_be;
  1479. hal_soc->ops->hal_rx_wbm_err_info_get =
  1480. hal_rx_wbm_err_info_get_generic_be;
  1481. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1482. hal_tx_set_pcp_tid_map_generic_be;
  1483. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1484. hal_tx_update_pcp_tid_generic_be;
  1485. hal_soc->ops->hal_tx_set_tidmap_prty =
  1486. hal_tx_update_tidmap_prty_generic_be;
  1487. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1488. hal_rx_get_rx_fragment_number_be,
  1489. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1490. hal_rx_tlv_da_is_mcbc_get_be;
  1491. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1492. hal_rx_tlv_sa_is_valid_get_be;
  1493. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be;
  1494. hal_soc->ops->hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_be;
  1495. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1496. hal_rx_tlv_l3_hdr_padding_get_be;
  1497. hal_soc->ops->hal_rx_encryption_info_valid =
  1498. hal_rx_encryption_info_valid_be;
  1499. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1500. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1501. hal_rx_tlv_first_msdu_get_be;
  1502. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1503. hal_rx_tlv_da_is_valid_get_be;
  1504. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1505. hal_rx_tlv_last_msdu_get_be;
  1506. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1507. hal_rx_get_mpdu_mac_ad4_valid_be;
  1508. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1509. hal_rx_mpdu_start_sw_peer_id_get_be;
  1510. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1511. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1512. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1513. hal_rx_get_mpdu_frame_control_valid_be;
  1514. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1515. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1516. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1517. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1518. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1519. hal_rx_get_mpdu_sequence_control_valid_be;
  1520. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1521. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1522. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1523. hal_rx_hw_desc_get_ppduid_get_be;
  1524. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1525. hal_rx_mpdu_start_mpdu_qos_control_valid_get_be;
  1526. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1527. hal_rx_msdu_end_sa_sw_peer_id_get_be;
  1528. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1529. hal_rx_msdu0_buffer_addr_lsb_9224;
  1530. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1531. hal_rx_msdu_desc_info_ptr_get_9224;
  1532. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_9224;
  1533. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_9224;
  1534. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1535. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1536. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1537. hal_rx_get_mac_addr2_valid_be;
  1538. hal_soc->ops->hal_rx_get_filter_category =
  1539. hal_rx_get_filter_category_be;
  1540. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1541. hal_soc->ops->hal_reo_config = hal_reo_config_9224;
  1542. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1543. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1544. hal_rx_msdu_flow_idx_invalid_be;
  1545. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1546. hal_rx_msdu_flow_idx_timeout_be;
  1547. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1548. hal_rx_msdu_fse_metadata_get_be;
  1549. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1550. hal_rx_msdu_cce_metadata_get_be;
  1551. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1552. hal_rx_msdu_get_flow_params_be;
  1553. hal_soc->ops->hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_be;
  1554. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1555. #if defined(QCA_WIFI_QCA9224) && defined(WLAN_CFR_ENABLE) && \
  1556. defined(WLAN_ENH_CFR_ENABLE)
  1557. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_9224;
  1558. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_9224;
  1559. #else
  1560. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1561. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1562. #endif
  1563. /* rx - msdu fast path info fields */
  1564. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1565. hal_rx_msdu_packet_metadata_get_generic_be;
  1566. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1567. hal_rx_mpdu_start_tlv_tag_valid_be;
  1568. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1569. hal_rx_wbm_err_msdu_continuation_get_9224;
  1570. /* rx - TLV struct offsets */
  1571. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1572. hal_rx_msdu_end_offset_get_generic;
  1573. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1574. hal_rx_mpdu_start_offset_get_generic;
  1575. #ifndef NO_RX_PKT_HDR_TLV
  1576. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1577. hal_rx_pkt_tlv_offset_get_generic;
  1578. #endif
  1579. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_9224;
  1580. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1581. hal_compute_reo_remap_ix2_ix3_9224;
  1582. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1583. hal_rx_msdu_get_reo_destination_indication_be;
  1584. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1585. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1586. hal_rx_msdu_is_wlan_mcast_generic_be;
  1587. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_9224;
  1588. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1589. hal_rx_tlv_decap_format_get_be;
  1590. #ifdef RECEIVE_OFFLOAD
  1591. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1592. hal_rx_tlv_get_offload_info_be;
  1593. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1594. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1595. #endif
  1596. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1597. hal_rx_attn_phy_ppdu_id_get_be;
  1598. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  1599. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1600. hal_rx_msdu_start_msdu_len_get_be;
  1601. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1602. hal_rx_get_frame_ctrl_field_be;
  1603. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1604. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1605. hal_rx_mpdu_info_ampdu_flag_get_be;
  1606. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1607. hal_rx_msdu_start_msdu_len_set_be;
  1608. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1609. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1610. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_be;
  1611. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1612. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1613. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1614. hal_rx_tlv_decrypt_err_get_be;
  1615. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1616. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1617. hal_rx_tlv_get_is_decrypted_be;
  1618. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_be;
  1619. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1620. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1621. hal_rx_priv_info_set_in_tlv_be;
  1622. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1623. hal_rx_priv_info_get_from_tlv_be;
  1624. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1625. };
  1626. struct hal_hw_srng_config hw_srng_table_9224[] = {
  1627. /* TODO: max_rings can populated by querying HW capabilities */
  1628. { /* REO_DST */
  1629. .start_ring_id = HAL_SRNG_REO2SW1,
  1630. .max_rings = 8,
  1631. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1632. .lmac_ring = FALSE,
  1633. .ring_dir = HAL_SRNG_DST_RING,
  1634. .reg_start = {
  1635. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1636. REO_REG_REG_BASE),
  1637. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1638. REO_REG_REG_BASE)
  1639. },
  1640. .reg_size = {
  1641. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1642. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1643. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1644. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1645. },
  1646. .max_size =
  1647. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1648. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1649. },
  1650. { /* REO_EXCEPTION */
  1651. /* Designating REO2SW0 ring as exception ring. This ring is
  1652. * similar to other REO2SW rings though it is named as REO2SW0.
  1653. * Any of theREO2SW rings can be used as exception ring.
  1654. */
  1655. .start_ring_id = HAL_SRNG_REO2SW0,
  1656. .max_rings = 1,
  1657. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1658. .lmac_ring = FALSE,
  1659. .ring_dir = HAL_SRNG_DST_RING,
  1660. .reg_start = {
  1661. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1662. REO_REG_REG_BASE),
  1663. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1664. REO_REG_REG_BASE)
  1665. },
  1666. /* Single ring - provide ring size if multiple rings of this
  1667. * type are supported
  1668. */
  1669. .reg_size = {},
  1670. .max_size =
  1671. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1672. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1673. },
  1674. { /* REO_REINJECT */
  1675. .start_ring_id = HAL_SRNG_SW2REO,
  1676. .max_rings = 4,
  1677. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1678. .lmac_ring = FALSE,
  1679. .ring_dir = HAL_SRNG_SRC_RING,
  1680. .reg_start = {
  1681. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1682. REO_REG_REG_BASE),
  1683. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1684. REO_REG_REG_BASE)
  1685. },
  1686. /* Single ring - provide ring size if multiple rings of this
  1687. * type are supported
  1688. */
  1689. .reg_size = {
  1690. HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(0) -
  1691. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(0),
  1692. HWIO_REO_R2_SW2REO1_RING_HP_ADDR(0) -
  1693. HWIO_REO_R2_SW2REO_RING_HP_ADDR(0)
  1694. },
  1695. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1696. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1697. },
  1698. { /* REO_CMD */
  1699. .start_ring_id = HAL_SRNG_REO_CMD,
  1700. .max_rings = 1,
  1701. .entry_size = (sizeof(struct tlv_32_hdr) +
  1702. sizeof(struct reo_get_queue_stats)) >> 2,
  1703. .lmac_ring = FALSE,
  1704. .ring_dir = HAL_SRNG_SRC_RING,
  1705. .reg_start = {
  1706. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1707. REO_REG_REG_BASE),
  1708. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1709. REO_REG_REG_BASE),
  1710. },
  1711. /* Single ring - provide ring size if multiple rings of this
  1712. * type are supported
  1713. */
  1714. .reg_size = {},
  1715. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1716. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1717. },
  1718. { /* REO_STATUS */
  1719. .start_ring_id = HAL_SRNG_REO_STATUS,
  1720. .max_rings = 1,
  1721. .entry_size = (sizeof(struct tlv_32_hdr) +
  1722. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1723. .lmac_ring = FALSE,
  1724. .ring_dir = HAL_SRNG_DST_RING,
  1725. .reg_start = {
  1726. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1727. REO_REG_REG_BASE),
  1728. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1729. REO_REG_REG_BASE),
  1730. },
  1731. /* Single ring - provide ring size if multiple rings of this
  1732. * type are supported
  1733. */
  1734. .reg_size = {},
  1735. .max_size =
  1736. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1737. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1738. },
  1739. { /* TCL_DATA */
  1740. .start_ring_id = HAL_SRNG_SW2TCL1,
  1741. .max_rings = 6,
  1742. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1743. .lmac_ring = FALSE,
  1744. .ring_dir = HAL_SRNG_SRC_RING,
  1745. .reg_start = {
  1746. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1747. MAC_TCL_REG_REG_BASE),
  1748. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1749. MAC_TCL_REG_REG_BASE),
  1750. },
  1751. .reg_size = {
  1752. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1753. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1754. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1755. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1756. },
  1757. .max_size =
  1758. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1759. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1760. },
  1761. { /* TCL_CMD/CREDIT */
  1762. /* qca8074v2 and qcn9224 uses this ring for data commands */
  1763. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1764. .max_rings = 1,
  1765. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1766. .lmac_ring = FALSE,
  1767. .ring_dir = HAL_SRNG_SRC_RING,
  1768. .reg_start = {
  1769. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1770. MAC_TCL_REG_REG_BASE),
  1771. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1772. MAC_TCL_REG_REG_BASE),
  1773. },
  1774. /* Single ring - provide ring size if multiple rings of this
  1775. * type are supported
  1776. */
  1777. .reg_size = {},
  1778. .max_size =
  1779. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1780. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1781. },
  1782. { /* TCL_STATUS */
  1783. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1784. .max_rings = 1,
  1785. .entry_size = (sizeof(struct tlv_32_hdr) +
  1786. sizeof(struct tcl_status_ring)) >> 2,
  1787. .lmac_ring = FALSE,
  1788. .ring_dir = HAL_SRNG_DST_RING,
  1789. .reg_start = {
  1790. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1791. MAC_TCL_REG_REG_BASE),
  1792. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1793. MAC_TCL_REG_REG_BASE),
  1794. },
  1795. /* Single ring - provide ring size if multiple rings of this
  1796. * type are supported
  1797. */
  1798. .reg_size = {},
  1799. .max_size =
  1800. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1801. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1802. },
  1803. { /* CE_SRC */
  1804. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1805. .max_rings = 16,
  1806. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1807. .lmac_ring = FALSE,
  1808. .ring_dir = HAL_SRNG_SRC_RING,
  1809. .reg_start = {
  1810. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR(
  1811. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1812. HWIO_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR(
  1813. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1814. },
  1815. .reg_size = {
  1816. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1817. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1818. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1819. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1820. },
  1821. .max_size =
  1822. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1823. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1824. },
  1825. { /* CE_DST */
  1826. .start_ring_id = HAL_SRNG_CE_0_DST,
  1827. .max_rings = 16,
  1828. .entry_size = 8 >> 2,
  1829. /*TODO: entry_size above should actually be
  1830. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1831. * of struct ce_dst_desc in HW header files
  1832. */
  1833. .lmac_ring = FALSE,
  1834. .ring_dir = HAL_SRNG_SRC_RING,
  1835. .reg_start = {
  1836. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1837. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1838. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1839. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1840. },
  1841. .reg_size = {
  1842. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1843. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1844. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1845. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1846. },
  1847. .max_size =
  1848. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1849. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1850. },
  1851. { /* CE_DST_STATUS */
  1852. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1853. .max_rings = 16,
  1854. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1855. .lmac_ring = FALSE,
  1856. .ring_dir = HAL_SRNG_DST_RING,
  1857. .reg_start = {
  1858. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1859. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1860. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1861. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1862. },
  1863. /* TODO: check destination status ring registers */
  1864. .reg_size = {
  1865. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1866. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1867. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1868. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1869. },
  1870. .max_size =
  1871. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1872. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1873. },
  1874. { /* WBM_IDLE_LINK */
  1875. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1876. .max_rings = 1,
  1877. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1878. .lmac_ring = FALSE,
  1879. .ring_dir = HAL_SRNG_SRC_RING,
  1880. .reg_start = {
  1881. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1882. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  1883. },
  1884. /* Single ring - provide ring size if multiple rings of this
  1885. * type are supported
  1886. */
  1887. .reg_size = {},
  1888. .max_size =
  1889. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1890. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1891. },
  1892. { /* SW2WBM_RELEASE */
  1893. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1894. .max_rings = 2,
  1895. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1896. .lmac_ring = FALSE,
  1897. .ring_dir = HAL_SRNG_SRC_RING,
  1898. .reg_start = {
  1899. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1900. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1901. },
  1902. .reg_size = {
  1903. HWIO_WBM_R0_SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  1904. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1905. HWIO_WBM_R2_SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  1906. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE)
  1907. },
  1908. .max_size =
  1909. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1910. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1911. },
  1912. { /* WBM2SW_RELEASE */
  1913. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1914. .max_rings = 8,
  1915. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1916. .lmac_ring = FALSE,
  1917. .ring_dir = HAL_SRNG_DST_RING,
  1918. .reg_start = {
  1919. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  1920. WBM_REG_REG_BASE),
  1921. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  1922. WBM_REG_REG_BASE),
  1923. },
  1924. .reg_size = {
  1925. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(
  1926. WBM_REG_REG_BASE) -
  1927. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  1928. WBM_REG_REG_BASE),
  1929. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(
  1930. WBM_REG_REG_BASE) -
  1931. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  1932. WBM_REG_REG_BASE),
  1933. },
  1934. .max_size =
  1935. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1936. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1937. },
  1938. { /* RXDMA_BUF */
  1939. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1940. #ifdef IPA_OFFLOAD
  1941. .max_rings = 3,
  1942. #else
  1943. .max_rings = 3,
  1944. #endif
  1945. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1946. .lmac_ring = TRUE,
  1947. .ring_dir = HAL_SRNG_SRC_RING,
  1948. /* reg_start is not set because LMAC rings are not accessed
  1949. * from host
  1950. */
  1951. .reg_start = {},
  1952. .reg_size = {},
  1953. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1954. },
  1955. { /* RXDMA_DST */
  1956. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1957. .max_rings = 0,
  1958. .entry_size = 0/*sizeof(struct reo_entrance_ring) >> 2*/,
  1959. .lmac_ring = TRUE,
  1960. .ring_dir = HAL_SRNG_DST_RING,
  1961. /* reg_start is not set because LMAC rings are not accessed
  1962. * from host
  1963. */
  1964. .reg_start = {},
  1965. .reg_size = {},
  1966. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1967. },
  1968. { /* RXDMA_MONITOR_BUF */
  1969. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1970. .max_rings = 1,
  1971. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1972. .lmac_ring = TRUE,
  1973. .ring_dir = HAL_SRNG_SRC_RING,
  1974. /* reg_start is not set because LMAC rings are not accessed
  1975. * from host
  1976. */
  1977. .reg_start = {},
  1978. .reg_size = {},
  1979. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  1980. },
  1981. { /* RXDMA_MONITOR_STATUS */
  1982. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1983. .max_rings = 0,
  1984. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1985. .lmac_ring = TRUE,
  1986. .ring_dir = HAL_SRNG_SRC_RING,
  1987. /* reg_start is not set because LMAC rings are not accessed
  1988. * from host
  1989. */
  1990. .reg_start = {},
  1991. .reg_size = {},
  1992. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1993. },
  1994. { /* RXDMA_MONITOR_DST */
  1995. .start_ring_id = HAL_SRNG_WMAC1_RXMON2SW0,
  1996. .max_rings = 1,
  1997. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  1998. .lmac_ring = TRUE,
  1999. .ring_dir = HAL_SRNG_DST_RING,
  2000. /* reg_start is not set because LMAC rings are not accessed
  2001. * from host
  2002. */
  2003. .reg_start = {},
  2004. .reg_size = {},
  2005. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2006. },
  2007. { /* RXDMA_MONITOR_DESC */
  2008. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2009. .max_rings = 0,
  2010. .entry_size = 0/*sizeof(struct sw_monitor_ring) >> 2*/,
  2011. .lmac_ring = TRUE,
  2012. .ring_dir = HAL_SRNG_DST_RING,
  2013. /* reg_start is not set because LMAC rings are not accessed
  2014. * from host
  2015. */
  2016. .reg_start = {},
  2017. .reg_size = {},
  2018. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2019. },
  2020. { /* DIR_BUF_RX_DMA_SRC */
  2021. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2022. /* one ring for spectral and one ring for cfr */
  2023. .max_rings = 2,
  2024. .entry_size = 2,
  2025. .lmac_ring = TRUE,
  2026. .ring_dir = HAL_SRNG_SRC_RING,
  2027. /* reg_start is not set because LMAC rings are not accessed
  2028. * from host
  2029. */
  2030. .reg_start = {},
  2031. .reg_size = {},
  2032. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2033. },
  2034. #ifdef WLAN_FEATURE_CIF_CFR
  2035. { /* WIFI_POS_SRC */
  2036. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2037. .max_rings = 1,
  2038. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2039. .lmac_ring = TRUE,
  2040. .ring_dir = HAL_SRNG_SRC_RING,
  2041. /* reg_start is not set because LMAC rings are not accessed
  2042. * from host
  2043. */
  2044. .reg_start = {},
  2045. .reg_size = {},
  2046. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2047. },
  2048. #endif
  2049. { /* REO2PPE */
  2050. .start_ring_id = HAL_SRNG_REO2PPE,
  2051. .max_rings = 1,
  2052. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  2053. .lmac_ring = FALSE,
  2054. .ring_dir = HAL_SRNG_DST_RING,
  2055. .reg_start = {
  2056. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_ADDR(
  2057. REO_REG_REG_BASE),
  2058. HWIO_REO_R2_REO2PPE_RING_HP_ADDR(
  2059. REO_REG_REG_BASE),
  2060. },
  2061. /* Single ring - provide ring size if multiple rings of this
  2062. * type are supported
  2063. */
  2064. .reg_size = {},
  2065. .max_size =
  2066. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK >>
  2067. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT,
  2068. },
  2069. { /* PPE2TCL */
  2070. .start_ring_id = HAL_SRNG_PPE2TCL1,
  2071. .max_rings = 1,
  2072. .entry_size = sizeof(struct tcl_entrance_from_ppe_ring) >> 2,
  2073. .lmac_ring = FALSE,
  2074. .ring_dir = HAL_SRNG_SRC_RING,
  2075. .reg_start = {
  2076. HWIO_TCL_R0_PPE2TCL1_RING_BASE_LSB_ADDR(
  2077. MAC_TCL_REG_REG_BASE),
  2078. HWIO_TCL_R2_PPE2TCL1_RING_HP_ADDR(
  2079. MAC_TCL_REG_REG_BASE),
  2080. },
  2081. .reg_size = {},
  2082. .max_size =
  2083. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2084. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  2085. },
  2086. { /* PPE_RELEASE */
  2087. .start_ring_id = HAL_SRNG_WBM_PPE_RELEASE,
  2088. .max_rings = 1,
  2089. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2090. .lmac_ring = FALSE,
  2091. .ring_dir = HAL_SRNG_SRC_RING,
  2092. .reg_start = {
  2093. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2094. HWIO_WBM_R2_PPE_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2095. },
  2096. .reg_size = {},
  2097. .max_size =
  2098. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2099. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2100. },
  2101. { /* RXDMA_RX_MONITOR_BUF */
  2102. .start_ring_id = HAL_SRNG_SW2RXMON_BUF0,
  2103. .max_rings = 1,
  2104. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2105. .lmac_ring = TRUE,
  2106. .ring_dir = HAL_SRNG_SRC_RING,
  2107. /* reg_start is not set because LMAC rings are not accessed
  2108. * from host
  2109. */
  2110. .reg_start = {},
  2111. .reg_size = {},
  2112. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2113. },
  2114. { /* TX_MONITOR_BUF */
  2115. .start_ring_id = HAL_SRNG_SW2TXMON_BUF0,
  2116. .max_rings = 1,
  2117. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2118. .lmac_ring = TRUE,
  2119. .ring_dir = HAL_SRNG_SRC_RING,
  2120. /* reg_start is not set because LMAC rings are not accessed
  2121. * from host
  2122. */
  2123. .reg_start = {},
  2124. .reg_size = {},
  2125. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2126. },
  2127. { /* TX_MONITOR_DST */
  2128. .start_ring_id = HAL_SRNG_WMAC1_TXMON2SW0,
  2129. .max_rings = 1,
  2130. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  2131. .lmac_ring = TRUE,
  2132. .ring_dir = HAL_SRNG_DST_RING,
  2133. /* reg_start is not set because LMAC rings are not accessed
  2134. * from host
  2135. */
  2136. .reg_start = {},
  2137. .reg_size = {},
  2138. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2139. },
  2140. { /* SW2RXDMA */
  2141. .start_ring_id = HAL_SRNG_SW2RXDMA_BUF0,
  2142. .max_rings = 3,
  2143. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2144. .lmac_ring = TRUE,
  2145. .ring_dir = HAL_SRNG_SRC_RING,
  2146. /* reg_start is not set because LMAC rings are not accessed
  2147. * from host
  2148. */
  2149. .reg_start = {},
  2150. .reg_size = {},
  2151. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2152. },
  2153. };
  2154. /**
  2155. * hal_srng_hw_reg_offset_init_qcn9224() - Initialize the HW srng reg offset
  2156. * applicable only for WCN7850
  2157. * @hal_soc: HAL Soc handle
  2158. *
  2159. * Return: None
  2160. */
  2161. static inline void hal_srng_hw_reg_offset_init_qcn9224(struct hal_soc *hal_soc)
  2162. {
  2163. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  2164. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  2165. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  2166. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  2167. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  2168. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  2169. }
  2170. /**
  2171. * hal_qcn9224_attach()- Attach 9224 target specific hal_soc ops,
  2172. * offset and srng table
  2173. * Return: void
  2174. */
  2175. void hal_qcn9224_attach(struct hal_soc *hal_soc)
  2176. {
  2177. hal_soc->hw_srng_table = hw_srng_table_9224;
  2178. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2179. hal_srng_hw_reg_offset_init_qcn9224(hal_soc);
  2180. hal_hw_txrx_default_ops_attach_be(hal_soc);
  2181. hal_hw_txrx_ops_attach_qcn9224(hal_soc);
  2182. if (hal_soc->static_window_map)
  2183. hal_write_window_register(hal_soc);
  2184. hal_soc->dmac_cmn_src_rxbuf_ring = true;
  2185. }