wsa-macro.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/pm_runtime.h>
  10. #include <sound/soc.h>
  11. #include <sound/soc-dapm.h>
  12. #include <sound/tlv.h>
  13. #include <soc/swr-common.h>
  14. #include <soc/swr-wcd.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include "bolero-cdc.h"
  17. #include "bolero-cdc-registers.h"
  18. #include "wsa-macro.h"
  19. #include "bolero-clk-rsc.h"
  20. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  21. #define WSA_MACRO_MAX_OFFSET 0x1000
  22. #define WSA_MACRO_RX_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  23. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  24. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  25. #define WSA_MACRO_RX_MIX_RATES (SNDRV_PCM_RATE_48000 |\
  26. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  27. #define WSA_MACRO_RX_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  28. SNDRV_PCM_FMTBIT_S24_LE |\
  29. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  30. #define WSA_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  31. SNDRV_PCM_RATE_48000)
  32. #define WSA_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  33. SNDRV_PCM_FMTBIT_S24_LE |\
  34. SNDRV_PCM_FMTBIT_S24_3LE)
  35. #define NUM_INTERPOLATORS 2
  36. #define WSA_MACRO_MUX_INP_SHFT 0x3
  37. #define WSA_MACRO_MUX_INP_MASK1 0x38
  38. #define WSA_MACRO_MUX_INP_MASK2 0x38
  39. #define WSA_MACRO_MUX_CFG_OFFSET 0x8
  40. #define WSA_MACRO_MUX_CFG1_OFFSET 0x4
  41. #define WSA_MACRO_RX_COMP_OFFSET 0x40
  42. #define WSA_MACRO_RX_SOFTCLIP_OFFSET 0x40
  43. #define WSA_MACRO_RX_PATH_OFFSET 0x80
  44. #define WSA_MACRO_RX_PATH_CFG3_OFFSET 0x10
  45. #define WSA_MACRO_RX_PATH_DSMDEM_OFFSET 0x4C
  46. #define WSA_MACRO_FS_RATE_MASK 0x0F
  47. #define WSA_MACRO_EC_MIX_TX0_MASK 0x03
  48. #define WSA_MACRO_EC_MIX_TX1_MASK 0x18
  49. enum {
  50. WSA_MACRO_RX0 = 0,
  51. WSA_MACRO_RX1,
  52. WSA_MACRO_RX_MIX,
  53. WSA_MACRO_RX_MIX0 = WSA_MACRO_RX_MIX,
  54. WSA_MACRO_RX_MIX1,
  55. WSA_MACRO_RX_MAX,
  56. };
  57. enum {
  58. WSA_MACRO_TX0 = 0,
  59. WSA_MACRO_TX1,
  60. WSA_MACRO_TX_MAX,
  61. };
  62. enum {
  63. WSA_MACRO_EC0_MUX = 0,
  64. WSA_MACRO_EC1_MUX,
  65. WSA_MACRO_EC_MUX_MAX,
  66. };
  67. enum {
  68. WSA_MACRO_COMP1, /* SPK_L */
  69. WSA_MACRO_COMP2, /* SPK_R */
  70. WSA_MACRO_COMP_MAX
  71. };
  72. enum {
  73. WSA_MACRO_SOFTCLIP0, /* RX0 */
  74. WSA_MACRO_SOFTCLIP1, /* RX1 */
  75. WSA_MACRO_SOFTCLIP_MAX
  76. };
  77. struct interp_sample_rate {
  78. int sample_rate;
  79. int rate_val;
  80. };
  81. /*
  82. * Structure used to update codec
  83. * register defaults after reset
  84. */
  85. struct wsa_macro_reg_mask_val {
  86. u16 reg;
  87. u8 mask;
  88. u8 val;
  89. };
  90. static struct interp_sample_rate int_prim_sample_rate_val[] = {
  91. {8000, 0x0}, /* 8K */
  92. {16000, 0x1}, /* 16K */
  93. {24000, -EINVAL},/* 24K */
  94. {32000, 0x3}, /* 32K */
  95. {48000, 0x4}, /* 48K */
  96. {96000, 0x5}, /* 96K */
  97. {192000, 0x6}, /* 192K */
  98. {384000, 0x7}, /* 384K */
  99. {44100, 0x8}, /* 44.1K */
  100. };
  101. static struct interp_sample_rate int_mix_sample_rate_val[] = {
  102. {48000, 0x4}, /* 48K */
  103. {96000, 0x5}, /* 96K */
  104. {192000, 0x6}, /* 192K */
  105. };
  106. #define WSA_MACRO_SWR_STRING_LEN 80
  107. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  108. struct snd_pcm_hw_params *params,
  109. struct snd_soc_dai *dai);
  110. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  111. unsigned int *tx_num, unsigned int *tx_slot,
  112. unsigned int *rx_num, unsigned int *rx_slot);
  113. /* Hold instance to soundwire platform device */
  114. struct wsa_macro_swr_ctrl_data {
  115. struct platform_device *wsa_swr_pdev;
  116. };
  117. struct wsa_macro_swr_ctrl_platform_data {
  118. void *handle; /* holds codec private data */
  119. int (*read)(void *handle, int reg);
  120. int (*write)(void *handle, int reg, int val);
  121. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  122. int (*clk)(void *handle, bool enable);
  123. int (*handle_irq)(void *handle,
  124. irqreturn_t (*swrm_irq_handler)(int irq,
  125. void *data),
  126. void *swrm_handle,
  127. int action);
  128. };
  129. struct wsa_macro_bcl_pmic_params {
  130. u8 id;
  131. u8 sid;
  132. u8 ppid;
  133. };
  134. enum {
  135. WSA_MACRO_AIF_INVALID = 0,
  136. WSA_MACRO_AIF1_PB,
  137. WSA_MACRO_AIF_MIX1_PB,
  138. WSA_MACRO_AIF_VI,
  139. WSA_MACRO_AIF_ECHO,
  140. WSA_MACRO_MAX_DAIS,
  141. };
  142. #define WSA_MACRO_CHILD_DEVICES_MAX 3
  143. /*
  144. * @dev: wsa macro device pointer
  145. * @comp_enabled: compander enable mixer value set
  146. * @ec_hq: echo HQ enable mixer value set
  147. * @prim_int_users: Users of interpolator
  148. * @wsa_mclk_users: WSA MCLK users count
  149. * @swr_clk_users: SWR clk users count
  150. * @vi_feed_value: VI sense mask
  151. * @mclk_lock: to lock mclk operations
  152. * @swr_clk_lock: to lock swr master clock operations
  153. * @swr_ctrl_data: SoundWire data structure
  154. * @swr_plat_data: Soundwire platform data
  155. * @wsa_macro_add_child_devices_work: work for adding child devices
  156. * @wsa_swr_gpio_p: used by pinctrl API
  157. * @component: codec handle
  158. * @rx_0_count: RX0 interpolation users
  159. * @rx_1_count: RX1 interpolation users
  160. * @active_ch_mask: channel mask for all AIF DAIs
  161. * @active_ch_cnt: channel count of all AIF DAIs
  162. * @rx_port_value: mixer ctl value of WSA RX MUXes
  163. * @wsa_io_base: Base address of WSA macro addr space
  164. */
  165. struct wsa_macro_priv {
  166. struct device *dev;
  167. int comp_enabled[WSA_MACRO_COMP_MAX];
  168. int ec_hq[WSA_MACRO_RX1 + 1];
  169. u16 prim_int_users[WSA_MACRO_RX1 + 1];
  170. u16 wsa_mclk_users;
  171. u16 swr_clk_users;
  172. bool dapm_mclk_enable;
  173. bool reset_swr;
  174. unsigned int vi_feed_value;
  175. struct mutex mclk_lock;
  176. struct mutex swr_clk_lock;
  177. struct wsa_macro_swr_ctrl_data *swr_ctrl_data;
  178. struct wsa_macro_swr_ctrl_platform_data swr_plat_data;
  179. struct work_struct wsa_macro_add_child_devices_work;
  180. struct device_node *wsa_swr_gpio_p;
  181. struct snd_soc_component *component;
  182. int rx_0_count;
  183. int rx_1_count;
  184. unsigned long active_ch_mask[WSA_MACRO_MAX_DAIS];
  185. unsigned long active_ch_cnt[WSA_MACRO_MAX_DAIS];
  186. int rx_port_value[WSA_MACRO_RX_MAX];
  187. char __iomem *wsa_io_base;
  188. struct platform_device *pdev_child_devices
  189. [WSA_MACRO_CHILD_DEVICES_MAX];
  190. int child_count;
  191. int ear_spkr_gain;
  192. int spkr_gain_offset;
  193. int spkr_mode;
  194. int is_softclip_on[WSA_MACRO_SOFTCLIP_MAX];
  195. int softclip_clk_users[WSA_MACRO_SOFTCLIP_MAX];
  196. struct wsa_macro_bcl_pmic_params bcl_pmic_params;
  197. char __iomem *mclk_mode_muxsel;
  198. u16 default_clk_id;
  199. int wsa_digital_mute_status[WSA_MACRO_RX_MAX];
  200. };
  201. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  202. struct wsa_macro_priv *wsa_priv,
  203. int event, int gain_reg);
  204. static struct snd_soc_dai_driver wsa_macro_dai[];
  205. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  206. static const char *const rx_text[] = {
  207. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1", "DEC0", "DEC1"
  208. };
  209. static const char *const rx_mix_text[] = {
  210. "ZERO", "RX0", "RX1", "RX_MIX0", "RX_MIX1"
  211. };
  212. static const char *const rx_mix_ec_text[] = {
  213. "ZERO", "RX_MIX_TX0", "RX_MIX_TX1"
  214. };
  215. static const char *const rx_mux_text[] = {
  216. "ZERO", "AIF1_PB", "AIF_MIX1_PB"
  217. };
  218. static const char *const rx_sidetone_mix_text[] = {
  219. "ZERO", "SRC0"
  220. };
  221. static const char * const wsa_macro_ear_spkr_pa_gain_text[] = {
  222. "G_DEFAULT", "G_0_DB", "G_1_DB", "G_2_DB", "G_3_DB",
  223. "G_4_DB", "G_5_DB", "G_6_DB"
  224. };
  225. static const char * const wsa_macro_speaker_boost_stage_text[] = {
  226. "NO_MAX_STATE", "MAX_STATE_1", "MAX_STATE_2"
  227. };
  228. static const char * const wsa_macro_vbat_bcl_gsm_mode_text[] = {
  229. "OFF", "ON"
  230. };
  231. static const struct snd_kcontrol_new wsa_int0_vbat_mix_switch[] = {
  232. SOC_DAPM_SINGLE("WSA RX0 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  233. };
  234. static const struct snd_kcontrol_new wsa_int1_vbat_mix_switch[] = {
  235. SOC_DAPM_SINGLE("WSA RX1 VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  236. };
  237. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_ear_spkr_pa_gain_enum,
  238. wsa_macro_ear_spkr_pa_gain_text);
  239. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_spkr_boost_stage_enum,
  240. wsa_macro_speaker_boost_stage_text);
  241. static SOC_ENUM_SINGLE_EXT_DECL(wsa_macro_vbat_bcl_gsm_mode_enum,
  242. wsa_macro_vbat_bcl_gsm_mode_text);
  243. /* RX INT0 */
  244. static const struct soc_enum rx0_prim_inp0_chain_enum =
  245. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  246. 0, 7, rx_text);
  247. static const struct soc_enum rx0_prim_inp1_chain_enum =
  248. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0,
  249. 3, 7, rx_text);
  250. static const struct soc_enum rx0_prim_inp2_chain_enum =
  251. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  252. 3, 7, rx_text);
  253. static const struct soc_enum rx0_mix_chain_enum =
  254. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1,
  255. 0, 5, rx_mix_text);
  256. static const struct soc_enum rx0_sidetone_mix_enum =
  257. SOC_ENUM_SINGLE(SND_SOC_NOPM, 0, 2, rx_sidetone_mix_text);
  258. static const struct snd_kcontrol_new rx0_prim_inp0_mux =
  259. SOC_DAPM_ENUM("WSA_RX0 INP0 Mux", rx0_prim_inp0_chain_enum);
  260. static const struct snd_kcontrol_new rx0_prim_inp1_mux =
  261. SOC_DAPM_ENUM("WSA_RX0 INP1 Mux", rx0_prim_inp1_chain_enum);
  262. static const struct snd_kcontrol_new rx0_prim_inp2_mux =
  263. SOC_DAPM_ENUM("WSA_RX0 INP2 Mux", rx0_prim_inp2_chain_enum);
  264. static const struct snd_kcontrol_new rx0_mix_mux =
  265. SOC_DAPM_ENUM("WSA_RX0 MIX Mux", rx0_mix_chain_enum);
  266. static const struct snd_kcontrol_new rx0_sidetone_mix_mux =
  267. SOC_DAPM_ENUM("WSA_RX0 SIDETONE MIX Mux", rx0_sidetone_mix_enum);
  268. /* RX INT1 */
  269. static const struct soc_enum rx1_prim_inp0_chain_enum =
  270. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  271. 0, 7, rx_text);
  272. static const struct soc_enum rx1_prim_inp1_chain_enum =
  273. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG0,
  274. 3, 7, rx_text);
  275. static const struct soc_enum rx1_prim_inp2_chain_enum =
  276. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  277. 3, 7, rx_text);
  278. static const struct soc_enum rx1_mix_chain_enum =
  279. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_INT1_CFG1,
  280. 0, 5, rx_mix_text);
  281. static const struct snd_kcontrol_new rx1_prim_inp0_mux =
  282. SOC_DAPM_ENUM("WSA_RX1 INP0 Mux", rx1_prim_inp0_chain_enum);
  283. static const struct snd_kcontrol_new rx1_prim_inp1_mux =
  284. SOC_DAPM_ENUM("WSA_RX1 INP1 Mux", rx1_prim_inp1_chain_enum);
  285. static const struct snd_kcontrol_new rx1_prim_inp2_mux =
  286. SOC_DAPM_ENUM("WSA_RX1 INP2 Mux", rx1_prim_inp2_chain_enum);
  287. static const struct snd_kcontrol_new rx1_mix_mux =
  288. SOC_DAPM_ENUM("WSA_RX1 MIX Mux", rx1_mix_chain_enum);
  289. static const struct soc_enum rx_mix_ec0_enum =
  290. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  291. 0, 3, rx_mix_ec_text);
  292. static const struct soc_enum rx_mix_ec1_enum =
  293. SOC_ENUM_SINGLE(BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  294. 3, 3, rx_mix_ec_text);
  295. static const struct snd_kcontrol_new rx_mix_ec0_mux =
  296. SOC_DAPM_ENUM("WSA RX_MIX EC0_Mux", rx_mix_ec0_enum);
  297. static const struct snd_kcontrol_new rx_mix_ec1_mux =
  298. SOC_DAPM_ENUM("WSA RX_MIX EC1_Mux", rx_mix_ec1_enum);
  299. static struct snd_soc_dai_ops wsa_macro_dai_ops = {
  300. .hw_params = wsa_macro_hw_params,
  301. .get_channel_map = wsa_macro_get_channel_map,
  302. };
  303. static struct snd_soc_dai_driver wsa_macro_dai[] = {
  304. {
  305. .name = "wsa_macro_rx1",
  306. .id = WSA_MACRO_AIF1_PB,
  307. .playback = {
  308. .stream_name = "WSA_AIF1 Playback",
  309. .rates = WSA_MACRO_RX_RATES,
  310. .formats = WSA_MACRO_RX_FORMATS,
  311. .rate_max = 384000,
  312. .rate_min = 8000,
  313. .channels_min = 1,
  314. .channels_max = 2,
  315. },
  316. .ops = &wsa_macro_dai_ops,
  317. },
  318. {
  319. .name = "wsa_macro_rx_mix",
  320. .id = WSA_MACRO_AIF_MIX1_PB,
  321. .playback = {
  322. .stream_name = "WSA_AIF_MIX1 Playback",
  323. .rates = WSA_MACRO_RX_MIX_RATES,
  324. .formats = WSA_MACRO_RX_FORMATS,
  325. .rate_max = 192000,
  326. .rate_min = 48000,
  327. .channels_min = 1,
  328. .channels_max = 2,
  329. },
  330. .ops = &wsa_macro_dai_ops,
  331. },
  332. {
  333. .name = "wsa_macro_vifeedback",
  334. .id = WSA_MACRO_AIF_VI,
  335. .capture = {
  336. .stream_name = "WSA_AIF_VI Capture",
  337. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_48000,
  338. .formats = WSA_MACRO_RX_FORMATS,
  339. .rate_max = 48000,
  340. .rate_min = 8000,
  341. .channels_min = 1,
  342. .channels_max = 4,
  343. },
  344. .ops = &wsa_macro_dai_ops,
  345. },
  346. {
  347. .name = "wsa_macro_echo",
  348. .id = WSA_MACRO_AIF_ECHO,
  349. .capture = {
  350. .stream_name = "WSA_AIF_ECHO Capture",
  351. .rates = WSA_MACRO_ECHO_RATES,
  352. .formats = WSA_MACRO_ECHO_FORMATS,
  353. .rate_max = 48000,
  354. .rate_min = 8000,
  355. .channels_min = 1,
  356. .channels_max = 2,
  357. },
  358. .ops = &wsa_macro_dai_ops,
  359. },
  360. };
  361. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_default[] = {
  362. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  363. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  364. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  365. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  366. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x58},
  367. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x58},
  368. };
  369. static const struct wsa_macro_reg_mask_val wsa_macro_spkr_mode1[] = {
  370. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x00},
  371. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x00},
  372. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x00},
  373. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x00},
  374. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x7C, 0x44},
  375. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x7C, 0x44},
  376. };
  377. static bool wsa_macro_get_data(struct snd_soc_component *component,
  378. struct device **wsa_dev,
  379. struct wsa_macro_priv **wsa_priv,
  380. const char *func_name)
  381. {
  382. *wsa_dev = bolero_get_device_ptr(component->dev, WSA_MACRO);
  383. if (!(*wsa_dev)) {
  384. dev_err(component->dev,
  385. "%s: null device for macro!\n", func_name);
  386. return false;
  387. }
  388. *wsa_priv = dev_get_drvdata((*wsa_dev));
  389. if (!(*wsa_priv) || !(*wsa_priv)->component) {
  390. dev_err(component->dev,
  391. "%s: priv is null for macro!\n", func_name);
  392. return false;
  393. }
  394. return true;
  395. }
  396. static int wsa_macro_set_port_map(struct snd_soc_component *component,
  397. u32 usecase, u32 size, void *data)
  398. {
  399. struct device *wsa_dev = NULL;
  400. struct wsa_macro_priv *wsa_priv = NULL;
  401. struct swrm_port_config port_cfg;
  402. int ret = 0;
  403. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  404. return -EINVAL;
  405. memset(&port_cfg, 0, sizeof(port_cfg));
  406. port_cfg.uc = usecase;
  407. port_cfg.size = size;
  408. port_cfg.params = data;
  409. ret = swrm_wcd_notify(
  410. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  411. SWR_SET_PORT_MAP, &port_cfg);
  412. return ret;
  413. }
  414. /**
  415. * wsa_macro_set_spkr_gain_offset - offset the speaker path
  416. * gain with the given offset value.
  417. *
  418. * @component: codec instance
  419. * @offset: Indicates speaker path gain offset value.
  420. *
  421. * Returns 0 on success or -EINVAL on error.
  422. */
  423. int wsa_macro_set_spkr_gain_offset(struct snd_soc_component *component,
  424. int offset)
  425. {
  426. struct device *wsa_dev = NULL;
  427. struct wsa_macro_priv *wsa_priv = NULL;
  428. if (!component) {
  429. pr_err("%s: NULL component pointer!\n", __func__);
  430. return -EINVAL;
  431. }
  432. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  433. return -EINVAL;
  434. wsa_priv->spkr_gain_offset = offset;
  435. return 0;
  436. }
  437. EXPORT_SYMBOL(wsa_macro_set_spkr_gain_offset);
  438. /**
  439. * wsa_macro_set_spkr_mode - Configures speaker compander and smartboost
  440. * settings based on speaker mode.
  441. *
  442. * @component: codec instance
  443. * @mode: Indicates speaker configuration mode.
  444. *
  445. * Returns 0 on success or -EINVAL on error.
  446. */
  447. int wsa_macro_set_spkr_mode(struct snd_soc_component *component, int mode)
  448. {
  449. int i;
  450. const struct wsa_macro_reg_mask_val *regs;
  451. int size;
  452. struct device *wsa_dev = NULL;
  453. struct wsa_macro_priv *wsa_priv = NULL;
  454. if (!component) {
  455. pr_err("%s: NULL codec pointer!\n", __func__);
  456. return -EINVAL;
  457. }
  458. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  459. return -EINVAL;
  460. switch (mode) {
  461. case WSA_MACRO_SPKR_MODE_1:
  462. regs = wsa_macro_spkr_mode1;
  463. size = ARRAY_SIZE(wsa_macro_spkr_mode1);
  464. break;
  465. default:
  466. regs = wsa_macro_spkr_default;
  467. size = ARRAY_SIZE(wsa_macro_spkr_default);
  468. break;
  469. }
  470. wsa_priv->spkr_mode = mode;
  471. for (i = 0; i < size; i++)
  472. snd_soc_component_update_bits(component, regs[i].reg,
  473. regs[i].mask, regs[i].val);
  474. return 0;
  475. }
  476. EXPORT_SYMBOL(wsa_macro_set_spkr_mode);
  477. static int wsa_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  478. u8 int_prim_fs_rate_reg_val,
  479. u32 sample_rate)
  480. {
  481. u8 int_1_mix1_inp;
  482. u32 j, port;
  483. u16 int_mux_cfg0, int_mux_cfg1;
  484. u16 int_fs_reg;
  485. u8 int_mux_cfg0_val, int_mux_cfg1_val;
  486. u8 inp0_sel, inp1_sel, inp2_sel;
  487. struct snd_soc_component *component = dai->component;
  488. struct device *wsa_dev = NULL;
  489. struct wsa_macro_priv *wsa_priv = NULL;
  490. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  491. return -EINVAL;
  492. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  493. WSA_MACRO_RX_MAX) {
  494. int_1_mix1_inp = port;
  495. if ((int_1_mix1_inp < WSA_MACRO_RX0) ||
  496. (int_1_mix1_inp > WSA_MACRO_RX_MIX1)) {
  497. dev_err(wsa_dev,
  498. "%s: Invalid RX port, Dai ID is %d\n",
  499. __func__, dai->id);
  500. return -EINVAL;
  501. }
  502. int_mux_cfg0 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG0;
  503. /*
  504. * Loop through all interpolator MUX inputs and find out
  505. * to which interpolator input, the cdc_dma rx port
  506. * is connected
  507. */
  508. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  509. int_mux_cfg1 = int_mux_cfg0 + WSA_MACRO_MUX_CFG1_OFFSET;
  510. int_mux_cfg0_val = snd_soc_component_read32(component,
  511. int_mux_cfg0);
  512. int_mux_cfg1_val = snd_soc_component_read32(component,
  513. int_mux_cfg1);
  514. inp0_sel = int_mux_cfg0_val & WSA_MACRO_MUX_INP_MASK1;
  515. inp1_sel = (int_mux_cfg0_val >>
  516. WSA_MACRO_MUX_INP_SHFT) &
  517. WSA_MACRO_MUX_INP_MASK2;
  518. inp2_sel = (int_mux_cfg1_val >>
  519. WSA_MACRO_MUX_INP_SHFT) &
  520. WSA_MACRO_MUX_INP_MASK2;
  521. if ((inp0_sel == int_1_mix1_inp) ||
  522. (inp1_sel == int_1_mix1_inp) ||
  523. (inp2_sel == int_1_mix1_inp)) {
  524. int_fs_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL +
  525. WSA_MACRO_RX_PATH_OFFSET * j;
  526. dev_dbg(wsa_dev,
  527. "%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  528. __func__, dai->id, j);
  529. dev_dbg(wsa_dev,
  530. "%s: set INT%u_1 sample rate to %u\n",
  531. __func__, j, sample_rate);
  532. /* sample_rate is in Hz */
  533. snd_soc_component_update_bits(component,
  534. int_fs_reg,
  535. WSA_MACRO_FS_RATE_MASK,
  536. int_prim_fs_rate_reg_val);
  537. }
  538. int_mux_cfg0 += WSA_MACRO_MUX_CFG_OFFSET;
  539. }
  540. }
  541. return 0;
  542. }
  543. static int wsa_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  544. u8 int_mix_fs_rate_reg_val,
  545. u32 sample_rate)
  546. {
  547. u8 int_2_inp;
  548. u32 j, port;
  549. u16 int_mux_cfg1, int_fs_reg;
  550. u8 int_mux_cfg1_val;
  551. struct snd_soc_component *component = dai->component;
  552. struct device *wsa_dev = NULL;
  553. struct wsa_macro_priv *wsa_priv = NULL;
  554. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  555. return -EINVAL;
  556. for_each_set_bit(port, &wsa_priv->active_ch_mask[dai->id],
  557. WSA_MACRO_RX_MAX) {
  558. int_2_inp = port;
  559. if ((int_2_inp < WSA_MACRO_RX0) ||
  560. (int_2_inp > WSA_MACRO_RX_MIX1)) {
  561. dev_err(wsa_dev,
  562. "%s: Invalid RX port, Dai ID is %d\n",
  563. __func__, dai->id);
  564. return -EINVAL;
  565. }
  566. int_mux_cfg1 = BOLERO_CDC_WSA_RX_INP_MUX_RX_INT0_CFG1;
  567. for (j = 0; j < NUM_INTERPOLATORS; j++) {
  568. int_mux_cfg1_val = snd_soc_component_read32(component,
  569. int_mux_cfg1) &
  570. WSA_MACRO_MUX_INP_MASK1;
  571. if (int_mux_cfg1_val == int_2_inp) {
  572. int_fs_reg =
  573. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL +
  574. WSA_MACRO_RX_PATH_OFFSET * j;
  575. dev_dbg(wsa_dev,
  576. "%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  577. __func__, dai->id, j);
  578. dev_dbg(wsa_dev,
  579. "%s: set INT%u_2 sample rate to %u\n",
  580. __func__, j, sample_rate);
  581. snd_soc_component_update_bits(component,
  582. int_fs_reg,
  583. WSA_MACRO_FS_RATE_MASK,
  584. int_mix_fs_rate_reg_val);
  585. }
  586. int_mux_cfg1 += WSA_MACRO_MUX_CFG_OFFSET;
  587. }
  588. }
  589. return 0;
  590. }
  591. static int wsa_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  592. u32 sample_rate)
  593. {
  594. int rate_val = 0;
  595. int i, ret;
  596. /* set mixing path rate */
  597. for (i = 0; i < ARRAY_SIZE(int_mix_sample_rate_val); i++) {
  598. if (sample_rate ==
  599. int_mix_sample_rate_val[i].sample_rate) {
  600. rate_val =
  601. int_mix_sample_rate_val[i].rate_val;
  602. break;
  603. }
  604. }
  605. if ((i == ARRAY_SIZE(int_mix_sample_rate_val)) ||
  606. (rate_val < 0))
  607. goto prim_rate;
  608. ret = wsa_macro_set_mix_interpolator_rate(dai,
  609. (u8) rate_val, sample_rate);
  610. prim_rate:
  611. /* set primary path sample rate */
  612. for (i = 0; i < ARRAY_SIZE(int_prim_sample_rate_val); i++) {
  613. if (sample_rate ==
  614. int_prim_sample_rate_val[i].sample_rate) {
  615. rate_val =
  616. int_prim_sample_rate_val[i].rate_val;
  617. break;
  618. }
  619. }
  620. if ((i == ARRAY_SIZE(int_prim_sample_rate_val)) ||
  621. (rate_val < 0))
  622. return -EINVAL;
  623. ret = wsa_macro_set_prim_interpolator_rate(dai,
  624. (u8) rate_val, sample_rate);
  625. return ret;
  626. }
  627. static int wsa_macro_hw_params(struct snd_pcm_substream *substream,
  628. struct snd_pcm_hw_params *params,
  629. struct snd_soc_dai *dai)
  630. {
  631. struct snd_soc_component *component = dai->component;
  632. int ret;
  633. dev_dbg(component->dev,
  634. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  635. dai->name, dai->id, params_rate(params),
  636. params_channels(params));
  637. switch (substream->stream) {
  638. case SNDRV_PCM_STREAM_PLAYBACK:
  639. ret = wsa_macro_set_interpolator_rate(dai, params_rate(params));
  640. if (ret) {
  641. dev_err(component->dev,
  642. "%s: cannot set sample rate: %u\n",
  643. __func__, params_rate(params));
  644. return ret;
  645. }
  646. break;
  647. case SNDRV_PCM_STREAM_CAPTURE:
  648. default:
  649. break;
  650. }
  651. return 0;
  652. }
  653. static int wsa_macro_get_channel_map(struct snd_soc_dai *dai,
  654. unsigned int *tx_num, unsigned int *tx_slot,
  655. unsigned int *rx_num, unsigned int *rx_slot)
  656. {
  657. struct snd_soc_component *component = dai->component;
  658. struct device *wsa_dev = NULL;
  659. struct wsa_macro_priv *wsa_priv = NULL;
  660. u16 val = 0, mask = 0, cnt = 0;
  661. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  662. return -EINVAL;
  663. wsa_priv = dev_get_drvdata(wsa_dev);
  664. if (!wsa_priv)
  665. return -EINVAL;
  666. switch (dai->id) {
  667. case WSA_MACRO_AIF_VI:
  668. *tx_slot = wsa_priv->active_ch_mask[dai->id];
  669. *tx_num = wsa_priv->active_ch_cnt[dai->id];
  670. break;
  671. case WSA_MACRO_AIF1_PB:
  672. case WSA_MACRO_AIF_MIX1_PB:
  673. *rx_slot = wsa_priv->active_ch_mask[dai->id];
  674. *rx_num = wsa_priv->active_ch_cnt[dai->id];
  675. break;
  676. case WSA_MACRO_AIF_ECHO:
  677. val = snd_soc_component_read32(component,
  678. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  679. if (val & WSA_MACRO_EC_MIX_TX1_MASK) {
  680. mask |= 0x2;
  681. cnt++;
  682. }
  683. if (val & WSA_MACRO_EC_MIX_TX0_MASK) {
  684. mask |= 0x1;
  685. cnt++;
  686. }
  687. *tx_slot = mask;
  688. *tx_num = cnt;
  689. break;
  690. default:
  691. dev_err(wsa_dev, "%s: Invalid AIF\n", __func__);
  692. break;
  693. }
  694. return 0;
  695. }
  696. static int wsa_macro_mclk_enable(struct wsa_macro_priv *wsa_priv,
  697. bool mclk_enable, bool dapm)
  698. {
  699. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  700. int ret = 0;
  701. if (regmap == NULL) {
  702. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  703. return -EINVAL;
  704. }
  705. dev_dbg(wsa_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  706. __func__, mclk_enable, dapm, wsa_priv->wsa_mclk_users);
  707. mutex_lock(&wsa_priv->mclk_lock);
  708. if (mclk_enable) {
  709. if (wsa_priv->wsa_mclk_users == 0) {
  710. ret = bolero_clk_rsc_request_clock(wsa_priv->dev,
  711. wsa_priv->default_clk_id,
  712. wsa_priv->default_clk_id,
  713. true);
  714. if (ret < 0) {
  715. dev_err_ratelimited(wsa_priv->dev,
  716. "%s: wsa request clock enable failed\n",
  717. __func__);
  718. goto exit;
  719. }
  720. bolero_clk_rsc_fs_gen_request(wsa_priv->dev,
  721. true);
  722. regcache_mark_dirty(regmap);
  723. regcache_sync_region(regmap,
  724. WSA_START_OFFSET,
  725. WSA_MAX_OFFSET);
  726. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  727. regmap_update_bits(regmap,
  728. BOLERO_CDC_WSA_TOP_FREQ_MCLK, 0x01, 0x01);
  729. regmap_update_bits(regmap,
  730. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  731. 0x01, 0x01);
  732. regmap_update_bits(regmap,
  733. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  734. 0x01, 0x01);
  735. }
  736. wsa_priv->wsa_mclk_users++;
  737. } else {
  738. if (wsa_priv->wsa_mclk_users <= 0) {
  739. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  740. __func__);
  741. wsa_priv->wsa_mclk_users = 0;
  742. goto exit;
  743. }
  744. wsa_priv->wsa_mclk_users--;
  745. if (wsa_priv->wsa_mclk_users == 0) {
  746. regmap_update_bits(regmap,
  747. BOLERO_CDC_WSA_CLK_RST_CTRL_FS_CNT_CONTROL,
  748. 0x01, 0x00);
  749. regmap_update_bits(regmap,
  750. BOLERO_CDC_WSA_CLK_RST_CTRL_MCLK_CONTROL,
  751. 0x01, 0x00);
  752. bolero_clk_rsc_fs_gen_request(wsa_priv->dev,
  753. false);
  754. bolero_clk_rsc_request_clock(wsa_priv->dev,
  755. wsa_priv->default_clk_id,
  756. wsa_priv->default_clk_id,
  757. false);
  758. }
  759. }
  760. exit:
  761. mutex_unlock(&wsa_priv->mclk_lock);
  762. return ret;
  763. }
  764. static int wsa_macro_mclk_event(struct snd_soc_dapm_widget *w,
  765. struct snd_kcontrol *kcontrol, int event)
  766. {
  767. struct snd_soc_component *component =
  768. snd_soc_dapm_to_component(w->dapm);
  769. int ret = 0;
  770. struct device *wsa_dev = NULL;
  771. struct wsa_macro_priv *wsa_priv = NULL;
  772. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  773. return -EINVAL;
  774. dev_dbg(wsa_dev, "%s: event = %d\n", __func__, event);
  775. switch (event) {
  776. case SND_SOC_DAPM_PRE_PMU:
  777. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  778. if (ret)
  779. wsa_priv->dapm_mclk_enable = false;
  780. else
  781. wsa_priv->dapm_mclk_enable = true;
  782. break;
  783. case SND_SOC_DAPM_POST_PMD:
  784. if (wsa_priv->dapm_mclk_enable)
  785. wsa_macro_mclk_enable(wsa_priv, 0, true);
  786. break;
  787. default:
  788. dev_err(wsa_priv->dev,
  789. "%s: invalid DAPM event %d\n", __func__, event);
  790. ret = -EINVAL;
  791. }
  792. return ret;
  793. }
  794. static int wsa_macro_event_handler(struct snd_soc_component *component,
  795. u16 event, u32 data)
  796. {
  797. struct device *wsa_dev = NULL;
  798. struct wsa_macro_priv *wsa_priv = NULL;
  799. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  800. return -EINVAL;
  801. switch (event) {
  802. case BOLERO_MACRO_EVT_SSR_DOWN:
  803. swrm_wcd_notify(
  804. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  805. SWR_DEVICE_DOWN, NULL);
  806. swrm_wcd_notify(
  807. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  808. SWR_DEVICE_SSR_DOWN, NULL);
  809. break;
  810. case BOLERO_MACRO_EVT_SSR_UP:
  811. /* reset swr after ssr/pdr */
  812. wsa_priv->reset_swr = true;
  813. swrm_wcd_notify(
  814. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  815. SWR_DEVICE_SSR_UP, NULL);
  816. break;
  817. case BOLERO_MACRO_EVT_CLK_RESET:
  818. bolero_rsc_clk_reset(wsa_dev, WSA_CORE_CLK);
  819. break;
  820. }
  821. return 0;
  822. }
  823. static int wsa_macro_enable_vi_feedback(struct snd_soc_dapm_widget *w,
  824. struct snd_kcontrol *kcontrol,
  825. int event)
  826. {
  827. struct snd_soc_component *component =
  828. snd_soc_dapm_to_component(w->dapm);
  829. struct device *wsa_dev = NULL;
  830. struct wsa_macro_priv *wsa_priv = NULL;
  831. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  832. return -EINVAL;
  833. switch (event) {
  834. case SND_SOC_DAPM_POST_PMU:
  835. if (test_bit(WSA_MACRO_TX0,
  836. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  837. dev_dbg(wsa_dev, "%s: spkr1 enabled\n", __func__);
  838. /* Enable V&I sensing */
  839. snd_soc_component_update_bits(component,
  840. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  841. 0x20, 0x20);
  842. snd_soc_component_update_bits(component,
  843. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  844. 0x20, 0x20);
  845. snd_soc_component_update_bits(component,
  846. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  847. 0x0F, 0x00);
  848. snd_soc_component_update_bits(component,
  849. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  850. 0x0F, 0x00);
  851. snd_soc_component_update_bits(component,
  852. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  853. 0x10, 0x10);
  854. snd_soc_component_update_bits(component,
  855. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  856. 0x10, 0x10);
  857. snd_soc_component_update_bits(component,
  858. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  859. 0x20, 0x00);
  860. snd_soc_component_update_bits(component,
  861. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  862. 0x20, 0x00);
  863. }
  864. if (test_bit(WSA_MACRO_TX1,
  865. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  866. dev_dbg(wsa_dev, "%s: spkr2 enabled\n", __func__);
  867. /* Enable V&I sensing */
  868. snd_soc_component_update_bits(component,
  869. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  870. 0x20, 0x20);
  871. snd_soc_component_update_bits(component,
  872. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  873. 0x20, 0x20);
  874. snd_soc_component_update_bits(component,
  875. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  876. 0x0F, 0x00);
  877. snd_soc_component_update_bits(component,
  878. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  879. 0x0F, 0x00);
  880. snd_soc_component_update_bits(component,
  881. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  882. 0x10, 0x10);
  883. snd_soc_component_update_bits(component,
  884. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  885. 0x10, 0x10);
  886. snd_soc_component_update_bits(component,
  887. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  888. 0x20, 0x00);
  889. snd_soc_component_update_bits(component,
  890. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  891. 0x20, 0x00);
  892. }
  893. break;
  894. case SND_SOC_DAPM_POST_PMD:
  895. if (test_bit(WSA_MACRO_TX0,
  896. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  897. /* Disable V&I sensing */
  898. snd_soc_component_update_bits(component,
  899. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  900. 0x20, 0x20);
  901. snd_soc_component_update_bits(component,
  902. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  903. 0x20, 0x20);
  904. dev_dbg(wsa_dev, "%s: spkr1 disabled\n", __func__);
  905. snd_soc_component_update_bits(component,
  906. BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CTL,
  907. 0x10, 0x00);
  908. snd_soc_component_update_bits(component,
  909. BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CTL,
  910. 0x10, 0x00);
  911. }
  912. if (test_bit(WSA_MACRO_TX1,
  913. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  914. /* Disable V&I sensing */
  915. dev_dbg(wsa_dev, "%s: spkr2 disabled\n", __func__);
  916. snd_soc_component_update_bits(component,
  917. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  918. 0x20, 0x20);
  919. snd_soc_component_update_bits(component,
  920. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  921. 0x20, 0x20);
  922. snd_soc_component_update_bits(component,
  923. BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CTL,
  924. 0x10, 0x00);
  925. snd_soc_component_update_bits(component,
  926. BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CTL,
  927. 0x10, 0x00);
  928. }
  929. break;
  930. }
  931. return 0;
  932. }
  933. static int wsa_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  934. struct snd_kcontrol *kcontrol, int event)
  935. {
  936. struct snd_soc_component *component =
  937. snd_soc_dapm_to_component(w->dapm);
  938. u16 gain_reg;
  939. int offset_val = 0;
  940. int val = 0;
  941. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  942. switch (w->reg) {
  943. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  944. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_MIX_CTL;
  945. break;
  946. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  947. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_MIX_CTL;
  948. break;
  949. default:
  950. dev_err(component->dev, "%s: No gain register avail for %s\n",
  951. __func__, w->name);
  952. return 0;
  953. }
  954. switch (event) {
  955. case SND_SOC_DAPM_POST_PMU:
  956. val = snd_soc_component_read32(component, gain_reg);
  957. val += offset_val;
  958. snd_soc_component_write(component, gain_reg, val);
  959. break;
  960. case SND_SOC_DAPM_POST_PMD:
  961. break;
  962. }
  963. return 0;
  964. }
  965. static void wsa_macro_hd2_control(struct snd_soc_component *component,
  966. u16 reg, int event)
  967. {
  968. u16 hd2_scale_reg;
  969. u16 hd2_enable_reg = 0;
  970. if (reg == BOLERO_CDC_WSA_RX0_RX_PATH_CTL) {
  971. hd2_scale_reg = BOLERO_CDC_WSA_RX0_RX_PATH_SEC3;
  972. hd2_enable_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0;
  973. }
  974. if (reg == BOLERO_CDC_WSA_RX1_RX_PATH_CTL) {
  975. hd2_scale_reg = BOLERO_CDC_WSA_RX1_RX_PATH_SEC3;
  976. hd2_enable_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG0;
  977. }
  978. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  979. snd_soc_component_update_bits(component, hd2_scale_reg,
  980. 0x3C, 0x10);
  981. snd_soc_component_update_bits(component, hd2_scale_reg,
  982. 0x03, 0x01);
  983. snd_soc_component_update_bits(component, hd2_enable_reg,
  984. 0x04, 0x04);
  985. }
  986. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  987. snd_soc_component_update_bits(component, hd2_enable_reg,
  988. 0x04, 0x00);
  989. snd_soc_component_update_bits(component, hd2_scale_reg,
  990. 0x03, 0x00);
  991. snd_soc_component_update_bits(component, hd2_scale_reg,
  992. 0x3C, 0x00);
  993. }
  994. }
  995. static int wsa_macro_enable_swr(struct snd_soc_dapm_widget *w,
  996. struct snd_kcontrol *kcontrol, int event)
  997. {
  998. struct snd_soc_component *component =
  999. snd_soc_dapm_to_component(w->dapm);
  1000. int ch_cnt;
  1001. struct device *wsa_dev = NULL;
  1002. struct wsa_macro_priv *wsa_priv = NULL;
  1003. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1004. return -EINVAL;
  1005. switch (event) {
  1006. case SND_SOC_DAPM_PRE_PMU:
  1007. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1008. !wsa_priv->rx_0_count)
  1009. wsa_priv->rx_0_count++;
  1010. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1011. !wsa_priv->rx_1_count)
  1012. wsa_priv->rx_1_count++;
  1013. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1014. swrm_wcd_notify(
  1015. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1016. SWR_DEVICE_UP, NULL);
  1017. swrm_wcd_notify(
  1018. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1019. SWR_SET_NUM_RX_CH, &ch_cnt);
  1020. break;
  1021. case SND_SOC_DAPM_POST_PMD:
  1022. if (!(strnstr(w->name, "RX0", sizeof("WSA_RX0"))) &&
  1023. wsa_priv->rx_0_count)
  1024. wsa_priv->rx_0_count--;
  1025. if (!(strnstr(w->name, "RX1", sizeof("WSA_RX1"))) &&
  1026. wsa_priv->rx_1_count)
  1027. wsa_priv->rx_1_count--;
  1028. ch_cnt = wsa_priv->rx_0_count + wsa_priv->rx_1_count;
  1029. swrm_wcd_notify(
  1030. wsa_priv->swr_ctrl_data[0].wsa_swr_pdev,
  1031. SWR_SET_NUM_RX_CH, &ch_cnt);
  1032. break;
  1033. }
  1034. dev_dbg(wsa_priv->dev, "%s: current swr ch cnt: %d\n",
  1035. __func__, wsa_priv->rx_0_count + wsa_priv->rx_1_count);
  1036. return 0;
  1037. }
  1038. static int wsa_macro_config_compander(struct snd_soc_component *component,
  1039. int comp, int event)
  1040. {
  1041. u16 comp_ctl0_reg, rx_path_cfg0_reg;
  1042. struct device *wsa_dev = NULL;
  1043. struct wsa_macro_priv *wsa_priv = NULL;
  1044. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1045. return -EINVAL;
  1046. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1047. __func__, event, comp + 1, wsa_priv->comp_enabled[comp]);
  1048. if (!wsa_priv->comp_enabled[comp])
  1049. return 0;
  1050. comp_ctl0_reg = BOLERO_CDC_WSA_COMPANDER0_CTL0 +
  1051. (comp * WSA_MACRO_RX_COMP_OFFSET);
  1052. rx_path_cfg0_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG0 +
  1053. (comp * WSA_MACRO_RX_PATH_OFFSET);
  1054. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1055. /* Enable Compander Clock */
  1056. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1057. 0x01, 0x01);
  1058. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1059. 0x02, 0x02);
  1060. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1061. 0x02, 0x00);
  1062. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1063. 0x02, 0x02);
  1064. }
  1065. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1066. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1067. 0x04, 0x04);
  1068. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1069. 0x02, 0x00);
  1070. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1071. 0x02, 0x02);
  1072. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1073. 0x02, 0x00);
  1074. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1075. 0x01, 0x00);
  1076. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1077. 0x04, 0x00);
  1078. }
  1079. return 0;
  1080. }
  1081. static void wsa_macro_enable_softclip_clk(struct snd_soc_component *component,
  1082. struct wsa_macro_priv *wsa_priv,
  1083. int path,
  1084. bool enable)
  1085. {
  1086. u16 softclip_clk_reg = BOLERO_CDC_WSA_SOFTCLIP0_CRC +
  1087. (path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1088. u8 softclip_mux_mask = (1 << path);
  1089. u8 softclip_mux_value = (1 << path);
  1090. dev_dbg(component->dev, "%s: path %d, enable %d\n",
  1091. __func__, path, enable);
  1092. if (enable) {
  1093. if (wsa_priv->softclip_clk_users[path] == 0) {
  1094. snd_soc_component_update_bits(component,
  1095. softclip_clk_reg, 0x01, 0x01);
  1096. snd_soc_component_update_bits(component,
  1097. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1098. softclip_mux_mask, softclip_mux_value);
  1099. }
  1100. wsa_priv->softclip_clk_users[path]++;
  1101. } else {
  1102. wsa_priv->softclip_clk_users[path]--;
  1103. if (wsa_priv->softclip_clk_users[path] == 0) {
  1104. snd_soc_component_update_bits(component,
  1105. softclip_clk_reg, 0x01, 0x00);
  1106. snd_soc_component_update_bits(component,
  1107. BOLERO_CDC_WSA_RX_INP_MUX_SOFTCLIP_CFG0,
  1108. softclip_mux_mask, 0x00);
  1109. }
  1110. }
  1111. }
  1112. static int wsa_macro_config_softclip(struct snd_soc_component *component,
  1113. int path, int event)
  1114. {
  1115. u16 softclip_ctrl_reg = 0;
  1116. struct device *wsa_dev = NULL;
  1117. struct wsa_macro_priv *wsa_priv = NULL;
  1118. int softclip_path = 0;
  1119. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1120. return -EINVAL;
  1121. if (path == WSA_MACRO_COMP1)
  1122. softclip_path = WSA_MACRO_SOFTCLIP0;
  1123. else if (path == WSA_MACRO_COMP2)
  1124. softclip_path = WSA_MACRO_SOFTCLIP1;
  1125. dev_dbg(component->dev, "%s: event %d path %d, enabled %d\n",
  1126. __func__, event, softclip_path,
  1127. wsa_priv->is_softclip_on[softclip_path]);
  1128. if (!wsa_priv->is_softclip_on[softclip_path])
  1129. return 0;
  1130. softclip_ctrl_reg = BOLERO_CDC_WSA_SOFTCLIP0_SOFTCLIP_CTRL +
  1131. (softclip_path * WSA_MACRO_RX_SOFTCLIP_OFFSET);
  1132. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1133. /* Enable Softclip clock and mux */
  1134. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1135. softclip_path, true);
  1136. /* Enable Softclip control */
  1137. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1138. 0x01, 0x01);
  1139. }
  1140. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1141. snd_soc_component_update_bits(component, softclip_ctrl_reg,
  1142. 0x01, 0x00);
  1143. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1144. softclip_path, false);
  1145. }
  1146. return 0;
  1147. }
  1148. static int wsa_macro_interp_get_primary_reg(u16 reg, u16 *ind)
  1149. {
  1150. u16 prim_int_reg = 0;
  1151. switch (reg) {
  1152. case BOLERO_CDC_WSA_RX0_RX_PATH_CTL:
  1153. case BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL:
  1154. prim_int_reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1155. *ind = 0;
  1156. break;
  1157. case BOLERO_CDC_WSA_RX1_RX_PATH_CTL:
  1158. case BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL:
  1159. prim_int_reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1160. *ind = 1;
  1161. break;
  1162. }
  1163. return prim_int_reg;
  1164. }
  1165. static int wsa_macro_enable_prim_interpolator(
  1166. struct snd_soc_component *component,
  1167. u16 reg, int event)
  1168. {
  1169. u16 prim_int_reg;
  1170. u16 ind = 0;
  1171. struct device *wsa_dev = NULL;
  1172. struct wsa_macro_priv *wsa_priv = NULL;
  1173. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1174. return -EINVAL;
  1175. prim_int_reg = wsa_macro_interp_get_primary_reg(reg, &ind);
  1176. switch (event) {
  1177. case SND_SOC_DAPM_PRE_PMU:
  1178. wsa_priv->prim_int_users[ind]++;
  1179. if (wsa_priv->prim_int_users[ind] == 1) {
  1180. snd_soc_component_update_bits(component,
  1181. prim_int_reg + WSA_MACRO_RX_PATH_CFG3_OFFSET,
  1182. 0x03, 0x03);
  1183. snd_soc_component_update_bits(component, prim_int_reg,
  1184. 0x10, 0x10);
  1185. wsa_macro_hd2_control(component, prim_int_reg, event);
  1186. snd_soc_component_update_bits(component,
  1187. prim_int_reg + WSA_MACRO_RX_PATH_DSMDEM_OFFSET,
  1188. 0x1, 0x1);
  1189. snd_soc_component_update_bits(component, prim_int_reg,
  1190. 1 << 0x5, 1 << 0x5);
  1191. }
  1192. if ((reg != prim_int_reg) &&
  1193. ((snd_soc_component_read32(
  1194. component, prim_int_reg)) & 0x10))
  1195. snd_soc_component_update_bits(component, reg,
  1196. 0x10, 0x10);
  1197. break;
  1198. case SND_SOC_DAPM_POST_PMD:
  1199. wsa_priv->prim_int_users[ind]--;
  1200. if (wsa_priv->prim_int_users[ind] == 0) {
  1201. snd_soc_component_update_bits(component, prim_int_reg,
  1202. 1 << 0x5, 0 << 0x5);
  1203. snd_soc_component_update_bits(component, prim_int_reg,
  1204. 0x40, 0x40);
  1205. snd_soc_component_update_bits(component, prim_int_reg,
  1206. 0x40, 0x00);
  1207. wsa_macro_hd2_control(component, prim_int_reg, event);
  1208. }
  1209. break;
  1210. }
  1211. dev_dbg(component->dev, "%s: primary interpolator: INT%d, users: %d\n",
  1212. __func__, ind, wsa_priv->prim_int_users[ind]);
  1213. return 0;
  1214. }
  1215. static int wsa_macro_enable_interpolator(struct snd_soc_dapm_widget *w,
  1216. struct snd_kcontrol *kcontrol,
  1217. int event)
  1218. {
  1219. struct snd_soc_component *component =
  1220. snd_soc_dapm_to_component(w->dapm);
  1221. u16 gain_reg;
  1222. u16 reg;
  1223. int val;
  1224. int offset_val = 0;
  1225. struct device *wsa_dev = NULL;
  1226. struct wsa_macro_priv *wsa_priv = NULL;
  1227. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1228. return -EINVAL;
  1229. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1230. if (!(strcmp(w->name, "WSA_RX INT0 INTERP"))) {
  1231. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1232. gain_reg = BOLERO_CDC_WSA_RX0_RX_VOL_CTL;
  1233. } else if (!(strcmp(w->name, "WSA_RX INT1 INTERP"))) {
  1234. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1235. gain_reg = BOLERO_CDC_WSA_RX1_RX_VOL_CTL;
  1236. } else {
  1237. dev_err(component->dev, "%s: Interpolator reg not found\n",
  1238. __func__);
  1239. return -EINVAL;
  1240. }
  1241. switch (event) {
  1242. case SND_SOC_DAPM_PRE_PMU:
  1243. /* Reset if needed */
  1244. wsa_macro_enable_prim_interpolator(component, reg, event);
  1245. break;
  1246. case SND_SOC_DAPM_POST_PMU:
  1247. wsa_macro_config_compander(component, w->shift, event);
  1248. wsa_macro_config_softclip(component, w->shift, event);
  1249. /* apply gain after int clk is enabled */
  1250. if ((wsa_priv->spkr_gain_offset ==
  1251. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1252. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1253. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1254. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1255. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1256. snd_soc_component_update_bits(component,
  1257. BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1258. 0x01, 0x01);
  1259. snd_soc_component_update_bits(component,
  1260. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1261. 0x01, 0x01);
  1262. snd_soc_component_update_bits(component,
  1263. BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1264. 0x01, 0x01);
  1265. snd_soc_component_update_bits(component,
  1266. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1267. 0x01, 0x01);
  1268. offset_val = -2;
  1269. }
  1270. val = snd_soc_component_read32(component, gain_reg);
  1271. val += offset_val;
  1272. snd_soc_component_write(component, gain_reg, val);
  1273. wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1274. event, gain_reg);
  1275. break;
  1276. case SND_SOC_DAPM_POST_PMD:
  1277. wsa_macro_config_compander(component, w->shift, event);
  1278. wsa_macro_config_softclip(component, w->shift, event);
  1279. wsa_macro_enable_prim_interpolator(component, reg, event);
  1280. if ((wsa_priv->spkr_gain_offset ==
  1281. WSA_MACRO_GAIN_OFFSET_M1P5_DB) &&
  1282. (wsa_priv->comp_enabled[WSA_MACRO_COMP1] ||
  1283. wsa_priv->comp_enabled[WSA_MACRO_COMP2]) &&
  1284. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL ||
  1285. gain_reg == BOLERO_CDC_WSA_RX1_RX_VOL_CTL)) {
  1286. snd_soc_component_update_bits(component,
  1287. BOLERO_CDC_WSA_RX0_RX_PATH_SEC1,
  1288. 0x01, 0x00);
  1289. snd_soc_component_update_bits(component,
  1290. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_SEC0,
  1291. 0x01, 0x00);
  1292. snd_soc_component_update_bits(component,
  1293. BOLERO_CDC_WSA_RX1_RX_PATH_SEC1,
  1294. 0x01, 0x00);
  1295. snd_soc_component_update_bits(component,
  1296. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_SEC0,
  1297. 0x01, 0x00);
  1298. offset_val = 2;
  1299. val = snd_soc_component_read32(component, gain_reg);
  1300. val += offset_val;
  1301. snd_soc_component_write(component, gain_reg, val);
  1302. }
  1303. wsa_macro_config_ear_spkr_gain(component, wsa_priv,
  1304. event, gain_reg);
  1305. break;
  1306. }
  1307. return 0;
  1308. }
  1309. static int wsa_macro_config_ear_spkr_gain(struct snd_soc_component *component,
  1310. struct wsa_macro_priv *wsa_priv,
  1311. int event, int gain_reg)
  1312. {
  1313. int comp_gain_offset, val;
  1314. switch (wsa_priv->spkr_mode) {
  1315. /* Compander gain in WSA_MACRO_SPKR_MODE1 case is 12 dB */
  1316. case WSA_MACRO_SPKR_MODE_1:
  1317. comp_gain_offset = -12;
  1318. break;
  1319. /* Default case compander gain is 15 dB */
  1320. default:
  1321. comp_gain_offset = -15;
  1322. break;
  1323. }
  1324. switch (event) {
  1325. case SND_SOC_DAPM_POST_PMU:
  1326. /* Apply ear spkr gain only if compander is enabled */
  1327. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1328. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1329. (wsa_priv->ear_spkr_gain != 0)) {
  1330. /* For example, val is -8(-12+5-1) for 4dB of gain */
  1331. val = comp_gain_offset + wsa_priv->ear_spkr_gain - 1;
  1332. snd_soc_component_write(component, gain_reg, val);
  1333. dev_dbg(wsa_priv->dev, "%s: RX0 Volume %d dB\n",
  1334. __func__, val);
  1335. }
  1336. break;
  1337. case SND_SOC_DAPM_POST_PMD:
  1338. /*
  1339. * Reset RX0 volume to 0 dB if compander is enabled and
  1340. * ear_spkr_gain is non-zero.
  1341. */
  1342. if (wsa_priv->comp_enabled[WSA_MACRO_COMP1] &&
  1343. (gain_reg == BOLERO_CDC_WSA_RX0_RX_VOL_CTL) &&
  1344. (wsa_priv->ear_spkr_gain != 0)) {
  1345. snd_soc_component_write(component, gain_reg, 0x0);
  1346. dev_dbg(wsa_priv->dev, "%s: Reset RX0 Volume to 0 dB\n",
  1347. __func__);
  1348. }
  1349. break;
  1350. }
  1351. return 0;
  1352. }
  1353. static int wsa_macro_spk_boost_event(struct snd_soc_dapm_widget *w,
  1354. struct snd_kcontrol *kcontrol,
  1355. int event)
  1356. {
  1357. struct snd_soc_component *component =
  1358. snd_soc_dapm_to_component(w->dapm);
  1359. u16 boost_path_ctl, boost_path_cfg1;
  1360. u16 reg, reg_mix;
  1361. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1362. if (!strcmp(w->name, "WSA_RX INT0 CHAIN")) {
  1363. boost_path_ctl = BOLERO_CDC_WSA_BOOST0_BOOST_PATH_CTL;
  1364. boost_path_cfg1 = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1365. reg = BOLERO_CDC_WSA_RX0_RX_PATH_CTL;
  1366. reg_mix = BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL;
  1367. } else if (!strcmp(w->name, "WSA_RX INT1 CHAIN")) {
  1368. boost_path_ctl = BOLERO_CDC_WSA_BOOST1_BOOST_PATH_CTL;
  1369. boost_path_cfg1 = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1370. reg = BOLERO_CDC_WSA_RX1_RX_PATH_CTL;
  1371. reg_mix = BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL;
  1372. } else {
  1373. dev_err(component->dev, "%s: unknown widget: %s\n",
  1374. __func__, w->name);
  1375. return -EINVAL;
  1376. }
  1377. switch (event) {
  1378. case SND_SOC_DAPM_PRE_PMU:
  1379. snd_soc_component_update_bits(component, boost_path_cfg1,
  1380. 0x01, 0x01);
  1381. snd_soc_component_update_bits(component, boost_path_ctl,
  1382. 0x10, 0x10);
  1383. if ((snd_soc_component_read32(component, reg_mix)) & 0x10)
  1384. snd_soc_component_update_bits(component, reg_mix,
  1385. 0x10, 0x00);
  1386. break;
  1387. case SND_SOC_DAPM_POST_PMU:
  1388. snd_soc_component_update_bits(component, reg, 0x10, 0x00);
  1389. break;
  1390. case SND_SOC_DAPM_POST_PMD:
  1391. snd_soc_component_update_bits(component, boost_path_ctl,
  1392. 0x10, 0x00);
  1393. snd_soc_component_update_bits(component, boost_path_cfg1,
  1394. 0x01, 0x00);
  1395. break;
  1396. }
  1397. return 0;
  1398. }
  1399. static int wsa_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1400. struct snd_kcontrol *kcontrol,
  1401. int event)
  1402. {
  1403. struct snd_soc_component *component =
  1404. snd_soc_dapm_to_component(w->dapm);
  1405. struct device *wsa_dev = NULL;
  1406. struct wsa_macro_priv *wsa_priv = NULL;
  1407. u16 vbat_path_cfg = 0;
  1408. int softclip_path = 0;
  1409. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1410. return -EINVAL;
  1411. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1412. if (!strcmp(w->name, "WSA_RX INT0 VBAT")) {
  1413. vbat_path_cfg = BOLERO_CDC_WSA_RX0_RX_PATH_CFG1;
  1414. softclip_path = WSA_MACRO_SOFTCLIP0;
  1415. } else if (!strcmp(w->name, "WSA_RX INT1 VBAT")) {
  1416. vbat_path_cfg = BOLERO_CDC_WSA_RX1_RX_PATH_CFG1;
  1417. softclip_path = WSA_MACRO_SOFTCLIP1;
  1418. }
  1419. switch (event) {
  1420. case SND_SOC_DAPM_PRE_PMU:
  1421. /* Enable clock for VBAT block */
  1422. snd_soc_component_update_bits(component,
  1423. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1424. /* Enable VBAT block */
  1425. snd_soc_component_update_bits(component,
  1426. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x01);
  1427. /* Update interpolator with 384K path */
  1428. snd_soc_component_update_bits(component, vbat_path_cfg,
  1429. 0x80, 0x80);
  1430. /* Use attenuation mode */
  1431. snd_soc_component_update_bits(component,
  1432. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x02, 0x00);
  1433. /*
  1434. * BCL block needs softclip clock and mux config to be enabled
  1435. */
  1436. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1437. softclip_path, true);
  1438. /* Enable VBAT at channel level */
  1439. snd_soc_component_update_bits(component, vbat_path_cfg,
  1440. 0x02, 0x02);
  1441. /* Set the ATTK1 gain */
  1442. snd_soc_component_update_bits(component,
  1443. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1444. 0xFF, 0xFF);
  1445. snd_soc_component_update_bits(component,
  1446. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1447. 0xFF, 0x03);
  1448. snd_soc_component_update_bits(component,
  1449. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1450. 0xFF, 0x00);
  1451. /* Set the ATTK2 gain */
  1452. snd_soc_component_update_bits(component,
  1453. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1454. 0xFF, 0xFF);
  1455. snd_soc_component_update_bits(component,
  1456. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1457. 0xFF, 0x03);
  1458. snd_soc_component_update_bits(component,
  1459. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1460. 0xFF, 0x00);
  1461. /* Set the ATTK3 gain */
  1462. snd_soc_component_update_bits(component,
  1463. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1464. 0xFF, 0xFF);
  1465. snd_soc_component_update_bits(component,
  1466. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1467. 0xFF, 0x03);
  1468. snd_soc_component_update_bits(component,
  1469. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1470. 0xFF, 0x00);
  1471. break;
  1472. case SND_SOC_DAPM_POST_PMD:
  1473. snd_soc_component_update_bits(component, vbat_path_cfg,
  1474. 0x80, 0x00);
  1475. snd_soc_component_update_bits(component,
  1476. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1477. 0x02, 0x02);
  1478. snd_soc_component_update_bits(component, vbat_path_cfg,
  1479. 0x02, 0x00);
  1480. snd_soc_component_update_bits(component,
  1481. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD1,
  1482. 0xFF, 0x00);
  1483. snd_soc_component_update_bits(component,
  1484. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD2,
  1485. 0xFF, 0x00);
  1486. snd_soc_component_update_bits(component,
  1487. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD3,
  1488. 0xFF, 0x00);
  1489. snd_soc_component_update_bits(component,
  1490. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD4,
  1491. 0xFF, 0x00);
  1492. snd_soc_component_update_bits(component,
  1493. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD5,
  1494. 0xFF, 0x00);
  1495. snd_soc_component_update_bits(component,
  1496. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD6,
  1497. 0xFF, 0x00);
  1498. snd_soc_component_update_bits(component,
  1499. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD7,
  1500. 0xFF, 0x00);
  1501. snd_soc_component_update_bits(component,
  1502. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD8,
  1503. 0xFF, 0x00);
  1504. snd_soc_component_update_bits(component,
  1505. BOLERO_CDC_WSA_VBAT_BCL_VBAT_BCL_GAIN_UPD9,
  1506. 0xFF, 0x00);
  1507. wsa_macro_enable_softclip_clk(component, wsa_priv,
  1508. softclip_path, false);
  1509. snd_soc_component_update_bits(component,
  1510. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG, 0x01, 0x00);
  1511. snd_soc_component_update_bits(component,
  1512. BOLERO_CDC_WSA_VBAT_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1513. break;
  1514. default:
  1515. dev_err(wsa_dev, "%s: Invalid event %d\n", __func__, event);
  1516. break;
  1517. }
  1518. return 0;
  1519. }
  1520. static int wsa_macro_enable_echo(struct snd_soc_dapm_widget *w,
  1521. struct snd_kcontrol *kcontrol,
  1522. int event)
  1523. {
  1524. struct snd_soc_component *component =
  1525. snd_soc_dapm_to_component(w->dapm);
  1526. struct device *wsa_dev = NULL;
  1527. struct wsa_macro_priv *wsa_priv = NULL;
  1528. u16 val, ec_tx = 0, ec_hq_reg;
  1529. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1530. return -EINVAL;
  1531. dev_dbg(wsa_dev, "%s %d %s\n", __func__, event, w->name);
  1532. val = snd_soc_component_read32(component,
  1533. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0);
  1534. if (!(strcmp(w->name, "WSA RX_MIX EC0_MUX")))
  1535. ec_tx = (val & 0x07) - 1;
  1536. else
  1537. ec_tx = ((val & 0x38) >> 0x3) - 1;
  1538. if (ec_tx < 0 || ec_tx >= (WSA_MACRO_RX1 + 1)) {
  1539. dev_err(wsa_dev, "%s: EC mix control not set correctly\n",
  1540. __func__);
  1541. return -EINVAL;
  1542. }
  1543. if (wsa_priv->ec_hq[ec_tx]) {
  1544. snd_soc_component_update_bits(component,
  1545. BOLERO_CDC_WSA_RX_INP_MUX_RX_MIX_CFG0,
  1546. 0x1 << ec_tx, 0x1 << ec_tx);
  1547. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_PATH_CTL +
  1548. 0x40 * ec_tx;
  1549. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  1550. ec_hq_reg = BOLERO_CDC_WSA_EC_HQ0_EC_REF_HQ_CFG0 +
  1551. 0x40 * ec_tx;
  1552. /* default set to 48k */
  1553. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  1554. }
  1555. return 0;
  1556. }
  1557. static int wsa_macro_get_ec_hq(struct snd_kcontrol *kcontrol,
  1558. struct snd_ctl_elem_value *ucontrol)
  1559. {
  1560. struct snd_soc_component *component =
  1561. snd_soc_kcontrol_component(kcontrol);
  1562. int ec_tx = ((struct soc_multi_mixer_control *)
  1563. kcontrol->private_value)->shift;
  1564. struct device *wsa_dev = NULL;
  1565. struct wsa_macro_priv *wsa_priv = NULL;
  1566. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1567. return -EINVAL;
  1568. ucontrol->value.integer.value[0] = wsa_priv->ec_hq[ec_tx];
  1569. return 0;
  1570. }
  1571. static int wsa_macro_set_ec_hq(struct snd_kcontrol *kcontrol,
  1572. struct snd_ctl_elem_value *ucontrol)
  1573. {
  1574. struct snd_soc_component *component =
  1575. snd_soc_kcontrol_component(kcontrol);
  1576. int ec_tx = ((struct soc_multi_mixer_control *)
  1577. kcontrol->private_value)->shift;
  1578. int value = ucontrol->value.integer.value[0];
  1579. struct device *wsa_dev = NULL;
  1580. struct wsa_macro_priv *wsa_priv = NULL;
  1581. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1582. return -EINVAL;
  1583. dev_dbg(wsa_dev, "%s: enable current %d, new %d\n",
  1584. __func__, wsa_priv->ec_hq[ec_tx], value);
  1585. wsa_priv->ec_hq[ec_tx] = value;
  1586. return 0;
  1587. }
  1588. static int wsa_macro_get_rx_mute_status(struct snd_kcontrol *kcontrol,
  1589. struct snd_ctl_elem_value *ucontrol)
  1590. {
  1591. struct snd_soc_component *component =
  1592. snd_soc_kcontrol_component(kcontrol);
  1593. struct device *wsa_dev = NULL;
  1594. struct wsa_macro_priv *wsa_priv = NULL;
  1595. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1596. kcontrol->private_value)->shift;
  1597. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1598. return -EINVAL;
  1599. ucontrol->value.integer.value[0] =
  1600. wsa_priv->wsa_digital_mute_status[wsa_rx_shift];
  1601. return 0;
  1602. }
  1603. static int wsa_macro_set_rx_mute_status(struct snd_kcontrol *kcontrol,
  1604. struct snd_ctl_elem_value *ucontrol)
  1605. {
  1606. struct snd_soc_component *component =
  1607. snd_soc_kcontrol_component(kcontrol);
  1608. struct device *wsa_dev = NULL;
  1609. struct wsa_macro_priv *wsa_priv = NULL;
  1610. int value = ucontrol->value.integer.value[0];
  1611. int wsa_rx_shift = ((struct soc_multi_mixer_control *)
  1612. kcontrol->private_value)->shift;
  1613. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1614. return -EINVAL;
  1615. switch (wsa_rx_shift) {
  1616. case 0:
  1617. snd_soc_component_update_bits(component,
  1618. BOLERO_CDC_WSA_RX0_RX_PATH_CTL,
  1619. 0x10, value << 4);
  1620. break;
  1621. case 1:
  1622. snd_soc_component_update_bits(component,
  1623. BOLERO_CDC_WSA_RX1_RX_PATH_CTL,
  1624. 0x10, value << 4);
  1625. break;
  1626. case 2:
  1627. snd_soc_component_update_bits(component,
  1628. BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CTL,
  1629. 0x10, value << 4);
  1630. break;
  1631. case 3:
  1632. snd_soc_component_update_bits(component,
  1633. BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CTL,
  1634. 0x10, value << 4);
  1635. break;
  1636. default:
  1637. pr_err("%s: invalid argument rx_shift = %d\n", __func__,
  1638. wsa_rx_shift);
  1639. return -EINVAL;
  1640. }
  1641. dev_dbg(component->dev, "%s: WSA Digital Mute RX %d Enable %d\n",
  1642. __func__, wsa_rx_shift, value);
  1643. wsa_priv->wsa_digital_mute_status[wsa_rx_shift] = value;
  1644. return 0;
  1645. }
  1646. static int wsa_macro_get_compander(struct snd_kcontrol *kcontrol,
  1647. struct snd_ctl_elem_value *ucontrol)
  1648. {
  1649. struct snd_soc_component *component =
  1650. snd_soc_kcontrol_component(kcontrol);
  1651. int comp = ((struct soc_multi_mixer_control *)
  1652. kcontrol->private_value)->shift;
  1653. struct device *wsa_dev = NULL;
  1654. struct wsa_macro_priv *wsa_priv = NULL;
  1655. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1656. return -EINVAL;
  1657. ucontrol->value.integer.value[0] = wsa_priv->comp_enabled[comp];
  1658. return 0;
  1659. }
  1660. static int wsa_macro_set_compander(struct snd_kcontrol *kcontrol,
  1661. struct snd_ctl_elem_value *ucontrol)
  1662. {
  1663. struct snd_soc_component *component =
  1664. snd_soc_kcontrol_component(kcontrol);
  1665. int comp = ((struct soc_multi_mixer_control *)
  1666. kcontrol->private_value)->shift;
  1667. int value = ucontrol->value.integer.value[0];
  1668. struct device *wsa_dev = NULL;
  1669. struct wsa_macro_priv *wsa_priv = NULL;
  1670. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1671. return -EINVAL;
  1672. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1673. __func__, comp + 1, wsa_priv->comp_enabled[comp], value);
  1674. wsa_priv->comp_enabled[comp] = value;
  1675. return 0;
  1676. }
  1677. static int wsa_macro_ear_spkr_pa_gain_get(struct snd_kcontrol *kcontrol,
  1678. struct snd_ctl_elem_value *ucontrol)
  1679. {
  1680. struct snd_soc_component *component =
  1681. snd_soc_kcontrol_component(kcontrol);
  1682. struct device *wsa_dev = NULL;
  1683. struct wsa_macro_priv *wsa_priv = NULL;
  1684. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1685. return -EINVAL;
  1686. ucontrol->value.integer.value[0] = wsa_priv->ear_spkr_gain;
  1687. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1688. __func__, ucontrol->value.integer.value[0]);
  1689. return 0;
  1690. }
  1691. static int wsa_macro_ear_spkr_pa_gain_put(struct snd_kcontrol *kcontrol,
  1692. struct snd_ctl_elem_value *ucontrol)
  1693. {
  1694. struct snd_soc_component *component =
  1695. snd_soc_kcontrol_component(kcontrol);
  1696. struct device *wsa_dev = NULL;
  1697. struct wsa_macro_priv *wsa_priv = NULL;
  1698. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1699. return -EINVAL;
  1700. wsa_priv->ear_spkr_gain = ucontrol->value.integer.value[0];
  1701. dev_dbg(component->dev, "%s: gain = %d\n", __func__,
  1702. wsa_priv->ear_spkr_gain);
  1703. return 0;
  1704. }
  1705. static int wsa_macro_spkr_left_boost_stage_get(struct snd_kcontrol *kcontrol,
  1706. struct snd_ctl_elem_value *ucontrol)
  1707. {
  1708. u8 bst_state_max = 0;
  1709. struct snd_soc_component *component =
  1710. snd_soc_kcontrol_component(kcontrol);
  1711. bst_state_max = snd_soc_component_read32(component,
  1712. BOLERO_CDC_WSA_BOOST0_BOOST_CTL);
  1713. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1714. ucontrol->value.integer.value[0] = bst_state_max;
  1715. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1716. __func__, ucontrol->value.integer.value[0]);
  1717. return 0;
  1718. }
  1719. static int wsa_macro_spkr_left_boost_stage_put(struct snd_kcontrol *kcontrol,
  1720. struct snd_ctl_elem_value *ucontrol)
  1721. {
  1722. u8 bst_state_max;
  1723. struct snd_soc_component *component =
  1724. snd_soc_kcontrol_component(kcontrol);
  1725. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1726. __func__, ucontrol->value.integer.value[0]);
  1727. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1728. /* bolero does not need to limit the boost levels */
  1729. return 0;
  1730. }
  1731. static int wsa_macro_spkr_right_boost_stage_get(struct snd_kcontrol *kcontrol,
  1732. struct snd_ctl_elem_value *ucontrol)
  1733. {
  1734. u8 bst_state_max = 0;
  1735. struct snd_soc_component *component =
  1736. snd_soc_kcontrol_component(kcontrol);
  1737. bst_state_max = snd_soc_component_read32(component,
  1738. BOLERO_CDC_WSA_BOOST1_BOOST_CTL);
  1739. bst_state_max = (bst_state_max & 0x0c) >> 2;
  1740. ucontrol->value.integer.value[0] = bst_state_max;
  1741. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1742. __func__, ucontrol->value.integer.value[0]);
  1743. return 0;
  1744. }
  1745. static int wsa_macro_spkr_right_boost_stage_put(struct snd_kcontrol *kcontrol,
  1746. struct snd_ctl_elem_value *ucontrol)
  1747. {
  1748. u8 bst_state_max;
  1749. struct snd_soc_component *component =
  1750. snd_soc_kcontrol_component(kcontrol);
  1751. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1752. __func__, ucontrol->value.integer.value[0]);
  1753. bst_state_max = ucontrol->value.integer.value[0] << 2;
  1754. /* bolero does not need to limit the boost levels */
  1755. return 0;
  1756. }
  1757. static int wsa_macro_rx_mux_get(struct snd_kcontrol *kcontrol,
  1758. struct snd_ctl_elem_value *ucontrol)
  1759. {
  1760. struct snd_soc_dapm_widget *widget =
  1761. snd_soc_dapm_kcontrol_widget(kcontrol);
  1762. struct snd_soc_component *component =
  1763. snd_soc_dapm_to_component(widget->dapm);
  1764. struct device *wsa_dev = NULL;
  1765. struct wsa_macro_priv *wsa_priv = NULL;
  1766. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1767. return -EINVAL;
  1768. ucontrol->value.integer.value[0] =
  1769. wsa_priv->rx_port_value[widget->shift];
  1770. return 0;
  1771. }
  1772. static int wsa_macro_rx_mux_put(struct snd_kcontrol *kcontrol,
  1773. struct snd_ctl_elem_value *ucontrol)
  1774. {
  1775. struct snd_soc_dapm_widget *widget =
  1776. snd_soc_dapm_kcontrol_widget(kcontrol);
  1777. struct snd_soc_component *component =
  1778. snd_soc_dapm_to_component(widget->dapm);
  1779. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1780. struct snd_soc_dapm_update *update = NULL;
  1781. u32 rx_port_value = ucontrol->value.integer.value[0];
  1782. u32 bit_input = 0;
  1783. u32 aif_rst;
  1784. struct device *wsa_dev = NULL;
  1785. struct wsa_macro_priv *wsa_priv = NULL;
  1786. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1787. return -EINVAL;
  1788. aif_rst = wsa_priv->rx_port_value[widget->shift];
  1789. if (!rx_port_value) {
  1790. if (aif_rst == 0) {
  1791. dev_err(wsa_dev, "%s: AIF reset already\n", __func__);
  1792. return 0;
  1793. }
  1794. }
  1795. wsa_priv->rx_port_value[widget->shift] = rx_port_value;
  1796. bit_input = widget->shift;
  1797. if (widget->shift >= WSA_MACRO_RX_MIX)
  1798. bit_input %= WSA_MACRO_RX_MIX;
  1799. switch (rx_port_value) {
  1800. case 0:
  1801. clear_bit(bit_input,
  1802. &wsa_priv->active_ch_mask[aif_rst]);
  1803. wsa_priv->active_ch_cnt[aif_rst]--;
  1804. break;
  1805. case 1:
  1806. case 2:
  1807. set_bit(bit_input,
  1808. &wsa_priv->active_ch_mask[rx_port_value]);
  1809. wsa_priv->active_ch_cnt[rx_port_value]++;
  1810. break;
  1811. default:
  1812. dev_err(wsa_dev,
  1813. "%s: Invalid AIF_ID for WSA RX MUX\n", __func__);
  1814. return -EINVAL;
  1815. }
  1816. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1817. rx_port_value, e, update);
  1818. return 0;
  1819. }
  1820. static int wsa_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1821. struct snd_ctl_elem_value *ucontrol)
  1822. {
  1823. struct snd_soc_component *component =
  1824. snd_soc_kcontrol_component(kcontrol);
  1825. ucontrol->value.integer.value[0] =
  1826. ((snd_soc_component_read32(
  1827. component, BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG) & 0x04) ?
  1828. 1 : 0);
  1829. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1830. ucontrol->value.integer.value[0]);
  1831. return 0;
  1832. }
  1833. static int wsa_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1834. struct snd_ctl_elem_value *ucontrol)
  1835. {
  1836. struct snd_soc_component *component =
  1837. snd_soc_kcontrol_component(kcontrol);
  1838. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1839. ucontrol->value.integer.value[0]);
  1840. /* Set Vbat register configuration for GSM mode bit based on value */
  1841. if (ucontrol->value.integer.value[0])
  1842. snd_soc_component_update_bits(component,
  1843. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1844. 0x04, 0x04);
  1845. else
  1846. snd_soc_component_update_bits(component,
  1847. BOLERO_CDC_WSA_VBAT_BCL_VBAT_CFG,
  1848. 0x04, 0x00);
  1849. return 0;
  1850. }
  1851. static int wsa_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1852. struct snd_ctl_elem_value *ucontrol)
  1853. {
  1854. struct snd_soc_component *component =
  1855. snd_soc_kcontrol_component(kcontrol);
  1856. struct device *wsa_dev = NULL;
  1857. struct wsa_macro_priv *wsa_priv = NULL;
  1858. int path = ((struct soc_multi_mixer_control *)
  1859. kcontrol->private_value)->shift;
  1860. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1861. return -EINVAL;
  1862. ucontrol->value.integer.value[0] = wsa_priv->is_softclip_on[path];
  1863. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1864. __func__, ucontrol->value.integer.value[0]);
  1865. return 0;
  1866. }
  1867. static int wsa_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1868. struct snd_ctl_elem_value *ucontrol)
  1869. {
  1870. struct snd_soc_component *component =
  1871. snd_soc_kcontrol_component(kcontrol);
  1872. struct device *wsa_dev = NULL;
  1873. struct wsa_macro_priv *wsa_priv = NULL;
  1874. int path = ((struct soc_multi_mixer_control *)
  1875. kcontrol->private_value)->shift;
  1876. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1877. return -EINVAL;
  1878. wsa_priv->is_softclip_on[path] = ucontrol->value.integer.value[0];
  1879. dev_dbg(component->dev, "%s: soft clip enable for %d: %d\n", __func__,
  1880. path, wsa_priv->is_softclip_on[path]);
  1881. return 0;
  1882. }
  1883. static const struct snd_kcontrol_new wsa_macro_snd_controls[] = {
  1884. SOC_ENUM_EXT("EAR SPKR PA Gain", wsa_macro_ear_spkr_pa_gain_enum,
  1885. wsa_macro_ear_spkr_pa_gain_get,
  1886. wsa_macro_ear_spkr_pa_gain_put),
  1887. SOC_ENUM_EXT("SPKR Left Boost Max State",
  1888. wsa_macro_spkr_boost_stage_enum,
  1889. wsa_macro_spkr_left_boost_stage_get,
  1890. wsa_macro_spkr_left_boost_stage_put),
  1891. SOC_ENUM_EXT("SPKR Right Boost Max State",
  1892. wsa_macro_spkr_boost_stage_enum,
  1893. wsa_macro_spkr_right_boost_stage_get,
  1894. wsa_macro_spkr_right_boost_stage_put),
  1895. SOC_ENUM_EXT("GSM mode Enable", wsa_macro_vbat_bcl_gsm_mode_enum,
  1896. wsa_macro_vbat_bcl_gsm_mode_func_get,
  1897. wsa_macro_vbat_bcl_gsm_mode_func_put),
  1898. SOC_SINGLE_EXT("WSA_Softclip0 Enable", SND_SOC_NOPM,
  1899. WSA_MACRO_SOFTCLIP0, 1, 0,
  1900. wsa_macro_soft_clip_enable_get,
  1901. wsa_macro_soft_clip_enable_put),
  1902. SOC_SINGLE_EXT("WSA_Softclip1 Enable", SND_SOC_NOPM,
  1903. WSA_MACRO_SOFTCLIP1, 1, 0,
  1904. wsa_macro_soft_clip_enable_get,
  1905. wsa_macro_soft_clip_enable_put),
  1906. SOC_SINGLE_SX_TLV("WSA_RX0 Digital Volume",
  1907. BOLERO_CDC_WSA_RX0_RX_VOL_CTL,
  1908. 0, -84, 40, digital_gain),
  1909. SOC_SINGLE_SX_TLV("WSA_RX1 Digital Volume",
  1910. BOLERO_CDC_WSA_RX1_RX_VOL_CTL,
  1911. 0, -84, 40, digital_gain),
  1912. SOC_SINGLE_EXT("WSA_RX0 Digital Mute", SND_SOC_NOPM, WSA_MACRO_RX0, 1,
  1913. 0, wsa_macro_get_rx_mute_status,
  1914. wsa_macro_set_rx_mute_status),
  1915. SOC_SINGLE_EXT("WSA_RX1 Digital Mute", SND_SOC_NOPM, WSA_MACRO_RX1, 1,
  1916. 0, wsa_macro_get_rx_mute_status,
  1917. wsa_macro_set_rx_mute_status),
  1918. SOC_SINGLE_EXT("WSA_RX0_MIX Digital Mute", SND_SOC_NOPM,
  1919. WSA_MACRO_RX_MIX0, 1, 0, wsa_macro_get_rx_mute_status,
  1920. wsa_macro_set_rx_mute_status),
  1921. SOC_SINGLE_EXT("WSA_RX1_MIX Digital Mute", SND_SOC_NOPM,
  1922. WSA_MACRO_RX_MIX1, 1, 0, wsa_macro_get_rx_mute_status,
  1923. wsa_macro_set_rx_mute_status),
  1924. SOC_SINGLE_EXT("WSA_COMP1 Switch", SND_SOC_NOPM, WSA_MACRO_COMP1, 1, 0,
  1925. wsa_macro_get_compander, wsa_macro_set_compander),
  1926. SOC_SINGLE_EXT("WSA_COMP2 Switch", SND_SOC_NOPM, WSA_MACRO_COMP2, 1, 0,
  1927. wsa_macro_get_compander, wsa_macro_set_compander),
  1928. SOC_SINGLE_EXT("WSA_RX0 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX0,
  1929. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1930. SOC_SINGLE_EXT("WSA_RX1 EC_HQ Switch", SND_SOC_NOPM, WSA_MACRO_RX1,
  1931. 1, 0, wsa_macro_get_ec_hq, wsa_macro_set_ec_hq),
  1932. };
  1933. static const struct soc_enum rx_mux_enum =
  1934. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(rx_mux_text), rx_mux_text);
  1935. static const struct snd_kcontrol_new rx_mux[WSA_MACRO_RX_MAX] = {
  1936. SOC_DAPM_ENUM_EXT("WSA RX0 Mux", rx_mux_enum,
  1937. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1938. SOC_DAPM_ENUM_EXT("WSA RX1 Mux", rx_mux_enum,
  1939. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1940. SOC_DAPM_ENUM_EXT("WSA RX_MIX0 Mux", rx_mux_enum,
  1941. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1942. SOC_DAPM_ENUM_EXT("WSA RX_MIX1 Mux", rx_mux_enum,
  1943. wsa_macro_rx_mux_get, wsa_macro_rx_mux_put),
  1944. };
  1945. static int wsa_macro_vi_feed_mixer_get(struct snd_kcontrol *kcontrol,
  1946. struct snd_ctl_elem_value *ucontrol)
  1947. {
  1948. struct snd_soc_dapm_widget *widget =
  1949. snd_soc_dapm_kcontrol_widget(kcontrol);
  1950. struct snd_soc_component *component =
  1951. snd_soc_dapm_to_component(widget->dapm);
  1952. struct soc_multi_mixer_control *mixer =
  1953. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1954. u32 dai_id = widget->shift;
  1955. u32 spk_tx_id = mixer->shift;
  1956. struct device *wsa_dev = NULL;
  1957. struct wsa_macro_priv *wsa_priv = NULL;
  1958. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1959. return -EINVAL;
  1960. if (test_bit(spk_tx_id, &wsa_priv->active_ch_mask[dai_id]))
  1961. ucontrol->value.integer.value[0] = 1;
  1962. else
  1963. ucontrol->value.integer.value[0] = 0;
  1964. return 0;
  1965. }
  1966. static int wsa_macro_vi_feed_mixer_put(struct snd_kcontrol *kcontrol,
  1967. struct snd_ctl_elem_value *ucontrol)
  1968. {
  1969. struct snd_soc_dapm_widget *widget =
  1970. snd_soc_dapm_kcontrol_widget(kcontrol);
  1971. struct snd_soc_component *component =
  1972. snd_soc_dapm_to_component(widget->dapm);
  1973. struct soc_multi_mixer_control *mixer =
  1974. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1975. u32 spk_tx_id = mixer->shift;
  1976. u32 enable = ucontrol->value.integer.value[0];
  1977. struct device *wsa_dev = NULL;
  1978. struct wsa_macro_priv *wsa_priv = NULL;
  1979. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  1980. return -EINVAL;
  1981. wsa_priv->vi_feed_value = ucontrol->value.integer.value[0];
  1982. if (enable) {
  1983. if (spk_tx_id == WSA_MACRO_TX0 &&
  1984. !test_bit(WSA_MACRO_TX0,
  1985. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1986. set_bit(WSA_MACRO_TX0,
  1987. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1988. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1989. }
  1990. if (spk_tx_id == WSA_MACRO_TX1 &&
  1991. !test_bit(WSA_MACRO_TX1,
  1992. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  1993. set_bit(WSA_MACRO_TX1,
  1994. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  1995. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]++;
  1996. }
  1997. } else {
  1998. if (spk_tx_id == WSA_MACRO_TX0 &&
  1999. test_bit(WSA_MACRO_TX0,
  2000. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  2001. clear_bit(WSA_MACRO_TX0,
  2002. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  2003. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  2004. }
  2005. if (spk_tx_id == WSA_MACRO_TX1 &&
  2006. test_bit(WSA_MACRO_TX1,
  2007. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI])) {
  2008. clear_bit(WSA_MACRO_TX1,
  2009. &wsa_priv->active_ch_mask[WSA_MACRO_AIF_VI]);
  2010. wsa_priv->active_ch_cnt[WSA_MACRO_AIF_VI]--;
  2011. }
  2012. }
  2013. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, NULL);
  2014. return 0;
  2015. }
  2016. static const struct snd_kcontrol_new aif_vi_mixer[] = {
  2017. SOC_SINGLE_EXT("WSA_SPKR_VI_1", SND_SOC_NOPM, WSA_MACRO_TX0, 1, 0,
  2018. wsa_macro_vi_feed_mixer_get,
  2019. wsa_macro_vi_feed_mixer_put),
  2020. SOC_SINGLE_EXT("WSA_SPKR_VI_2", SND_SOC_NOPM, WSA_MACRO_TX1, 1, 0,
  2021. wsa_macro_vi_feed_mixer_get,
  2022. wsa_macro_vi_feed_mixer_put),
  2023. };
  2024. static const struct snd_soc_dapm_widget wsa_macro_dapm_widgets[] = {
  2025. SND_SOC_DAPM_AIF_IN("WSA AIF1 PB", "WSA_AIF1 Playback", 0,
  2026. SND_SOC_NOPM, 0, 0),
  2027. SND_SOC_DAPM_AIF_IN("WSA AIF_MIX1 PB", "WSA_AIF_MIX1 Playback", 0,
  2028. SND_SOC_NOPM, 0, 0),
  2029. SND_SOC_DAPM_AIF_OUT_E("WSA AIF_VI", "WSA_AIF_VI Capture", 0,
  2030. SND_SOC_NOPM, WSA_MACRO_AIF_VI, 0,
  2031. wsa_macro_enable_vi_feedback,
  2032. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  2033. SND_SOC_DAPM_AIF_OUT("WSA AIF_ECHO", "WSA_AIF_ECHO Capture", 0,
  2034. SND_SOC_NOPM, 0, 0),
  2035. SND_SOC_DAPM_MIXER("WSA_AIF_VI Mixer", SND_SOC_NOPM, WSA_MACRO_AIF_VI,
  2036. 0, aif_vi_mixer, ARRAY_SIZE(aif_vi_mixer)),
  2037. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC0_MUX", SND_SOC_NOPM,
  2038. WSA_MACRO_EC0_MUX, 0,
  2039. &rx_mix_ec0_mux, wsa_macro_enable_echo,
  2040. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2041. SND_SOC_DAPM_MUX_E("WSA RX_MIX EC1_MUX", SND_SOC_NOPM,
  2042. WSA_MACRO_EC1_MUX, 0,
  2043. &rx_mix_ec1_mux, wsa_macro_enable_echo,
  2044. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2045. SND_SOC_DAPM_MUX("WSA RX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX0, 0,
  2046. &rx_mux[WSA_MACRO_RX0]),
  2047. SND_SOC_DAPM_MUX("WSA RX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX1, 0,
  2048. &rx_mux[WSA_MACRO_RX1]),
  2049. SND_SOC_DAPM_MUX("WSA RX_MIX0 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX0, 0,
  2050. &rx_mux[WSA_MACRO_RX_MIX0]),
  2051. SND_SOC_DAPM_MUX("WSA RX_MIX1 MUX", SND_SOC_NOPM, WSA_MACRO_RX_MIX1, 0,
  2052. &rx_mux[WSA_MACRO_RX_MIX1]),
  2053. SND_SOC_DAPM_MIXER("WSA RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2054. SND_SOC_DAPM_MIXER("WSA RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2055. SND_SOC_DAPM_MIXER("WSA RX_MIX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2056. SND_SOC_DAPM_MIXER("WSA RX_MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2057. SND_SOC_DAPM_MUX_E("WSA_RX0 INP0", SND_SOC_NOPM, 0, 0,
  2058. &rx0_prim_inp0_mux, wsa_macro_enable_swr,
  2059. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2060. SND_SOC_DAPM_MUX_E("WSA_RX0 INP1", SND_SOC_NOPM, 0, 0,
  2061. &rx0_prim_inp1_mux, wsa_macro_enable_swr,
  2062. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2063. SND_SOC_DAPM_MUX_E("WSA_RX0 INP2", SND_SOC_NOPM, 0, 0,
  2064. &rx0_prim_inp2_mux, wsa_macro_enable_swr,
  2065. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2066. SND_SOC_DAPM_MUX_E("WSA_RX0 MIX INP", SND_SOC_NOPM, 0, 0,
  2067. &rx0_mix_mux, wsa_macro_enable_mix_path,
  2068. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2069. SND_SOC_DAPM_MUX_E("WSA_RX1 INP0", SND_SOC_NOPM, 0, 0,
  2070. &rx1_prim_inp0_mux, wsa_macro_enable_swr,
  2071. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2072. SND_SOC_DAPM_MUX_E("WSA_RX1 INP1", SND_SOC_NOPM, 0, 0,
  2073. &rx1_prim_inp1_mux, wsa_macro_enable_swr,
  2074. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2075. SND_SOC_DAPM_MUX_E("WSA_RX1 INP2", SND_SOC_NOPM, 0, 0,
  2076. &rx1_prim_inp2_mux, wsa_macro_enable_swr,
  2077. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2078. SND_SOC_DAPM_MUX_E("WSA_RX1 MIX INP", SND_SOC_NOPM, 0, 0,
  2079. &rx1_mix_mux, wsa_macro_enable_mix_path,
  2080. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2081. SND_SOC_DAPM_MIXER("WSA_RX INT0 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2082. SND_SOC_DAPM_MIXER("WSA_RX INT1 MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2083. SND_SOC_DAPM_MIXER("WSA_RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2084. SND_SOC_DAPM_MIXER("WSA_RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2085. SND_SOC_DAPM_MUX_E("WSA_RX0 INT0 SIDETONE MIX",
  2086. BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 4, 0,
  2087. &rx0_sidetone_mix_mux, wsa_macro_enable_swr,
  2088. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2089. SND_SOC_DAPM_INPUT("WSA SRC0_INP"),
  2090. SND_SOC_DAPM_INPUT("WSA_TX DEC0_INP"),
  2091. SND_SOC_DAPM_INPUT("WSA_TX DEC1_INP"),
  2092. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 INTERP", SND_SOC_NOPM,
  2093. WSA_MACRO_COMP1, 0, NULL, 0, wsa_macro_enable_interpolator,
  2094. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2095. SND_SOC_DAPM_POST_PMD),
  2096. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 INTERP", SND_SOC_NOPM,
  2097. WSA_MACRO_COMP2, 0, NULL, 0, wsa_macro_enable_interpolator,
  2098. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2099. SND_SOC_DAPM_POST_PMD),
  2100. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 CHAIN", SND_SOC_NOPM, 0, 0,
  2101. NULL, 0, wsa_macro_spk_boost_event,
  2102. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2103. SND_SOC_DAPM_POST_PMD),
  2104. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 CHAIN", SND_SOC_NOPM, 0, 0,
  2105. NULL, 0, wsa_macro_spk_boost_event,
  2106. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2107. SND_SOC_DAPM_POST_PMD),
  2108. SND_SOC_DAPM_MIXER_E("WSA_RX INT0 VBAT", SND_SOC_NOPM,
  2109. 0, 0, wsa_int0_vbat_mix_switch,
  2110. ARRAY_SIZE(wsa_int0_vbat_mix_switch),
  2111. wsa_macro_enable_vbat,
  2112. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2113. SND_SOC_DAPM_MIXER_E("WSA_RX INT1 VBAT", SND_SOC_NOPM,
  2114. 0, 0, wsa_int1_vbat_mix_switch,
  2115. ARRAY_SIZE(wsa_int1_vbat_mix_switch),
  2116. wsa_macro_enable_vbat,
  2117. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2118. SND_SOC_DAPM_INPUT("VIINPUT_WSA"),
  2119. SND_SOC_DAPM_OUTPUT("WSA_SPK1 OUT"),
  2120. SND_SOC_DAPM_OUTPUT("WSA_SPK2 OUT"),
  2121. SND_SOC_DAPM_SUPPLY_S("WSA_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2122. wsa_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2123. };
  2124. static const struct snd_soc_dapm_route wsa_audio_map[] = {
  2125. /* VI Feedback */
  2126. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_1", "VIINPUT_WSA"},
  2127. {"WSA_AIF_VI Mixer", "WSA_SPKR_VI_2", "VIINPUT_WSA"},
  2128. {"WSA AIF_VI", NULL, "WSA_AIF_VI Mixer"},
  2129. {"WSA AIF_VI", NULL, "WSA_MCLK"},
  2130. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2131. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX0", "WSA_RX INT0 SEC MIX"},
  2132. {"WSA RX_MIX EC0_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2133. {"WSA RX_MIX EC1_MUX", "RX_MIX_TX1", "WSA_RX INT1 SEC MIX"},
  2134. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC0_MUX"},
  2135. {"WSA AIF_ECHO", NULL, "WSA RX_MIX EC1_MUX"},
  2136. {"WSA AIF_ECHO", NULL, "WSA_MCLK"},
  2137. {"WSA AIF1 PB", NULL, "WSA_MCLK"},
  2138. {"WSA AIF_MIX1 PB", NULL, "WSA_MCLK"},
  2139. {"WSA RX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2140. {"WSA RX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2141. {"WSA RX_MIX0 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2142. {"WSA RX_MIX1 MUX", "AIF1_PB", "WSA AIF1 PB"},
  2143. {"WSA RX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2144. {"WSA RX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2145. {"WSA RX_MIX0 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2146. {"WSA RX_MIX1 MUX", "AIF_MIX1_PB", "WSA AIF_MIX1 PB"},
  2147. {"WSA RX0", NULL, "WSA RX0 MUX"},
  2148. {"WSA RX1", NULL, "WSA RX1 MUX"},
  2149. {"WSA RX_MIX0", NULL, "WSA RX_MIX0 MUX"},
  2150. {"WSA RX_MIX1", NULL, "WSA RX_MIX1 MUX"},
  2151. {"WSA_RX0 INP0", "RX0", "WSA RX0"},
  2152. {"WSA_RX0 INP0", "RX1", "WSA RX1"},
  2153. {"WSA_RX0 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2154. {"WSA_RX0 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2155. {"WSA_RX0 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2156. {"WSA_RX0 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2157. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP0"},
  2158. {"WSA_RX0 INP1", "RX0", "WSA RX0"},
  2159. {"WSA_RX0 INP1", "RX1", "WSA RX1"},
  2160. {"WSA_RX0 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2161. {"WSA_RX0 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2162. {"WSA_RX0 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2163. {"WSA_RX0 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2164. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP1"},
  2165. {"WSA_RX0 INP2", "RX0", "WSA RX0"},
  2166. {"WSA_RX0 INP2", "RX1", "WSA RX1"},
  2167. {"WSA_RX0 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2168. {"WSA_RX0 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2169. {"WSA_RX0 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2170. {"WSA_RX0 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2171. {"WSA_RX INT0 MIX", NULL, "WSA_RX0 INP2"},
  2172. {"WSA_RX0 MIX INP", "RX0", "WSA RX0"},
  2173. {"WSA_RX0 MIX INP", "RX1", "WSA RX1"},
  2174. {"WSA_RX0 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2175. {"WSA_RX0 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2176. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX0 MIX INP"},
  2177. {"WSA_RX INT0 SEC MIX", NULL, "WSA_RX INT0 MIX"},
  2178. {"WSA_RX INT0 INTERP", NULL, "WSA_RX INT0 SEC MIX"},
  2179. {"WSA_RX0 INT0 SIDETONE MIX", "SRC0", "WSA SRC0_INP"},
  2180. {"WSA_RX INT0 INTERP", NULL, "WSA_RX0 INT0 SIDETONE MIX"},
  2181. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 INTERP"},
  2182. {"WSA_RX INT0 VBAT", "WSA RX0 VBAT Enable", "WSA_RX INT0 INTERP"},
  2183. {"WSA_RX INT0 CHAIN", NULL, "WSA_RX INT0 VBAT"},
  2184. {"WSA_SPK1 OUT", NULL, "WSA_RX INT0 CHAIN"},
  2185. {"WSA_SPK1 OUT", NULL, "WSA_MCLK"},
  2186. {"WSA_RX1 INP0", "RX0", "WSA RX0"},
  2187. {"WSA_RX1 INP0", "RX1", "WSA RX1"},
  2188. {"WSA_RX1 INP0", "RX_MIX0", "WSA RX_MIX0"},
  2189. {"WSA_RX1 INP0", "RX_MIX1", "WSA RX_MIX1"},
  2190. {"WSA_RX1 INP0", "DEC0", "WSA_TX DEC0_INP"},
  2191. {"WSA_RX1 INP0", "DEC1", "WSA_TX DEC1_INP"},
  2192. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP0"},
  2193. {"WSA_RX1 INP1", "RX0", "WSA RX0"},
  2194. {"WSA_RX1 INP1", "RX1", "WSA RX1"},
  2195. {"WSA_RX1 INP1", "RX_MIX0", "WSA RX_MIX0"},
  2196. {"WSA_RX1 INP1", "RX_MIX1", "WSA RX_MIX1"},
  2197. {"WSA_RX1 INP1", "DEC0", "WSA_TX DEC0_INP"},
  2198. {"WSA_RX1 INP1", "DEC1", "WSA_TX DEC1_INP"},
  2199. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP1"},
  2200. {"WSA_RX1 INP2", "RX0", "WSA RX0"},
  2201. {"WSA_RX1 INP2", "RX1", "WSA RX1"},
  2202. {"WSA_RX1 INP2", "RX_MIX0", "WSA RX_MIX0"},
  2203. {"WSA_RX1 INP2", "RX_MIX1", "WSA RX_MIX1"},
  2204. {"WSA_RX1 INP2", "DEC0", "WSA_TX DEC0_INP"},
  2205. {"WSA_RX1 INP2", "DEC1", "WSA_TX DEC1_INP"},
  2206. {"WSA_RX INT1 MIX", NULL, "WSA_RX1 INP2"},
  2207. {"WSA_RX1 MIX INP", "RX0", "WSA RX0"},
  2208. {"WSA_RX1 MIX INP", "RX1", "WSA RX1"},
  2209. {"WSA_RX1 MIX INP", "RX_MIX0", "WSA RX_MIX0"},
  2210. {"WSA_RX1 MIX INP", "RX_MIX1", "WSA RX_MIX1"},
  2211. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX1 MIX INP"},
  2212. {"WSA_RX INT1 SEC MIX", NULL, "WSA_RX INT1 MIX"},
  2213. {"WSA_RX INT1 INTERP", NULL, "WSA_RX INT1 SEC MIX"},
  2214. {"WSA_RX INT1 VBAT", "WSA RX1 VBAT Enable", "WSA_RX INT1 INTERP"},
  2215. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 VBAT"},
  2216. {"WSA_RX INT1 CHAIN", NULL, "WSA_RX INT1 INTERP"},
  2217. {"WSA_SPK2 OUT", NULL, "WSA_RX INT1 CHAIN"},
  2218. {"WSA_SPK2 OUT", NULL, "WSA_MCLK"},
  2219. };
  2220. static const struct wsa_macro_reg_mask_val wsa_macro_reg_init[] = {
  2221. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG1, 0x3F, 0x12},
  2222. {BOLERO_CDC_WSA_BOOST0_BOOST_CFG2, 0x1C, 0x08},
  2223. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x1E, 0x18},
  2224. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG1, 0x3F, 0x12},
  2225. {BOLERO_CDC_WSA_BOOST1_BOOST_CFG2, 0x1C, 0x08},
  2226. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x1E, 0x18},
  2227. {BOLERO_CDC_WSA_BOOST0_BOOST_CTL, 0x70, 0x58},
  2228. {BOLERO_CDC_WSA_BOOST1_BOOST_CTL, 0x70, 0x58},
  2229. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG1, 0x08, 0x08},
  2230. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG1, 0x08, 0x08},
  2231. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x02, 0x02},
  2232. {BOLERO_CDC_WSA_TOP_TOP_CFG1, 0x01, 0x01},
  2233. {BOLERO_CDC_WSA_TX0_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2234. {BOLERO_CDC_WSA_TX1_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2235. {BOLERO_CDC_WSA_TX2_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2236. {BOLERO_CDC_WSA_TX3_SPKR_PROT_PATH_CFG0, 0x01, 0x01},
  2237. {BOLERO_CDC_WSA_COMPANDER0_CTL3, 0x80, 0x80},
  2238. {BOLERO_CDC_WSA_COMPANDER1_CTL3, 0x80, 0x80},
  2239. {BOLERO_CDC_WSA_COMPANDER0_CTL7, 0x01, 0x01},
  2240. {BOLERO_CDC_WSA_COMPANDER1_CTL7, 0x01, 0x01},
  2241. {BOLERO_CDC_WSA_RX0_RX_PATH_CFG0, 0x01, 0x01},
  2242. {BOLERO_CDC_WSA_RX1_RX_PATH_CFG0, 0x01, 0x01},
  2243. {BOLERO_CDC_WSA_RX0_RX_PATH_MIX_CFG, 0x01, 0x01},
  2244. {BOLERO_CDC_WSA_RX1_RX_PATH_MIX_CFG, 0x01, 0x01},
  2245. };
  2246. static void wsa_macro_init_bcl_pmic_reg(struct snd_soc_component *component)
  2247. {
  2248. struct device *wsa_dev = NULL;
  2249. struct wsa_macro_priv *wsa_priv = NULL;
  2250. if (!component) {
  2251. pr_err("%s: NULL component pointer!\n", __func__);
  2252. return;
  2253. }
  2254. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2255. return;
  2256. switch (wsa_priv->bcl_pmic_params.id) {
  2257. case 0:
  2258. /* Enable ID0 to listen to respective PMIC group interrupts */
  2259. snd_soc_component_update_bits(component,
  2260. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x02, 0x02);
  2261. /* Update MC_SID0 */
  2262. snd_soc_component_update_bits(component,
  2263. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG1, 0x0F,
  2264. wsa_priv->bcl_pmic_params.sid);
  2265. /* Update MC_PPID0 */
  2266. snd_soc_component_update_bits(component,
  2267. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG2, 0xFF,
  2268. wsa_priv->bcl_pmic_params.ppid);
  2269. break;
  2270. case 1:
  2271. /* Enable ID1 to listen to respective PMIC group interrupts */
  2272. snd_soc_component_update_bits(component,
  2273. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CTL1, 0x01, 0x01);
  2274. /* Update MC_SID1 */
  2275. snd_soc_component_update_bits(component,
  2276. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG3, 0x0F,
  2277. wsa_priv->bcl_pmic_params.sid);
  2278. /* Update MC_PPID1 */
  2279. snd_soc_component_update_bits(component,
  2280. BOLERO_CDC_WSA_VBAT_BCL_VBAT_DECODE_CFG4, 0xFF,
  2281. wsa_priv->bcl_pmic_params.ppid);
  2282. break;
  2283. default:
  2284. dev_err(wsa_dev, "%s: PMIC ID is invalid %d\n",
  2285. __func__, wsa_priv->bcl_pmic_params.id);
  2286. break;
  2287. }
  2288. }
  2289. static void wsa_macro_init_reg(struct snd_soc_component *component)
  2290. {
  2291. int i;
  2292. for (i = 0; i < ARRAY_SIZE(wsa_macro_reg_init); i++)
  2293. snd_soc_component_update_bits(component,
  2294. wsa_macro_reg_init[i].reg,
  2295. wsa_macro_reg_init[i].mask,
  2296. wsa_macro_reg_init[i].val);
  2297. wsa_macro_init_bcl_pmic_reg(component);
  2298. }
  2299. static int wsa_swrm_clock(void *handle, bool enable)
  2300. {
  2301. struct wsa_macro_priv *wsa_priv = (struct wsa_macro_priv *) handle;
  2302. struct regmap *regmap = dev_get_regmap(wsa_priv->dev->parent, NULL);
  2303. int ret = 0;
  2304. if (regmap == NULL) {
  2305. dev_err(wsa_priv->dev, "%s: regmap is NULL\n", __func__);
  2306. return -EINVAL;
  2307. }
  2308. mutex_lock(&wsa_priv->swr_clk_lock);
  2309. dev_dbg(wsa_priv->dev, "%s: swrm clock %s\n",
  2310. __func__, (enable ? "enable" : "disable"));
  2311. if (enable) {
  2312. pm_runtime_get_sync(wsa_priv->dev);
  2313. if (wsa_priv->swr_clk_users == 0) {
  2314. msm_cdc_pinctrl_select_active_state(
  2315. wsa_priv->wsa_swr_gpio_p);
  2316. ret = wsa_macro_mclk_enable(wsa_priv, 1, true);
  2317. if (ret < 0) {
  2318. msm_cdc_pinctrl_select_sleep_state(
  2319. wsa_priv->wsa_swr_gpio_p);
  2320. dev_err_ratelimited(wsa_priv->dev,
  2321. "%s: wsa request clock enable failed\n",
  2322. __func__);
  2323. goto exit;
  2324. }
  2325. if (wsa_priv->reset_swr)
  2326. regmap_update_bits(regmap,
  2327. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2328. 0x02, 0x02);
  2329. regmap_update_bits(regmap,
  2330. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2331. 0x01, 0x01);
  2332. if (wsa_priv->reset_swr)
  2333. regmap_update_bits(regmap,
  2334. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2335. 0x02, 0x00);
  2336. wsa_priv->reset_swr = false;
  2337. }
  2338. pm_runtime_mark_last_busy(wsa_priv->dev);
  2339. pm_runtime_put_autosuspend(wsa_priv->dev);
  2340. wsa_priv->swr_clk_users++;
  2341. } else {
  2342. if (wsa_priv->swr_clk_users <= 0) {
  2343. dev_err(wsa_priv->dev, "%s: clock already disabled\n",
  2344. __func__);
  2345. wsa_priv->swr_clk_users = 0;
  2346. goto exit;
  2347. }
  2348. wsa_priv->swr_clk_users--;
  2349. if (wsa_priv->swr_clk_users == 0) {
  2350. regmap_update_bits(regmap,
  2351. BOLERO_CDC_WSA_CLK_RST_CTRL_SWR_CONTROL,
  2352. 0x01, 0x00);
  2353. wsa_macro_mclk_enable(wsa_priv, 0, true);
  2354. msm_cdc_pinctrl_select_sleep_state(
  2355. wsa_priv->wsa_swr_gpio_p);
  2356. }
  2357. }
  2358. dev_dbg(wsa_priv->dev, "%s: swrm clock users %d\n",
  2359. __func__, wsa_priv->swr_clk_users);
  2360. exit:
  2361. mutex_unlock(&wsa_priv->swr_clk_lock);
  2362. return ret;
  2363. }
  2364. static int wsa_macro_init(struct snd_soc_component *component)
  2365. {
  2366. struct snd_soc_dapm_context *dapm =
  2367. snd_soc_component_get_dapm(component);
  2368. int ret;
  2369. struct device *wsa_dev = NULL;
  2370. struct wsa_macro_priv *wsa_priv = NULL;
  2371. wsa_dev = bolero_get_device_ptr(component->dev, WSA_MACRO);
  2372. if (!wsa_dev) {
  2373. dev_err(component->dev,
  2374. "%s: null device for macro!\n", __func__);
  2375. return -EINVAL;
  2376. }
  2377. wsa_priv = dev_get_drvdata(wsa_dev);
  2378. if (!wsa_priv) {
  2379. dev_err(component->dev,
  2380. "%s: priv is null for macro!\n", __func__);
  2381. return -EINVAL;
  2382. }
  2383. ret = snd_soc_dapm_new_controls(dapm, wsa_macro_dapm_widgets,
  2384. ARRAY_SIZE(wsa_macro_dapm_widgets));
  2385. if (ret < 0) {
  2386. dev_err(wsa_dev, "%s: Failed to add controls\n", __func__);
  2387. return ret;
  2388. }
  2389. ret = snd_soc_dapm_add_routes(dapm, wsa_audio_map,
  2390. ARRAY_SIZE(wsa_audio_map));
  2391. if (ret < 0) {
  2392. dev_err(wsa_dev, "%s: Failed to add routes\n", __func__);
  2393. return ret;
  2394. }
  2395. ret = snd_soc_dapm_new_widgets(dapm->card);
  2396. if (ret < 0) {
  2397. dev_err(wsa_dev, "%s: Failed to add widgets\n", __func__);
  2398. return ret;
  2399. }
  2400. ret = snd_soc_add_component_controls(component, wsa_macro_snd_controls,
  2401. ARRAY_SIZE(wsa_macro_snd_controls));
  2402. if (ret < 0) {
  2403. dev_err(wsa_dev, "%s: Failed to add snd_ctls\n", __func__);
  2404. return ret;
  2405. }
  2406. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF1 Playback");
  2407. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_MIX1 Playback");
  2408. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_VI Capture");
  2409. snd_soc_dapm_ignore_suspend(dapm, "WSA_AIF_ECHO Capture");
  2410. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK1 OUT");
  2411. snd_soc_dapm_ignore_suspend(dapm, "WSA_SPK2 OUT");
  2412. snd_soc_dapm_ignore_suspend(dapm, "VIINPUT_WSA");
  2413. snd_soc_dapm_ignore_suspend(dapm, "WSA SRC0_INP");
  2414. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC0_INP");
  2415. snd_soc_dapm_ignore_suspend(dapm, "WSA_TX DEC1_INP");
  2416. snd_soc_dapm_sync(dapm);
  2417. wsa_priv->component = component;
  2418. wsa_priv->spkr_gain_offset = WSA_MACRO_GAIN_OFFSET_0_DB;
  2419. wsa_macro_init_reg(component);
  2420. return 0;
  2421. }
  2422. static int wsa_macro_deinit(struct snd_soc_component *component)
  2423. {
  2424. struct device *wsa_dev = NULL;
  2425. struct wsa_macro_priv *wsa_priv = NULL;
  2426. if (!wsa_macro_get_data(component, &wsa_dev, &wsa_priv, __func__))
  2427. return -EINVAL;
  2428. wsa_priv->component = NULL;
  2429. return 0;
  2430. }
  2431. static void wsa_macro_add_child_devices(struct work_struct *work)
  2432. {
  2433. struct wsa_macro_priv *wsa_priv;
  2434. struct platform_device *pdev;
  2435. struct device_node *node;
  2436. struct wsa_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp;
  2437. int ret;
  2438. u16 count = 0, ctrl_num = 0;
  2439. struct wsa_macro_swr_ctrl_platform_data *platdata;
  2440. char plat_dev_name[WSA_MACRO_SWR_STRING_LEN];
  2441. wsa_priv = container_of(work, struct wsa_macro_priv,
  2442. wsa_macro_add_child_devices_work);
  2443. if (!wsa_priv) {
  2444. pr_err("%s: Memory for wsa_priv does not exist\n",
  2445. __func__);
  2446. return;
  2447. }
  2448. if (!wsa_priv->dev || !wsa_priv->dev->of_node) {
  2449. dev_err(wsa_priv->dev,
  2450. "%s: DT node for wsa_priv does not exist\n", __func__);
  2451. return;
  2452. }
  2453. platdata = &wsa_priv->swr_plat_data;
  2454. wsa_priv->child_count = 0;
  2455. for_each_available_child_of_node(wsa_priv->dev->of_node, node) {
  2456. if (strnstr(node->name, "wsa_swr_master",
  2457. strlen("wsa_swr_master")) != NULL)
  2458. strlcpy(plat_dev_name, "wsa_swr_ctrl",
  2459. (WSA_MACRO_SWR_STRING_LEN - 1));
  2460. else if (strnstr(node->name, "msm_cdc_pinctrl",
  2461. strlen("msm_cdc_pinctrl")) != NULL)
  2462. strlcpy(plat_dev_name, node->name,
  2463. (WSA_MACRO_SWR_STRING_LEN - 1));
  2464. else
  2465. continue;
  2466. pdev = platform_device_alloc(plat_dev_name, -1);
  2467. if (!pdev) {
  2468. dev_err(wsa_priv->dev, "%s: pdev memory alloc failed\n",
  2469. __func__);
  2470. ret = -ENOMEM;
  2471. goto err;
  2472. }
  2473. pdev->dev.parent = wsa_priv->dev;
  2474. pdev->dev.of_node = node;
  2475. if (strnstr(node->name, "wsa_swr_master",
  2476. strlen("wsa_swr_master")) != NULL) {
  2477. ret = platform_device_add_data(pdev, platdata,
  2478. sizeof(*platdata));
  2479. if (ret) {
  2480. dev_err(&pdev->dev,
  2481. "%s: cannot add plat data ctrl:%d\n",
  2482. __func__, ctrl_num);
  2483. goto fail_pdev_add;
  2484. }
  2485. }
  2486. ret = platform_device_add(pdev);
  2487. if (ret) {
  2488. dev_err(&pdev->dev,
  2489. "%s: Cannot add platform device\n",
  2490. __func__);
  2491. goto fail_pdev_add;
  2492. }
  2493. if (!strcmp(node->name, "wsa_swr_master")) {
  2494. temp = krealloc(swr_ctrl_data,
  2495. (ctrl_num + 1) * sizeof(
  2496. struct wsa_macro_swr_ctrl_data),
  2497. GFP_KERNEL);
  2498. if (!temp) {
  2499. dev_err(&pdev->dev, "out of memory\n");
  2500. ret = -ENOMEM;
  2501. goto err;
  2502. }
  2503. swr_ctrl_data = temp;
  2504. swr_ctrl_data[ctrl_num].wsa_swr_pdev = pdev;
  2505. ctrl_num++;
  2506. dev_dbg(&pdev->dev,
  2507. "%s: Added soundwire ctrl device(s)\n",
  2508. __func__);
  2509. wsa_priv->swr_ctrl_data = swr_ctrl_data;
  2510. }
  2511. if (wsa_priv->child_count < WSA_MACRO_CHILD_DEVICES_MAX)
  2512. wsa_priv->pdev_child_devices[
  2513. wsa_priv->child_count++] = pdev;
  2514. else
  2515. goto err;
  2516. }
  2517. return;
  2518. fail_pdev_add:
  2519. for (count = 0; count < wsa_priv->child_count; count++)
  2520. platform_device_put(wsa_priv->pdev_child_devices[count]);
  2521. err:
  2522. return;
  2523. }
  2524. static void wsa_macro_init_ops(struct macro_ops *ops,
  2525. char __iomem *wsa_io_base)
  2526. {
  2527. memset(ops, 0, sizeof(struct macro_ops));
  2528. ops->init = wsa_macro_init;
  2529. ops->exit = wsa_macro_deinit;
  2530. ops->io_base = wsa_io_base;
  2531. ops->dai_ptr = wsa_macro_dai;
  2532. ops->num_dais = ARRAY_SIZE(wsa_macro_dai);
  2533. ops->event_handler = wsa_macro_event_handler;
  2534. ops->set_port_map = wsa_macro_set_port_map;
  2535. }
  2536. static int wsa_macro_probe(struct platform_device *pdev)
  2537. {
  2538. struct macro_ops ops;
  2539. struct wsa_macro_priv *wsa_priv;
  2540. u32 wsa_base_addr, default_clk_id;
  2541. char __iomem *wsa_io_base;
  2542. int ret = 0;
  2543. u8 bcl_pmic_params[3];
  2544. wsa_priv = devm_kzalloc(&pdev->dev, sizeof(struct wsa_macro_priv),
  2545. GFP_KERNEL);
  2546. if (!wsa_priv)
  2547. return -ENOMEM;
  2548. wsa_priv->dev = &pdev->dev;
  2549. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2550. &wsa_base_addr);
  2551. if (ret) {
  2552. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2553. __func__, "reg");
  2554. return ret;
  2555. }
  2556. wsa_priv->wsa_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2557. "qcom,wsa-swr-gpios", 0);
  2558. if (!wsa_priv->wsa_swr_gpio_p) {
  2559. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2560. __func__);
  2561. return -EINVAL;
  2562. }
  2563. wsa_io_base = devm_ioremap(&pdev->dev,
  2564. wsa_base_addr, WSA_MACRO_MAX_OFFSET);
  2565. if (!wsa_io_base) {
  2566. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2567. return -EINVAL;
  2568. }
  2569. wsa_priv->wsa_io_base = wsa_io_base;
  2570. wsa_priv->reset_swr = true;
  2571. INIT_WORK(&wsa_priv->wsa_macro_add_child_devices_work,
  2572. wsa_macro_add_child_devices);
  2573. wsa_priv->swr_plat_data.handle = (void *) wsa_priv;
  2574. wsa_priv->swr_plat_data.read = NULL;
  2575. wsa_priv->swr_plat_data.write = NULL;
  2576. wsa_priv->swr_plat_data.bulk_write = NULL;
  2577. wsa_priv->swr_plat_data.clk = wsa_swrm_clock;
  2578. wsa_priv->swr_plat_data.handle_irq = NULL;
  2579. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2580. &default_clk_id);
  2581. if (ret) {
  2582. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2583. __func__, "qcom,mux0-clk-id");
  2584. default_clk_id = WSA_CORE_CLK;
  2585. }
  2586. ret = of_property_read_u8_array(pdev->dev.of_node,
  2587. "qcom,wsa-bcl-pmic-params", bcl_pmic_params,
  2588. sizeof(bcl_pmic_params));
  2589. if (ret) {
  2590. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  2591. __func__, "qcom,wsa-bcl-pmic-params");
  2592. } else {
  2593. wsa_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  2594. wsa_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  2595. wsa_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  2596. }
  2597. wsa_priv->default_clk_id = default_clk_id;
  2598. dev_set_drvdata(&pdev->dev, wsa_priv);
  2599. mutex_init(&wsa_priv->mclk_lock);
  2600. mutex_init(&wsa_priv->swr_clk_lock);
  2601. wsa_macro_init_ops(&ops, wsa_io_base);
  2602. ops.clk_id_req = wsa_priv->default_clk_id;
  2603. ops.default_clk_id = wsa_priv->default_clk_id;
  2604. ret = bolero_register_macro(&pdev->dev, WSA_MACRO, &ops);
  2605. if (ret < 0) {
  2606. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2607. goto reg_macro_fail;
  2608. }
  2609. schedule_work(&wsa_priv->wsa_macro_add_child_devices_work);
  2610. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  2611. pm_runtime_use_autosuspend(&pdev->dev);
  2612. pm_runtime_set_suspended(&pdev->dev);
  2613. pm_runtime_enable(&pdev->dev);
  2614. return ret;
  2615. reg_macro_fail:
  2616. mutex_destroy(&wsa_priv->mclk_lock);
  2617. mutex_destroy(&wsa_priv->swr_clk_lock);
  2618. return ret;
  2619. }
  2620. static int wsa_macro_remove(struct platform_device *pdev)
  2621. {
  2622. struct wsa_macro_priv *wsa_priv;
  2623. u16 count = 0;
  2624. wsa_priv = dev_get_drvdata(&pdev->dev);
  2625. if (!wsa_priv)
  2626. return -EINVAL;
  2627. for (count = 0; count < wsa_priv->child_count &&
  2628. count < WSA_MACRO_CHILD_DEVICES_MAX; count++)
  2629. platform_device_unregister(wsa_priv->pdev_child_devices[count]);
  2630. pm_runtime_disable(&pdev->dev);
  2631. pm_runtime_set_suspended(&pdev->dev);
  2632. bolero_unregister_macro(&pdev->dev, WSA_MACRO);
  2633. mutex_destroy(&wsa_priv->mclk_lock);
  2634. mutex_destroy(&wsa_priv->swr_clk_lock);
  2635. return 0;
  2636. }
  2637. static const struct of_device_id wsa_macro_dt_match[] = {
  2638. {.compatible = "qcom,wsa-macro"},
  2639. {}
  2640. };
  2641. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2642. SET_RUNTIME_PM_OPS(
  2643. bolero_runtime_suspend,
  2644. bolero_runtime_resume,
  2645. NULL
  2646. )
  2647. };
  2648. static struct platform_driver wsa_macro_driver = {
  2649. .driver = {
  2650. .name = "wsa_macro",
  2651. .owner = THIS_MODULE,
  2652. .pm = &bolero_dev_pm_ops,
  2653. .of_match_table = wsa_macro_dt_match,
  2654. .suppress_bind_attrs = true,
  2655. },
  2656. .probe = wsa_macro_probe,
  2657. .remove = wsa_macro_remove,
  2658. };
  2659. module_platform_driver(wsa_macro_driver);
  2660. MODULE_DESCRIPTION("WSA macro driver");
  2661. MODULE_LICENSE("GPL v2");