va-macro.c 57 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include "bolero-cdc.h"
  16. #include "bolero-cdc-registers.h"
  17. #include "bolero-clk-rsc.h"
  18. /* pm runtime auto suspend timer in msecs */
  19. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  20. #define VA_MACRO_MAX_OFFSET 0x1000
  21. #define VA_MACRO_NUM_DECIMATORS 8
  22. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  23. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  24. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  25. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  26. SNDRV_PCM_FMTBIT_S24_LE |\
  27. SNDRV_PCM_FMTBIT_S24_3LE)
  28. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  29. #define CF_MIN_3DB_4HZ 0x0
  30. #define CF_MIN_3DB_75HZ 0x1
  31. #define CF_MIN_3DB_150HZ 0x2
  32. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  33. #define VA_MACRO_MCLK_FREQ 9600000
  34. #define VA_MACRO_TX_PATH_OFFSET 0x80
  35. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  36. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  37. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  38. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x2
  39. #define BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS 40
  40. #define MAX_RETRY_ATTEMPTS 500
  41. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  42. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS;
  43. module_param(va_tx_unmute_delay, int, 0664);
  44. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  45. enum {
  46. VA_MACRO_AIF_INVALID = 0,
  47. VA_MACRO_AIF1_CAP,
  48. VA_MACRO_AIF2_CAP,
  49. VA_MACRO_AIF3_CAP,
  50. VA_MACRO_MAX_DAIS,
  51. };
  52. enum {
  53. VA_MACRO_DEC0,
  54. VA_MACRO_DEC1,
  55. VA_MACRO_DEC2,
  56. VA_MACRO_DEC3,
  57. VA_MACRO_DEC4,
  58. VA_MACRO_DEC5,
  59. VA_MACRO_DEC6,
  60. VA_MACRO_DEC7,
  61. VA_MACRO_DEC_MAX,
  62. };
  63. enum {
  64. VA_MACRO_CLK_DIV_2,
  65. VA_MACRO_CLK_DIV_3,
  66. VA_MACRO_CLK_DIV_4,
  67. VA_MACRO_CLK_DIV_6,
  68. VA_MACRO_CLK_DIV_8,
  69. VA_MACRO_CLK_DIV_16,
  70. };
  71. enum {
  72. MSM_DMIC,
  73. SWR_MIC,
  74. };
  75. struct va_mute_work {
  76. struct va_macro_priv *va_priv;
  77. u32 decimator;
  78. struct delayed_work dwork;
  79. };
  80. struct hpf_work {
  81. struct va_macro_priv *va_priv;
  82. u8 decimator;
  83. u8 hpf_cut_off_freq;
  84. struct delayed_work dwork;
  85. };
  86. struct va_macro_priv {
  87. struct device *dev;
  88. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  89. bool va_without_decimation;
  90. struct clk *lpass_audio_hw_vote;
  91. struct mutex mclk_lock;
  92. struct snd_soc_component *component;
  93. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  94. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  95. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  96. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  97. s32 dmic_0_1_clk_cnt;
  98. s32 dmic_2_3_clk_cnt;
  99. s32 dmic_4_5_clk_cnt;
  100. s32 dmic_6_7_clk_cnt;
  101. u16 dmic_clk_div;
  102. u16 va_mclk_users;
  103. u16 mclk_mux_sel;
  104. char __iomem *va_io_base;
  105. char __iomem *va_island_mode_muxsel;
  106. struct regulator *micb_supply;
  107. u32 micb_voltage;
  108. u32 micb_current;
  109. int micb_users;
  110. u16 default_clk_id;
  111. u16 clk_id;
  112. };
  113. static bool va_macro_get_data(struct snd_soc_component *component,
  114. struct device **va_dev,
  115. struct va_macro_priv **va_priv,
  116. const char *func_name)
  117. {
  118. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  119. if (!(*va_dev)) {
  120. dev_err(component->dev,
  121. "%s: null device for macro!\n", func_name);
  122. return false;
  123. }
  124. *va_priv = dev_get_drvdata((*va_dev));
  125. if (!(*va_priv) || !(*va_priv)->component) {
  126. dev_err(component->dev,
  127. "%s: priv is null for macro!\n", func_name);
  128. return false;
  129. }
  130. return true;
  131. }
  132. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  133. bool mclk_enable, bool dapm)
  134. {
  135. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  136. int ret = 0;
  137. if (regmap == NULL) {
  138. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  139. return -EINVAL;
  140. }
  141. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  142. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  143. mutex_lock(&va_priv->mclk_lock);
  144. if (mclk_enable) {
  145. if (va_priv->va_mclk_users == 0) {
  146. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  147. va_priv->default_clk_id,
  148. va_priv->clk_id,
  149. true);
  150. if (ret < 0) {
  151. dev_err(va_priv->dev,
  152. "%s: va request clock en failed\n",
  153. __func__);
  154. goto exit;
  155. }
  156. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  157. true);
  158. regcache_mark_dirty(regmap);
  159. regcache_sync_region(regmap,
  160. VA_START_OFFSET,
  161. VA_MAX_OFFSET);
  162. }
  163. va_priv->va_mclk_users++;
  164. } else {
  165. if (va_priv->va_mclk_users <= 0) {
  166. dev_err(va_priv->dev, "%s: clock already disabled\n",
  167. __func__);
  168. va_priv->va_mclk_users = 0;
  169. goto exit;
  170. }
  171. va_priv->va_mclk_users--;
  172. if (va_priv->va_mclk_users == 0) {
  173. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  174. false);
  175. bolero_clk_rsc_request_clock(va_priv->dev,
  176. va_priv->default_clk_id,
  177. va_priv->clk_id,
  178. false);
  179. }
  180. }
  181. exit:
  182. mutex_unlock(&va_priv->mclk_lock);
  183. return ret;
  184. }
  185. static int va_macro_event_handler(struct snd_soc_component *component,
  186. u16 event, u32 data)
  187. {
  188. struct device *va_dev = NULL;
  189. struct va_macro_priv *va_priv = NULL;
  190. int retry_cnt = MAX_RETRY_ATTEMPTS;
  191. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  192. return -EINVAL;
  193. switch (event) {
  194. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  195. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  196. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  197. __func__, retry_cnt);
  198. /*
  199. * Userspace takes 10 seconds to close
  200. * the session when pcm_start fails due to concurrency
  201. * with PDR/SSR. Loop and check every 20ms till 10
  202. * seconds for va_mclk user count to get reset to 0
  203. * which ensures userspace teardown is done and SSR
  204. * powerup seq can proceed.
  205. */
  206. msleep(20);
  207. retry_cnt--;
  208. }
  209. if (retry_cnt == 0)
  210. dev_err(va_dev,
  211. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  212. __func__);
  213. break;
  214. case BOLERO_MACRO_EVT_CLK_RESET:
  215. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  216. break;
  217. default:
  218. break;
  219. }
  220. return 0;
  221. }
  222. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  223. struct snd_kcontrol *kcontrol, int event)
  224. {
  225. struct snd_soc_component *component =
  226. snd_soc_dapm_to_component(w->dapm);
  227. int ret = 0;
  228. struct device *va_dev = NULL;
  229. struct va_macro_priv *va_priv = NULL;
  230. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  231. return -EINVAL;
  232. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  233. switch (event) {
  234. case SND_SOC_DAPM_PRE_PMU:
  235. if (va_priv->lpass_audio_hw_vote) {
  236. ret = clk_prepare_enable(va_priv->lpass_audio_hw_vote);
  237. if (ret)
  238. dev_err(va_dev,
  239. "%s: lpass audio hw enable failed\n",
  240. __func__);
  241. }
  242. break;
  243. case SND_SOC_DAPM_POST_PMD:
  244. if (va_priv->lpass_audio_hw_vote)
  245. clk_disable_unprepare(va_priv->lpass_audio_hw_vote);
  246. break;
  247. default:
  248. dev_err(va_priv->dev,
  249. "%s: invalid DAPM event %d\n", __func__, event);
  250. ret = -EINVAL;
  251. }
  252. return ret;
  253. }
  254. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  255. struct snd_kcontrol *kcontrol, int event)
  256. {
  257. struct snd_soc_component *component =
  258. snd_soc_dapm_to_component(w->dapm);
  259. int ret = 0;
  260. struct device *va_dev = NULL;
  261. struct va_macro_priv *va_priv = NULL;
  262. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  263. return -EINVAL;
  264. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  265. switch (event) {
  266. case SND_SOC_DAPM_PRE_PMU:
  267. ret = va_macro_mclk_enable(va_priv, 1, true);
  268. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  269. va_priv->default_clk_id,
  270. TX_CORE_CLK,
  271. true);
  272. break;
  273. case SND_SOC_DAPM_POST_PMD:
  274. bolero_clk_rsc_request_clock(va_priv->dev,
  275. va_priv->default_clk_id,
  276. TX_CORE_CLK,
  277. false);
  278. va_macro_mclk_enable(va_priv, 0, true);
  279. break;
  280. default:
  281. dev_err(va_priv->dev,
  282. "%s: invalid DAPM event %d\n", __func__, event);
  283. ret = -EINVAL;
  284. }
  285. return ret;
  286. }
  287. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  288. {
  289. struct delayed_work *hpf_delayed_work;
  290. struct hpf_work *hpf_work;
  291. struct va_macro_priv *va_priv;
  292. struct snd_soc_component *component;
  293. u16 dec_cfg_reg, hpf_gate_reg;
  294. u8 hpf_cut_off_freq;
  295. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  296. hpf_delayed_work = to_delayed_work(work);
  297. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  298. va_priv = hpf_work->va_priv;
  299. component = va_priv->component;
  300. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  301. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  302. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  303. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  304. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  305. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  306. __func__, hpf_work->decimator, hpf_cut_off_freq);
  307. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  308. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  309. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  310. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  311. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  312. adc_n = snd_soc_component_read32(component, adc_reg) &
  313. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  314. if (adc_n >= BOLERO_ADC_MAX)
  315. goto va_hpf_set;
  316. /* analog mic clear TX hold */
  317. bolero_clear_amic_tx_hold(component->dev, adc_n);
  318. }
  319. va_hpf_set:
  320. snd_soc_component_update_bits(component,
  321. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  322. hpf_cut_off_freq << 5);
  323. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  324. /* Minimum 1 clk cycle delay is required as per HW spec */
  325. usleep_range(1000, 1010);
  326. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  327. }
  328. static void va_macro_mute_update_callback(struct work_struct *work)
  329. {
  330. struct va_mute_work *va_mute_dwork;
  331. struct snd_soc_component *component = NULL;
  332. struct va_macro_priv *va_priv;
  333. struct delayed_work *delayed_work;
  334. u16 tx_vol_ctl_reg, decimator;
  335. delayed_work = to_delayed_work(work);
  336. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  337. va_priv = va_mute_dwork->va_priv;
  338. component = va_priv->component;
  339. decimator = va_mute_dwork->decimator;
  340. tx_vol_ctl_reg =
  341. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  342. VA_MACRO_TX_PATH_OFFSET * decimator;
  343. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  344. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  345. __func__, decimator);
  346. }
  347. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  348. struct snd_ctl_elem_value *ucontrol)
  349. {
  350. struct snd_soc_dapm_widget *widget =
  351. snd_soc_dapm_kcontrol_widget(kcontrol);
  352. struct snd_soc_component *component =
  353. snd_soc_dapm_to_component(widget->dapm);
  354. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  355. unsigned int val;
  356. u16 mic_sel_reg;
  357. val = ucontrol->value.enumerated.item[0];
  358. if (val > e->items - 1)
  359. return -EINVAL;
  360. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  361. widget->name, val);
  362. switch (e->reg) {
  363. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  364. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  365. break;
  366. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  367. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  368. break;
  369. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  370. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  371. break;
  372. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  373. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  374. break;
  375. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  376. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  377. break;
  378. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  379. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  380. break;
  381. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  382. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  383. break;
  384. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  385. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  386. break;
  387. default:
  388. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  389. __func__, e->reg);
  390. return -EINVAL;
  391. }
  392. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  393. if (val != 0) {
  394. if (val < 5)
  395. snd_soc_component_update_bits(component,
  396. mic_sel_reg,
  397. 1 << 7, 0x0 << 7);
  398. else
  399. snd_soc_component_update_bits(component,
  400. mic_sel_reg,
  401. 1 << 7, 0x1 << 7);
  402. }
  403. } else {
  404. /* DMIC selected */
  405. if (val != 0)
  406. snd_soc_component_update_bits(component, mic_sel_reg,
  407. 1 << 7, 1 << 7);
  408. }
  409. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  410. }
  411. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  412. struct snd_ctl_elem_value *ucontrol)
  413. {
  414. struct snd_soc_dapm_widget *widget =
  415. snd_soc_dapm_kcontrol_widget(kcontrol);
  416. struct snd_soc_component *component =
  417. snd_soc_dapm_to_component(widget->dapm);
  418. struct soc_multi_mixer_control *mixer =
  419. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  420. u32 dai_id = widget->shift;
  421. u32 dec_id = mixer->shift;
  422. struct device *va_dev = NULL;
  423. struct va_macro_priv *va_priv = NULL;
  424. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  425. return -EINVAL;
  426. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  427. ucontrol->value.integer.value[0] = 1;
  428. else
  429. ucontrol->value.integer.value[0] = 0;
  430. return 0;
  431. }
  432. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  433. struct snd_ctl_elem_value *ucontrol)
  434. {
  435. struct snd_soc_dapm_widget *widget =
  436. snd_soc_dapm_kcontrol_widget(kcontrol);
  437. struct snd_soc_component *component =
  438. snd_soc_dapm_to_component(widget->dapm);
  439. struct snd_soc_dapm_update *update = NULL;
  440. struct soc_multi_mixer_control *mixer =
  441. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  442. u32 dai_id = widget->shift;
  443. u32 dec_id = mixer->shift;
  444. u32 enable = ucontrol->value.integer.value[0];
  445. struct device *va_dev = NULL;
  446. struct va_macro_priv *va_priv = NULL;
  447. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  448. return -EINVAL;
  449. if (enable) {
  450. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  451. va_priv->active_ch_cnt[dai_id]++;
  452. } else {
  453. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  454. va_priv->active_ch_cnt[dai_id]--;
  455. }
  456. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  457. return 0;
  458. }
  459. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  460. struct snd_kcontrol *kcontrol, int event)
  461. {
  462. struct snd_soc_component *component =
  463. snd_soc_dapm_to_component(w->dapm);
  464. u8 dmic_clk_en = 0x01;
  465. u16 dmic_clk_reg;
  466. s32 *dmic_clk_cnt;
  467. unsigned int dmic;
  468. int ret;
  469. char *wname;
  470. struct device *va_dev = NULL;
  471. struct va_macro_priv *va_priv = NULL;
  472. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  473. return -EINVAL;
  474. wname = strpbrk(w->name, "01234567");
  475. if (!wname) {
  476. dev_err(va_dev, "%s: widget not found\n", __func__);
  477. return -EINVAL;
  478. }
  479. ret = kstrtouint(wname, 10, &dmic);
  480. if (ret < 0) {
  481. dev_err(va_dev, "%s: Invalid DMIC line on the codec\n",
  482. __func__);
  483. return -EINVAL;
  484. }
  485. switch (dmic) {
  486. case 0:
  487. case 1:
  488. dmic_clk_cnt = &(va_priv->dmic_0_1_clk_cnt);
  489. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  490. break;
  491. case 2:
  492. case 3:
  493. dmic_clk_cnt = &(va_priv->dmic_2_3_clk_cnt);
  494. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  495. break;
  496. case 4:
  497. case 5:
  498. dmic_clk_cnt = &(va_priv->dmic_4_5_clk_cnt);
  499. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  500. break;
  501. case 6:
  502. case 7:
  503. dmic_clk_cnt = &(va_priv->dmic_6_7_clk_cnt);
  504. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  505. break;
  506. default:
  507. dev_err(va_dev, "%s: Invalid DMIC Selection\n",
  508. __func__);
  509. return -EINVAL;
  510. }
  511. dev_dbg(va_dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  512. __func__, event, dmic, *dmic_clk_cnt);
  513. switch (event) {
  514. case SND_SOC_DAPM_PRE_PMU:
  515. (*dmic_clk_cnt)++;
  516. if (*dmic_clk_cnt == 1) {
  517. snd_soc_component_update_bits(component,
  518. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  519. 0x80, 0x00);
  520. snd_soc_component_update_bits(component, dmic_clk_reg,
  521. VA_MACRO_TX_DMIC_CLK_DIV_MASK,
  522. va_priv->dmic_clk_div <<
  523. VA_MACRO_TX_DMIC_CLK_DIV_SHFT);
  524. snd_soc_component_update_bits(component, dmic_clk_reg,
  525. dmic_clk_en, dmic_clk_en);
  526. }
  527. break;
  528. case SND_SOC_DAPM_POST_PMD:
  529. (*dmic_clk_cnt)--;
  530. if (*dmic_clk_cnt == 0) {
  531. snd_soc_component_update_bits(component, dmic_clk_reg,
  532. dmic_clk_en, 0);
  533. }
  534. break;
  535. }
  536. return 0;
  537. }
  538. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  539. struct snd_kcontrol *kcontrol, int event)
  540. {
  541. struct snd_soc_component *component =
  542. snd_soc_dapm_to_component(w->dapm);
  543. unsigned int decimator;
  544. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  545. u16 tx_gain_ctl_reg;
  546. u8 hpf_cut_off_freq;
  547. struct device *va_dev = NULL;
  548. struct va_macro_priv *va_priv = NULL;
  549. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  550. return -EINVAL;
  551. decimator = w->shift;
  552. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  553. w->name, decimator);
  554. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  555. VA_MACRO_TX_PATH_OFFSET * decimator;
  556. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  557. VA_MACRO_TX_PATH_OFFSET * decimator;
  558. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  559. VA_MACRO_TX_PATH_OFFSET * decimator;
  560. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  561. VA_MACRO_TX_PATH_OFFSET * decimator;
  562. switch (event) {
  563. case SND_SOC_DAPM_PRE_PMU:
  564. /* Enable TX PGA Mute */
  565. snd_soc_component_update_bits(component,
  566. tx_vol_ctl_reg, 0x10, 0x10);
  567. break;
  568. case SND_SOC_DAPM_POST_PMU:
  569. /* Enable TX CLK */
  570. snd_soc_component_update_bits(component,
  571. tx_vol_ctl_reg, 0x20, 0x20);
  572. snd_soc_component_update_bits(component,
  573. hpf_gate_reg, 0x01, 0x00);
  574. hpf_cut_off_freq = (snd_soc_component_read32(
  575. component, dec_cfg_reg) &
  576. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  577. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  578. hpf_cut_off_freq;
  579. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  580. snd_soc_component_update_bits(component, dec_cfg_reg,
  581. TX_HPF_CUT_OFF_FREQ_MASK,
  582. CF_MIN_3DB_150HZ << 5);
  583. snd_soc_component_update_bits(component,
  584. hpf_gate_reg, 0x02, 0x02);
  585. /*
  586. * Minimum 1 clk cycle delay is required as per HW spec
  587. */
  588. usleep_range(1000, 1010);
  589. snd_soc_component_update_bits(component,
  590. hpf_gate_reg, 0x02, 0x00);
  591. }
  592. /* schedule work queue to Remove Mute */
  593. schedule_delayed_work(&va_priv->va_mute_dwork[decimator].dwork,
  594. msecs_to_jiffies(va_tx_unmute_delay));
  595. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  596. CF_MIN_3DB_150HZ)
  597. schedule_delayed_work(
  598. &va_priv->va_hpf_work[decimator].dwork,
  599. msecs_to_jiffies(50));
  600. /* apply gain after decimator is enabled */
  601. snd_soc_component_write(component, tx_gain_ctl_reg,
  602. snd_soc_component_read32(component, tx_gain_ctl_reg));
  603. break;
  604. case SND_SOC_DAPM_PRE_PMD:
  605. hpf_cut_off_freq =
  606. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  607. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  608. 0x10, 0x10);
  609. if (cancel_delayed_work_sync(
  610. &va_priv->va_hpf_work[decimator].dwork)) {
  611. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  612. snd_soc_component_update_bits(component,
  613. dec_cfg_reg,
  614. TX_HPF_CUT_OFF_FREQ_MASK,
  615. hpf_cut_off_freq << 5);
  616. snd_soc_component_update_bits(component,
  617. hpf_gate_reg,
  618. 0x02, 0x02);
  619. /*
  620. * Minimum 1 clk cycle delay is required
  621. * as per HW spec
  622. */
  623. usleep_range(1000, 1010);
  624. snd_soc_component_update_bits(component,
  625. hpf_gate_reg,
  626. 0x02, 0x00);
  627. }
  628. }
  629. cancel_delayed_work_sync(
  630. &va_priv->va_mute_dwork[decimator].dwork);
  631. break;
  632. case SND_SOC_DAPM_POST_PMD:
  633. /* Disable TX CLK */
  634. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  635. 0x20, 0x00);
  636. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  637. 0x10, 0x00);
  638. break;
  639. }
  640. return 0;
  641. }
  642. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  643. struct snd_kcontrol *kcontrol, int event)
  644. {
  645. struct snd_soc_component *component =
  646. snd_soc_dapm_to_component(w->dapm);
  647. struct device *va_dev = NULL;
  648. struct va_macro_priv *va_priv = NULL;
  649. int ret = 0;
  650. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  651. return -EINVAL;
  652. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  653. switch (event) {
  654. case SND_SOC_DAPM_POST_PMU:
  655. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  656. va_priv->default_clk_id,
  657. TX_CORE_CLK,
  658. false);
  659. break;
  660. case SND_SOC_DAPM_PRE_PMD:
  661. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  662. va_priv->default_clk_id,
  663. TX_CORE_CLK,
  664. true);
  665. break;
  666. default:
  667. dev_err(va_priv->dev,
  668. "%s: invalid DAPM event %d\n", __func__, event);
  669. ret = -EINVAL;
  670. break;
  671. }
  672. return ret;
  673. }
  674. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  675. struct snd_kcontrol *kcontrol, int event)
  676. {
  677. struct snd_soc_component *component =
  678. snd_soc_dapm_to_component(w->dapm);
  679. struct device *va_dev = NULL;
  680. struct va_macro_priv *va_priv = NULL;
  681. int ret = 0;
  682. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  683. return -EINVAL;
  684. if (!va_priv->micb_supply) {
  685. dev_err(va_dev,
  686. "%s:regulator not provided in dtsi\n", __func__);
  687. return -EINVAL;
  688. }
  689. switch (event) {
  690. case SND_SOC_DAPM_PRE_PMU:
  691. if (va_priv->micb_users++ > 0)
  692. return 0;
  693. ret = regulator_set_voltage(va_priv->micb_supply,
  694. va_priv->micb_voltage,
  695. va_priv->micb_voltage);
  696. if (ret) {
  697. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  698. __func__, ret);
  699. return ret;
  700. }
  701. ret = regulator_set_load(va_priv->micb_supply,
  702. va_priv->micb_current);
  703. if (ret) {
  704. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  705. __func__, ret);
  706. return ret;
  707. }
  708. ret = regulator_enable(va_priv->micb_supply);
  709. if (ret) {
  710. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  711. __func__, ret);
  712. return ret;
  713. }
  714. break;
  715. case SND_SOC_DAPM_POST_PMD:
  716. if (--va_priv->micb_users > 0)
  717. return 0;
  718. if (va_priv->micb_users < 0) {
  719. va_priv->micb_users = 0;
  720. dev_dbg(va_dev, "%s: regulator already disabled\n",
  721. __func__);
  722. return 0;
  723. }
  724. ret = regulator_disable(va_priv->micb_supply);
  725. if (ret) {
  726. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  727. __func__, ret);
  728. return ret;
  729. }
  730. regulator_set_voltage(va_priv->micb_supply, 0,
  731. va_priv->micb_voltage);
  732. regulator_set_load(va_priv->micb_supply, 0);
  733. break;
  734. }
  735. return 0;
  736. }
  737. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  738. struct snd_pcm_hw_params *params,
  739. struct snd_soc_dai *dai)
  740. {
  741. int tx_fs_rate = -EINVAL;
  742. struct snd_soc_component *component = dai->component;
  743. u32 decimator, sample_rate;
  744. u16 tx_fs_reg = 0;
  745. struct device *va_dev = NULL;
  746. struct va_macro_priv *va_priv = NULL;
  747. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  748. return -EINVAL;
  749. dev_dbg(va_dev,
  750. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  751. dai->name, dai->id, params_rate(params),
  752. params_channels(params));
  753. sample_rate = params_rate(params);
  754. switch (sample_rate) {
  755. case 8000:
  756. tx_fs_rate = 0;
  757. break;
  758. case 16000:
  759. tx_fs_rate = 1;
  760. break;
  761. case 32000:
  762. tx_fs_rate = 3;
  763. break;
  764. case 48000:
  765. tx_fs_rate = 4;
  766. break;
  767. case 96000:
  768. tx_fs_rate = 5;
  769. break;
  770. case 192000:
  771. tx_fs_rate = 6;
  772. break;
  773. case 384000:
  774. tx_fs_rate = 7;
  775. break;
  776. default:
  777. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  778. __func__, params_rate(params));
  779. return -EINVAL;
  780. }
  781. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  782. VA_MACRO_DEC_MAX) {
  783. if (decimator >= 0) {
  784. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  785. VA_MACRO_TX_PATH_OFFSET * decimator;
  786. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  787. __func__, decimator, sample_rate);
  788. snd_soc_component_update_bits(component, tx_fs_reg,
  789. 0x0F, tx_fs_rate);
  790. } else {
  791. dev_err(va_dev,
  792. "%s: ERROR: Invalid decimator: %d\n",
  793. __func__, decimator);
  794. return -EINVAL;
  795. }
  796. }
  797. return 0;
  798. }
  799. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  800. unsigned int *tx_num, unsigned int *tx_slot,
  801. unsigned int *rx_num, unsigned int *rx_slot)
  802. {
  803. struct snd_soc_component *component = dai->component;
  804. struct device *va_dev = NULL;
  805. struct va_macro_priv *va_priv = NULL;
  806. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  807. return -EINVAL;
  808. switch (dai->id) {
  809. case VA_MACRO_AIF1_CAP:
  810. case VA_MACRO_AIF2_CAP:
  811. case VA_MACRO_AIF3_CAP:
  812. *tx_slot = va_priv->active_ch_mask[dai->id];
  813. *tx_num = va_priv->active_ch_cnt[dai->id];
  814. break;
  815. default:
  816. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  817. break;
  818. }
  819. return 0;
  820. }
  821. static struct snd_soc_dai_ops va_macro_dai_ops = {
  822. .hw_params = va_macro_hw_params,
  823. .get_channel_map = va_macro_get_channel_map,
  824. };
  825. static struct snd_soc_dai_driver va_macro_dai[] = {
  826. {
  827. .name = "va_macro_tx1",
  828. .id = VA_MACRO_AIF1_CAP,
  829. .capture = {
  830. .stream_name = "VA_AIF1 Capture",
  831. .rates = VA_MACRO_RATES,
  832. .formats = VA_MACRO_FORMATS,
  833. .rate_max = 192000,
  834. .rate_min = 8000,
  835. .channels_min = 1,
  836. .channels_max = 8,
  837. },
  838. .ops = &va_macro_dai_ops,
  839. },
  840. {
  841. .name = "va_macro_tx2",
  842. .id = VA_MACRO_AIF2_CAP,
  843. .capture = {
  844. .stream_name = "VA_AIF2 Capture",
  845. .rates = VA_MACRO_RATES,
  846. .formats = VA_MACRO_FORMATS,
  847. .rate_max = 192000,
  848. .rate_min = 8000,
  849. .channels_min = 1,
  850. .channels_max = 8,
  851. },
  852. .ops = &va_macro_dai_ops,
  853. },
  854. {
  855. .name = "va_macro_tx3",
  856. .id = VA_MACRO_AIF3_CAP,
  857. .capture = {
  858. .stream_name = "VA_AIF3 Capture",
  859. .rates = VA_MACRO_RATES,
  860. .formats = VA_MACRO_FORMATS,
  861. .rate_max = 192000,
  862. .rate_min = 8000,
  863. .channels_min = 1,
  864. .channels_max = 8,
  865. },
  866. .ops = &va_macro_dai_ops,
  867. },
  868. };
  869. #define STRING(name) #name
  870. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  871. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  872. static const struct snd_kcontrol_new name##_mux = \
  873. SOC_DAPM_ENUM(STRING(name), name##_enum)
  874. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  875. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  876. static const struct snd_kcontrol_new name##_mux = \
  877. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  878. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  879. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  880. static const char * const adc_mux_text[] = {
  881. "MSM_DMIC", "SWR_MIC"
  882. };
  883. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  884. 0, adc_mux_text);
  885. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  886. 0, adc_mux_text);
  887. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  888. 0, adc_mux_text);
  889. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  890. 0, adc_mux_text);
  891. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  892. 0, adc_mux_text);
  893. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  894. 0, adc_mux_text);
  895. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  896. 0, adc_mux_text);
  897. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  898. 0, adc_mux_text);
  899. static const char * const dmic_mux_text[] = {
  900. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  901. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  902. };
  903. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  904. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  905. va_macro_put_dec_enum);
  906. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  907. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  908. va_macro_put_dec_enum);
  909. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  910. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  911. va_macro_put_dec_enum);
  912. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  913. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  914. va_macro_put_dec_enum);
  915. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  916. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  917. va_macro_put_dec_enum);
  918. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  919. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  920. va_macro_put_dec_enum);
  921. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  922. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  923. va_macro_put_dec_enum);
  924. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  925. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  926. va_macro_put_dec_enum);
  927. static const char * const smic_mux_text[] = {
  928. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  929. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  930. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  931. };
  932. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  933. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  934. va_macro_put_dec_enum);
  935. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  936. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  937. va_macro_put_dec_enum);
  938. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  939. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  940. va_macro_put_dec_enum);
  941. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  942. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  943. va_macro_put_dec_enum);
  944. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  945. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  946. va_macro_put_dec_enum);
  947. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  948. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  949. va_macro_put_dec_enum);
  950. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  951. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  952. va_macro_put_dec_enum);
  953. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  954. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  955. va_macro_put_dec_enum);
  956. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  957. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  958. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  959. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  960. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  961. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  962. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  963. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  964. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  965. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  966. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  967. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  968. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  969. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  970. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  971. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  972. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  973. };
  974. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  975. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  976. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  977. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  978. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  979. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  980. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  981. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  982. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  983. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  984. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  985. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  986. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  987. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  988. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  989. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  990. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  991. };
  992. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  993. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  994. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  995. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  996. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  997. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  998. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  999. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1000. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1001. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1002. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1003. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1004. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1005. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1006. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1007. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1008. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1009. };
  1010. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1011. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1012. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1013. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1014. SND_SOC_DAPM_PRE_PMD),
  1015. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1016. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1017. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1018. SND_SOC_DAPM_PRE_PMD),
  1019. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1020. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1021. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1022. SND_SOC_DAPM_PRE_PMD),
  1023. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1024. VA_MACRO_AIF1_CAP, 0,
  1025. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1026. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1027. VA_MACRO_AIF2_CAP, 0,
  1028. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1029. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1030. VA_MACRO_AIF3_CAP, 0,
  1031. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1032. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1033. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1034. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1035. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1036. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1037. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1038. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1039. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1040. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1041. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1042. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1043. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1044. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1045. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1046. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1047. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1048. SND_SOC_DAPM_MICBIAS_E("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1049. va_macro_enable_micbias,
  1050. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1051. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1052. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1053. SND_SOC_DAPM_POST_PMD),
  1054. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1055. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1056. SND_SOC_DAPM_POST_PMD),
  1057. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1058. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1059. SND_SOC_DAPM_POST_PMD),
  1060. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1061. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1062. SND_SOC_DAPM_POST_PMD),
  1063. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1064. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1065. SND_SOC_DAPM_POST_PMD),
  1066. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1067. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1068. SND_SOC_DAPM_POST_PMD),
  1069. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1070. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1071. SND_SOC_DAPM_POST_PMD),
  1072. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1073. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1074. SND_SOC_DAPM_POST_PMD),
  1075. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1076. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1077. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1078. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1079. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1080. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1081. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1082. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1083. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1084. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1085. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1086. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1087. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1088. &va_dec0_mux, va_macro_enable_dec,
  1089. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1090. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1091. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1092. &va_dec1_mux, va_macro_enable_dec,
  1093. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1094. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1095. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1096. &va_dec2_mux, va_macro_enable_dec,
  1097. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1098. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1099. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1100. &va_dec3_mux, va_macro_enable_dec,
  1101. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1102. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1103. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1104. &va_dec4_mux, va_macro_enable_dec,
  1105. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1106. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1107. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1108. &va_dec5_mux, va_macro_enable_dec,
  1109. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1110. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1111. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1112. &va_dec6_mux, va_macro_enable_dec,
  1113. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1114. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1115. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1116. &va_dec7_mux, va_macro_enable_dec,
  1117. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1118. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1119. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1120. va_macro_swr_pwr_event,
  1121. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1122. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1123. va_macro_mclk_event,
  1124. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1125. };
  1126. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1127. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1128. va_macro_mclk_event,
  1129. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1130. };
  1131. static const struct snd_soc_dapm_route va_audio_map[] = {
  1132. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1133. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1134. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1135. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1136. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1137. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1138. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1139. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1140. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1141. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1142. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1143. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1144. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1145. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1146. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1147. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1148. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1149. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1150. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1151. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1152. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1153. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1154. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1155. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1156. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1157. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1158. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1159. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1160. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1161. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1162. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1163. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1164. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1165. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1166. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1167. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1168. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1169. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1170. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1171. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1172. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  1173. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  1174. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  1175. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  1176. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  1177. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  1178. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  1179. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  1180. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  1181. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  1182. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  1183. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  1184. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1185. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1186. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1187. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1188. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1189. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1190. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1191. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1192. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1193. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1194. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  1195. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  1196. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  1197. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  1198. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  1199. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  1200. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  1201. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  1202. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  1203. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  1204. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  1205. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  1206. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1207. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1208. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1209. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1210. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1211. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1212. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1213. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1214. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1215. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1216. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  1217. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  1218. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  1219. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  1220. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  1221. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  1222. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  1223. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  1224. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  1225. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  1226. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  1227. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  1228. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1229. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1230. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1231. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1232. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1233. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1234. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1235. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1236. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1237. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1238. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  1239. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  1240. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  1241. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  1242. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  1243. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  1244. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  1245. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  1246. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  1247. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  1248. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  1249. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  1250. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  1251. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  1252. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  1253. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  1254. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  1255. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  1256. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  1257. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  1258. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  1259. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  1260. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  1261. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  1262. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  1263. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  1264. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  1265. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  1266. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  1267. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  1268. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  1269. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  1270. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  1271. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  1272. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  1273. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  1274. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  1275. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  1276. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  1277. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  1278. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  1279. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  1280. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  1281. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  1282. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  1283. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  1284. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  1285. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  1286. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  1287. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  1288. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  1289. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  1290. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  1291. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  1292. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  1293. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  1294. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  1295. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  1296. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  1297. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  1298. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  1299. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  1300. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  1301. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  1302. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  1303. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  1304. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  1305. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  1306. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  1307. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  1308. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  1309. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  1310. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  1311. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  1312. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  1313. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  1314. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  1315. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  1316. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  1317. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  1318. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  1319. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  1320. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  1321. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  1322. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  1323. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  1324. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  1325. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  1326. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  1327. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  1328. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  1329. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  1330. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  1331. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  1332. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  1333. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  1334. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  1335. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  1336. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  1337. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  1338. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  1339. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  1340. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  1341. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  1342. };
  1343. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  1344. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  1345. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  1346. 0, -84, 40, digital_gain),
  1347. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  1348. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  1349. 0, -84, 40, digital_gain),
  1350. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  1351. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  1352. 0, -84, 40, digital_gain),
  1353. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  1354. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  1355. 0, -84, 40, digital_gain),
  1356. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  1357. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  1358. 0, -84, 40, digital_gain),
  1359. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  1360. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  1361. 0, -84, 40, digital_gain),
  1362. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  1363. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  1364. 0, -84, 40, digital_gain),
  1365. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  1366. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  1367. 0, -84, 40, digital_gain),
  1368. };
  1369. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1370. struct va_macro_priv *va_priv)
  1371. {
  1372. u32 div_factor;
  1373. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  1374. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1375. mclk_rate % dmic_sample_rate != 0)
  1376. goto undefined_rate;
  1377. div_factor = mclk_rate / dmic_sample_rate;
  1378. switch (div_factor) {
  1379. case 2:
  1380. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  1381. break;
  1382. case 3:
  1383. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  1384. break;
  1385. case 4:
  1386. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  1387. break;
  1388. case 6:
  1389. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  1390. break;
  1391. case 8:
  1392. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  1393. break;
  1394. case 16:
  1395. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  1396. break;
  1397. default:
  1398. /* Any other DIV factor is invalid */
  1399. goto undefined_rate;
  1400. }
  1401. /* Valid dmic DIV factors */
  1402. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1403. __func__, div_factor, mclk_rate);
  1404. return dmic_sample_rate;
  1405. undefined_rate:
  1406. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1407. __func__, dmic_sample_rate, mclk_rate);
  1408. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1409. return dmic_sample_rate;
  1410. }
  1411. static int va_macro_init(struct snd_soc_component *component)
  1412. {
  1413. struct snd_soc_dapm_context *dapm =
  1414. snd_soc_component_get_dapm(component);
  1415. int ret, i;
  1416. struct device *va_dev = NULL;
  1417. struct va_macro_priv *va_priv = NULL;
  1418. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  1419. if (!va_dev) {
  1420. dev_err(component->dev,
  1421. "%s: null device for macro!\n", __func__);
  1422. return -EINVAL;
  1423. }
  1424. va_priv = dev_get_drvdata(va_dev);
  1425. if (!va_priv) {
  1426. dev_err(component->dev,
  1427. "%s: priv is null for macro!\n", __func__);
  1428. return -EINVAL;
  1429. }
  1430. if (va_priv->va_without_decimation) {
  1431. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  1432. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  1433. if (ret < 0) {
  1434. dev_err(va_dev,
  1435. "%s: Failed to add without dec controls\n",
  1436. __func__);
  1437. return ret;
  1438. }
  1439. va_priv->component = component;
  1440. return 0;
  1441. }
  1442. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  1443. ARRAY_SIZE(va_macro_dapm_widgets));
  1444. if (ret < 0) {
  1445. dev_err(va_dev, "%s: Failed to add controls\n", __func__);
  1446. return ret;
  1447. }
  1448. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1449. ARRAY_SIZE(va_audio_map));
  1450. if (ret < 0) {
  1451. dev_err(va_dev, "%s: Failed to add routes\n", __func__);
  1452. return ret;
  1453. }
  1454. ret = snd_soc_dapm_new_widgets(dapm->card);
  1455. if (ret < 0) {
  1456. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1457. return ret;
  1458. }
  1459. ret = snd_soc_add_component_controls(component, va_macro_snd_controls,
  1460. ARRAY_SIZE(va_macro_snd_controls));
  1461. if (ret < 0) {
  1462. dev_err(va_dev, "%s: Failed to add snd_ctls\n", __func__);
  1463. return ret;
  1464. }
  1465. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1466. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1467. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  1468. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  1469. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  1470. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  1471. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  1472. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  1473. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  1474. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  1475. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  1476. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  1477. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  1478. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  1479. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  1480. snd_soc_dapm_sync(dapm);
  1481. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1482. va_priv->va_hpf_work[i].va_priv = va_priv;
  1483. va_priv->va_hpf_work[i].decimator = i;
  1484. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1485. va_macro_tx_hpf_corner_freq_callback);
  1486. }
  1487. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1488. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1489. va_priv->va_mute_dwork[i].decimator = i;
  1490. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1491. va_macro_mute_update_callback);
  1492. }
  1493. va_priv->component = component;
  1494. return 0;
  1495. }
  1496. static int va_macro_deinit(struct snd_soc_component *component)
  1497. {
  1498. struct device *va_dev = NULL;
  1499. struct va_macro_priv *va_priv = NULL;
  1500. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1501. return -EINVAL;
  1502. va_priv->component = NULL;
  1503. return 0;
  1504. }
  1505. static void va_macro_init_ops(struct macro_ops *ops,
  1506. char __iomem *va_io_base,
  1507. bool va_without_decimation)
  1508. {
  1509. memset(ops, 0, sizeof(struct macro_ops));
  1510. if (!va_without_decimation) {
  1511. ops->dai_ptr = va_macro_dai;
  1512. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  1513. } else {
  1514. ops->dai_ptr = NULL;
  1515. ops->num_dais = 0;
  1516. }
  1517. ops->init = va_macro_init;
  1518. ops->exit = va_macro_deinit;
  1519. ops->io_base = va_io_base;
  1520. ops->event_handler = va_macro_event_handler;
  1521. }
  1522. static int va_macro_probe(struct platform_device *pdev)
  1523. {
  1524. struct macro_ops ops;
  1525. struct va_macro_priv *va_priv;
  1526. u32 va_base_addr, sample_rate = 0;
  1527. char __iomem *va_io_base;
  1528. bool va_without_decimation = false;
  1529. const char *micb_supply_str = "va-vdd-micb-supply";
  1530. const char *micb_supply_str1 = "va-vdd-micb";
  1531. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  1532. const char *micb_current_str = "qcom,va-vdd-micb-current";
  1533. int ret = 0;
  1534. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  1535. u32 default_clk_id = 0;
  1536. struct clk *lpass_audio_hw_vote = NULL;
  1537. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  1538. GFP_KERNEL);
  1539. if (!va_priv)
  1540. return -ENOMEM;
  1541. va_priv->dev = &pdev->dev;
  1542. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1543. &va_base_addr);
  1544. if (ret) {
  1545. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1546. __func__, "reg");
  1547. return ret;
  1548. }
  1549. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  1550. "qcom,va-without-decimation");
  1551. va_priv->va_without_decimation = va_without_decimation;
  1552. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1553. &sample_rate);
  1554. if (ret) {
  1555. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  1556. __func__, sample_rate);
  1557. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  1558. } else {
  1559. if (va_macro_validate_dmic_sample_rate(
  1560. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1561. return -EINVAL;
  1562. }
  1563. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  1564. VA_MACRO_MAX_OFFSET);
  1565. if (!va_io_base) {
  1566. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1567. return -EINVAL;
  1568. }
  1569. va_priv->va_io_base = va_io_base;
  1570. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  1571. if (IS_ERR(lpass_audio_hw_vote)) {
  1572. ret = PTR_ERR(lpass_audio_hw_vote);
  1573. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  1574. __func__, "lpass_audio_hw_vote", ret);
  1575. lpass_audio_hw_vote = NULL;
  1576. ret = 0;
  1577. }
  1578. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  1579. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  1580. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  1581. micb_supply_str1);
  1582. if (IS_ERR(va_priv->micb_supply)) {
  1583. ret = PTR_ERR(va_priv->micb_supply);
  1584. dev_err(&pdev->dev,
  1585. "%s:Failed to get micbias supply for VA Mic %d\n",
  1586. __func__, ret);
  1587. return ret;
  1588. }
  1589. ret = of_property_read_u32(pdev->dev.of_node,
  1590. micb_voltage_str,
  1591. &va_priv->micb_voltage);
  1592. if (ret) {
  1593. dev_err(&pdev->dev,
  1594. "%s:Looking up %s property in node %s failed\n",
  1595. __func__, micb_voltage_str,
  1596. pdev->dev.of_node->full_name);
  1597. return ret;
  1598. }
  1599. ret = of_property_read_u32(pdev->dev.of_node,
  1600. micb_current_str,
  1601. &va_priv->micb_current);
  1602. if (ret) {
  1603. dev_err(&pdev->dev,
  1604. "%s:Looking up %s property in node %s failed\n",
  1605. __func__, micb_current_str,
  1606. pdev->dev.of_node->full_name);
  1607. return ret;
  1608. }
  1609. }
  1610. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  1611. &default_clk_id);
  1612. if (ret) {
  1613. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1614. __func__, "qcom,default-clk-id");
  1615. default_clk_id = VA_CORE_CLK;
  1616. }
  1617. va_priv->clk_id = VA_CORE_CLK;
  1618. va_priv->default_clk_id = default_clk_id;
  1619. mutex_init(&va_priv->mclk_lock);
  1620. dev_set_drvdata(&pdev->dev, va_priv);
  1621. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  1622. ops.clk_id_req = va_priv->default_clk_id;
  1623. ops.default_clk_id = va_priv->default_clk_id;
  1624. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  1625. if (ret < 0) {
  1626. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  1627. goto reg_macro_fail;
  1628. }
  1629. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  1630. pm_runtime_use_autosuspend(&pdev->dev);
  1631. pm_runtime_set_suspended(&pdev->dev);
  1632. pm_runtime_enable(&pdev->dev);
  1633. return ret;
  1634. reg_macro_fail:
  1635. mutex_destroy(&va_priv->mclk_lock);
  1636. return ret;
  1637. }
  1638. static int va_macro_remove(struct platform_device *pdev)
  1639. {
  1640. struct va_macro_priv *va_priv;
  1641. va_priv = dev_get_drvdata(&pdev->dev);
  1642. if (!va_priv)
  1643. return -EINVAL;
  1644. pm_runtime_disable(&pdev->dev);
  1645. pm_runtime_set_suspended(&pdev->dev);
  1646. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  1647. mutex_destroy(&va_priv->mclk_lock);
  1648. return 0;
  1649. }
  1650. static const struct of_device_id va_macro_dt_match[] = {
  1651. {.compatible = "qcom,va-macro"},
  1652. {}
  1653. };
  1654. static const struct dev_pm_ops bolero_dev_pm_ops = {
  1655. SET_RUNTIME_PM_OPS(
  1656. bolero_runtime_suspend,
  1657. bolero_runtime_resume,
  1658. NULL
  1659. )
  1660. };
  1661. static struct platform_driver va_macro_driver = {
  1662. .driver = {
  1663. .name = "va_macro",
  1664. .owner = THIS_MODULE,
  1665. .pm = &bolero_dev_pm_ops,
  1666. .of_match_table = va_macro_dt_match,
  1667. .suppress_bind_attrs = true,
  1668. },
  1669. .probe = va_macro_probe,
  1670. .remove = va_macro_remove,
  1671. };
  1672. module_platform_driver(va_macro_driver);
  1673. MODULE_DESCRIPTION("VA macro driver");
  1674. MODULE_LICENSE("GPL v2");