tx-macro.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/pm_runtime.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <soc/swr-common.h>
  15. #include <soc/swr-wcd.h>
  16. #include <asoc/msm-cdc-pinctrl.h>
  17. #include "bolero-cdc.h"
  18. #include "bolero-cdc-registers.h"
  19. #include "bolero-clk-rsc.h"
  20. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  21. #define TX_MACRO_MAX_OFFSET 0x1000
  22. #define NUM_DECIMATORS 8
  23. #define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  24. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  25. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  26. #define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  27. SNDRV_PCM_FMTBIT_S24_LE |\
  28. SNDRV_PCM_FMTBIT_S24_3LE)
  29. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  30. #define CF_MIN_3DB_4HZ 0x0
  31. #define CF_MIN_3DB_75HZ 0x1
  32. #define CF_MIN_3DB_150HZ 0x2
  33. #define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  34. #define TX_MACRO_MCLK_FREQ 9600000
  35. #define TX_MACRO_TX_PATH_OFFSET 0x80
  36. #define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  37. #define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
  38. #define TX_MACRO_TX_UNMUTE_DELAY_MS 40
  39. static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
  40. module_param(tx_unmute_delay, int, 0664);
  41. MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
  42. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  43. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  44. struct snd_pcm_hw_params *params,
  45. struct snd_soc_dai *dai);
  46. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  47. unsigned int *tx_num, unsigned int *tx_slot,
  48. unsigned int *rx_num, unsigned int *rx_slot);
  49. #define TX_MACRO_SWR_STRING_LEN 80
  50. #define TX_MACRO_CHILD_DEVICES_MAX 3
  51. /* Hold instance to soundwire platform device */
  52. struct tx_macro_swr_ctrl_data {
  53. struct platform_device *tx_swr_pdev;
  54. };
  55. struct tx_macro_swr_ctrl_platform_data {
  56. void *handle; /* holds codec private data */
  57. int (*read)(void *handle, int reg);
  58. int (*write)(void *handle, int reg, int val);
  59. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  60. int (*clk)(void *handle, bool enable);
  61. int (*handle_irq)(void *handle,
  62. irqreturn_t (*swrm_irq_handler)(int irq,
  63. void *data),
  64. void *swrm_handle,
  65. int action);
  66. };
  67. enum {
  68. TX_MACRO_AIF_INVALID = 0,
  69. TX_MACRO_AIF1_CAP,
  70. TX_MACRO_AIF2_CAP,
  71. TX_MACRO_MAX_DAIS
  72. };
  73. enum {
  74. TX_MACRO_DEC0,
  75. TX_MACRO_DEC1,
  76. TX_MACRO_DEC2,
  77. TX_MACRO_DEC3,
  78. TX_MACRO_DEC4,
  79. TX_MACRO_DEC5,
  80. TX_MACRO_DEC6,
  81. TX_MACRO_DEC7,
  82. TX_MACRO_DEC_MAX,
  83. };
  84. enum {
  85. TX_MACRO_CLK_DIV_2,
  86. TX_MACRO_CLK_DIV_3,
  87. TX_MACRO_CLK_DIV_4,
  88. TX_MACRO_CLK_DIV_6,
  89. TX_MACRO_CLK_DIV_8,
  90. TX_MACRO_CLK_DIV_16,
  91. };
  92. enum {
  93. MSM_DMIC,
  94. SWR_MIC,
  95. ANC_FB_TUNE1
  96. };
  97. enum {
  98. TX_MCLK,
  99. VA_MCLK,
  100. };
  101. struct tx_mute_work {
  102. struct tx_macro_priv *tx_priv;
  103. u32 decimator;
  104. struct delayed_work dwork;
  105. };
  106. struct hpf_work {
  107. struct tx_macro_priv *tx_priv;
  108. u8 decimator;
  109. u8 hpf_cut_off_freq;
  110. struct delayed_work dwork;
  111. };
  112. struct tx_macro_priv {
  113. struct device *dev;
  114. bool dec_active[NUM_DECIMATORS];
  115. int tx_mclk_users;
  116. int swr_clk_users;
  117. bool dapm_mclk_enable;
  118. bool reset_swr;
  119. struct mutex mclk_lock;
  120. struct mutex swr_clk_lock;
  121. struct snd_soc_component *component;
  122. struct device_node *tx_swr_gpio_p;
  123. struct tx_macro_swr_ctrl_data *swr_ctrl_data;
  124. struct tx_macro_swr_ctrl_platform_data swr_plat_data;
  125. struct work_struct tx_macro_add_child_devices_work;
  126. struct hpf_work tx_hpf_work[NUM_DECIMATORS];
  127. struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
  128. s32 dmic_0_1_clk_cnt;
  129. s32 dmic_2_3_clk_cnt;
  130. s32 dmic_4_5_clk_cnt;
  131. s32 dmic_6_7_clk_cnt;
  132. u16 dmic_clk_div;
  133. unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
  134. unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
  135. char __iomem *tx_io_base;
  136. struct platform_device *pdev_child_devices
  137. [TX_MACRO_CHILD_DEVICES_MAX];
  138. int child_count;
  139. int tx_swr_clk_cnt;
  140. int va_swr_clk_cnt;
  141. int va_clk_status;
  142. int tx_clk_status;
  143. };
  144. static bool tx_macro_get_data(struct snd_soc_component *component,
  145. struct device **tx_dev,
  146. struct tx_macro_priv **tx_priv,
  147. const char *func_name)
  148. {
  149. *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  150. if (!(*tx_dev)) {
  151. dev_err(component->dev,
  152. "%s: null device for macro!\n", func_name);
  153. return false;
  154. }
  155. *tx_priv = dev_get_drvdata((*tx_dev));
  156. if (!(*tx_priv)) {
  157. dev_err(component->dev,
  158. "%s: priv is null for macro!\n", func_name);
  159. return false;
  160. }
  161. if (!(*tx_priv)->component) {
  162. dev_err(component->dev,
  163. "%s: tx_priv->component not initialized!\n", func_name);
  164. return false;
  165. }
  166. return true;
  167. }
  168. static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
  169. bool mclk_enable)
  170. {
  171. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  172. int ret = 0;
  173. if (regmap == NULL) {
  174. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  175. return -EINVAL;
  176. }
  177. dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
  178. __func__, mclk_enable, tx_priv->tx_mclk_users);
  179. mutex_lock(&tx_priv->mclk_lock);
  180. if (mclk_enable) {
  181. if (tx_priv->tx_mclk_users == 0) {
  182. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  183. TX_CORE_CLK,
  184. TX_CORE_CLK,
  185. true);
  186. if (ret < 0) {
  187. dev_err_ratelimited(tx_priv->dev,
  188. "%s: request clock enable failed\n",
  189. __func__);
  190. goto exit;
  191. }
  192. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  193. true);
  194. regcache_mark_dirty(regmap);
  195. regcache_sync_region(regmap,
  196. TX_START_OFFSET,
  197. TX_MAX_OFFSET);
  198. /* 9.6MHz MCLK, set value 0x00 if other frequency */
  199. regmap_update_bits(regmap,
  200. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
  201. regmap_update_bits(regmap,
  202. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  203. 0x01, 0x01);
  204. regmap_update_bits(regmap,
  205. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  206. 0x01, 0x01);
  207. }
  208. tx_priv->tx_mclk_users++;
  209. } else {
  210. if (tx_priv->tx_mclk_users <= 0) {
  211. dev_err(tx_priv->dev, "%s: clock already disabled\n",
  212. __func__);
  213. tx_priv->tx_mclk_users = 0;
  214. goto exit;
  215. }
  216. tx_priv->tx_mclk_users--;
  217. if (tx_priv->tx_mclk_users == 0) {
  218. regmap_update_bits(regmap,
  219. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  220. 0x01, 0x00);
  221. regmap_update_bits(regmap,
  222. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  223. 0x01, 0x00);
  224. bolero_clk_rsc_fs_gen_request(tx_priv->dev,
  225. false);
  226. bolero_clk_rsc_request_clock(tx_priv->dev,
  227. TX_CORE_CLK,
  228. TX_CORE_CLK,
  229. false);
  230. }
  231. }
  232. exit:
  233. mutex_unlock(&tx_priv->mclk_lock);
  234. return ret;
  235. }
  236. static int tx_macro_va_swr_clk_event(struct snd_soc_dapm_widget *w,
  237. struct snd_kcontrol *kcontrol, int event)
  238. {
  239. struct device *tx_dev = NULL;
  240. struct tx_macro_priv *tx_priv = NULL;
  241. struct snd_soc_component *component =
  242. snd_soc_dapm_to_component(w->dapm);
  243. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  244. return -EINVAL;
  245. if (SND_SOC_DAPM_EVENT_ON(event))
  246. ++tx_priv->va_swr_clk_cnt;
  247. if (SND_SOC_DAPM_EVENT_OFF(event))
  248. --tx_priv->va_swr_clk_cnt;
  249. return 0;
  250. }
  251. static int tx_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  252. struct snd_kcontrol *kcontrol, int event)
  253. {
  254. struct device *tx_dev = NULL;
  255. struct tx_macro_priv *tx_priv = NULL;
  256. struct snd_soc_component *component =
  257. snd_soc_dapm_to_component(w->dapm);
  258. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  259. return -EINVAL;
  260. if (SND_SOC_DAPM_EVENT_ON(event))
  261. ++tx_priv->tx_swr_clk_cnt;
  262. if (SND_SOC_DAPM_EVENT_OFF(event))
  263. --tx_priv->tx_swr_clk_cnt;
  264. return 0;
  265. }
  266. static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  267. struct snd_kcontrol *kcontrol, int event)
  268. {
  269. struct snd_soc_component *component =
  270. snd_soc_dapm_to_component(w->dapm);
  271. int ret = 0;
  272. struct device *tx_dev = NULL;
  273. struct tx_macro_priv *tx_priv = NULL;
  274. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  275. return -EINVAL;
  276. dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
  277. switch (event) {
  278. case SND_SOC_DAPM_PRE_PMU:
  279. ret = tx_macro_mclk_enable(tx_priv, 1);
  280. if (ret)
  281. tx_priv->dapm_mclk_enable = false;
  282. else
  283. tx_priv->dapm_mclk_enable = true;
  284. break;
  285. case SND_SOC_DAPM_POST_PMD:
  286. if (tx_priv->dapm_mclk_enable)
  287. ret = tx_macro_mclk_enable(tx_priv, 0);
  288. break;
  289. default:
  290. dev_err(tx_priv->dev,
  291. "%s: invalid DAPM event %d\n", __func__, event);
  292. ret = -EINVAL;
  293. }
  294. return ret;
  295. }
  296. static int tx_macro_event_handler(struct snd_soc_component *component,
  297. u16 event, u32 data)
  298. {
  299. struct device *tx_dev = NULL;
  300. struct tx_macro_priv *tx_priv = NULL;
  301. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  302. return -EINVAL;
  303. switch (event) {
  304. case BOLERO_MACRO_EVT_SSR_DOWN:
  305. swrm_wcd_notify(
  306. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  307. SWR_DEVICE_DOWN, NULL);
  308. swrm_wcd_notify(
  309. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  310. SWR_DEVICE_SSR_DOWN, NULL);
  311. break;
  312. case BOLERO_MACRO_EVT_SSR_UP:
  313. /* reset swr after ssr/pdr */
  314. tx_priv->reset_swr = true;
  315. swrm_wcd_notify(
  316. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  317. SWR_DEVICE_SSR_UP, NULL);
  318. break;
  319. case BOLERO_MACRO_EVT_CLK_RESET:
  320. bolero_rsc_clk_reset(tx_dev, TX_CORE_CLK);
  321. break;
  322. }
  323. return 0;
  324. }
  325. static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
  326. u32 data)
  327. {
  328. struct device *tx_dev = NULL;
  329. struct tx_macro_priv *tx_priv = NULL;
  330. u32 ipc_wakeup = data;
  331. int ret = 0;
  332. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  333. return -EINVAL;
  334. ret = swrm_wcd_notify(
  335. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  336. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  337. return ret;
  338. }
  339. static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  340. {
  341. struct delayed_work *hpf_delayed_work = NULL;
  342. struct hpf_work *hpf_work = NULL;
  343. struct tx_macro_priv *tx_priv = NULL;
  344. struct snd_soc_component *component = NULL;
  345. u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
  346. u8 hpf_cut_off_freq = 0;
  347. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  348. hpf_delayed_work = to_delayed_work(work);
  349. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  350. tx_priv = hpf_work->tx_priv;
  351. component = tx_priv->component;
  352. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  353. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  354. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  355. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  356. TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  357. dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  358. __func__, hpf_work->decimator, hpf_cut_off_freq);
  359. adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
  360. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  361. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  362. adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
  363. TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  364. adc_n = snd_soc_component_read32(component, adc_reg) &
  365. TX_MACRO_SWR_MIC_MUX_SEL_MASK;
  366. if (adc_n >= BOLERO_ADC_MAX)
  367. goto tx_hpf_set;
  368. /* analog mic clear TX hold */
  369. bolero_clear_amic_tx_hold(component->dev, adc_n);
  370. }
  371. tx_hpf_set:
  372. snd_soc_component_update_bits(component,
  373. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  374. hpf_cut_off_freq << 5);
  375. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  376. /* Minimum 1 clk cycle delay is required as per HW spec */
  377. usleep_range(1000, 1010);
  378. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  379. }
  380. static void tx_macro_mute_update_callback(struct work_struct *work)
  381. {
  382. struct tx_mute_work *tx_mute_dwork = NULL;
  383. struct snd_soc_component *component = NULL;
  384. struct tx_macro_priv *tx_priv = NULL;
  385. struct delayed_work *delayed_work = NULL;
  386. u16 tx_vol_ctl_reg = 0;
  387. u8 decimator = 0;
  388. delayed_work = to_delayed_work(work);
  389. tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
  390. tx_priv = tx_mute_dwork->tx_priv;
  391. component = tx_priv->component;
  392. decimator = tx_mute_dwork->decimator;
  393. tx_vol_ctl_reg =
  394. BOLERO_CDC_TX0_TX_PATH_CTL +
  395. TX_MACRO_TX_PATH_OFFSET * decimator;
  396. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  397. dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
  398. __func__, decimator);
  399. }
  400. static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  401. struct snd_ctl_elem_value *ucontrol)
  402. {
  403. struct snd_soc_dapm_widget *widget =
  404. snd_soc_dapm_kcontrol_widget(kcontrol);
  405. struct snd_soc_component *component =
  406. snd_soc_dapm_to_component(widget->dapm);
  407. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  408. unsigned int val = 0;
  409. u16 mic_sel_reg = 0;
  410. val = ucontrol->value.enumerated.item[0];
  411. if (val > e->items - 1)
  412. return -EINVAL;
  413. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  414. widget->name, val);
  415. switch (e->reg) {
  416. case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
  417. mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
  418. break;
  419. case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
  420. mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
  421. break;
  422. case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
  423. mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
  424. break;
  425. case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
  426. mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
  427. break;
  428. case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
  429. mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
  430. break;
  431. case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
  432. mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
  433. break;
  434. case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
  435. mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
  436. break;
  437. case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
  438. mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
  439. break;
  440. default:
  441. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  442. __func__, e->reg);
  443. return -EINVAL;
  444. }
  445. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  446. if (val != 0) {
  447. if (val < 5)
  448. snd_soc_component_update_bits(component,
  449. mic_sel_reg,
  450. 1 << 7, 0x0 << 7);
  451. else
  452. snd_soc_component_update_bits(component,
  453. mic_sel_reg,
  454. 1 << 7, 0x1 << 7);
  455. }
  456. } else {
  457. /* DMIC selected */
  458. if (val != 0)
  459. snd_soc_component_update_bits(component, mic_sel_reg,
  460. 1 << 7, 1 << 7);
  461. }
  462. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  463. }
  464. static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  465. struct snd_ctl_elem_value *ucontrol)
  466. {
  467. struct snd_soc_dapm_widget *widget =
  468. snd_soc_dapm_kcontrol_widget(kcontrol);
  469. struct snd_soc_component *component =
  470. snd_soc_dapm_to_component(widget->dapm);
  471. struct soc_multi_mixer_control *mixer =
  472. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  473. u32 dai_id = widget->shift;
  474. u32 dec_id = mixer->shift;
  475. struct device *tx_dev = NULL;
  476. struct tx_macro_priv *tx_priv = NULL;
  477. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  478. return -EINVAL;
  479. if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
  480. ucontrol->value.integer.value[0] = 1;
  481. else
  482. ucontrol->value.integer.value[0] = 0;
  483. return 0;
  484. }
  485. static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  486. struct snd_ctl_elem_value *ucontrol)
  487. {
  488. struct snd_soc_dapm_widget *widget =
  489. snd_soc_dapm_kcontrol_widget(kcontrol);
  490. struct snd_soc_component *component =
  491. snd_soc_dapm_to_component(widget->dapm);
  492. struct snd_soc_dapm_update *update = NULL;
  493. struct soc_multi_mixer_control *mixer =
  494. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  495. u32 dai_id = widget->shift;
  496. u32 dec_id = mixer->shift;
  497. u32 enable = ucontrol->value.integer.value[0];
  498. struct device *tx_dev = NULL;
  499. struct tx_macro_priv *tx_priv = NULL;
  500. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  501. return -EINVAL;
  502. if (enable) {
  503. set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  504. tx_priv->active_ch_cnt[dai_id]++;
  505. } else {
  506. tx_priv->active_ch_cnt[dai_id]--;
  507. clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
  508. }
  509. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  510. return 0;
  511. }
  512. static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  513. struct snd_kcontrol *kcontrol, int event)
  514. {
  515. struct snd_soc_component *component =
  516. snd_soc_dapm_to_component(w->dapm);
  517. u8 dmic_clk_en = 0x01;
  518. u16 dmic_clk_reg = 0;
  519. s32 *dmic_clk_cnt = NULL;
  520. unsigned int dmic = 0;
  521. int ret = 0;
  522. char *wname = NULL;
  523. struct device *tx_dev = NULL;
  524. struct tx_macro_priv *tx_priv = NULL;
  525. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  526. return -EINVAL;
  527. wname = strpbrk(w->name, "01234567");
  528. if (!wname) {
  529. dev_err(component->dev, "%s: widget not found\n", __func__);
  530. return -EINVAL;
  531. }
  532. ret = kstrtouint(wname, 10, &dmic);
  533. if (ret < 0) {
  534. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  535. __func__);
  536. return -EINVAL;
  537. }
  538. switch (dmic) {
  539. case 0:
  540. case 1:
  541. dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
  542. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  543. break;
  544. case 2:
  545. case 3:
  546. dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
  547. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  548. break;
  549. case 4:
  550. case 5:
  551. dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
  552. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  553. break;
  554. case 6:
  555. case 7:
  556. dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
  557. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  558. break;
  559. default:
  560. dev_err(component->dev, "%s: Invalid DMIC Selection\n",
  561. __func__);
  562. return -EINVAL;
  563. }
  564. dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  565. __func__, event, dmic, *dmic_clk_cnt);
  566. switch (event) {
  567. case SND_SOC_DAPM_PRE_PMU:
  568. (*dmic_clk_cnt)++;
  569. if (*dmic_clk_cnt == 1) {
  570. snd_soc_component_update_bits(component,
  571. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  572. 0x80, 0x00);
  573. snd_soc_component_update_bits(component, dmic_clk_reg,
  574. 0x0E, tx_priv->dmic_clk_div << 0x1);
  575. snd_soc_component_update_bits(component, dmic_clk_reg,
  576. dmic_clk_en, dmic_clk_en);
  577. }
  578. break;
  579. case SND_SOC_DAPM_POST_PMD:
  580. (*dmic_clk_cnt)--;
  581. if (*dmic_clk_cnt == 0)
  582. snd_soc_component_update_bits(component, dmic_clk_reg,
  583. dmic_clk_en, 0);
  584. break;
  585. }
  586. return 0;
  587. }
  588. static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
  589. struct snd_kcontrol *kcontrol, int event)
  590. {
  591. struct snd_soc_component *component =
  592. snd_soc_dapm_to_component(w->dapm);
  593. unsigned int decimator = 0;
  594. u16 tx_vol_ctl_reg = 0;
  595. u16 dec_cfg_reg = 0;
  596. u16 hpf_gate_reg = 0;
  597. u16 tx_gain_ctl_reg = 0;
  598. u8 hpf_cut_off_freq = 0;
  599. struct device *tx_dev = NULL;
  600. struct tx_macro_priv *tx_priv = NULL;
  601. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  602. return -EINVAL;
  603. decimator = w->shift;
  604. dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
  605. w->name, decimator);
  606. tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  607. TX_MACRO_TX_PATH_OFFSET * decimator;
  608. hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
  609. TX_MACRO_TX_PATH_OFFSET * decimator;
  610. dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
  611. TX_MACRO_TX_PATH_OFFSET * decimator;
  612. tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
  613. TX_MACRO_TX_PATH_OFFSET * decimator;
  614. switch (event) {
  615. case SND_SOC_DAPM_PRE_PMU:
  616. /* Enable TX PGA Mute */
  617. snd_soc_component_update_bits(component,
  618. tx_vol_ctl_reg, 0x10, 0x10);
  619. break;
  620. case SND_SOC_DAPM_POST_PMU:
  621. snd_soc_component_update_bits(component,
  622. tx_vol_ctl_reg, 0x20, 0x20);
  623. snd_soc_component_update_bits(component,
  624. hpf_gate_reg, 0x01, 0x00);
  625. hpf_cut_off_freq = (
  626. snd_soc_component_read32(component, dec_cfg_reg) &
  627. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  628. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
  629. hpf_cut_off_freq;
  630. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
  631. snd_soc_component_update_bits(component, dec_cfg_reg,
  632. TX_HPF_CUT_OFF_FREQ_MASK,
  633. CF_MIN_3DB_150HZ << 5);
  634. /* schedule work queue to Remove Mute */
  635. schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
  636. msecs_to_jiffies(tx_unmute_delay));
  637. if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
  638. CF_MIN_3DB_150HZ) {
  639. schedule_delayed_work(
  640. &tx_priv->tx_hpf_work[decimator].dwork,
  641. msecs_to_jiffies(50));
  642. snd_soc_component_update_bits(component,
  643. hpf_gate_reg, 0x02, 0x02);
  644. /*
  645. * Minimum 1 clk cycle delay is required as per HW spec
  646. */
  647. usleep_range(1000, 1010);
  648. snd_soc_component_update_bits(component,
  649. hpf_gate_reg, 0x02, 0x00);
  650. }
  651. /* apply gain after decimator is enabled */
  652. snd_soc_component_write(component, tx_gain_ctl_reg,
  653. snd_soc_component_read32(component,
  654. tx_gain_ctl_reg));
  655. break;
  656. case SND_SOC_DAPM_PRE_PMD:
  657. hpf_cut_off_freq =
  658. tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
  659. snd_soc_component_update_bits(component,
  660. tx_vol_ctl_reg, 0x10, 0x10);
  661. if (cancel_delayed_work_sync(
  662. &tx_priv->tx_hpf_work[decimator].dwork)) {
  663. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  664. snd_soc_component_update_bits(
  665. component, dec_cfg_reg,
  666. TX_HPF_CUT_OFF_FREQ_MASK,
  667. hpf_cut_off_freq << 5);
  668. snd_soc_component_update_bits(component,
  669. hpf_gate_reg,
  670. 0x02, 0x02);
  671. /*
  672. * Minimum 1 clk cycle delay is required
  673. * as per HW spec
  674. */
  675. usleep_range(1000, 1010);
  676. snd_soc_component_update_bits(component,
  677. hpf_gate_reg,
  678. 0x02, 0x00);
  679. }
  680. }
  681. cancel_delayed_work_sync(
  682. &tx_priv->tx_mute_dwork[decimator].dwork);
  683. break;
  684. case SND_SOC_DAPM_POST_PMD:
  685. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  686. 0x20, 0x00);
  687. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  688. 0x10, 0x00);
  689. break;
  690. }
  691. return 0;
  692. }
  693. static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  694. struct snd_kcontrol *kcontrol, int event)
  695. {
  696. return 0;
  697. }
  698. static int tx_macro_hw_params(struct snd_pcm_substream *substream,
  699. struct snd_pcm_hw_params *params,
  700. struct snd_soc_dai *dai)
  701. {
  702. int tx_fs_rate = -EINVAL;
  703. struct snd_soc_component *component = dai->component;
  704. u32 decimator = 0;
  705. u32 sample_rate = 0;
  706. u16 tx_fs_reg = 0;
  707. struct device *tx_dev = NULL;
  708. struct tx_macro_priv *tx_priv = NULL;
  709. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  710. return -EINVAL;
  711. pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  712. dai->name, dai->id, params_rate(params),
  713. params_channels(params));
  714. sample_rate = params_rate(params);
  715. switch (sample_rate) {
  716. case 8000:
  717. tx_fs_rate = 0;
  718. break;
  719. case 16000:
  720. tx_fs_rate = 1;
  721. break;
  722. case 32000:
  723. tx_fs_rate = 3;
  724. break;
  725. case 48000:
  726. tx_fs_rate = 4;
  727. break;
  728. case 96000:
  729. tx_fs_rate = 5;
  730. break;
  731. case 192000:
  732. tx_fs_rate = 6;
  733. break;
  734. case 384000:
  735. tx_fs_rate = 7;
  736. break;
  737. default:
  738. dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
  739. __func__, params_rate(params));
  740. return -EINVAL;
  741. }
  742. for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
  743. TX_MACRO_DEC_MAX) {
  744. if (decimator >= 0) {
  745. tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
  746. TX_MACRO_TX_PATH_OFFSET * decimator;
  747. dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
  748. __func__, decimator, sample_rate);
  749. snd_soc_component_update_bits(component, tx_fs_reg,
  750. 0x0F, tx_fs_rate);
  751. } else {
  752. dev_err(component->dev,
  753. "%s: ERROR: Invalid decimator: %d\n",
  754. __func__, decimator);
  755. return -EINVAL;
  756. }
  757. }
  758. return 0;
  759. }
  760. static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
  761. unsigned int *tx_num, unsigned int *tx_slot,
  762. unsigned int *rx_num, unsigned int *rx_slot)
  763. {
  764. struct snd_soc_component *component = dai->component;
  765. struct device *tx_dev = NULL;
  766. struct tx_macro_priv *tx_priv = NULL;
  767. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  768. return -EINVAL;
  769. switch (dai->id) {
  770. case TX_MACRO_AIF1_CAP:
  771. case TX_MACRO_AIF2_CAP:
  772. *tx_slot = tx_priv->active_ch_mask[dai->id];
  773. *tx_num = tx_priv->active_ch_cnt[dai->id];
  774. break;
  775. default:
  776. dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
  777. break;
  778. }
  779. return 0;
  780. }
  781. static struct snd_soc_dai_ops tx_macro_dai_ops = {
  782. .hw_params = tx_macro_hw_params,
  783. .get_channel_map = tx_macro_get_channel_map,
  784. };
  785. static struct snd_soc_dai_driver tx_macro_dai[] = {
  786. {
  787. .name = "tx_macro_tx1",
  788. .id = TX_MACRO_AIF1_CAP,
  789. .capture = {
  790. .stream_name = "TX_AIF1 Capture",
  791. .rates = TX_MACRO_RATES,
  792. .formats = TX_MACRO_FORMATS,
  793. .rate_max = 192000,
  794. .rate_min = 8000,
  795. .channels_min = 1,
  796. .channels_max = 8,
  797. },
  798. .ops = &tx_macro_dai_ops,
  799. },
  800. {
  801. .name = "tx_macro_tx2",
  802. .id = TX_MACRO_AIF2_CAP,
  803. .capture = {
  804. .stream_name = "TX_AIF2 Capture",
  805. .rates = TX_MACRO_RATES,
  806. .formats = TX_MACRO_FORMATS,
  807. .rate_max = 192000,
  808. .rate_min = 8000,
  809. .channels_min = 1,
  810. .channels_max = 8,
  811. },
  812. .ops = &tx_macro_dai_ops,
  813. },
  814. };
  815. #define STRING(name) #name
  816. #define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  817. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  818. static const struct snd_kcontrol_new name##_mux = \
  819. SOC_DAPM_ENUM(STRING(name), name##_enum)
  820. #define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  821. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  822. static const struct snd_kcontrol_new name##_mux = \
  823. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  824. #define TX_MACRO_DAPM_MUX(name, shift, kctl) \
  825. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  826. static const char * const adc_mux_text[] = {
  827. "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
  828. };
  829. TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
  830. 0, adc_mux_text);
  831. TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
  832. 0, adc_mux_text);
  833. TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
  834. 0, adc_mux_text);
  835. TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
  836. 0, adc_mux_text);
  837. TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
  838. 0, adc_mux_text);
  839. TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
  840. 0, adc_mux_text);
  841. TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
  842. 0, adc_mux_text);
  843. TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
  844. 0, adc_mux_text);
  845. static const char * const dmic_mux_text[] = {
  846. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  847. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  848. };
  849. TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  850. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  851. tx_macro_put_dec_enum);
  852. TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  853. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  854. tx_macro_put_dec_enum);
  855. TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  856. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  857. tx_macro_put_dec_enum);
  858. TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  859. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  860. tx_macro_put_dec_enum);
  861. TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  862. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  863. tx_macro_put_dec_enum);
  864. TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  865. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  866. tx_macro_put_dec_enum);
  867. TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  868. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  869. tx_macro_put_dec_enum);
  870. TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  871. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  872. tx_macro_put_dec_enum);
  873. static const char * const smic_mux_text[] = {
  874. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3", "ADC4",
  875. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  876. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  877. };
  878. TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
  879. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  880. tx_macro_put_dec_enum);
  881. TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
  882. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  883. tx_macro_put_dec_enum);
  884. TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
  885. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  886. tx_macro_put_dec_enum);
  887. TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
  888. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  889. tx_macro_put_dec_enum);
  890. TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
  891. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  892. tx_macro_put_dec_enum);
  893. TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
  894. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  895. tx_macro_put_dec_enum);
  896. TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
  897. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  898. tx_macro_put_dec_enum);
  899. TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
  900. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  901. tx_macro_put_dec_enum);
  902. static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
  903. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  904. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  905. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  906. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  907. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  908. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  909. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  910. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  911. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  912. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  913. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  914. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  915. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  916. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  917. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  918. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  919. };
  920. static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
  921. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
  922. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  923. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
  924. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  925. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
  926. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  927. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
  928. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  929. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
  930. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  931. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
  932. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  933. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
  934. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  935. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
  936. tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
  937. };
  938. static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
  939. SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
  940. SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
  941. SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
  942. SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
  943. SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
  944. tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
  945. SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
  946. tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
  947. TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
  948. TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
  949. TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
  950. TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
  951. TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
  952. TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
  953. TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
  954. TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
  955. TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
  956. TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
  957. TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
  958. TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
  959. TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
  960. TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
  961. TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
  962. TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
  963. SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
  964. tx_macro_enable_micbias,
  965. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  966. SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  967. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  968. SND_SOC_DAPM_POST_PMD),
  969. SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  970. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  971. SND_SOC_DAPM_POST_PMD),
  972. SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  973. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  974. SND_SOC_DAPM_POST_PMD),
  975. SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  976. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  977. SND_SOC_DAPM_POST_PMD),
  978. SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  979. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  980. SND_SOC_DAPM_POST_PMD),
  981. SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  982. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  983. SND_SOC_DAPM_POST_PMD),
  984. SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  985. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  986. SND_SOC_DAPM_POST_PMD),
  987. SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  988. tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  989. SND_SOC_DAPM_POST_PMD),
  990. SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
  991. SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
  992. SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
  993. SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
  994. SND_SOC_DAPM_INPUT("TX SWR_ADC4"),
  995. SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
  996. SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
  997. SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
  998. SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
  999. SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
  1000. SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
  1001. SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
  1002. SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
  1003. SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
  1004. TX_MACRO_DEC0, 0,
  1005. &tx_dec0_mux, tx_macro_enable_dec,
  1006. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1007. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1008. SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
  1009. TX_MACRO_DEC1, 0,
  1010. &tx_dec1_mux, tx_macro_enable_dec,
  1011. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1012. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1013. SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
  1014. TX_MACRO_DEC2, 0,
  1015. &tx_dec2_mux, tx_macro_enable_dec,
  1016. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1017. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1018. SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
  1019. TX_MACRO_DEC3, 0,
  1020. &tx_dec3_mux, tx_macro_enable_dec,
  1021. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1022. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1023. SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
  1024. TX_MACRO_DEC4, 0,
  1025. &tx_dec4_mux, tx_macro_enable_dec,
  1026. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1027. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1028. SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
  1029. TX_MACRO_DEC5, 0,
  1030. &tx_dec5_mux, tx_macro_enable_dec,
  1031. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1032. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1033. SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
  1034. TX_MACRO_DEC6, 0,
  1035. &tx_dec6_mux, tx_macro_enable_dec,
  1036. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1037. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1038. SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
  1039. TX_MACRO_DEC7, 0,
  1040. &tx_dec7_mux, tx_macro_enable_dec,
  1041. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1042. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1043. SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  1044. tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1045. SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1046. tx_macro_tx_swr_clk_event,
  1047. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1048. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1049. tx_macro_va_swr_clk_event,
  1050. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1051. };
  1052. static const struct snd_soc_dapm_route tx_audio_map[] = {
  1053. {"TX_AIF1 CAP", NULL, "TX_MCLK"},
  1054. {"TX_AIF2 CAP", NULL, "TX_MCLK"},
  1055. {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
  1056. {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
  1057. {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1058. {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1059. {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1060. {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1061. {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1062. {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1063. {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1064. {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1065. {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
  1066. {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
  1067. {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
  1068. {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
  1069. {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
  1070. {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
  1071. {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
  1072. {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
  1073. {"TX DEC0 MUX", NULL, "TX_MCLK"},
  1074. {"TX DEC1 MUX", NULL, "TX_MCLK"},
  1075. {"TX DEC2 MUX", NULL, "TX_MCLK"},
  1076. {"TX DEC3 MUX", NULL, "TX_MCLK"},
  1077. {"TX DEC4 MUX", NULL, "TX_MCLK"},
  1078. {"TX DEC5 MUX", NULL, "TX_MCLK"},
  1079. {"TX DEC6 MUX", NULL, "TX_MCLK"},
  1080. {"TX DEC7 MUX", NULL, "TX_MCLK"},
  1081. {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
  1082. {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
  1083. {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
  1084. {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
  1085. {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
  1086. {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
  1087. {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
  1088. {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
  1089. {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
  1090. {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
  1091. {"TX SMIC MUX0", NULL, "TX_SWR_CLK"},
  1092. {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
  1093. {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
  1094. {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
  1095. {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
  1096. {"TX SMIC MUX0", "ADC4", "TX SWR_ADC4"},
  1097. {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
  1098. {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
  1099. {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
  1100. {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
  1101. {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
  1102. {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
  1103. {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
  1104. {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
  1105. {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
  1106. {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
  1107. {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
  1108. {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
  1109. {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
  1110. {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
  1111. {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
  1112. {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
  1113. {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
  1114. {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
  1115. {"TX SMIC MUX1", NULL, "TX_SWR_CLK"},
  1116. {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
  1117. {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
  1118. {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
  1119. {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
  1120. {"TX SMIC MUX1", "ADC4", "TX SWR_ADC4"},
  1121. {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
  1122. {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
  1123. {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
  1124. {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
  1125. {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
  1126. {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
  1127. {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
  1128. {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
  1129. {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
  1130. {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
  1131. {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
  1132. {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
  1133. {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
  1134. {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
  1135. {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
  1136. {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
  1137. {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
  1138. {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
  1139. {"TX SMIC MUX2", NULL, "TX_SWR_CLK"},
  1140. {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
  1141. {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
  1142. {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
  1143. {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
  1144. {"TX SMIC MUX2", "ADC4", "TX SWR_ADC4"},
  1145. {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
  1146. {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
  1147. {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
  1148. {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
  1149. {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
  1150. {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
  1151. {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
  1152. {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
  1153. {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
  1154. {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
  1155. {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
  1156. {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
  1157. {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
  1158. {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
  1159. {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
  1160. {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
  1161. {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
  1162. {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
  1163. {"TX SMIC MUX3", NULL, "TX_SWR_CLK"},
  1164. {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
  1165. {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
  1166. {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
  1167. {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
  1168. {"TX SMIC MUX3", "ADC4", "TX SWR_ADC4"},
  1169. {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
  1170. {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
  1171. {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
  1172. {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
  1173. {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
  1174. {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
  1175. {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
  1176. {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
  1177. {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
  1178. {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
  1179. {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
  1180. {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
  1181. {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
  1182. {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
  1183. {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
  1184. {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
  1185. {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
  1186. {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
  1187. {"TX SMIC MUX4", NULL, "TX_SWR_CLK"},
  1188. {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
  1189. {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
  1190. {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
  1191. {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
  1192. {"TX SMIC MUX4", "ADC4", "TX SWR_ADC4"},
  1193. {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
  1194. {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
  1195. {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
  1196. {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
  1197. {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
  1198. {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
  1199. {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
  1200. {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
  1201. {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
  1202. {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
  1203. {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
  1204. {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
  1205. {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
  1206. {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
  1207. {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
  1208. {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
  1209. {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
  1210. {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
  1211. {"TX SMIC MUX5", NULL, "TX_SWR_CLK"},
  1212. {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
  1213. {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
  1214. {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
  1215. {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
  1216. {"TX SMIC MUX5", "ADC4", "TX SWR_ADC4"},
  1217. {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
  1218. {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
  1219. {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
  1220. {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
  1221. {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
  1222. {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
  1223. {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
  1224. {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
  1225. {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
  1226. {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
  1227. {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
  1228. {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
  1229. {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
  1230. {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
  1231. {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
  1232. {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
  1233. {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
  1234. {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
  1235. {"TX SMIC MUX6", NULL, "TX_SWR_CLK"},
  1236. {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
  1237. {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
  1238. {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
  1239. {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
  1240. {"TX SMIC MUX6", "ADC4", "TX SWR_ADC4"},
  1241. {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
  1242. {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
  1243. {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
  1244. {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
  1245. {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
  1246. {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
  1247. {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
  1248. {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
  1249. {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
  1250. {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
  1251. {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
  1252. {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
  1253. {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
  1254. {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
  1255. {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
  1256. {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
  1257. {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
  1258. {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
  1259. {"TX SMIC MUX7", NULL, "TX_SWR_CLK"},
  1260. {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
  1261. {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
  1262. {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
  1263. {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
  1264. {"TX SMIC MUX7", "ADC4", "TX SWR_ADC4"},
  1265. {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
  1266. {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
  1267. {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
  1268. {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
  1269. {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
  1270. {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
  1271. {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
  1272. {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
  1273. };
  1274. static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
  1275. SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
  1276. BOLERO_CDC_TX0_TX_VOL_CTL,
  1277. 0, -84, 40, digital_gain),
  1278. SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
  1279. BOLERO_CDC_TX1_TX_VOL_CTL,
  1280. 0, -84, 40, digital_gain),
  1281. SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
  1282. BOLERO_CDC_TX2_TX_VOL_CTL,
  1283. 0, -84, 40, digital_gain),
  1284. SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
  1285. BOLERO_CDC_TX3_TX_VOL_CTL,
  1286. 0, -84, 40, digital_gain),
  1287. SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
  1288. BOLERO_CDC_TX4_TX_VOL_CTL,
  1289. 0, -84, 40, digital_gain),
  1290. SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
  1291. BOLERO_CDC_TX5_TX_VOL_CTL,
  1292. 0, -84, 40, digital_gain),
  1293. SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
  1294. BOLERO_CDC_TX6_TX_VOL_CTL,
  1295. 0, -84, 40, digital_gain),
  1296. SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
  1297. BOLERO_CDC_TX7_TX_VOL_CTL,
  1298. 0, -84, 40, digital_gain),
  1299. };
  1300. static int tx_macro_tx_va_mclk_enable(struct tx_macro_priv *tx_priv,
  1301. struct regmap *regmap, int clk_type,
  1302. bool enable)
  1303. {
  1304. int ret = 0, clk_tx_ret = 0;
  1305. dev_dbg(tx_priv->dev,
  1306. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  1307. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  1308. (enable ? "enable" : "disable"), tx_priv->tx_mclk_users);
  1309. if (enable) {
  1310. if (tx_priv->swr_clk_users == 0)
  1311. msm_cdc_pinctrl_select_active_state(
  1312. tx_priv->tx_swr_gpio_p);
  1313. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1314. TX_CORE_CLK,
  1315. TX_CORE_CLK,
  1316. true);
  1317. if (clk_type == TX_MCLK) {
  1318. ret = tx_macro_mclk_enable(tx_priv, 1);
  1319. if (ret < 0) {
  1320. if (tx_priv->swr_clk_users == 0)
  1321. msm_cdc_pinctrl_select_sleep_state(
  1322. tx_priv->tx_swr_gpio_p);
  1323. dev_err_ratelimited(tx_priv->dev,
  1324. "%s: request clock enable failed\n",
  1325. __func__);
  1326. goto done;
  1327. }
  1328. }
  1329. if (clk_type == VA_MCLK) {
  1330. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1331. TX_CORE_CLK,
  1332. VA_CORE_CLK,
  1333. true);
  1334. if (ret < 0) {
  1335. if (tx_priv->swr_clk_users == 0)
  1336. msm_cdc_pinctrl_select_sleep_state(
  1337. tx_priv->tx_swr_gpio_p);
  1338. dev_err_ratelimited(tx_priv->dev,
  1339. "%s: swr request clk failed\n",
  1340. __func__);
  1341. goto done;
  1342. }
  1343. if (tx_priv->tx_mclk_users == 0) {
  1344. regmap_update_bits(regmap,
  1345. BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK,
  1346. 0x01, 0x01);
  1347. regmap_update_bits(regmap,
  1348. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  1349. 0x01, 0x01);
  1350. regmap_update_bits(regmap,
  1351. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1352. 0x01, 0x01);
  1353. }
  1354. }
  1355. if (tx_priv->swr_clk_users == 0) {
  1356. dev_dbg(tx_priv->dev, "%s: reset_swr: %d\n",
  1357. __func__, tx_priv->reset_swr);
  1358. if (tx_priv->reset_swr)
  1359. regmap_update_bits(regmap,
  1360. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1361. 0x02, 0x02);
  1362. regmap_update_bits(regmap,
  1363. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1364. 0x01, 0x01);
  1365. if (tx_priv->reset_swr)
  1366. regmap_update_bits(regmap,
  1367. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1368. 0x02, 0x00);
  1369. tx_priv->reset_swr = false;
  1370. }
  1371. if (!clk_tx_ret)
  1372. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1373. TX_CORE_CLK,
  1374. TX_CORE_CLK,
  1375. false);
  1376. tx_priv->swr_clk_users++;
  1377. } else {
  1378. if (tx_priv->swr_clk_users <= 0) {
  1379. dev_err_ratelimited(tx_priv->dev,
  1380. "tx swrm clock users already 0\n");
  1381. tx_priv->swr_clk_users = 0;
  1382. return 0;
  1383. }
  1384. clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1385. TX_CORE_CLK,
  1386. TX_CORE_CLK,
  1387. true);
  1388. tx_priv->swr_clk_users--;
  1389. if (tx_priv->swr_clk_users == 0)
  1390. regmap_update_bits(regmap,
  1391. BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
  1392. 0x01, 0x00);
  1393. if (clk_type == TX_MCLK)
  1394. tx_macro_mclk_enable(tx_priv, 0);
  1395. if (clk_type == VA_MCLK) {
  1396. if (tx_priv->tx_mclk_users == 0) {
  1397. regmap_update_bits(regmap,
  1398. BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
  1399. 0x01, 0x00);
  1400. regmap_update_bits(regmap,
  1401. BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
  1402. 0x01, 0x00);
  1403. }
  1404. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1405. TX_CORE_CLK,
  1406. VA_CORE_CLK,
  1407. false);
  1408. if (ret < 0) {
  1409. dev_err_ratelimited(tx_priv->dev,
  1410. "%s: swr request clk failed\n",
  1411. __func__);
  1412. goto done;
  1413. }
  1414. }
  1415. if (!clk_tx_ret)
  1416. ret = bolero_clk_rsc_request_clock(tx_priv->dev,
  1417. TX_CORE_CLK,
  1418. TX_CORE_CLK,
  1419. false);
  1420. if (tx_priv->swr_clk_users == 0)
  1421. msm_cdc_pinctrl_select_sleep_state(
  1422. tx_priv->tx_swr_gpio_p);
  1423. }
  1424. return 0;
  1425. done:
  1426. if (!clk_tx_ret)
  1427. bolero_clk_rsc_request_clock(tx_priv->dev,
  1428. TX_CORE_CLK,
  1429. TX_CORE_CLK,
  1430. false);
  1431. return ret;
  1432. }
  1433. static int tx_macro_swrm_clock(void *handle, bool enable)
  1434. {
  1435. struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
  1436. struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
  1437. int ret = 0;
  1438. if (regmap == NULL) {
  1439. dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
  1440. return -EINVAL;
  1441. }
  1442. mutex_lock(&tx_priv->swr_clk_lock);
  1443. dev_dbg(tx_priv->dev,
  1444. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  1445. __func__, (enable ? "enable" : "disable"),
  1446. tx_priv->tx_swr_clk_cnt, tx_priv->va_swr_clk_cnt);
  1447. if (enable) {
  1448. pm_runtime_get_sync(tx_priv->dev);
  1449. if (tx_priv->va_swr_clk_cnt && !tx_priv->tx_swr_clk_cnt) {
  1450. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1451. VA_MCLK, enable);
  1452. if (ret)
  1453. goto done;
  1454. tx_priv->va_clk_status++;
  1455. } else {
  1456. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1457. TX_MCLK, enable);
  1458. if (ret)
  1459. goto done;
  1460. tx_priv->tx_clk_status++;
  1461. }
  1462. pm_runtime_mark_last_busy(tx_priv->dev);
  1463. pm_runtime_put_autosuspend(tx_priv->dev);
  1464. } else {
  1465. if (tx_priv->va_clk_status && !tx_priv->tx_clk_status) {
  1466. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1467. VA_MCLK, enable);
  1468. if (ret)
  1469. goto done;
  1470. --tx_priv->va_clk_status;
  1471. } else if (!tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  1472. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1473. TX_MCLK, enable);
  1474. if (ret)
  1475. goto done;
  1476. --tx_priv->tx_clk_status;
  1477. } else if (tx_priv->va_clk_status && tx_priv->tx_clk_status) {
  1478. if (!tx_priv->va_swr_clk_cnt && tx_priv->tx_swr_clk_cnt) {
  1479. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1480. VA_MCLK, enable);
  1481. if (ret)
  1482. goto done;
  1483. --tx_priv->va_clk_status;
  1484. } else {
  1485. ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
  1486. TX_MCLK, enable);
  1487. if (ret)
  1488. goto done;
  1489. --tx_priv->tx_clk_status;
  1490. }
  1491. } else {
  1492. dev_dbg(tx_priv->dev,
  1493. "%s: Both clocks are disabled\n", __func__);
  1494. }
  1495. }
  1496. dev_dbg(tx_priv->dev,
  1497. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  1498. __func__, tx_priv->swr_clk_users, tx_priv->tx_clk_status,
  1499. tx_priv->va_clk_status);
  1500. done:
  1501. mutex_unlock(&tx_priv->swr_clk_lock);
  1502. return ret;
  1503. }
  1504. static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1505. struct tx_macro_priv *tx_priv)
  1506. {
  1507. u32 div_factor = TX_MACRO_CLK_DIV_2;
  1508. u32 mclk_rate = TX_MACRO_MCLK_FREQ;
  1509. if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1510. mclk_rate % dmic_sample_rate != 0)
  1511. goto undefined_rate;
  1512. div_factor = mclk_rate / dmic_sample_rate;
  1513. switch (div_factor) {
  1514. case 2:
  1515. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1516. break;
  1517. case 3:
  1518. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
  1519. break;
  1520. case 4:
  1521. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
  1522. break;
  1523. case 6:
  1524. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
  1525. break;
  1526. case 8:
  1527. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
  1528. break;
  1529. case 16:
  1530. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
  1531. break;
  1532. default:
  1533. /* Any other DIV factor is invalid */
  1534. goto undefined_rate;
  1535. }
  1536. /* Valid dmic DIV factors */
  1537. dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1538. __func__, div_factor, mclk_rate);
  1539. return dmic_sample_rate;
  1540. undefined_rate:
  1541. dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1542. __func__, dmic_sample_rate, mclk_rate);
  1543. dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1544. return dmic_sample_rate;
  1545. }
  1546. static int tx_macro_init(struct snd_soc_component *component)
  1547. {
  1548. struct snd_soc_dapm_context *dapm =
  1549. snd_soc_component_get_dapm(component);
  1550. int ret = 0, i = 0;
  1551. struct device *tx_dev = NULL;
  1552. struct tx_macro_priv *tx_priv = NULL;
  1553. tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
  1554. if (!tx_dev) {
  1555. dev_err(component->dev,
  1556. "%s: null device for macro!\n", __func__);
  1557. return -EINVAL;
  1558. }
  1559. tx_priv = dev_get_drvdata(tx_dev);
  1560. if (!tx_priv) {
  1561. dev_err(component->dev,
  1562. "%s: priv is null for macro!\n", __func__);
  1563. return -EINVAL;
  1564. }
  1565. ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
  1566. ARRAY_SIZE(tx_macro_dapm_widgets));
  1567. if (ret < 0) {
  1568. dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
  1569. return ret;
  1570. }
  1571. ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
  1572. ARRAY_SIZE(tx_audio_map));
  1573. if (ret < 0) {
  1574. dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
  1575. return ret;
  1576. }
  1577. ret = snd_soc_dapm_new_widgets(dapm->card);
  1578. if (ret < 0) {
  1579. dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
  1580. return ret;
  1581. }
  1582. ret = snd_soc_add_component_controls(component, tx_macro_snd_controls,
  1583. ARRAY_SIZE(tx_macro_snd_controls));
  1584. if (ret < 0) {
  1585. dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
  1586. return ret;
  1587. }
  1588. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
  1589. snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
  1590. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
  1591. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
  1592. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
  1593. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
  1594. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC4");
  1595. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC0");
  1596. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC1");
  1597. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC2");
  1598. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC3");
  1599. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC4");
  1600. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC5");
  1601. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC6");
  1602. snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC7");
  1603. snd_soc_dapm_sync(dapm);
  1604. for (i = 0; i < NUM_DECIMATORS; i++) {
  1605. tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
  1606. tx_priv->tx_hpf_work[i].decimator = i;
  1607. INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
  1608. tx_macro_tx_hpf_corner_freq_callback);
  1609. }
  1610. for (i = 0; i < NUM_DECIMATORS; i++) {
  1611. tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
  1612. tx_priv->tx_mute_dwork[i].decimator = i;
  1613. INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
  1614. tx_macro_mute_update_callback);
  1615. }
  1616. tx_priv->component = component;
  1617. return 0;
  1618. }
  1619. static int tx_macro_deinit(struct snd_soc_component *component)
  1620. {
  1621. struct device *tx_dev = NULL;
  1622. struct tx_macro_priv *tx_priv = NULL;
  1623. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1624. return -EINVAL;
  1625. tx_priv->component = NULL;
  1626. return 0;
  1627. }
  1628. static void tx_macro_add_child_devices(struct work_struct *work)
  1629. {
  1630. struct tx_macro_priv *tx_priv = NULL;
  1631. struct platform_device *pdev = NULL;
  1632. struct device_node *node = NULL;
  1633. struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  1634. int ret = 0;
  1635. u16 count = 0, ctrl_num = 0;
  1636. struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
  1637. char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
  1638. bool tx_swr_master_node = false;
  1639. tx_priv = container_of(work, struct tx_macro_priv,
  1640. tx_macro_add_child_devices_work);
  1641. if (!tx_priv) {
  1642. pr_err("%s: Memory for tx_priv does not exist\n",
  1643. __func__);
  1644. return;
  1645. }
  1646. if (!tx_priv->dev) {
  1647. pr_err("%s: tx dev does not exist\n", __func__);
  1648. return;
  1649. }
  1650. if (!tx_priv->dev->of_node) {
  1651. dev_err(tx_priv->dev,
  1652. "%s: DT node for tx_priv does not exist\n", __func__);
  1653. return;
  1654. }
  1655. platdata = &tx_priv->swr_plat_data;
  1656. tx_priv->child_count = 0;
  1657. for_each_available_child_of_node(tx_priv->dev->of_node, node) {
  1658. tx_swr_master_node = false;
  1659. if (strnstr(node->name, "tx_swr_master",
  1660. strlen("tx_swr_master")) != NULL)
  1661. tx_swr_master_node = true;
  1662. if (tx_swr_master_node)
  1663. strlcpy(plat_dev_name, "tx_swr_ctrl",
  1664. (TX_MACRO_SWR_STRING_LEN - 1));
  1665. else
  1666. strlcpy(plat_dev_name, node->name,
  1667. (TX_MACRO_SWR_STRING_LEN - 1));
  1668. pdev = platform_device_alloc(plat_dev_name, -1);
  1669. if (!pdev) {
  1670. dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
  1671. __func__);
  1672. ret = -ENOMEM;
  1673. goto err;
  1674. }
  1675. pdev->dev.parent = tx_priv->dev;
  1676. pdev->dev.of_node = node;
  1677. if (tx_swr_master_node) {
  1678. ret = platform_device_add_data(pdev, platdata,
  1679. sizeof(*platdata));
  1680. if (ret) {
  1681. dev_err(&pdev->dev,
  1682. "%s: cannot add plat data ctrl:%d\n",
  1683. __func__, ctrl_num);
  1684. goto fail_pdev_add;
  1685. }
  1686. }
  1687. ret = platform_device_add(pdev);
  1688. if (ret) {
  1689. dev_err(&pdev->dev,
  1690. "%s: Cannot add platform device\n",
  1691. __func__);
  1692. goto fail_pdev_add;
  1693. }
  1694. if (tx_swr_master_node) {
  1695. temp = krealloc(swr_ctrl_data,
  1696. (ctrl_num + 1) * sizeof(
  1697. struct tx_macro_swr_ctrl_data),
  1698. GFP_KERNEL);
  1699. if (!temp) {
  1700. ret = -ENOMEM;
  1701. goto fail_pdev_add;
  1702. }
  1703. swr_ctrl_data = temp;
  1704. swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
  1705. ctrl_num++;
  1706. dev_dbg(&pdev->dev,
  1707. "%s: Added soundwire ctrl device(s)\n",
  1708. __func__);
  1709. tx_priv->swr_ctrl_data = swr_ctrl_data;
  1710. }
  1711. if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
  1712. tx_priv->pdev_child_devices[
  1713. tx_priv->child_count++] = pdev;
  1714. else
  1715. goto err;
  1716. }
  1717. return;
  1718. fail_pdev_add:
  1719. for (count = 0; count < tx_priv->child_count; count++)
  1720. platform_device_put(tx_priv->pdev_child_devices[count]);
  1721. err:
  1722. return;
  1723. }
  1724. static int tx_macro_set_port_map(struct snd_soc_component *component,
  1725. u32 usecase, u32 size, void *data)
  1726. {
  1727. struct device *tx_dev = NULL;
  1728. struct tx_macro_priv *tx_priv = NULL;
  1729. struct swrm_port_config port_cfg;
  1730. int ret = 0;
  1731. if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
  1732. return -EINVAL;
  1733. memset(&port_cfg, 0, sizeof(port_cfg));
  1734. port_cfg.uc = usecase;
  1735. port_cfg.size = size;
  1736. port_cfg.params = data;
  1737. ret = swrm_wcd_notify(
  1738. tx_priv->swr_ctrl_data[0].tx_swr_pdev,
  1739. SWR_SET_PORT_MAP, &port_cfg);
  1740. return ret;
  1741. }
  1742. static void tx_macro_init_ops(struct macro_ops *ops,
  1743. char __iomem *tx_io_base)
  1744. {
  1745. memset(ops, 0, sizeof(struct macro_ops));
  1746. ops->init = tx_macro_init;
  1747. ops->exit = tx_macro_deinit;
  1748. ops->io_base = tx_io_base;
  1749. ops->dai_ptr = tx_macro_dai;
  1750. ops->num_dais = ARRAY_SIZE(tx_macro_dai);
  1751. ops->event_handler = tx_macro_event_handler;
  1752. ops->reg_wake_irq = tx_macro_reg_wake_irq;
  1753. ops->set_port_map = tx_macro_set_port_map;
  1754. }
  1755. static int tx_macro_probe(struct platform_device *pdev)
  1756. {
  1757. struct macro_ops ops = {0};
  1758. struct tx_macro_priv *tx_priv = NULL;
  1759. u32 tx_base_addr = 0, sample_rate = 0;
  1760. char __iomem *tx_io_base = NULL;
  1761. int ret = 0;
  1762. const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
  1763. tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
  1764. GFP_KERNEL);
  1765. if (!tx_priv)
  1766. return -ENOMEM;
  1767. platform_set_drvdata(pdev, tx_priv);
  1768. tx_priv->dev = &pdev->dev;
  1769. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1770. &tx_base_addr);
  1771. if (ret) {
  1772. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1773. __func__, "reg");
  1774. return ret;
  1775. }
  1776. dev_set_drvdata(&pdev->dev, tx_priv);
  1777. tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  1778. "qcom,tx-swr-gpios", 0);
  1779. if (!tx_priv->tx_swr_gpio_p) {
  1780. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  1781. __func__);
  1782. return -EINVAL;
  1783. }
  1784. tx_io_base = devm_ioremap(&pdev->dev,
  1785. tx_base_addr, TX_MACRO_MAX_OFFSET);
  1786. if (!tx_io_base) {
  1787. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1788. return -ENOMEM;
  1789. }
  1790. tx_priv->tx_io_base = tx_io_base;
  1791. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1792. &sample_rate);
  1793. if (ret) {
  1794. dev_err(&pdev->dev,
  1795. "%s: could not find sample_rate entry in dt\n",
  1796. __func__);
  1797. tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
  1798. } else {
  1799. if (tx_macro_validate_dmic_sample_rate(
  1800. sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1801. return -EINVAL;
  1802. }
  1803. tx_priv->reset_swr = true;
  1804. INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
  1805. tx_macro_add_child_devices);
  1806. tx_priv->swr_plat_data.handle = (void *) tx_priv;
  1807. tx_priv->swr_plat_data.read = NULL;
  1808. tx_priv->swr_plat_data.write = NULL;
  1809. tx_priv->swr_plat_data.bulk_write = NULL;
  1810. tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
  1811. tx_priv->swr_plat_data.handle_irq = NULL;
  1812. mutex_init(&tx_priv->mclk_lock);
  1813. mutex_init(&tx_priv->swr_clk_lock);
  1814. tx_macro_init_ops(&ops, tx_io_base);
  1815. ops.clk_id_req = TX_CORE_CLK;
  1816. ops.default_clk_id = TX_CORE_CLK;
  1817. ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
  1818. if (ret) {
  1819. dev_err(&pdev->dev,
  1820. "%s: register macro failed\n", __func__);
  1821. goto err_reg_macro;
  1822. }
  1823. schedule_work(&tx_priv->tx_macro_add_child_devices_work);
  1824. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  1825. pm_runtime_use_autosuspend(&pdev->dev);
  1826. pm_runtime_set_suspended(&pdev->dev);
  1827. pm_runtime_enable(&pdev->dev);
  1828. return 0;
  1829. err_reg_macro:
  1830. mutex_destroy(&tx_priv->mclk_lock);
  1831. mutex_destroy(&tx_priv->swr_clk_lock);
  1832. return ret;
  1833. }
  1834. static int tx_macro_remove(struct platform_device *pdev)
  1835. {
  1836. struct tx_macro_priv *tx_priv = NULL;
  1837. u16 count = 0;
  1838. tx_priv = platform_get_drvdata(pdev);
  1839. if (!tx_priv)
  1840. return -EINVAL;
  1841. kfree(tx_priv->swr_ctrl_data);
  1842. for (count = 0; count < tx_priv->child_count &&
  1843. count < TX_MACRO_CHILD_DEVICES_MAX; count++)
  1844. platform_device_unregister(tx_priv->pdev_child_devices[count]);
  1845. pm_runtime_disable(&pdev->dev);
  1846. pm_runtime_set_suspended(&pdev->dev);
  1847. mutex_destroy(&tx_priv->mclk_lock);
  1848. mutex_destroy(&tx_priv->swr_clk_lock);
  1849. bolero_unregister_macro(&pdev->dev, TX_MACRO);
  1850. return 0;
  1851. }
  1852. static const struct of_device_id tx_macro_dt_match[] = {
  1853. {.compatible = "qcom,tx-macro"},
  1854. {}
  1855. };
  1856. static const struct dev_pm_ops bolero_dev_pm_ops = {
  1857. SET_RUNTIME_PM_OPS(
  1858. bolero_runtime_suspend,
  1859. bolero_runtime_resume,
  1860. NULL
  1861. )
  1862. };
  1863. static struct platform_driver tx_macro_driver = {
  1864. .driver = {
  1865. .name = "tx_macro",
  1866. .owner = THIS_MODULE,
  1867. .pm = &bolero_dev_pm_ops,
  1868. .of_match_table = tx_macro_dt_match,
  1869. .suppress_bind_attrs = true,
  1870. },
  1871. .probe = tx_macro_probe,
  1872. .remove = tx_macro_remove,
  1873. };
  1874. module_platform_driver(tx_macro_driver);
  1875. MODULE_DESCRIPTION("TX macro driver");
  1876. MODULE_LICENSE("GPL v2");