rx-macro.c 112 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/io.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/clk.h>
  9. #include <linux/pm_runtime.h>
  10. #include <sound/soc.h>
  11. #include <sound/pcm.h>
  12. #include <sound/pcm_params.h>
  13. #include <sound/soc-dapm.h>
  14. #include <sound/tlv.h>
  15. #include <soc/swr-common.h>
  16. #include <soc/swr-wcd.h>
  17. #include <asoc/msm-cdc-pinctrl.h>
  18. #include "bolero-cdc.h"
  19. #include "bolero-cdc-registers.h"
  20. #include "bolero-clk-rsc.h"
  21. #define AUTO_SUSPEND_DELAY 50 /* delay in msec */
  22. #define RX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  23. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  24. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000 |\
  25. SNDRV_PCM_RATE_384000)
  26. /* Fractional Rates */
  27. #define RX_MACRO_FRAC_RATES (SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_88200 |\
  28. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800)
  29. #define RX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  32. #define RX_MACRO_ECHO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  33. SNDRV_PCM_RATE_48000)
  34. #define RX_MACRO_ECHO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  35. SNDRV_PCM_FMTBIT_S24_LE |\
  36. SNDRV_PCM_FMTBIT_S24_3LE)
  37. #define SAMPLING_RATE_44P1KHZ 44100
  38. #define SAMPLING_RATE_88P2KHZ 88200
  39. #define SAMPLING_RATE_176P4KHZ 176400
  40. #define SAMPLING_RATE_352P8KHZ 352800
  41. #define RX_MACRO_MAX_OFFSET 0x1000
  42. #define RX_MACRO_MAX_DMA_CH_PER_PORT 2
  43. #define RX_SWR_STRING_LEN 80
  44. #define RX_MACRO_CHILD_DEVICES_MAX 3
  45. #define RX_MACRO_INTERP_MUX_NUM_INPUTS 3
  46. #define RX_MACRO_SIDETONE_IIR_COEFF_MAX 5
  47. #define STRING(name) #name
  48. #define RX_MACRO_DAPM_ENUM(name, reg, offset, text) \
  49. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  50. static const struct snd_kcontrol_new name##_mux = \
  51. SOC_DAPM_ENUM(STRING(name), name##_enum)
  52. #define RX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  53. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  54. static const struct snd_kcontrol_new name##_mux = \
  55. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  56. #define RX_MACRO_DAPM_MUX(name, shift, kctl) \
  57. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  58. #define RX_MACRO_RX_PATH_OFFSET 0x80
  59. #define RX_MACRO_COMP_OFFSET 0x40
  60. #define MAX_IMPED_PARAMS 6
  61. #define RX_MACRO_EC_MIX_TX0_MASK 0xf0
  62. #define RX_MACRO_EC_MIX_TX1_MASK 0x0f
  63. #define RX_MACRO_EC_MIX_TX2_MASK 0x0f
  64. struct wcd_imped_val {
  65. u32 imped_val;
  66. u8 index;
  67. };
  68. static const struct wcd_imped_val imped_index[] = {
  69. {4, 0},
  70. {5, 1},
  71. {6, 2},
  72. {7, 3},
  73. {8, 4},
  74. {9, 5},
  75. {10, 6},
  76. {11, 7},
  77. {12, 8},
  78. {13, 9},
  79. };
  80. struct rx_macro_reg_mask_val {
  81. u16 reg;
  82. u8 mask;
  83. u8 val;
  84. };
  85. static const struct rx_macro_reg_mask_val imped_table[][MAX_IMPED_PARAMS] = {
  86. {
  87. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf2},
  88. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf2},
  89. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  90. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf2},
  91. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf2},
  92. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  93. },
  94. {
  95. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf4},
  96. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf4},
  97. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  98. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf4},
  99. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf4},
  100. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  101. },
  102. {
  103. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf7},
  104. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf7},
  105. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  106. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf7},
  107. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf7},
  108. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  109. },
  110. {
  111. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xf9},
  112. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xf9},
  113. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  114. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xf9},
  115. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xf9},
  116. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  117. },
  118. {
  119. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfa},
  120. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfa},
  121. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  122. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfa},
  123. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfa},
  124. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  125. },
  126. {
  127. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfb},
  128. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfb},
  129. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  130. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfb},
  131. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfb},
  132. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  133. },
  134. {
  135. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfc},
  136. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfc},
  137. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  138. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfc},
  139. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfc},
  140. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  141. },
  142. {
  143. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  144. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  145. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x00},
  146. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  147. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  148. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x00},
  149. },
  150. {
  151. {BOLERO_CDC_RX_RX0_RX_VOL_CTL, 0xff, 0xfd},
  152. {BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0xff, 0xfd},
  153. {BOLERO_CDC_RX_RX0_RX_PATH_SEC1, 0x01, 0x01},
  154. {BOLERO_CDC_RX_RX1_RX_VOL_CTL, 0xff, 0xfd},
  155. {BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0xff, 0xfd},
  156. {BOLERO_CDC_RX_RX1_RX_PATH_SEC1, 0x01, 0x01},
  157. },
  158. };
  159. enum {
  160. INTERP_HPHL,
  161. INTERP_HPHR,
  162. INTERP_AUX,
  163. INTERP_MAX
  164. };
  165. enum {
  166. RX_MACRO_RX0,
  167. RX_MACRO_RX1,
  168. RX_MACRO_RX2,
  169. RX_MACRO_RX3,
  170. RX_MACRO_RX4,
  171. RX_MACRO_RX5,
  172. RX_MACRO_PORTS_MAX
  173. };
  174. enum {
  175. RX_MACRO_COMP1, /* HPH_L */
  176. RX_MACRO_COMP2, /* HPH_R */
  177. RX_MACRO_COMP_MAX
  178. };
  179. enum {
  180. RX_MACRO_EC0_MUX = 0,
  181. RX_MACRO_EC1_MUX,
  182. RX_MACRO_EC2_MUX,
  183. RX_MACRO_EC_MUX_MAX,
  184. };
  185. enum {
  186. INTn_1_INP_SEL_ZERO = 0,
  187. INTn_1_INP_SEL_DEC0,
  188. INTn_1_INP_SEL_DEC1,
  189. INTn_1_INP_SEL_IIR0,
  190. INTn_1_INP_SEL_IIR1,
  191. INTn_1_INP_SEL_RX0,
  192. INTn_1_INP_SEL_RX1,
  193. INTn_1_INP_SEL_RX2,
  194. INTn_1_INP_SEL_RX3,
  195. INTn_1_INP_SEL_RX4,
  196. INTn_1_INP_SEL_RX5,
  197. };
  198. enum {
  199. INTn_2_INP_SEL_ZERO = 0,
  200. INTn_2_INP_SEL_RX0,
  201. INTn_2_INP_SEL_RX1,
  202. INTn_2_INP_SEL_RX2,
  203. INTn_2_INP_SEL_RX3,
  204. INTn_2_INP_SEL_RX4,
  205. INTn_2_INP_SEL_RX5,
  206. };
  207. enum {
  208. INTERP_MAIN_PATH,
  209. INTERP_MIX_PATH,
  210. };
  211. /* Codec supports 2 IIR filters */
  212. enum {
  213. IIR0 = 0,
  214. IIR1,
  215. IIR_MAX,
  216. };
  217. /* Each IIR has 5 Filter Stages */
  218. enum {
  219. BAND1 = 0,
  220. BAND2,
  221. BAND3,
  222. BAND4,
  223. BAND5,
  224. BAND_MAX,
  225. };
  226. struct rx_macro_idle_detect_config {
  227. u8 hph_idle_thr;
  228. u8 hph_idle_detect_en;
  229. };
  230. struct interp_sample_rate {
  231. int sample_rate;
  232. int rate_val;
  233. };
  234. static struct interp_sample_rate sr_val_tbl[] = {
  235. {8000, 0x0}, {16000, 0x1}, {32000, 0x3}, {48000, 0x4}, {96000, 0x5},
  236. {192000, 0x6}, {384000, 0x7}, {44100, 0x9}, {88200, 0xA},
  237. {176400, 0xB}, {352800, 0xC},
  238. };
  239. struct rx_macro_bcl_pmic_params {
  240. u8 id;
  241. u8 sid;
  242. u8 ppid;
  243. };
  244. static int rx_macro_hw_params(struct snd_pcm_substream *substream,
  245. struct snd_pcm_hw_params *params,
  246. struct snd_soc_dai *dai);
  247. static int rx_macro_get_channel_map(struct snd_soc_dai *dai,
  248. unsigned int *tx_num, unsigned int *tx_slot,
  249. unsigned int *rx_num, unsigned int *rx_slot);
  250. static int rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  251. struct snd_ctl_elem_value *ucontrol);
  252. static int rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  253. struct snd_ctl_elem_value *ucontrol);
  254. static int rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  255. struct snd_ctl_elem_value *ucontrol);
  256. static int rx_macro_enable_interp_clk(struct snd_soc_component *component,
  257. int event, int interp_idx);
  258. /* Hold instance to soundwire platform device */
  259. struct rx_swr_ctrl_data {
  260. struct platform_device *rx_swr_pdev;
  261. };
  262. struct rx_swr_ctrl_platform_data {
  263. void *handle; /* holds codec private data */
  264. int (*read)(void *handle, int reg);
  265. int (*write)(void *handle, int reg, int val);
  266. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  267. int (*clk)(void *handle, bool enable);
  268. int (*handle_irq)(void *handle,
  269. irqreturn_t (*swrm_irq_handler)(int irq,
  270. void *data),
  271. void *swrm_handle,
  272. int action);
  273. };
  274. enum {
  275. RX_MACRO_AIF_INVALID = 0,
  276. RX_MACRO_AIF1_PB,
  277. RX_MACRO_AIF2_PB,
  278. RX_MACRO_AIF3_PB,
  279. RX_MACRO_AIF4_PB,
  280. RX_MACRO_AIF_ECHO,
  281. RX_MACRO_MAX_DAIS,
  282. };
  283. enum {
  284. RX_MACRO_AIF1_CAP = 0,
  285. RX_MACRO_AIF2_CAP,
  286. RX_MACRO_AIF3_CAP,
  287. RX_MACRO_MAX_AIF_CAP_DAIS
  288. };
  289. /*
  290. * @dev: rx macro device pointer
  291. * @comp_enabled: compander enable mixer value set
  292. * @prim_int_users: Users of interpolator
  293. * @rx_mclk_users: RX MCLK users count
  294. * @vi_feed_value: VI sense mask
  295. * @swr_clk_lock: to lock swr master clock operations
  296. * @swr_ctrl_data: SoundWire data structure
  297. * @swr_plat_data: Soundwire platform data
  298. * @rx_macro_add_child_devices_work: work for adding child devices
  299. * @rx_swr_gpio_p: used by pinctrl API
  300. * @component: codec handle
  301. */
  302. struct rx_macro_priv {
  303. struct device *dev;
  304. int comp_enabled[RX_MACRO_COMP_MAX];
  305. /* Main path clock users count */
  306. int main_clk_users[INTERP_MAX];
  307. int rx_port_value[RX_MACRO_PORTS_MAX];
  308. u16 prim_int_users[INTERP_MAX];
  309. int rx_mclk_users;
  310. int swr_clk_users;
  311. bool dapm_mclk_enable;
  312. bool reset_swr;
  313. int clsh_users;
  314. int rx_mclk_cnt;
  315. bool is_native_on;
  316. bool is_ear_mode_on;
  317. bool dev_up;
  318. bool hph_pwr_mode;
  319. bool hph_hd2_mode;
  320. struct mutex mclk_lock;
  321. struct mutex swr_clk_lock;
  322. struct rx_swr_ctrl_data *swr_ctrl_data;
  323. struct rx_swr_ctrl_platform_data swr_plat_data;
  324. struct work_struct rx_macro_add_child_devices_work;
  325. struct device_node *rx_swr_gpio_p;
  326. struct snd_soc_component *component;
  327. unsigned long active_ch_mask[RX_MACRO_MAX_DAIS];
  328. unsigned long active_ch_cnt[RX_MACRO_MAX_DAIS];
  329. u16 bit_width[RX_MACRO_MAX_DAIS];
  330. char __iomem *rx_io_base;
  331. char __iomem *rx_mclk_mode_muxsel;
  332. struct rx_macro_idle_detect_config idle_det_cfg;
  333. u8 sidetone_coeff_array[IIR_MAX][BAND_MAX]
  334. [RX_MACRO_SIDETONE_IIR_COEFF_MAX * 4];
  335. struct platform_device *pdev_child_devices
  336. [RX_MACRO_CHILD_DEVICES_MAX];
  337. int child_count;
  338. int is_softclip_on;
  339. int softclip_clk_users;
  340. struct rx_macro_bcl_pmic_params bcl_pmic_params;
  341. u16 clk_id;
  342. u16 default_clk_id;
  343. };
  344. static struct snd_soc_dai_driver rx_macro_dai[];
  345. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  346. static const char * const rx_int_mix_mux_text[] = {
  347. "ZERO", "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  348. };
  349. static const char * const rx_prim_mix_text[] = {
  350. "ZERO", "DEC0", "DEC1", "IIR0", "IIR1", "RX0", "RX1", "RX2",
  351. "RX3", "RX4", "RX5"
  352. };
  353. static const char * const rx_sidetone_mix_text[] = {
  354. "ZERO", "SRC0", "SRC1", "SRC_SUM"
  355. };
  356. static const char * const iir_inp_mux_text[] = {
  357. "ZERO", "DEC0", "DEC1", "DEC2", "DEC3",
  358. "RX0", "RX1", "RX2", "RX3", "RX4", "RX5"
  359. };
  360. static const char * const rx_int_dem_inp_mux_text[] = {
  361. "NORMAL_DSM_OUT", "CLSH_DSM_OUT",
  362. };
  363. static const char * const rx_int0_1_interp_mux_text[] = {
  364. "ZERO", "RX INT0_1 MIX1",
  365. };
  366. static const char * const rx_int1_1_interp_mux_text[] = {
  367. "ZERO", "RX INT1_1 MIX1",
  368. };
  369. static const char * const rx_int2_1_interp_mux_text[] = {
  370. "ZERO", "RX INT2_1 MIX1",
  371. };
  372. static const char * const rx_int0_2_interp_mux_text[] = {
  373. "ZERO", "RX INT0_2 MUX",
  374. };
  375. static const char * const rx_int1_2_interp_mux_text[] = {
  376. "ZERO", "RX INT1_2 MUX",
  377. };
  378. static const char * const rx_int2_2_interp_mux_text[] = {
  379. "ZERO", "RX INT2_2 MUX",
  380. };
  381. static const char *const rx_macro_mux_text[] = {
  382. "ZERO", "AIF1_PB", "AIF2_PB", "AIF3_PB", "AIF4_PB"
  383. };
  384. static const char *const rx_macro_ear_mode_text[] = {"OFF", "ON"};
  385. static const struct soc_enum rx_macro_ear_mode_enum =
  386. SOC_ENUM_SINGLE_EXT(2, rx_macro_ear_mode_text);
  387. static const char *const rx_macro_hph_hd2_mode_text[] = {"OFF", "ON"};
  388. static const struct soc_enum rx_macro_hph_hd2_mode_enum =
  389. SOC_ENUM_SINGLE_EXT(2, rx_macro_hph_hd2_mode_text);
  390. static const char *const rx_macro_hph_pwr_mode_text[] = {"ULP", "LOHIFI"};
  391. static const struct soc_enum rx_macro_hph_pwr_mode_enum =
  392. SOC_ENUM_SINGLE_EXT(2, rx_macro_hph_pwr_mode_text);
  393. static const char * const rx_macro_vbat_bcl_gsm_mode_text[] = {"OFF", "ON"};
  394. static const struct soc_enum rx_macro_vbat_bcl_gsm_mode_enum =
  395. SOC_ENUM_SINGLE_EXT(2, rx_macro_vbat_bcl_gsm_mode_text);
  396. static const struct snd_kcontrol_new rx_int2_1_vbat_mix_switch[] = {
  397. SOC_DAPM_SINGLE("RX AUX VBAT Enable", SND_SOC_NOPM, 0, 1, 0)
  398. };
  399. static const char * const hph_idle_detect_text[] = {"OFF", "ON"};
  400. static SOC_ENUM_SINGLE_EXT_DECL(hph_idle_detect_enum, hph_idle_detect_text);
  401. RX_MACRO_DAPM_ENUM(rx_int0_2, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1, 0,
  402. rx_int_mix_mux_text);
  403. RX_MACRO_DAPM_ENUM(rx_int1_2, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG1, 0,
  404. rx_int_mix_mux_text);
  405. RX_MACRO_DAPM_ENUM(rx_int2_2, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG1, 0,
  406. rx_int_mix_mux_text);
  407. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0, 0,
  408. rx_prim_mix_text);
  409. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0, 4,
  410. rx_prim_mix_text);
  411. RX_MACRO_DAPM_ENUM(rx_int0_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1, 4,
  412. rx_prim_mix_text);
  413. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0, 0,
  414. rx_prim_mix_text);
  415. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0, 4,
  416. rx_prim_mix_text);
  417. RX_MACRO_DAPM_ENUM(rx_int1_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG1, 4,
  418. rx_prim_mix_text);
  419. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp0, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG0, 0,
  420. rx_prim_mix_text);
  421. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp1, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG0, 4,
  422. rx_prim_mix_text);
  423. RX_MACRO_DAPM_ENUM(rx_int2_1_mix_inp2, BOLERO_CDC_RX_INP_MUX_RX_INT2_CFG1, 4,
  424. rx_prim_mix_text);
  425. RX_MACRO_DAPM_ENUM(rx_int0_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 2,
  426. rx_sidetone_mix_text);
  427. RX_MACRO_DAPM_ENUM(rx_int1_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 4,
  428. rx_sidetone_mix_text);
  429. RX_MACRO_DAPM_ENUM(rx_int2_mix2_inp, BOLERO_CDC_RX_INP_MUX_SIDETONE_SRC_CFG0, 6,
  430. rx_sidetone_mix_text);
  431. RX_MACRO_DAPM_ENUM(iir0_inp0, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG0, 0,
  432. iir_inp_mux_text);
  433. RX_MACRO_DAPM_ENUM(iir0_inp1, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG1, 0,
  434. iir_inp_mux_text);
  435. RX_MACRO_DAPM_ENUM(iir0_inp2, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG2, 0,
  436. iir_inp_mux_text);
  437. RX_MACRO_DAPM_ENUM(iir0_inp3, BOLERO_CDC_RX_IIR_INP_MUX_IIR0_MIX_CFG3, 0,
  438. iir_inp_mux_text);
  439. RX_MACRO_DAPM_ENUM(iir1_inp0, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG0, 0,
  440. iir_inp_mux_text);
  441. RX_MACRO_DAPM_ENUM(iir1_inp1, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG1, 0,
  442. iir_inp_mux_text);
  443. RX_MACRO_DAPM_ENUM(iir1_inp2, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG2, 0,
  444. iir_inp_mux_text);
  445. RX_MACRO_DAPM_ENUM(iir1_inp3, BOLERO_CDC_RX_IIR_INP_MUX_IIR1_MIX_CFG3, 0,
  446. iir_inp_mux_text);
  447. RX_MACRO_DAPM_ENUM(rx_int0_1_interp, SND_SOC_NOPM, 0,
  448. rx_int0_1_interp_mux_text);
  449. RX_MACRO_DAPM_ENUM(rx_int1_1_interp, SND_SOC_NOPM, 0,
  450. rx_int1_1_interp_mux_text);
  451. RX_MACRO_DAPM_ENUM(rx_int2_1_interp, SND_SOC_NOPM, 0,
  452. rx_int2_1_interp_mux_text);
  453. RX_MACRO_DAPM_ENUM(rx_int0_2_interp, SND_SOC_NOPM, 0,
  454. rx_int0_2_interp_mux_text);
  455. RX_MACRO_DAPM_ENUM(rx_int1_2_interp, SND_SOC_NOPM, 0,
  456. rx_int1_2_interp_mux_text);
  457. RX_MACRO_DAPM_ENUM(rx_int2_2_interp, SND_SOC_NOPM, 0,
  458. rx_int2_2_interp_mux_text);
  459. RX_MACRO_DAPM_ENUM_EXT(rx_int0_dem_inp, BOLERO_CDC_RX_RX0_RX_PATH_CFG1, 0,
  460. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  461. rx_macro_int_dem_inp_mux_put);
  462. RX_MACRO_DAPM_ENUM_EXT(rx_int1_dem_inp, BOLERO_CDC_RX_RX1_RX_PATH_CFG1, 0,
  463. rx_int_dem_inp_mux_text, snd_soc_dapm_get_enum_double,
  464. rx_macro_int_dem_inp_mux_put);
  465. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx0, SND_SOC_NOPM, 0, rx_macro_mux_text,
  466. rx_macro_mux_get, rx_macro_mux_put);
  467. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx1, SND_SOC_NOPM, 0, rx_macro_mux_text,
  468. rx_macro_mux_get, rx_macro_mux_put);
  469. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx2, SND_SOC_NOPM, 0, rx_macro_mux_text,
  470. rx_macro_mux_get, rx_macro_mux_put);
  471. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx3, SND_SOC_NOPM, 0, rx_macro_mux_text,
  472. rx_macro_mux_get, rx_macro_mux_put);
  473. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx4, SND_SOC_NOPM, 0, rx_macro_mux_text,
  474. rx_macro_mux_get, rx_macro_mux_put);
  475. RX_MACRO_DAPM_ENUM_EXT(rx_macro_rx5, SND_SOC_NOPM, 0, rx_macro_mux_text,
  476. rx_macro_mux_get, rx_macro_mux_put);
  477. static const char * const rx_echo_mux_text[] = {
  478. "ZERO", "RX_MIX0", "RX_MIX1", "RX_MIX2"
  479. };
  480. static const struct soc_enum rx_mix_tx2_mux_enum =
  481. SOC_ENUM_SINGLE(BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG5, 0, 4,
  482. rx_echo_mux_text);
  483. static const struct snd_kcontrol_new rx_mix_tx2_mux =
  484. SOC_DAPM_ENUM("RX MIX TX2_MUX Mux", rx_mix_tx2_mux_enum);
  485. static const struct soc_enum rx_mix_tx1_mux_enum =
  486. SOC_ENUM_SINGLE(BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 0, 4,
  487. rx_echo_mux_text);
  488. static const struct snd_kcontrol_new rx_mix_tx1_mux =
  489. SOC_DAPM_ENUM("RX MIX TX1_MUX Mux", rx_mix_tx1_mux_enum);
  490. static const struct soc_enum rx_mix_tx0_mux_enum =
  491. SOC_ENUM_SINGLE(BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4, 4, 4,
  492. rx_echo_mux_text);
  493. static const struct snd_kcontrol_new rx_mix_tx0_mux =
  494. SOC_DAPM_ENUM("RX MIX TX0_MUX Mux", rx_mix_tx0_mux_enum);
  495. static struct snd_soc_dai_ops rx_macro_dai_ops = {
  496. .hw_params = rx_macro_hw_params,
  497. .get_channel_map = rx_macro_get_channel_map,
  498. };
  499. static struct snd_soc_dai_driver rx_macro_dai[] = {
  500. {
  501. .name = "rx_macro_rx1",
  502. .id = RX_MACRO_AIF1_PB,
  503. .playback = {
  504. .stream_name = "RX_MACRO_AIF1 Playback",
  505. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  506. .formats = RX_MACRO_FORMATS,
  507. .rate_max = 384000,
  508. .rate_min = 8000,
  509. .channels_min = 1,
  510. .channels_max = 2,
  511. },
  512. .ops = &rx_macro_dai_ops,
  513. },
  514. {
  515. .name = "rx_macro_rx2",
  516. .id = RX_MACRO_AIF2_PB,
  517. .playback = {
  518. .stream_name = "RX_MACRO_AIF2 Playback",
  519. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  520. .formats = RX_MACRO_FORMATS,
  521. .rate_max = 384000,
  522. .rate_min = 8000,
  523. .channels_min = 1,
  524. .channels_max = 2,
  525. },
  526. .ops = &rx_macro_dai_ops,
  527. },
  528. {
  529. .name = "rx_macro_rx3",
  530. .id = RX_MACRO_AIF3_PB,
  531. .playback = {
  532. .stream_name = "RX_MACRO_AIF3 Playback",
  533. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  534. .formats = RX_MACRO_FORMATS,
  535. .rate_max = 384000,
  536. .rate_min = 8000,
  537. .channels_min = 1,
  538. .channels_max = 2,
  539. },
  540. .ops = &rx_macro_dai_ops,
  541. },
  542. {
  543. .name = "rx_macro_rx4",
  544. .id = RX_MACRO_AIF4_PB,
  545. .playback = {
  546. .stream_name = "RX_MACRO_AIF4 Playback",
  547. .rates = RX_MACRO_RATES | RX_MACRO_FRAC_RATES,
  548. .formats = RX_MACRO_FORMATS,
  549. .rate_max = 384000,
  550. .rate_min = 8000,
  551. .channels_min = 1,
  552. .channels_max = 2,
  553. },
  554. .ops = &rx_macro_dai_ops,
  555. },
  556. {
  557. .name = "rx_macro_echo",
  558. .id = RX_MACRO_AIF_ECHO,
  559. .capture = {
  560. .stream_name = "RX_AIF_ECHO Capture",
  561. .rates = RX_MACRO_ECHO_RATES,
  562. .formats = RX_MACRO_ECHO_FORMATS,
  563. .rate_max = 48000,
  564. .rate_min = 8000,
  565. .channels_min = 1,
  566. .channels_max = 3,
  567. },
  568. .ops = &rx_macro_dai_ops,
  569. },
  570. };
  571. static int get_impedance_index(int imped)
  572. {
  573. int i = 0;
  574. if (imped < imped_index[i].imped_val) {
  575. pr_debug("%s, detected impedance is less than %d Ohm\n",
  576. __func__, imped_index[i].imped_val);
  577. i = 0;
  578. goto ret;
  579. }
  580. if (imped >= imped_index[ARRAY_SIZE(imped_index) - 1].imped_val) {
  581. pr_debug("%s, detected impedance is greater than %d Ohm\n",
  582. __func__,
  583. imped_index[ARRAY_SIZE(imped_index) - 1].imped_val);
  584. i = ARRAY_SIZE(imped_index) - 1;
  585. goto ret;
  586. }
  587. for (i = 0; i < ARRAY_SIZE(imped_index) - 1; i++) {
  588. if (imped >= imped_index[i].imped_val &&
  589. imped < imped_index[i + 1].imped_val)
  590. break;
  591. }
  592. ret:
  593. pr_debug("%s: selected impedance index = %d\n",
  594. __func__, imped_index[i].index);
  595. return imped_index[i].index;
  596. }
  597. /*
  598. * rx_macro_wcd_clsh_imped_config -
  599. * This function updates HPHL and HPHR gain settings
  600. * according to the impedance value.
  601. *
  602. * @component: codec pointer handle
  603. * @imped: impedance value of HPHL/R
  604. * @reset: bool variable to reset registers when teardown
  605. */
  606. static void rx_macro_wcd_clsh_imped_config(struct snd_soc_component *component,
  607. int imped, bool reset)
  608. {
  609. int i;
  610. int index = 0;
  611. int table_size;
  612. static const struct rx_macro_reg_mask_val
  613. (*imped_table_ptr)[MAX_IMPED_PARAMS];
  614. table_size = ARRAY_SIZE(imped_table);
  615. imped_table_ptr = imped_table;
  616. /* reset = 1, which means request is to reset the register values */
  617. if (reset) {
  618. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  619. snd_soc_component_update_bits(component,
  620. imped_table_ptr[index][i].reg,
  621. imped_table_ptr[index][i].mask, 0);
  622. return;
  623. }
  624. index = get_impedance_index(imped);
  625. if (index >= (ARRAY_SIZE(imped_index) - 1)) {
  626. pr_debug("%s, impedance not in range = %d\n", __func__, imped);
  627. return;
  628. }
  629. if (index >= table_size) {
  630. pr_debug("%s, impedance index not in range = %d\n", __func__,
  631. index);
  632. return;
  633. }
  634. for (i = 0; i < MAX_IMPED_PARAMS; i++)
  635. snd_soc_component_update_bits(component,
  636. imped_table_ptr[index][i].reg,
  637. imped_table_ptr[index][i].mask,
  638. imped_table_ptr[index][i].val);
  639. }
  640. static bool rx_macro_get_data(struct snd_soc_component *component,
  641. struct device **rx_dev,
  642. struct rx_macro_priv **rx_priv,
  643. const char *func_name)
  644. {
  645. *rx_dev = bolero_get_device_ptr(component->dev, RX_MACRO);
  646. if (!(*rx_dev)) {
  647. dev_err(component->dev,
  648. "%s: null device for macro!\n", func_name);
  649. return false;
  650. }
  651. *rx_priv = dev_get_drvdata((*rx_dev));
  652. if (!(*rx_priv)) {
  653. dev_err(component->dev,
  654. "%s: priv is null for macro!\n", func_name);
  655. return false;
  656. }
  657. if (!(*rx_priv)->component) {
  658. dev_err(component->dev,
  659. "%s: rx_priv component is not initialized!\n", func_name);
  660. return false;
  661. }
  662. return true;
  663. }
  664. static int rx_macro_set_port_map(struct snd_soc_component *component,
  665. u32 usecase, u32 size, void *data)
  666. {
  667. struct device *rx_dev = NULL;
  668. struct rx_macro_priv *rx_priv = NULL;
  669. struct swrm_port_config port_cfg;
  670. int ret = 0;
  671. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  672. return -EINVAL;
  673. memset(&port_cfg, 0, sizeof(port_cfg));
  674. port_cfg.uc = usecase;
  675. port_cfg.size = size;
  676. port_cfg.params = data;
  677. ret = swrm_wcd_notify(
  678. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  679. SWR_SET_PORT_MAP, &port_cfg);
  680. return ret;
  681. }
  682. static int rx_macro_int_dem_inp_mux_put(struct snd_kcontrol *kcontrol,
  683. struct snd_ctl_elem_value *ucontrol)
  684. {
  685. struct snd_soc_dapm_widget *widget =
  686. snd_soc_dapm_kcontrol_widget(kcontrol);
  687. struct snd_soc_component *component =
  688. snd_soc_dapm_to_component(widget->dapm);
  689. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  690. unsigned int val = 0;
  691. unsigned short look_ahead_dly_reg =
  692. BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  693. val = ucontrol->value.enumerated.item[0];
  694. if (val >= e->items)
  695. return -EINVAL;
  696. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  697. widget->name, val);
  698. if (e->reg == BOLERO_CDC_RX_RX0_RX_PATH_CFG1)
  699. look_ahead_dly_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  700. else if (e->reg == BOLERO_CDC_RX_RX1_RX_PATH_CFG1)
  701. look_ahead_dly_reg = BOLERO_CDC_RX_RX1_RX_PATH_CFG0;
  702. /* Set Look Ahead Delay */
  703. snd_soc_component_update_bits(component, look_ahead_dly_reg,
  704. 0x08, (val ? 0x08 : 0x00));
  705. /* Set DEM INP Select */
  706. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  707. }
  708. static int rx_macro_set_prim_interpolator_rate(struct snd_soc_dai *dai,
  709. u8 rate_reg_val,
  710. u32 sample_rate)
  711. {
  712. u8 int_1_mix1_inp = 0;
  713. u32 j = 0, port = 0;
  714. u16 int_mux_cfg0 = 0, int_mux_cfg1 = 0;
  715. u16 int_fs_reg = 0;
  716. u8 int_mux_cfg0_val = 0, int_mux_cfg1_val = 0;
  717. u8 inp0_sel = 0, inp1_sel = 0, inp2_sel = 0;
  718. struct snd_soc_component *component = dai->component;
  719. struct device *rx_dev = NULL;
  720. struct rx_macro_priv *rx_priv = NULL;
  721. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  722. return -EINVAL;
  723. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  724. RX_MACRO_PORTS_MAX) {
  725. int_1_mix1_inp = port;
  726. if ((int_1_mix1_inp < RX_MACRO_RX0) ||
  727. (int_1_mix1_inp > RX_MACRO_PORTS_MAX)) {
  728. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  729. __func__, dai->id);
  730. return -EINVAL;
  731. }
  732. int_mux_cfg0 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG0;
  733. /*
  734. * Loop through all interpolator MUX inputs and find out
  735. * to which interpolator input, the rx port
  736. * is connected
  737. */
  738. for (j = 0; j < INTERP_MAX; j++) {
  739. int_mux_cfg1 = int_mux_cfg0 + 4;
  740. int_mux_cfg0_val = snd_soc_component_read32(
  741. component, int_mux_cfg0);
  742. int_mux_cfg1_val = snd_soc_component_read32(
  743. component, int_mux_cfg1);
  744. inp0_sel = int_mux_cfg0_val & 0x07;
  745. inp1_sel = (int_mux_cfg0_val >> 4) & 0x038;
  746. inp2_sel = (int_mux_cfg1_val >> 4) & 0x038;
  747. if ((inp0_sel == int_1_mix1_inp) ||
  748. (inp1_sel == int_1_mix1_inp) ||
  749. (inp2_sel == int_1_mix1_inp)) {
  750. int_fs_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  751. 0x80 * j;
  752. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_1\n",
  753. __func__, dai->id, j);
  754. pr_debug("%s: set INT%u_1 sample rate to %u\n",
  755. __func__, j, sample_rate);
  756. /* sample_rate is in Hz */
  757. snd_soc_component_update_bits(component,
  758. int_fs_reg,
  759. 0x0F, rate_reg_val);
  760. }
  761. int_mux_cfg0 += 8;
  762. }
  763. }
  764. return 0;
  765. }
  766. static int rx_macro_set_mix_interpolator_rate(struct snd_soc_dai *dai,
  767. u8 rate_reg_val,
  768. u32 sample_rate)
  769. {
  770. u8 int_2_inp = 0;
  771. u32 j = 0, port = 0;
  772. u16 int_mux_cfg1 = 0, int_fs_reg = 0;
  773. u8 int_mux_cfg1_val = 0;
  774. struct snd_soc_component *component = dai->component;
  775. struct device *rx_dev = NULL;
  776. struct rx_macro_priv *rx_priv = NULL;
  777. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  778. return -EINVAL;
  779. for_each_set_bit(port, &rx_priv->active_ch_mask[dai->id],
  780. RX_MACRO_PORTS_MAX) {
  781. int_2_inp = port;
  782. if ((int_2_inp < RX_MACRO_RX0) ||
  783. (int_2_inp > RX_MACRO_PORTS_MAX)) {
  784. pr_err("%s: Invalid RX port, Dai ID is %d\n",
  785. __func__, dai->id);
  786. return -EINVAL;
  787. }
  788. int_mux_cfg1 = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1;
  789. for (j = 0; j < INTERP_MAX; j++) {
  790. int_mux_cfg1_val = snd_soc_component_read32(
  791. component, int_mux_cfg1) &
  792. 0x07;
  793. if (int_mux_cfg1_val == int_2_inp) {
  794. int_fs_reg = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL +
  795. 0x80 * j;
  796. pr_debug("%s: AIF_PB DAI(%d) connected to INT%u_2\n",
  797. __func__, dai->id, j);
  798. pr_debug("%s: set INT%u_2 sample rate to %u\n",
  799. __func__, j, sample_rate);
  800. snd_soc_component_update_bits(
  801. component, int_fs_reg,
  802. 0x0F, rate_reg_val);
  803. }
  804. int_mux_cfg1 += 8;
  805. }
  806. }
  807. return 0;
  808. }
  809. static bool rx_macro_is_fractional_sample_rate(u32 sample_rate)
  810. {
  811. switch (sample_rate) {
  812. case SAMPLING_RATE_44P1KHZ:
  813. case SAMPLING_RATE_88P2KHZ:
  814. case SAMPLING_RATE_176P4KHZ:
  815. case SAMPLING_RATE_352P8KHZ:
  816. return true;
  817. default:
  818. return false;
  819. }
  820. return false;
  821. }
  822. static int rx_macro_set_interpolator_rate(struct snd_soc_dai *dai,
  823. u32 sample_rate)
  824. {
  825. struct snd_soc_component *component = dai->component;
  826. int rate_val = 0;
  827. int i = 0, ret = 0;
  828. struct device *rx_dev = NULL;
  829. struct rx_macro_priv *rx_priv = NULL;
  830. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  831. return -EINVAL;
  832. for (i = 0; i < ARRAY_SIZE(sr_val_tbl); i++) {
  833. if (sample_rate == sr_val_tbl[i].sample_rate) {
  834. rate_val = sr_val_tbl[i].rate_val;
  835. if (rx_macro_is_fractional_sample_rate(sample_rate))
  836. rx_priv->is_native_on = true;
  837. else
  838. rx_priv->is_native_on = false;
  839. break;
  840. }
  841. }
  842. if ((i == ARRAY_SIZE(sr_val_tbl)) || (rate_val < 0)) {
  843. dev_err(component->dev, "%s: Unsupported sample rate: %d\n",
  844. __func__, sample_rate);
  845. return -EINVAL;
  846. }
  847. ret = rx_macro_set_prim_interpolator_rate(dai, (u8)rate_val, sample_rate);
  848. if (ret)
  849. return ret;
  850. ret = rx_macro_set_mix_interpolator_rate(dai, (u8)rate_val, sample_rate);
  851. if (ret)
  852. return ret;
  853. return ret;
  854. }
  855. static int rx_macro_hw_params(struct snd_pcm_substream *substream,
  856. struct snd_pcm_hw_params *params,
  857. struct snd_soc_dai *dai)
  858. {
  859. struct snd_soc_component *component = dai->component;
  860. int ret = 0;
  861. struct device *rx_dev = NULL;
  862. struct rx_macro_priv *rx_priv = NULL;
  863. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  864. return -EINVAL;
  865. dev_dbg(component->dev,
  866. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  867. dai->name, dai->id, params_rate(params),
  868. params_channels(params));
  869. switch (substream->stream) {
  870. case SNDRV_PCM_STREAM_PLAYBACK:
  871. ret = rx_macro_set_interpolator_rate(dai, params_rate(params));
  872. if (ret) {
  873. pr_err("%s: cannot set sample rate: %u\n",
  874. __func__, params_rate(params));
  875. return ret;
  876. }
  877. rx_priv->bit_width[dai->id] = params_width(params);
  878. break;
  879. case SNDRV_PCM_STREAM_CAPTURE:
  880. default:
  881. break;
  882. }
  883. return 0;
  884. }
  885. static int rx_macro_get_channel_map(struct snd_soc_dai *dai,
  886. unsigned int *tx_num, unsigned int *tx_slot,
  887. unsigned int *rx_num, unsigned int *rx_slot)
  888. {
  889. struct snd_soc_component *component = dai->component;
  890. struct device *rx_dev = NULL;
  891. struct rx_macro_priv *rx_priv = NULL;
  892. unsigned int temp = 0, ch_mask = 0;
  893. u16 val = 0, mask = 0, cnt = 0, i = 0;
  894. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  895. return -EINVAL;
  896. switch (dai->id) {
  897. case RX_MACRO_AIF1_PB:
  898. case RX_MACRO_AIF2_PB:
  899. case RX_MACRO_AIF3_PB:
  900. case RX_MACRO_AIF4_PB:
  901. for_each_set_bit(temp, &rx_priv->active_ch_mask[dai->id],
  902. RX_MACRO_PORTS_MAX) {
  903. ch_mask |= (1 << temp);
  904. if (++i == RX_MACRO_MAX_DMA_CH_PER_PORT)
  905. break;
  906. }
  907. *rx_slot = ch_mask;
  908. *rx_num = rx_priv->active_ch_cnt[dai->id];
  909. break;
  910. case RX_MACRO_AIF_ECHO:
  911. val = snd_soc_component_read32(component,
  912. BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4);
  913. if (val & RX_MACRO_EC_MIX_TX0_MASK) {
  914. mask |= 0x1;
  915. cnt++;
  916. }
  917. if (val & RX_MACRO_EC_MIX_TX1_MASK) {
  918. mask |= 0x2;
  919. cnt++;
  920. }
  921. val = snd_soc_component_read32(component,
  922. BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG5);
  923. if (val & RX_MACRO_EC_MIX_TX2_MASK) {
  924. mask |= 0x4;
  925. cnt++;
  926. }
  927. *tx_slot = mask;
  928. *tx_num = cnt;
  929. break;
  930. default:
  931. dev_err(rx_dev, "%s: Invalid AIF\n", __func__);
  932. break;
  933. }
  934. return 0;
  935. }
  936. static int rx_macro_mclk_enable(struct rx_macro_priv *rx_priv,
  937. bool mclk_enable, bool dapm)
  938. {
  939. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  940. int ret = 0;
  941. if (regmap == NULL) {
  942. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  943. return -EINVAL;
  944. }
  945. dev_dbg(rx_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  946. __func__, mclk_enable, dapm, rx_priv->rx_mclk_users);
  947. mutex_lock(&rx_priv->mclk_lock);
  948. if (mclk_enable) {
  949. if (rx_priv->rx_mclk_users == 0) {
  950. if (rx_priv->is_native_on)
  951. rx_priv->clk_id = RX_CORE_CLK;
  952. ret = bolero_clk_rsc_request_clock(rx_priv->dev,
  953. rx_priv->default_clk_id,
  954. rx_priv->clk_id,
  955. true);
  956. if (ret < 0) {
  957. dev_err(rx_priv->dev,
  958. "%s: rx request clock enable failed\n",
  959. __func__);
  960. goto exit;
  961. }
  962. bolero_clk_rsc_fs_gen_request(rx_priv->dev,
  963. true);
  964. regcache_mark_dirty(regmap);
  965. regcache_sync_region(regmap,
  966. RX_START_OFFSET,
  967. RX_MAX_OFFSET);
  968. regmap_update_bits(regmap,
  969. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  970. 0x01, 0x01);
  971. regmap_update_bits(regmap,
  972. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  973. 0x02, 0x02);
  974. regmap_update_bits(regmap,
  975. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  976. 0x01, 0x01);
  977. }
  978. rx_priv->rx_mclk_users++;
  979. } else {
  980. if (rx_priv->rx_mclk_users <= 0) {
  981. dev_err(rx_priv->dev, "%s: clock already disabled\n",
  982. __func__);
  983. rx_priv->rx_mclk_users = 0;
  984. goto exit;
  985. }
  986. rx_priv->rx_mclk_users--;
  987. if (rx_priv->rx_mclk_users == 0) {
  988. regmap_update_bits(regmap,
  989. BOLERO_CDC_RX_CLK_RST_CTRL_FS_CNT_CONTROL,
  990. 0x01, 0x00);
  991. regmap_update_bits(regmap,
  992. BOLERO_CDC_RX_CLK_RST_CTRL_MCLK_CONTROL,
  993. 0x01, 0x00);
  994. bolero_clk_rsc_fs_gen_request(rx_priv->dev,
  995. false);
  996. bolero_clk_rsc_request_clock(rx_priv->dev,
  997. rx_priv->default_clk_id,
  998. rx_priv->clk_id,
  999. false);
  1000. rx_priv->clk_id = rx_priv->default_clk_id;
  1001. }
  1002. }
  1003. exit:
  1004. mutex_unlock(&rx_priv->mclk_lock);
  1005. return ret;
  1006. }
  1007. static int rx_macro_mclk_event(struct snd_soc_dapm_widget *w,
  1008. struct snd_kcontrol *kcontrol, int event)
  1009. {
  1010. struct snd_soc_component *component =
  1011. snd_soc_dapm_to_component(w->dapm);
  1012. int ret = 0;
  1013. struct device *rx_dev = NULL;
  1014. struct rx_macro_priv *rx_priv = NULL;
  1015. int mclk_freq = MCLK_FREQ;
  1016. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1017. return -EINVAL;
  1018. dev_dbg(rx_dev, "%s: event = %d\n", __func__, event);
  1019. switch (event) {
  1020. case SND_SOC_DAPM_PRE_PMU:
  1021. /* if swr_clk_users > 0, call device down */
  1022. if (rx_priv->swr_clk_users > 0) {
  1023. if ((rx_priv->clk_id == rx_priv->default_clk_id &&
  1024. rx_priv->is_native_on) ||
  1025. (rx_priv->clk_id == RX_CORE_CLK &&
  1026. !rx_priv->is_native_on)) {
  1027. swrm_wcd_notify(
  1028. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1029. SWR_DEVICE_DOWN, NULL);
  1030. }
  1031. }
  1032. if (rx_priv->is_native_on)
  1033. mclk_freq = MCLK_FREQ_NATIVE;
  1034. swrm_wcd_notify(
  1035. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1036. SWR_CLK_FREQ, &mclk_freq);
  1037. ret = rx_macro_mclk_enable(rx_priv, 1, true);
  1038. if (ret)
  1039. rx_priv->dapm_mclk_enable = false;
  1040. else
  1041. rx_priv->dapm_mclk_enable = true;
  1042. break;
  1043. case SND_SOC_DAPM_POST_PMD:
  1044. if (rx_priv->dapm_mclk_enable)
  1045. ret = rx_macro_mclk_enable(rx_priv, 0, true);
  1046. break;
  1047. default:
  1048. dev_err(rx_priv->dev,
  1049. "%s: invalid DAPM event %d\n", __func__, event);
  1050. ret = -EINVAL;
  1051. }
  1052. return ret;
  1053. }
  1054. static int rx_macro_event_handler(struct snd_soc_component *component,
  1055. u16 event, u32 data)
  1056. {
  1057. u16 reg = 0, reg_mix = 0, rx_idx = 0, mute = 0x0, val = 0;
  1058. struct device *rx_dev = NULL;
  1059. struct rx_macro_priv *rx_priv = NULL;
  1060. int ret = 0;
  1061. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1062. return -EINVAL;
  1063. switch (event) {
  1064. case BOLERO_MACRO_EVT_RX_MUTE:
  1065. rx_idx = data >> 0x10;
  1066. mute = data & 0xffff;
  1067. val = mute ? 0x10 : 0x00;
  1068. reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL + (rx_idx *
  1069. RX_MACRO_RX_PATH_OFFSET);
  1070. reg_mix = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL + (rx_idx *
  1071. RX_MACRO_RX_PATH_OFFSET);
  1072. snd_soc_component_update_bits(component, reg,
  1073. 0x10, val);
  1074. snd_soc_component_update_bits(component, reg_mix,
  1075. 0x10, val);
  1076. break;
  1077. case BOLERO_MACRO_EVT_IMPED_TRUE:
  1078. rx_macro_wcd_clsh_imped_config(component, data, true);
  1079. break;
  1080. case BOLERO_MACRO_EVT_IMPED_FALSE:
  1081. rx_macro_wcd_clsh_imped_config(component, data, false);
  1082. break;
  1083. case BOLERO_MACRO_EVT_SSR_DOWN:
  1084. rx_priv->dev_up = false;
  1085. swrm_wcd_notify(
  1086. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1087. SWR_DEVICE_DOWN, NULL);
  1088. swrm_wcd_notify(
  1089. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1090. SWR_DEVICE_SSR_DOWN, NULL);
  1091. break;
  1092. case BOLERO_MACRO_EVT_SSR_UP:
  1093. rx_priv->dev_up = true;
  1094. /* reset swr after ssr/pdr */
  1095. rx_priv->reset_swr = true;
  1096. /* enable&disable RX_CORE_CLK to reset GFMUX reg */
  1097. ret = bolero_clk_rsc_request_clock(rx_priv->dev,
  1098. rx_priv->default_clk_id,
  1099. RX_CORE_CLK, true);
  1100. if (ret < 0)
  1101. dev_err_ratelimited(rx_priv->dev,
  1102. "%s, failed to enable clk, ret:%d\n",
  1103. __func__, ret);
  1104. else
  1105. bolero_clk_rsc_request_clock(rx_priv->dev,
  1106. rx_priv->default_clk_id,
  1107. RX_CORE_CLK, false);
  1108. swrm_wcd_notify(
  1109. rx_priv->swr_ctrl_data[0].rx_swr_pdev,
  1110. SWR_DEVICE_SSR_UP, NULL);
  1111. break;
  1112. case BOLERO_MACRO_EVT_CLK_RESET:
  1113. bolero_rsc_clk_reset(rx_dev, RX_CORE_CLK);
  1114. break;
  1115. }
  1116. return ret;
  1117. }
  1118. static int rx_macro_find_playback_dai_id_for_port(int port_id,
  1119. struct rx_macro_priv *rx_priv)
  1120. {
  1121. int i = 0;
  1122. for (i = RX_MACRO_AIF1_PB; i < RX_MACRO_MAX_DAIS; i++) {
  1123. if (test_bit(port_id, &rx_priv->active_ch_mask[i]))
  1124. return i;
  1125. }
  1126. return -EINVAL;
  1127. }
  1128. static int rx_macro_set_idle_detect_thr(struct snd_soc_component *component,
  1129. struct rx_macro_priv *rx_priv,
  1130. int interp, int path_type)
  1131. {
  1132. int port_id[4] = { 0, 0, 0, 0 };
  1133. int *port_ptr = NULL;
  1134. int num_ports = 0;
  1135. int bit_width = 0, i = 0;
  1136. int mux_reg = 0, mux_reg_val = 0;
  1137. int dai_id = 0, idle_thr = 0;
  1138. if ((interp != INTERP_HPHL) && (interp != INTERP_HPHR))
  1139. return 0;
  1140. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  1141. return 0;
  1142. port_ptr = &port_id[0];
  1143. num_ports = 0;
  1144. /*
  1145. * Read interpolator MUX input registers and find
  1146. * which cdc_dma port is connected and store the port
  1147. * numbers in port_id array.
  1148. */
  1149. if (path_type == INTERP_MIX_PATH) {
  1150. mux_reg = BOLERO_CDC_RX_INP_MUX_RX_INT0_CFG1 +
  1151. 2 * interp;
  1152. mux_reg_val = snd_soc_component_read32(component, mux_reg) &
  1153. 0x0f;
  1154. if ((mux_reg_val >= INTn_2_INP_SEL_RX0) &&
  1155. (mux_reg_val <= INTn_2_INP_SEL_RX5)) {
  1156. *port_ptr++ = mux_reg_val - 1;
  1157. num_ports++;
  1158. }
  1159. }
  1160. if (path_type == INTERP_MAIN_PATH) {
  1161. mux_reg = BOLERO_CDC_RX_INP_MUX_RX_INT1_CFG0 +
  1162. 2 * (interp - 1);
  1163. mux_reg_val = snd_soc_component_read32(component, mux_reg) &
  1164. 0x0f;
  1165. i = RX_MACRO_INTERP_MUX_NUM_INPUTS;
  1166. while (i) {
  1167. if ((mux_reg_val >= INTn_1_INP_SEL_RX0) &&
  1168. (mux_reg_val <= INTn_1_INP_SEL_RX5)) {
  1169. *port_ptr++ = mux_reg_val -
  1170. INTn_1_INP_SEL_RX0;
  1171. num_ports++;
  1172. }
  1173. mux_reg_val =
  1174. (snd_soc_component_read32(component, mux_reg) &
  1175. 0xf0) >> 4;
  1176. mux_reg += 1;
  1177. i--;
  1178. }
  1179. }
  1180. dev_dbg(component->dev, "%s: num_ports: %d, ports[%d %d %d %d]\n",
  1181. __func__, num_ports, port_id[0], port_id[1],
  1182. port_id[2], port_id[3]);
  1183. i = 0;
  1184. while (num_ports) {
  1185. dai_id = rx_macro_find_playback_dai_id_for_port(port_id[i++],
  1186. rx_priv);
  1187. if ((dai_id >= 0) && (dai_id < RX_MACRO_MAX_DAIS)) {
  1188. dev_dbg(component->dev, "%s: dai_id: %d bit_width: %d\n",
  1189. __func__, dai_id,
  1190. rx_priv->bit_width[dai_id]);
  1191. if (rx_priv->bit_width[dai_id] > bit_width)
  1192. bit_width = rx_priv->bit_width[dai_id];
  1193. }
  1194. num_ports--;
  1195. }
  1196. switch (bit_width) {
  1197. case 16:
  1198. idle_thr = 0xff; /* F16 */
  1199. break;
  1200. case 24:
  1201. case 32:
  1202. idle_thr = 0x03; /* F22 */
  1203. break;
  1204. default:
  1205. idle_thr = 0x00;
  1206. break;
  1207. }
  1208. dev_dbg(component->dev, "%s: (new) idle_thr: %d, (cur) idle_thr: %d\n",
  1209. __func__, idle_thr, rx_priv->idle_det_cfg.hph_idle_thr);
  1210. if ((rx_priv->idle_det_cfg.hph_idle_thr == 0) ||
  1211. (idle_thr < rx_priv->idle_det_cfg.hph_idle_thr)) {
  1212. snd_soc_component_write(component,
  1213. BOLERO_CDC_RX_IDLE_DETECT_CFG3, idle_thr);
  1214. rx_priv->idle_det_cfg.hph_idle_thr = idle_thr;
  1215. }
  1216. return 0;
  1217. }
  1218. static int rx_macro_enable_mix_path(struct snd_soc_dapm_widget *w,
  1219. struct snd_kcontrol *kcontrol, int event)
  1220. {
  1221. struct snd_soc_component *component =
  1222. snd_soc_dapm_to_component(w->dapm);
  1223. u16 gain_reg = 0, mix_reg = 0;
  1224. struct device *rx_dev = NULL;
  1225. struct rx_macro_priv *rx_priv = NULL;
  1226. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1227. return -EINVAL;
  1228. if (w->shift >= INTERP_MAX) {
  1229. dev_err(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1230. __func__, w->shift, w->name);
  1231. return -EINVAL;
  1232. }
  1233. gain_reg = BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL +
  1234. (w->shift * RX_MACRO_RX_PATH_OFFSET);
  1235. mix_reg = BOLERO_CDC_RX_RX0_RX_PATH_MIX_CTL +
  1236. (w->shift * RX_MACRO_RX_PATH_OFFSET);
  1237. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1238. switch (event) {
  1239. case SND_SOC_DAPM_PRE_PMU:
  1240. rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1241. INTERP_MIX_PATH);
  1242. rx_macro_enable_interp_clk(component, event, w->shift);
  1243. /* Clk enable */
  1244. snd_soc_component_update_bits(component, mix_reg, 0x20, 0x20);
  1245. break;
  1246. case SND_SOC_DAPM_POST_PMU:
  1247. snd_soc_component_write(component, gain_reg,
  1248. snd_soc_component_read32(component, gain_reg));
  1249. break;
  1250. case SND_SOC_DAPM_POST_PMD:
  1251. /* Clk Disable */
  1252. snd_soc_component_update_bits(component, mix_reg, 0x20, 0x00);
  1253. rx_macro_enable_interp_clk(component, event, w->shift);
  1254. /* Reset enable and disable */
  1255. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x40);
  1256. snd_soc_component_update_bits(component, mix_reg, 0x40, 0x00);
  1257. break;
  1258. }
  1259. return 0;
  1260. }
  1261. static int rx_macro_enable_main_path(struct snd_soc_dapm_widget *w,
  1262. struct snd_kcontrol *kcontrol,
  1263. int event)
  1264. {
  1265. struct snd_soc_component *component =
  1266. snd_soc_dapm_to_component(w->dapm);
  1267. u16 gain_reg = 0;
  1268. u16 reg = 0;
  1269. struct device *rx_dev = NULL;
  1270. struct rx_macro_priv *rx_priv = NULL;
  1271. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1272. return -EINVAL;
  1273. dev_dbg(component->dev, "%s %d %s\n", __func__, event, w->name);
  1274. if (w->shift >= INTERP_MAX) {
  1275. dev_err(component->dev, "%s: Invalid Interpolator value %d for name %s\n",
  1276. __func__, w->shift, w->name);
  1277. return -EINVAL;
  1278. }
  1279. reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL + (w->shift *
  1280. RX_MACRO_RX_PATH_OFFSET);
  1281. gain_reg = BOLERO_CDC_RX_RX0_RX_VOL_CTL + (w->shift *
  1282. RX_MACRO_RX_PATH_OFFSET);
  1283. switch (event) {
  1284. case SND_SOC_DAPM_PRE_PMU:
  1285. rx_macro_set_idle_detect_thr(component, rx_priv, w->shift,
  1286. INTERP_MAIN_PATH);
  1287. rx_macro_enable_interp_clk(component, event, w->shift);
  1288. break;
  1289. case SND_SOC_DAPM_POST_PMU:
  1290. snd_soc_component_write(component, gain_reg,
  1291. snd_soc_component_read32(component, gain_reg));
  1292. break;
  1293. case SND_SOC_DAPM_POST_PMD:
  1294. rx_macro_enable_interp_clk(component, event, w->shift);
  1295. break;
  1296. }
  1297. return 0;
  1298. }
  1299. static int rx_macro_config_compander(struct snd_soc_component *component,
  1300. struct rx_macro_priv *rx_priv,
  1301. int interp_n, int event)
  1302. {
  1303. int comp = 0;
  1304. u16 comp_ctl0_reg = 0, rx_path_cfg0_reg = 0;
  1305. /* AUX does not have compander */
  1306. if (interp_n == INTERP_AUX)
  1307. return 0;
  1308. comp = interp_n;
  1309. dev_dbg(component->dev, "%s: event %d compander %d, enabled %d\n",
  1310. __func__, event, comp + 1, rx_priv->comp_enabled[comp]);
  1311. if (!rx_priv->comp_enabled[comp])
  1312. return 0;
  1313. comp_ctl0_reg = BOLERO_CDC_RX_COMPANDER0_CTL0 +
  1314. (comp * RX_MACRO_COMP_OFFSET);
  1315. rx_path_cfg0_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0 +
  1316. (comp * RX_MACRO_RX_PATH_OFFSET);
  1317. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1318. /* Enable Compander Clock */
  1319. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1320. 0x01, 0x01);
  1321. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1322. 0x02, 0x02);
  1323. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1324. 0x02, 0x00);
  1325. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1326. 0x02, 0x02);
  1327. }
  1328. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1329. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1330. 0x04, 0x04);
  1331. snd_soc_component_update_bits(component, rx_path_cfg0_reg,
  1332. 0x02, 0x00);
  1333. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1334. 0x01, 0x00);
  1335. snd_soc_component_update_bits(component, comp_ctl0_reg,
  1336. 0x04, 0x00);
  1337. }
  1338. return 0;
  1339. }
  1340. static void rx_macro_enable_softclip_clk(struct snd_soc_component *component,
  1341. struct rx_macro_priv *rx_priv,
  1342. bool enable)
  1343. {
  1344. if (enable) {
  1345. if (rx_priv->softclip_clk_users == 0)
  1346. snd_soc_component_update_bits(component,
  1347. BOLERO_CDC_RX_SOFTCLIP_CRC,
  1348. 0x01, 0x01);
  1349. rx_priv->softclip_clk_users++;
  1350. } else {
  1351. rx_priv->softclip_clk_users--;
  1352. if (rx_priv->softclip_clk_users == 0)
  1353. snd_soc_component_update_bits(component,
  1354. BOLERO_CDC_RX_SOFTCLIP_CRC,
  1355. 0x01, 0x00);
  1356. }
  1357. }
  1358. static int rx_macro_config_softclip(struct snd_soc_component *component,
  1359. struct rx_macro_priv *rx_priv,
  1360. int event)
  1361. {
  1362. dev_dbg(component->dev, "%s: event %d, enabled %d\n",
  1363. __func__, event, rx_priv->is_softclip_on);
  1364. if (!rx_priv->is_softclip_on)
  1365. return 0;
  1366. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1367. /* Enable Softclip clock */
  1368. rx_macro_enable_softclip_clk(component, rx_priv, true);
  1369. /* Enable Softclip control */
  1370. snd_soc_component_update_bits(component,
  1371. BOLERO_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x01);
  1372. }
  1373. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1374. snd_soc_component_update_bits(component,
  1375. BOLERO_CDC_RX_SOFTCLIP_SOFTCLIP_CTRL, 0x01, 0x00);
  1376. rx_macro_enable_softclip_clk(component, rx_priv, false);
  1377. }
  1378. return 0;
  1379. }
  1380. static inline void
  1381. rx_macro_enable_clsh_block(struct rx_macro_priv *rx_priv, bool enable)
  1382. {
  1383. if ((enable && ++rx_priv->clsh_users == 1) ||
  1384. (!enable && --rx_priv->clsh_users == 0))
  1385. snd_soc_component_update_bits(rx_priv->component,
  1386. BOLERO_CDC_RX_CLSH_CRC, 0x01,
  1387. (u8) enable);
  1388. if (rx_priv->clsh_users < 0)
  1389. rx_priv->clsh_users = 0;
  1390. dev_dbg(rx_priv->dev, "%s: clsh_users %d, enable %d", __func__,
  1391. rx_priv->clsh_users, enable);
  1392. }
  1393. static int rx_macro_config_classh(struct snd_soc_component *component,
  1394. struct rx_macro_priv *rx_priv,
  1395. int interp_n, int event)
  1396. {
  1397. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1398. rx_macro_enable_clsh_block(rx_priv, false);
  1399. return 0;
  1400. }
  1401. if (!SND_SOC_DAPM_EVENT_ON(event))
  1402. return 0;
  1403. rx_macro_enable_clsh_block(rx_priv, true);
  1404. if (interp_n == INTERP_HPHL ||
  1405. interp_n == INTERP_HPHR) {
  1406. /*
  1407. * These K1 values depend on the Headphone Impedance
  1408. * For now it is assumed to be 16 ohm
  1409. */
  1410. snd_soc_component_update_bits(component,
  1411. BOLERO_CDC_RX_CLSH_K1_LSB,
  1412. 0xFF, 0xC0);
  1413. snd_soc_component_update_bits(component,
  1414. BOLERO_CDC_RX_CLSH_K1_MSB,
  1415. 0x0F, 0x00);
  1416. }
  1417. switch (interp_n) {
  1418. case INTERP_HPHL:
  1419. if (rx_priv->is_ear_mode_on)
  1420. snd_soc_component_update_bits(component,
  1421. BOLERO_CDC_RX_CLSH_HPH_V_PA,
  1422. 0x3F, 0x39);
  1423. else
  1424. snd_soc_component_update_bits(component,
  1425. BOLERO_CDC_RX_CLSH_HPH_V_PA,
  1426. 0x3F, 0x1C);
  1427. snd_soc_component_update_bits(component,
  1428. BOLERO_CDC_RX_CLSH_DECAY_CTRL,
  1429. 0x07, 0x00);
  1430. snd_soc_component_update_bits(component,
  1431. BOLERO_CDC_RX_RX0_RX_PATH_CFG0,
  1432. 0x40, 0x40);
  1433. break;
  1434. case INTERP_HPHR:
  1435. snd_soc_component_update_bits(component,
  1436. BOLERO_CDC_RX_CLSH_HPH_V_PA,
  1437. 0x3F, 0x1C);
  1438. snd_soc_component_update_bits(component,
  1439. BOLERO_CDC_RX_CLSH_DECAY_CTRL,
  1440. 0x07, 0x00);
  1441. snd_soc_component_update_bits(component,
  1442. BOLERO_CDC_RX_RX1_RX_PATH_CFG0,
  1443. 0x40, 0x40);
  1444. break;
  1445. case INTERP_AUX:
  1446. snd_soc_component_update_bits(component,
  1447. BOLERO_CDC_RX_RX2_RX_PATH_CFG0,
  1448. 0x08, 0x08);
  1449. snd_soc_component_update_bits(component,
  1450. BOLERO_CDC_RX_RX2_RX_PATH_CFG0,
  1451. 0x10, 0x10);
  1452. break;
  1453. }
  1454. return 0;
  1455. }
  1456. static void rx_macro_hd2_control(struct snd_soc_component *component,
  1457. u16 interp_idx, int event)
  1458. {
  1459. u16 hd2_scale_reg = 0;
  1460. u16 hd2_enable_reg = 0;
  1461. switch (interp_idx) {
  1462. case INTERP_HPHL:
  1463. hd2_scale_reg = BOLERO_CDC_RX_RX0_RX_PATH_SEC3;
  1464. hd2_enable_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG0;
  1465. break;
  1466. case INTERP_HPHR:
  1467. hd2_scale_reg = BOLERO_CDC_RX_RX1_RX_PATH_SEC3;
  1468. hd2_enable_reg = BOLERO_CDC_RX_RX1_RX_PATH_CFG0;
  1469. break;
  1470. }
  1471. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1472. snd_soc_component_update_bits(component, hd2_scale_reg,
  1473. 0x3C, 0x14);
  1474. snd_soc_component_update_bits(component, hd2_enable_reg,
  1475. 0x04, 0x04);
  1476. }
  1477. if (hd2_enable_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1478. snd_soc_component_update_bits(component, hd2_enable_reg,
  1479. 0x04, 0x00);
  1480. snd_soc_component_update_bits(component, hd2_scale_reg,
  1481. 0x3C, 0x00);
  1482. }
  1483. }
  1484. static int rx_macro_hph_idle_detect_get(struct snd_kcontrol *kcontrol,
  1485. struct snd_ctl_elem_value *ucontrol)
  1486. {
  1487. struct snd_soc_component *component =
  1488. snd_soc_kcontrol_component(kcontrol);
  1489. struct rx_macro_priv *rx_priv = NULL;
  1490. struct device *rx_dev = NULL;
  1491. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1492. return -EINVAL;
  1493. ucontrol->value.integer.value[0] =
  1494. rx_priv->idle_det_cfg.hph_idle_detect_en;
  1495. return 0;
  1496. }
  1497. static int rx_macro_hph_idle_detect_put(struct snd_kcontrol *kcontrol,
  1498. struct snd_ctl_elem_value *ucontrol)
  1499. {
  1500. struct snd_soc_component *component =
  1501. snd_soc_kcontrol_component(kcontrol);
  1502. struct rx_macro_priv *rx_priv = NULL;
  1503. struct device *rx_dev = NULL;
  1504. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1505. return -EINVAL;
  1506. rx_priv->idle_det_cfg.hph_idle_detect_en =
  1507. ucontrol->value.integer.value[0];
  1508. return 0;
  1509. }
  1510. static int rx_macro_get_compander(struct snd_kcontrol *kcontrol,
  1511. struct snd_ctl_elem_value *ucontrol)
  1512. {
  1513. struct snd_soc_component *component =
  1514. snd_soc_kcontrol_component(kcontrol);
  1515. int comp = ((struct soc_multi_mixer_control *)
  1516. kcontrol->private_value)->shift;
  1517. struct device *rx_dev = NULL;
  1518. struct rx_macro_priv *rx_priv = NULL;
  1519. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1520. return -EINVAL;
  1521. ucontrol->value.integer.value[0] = rx_priv->comp_enabled[comp];
  1522. return 0;
  1523. }
  1524. static int rx_macro_set_compander(struct snd_kcontrol *kcontrol,
  1525. struct snd_ctl_elem_value *ucontrol)
  1526. {
  1527. struct snd_soc_component *component =
  1528. snd_soc_kcontrol_component(kcontrol);
  1529. int comp = ((struct soc_multi_mixer_control *)
  1530. kcontrol->private_value)->shift;
  1531. int value = ucontrol->value.integer.value[0];
  1532. struct device *rx_dev = NULL;
  1533. struct rx_macro_priv *rx_priv = NULL;
  1534. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1535. return -EINVAL;
  1536. dev_dbg(component->dev, "%s: Compander %d enable current %d, new %d\n",
  1537. __func__, comp + 1, rx_priv->comp_enabled[comp], value);
  1538. rx_priv->comp_enabled[comp] = value;
  1539. return 0;
  1540. }
  1541. static int rx_macro_mux_get(struct snd_kcontrol *kcontrol,
  1542. struct snd_ctl_elem_value *ucontrol)
  1543. {
  1544. struct snd_soc_dapm_widget *widget =
  1545. snd_soc_dapm_kcontrol_widget(kcontrol);
  1546. struct snd_soc_component *component =
  1547. snd_soc_dapm_to_component(widget->dapm);
  1548. struct device *rx_dev = NULL;
  1549. struct rx_macro_priv *rx_priv = NULL;
  1550. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1551. return -EINVAL;
  1552. ucontrol->value.integer.value[0] =
  1553. rx_priv->rx_port_value[widget->shift];
  1554. return 0;
  1555. }
  1556. static int rx_macro_mux_put(struct snd_kcontrol *kcontrol,
  1557. struct snd_ctl_elem_value *ucontrol)
  1558. {
  1559. struct snd_soc_dapm_widget *widget =
  1560. snd_soc_dapm_kcontrol_widget(kcontrol);
  1561. struct snd_soc_component *component =
  1562. snd_soc_dapm_to_component(widget->dapm);
  1563. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  1564. struct snd_soc_dapm_update *update = NULL;
  1565. u32 rx_port_value = ucontrol->value.integer.value[0];
  1566. u32 aif_rst = 0;
  1567. struct device *rx_dev = NULL;
  1568. struct rx_macro_priv *rx_priv = NULL;
  1569. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1570. return -EINVAL;
  1571. aif_rst = rx_priv->rx_port_value[widget->shift];
  1572. if (!rx_port_value) {
  1573. if (aif_rst == 0) {
  1574. dev_err(rx_dev, "%s:AIF reset already\n", __func__);
  1575. return 0;
  1576. }
  1577. }
  1578. rx_priv->rx_port_value[widget->shift] = rx_port_value;
  1579. switch (rx_port_value) {
  1580. case 0:
  1581. clear_bit(widget->shift,
  1582. &rx_priv->active_ch_mask[aif_rst]);
  1583. rx_priv->active_ch_cnt[aif_rst]--;
  1584. break;
  1585. case 1:
  1586. case 2:
  1587. case 3:
  1588. case 4:
  1589. set_bit(widget->shift,
  1590. &rx_priv->active_ch_mask[rx_port_value]);
  1591. rx_priv->active_ch_cnt[rx_port_value]++;
  1592. break;
  1593. default:
  1594. dev_err(component->dev,
  1595. "%s:Invalid AIF_ID for RX_MACRO MUX\n", __func__);
  1596. goto err;
  1597. }
  1598. snd_soc_dapm_mux_update_power(widget->dapm, kcontrol,
  1599. rx_port_value, e, update);
  1600. return 0;
  1601. err:
  1602. return -EINVAL;
  1603. }
  1604. static int rx_macro_get_ear_mode(struct snd_kcontrol *kcontrol,
  1605. struct snd_ctl_elem_value *ucontrol)
  1606. {
  1607. struct snd_soc_component *component =
  1608. snd_soc_kcontrol_component(kcontrol);
  1609. struct device *rx_dev = NULL;
  1610. struct rx_macro_priv *rx_priv = NULL;
  1611. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1612. return -EINVAL;
  1613. ucontrol->value.integer.value[0] = rx_priv->is_ear_mode_on;
  1614. return 0;
  1615. }
  1616. static int rx_macro_put_ear_mode(struct snd_kcontrol *kcontrol,
  1617. struct snd_ctl_elem_value *ucontrol)
  1618. {
  1619. struct snd_soc_component *component =
  1620. snd_soc_kcontrol_component(kcontrol);
  1621. struct device *rx_dev = NULL;
  1622. struct rx_macro_priv *rx_priv = NULL;
  1623. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1624. return -EINVAL;
  1625. rx_priv->is_ear_mode_on =
  1626. (!ucontrol->value.integer.value[0] ? false : true);
  1627. return 0;
  1628. }
  1629. static int rx_macro_get_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  1630. struct snd_ctl_elem_value *ucontrol)
  1631. {
  1632. struct snd_soc_component *component =
  1633. snd_soc_kcontrol_component(kcontrol);
  1634. struct device *rx_dev = NULL;
  1635. struct rx_macro_priv *rx_priv = NULL;
  1636. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1637. return -EINVAL;
  1638. ucontrol->value.integer.value[0] = rx_priv->hph_hd2_mode;
  1639. return 0;
  1640. }
  1641. static int rx_macro_put_hph_hd2_mode(struct snd_kcontrol *kcontrol,
  1642. struct snd_ctl_elem_value *ucontrol)
  1643. {
  1644. struct snd_soc_component *component =
  1645. snd_soc_kcontrol_component(kcontrol);
  1646. struct device *rx_dev = NULL;
  1647. struct rx_macro_priv *rx_priv = NULL;
  1648. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1649. return -EINVAL;
  1650. rx_priv->hph_hd2_mode = ucontrol->value.integer.value[0];
  1651. return 0;
  1652. }
  1653. static int rx_macro_get_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  1654. struct snd_ctl_elem_value *ucontrol)
  1655. {
  1656. struct snd_soc_component *component =
  1657. snd_soc_kcontrol_component(kcontrol);
  1658. struct device *rx_dev = NULL;
  1659. struct rx_macro_priv *rx_priv = NULL;
  1660. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1661. return -EINVAL;
  1662. ucontrol->value.integer.value[0] = rx_priv->hph_pwr_mode;
  1663. return 0;
  1664. }
  1665. static int rx_macro_put_hph_pwr_mode(struct snd_kcontrol *kcontrol,
  1666. struct snd_ctl_elem_value *ucontrol)
  1667. {
  1668. struct snd_soc_component *component =
  1669. snd_soc_kcontrol_component(kcontrol);
  1670. struct device *rx_dev = NULL;
  1671. struct rx_macro_priv *rx_priv = NULL;
  1672. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1673. return -EINVAL;
  1674. rx_priv->hph_pwr_mode = ucontrol->value.integer.value[0];
  1675. return 0;
  1676. }
  1677. static int rx_macro_vbat_bcl_gsm_mode_func_get(struct snd_kcontrol *kcontrol,
  1678. struct snd_ctl_elem_value *ucontrol)
  1679. {
  1680. struct snd_soc_component *component =
  1681. snd_soc_kcontrol_component(kcontrol);
  1682. ucontrol->value.integer.value[0] =
  1683. ((snd_soc_component_read32(
  1684. component, BOLERO_CDC_RX_BCL_VBAT_CFG) & 0x04) ?
  1685. 1 : 0);
  1686. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1687. ucontrol->value.integer.value[0]);
  1688. return 0;
  1689. }
  1690. static int rx_macro_vbat_bcl_gsm_mode_func_put(struct snd_kcontrol *kcontrol,
  1691. struct snd_ctl_elem_value *ucontrol)
  1692. {
  1693. struct snd_soc_component *component =
  1694. snd_soc_kcontrol_component(kcontrol);
  1695. dev_dbg(component->dev, "%s: value: %lu\n", __func__,
  1696. ucontrol->value.integer.value[0]);
  1697. /* Set Vbat register configuration for GSM mode bit based on value */
  1698. if (ucontrol->value.integer.value[0])
  1699. snd_soc_component_update_bits(component,
  1700. BOLERO_CDC_RX_BCL_VBAT_CFG,
  1701. 0x04, 0x04);
  1702. else
  1703. snd_soc_component_update_bits(component,
  1704. BOLERO_CDC_RX_BCL_VBAT_CFG,
  1705. 0x04, 0x00);
  1706. return 0;
  1707. }
  1708. static int rx_macro_soft_clip_enable_get(struct snd_kcontrol *kcontrol,
  1709. struct snd_ctl_elem_value *ucontrol)
  1710. {
  1711. struct snd_soc_component *component =
  1712. snd_soc_kcontrol_component(kcontrol);
  1713. struct device *rx_dev = NULL;
  1714. struct rx_macro_priv *rx_priv = NULL;
  1715. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1716. return -EINVAL;
  1717. ucontrol->value.integer.value[0] = rx_priv->is_softclip_on;
  1718. dev_dbg(component->dev, "%s: ucontrol->value.integer.value[0] = %ld\n",
  1719. __func__, ucontrol->value.integer.value[0]);
  1720. return 0;
  1721. }
  1722. static int rx_macro_soft_clip_enable_put(struct snd_kcontrol *kcontrol,
  1723. struct snd_ctl_elem_value *ucontrol)
  1724. {
  1725. struct snd_soc_component *component =
  1726. snd_soc_kcontrol_component(kcontrol);
  1727. struct device *rx_dev = NULL;
  1728. struct rx_macro_priv *rx_priv = NULL;
  1729. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1730. return -EINVAL;
  1731. rx_priv->is_softclip_on = ucontrol->value.integer.value[0];
  1732. dev_dbg(component->dev, "%s: soft clip enable = %d\n", __func__,
  1733. rx_priv->is_softclip_on);
  1734. return 0;
  1735. }
  1736. static int rx_macro_enable_vbat(struct snd_soc_dapm_widget *w,
  1737. struct snd_kcontrol *kcontrol,
  1738. int event)
  1739. {
  1740. struct snd_soc_component *component =
  1741. snd_soc_dapm_to_component(w->dapm);
  1742. struct device *rx_dev = NULL;
  1743. struct rx_macro_priv *rx_priv = NULL;
  1744. dev_dbg(component->dev, "%s %s %d\n", __func__, w->name, event);
  1745. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1746. return -EINVAL;
  1747. switch (event) {
  1748. case SND_SOC_DAPM_PRE_PMU:
  1749. /* Enable clock for VBAT block */
  1750. snd_soc_component_update_bits(component,
  1751. BOLERO_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x10);
  1752. /* Enable VBAT block */
  1753. snd_soc_component_update_bits(component,
  1754. BOLERO_CDC_RX_BCL_VBAT_CFG, 0x01, 0x01);
  1755. /* Update interpolator with 384K path */
  1756. snd_soc_component_update_bits(component,
  1757. BOLERO_CDC_RX_RX2_RX_PATH_CFG1, 0x80, 0x80);
  1758. /* Update DSM FS rate */
  1759. snd_soc_component_update_bits(component,
  1760. BOLERO_CDC_RX_RX2_RX_PATH_SEC7, 0x02, 0x02);
  1761. /* Use attenuation mode */
  1762. snd_soc_component_update_bits(component,
  1763. BOLERO_CDC_RX_BCL_VBAT_CFG, 0x02, 0x00);
  1764. /* BCL block needs softclip clock to be enabled */
  1765. rx_macro_enable_softclip_clk(component, rx_priv, true);
  1766. /* Enable VBAT at channel level */
  1767. snd_soc_component_update_bits(component,
  1768. BOLERO_CDC_RX_RX2_RX_PATH_CFG1, 0x02, 0x02);
  1769. /* Set the ATTK1 gain */
  1770. snd_soc_component_update_bits(component,
  1771. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  1772. 0xFF, 0xFF);
  1773. snd_soc_component_update_bits(component,
  1774. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  1775. 0xFF, 0x03);
  1776. snd_soc_component_update_bits(component,
  1777. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  1778. 0xFF, 0x00);
  1779. /* Set the ATTK2 gain */
  1780. snd_soc_component_update_bits(component,
  1781. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  1782. 0xFF, 0xFF);
  1783. snd_soc_component_update_bits(component,
  1784. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  1785. 0xFF, 0x03);
  1786. snd_soc_component_update_bits(component,
  1787. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  1788. 0xFF, 0x00);
  1789. /* Set the ATTK3 gain */
  1790. snd_soc_component_update_bits(component,
  1791. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  1792. 0xFF, 0xFF);
  1793. snd_soc_component_update_bits(component,
  1794. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  1795. 0xFF, 0x03);
  1796. snd_soc_component_update_bits(component,
  1797. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  1798. 0xFF, 0x00);
  1799. break;
  1800. case SND_SOC_DAPM_POST_PMD:
  1801. snd_soc_component_update_bits(component,
  1802. BOLERO_CDC_RX_RX2_RX_PATH_CFG1,
  1803. 0x80, 0x00);
  1804. snd_soc_component_update_bits(component,
  1805. BOLERO_CDC_RX_RX2_RX_PATH_SEC7,
  1806. 0x02, 0x00);
  1807. snd_soc_component_update_bits(component,
  1808. BOLERO_CDC_RX_BCL_VBAT_CFG,
  1809. 0x02, 0x02);
  1810. snd_soc_component_update_bits(component,
  1811. BOLERO_CDC_RX_RX2_RX_PATH_CFG1,
  1812. 0x02, 0x00);
  1813. snd_soc_component_update_bits(component,
  1814. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD1,
  1815. 0xFF, 0x00);
  1816. snd_soc_component_update_bits(component,
  1817. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD2,
  1818. 0xFF, 0x00);
  1819. snd_soc_component_update_bits(component,
  1820. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD3,
  1821. 0xFF, 0x00);
  1822. snd_soc_component_update_bits(component,
  1823. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD4,
  1824. 0xFF, 0x00);
  1825. snd_soc_component_update_bits(component,
  1826. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD5,
  1827. 0xFF, 0x00);
  1828. snd_soc_component_update_bits(component,
  1829. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD6,
  1830. 0xFF, 0x00);
  1831. snd_soc_component_update_bits(component,
  1832. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD7,
  1833. 0xFF, 0x00);
  1834. snd_soc_component_update_bits(component,
  1835. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD8,
  1836. 0xFF, 0x00);
  1837. snd_soc_component_update_bits(component,
  1838. BOLERO_CDC_RX_BCL_VBAT_BCL_GAIN_UPD9,
  1839. 0xFF, 0x00);
  1840. rx_macro_enable_softclip_clk(component, rx_priv, false);
  1841. snd_soc_component_update_bits(component,
  1842. BOLERO_CDC_RX_BCL_VBAT_CFG, 0x01, 0x00);
  1843. snd_soc_component_update_bits(component,
  1844. BOLERO_CDC_RX_BCL_VBAT_PATH_CTL, 0x10, 0x00);
  1845. break;
  1846. default:
  1847. dev_err(rx_dev, "%s: Invalid event %d\n", __func__, event);
  1848. break;
  1849. }
  1850. return 0;
  1851. }
  1852. static void rx_macro_idle_detect_control(struct snd_soc_component *component,
  1853. struct rx_macro_priv *rx_priv,
  1854. int interp, int event)
  1855. {
  1856. int reg = 0, mask = 0, val = 0;
  1857. if (!rx_priv->idle_det_cfg.hph_idle_detect_en)
  1858. return;
  1859. if (interp == INTERP_HPHL) {
  1860. reg = BOLERO_CDC_RX_IDLE_DETECT_PATH_CTL;
  1861. mask = 0x01;
  1862. val = 0x01;
  1863. }
  1864. if (interp == INTERP_HPHR) {
  1865. reg = BOLERO_CDC_RX_IDLE_DETECT_PATH_CTL;
  1866. mask = 0x02;
  1867. val = 0x02;
  1868. }
  1869. if (reg && SND_SOC_DAPM_EVENT_ON(event))
  1870. snd_soc_component_update_bits(component, reg, mask, val);
  1871. if (reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1872. snd_soc_component_update_bits(component, reg, mask, 0x00);
  1873. rx_priv->idle_det_cfg.hph_idle_thr = 0;
  1874. snd_soc_component_write(component,
  1875. BOLERO_CDC_RX_IDLE_DETECT_CFG3, 0x0);
  1876. }
  1877. }
  1878. static void rx_macro_hphdelay_lutbypass(struct snd_soc_component *component,
  1879. struct rx_macro_priv *rx_priv,
  1880. u16 interp_idx, int event)
  1881. {
  1882. u16 hph_lut_bypass_reg = 0;
  1883. u16 hph_comp_ctrl7 = 0;
  1884. switch (interp_idx) {
  1885. case INTERP_HPHL:
  1886. hph_lut_bypass_reg = BOLERO_CDC_RX_TOP_HPHL_COMP_LUT;
  1887. hph_comp_ctrl7 = BOLERO_CDC_RX_COMPANDER0_CTL7;
  1888. break;
  1889. case INTERP_HPHR:
  1890. hph_lut_bypass_reg = BOLERO_CDC_RX_TOP_HPHR_COMP_LUT;
  1891. hph_comp_ctrl7 = BOLERO_CDC_RX_COMPANDER1_CTL7;
  1892. break;
  1893. default:
  1894. break;
  1895. }
  1896. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_ON(event)) {
  1897. if (interp_idx == INTERP_HPHL) {
  1898. if (rx_priv->is_ear_mode_on)
  1899. snd_soc_component_update_bits(component,
  1900. BOLERO_CDC_RX_RX0_RX_PATH_CFG1,
  1901. 0x02, 0x02);
  1902. else
  1903. snd_soc_component_update_bits(component,
  1904. hph_lut_bypass_reg,
  1905. 0x80, 0x80);
  1906. } else {
  1907. snd_soc_component_update_bits(component,
  1908. hph_lut_bypass_reg,
  1909. 0x80, 0x80);
  1910. }
  1911. if (rx_priv->hph_pwr_mode)
  1912. snd_soc_component_update_bits(component,
  1913. hph_comp_ctrl7,
  1914. 0x20, 0x00);
  1915. }
  1916. if (hph_lut_bypass_reg && SND_SOC_DAPM_EVENT_OFF(event)) {
  1917. snd_soc_component_update_bits(component,
  1918. BOLERO_CDC_RX_RX0_RX_PATH_CFG1,
  1919. 0x02, 0x00);
  1920. snd_soc_component_update_bits(component, hph_lut_bypass_reg,
  1921. 0x80, 0x00);
  1922. snd_soc_component_update_bits(component, hph_comp_ctrl7,
  1923. 0x20, 0x20);
  1924. }
  1925. }
  1926. static int rx_macro_enable_interp_clk(struct snd_soc_component *component,
  1927. int event, int interp_idx)
  1928. {
  1929. u16 main_reg = 0, dsm_reg = 0, rx_cfg2_reg = 0;
  1930. struct device *rx_dev = NULL;
  1931. struct rx_macro_priv *rx_priv = NULL;
  1932. if (!component) {
  1933. pr_err("%s: component is NULL\n", __func__);
  1934. return -EINVAL;
  1935. }
  1936. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  1937. return -EINVAL;
  1938. main_reg = BOLERO_CDC_RX_RX0_RX_PATH_CTL +
  1939. (interp_idx * RX_MACRO_RX_PATH_OFFSET);
  1940. dsm_reg = BOLERO_CDC_RX_RX0_RX_PATH_DSM_CTL +
  1941. (interp_idx * RX_MACRO_RX_PATH_OFFSET);
  1942. if (interp_idx == INTERP_AUX)
  1943. dsm_reg = BOLERO_CDC_RX_RX2_RX_PATH_DSM_CTL;
  1944. rx_cfg2_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG2 +
  1945. (interp_idx * RX_MACRO_RX_PATH_OFFSET);
  1946. if (SND_SOC_DAPM_EVENT_ON(event)) {
  1947. if (rx_priv->main_clk_users[interp_idx] == 0) {
  1948. /* Main path PGA mute enable */
  1949. snd_soc_component_update_bits(component, main_reg,
  1950. 0x10, 0x10);
  1951. snd_soc_component_update_bits(component, dsm_reg,
  1952. 0x01, 0x01);
  1953. /* Clk enable */
  1954. snd_soc_component_update_bits(component, main_reg,
  1955. 0x20, 0x20);
  1956. snd_soc_component_update_bits(component, rx_cfg2_reg,
  1957. 0x03, 0x03);
  1958. rx_macro_idle_detect_control(component, rx_priv,
  1959. interp_idx, event);
  1960. if (rx_priv->hph_hd2_mode)
  1961. rx_macro_hd2_control(
  1962. component, interp_idx, event);
  1963. rx_macro_hphdelay_lutbypass(component, rx_priv,
  1964. interp_idx, event);
  1965. rx_macro_config_compander(component, rx_priv,
  1966. interp_idx, event);
  1967. if (interp_idx == INTERP_AUX)
  1968. rx_macro_config_softclip(component, rx_priv,
  1969. event);
  1970. rx_macro_config_classh(component, rx_priv,
  1971. interp_idx, event);
  1972. }
  1973. rx_priv->main_clk_users[interp_idx]++;
  1974. }
  1975. if (SND_SOC_DAPM_EVENT_OFF(event)) {
  1976. rx_priv->main_clk_users[interp_idx]--;
  1977. if (rx_priv->main_clk_users[interp_idx] <= 0) {
  1978. rx_priv->main_clk_users[interp_idx] = 0;
  1979. /* Clk Disable */
  1980. snd_soc_component_update_bits(component, dsm_reg,
  1981. 0x01, 0x00);
  1982. snd_soc_component_update_bits(component, main_reg,
  1983. 0x20, 0x00);
  1984. /* Reset enable and disable */
  1985. snd_soc_component_update_bits(component, main_reg,
  1986. 0x40, 0x40);
  1987. snd_soc_component_update_bits(component, main_reg,
  1988. 0x40, 0x00);
  1989. /* Reset rate to 48K*/
  1990. snd_soc_component_update_bits(component, main_reg,
  1991. 0x0F, 0x04);
  1992. snd_soc_component_update_bits(component, rx_cfg2_reg,
  1993. 0x03, 0x00);
  1994. rx_macro_config_classh(component, rx_priv,
  1995. interp_idx, event);
  1996. rx_macro_config_compander(component, rx_priv,
  1997. interp_idx, event);
  1998. if (interp_idx == INTERP_AUX)
  1999. rx_macro_config_softclip(component, rx_priv,
  2000. event);
  2001. rx_macro_hphdelay_lutbypass(component, rx_priv,
  2002. interp_idx, event);
  2003. if (rx_priv->hph_hd2_mode)
  2004. rx_macro_hd2_control(component, interp_idx,
  2005. event);
  2006. rx_macro_idle_detect_control(component, rx_priv,
  2007. interp_idx, event);
  2008. }
  2009. }
  2010. dev_dbg(component->dev, "%s event %d main_clk_users %d\n",
  2011. __func__, event, rx_priv->main_clk_users[interp_idx]);
  2012. return rx_priv->main_clk_users[interp_idx];
  2013. }
  2014. static int rx_macro_enable_rx_path_clk(struct snd_soc_dapm_widget *w,
  2015. struct snd_kcontrol *kcontrol, int event)
  2016. {
  2017. struct snd_soc_component *component =
  2018. snd_soc_dapm_to_component(w->dapm);
  2019. u16 sidetone_reg = 0;
  2020. dev_dbg(component->dev, "%s %d %d\n", __func__, event, w->shift);
  2021. sidetone_reg = BOLERO_CDC_RX_RX0_RX_PATH_CFG1 +
  2022. RX_MACRO_RX_PATH_OFFSET * (w->shift);
  2023. switch (event) {
  2024. case SND_SOC_DAPM_PRE_PMU:
  2025. rx_macro_enable_interp_clk(component, event, w->shift);
  2026. snd_soc_component_update_bits(component, sidetone_reg,
  2027. 0x10, 0x10);
  2028. break;
  2029. case SND_SOC_DAPM_POST_PMD:
  2030. snd_soc_component_update_bits(component, sidetone_reg,
  2031. 0x10, 0x00);
  2032. rx_macro_enable_interp_clk(component, event, w->shift);
  2033. break;
  2034. default:
  2035. break;
  2036. };
  2037. return 0;
  2038. }
  2039. static void rx_macro_restore_iir_coeff(struct rx_macro_priv *rx_priv, int iir_idx,
  2040. int band_idx)
  2041. {
  2042. u16 reg_add = 0, coeff_idx = 0, idx = 0;
  2043. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  2044. if (regmap == NULL) {
  2045. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  2046. return;
  2047. }
  2048. regmap_write(regmap,
  2049. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2050. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2051. reg_add = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx;
  2052. /* 5 coefficients per band and 4 writes per coefficient */
  2053. for (coeff_idx = 0; coeff_idx < RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2054. coeff_idx++) {
  2055. /* Four 8 bit values(one 32 bit) per coefficient */
  2056. regmap_write(regmap, reg_add,
  2057. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2058. regmap_write(regmap, reg_add,
  2059. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2060. regmap_write(regmap, reg_add,
  2061. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2062. regmap_write(regmap, reg_add,
  2063. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++]);
  2064. }
  2065. }
  2066. static int rx_macro_iir_enable_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2067. struct snd_ctl_elem_value *ucontrol)
  2068. {
  2069. struct snd_soc_component *component =
  2070. snd_soc_kcontrol_component(kcontrol);
  2071. int iir_idx = ((struct soc_multi_mixer_control *)
  2072. kcontrol->private_value)->reg;
  2073. int band_idx = ((struct soc_multi_mixer_control *)
  2074. kcontrol->private_value)->shift;
  2075. /* IIR filter band registers are at integer multiples of 0x80 */
  2076. u16 iir_reg = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2077. ucontrol->value.integer.value[0] = (
  2078. snd_soc_component_read32(component, iir_reg) &
  2079. (1 << band_idx)) != 0;
  2080. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2081. iir_idx, band_idx,
  2082. (uint32_t)ucontrol->value.integer.value[0]);
  2083. return 0;
  2084. }
  2085. static int rx_macro_iir_enable_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2086. struct snd_ctl_elem_value *ucontrol)
  2087. {
  2088. struct snd_soc_component *component =
  2089. snd_soc_kcontrol_component(kcontrol);
  2090. int iir_idx = ((struct soc_multi_mixer_control *)
  2091. kcontrol->private_value)->reg;
  2092. int band_idx = ((struct soc_multi_mixer_control *)
  2093. kcontrol->private_value)->shift;
  2094. bool iir_band_en_status = 0;
  2095. int value = ucontrol->value.integer.value[0];
  2096. u16 iir_reg = BOLERO_CDC_RX_SIDETONE_IIR0_IIR_CTL + 0x80 * iir_idx;
  2097. struct device *rx_dev = NULL;
  2098. struct rx_macro_priv *rx_priv = NULL;
  2099. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2100. return -EINVAL;
  2101. rx_macro_restore_iir_coeff(rx_priv, iir_idx, band_idx);
  2102. /* Mask first 5 bits, 6-8 are reserved */
  2103. snd_soc_component_update_bits(component, iir_reg, (1 << band_idx),
  2104. (value << band_idx));
  2105. iir_band_en_status = ((snd_soc_component_read32(component, iir_reg) &
  2106. (1 << band_idx)) != 0);
  2107. dev_dbg(component->dev, "%s: IIR #%d band #%d enable %d\n", __func__,
  2108. iir_idx, band_idx, iir_band_en_status);
  2109. return 0;
  2110. }
  2111. static uint32_t get_iir_band_coeff(struct snd_soc_component *component,
  2112. int iir_idx, int band_idx,
  2113. int coeff_idx)
  2114. {
  2115. uint32_t value = 0;
  2116. /* Address does not automatically update if reading */
  2117. snd_soc_component_write(component,
  2118. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2119. ((band_idx * BAND_MAX + coeff_idx)
  2120. * sizeof(uint32_t)) & 0x7F);
  2121. value |= snd_soc_component_read32(component,
  2122. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx));
  2123. snd_soc_component_write(component,
  2124. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2125. ((band_idx * BAND_MAX + coeff_idx)
  2126. * sizeof(uint32_t) + 1) & 0x7F);
  2127. value |= (snd_soc_component_read32(component,
  2128. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2129. 0x80 * iir_idx)) << 8);
  2130. snd_soc_component_write(component,
  2131. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2132. ((band_idx * BAND_MAX + coeff_idx)
  2133. * sizeof(uint32_t) + 2) & 0x7F);
  2134. value |= (snd_soc_component_read32(component,
  2135. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2136. 0x80 * iir_idx)) << 16);
  2137. snd_soc_component_write(component,
  2138. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 0x80 * iir_idx),
  2139. ((band_idx * BAND_MAX + coeff_idx)
  2140. * sizeof(uint32_t) + 3) & 0x7F);
  2141. /* Mask bits top 2 bits since they are reserved */
  2142. value |= ((snd_soc_component_read32(component,
  2143. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL +
  2144. 16 * iir_idx)) & 0x3F) << 24);
  2145. return value;
  2146. }
  2147. static int rx_macro_iir_band_audio_mixer_get(struct snd_kcontrol *kcontrol,
  2148. struct snd_ctl_elem_value *ucontrol)
  2149. {
  2150. struct snd_soc_component *component =
  2151. snd_soc_kcontrol_component(kcontrol);
  2152. int iir_idx = ((struct soc_multi_mixer_control *)
  2153. kcontrol->private_value)->reg;
  2154. int band_idx = ((struct soc_multi_mixer_control *)
  2155. kcontrol->private_value)->shift;
  2156. ucontrol->value.integer.value[0] =
  2157. get_iir_band_coeff(component, iir_idx, band_idx, 0);
  2158. ucontrol->value.integer.value[1] =
  2159. get_iir_band_coeff(component, iir_idx, band_idx, 1);
  2160. ucontrol->value.integer.value[2] =
  2161. get_iir_band_coeff(component, iir_idx, band_idx, 2);
  2162. ucontrol->value.integer.value[3] =
  2163. get_iir_band_coeff(component, iir_idx, band_idx, 3);
  2164. ucontrol->value.integer.value[4] =
  2165. get_iir_band_coeff(component, iir_idx, band_idx, 4);
  2166. dev_dbg(component->dev, "%s: IIR #%d band #%d b0 = 0x%x\n"
  2167. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2168. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2169. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2170. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2171. __func__, iir_idx, band_idx,
  2172. (uint32_t)ucontrol->value.integer.value[0],
  2173. __func__, iir_idx, band_idx,
  2174. (uint32_t)ucontrol->value.integer.value[1],
  2175. __func__, iir_idx, band_idx,
  2176. (uint32_t)ucontrol->value.integer.value[2],
  2177. __func__, iir_idx, band_idx,
  2178. (uint32_t)ucontrol->value.integer.value[3],
  2179. __func__, iir_idx, band_idx,
  2180. (uint32_t)ucontrol->value.integer.value[4]);
  2181. return 0;
  2182. }
  2183. static void set_iir_band_coeff(struct snd_soc_component *component,
  2184. int iir_idx, int band_idx,
  2185. uint32_t value)
  2186. {
  2187. snd_soc_component_write(component,
  2188. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2189. (value & 0xFF));
  2190. snd_soc_component_write(component,
  2191. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2192. (value >> 8) & 0xFF);
  2193. snd_soc_component_write(component,
  2194. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2195. (value >> 16) & 0xFF);
  2196. /* Mask top 2 bits, 7-8 are reserved */
  2197. snd_soc_component_write(component,
  2198. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B2_CTL + 0x80 * iir_idx),
  2199. (value >> 24) & 0x3F);
  2200. }
  2201. static int rx_macro_iir_band_audio_mixer_put(struct snd_kcontrol *kcontrol,
  2202. struct snd_ctl_elem_value *ucontrol)
  2203. {
  2204. struct snd_soc_component *component =
  2205. snd_soc_kcontrol_component(kcontrol);
  2206. int iir_idx = ((struct soc_multi_mixer_control *)
  2207. kcontrol->private_value)->reg;
  2208. int band_idx = ((struct soc_multi_mixer_control *)
  2209. kcontrol->private_value)->shift;
  2210. int coeff_idx, idx = 0;
  2211. struct device *rx_dev = NULL;
  2212. struct rx_macro_priv *rx_priv = NULL;
  2213. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2214. return -EINVAL;
  2215. /*
  2216. * Mask top bit it is reserved
  2217. * Updates addr automatically for each B2 write
  2218. */
  2219. snd_soc_component_write(component,
  2220. (BOLERO_CDC_RX_SIDETONE_IIR0_IIR_COEF_B1_CTL + 16 * iir_idx),
  2221. (band_idx * BAND_MAX * sizeof(uint32_t)) & 0x7F);
  2222. /* Store the coefficients in sidetone coeff array */
  2223. for (coeff_idx = 0; coeff_idx < RX_MACRO_SIDETONE_IIR_COEFF_MAX;
  2224. coeff_idx++) {
  2225. uint32_t value = ucontrol->value.integer.value[coeff_idx];
  2226. set_iir_band_coeff(component, iir_idx, band_idx, value);
  2227. /* Four 8 bit values(one 32 bit) per coefficient */
  2228. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2229. (value & 0xFF);
  2230. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2231. (value >> 8) & 0xFF;
  2232. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2233. (value >> 16) & 0xFF;
  2234. rx_priv->sidetone_coeff_array[iir_idx][band_idx][idx++] =
  2235. (value >> 24) & 0xFF;
  2236. }
  2237. pr_debug("%s: IIR #%d band #%d b0 = 0x%x\n"
  2238. "%s: IIR #%d band #%d b1 = 0x%x\n"
  2239. "%s: IIR #%d band #%d b2 = 0x%x\n"
  2240. "%s: IIR #%d band #%d a1 = 0x%x\n"
  2241. "%s: IIR #%d band #%d a2 = 0x%x\n",
  2242. __func__, iir_idx, band_idx,
  2243. get_iir_band_coeff(component, iir_idx, band_idx, 0),
  2244. __func__, iir_idx, band_idx,
  2245. get_iir_band_coeff(component, iir_idx, band_idx, 1),
  2246. __func__, iir_idx, band_idx,
  2247. get_iir_band_coeff(component, iir_idx, band_idx, 2),
  2248. __func__, iir_idx, band_idx,
  2249. get_iir_band_coeff(component, iir_idx, band_idx, 3),
  2250. __func__, iir_idx, band_idx,
  2251. get_iir_band_coeff(component, iir_idx, band_idx, 4));
  2252. return 0;
  2253. }
  2254. static int rx_macro_set_iir_gain(struct snd_soc_dapm_widget *w,
  2255. struct snd_kcontrol *kcontrol, int event)
  2256. {
  2257. struct snd_soc_component *component =
  2258. snd_soc_dapm_to_component(w->dapm);
  2259. dev_dbg(component->dev, "%s: event = %d\n", __func__, event);
  2260. switch (event) {
  2261. case SND_SOC_DAPM_POST_PMU: /* fall through */
  2262. case SND_SOC_DAPM_PRE_PMD:
  2263. if (strnstr(w->name, "IIR0", sizeof("IIR0"))) {
  2264. snd_soc_component_write(component,
  2265. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL,
  2266. snd_soc_component_read32(component,
  2267. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL));
  2268. snd_soc_component_write(component,
  2269. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL,
  2270. snd_soc_component_read32(component,
  2271. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL));
  2272. snd_soc_component_write(component,
  2273. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL,
  2274. snd_soc_component_read32(component,
  2275. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL));
  2276. snd_soc_component_write(component,
  2277. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL,
  2278. snd_soc_component_read32(component,
  2279. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL));
  2280. } else {
  2281. snd_soc_component_write(component,
  2282. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL,
  2283. snd_soc_component_read32(component,
  2284. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL));
  2285. snd_soc_component_write(component,
  2286. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL,
  2287. snd_soc_component_read32(component,
  2288. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL));
  2289. snd_soc_component_write(component,
  2290. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL,
  2291. snd_soc_component_read32(component,
  2292. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL));
  2293. snd_soc_component_write(component,
  2294. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL,
  2295. snd_soc_component_read32(component,
  2296. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL));
  2297. }
  2298. break;
  2299. }
  2300. return 0;
  2301. }
  2302. static const struct snd_kcontrol_new rx_macro_snd_controls[] = {
  2303. SOC_SINGLE_SX_TLV("RX_RX0 Digital Volume",
  2304. BOLERO_CDC_RX_RX0_RX_VOL_CTL,
  2305. 0, -84, 40, digital_gain),
  2306. SOC_SINGLE_SX_TLV("RX_RX1 Digital Volume",
  2307. BOLERO_CDC_RX_RX1_RX_VOL_CTL,
  2308. 0, -84, 40, digital_gain),
  2309. SOC_SINGLE_SX_TLV("RX_RX2 Digital Volume",
  2310. BOLERO_CDC_RX_RX2_RX_VOL_CTL,
  2311. 0, -84, 40, digital_gain),
  2312. SOC_SINGLE_SX_TLV("RX_RX0 Mix Digital Volume",
  2313. BOLERO_CDC_RX_RX0_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  2314. SOC_SINGLE_SX_TLV("RX_RX1 Mix Digital Volume",
  2315. BOLERO_CDC_RX_RX1_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  2316. SOC_SINGLE_SX_TLV("RX_RX2 Mix Digital Volume",
  2317. BOLERO_CDC_RX_RX2_RX_VOL_MIX_CTL, 0, -84, 40, digital_gain),
  2318. SOC_SINGLE_EXT("RX_COMP1 Switch", SND_SOC_NOPM, RX_MACRO_COMP1, 1, 0,
  2319. rx_macro_get_compander, rx_macro_set_compander),
  2320. SOC_SINGLE_EXT("RX_COMP2 Switch", SND_SOC_NOPM, RX_MACRO_COMP2, 1, 0,
  2321. rx_macro_get_compander, rx_macro_set_compander),
  2322. SOC_ENUM_EXT("HPH Idle Detect", hph_idle_detect_enum,
  2323. rx_macro_hph_idle_detect_get, rx_macro_hph_idle_detect_put),
  2324. SOC_ENUM_EXT("RX_EAR Mode", rx_macro_ear_mode_enum,
  2325. rx_macro_get_ear_mode, rx_macro_put_ear_mode),
  2326. SOC_ENUM_EXT("RX_HPH HD2 Mode", rx_macro_hph_hd2_mode_enum,
  2327. rx_macro_get_hph_hd2_mode, rx_macro_put_hph_hd2_mode),
  2328. SOC_ENUM_EXT("RX_HPH_PWR_MODE", rx_macro_hph_pwr_mode_enum,
  2329. rx_macro_get_hph_pwr_mode, rx_macro_put_hph_pwr_mode),
  2330. SOC_ENUM_EXT("RX_GSM mode Enable", rx_macro_vbat_bcl_gsm_mode_enum,
  2331. rx_macro_vbat_bcl_gsm_mode_func_get,
  2332. rx_macro_vbat_bcl_gsm_mode_func_put),
  2333. SOC_SINGLE_EXT("RX_Softclip Enable", SND_SOC_NOPM, 0, 1, 0,
  2334. rx_macro_soft_clip_enable_get,
  2335. rx_macro_soft_clip_enable_put),
  2336. SOC_SINGLE_SX_TLV("IIR0 INP0 Volume",
  2337. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B1_CTL, 0, -84, 40,
  2338. digital_gain),
  2339. SOC_SINGLE_SX_TLV("IIR0 INP1 Volume",
  2340. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B2_CTL, 0, -84, 40,
  2341. digital_gain),
  2342. SOC_SINGLE_SX_TLV("IIR0 INP2 Volume",
  2343. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B3_CTL, 0, -84, 40,
  2344. digital_gain),
  2345. SOC_SINGLE_SX_TLV("IIR0 INP3 Volume",
  2346. BOLERO_CDC_RX_SIDETONE_IIR0_IIR_GAIN_B4_CTL, 0, -84, 40,
  2347. digital_gain),
  2348. SOC_SINGLE_SX_TLV("IIR1 INP0 Volume",
  2349. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B1_CTL, 0, -84, 40,
  2350. digital_gain),
  2351. SOC_SINGLE_SX_TLV("IIR1 INP1 Volume",
  2352. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B2_CTL, 0, -84, 40,
  2353. digital_gain),
  2354. SOC_SINGLE_SX_TLV("IIR1 INP2 Volume",
  2355. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B3_CTL, 0, -84, 40,
  2356. digital_gain),
  2357. SOC_SINGLE_SX_TLV("IIR1 INP3 Volume",
  2358. BOLERO_CDC_RX_SIDETONE_IIR1_IIR_GAIN_B4_CTL, 0, -84, 40,
  2359. digital_gain),
  2360. SOC_SINGLE_EXT("IIR0 Enable Band1", IIR0, BAND1, 1, 0,
  2361. rx_macro_iir_enable_audio_mixer_get,
  2362. rx_macro_iir_enable_audio_mixer_put),
  2363. SOC_SINGLE_EXT("IIR0 Enable Band2", IIR0, BAND2, 1, 0,
  2364. rx_macro_iir_enable_audio_mixer_get,
  2365. rx_macro_iir_enable_audio_mixer_put),
  2366. SOC_SINGLE_EXT("IIR0 Enable Band3", IIR0, BAND3, 1, 0,
  2367. rx_macro_iir_enable_audio_mixer_get,
  2368. rx_macro_iir_enable_audio_mixer_put),
  2369. SOC_SINGLE_EXT("IIR0 Enable Band4", IIR0, BAND4, 1, 0,
  2370. rx_macro_iir_enable_audio_mixer_get,
  2371. rx_macro_iir_enable_audio_mixer_put),
  2372. SOC_SINGLE_EXT("IIR0 Enable Band5", IIR0, BAND5, 1, 0,
  2373. rx_macro_iir_enable_audio_mixer_get,
  2374. rx_macro_iir_enable_audio_mixer_put),
  2375. SOC_SINGLE_EXT("IIR1 Enable Band1", IIR1, BAND1, 1, 0,
  2376. rx_macro_iir_enable_audio_mixer_get,
  2377. rx_macro_iir_enable_audio_mixer_put),
  2378. SOC_SINGLE_EXT("IIR1 Enable Band2", IIR1, BAND2, 1, 0,
  2379. rx_macro_iir_enable_audio_mixer_get,
  2380. rx_macro_iir_enable_audio_mixer_put),
  2381. SOC_SINGLE_EXT("IIR1 Enable Band3", IIR1, BAND3, 1, 0,
  2382. rx_macro_iir_enable_audio_mixer_get,
  2383. rx_macro_iir_enable_audio_mixer_put),
  2384. SOC_SINGLE_EXT("IIR1 Enable Band4", IIR1, BAND4, 1, 0,
  2385. rx_macro_iir_enable_audio_mixer_get,
  2386. rx_macro_iir_enable_audio_mixer_put),
  2387. SOC_SINGLE_EXT("IIR1 Enable Band5", IIR1, BAND5, 1, 0,
  2388. rx_macro_iir_enable_audio_mixer_get,
  2389. rx_macro_iir_enable_audio_mixer_put),
  2390. SOC_SINGLE_MULTI_EXT("IIR0 Band1", IIR0, BAND1, 255, 0, 5,
  2391. rx_macro_iir_band_audio_mixer_get,
  2392. rx_macro_iir_band_audio_mixer_put),
  2393. SOC_SINGLE_MULTI_EXT("IIR0 Band2", IIR0, BAND2, 255, 0, 5,
  2394. rx_macro_iir_band_audio_mixer_get,
  2395. rx_macro_iir_band_audio_mixer_put),
  2396. SOC_SINGLE_MULTI_EXT("IIR0 Band3", IIR0, BAND3, 255, 0, 5,
  2397. rx_macro_iir_band_audio_mixer_get,
  2398. rx_macro_iir_band_audio_mixer_put),
  2399. SOC_SINGLE_MULTI_EXT("IIR0 Band4", IIR0, BAND4, 255, 0, 5,
  2400. rx_macro_iir_band_audio_mixer_get,
  2401. rx_macro_iir_band_audio_mixer_put),
  2402. SOC_SINGLE_MULTI_EXT("IIR0 Band5", IIR0, BAND5, 255, 0, 5,
  2403. rx_macro_iir_band_audio_mixer_get,
  2404. rx_macro_iir_band_audio_mixer_put),
  2405. SOC_SINGLE_MULTI_EXT("IIR1 Band1", IIR1, BAND1, 255, 0, 5,
  2406. rx_macro_iir_band_audio_mixer_get,
  2407. rx_macro_iir_band_audio_mixer_put),
  2408. SOC_SINGLE_MULTI_EXT("IIR1 Band2", IIR1, BAND2, 255, 0, 5,
  2409. rx_macro_iir_band_audio_mixer_get,
  2410. rx_macro_iir_band_audio_mixer_put),
  2411. SOC_SINGLE_MULTI_EXT("IIR1 Band3", IIR1, BAND3, 255, 0, 5,
  2412. rx_macro_iir_band_audio_mixer_get,
  2413. rx_macro_iir_band_audio_mixer_put),
  2414. SOC_SINGLE_MULTI_EXT("IIR1 Band4", IIR1, BAND4, 255, 0, 5,
  2415. rx_macro_iir_band_audio_mixer_get,
  2416. rx_macro_iir_band_audio_mixer_put),
  2417. SOC_SINGLE_MULTI_EXT("IIR1 Band5", IIR1, BAND5, 255, 0, 5,
  2418. rx_macro_iir_band_audio_mixer_get,
  2419. rx_macro_iir_band_audio_mixer_put),
  2420. };
  2421. static int rx_macro_enable_echo(struct snd_soc_dapm_widget *w,
  2422. struct snd_kcontrol *kcontrol,
  2423. int event)
  2424. {
  2425. struct snd_soc_component *component =
  2426. snd_soc_dapm_to_component(w->dapm);
  2427. struct device *rx_dev = NULL;
  2428. struct rx_macro_priv *rx_priv = NULL;
  2429. u16 val = 0, ec_hq_reg = 0;
  2430. int ec_tx = 0;
  2431. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2432. return -EINVAL;
  2433. dev_dbg(rx_dev, "%s %d %s\n", __func__, event, w->name);
  2434. val = snd_soc_component_read32(component,
  2435. BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG4);
  2436. if (!(strcmp(w->name, "RX MIX TX0 MUX")))
  2437. ec_tx = ((val & 0xf0) >> 0x4) - 1;
  2438. else if (!(strcmp(w->name, "RX MIX TX1 MUX")))
  2439. ec_tx = (val & 0x0f) - 1;
  2440. val = snd_soc_component_read32(component,
  2441. BOLERO_CDC_RX_INP_MUX_RX_MIX_CFG5);
  2442. if (!(strcmp(w->name, "RX MIX TX2 MUX")))
  2443. ec_tx = (val & 0x0f) - 1;
  2444. if (ec_tx < 0 || (ec_tx >= RX_MACRO_EC_MUX_MAX)) {
  2445. dev_err(rx_dev, "%s: EC mix control not set correctly\n",
  2446. __func__);
  2447. return -EINVAL;
  2448. }
  2449. ec_hq_reg = BOLERO_CDC_RX_EC_REF_HQ0_EC_REF_HQ_PATH_CTL +
  2450. 0x40 * ec_tx;
  2451. snd_soc_component_update_bits(component, ec_hq_reg, 0x01, 0x01);
  2452. ec_hq_reg = BOLERO_CDC_RX_EC_REF_HQ0_EC_REF_HQ_CFG0 +
  2453. 0x40 * ec_tx;
  2454. /* default set to 48k */
  2455. snd_soc_component_update_bits(component, ec_hq_reg, 0x1E, 0x08);
  2456. return 0;
  2457. }
  2458. static const struct snd_soc_dapm_widget rx_macro_dapm_widgets[] = {
  2459. SND_SOC_DAPM_AIF_IN("RX AIF1 PB", "RX_MACRO_AIF1 Playback", 0,
  2460. SND_SOC_NOPM, 0, 0),
  2461. SND_SOC_DAPM_AIF_IN("RX AIF2 PB", "RX_MACRO_AIF2 Playback", 0,
  2462. SND_SOC_NOPM, 0, 0),
  2463. SND_SOC_DAPM_AIF_IN("RX AIF3 PB", "RX_MACRO_AIF3 Playback", 0,
  2464. SND_SOC_NOPM, 0, 0),
  2465. SND_SOC_DAPM_AIF_IN("RX AIF4 PB", "RX_MACRO_AIF4 Playback", 0,
  2466. SND_SOC_NOPM, 0, 0),
  2467. SND_SOC_DAPM_AIF_OUT("RX AIF_ECHO", "RX_AIF_ECHO Capture", 0,
  2468. SND_SOC_NOPM, 0, 0),
  2469. RX_MACRO_DAPM_MUX("RX_MACRO RX0 MUX", RX_MACRO_RX0, rx_macro_rx0),
  2470. RX_MACRO_DAPM_MUX("RX_MACRO RX1 MUX", RX_MACRO_RX1, rx_macro_rx1),
  2471. RX_MACRO_DAPM_MUX("RX_MACRO RX2 MUX", RX_MACRO_RX2, rx_macro_rx2),
  2472. RX_MACRO_DAPM_MUX("RX_MACRO RX3 MUX", RX_MACRO_RX3, rx_macro_rx3),
  2473. RX_MACRO_DAPM_MUX("RX_MACRO RX4 MUX", RX_MACRO_RX4, rx_macro_rx4),
  2474. RX_MACRO_DAPM_MUX("RX_MACRO RX5 MUX", RX_MACRO_RX5, rx_macro_rx5),
  2475. SND_SOC_DAPM_MIXER("RX_RX0", SND_SOC_NOPM, 0, 0, NULL, 0),
  2476. SND_SOC_DAPM_MIXER("RX_RX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2477. SND_SOC_DAPM_MIXER("RX_RX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2478. SND_SOC_DAPM_MIXER("RX_RX3", SND_SOC_NOPM, 0, 0, NULL, 0),
  2479. SND_SOC_DAPM_MIXER("RX_RX4", SND_SOC_NOPM, 0, 0, NULL, 0),
  2480. SND_SOC_DAPM_MIXER("RX_RX5", SND_SOC_NOPM, 0, 0, NULL, 0),
  2481. RX_MACRO_DAPM_MUX("IIR0 INP0 MUX", 0, iir0_inp0),
  2482. RX_MACRO_DAPM_MUX("IIR0 INP1 MUX", 0, iir0_inp1),
  2483. RX_MACRO_DAPM_MUX("IIR0 INP2 MUX", 0, iir0_inp2),
  2484. RX_MACRO_DAPM_MUX("IIR0 INP3 MUX", 0, iir0_inp3),
  2485. RX_MACRO_DAPM_MUX("IIR1 INP0 MUX", 0, iir1_inp0),
  2486. RX_MACRO_DAPM_MUX("IIR1 INP1 MUX", 0, iir1_inp1),
  2487. RX_MACRO_DAPM_MUX("IIR1 INP2 MUX", 0, iir1_inp2),
  2488. RX_MACRO_DAPM_MUX("IIR1 INP3 MUX", 0, iir1_inp3),
  2489. SND_SOC_DAPM_MUX_E("RX MIX TX0 MUX", SND_SOC_NOPM,
  2490. RX_MACRO_EC0_MUX, 0,
  2491. &rx_mix_tx0_mux, rx_macro_enable_echo,
  2492. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2493. SND_SOC_DAPM_MUX_E("RX MIX TX1 MUX", SND_SOC_NOPM,
  2494. RX_MACRO_EC1_MUX, 0,
  2495. &rx_mix_tx1_mux, rx_macro_enable_echo,
  2496. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2497. SND_SOC_DAPM_MUX_E("RX MIX TX2 MUX", SND_SOC_NOPM,
  2498. RX_MACRO_EC2_MUX, 0,
  2499. &rx_mix_tx2_mux, rx_macro_enable_echo,
  2500. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2501. SND_SOC_DAPM_MIXER_E("IIR0", BOLERO_CDC_RX_SIDETONE_IIR0_IIR_PATH_CTL,
  2502. 4, 0, NULL, 0, rx_macro_set_iir_gain,
  2503. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  2504. SND_SOC_DAPM_MIXER_E("IIR1", BOLERO_CDC_RX_SIDETONE_IIR1_IIR_PATH_CTL,
  2505. 4, 0, NULL, 0, rx_macro_set_iir_gain,
  2506. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  2507. SND_SOC_DAPM_MIXER("SRC0", BOLERO_CDC_RX_SIDETONE_SRC0_ST_SRC_PATH_CTL,
  2508. 4, 0, NULL, 0),
  2509. SND_SOC_DAPM_MIXER("SRC1", BOLERO_CDC_RX_SIDETONE_SRC1_ST_SRC_PATH_CTL,
  2510. 4, 0, NULL, 0),
  2511. RX_MACRO_DAPM_MUX("RX INT0 DEM MUX", 0, rx_int0_dem_inp),
  2512. RX_MACRO_DAPM_MUX("RX INT1 DEM MUX", 0, rx_int1_dem_inp),
  2513. SND_SOC_DAPM_MUX_E("RX INT0_2 MUX", SND_SOC_NOPM, INTERP_HPHL, 0,
  2514. &rx_int0_2_mux, rx_macro_enable_mix_path,
  2515. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2516. SND_SOC_DAPM_POST_PMD),
  2517. SND_SOC_DAPM_MUX_E("RX INT1_2 MUX", SND_SOC_NOPM, INTERP_HPHR, 0,
  2518. &rx_int1_2_mux, rx_macro_enable_mix_path,
  2519. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2520. SND_SOC_DAPM_POST_PMD),
  2521. SND_SOC_DAPM_MUX_E("RX INT2_2 MUX", SND_SOC_NOPM, INTERP_AUX, 0,
  2522. &rx_int2_2_mux, rx_macro_enable_mix_path,
  2523. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2524. SND_SOC_DAPM_POST_PMD),
  2525. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP0", 0, rx_int0_1_mix_inp0),
  2526. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP1", 0, rx_int0_1_mix_inp1),
  2527. RX_MACRO_DAPM_MUX("RX INT0_1 MIX1 INP2", 0, rx_int0_1_mix_inp2),
  2528. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP0", 0, rx_int1_1_mix_inp0),
  2529. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP1", 0, rx_int1_1_mix_inp1),
  2530. RX_MACRO_DAPM_MUX("RX INT1_1 MIX1 INP2", 0, rx_int1_1_mix_inp2),
  2531. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP0", 0, rx_int2_1_mix_inp0),
  2532. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP1", 0, rx_int2_1_mix_inp1),
  2533. RX_MACRO_DAPM_MUX("RX INT2_1 MIX1 INP2", 0, rx_int2_1_mix_inp2),
  2534. SND_SOC_DAPM_MUX_E("RX INT0_1 INTERP", SND_SOC_NOPM, INTERP_HPHL, 0,
  2535. &rx_int0_1_interp_mux, rx_macro_enable_main_path,
  2536. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2537. SND_SOC_DAPM_POST_PMD),
  2538. SND_SOC_DAPM_MUX_E("RX INT1_1 INTERP", SND_SOC_NOPM, INTERP_HPHR, 0,
  2539. &rx_int1_1_interp_mux, rx_macro_enable_main_path,
  2540. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2541. SND_SOC_DAPM_POST_PMD),
  2542. SND_SOC_DAPM_MUX_E("RX INT2_1 INTERP", SND_SOC_NOPM, INTERP_AUX, 0,
  2543. &rx_int2_1_interp_mux, rx_macro_enable_main_path,
  2544. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  2545. SND_SOC_DAPM_POST_PMD),
  2546. RX_MACRO_DAPM_MUX("RX INT0_2 INTERP", 0, rx_int0_2_interp),
  2547. RX_MACRO_DAPM_MUX("RX INT1_2 INTERP", 0, rx_int1_2_interp),
  2548. RX_MACRO_DAPM_MUX("RX INT2_2 INTERP", 0, rx_int2_2_interp),
  2549. SND_SOC_DAPM_MIXER("RX INT0_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2550. SND_SOC_DAPM_MIXER("RX INT0 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2551. SND_SOC_DAPM_MIXER("RX INT1_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2552. SND_SOC_DAPM_MIXER("RX INT1 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2553. SND_SOC_DAPM_MIXER("RX INT2_1 MIX1", SND_SOC_NOPM, 0, 0, NULL, 0),
  2554. SND_SOC_DAPM_MIXER("RX INT2 SEC MIX", SND_SOC_NOPM, 0, 0, NULL, 0),
  2555. SND_SOC_DAPM_MUX_E("RX INT0 MIX2 INP", SND_SOC_NOPM, INTERP_HPHL,
  2556. 0, &rx_int0_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  2557. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2558. SND_SOC_DAPM_MUX_E("RX INT1 MIX2 INP", SND_SOC_NOPM, INTERP_HPHR,
  2559. 0, &rx_int1_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  2560. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2561. SND_SOC_DAPM_MUX_E("RX INT2 MIX2 INP", SND_SOC_NOPM, INTERP_AUX,
  2562. 0, &rx_int2_mix2_inp_mux, rx_macro_enable_rx_path_clk,
  2563. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2564. SND_SOC_DAPM_MIXER_E("RX INT2_1 VBAT", SND_SOC_NOPM,
  2565. 0, 0, rx_int2_1_vbat_mix_switch,
  2566. ARRAY_SIZE(rx_int2_1_vbat_mix_switch),
  2567. rx_macro_enable_vbat,
  2568. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2569. SND_SOC_DAPM_MIXER("RX INT0 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2570. SND_SOC_DAPM_MIXER("RX INT1 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2571. SND_SOC_DAPM_MIXER("RX INT2 MIX2", SND_SOC_NOPM, 0, 0, NULL, 0),
  2572. SND_SOC_DAPM_OUTPUT("HPHL_OUT"),
  2573. SND_SOC_DAPM_OUTPUT("HPHR_OUT"),
  2574. SND_SOC_DAPM_OUTPUT("AUX_OUT"),
  2575. SND_SOC_DAPM_INPUT("RX_TX DEC0_INP"),
  2576. SND_SOC_DAPM_INPUT("RX_TX DEC1_INP"),
  2577. SND_SOC_DAPM_INPUT("RX_TX DEC2_INP"),
  2578. SND_SOC_DAPM_INPUT("RX_TX DEC3_INP"),
  2579. SND_SOC_DAPM_SUPPLY_S("RX_MCLK", 0, SND_SOC_NOPM, 0, 0,
  2580. rx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  2581. };
  2582. static const struct snd_soc_dapm_route rx_audio_map[] = {
  2583. {"RX AIF1 PB", NULL, "RX_MCLK"},
  2584. {"RX AIF2 PB", NULL, "RX_MCLK"},
  2585. {"RX AIF3 PB", NULL, "RX_MCLK"},
  2586. {"RX AIF4 PB", NULL, "RX_MCLK"},
  2587. {"RX_MACRO RX0 MUX", "AIF1_PB", "RX AIF1 PB"},
  2588. {"RX_MACRO RX1 MUX", "AIF1_PB", "RX AIF1 PB"},
  2589. {"RX_MACRO RX2 MUX", "AIF1_PB", "RX AIF1 PB"},
  2590. {"RX_MACRO RX3 MUX", "AIF1_PB", "RX AIF1 PB"},
  2591. {"RX_MACRO RX4 MUX", "AIF1_PB", "RX AIF1 PB"},
  2592. {"RX_MACRO RX5 MUX", "AIF1_PB", "RX AIF1 PB"},
  2593. {"RX_MACRO RX0 MUX", "AIF2_PB", "RX AIF2 PB"},
  2594. {"RX_MACRO RX1 MUX", "AIF2_PB", "RX AIF2 PB"},
  2595. {"RX_MACRO RX2 MUX", "AIF2_PB", "RX AIF2 PB"},
  2596. {"RX_MACRO RX3 MUX", "AIF2_PB", "RX AIF2 PB"},
  2597. {"RX_MACRO RX4 MUX", "AIF2_PB", "RX AIF2 PB"},
  2598. {"RX_MACRO RX5 MUX", "AIF2_PB", "RX AIF2 PB"},
  2599. {"RX_MACRO RX0 MUX", "AIF3_PB", "RX AIF3 PB"},
  2600. {"RX_MACRO RX1 MUX", "AIF3_PB", "RX AIF3 PB"},
  2601. {"RX_MACRO RX2 MUX", "AIF3_PB", "RX AIF3 PB"},
  2602. {"RX_MACRO RX3 MUX", "AIF3_PB", "RX AIF3 PB"},
  2603. {"RX_MACRO RX4 MUX", "AIF3_PB", "RX AIF3 PB"},
  2604. {"RX_MACRO RX5 MUX", "AIF3_PB", "RX AIF3 PB"},
  2605. {"RX_MACRO RX0 MUX", "AIF4_PB", "RX AIF4 PB"},
  2606. {"RX_MACRO RX1 MUX", "AIF4_PB", "RX AIF4 PB"},
  2607. {"RX_MACRO RX2 MUX", "AIF4_PB", "RX AIF4 PB"},
  2608. {"RX_MACRO RX3 MUX", "AIF4_PB", "RX AIF4 PB"},
  2609. {"RX_MACRO RX4 MUX", "AIF4_PB", "RX AIF4 PB"},
  2610. {"RX_MACRO RX5 MUX", "AIF4_PB", "RX AIF4 PB"},
  2611. {"RX_RX0", NULL, "RX_MACRO RX0 MUX"},
  2612. {"RX_RX1", NULL, "RX_MACRO RX1 MUX"},
  2613. {"RX_RX2", NULL, "RX_MACRO RX2 MUX"},
  2614. {"RX_RX3", NULL, "RX_MACRO RX3 MUX"},
  2615. {"RX_RX4", NULL, "RX_MACRO RX4 MUX"},
  2616. {"RX_RX5", NULL, "RX_MACRO RX5 MUX"},
  2617. {"RX INT0_1 MIX1 INP0", "RX0", "RX_RX0"},
  2618. {"RX INT0_1 MIX1 INP0", "RX1", "RX_RX1"},
  2619. {"RX INT0_1 MIX1 INP0", "RX2", "RX_RX2"},
  2620. {"RX INT0_1 MIX1 INP0", "RX3", "RX_RX3"},
  2621. {"RX INT0_1 MIX1 INP0", "RX4", "RX_RX4"},
  2622. {"RX INT0_1 MIX1 INP0", "RX5", "RX_RX5"},
  2623. {"RX INT0_1 MIX1 INP0", "IIR0", "IIR0"},
  2624. {"RX INT0_1 MIX1 INP0", "IIR1", "IIR1"},
  2625. {"RX INT0_1 MIX1 INP1", "RX0", "RX_RX0"},
  2626. {"RX INT0_1 MIX1 INP1", "RX1", "RX_RX1"},
  2627. {"RX INT0_1 MIX1 INP1", "RX2", "RX_RX2"},
  2628. {"RX INT0_1 MIX1 INP1", "RX3", "RX_RX3"},
  2629. {"RX INT0_1 MIX1 INP1", "RX4", "RX_RX4"},
  2630. {"RX INT0_1 MIX1 INP1", "RX5", "RX_RX5"},
  2631. {"RX INT0_1 MIX1 INP1", "IIR0", "IIR0"},
  2632. {"RX INT0_1 MIX1 INP1", "IIR1", "IIR1"},
  2633. {"RX INT0_1 MIX1 INP2", "RX0", "RX_RX0"},
  2634. {"RX INT0_1 MIX1 INP2", "RX1", "RX_RX1"},
  2635. {"RX INT0_1 MIX1 INP2", "RX2", "RX_RX2"},
  2636. {"RX INT0_1 MIX1 INP2", "RX3", "RX_RX3"},
  2637. {"RX INT0_1 MIX1 INP2", "RX4", "RX_RX4"},
  2638. {"RX INT0_1 MIX1 INP2", "RX5", "RX_RX5"},
  2639. {"RX INT0_1 MIX1 INP2", "IIR0", "IIR0"},
  2640. {"RX INT0_1 MIX1 INP2", "IIR1", "IIR1"},
  2641. {"RX INT1_1 MIX1 INP0", "RX0", "RX_RX0"},
  2642. {"RX INT1_1 MIX1 INP0", "RX1", "RX_RX1"},
  2643. {"RX INT1_1 MIX1 INP0", "RX2", "RX_RX2"},
  2644. {"RX INT1_1 MIX1 INP0", "RX3", "RX_RX3"},
  2645. {"RX INT1_1 MIX1 INP0", "RX4", "RX_RX4"},
  2646. {"RX INT1_1 MIX1 INP0", "RX5", "RX_RX5"},
  2647. {"RX INT1_1 MIX1 INP0", "IIR0", "IIR0"},
  2648. {"RX INT1_1 MIX1 INP0", "IIR1", "IIR1"},
  2649. {"RX INT1_1 MIX1 INP1", "RX0", "RX_RX0"},
  2650. {"RX INT1_1 MIX1 INP1", "RX1", "RX_RX1"},
  2651. {"RX INT1_1 MIX1 INP1", "RX2", "RX_RX2"},
  2652. {"RX INT1_1 MIX1 INP1", "RX3", "RX_RX3"},
  2653. {"RX INT1_1 MIX1 INP1", "RX4", "RX_RX4"},
  2654. {"RX INT1_1 MIX1 INP1", "RX5", "RX_RX5"},
  2655. {"RX INT1_1 MIX1 INP1", "IIR0", "IIR0"},
  2656. {"RX INT1_1 MIX1 INP1", "IIR1", "IIR1"},
  2657. {"RX INT1_1 MIX1 INP2", "RX0", "RX_RX0"},
  2658. {"RX INT1_1 MIX1 INP2", "RX1", "RX_RX1"},
  2659. {"RX INT1_1 MIX1 INP2", "RX2", "RX_RX2"},
  2660. {"RX INT1_1 MIX1 INP2", "RX3", "RX_RX3"},
  2661. {"RX INT1_1 MIX1 INP2", "RX4", "RX_RX4"},
  2662. {"RX INT1_1 MIX1 INP2", "RX5", "RX_RX5"},
  2663. {"RX INT1_1 MIX1 INP2", "IIR0", "IIR0"},
  2664. {"RX INT1_1 MIX1 INP2", "IIR1", "IIR1"},
  2665. {"RX INT2_1 MIX1 INP0", "RX0", "RX_RX0"},
  2666. {"RX INT2_1 MIX1 INP0", "RX1", "RX_RX1"},
  2667. {"RX INT2_1 MIX1 INP0", "RX2", "RX_RX2"},
  2668. {"RX INT2_1 MIX1 INP0", "RX3", "RX_RX3"},
  2669. {"RX INT2_1 MIX1 INP0", "RX4", "RX_RX4"},
  2670. {"RX INT2_1 MIX1 INP0", "RX5", "RX_RX5"},
  2671. {"RX INT2_1 MIX1 INP0", "IIR0", "IIR0"},
  2672. {"RX INT2_1 MIX1 INP0", "IIR1", "IIR1"},
  2673. {"RX INT2_1 MIX1 INP1", "RX0", "RX_RX0"},
  2674. {"RX INT2_1 MIX1 INP1", "RX1", "RX_RX1"},
  2675. {"RX INT2_1 MIX1 INP1", "RX2", "RX_RX2"},
  2676. {"RX INT2_1 MIX1 INP1", "RX3", "RX_RX3"},
  2677. {"RX INT2_1 MIX1 INP1", "RX4", "RX_RX4"},
  2678. {"RX INT2_1 MIX1 INP1", "RX5", "RX_RX5"},
  2679. {"RX INT2_1 MIX1 INP1", "IIR0", "IIR0"},
  2680. {"RX INT2_1 MIX1 INP1", "IIR1", "IIR1"},
  2681. {"RX INT2_1 MIX1 INP2", "RX0", "RX_RX0"},
  2682. {"RX INT2_1 MIX1 INP2", "RX1", "RX_RX1"},
  2683. {"RX INT2_1 MIX1 INP2", "RX2", "RX_RX2"},
  2684. {"RX INT2_1 MIX1 INP2", "RX3", "RX_RX3"},
  2685. {"RX INT2_1 MIX1 INP2", "RX4", "RX_RX4"},
  2686. {"RX INT2_1 MIX1 INP2", "RX5", "RX_RX5"},
  2687. {"RX INT2_1 MIX1 INP2", "IIR0", "IIR0"},
  2688. {"RX INT2_1 MIX1 INP2", "IIR1", "IIR1"},
  2689. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP0"},
  2690. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP1"},
  2691. {"RX INT0_1 MIX1", NULL, "RX INT0_1 MIX1 INP2"},
  2692. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP0"},
  2693. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP1"},
  2694. {"RX INT1_1 MIX1", NULL, "RX INT1_1 MIX1 INP2"},
  2695. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP0"},
  2696. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP1"},
  2697. {"RX INT2_1 MIX1", NULL, "RX INT2_1 MIX1 INP2"},
  2698. {"RX MIX TX0 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  2699. {"RX MIX TX0 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  2700. {"RX MIX TX0 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  2701. {"RX MIX TX1 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  2702. {"RX MIX TX1 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  2703. {"RX MIX TX1 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  2704. {"RX MIX TX2 MUX", "RX_MIX0", "RX INT0 SEC MIX"},
  2705. {"RX MIX TX2 MUX", "RX_MIX1", "RX INT1 SEC MIX"},
  2706. {"RX MIX TX2 MUX", "RX_MIX2", "RX INT2 SEC MIX"},
  2707. {"RX AIF_ECHO", NULL, "RX MIX TX0 MUX"},
  2708. {"RX AIF_ECHO", NULL, "RX MIX TX1 MUX"},
  2709. {"RX AIF_ECHO", NULL, "RX MIX TX2 MUX"},
  2710. {"RX AIF_ECHO", NULL, "RX_MCLK"},
  2711. /* Mixing path INT0 */
  2712. {"RX INT0_2 MUX", "RX0", "RX_RX0"},
  2713. {"RX INT0_2 MUX", "RX1", "RX_RX1"},
  2714. {"RX INT0_2 MUX", "RX2", "RX_RX2"},
  2715. {"RX INT0_2 MUX", "RX3", "RX_RX3"},
  2716. {"RX INT0_2 MUX", "RX4", "RX_RX4"},
  2717. {"RX INT0_2 MUX", "RX5", "RX_RX5"},
  2718. {"RX INT0_2 INTERP", NULL, "RX INT0_2 MUX"},
  2719. {"RX INT0 SEC MIX", NULL, "RX INT0_2 INTERP"},
  2720. /* Mixing path INT1 */
  2721. {"RX INT1_2 MUX", "RX0", "RX_RX0"},
  2722. {"RX INT1_2 MUX", "RX1", "RX_RX1"},
  2723. {"RX INT1_2 MUX", "RX2", "RX_RX2"},
  2724. {"RX INT1_2 MUX", "RX3", "RX_RX3"},
  2725. {"RX INT1_2 MUX", "RX4", "RX_RX4"},
  2726. {"RX INT1_2 MUX", "RX5", "RX_RX5"},
  2727. {"RX INT1_2 INTERP", NULL, "RX INT1_2 MUX"},
  2728. {"RX INT1 SEC MIX", NULL, "RX INT1_2 INTERP"},
  2729. /* Mixing path INT2 */
  2730. {"RX INT2_2 MUX", "RX0", "RX_RX0"},
  2731. {"RX INT2_2 MUX", "RX1", "RX_RX1"},
  2732. {"RX INT2_2 MUX", "RX2", "RX_RX2"},
  2733. {"RX INT2_2 MUX", "RX3", "RX_RX3"},
  2734. {"RX INT2_2 MUX", "RX4", "RX_RX4"},
  2735. {"RX INT2_2 MUX", "RX5", "RX_RX5"},
  2736. {"RX INT2_2 INTERP", NULL, "RX INT2_2 MUX"},
  2737. {"RX INT2 SEC MIX", NULL, "RX INT2_2 INTERP"},
  2738. {"RX INT0_1 INTERP", NULL, "RX INT0_1 MIX1"},
  2739. {"RX INT0 SEC MIX", NULL, "RX INT0_1 INTERP"},
  2740. {"RX INT0 MIX2", NULL, "RX INT0 SEC MIX"},
  2741. {"RX INT0 MIX2", NULL, "RX INT0 MIX2 INP"},
  2742. {"RX INT0 DEM MUX", "CLSH_DSM_OUT", "RX INT0 MIX2"},
  2743. {"HPHL_OUT", NULL, "RX INT0 DEM MUX"},
  2744. {"HPHL_OUT", NULL, "RX_MCLK"},
  2745. {"RX INT1_1 INTERP", NULL, "RX INT1_1 MIX1"},
  2746. {"RX INT1 SEC MIX", NULL, "RX INT1_1 INTERP"},
  2747. {"RX INT1 MIX2", NULL, "RX INT1 SEC MIX"},
  2748. {"RX INT1 MIX2", NULL, "RX INT1 MIX2 INP"},
  2749. {"RX INT1 DEM MUX", "CLSH_DSM_OUT", "RX INT1 MIX2"},
  2750. {"HPHR_OUT", NULL, "RX INT1 DEM MUX"},
  2751. {"HPHR_OUT", NULL, "RX_MCLK"},
  2752. {"RX INT2_1 INTERP", NULL, "RX INT2_1 MIX1"},
  2753. {"RX INT2_1 VBAT", "RX AUX VBAT Enable", "RX INT2_1 INTERP"},
  2754. {"RX INT2 SEC MIX", NULL, "RX INT2_1 VBAT"},
  2755. {"RX INT2 SEC MIX", NULL, "RX INT2_1 INTERP"},
  2756. {"RX INT2 MIX2", NULL, "RX INT2 SEC MIX"},
  2757. {"RX INT2 MIX2", NULL, "RX INT2 MIX2 INP"},
  2758. {"AUX_OUT", NULL, "RX INT2 MIX2"},
  2759. {"AUX_OUT", NULL, "RX_MCLK"},
  2760. {"IIR0", NULL, "RX_MCLK"},
  2761. {"IIR0", NULL, "IIR0 INP0 MUX"},
  2762. {"IIR0 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  2763. {"IIR0 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  2764. {"IIR0 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  2765. {"IIR0 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  2766. {"IIR0 INP0 MUX", "RX0", "RX_RX0"},
  2767. {"IIR0 INP0 MUX", "RX1", "RX_RX1"},
  2768. {"IIR0 INP0 MUX", "RX2", "RX_RX2"},
  2769. {"IIR0 INP0 MUX", "RX3", "RX_RX3"},
  2770. {"IIR0 INP0 MUX", "RX4", "RX_RX4"},
  2771. {"IIR0 INP0 MUX", "RX5", "RX_RX5"},
  2772. {"IIR0", NULL, "IIR0 INP1 MUX"},
  2773. {"IIR0 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  2774. {"IIR0 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  2775. {"IIR0 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  2776. {"IIR0 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  2777. {"IIR0 INP1 MUX", "RX0", "RX_RX0"},
  2778. {"IIR0 INP1 MUX", "RX1", "RX_RX1"},
  2779. {"IIR0 INP1 MUX", "RX2", "RX_RX2"},
  2780. {"IIR0 INP1 MUX", "RX3", "RX_RX3"},
  2781. {"IIR0 INP1 MUX", "RX4", "RX_RX4"},
  2782. {"IIR0 INP1 MUX", "RX5", "RX_RX5"},
  2783. {"IIR0", NULL, "IIR0 INP2 MUX"},
  2784. {"IIR0 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  2785. {"IIR0 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  2786. {"IIR0 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  2787. {"IIR0 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  2788. {"IIR0 INP2 MUX", "RX0", "RX_RX0"},
  2789. {"IIR0 INP2 MUX", "RX1", "RX_RX1"},
  2790. {"IIR0 INP2 MUX", "RX2", "RX_RX2"},
  2791. {"IIR0 INP2 MUX", "RX3", "RX_RX3"},
  2792. {"IIR0 INP2 MUX", "RX4", "RX_RX4"},
  2793. {"IIR0 INP2 MUX", "RX5", "RX_RX5"},
  2794. {"IIR0", NULL, "IIR0 INP3 MUX"},
  2795. {"IIR0 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  2796. {"IIR0 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  2797. {"IIR0 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  2798. {"IIR0 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  2799. {"IIR0 INP3 MUX", "RX0", "RX_RX0"},
  2800. {"IIR0 INP3 MUX", "RX1", "RX_RX1"},
  2801. {"IIR0 INP3 MUX", "RX2", "RX_RX2"},
  2802. {"IIR0 INP3 MUX", "RX3", "RX_RX3"},
  2803. {"IIR0 INP3 MUX", "RX4", "RX_RX4"},
  2804. {"IIR0 INP3 MUX", "RX5", "RX_RX5"},
  2805. {"IIR1", NULL, "RX_MCLK"},
  2806. {"IIR1", NULL, "IIR1 INP0 MUX"},
  2807. {"IIR1 INP0 MUX", "DEC0", "RX_TX DEC0_INP"},
  2808. {"IIR1 INP0 MUX", "DEC1", "RX_TX DEC1_INP"},
  2809. {"IIR1 INP0 MUX", "DEC2", "RX_TX DEC2_INP"},
  2810. {"IIR1 INP0 MUX", "DEC3", "RX_TX DEC3_INP"},
  2811. {"IIR1 INP0 MUX", "RX0", "RX_RX0"},
  2812. {"IIR1 INP0 MUX", "RX1", "RX_RX1"},
  2813. {"IIR1 INP0 MUX", "RX2", "RX_RX2"},
  2814. {"IIR1 INP0 MUX", "RX3", "RX_RX3"},
  2815. {"IIR1 INP0 MUX", "RX4", "RX_RX4"},
  2816. {"IIR1 INP0 MUX", "RX5", "RX_RX5"},
  2817. {"IIR1", NULL, "IIR1 INP1 MUX"},
  2818. {"IIR1 INP1 MUX", "DEC0", "RX_TX DEC0_INP"},
  2819. {"IIR1 INP1 MUX", "DEC1", "RX_TX DEC1_INP"},
  2820. {"IIR1 INP1 MUX", "DEC2", "RX_TX DEC2_INP"},
  2821. {"IIR1 INP1 MUX", "DEC3", "RX_TX DEC3_INP"},
  2822. {"IIR1 INP1 MUX", "RX0", "RX_RX0"},
  2823. {"IIR1 INP1 MUX", "RX1", "RX_RX1"},
  2824. {"IIR1 INP1 MUX", "RX2", "RX_RX2"},
  2825. {"IIR1 INP1 MUX", "RX3", "RX_RX3"},
  2826. {"IIR1 INP1 MUX", "RX4", "RX_RX4"},
  2827. {"IIR1 INP1 MUX", "RX5", "RX_RX5"},
  2828. {"IIR1", NULL, "IIR1 INP2 MUX"},
  2829. {"IIR1 INP2 MUX", "DEC0", "RX_TX DEC0_INP"},
  2830. {"IIR1 INP2 MUX", "DEC1", "RX_TX DEC1_INP"},
  2831. {"IIR1 INP2 MUX", "DEC2", "RX_TX DEC2_INP"},
  2832. {"IIR1 INP2 MUX", "DEC3", "RX_TX DEC3_INP"},
  2833. {"IIR1 INP2 MUX", "RX0", "RX_RX0"},
  2834. {"IIR1 INP2 MUX", "RX1", "RX_RX1"},
  2835. {"IIR1 INP2 MUX", "RX2", "RX_RX2"},
  2836. {"IIR1 INP2 MUX", "RX3", "RX_RX3"},
  2837. {"IIR1 INP2 MUX", "RX4", "RX_RX4"},
  2838. {"IIR1 INP2 MUX", "RX5", "RX_RX5"},
  2839. {"IIR1", NULL, "IIR1 INP3 MUX"},
  2840. {"IIR1 INP3 MUX", "DEC0", "RX_TX DEC0_INP"},
  2841. {"IIR1 INP3 MUX", "DEC1", "RX_TX DEC1_INP"},
  2842. {"IIR1 INP3 MUX", "DEC2", "RX_TX DEC2_INP"},
  2843. {"IIR1 INP3 MUX", "DEC3", "RX_TX DEC3_INP"},
  2844. {"IIR1 INP3 MUX", "RX0", "RX_RX0"},
  2845. {"IIR1 INP3 MUX", "RX1", "RX_RX1"},
  2846. {"IIR1 INP3 MUX", "RX2", "RX_RX2"},
  2847. {"IIR1 INP3 MUX", "RX3", "RX_RX3"},
  2848. {"IIR1 INP3 MUX", "RX4", "RX_RX4"},
  2849. {"IIR1 INP3 MUX", "RX5", "RX_RX5"},
  2850. {"SRC0", NULL, "IIR0"},
  2851. {"SRC1", NULL, "IIR1"},
  2852. {"RX INT0 MIX2 INP", "SRC0", "SRC0"},
  2853. {"RX INT0 MIX2 INP", "SRC1", "SRC1"},
  2854. {"RX INT1 MIX2 INP", "SRC0", "SRC0"},
  2855. {"RX INT1 MIX2 INP", "SRC1", "SRC1"},
  2856. {"RX INT2 MIX2 INP", "SRC0", "SRC0"},
  2857. {"RX INT2 MIX2 INP", "SRC1", "SRC1"},
  2858. };
  2859. static int rx_swrm_clock(void *handle, bool enable)
  2860. {
  2861. struct rx_macro_priv *rx_priv = (struct rx_macro_priv *) handle;
  2862. struct regmap *regmap = dev_get_regmap(rx_priv->dev->parent, NULL);
  2863. int ret = 0;
  2864. if (regmap == NULL) {
  2865. dev_err(rx_priv->dev, "%s: regmap is NULL\n", __func__);
  2866. return -EINVAL;
  2867. }
  2868. mutex_lock(&rx_priv->swr_clk_lock);
  2869. dev_dbg(rx_priv->dev, "%s: swrm clock %s\n",
  2870. __func__, (enable ? "enable" : "disable"));
  2871. if (enable) {
  2872. pm_runtime_get_sync(rx_priv->dev);
  2873. if (rx_priv->swr_clk_users == 0) {
  2874. msm_cdc_pinctrl_select_active_state(
  2875. rx_priv->rx_swr_gpio_p);
  2876. ret = rx_macro_mclk_enable(rx_priv, 1, true);
  2877. if (ret < 0) {
  2878. msm_cdc_pinctrl_select_sleep_state(
  2879. rx_priv->rx_swr_gpio_p);
  2880. dev_err(rx_priv->dev,
  2881. "%s: rx request clock enable failed\n",
  2882. __func__);
  2883. goto exit;
  2884. }
  2885. if (rx_priv->reset_swr)
  2886. regmap_update_bits(regmap,
  2887. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  2888. 0x02, 0x02);
  2889. regmap_update_bits(regmap,
  2890. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  2891. 0x01, 0x01);
  2892. if (rx_priv->reset_swr)
  2893. regmap_update_bits(regmap,
  2894. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  2895. 0x02, 0x00);
  2896. rx_priv->reset_swr = false;
  2897. }
  2898. pm_runtime_mark_last_busy(rx_priv->dev);
  2899. pm_runtime_put_autosuspend(rx_priv->dev);
  2900. rx_priv->swr_clk_users++;
  2901. } else {
  2902. if (rx_priv->swr_clk_users <= 0) {
  2903. dev_err(rx_priv->dev,
  2904. "%s: rx swrm clock users already reset\n",
  2905. __func__);
  2906. rx_priv->swr_clk_users = 0;
  2907. goto exit;
  2908. }
  2909. rx_priv->swr_clk_users--;
  2910. if (rx_priv->swr_clk_users == 0) {
  2911. regmap_update_bits(regmap,
  2912. BOLERO_CDC_RX_CLK_RST_CTRL_SWR_CONTROL,
  2913. 0x01, 0x00);
  2914. rx_macro_mclk_enable(rx_priv, 0, true);
  2915. msm_cdc_pinctrl_select_sleep_state(
  2916. rx_priv->rx_swr_gpio_p);
  2917. }
  2918. }
  2919. dev_dbg(rx_priv->dev, "%s: swrm clock users %d\n",
  2920. __func__, rx_priv->swr_clk_users);
  2921. exit:
  2922. mutex_unlock(&rx_priv->swr_clk_lock);
  2923. return ret;
  2924. }
  2925. static void rx_macro_init_bcl_pmic_reg(struct snd_soc_component *component)
  2926. {
  2927. struct device *rx_dev = NULL;
  2928. struct rx_macro_priv *rx_priv = NULL;
  2929. if (!component) {
  2930. pr_err("%s: NULL component pointer!\n", __func__);
  2931. return;
  2932. }
  2933. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  2934. return;
  2935. switch (rx_priv->bcl_pmic_params.id) {
  2936. case 0:
  2937. /* Enable ID0 to listen to respective PMIC group interrupts */
  2938. snd_soc_component_update_bits(component,
  2939. BOLERO_CDC_RX_BCL_VBAT_DECODE_CTL1, 0x02, 0x02);
  2940. /* Update MC_SID0 */
  2941. snd_soc_component_update_bits(component,
  2942. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG1, 0x0F,
  2943. rx_priv->bcl_pmic_params.sid);
  2944. /* Update MC_PPID0 */
  2945. snd_soc_component_update_bits(component,
  2946. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG2, 0xFF,
  2947. rx_priv->bcl_pmic_params.ppid);
  2948. break;
  2949. case 1:
  2950. /* Enable ID1 to listen to respective PMIC group interrupts */
  2951. snd_soc_component_update_bits(component,
  2952. BOLERO_CDC_RX_BCL_VBAT_DECODE_CTL1, 0x01, 0x01);
  2953. /* Update MC_SID1 */
  2954. snd_soc_component_update_bits(component,
  2955. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG3, 0x0F,
  2956. rx_priv->bcl_pmic_params.sid);
  2957. /* Update MC_PPID1 */
  2958. snd_soc_component_update_bits(component,
  2959. BOLERO_CDC_RX_BCL_VBAT_DECODE_CFG1, 0xFF,
  2960. rx_priv->bcl_pmic_params.ppid);
  2961. break;
  2962. default:
  2963. dev_err(rx_dev, "%s: PMIC ID is invalid %d\n",
  2964. __func__, rx_priv->bcl_pmic_params.id);
  2965. break;
  2966. }
  2967. }
  2968. static int rx_macro_init(struct snd_soc_component *component)
  2969. {
  2970. struct snd_soc_dapm_context *dapm =
  2971. snd_soc_component_get_dapm(component);
  2972. int ret = 0;
  2973. struct device *rx_dev = NULL;
  2974. struct rx_macro_priv *rx_priv = NULL;
  2975. rx_dev = bolero_get_device_ptr(component->dev, RX_MACRO);
  2976. if (!rx_dev) {
  2977. dev_err(component->dev,
  2978. "%s: null device for macro!\n", __func__);
  2979. return -EINVAL;
  2980. }
  2981. rx_priv = dev_get_drvdata(rx_dev);
  2982. if (!rx_priv) {
  2983. dev_err(component->dev,
  2984. "%s: priv is null for macro!\n", __func__);
  2985. return -EINVAL;
  2986. }
  2987. ret = snd_soc_dapm_new_controls(dapm, rx_macro_dapm_widgets,
  2988. ARRAY_SIZE(rx_macro_dapm_widgets));
  2989. if (ret < 0) {
  2990. dev_err(rx_dev, "%s: failed to add controls\n", __func__);
  2991. return ret;
  2992. }
  2993. ret = snd_soc_dapm_add_routes(dapm, rx_audio_map,
  2994. ARRAY_SIZE(rx_audio_map));
  2995. if (ret < 0) {
  2996. dev_err(rx_dev, "%s: failed to add routes\n", __func__);
  2997. return ret;
  2998. }
  2999. ret = snd_soc_dapm_new_widgets(dapm->card);
  3000. if (ret < 0) {
  3001. dev_err(rx_dev, "%s: failed to add widgets\n", __func__);
  3002. return ret;
  3003. }
  3004. ret = snd_soc_add_component_controls(component, rx_macro_snd_controls,
  3005. ARRAY_SIZE(rx_macro_snd_controls));
  3006. if (ret < 0) {
  3007. dev_err(rx_dev, "%s: failed to add snd_ctls\n", __func__);
  3008. return ret;
  3009. }
  3010. rx_priv->dev_up = true;
  3011. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF1 Playback");
  3012. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF2 Playback");
  3013. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF3 Playback");
  3014. snd_soc_dapm_ignore_suspend(dapm, "RX_MACRO_AIF4 Playback");
  3015. snd_soc_dapm_ignore_suspend(dapm, "HPHL_OUT");
  3016. snd_soc_dapm_ignore_suspend(dapm, "HPHR_OUT");
  3017. snd_soc_dapm_ignore_suspend(dapm, "AUX_OUT");
  3018. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC0_INP");
  3019. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC1_INP");
  3020. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC2_INP");
  3021. snd_soc_dapm_ignore_suspend(dapm, "RX_TX DEC3_INP");
  3022. snd_soc_dapm_sync(dapm);
  3023. snd_soc_component_update_bits(component,
  3024. BOLERO_CDC_RX_RX0_RX_PATH_DSM_CTL,
  3025. 0x01, 0x01);
  3026. snd_soc_component_update_bits(component,
  3027. BOLERO_CDC_RX_RX1_RX_PATH_DSM_CTL,
  3028. 0x01, 0x01);
  3029. snd_soc_component_update_bits(component,
  3030. BOLERO_CDC_RX_RX2_RX_PATH_DSM_CTL,
  3031. 0x01, 0x01);
  3032. snd_soc_component_update_bits(component, BOLERO_CDC_RX_RX0_RX_PATH_SEC7,
  3033. 0x07, 0x02);
  3034. snd_soc_component_update_bits(component, BOLERO_CDC_RX_RX1_RX_PATH_SEC7,
  3035. 0x07, 0x02);
  3036. snd_soc_component_update_bits(component, BOLERO_CDC_RX_RX2_RX_PATH_SEC7,
  3037. 0x07, 0x02);
  3038. snd_soc_component_update_bits(component, BOLERO_CDC_RX_RX0_RX_PATH_CFG3,
  3039. 0x03, 0x02);
  3040. snd_soc_component_update_bits(component, BOLERO_CDC_RX_RX1_RX_PATH_CFG3,
  3041. 0x03, 0x02);
  3042. snd_soc_component_update_bits(component, BOLERO_CDC_RX_RX2_RX_PATH_CFG3,
  3043. 0x03, 0x02);
  3044. rx_priv->component = component;
  3045. rx_macro_init_bcl_pmic_reg(component);
  3046. return 0;
  3047. }
  3048. static int rx_macro_deinit(struct snd_soc_component *component)
  3049. {
  3050. struct device *rx_dev = NULL;
  3051. struct rx_macro_priv *rx_priv = NULL;
  3052. if (!rx_macro_get_data(component, &rx_dev, &rx_priv, __func__))
  3053. return -EINVAL;
  3054. rx_priv->component = NULL;
  3055. return 0;
  3056. }
  3057. static void rx_macro_add_child_devices(struct work_struct *work)
  3058. {
  3059. struct rx_macro_priv *rx_priv = NULL;
  3060. struct platform_device *pdev = NULL;
  3061. struct device_node *node = NULL;
  3062. struct rx_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  3063. int ret = 0;
  3064. u16 count = 0, ctrl_num = 0;
  3065. struct rx_swr_ctrl_platform_data *platdata = NULL;
  3066. char plat_dev_name[RX_SWR_STRING_LEN] = "";
  3067. bool rx_swr_master_node = false;
  3068. rx_priv = container_of(work, struct rx_macro_priv,
  3069. rx_macro_add_child_devices_work);
  3070. if (!rx_priv) {
  3071. pr_err("%s: Memory for rx_priv does not exist\n",
  3072. __func__);
  3073. return;
  3074. }
  3075. if (!rx_priv->dev) {
  3076. pr_err("%s: RX device does not exist\n", __func__);
  3077. return;
  3078. }
  3079. if(!rx_priv->dev->of_node) {
  3080. dev_err(rx_priv->dev,
  3081. "%s: DT node for RX dev does not exist\n", __func__);
  3082. return;
  3083. }
  3084. platdata = &rx_priv->swr_plat_data;
  3085. rx_priv->child_count = 0;
  3086. for_each_available_child_of_node(rx_priv->dev->of_node, node) {
  3087. rx_swr_master_node = false;
  3088. if (strnstr(node->name, "rx_swr_master",
  3089. strlen("rx_swr_master")) != NULL)
  3090. rx_swr_master_node = true;
  3091. if(rx_swr_master_node)
  3092. strlcpy(plat_dev_name, "rx_swr_ctrl",
  3093. (RX_SWR_STRING_LEN - 1));
  3094. else
  3095. strlcpy(plat_dev_name, node->name,
  3096. (RX_SWR_STRING_LEN - 1));
  3097. pdev = platform_device_alloc(plat_dev_name, -1);
  3098. if (!pdev) {
  3099. dev_err(rx_priv->dev, "%s: pdev memory alloc failed\n",
  3100. __func__);
  3101. ret = -ENOMEM;
  3102. goto err;
  3103. }
  3104. pdev->dev.parent = rx_priv->dev;
  3105. pdev->dev.of_node = node;
  3106. if (rx_swr_master_node) {
  3107. ret = platform_device_add_data(pdev, platdata,
  3108. sizeof(*platdata));
  3109. if (ret) {
  3110. dev_err(&pdev->dev,
  3111. "%s: cannot add plat data ctrl:%d\n",
  3112. __func__, ctrl_num);
  3113. goto fail_pdev_add;
  3114. }
  3115. }
  3116. ret = platform_device_add(pdev);
  3117. if (ret) {
  3118. dev_err(&pdev->dev,
  3119. "%s: Cannot add platform device\n",
  3120. __func__);
  3121. goto fail_pdev_add;
  3122. }
  3123. if (rx_swr_master_node) {
  3124. temp = krealloc(swr_ctrl_data,
  3125. (ctrl_num + 1) * sizeof(
  3126. struct rx_swr_ctrl_data),
  3127. GFP_KERNEL);
  3128. if (!temp) {
  3129. ret = -ENOMEM;
  3130. goto fail_pdev_add;
  3131. }
  3132. swr_ctrl_data = temp;
  3133. swr_ctrl_data[ctrl_num].rx_swr_pdev = pdev;
  3134. ctrl_num++;
  3135. dev_dbg(&pdev->dev,
  3136. "%s: Added soundwire ctrl device(s)\n",
  3137. __func__);
  3138. rx_priv->swr_ctrl_data = swr_ctrl_data;
  3139. }
  3140. if (rx_priv->child_count < RX_MACRO_CHILD_DEVICES_MAX)
  3141. rx_priv->pdev_child_devices[
  3142. rx_priv->child_count++] = pdev;
  3143. else
  3144. goto err;
  3145. }
  3146. return;
  3147. fail_pdev_add:
  3148. for (count = 0; count < rx_priv->child_count; count++)
  3149. platform_device_put(rx_priv->pdev_child_devices[count]);
  3150. err:
  3151. return;
  3152. }
  3153. static void rx_macro_init_ops(struct macro_ops *ops, char __iomem *rx_io_base)
  3154. {
  3155. memset(ops, 0, sizeof(struct macro_ops));
  3156. ops->init = rx_macro_init;
  3157. ops->exit = rx_macro_deinit;
  3158. ops->io_base = rx_io_base;
  3159. ops->dai_ptr = rx_macro_dai;
  3160. ops->num_dais = ARRAY_SIZE(rx_macro_dai);
  3161. ops->event_handler = rx_macro_event_handler;
  3162. ops->set_port_map = rx_macro_set_port_map;
  3163. }
  3164. static int rx_macro_probe(struct platform_device *pdev)
  3165. {
  3166. struct macro_ops ops = {0};
  3167. struct rx_macro_priv *rx_priv = NULL;
  3168. u32 rx_base_addr = 0, muxsel = 0;
  3169. char __iomem *rx_io_base = NULL, *muxsel_io = NULL;
  3170. int ret = 0;
  3171. u8 bcl_pmic_params[3];
  3172. u32 default_clk_id = 0;
  3173. rx_priv = devm_kzalloc(&pdev->dev, sizeof(struct rx_macro_priv),
  3174. GFP_KERNEL);
  3175. if (!rx_priv)
  3176. return -ENOMEM;
  3177. rx_priv->dev = &pdev->dev;
  3178. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  3179. &rx_base_addr);
  3180. if (ret) {
  3181. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3182. __func__, "reg");
  3183. return ret;
  3184. }
  3185. ret = of_property_read_u32(pdev->dev.of_node, "qcom,rx_mclk_mode_muxsel",
  3186. &muxsel);
  3187. if (ret) {
  3188. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3189. __func__, "reg");
  3190. return ret;
  3191. }
  3192. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  3193. &default_clk_id);
  3194. if (ret) {
  3195. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  3196. __func__, "qcom,default-clk-id");
  3197. default_clk_id = RX_CORE_CLK;
  3198. }
  3199. rx_priv->rx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  3200. "qcom,rx-swr-gpios", 0);
  3201. if (!rx_priv->rx_swr_gpio_p) {
  3202. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  3203. __func__);
  3204. return -EINVAL;
  3205. }
  3206. rx_io_base = devm_ioremap(&pdev->dev, rx_base_addr,
  3207. RX_MACRO_MAX_OFFSET);
  3208. if (!rx_io_base) {
  3209. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  3210. return -ENOMEM;
  3211. }
  3212. rx_priv->rx_io_base = rx_io_base;
  3213. muxsel_io = devm_ioremap(&pdev->dev, muxsel, 0x4);
  3214. if (!muxsel_io) {
  3215. dev_err(&pdev->dev, "%s: ioremap failed for muxsel\n",
  3216. __func__);
  3217. return -ENOMEM;
  3218. }
  3219. rx_priv->rx_mclk_mode_muxsel = muxsel_io;
  3220. rx_priv->reset_swr = true;
  3221. INIT_WORK(&rx_priv->rx_macro_add_child_devices_work,
  3222. rx_macro_add_child_devices);
  3223. rx_priv->swr_plat_data.handle = (void *) rx_priv;
  3224. rx_priv->swr_plat_data.read = NULL;
  3225. rx_priv->swr_plat_data.write = NULL;
  3226. rx_priv->swr_plat_data.bulk_write = NULL;
  3227. rx_priv->swr_plat_data.clk = rx_swrm_clock;
  3228. rx_priv->swr_plat_data.handle_irq = NULL;
  3229. ret = of_property_read_u8_array(pdev->dev.of_node,
  3230. "qcom,rx-bcl-pmic-params", bcl_pmic_params,
  3231. sizeof(bcl_pmic_params));
  3232. if (ret) {
  3233. dev_dbg(&pdev->dev, "%s: could not find %s entry in dt\n",
  3234. __func__, "qcom,rx-bcl-pmic-params");
  3235. } else {
  3236. rx_priv->bcl_pmic_params.id = bcl_pmic_params[0];
  3237. rx_priv->bcl_pmic_params.sid = bcl_pmic_params[1];
  3238. rx_priv->bcl_pmic_params.ppid = bcl_pmic_params[2];
  3239. }
  3240. rx_priv->clk_id = default_clk_id;
  3241. rx_priv->default_clk_id = default_clk_id;
  3242. ops.clk_id_req = rx_priv->clk_id;
  3243. ops.default_clk_id = default_clk_id;
  3244. dev_set_drvdata(&pdev->dev, rx_priv);
  3245. mutex_init(&rx_priv->mclk_lock);
  3246. mutex_init(&rx_priv->swr_clk_lock);
  3247. rx_macro_init_ops(&ops, rx_io_base);
  3248. ret = bolero_register_macro(&pdev->dev, RX_MACRO, &ops);
  3249. if (ret) {
  3250. dev_err(&pdev->dev,
  3251. "%s: register macro failed\n", __func__);
  3252. goto err_reg_macro;
  3253. }
  3254. schedule_work(&rx_priv->rx_macro_add_child_devices_work);
  3255. pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
  3256. pm_runtime_use_autosuspend(&pdev->dev);
  3257. pm_runtime_set_suspended(&pdev->dev);
  3258. pm_runtime_enable(&pdev->dev);
  3259. return 0;
  3260. err_reg_macro:
  3261. mutex_destroy(&rx_priv->mclk_lock);
  3262. mutex_destroy(&rx_priv->swr_clk_lock);
  3263. return ret;
  3264. }
  3265. static int rx_macro_remove(struct platform_device *pdev)
  3266. {
  3267. struct rx_macro_priv *rx_priv = NULL;
  3268. u16 count = 0;
  3269. rx_priv = dev_get_drvdata(&pdev->dev);
  3270. if (!rx_priv)
  3271. return -EINVAL;
  3272. for (count = 0; count < rx_priv->child_count &&
  3273. count < RX_MACRO_CHILD_DEVICES_MAX; count++)
  3274. platform_device_unregister(rx_priv->pdev_child_devices[count]);
  3275. pm_runtime_disable(&pdev->dev);
  3276. pm_runtime_set_suspended(&pdev->dev);
  3277. bolero_unregister_macro(&pdev->dev, RX_MACRO);
  3278. mutex_destroy(&rx_priv->mclk_lock);
  3279. mutex_destroy(&rx_priv->swr_clk_lock);
  3280. kfree(rx_priv->swr_ctrl_data);
  3281. return 0;
  3282. }
  3283. static const struct of_device_id rx_macro_dt_match[] = {
  3284. {.compatible = "qcom,rx-macro"},
  3285. {}
  3286. };
  3287. static const struct dev_pm_ops bolero_dev_pm_ops = {
  3288. SET_RUNTIME_PM_OPS(
  3289. bolero_runtime_suspend,
  3290. bolero_runtime_resume,
  3291. NULL
  3292. )
  3293. };
  3294. static struct platform_driver rx_macro_driver = {
  3295. .driver = {
  3296. .name = "rx_macro",
  3297. .owner = THIS_MODULE,
  3298. .pm = &bolero_dev_pm_ops,
  3299. .of_match_table = rx_macro_dt_match,
  3300. .suppress_bind_attrs = true,
  3301. },
  3302. .probe = rx_macro_probe,
  3303. .remove = rx_macro_remove,
  3304. };
  3305. module_platform_driver(rx_macro_driver);
  3306. MODULE_DESCRIPTION("RX macro driver");
  3307. MODULE_LICENSE("GPL v2");