bolero-clk-rsc.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/of_platform.h>
  6. #include <linux/module.h>
  7. #include <linux/io.h>
  8. #include <linux/init.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/kernel.h>
  11. #include <linux/clk.h>
  12. #include <linux/clk-provider.h>
  13. #include "bolero-cdc.h"
  14. #include "bolero-clk-rsc.h"
  15. #define DRV_NAME "bolero-clk-rsc"
  16. #define BOLERO_CLK_NAME_LENGTH 30
  17. #define NPL_CLK_OFFSET (TX_NPL_CLK - TX_CORE_CLK)
  18. static char clk_src_name[MAX_CLK][BOLERO_CLK_NAME_LENGTH] = {
  19. "tx_core_clk",
  20. "rx_core_clk",
  21. "wsa_core_clk",
  22. "va_core_clk",
  23. "tx_npl_clk",
  24. "rx_npl_clk",
  25. "wsa_npl_clk",
  26. "va_npl_clk",
  27. };
  28. struct bolero_clk_rsc {
  29. struct device *dev;
  30. struct mutex rsc_clk_lock;
  31. struct clk *clk[MAX_CLK];
  32. int clk_cnt[MAX_CLK];
  33. int reg_seq_en_cnt;
  34. int va_tx_clk_cnt;
  35. bool dev_up;
  36. u32 num_fs_reg;
  37. u32 *fs_gen_seq;
  38. int default_clk_id[MAX_CLK];
  39. struct regmap *regmap;
  40. char __iomem *rx_clk_muxsel;
  41. char __iomem *wsa_clk_muxsel;
  42. char __iomem *va_clk_muxsel;
  43. };
  44. static int bolero_clk_rsc_cb(struct device *dev, u16 event)
  45. {
  46. struct bolero_clk_rsc *priv;
  47. if (!dev) {
  48. pr_err("%s: Invalid device pointer\n",
  49. __func__);
  50. return -EINVAL;
  51. }
  52. priv = dev_get_drvdata(dev);
  53. if (!priv) {
  54. pr_err("%s: Invalid clk rsc priviate data\n",
  55. __func__);
  56. return -EINVAL;
  57. }
  58. mutex_lock(&priv->rsc_clk_lock);
  59. if (event == BOLERO_MACRO_EVT_SSR_UP)
  60. priv->dev_up = true;
  61. else if (event == BOLERO_MACRO_EVT_SSR_DOWN)
  62. priv->dev_up = false;
  63. mutex_unlock(&priv->rsc_clk_lock);
  64. return 0;
  65. }
  66. static char __iomem *bolero_clk_rsc_get_clk_muxsel(struct bolero_clk_rsc *priv,
  67. int clk_id)
  68. {
  69. switch (clk_id) {
  70. case RX_CORE_CLK:
  71. return priv->rx_clk_muxsel;
  72. case WSA_CORE_CLK:
  73. return priv->wsa_clk_muxsel;
  74. case VA_CORE_CLK:
  75. return priv->va_clk_muxsel;
  76. case TX_CORE_CLK:
  77. default:
  78. dev_err_ratelimited(priv->dev, "%s: Invalid case\n", __func__);
  79. break;
  80. }
  81. return NULL;
  82. }
  83. int bolero_rsc_clk_reset(struct device *dev, int clk_id)
  84. {
  85. struct device *clk_dev = NULL;
  86. struct bolero_clk_rsc *priv = NULL;
  87. int count = 0;
  88. if (!dev) {
  89. pr_err("%s: dev is null %d\n", __func__);
  90. return -EINVAL;
  91. }
  92. if (clk_id < 0 || clk_id >= MAX_CLK - NPL_CLK_OFFSET) {
  93. pr_err("%s: Invalid clk_id: %d\n",
  94. __func__, clk_id);
  95. return -EINVAL;
  96. }
  97. clk_dev = bolero_get_rsc_clk_device_ptr(dev->parent);
  98. if (!clk_dev) {
  99. pr_err("%s: Invalid rsc clk device\n", __func__);
  100. return -EINVAL;
  101. }
  102. priv = dev_get_drvdata(clk_dev);
  103. if (!priv) {
  104. pr_err("%s: Invalid rsc clk priviate data\n", __func__);
  105. return -EINVAL;
  106. }
  107. mutex_lock(&priv->rsc_clk_lock);
  108. while (__clk_is_enabled(priv->clk[clk_id])) {
  109. clk_disable_unprepare(priv->clk[clk_id + NPL_CLK_OFFSET]);
  110. clk_disable_unprepare(priv->clk[clk_id]);
  111. count++;
  112. }
  113. dev_dbg(priv->dev,
  114. "%s: clock reset after ssr, count %d\n", __func__, count);
  115. while (count--) {
  116. clk_prepare_enable(priv->clk[clk_id]);
  117. clk_prepare_enable(priv->clk[clk_id + NPL_CLK_OFFSET]);
  118. }
  119. mutex_unlock(&priv->rsc_clk_lock);
  120. return 0;
  121. }
  122. EXPORT_SYMBOL(bolero_rsc_clk_reset);
  123. static int bolero_clk_rsc_mux0_clk_request(struct bolero_clk_rsc *priv,
  124. int clk_id,
  125. bool enable)
  126. {
  127. int ret = 0;
  128. if (enable) {
  129. /* Enable Requested Core clk */
  130. if (priv->clk_cnt[clk_id] == 0) {
  131. ret = clk_prepare_enable(priv->clk[clk_id]);
  132. if (ret < 0) {
  133. dev_err_ratelimited(priv->dev, "%s:clk_id %d enable failed\n",
  134. __func__, clk_id);
  135. goto done;
  136. }
  137. if (priv->clk[clk_id + NPL_CLK_OFFSET]) {
  138. ret = clk_prepare_enable(
  139. priv->clk[clk_id + NPL_CLK_OFFSET]);
  140. if (ret < 0) {
  141. dev_err_ratelimited(priv->dev, "%s:clk_id %d enable failed\n",
  142. __func__,
  143. clk_id + NPL_CLK_OFFSET);
  144. goto err;
  145. }
  146. }
  147. }
  148. priv->clk_cnt[clk_id]++;
  149. } else {
  150. if (priv->clk_cnt[clk_id] <= 0) {
  151. dev_err_ratelimited(priv->dev, "%s: clk_id: %d is already disabled\n",
  152. __func__, clk_id);
  153. priv->clk_cnt[clk_id] = 0;
  154. goto done;
  155. }
  156. priv->clk_cnt[clk_id]--;
  157. if (priv->clk_cnt[clk_id] == 0) {
  158. if (priv->clk[clk_id + NPL_CLK_OFFSET])
  159. clk_disable_unprepare(
  160. priv->clk[clk_id + NPL_CLK_OFFSET]);
  161. clk_disable_unprepare(priv->clk[clk_id]);
  162. }
  163. }
  164. return ret;
  165. err:
  166. clk_disable_unprepare(priv->clk[clk_id]);
  167. done:
  168. return ret;
  169. }
  170. static int bolero_clk_rsc_mux1_clk_request(struct bolero_clk_rsc *priv,
  171. int clk_id,
  172. bool enable)
  173. {
  174. char __iomem *clk_muxsel = NULL;
  175. int ret = 0;
  176. int default_clk_id = priv->default_clk_id[clk_id];
  177. clk_muxsel = bolero_clk_rsc_get_clk_muxsel(priv, clk_id);
  178. if (!clk_muxsel) {
  179. ret = -EINVAL;
  180. goto done;
  181. }
  182. if (enable) {
  183. if (priv->clk_cnt[clk_id] == 0) {
  184. ret = bolero_clk_rsc_mux0_clk_request(priv, default_clk_id,
  185. true);
  186. if (ret < 0)
  187. goto done;
  188. ret = clk_prepare_enable(priv->clk[clk_id]);
  189. if (ret < 0) {
  190. dev_err_ratelimited(priv->dev, "%s:clk_id %d enable failed\n",
  191. __func__, clk_id);
  192. goto err_clk;
  193. }
  194. if (priv->clk[clk_id + NPL_CLK_OFFSET]) {
  195. ret = clk_prepare_enable(
  196. priv->clk[clk_id + NPL_CLK_OFFSET]);
  197. if (ret < 0) {
  198. dev_err_ratelimited(priv->dev, "%s:clk_id %d enable failed\n",
  199. __func__,
  200. clk_id + NPL_CLK_OFFSET);
  201. goto err_npl_clk;
  202. }
  203. }
  204. iowrite32(0x1, clk_muxsel);
  205. bolero_clk_rsc_mux0_clk_request(priv, default_clk_id,
  206. false);
  207. }
  208. priv->clk_cnt[clk_id]++;
  209. } else {
  210. if (priv->clk_cnt[clk_id] <= 0) {
  211. dev_err_ratelimited(priv->dev, "%s: clk_id: %d is already disabled\n",
  212. __func__, clk_id);
  213. priv->clk_cnt[clk_id] = 0;
  214. goto done;
  215. }
  216. priv->clk_cnt[clk_id]--;
  217. if (priv->clk_cnt[clk_id] == 0) {
  218. bolero_clk_rsc_mux0_clk_request(priv, default_clk_id,
  219. true);
  220. iowrite32(0x0, clk_muxsel);
  221. if (priv->clk[clk_id + NPL_CLK_OFFSET])
  222. clk_disable_unprepare(
  223. priv->clk[clk_id + NPL_CLK_OFFSET]);
  224. clk_disable_unprepare(priv->clk[clk_id]);
  225. bolero_clk_rsc_mux0_clk_request(priv, default_clk_id,
  226. false);
  227. }
  228. }
  229. return ret;
  230. err_npl_clk:
  231. clk_disable_unprepare(priv->clk[clk_id]);
  232. err_clk:
  233. bolero_clk_rsc_mux0_clk_request(priv, default_clk_id, false);
  234. done:
  235. return ret;
  236. }
  237. static int bolero_clk_rsc_check_and_update_va_clk(struct bolero_clk_rsc *priv,
  238. bool mux_switch,
  239. int clk_id,
  240. bool enable)
  241. {
  242. int ret = 0;
  243. if (enable) {
  244. if (clk_id == VA_CORE_CLK && mux_switch) {
  245. /*
  246. * Handle the following usecase scenarios during enable
  247. * 1. VA only, Active clk is VA_CORE_CLK
  248. * 2. record -> record + VA, Active clk is TX_CORE_CLK
  249. */
  250. if (priv->clk_cnt[TX_CORE_CLK] == 0) {
  251. ret = bolero_clk_rsc_mux1_clk_request(priv,
  252. VA_CORE_CLK, enable);
  253. if (ret < 0)
  254. goto err;
  255. } else {
  256. ret = bolero_clk_rsc_mux0_clk_request(priv,
  257. TX_CORE_CLK, enable);
  258. if (ret < 0)
  259. goto err;
  260. priv->va_tx_clk_cnt++;
  261. }
  262. } else if ((priv->clk_cnt[TX_CORE_CLK] > 0) &&
  263. (priv->clk_cnt[VA_CORE_CLK] > 0)) {
  264. /*
  265. * Handle following concurrency scenario during enable
  266. * 1. VA-> Record+VA, Increment TX CLK and Disable VA
  267. * 2. VA-> Playback+VA, Increment TX CLK and Disable VA
  268. */
  269. while (priv->clk_cnt[VA_CORE_CLK] > 0) {
  270. ret = bolero_clk_rsc_mux0_clk_request(priv,
  271. TX_CORE_CLK, true);
  272. if (ret < 0)
  273. goto err;
  274. bolero_clk_rsc_mux1_clk_request(priv,
  275. VA_CORE_CLK, false);
  276. priv->va_tx_clk_cnt++;
  277. }
  278. }
  279. } else {
  280. if (clk_id == VA_CORE_CLK && mux_switch) {
  281. /*
  282. * Handle the following usecase scenarios during disable
  283. * 1. VA only, disable VA_CORE_CLK
  284. * 2. Record + VA -> Record, decrement TX CLK count
  285. */
  286. if (priv->clk_cnt[VA_CORE_CLK]) {
  287. bolero_clk_rsc_mux1_clk_request(priv,
  288. VA_CORE_CLK, enable);
  289. } else if (priv->va_tx_clk_cnt) {
  290. bolero_clk_rsc_mux0_clk_request(priv,
  291. TX_CORE_CLK, enable);
  292. priv->va_tx_clk_cnt--;
  293. }
  294. } else if (priv->va_tx_clk_cnt == priv->clk_cnt[TX_CORE_CLK]) {
  295. /*
  296. * Handle the following usecase scenarios during disable
  297. * Record+VA-> VA: enable VA CLK, decrement TX CLK count
  298. */
  299. while (priv->va_tx_clk_cnt) {
  300. ret = bolero_clk_rsc_mux1_clk_request(priv,
  301. VA_CORE_CLK, true);
  302. if (ret < 0)
  303. goto err;
  304. bolero_clk_rsc_mux0_clk_request(priv,
  305. TX_CORE_CLK, false);
  306. priv->va_tx_clk_cnt--;
  307. }
  308. }
  309. }
  310. err:
  311. return ret;
  312. }
  313. /**
  314. * bolero_clk_rsc_fs_gen_request - request to enable/disable fs generation
  315. * sequence
  316. *
  317. * @dev: Macro device pointer
  318. * @enable: enable or disable flag
  319. */
  320. void bolero_clk_rsc_fs_gen_request(struct device *dev, bool enable)
  321. {
  322. int i;
  323. struct regmap *regmap;
  324. struct device *clk_dev = NULL;
  325. struct bolero_clk_rsc *priv = NULL;
  326. if (!dev) {
  327. pr_err("%s: dev is null %d\n", __func__);
  328. return;
  329. }
  330. clk_dev = bolero_get_rsc_clk_device_ptr(dev->parent);
  331. if (!clk_dev) {
  332. pr_err("%s: Invalid rsc clk device\n", __func__);
  333. return;
  334. }
  335. priv = dev_get_drvdata(clk_dev);
  336. if (!priv) {
  337. pr_err("%s: Invalid rsc clk priviate data\n", __func__);
  338. return;
  339. }
  340. regmap = dev_get_regmap(priv->dev->parent, NULL);
  341. if (!regmap) {
  342. pr_err("%s: regmap is null\n", __func__);
  343. return;
  344. }
  345. if (enable) {
  346. if (priv->reg_seq_en_cnt++ == 0) {
  347. for (i = 0; i < (priv->num_fs_reg * 2); i += 2) {
  348. dev_dbg(priv->dev, "%s: Register: %d, value: %d\n",
  349. __func__, priv->fs_gen_seq[i],
  350. priv->fs_gen_seq[i + 1]);
  351. regmap_update_bits(regmap,
  352. priv->fs_gen_seq[i],
  353. priv->fs_gen_seq[i + 1],
  354. priv->fs_gen_seq[i + 1]);
  355. }
  356. }
  357. } else {
  358. if (priv->reg_seq_en_cnt <= 0) {
  359. dev_err_ratelimited(priv->dev, "%s: req_seq_cnt: %d is already disabled\n",
  360. __func__, priv->reg_seq_en_cnt);
  361. priv->reg_seq_en_cnt = 0;
  362. return;
  363. }
  364. if (--priv->reg_seq_en_cnt == 0) {
  365. for (i = ((priv->num_fs_reg - 1) * 2); i >= 0; i -= 2) {
  366. dev_dbg(priv->dev, "%s: Register: %d, value: %d\n",
  367. __func__, priv->fs_gen_seq[i],
  368. priv->fs_gen_seq[i + 1]);
  369. regmap_update_bits(regmap, priv->fs_gen_seq[i],
  370. priv->fs_gen_seq[i + 1], 0x0);
  371. }
  372. }
  373. }
  374. }
  375. EXPORT_SYMBOL(bolero_clk_rsc_fs_gen_request);
  376. /**
  377. * bolero_clk_rsc_request_clock - request for clock to
  378. * enable/disable
  379. *
  380. * @dev: Macro device pointer.
  381. * @default_clk_id: mux0 Core clock ID input.
  382. * @clk_id_req: Core clock ID requested to enable/disable
  383. * @enable: enable or disable clock flag
  384. *
  385. * Returns 0 on success or -EINVAL on error.
  386. */
  387. int bolero_clk_rsc_request_clock(struct device *dev,
  388. int default_clk_id,
  389. int clk_id_req,
  390. bool enable)
  391. {
  392. int ret = 0;
  393. struct device *clk_dev = NULL;
  394. struct bolero_clk_rsc *priv = NULL;
  395. bool mux_switch = false;
  396. if (!dev) {
  397. pr_err("%s: dev is null %d\n", __func__);
  398. return -EINVAL;
  399. }
  400. if ((clk_id_req < 0 || clk_id_req >= MAX_CLK) &&
  401. (default_clk_id < 0 || default_clk_id >= MAX_CLK)) {
  402. pr_err("%s: Invalid clk_id_req: %d or default_clk_id: %d\n",
  403. __func__, clk_id_req, default_clk_id);
  404. return -EINVAL;
  405. }
  406. clk_dev = bolero_get_rsc_clk_device_ptr(dev->parent);
  407. if (!clk_dev) {
  408. pr_err("%s: Invalid rsc clk device\n", __func__);
  409. return -EINVAL;
  410. }
  411. priv = dev_get_drvdata(clk_dev);
  412. if (!priv) {
  413. pr_err("%s: Invalid rsc clk priviate data\n", __func__);
  414. return -EINVAL;
  415. }
  416. mutex_lock(&priv->rsc_clk_lock);
  417. if (!priv->dev_up && enable) {
  418. dev_err_ratelimited(priv->dev, "%s: SSR is in progress..\n",
  419. __func__);
  420. ret = -EINVAL;
  421. goto err;
  422. }
  423. priv->default_clk_id[clk_id_req] = default_clk_id;
  424. if (default_clk_id != clk_id_req)
  425. mux_switch = true;
  426. if (mux_switch) {
  427. if (clk_id_req != VA_CORE_CLK) {
  428. ret = bolero_clk_rsc_mux1_clk_request(priv, clk_id_req,
  429. enable);
  430. if (ret < 0)
  431. goto err;
  432. }
  433. } else {
  434. ret = bolero_clk_rsc_mux0_clk_request(priv, clk_id_req, enable);
  435. if (ret < 0)
  436. goto err;
  437. }
  438. ret = bolero_clk_rsc_check_and_update_va_clk(priv, mux_switch,
  439. clk_id_req,
  440. enable);
  441. if (ret < 0)
  442. goto err;
  443. dev_dbg(priv->dev, "%s: clk_cnt: %d for requested clk: %d, enable: %d\n",
  444. __func__, priv->clk_cnt[clk_id_req], clk_id_req,
  445. enable);
  446. mutex_unlock(&priv->rsc_clk_lock);
  447. return 0;
  448. err:
  449. mutex_unlock(&priv->rsc_clk_lock);
  450. return ret;
  451. }
  452. EXPORT_SYMBOL(bolero_clk_rsc_request_clock);
  453. static int bolero_clk_rsc_probe(struct platform_device *pdev)
  454. {
  455. int ret = 0, fs_gen_size, i, j;
  456. const char **clk_name_array;
  457. int clk_cnt;
  458. struct clk *clk;
  459. struct bolero_clk_rsc *priv = NULL;
  460. u32 muxsel = 0;
  461. priv = devm_kzalloc(&pdev->dev, sizeof(struct bolero_clk_rsc),
  462. GFP_KERNEL);
  463. if (!priv)
  464. return -ENOMEM;
  465. /* Get clk fs gen sequence from device tree */
  466. if (!of_find_property(pdev->dev.of_node, "qcom,fs-gen-sequence",
  467. &fs_gen_size)) {
  468. dev_err(&pdev->dev, "%s: unable to find qcom,fs-gen-sequence property\n",
  469. __func__);
  470. ret = -EINVAL;
  471. goto err;
  472. }
  473. priv->num_fs_reg = fs_gen_size/(2 * sizeof(u32));
  474. priv->fs_gen_seq = devm_kzalloc(&pdev->dev, fs_gen_size, GFP_KERNEL);
  475. if (!priv->fs_gen_seq) {
  476. ret = -ENOMEM;
  477. goto err;
  478. }
  479. dev_dbg(&pdev->dev, "%s: num_fs_reg %d\n", __func__, priv->num_fs_reg);
  480. /* Parse fs-gen-sequence */
  481. ret = of_property_read_u32_array(pdev->dev.of_node,
  482. "qcom,fs-gen-sequence",
  483. priv->fs_gen_seq,
  484. priv->num_fs_reg * 2);
  485. if (ret < 0) {
  486. dev_err(&pdev->dev, "%s: unable to parse fs-gen-sequence, ret = %d\n",
  487. __func__, ret);
  488. goto err;
  489. }
  490. /* Get clk details from device tree */
  491. clk_cnt = of_property_count_strings(pdev->dev.of_node, "clock-names");
  492. if (clk_cnt <= 0 || clk_cnt > MAX_CLK) {
  493. dev_err(&pdev->dev, "%s: Invalid number of clocks %d",
  494. __func__, clk_cnt);
  495. ret = -EINVAL;
  496. goto err;
  497. }
  498. clk_name_array = devm_kzalloc(&pdev->dev, clk_cnt * sizeof(char *),
  499. GFP_KERNEL);
  500. if (!clk_name_array) {
  501. ret = -ENOMEM;
  502. goto err;
  503. }
  504. ret = of_property_read_string_array(pdev->dev.of_node, "clock-names",
  505. clk_name_array, clk_cnt);
  506. for (i = 0; i < MAX_CLK; i++) {
  507. priv->clk[i] = NULL;
  508. for (j = 0; j < clk_cnt; j++) {
  509. if (!strcmp(clk_src_name[i], clk_name_array[j])) {
  510. clk = devm_clk_get(&pdev->dev, clk_src_name[i]);
  511. if (IS_ERR(clk)) {
  512. ret = PTR_ERR(clk);
  513. dev_err(&pdev->dev, "%s: clk get failed for %s with ret %d\n",
  514. __func__, clk_src_name[i], ret);
  515. goto err;
  516. }
  517. priv->clk[i] = clk;
  518. dev_dbg(&pdev->dev, "%s: clk get success for clk name %s\n",
  519. __func__, clk_src_name[i]);
  520. }
  521. }
  522. }
  523. ret = of_property_read_u32(pdev->dev.of_node,
  524. "qcom,rx_mclk_mode_muxsel", &muxsel);
  525. if (ret) {
  526. dev_dbg(&pdev->dev, "%s: could not find qcom,rx_mclk_mode_muxsel entry in dt\n",
  527. __func__);
  528. } else {
  529. priv->rx_clk_muxsel = devm_ioremap(&pdev->dev, muxsel, 0x4);
  530. if (!priv->rx_clk_muxsel) {
  531. dev_err(&pdev->dev, "%s: ioremap failed for rx muxsel\n",
  532. __func__);
  533. return -ENOMEM;
  534. }
  535. }
  536. ret = of_property_read_u32(pdev->dev.of_node,
  537. "qcom,wsa_mclk_mode_muxsel", &muxsel);
  538. if (ret) {
  539. dev_dbg(&pdev->dev, "%s: could not find qcom,wsa_mclk_mode_muxsel entry in dt\n",
  540. __func__);
  541. } else {
  542. priv->wsa_clk_muxsel = devm_ioremap(&pdev->dev, muxsel, 0x4);
  543. if (!priv->wsa_clk_muxsel) {
  544. dev_err(&pdev->dev, "%s: ioremap failed for wsa muxsel\n",
  545. __func__);
  546. return -ENOMEM;
  547. }
  548. }
  549. ret = of_property_read_u32(pdev->dev.of_node,
  550. "qcom,va_mclk_mode_muxsel", &muxsel);
  551. if (ret) {
  552. dev_dbg(&pdev->dev, "%s: could not find qcom,va_mclk_mode_muxsel entry in dt\n",
  553. __func__);
  554. } else {
  555. priv->va_clk_muxsel = devm_ioremap(&pdev->dev, muxsel, 0x4);
  556. if (!priv->va_clk_muxsel) {
  557. dev_err(&pdev->dev, "%s: ioremap failed for va muxsel\n",
  558. __func__);
  559. return -ENOMEM;
  560. }
  561. }
  562. ret = bolero_register_res_clk(&pdev->dev, bolero_clk_rsc_cb);
  563. if (ret < 0) {
  564. dev_err(&pdev->dev, "%s: Failed to register cb %d",
  565. __func__, ret);
  566. goto err;
  567. }
  568. priv->dev = &pdev->dev;
  569. priv->dev_up = true;
  570. mutex_init(&priv->rsc_clk_lock);
  571. dev_set_drvdata(&pdev->dev, priv);
  572. err:
  573. return ret;
  574. }
  575. static int bolero_clk_rsc_remove(struct platform_device *pdev)
  576. {
  577. struct bolero_clk_rsc *priv = dev_get_drvdata(&pdev->dev);
  578. bolero_unregister_res_clk(&pdev->dev);
  579. of_platform_depopulate(&pdev->dev);
  580. if (!priv)
  581. return -EINVAL;
  582. mutex_destroy(&priv->rsc_clk_lock);
  583. return 0;
  584. }
  585. static const struct of_device_id bolero_clk_rsc_dt_match[] = {
  586. {.compatible = "qcom,bolero-clk-rsc-mngr"},
  587. {}
  588. };
  589. MODULE_DEVICE_TABLE(of, bolero_clk_rsc_dt_match);
  590. static struct platform_driver bolero_clk_rsc_mgr = {
  591. .driver = {
  592. .name = "bolero-clk-rsc-mngr",
  593. .owner = THIS_MODULE,
  594. .of_match_table = bolero_clk_rsc_dt_match,
  595. .suppress_bind_attrs = true,
  596. },
  597. .probe = bolero_clk_rsc_probe,
  598. .remove = bolero_clk_rsc_remove,
  599. };
  600. int bolero_clk_rsc_mgr_init(void)
  601. {
  602. return platform_driver_register(&bolero_clk_rsc_mgr);
  603. }
  604. void bolero_clk_rsc_mgr_exit(void)
  605. {
  606. platform_driver_unregister(&bolero_clk_rsc_mgr);
  607. }
  608. MODULE_DESCRIPTION("Bolero clock resource manager driver");
  609. MODULE_LICENSE("GPL v2");