pci.c 171 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/cma.h>
  7. #include <linux/completion.h>
  8. #include <linux/io.h>
  9. #include <linux/irq.h>
  10. #include <linux/memblock.h>
  11. #include <linux/module.h>
  12. #include <linux/msi.h>
  13. #include <linux/of.h>
  14. #include <linux/of_gpio.h>
  15. #include <linux/of_reserved_mem.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/suspend.h>
  18. #include <linux/version.h>
  19. #include "main.h"
  20. #include "bus.h"
  21. #include "debug.h"
  22. #include "pci.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PM_OPTIONS_DEFAULT 0
  29. #define PCI_BAR_NUM 0
  30. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  31. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  32. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  33. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  34. #define MHI_NODE_NAME "qcom,mhi"
  35. #define MHI_MSI_NAME "MHI"
  36. #define QCA6390_PATH_PREFIX "qca6390/"
  37. #define QCA6490_PATH_PREFIX "qca6490/"
  38. #define KIWI_PATH_PREFIX "kiwi/"
  39. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  40. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  41. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  42. #define DEFAULT_FW_FILE_NAME "amss.bin"
  43. #define FW_V2_FILE_NAME "amss20.bin"
  44. #define DEVICE_MAJOR_VERSION_MASK 0xF
  45. #define WAKE_MSI_NAME "WAKE"
  46. #define DEV_RDDM_TIMEOUT 5000
  47. #define WAKE_EVENT_TIMEOUT 5000
  48. #ifdef CONFIG_CNSS_EMULATION
  49. #define EMULATION_HW 1
  50. #else
  51. #define EMULATION_HW 0
  52. #endif
  53. #define RAMDUMP_SIZE_DEFAULT 0x420000
  54. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  55. static DEFINE_SPINLOCK(pci_link_down_lock);
  56. static DEFINE_SPINLOCK(pci_reg_window_lock);
  57. static DEFINE_SPINLOCK(time_sync_lock);
  58. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  59. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  60. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  61. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  62. #define FORCE_WAKE_DELAY_MIN_US 4000
  63. #define FORCE_WAKE_DELAY_MAX_US 6000
  64. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  65. #define LINK_TRAINING_RETRY_MAX_TIMES 3
  66. #define LINK_TRAINING_RETRY_DELAY_MS 500
  67. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  68. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  69. #define BOOT_DEBUG_TIMEOUT_MS 7000
  70. #define HANG_DATA_LENGTH 384
  71. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  72. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  73. static const struct mhi_channel_config cnss_mhi_channels[] = {
  74. {
  75. .num = 0,
  76. .name = "LOOPBACK",
  77. .num_elements = 32,
  78. .event_ring = 1,
  79. .dir = DMA_TO_DEVICE,
  80. .ee_mask = 0x4,
  81. .pollcfg = 0,
  82. .doorbell = MHI_DB_BRST_DISABLE,
  83. .lpm_notify = false,
  84. .offload_channel = false,
  85. .doorbell_mode_switch = false,
  86. .auto_queue = false,
  87. },
  88. {
  89. .num = 1,
  90. .name = "LOOPBACK",
  91. .num_elements = 32,
  92. .event_ring = 1,
  93. .dir = DMA_FROM_DEVICE,
  94. .ee_mask = 0x4,
  95. .pollcfg = 0,
  96. .doorbell = MHI_DB_BRST_DISABLE,
  97. .lpm_notify = false,
  98. .offload_channel = false,
  99. .doorbell_mode_switch = false,
  100. .auto_queue = false,
  101. },
  102. {
  103. .num = 4,
  104. .name = "DIAG",
  105. .num_elements = 64,
  106. .event_ring = 1,
  107. .dir = DMA_TO_DEVICE,
  108. .ee_mask = 0x4,
  109. .pollcfg = 0,
  110. .doorbell = MHI_DB_BRST_DISABLE,
  111. .lpm_notify = false,
  112. .offload_channel = false,
  113. .doorbell_mode_switch = false,
  114. .auto_queue = false,
  115. },
  116. {
  117. .num = 5,
  118. .name = "DIAG",
  119. .num_elements = 64,
  120. .event_ring = 1,
  121. .dir = DMA_FROM_DEVICE,
  122. .ee_mask = 0x4,
  123. .pollcfg = 0,
  124. .doorbell = MHI_DB_BRST_DISABLE,
  125. .lpm_notify = false,
  126. .offload_channel = false,
  127. .doorbell_mode_switch = false,
  128. .auto_queue = false,
  129. },
  130. {
  131. .num = 20,
  132. .name = "IPCR",
  133. .num_elements = 64,
  134. .event_ring = 1,
  135. .dir = DMA_TO_DEVICE,
  136. .ee_mask = 0x4,
  137. .pollcfg = 0,
  138. .doorbell = MHI_DB_BRST_DISABLE,
  139. .lpm_notify = false,
  140. .offload_channel = false,
  141. .doorbell_mode_switch = false,
  142. .auto_queue = false,
  143. },
  144. {
  145. .num = 21,
  146. .name = "IPCR",
  147. .num_elements = 64,
  148. .event_ring = 1,
  149. .dir = DMA_FROM_DEVICE,
  150. .ee_mask = 0x4,
  151. .pollcfg = 0,
  152. .doorbell = MHI_DB_BRST_DISABLE,
  153. .lpm_notify = false,
  154. .offload_channel = false,
  155. .doorbell_mode_switch = false,
  156. .auto_queue = true,
  157. },
  158. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  159. {
  160. .num = 50,
  161. .name = "ADSP_0",
  162. .num_elements = 64,
  163. .event_ring = 3,
  164. .dir = DMA_BIDIRECTIONAL,
  165. .ee_mask = 0x4,
  166. .pollcfg = 0,
  167. .doorbell = MHI_DB_BRST_DISABLE,
  168. .lpm_notify = false,
  169. .offload_channel = true,
  170. .doorbell_mode_switch = false,
  171. .auto_queue = false,
  172. },
  173. {
  174. .num = 51,
  175. .name = "ADSP_1",
  176. .num_elements = 64,
  177. .event_ring = 3,
  178. .dir = DMA_BIDIRECTIONAL,
  179. .ee_mask = 0x4,
  180. .pollcfg = 0,
  181. .doorbell = MHI_DB_BRST_DISABLE,
  182. .lpm_notify = false,
  183. .offload_channel = true,
  184. .doorbell_mode_switch = false,
  185. .auto_queue = false,
  186. },
  187. {
  188. .num = 70,
  189. .name = "ADSP_2",
  190. .num_elements = 64,
  191. .event_ring = 3,
  192. .dir = DMA_BIDIRECTIONAL,
  193. .ee_mask = 0x4,
  194. .pollcfg = 0,
  195. .doorbell = MHI_DB_BRST_DISABLE,
  196. .lpm_notify = false,
  197. .offload_channel = true,
  198. .doorbell_mode_switch = false,
  199. .auto_queue = false,
  200. },
  201. {
  202. .num = 71,
  203. .name = "ADSP_3",
  204. .num_elements = 64,
  205. .event_ring = 3,
  206. .dir = DMA_BIDIRECTIONAL,
  207. .ee_mask = 0x4,
  208. .pollcfg = 0,
  209. .doorbell = MHI_DB_BRST_DISABLE,
  210. .lpm_notify = false,
  211. .offload_channel = true,
  212. .doorbell_mode_switch = false,
  213. .auto_queue = false,
  214. },
  215. #endif
  216. };
  217. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  218. static struct mhi_event_config cnss_mhi_events[] = {
  219. #else
  220. static const struct mhi_event_config cnss_mhi_events[] = {
  221. #endif
  222. {
  223. .num_elements = 32,
  224. .irq_moderation_ms = 0,
  225. .irq = 1,
  226. .mode = MHI_DB_BRST_DISABLE,
  227. .data_type = MHI_ER_CTRL,
  228. .priority = 0,
  229. .hardware_event = false,
  230. .client_managed = false,
  231. .offload_channel = false,
  232. },
  233. {
  234. .num_elements = 256,
  235. .irq_moderation_ms = 0,
  236. .irq = 2,
  237. .mode = MHI_DB_BRST_DISABLE,
  238. .priority = 1,
  239. .hardware_event = false,
  240. .client_managed = false,
  241. .offload_channel = false,
  242. },
  243. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  244. {
  245. .num_elements = 32,
  246. .irq_moderation_ms = 0,
  247. .irq = 1,
  248. .mode = MHI_DB_BRST_DISABLE,
  249. .data_type = MHI_ER_BW_SCALE,
  250. .priority = 2,
  251. .hardware_event = false,
  252. .client_managed = false,
  253. .offload_channel = false,
  254. },
  255. #endif
  256. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  257. {
  258. .num_elements = 256,
  259. .irq_moderation_ms = 0,
  260. .irq = 2,
  261. .mode = MHI_DB_BRST_DISABLE,
  262. .data_type = MHI_ER_DATA,
  263. .priority = 1,
  264. .hardware_event = false,
  265. .client_managed = true,
  266. .offload_channel = true,
  267. },
  268. #endif
  269. };
  270. static const struct mhi_controller_config cnss_mhi_config = {
  271. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  272. .max_channels = 72,
  273. #else
  274. .max_channels = 32,
  275. #endif
  276. .timeout_ms = 10000,
  277. .use_bounce_buf = false,
  278. .buf_len = 0x8000,
  279. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  280. .ch_cfg = cnss_mhi_channels,
  281. .num_events = ARRAY_SIZE(cnss_mhi_events),
  282. .event_cfg = cnss_mhi_events,
  283. .m2_no_db = true,
  284. };
  285. static struct cnss_pci_reg ce_src[] = {
  286. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  287. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  288. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  289. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  290. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  291. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  292. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  293. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  294. { NULL },
  295. };
  296. static struct cnss_pci_reg ce_dst[] = {
  297. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  298. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  299. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  300. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  301. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  302. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  303. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  304. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  305. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  306. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  307. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  308. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  309. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  310. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  311. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  312. { NULL },
  313. };
  314. static struct cnss_pci_reg ce_cmn[] = {
  315. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  316. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  317. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  318. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  319. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  320. { NULL },
  321. };
  322. static struct cnss_pci_reg qdss_csr[] = {
  323. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  324. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  325. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  326. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  327. { NULL },
  328. };
  329. static struct cnss_pci_reg pci_scratch[] = {
  330. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  331. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  332. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  333. { NULL },
  334. };
  335. /* First field of the structure is the device bit mask. Use
  336. * enum cnss_pci_reg_mask as reference for the value.
  337. */
  338. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  339. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  340. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  341. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  342. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  343. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  344. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  345. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  346. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  347. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  348. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  349. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  350. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  351. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  352. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  353. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  354. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  355. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  356. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  357. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  358. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  359. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  360. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  361. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  362. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  363. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  364. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  365. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  366. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  367. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  368. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  369. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  370. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  371. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  372. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  373. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  374. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  375. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  376. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  377. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  378. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  379. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  380. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  381. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  382. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  383. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  384. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  385. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  386. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  387. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  388. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  389. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  390. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  391. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  392. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  393. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  394. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  395. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  396. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  397. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  398. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  399. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  400. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  401. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  402. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  403. };
  404. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  405. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  406. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  407. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  408. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  409. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  410. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  411. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  412. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  413. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  414. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  415. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  416. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  417. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  418. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  419. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  420. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  421. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  422. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  423. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  424. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  425. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  426. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  427. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  428. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  429. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  430. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  431. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  432. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  433. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  434. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  435. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  436. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  437. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  438. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  439. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  440. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  441. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  442. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  443. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  444. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  445. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  446. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  447. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  448. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  449. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  450. };
  451. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  452. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  453. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  454. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  455. {3, 0, WLAON_SW_COLD_RESET, 0},
  456. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  457. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  458. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  459. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  460. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  461. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  462. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  463. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  464. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  465. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  466. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  467. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  468. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  469. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  470. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  471. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  472. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  473. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  474. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  475. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  476. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  477. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  478. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  479. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  480. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  481. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  482. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  483. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  484. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  485. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  486. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  487. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  488. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  489. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  490. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  491. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  492. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  493. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  494. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  495. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  496. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  497. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  498. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  499. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  500. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  501. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  502. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  503. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  504. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  505. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  506. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  507. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  508. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  509. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  510. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  511. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  512. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  513. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  514. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  515. {3, 0, WLAON_DLY_CONFIG, 0},
  516. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  517. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  518. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  519. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  520. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  521. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  522. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  523. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  524. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  525. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  526. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  527. {3, 0, WLAON_DEBUG, 0},
  528. {3, 0, WLAON_SOC_PARAMETERS, 0},
  529. {3, 0, WLAON_WLPM_SIGNAL, 0},
  530. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  531. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  532. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  533. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  534. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  535. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  536. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  537. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  538. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  539. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  540. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  541. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  542. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  543. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  544. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  545. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  546. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  547. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  548. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  549. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  550. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  551. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  552. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  553. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  554. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  555. {3, 0, WLAON_WL_AON_SPARE2, 0},
  556. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  557. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  558. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  559. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  560. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  561. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  562. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  563. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  564. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  565. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  566. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  567. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  568. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  569. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  570. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  571. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  572. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  573. {3, 0, WLAON_INTR_STATUS, 0},
  574. {2, 0, WLAON_INTR_ENABLE, 0},
  575. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  576. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  577. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  578. {2, 0, WLAON_DBG_STATUS0, 0},
  579. {2, 0, WLAON_DBG_STATUS1, 0},
  580. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  581. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  582. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  583. };
  584. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  585. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  586. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  587. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  588. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  589. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  590. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  591. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  592. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  593. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  594. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  595. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  596. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  597. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  598. };
  599. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  600. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  601. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  602. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  603. #if IS_ENABLED(CONFIG_PCI_MSM)
  604. /**
  605. * _cnss_pci_enumerate() - Enumerate PCIe endpoints
  606. * @plat_priv: driver platform context pointer
  607. * @rc_num: root complex index that an endpoint connects to
  608. *
  609. * This function shall call corresponding PCIe root complex driver APIs
  610. * to power on root complex and enumerate the endpoint connected to it.
  611. *
  612. * Return: 0 for success, negative value for error
  613. */
  614. static int _cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  615. {
  616. return msm_pcie_enumerate(rc_num);
  617. }
  618. /**
  619. * cnss_pci_assert_perst() - Assert PCIe PERST GPIO
  620. * @pci_priv: driver PCI bus context pointer
  621. *
  622. * This function shall call corresponding PCIe root complex driver APIs
  623. * to assert PCIe PERST GPIO.
  624. *
  625. * Return: 0 for success, negative value for error
  626. */
  627. static int cnss_pci_assert_perst(struct cnss_pci_data *pci_priv)
  628. {
  629. struct pci_dev *pci_dev = pci_priv->pci_dev;
  630. return msm_pcie_pm_control(MSM_PCIE_HANDLE_LINKDOWN,
  631. pci_dev->bus->number, pci_dev, NULL,
  632. PM_OPTIONS_DEFAULT);
  633. }
  634. /**
  635. * cnss_pci_disable_pc() - Disable PCIe link power collapse from RC driver
  636. * @pci_priv: driver PCI bus context pointer
  637. * @vote: value to indicate disable (true) or enable (false)
  638. *
  639. * This function shall call corresponding PCIe root complex driver APIs
  640. * to disable PCIe power collapse. The purpose of this API is to avoid
  641. * root complex driver still controlling PCIe link from callbacks of
  642. * system suspend/resume. Device driver itself should take full control
  643. * of the link in such cases.
  644. *
  645. * Return: 0 for success, negative value for error
  646. */
  647. static int cnss_pci_disable_pc(struct cnss_pci_data *pci_priv, bool vote)
  648. {
  649. struct pci_dev *pci_dev = pci_priv->pci_dev;
  650. return msm_pcie_pm_control(vote ? MSM_PCIE_DISABLE_PC :
  651. MSM_PCIE_ENABLE_PC,
  652. pci_dev->bus->number, pci_dev, NULL,
  653. PM_OPTIONS_DEFAULT);
  654. }
  655. /**
  656. * cnss_pci_set_link_bandwidth() - Update number of lanes and speed of
  657. * PCIe link
  658. * @pci_priv: driver PCI bus context pointer
  659. * @link_speed: PCIe link gen speed
  660. * @link_width: number of lanes for PCIe link
  661. *
  662. * This function shall call corresponding PCIe root complex driver APIs
  663. * to update number of lanes and speed of the link.
  664. *
  665. * Return: 0 for success, negative value for error
  666. */
  667. static int cnss_pci_set_link_bandwidth(struct cnss_pci_data *pci_priv,
  668. u16 link_speed, u16 link_width)
  669. {
  670. return msm_pcie_set_link_bandwidth(pci_priv->pci_dev,
  671. link_speed, link_width);
  672. }
  673. /**
  674. * cnss_pci_set_max_link_speed() - Set the maximum speed PCIe can link up with
  675. * @pci_priv: driver PCI bus context pointer
  676. * @rc_num: root complex index that an endpoint connects to
  677. * @link_speed: PCIe link gen speed
  678. *
  679. * This function shall call corresponding PCIe root complex driver APIs
  680. * to update the maximum speed that PCIe can link up with.
  681. *
  682. * Return: 0 for success, negative value for error
  683. */
  684. static int cnss_pci_set_max_link_speed(struct cnss_pci_data *pci_priv,
  685. u32 rc_num, u16 link_speed)
  686. {
  687. return msm_pcie_set_target_link_speed(rc_num, link_speed, false);
  688. }
  689. /**
  690. * _cnss_pci_prevent_l1() - Prevent PCIe L1 and L1 sub-states
  691. * @pci_priv: driver PCI bus context pointer
  692. *
  693. * This function shall call corresponding PCIe root complex driver APIs
  694. * to prevent PCIe link enter L1 and L1 sub-states. The APIs should also
  695. * bring link out of L1 or L1 sub-states if any and avoid synchronization
  696. * issues if any.
  697. *
  698. * Return: 0 for success, negative value for error
  699. */
  700. static int _cnss_pci_prevent_l1(struct cnss_pci_data *pci_priv)
  701. {
  702. return msm_pcie_prevent_l1(pci_priv->pci_dev);
  703. }
  704. /**
  705. * _cnss_pci_allow_l1() - Allow PCIe L1 and L1 sub-states
  706. * @pci_priv: driver PCI bus context pointer
  707. *
  708. * This function shall call corresponding PCIe root complex driver APIs
  709. * to allow PCIe link enter L1 and L1 sub-states. The APIs should avoid
  710. * synchronization issues if any.
  711. *
  712. * Return: 0 for success, negative value for error
  713. */
  714. static void _cnss_pci_allow_l1(struct cnss_pci_data *pci_priv)
  715. {
  716. msm_pcie_allow_l1(pci_priv->pci_dev);
  717. }
  718. /**
  719. * cnss_pci_set_link_up() - Power on or resume PCIe link
  720. * @pci_priv: driver PCI bus context pointer
  721. *
  722. * This function shall call corresponding PCIe root complex driver APIs
  723. * to Power on or resume PCIe link.
  724. *
  725. * Return: 0 for success, negative value for error
  726. */
  727. static int cnss_pci_set_link_up(struct cnss_pci_data *pci_priv)
  728. {
  729. struct pci_dev *pci_dev = pci_priv->pci_dev;
  730. enum msm_pcie_pm_opt pm_ops = MSM_PCIE_RESUME;
  731. u32 pm_options = PM_OPTIONS_DEFAULT;
  732. int ret;
  733. ret = msm_pcie_pm_control(pm_ops, pci_dev->bus->number, pci_dev,
  734. NULL, pm_options);
  735. if (ret)
  736. cnss_pr_err("Failed to resume PCI link with default option, err = %d\n",
  737. ret);
  738. return ret;
  739. }
  740. /**
  741. * cnss_pci_set_link_down() - Power off or suspend PCIe link
  742. * @pci_priv: driver PCI bus context pointer
  743. *
  744. * This function shall call corresponding PCIe root complex driver APIs
  745. * to power off or suspend PCIe link.
  746. *
  747. * Return: 0 for success, negative value for error
  748. */
  749. static int cnss_pci_set_link_down(struct cnss_pci_data *pci_priv)
  750. {
  751. struct pci_dev *pci_dev = pci_priv->pci_dev;
  752. enum msm_pcie_pm_opt pm_ops;
  753. u32 pm_options = PM_OPTIONS_DEFAULT;
  754. int ret;
  755. if (pci_priv->drv_connected_last) {
  756. cnss_pr_vdbg("Use PCIe DRV suspend\n");
  757. pm_ops = MSM_PCIE_DRV_SUSPEND;
  758. } else {
  759. pm_ops = MSM_PCIE_SUSPEND;
  760. }
  761. ret = msm_pcie_pm_control(pm_ops, pci_dev->bus->number, pci_dev,
  762. NULL, pm_options);
  763. if (ret)
  764. cnss_pr_err("Failed to suspend PCI link with default option, err = %d\n",
  765. ret);
  766. return ret;
  767. }
  768. #else
  769. static int _cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  770. {
  771. return -EOPNOTSUPP;
  772. }
  773. static int cnss_pci_assert_perst(struct cnss_pci_data *pci_priv)
  774. {
  775. return -EOPNOTSUPP;
  776. }
  777. static int cnss_pci_disable_pc(struct cnss_pci_data *pci_priv, bool vote)
  778. {
  779. return 0;
  780. }
  781. static int cnss_pci_set_link_bandwidth(struct cnss_pci_data *pci_priv,
  782. u16 link_speed, u16 link_width)
  783. {
  784. return 0;
  785. }
  786. static int cnss_pci_set_max_link_speed(struct cnss_pci_data *pci_priv,
  787. u32 rc_num, u16 link_speed)
  788. {
  789. return 0;
  790. }
  791. static int _cnss_pci_prevent_l1(struct cnss_pci_data *pci_priv)
  792. {
  793. return 0;
  794. }
  795. static void _cnss_pci_allow_l1(struct cnss_pci_data *pci_priv) {}
  796. static int cnss_pci_set_link_up(struct cnss_pci_data *pci_priv)
  797. {
  798. return 0;
  799. }
  800. static int cnss_pci_set_link_down(struct cnss_pci_data *pci_priv)
  801. {
  802. return 0;
  803. }
  804. #endif /* CONFIG_PCI_MSM */
  805. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  806. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  807. {
  808. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  809. }
  810. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  811. {
  812. mhi_dump_sfr(pci_priv->mhi_ctrl);
  813. }
  814. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  815. u32 cookie)
  816. {
  817. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  818. }
  819. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  820. bool notify_clients)
  821. {
  822. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  823. }
  824. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  825. bool notify_clients)
  826. {
  827. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  828. }
  829. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  830. u32 timeout)
  831. {
  832. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  833. }
  834. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  835. int timeout_us, bool in_panic)
  836. {
  837. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  838. timeout_us, in_panic);
  839. }
  840. static void
  841. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  842. int (*cb)(struct mhi_controller *mhi_ctrl,
  843. struct mhi_link_info *link_info))
  844. {
  845. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  846. }
  847. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  848. {
  849. return mhi_force_reset(pci_priv->mhi_ctrl);
  850. }
  851. static void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  852. phys_addr_t base)
  853. {
  854. return mhi_controller_set_base(pci_priv->mhi_ctrl, base);
  855. }
  856. #else
  857. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  858. {
  859. }
  860. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  861. {
  862. }
  863. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  864. u32 cookie)
  865. {
  866. return false;
  867. }
  868. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  869. bool notify_clients)
  870. {
  871. return -EOPNOTSUPP;
  872. }
  873. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  874. bool notify_clients)
  875. {
  876. return -EOPNOTSUPP;
  877. }
  878. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  879. u32 timeout)
  880. {
  881. }
  882. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  883. int timeout_us, bool in_panic)
  884. {
  885. return -EOPNOTSUPP;
  886. }
  887. static void
  888. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  889. int (*cb)(struct mhi_controller *mhi_ctrl,
  890. struct mhi_link_info *link_info))
  891. {
  892. }
  893. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  894. {
  895. return -EOPNOTSUPP;
  896. }
  897. static void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  898. phys_addr_t base)
  899. {
  900. }
  901. #endif /* CONFIG_MHI_BUS_MISC */
  902. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  903. {
  904. u16 device_id;
  905. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  906. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  907. (void *)_RET_IP_);
  908. return -EACCES;
  909. }
  910. if (pci_priv->pci_link_down_ind) {
  911. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  912. return -EIO;
  913. }
  914. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  915. if (device_id != pci_priv->device_id) {
  916. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  917. (void *)_RET_IP_, device_id,
  918. pci_priv->device_id);
  919. return -EIO;
  920. }
  921. return 0;
  922. }
  923. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  924. {
  925. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  926. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  927. u32 window_enable = WINDOW_ENABLE_BIT | window;
  928. u32 val;
  929. writel_relaxed(window_enable, pci_priv->bar +
  930. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  931. if (window != pci_priv->remap_window) {
  932. pci_priv->remap_window = window;
  933. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  934. window_enable);
  935. }
  936. /* Read it back to make sure the write has taken effect */
  937. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  938. if (val != window_enable) {
  939. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  940. window_enable, val);
  941. if (!cnss_pci_check_link_status(pci_priv) &&
  942. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  943. CNSS_ASSERT(0);
  944. }
  945. }
  946. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  947. u32 offset, u32 *val)
  948. {
  949. int ret;
  950. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  951. if (!in_interrupt() && !irqs_disabled()) {
  952. ret = cnss_pci_check_link_status(pci_priv);
  953. if (ret)
  954. return ret;
  955. }
  956. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  957. offset < MAX_UNWINDOWED_ADDRESS) {
  958. *val = readl_relaxed(pci_priv->bar + offset);
  959. return 0;
  960. }
  961. /* If in panic, assumption is kernel panic handler will hold all threads
  962. * and interrupts. Further pci_reg_window_lock could be held before
  963. * panic. So only lock during normal operation.
  964. */
  965. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  966. cnss_pci_select_window(pci_priv, offset);
  967. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  968. (offset & WINDOW_RANGE_MASK));
  969. } else {
  970. spin_lock_bh(&pci_reg_window_lock);
  971. cnss_pci_select_window(pci_priv, offset);
  972. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  973. (offset & WINDOW_RANGE_MASK));
  974. spin_unlock_bh(&pci_reg_window_lock);
  975. }
  976. return 0;
  977. }
  978. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  979. u32 val)
  980. {
  981. int ret;
  982. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  983. if (!in_interrupt() && !irqs_disabled()) {
  984. ret = cnss_pci_check_link_status(pci_priv);
  985. if (ret)
  986. return ret;
  987. }
  988. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  989. offset < MAX_UNWINDOWED_ADDRESS) {
  990. writel_relaxed(val, pci_priv->bar + offset);
  991. return 0;
  992. }
  993. /* Same constraint as PCI register read in panic */
  994. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  995. cnss_pci_select_window(pci_priv, offset);
  996. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  997. (offset & WINDOW_RANGE_MASK));
  998. } else {
  999. spin_lock_bh(&pci_reg_window_lock);
  1000. cnss_pci_select_window(pci_priv, offset);
  1001. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  1002. (offset & WINDOW_RANGE_MASK));
  1003. spin_unlock_bh(&pci_reg_window_lock);
  1004. }
  1005. return 0;
  1006. }
  1007. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  1008. {
  1009. struct device *dev = &pci_priv->pci_dev->dev;
  1010. int ret;
  1011. ret = cnss_pci_force_wake_request_sync(dev,
  1012. FORCE_WAKE_DELAY_TIMEOUT_US);
  1013. if (ret) {
  1014. if (ret != -EAGAIN)
  1015. cnss_pr_err("Failed to request force wake\n");
  1016. return ret;
  1017. }
  1018. /* If device's M1 state-change event races here, it can be ignored,
  1019. * as the device is expected to immediately move from M2 to M0
  1020. * without entering low power state.
  1021. */
  1022. if (cnss_pci_is_device_awake(dev) != true)
  1023. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  1024. return 0;
  1025. }
  1026. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  1027. {
  1028. struct device *dev = &pci_priv->pci_dev->dev;
  1029. int ret;
  1030. ret = cnss_pci_force_wake_release(dev);
  1031. if (ret && ret != -EAGAIN)
  1032. cnss_pr_err("Failed to release force wake\n");
  1033. return ret;
  1034. }
  1035. #if IS_ENABLED(CONFIG_INTERCONNECT)
  1036. /**
  1037. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  1038. * @plat_priv: Platform private data struct
  1039. * @bw: bandwidth
  1040. * @save: toggle flag to save bandwidth to current_bw_vote
  1041. *
  1042. * Setup bandwidth votes for configured interconnect paths
  1043. *
  1044. * Return: 0 for success
  1045. */
  1046. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  1047. u32 bw, bool save)
  1048. {
  1049. int ret = 0;
  1050. struct cnss_bus_bw_info *bus_bw_info;
  1051. if (!plat_priv->icc.path_count)
  1052. return -EOPNOTSUPP;
  1053. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  1054. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  1055. return -EINVAL;
  1056. }
  1057. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  1058. ret = icc_set_bw(bus_bw_info->icc_path,
  1059. bus_bw_info->cfg_table[bw].avg_bw,
  1060. bus_bw_info->cfg_table[bw].peak_bw);
  1061. if (ret) {
  1062. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  1063. bw, ret, bus_bw_info->icc_name,
  1064. bus_bw_info->cfg_table[bw].avg_bw,
  1065. bus_bw_info->cfg_table[bw].peak_bw);
  1066. break;
  1067. }
  1068. }
  1069. if (ret == 0 && save)
  1070. plat_priv->icc.current_bw_vote = bw;
  1071. return ret;
  1072. }
  1073. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  1074. {
  1075. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  1076. if (!plat_priv)
  1077. return -ENODEV;
  1078. if (bandwidth < 0)
  1079. return -EINVAL;
  1080. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  1081. }
  1082. #else
  1083. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  1084. u32 bw, bool save)
  1085. {
  1086. return 0;
  1087. }
  1088. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  1089. {
  1090. return 0;
  1091. }
  1092. #endif
  1093. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  1094. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  1095. u32 *val, bool raw_access)
  1096. {
  1097. int ret = 0;
  1098. bool do_force_wake_put = true;
  1099. if (raw_access) {
  1100. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1101. goto out;
  1102. }
  1103. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1104. if (ret)
  1105. goto out;
  1106. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1107. if (ret < 0)
  1108. goto runtime_pm_put;
  1109. ret = cnss_pci_force_wake_get(pci_priv);
  1110. if (ret)
  1111. do_force_wake_put = false;
  1112. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1113. if (ret) {
  1114. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1115. offset, ret);
  1116. goto force_wake_put;
  1117. }
  1118. force_wake_put:
  1119. if (do_force_wake_put)
  1120. cnss_pci_force_wake_put(pci_priv);
  1121. runtime_pm_put:
  1122. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1123. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1124. out:
  1125. return ret;
  1126. }
  1127. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  1128. u32 val, bool raw_access)
  1129. {
  1130. int ret = 0;
  1131. bool do_force_wake_put = true;
  1132. if (raw_access) {
  1133. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1134. goto out;
  1135. }
  1136. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1137. if (ret)
  1138. goto out;
  1139. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1140. if (ret < 0)
  1141. goto runtime_pm_put;
  1142. ret = cnss_pci_force_wake_get(pci_priv);
  1143. if (ret)
  1144. do_force_wake_put = false;
  1145. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1146. if (ret) {
  1147. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  1148. val, offset, ret);
  1149. goto force_wake_put;
  1150. }
  1151. force_wake_put:
  1152. if (do_force_wake_put)
  1153. cnss_pci_force_wake_put(pci_priv);
  1154. runtime_pm_put:
  1155. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1156. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1157. out:
  1158. return ret;
  1159. }
  1160. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  1161. {
  1162. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1163. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1164. bool link_down_or_recovery;
  1165. if (!plat_priv)
  1166. return -ENODEV;
  1167. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  1168. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  1169. if (save) {
  1170. if (link_down_or_recovery) {
  1171. pci_priv->saved_state = NULL;
  1172. } else {
  1173. pci_save_state(pci_dev);
  1174. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  1175. }
  1176. } else {
  1177. if (link_down_or_recovery) {
  1178. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1179. pci_restore_state(pci_dev);
  1180. } else if (pci_priv->saved_state) {
  1181. pci_load_and_free_saved_state(pci_dev,
  1182. &pci_priv->saved_state);
  1183. pci_restore_state(pci_dev);
  1184. }
  1185. }
  1186. return 0;
  1187. }
  1188. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1189. {
  1190. u16 link_status;
  1191. int ret;
  1192. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1193. &link_status);
  1194. if (ret)
  1195. return ret;
  1196. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1197. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1198. pci_priv->def_link_width =
  1199. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1200. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1201. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1202. pci_priv->def_link_speed, pci_priv->def_link_width);
  1203. return 0;
  1204. }
  1205. static int cnss_set_pci_link_status(struct cnss_pci_data *pci_priv,
  1206. enum pci_link_status status)
  1207. {
  1208. u16 link_speed, link_width = pci_priv->def_link_width;
  1209. u16 one_lane = PCI_EXP_LNKSTA_NLW_X1 >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1210. int ret;
  1211. cnss_pr_vdbg("Set PCI link status to: %u\n", status);
  1212. switch (status) {
  1213. case PCI_GEN1:
  1214. link_speed = PCI_EXP_LNKSTA_CLS_2_5GB;
  1215. if (!link_width)
  1216. link_width = one_lane;
  1217. break;
  1218. case PCI_GEN2:
  1219. link_speed = PCI_EXP_LNKSTA_CLS_5_0GB;
  1220. if (!link_width)
  1221. link_width = one_lane;
  1222. break;
  1223. case PCI_DEF:
  1224. link_speed = pci_priv->def_link_speed;
  1225. if (!link_speed || !link_width) {
  1226. cnss_pr_err("PCI link speed or width is not valid\n");
  1227. return -EINVAL;
  1228. }
  1229. break;
  1230. default:
  1231. cnss_pr_err("Unknown PCI link status config: %u\n", status);
  1232. return -EINVAL;
  1233. }
  1234. ret = cnss_pci_set_link_bandwidth(pci_priv, link_speed, link_width);
  1235. if (!ret)
  1236. pci_priv->cur_link_speed = link_speed;
  1237. return ret;
  1238. }
  1239. static int cnss_set_pci_link(struct cnss_pci_data *pci_priv, bool link_up)
  1240. {
  1241. int ret = 0, retry = 0;
  1242. cnss_pr_vdbg("%s PCI link\n", link_up ? "Resuming" : "Suspending");
  1243. if (link_up) {
  1244. retry:
  1245. ret = cnss_pci_set_link_up(pci_priv);
  1246. if (ret && retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  1247. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  1248. if (pci_priv->pci_link_down_ind)
  1249. msleep(LINK_TRAINING_RETRY_DELAY_MS * retry);
  1250. goto retry;
  1251. }
  1252. } else {
  1253. /* Since DRV suspend cannot be done in Gen 3, set it to
  1254. * Gen 2 if current link speed is larger than Gen 2.
  1255. */
  1256. if (pci_priv->drv_connected_last &&
  1257. pci_priv->cur_link_speed > PCI_EXP_LNKSTA_CLS_5_0GB)
  1258. cnss_set_pci_link_status(pci_priv, PCI_GEN2);
  1259. ret = cnss_pci_set_link_down(pci_priv);
  1260. }
  1261. if (pci_priv->drv_connected_last) {
  1262. if ((link_up && !ret) || (!link_up && ret))
  1263. cnss_set_pci_link_status(pci_priv, PCI_DEF);
  1264. }
  1265. return ret;
  1266. }
  1267. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1268. {
  1269. u32 reg_offset, val;
  1270. int i;
  1271. switch (pci_priv->device_id) {
  1272. case QCA6390_DEVICE_ID:
  1273. case QCA6490_DEVICE_ID:
  1274. break;
  1275. default:
  1276. return;
  1277. }
  1278. if (in_interrupt() || irqs_disabled())
  1279. return;
  1280. if (cnss_pci_check_link_status(pci_priv))
  1281. return;
  1282. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1283. for (i = 0; pci_scratch[i].name; i++) {
  1284. reg_offset = pci_scratch[i].offset;
  1285. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1286. return;
  1287. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1288. pci_scratch[i].name, val);
  1289. }
  1290. }
  1291. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1292. {
  1293. int ret = 0;
  1294. if (!pci_priv)
  1295. return -ENODEV;
  1296. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1297. cnss_pr_info("PCI link is already suspended\n");
  1298. goto out;
  1299. }
  1300. pci_clear_master(pci_priv->pci_dev);
  1301. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1302. if (ret)
  1303. goto out;
  1304. pci_disable_device(pci_priv->pci_dev);
  1305. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1306. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1307. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1308. }
  1309. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1310. pci_priv->drv_connected_last = 0;
  1311. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1312. if (ret)
  1313. goto out;
  1314. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1315. return 0;
  1316. out:
  1317. return ret;
  1318. }
  1319. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1320. {
  1321. int ret = 0;
  1322. if (!pci_priv)
  1323. return -ENODEV;
  1324. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1325. cnss_pr_info("PCI link is already resumed\n");
  1326. goto out;
  1327. }
  1328. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1329. if (ret) {
  1330. ret = -EAGAIN;
  1331. goto out;
  1332. }
  1333. pci_priv->pci_link_state = PCI_LINK_UP;
  1334. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1335. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1336. if (ret) {
  1337. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1338. goto out;
  1339. }
  1340. }
  1341. ret = pci_enable_device(pci_priv->pci_dev);
  1342. if (ret) {
  1343. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1344. goto out;
  1345. }
  1346. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1347. if (ret)
  1348. goto out;
  1349. pci_set_master(pci_priv->pci_dev);
  1350. if (pci_priv->pci_link_down_ind)
  1351. pci_priv->pci_link_down_ind = false;
  1352. return 0;
  1353. out:
  1354. return ret;
  1355. }
  1356. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1357. {
  1358. int ret;
  1359. switch (pci_priv->device_id) {
  1360. case QCA6390_DEVICE_ID:
  1361. case QCA6490_DEVICE_ID:
  1362. case KIWI_DEVICE_ID:
  1363. break;
  1364. default:
  1365. return -EOPNOTSUPP;
  1366. }
  1367. /* Always wait here to avoid missing WAKE assert for RDDM
  1368. * before link recovery
  1369. */
  1370. msleep(WAKE_EVENT_TIMEOUT);
  1371. ret = cnss_suspend_pci_link(pci_priv);
  1372. if (ret)
  1373. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1374. ret = cnss_resume_pci_link(pci_priv);
  1375. if (ret) {
  1376. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1377. del_timer(&pci_priv->dev_rddm_timer);
  1378. return ret;
  1379. }
  1380. mod_timer(&pci_priv->dev_rddm_timer,
  1381. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1382. cnss_mhi_debug_reg_dump(pci_priv);
  1383. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1384. return 0;
  1385. }
  1386. int cnss_pci_prevent_l1(struct device *dev)
  1387. {
  1388. struct pci_dev *pci_dev = to_pci_dev(dev);
  1389. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1390. int ret;
  1391. if (!pci_priv) {
  1392. cnss_pr_err("pci_priv is NULL\n");
  1393. return -ENODEV;
  1394. }
  1395. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1396. cnss_pr_dbg("PCIe link is in suspend state\n");
  1397. return -EIO;
  1398. }
  1399. if (pci_priv->pci_link_down_ind) {
  1400. cnss_pr_err("PCIe link is down\n");
  1401. return -EIO;
  1402. }
  1403. ret = _cnss_pci_prevent_l1(pci_priv);
  1404. if (ret == -EIO) {
  1405. cnss_pr_err("Failed to prevent PCIe L1, considered as link down\n");
  1406. cnss_pci_link_down(dev);
  1407. }
  1408. return ret;
  1409. }
  1410. EXPORT_SYMBOL(cnss_pci_prevent_l1);
  1411. void cnss_pci_allow_l1(struct device *dev)
  1412. {
  1413. struct pci_dev *pci_dev = to_pci_dev(dev);
  1414. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1415. if (!pci_priv) {
  1416. cnss_pr_err("pci_priv is NULL\n");
  1417. return;
  1418. }
  1419. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1420. cnss_pr_dbg("PCIe link is in suspend state\n");
  1421. return;
  1422. }
  1423. if (pci_priv->pci_link_down_ind) {
  1424. cnss_pr_err("PCIe link is down\n");
  1425. return;
  1426. }
  1427. _cnss_pci_allow_l1(pci_priv);
  1428. }
  1429. EXPORT_SYMBOL(cnss_pci_allow_l1);
  1430. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1431. enum cnss_bus_event_type type,
  1432. void *data)
  1433. {
  1434. struct cnss_bus_event bus_event;
  1435. bus_event.etype = type;
  1436. bus_event.event_data = data;
  1437. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1438. }
  1439. static void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1440. {
  1441. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1442. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1443. unsigned long flags;
  1444. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1445. &plat_priv->ctrl_params.quirks))
  1446. panic("cnss: PCI link is down\n");
  1447. spin_lock_irqsave(&pci_link_down_lock, flags);
  1448. if (pci_priv->pci_link_down_ind) {
  1449. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1450. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1451. return;
  1452. }
  1453. pci_priv->pci_link_down_ind = true;
  1454. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1455. /* Notify MHI about link down*/
  1456. mhi_report_error(pci_priv->mhi_ctrl);
  1457. if (pci_dev->device == QCA6174_DEVICE_ID)
  1458. disable_irq(pci_dev->irq);
  1459. /* Notify bus related event. Now for all supported chips.
  1460. * Here PCIe LINK_DOWN notification taken care.
  1461. * uevent buffer can be extended later, to cover more bus info.
  1462. */
  1463. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1464. cnss_fatal_err("PCI link down, schedule recovery\n");
  1465. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1466. }
  1467. int cnss_pci_link_down(struct device *dev)
  1468. {
  1469. struct pci_dev *pci_dev = to_pci_dev(dev);
  1470. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1471. struct cnss_plat_data *plat_priv = NULL;
  1472. int ret;
  1473. if (!pci_priv) {
  1474. cnss_pr_err("pci_priv is NULL\n");
  1475. return -EINVAL;
  1476. }
  1477. plat_priv = pci_priv->plat_priv;
  1478. if (!plat_priv) {
  1479. cnss_pr_err("plat_priv is NULL\n");
  1480. return -ENODEV;
  1481. }
  1482. if (pci_priv->pci_link_down_ind) {
  1483. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1484. return -EBUSY;
  1485. }
  1486. if (pci_priv->drv_connected_last &&
  1487. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1488. "cnss-enable-self-recovery"))
  1489. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1490. cnss_pr_err("PCI link down is detected by drivers\n");
  1491. ret = cnss_pci_assert_perst(pci_priv);
  1492. if (ret)
  1493. cnss_pci_handle_linkdown(pci_priv);
  1494. return ret;
  1495. }
  1496. EXPORT_SYMBOL(cnss_pci_link_down);
  1497. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1498. {
  1499. struct cnss_plat_data *plat_priv;
  1500. if (!pci_priv) {
  1501. cnss_pr_err("pci_priv is NULL\n");
  1502. return -ENODEV;
  1503. }
  1504. plat_priv = pci_priv->plat_priv;
  1505. if (!plat_priv) {
  1506. cnss_pr_err("plat_priv is NULL\n");
  1507. return -ENODEV;
  1508. }
  1509. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1510. pci_priv->pci_link_down_ind;
  1511. }
  1512. int cnss_pci_is_device_down(struct device *dev)
  1513. {
  1514. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1515. return cnss_pcie_is_device_down(pci_priv);
  1516. }
  1517. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1518. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1519. {
  1520. spin_lock_bh(&pci_reg_window_lock);
  1521. }
  1522. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1523. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1524. {
  1525. spin_unlock_bh(&pci_reg_window_lock);
  1526. }
  1527. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1528. int cnss_get_pci_slot(struct device *dev)
  1529. {
  1530. struct pci_dev *pci_dev = to_pci_dev(dev);
  1531. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1532. struct cnss_plat_data *plat_priv = NULL;
  1533. if (!pci_priv) {
  1534. cnss_pr_err("pci_priv is NULL\n");
  1535. return -EINVAL;
  1536. }
  1537. plat_priv = pci_priv->plat_priv;
  1538. if (!plat_priv) {
  1539. cnss_pr_err("plat_priv is NULL\n");
  1540. return -ENODEV;
  1541. }
  1542. return plat_priv->rc_num;
  1543. }
  1544. EXPORT_SYMBOL(cnss_get_pci_slot);
  1545. /**
  1546. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1547. * @pci_priv: driver PCI bus context pointer
  1548. *
  1549. * Dump primary and secondary bootloader debug log data. For SBL check the
  1550. * log struct address and size for validity.
  1551. *
  1552. * Return: None
  1553. */
  1554. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1555. {
  1556. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1557. u32 pbl_log_sram_start;
  1558. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1559. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1560. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1561. u32 sbl_log_def_start = SRAM_START;
  1562. u32 sbl_log_def_end = SRAM_END;
  1563. int i;
  1564. switch (pci_priv->device_id) {
  1565. case QCA6390_DEVICE_ID:
  1566. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1567. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1568. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1569. break;
  1570. case QCA6490_DEVICE_ID:
  1571. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1572. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1573. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1574. break;
  1575. case KIWI_DEVICE_ID:
  1576. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1577. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1578. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1579. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1580. break;
  1581. default:
  1582. return;
  1583. }
  1584. if (cnss_pci_check_link_status(pci_priv))
  1585. return;
  1586. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1587. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1588. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1589. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1590. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1591. &pbl_bootstrap_status);
  1592. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1593. pbl_stage, sbl_log_start, sbl_log_size);
  1594. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1595. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1596. cnss_pr_dbg("Dumping PBL log data\n");
  1597. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1598. mem_addr = pbl_log_sram_start + i;
  1599. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1600. break;
  1601. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1602. }
  1603. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1604. sbl_log_max_size : sbl_log_size);
  1605. if (sbl_log_start < sbl_log_def_start ||
  1606. sbl_log_start > sbl_log_def_end ||
  1607. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1608. cnss_pr_err("Invalid SBL log data\n");
  1609. return;
  1610. }
  1611. cnss_pr_dbg("Dumping SBL log data\n");
  1612. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1613. mem_addr = sbl_log_start + i;
  1614. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1615. break;
  1616. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1617. }
  1618. }
  1619. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1620. {
  1621. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1622. cnss_fatal_err("MHI power up returns timeout\n");
  1623. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE) ||
  1624. cnss_get_dev_sol_value(plat_priv) > 0) {
  1625. /* Wait for RDDM if RDDM cookie is set or device SOL GPIO is
  1626. * high. If RDDM times out, PBL/SBL error region may have been
  1627. * erased so no need to dump them either.
  1628. */
  1629. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1630. !pci_priv->pci_link_down_ind) {
  1631. mod_timer(&pci_priv->dev_rddm_timer,
  1632. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1633. }
  1634. } else {
  1635. cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
  1636. cnss_mhi_debug_reg_dump(pci_priv);
  1637. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1638. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1639. cnss_pci_dump_bl_sram_mem(pci_priv);
  1640. return -ETIMEDOUT;
  1641. }
  1642. return 0;
  1643. }
  1644. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1645. {
  1646. switch (mhi_state) {
  1647. case CNSS_MHI_INIT:
  1648. return "INIT";
  1649. case CNSS_MHI_DEINIT:
  1650. return "DEINIT";
  1651. case CNSS_MHI_POWER_ON:
  1652. return "POWER_ON";
  1653. case CNSS_MHI_POWERING_OFF:
  1654. return "POWERING_OFF";
  1655. case CNSS_MHI_POWER_OFF:
  1656. return "POWER_OFF";
  1657. case CNSS_MHI_FORCE_POWER_OFF:
  1658. return "FORCE_POWER_OFF";
  1659. case CNSS_MHI_SUSPEND:
  1660. return "SUSPEND";
  1661. case CNSS_MHI_RESUME:
  1662. return "RESUME";
  1663. case CNSS_MHI_TRIGGER_RDDM:
  1664. return "TRIGGER_RDDM";
  1665. case CNSS_MHI_RDDM_DONE:
  1666. return "RDDM_DONE";
  1667. default:
  1668. return "UNKNOWN";
  1669. }
  1670. };
  1671. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1672. enum cnss_mhi_state mhi_state)
  1673. {
  1674. switch (mhi_state) {
  1675. case CNSS_MHI_INIT:
  1676. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1677. return 0;
  1678. break;
  1679. case CNSS_MHI_DEINIT:
  1680. case CNSS_MHI_POWER_ON:
  1681. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1682. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1683. return 0;
  1684. break;
  1685. case CNSS_MHI_FORCE_POWER_OFF:
  1686. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1687. return 0;
  1688. break;
  1689. case CNSS_MHI_POWER_OFF:
  1690. case CNSS_MHI_SUSPEND:
  1691. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1692. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1693. return 0;
  1694. break;
  1695. case CNSS_MHI_RESUME:
  1696. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1697. return 0;
  1698. break;
  1699. case CNSS_MHI_TRIGGER_RDDM:
  1700. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1701. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1702. return 0;
  1703. break;
  1704. case CNSS_MHI_RDDM_DONE:
  1705. return 0;
  1706. default:
  1707. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1708. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1709. }
  1710. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1711. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1712. pci_priv->mhi_state);
  1713. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1714. CNSS_ASSERT(0);
  1715. return -EINVAL;
  1716. }
  1717. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1718. enum cnss_mhi_state mhi_state)
  1719. {
  1720. switch (mhi_state) {
  1721. case CNSS_MHI_INIT:
  1722. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1723. break;
  1724. case CNSS_MHI_DEINIT:
  1725. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1726. break;
  1727. case CNSS_MHI_POWER_ON:
  1728. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1729. break;
  1730. case CNSS_MHI_POWERING_OFF:
  1731. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1732. break;
  1733. case CNSS_MHI_POWER_OFF:
  1734. case CNSS_MHI_FORCE_POWER_OFF:
  1735. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1736. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1737. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1738. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1739. break;
  1740. case CNSS_MHI_SUSPEND:
  1741. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1742. break;
  1743. case CNSS_MHI_RESUME:
  1744. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1745. break;
  1746. case CNSS_MHI_TRIGGER_RDDM:
  1747. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1748. break;
  1749. case CNSS_MHI_RDDM_DONE:
  1750. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1751. break;
  1752. default:
  1753. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1754. }
  1755. }
  1756. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1757. enum cnss_mhi_state mhi_state)
  1758. {
  1759. int ret = 0, retry = 0;
  1760. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1761. return 0;
  1762. if (mhi_state < 0) {
  1763. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1764. return -EINVAL;
  1765. }
  1766. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1767. if (ret)
  1768. goto out;
  1769. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1770. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1771. switch (mhi_state) {
  1772. case CNSS_MHI_INIT:
  1773. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1774. break;
  1775. case CNSS_MHI_DEINIT:
  1776. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1777. ret = 0;
  1778. break;
  1779. case CNSS_MHI_POWER_ON:
  1780. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1781. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1782. /* Only set img_pre_alloc when power up succeeds */
  1783. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1784. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1785. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1786. }
  1787. #endif
  1788. break;
  1789. case CNSS_MHI_POWER_OFF:
  1790. mhi_power_down(pci_priv->mhi_ctrl, true);
  1791. ret = 0;
  1792. break;
  1793. case CNSS_MHI_FORCE_POWER_OFF:
  1794. mhi_power_down(pci_priv->mhi_ctrl, false);
  1795. ret = 0;
  1796. break;
  1797. case CNSS_MHI_SUSPEND:
  1798. retry_mhi_suspend:
  1799. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1800. if (pci_priv->drv_connected_last)
  1801. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1802. else
  1803. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1804. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1805. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1806. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1807. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1808. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1809. goto retry_mhi_suspend;
  1810. }
  1811. break;
  1812. case CNSS_MHI_RESUME:
  1813. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1814. if (pci_priv->drv_connected_last) {
  1815. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1816. if (ret) {
  1817. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1818. break;
  1819. }
  1820. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1821. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1822. } else {
  1823. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1824. }
  1825. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1826. break;
  1827. case CNSS_MHI_TRIGGER_RDDM:
  1828. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1829. if (ret) {
  1830. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1831. cnss_pr_dbg("Sending host reset req\n");
  1832. ret = cnss_mhi_force_reset(pci_priv);
  1833. }
  1834. break;
  1835. case CNSS_MHI_RDDM_DONE:
  1836. break;
  1837. default:
  1838. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1839. ret = -EINVAL;
  1840. }
  1841. if (ret)
  1842. goto out;
  1843. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1844. return 0;
  1845. out:
  1846. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1847. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1848. return ret;
  1849. }
  1850. #if IS_ENABLED(CONFIG_PCI_MSM)
  1851. /**
  1852. * cnss_wlan_adsp_pc_enable: Control ADSP power collapse setup
  1853. * @dev: Platform driver pci private data structure
  1854. * @control: Power collapse enable / disable
  1855. *
  1856. * This function controls ADSP power collapse (PC). It must be called
  1857. * based on wlan state. ADSP power collapse during wlan RTPM suspend state
  1858. * results in delay during periodic QMI stats PCI link up/down. This delay
  1859. * causes additional power consumption.
  1860. * Introduced in SM8350.
  1861. *
  1862. * Result: 0 Success. negative error codes.
  1863. */
  1864. static int cnss_wlan_adsp_pc_enable(struct cnss_pci_data *pci_priv,
  1865. bool control)
  1866. {
  1867. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1868. int ret = 0;
  1869. u32 pm_options = PM_OPTIONS_DEFAULT;
  1870. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1871. if (plat_priv->adsp_pc_enabled == control) {
  1872. cnss_pr_dbg("ADSP power collapse already %s\n",
  1873. control ? "Enabled" : "Disabled");
  1874. return 0;
  1875. }
  1876. if (control)
  1877. pm_options &= ~MSM_PCIE_CONFIG_NO_DRV_PC;
  1878. else
  1879. pm_options |= MSM_PCIE_CONFIG_NO_DRV_PC;
  1880. ret = msm_pcie_pm_control(MSM_PCIE_DRV_PC_CTRL, pci_dev->bus->number,
  1881. pci_dev, NULL, pm_options);
  1882. if (ret)
  1883. return ret;
  1884. cnss_pr_dbg("%s ADSP power collapse\n", control ? "Enable" : "Disable");
  1885. plat_priv->adsp_pc_enabled = control;
  1886. return 0;
  1887. }
  1888. #else
  1889. static int cnss_wlan_adsp_pc_enable(struct cnss_pci_data *pci_priv,
  1890. bool control)
  1891. {
  1892. return 0;
  1893. }
  1894. #endif
  1895. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1896. {
  1897. int ret = 0;
  1898. struct cnss_plat_data *plat_priv;
  1899. unsigned int timeout = 0;
  1900. if (!pci_priv) {
  1901. cnss_pr_err("pci_priv is NULL\n");
  1902. return -ENODEV;
  1903. }
  1904. plat_priv = pci_priv->plat_priv;
  1905. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1906. return 0;
  1907. if (MHI_TIMEOUT_OVERWRITE_MS)
  1908. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1909. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1910. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1911. if (ret)
  1912. return ret;
  1913. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1914. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1915. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1916. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1917. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1918. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1919. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1920. mod_timer(&pci_priv->boot_debug_timer,
  1921. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1922. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1923. del_timer(&pci_priv->boot_debug_timer);
  1924. if (ret == 0)
  1925. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1926. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1927. if (ret == -ETIMEDOUT) {
  1928. /* This is a special case needs to be handled that if MHI
  1929. * power on returns -ETIMEDOUT, controller needs to take care
  1930. * the cleanup by calling MHI power down. Force to set the bit
  1931. * for driver internal MHI state to make sure it can be handled
  1932. * properly later.
  1933. */
  1934. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1935. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1936. }
  1937. return ret;
  1938. }
  1939. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1940. {
  1941. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1942. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1943. return;
  1944. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1945. cnss_pr_dbg("MHI is already powered off\n");
  1946. return;
  1947. }
  1948. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1949. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1950. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1951. if (!pci_priv->pci_link_down_ind)
  1952. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1953. else
  1954. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1955. }
  1956. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1957. {
  1958. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1959. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1960. return;
  1961. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1962. cnss_pr_dbg("MHI is already deinited\n");
  1963. return;
  1964. }
  1965. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1966. }
  1967. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1968. bool set_vddd4blow, bool set_shutdown,
  1969. bool do_force_wake)
  1970. {
  1971. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1972. int ret;
  1973. u32 val;
  1974. if (!plat_priv->set_wlaon_pwr_ctrl)
  1975. return;
  1976. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1977. pci_priv->pci_link_down_ind)
  1978. return;
  1979. if (do_force_wake)
  1980. if (cnss_pci_force_wake_get(pci_priv))
  1981. return;
  1982. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1983. if (ret) {
  1984. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1985. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1986. goto force_wake_put;
  1987. }
  1988. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1989. WLAON_QFPROM_PWR_CTRL_REG, val);
  1990. if (set_vddd4blow)
  1991. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1992. else
  1993. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1994. if (set_shutdown)
  1995. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1996. else
  1997. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1998. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1999. if (ret) {
  2000. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  2001. WLAON_QFPROM_PWR_CTRL_REG, ret);
  2002. goto force_wake_put;
  2003. }
  2004. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  2005. WLAON_QFPROM_PWR_CTRL_REG);
  2006. if (set_shutdown)
  2007. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  2008. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  2009. force_wake_put:
  2010. if (do_force_wake)
  2011. cnss_pci_force_wake_put(pci_priv);
  2012. }
  2013. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  2014. u64 *time_us)
  2015. {
  2016. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2017. u32 low, high;
  2018. u64 device_ticks;
  2019. if (!plat_priv->device_freq_hz) {
  2020. cnss_pr_err("Device time clock frequency is not valid\n");
  2021. return -EINVAL;
  2022. }
  2023. switch (pci_priv->device_id) {
  2024. case KIWI_DEVICE_ID:
  2025. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_LOW, &low);
  2026. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_HIGH, &high);
  2027. break;
  2028. default:
  2029. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  2030. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  2031. break;
  2032. }
  2033. device_ticks = (u64)high << 32 | low;
  2034. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  2035. *time_us = device_ticks * 10;
  2036. return 0;
  2037. }
  2038. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  2039. {
  2040. switch (pci_priv->device_id) {
  2041. case KIWI_DEVICE_ID:
  2042. return;
  2043. default:
  2044. break;
  2045. }
  2046. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  2047. TIME_SYNC_ENABLE);
  2048. }
  2049. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  2050. {
  2051. switch (pci_priv->device_id) {
  2052. case KIWI_DEVICE_ID:
  2053. return;
  2054. default:
  2055. break;
  2056. }
  2057. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  2058. TIME_SYNC_CLEAR);
  2059. }
  2060. static void cnss_pci_time_sync_reg_update(struct cnss_pci_data *pci_priv,
  2061. u32 low, u32 high)
  2062. {
  2063. u32 time_reg_low = PCIE_SHADOW_REG_VALUE_0;
  2064. u32 time_reg_high = PCIE_SHADOW_REG_VALUE_1;
  2065. switch (pci_priv->device_id) {
  2066. case KIWI_DEVICE_ID:
  2067. /* Forward compatibility */
  2068. break;
  2069. default:
  2070. time_reg_low = PCIE_SHADOW_REG_VALUE_34;
  2071. time_reg_high = PCIE_SHADOW_REG_VALUE_35;
  2072. break;
  2073. }
  2074. cnss_pci_reg_write(pci_priv, time_reg_low, low);
  2075. cnss_pci_reg_write(pci_priv, time_reg_high, high);
  2076. cnss_pci_reg_read(pci_priv, time_reg_low, &low);
  2077. cnss_pci_reg_read(pci_priv, time_reg_high, &high);
  2078. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  2079. time_reg_low, low, time_reg_high, high);
  2080. }
  2081. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  2082. {
  2083. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2084. struct device *dev = &pci_priv->pci_dev->dev;
  2085. unsigned long flags = 0;
  2086. u64 host_time_us, device_time_us, offset;
  2087. u32 low, high;
  2088. int ret;
  2089. ret = cnss_pci_prevent_l1(dev);
  2090. if (ret)
  2091. goto out;
  2092. ret = cnss_pci_force_wake_get(pci_priv);
  2093. if (ret)
  2094. goto allow_l1;
  2095. spin_lock_irqsave(&time_sync_lock, flags);
  2096. cnss_pci_clear_time_sync_counter(pci_priv);
  2097. cnss_pci_enable_time_sync_counter(pci_priv);
  2098. host_time_us = cnss_get_host_timestamp(plat_priv);
  2099. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  2100. cnss_pci_clear_time_sync_counter(pci_priv);
  2101. spin_unlock_irqrestore(&time_sync_lock, flags);
  2102. if (ret)
  2103. goto force_wake_put;
  2104. if (host_time_us < device_time_us) {
  2105. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  2106. host_time_us, device_time_us);
  2107. ret = -EINVAL;
  2108. goto force_wake_put;
  2109. }
  2110. offset = host_time_us - device_time_us;
  2111. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  2112. host_time_us, device_time_us, offset);
  2113. low = offset & 0xFFFFFFFF;
  2114. high = offset >> 32;
  2115. cnss_pci_time_sync_reg_update(pci_priv, low, high);
  2116. force_wake_put:
  2117. cnss_pci_force_wake_put(pci_priv);
  2118. allow_l1:
  2119. cnss_pci_allow_l1(dev);
  2120. out:
  2121. return ret;
  2122. }
  2123. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  2124. {
  2125. struct cnss_pci_data *pci_priv =
  2126. container_of(work, struct cnss_pci_data, time_sync_work.work);
  2127. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2128. unsigned int time_sync_period_ms =
  2129. plat_priv->ctrl_params.time_sync_period;
  2130. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  2131. cnss_pr_dbg("Time sync is disabled\n");
  2132. return;
  2133. }
  2134. if (!time_sync_period_ms) {
  2135. cnss_pr_dbg("Skip time sync as time period is 0\n");
  2136. return;
  2137. }
  2138. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  2139. return;
  2140. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  2141. goto runtime_pm_put;
  2142. mutex_lock(&pci_priv->bus_lock);
  2143. cnss_pci_update_timestamp(pci_priv);
  2144. mutex_unlock(&pci_priv->bus_lock);
  2145. schedule_delayed_work(&pci_priv->time_sync_work,
  2146. msecs_to_jiffies(time_sync_period_ms));
  2147. runtime_pm_put:
  2148. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  2149. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  2150. }
  2151. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  2152. {
  2153. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2154. switch (pci_priv->device_id) {
  2155. case QCA6390_DEVICE_ID:
  2156. case QCA6490_DEVICE_ID:
  2157. case KIWI_DEVICE_ID:
  2158. break;
  2159. default:
  2160. return -EOPNOTSUPP;
  2161. }
  2162. if (!plat_priv->device_freq_hz) {
  2163. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  2164. return -EINVAL;
  2165. }
  2166. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  2167. return 0;
  2168. }
  2169. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  2170. {
  2171. switch (pci_priv->device_id) {
  2172. case QCA6390_DEVICE_ID:
  2173. case QCA6490_DEVICE_ID:
  2174. case KIWI_DEVICE_ID:
  2175. break;
  2176. default:
  2177. return;
  2178. }
  2179. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  2180. }
  2181. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  2182. {
  2183. int ret = 0;
  2184. struct cnss_plat_data *plat_priv;
  2185. if (!pci_priv)
  2186. return -ENODEV;
  2187. plat_priv = pci_priv->plat_priv;
  2188. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2189. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2190. cnss_pr_dbg("Skip driver probe\n");
  2191. goto out;
  2192. }
  2193. if (!pci_priv->driver_ops) {
  2194. cnss_pr_err("driver_ops is NULL\n");
  2195. ret = -EINVAL;
  2196. goto out;
  2197. }
  2198. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2199. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2200. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  2201. pci_priv->pci_device_id);
  2202. if (ret) {
  2203. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  2204. ret);
  2205. goto out;
  2206. }
  2207. complete(&plat_priv->recovery_complete);
  2208. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  2209. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  2210. pci_priv->pci_device_id);
  2211. if (ret) {
  2212. cnss_pr_err("Failed to probe host driver, err = %d\n",
  2213. ret);
  2214. goto out;
  2215. }
  2216. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2217. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2218. complete_all(&plat_priv->power_up_complete);
  2219. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  2220. &plat_priv->driver_state)) {
  2221. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  2222. pci_priv->pci_device_id);
  2223. if (ret) {
  2224. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  2225. ret);
  2226. plat_priv->power_up_error = ret;
  2227. complete_all(&plat_priv->power_up_complete);
  2228. goto out;
  2229. }
  2230. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  2231. complete_all(&plat_priv->power_up_complete);
  2232. } else {
  2233. complete(&plat_priv->power_up_complete);
  2234. }
  2235. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  2236. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2237. __pm_relax(plat_priv->recovery_ws);
  2238. }
  2239. cnss_pci_start_time_sync_update(pci_priv);
  2240. return 0;
  2241. out:
  2242. return ret;
  2243. }
  2244. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  2245. {
  2246. struct cnss_plat_data *plat_priv;
  2247. int ret;
  2248. if (!pci_priv)
  2249. return -ENODEV;
  2250. plat_priv = pci_priv->plat_priv;
  2251. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2252. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2253. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2254. cnss_pr_dbg("Skip driver remove\n");
  2255. return 0;
  2256. }
  2257. if (!pci_priv->driver_ops) {
  2258. cnss_pr_err("driver_ops is NULL\n");
  2259. return -EINVAL;
  2260. }
  2261. cnss_pci_stop_time_sync_update(pci_priv);
  2262. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2263. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2264. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2265. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2266. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2267. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2268. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2269. &plat_priv->driver_state)) {
  2270. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2271. if (ret == -EAGAIN) {
  2272. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2273. &plat_priv->driver_state);
  2274. return ret;
  2275. }
  2276. }
  2277. plat_priv->get_info_cb_ctx = NULL;
  2278. plat_priv->get_info_cb = NULL;
  2279. return 0;
  2280. }
  2281. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2282. int modem_current_status)
  2283. {
  2284. struct cnss_wlan_driver *driver_ops;
  2285. if (!pci_priv)
  2286. return -ENODEV;
  2287. driver_ops = pci_priv->driver_ops;
  2288. if (!driver_ops || !driver_ops->modem_status)
  2289. return -EINVAL;
  2290. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2291. return 0;
  2292. }
  2293. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2294. enum cnss_driver_status status)
  2295. {
  2296. struct cnss_wlan_driver *driver_ops;
  2297. if (!pci_priv)
  2298. return -ENODEV;
  2299. driver_ops = pci_priv->driver_ops;
  2300. if (!driver_ops || !driver_ops->update_status)
  2301. return -EINVAL;
  2302. cnss_pr_dbg("Update driver status: %d\n", status);
  2303. driver_ops->update_status(pci_priv->pci_dev, status);
  2304. return 0;
  2305. }
  2306. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2307. struct cnss_misc_reg *misc_reg,
  2308. u32 misc_reg_size,
  2309. char *reg_name)
  2310. {
  2311. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2312. bool do_force_wake_put = true;
  2313. int i;
  2314. if (!misc_reg)
  2315. return;
  2316. if (in_interrupt() || irqs_disabled())
  2317. return;
  2318. if (cnss_pci_check_link_status(pci_priv))
  2319. return;
  2320. if (cnss_pci_force_wake_get(pci_priv)) {
  2321. /* Continue to dump when device has entered RDDM already */
  2322. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2323. return;
  2324. do_force_wake_put = false;
  2325. }
  2326. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2327. for (i = 0; i < misc_reg_size; i++) {
  2328. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2329. &misc_reg[i].dev_mask))
  2330. continue;
  2331. if (misc_reg[i].wr) {
  2332. if (misc_reg[i].offset ==
  2333. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2334. i >= 1)
  2335. misc_reg[i].val =
  2336. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2337. misc_reg[i - 1].val;
  2338. if (cnss_pci_reg_write(pci_priv,
  2339. misc_reg[i].offset,
  2340. misc_reg[i].val))
  2341. goto force_wake_put;
  2342. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2343. misc_reg[i].val,
  2344. misc_reg[i].offset);
  2345. } else {
  2346. if (cnss_pci_reg_read(pci_priv,
  2347. misc_reg[i].offset,
  2348. &misc_reg[i].val))
  2349. goto force_wake_put;
  2350. }
  2351. }
  2352. force_wake_put:
  2353. if (do_force_wake_put)
  2354. cnss_pci_force_wake_put(pci_priv);
  2355. }
  2356. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2357. {
  2358. if (in_interrupt() || irqs_disabled())
  2359. return;
  2360. if (cnss_pci_check_link_status(pci_priv))
  2361. return;
  2362. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2363. WCSS_REG_SIZE, "wcss");
  2364. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2365. PCIE_REG_SIZE, "pcie");
  2366. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2367. WLAON_REG_SIZE, "wlaon");
  2368. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2369. SYSPM_REG_SIZE, "syspm");
  2370. }
  2371. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2372. {
  2373. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2374. u32 reg_offset;
  2375. bool do_force_wake_put = true;
  2376. if (in_interrupt() || irqs_disabled())
  2377. return;
  2378. if (cnss_pci_check_link_status(pci_priv))
  2379. return;
  2380. if (!pci_priv->debug_reg) {
  2381. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2382. sizeof(*pci_priv->debug_reg)
  2383. * array_size, GFP_KERNEL);
  2384. if (!pci_priv->debug_reg)
  2385. return;
  2386. }
  2387. if (cnss_pci_force_wake_get(pci_priv))
  2388. do_force_wake_put = false;
  2389. cnss_pr_dbg("Start to dump shadow registers\n");
  2390. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2391. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2392. pci_priv->debug_reg[j].offset = reg_offset;
  2393. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2394. &pci_priv->debug_reg[j].val))
  2395. goto force_wake_put;
  2396. }
  2397. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2398. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2399. pci_priv->debug_reg[j].offset = reg_offset;
  2400. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2401. &pci_priv->debug_reg[j].val))
  2402. goto force_wake_put;
  2403. }
  2404. force_wake_put:
  2405. if (do_force_wake_put)
  2406. cnss_pci_force_wake_put(pci_priv);
  2407. }
  2408. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2409. {
  2410. int ret = 0;
  2411. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2412. ret = cnss_power_on_device(plat_priv);
  2413. if (ret) {
  2414. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2415. goto out;
  2416. }
  2417. ret = cnss_resume_pci_link(pci_priv);
  2418. if (ret) {
  2419. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2420. goto power_off;
  2421. }
  2422. ret = cnss_pci_call_driver_probe(pci_priv);
  2423. if (ret)
  2424. goto suspend_link;
  2425. return 0;
  2426. suspend_link:
  2427. cnss_suspend_pci_link(pci_priv);
  2428. power_off:
  2429. cnss_power_off_device(plat_priv);
  2430. out:
  2431. return ret;
  2432. }
  2433. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2434. {
  2435. int ret = 0;
  2436. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2437. cnss_pci_pm_runtime_resume(pci_priv);
  2438. ret = cnss_pci_call_driver_remove(pci_priv);
  2439. if (ret == -EAGAIN)
  2440. goto out;
  2441. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2442. CNSS_BUS_WIDTH_NONE);
  2443. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2444. cnss_pci_set_auto_suspended(pci_priv, 0);
  2445. ret = cnss_suspend_pci_link(pci_priv);
  2446. if (ret)
  2447. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2448. cnss_power_off_device(plat_priv);
  2449. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2450. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2451. out:
  2452. return ret;
  2453. }
  2454. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2455. {
  2456. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2457. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2458. }
  2459. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2460. {
  2461. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2462. struct cnss_ramdump_info *ramdump_info;
  2463. ramdump_info = &plat_priv->ramdump_info;
  2464. if (!ramdump_info->ramdump_size)
  2465. return -EINVAL;
  2466. return cnss_do_ramdump(plat_priv);
  2467. }
  2468. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2469. {
  2470. int ret = 0;
  2471. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2472. unsigned int timeout;
  2473. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2474. int sw_ctrl_gpio = plat_priv->pinctrl_info.sw_ctrl_gpio;
  2475. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2476. cnss_pci_clear_dump_info(pci_priv);
  2477. cnss_pci_power_off_mhi(pci_priv);
  2478. cnss_suspend_pci_link(pci_priv);
  2479. cnss_pci_deinit_mhi(pci_priv);
  2480. cnss_power_off_device(plat_priv);
  2481. }
  2482. /* Clear QMI send usage count during every power up */
  2483. pci_priv->qmi_send_usage_count = 0;
  2484. plat_priv->power_up_error = 0;
  2485. retry:
  2486. ret = cnss_power_on_device(plat_priv);
  2487. if (ret) {
  2488. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2489. goto out;
  2490. }
  2491. ret = cnss_resume_pci_link(pci_priv);
  2492. if (ret) {
  2493. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2494. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2495. cnss_get_input_gpio_value(plat_priv, sw_ctrl_gpio));
  2496. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2497. &plat_priv->ctrl_params.quirks)) {
  2498. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2499. ret = 0;
  2500. goto out;
  2501. }
  2502. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2503. cnss_power_off_device(plat_priv);
  2504. /* Force toggle BT_EN GPIO low */
  2505. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2506. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2507. retry, bt_en_gpio);
  2508. if (bt_en_gpio >= 0)
  2509. gpio_direction_output(bt_en_gpio, 0);
  2510. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2511. gpio_get_value(bt_en_gpio));
  2512. }
  2513. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2514. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2515. cnss_get_input_gpio_value(plat_priv,
  2516. sw_ctrl_gpio));
  2517. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2518. goto retry;
  2519. }
  2520. /* Assert when it reaches maximum retries */
  2521. CNSS_ASSERT(0);
  2522. goto power_off;
  2523. }
  2524. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2525. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2526. ret = cnss_pci_start_mhi(pci_priv);
  2527. if (ret) {
  2528. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2529. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2530. !pci_priv->pci_link_down_ind && timeout) {
  2531. /* Start recovery directly for MHI start failures */
  2532. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2533. CNSS_REASON_DEFAULT);
  2534. }
  2535. return 0;
  2536. }
  2537. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2538. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2539. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2540. return 0;
  2541. }
  2542. cnss_set_pin_connect_status(plat_priv);
  2543. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2544. ret = cnss_pci_call_driver_probe(pci_priv);
  2545. if (ret)
  2546. goto stop_mhi;
  2547. } else if (timeout) {
  2548. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2549. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2550. else
  2551. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2552. mod_timer(&plat_priv->fw_boot_timer,
  2553. jiffies + msecs_to_jiffies(timeout));
  2554. }
  2555. return 0;
  2556. stop_mhi:
  2557. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2558. cnss_pci_power_off_mhi(pci_priv);
  2559. cnss_suspend_pci_link(pci_priv);
  2560. cnss_pci_deinit_mhi(pci_priv);
  2561. power_off:
  2562. cnss_power_off_device(plat_priv);
  2563. out:
  2564. return ret;
  2565. }
  2566. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2567. {
  2568. int ret = 0;
  2569. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2570. int do_force_wake = true;
  2571. cnss_pci_pm_runtime_resume(pci_priv);
  2572. ret = cnss_pci_call_driver_remove(pci_priv);
  2573. if (ret == -EAGAIN)
  2574. goto out;
  2575. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2576. CNSS_BUS_WIDTH_NONE);
  2577. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2578. cnss_pci_set_auto_suspended(pci_priv, 0);
  2579. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2580. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2581. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2582. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2583. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2584. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2585. del_timer(&pci_priv->dev_rddm_timer);
  2586. cnss_pci_collect_dump_info(pci_priv, false);
  2587. CNSS_ASSERT(0);
  2588. }
  2589. if (!cnss_is_device_powered_on(plat_priv)) {
  2590. cnss_pr_dbg("Device is already powered off, ignore\n");
  2591. goto skip_power_off;
  2592. }
  2593. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2594. do_force_wake = false;
  2595. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2596. /* FBC image will be freed after powering off MHI, so skip
  2597. * if RAM dump data is still valid.
  2598. */
  2599. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2600. goto skip_power_off;
  2601. cnss_pci_power_off_mhi(pci_priv);
  2602. ret = cnss_suspend_pci_link(pci_priv);
  2603. if (ret)
  2604. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2605. cnss_pci_deinit_mhi(pci_priv);
  2606. cnss_power_off_device(plat_priv);
  2607. skip_power_off:
  2608. pci_priv->remap_window = 0;
  2609. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2610. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2611. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2612. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2613. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2614. pci_priv->pci_link_down_ind = false;
  2615. }
  2616. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2617. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2618. out:
  2619. return ret;
  2620. }
  2621. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2622. {
  2623. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2624. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2625. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2626. plat_priv->driver_state);
  2627. cnss_pci_collect_dump_info(pci_priv, true);
  2628. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2629. }
  2630. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2631. {
  2632. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2633. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2634. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2635. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2636. int ret = 0;
  2637. if (!info_v2->dump_data_valid || !dump_seg ||
  2638. dump_data->nentries == 0)
  2639. return 0;
  2640. ret = cnss_do_elf_ramdump(plat_priv);
  2641. cnss_pci_clear_dump_info(pci_priv);
  2642. cnss_pci_power_off_mhi(pci_priv);
  2643. cnss_suspend_pci_link(pci_priv);
  2644. cnss_pci_deinit_mhi(pci_priv);
  2645. cnss_power_off_device(plat_priv);
  2646. return ret;
  2647. }
  2648. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2649. {
  2650. int ret = 0;
  2651. if (!pci_priv) {
  2652. cnss_pr_err("pci_priv is NULL\n");
  2653. return -ENODEV;
  2654. }
  2655. switch (pci_priv->device_id) {
  2656. case QCA6174_DEVICE_ID:
  2657. ret = cnss_qca6174_powerup(pci_priv);
  2658. break;
  2659. case QCA6290_DEVICE_ID:
  2660. case QCA6390_DEVICE_ID:
  2661. case QCA6490_DEVICE_ID:
  2662. case KIWI_DEVICE_ID:
  2663. ret = cnss_qca6290_powerup(pci_priv);
  2664. break;
  2665. default:
  2666. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2667. pci_priv->device_id);
  2668. ret = -ENODEV;
  2669. }
  2670. return ret;
  2671. }
  2672. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2673. {
  2674. int ret = 0;
  2675. if (!pci_priv) {
  2676. cnss_pr_err("pci_priv is NULL\n");
  2677. return -ENODEV;
  2678. }
  2679. switch (pci_priv->device_id) {
  2680. case QCA6174_DEVICE_ID:
  2681. ret = cnss_qca6174_shutdown(pci_priv);
  2682. break;
  2683. case QCA6290_DEVICE_ID:
  2684. case QCA6390_DEVICE_ID:
  2685. case QCA6490_DEVICE_ID:
  2686. case KIWI_DEVICE_ID:
  2687. ret = cnss_qca6290_shutdown(pci_priv);
  2688. break;
  2689. default:
  2690. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2691. pci_priv->device_id);
  2692. ret = -ENODEV;
  2693. }
  2694. return ret;
  2695. }
  2696. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2697. {
  2698. int ret = 0;
  2699. if (!pci_priv) {
  2700. cnss_pr_err("pci_priv is NULL\n");
  2701. return -ENODEV;
  2702. }
  2703. switch (pci_priv->device_id) {
  2704. case QCA6174_DEVICE_ID:
  2705. cnss_qca6174_crash_shutdown(pci_priv);
  2706. break;
  2707. case QCA6290_DEVICE_ID:
  2708. case QCA6390_DEVICE_ID:
  2709. case QCA6490_DEVICE_ID:
  2710. case KIWI_DEVICE_ID:
  2711. cnss_qca6290_crash_shutdown(pci_priv);
  2712. break;
  2713. default:
  2714. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2715. pci_priv->device_id);
  2716. ret = -ENODEV;
  2717. }
  2718. return ret;
  2719. }
  2720. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2721. {
  2722. int ret = 0;
  2723. if (!pci_priv) {
  2724. cnss_pr_err("pci_priv is NULL\n");
  2725. return -ENODEV;
  2726. }
  2727. switch (pci_priv->device_id) {
  2728. case QCA6174_DEVICE_ID:
  2729. ret = cnss_qca6174_ramdump(pci_priv);
  2730. break;
  2731. case QCA6290_DEVICE_ID:
  2732. case QCA6390_DEVICE_ID:
  2733. case QCA6490_DEVICE_ID:
  2734. case KIWI_DEVICE_ID:
  2735. ret = cnss_qca6290_ramdump(pci_priv);
  2736. break;
  2737. default:
  2738. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2739. pci_priv->device_id);
  2740. ret = -ENODEV;
  2741. }
  2742. return ret;
  2743. }
  2744. int cnss_pci_is_drv_connected(struct device *dev)
  2745. {
  2746. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2747. if (!pci_priv)
  2748. return -ENODEV;
  2749. return pci_priv->drv_connected_last;
  2750. }
  2751. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2752. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2753. {
  2754. struct cnss_plat_data *plat_priv =
  2755. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2756. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2757. struct cnss_cal_info *cal_info;
  2758. unsigned int timeout;
  2759. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2760. goto reg_driver;
  2761. } else {
  2762. if (plat_priv->charger_mode) {
  2763. cnss_pr_err("Ignore calibration timeout in charger mode\n");
  2764. return;
  2765. }
  2766. if (!test_bit(CNSS_IN_COLD_BOOT_CAL,
  2767. &plat_priv->driver_state)) {
  2768. timeout = cnss_get_timeout(plat_priv,
  2769. CNSS_TIMEOUT_CALIBRATION);
  2770. cnss_pr_dbg("File system not ready to start calibration. Wait for %ds..\n",
  2771. timeout / 1000);
  2772. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2773. msecs_to_jiffies(timeout));
  2774. return;
  2775. }
  2776. del_timer(&plat_priv->fw_boot_timer);
  2777. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) &&
  2778. !test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2779. cnss_pr_err("Timeout waiting for calibration to complete\n");
  2780. CNSS_ASSERT(0);
  2781. }
  2782. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2783. if (!cal_info)
  2784. return;
  2785. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2786. cnss_driver_event_post(plat_priv,
  2787. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2788. 0, cal_info);
  2789. }
  2790. reg_driver:
  2791. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2792. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2793. return;
  2794. }
  2795. reinit_completion(&plat_priv->power_up_complete);
  2796. cnss_driver_event_post(plat_priv,
  2797. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2798. CNSS_EVENT_SYNC_UNKILLABLE,
  2799. pci_priv->driver_ops);
  2800. }
  2801. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2802. {
  2803. int ret = 0;
  2804. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2805. struct cnss_pci_data *pci_priv;
  2806. const struct pci_device_id *id_table = driver_ops->id_table;
  2807. unsigned int timeout;
  2808. if (!plat_priv) {
  2809. cnss_pr_info("plat_priv is not ready for register driver\n");
  2810. return -EAGAIN;
  2811. }
  2812. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2813. cnss_pr_info("pci probe not yet done for register driver\n");
  2814. return -EAGAIN;
  2815. }
  2816. pci_priv = plat_priv->bus_priv;
  2817. if (pci_priv->driver_ops) {
  2818. cnss_pr_err("Driver has already registered\n");
  2819. return -EEXIST;
  2820. }
  2821. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2822. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2823. return -EINVAL;
  2824. }
  2825. if (!id_table || !pci_dev_present(id_table)) {
  2826. /* id_table pointer will move from pci_dev_present(),
  2827. * so check again using local pointer.
  2828. */
  2829. id_table = driver_ops->id_table;
  2830. while (id_table && id_table->vendor) {
  2831. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2832. id_table->device);
  2833. id_table++;
  2834. }
  2835. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2836. pci_priv->device_id);
  2837. return -ENODEV;
  2838. }
  2839. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  2840. driver_ops->chip_version != plat_priv->device_version.major_version) {
  2841. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  2842. driver_ops->chip_version,
  2843. plat_priv->device_version.major_version);
  2844. return -ENODEV;
  2845. }
  2846. set_bit(CNSS_DRIVER_REGISTER, &plat_priv->driver_state);
  2847. if (!plat_priv->cbc_enabled ||
  2848. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2849. goto register_driver;
  2850. pci_priv->driver_ops = driver_ops;
  2851. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2852. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2853. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2854. * until CBC is complete
  2855. */
  2856. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2857. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2858. cnss_wlan_reg_driver_work);
  2859. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2860. msecs_to_jiffies(timeout));
  2861. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2862. return 0;
  2863. register_driver:
  2864. reinit_completion(&plat_priv->power_up_complete);
  2865. ret = cnss_driver_event_post(plat_priv,
  2866. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2867. CNSS_EVENT_SYNC_UNKILLABLE,
  2868. driver_ops);
  2869. return ret;
  2870. }
  2871. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2872. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2873. {
  2874. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2875. int ret = 0;
  2876. unsigned int timeout;
  2877. if (!plat_priv) {
  2878. cnss_pr_err("plat_priv is NULL\n");
  2879. return;
  2880. }
  2881. mutex_lock(&plat_priv->driver_ops_lock);
  2882. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2883. goto skip_wait_power_up;
  2884. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2885. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2886. msecs_to_jiffies(timeout));
  2887. if (!ret) {
  2888. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2889. timeout);
  2890. CNSS_ASSERT(0);
  2891. }
  2892. skip_wait_power_up:
  2893. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2894. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2895. goto skip_wait_recovery;
  2896. reinit_completion(&plat_priv->recovery_complete);
  2897. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2898. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2899. msecs_to_jiffies(timeout));
  2900. if (!ret) {
  2901. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2902. timeout);
  2903. CNSS_ASSERT(0);
  2904. }
  2905. skip_wait_recovery:
  2906. cnss_driver_event_post(plat_priv,
  2907. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2908. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2909. mutex_unlock(&plat_priv->driver_ops_lock);
  2910. }
  2911. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2912. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2913. void *data)
  2914. {
  2915. int ret = 0;
  2916. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2917. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2918. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2919. return -EINVAL;
  2920. }
  2921. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2922. pci_priv->driver_ops = data;
  2923. ret = cnss_pci_dev_powerup(pci_priv);
  2924. if (ret) {
  2925. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2926. pci_priv->driver_ops = NULL;
  2927. }
  2928. return ret;
  2929. }
  2930. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2931. {
  2932. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2933. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2934. cnss_pci_dev_shutdown(pci_priv);
  2935. pci_priv->driver_ops = NULL;
  2936. return 0;
  2937. }
  2938. #if IS_ENABLED(CONFIG_PCI_MSM)
  2939. static bool cnss_pci_is_drv_supported(struct cnss_pci_data *pci_priv)
  2940. {
  2941. struct pci_dev *root_port = pcie_find_root_port(pci_priv->pci_dev);
  2942. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2943. struct device_node *root_of_node;
  2944. bool drv_supported = false;
  2945. if (!root_port) {
  2946. cnss_pr_err("PCIe DRV is not supported as root port is null\n");
  2947. pci_priv->drv_supported = false;
  2948. return drv_supported;
  2949. }
  2950. root_of_node = root_port->dev.of_node;
  2951. if (root_of_node->parent) {
  2952. drv_supported = of_property_read_bool(root_of_node->parent,
  2953. "qcom,drv-supported") ||
  2954. of_property_read_bool(root_of_node->parent,
  2955. "qcom,drv-name");
  2956. }
  2957. cnss_pr_dbg("PCIe DRV is %s\n",
  2958. drv_supported ? "supported" : "not supported");
  2959. pci_priv->drv_supported = drv_supported;
  2960. if (drv_supported) {
  2961. plat_priv->cap.cap_flag |= CNSS_HAS_DRV_SUPPORT;
  2962. cnss_set_feature_list(plat_priv, CNSS_DRV_SUPPORT_V01);
  2963. }
  2964. return drv_supported;
  2965. }
  2966. static void cnss_pci_event_cb(struct msm_pcie_notify *notify)
  2967. {
  2968. struct pci_dev *pci_dev;
  2969. struct cnss_pci_data *pci_priv;
  2970. struct device *dev;
  2971. struct cnss_plat_data *plat_priv = NULL;
  2972. int ret = 0;
  2973. if (!notify)
  2974. return;
  2975. pci_dev = notify->user;
  2976. if (!pci_dev)
  2977. return;
  2978. pci_priv = cnss_get_pci_priv(pci_dev);
  2979. if (!pci_priv)
  2980. return;
  2981. dev = &pci_priv->pci_dev->dev;
  2982. switch (notify->event) {
  2983. case MSM_PCIE_EVENT_LINK_RECOVER:
  2984. cnss_pr_dbg("PCI link recover callback\n");
  2985. plat_priv = pci_priv->plat_priv;
  2986. if (!plat_priv) {
  2987. cnss_pr_err("plat_priv is NULL\n");
  2988. return;
  2989. }
  2990. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  2991. ret = msm_pcie_pm_control(MSM_PCIE_HANDLE_LINKDOWN,
  2992. pci_dev->bus->number, pci_dev, NULL,
  2993. PM_OPTIONS_DEFAULT);
  2994. if (ret)
  2995. cnss_pci_handle_linkdown(pci_priv);
  2996. break;
  2997. case MSM_PCIE_EVENT_LINKDOWN:
  2998. cnss_pr_dbg("PCI link down event callback\n");
  2999. cnss_pci_handle_linkdown(pci_priv);
  3000. break;
  3001. case MSM_PCIE_EVENT_WAKEUP:
  3002. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  3003. cnss_pci_get_auto_suspended(pci_priv)) ||
  3004. dev->power.runtime_status == RPM_SUSPENDING) {
  3005. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  3006. cnss_pci_pm_request_resume(pci_priv);
  3007. }
  3008. break;
  3009. case MSM_PCIE_EVENT_DRV_CONNECT:
  3010. cnss_pr_dbg("DRV subsystem is connected\n");
  3011. cnss_pci_set_drv_connected(pci_priv, 1);
  3012. break;
  3013. case MSM_PCIE_EVENT_DRV_DISCONNECT:
  3014. cnss_pr_dbg("DRV subsystem is disconnected\n");
  3015. if (cnss_pci_get_auto_suspended(pci_priv))
  3016. cnss_pci_pm_request_resume(pci_priv);
  3017. cnss_pci_set_drv_connected(pci_priv, 0);
  3018. break;
  3019. default:
  3020. cnss_pr_err("Received invalid PCI event: %d\n", notify->event);
  3021. }
  3022. }
  3023. /**
  3024. * cnss_reg_pci_event() - Register for PCIe events
  3025. * @pci_priv: driver PCI bus context pointer
  3026. *
  3027. * This function shall call corresponding PCIe root complex driver APIs
  3028. * to register for PCIe events like link down or WAKE GPIO toggling etc.
  3029. * The events should be based on PCIe root complex driver's capability.
  3030. *
  3031. * Return: 0 for success, negative value for error
  3032. */
  3033. static int cnss_reg_pci_event(struct cnss_pci_data *pci_priv)
  3034. {
  3035. int ret = 0;
  3036. struct msm_pcie_register_event *pci_event;
  3037. pci_event = &pci_priv->msm_pci_event;
  3038. pci_event->events = MSM_PCIE_EVENT_LINK_RECOVER |
  3039. MSM_PCIE_EVENT_LINKDOWN |
  3040. MSM_PCIE_EVENT_WAKEUP;
  3041. if (cnss_pci_is_drv_supported(pci_priv))
  3042. pci_event->events = pci_event->events |
  3043. MSM_PCIE_EVENT_DRV_CONNECT |
  3044. MSM_PCIE_EVENT_DRV_DISCONNECT;
  3045. pci_event->user = pci_priv->pci_dev;
  3046. pci_event->mode = MSM_PCIE_TRIGGER_CALLBACK;
  3047. pci_event->callback = cnss_pci_event_cb;
  3048. pci_event->options = MSM_PCIE_CONFIG_NO_RECOVERY;
  3049. ret = msm_pcie_register_event(pci_event);
  3050. if (ret)
  3051. cnss_pr_err("Failed to register MSM PCI event, err = %d\n",
  3052. ret);
  3053. return ret;
  3054. }
  3055. static void cnss_dereg_pci_event(struct cnss_pci_data *pci_priv)
  3056. {
  3057. msm_pcie_deregister_event(&pci_priv->msm_pci_event);
  3058. }
  3059. #else
  3060. static int cnss_reg_pci_event(struct cnss_pci_data *pci_priv)
  3061. {
  3062. return 0;
  3063. }
  3064. static void cnss_dereg_pci_event(struct cnss_pci_data *pci_priv) {}
  3065. #endif
  3066. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  3067. {
  3068. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3069. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  3070. int ret = 0;
  3071. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  3072. if (driver_ops && driver_ops->suspend) {
  3073. ret = driver_ops->suspend(pci_dev, state);
  3074. if (ret) {
  3075. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  3076. ret);
  3077. ret = -EAGAIN;
  3078. }
  3079. }
  3080. return ret;
  3081. }
  3082. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  3083. {
  3084. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3085. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  3086. int ret = 0;
  3087. if (driver_ops && driver_ops->resume) {
  3088. ret = driver_ops->resume(pci_dev);
  3089. if (ret)
  3090. cnss_pr_err("Failed to resume host driver, err = %d\n",
  3091. ret);
  3092. }
  3093. return ret;
  3094. }
  3095. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  3096. {
  3097. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3098. int ret = 0;
  3099. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  3100. goto out;
  3101. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  3102. ret = -EAGAIN;
  3103. goto out;
  3104. }
  3105. if (pci_priv->drv_connected_last)
  3106. goto skip_disable_pci;
  3107. pci_clear_master(pci_dev);
  3108. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  3109. pci_disable_device(pci_dev);
  3110. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  3111. if (ret)
  3112. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  3113. skip_disable_pci:
  3114. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  3115. ret = -EAGAIN;
  3116. goto resume_mhi;
  3117. }
  3118. pci_priv->pci_link_state = PCI_LINK_DOWN;
  3119. return 0;
  3120. resume_mhi:
  3121. if (!pci_is_enabled(pci_dev))
  3122. if (pci_enable_device(pci_dev))
  3123. cnss_pr_err("Failed to enable PCI device\n");
  3124. if (pci_priv->saved_state)
  3125. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  3126. pci_set_master(pci_dev);
  3127. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  3128. out:
  3129. return ret;
  3130. }
  3131. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  3132. {
  3133. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3134. int ret = 0;
  3135. if (pci_priv->pci_link_state == PCI_LINK_UP)
  3136. goto out;
  3137. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  3138. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  3139. cnss_pci_link_down(&pci_dev->dev);
  3140. ret = -EAGAIN;
  3141. goto out;
  3142. }
  3143. pci_priv->pci_link_state = PCI_LINK_UP;
  3144. if (pci_priv->drv_connected_last)
  3145. goto skip_enable_pci;
  3146. ret = pci_enable_device(pci_dev);
  3147. if (ret) {
  3148. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  3149. ret);
  3150. goto out;
  3151. }
  3152. if (pci_priv->saved_state)
  3153. cnss_set_pci_config_space(pci_priv,
  3154. RESTORE_PCI_CONFIG_SPACE);
  3155. pci_set_master(pci_dev);
  3156. skip_enable_pci:
  3157. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  3158. out:
  3159. return ret;
  3160. }
  3161. static int cnss_pci_suspend(struct device *dev)
  3162. {
  3163. int ret = 0;
  3164. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3165. struct cnss_plat_data *plat_priv;
  3166. if (!pci_priv)
  3167. goto out;
  3168. plat_priv = pci_priv->plat_priv;
  3169. if (!plat_priv)
  3170. goto out;
  3171. if (!cnss_is_device_powered_on(plat_priv))
  3172. goto out;
  3173. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3174. pci_priv->drv_supported) {
  3175. pci_priv->drv_connected_last =
  3176. cnss_pci_get_drv_connected(pci_priv);
  3177. if (!pci_priv->drv_connected_last) {
  3178. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3179. ret = -EAGAIN;
  3180. goto out;
  3181. }
  3182. }
  3183. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3184. ret = cnss_pci_suspend_driver(pci_priv);
  3185. if (ret)
  3186. goto clear_flag;
  3187. if (!pci_priv->disable_pc) {
  3188. mutex_lock(&pci_priv->bus_lock);
  3189. ret = cnss_pci_suspend_bus(pci_priv);
  3190. mutex_unlock(&pci_priv->bus_lock);
  3191. if (ret)
  3192. goto resume_driver;
  3193. }
  3194. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  3195. return 0;
  3196. resume_driver:
  3197. cnss_pci_resume_driver(pci_priv);
  3198. clear_flag:
  3199. pci_priv->drv_connected_last = 0;
  3200. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3201. out:
  3202. return ret;
  3203. }
  3204. static int cnss_pci_resume(struct device *dev)
  3205. {
  3206. int ret = 0;
  3207. struct pci_dev *pci_dev = to_pci_dev(dev);
  3208. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3209. struct cnss_plat_data *plat_priv;
  3210. if (!pci_priv)
  3211. goto out;
  3212. plat_priv = pci_priv->plat_priv;
  3213. if (!plat_priv)
  3214. goto out;
  3215. if (pci_priv->pci_link_down_ind)
  3216. goto out;
  3217. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3218. goto out;
  3219. if (!pci_priv->disable_pc) {
  3220. ret = cnss_pci_resume_bus(pci_priv);
  3221. if (ret)
  3222. goto out;
  3223. }
  3224. ret = cnss_pci_resume_driver(pci_priv);
  3225. pci_priv->drv_connected_last = 0;
  3226. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3227. out:
  3228. return ret;
  3229. }
  3230. static int cnss_pci_suspend_noirq(struct device *dev)
  3231. {
  3232. int ret = 0;
  3233. struct pci_dev *pci_dev = to_pci_dev(dev);
  3234. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3235. struct cnss_wlan_driver *driver_ops;
  3236. if (!pci_priv)
  3237. goto out;
  3238. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3239. goto out;
  3240. driver_ops = pci_priv->driver_ops;
  3241. if (driver_ops && driver_ops->suspend_noirq)
  3242. ret = driver_ops->suspend_noirq(pci_dev);
  3243. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  3244. !pci_priv->plat_priv->use_pm_domain)
  3245. pci_save_state(pci_dev);
  3246. out:
  3247. return ret;
  3248. }
  3249. static int cnss_pci_resume_noirq(struct device *dev)
  3250. {
  3251. int ret = 0;
  3252. struct pci_dev *pci_dev = to_pci_dev(dev);
  3253. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3254. struct cnss_wlan_driver *driver_ops;
  3255. if (!pci_priv)
  3256. goto out;
  3257. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3258. goto out;
  3259. driver_ops = pci_priv->driver_ops;
  3260. if (driver_ops && driver_ops->resume_noirq &&
  3261. !pci_priv->pci_link_down_ind)
  3262. ret = driver_ops->resume_noirq(pci_dev);
  3263. out:
  3264. return ret;
  3265. }
  3266. static int cnss_pci_runtime_suspend(struct device *dev)
  3267. {
  3268. int ret = 0;
  3269. struct pci_dev *pci_dev = to_pci_dev(dev);
  3270. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3271. struct cnss_plat_data *plat_priv;
  3272. struct cnss_wlan_driver *driver_ops;
  3273. if (!pci_priv)
  3274. return -EAGAIN;
  3275. plat_priv = pci_priv->plat_priv;
  3276. if (!plat_priv)
  3277. return -EAGAIN;
  3278. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3279. return -EAGAIN;
  3280. if (pci_priv->pci_link_down_ind) {
  3281. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3282. return -EAGAIN;
  3283. }
  3284. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3285. pci_priv->drv_supported) {
  3286. pci_priv->drv_connected_last =
  3287. cnss_pci_get_drv_connected(pci_priv);
  3288. if (!pci_priv->drv_connected_last) {
  3289. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3290. return -EAGAIN;
  3291. }
  3292. }
  3293. cnss_pr_vdbg("Runtime suspend start\n");
  3294. driver_ops = pci_priv->driver_ops;
  3295. if (driver_ops && driver_ops->runtime_ops &&
  3296. driver_ops->runtime_ops->runtime_suspend)
  3297. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  3298. else
  3299. ret = cnss_auto_suspend(dev);
  3300. if (ret)
  3301. pci_priv->drv_connected_last = 0;
  3302. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  3303. return ret;
  3304. }
  3305. static int cnss_pci_runtime_resume(struct device *dev)
  3306. {
  3307. int ret = 0;
  3308. struct pci_dev *pci_dev = to_pci_dev(dev);
  3309. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3310. struct cnss_wlan_driver *driver_ops;
  3311. if (!pci_priv)
  3312. return -EAGAIN;
  3313. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3314. return -EAGAIN;
  3315. if (pci_priv->pci_link_down_ind) {
  3316. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3317. return -EAGAIN;
  3318. }
  3319. cnss_pr_vdbg("Runtime resume start\n");
  3320. driver_ops = pci_priv->driver_ops;
  3321. if (driver_ops && driver_ops->runtime_ops &&
  3322. driver_ops->runtime_ops->runtime_resume)
  3323. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  3324. else
  3325. ret = cnss_auto_resume(dev);
  3326. if (!ret)
  3327. pci_priv->drv_connected_last = 0;
  3328. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  3329. return ret;
  3330. }
  3331. static int cnss_pci_runtime_idle(struct device *dev)
  3332. {
  3333. cnss_pr_vdbg("Runtime idle\n");
  3334. pm_request_autosuspend(dev);
  3335. return -EBUSY;
  3336. }
  3337. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3338. {
  3339. struct pci_dev *pci_dev = to_pci_dev(dev);
  3340. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3341. int ret = 0;
  3342. if (!pci_priv)
  3343. return -ENODEV;
  3344. ret = cnss_pci_disable_pc(pci_priv, vote);
  3345. if (ret)
  3346. return ret;
  3347. pci_priv->disable_pc = vote;
  3348. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3349. return 0;
  3350. }
  3351. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3352. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3353. enum cnss_rtpm_id id)
  3354. {
  3355. if (id >= RTPM_ID_MAX)
  3356. return;
  3357. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3358. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3359. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3360. cnss_get_host_timestamp(pci_priv->plat_priv);
  3361. }
  3362. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3363. enum cnss_rtpm_id id)
  3364. {
  3365. if (id >= RTPM_ID_MAX)
  3366. return;
  3367. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3368. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3369. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3370. cnss_get_host_timestamp(pci_priv->plat_priv);
  3371. }
  3372. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3373. {
  3374. struct device *dev;
  3375. if (!pci_priv)
  3376. return;
  3377. dev = &pci_priv->pci_dev->dev;
  3378. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3379. atomic_read(&dev->power.usage_count));
  3380. }
  3381. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3382. {
  3383. struct device *dev;
  3384. enum rpm_status status;
  3385. if (!pci_priv)
  3386. return -ENODEV;
  3387. dev = &pci_priv->pci_dev->dev;
  3388. status = dev->power.runtime_status;
  3389. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3390. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3391. (void *)_RET_IP_);
  3392. return pm_request_resume(dev);
  3393. }
  3394. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3395. {
  3396. struct device *dev;
  3397. enum rpm_status status;
  3398. if (!pci_priv)
  3399. return -ENODEV;
  3400. dev = &pci_priv->pci_dev->dev;
  3401. status = dev->power.runtime_status;
  3402. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3403. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3404. (void *)_RET_IP_);
  3405. return pm_runtime_resume(dev);
  3406. }
  3407. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3408. enum cnss_rtpm_id id)
  3409. {
  3410. struct device *dev;
  3411. enum rpm_status status;
  3412. if (!pci_priv)
  3413. return -ENODEV;
  3414. dev = &pci_priv->pci_dev->dev;
  3415. status = dev->power.runtime_status;
  3416. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3417. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3418. (void *)_RET_IP_);
  3419. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3420. return pm_runtime_get(dev);
  3421. }
  3422. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3423. enum cnss_rtpm_id id)
  3424. {
  3425. struct device *dev;
  3426. enum rpm_status status;
  3427. if (!pci_priv)
  3428. return -ENODEV;
  3429. dev = &pci_priv->pci_dev->dev;
  3430. status = dev->power.runtime_status;
  3431. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3432. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3433. (void *)_RET_IP_);
  3434. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3435. return pm_runtime_get_sync(dev);
  3436. }
  3437. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3438. enum cnss_rtpm_id id)
  3439. {
  3440. if (!pci_priv)
  3441. return;
  3442. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3443. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3444. }
  3445. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3446. enum cnss_rtpm_id id)
  3447. {
  3448. struct device *dev;
  3449. if (!pci_priv)
  3450. return -ENODEV;
  3451. dev = &pci_priv->pci_dev->dev;
  3452. if (atomic_read(&dev->power.usage_count) == 0) {
  3453. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3454. return -EINVAL;
  3455. }
  3456. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3457. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3458. }
  3459. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3460. enum cnss_rtpm_id id)
  3461. {
  3462. struct device *dev;
  3463. if (!pci_priv)
  3464. return;
  3465. dev = &pci_priv->pci_dev->dev;
  3466. if (atomic_read(&dev->power.usage_count) == 0) {
  3467. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3468. return;
  3469. }
  3470. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3471. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3472. }
  3473. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3474. {
  3475. if (!pci_priv)
  3476. return;
  3477. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3478. }
  3479. int cnss_auto_suspend(struct device *dev)
  3480. {
  3481. int ret = 0;
  3482. struct pci_dev *pci_dev = to_pci_dev(dev);
  3483. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3484. struct cnss_plat_data *plat_priv;
  3485. if (!pci_priv)
  3486. return -ENODEV;
  3487. plat_priv = pci_priv->plat_priv;
  3488. if (!plat_priv)
  3489. return -ENODEV;
  3490. mutex_lock(&pci_priv->bus_lock);
  3491. if (!pci_priv->qmi_send_usage_count) {
  3492. ret = cnss_pci_suspend_bus(pci_priv);
  3493. if (ret) {
  3494. mutex_unlock(&pci_priv->bus_lock);
  3495. return ret;
  3496. }
  3497. }
  3498. cnss_pci_set_auto_suspended(pci_priv, 1);
  3499. mutex_unlock(&pci_priv->bus_lock);
  3500. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3501. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3502. * current_bw_vote as in resume path we should vote for last used
  3503. * bandwidth vote. Also ignore error if bw voting is not setup.
  3504. */
  3505. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3506. return 0;
  3507. }
  3508. EXPORT_SYMBOL(cnss_auto_suspend);
  3509. int cnss_auto_resume(struct device *dev)
  3510. {
  3511. int ret = 0;
  3512. struct pci_dev *pci_dev = to_pci_dev(dev);
  3513. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3514. struct cnss_plat_data *plat_priv;
  3515. if (!pci_priv)
  3516. return -ENODEV;
  3517. plat_priv = pci_priv->plat_priv;
  3518. if (!plat_priv)
  3519. return -ENODEV;
  3520. mutex_lock(&pci_priv->bus_lock);
  3521. ret = cnss_pci_resume_bus(pci_priv);
  3522. if (ret) {
  3523. mutex_unlock(&pci_priv->bus_lock);
  3524. return ret;
  3525. }
  3526. cnss_pci_set_auto_suspended(pci_priv, 0);
  3527. mutex_unlock(&pci_priv->bus_lock);
  3528. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3529. return 0;
  3530. }
  3531. EXPORT_SYMBOL(cnss_auto_resume);
  3532. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3533. {
  3534. struct pci_dev *pci_dev = to_pci_dev(dev);
  3535. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3536. struct cnss_plat_data *plat_priv;
  3537. struct mhi_controller *mhi_ctrl;
  3538. if (!pci_priv)
  3539. return -ENODEV;
  3540. switch (pci_priv->device_id) {
  3541. case QCA6390_DEVICE_ID:
  3542. case QCA6490_DEVICE_ID:
  3543. case KIWI_DEVICE_ID:
  3544. break;
  3545. default:
  3546. return 0;
  3547. }
  3548. mhi_ctrl = pci_priv->mhi_ctrl;
  3549. if (!mhi_ctrl)
  3550. return -EINVAL;
  3551. plat_priv = pci_priv->plat_priv;
  3552. if (!plat_priv)
  3553. return -ENODEV;
  3554. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3555. return -EAGAIN;
  3556. if (timeout_us) {
  3557. /* Busy wait for timeout_us */
  3558. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3559. timeout_us, false);
  3560. } else {
  3561. /* Sleep wait for mhi_ctrl->timeout_ms */
  3562. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3563. }
  3564. }
  3565. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3566. int cnss_pci_force_wake_request(struct device *dev)
  3567. {
  3568. struct pci_dev *pci_dev = to_pci_dev(dev);
  3569. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3570. struct cnss_plat_data *plat_priv;
  3571. struct mhi_controller *mhi_ctrl;
  3572. if (!pci_priv)
  3573. return -ENODEV;
  3574. switch (pci_priv->device_id) {
  3575. case QCA6390_DEVICE_ID:
  3576. case QCA6490_DEVICE_ID:
  3577. case KIWI_DEVICE_ID:
  3578. break;
  3579. default:
  3580. return 0;
  3581. }
  3582. mhi_ctrl = pci_priv->mhi_ctrl;
  3583. if (!mhi_ctrl)
  3584. return -EINVAL;
  3585. plat_priv = pci_priv->plat_priv;
  3586. if (!plat_priv)
  3587. return -ENODEV;
  3588. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3589. return -EAGAIN;
  3590. mhi_device_get(mhi_ctrl->mhi_dev);
  3591. return 0;
  3592. }
  3593. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3594. int cnss_pci_is_device_awake(struct device *dev)
  3595. {
  3596. struct pci_dev *pci_dev = to_pci_dev(dev);
  3597. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3598. struct mhi_controller *mhi_ctrl;
  3599. if (!pci_priv)
  3600. return -ENODEV;
  3601. switch (pci_priv->device_id) {
  3602. case QCA6390_DEVICE_ID:
  3603. case QCA6490_DEVICE_ID:
  3604. case KIWI_DEVICE_ID:
  3605. break;
  3606. default:
  3607. return 0;
  3608. }
  3609. mhi_ctrl = pci_priv->mhi_ctrl;
  3610. if (!mhi_ctrl)
  3611. return -EINVAL;
  3612. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3613. }
  3614. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3615. int cnss_pci_force_wake_release(struct device *dev)
  3616. {
  3617. struct pci_dev *pci_dev = to_pci_dev(dev);
  3618. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3619. struct cnss_plat_data *plat_priv;
  3620. struct mhi_controller *mhi_ctrl;
  3621. if (!pci_priv)
  3622. return -ENODEV;
  3623. switch (pci_priv->device_id) {
  3624. case QCA6390_DEVICE_ID:
  3625. case QCA6490_DEVICE_ID:
  3626. case KIWI_DEVICE_ID:
  3627. break;
  3628. default:
  3629. return 0;
  3630. }
  3631. mhi_ctrl = pci_priv->mhi_ctrl;
  3632. if (!mhi_ctrl)
  3633. return -EINVAL;
  3634. plat_priv = pci_priv->plat_priv;
  3635. if (!plat_priv)
  3636. return -ENODEV;
  3637. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3638. return -EAGAIN;
  3639. mhi_device_put(mhi_ctrl->mhi_dev);
  3640. return 0;
  3641. }
  3642. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3643. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3644. {
  3645. int ret = 0;
  3646. if (!pci_priv)
  3647. return -ENODEV;
  3648. mutex_lock(&pci_priv->bus_lock);
  3649. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3650. !pci_priv->qmi_send_usage_count)
  3651. ret = cnss_pci_resume_bus(pci_priv);
  3652. pci_priv->qmi_send_usage_count++;
  3653. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3654. pci_priv->qmi_send_usage_count);
  3655. mutex_unlock(&pci_priv->bus_lock);
  3656. return ret;
  3657. }
  3658. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3659. {
  3660. int ret = 0;
  3661. if (!pci_priv)
  3662. return -ENODEV;
  3663. mutex_lock(&pci_priv->bus_lock);
  3664. if (pci_priv->qmi_send_usage_count)
  3665. pci_priv->qmi_send_usage_count--;
  3666. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3667. pci_priv->qmi_send_usage_count);
  3668. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3669. !pci_priv->qmi_send_usage_count &&
  3670. !cnss_pcie_is_device_down(pci_priv))
  3671. ret = cnss_pci_suspend_bus(pci_priv);
  3672. mutex_unlock(&pci_priv->bus_lock);
  3673. return ret;
  3674. }
  3675. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3676. {
  3677. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3678. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3679. struct device *dev = &pci_priv->pci_dev->dev;
  3680. int i;
  3681. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3682. if (!fw_mem[i].va && fw_mem[i].size) {
  3683. fw_mem[i].va =
  3684. dma_alloc_attrs(dev, fw_mem[i].size,
  3685. &fw_mem[i].pa, GFP_KERNEL,
  3686. fw_mem[i].attrs);
  3687. if (!fw_mem[i].va) {
  3688. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3689. fw_mem[i].size, fw_mem[i].type);
  3690. return -ENOMEM;
  3691. }
  3692. }
  3693. }
  3694. return 0;
  3695. }
  3696. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3697. {
  3698. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3699. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3700. struct device *dev = &pci_priv->pci_dev->dev;
  3701. int i;
  3702. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3703. if (fw_mem[i].va && fw_mem[i].size) {
  3704. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3705. fw_mem[i].va, &fw_mem[i].pa,
  3706. fw_mem[i].size, fw_mem[i].type);
  3707. dma_free_attrs(dev, fw_mem[i].size,
  3708. fw_mem[i].va, fw_mem[i].pa,
  3709. fw_mem[i].attrs);
  3710. fw_mem[i].va = NULL;
  3711. fw_mem[i].pa = 0;
  3712. fw_mem[i].size = 0;
  3713. fw_mem[i].type = 0;
  3714. }
  3715. }
  3716. plat_priv->fw_mem_seg_len = 0;
  3717. }
  3718. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3719. {
  3720. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3721. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3722. int i, j;
  3723. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3724. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3725. qdss_mem[i].va =
  3726. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3727. qdss_mem[i].size,
  3728. &qdss_mem[i].pa,
  3729. GFP_KERNEL);
  3730. if (!qdss_mem[i].va) {
  3731. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3732. qdss_mem[i].size,
  3733. qdss_mem[i].type, i);
  3734. break;
  3735. }
  3736. }
  3737. }
  3738. /* Best-effort allocation for QDSS trace */
  3739. if (i < plat_priv->qdss_mem_seg_len) {
  3740. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3741. qdss_mem[j].type = 0;
  3742. qdss_mem[j].size = 0;
  3743. }
  3744. plat_priv->qdss_mem_seg_len = i;
  3745. }
  3746. return 0;
  3747. }
  3748. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3749. {
  3750. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3751. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3752. int i;
  3753. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3754. if (qdss_mem[i].va && qdss_mem[i].size) {
  3755. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3756. &qdss_mem[i].pa, qdss_mem[i].size,
  3757. qdss_mem[i].type);
  3758. dma_free_coherent(&pci_priv->pci_dev->dev,
  3759. qdss_mem[i].size, qdss_mem[i].va,
  3760. qdss_mem[i].pa);
  3761. qdss_mem[i].va = NULL;
  3762. qdss_mem[i].pa = 0;
  3763. qdss_mem[i].size = 0;
  3764. qdss_mem[i].type = 0;
  3765. }
  3766. }
  3767. plat_priv->qdss_mem_seg_len = 0;
  3768. }
  3769. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3770. {
  3771. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3772. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3773. char filename[MAX_FIRMWARE_NAME_LEN];
  3774. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3775. const struct firmware *fw_entry;
  3776. int ret = 0;
  3777. /* Use forward compatibility here since for any recent device
  3778. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3779. */
  3780. switch (pci_priv->device_id) {
  3781. case QCA6174_DEVICE_ID:
  3782. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3783. pci_priv->device_id);
  3784. return -EINVAL;
  3785. case QCA6290_DEVICE_ID:
  3786. case QCA6390_DEVICE_ID:
  3787. case QCA6490_DEVICE_ID:
  3788. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3789. break;
  3790. case KIWI_DEVICE_ID:
  3791. switch (plat_priv->device_version.major_version) {
  3792. case FW_V2_NUMBER:
  3793. phy_filename = PHY_UCODE_V2_FILE_NAME;
  3794. break;
  3795. default:
  3796. break;
  3797. }
  3798. break;
  3799. default:
  3800. break;
  3801. }
  3802. if (!m3_mem->va && !m3_mem->size) {
  3803. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3804. phy_filename);
  3805. ret = firmware_request_nowarn(&fw_entry, filename,
  3806. &pci_priv->pci_dev->dev);
  3807. if (ret) {
  3808. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3809. return ret;
  3810. }
  3811. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3812. fw_entry->size, &m3_mem->pa,
  3813. GFP_KERNEL);
  3814. if (!m3_mem->va) {
  3815. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3816. fw_entry->size);
  3817. release_firmware(fw_entry);
  3818. return -ENOMEM;
  3819. }
  3820. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3821. m3_mem->size = fw_entry->size;
  3822. release_firmware(fw_entry);
  3823. }
  3824. return 0;
  3825. }
  3826. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3827. {
  3828. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3829. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3830. if (m3_mem->va && m3_mem->size) {
  3831. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3832. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3833. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3834. m3_mem->va, m3_mem->pa);
  3835. }
  3836. m3_mem->va = NULL;
  3837. m3_mem->pa = 0;
  3838. m3_mem->size = 0;
  3839. }
  3840. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3841. {
  3842. struct cnss_plat_data *plat_priv;
  3843. if (!pci_priv)
  3844. return;
  3845. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3846. plat_priv = pci_priv->plat_priv;
  3847. if (!plat_priv)
  3848. return;
  3849. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3850. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3851. return;
  3852. }
  3853. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3854. CNSS_REASON_TIMEOUT);
  3855. }
  3856. static int cnss_pci_smmu_fault_handler(struct iommu_domain *domain,
  3857. struct device *dev, unsigned long iova,
  3858. int flags, void *handler_token)
  3859. {
  3860. struct cnss_pci_data *pci_priv = handler_token;
  3861. cnss_fatal_err("SMMU fault happened with IOVA 0x%lx\n", iova);
  3862. if (!pci_priv) {
  3863. cnss_pr_err("pci_priv is NULL\n");
  3864. return -ENODEV;
  3865. }
  3866. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  3867. cnss_force_fw_assert(&pci_priv->pci_dev->dev);
  3868. /* IOMMU driver requires -ENOSYS to print debug info. */
  3869. return -ENOSYS;
  3870. }
  3871. static int cnss_pci_init_smmu(struct cnss_pci_data *pci_priv)
  3872. {
  3873. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3874. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3875. struct device_node *of_node;
  3876. struct resource *res;
  3877. const char *iommu_dma_type;
  3878. u32 addr_win[2];
  3879. int ret = 0;
  3880. of_node = of_parse_phandle(pci_dev->dev.of_node, "qcom,iommu-group", 0);
  3881. if (!of_node)
  3882. return ret;
  3883. cnss_pr_dbg("Initializing SMMU\n");
  3884. pci_priv->iommu_domain = iommu_get_domain_for_dev(&pci_dev->dev);
  3885. ret = of_property_read_string(of_node, "qcom,iommu-dma",
  3886. &iommu_dma_type);
  3887. if (!ret && !strcmp("fastmap", iommu_dma_type)) {
  3888. cnss_pr_dbg("Enabling SMMU S1 stage\n");
  3889. pci_priv->smmu_s1_enable = true;
  3890. iommu_set_fault_handler(pci_priv->iommu_domain,
  3891. cnss_pci_smmu_fault_handler, pci_priv);
  3892. }
  3893. ret = of_property_read_u32_array(of_node, "qcom,iommu-dma-addr-pool",
  3894. addr_win, ARRAY_SIZE(addr_win));
  3895. if (ret) {
  3896. cnss_pr_err("Invalid SMMU size window, err = %d\n", ret);
  3897. of_node_put(of_node);
  3898. return ret;
  3899. }
  3900. pci_priv->smmu_iova_start = addr_win[0];
  3901. pci_priv->smmu_iova_len = addr_win[1];
  3902. cnss_pr_dbg("smmu_iova_start: %pa, smmu_iova_len: 0x%zx\n",
  3903. &pci_priv->smmu_iova_start,
  3904. pci_priv->smmu_iova_len);
  3905. res = platform_get_resource_byname(plat_priv->plat_dev, IORESOURCE_MEM,
  3906. "smmu_iova_ipa");
  3907. if (res) {
  3908. pci_priv->smmu_iova_ipa_start = res->start;
  3909. pci_priv->smmu_iova_ipa_current = res->start;
  3910. pci_priv->smmu_iova_ipa_len = resource_size(res);
  3911. cnss_pr_dbg("smmu_iova_ipa_start: %pa, smmu_iova_ipa_len: 0x%zx\n",
  3912. &pci_priv->smmu_iova_ipa_start,
  3913. pci_priv->smmu_iova_ipa_len);
  3914. }
  3915. pci_priv->iommu_geometry = of_property_read_bool(of_node,
  3916. "qcom,iommu-geometry");
  3917. cnss_pr_dbg("iommu_geometry: %d\n", pci_priv->iommu_geometry);
  3918. of_node_put(of_node);
  3919. return 0;
  3920. }
  3921. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3922. {
  3923. pci_priv->iommu_domain = NULL;
  3924. }
  3925. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3926. {
  3927. if (!pci_priv)
  3928. return -ENODEV;
  3929. if (!pci_priv->smmu_iova_len)
  3930. return -EINVAL;
  3931. *addr = pci_priv->smmu_iova_start;
  3932. *size = pci_priv->smmu_iova_len;
  3933. return 0;
  3934. }
  3935. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3936. {
  3937. if (!pci_priv)
  3938. return -ENODEV;
  3939. if (!pci_priv->smmu_iova_ipa_len)
  3940. return -EINVAL;
  3941. *addr = pci_priv->smmu_iova_ipa_start;
  3942. *size = pci_priv->smmu_iova_ipa_len;
  3943. return 0;
  3944. }
  3945. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3946. {
  3947. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3948. if (!pci_priv)
  3949. return NULL;
  3950. return pci_priv->iommu_domain;
  3951. }
  3952. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3953. int cnss_smmu_map(struct device *dev,
  3954. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3955. {
  3956. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3957. struct cnss_plat_data *plat_priv;
  3958. unsigned long iova;
  3959. size_t len;
  3960. int ret = 0;
  3961. int flag = IOMMU_READ | IOMMU_WRITE;
  3962. struct pci_dev *root_port;
  3963. struct device_node *root_of_node;
  3964. bool dma_coherent = false;
  3965. if (!pci_priv)
  3966. return -ENODEV;
  3967. if (!iova_addr) {
  3968. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3969. &paddr, size);
  3970. return -EINVAL;
  3971. }
  3972. plat_priv = pci_priv->plat_priv;
  3973. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3974. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3975. if (pci_priv->iommu_geometry &&
  3976. iova >= pci_priv->smmu_iova_ipa_start +
  3977. pci_priv->smmu_iova_ipa_len) {
  3978. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3979. iova,
  3980. &pci_priv->smmu_iova_ipa_start,
  3981. pci_priv->smmu_iova_ipa_len);
  3982. return -ENOMEM;
  3983. }
  3984. if (!test_bit(DISABLE_IO_COHERENCY,
  3985. &plat_priv->ctrl_params.quirks)) {
  3986. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3987. if (!root_port) {
  3988. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3989. } else {
  3990. root_of_node = root_port->dev.of_node;
  3991. if (root_of_node && root_of_node->parent) {
  3992. dma_coherent =
  3993. of_property_read_bool(root_of_node->parent,
  3994. "dma-coherent");
  3995. cnss_pr_dbg("dma-coherent is %s\n",
  3996. dma_coherent ? "enabled" : "disabled");
  3997. if (dma_coherent)
  3998. flag |= IOMMU_CACHE;
  3999. }
  4000. }
  4001. }
  4002. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  4003. ret = iommu_map(pci_priv->iommu_domain, iova,
  4004. rounddown(paddr, PAGE_SIZE), len, flag);
  4005. if (ret) {
  4006. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  4007. return ret;
  4008. }
  4009. pci_priv->smmu_iova_ipa_current = iova + len;
  4010. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  4011. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  4012. return 0;
  4013. }
  4014. EXPORT_SYMBOL(cnss_smmu_map);
  4015. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  4016. {
  4017. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4018. unsigned long iova;
  4019. size_t unmapped;
  4020. size_t len;
  4021. if (!pci_priv)
  4022. return -ENODEV;
  4023. iova = rounddown(iova_addr, PAGE_SIZE);
  4024. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  4025. if (iova >= pci_priv->smmu_iova_ipa_start +
  4026. pci_priv->smmu_iova_ipa_len) {
  4027. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  4028. iova,
  4029. &pci_priv->smmu_iova_ipa_start,
  4030. pci_priv->smmu_iova_ipa_len);
  4031. return -ENOMEM;
  4032. }
  4033. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  4034. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  4035. if (unmapped != len) {
  4036. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  4037. unmapped, len);
  4038. return -EINVAL;
  4039. }
  4040. pci_priv->smmu_iova_ipa_current = iova;
  4041. return 0;
  4042. }
  4043. EXPORT_SYMBOL(cnss_smmu_unmap);
  4044. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  4045. {
  4046. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4047. struct cnss_plat_data *plat_priv;
  4048. if (!pci_priv)
  4049. return -ENODEV;
  4050. plat_priv = pci_priv->plat_priv;
  4051. if (!plat_priv)
  4052. return -ENODEV;
  4053. info->va = pci_priv->bar;
  4054. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  4055. info->chip_id = plat_priv->chip_info.chip_id;
  4056. info->chip_family = plat_priv->chip_info.chip_family;
  4057. info->board_id = plat_priv->board_info.board_id;
  4058. info->soc_id = plat_priv->soc_info.soc_id;
  4059. info->fw_version = plat_priv->fw_version_info.fw_version;
  4060. strlcpy(info->fw_build_timestamp,
  4061. plat_priv->fw_version_info.fw_build_timestamp,
  4062. sizeof(info->fw_build_timestamp));
  4063. memcpy(&info->device_version, &plat_priv->device_version,
  4064. sizeof(info->device_version));
  4065. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  4066. sizeof(info->dev_mem_info));
  4067. return 0;
  4068. }
  4069. EXPORT_SYMBOL(cnss_get_soc_info);
  4070. static struct cnss_msi_config msi_config = {
  4071. .total_vectors = 32,
  4072. .total_users = 4,
  4073. .users = (struct cnss_msi_user[]) {
  4074. { .name = "MHI", .num_vectors = 3, .base_vector = 0 },
  4075. { .name = "CE", .num_vectors = 10, .base_vector = 3 },
  4076. { .name = "WAKE", .num_vectors = 1, .base_vector = 13 },
  4077. { .name = "DP", .num_vectors = 18, .base_vector = 14 },
  4078. },
  4079. };
  4080. static int cnss_pci_get_msi_assignment(struct cnss_pci_data *pci_priv)
  4081. {
  4082. pci_priv->msi_config = &msi_config;
  4083. return 0;
  4084. }
  4085. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  4086. {
  4087. int ret = 0;
  4088. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4089. int num_vectors;
  4090. struct cnss_msi_config *msi_config;
  4091. struct msi_desc *msi_desc;
  4092. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4093. return 0;
  4094. ret = cnss_pci_get_msi_assignment(pci_priv);
  4095. if (ret) {
  4096. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  4097. goto out;
  4098. }
  4099. msi_config = pci_priv->msi_config;
  4100. if (!msi_config) {
  4101. cnss_pr_err("msi_config is NULL!\n");
  4102. ret = -EINVAL;
  4103. goto out;
  4104. }
  4105. num_vectors = pci_alloc_irq_vectors(pci_dev,
  4106. msi_config->total_vectors,
  4107. msi_config->total_vectors,
  4108. PCI_IRQ_MSI);
  4109. if (num_vectors != msi_config->total_vectors) {
  4110. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  4111. msi_config->total_vectors, num_vectors);
  4112. if (num_vectors >= 0)
  4113. ret = -EINVAL;
  4114. goto reset_msi_config;
  4115. }
  4116. msi_desc = irq_get_msi_desc(pci_dev->irq);
  4117. if (!msi_desc) {
  4118. cnss_pr_err("msi_desc is NULL!\n");
  4119. ret = -EINVAL;
  4120. goto free_msi_vector;
  4121. }
  4122. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  4123. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  4124. return 0;
  4125. free_msi_vector:
  4126. pci_free_irq_vectors(pci_priv->pci_dev);
  4127. reset_msi_config:
  4128. pci_priv->msi_config = NULL;
  4129. out:
  4130. return ret;
  4131. }
  4132. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  4133. {
  4134. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4135. return;
  4136. pci_free_irq_vectors(pci_priv->pci_dev);
  4137. }
  4138. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  4139. int *num_vectors, u32 *user_base_data,
  4140. u32 *base_vector)
  4141. {
  4142. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4143. struct cnss_msi_config *msi_config;
  4144. int idx;
  4145. if (!pci_priv)
  4146. return -ENODEV;
  4147. msi_config = pci_priv->msi_config;
  4148. if (!msi_config) {
  4149. cnss_pr_err("MSI is not supported.\n");
  4150. return -EINVAL;
  4151. }
  4152. for (idx = 0; idx < msi_config->total_users; idx++) {
  4153. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  4154. *num_vectors = msi_config->users[idx].num_vectors;
  4155. *user_base_data = msi_config->users[idx].base_vector
  4156. + pci_priv->msi_ep_base_data;
  4157. *base_vector = msi_config->users[idx].base_vector;
  4158. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  4159. user_name, *num_vectors, *user_base_data,
  4160. *base_vector);
  4161. return 0;
  4162. }
  4163. }
  4164. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  4165. return -EINVAL;
  4166. }
  4167. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  4168. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  4169. {
  4170. struct pci_dev *pci_dev = to_pci_dev(dev);
  4171. int irq_num;
  4172. irq_num = pci_irq_vector(pci_dev, vector);
  4173. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  4174. return irq_num;
  4175. }
  4176. EXPORT_SYMBOL(cnss_get_msi_irq);
  4177. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  4178. u32 *msi_addr_high)
  4179. {
  4180. struct pci_dev *pci_dev = to_pci_dev(dev);
  4181. u16 control;
  4182. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  4183. &control);
  4184. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  4185. msi_addr_low);
  4186. /* Return MSI high address only when device supports 64-bit MSI */
  4187. if (control & PCI_MSI_FLAGS_64BIT)
  4188. pci_read_config_dword(pci_dev,
  4189. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  4190. msi_addr_high);
  4191. else
  4192. *msi_addr_high = 0;
  4193. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  4194. *msi_addr_low, *msi_addr_high);
  4195. }
  4196. EXPORT_SYMBOL(cnss_get_msi_address);
  4197. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  4198. {
  4199. int ret, num_vectors;
  4200. u32 user_base_data, base_vector;
  4201. if (!pci_priv)
  4202. return -ENODEV;
  4203. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4204. WAKE_MSI_NAME, &num_vectors,
  4205. &user_base_data, &base_vector);
  4206. if (ret) {
  4207. cnss_pr_err("WAKE MSI is not valid\n");
  4208. return 0;
  4209. }
  4210. return user_base_data;
  4211. }
  4212. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  4213. {
  4214. int ret = 0;
  4215. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4216. u16 device_id;
  4217. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  4218. if (device_id != pci_priv->pci_device_id->device) {
  4219. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  4220. device_id, pci_priv->pci_device_id->device);
  4221. ret = -EIO;
  4222. goto out;
  4223. }
  4224. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  4225. if (ret) {
  4226. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  4227. goto out;
  4228. }
  4229. ret = pci_enable_device(pci_dev);
  4230. if (ret) {
  4231. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  4232. goto out;
  4233. }
  4234. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  4235. if (ret) {
  4236. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  4237. goto disable_device;
  4238. }
  4239. switch (device_id) {
  4240. case QCA6174_DEVICE_ID:
  4241. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4242. break;
  4243. case QCA6390_DEVICE_ID:
  4244. case QCA6490_DEVICE_ID:
  4245. case KIWI_DEVICE_ID:
  4246. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  4247. break;
  4248. default:
  4249. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4250. break;
  4251. }
  4252. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  4253. ret = pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4254. if (ret) {
  4255. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  4256. goto release_region;
  4257. }
  4258. ret = pci_set_consistent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4259. if (ret) {
  4260. cnss_pr_err("Failed to set PCI consistent DMA mask, err = %d\n",
  4261. ret);
  4262. goto release_region;
  4263. }
  4264. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  4265. if (!pci_priv->bar) {
  4266. cnss_pr_err("Failed to do PCI IO map!\n");
  4267. ret = -EIO;
  4268. goto release_region;
  4269. }
  4270. /* Save default config space without BME enabled */
  4271. pci_save_state(pci_dev);
  4272. pci_priv->default_state = pci_store_saved_state(pci_dev);
  4273. pci_set_master(pci_dev);
  4274. return 0;
  4275. release_region:
  4276. pci_release_region(pci_dev, PCI_BAR_NUM);
  4277. disable_device:
  4278. pci_disable_device(pci_dev);
  4279. out:
  4280. return ret;
  4281. }
  4282. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  4283. {
  4284. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4285. pci_clear_master(pci_dev);
  4286. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  4287. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  4288. if (pci_priv->bar) {
  4289. pci_iounmap(pci_dev, pci_priv->bar);
  4290. pci_priv->bar = NULL;
  4291. }
  4292. pci_release_region(pci_dev, PCI_BAR_NUM);
  4293. if (pci_is_enabled(pci_dev))
  4294. pci_disable_device(pci_dev);
  4295. }
  4296. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  4297. {
  4298. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4299. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  4300. gfp_t gfp = GFP_KERNEL;
  4301. u32 reg_offset;
  4302. if (in_interrupt() || irqs_disabled())
  4303. gfp = GFP_ATOMIC;
  4304. if (!plat_priv->qdss_reg) {
  4305. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  4306. sizeof(*plat_priv->qdss_reg)
  4307. * array_size, gfp);
  4308. if (!plat_priv->qdss_reg)
  4309. return;
  4310. }
  4311. cnss_pr_dbg("Start to dump qdss registers\n");
  4312. for (i = 0; qdss_csr[i].name; i++) {
  4313. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  4314. if (cnss_pci_reg_read(pci_priv, reg_offset,
  4315. &plat_priv->qdss_reg[i]))
  4316. return;
  4317. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  4318. plat_priv->qdss_reg[i]);
  4319. }
  4320. }
  4321. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  4322. enum cnss_ce_index ce)
  4323. {
  4324. int i;
  4325. u32 ce_base = ce * CE_REG_INTERVAL;
  4326. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  4327. switch (pci_priv->device_id) {
  4328. case QCA6390_DEVICE_ID:
  4329. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  4330. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  4331. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  4332. break;
  4333. case QCA6490_DEVICE_ID:
  4334. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  4335. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  4336. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  4337. break;
  4338. default:
  4339. return;
  4340. }
  4341. switch (ce) {
  4342. case CNSS_CE_09:
  4343. case CNSS_CE_10:
  4344. for (i = 0; ce_src[i].name; i++) {
  4345. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  4346. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4347. return;
  4348. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4349. ce, ce_src[i].name, reg_offset, val);
  4350. }
  4351. for (i = 0; ce_dst[i].name; i++) {
  4352. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  4353. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4354. return;
  4355. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  4356. ce, ce_dst[i].name, reg_offset, val);
  4357. }
  4358. break;
  4359. case CNSS_CE_COMMON:
  4360. for (i = 0; ce_cmn[i].name; i++) {
  4361. reg_offset = cmn_base + ce_cmn[i].offset;
  4362. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  4363. return;
  4364. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  4365. ce_cmn[i].name, reg_offset, val);
  4366. }
  4367. break;
  4368. default:
  4369. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  4370. }
  4371. }
  4372. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  4373. {
  4374. if (cnss_pci_check_link_status(pci_priv))
  4375. return;
  4376. cnss_pr_dbg("Start to dump debug registers\n");
  4377. cnss_mhi_debug_reg_dump(pci_priv);
  4378. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4379. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  4380. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  4381. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  4382. }
  4383. static int cnss_pci_assert_host_sol(struct cnss_pci_data *pci_priv)
  4384. {
  4385. if (cnss_get_host_sol_value(pci_priv->plat_priv))
  4386. return -EINVAL;
  4387. cnss_pr_dbg("Assert host SOL GPIO to retry RDDM, expecting link down\n");
  4388. cnss_set_host_sol_value(pci_priv->plat_priv, 1);
  4389. return 0;
  4390. }
  4391. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  4392. {
  4393. int ret;
  4394. struct cnss_plat_data *plat_priv;
  4395. if (!pci_priv)
  4396. return -ENODEV;
  4397. plat_priv = pci_priv->plat_priv;
  4398. if (!plat_priv)
  4399. return -ENODEV;
  4400. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4401. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  4402. return -EINVAL;
  4403. cnss_auto_resume(&pci_priv->pci_dev->dev);
  4404. if (!cnss_pci_check_link_status(pci_priv))
  4405. cnss_mhi_debug_reg_dump(pci_priv);
  4406. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4407. cnss_pci_dump_misc_reg(pci_priv);
  4408. cnss_pci_dump_shadow_reg(pci_priv);
  4409. /* If link is still down here, directly trigger link down recovery */
  4410. ret = cnss_pci_check_link_status(pci_priv);
  4411. if (ret) {
  4412. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  4413. return 0;
  4414. }
  4415. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  4416. if (ret) {
  4417. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  4418. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  4419. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  4420. return 0;
  4421. }
  4422. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  4423. if (!cnss_pci_assert_host_sol(pci_priv))
  4424. return 0;
  4425. cnss_pci_dump_debug_reg(pci_priv);
  4426. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4427. CNSS_REASON_DEFAULT);
  4428. return ret;
  4429. }
  4430. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  4431. mod_timer(&pci_priv->dev_rddm_timer,
  4432. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4433. }
  4434. return 0;
  4435. }
  4436. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  4437. struct cnss_dump_seg *dump_seg,
  4438. enum cnss_fw_dump_type type, int seg_no,
  4439. void *va, dma_addr_t dma, size_t size)
  4440. {
  4441. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4442. struct device *dev = &pci_priv->pci_dev->dev;
  4443. phys_addr_t pa;
  4444. dump_seg->address = dma;
  4445. dump_seg->v_address = va;
  4446. dump_seg->size = size;
  4447. dump_seg->type = type;
  4448. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  4449. seg_no, va, &dma, size);
  4450. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  4451. return;
  4452. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  4453. }
  4454. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  4455. struct cnss_dump_seg *dump_seg,
  4456. enum cnss_fw_dump_type type, int seg_no,
  4457. void *va, dma_addr_t dma, size_t size)
  4458. {
  4459. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4460. struct device *dev = &pci_priv->pci_dev->dev;
  4461. phys_addr_t pa;
  4462. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  4463. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  4464. }
  4465. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  4466. enum cnss_driver_status status, void *data)
  4467. {
  4468. struct cnss_uevent_data uevent_data;
  4469. struct cnss_wlan_driver *driver_ops;
  4470. driver_ops = pci_priv->driver_ops;
  4471. if (!driver_ops || !driver_ops->update_event) {
  4472. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4473. return -EINVAL;
  4474. }
  4475. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4476. uevent_data.status = status;
  4477. uevent_data.data = data;
  4478. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4479. }
  4480. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4481. {
  4482. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4483. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4484. struct cnss_hang_event hang_event;
  4485. void *hang_data_va = NULL;
  4486. u64 offset = 0;
  4487. u16 length = 0;
  4488. int i = 0;
  4489. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4490. return;
  4491. memset(&hang_event, 0, sizeof(hang_event));
  4492. switch (pci_priv->device_id) {
  4493. case QCA6390_DEVICE_ID:
  4494. offset = HST_HANG_DATA_OFFSET;
  4495. length = HANG_DATA_LENGTH;
  4496. break;
  4497. case QCA6490_DEVICE_ID:
  4498. /* Fallback to hard-coded values if hang event params not
  4499. * present in QMI. Once all the firmware branches have the
  4500. * fix to send params over QMI, this can be removed.
  4501. */
  4502. if (plat_priv->hang_event_data_len) {
  4503. offset = plat_priv->hang_data_addr_offset;
  4504. length = plat_priv->hang_event_data_len;
  4505. } else {
  4506. offset = HSP_HANG_DATA_OFFSET;
  4507. length = HANG_DATA_LENGTH;
  4508. }
  4509. break;
  4510. case KIWI_DEVICE_ID:
  4511. offset = plat_priv->hang_data_addr_offset;
  4512. length = plat_priv->hang_event_data_len;
  4513. break;
  4514. default:
  4515. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4516. pci_priv->device_id);
  4517. return;
  4518. }
  4519. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4520. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4521. fw_mem[i].va) {
  4522. /* The offset must be < (fw_mem size- hangdata length) */
  4523. if (!(offset <= fw_mem[i].size - length))
  4524. goto exit;
  4525. hang_data_va = fw_mem[i].va + offset;
  4526. hang_event.hang_event_data = kmemdup(hang_data_va,
  4527. length,
  4528. GFP_ATOMIC);
  4529. if (!hang_event.hang_event_data) {
  4530. cnss_pr_dbg("Hang data memory alloc failed\n");
  4531. return;
  4532. }
  4533. hang_event.hang_event_data_len = length;
  4534. break;
  4535. }
  4536. }
  4537. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4538. kfree(hang_event.hang_event_data);
  4539. hang_event.hang_event_data = NULL;
  4540. return;
  4541. exit:
  4542. cnss_pr_dbg("Invalid hang event params, offset:0x%x, length:0x%x\n",
  4543. plat_priv->hang_data_addr_offset,
  4544. plat_priv->hang_event_data_len);
  4545. }
  4546. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4547. {
  4548. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4549. struct cnss_dump_data *dump_data =
  4550. &plat_priv->ramdump_info_v2.dump_data;
  4551. struct cnss_dump_seg *dump_seg =
  4552. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4553. struct image_info *fw_image, *rddm_image;
  4554. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4555. int ret, i, j;
  4556. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4557. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4558. cnss_pci_send_hang_event(pci_priv);
  4559. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4560. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4561. return;
  4562. }
  4563. if (!cnss_is_device_powered_on(plat_priv)) {
  4564. cnss_pr_dbg("Device is already powered off, skip\n");
  4565. return;
  4566. }
  4567. if (!in_panic) {
  4568. mutex_lock(&pci_priv->bus_lock);
  4569. ret = cnss_pci_check_link_status(pci_priv);
  4570. if (ret) {
  4571. if (ret != -EACCES) {
  4572. mutex_unlock(&pci_priv->bus_lock);
  4573. return;
  4574. }
  4575. if (cnss_pci_resume_bus(pci_priv)) {
  4576. mutex_unlock(&pci_priv->bus_lock);
  4577. return;
  4578. }
  4579. }
  4580. mutex_unlock(&pci_priv->bus_lock);
  4581. } else {
  4582. if (cnss_pci_check_link_status(pci_priv))
  4583. return;
  4584. /* Inside panic handler, reduce timeout for RDDM to avoid
  4585. * unnecessary hypervisor watchdog bite.
  4586. */
  4587. pci_priv->mhi_ctrl->timeout_ms /= 2;
  4588. }
  4589. cnss_mhi_debug_reg_dump(pci_priv);
  4590. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4591. cnss_pci_dump_misc_reg(pci_priv);
  4592. cnss_pci_dump_shadow_reg(pci_priv);
  4593. cnss_pci_dump_qdss_reg(pci_priv);
  4594. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4595. if (ret) {
  4596. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4597. ret);
  4598. if (!cnss_pci_assert_host_sol(pci_priv))
  4599. return;
  4600. cnss_pci_dump_debug_reg(pci_priv);
  4601. return;
  4602. }
  4603. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4604. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4605. dump_data->nentries = 0;
  4606. cnss_mhi_dump_sfr(pci_priv);
  4607. if (!dump_seg) {
  4608. cnss_pr_warn("FW image dump collection not setup");
  4609. goto skip_dump;
  4610. }
  4611. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4612. fw_image->entries);
  4613. for (i = 0; i < fw_image->entries; i++) {
  4614. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4615. fw_image->mhi_buf[i].buf,
  4616. fw_image->mhi_buf[i].dma_addr,
  4617. fw_image->mhi_buf[i].len);
  4618. dump_seg++;
  4619. }
  4620. dump_data->nentries += fw_image->entries;
  4621. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4622. rddm_image->entries);
  4623. for (i = 0; i < rddm_image->entries; i++) {
  4624. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4625. rddm_image->mhi_buf[i].buf,
  4626. rddm_image->mhi_buf[i].dma_addr,
  4627. rddm_image->mhi_buf[i].len);
  4628. dump_seg++;
  4629. }
  4630. dump_data->nentries += rddm_image->entries;
  4631. cnss_pr_dbg("Collect remote heap dump segment\n");
  4632. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4633. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4634. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4635. CNSS_FW_REMOTE_HEAP, j,
  4636. fw_mem[i].va, fw_mem[i].pa,
  4637. fw_mem[i].size);
  4638. dump_seg++;
  4639. dump_data->nentries++;
  4640. j++;
  4641. }
  4642. }
  4643. if (dump_data->nentries > 0)
  4644. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4645. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4646. skip_dump:
  4647. complete(&plat_priv->rddm_complete);
  4648. }
  4649. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4650. {
  4651. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4652. struct cnss_dump_seg *dump_seg =
  4653. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4654. struct image_info *fw_image, *rddm_image;
  4655. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4656. int i, j;
  4657. if (!dump_seg)
  4658. return;
  4659. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4660. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4661. for (i = 0; i < fw_image->entries; i++) {
  4662. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4663. fw_image->mhi_buf[i].buf,
  4664. fw_image->mhi_buf[i].dma_addr,
  4665. fw_image->mhi_buf[i].len);
  4666. dump_seg++;
  4667. }
  4668. for (i = 0; i < rddm_image->entries; i++) {
  4669. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4670. rddm_image->mhi_buf[i].buf,
  4671. rddm_image->mhi_buf[i].dma_addr,
  4672. rddm_image->mhi_buf[i].len);
  4673. dump_seg++;
  4674. }
  4675. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4676. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4677. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4678. CNSS_FW_REMOTE_HEAP, j,
  4679. fw_mem[i].va, fw_mem[i].pa,
  4680. fw_mem[i].size);
  4681. dump_seg++;
  4682. j++;
  4683. }
  4684. }
  4685. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4686. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4687. }
  4688. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4689. {
  4690. if (!pci_priv)
  4691. return;
  4692. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4693. }
  4694. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4695. {
  4696. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4697. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4698. }
  4699. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4700. {
  4701. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4702. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4703. }
  4704. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4705. char *prefix_name, char *name)
  4706. {
  4707. struct cnss_plat_data *plat_priv;
  4708. if (!pci_priv)
  4709. return;
  4710. plat_priv = pci_priv->plat_priv;
  4711. if (!plat_priv->use_fw_path_with_prefix) {
  4712. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4713. return;
  4714. }
  4715. switch (pci_priv->device_id) {
  4716. case QCA6390_DEVICE_ID:
  4717. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4718. QCA6390_PATH_PREFIX "%s", name);
  4719. break;
  4720. case QCA6490_DEVICE_ID:
  4721. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4722. QCA6490_PATH_PREFIX "%s", name);
  4723. break;
  4724. case KIWI_DEVICE_ID:
  4725. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4726. KIWI_PATH_PREFIX "%s", name);
  4727. break;
  4728. default:
  4729. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4730. break;
  4731. }
  4732. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4733. }
  4734. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4735. {
  4736. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4737. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4738. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4739. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4740. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4741. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4742. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4743. plat_priv->device_version.family_number,
  4744. plat_priv->device_version.device_number,
  4745. plat_priv->device_version.major_version,
  4746. plat_priv->device_version.minor_version);
  4747. /* Only keep lower 4 bits as real device major version */
  4748. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4749. switch (pci_priv->device_id) {
  4750. case QCA6390_DEVICE_ID:
  4751. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4752. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4753. pci_priv->device_id,
  4754. plat_priv->device_version.major_version);
  4755. return -EINVAL;
  4756. }
  4757. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4758. FW_V2_FILE_NAME);
  4759. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4760. FW_V2_FILE_NAME);
  4761. break;
  4762. case QCA6490_DEVICE_ID:
  4763. case KIWI_DEVICE_ID:
  4764. switch (plat_priv->device_version.major_version) {
  4765. case FW_V2_NUMBER:
  4766. cnss_pci_add_fw_prefix_name(pci_priv,
  4767. plat_priv->firmware_name,
  4768. FW_V2_FILE_NAME);
  4769. snprintf(plat_priv->fw_fallback_name,
  4770. MAX_FIRMWARE_NAME_LEN,
  4771. FW_V2_FILE_NAME);
  4772. break;
  4773. default:
  4774. cnss_pci_add_fw_prefix_name(pci_priv,
  4775. plat_priv->firmware_name,
  4776. DEFAULT_FW_FILE_NAME);
  4777. snprintf(plat_priv->fw_fallback_name,
  4778. MAX_FIRMWARE_NAME_LEN,
  4779. DEFAULT_FW_FILE_NAME);
  4780. break;
  4781. }
  4782. break;
  4783. default:
  4784. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4785. DEFAULT_FW_FILE_NAME);
  4786. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4787. DEFAULT_FW_FILE_NAME);
  4788. break;
  4789. }
  4790. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4791. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4792. return 0;
  4793. }
  4794. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4795. {
  4796. switch (status) {
  4797. case MHI_CB_IDLE:
  4798. return "IDLE";
  4799. case MHI_CB_EE_RDDM:
  4800. return "RDDM";
  4801. case MHI_CB_SYS_ERROR:
  4802. return "SYS_ERROR";
  4803. case MHI_CB_FATAL_ERROR:
  4804. return "FATAL_ERROR";
  4805. case MHI_CB_EE_MISSION_MODE:
  4806. return "MISSION_MODE";
  4807. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4808. case MHI_CB_FALLBACK_IMG:
  4809. return "FW_FALLBACK";
  4810. #endif
  4811. default:
  4812. return "UNKNOWN";
  4813. }
  4814. };
  4815. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4816. {
  4817. struct cnss_pci_data *pci_priv =
  4818. from_timer(pci_priv, t, dev_rddm_timer);
  4819. enum mhi_ee_type mhi_ee;
  4820. if (!pci_priv)
  4821. return;
  4822. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4823. if (!cnss_pci_assert_host_sol(pci_priv))
  4824. return;
  4825. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  4826. if (mhi_ee == MHI_EE_PBL)
  4827. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4828. if (mhi_ee == MHI_EE_RDDM) {
  4829. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  4830. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4831. CNSS_REASON_RDDM);
  4832. } else {
  4833. cnss_mhi_debug_reg_dump(pci_priv);
  4834. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4835. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4836. CNSS_REASON_TIMEOUT);
  4837. }
  4838. }
  4839. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4840. {
  4841. struct cnss_pci_data *pci_priv =
  4842. from_timer(pci_priv, t, boot_debug_timer);
  4843. if (!pci_priv)
  4844. return;
  4845. if (cnss_pci_check_link_status(pci_priv))
  4846. return;
  4847. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4848. return;
  4849. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4850. return;
  4851. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4852. return;
  4853. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4854. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4855. cnss_mhi_debug_reg_dump(pci_priv);
  4856. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4857. cnss_pci_dump_bl_sram_mem(pci_priv);
  4858. mod_timer(&pci_priv->boot_debug_timer,
  4859. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4860. }
  4861. static int cnss_pci_handle_mhi_sys_err(struct cnss_pci_data *pci_priv)
  4862. {
  4863. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4864. cnss_ignore_qmi_failure(true);
  4865. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4866. del_timer(&plat_priv->fw_boot_timer);
  4867. mod_timer(&pci_priv->dev_rddm_timer,
  4868. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4869. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4870. return 0;
  4871. }
  4872. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv)
  4873. {
  4874. return cnss_pci_handle_mhi_sys_err(pci_priv);
  4875. }
  4876. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4877. enum mhi_callback reason)
  4878. {
  4879. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4880. struct cnss_plat_data *plat_priv;
  4881. enum cnss_recovery_reason cnss_reason;
  4882. if (!pci_priv) {
  4883. cnss_pr_err("pci_priv is NULL");
  4884. return;
  4885. }
  4886. plat_priv = pci_priv->plat_priv;
  4887. if (reason != MHI_CB_IDLE)
  4888. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4889. cnss_mhi_notify_status_to_str(reason), reason);
  4890. switch (reason) {
  4891. case MHI_CB_IDLE:
  4892. case MHI_CB_EE_MISSION_MODE:
  4893. return;
  4894. case MHI_CB_FATAL_ERROR:
  4895. cnss_ignore_qmi_failure(true);
  4896. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4897. del_timer(&plat_priv->fw_boot_timer);
  4898. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4899. cnss_reason = CNSS_REASON_DEFAULT;
  4900. break;
  4901. case MHI_CB_SYS_ERROR:
  4902. cnss_pci_handle_mhi_sys_err(pci_priv);
  4903. return;
  4904. case MHI_CB_EE_RDDM:
  4905. cnss_ignore_qmi_failure(true);
  4906. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4907. del_timer(&plat_priv->fw_boot_timer);
  4908. del_timer(&pci_priv->dev_rddm_timer);
  4909. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4910. cnss_reason = CNSS_REASON_RDDM;
  4911. break;
  4912. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4913. case MHI_CB_FALLBACK_IMG:
  4914. plat_priv->use_fw_path_with_prefix = false;
  4915. cnss_pci_update_fw_name(pci_priv);
  4916. return;
  4917. #endif
  4918. default:
  4919. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4920. return;
  4921. }
  4922. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4923. }
  4924. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4925. {
  4926. int ret, num_vectors, i;
  4927. u32 user_base_data, base_vector;
  4928. int *irq;
  4929. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4930. MHI_MSI_NAME, &num_vectors,
  4931. &user_base_data, &base_vector);
  4932. if (ret)
  4933. return ret;
  4934. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4935. num_vectors, base_vector);
  4936. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4937. if (!irq)
  4938. return -ENOMEM;
  4939. for (i = 0; i < num_vectors; i++)
  4940. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev,
  4941. base_vector + i);
  4942. pci_priv->mhi_ctrl->irq = irq;
  4943. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4944. return 0;
  4945. }
  4946. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4947. struct mhi_link_info *link_info)
  4948. {
  4949. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4950. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4951. int ret = 0;
  4952. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4953. link_info->target_link_speed,
  4954. link_info->target_link_width);
  4955. /* It has to set target link speed here before setting link bandwidth
  4956. * when device requests link speed change. This can avoid setting link
  4957. * bandwidth getting rejected if requested link speed is higher than
  4958. * current one.
  4959. */
  4960. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4961. link_info->target_link_speed);
  4962. if (ret)
  4963. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4964. link_info->target_link_speed, ret);
  4965. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4966. link_info->target_link_speed,
  4967. link_info->target_link_width);
  4968. if (ret) {
  4969. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4970. return ret;
  4971. }
  4972. pci_priv->def_link_speed = link_info->target_link_speed;
  4973. pci_priv->def_link_width = link_info->target_link_width;
  4974. return 0;
  4975. }
  4976. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4977. void __iomem *addr, u32 *out)
  4978. {
  4979. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4980. u32 tmp = readl_relaxed(addr);
  4981. /* Unexpected value, query the link status */
  4982. if (PCI_INVALID_READ(tmp) &&
  4983. cnss_pci_check_link_status(pci_priv))
  4984. return -EIO;
  4985. *out = tmp;
  4986. return 0;
  4987. }
  4988. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4989. void __iomem *addr, u32 val)
  4990. {
  4991. writel_relaxed(val, addr);
  4992. }
  4993. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4994. {
  4995. int ret = 0;
  4996. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4997. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4998. struct mhi_controller *mhi_ctrl;
  4999. phys_addr_t bar_start;
  5000. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  5001. return 0;
  5002. mhi_ctrl = mhi_alloc_controller();
  5003. if (!mhi_ctrl) {
  5004. cnss_pr_err("Invalid MHI controller context\n");
  5005. return -EINVAL;
  5006. }
  5007. pci_priv->mhi_ctrl = mhi_ctrl;
  5008. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  5009. mhi_ctrl->fw_image = plat_priv->firmware_name;
  5010. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  5011. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  5012. #endif
  5013. mhi_ctrl->regs = pci_priv->bar;
  5014. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  5015. bar_start = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  5016. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  5017. &bar_start, mhi_ctrl->reg_len);
  5018. ret = cnss_pci_get_mhi_msi(pci_priv);
  5019. if (ret) {
  5020. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  5021. goto free_mhi_ctrl;
  5022. }
  5023. if (pci_priv->smmu_s1_enable) {
  5024. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  5025. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  5026. pci_priv->smmu_iova_len;
  5027. } else {
  5028. mhi_ctrl->iova_start = 0;
  5029. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  5030. }
  5031. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  5032. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  5033. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  5034. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  5035. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  5036. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  5037. if (!mhi_ctrl->rddm_size)
  5038. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  5039. mhi_ctrl->sbl_size = SZ_512K;
  5040. mhi_ctrl->seg_len = SZ_512K;
  5041. mhi_ctrl->fbc_download = true;
  5042. ret = mhi_register_controller(mhi_ctrl, &cnss_mhi_config);
  5043. if (ret) {
  5044. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  5045. goto free_mhi_irq;
  5046. }
  5047. /* MHI satellite driver only needs to connect when DRV is supported */
  5048. if (cnss_pci_is_drv_supported(pci_priv))
  5049. cnss_mhi_controller_set_base(pci_priv, bar_start);
  5050. /* BW scale CB needs to be set after registering MHI per requirement */
  5051. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  5052. ret = cnss_pci_update_fw_name(pci_priv);
  5053. if (ret)
  5054. goto unreg_mhi;
  5055. return 0;
  5056. unreg_mhi:
  5057. mhi_unregister_controller(mhi_ctrl);
  5058. free_mhi_irq:
  5059. kfree(mhi_ctrl->irq);
  5060. free_mhi_ctrl:
  5061. mhi_free_controller(mhi_ctrl);
  5062. return ret;
  5063. }
  5064. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  5065. {
  5066. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  5067. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  5068. return;
  5069. mhi_unregister_controller(mhi_ctrl);
  5070. kfree(mhi_ctrl->irq);
  5071. mhi_free_controller(mhi_ctrl);
  5072. }
  5073. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  5074. {
  5075. switch (pci_priv->device_id) {
  5076. case QCA6390_DEVICE_ID:
  5077. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  5078. pci_priv->wcss_reg = wcss_reg_access_seq;
  5079. pci_priv->pcie_reg = pcie_reg_access_seq;
  5080. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  5081. pci_priv->syspm_reg = syspm_reg_access_seq;
  5082. /* Configure WDOG register with specific value so that we can
  5083. * know if HW is in the process of WDOG reset recovery or not
  5084. * when reading the registers.
  5085. */
  5086. cnss_pci_reg_write
  5087. (pci_priv,
  5088. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  5089. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  5090. break;
  5091. case QCA6490_DEVICE_ID:
  5092. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  5093. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  5094. break;
  5095. default:
  5096. return;
  5097. }
  5098. }
  5099. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  5100. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  5101. {
  5102. struct cnss_pci_data *pci_priv = data;
  5103. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5104. enum rpm_status status;
  5105. struct device *dev;
  5106. pci_priv->wake_counter++;
  5107. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  5108. pci_priv->wake_irq, pci_priv->wake_counter);
  5109. /* Make sure abort current suspend */
  5110. cnss_pm_stay_awake(plat_priv);
  5111. cnss_pm_relax(plat_priv);
  5112. /* Above two pm* API calls will abort system suspend only when
  5113. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  5114. * calling pm_system_wakeup() is just to guarantee system suspend
  5115. * can be aborted if it is not initiated in any case.
  5116. */
  5117. pm_system_wakeup();
  5118. dev = &pci_priv->pci_dev->dev;
  5119. status = dev->power.runtime_status;
  5120. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  5121. cnss_pci_get_auto_suspended(pci_priv)) ||
  5122. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  5123. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  5124. cnss_pci_pm_request_resume(pci_priv);
  5125. }
  5126. return IRQ_HANDLED;
  5127. }
  5128. /**
  5129. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  5130. * @pci_priv: driver PCI bus context pointer
  5131. *
  5132. * This function initializes WLAN PCI wake GPIO and corresponding
  5133. * interrupt. It should be used in non-MSM platforms whose PCIe
  5134. * root complex driver doesn't handle the GPIO.
  5135. *
  5136. * Return: 0 for success or skip, negative value for error
  5137. */
  5138. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  5139. {
  5140. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5141. struct device *dev = &plat_priv->plat_dev->dev;
  5142. int ret = 0;
  5143. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  5144. "wlan-pci-wake-gpio", 0);
  5145. if (pci_priv->wake_gpio < 0)
  5146. goto out;
  5147. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  5148. pci_priv->wake_gpio);
  5149. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  5150. if (ret) {
  5151. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  5152. ret);
  5153. goto out;
  5154. }
  5155. gpio_direction_input(pci_priv->wake_gpio);
  5156. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  5157. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  5158. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  5159. if (ret) {
  5160. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  5161. goto free_gpio;
  5162. }
  5163. ret = enable_irq_wake(pci_priv->wake_irq);
  5164. if (ret) {
  5165. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  5166. goto free_irq;
  5167. }
  5168. return 0;
  5169. free_irq:
  5170. free_irq(pci_priv->wake_irq, pci_priv);
  5171. free_gpio:
  5172. gpio_free(pci_priv->wake_gpio);
  5173. out:
  5174. return ret;
  5175. }
  5176. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  5177. {
  5178. if (pci_priv->wake_gpio < 0)
  5179. return;
  5180. disable_irq_wake(pci_priv->wake_irq);
  5181. free_irq(pci_priv->wake_irq, pci_priv);
  5182. gpio_free(pci_priv->wake_gpio);
  5183. }
  5184. #else
  5185. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  5186. {
  5187. return 0;
  5188. }
  5189. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  5190. {
  5191. }
  5192. #endif
  5193. #if IS_ENABLED(CONFIG_ARCH_QCOM)
  5194. /**
  5195. * cnss_pci_of_reserved_mem_device_init() - Assign reserved memory region
  5196. * to given PCI device
  5197. * @pci_priv: driver PCI bus context pointer
  5198. *
  5199. * This function shall call corresponding of_reserved_mem_device* API to
  5200. * assign reserved memory region to PCI device based on where the memory is
  5201. * defined and attached to (platform device of_node or PCI device of_node)
  5202. * in device tree.
  5203. *
  5204. * Return: 0 for success, negative value for error
  5205. */
  5206. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  5207. {
  5208. struct device *dev_pci = &pci_priv->pci_dev->dev;
  5209. int ret;
  5210. /* Use of_reserved_mem_device_init_by_idx() if reserved memory is
  5211. * attached to platform device of_node.
  5212. */
  5213. ret = of_reserved_mem_device_init(dev_pci);
  5214. if (ret)
  5215. cnss_pr_err("Failed to init reserved mem device, err = %d\n",
  5216. ret);
  5217. if (dev_pci->cma_area)
  5218. cnss_pr_dbg("CMA area is %s\n",
  5219. cma_get_name(dev_pci->cma_area));
  5220. return ret;
  5221. }
  5222. #else
  5223. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  5224. {
  5225. return 0;
  5226. }
  5227. #endif
  5228. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  5229. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  5230. * has to take care everything device driver needed which is currently done
  5231. * from pci_dev_pm_ops.
  5232. */
  5233. static struct dev_pm_domain cnss_pm_domain = {
  5234. .ops = {
  5235. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5236. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5237. cnss_pci_resume_noirq)
  5238. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  5239. cnss_pci_runtime_resume,
  5240. cnss_pci_runtime_idle)
  5241. }
  5242. };
  5243. static int cnss_pci_probe(struct pci_dev *pci_dev,
  5244. const struct pci_device_id *id)
  5245. {
  5246. int ret = 0;
  5247. struct cnss_pci_data *pci_priv;
  5248. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  5249. struct device *dev = &pci_dev->dev;
  5250. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  5251. id->vendor, pci_dev->device);
  5252. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  5253. if (!pci_priv) {
  5254. ret = -ENOMEM;
  5255. goto out;
  5256. }
  5257. pci_priv->pci_link_state = PCI_LINK_UP;
  5258. pci_priv->plat_priv = plat_priv;
  5259. pci_priv->pci_dev = pci_dev;
  5260. pci_priv->pci_device_id = id;
  5261. pci_priv->device_id = pci_dev->device;
  5262. cnss_set_pci_priv(pci_dev, pci_priv);
  5263. plat_priv->device_id = pci_dev->device;
  5264. plat_priv->bus_priv = pci_priv;
  5265. mutex_init(&pci_priv->bus_lock);
  5266. if (plat_priv->use_pm_domain)
  5267. dev->pm_domain = &cnss_pm_domain;
  5268. cnss_pci_of_reserved_mem_device_init(pci_priv);
  5269. ret = cnss_register_subsys(plat_priv);
  5270. if (ret)
  5271. goto reset_ctx;
  5272. ret = cnss_register_ramdump(plat_priv);
  5273. if (ret)
  5274. goto unregister_subsys;
  5275. ret = cnss_pci_init_smmu(pci_priv);
  5276. if (ret)
  5277. goto unregister_ramdump;
  5278. ret = cnss_reg_pci_event(pci_priv);
  5279. if (ret) {
  5280. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  5281. goto deinit_smmu;
  5282. }
  5283. ret = cnss_pci_enable_bus(pci_priv);
  5284. if (ret)
  5285. goto dereg_pci_event;
  5286. ret = cnss_pci_enable_msi(pci_priv);
  5287. if (ret)
  5288. goto disable_bus;
  5289. ret = cnss_pci_register_mhi(pci_priv);
  5290. if (ret)
  5291. goto disable_msi;
  5292. switch (pci_dev->device) {
  5293. case QCA6174_DEVICE_ID:
  5294. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  5295. &pci_priv->revision_id);
  5296. break;
  5297. case QCA6290_DEVICE_ID:
  5298. case QCA6390_DEVICE_ID:
  5299. case QCA6490_DEVICE_ID:
  5300. case KIWI_DEVICE_ID:
  5301. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  5302. timer_setup(&pci_priv->dev_rddm_timer,
  5303. cnss_dev_rddm_timeout_hdlr, 0);
  5304. timer_setup(&pci_priv->boot_debug_timer,
  5305. cnss_boot_debug_timeout_hdlr, 0);
  5306. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  5307. cnss_pci_time_sync_work_hdlr);
  5308. cnss_pci_get_link_status(pci_priv);
  5309. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  5310. cnss_pci_wake_gpio_init(pci_priv);
  5311. break;
  5312. default:
  5313. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  5314. pci_dev->device);
  5315. ret = -ENODEV;
  5316. goto unreg_mhi;
  5317. }
  5318. cnss_pci_config_regs(pci_priv);
  5319. if (EMULATION_HW)
  5320. goto out;
  5321. ret = cnss_suspend_pci_link(pci_priv);
  5322. if (ret)
  5323. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  5324. cnss_power_off_device(plat_priv);
  5325. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5326. return 0;
  5327. unreg_mhi:
  5328. cnss_pci_unregister_mhi(pci_priv);
  5329. disable_msi:
  5330. cnss_pci_disable_msi(pci_priv);
  5331. disable_bus:
  5332. cnss_pci_disable_bus(pci_priv);
  5333. dereg_pci_event:
  5334. cnss_dereg_pci_event(pci_priv);
  5335. deinit_smmu:
  5336. cnss_pci_deinit_smmu(pci_priv);
  5337. unregister_ramdump:
  5338. cnss_unregister_ramdump(plat_priv);
  5339. unregister_subsys:
  5340. cnss_unregister_subsys(plat_priv);
  5341. reset_ctx:
  5342. plat_priv->bus_priv = NULL;
  5343. out:
  5344. return ret;
  5345. }
  5346. static void cnss_pci_remove(struct pci_dev *pci_dev)
  5347. {
  5348. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  5349. struct cnss_plat_data *plat_priv =
  5350. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  5351. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  5352. cnss_pci_free_m3_mem(pci_priv);
  5353. cnss_pci_free_fw_mem(pci_priv);
  5354. cnss_pci_free_qdss_mem(pci_priv);
  5355. switch (pci_dev->device) {
  5356. case QCA6290_DEVICE_ID:
  5357. case QCA6390_DEVICE_ID:
  5358. case QCA6490_DEVICE_ID:
  5359. case KIWI_DEVICE_ID:
  5360. cnss_pci_wake_gpio_deinit(pci_priv);
  5361. del_timer(&pci_priv->boot_debug_timer);
  5362. del_timer(&pci_priv->dev_rddm_timer);
  5363. break;
  5364. default:
  5365. break;
  5366. }
  5367. cnss_pci_unregister_mhi(pci_priv);
  5368. cnss_pci_disable_msi(pci_priv);
  5369. cnss_pci_disable_bus(pci_priv);
  5370. cnss_dereg_pci_event(pci_priv);
  5371. cnss_pci_deinit_smmu(pci_priv);
  5372. if (plat_priv) {
  5373. cnss_unregister_ramdump(plat_priv);
  5374. cnss_unregister_subsys(plat_priv);
  5375. plat_priv->bus_priv = NULL;
  5376. } else {
  5377. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  5378. }
  5379. }
  5380. static const struct pci_device_id cnss_pci_id_table[] = {
  5381. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5382. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5383. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5384. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5385. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  5386. { 0 }
  5387. };
  5388. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  5389. static const struct dev_pm_ops cnss_pm_ops = {
  5390. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  5391. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  5392. cnss_pci_resume_noirq)
  5393. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  5394. cnss_pci_runtime_idle)
  5395. };
  5396. struct pci_driver cnss_pci_driver = {
  5397. .name = "cnss_pci",
  5398. .id_table = cnss_pci_id_table,
  5399. .probe = cnss_pci_probe,
  5400. .remove = cnss_pci_remove,
  5401. .driver = {
  5402. .pm = &cnss_pm_ops,
  5403. },
  5404. };
  5405. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  5406. {
  5407. int ret, retry = 0;
  5408. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  5409. * since there may be link issues if it boots up with Gen3 link speed.
  5410. * Device is able to change it later at any time. It will be rejected
  5411. * if requested speed is higher than the one specified in PCIe DT.
  5412. */
  5413. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  5414. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  5415. PCI_EXP_LNKSTA_CLS_5_0GB);
  5416. if (ret && ret != -EPROBE_DEFER)
  5417. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  5418. rc_num, ret);
  5419. }
  5420. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  5421. retry:
  5422. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  5423. if (ret) {
  5424. if (ret == -EPROBE_DEFER) {
  5425. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  5426. goto out;
  5427. }
  5428. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  5429. rc_num, ret);
  5430. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  5431. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  5432. goto retry;
  5433. } else {
  5434. goto out;
  5435. }
  5436. }
  5437. plat_priv->rc_num = rc_num;
  5438. out:
  5439. return ret;
  5440. }
  5441. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  5442. {
  5443. struct device *dev = &plat_priv->plat_dev->dev;
  5444. const __be32 *prop;
  5445. int ret = 0, prop_len = 0, rc_count, i;
  5446. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  5447. if (!prop || !prop_len) {
  5448. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  5449. goto out;
  5450. }
  5451. rc_count = prop_len / sizeof(__be32);
  5452. for (i = 0; i < rc_count; i++) {
  5453. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  5454. if (!ret)
  5455. break;
  5456. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  5457. goto out;
  5458. }
  5459. ret = pci_register_driver(&cnss_pci_driver);
  5460. if (ret) {
  5461. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  5462. ret);
  5463. goto out;
  5464. }
  5465. if (!plat_priv->bus_priv) {
  5466. cnss_pr_err("Failed to probe PCI driver\n");
  5467. ret = -ENODEV;
  5468. goto unreg_pci;
  5469. }
  5470. return 0;
  5471. unreg_pci:
  5472. pci_unregister_driver(&cnss_pci_driver);
  5473. out:
  5474. return ret;
  5475. }
  5476. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  5477. {
  5478. pci_unregister_driver(&cnss_pci_driver);
  5479. }