swr-mstr-ctrl.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046
  1. /* Copyright (c) 2015-2018, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/irq.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/io.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/delay.h>
  20. #include <linux/kthread.h>
  21. #include <linux/clk.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/of.h>
  24. #include <linux/debugfs.h>
  25. #include <linux/uaccess.h>
  26. #include <soc/soundwire.h>
  27. #include <soc/swr-wcd.h>
  28. #include <linux/regmap.h>
  29. #include "swrm_registers.h"
  30. #include "swr-mstr-ctrl.h"
  31. #include "swrm_port_config.h"
  32. #define SWR_BROADCAST_CMD_ID 0x0F
  33. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  34. #define SWR_DEV_ID_MASK 0xFFFFFFFF
  35. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  36. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  37. #define SWR_INVALID_PARAM 0xFF
  38. /* pm runtime auto suspend timer in msecs */
  39. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  40. module_param(auto_suspend_timer, int, 0664);
  41. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  42. enum {
  43. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  44. SWR_ATTACHED_OK, /* Device is attached */
  45. SWR_ALERT, /* Device alters master for any interrupts */
  46. SWR_RESERVED, /* Reserved */
  47. };
  48. enum {
  49. MASTER_ID_WSA = 1,
  50. MASTER_ID_RX,
  51. MASTER_ID_TX
  52. };
  53. #define TRUE 1
  54. #define FALSE 0
  55. #define SWRM_MAX_PORT_REG 120
  56. #define SWRM_MAX_INIT_REG 10
  57. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  58. #define SWR_MSTR_START_REG_ADDR 0x00
  59. #define SWR_MSTR_MAX_BUF_LEN 32
  60. #define BYTES_PER_LINE 12
  61. #define SWR_MSTR_RD_BUF_LEN 8
  62. #define SWR_MSTR_WR_BUF_LEN 32
  63. #define MAX_FIFO_RD_FAIL_RETRY 3
  64. static struct swr_mstr_ctrl *dbgswrm;
  65. static struct dentry *debugfs_swrm_dent;
  66. static struct dentry *debugfs_peek;
  67. static struct dentry *debugfs_poke;
  68. static struct dentry *debugfs_reg_dump;
  69. static unsigned int read_data;
  70. static bool swrm_is_msm_variant(int val)
  71. {
  72. return (val == SWRM_VERSION_1_3);
  73. }
  74. static int swrm_debug_open(struct inode *inode, struct file *file)
  75. {
  76. file->private_data = inode->i_private;
  77. return 0;
  78. }
  79. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  80. {
  81. char *token;
  82. int base, cnt;
  83. token = strsep(&buf, " ");
  84. for (cnt = 0; cnt < num_of_par; cnt++) {
  85. if (token) {
  86. if ((token[1] == 'x') || (token[1] == 'X'))
  87. base = 16;
  88. else
  89. base = 10;
  90. if (kstrtou32(token, base, &param1[cnt]) != 0)
  91. return -EINVAL;
  92. token = strsep(&buf, " ");
  93. } else
  94. return -EINVAL;
  95. }
  96. return 0;
  97. }
  98. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  99. loff_t *ppos)
  100. {
  101. int i, reg_val, len;
  102. ssize_t total = 0;
  103. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  104. if (!ubuf || !ppos)
  105. return 0;
  106. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  107. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  108. reg_val = dbgswrm->read(dbgswrm->handle, i);
  109. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  110. if ((total + len) >= count - 1)
  111. break;
  112. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  113. pr_err("%s: fail to copy reg dump\n", __func__);
  114. total = -EFAULT;
  115. goto copy_err;
  116. }
  117. *ppos += len;
  118. total += len;
  119. }
  120. copy_err:
  121. return total;
  122. }
  123. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  124. size_t count, loff_t *ppos)
  125. {
  126. char lbuf[SWR_MSTR_RD_BUF_LEN];
  127. char *access_str;
  128. ssize_t ret_cnt;
  129. if (!count || !file || !ppos || !ubuf)
  130. return -EINVAL;
  131. access_str = file->private_data;
  132. if (*ppos < 0)
  133. return -EINVAL;
  134. if (!strcmp(access_str, "swrm_peek")) {
  135. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  136. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  137. strnlen(lbuf, 7));
  138. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  139. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  140. } else {
  141. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  142. ret_cnt = -EPERM;
  143. }
  144. return ret_cnt;
  145. }
  146. static ssize_t swrm_debug_write(struct file *filp,
  147. const char __user *ubuf, size_t cnt, loff_t *ppos)
  148. {
  149. char lbuf[SWR_MSTR_WR_BUF_LEN];
  150. int rc;
  151. u32 param[5];
  152. char *access_str;
  153. if (!filp || !ppos || !ubuf)
  154. return -EINVAL;
  155. access_str = filp->private_data;
  156. if (cnt > sizeof(lbuf) - 1)
  157. return -EINVAL;
  158. rc = copy_from_user(lbuf, ubuf, cnt);
  159. if (rc)
  160. return -EFAULT;
  161. lbuf[cnt] = '\0';
  162. if (!strcmp(access_str, "swrm_poke")) {
  163. /* write */
  164. rc = get_parameters(lbuf, param, 2);
  165. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  166. (param[1] <= 0xFFFFFFFF) &&
  167. (rc == 0))
  168. rc = dbgswrm->write(dbgswrm->handle, param[0],
  169. param[1]);
  170. else
  171. rc = -EINVAL;
  172. } else if (!strcmp(access_str, "swrm_peek")) {
  173. /* read */
  174. rc = get_parameters(lbuf, param, 1);
  175. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  176. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  177. else
  178. rc = -EINVAL;
  179. }
  180. if (rc == 0)
  181. rc = cnt;
  182. else
  183. pr_err("%s: rc = %d\n", __func__, rc);
  184. return rc;
  185. }
  186. static const struct file_operations swrm_debug_ops = {
  187. .open = swrm_debug_open,
  188. .write = swrm_debug_write,
  189. .read = swrm_debug_read,
  190. };
  191. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  192. {
  193. if (!swrm->clk || !swrm->handle)
  194. return -EINVAL;
  195. if (enable) {
  196. swrm->clk_ref_count++;
  197. if (swrm->clk_ref_count == 1) {
  198. swrm->clk(swrm->handle, true);
  199. swrm->state = SWR_MSTR_UP;
  200. }
  201. } else if (--swrm->clk_ref_count == 0) {
  202. swrm->clk(swrm->handle, false);
  203. swrm->state = SWR_MSTR_DOWN;
  204. } else if (swrm->clk_ref_count < 0) {
  205. pr_err("%s: swrm clk count mismatch\n", __func__);
  206. swrm->clk_ref_count = 0;
  207. }
  208. return 0;
  209. }
  210. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  211. u16 reg, u32 *value)
  212. {
  213. u32 temp = (u32)(*value);
  214. int ret;
  215. ret = swrm_clk_request(swrm, TRUE);
  216. if (ret)
  217. return -EINVAL;
  218. iowrite32(temp, swrm->swrm_dig_base + reg);
  219. swrm_clk_request(swrm, FALSE);
  220. return 0;
  221. }
  222. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  223. u16 reg, u32 *value)
  224. {
  225. u32 temp = 0;
  226. int ret;
  227. ret = swrm_clk_request(swrm, TRUE);
  228. if (ret)
  229. return -EINVAL;
  230. temp = ioread32(swrm->swrm_dig_base + reg);
  231. *value = temp;
  232. swrm_clk_request(swrm, FALSE);
  233. return 0;
  234. }
  235. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  236. {
  237. u32 val = 0;
  238. if (swrm->read)
  239. val = swrm->read(swrm->handle, reg_addr);
  240. else
  241. swrm_ahb_read(swrm, reg_addr, &val);
  242. return val;
  243. }
  244. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  245. {
  246. if (swrm->write)
  247. swrm->write(swrm->handle, reg_addr, val);
  248. else
  249. swrm_ahb_write(swrm, reg_addr, &val);
  250. }
  251. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  252. u32 *val, unsigned int length)
  253. {
  254. int i = 0;
  255. if (swrm->bulk_write)
  256. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  257. else {
  258. mutex_lock(&swrm->iolock);
  259. for (i = 0; i < length; i++) {
  260. /* wait for FIFO WR command to complete to avoid overflow */
  261. usleep_range(100, 105);
  262. swr_master_write(swrm, reg_addr[i], val[i]);
  263. }
  264. mutex_unlock(&swrm->iolock);
  265. }
  266. return 0;
  267. }
  268. static bool swrm_is_port_en(struct swr_master *mstr)
  269. {
  270. return !!(mstr->num_port);
  271. }
  272. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  273. struct port_params *params)
  274. {
  275. u8 i;
  276. struct port_params *config = params;
  277. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  278. /* wsa uses single frame structure for all configurations */
  279. if (!swrm->mport_cfg[i].port_en)
  280. continue;
  281. swrm->mport_cfg[i].sinterval = config[i].si;
  282. swrm->mport_cfg[i].offset1 = config[i].off1;
  283. swrm->mport_cfg[i].offset2 = config[i].off2;
  284. swrm->mport_cfg[i].hstart = config[i].hstart;
  285. swrm->mport_cfg[i].hstop = config[i].hstop;
  286. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  287. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  288. swrm->mport_cfg[i].word_length = config[i].wd_len;
  289. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  290. }
  291. }
  292. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  293. {
  294. struct port_params *params;
  295. switch (swrm->master_id) {
  296. case MASTER_ID_WSA:
  297. params = wsa_frame_superset;
  298. break;
  299. case MASTER_ID_RX:
  300. /* Two RX tables for dsd and without dsd enabled */
  301. if (swrm->mport_cfg[4].port_en)
  302. params = rx_frame_params_dsd;
  303. else
  304. params = rx_frame_params;
  305. break;
  306. case MASTER_ID_TX:
  307. params = tx_frame_params_superset;
  308. break;
  309. default: /* MASTER_GENERIC*/
  310. /* computer generic frame parameters */
  311. return -EINVAL;
  312. }
  313. copy_port_tables(swrm, params);
  314. return 0;
  315. }
  316. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  317. u8 *mstr_ch_mask, u8 mstr_prt_type,
  318. u8 slv_port_id)
  319. {
  320. int i, j;
  321. *mstr_port_id = 0;
  322. for (i = 1; i <= swrm->num_ports; i++) {
  323. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  324. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  325. goto found;
  326. }
  327. }
  328. found:
  329. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  330. dev_err(swrm->dev, "%s: port type not supported by master\n",
  331. __func__);
  332. return -EINVAL;
  333. }
  334. /* id 0 corresponds to master port 1 */
  335. *mstr_port_id = i - 1;
  336. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  337. return 0;
  338. }
  339. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  340. u8 dev_addr, u16 reg_addr)
  341. {
  342. u32 val;
  343. u8 id = *cmd_id;
  344. if (id != SWR_BROADCAST_CMD_ID) {
  345. if (id < 14)
  346. id += 1;
  347. else
  348. id = 0;
  349. *cmd_id = id;
  350. }
  351. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  352. return val;
  353. }
  354. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  355. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  356. u32 len)
  357. {
  358. u32 val;
  359. u32 retry_attempt = 0;
  360. mutex_lock(&swrm->iolock);
  361. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  362. /* wait for FIFO RD to complete to avoid overflow */
  363. usleep_range(100, 105);
  364. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  365. /* wait for FIFO RD CMD complete to avoid overflow */
  366. usleep_range(250, 255);
  367. retry_read:
  368. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  369. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  370. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  371. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  372. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  373. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  374. /* wait 500 us before retry on fifo read failure */
  375. usleep_range(500, 505);
  376. retry_attempt++;
  377. goto retry_read;
  378. } else {
  379. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  380. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  381. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  382. dev_addr, *cmd_data);
  383. dev_err_ratelimited(swrm->dev,
  384. "%s: failed to read fifo\n", __func__);
  385. }
  386. }
  387. mutex_unlock(&swrm->iolock);
  388. return 0;
  389. }
  390. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  391. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  392. {
  393. u32 val;
  394. int ret = 0;
  395. mutex_lock(&swrm->iolock);
  396. if (!cmd_id)
  397. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  398. dev_addr, reg_addr);
  399. else
  400. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  401. dev_addr, reg_addr);
  402. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  403. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  404. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  405. /* wait for FIFO WR command to complete to avoid overflow */
  406. usleep_range(250, 255);
  407. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  408. if (cmd_id == 0xF) {
  409. /*
  410. * sleep for 10ms for MSM soundwire variant to allow broadcast
  411. * command to complete.
  412. */
  413. if (swrm_is_msm_variant(swrm->version))
  414. usleep_range(10000, 10100);
  415. else
  416. wait_for_completion_timeout(&swrm->broadcast,
  417. (2 * HZ/10));
  418. }
  419. mutex_unlock(&swrm->iolock);
  420. return ret;
  421. }
  422. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  423. void *buf, u32 len)
  424. {
  425. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  426. int ret = 0;
  427. int val;
  428. u8 *reg_val = (u8 *)buf;
  429. if (!swrm) {
  430. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  431. return -EINVAL;
  432. }
  433. pm_runtime_get_sync(swrm->dev);
  434. if (dev_num)
  435. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr,
  436. len);
  437. else
  438. val = swr_master_read(swrm, reg_addr);
  439. if (!ret)
  440. *reg_val = (u8)val;
  441. pm_runtime_put_autosuspend(swrm->dev);
  442. pm_runtime_mark_last_busy(swrm->dev);
  443. return ret;
  444. }
  445. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  446. const void *buf)
  447. {
  448. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  449. int ret = 0;
  450. u8 reg_val = *(u8 *)buf;
  451. if (!swrm) {
  452. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  453. return -EINVAL;
  454. }
  455. pm_runtime_get_sync(swrm->dev);
  456. if (dev_num)
  457. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  458. else
  459. swr_master_write(swrm, reg_addr, reg_val);
  460. pm_runtime_put_autosuspend(swrm->dev);
  461. pm_runtime_mark_last_busy(swrm->dev);
  462. return ret;
  463. }
  464. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  465. const void *buf, size_t len)
  466. {
  467. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  468. int ret = 0;
  469. int i;
  470. u32 *val;
  471. u32 *swr_fifo_reg;
  472. if (!swrm || !swrm->handle) {
  473. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  474. return -EINVAL;
  475. }
  476. if (len <= 0)
  477. return -EINVAL;
  478. pm_runtime_get_sync(swrm->dev);
  479. if (dev_num) {
  480. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  481. if (!swr_fifo_reg) {
  482. ret = -ENOMEM;
  483. goto err;
  484. }
  485. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  486. if (!val) {
  487. ret = -ENOMEM;
  488. goto mem_fail;
  489. }
  490. for (i = 0; i < len; i++) {
  491. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  492. ((u8 *)buf)[i],
  493. dev_num,
  494. ((u16 *)reg)[i]);
  495. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  496. }
  497. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  498. if (ret) {
  499. dev_err(&master->dev, "%s: bulk write failed\n",
  500. __func__);
  501. ret = -EINVAL;
  502. }
  503. } else {
  504. dev_err(&master->dev,
  505. "%s: No support of Bulk write for master regs\n",
  506. __func__);
  507. ret = -EINVAL;
  508. goto err;
  509. }
  510. kfree(val);
  511. mem_fail:
  512. kfree(swr_fifo_reg);
  513. err:
  514. pm_runtime_put_autosuspend(swrm->dev);
  515. pm_runtime_mark_last_busy(swrm->dev);
  516. return ret;
  517. }
  518. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  519. {
  520. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  521. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  522. }
  523. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  524. u8 row, u8 col)
  525. {
  526. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  527. SWRS_SCP_FRAME_CTRL_BANK(bank));
  528. }
  529. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  530. u8 slv_port, u8 dev_num)
  531. {
  532. struct swr_port_info *port_req = NULL;
  533. list_for_each_entry(port_req, &mport->port_req_list, list) {
  534. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  535. if ((port_req->slave_port_id == slv_port)
  536. && (port_req->dev_num == dev_num))
  537. return port_req;
  538. }
  539. return NULL;
  540. }
  541. static bool swrm_remove_from_group(struct swr_master *master)
  542. {
  543. struct swr_device *swr_dev;
  544. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  545. bool is_removed = false;
  546. if (!swrm)
  547. goto end;
  548. mutex_lock(&swrm->mlock);
  549. if ((swrm->num_rx_chs > 1) &&
  550. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  551. list_for_each_entry(swr_dev, &master->devices,
  552. dev_list) {
  553. swr_dev->group_id = SWR_GROUP_NONE;
  554. master->gr_sid = 0;
  555. }
  556. is_removed = true;
  557. }
  558. mutex_unlock(&swrm->mlock);
  559. end:
  560. return is_removed;
  561. }
  562. static void swrm_disable_ports(struct swr_master *master,
  563. u8 bank)
  564. {
  565. u32 value;
  566. struct swr_port_info *port_req;
  567. int i;
  568. struct swrm_mports *mport;
  569. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  570. if (!swrm) {
  571. pr_err("%s: swrm is null\n", __func__);
  572. return;
  573. }
  574. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  575. master->num_port);
  576. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  577. mport = &(swrm->mport_cfg[i]);
  578. if (!mport->port_en)
  579. continue;
  580. list_for_each_entry(port_req, &mport->port_req_list, list) {
  581. /* skip ports with no change req's*/
  582. if (port_req->req_ch == port_req->ch_en)
  583. continue;
  584. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  585. port_req->dev_num, 0x00,
  586. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  587. bank));
  588. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  589. __func__, i,
  590. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  591. }
  592. value = ((mport->req_ch)
  593. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  594. value |= ((mport->offset2)
  595. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  596. value |= ((mport->offset1)
  597. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  598. value |= mport->sinterval;
  599. swr_master_write(swrm,
  600. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  601. value);
  602. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  603. __func__, i,
  604. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  605. }
  606. }
  607. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  608. {
  609. struct swr_port_info *port_req, *next;
  610. int i;
  611. struct swrm_mports *mport;
  612. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  613. if (!swrm) {
  614. pr_err("%s: swrm is null\n", __func__);
  615. return;
  616. }
  617. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  618. master->num_port);
  619. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  620. mport = &(swrm->mport_cfg[i]);
  621. list_for_each_entry_safe(port_req, next,
  622. &mport->port_req_list, list) {
  623. /* skip ports without new ch req */
  624. if (port_req->ch_en == port_req->req_ch)
  625. continue;
  626. /* remove new ch req's*/
  627. port_req->ch_en = port_req->req_ch;
  628. /* If no streams enabled on port, remove the port req */
  629. if (port_req->ch_en == 0) {
  630. list_del(&port_req->list);
  631. kfree(port_req);
  632. }
  633. }
  634. /* remove new ch req's on mport*/
  635. mport->ch_en = mport->req_ch;
  636. if (!(mport->ch_en)) {
  637. mport->port_en = false;
  638. master->port_en_mask &= ~i;
  639. }
  640. }
  641. }
  642. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  643. {
  644. u32 value, slv_id;
  645. struct swr_port_info *port_req;
  646. int i;
  647. struct swrm_mports *mport;
  648. u32 reg[SWRM_MAX_PORT_REG];
  649. u32 val[SWRM_MAX_PORT_REG];
  650. int len = 0;
  651. u8 hparams;
  652. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  653. if (!swrm) {
  654. pr_err("%s: swrm is null\n", __func__);
  655. return;
  656. }
  657. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  658. master->num_port);
  659. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  660. mport = &(swrm->mport_cfg[i]);
  661. if (!mport->port_en)
  662. continue;
  663. list_for_each_entry(port_req, &mport->port_req_list, list) {
  664. slv_id = port_req->slave_port_id;
  665. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  666. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  667. port_req->dev_num, 0x00,
  668. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  669. bank));
  670. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  671. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  672. port_req->dev_num, 0x00,
  673. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  674. bank));
  675. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  676. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  677. port_req->dev_num, 0x00,
  678. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  679. bank));
  680. if (mport->offset2 != SWR_INVALID_PARAM) {
  681. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  682. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  683. port_req->dev_num, 0x00,
  684. SWRS_DP_OFFSET_CONTROL_2_BANK(
  685. slv_id, bank));
  686. }
  687. if (mport->hstart != SWR_INVALID_PARAM
  688. && mport->hstop != SWR_INVALID_PARAM) {
  689. hparams = (mport->hstart << 4) | mport->hstop;
  690. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  691. val[len++] = SWR_REG_VAL_PACK(hparams,
  692. port_req->dev_num, 0x00,
  693. SWRS_DP_HCONTROL_BANK(slv_id,
  694. bank));
  695. }
  696. if (mport->word_length != SWR_INVALID_PARAM) {
  697. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  698. val[len++] =
  699. SWR_REG_VAL_PACK(mport->word_length,
  700. port_req->dev_num, 0x00,
  701. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  702. }
  703. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  704. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  705. val[len++] =
  706. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  707. port_req->dev_num, 0x00,
  708. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  709. bank));
  710. }
  711. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  712. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  713. val[len++] =
  714. SWR_REG_VAL_PACK(mport->blk_grp_count,
  715. port_req->dev_num, 0x00,
  716. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  717. bank));
  718. }
  719. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  720. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  721. val[len++] =
  722. SWR_REG_VAL_PACK(mport->lane_ctrl,
  723. port_req->dev_num, 0x00,
  724. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  725. bank));
  726. }
  727. port_req->ch_en = port_req->req_ch;
  728. }
  729. value = ((mport->req_ch)
  730. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  731. value |= ((mport->offset2)
  732. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  733. value |= ((mport->offset1)
  734. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  735. value |= mport->sinterval;
  736. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  737. val[len++] = value;
  738. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  739. __func__, i,
  740. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  741. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  742. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  743. val[len++] = mport->lane_ctrl;
  744. }
  745. if (mport->word_length != SWR_INVALID_PARAM) {
  746. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  747. val[len++] = mport->word_length;
  748. }
  749. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  750. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  751. val[len++] = mport->blk_grp_count;
  752. }
  753. if (mport->hstart != SWR_INVALID_PARAM
  754. && mport->hstop != SWR_INVALID_PARAM) {
  755. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  756. hparams = (mport->hstart << 4) | mport->hstop;
  757. val[len++] = hparams;
  758. }
  759. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  760. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  761. val[len++] = mport->blk_pack_mode;
  762. }
  763. mport->ch_en = mport->req_ch;
  764. }
  765. swr_master_bulk_write(swrm, reg, val, len);
  766. }
  767. static void swrm_apply_port_config(struct swr_master *master)
  768. {
  769. u8 bank;
  770. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  771. if (!swrm) {
  772. pr_err("%s: Invalid handle to swr controller\n",
  773. __func__);
  774. return;
  775. }
  776. bank = get_inactive_bank_num(swrm);
  777. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  778. __func__, bank, master->num_port);
  779. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  780. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  781. swrm_copy_data_port_config(master, bank);
  782. }
  783. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  784. {
  785. u8 bank;
  786. u32 value, n_row, n_col;
  787. int ret;
  788. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  789. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  790. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  791. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  792. u8 inactive_bank;
  793. if (!swrm) {
  794. pr_err("%s: swrm is null\n", __func__);
  795. return -EFAULT;
  796. }
  797. mutex_lock(&swrm->mlock);
  798. if (enable)
  799. pm_runtime_get_sync(swrm->dev);
  800. bank = get_inactive_bank_num(swrm);
  801. if (enable) {
  802. ret = swrm_get_port_config(swrm);
  803. if (ret) {
  804. /* cannot accommodate ports */
  805. swrm_cleanup_disabled_port_reqs(master);
  806. pm_runtime_mark_last_busy(swrm->dev);
  807. pm_runtime_put_autosuspend(swrm->dev);
  808. mutex_unlock(&swrm->mlock);
  809. return -EINVAL;
  810. }
  811. /* apply the new port config*/
  812. swrm_apply_port_config(master);
  813. } else {
  814. swrm_disable_ports(master, bank);
  815. }
  816. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  817. __func__, enable, swrm->num_cfg_devs);
  818. if (enable) {
  819. /* set col = 16 */
  820. n_col = SWR_MAX_COL;
  821. } else {
  822. /*
  823. * Do not change to col = 2 if there are still active ports
  824. */
  825. if (!master->num_port)
  826. n_col = SWR_MIN_COL;
  827. else
  828. n_col = SWR_MAX_COL;
  829. }
  830. /* Use default 50 * x, frame shape. Change based on mclk */
  831. n_row = SWR_ROW_50;
  832. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  833. value &= (~mask);
  834. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  835. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  836. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  837. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  838. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  839. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  840. enable_bank_switch(swrm, bank, n_row, n_col);
  841. inactive_bank = bank ? 0 : 1;
  842. if (enable)
  843. swrm_copy_data_port_config(master, inactive_bank);
  844. else {
  845. swrm_disable_ports(master, inactive_bank);
  846. swrm_cleanup_disabled_port_reqs(master);
  847. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  848. __func__);
  849. pm_runtime_mark_last_busy(swrm->dev);
  850. pm_runtime_put_autosuspend(swrm->dev);
  851. }
  852. mutex_unlock(&swrm->mlock);
  853. return 0;
  854. }
  855. static int swrm_connect_port(struct swr_master *master,
  856. struct swr_params *portinfo)
  857. {
  858. int i;
  859. struct swr_port_info *port_req;
  860. int ret = 0;
  861. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  862. struct swrm_mports *mport;
  863. u8 mstr_port_id, mstr_ch_msk;
  864. dev_dbg(&master->dev, "%s: enter\n", __func__);
  865. if (!portinfo)
  866. return -EINVAL;
  867. if (!swrm) {
  868. dev_err(&master->dev,
  869. "%s: Invalid handle to swr controller\n",
  870. __func__);
  871. return -EINVAL;
  872. }
  873. mutex_lock(&swrm->mlock);
  874. for (i = 0; i < portinfo->num_port; i++) {
  875. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  876. portinfo->port_type[i],
  877. portinfo->port_id[i]);
  878. if (ret) {
  879. dev_err(&master->dev,
  880. "%s: mstr portid for slv port %d not found\n",
  881. __func__, portinfo->port_id[i]);
  882. goto port_fail;
  883. }
  884. mport = &(swrm->mport_cfg[mstr_port_id]);
  885. /* get port req */
  886. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  887. portinfo->dev_num);
  888. if (!port_req) {
  889. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  890. __func__, portinfo->port_id[i],
  891. portinfo->dev_num);
  892. port_req = kzalloc(sizeof(struct swr_port_info),
  893. GFP_KERNEL);
  894. if (!port_req) {
  895. ret = -ENOMEM;
  896. goto mem_fail;
  897. }
  898. port_req->dev_num = portinfo->dev_num;
  899. port_req->slave_port_id = portinfo->port_id[i];
  900. port_req->num_ch = portinfo->num_ch[i];
  901. port_req->ch_rate = portinfo->ch_rate[i];
  902. port_req->ch_en = 0;
  903. port_req->master_port_id = mstr_port_id;
  904. list_add(&port_req->list, &mport->port_req_list);
  905. }
  906. port_req->req_ch |= portinfo->ch_en[i];
  907. dev_dbg(&master->dev,
  908. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  909. __func__, port_req->master_port_id,
  910. port_req->slave_port_id, port_req->ch_rate,
  911. port_req->num_ch);
  912. /* Put the port req on master port */
  913. mport = &(swrm->mport_cfg[mstr_port_id]);
  914. mport->port_en = true;
  915. mport->req_ch |= mstr_ch_msk;
  916. master->port_en_mask |= (1 << mstr_port_id);
  917. }
  918. master->num_port += portinfo->num_port;
  919. swr_port_response(master, portinfo->tid);
  920. mutex_unlock(&swrm->mlock);
  921. return 0;
  922. port_fail:
  923. mem_fail:
  924. /* cleanup port reqs in error condition */
  925. swrm_cleanup_disabled_port_reqs(master);
  926. mutex_unlock(&swrm->mlock);
  927. return ret;
  928. }
  929. static int swrm_disconnect_port(struct swr_master *master,
  930. struct swr_params *portinfo)
  931. {
  932. int i, ret = 0;
  933. struct swr_port_info *port_req;
  934. struct swrm_mports *mport;
  935. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  936. u8 mstr_port_id, mstr_ch_mask;
  937. if (!swrm) {
  938. dev_err(&master->dev,
  939. "%s: Invalid handle to swr controller\n",
  940. __func__);
  941. return -EINVAL;
  942. }
  943. if (!portinfo) {
  944. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  945. return -EINVAL;
  946. }
  947. mutex_lock(&swrm->mlock);
  948. for (i = 0; i < portinfo->num_port; i++) {
  949. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  950. portinfo->port_type[i], portinfo->port_id[i]);
  951. if (ret) {
  952. dev_err(&master->dev,
  953. "%s: mstr portid for slv port %d not found\n",
  954. __func__, portinfo->port_id[i]);
  955. mutex_unlock(&swrm->mlock);
  956. return -EINVAL;
  957. }
  958. mport = &(swrm->mport_cfg[mstr_port_id]);
  959. /* get port req */
  960. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  961. portinfo->dev_num);
  962. if (!port_req) {
  963. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  964. __func__, portinfo->port_id[i]);
  965. return -EINVAL;
  966. }
  967. port_req->req_ch &= ~portinfo->ch_en[i];
  968. mport->req_ch &= ~mstr_ch_mask;
  969. }
  970. master->num_port -= portinfo->num_port;
  971. swr_port_response(master, portinfo->tid);
  972. mutex_unlock(&swrm->mlock);
  973. return 0;
  974. }
  975. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  976. int status, u8 *devnum)
  977. {
  978. int i;
  979. bool found = false;
  980. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  981. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  982. *devnum = i;
  983. found = true;
  984. break;
  985. }
  986. status >>= 2;
  987. }
  988. if (found)
  989. return 0;
  990. else
  991. return -EINVAL;
  992. }
  993. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  994. int status, u8 *devnum)
  995. {
  996. int i;
  997. int new_sts = status;
  998. int ret = SWR_NOT_PRESENT;
  999. if (status != swrm->slave_status) {
  1000. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1001. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1002. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1003. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1004. *devnum = i;
  1005. break;
  1006. }
  1007. status >>= 2;
  1008. swrm->slave_status >>= 2;
  1009. }
  1010. swrm->slave_status = new_sts;
  1011. }
  1012. return ret;
  1013. }
  1014. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1015. {
  1016. struct swr_mstr_ctrl *swrm = dev;
  1017. u32 value, intr_sts;
  1018. u32 temp = 0;
  1019. u32 status, chg_sts, i;
  1020. u8 devnum = 0;
  1021. int ret = IRQ_HANDLED;
  1022. struct swr_device *swr_dev;
  1023. struct swr_master *mstr = &swrm->master;
  1024. mutex_lock(&swrm->reslock);
  1025. swrm_clk_request(swrm, true);
  1026. mutex_unlock(&swrm->reslock);
  1027. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1028. intr_sts &= SWRM_INTERRUPT_STATUS_RMSK;
  1029. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1030. value = intr_sts & (1 << i);
  1031. if (!value)
  1032. continue;
  1033. switch (value) {
  1034. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1035. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1036. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1037. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1038. if (ret) {
  1039. dev_err(swrm->dev, "no slave alert found.\
  1040. spurious interrupt\n");
  1041. return ret;
  1042. }
  1043. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1044. if (swr_dev->dev_num != devnum)
  1045. continue;
  1046. if (swr_dev->slave_irq)
  1047. handle_nested_irq(
  1048. irq_find_mapping(
  1049. swr_dev->slave_irq, 0));
  1050. }
  1051. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1052. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1053. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1054. SWRS_SCP_INT_STATUS_CLEAR_1);
  1055. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1056. SWRS_SCP_INT_STATUS_CLEAR_1);
  1057. break;
  1058. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1059. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1060. break;
  1061. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1062. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1063. if (status == swrm->slave_status) {
  1064. dev_dbg(swrm->dev,
  1065. "%s: No change in slave status: %d\n",
  1066. __func__, status);
  1067. break;
  1068. }
  1069. chg_sts = swrm_check_slave_change_status(swrm, status,
  1070. &devnum);
  1071. switch (chg_sts) {
  1072. case SWR_NOT_PRESENT:
  1073. dev_dbg(swrm->dev, "device %d got detached\n",
  1074. devnum);
  1075. break;
  1076. case SWR_ATTACHED_OK:
  1077. dev_dbg(swrm->dev, "device %d got attached\n",
  1078. devnum);
  1079. break;
  1080. case SWR_ALERT:
  1081. dev_dbg(swrm->dev,
  1082. "device %d has pending interrupt\n",
  1083. devnum);
  1084. break;
  1085. }
  1086. break;
  1087. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1088. dev_err_ratelimited(swrm->dev,
  1089. "SWR bus clsh detected\n");
  1090. break;
  1091. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1092. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1093. break;
  1094. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1095. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1096. break;
  1097. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1098. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1099. break;
  1100. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1101. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1102. dev_err_ratelimited(swrm->dev,
  1103. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1104. value);
  1105. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1106. break;
  1107. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1108. dev_dbg(swrm->dev, "SWR Port collision detected\n");
  1109. break;
  1110. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1111. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1112. break;
  1113. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1114. complete(&swrm->broadcast);
  1115. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1116. break;
  1117. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1118. break;
  1119. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1120. break;
  1121. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1122. break;
  1123. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1124. complete(&swrm->reset);
  1125. break;
  1126. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1127. break;
  1128. default:
  1129. dev_err_ratelimited(swrm->dev,
  1130. "SWR unknown interrupt\n");
  1131. ret = IRQ_NONE;
  1132. break;
  1133. }
  1134. }
  1135. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1136. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1137. mutex_lock(&swrm->reslock);
  1138. swrm_clk_request(swrm, false);
  1139. mutex_unlock(&swrm->reslock);
  1140. return ret;
  1141. }
  1142. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1143. {
  1144. u32 val;
  1145. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1146. val = (swrm->slave_status >> (devnum * 2));
  1147. val &= SWRM_MCP_SLV_STATUS_MASK;
  1148. return val;
  1149. }
  1150. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1151. u8 *dev_num)
  1152. {
  1153. int i;
  1154. u64 id = 0;
  1155. int ret = -EINVAL;
  1156. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1157. struct swr_device *swr_dev;
  1158. u32 num_dev = 0;
  1159. if (!swrm) {
  1160. pr_err("%s: Invalid handle to swr controller\n",
  1161. __func__);
  1162. return ret;
  1163. }
  1164. if (swrm->num_dev)
  1165. num_dev = swrm->num_dev;
  1166. else
  1167. num_dev = mstr->num_dev;
  1168. pm_runtime_get_sync(swrm->dev);
  1169. for (i = 1; i < (num_dev + 1); i++) {
  1170. id = ((u64)(swr_master_read(swrm,
  1171. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1172. id |= swr_master_read(swrm,
  1173. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1174. /*
  1175. * As pm_runtime_get_sync() brings all slaves out of reset
  1176. * update logical device number for all slaves.
  1177. */
  1178. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1179. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1180. u32 status = swrm_get_device_status(swrm, i);
  1181. if ((status == 0x01) || (status == 0x02)) {
  1182. swr_dev->dev_num = i;
  1183. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1184. *dev_num = i;
  1185. ret = 0;
  1186. }
  1187. dev_dbg(swrm->dev,
  1188. "%s: devnum %d is assigned for dev addr %lx\n",
  1189. __func__, i, swr_dev->addr);
  1190. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, i, 0xF,
  1191. SWRS_SCP_INT_STATUS_CLEAR_1);
  1192. swrm_cmd_fifo_wr_cmd(swrm, 0x4, i, 0xF,
  1193. SWRS_SCP_INT_STATUS_MASK_1);
  1194. }
  1195. }
  1196. }
  1197. }
  1198. if (ret)
  1199. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1200. __func__, dev_id);
  1201. pm_runtime_mark_last_busy(swrm->dev);
  1202. pm_runtime_put_autosuspend(swrm->dev);
  1203. return ret;
  1204. }
  1205. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1206. {
  1207. int ret = 0;
  1208. u32 val;
  1209. u8 row_ctrl = SWR_ROW_50;
  1210. u8 col_ctrl = SWR_MIN_COL;
  1211. u8 ssp_period = 1;
  1212. u8 retry_cmd_num = 3;
  1213. u32 reg[SWRM_MAX_INIT_REG];
  1214. u32 value[SWRM_MAX_INIT_REG];
  1215. int len = 0;
  1216. /* Clear Rows and Cols */
  1217. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1218. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1219. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1220. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1221. value[len++] = val;
  1222. /* Set Auto enumeration flag */
  1223. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1224. value[len++] = 1;
  1225. /* Configure No pings */
  1226. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1227. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1228. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1229. reg[len] = SWRM_MCP_CFG_ADDR;
  1230. value[len++] = val;
  1231. /* Configure number of retries of a read/write cmd */
  1232. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1233. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1234. value[len++] = val;
  1235. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1236. value[len++] = 0x2;
  1237. /* Set IRQ to PULSE */
  1238. reg[len] = SWRM_COMP_CFG_ADDR;
  1239. value[len++] = 0x03;
  1240. reg[len] = SWRM_INTERRUPT_CLEAR;
  1241. value[len++] = 0xFFFFFFFF;
  1242. /* Mask soundwire interrupts */
  1243. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1244. value[len++] = 0x1FFFD;
  1245. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1246. value[len++] = 0x1;
  1247. swr_master_bulk_write(swrm, reg, value, len);
  1248. return ret;
  1249. }
  1250. static int swrm_probe(struct platform_device *pdev)
  1251. {
  1252. struct swr_mstr_ctrl *swrm;
  1253. struct swr_ctrl_platform_data *pdata;
  1254. u32 i, num_ports, port_num, port_type, ch_mask;
  1255. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1256. int ret = 0;
  1257. /* Allocate soundwire master driver structure */
  1258. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1259. GFP_KERNEL);
  1260. if (!swrm) {
  1261. ret = -ENOMEM;
  1262. goto err_memory_fail;
  1263. }
  1264. swrm->dev = &pdev->dev;
  1265. platform_set_drvdata(pdev, swrm);
  1266. swr_set_ctrl_data(&swrm->master, swrm);
  1267. pdata = dev_get_platdata(&pdev->dev);
  1268. if (!pdata) {
  1269. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1270. __func__);
  1271. ret = -EINVAL;
  1272. goto err_pdata_fail;
  1273. }
  1274. swrm->handle = (void *)pdata->handle;
  1275. if (!swrm->handle) {
  1276. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1277. __func__);
  1278. ret = -EINVAL;
  1279. goto err_pdata_fail;
  1280. }
  1281. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1282. &swrm->master_id);
  1283. if (ret) {
  1284. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1285. goto err_pdata_fail;
  1286. }
  1287. if (!(of_property_read_u32(pdev->dev.of_node,
  1288. "swrm-io-base", &swrm->swrm_base_reg)))
  1289. ret = of_property_read_u32(pdev->dev.of_node,
  1290. "swrm-io-base", &swrm->swrm_base_reg);
  1291. if (!swrm->swrm_base_reg) {
  1292. swrm->read = pdata->read;
  1293. if (!swrm->read) {
  1294. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1295. __func__);
  1296. ret = -EINVAL;
  1297. goto err_pdata_fail;
  1298. }
  1299. swrm->write = pdata->write;
  1300. if (!swrm->write) {
  1301. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1302. __func__);
  1303. ret = -EINVAL;
  1304. goto err_pdata_fail;
  1305. }
  1306. swrm->bulk_write = pdata->bulk_write;
  1307. if (!swrm->bulk_write) {
  1308. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1309. __func__);
  1310. ret = -EINVAL;
  1311. goto err_pdata_fail;
  1312. }
  1313. } else {
  1314. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1315. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1316. }
  1317. swrm->clk = pdata->clk;
  1318. if (!swrm->clk) {
  1319. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1320. __func__);
  1321. ret = -EINVAL;
  1322. goto err_pdata_fail;
  1323. }
  1324. if (of_property_read_u32(pdev->dev.of_node,
  1325. "qcom,swr-clock-stop-mode0",
  1326. &swrm->clk_stop_mode0_supp)) {
  1327. swrm->clk_stop_mode0_supp = FALSE;
  1328. }
  1329. /* Parse soundwire port mapping */
  1330. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1331. &num_ports);
  1332. if (ret) {
  1333. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1334. goto err_pdata_fail;
  1335. }
  1336. swrm->num_ports = num_ports;
  1337. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1338. &map_size)) {
  1339. dev_err(swrm->dev, "missing port mapping\n");
  1340. goto err_pdata_fail;
  1341. }
  1342. map_length = map_size / (3 * sizeof(u32));
  1343. if (num_ports > SWR_MSTR_PORT_LEN) {
  1344. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1345. __func__);
  1346. ret = -EINVAL;
  1347. goto err_pdata_fail;
  1348. }
  1349. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1350. if (!temp) {
  1351. ret = -ENOMEM;
  1352. goto err_pdata_fail;
  1353. }
  1354. ret = of_property_read_u32_array(pdev->dev.of_node,
  1355. "qcom,swr-port-mapping", temp, 3 * map_length);
  1356. if (ret) {
  1357. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1358. __func__);
  1359. goto err_pdata_fail;
  1360. }
  1361. for (i = 0; i < map_length; i++) {
  1362. port_num = temp[3 * i];
  1363. port_type = temp[3 * i + 1];
  1364. ch_mask = temp[3 * i + 2];
  1365. if (port_num != old_port_num)
  1366. ch_iter = 0;
  1367. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1368. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1369. old_port_num = port_num;
  1370. }
  1371. devm_kfree(&pdev->dev, temp);
  1372. swrm->reg_irq = pdata->reg_irq;
  1373. swrm->master.read = swrm_read;
  1374. swrm->master.write = swrm_write;
  1375. swrm->master.bulk_write = swrm_bulk_write;
  1376. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1377. swrm->master.connect_port = swrm_connect_port;
  1378. swrm->master.disconnect_port = swrm_disconnect_port;
  1379. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1380. swrm->master.remove_from_group = swrm_remove_from_group;
  1381. swrm->master.dev.parent = &pdev->dev;
  1382. swrm->master.dev.of_node = pdev->dev.of_node;
  1383. swrm->master.num_port = 0;
  1384. swrm->rcmd_id = 0;
  1385. swrm->wcmd_id = 0;
  1386. swrm->slave_status = 0;
  1387. swrm->num_rx_chs = 0;
  1388. swrm->clk_ref_count = 0;
  1389. swrm->state = SWR_MSTR_RESUME;
  1390. init_completion(&swrm->reset);
  1391. init_completion(&swrm->broadcast);
  1392. mutex_init(&swrm->mlock);
  1393. mutex_init(&swrm->reslock);
  1394. mutex_init(&swrm->force_down_lock);
  1395. mutex_init(&swrm->iolock);
  1396. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1397. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1398. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1399. &swrm->num_dev);
  1400. if (ret) {
  1401. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1402. __func__, "qcom,swr-num-dev");
  1403. } else {
  1404. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1405. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1406. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1407. ret = -EINVAL;
  1408. goto err_pdata_fail;
  1409. }
  1410. }
  1411. if (swrm->reg_irq) {
  1412. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1413. SWR_IRQ_REGISTER);
  1414. if (ret) {
  1415. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1416. __func__, ret);
  1417. goto err_irq_fail;
  1418. }
  1419. } else {
  1420. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  1421. if (swrm->irq < 0) {
  1422. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  1423. __func__, swrm->irq);
  1424. goto err_irq_fail;
  1425. }
  1426. ret = request_threaded_irq(swrm->irq, NULL,
  1427. swr_mstr_interrupt,
  1428. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1429. "swr_master_irq", swrm);
  1430. if (ret) {
  1431. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1432. __func__, ret);
  1433. goto err_irq_fail;
  1434. }
  1435. }
  1436. ret = swr_register_master(&swrm->master);
  1437. if (ret) {
  1438. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1439. goto err_mstr_fail;
  1440. }
  1441. /* Add devices registered with board-info as the
  1442. * controller will be up now
  1443. */
  1444. swr_master_add_boarddevices(&swrm->master);
  1445. mutex_lock(&swrm->mlock);
  1446. swrm_clk_request(swrm, true);
  1447. ret = swrm_master_init(swrm);
  1448. if (ret < 0) {
  1449. dev_err(&pdev->dev,
  1450. "%s: Error in master Initialization , err %d\n",
  1451. __func__, ret);
  1452. mutex_unlock(&swrm->mlock);
  1453. goto err_mstr_fail;
  1454. }
  1455. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  1456. mutex_unlock(&swrm->mlock);
  1457. if (pdev->dev.of_node)
  1458. of_register_swr_devices(&swrm->master);
  1459. dbgswrm = swrm;
  1460. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1461. if (!IS_ERR(debugfs_swrm_dent)) {
  1462. debugfs_peek = debugfs_create_file("swrm_peek",
  1463. S_IFREG | 0444, debugfs_swrm_dent,
  1464. (void *) "swrm_peek", &swrm_debug_ops);
  1465. debugfs_poke = debugfs_create_file("swrm_poke",
  1466. S_IFREG | 0444, debugfs_swrm_dent,
  1467. (void *) "swrm_poke", &swrm_debug_ops);
  1468. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1469. S_IFREG | 0444, debugfs_swrm_dent,
  1470. (void *) "swrm_reg_dump",
  1471. &swrm_debug_ops);
  1472. }
  1473. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1474. pm_runtime_use_autosuspend(&pdev->dev);
  1475. pm_runtime_set_active(&pdev->dev);
  1476. pm_runtime_enable(&pdev->dev);
  1477. pm_runtime_mark_last_busy(&pdev->dev);
  1478. return 0;
  1479. err_mstr_fail:
  1480. if (swrm->reg_irq)
  1481. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1482. swrm, SWR_IRQ_FREE);
  1483. else if (swrm->irq)
  1484. free_irq(swrm->irq, swrm);
  1485. err_irq_fail:
  1486. mutex_destroy(&swrm->mlock);
  1487. mutex_destroy(&swrm->reslock);
  1488. mutex_destroy(&swrm->force_down_lock);
  1489. mutex_destroy(&swrm->iolock);
  1490. err_pdata_fail:
  1491. err_memory_fail:
  1492. return ret;
  1493. }
  1494. static int swrm_remove(struct platform_device *pdev)
  1495. {
  1496. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1497. if (swrm->reg_irq)
  1498. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1499. swrm, SWR_IRQ_FREE);
  1500. else if (swrm->irq)
  1501. free_irq(swrm->irq, swrm);
  1502. pm_runtime_disable(&pdev->dev);
  1503. pm_runtime_set_suspended(&pdev->dev);
  1504. swr_unregister_master(&swrm->master);
  1505. mutex_destroy(&swrm->mlock);
  1506. mutex_destroy(&swrm->reslock);
  1507. mutex_destroy(&swrm->force_down_lock);
  1508. devm_kfree(&pdev->dev, swrm);
  1509. return 0;
  1510. }
  1511. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  1512. {
  1513. u32 val;
  1514. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  1515. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  1516. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1517. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  1518. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  1519. swrm->state = SWR_MSTR_PAUSE;
  1520. return 0;
  1521. }
  1522. #ifdef CONFIG_PM
  1523. static int swrm_runtime_resume(struct device *dev)
  1524. {
  1525. struct platform_device *pdev = to_platform_device(dev);
  1526. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1527. int ret = 0;
  1528. struct swr_master *mstr = &swrm->master;
  1529. struct swr_device *swr_dev;
  1530. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  1531. __func__, swrm->state);
  1532. mutex_lock(&swrm->reslock);
  1533. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1534. (swrm->state == SWR_MSTR_DOWN)) {
  1535. if (swrm->state == SWR_MSTR_DOWN) {
  1536. if (swrm_clk_request(swrm, true))
  1537. goto exit;
  1538. }
  1539. if (!swrm->clk_stop_mode0_supp) {
  1540. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1541. ret = swr_device_up(swr_dev);
  1542. if (ret) {
  1543. dev_err(dev,
  1544. "%s: failed to wakeup swr dev %d\n",
  1545. __func__, swr_dev->dev_num);
  1546. swrm_clk_request(swrm, false);
  1547. goto exit;
  1548. }
  1549. }
  1550. } else {
  1551. /*wake up from clock stop*/
  1552. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  1553. usleep_range(100, 105);
  1554. }
  1555. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1556. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  1557. swrm_master_init(swrm);
  1558. }
  1559. exit:
  1560. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1561. mutex_unlock(&swrm->reslock);
  1562. return ret;
  1563. }
  1564. static int swrm_runtime_suspend(struct device *dev)
  1565. {
  1566. struct platform_device *pdev = to_platform_device(dev);
  1567. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1568. int ret = 0;
  1569. struct swr_master *mstr = &swrm->master;
  1570. struct swr_device *swr_dev;
  1571. int current_state = 0;
  1572. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  1573. __func__, swrm->state);
  1574. mutex_lock(&swrm->reslock);
  1575. mutex_lock(&swrm->force_down_lock);
  1576. current_state = swrm->state;
  1577. mutex_unlock(&swrm->force_down_lock);
  1578. if ((current_state == SWR_MSTR_RESUME) ||
  1579. (current_state == SWR_MSTR_UP) ||
  1580. (current_state == SWR_MSTR_SSR)) {
  1581. if ((current_state != SWR_MSTR_SSR) &&
  1582. swrm_is_port_en(&swrm->master)) {
  1583. dev_dbg(dev, "%s ports are enabled\n", __func__);
  1584. ret = -EBUSY;
  1585. goto exit;
  1586. }
  1587. if (!swrm->clk_stop_mode0_supp) {
  1588. swrm_clk_pause(swrm);
  1589. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  1590. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1591. ret = swr_device_down(swr_dev);
  1592. if (ret) {
  1593. dev_err(dev,
  1594. "%s: failed to shutdown swr dev %d\n",
  1595. __func__, swr_dev->dev_num);
  1596. goto exit;
  1597. }
  1598. }
  1599. } else {
  1600. /* clock stop sequence */
  1601. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  1602. SWRS_SCP_CONTROL);
  1603. usleep_range(100, 105);
  1604. }
  1605. swrm_clk_request(swrm, false);
  1606. }
  1607. exit:
  1608. mutex_unlock(&swrm->reslock);
  1609. return ret;
  1610. }
  1611. #endif /* CONFIG_PM */
  1612. static int swrm_device_down(struct device *dev)
  1613. {
  1614. struct platform_device *pdev = to_platform_device(dev);
  1615. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1616. int ret = 0;
  1617. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  1618. mutex_lock(&swrm->force_down_lock);
  1619. swrm->state = SWR_MSTR_SSR;
  1620. mutex_unlock(&swrm->force_down_lock);
  1621. /* Use pm runtime function to tear down */
  1622. ret = pm_runtime_put_sync_suspend(dev);
  1623. pm_runtime_get_noresume(dev);
  1624. return ret;
  1625. }
  1626. /**
  1627. * swrm_wcd_notify - parent device can notify to soundwire master through
  1628. * this function
  1629. * @pdev: pointer to platform device structure
  1630. * @id: command id from parent to the soundwire master
  1631. * @data: data from parent device to soundwire master
  1632. */
  1633. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  1634. {
  1635. struct swr_mstr_ctrl *swrm;
  1636. int ret = 0;
  1637. struct swr_master *mstr;
  1638. struct swr_device *swr_dev;
  1639. if (!pdev) {
  1640. pr_err("%s: pdev is NULL\n", __func__);
  1641. return -EINVAL;
  1642. }
  1643. swrm = platform_get_drvdata(pdev);
  1644. if (!swrm) {
  1645. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  1646. return -EINVAL;
  1647. }
  1648. mstr = &swrm->master;
  1649. switch (id) {
  1650. case SWR_DEVICE_DOWN:
  1651. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  1652. mutex_lock(&swrm->mlock);
  1653. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1654. (swrm->state == SWR_MSTR_DOWN))
  1655. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  1656. __func__, swrm->state);
  1657. else
  1658. swrm_device_down(&pdev->dev);
  1659. mutex_unlock(&swrm->mlock);
  1660. break;
  1661. case SWR_DEVICE_UP:
  1662. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  1663. mutex_lock(&swrm->mlock);
  1664. mutex_lock(&swrm->reslock);
  1665. if ((swrm->state == SWR_MSTR_RESUME) ||
  1666. (swrm->state == SWR_MSTR_UP)) {
  1667. dev_dbg(swrm->dev, "%s: SWR master is already UP: %d\n",
  1668. __func__, swrm->state);
  1669. list_for_each_entry(swr_dev, &mstr->devices, dev_list)
  1670. swr_reset_device(swr_dev);
  1671. } else {
  1672. pm_runtime_mark_last_busy(&pdev->dev);
  1673. mutex_unlock(&swrm->reslock);
  1674. pm_runtime_get_sync(&pdev->dev);
  1675. mutex_lock(&swrm->reslock);
  1676. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1677. ret = swr_reset_device(swr_dev);
  1678. if (ret) {
  1679. dev_err(swrm->dev,
  1680. "%s: failed to reset swr device %d\n",
  1681. __func__, swr_dev->dev_num);
  1682. swrm_clk_request(swrm, false);
  1683. }
  1684. }
  1685. pm_runtime_mark_last_busy(&pdev->dev);
  1686. pm_runtime_put_autosuspend(&pdev->dev);
  1687. }
  1688. mutex_unlock(&swrm->reslock);
  1689. mutex_unlock(&swrm->mlock);
  1690. break;
  1691. case SWR_SET_NUM_RX_CH:
  1692. if (!data) {
  1693. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1694. ret = -EINVAL;
  1695. } else {
  1696. mutex_lock(&swrm->mlock);
  1697. swrm->num_rx_chs = *(int *)data;
  1698. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  1699. list_for_each_entry(swr_dev, &mstr->devices,
  1700. dev_list) {
  1701. ret = swr_set_device_group(swr_dev,
  1702. SWR_BROADCAST);
  1703. if (ret)
  1704. dev_err(swrm->dev,
  1705. "%s: set num ch failed\n",
  1706. __func__);
  1707. }
  1708. } else {
  1709. list_for_each_entry(swr_dev, &mstr->devices,
  1710. dev_list) {
  1711. ret = swr_set_device_group(swr_dev,
  1712. SWR_GROUP_NONE);
  1713. if (ret)
  1714. dev_err(swrm->dev,
  1715. "%s: set num ch failed\n",
  1716. __func__);
  1717. }
  1718. }
  1719. mutex_unlock(&swrm->mlock);
  1720. }
  1721. break;
  1722. default:
  1723. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  1724. __func__, id);
  1725. break;
  1726. }
  1727. return ret;
  1728. }
  1729. EXPORT_SYMBOL(swrm_wcd_notify);
  1730. #ifdef CONFIG_PM_SLEEP
  1731. static int swrm_suspend(struct device *dev)
  1732. {
  1733. int ret = -EBUSY;
  1734. struct platform_device *pdev = to_platform_device(dev);
  1735. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1736. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  1737. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1738. ret = swrm_runtime_suspend(dev);
  1739. if (!ret) {
  1740. /*
  1741. * Synchronize runtime-pm and system-pm states:
  1742. * At this point, we are already suspended. If
  1743. * runtime-pm still thinks its active, then
  1744. * make sure its status is in sync with HW
  1745. * status. The three below calls let the
  1746. * runtime-pm know that we are suspended
  1747. * already without re-invoking the suspend
  1748. * callback
  1749. */
  1750. pm_runtime_disable(dev);
  1751. pm_runtime_set_suspended(dev);
  1752. pm_runtime_enable(dev);
  1753. }
  1754. }
  1755. if (ret == -EBUSY) {
  1756. /*
  1757. * There is a possibility that some audio stream is active
  1758. * during suspend. We dont want to return suspend failure in
  1759. * that case so that display and relevant components can still
  1760. * go to suspend.
  1761. * If there is some other error, then it should be passed-on
  1762. * to system level suspend
  1763. */
  1764. ret = 0;
  1765. }
  1766. return ret;
  1767. }
  1768. static int swrm_resume(struct device *dev)
  1769. {
  1770. int ret = 0;
  1771. struct platform_device *pdev = to_platform_device(dev);
  1772. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1773. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  1774. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  1775. ret = swrm_runtime_resume(dev);
  1776. if (!ret) {
  1777. pm_runtime_mark_last_busy(dev);
  1778. pm_request_autosuspend(dev);
  1779. }
  1780. }
  1781. return ret;
  1782. }
  1783. #endif /* CONFIG_PM_SLEEP */
  1784. static const struct dev_pm_ops swrm_dev_pm_ops = {
  1785. SET_SYSTEM_SLEEP_PM_OPS(
  1786. swrm_suspend,
  1787. swrm_resume
  1788. )
  1789. SET_RUNTIME_PM_OPS(
  1790. swrm_runtime_suspend,
  1791. swrm_runtime_resume,
  1792. NULL
  1793. )
  1794. };
  1795. static const struct of_device_id swrm_dt_match[] = {
  1796. {
  1797. .compatible = "qcom,swr-mstr",
  1798. },
  1799. {}
  1800. };
  1801. static struct platform_driver swr_mstr_driver = {
  1802. .probe = swrm_probe,
  1803. .remove = swrm_remove,
  1804. .driver = {
  1805. .name = SWR_WCD_NAME,
  1806. .owner = THIS_MODULE,
  1807. .pm = &swrm_dev_pm_ops,
  1808. .of_match_table = swrm_dt_match,
  1809. },
  1810. };
  1811. static int __init swrm_init(void)
  1812. {
  1813. return platform_driver_register(&swr_mstr_driver);
  1814. }
  1815. module_init(swrm_init);
  1816. static void __exit swrm_exit(void)
  1817. {
  1818. platform_driver_unregister(&swr_mstr_driver);
  1819. }
  1820. module_exit(swrm_exit);
  1821. MODULE_LICENSE("GPL v2");
  1822. MODULE_DESCRIPTION("SoundWire Master Controller");
  1823. MODULE_ALIAS("platform:swr-mstr");