swrm_registers.h 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204
  1. /* Copyright (c) 2015, 2017 The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #ifndef _SWRM_REGISTERS_H
  13. #define _SWRM_REGISTERS_H
  14. #define SWRM_BASE_ADDRESS 0x00
  15. #define SWRM_COMP_HW_VERSION SWRM_BASE_ADDRESS
  16. #define SWRM_COMP_CFG_ADDR (SWRM_BASE_ADDRESS+0x00000004)
  17. #define SWRM_COMP_CFG_RMSK 0x3
  18. #define SWRM_COMP_CFG_IRQ_LEVEL_OR_PULSE_BMSK 0x2
  19. #define SWRM_COMP_CFG_IRQ_LEVEL_OR_PULSE_SHFT 0x1
  20. #define SWRM_COMP_CFG_ENABLE_BMSK 0x1
  21. #define SWRM_COMP_CFG_ENABLE_SHFT 0x0
  22. #define SWRM_COMP_SW_RESET (SWRM_BASE_ADDRESS+0x00000008)
  23. #define SWRM_COMP_PARAMS (SWRM_BASE_ADDRESS+0x100)
  24. #define SWRM_COMP_PARAMS_DOUT_PORTS_MASK 0x0000001F
  25. #define SWRM_COMP_PARAMS_DIN_PORTS_MASK 0x000003E0
  26. #define SWRM_COMP_PARAMS_WR_FIFO_DEPTH 0x00007C00
  27. #define SWRM_COMP_PARAMS_RD_FIFO_DEPTH 0x000F8000
  28. #define SWRM_COMP_PARAMS_AUTO_ENUM_SLAVES 0x00F00000
  29. #define SWRM_COMP_PARAMS_DATA_LANES 0x07000000
  30. #define SWRM_INTERRUPT_STATUS (SWRM_BASE_ADDRESS+0x00000200)
  31. #define SWRM_INTERRUPT_STATUS_RMSK 0x1FFFD
  32. #define SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ 0x1
  33. #define SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED 0x2
  34. #define SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS 0x4
  35. #define SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET 0x8
  36. #define SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW 0x10
  37. #define SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW 0x20
  38. #define SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW 0x40
  39. #define SWRM_INTERRUPT_STATUS_CMD_ERROR 0x80
  40. #define SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION 0x100
  41. #define SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH 0x200
  42. #define SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED 0x400
  43. #define SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED 0x800
  44. #define SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED 0x1000
  45. #define SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL 0x2000
  46. #define SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED 0x4000
  47. #define SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED 0x8000
  48. #define SWRM_INTERRUPT_STATUS_ERROR_PORT_TEST 0x10000
  49. #define SWRM_INTERRUPT_MASK_ADDR (SWRM_BASE_ADDRESS+0x00000204)
  50. #define SWRM_INTERRUPT_MASK_RMSK 0x1FFFF
  51. #define SWRM_INTERRUPT_MASK_SLAVE_PEND_IRQ_BMSK 0x1
  52. #define SWRM_INTERRUPT_MASK_SLAVE_PEND_IRQ_SHFT 0x0
  53. #define SWRM_INTERRUPT_MASK_NEW_SLAVE_ATTACHED_BMSK 0x2
  54. #define SWRM_INTERRUPT_MASK_NEW_SLAVE_ATTACHED_SHFT 0x1
  55. #define SWRM_INTERRUPT_MASK_CHANGE_ENUM_SLAVE_STATUS_BMSK 0x4
  56. #define SWRM_INTERRUPT_MASK_CHANGE_ENUM_SLAVE_STATUS_SHFT 0x2
  57. #define SWRM_INTERRUPT_MASK_MASTER_CLASH_DET_BMSK 0x8
  58. #define SWRM_INTERRUPT_MASK_MASTER_CLASH_DET_SHFT 0x3
  59. #define SWRM_INTERRUPT_MASK_RD_FIFO_OVERFLOW_BMSK 0x10
  60. #define SWRM_INTERRUPT_MASK_RD_FIFO_OVERFLOW_SHFT 0x4
  61. #define SWRM_INTERRUPT_MASK_RD_FIFO_UNDERFLOW_BMSK 0x20
  62. #define SWRM_INTERRUPT_MASK_RD_FIFO_UNDERFLOW_SHFT 0x5
  63. #define SWRM_INTERRUPT_MASK_WR_CMD_FIFO_OVERFLOW_BMSK 0x40
  64. #define SWRM_INTERRUPT_MASK_WR_CMD_FIFO_OVERFLOW_SHFT 0x6
  65. #define SWRM_INTERRUPT_MASK_CMD_ERROR_BMSK 0x80
  66. #define SWRM_INTERRUPT_MASK_CMD_ERROR_SHFT 0x7
  67. #define SWRM_INTERRUPT_MASK_DOUT_PORT_COLLISION_BMSK 0x100
  68. #define SWRM_INTERRUPT_MASK_DOUT_PORT_COLLISION_SHFT 0x8
  69. #define SWRM_INTERRUPT_MASK_READ_EN_RD_VALID_MISMATCH_BMSK 0x200
  70. #define SWRM_INTERRUPT_MASK_READ_EN_RD_VALID_MISMATCH_SHFT 0x9
  71. #define SWRM_INTERRUPT_MASK_SPECIAL_CMD_ID_FINISHED_BMSK 0x400
  72. #define SWRM_INTERRUPT_MASK_SPECIAL_CMD_ID_FINISHED_SHFT 0xA
  73. #define SWRM_INTERRUPT_MASK_NEW_SLAVE_AUTO_ENUM_FINISHED_BMSK 0x800
  74. #define SWRM_INTERRUPT_MASK_NEW_SLAVE_AUTO_ENUM_FINISHED_SHFT 0xB
  75. #define SWRM_INTERRUPT_MASK_AUTO_ENUM_FAILED_BMSK 0x1000
  76. #define SWRM_INTERRUPT_MASK_AUTO_ENUM_FAILED_SHFT 0xC
  77. #define SWRM_INTERRUPT_MASK_AUTO_ENUM_TABLE_IS_FULL_BMSK 0x2000
  78. #define SWRM_INTERRUPT_MASK_AUTO_ENUM_TABLE_IS_FULL_SHFT 0xD
  79. #define SWRM_INTERRUPT_MASK_BUS_RESET_FINISHED_BMSK 0x4000
  80. #define SWRM_INTERRUPT_MASK_BUS_RESET_FINISHED_SHFT 0xE
  81. #define SWRM_INTERRUPT_MASK_CLK_STOP_FINISHED_BMSK 0x8000
  82. #define SWRM_INTERRUPT_MASK_CLK_STOP_FINISHED_SHFT 0xF
  83. #define SWRM_INTERRUPT_MASK_ERROR_PORT_TEST_BMSK 0x10000
  84. #define SWRM_INTERRUPT_MASK_ERROR_PORT_TEST_SHFT 0x10
  85. #define SWRM_INTERRUPT_MAX 0x11
  86. #define SWRM_INTERRUPT_CLEAR (SWRM_BASE_ADDRESS+0x00000208)
  87. #define SWRM_CMD_FIFO_WR_CMD (SWRM_BASE_ADDRESS + 0x00000300)
  88. #define SWRM_CMD_FIFO_WR_CMD_MASK 0xFFFFFFFF
  89. #define SWRM_CMD_FIFO_RD_CMD (SWRM_BASE_ADDRESS + 0x00000304)
  90. #define SWRM_CMD_FIFO_RD_CMD_MASK 0xFFFFFFF
  91. #define SWRM_CMD_FIFO_CMD (SWRM_BASE_ADDRESS + 0x00000308)
  92. #define SWRM_CMD_FIFO_STATUS (SWRM_BASE_ADDRESS + 0x0000030C)
  93. #define SWRM_CMD_FIFO_STATUS_WR_CMD_FIFO_CNT_MASK 0x1F00
  94. #define SWRM_CMD_FIFO_STATUS_RD_CMD_FIFO_CNT_MASK 0x7C00000
  95. #define SWRM_CMD_FIFO_CFG_ADDR (SWRM_BASE_ADDRESS+0x00000314)
  96. #define SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_BMSK 0x7
  97. #define SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT 0x0
  98. #define SWRM_CMD_FIFO_RD_FIFO_ADDR (SWRM_BASE_ADDRESS + 0x00000318)
  99. #define SWRM_ENUMERATOR_CFG_ADDR (SWRM_BASE_ADDRESS+0x00000500)
  100. #define SWRM_ENUMERATOR_CFG_AUTO_ENUM_EN_BMSK 0x1
  101. #define SWRM_ENUMERATOR_CFG_AUTO_ENUM_EN_SHFT 0x0
  102. #define SWRM_ENUMERATOR_SLAVE_DEV_ID_1(m) (SWRM_BASE_ADDRESS+0x530+0x8*m)
  103. #define SWRM_ENUMERATOR_SLAVE_DEV_ID_2(m) (SWRM_BASE_ADDRESS+0x534+0x8*m)
  104. #define SWRM_MCP_FRAME_CTRL_BANK_ADDR(m) (SWRM_BASE_ADDRESS+0x101C+0x40*m)
  105. #define SWRM_MCP_FRAME_CTRL_BANK_RMSK 0x00ff07ff
  106. #define SWRM_MCP_FRAME_CTRL_BANK_SHFT 0
  107. #define SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK 0xff0000
  108. #define SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT 16
  109. #define SWRM_MCP_FRAME_CTRL_BANK_PHASE_BMSK 0xf800
  110. #define SWRM_MCP_FRAME_CTRL_BANK_PHASE_SHFT 11
  111. #define SWRM_MCP_FRAME_CTRL_BANK_CLK_DIV_VALUE_BMSK 0x700
  112. #define SWRM_MCP_FRAME_CTRL_BANK_CLK_DIV_VALUE_SHFT 8
  113. #define SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK 0xF8
  114. #define SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT 3
  115. #define SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK 0x7
  116. #define SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT 0
  117. #define SWRM_MCP_BUS_CTRL_ADDR (SWRM_BASE_ADDRESS+0x00001044)
  118. #define SWRM_MCP_BUS_CTRL_BUS_RESET_BMSK 0x1
  119. #define SWRM_MCP_BUS_CTRL_BUS_RESET_SHFT 0x0
  120. #define SWRM_MCP_BUS_CTRL_CLK_START_BMSK 0x2
  121. #define SWRM_MCP_BUS_CTRL_CLK_START_SHFT 0x1
  122. #define SWRM_MCP_CFG_ADDR (SWRM_BASE_ADDRESS+0x00001048)
  123. #define SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK 0x3E0000
  124. #define SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT 0x11
  125. #define SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK 0x02
  126. #define SWRM_MCP_STATUS (SWRM_BASE_ADDRESS+0x104C)
  127. #define SWRM_MCP_STATUS_BANK_NUM_MASK 0x01
  128. #define SWRM_MCP_SLV_STATUS (SWRM_BASE_ADDRESS+0x1090)
  129. #define SWRM_MCP_SLV_STATUS_MASK 0x03
  130. #define SWRM_DP_PORT_CTRL_BANK(n, m) (SWRM_BASE_ADDRESS + \
  131. 0x00001124 + \
  132. 0x100*(n-1) + \
  133. 0x40*m)
  134. #define SWRM_DP_PORT_CTRL_BANK_MASK 0xFFFFFFFF
  135. #define SWRM_DP_PORT_CTRL_EN_CHAN_MASK 0xFF000000
  136. #define SWRM_DP_PORT_CTRL_EN_CHAN_SHFT 0x18
  137. #define SWRM_DP_PORT_CTRL_OFFSET2_SHFT 0x10
  138. #define SWRM_DP_PORT_CTRL_OFFSET1_SHFT 0x08
  139. #define SWRM_DP_PORT_CTRL_SAMPLE_INTERVAL 0x00
  140. /* Soundwire Slave Register definition */
  141. #define SWRS_BASE_ADDRESS 0x00
  142. #define SWRS_DP_REG_OFFSET(port, bank) ((0x100*port)+(0x10*bank))
  143. #define SWRS_DP_CHANNEL_ENABLE_BANK(n, m) (SWRS_BASE_ADDRESS + 0x120 + \
  144. SWRS_DP_REG_OFFSET(n, m))
  145. #define SWRS_DP_SAMPLE_CONTROL_1_BANK(n, m) (SWRS_BASE_ADDRESS + 0x122 + \
  146. SWRS_DP_REG_OFFSET(n, m))
  147. #define SWRS_DP_OFFSET_CONTROL_1_BANK(n, m) (SWRS_BASE_ADDRESS + 0x124 + \
  148. SWRS_DP_REG_OFFSET(n, m))
  149. #define SWRS_DP_OFFSET_CONTROL_2_BANK(n, m) (SWRS_BASE_ADDRESS + 0x125 + \
  150. SWRS_DP_REG_OFFSET(n, m))
  151. #define SWRS_DP_HCONTROL_BANK(n, m) (SWRS_BASE_ADDRESS + 0x126 + \
  152. SWRS_DP_REG_OFFSET(n, m))
  153. #define SWRS_DP_BLOCK_CONTROL_3_BANK(n, m) (SWRS_BASE_ADDRESS + 0x127 + \
  154. SWRS_DP_REG_OFFSET(n, m))
  155. #define SWRS_SCP_FRAME_CTRL_BANK(m) (SWRS_BASE_ADDRESS + 0x60 + \
  156. 0x10*m)
  157. #define SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(m) (SWRS_BASE_ADDRESS + 0xE0 + \
  158. 0x10*m)
  159. #endif /* _SWRM_REGISTERS_H */