swr-wcd-ctrl.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880
  1. /* Copyright (c) 2015-2017, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/irq.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/slab.h>
  16. #include <linux/io.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/soundwire/soundwire.h>
  20. #include <linux/soundwire/swr-wcd.h>
  21. #include <linux/delay.h>
  22. #include <linux/kthread.h>
  23. #include <linux/clk.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/of.h>
  26. #include <linux/debugfs.h>
  27. #include <linux/uaccess.h>
  28. #include "swrm_registers.h"
  29. #include "swr-wcd-ctrl.h"
  30. #define SWR_BROADCAST_CMD_ID 0x0F
  31. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  32. #define SWR_DEV_ID_MASK 0xFFFFFFFF
  33. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  34. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  35. /* pm runtime auto suspend timer in msecs */
  36. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  37. module_param(auto_suspend_timer, int, 0664);
  38. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  39. static u8 mstr_ports[] = {100, 101, 102, 103, 104, 105, 106, 107};
  40. static u8 mstr_port_type[] = {SWR_DAC_PORT, SWR_COMP_PORT, SWR_BOOST_PORT,
  41. SWR_DAC_PORT, SWR_COMP_PORT, SWR_BOOST_PORT,
  42. SWR_VISENSE_PORT, SWR_VISENSE_PORT};
  43. struct usecase uc[] = {
  44. {0, 0, 0}, /* UC0: no ports */
  45. {1, 1, 2400}, /* UC1: Spkr */
  46. {1, 4, 600}, /* UC2: Compander */
  47. {1, 2, 300}, /* UC3: Smart Boost */
  48. {1, 2, 1200}, /* UC4: VI Sense */
  49. {4, 9, 4500}, /* UC5: Spkr + Comp + SB + VI */
  50. {8, 18, 9000}, /* UC6: 2*(Spkr + Comp + SB + VI) */
  51. {2, 2, 4800}, /* UC7: 2*Spkr */
  52. {2, 5, 3000}, /* UC8: Spkr + Comp */
  53. {4, 10, 6000}, /* UC9: 2*(Spkr + Comp) */
  54. {3, 7, 3300}, /* UC10: Spkr + Comp + SB */
  55. {6, 14, 6600}, /* UC11: 2*(Spkr + Comp + SB) */
  56. {2, 3, 2700}, /* UC12: Spkr + SB */
  57. {4, 6, 5400}, /* UC13: 2*(Spkr + SB) */
  58. {3, 5, 3900}, /* UC14: Spkr + SB + VI */
  59. {6, 10, 7800}, /* UC15: 2*(Spkr + SB + VI) */
  60. {2, 3, 3600}, /* UC16: Spkr + VI */
  61. {4, 6, 7200}, /* UC17: 2*(Spkr + VI) */
  62. {3, 7, 4200}, /* UC18: Spkr + Comp + VI */
  63. {6, 14, 8400}, /* UC19: 2*(Spkr + Comp + VI) */
  64. };
  65. #define MAX_USECASE ARRAY_SIZE(uc)
  66. struct port_params pp[MAX_USECASE][SWR_MSTR_PORT_LEN] = {
  67. /* UC 0 */
  68. {
  69. {0, 0, 0},
  70. },
  71. /* UC 1 */
  72. {
  73. {7, 1, 0},
  74. },
  75. /* UC 2 */
  76. {
  77. {31, 2, 0},
  78. },
  79. /* UC 3 */
  80. {
  81. {63, 12, 31},
  82. },
  83. /* UC 4 */
  84. {
  85. {15, 7, 0},
  86. },
  87. /* UC 5 */
  88. {
  89. {7, 1, 0},
  90. {31, 2, 0},
  91. {63, 12, 31},
  92. {15, 7, 0},
  93. },
  94. /* UC 6 */
  95. {
  96. {7, 1, 0},
  97. {31, 2, 0},
  98. {63, 12, 31},
  99. {15, 7, 0},
  100. {7, 6, 0},
  101. {31, 18, 0},
  102. {63, 13, 31},
  103. {15, 10, 0},
  104. },
  105. /* UC 7 */
  106. {
  107. {7, 1, 0},
  108. {7, 6, 0},
  109. },
  110. /* UC 8 */
  111. {
  112. {7, 1, 0},
  113. {31, 2, 0},
  114. },
  115. /* UC 9 */
  116. {
  117. {7, 1, 0},
  118. {31, 2, 0},
  119. {7, 6, 0},
  120. {31, 18, 0},
  121. },
  122. /* UC 10 */
  123. {
  124. {7, 1, 0},
  125. {31, 2, 0},
  126. {63, 12, 31},
  127. },
  128. /* UC 11 */
  129. {
  130. {7, 1, 0},
  131. {31, 2, 0},
  132. {63, 12, 31},
  133. {7, 6, 0},
  134. {31, 18, 0},
  135. {63, 13, 31},
  136. },
  137. /* UC 12 */
  138. {
  139. {7, 1, 0},
  140. {63, 12, 31},
  141. },
  142. /* UC 13 */
  143. {
  144. {7, 1, 0},
  145. {63, 12, 31},
  146. {7, 6, 0},
  147. {63, 13, 31},
  148. },
  149. /* UC 14 */
  150. {
  151. {7, 1, 0},
  152. {63, 12, 31},
  153. {15, 7, 0},
  154. },
  155. /* UC 15 */
  156. {
  157. {7, 1, 0},
  158. {63, 12, 31},
  159. {15, 7, 0},
  160. {7, 6, 0},
  161. {63, 13, 31},
  162. {15, 10, 0},
  163. },
  164. /* UC 16 */
  165. {
  166. {7, 1, 0},
  167. {15, 7, 0},
  168. },
  169. /* UC 17 */
  170. {
  171. {7, 1, 0},
  172. {15, 7, 0},
  173. {7, 6, 0},
  174. {15, 10, 0},
  175. },
  176. /* UC 18 */
  177. {
  178. {7, 1, 0},
  179. {31, 2, 0},
  180. {15, 7, 0},
  181. },
  182. /* UC 19 */
  183. {
  184. {7, 1, 0},
  185. {31, 2, 0},
  186. {15, 7, 0},
  187. {7, 6, 0},
  188. {31, 18, 0},
  189. {15, 10, 0},
  190. },
  191. };
  192. enum {
  193. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  194. SWR_ATTACHED_OK, /* Device is attached */
  195. SWR_ALERT, /* Device alters master for any interrupts */
  196. SWR_RESERVED, /* Reserved */
  197. };
  198. #define SWRM_MAX_PORT_REG 40
  199. #define SWRM_MAX_INIT_REG 8
  200. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  201. #define SWR_MSTR_START_REG_ADDR 0x00
  202. #define SWR_MSTR_MAX_BUF_LEN 32
  203. #define BYTES_PER_LINE 12
  204. #define SWR_MSTR_RD_BUF_LEN 8
  205. #define SWR_MSTR_WR_BUF_LEN 32
  206. static void swrm_copy_data_port_config(struct swr_master *master,
  207. u8 inactive_bank);
  208. static struct swr_mstr_ctrl *dbgswrm;
  209. static struct dentry *debugfs_swrm_dent;
  210. static struct dentry *debugfs_peek;
  211. static struct dentry *debugfs_poke;
  212. static struct dentry *debugfs_reg_dump;
  213. static unsigned int read_data;
  214. static bool swrm_is_msm_variant(int val)
  215. {
  216. return (val == SWRM_VERSION_1_3);
  217. }
  218. static int swrm_debug_open(struct inode *inode, struct file *file)
  219. {
  220. file->private_data = inode->i_private;
  221. return 0;
  222. }
  223. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  224. {
  225. char *token;
  226. int base, cnt;
  227. token = strsep(&buf, " ");
  228. for (cnt = 0; cnt < num_of_par; cnt++) {
  229. if (token) {
  230. if ((token[1] == 'x') || (token[1] == 'X'))
  231. base = 16;
  232. else
  233. base = 10;
  234. if (kstrtou32(token, base, &param1[cnt]) != 0)
  235. return -EINVAL;
  236. token = strsep(&buf, " ");
  237. } else
  238. return -EINVAL;
  239. }
  240. return 0;
  241. }
  242. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  243. loff_t *ppos)
  244. {
  245. int i, reg_val, len;
  246. ssize_t total = 0;
  247. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  248. if (!ubuf || !ppos)
  249. return 0;
  250. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  251. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  252. reg_val = dbgswrm->read(dbgswrm->handle, i);
  253. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  254. if ((total + len) >= count - 1)
  255. break;
  256. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  257. pr_err("%s: fail to copy reg dump\n", __func__);
  258. total = -EFAULT;
  259. goto copy_err;
  260. }
  261. *ppos += len;
  262. total += len;
  263. }
  264. copy_err:
  265. return total;
  266. }
  267. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  268. size_t count, loff_t *ppos)
  269. {
  270. char lbuf[SWR_MSTR_RD_BUF_LEN];
  271. char *access_str;
  272. ssize_t ret_cnt;
  273. if (!count || !file || !ppos || !ubuf)
  274. return -EINVAL;
  275. access_str = file->private_data;
  276. if (*ppos < 0)
  277. return -EINVAL;
  278. if (!strcmp(access_str, "swrm_peek")) {
  279. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  280. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  281. strnlen(lbuf, 7));
  282. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  283. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  284. } else {
  285. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  286. ret_cnt = -EPERM;
  287. }
  288. return ret_cnt;
  289. }
  290. static ssize_t swrm_debug_write(struct file *filp,
  291. const char __user *ubuf, size_t cnt, loff_t *ppos)
  292. {
  293. char lbuf[SWR_MSTR_WR_BUF_LEN];
  294. int rc;
  295. u32 param[5];
  296. char *access_str;
  297. if (!filp || !ppos || !ubuf)
  298. return -EINVAL;
  299. access_str = filp->private_data;
  300. if (cnt > sizeof(lbuf) - 1)
  301. return -EINVAL;
  302. rc = copy_from_user(lbuf, ubuf, cnt);
  303. if (rc)
  304. return -EFAULT;
  305. lbuf[cnt] = '\0';
  306. if (!strcmp(access_str, "swrm_poke")) {
  307. /* write */
  308. rc = get_parameters(lbuf, param, 2);
  309. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  310. (param[1] <= 0xFFFFFFFF) &&
  311. (rc == 0))
  312. rc = dbgswrm->write(dbgswrm->handle, param[0],
  313. param[1]);
  314. else
  315. rc = -EINVAL;
  316. } else if (!strcmp(access_str, "swrm_peek")) {
  317. /* read */
  318. rc = get_parameters(lbuf, param, 1);
  319. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  320. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  321. else
  322. rc = -EINVAL;
  323. }
  324. if (rc == 0)
  325. rc = cnt;
  326. else
  327. pr_err("%s: rc = %d\n", __func__, rc);
  328. return rc;
  329. }
  330. static const struct file_operations swrm_debug_ops = {
  331. .open = swrm_debug_open,
  332. .write = swrm_debug_write,
  333. .read = swrm_debug_read,
  334. };
  335. static int swrm_set_ch_map(struct swr_mstr_ctrl *swrm, void *data)
  336. {
  337. struct swr_mstr_port *pinfo = (struct swr_mstr_port *)data;
  338. swrm->mstr_port = kzalloc(sizeof(struct swr_mstr_port), GFP_KERNEL);
  339. if (swrm->mstr_port == NULL)
  340. return -ENOMEM;
  341. swrm->mstr_port->num_port = pinfo->num_port;
  342. swrm->mstr_port->port = kzalloc((pinfo->num_port * sizeof(u8)),
  343. GFP_KERNEL);
  344. if (!swrm->mstr_port->port) {
  345. kfree(swrm->mstr_port);
  346. swrm->mstr_port = NULL;
  347. return -ENOMEM;
  348. }
  349. memcpy(swrm->mstr_port->port, pinfo->port, pinfo->num_port);
  350. return 0;
  351. }
  352. static bool swrm_is_port_en(struct swr_master *mstr)
  353. {
  354. return !!(mstr->num_port);
  355. }
  356. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  357. {
  358. if (!swrm->clk || !swrm->handle)
  359. return -EINVAL;
  360. if (enable) {
  361. swrm->clk(swrm->handle, true);
  362. swrm->state = SWR_MSTR_UP;
  363. } else {
  364. swrm->clk(swrm->handle, false);
  365. swrm->state = SWR_MSTR_DOWN;
  366. }
  367. return 0;
  368. }
  369. static int swrm_get_port_config(struct swr_master *master)
  370. {
  371. u32 ch_rate = 0;
  372. u32 num_ch = 0;
  373. int i, uc_idx;
  374. u32 portcount = 0;
  375. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  376. if (master->port[i].port_en) {
  377. ch_rate += master->port[i].ch_rate;
  378. num_ch += master->port[i].num_ch;
  379. portcount++;
  380. }
  381. }
  382. for (i = 0; i < ARRAY_SIZE(uc); i++) {
  383. if ((uc[i].num_port == portcount) &&
  384. (uc[i].num_ch == num_ch) &&
  385. (uc[i].chrate == ch_rate)) {
  386. uc_idx = i;
  387. break;
  388. }
  389. }
  390. if (i >= ARRAY_SIZE(uc)) {
  391. dev_err(&master->dev,
  392. "%s: usecase port:%d, num_ch:%d, chrate:%d not found\n",
  393. __func__, master->num_port, num_ch, ch_rate);
  394. return -EINVAL;
  395. }
  396. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  397. if (master->port[i].port_en) {
  398. master->port[i].sinterval = pp[uc_idx][i].si;
  399. master->port[i].offset1 = pp[uc_idx][i].off1;
  400. master->port[i].offset2 = pp[uc_idx][i].off2;
  401. }
  402. }
  403. return 0;
  404. }
  405. static int swrm_get_master_port(u8 *mstr_port_id, u8 slv_port_id)
  406. {
  407. int i;
  408. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  409. if (mstr_ports[i] == slv_port_id) {
  410. *mstr_port_id = i;
  411. return 0;
  412. }
  413. }
  414. return -EINVAL;
  415. }
  416. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  417. u8 dev_addr, u16 reg_addr)
  418. {
  419. u32 val;
  420. u8 id = *cmd_id;
  421. if (id != SWR_BROADCAST_CMD_ID) {
  422. if (id < 14)
  423. id += 1;
  424. else
  425. id = 0;
  426. *cmd_id = id;
  427. }
  428. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  429. return val;
  430. }
  431. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  432. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  433. u32 len)
  434. {
  435. u32 val;
  436. int ret = 0;
  437. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  438. ret = swrm->write(swrm->handle, SWRM_CMD_FIFO_RD_CMD, val);
  439. if (ret < 0) {
  440. dev_err(swrm->dev, "%s: reg 0x%x write failed, err:%d\n",
  441. __func__, val, ret);
  442. goto err;
  443. }
  444. *cmd_data = swrm->read(swrm->handle, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  445. dev_dbg(swrm->dev,
  446. "%s: reg: 0x%x, cmd_id: 0x%x, dev_id: 0x%x, cmd_data: 0x%x\n",
  447. __func__, reg_addr, cmd_id, dev_addr, *cmd_data);
  448. err:
  449. return ret;
  450. }
  451. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  452. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  453. {
  454. u32 val;
  455. int ret = 0;
  456. if (!cmd_id)
  457. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  458. dev_addr, reg_addr);
  459. else
  460. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  461. dev_addr, reg_addr);
  462. dev_dbg(swrm->dev,
  463. "%s: reg: 0x%x, cmd_id: 0x%x, dev_id: 0x%x, cmd_data: 0x%x\n",
  464. __func__, reg_addr, cmd_id, dev_addr, cmd_data);
  465. ret = swrm->write(swrm->handle, SWRM_CMD_FIFO_WR_CMD, val);
  466. if (ret < 0) {
  467. dev_err(swrm->dev, "%s: reg 0x%x write failed, err:%d\n",
  468. __func__, val, ret);
  469. goto err;
  470. }
  471. if (cmd_id == 0xF) {
  472. /*
  473. * sleep for 10ms for MSM soundwire variant to allow broadcast
  474. * command to complete.
  475. */
  476. if (swrm_is_msm_variant(swrm->version))
  477. usleep_range(10000, 10100);
  478. else
  479. wait_for_completion_timeout(&swrm->broadcast,
  480. (2 * HZ/10));
  481. }
  482. err:
  483. return ret;
  484. }
  485. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  486. void *buf, u32 len)
  487. {
  488. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  489. int ret = 0;
  490. int val;
  491. u8 *reg_val = (u8 *)buf;
  492. if (!swrm) {
  493. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  494. return -EINVAL;
  495. }
  496. if (dev_num)
  497. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr,
  498. len);
  499. else
  500. val = swrm->read(swrm->handle, reg_addr);
  501. if (!ret)
  502. *reg_val = (u8)val;
  503. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  504. return ret;
  505. }
  506. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  507. const void *buf)
  508. {
  509. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  510. int ret = 0;
  511. u8 reg_val = *(u8 *)buf;
  512. if (!swrm) {
  513. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  514. return -EINVAL;
  515. }
  516. if (dev_num)
  517. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  518. else
  519. ret = swrm->write(swrm->handle, reg_addr, reg_val);
  520. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  521. return ret;
  522. }
  523. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  524. const void *buf, size_t len)
  525. {
  526. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  527. int ret = 0;
  528. int i;
  529. u32 *val;
  530. u32 *swr_fifo_reg;
  531. if (!swrm || !swrm->handle) {
  532. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  533. return -EINVAL;
  534. }
  535. if (len <= 0)
  536. return -EINVAL;
  537. if (dev_num) {
  538. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  539. if (!swr_fifo_reg) {
  540. ret = -ENOMEM;
  541. goto err;
  542. }
  543. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  544. if (!val) {
  545. ret = -ENOMEM;
  546. goto mem_fail;
  547. }
  548. for (i = 0; i < len; i++) {
  549. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  550. ((u8 *)buf)[i],
  551. dev_num,
  552. ((u16 *)reg)[i]);
  553. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  554. }
  555. ret = swrm->bulk_write(swrm->handle, swr_fifo_reg, val, len);
  556. if (ret) {
  557. dev_err(&master->dev, "%s: bulk write failed\n",
  558. __func__);
  559. ret = -EINVAL;
  560. }
  561. } else {
  562. dev_err(&master->dev,
  563. "%s: No support of Bulk write for master regs\n",
  564. __func__);
  565. ret = -EINVAL;
  566. goto err;
  567. }
  568. kfree(val);
  569. mem_fail:
  570. kfree(swr_fifo_reg);
  571. err:
  572. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  573. return ret;
  574. }
  575. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  576. {
  577. return (swrm->read(swrm->handle, SWRM_MCP_STATUS) &
  578. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  579. }
  580. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  581. u8 row, u8 col)
  582. {
  583. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  584. SWRS_SCP_FRAME_CTRL_BANK(bank));
  585. }
  586. static struct swr_port_info *swrm_get_port(struct swr_master *master,
  587. u8 port_id)
  588. {
  589. int i;
  590. struct swr_port_info *port = NULL;
  591. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  592. port = &master->port[i];
  593. if (port->port_id == port_id) {
  594. dev_dbg(&master->dev, "%s: port_id: %d, index: %d\n",
  595. __func__, port_id, i);
  596. return port;
  597. }
  598. }
  599. return NULL;
  600. }
  601. static struct swr_port_info *swrm_get_avail_port(struct swr_master *master)
  602. {
  603. int i;
  604. struct swr_port_info *port = NULL;
  605. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  606. port = &master->port[i];
  607. if (port->port_en)
  608. continue;
  609. dev_dbg(&master->dev, "%s: port_id: %d, index: %d\n",
  610. __func__, port->port_id, i);
  611. return port;
  612. }
  613. return NULL;
  614. }
  615. static struct swr_port_info *swrm_get_enabled_port(struct swr_master *master,
  616. u8 port_id)
  617. {
  618. int i;
  619. struct swr_port_info *port = NULL;
  620. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  621. port = &master->port[i];
  622. if ((port->port_id == port_id) && (port->port_en == true))
  623. break;
  624. }
  625. if (i == SWR_MSTR_PORT_LEN)
  626. port = NULL;
  627. return port;
  628. }
  629. static bool swrm_remove_from_group(struct swr_master *master)
  630. {
  631. struct swr_device *swr_dev;
  632. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  633. bool is_removed = false;
  634. if (!swrm)
  635. goto end;
  636. mutex_lock(&swrm->mlock);
  637. if ((swrm->num_rx_chs > 1) &&
  638. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  639. list_for_each_entry(swr_dev, &master->devices,
  640. dev_list) {
  641. swr_dev->group_id = SWR_GROUP_NONE;
  642. master->gr_sid = 0;
  643. }
  644. is_removed = true;
  645. }
  646. mutex_unlock(&swrm->mlock);
  647. end:
  648. return is_removed;
  649. }
  650. static void swrm_cleanup_disabled_data_ports(struct swr_master *master,
  651. u8 bank)
  652. {
  653. u32 value;
  654. struct swr_port_info *port;
  655. int i;
  656. int port_type;
  657. struct swrm_mports *mport, *mport_next = NULL;
  658. int port_disable_cnt = 0;
  659. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  660. if (!swrm) {
  661. pr_err("%s: swrm is null\n", __func__);
  662. return;
  663. }
  664. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  665. master->num_port);
  666. mport = list_first_entry_or_null(&swrm->mport_list,
  667. struct swrm_mports,
  668. list);
  669. if (!mport) {
  670. dev_err(swrm->dev, "%s: list is empty\n", __func__);
  671. return;
  672. }
  673. for (i = 0; i < master->num_port; i++) {
  674. port = swrm_get_port(master, mstr_ports[mport->id]);
  675. if (!port || port->ch_en)
  676. goto inc_loop;
  677. port_disable_cnt++;
  678. port_type = mstr_port_type[mport->id];
  679. value = ((port->ch_en)
  680. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  681. value |= ((port->offset2)
  682. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  683. value |= ((port->offset1)
  684. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  685. value |= port->sinterval;
  686. swrm->write(swrm->handle,
  687. SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank),
  688. value);
  689. swrm_cmd_fifo_wr_cmd(swrm, 0x00, port->dev_id, 0x00,
  690. SWRS_DP_CHANNEL_ENABLE_BANK(port_type, bank));
  691. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  692. __func__, mport->id,
  693. (SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank)), value);
  694. inc_loop:
  695. mport_next = list_next_entry(mport, list);
  696. if (port && !port->ch_en) {
  697. list_del(&mport->list);
  698. kfree(mport);
  699. }
  700. if (!mport_next) {
  701. dev_err(swrm->dev, "%s: end of list\n", __func__);
  702. break;
  703. }
  704. mport = mport_next;
  705. }
  706. master->num_port -= port_disable_cnt;
  707. dev_dbg(swrm->dev, "%s:disable ports: %d, active ports (rem): %d\n",
  708. __func__, port_disable_cnt, master->num_port);
  709. }
  710. static void swrm_slvdev_datapath_control(struct swr_master *master,
  711. bool enable)
  712. {
  713. u8 bank;
  714. u32 value, n_col;
  715. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  716. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  717. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  718. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  719. u8 inactive_bank;
  720. if (!swrm) {
  721. pr_err("%s: swrm is null\n", __func__);
  722. return;
  723. }
  724. bank = get_inactive_bank_num(swrm);
  725. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  726. __func__, enable, swrm->num_cfg_devs);
  727. if (enable) {
  728. /* set Row = 48 and col = 16 */
  729. n_col = SWR_MAX_COL;
  730. } else {
  731. /*
  732. * Do not change to 48x2 if number of channels configured
  733. * as stereo and if disable datapath is called for the
  734. * first slave device
  735. */
  736. if (swrm->num_cfg_devs > 0)
  737. n_col = SWR_MAX_COL;
  738. else
  739. n_col = SWR_MIN_COL;
  740. /*
  741. * All ports are already disabled, no need to perform
  742. * bank-switch and copy operation. This case can arise
  743. * when speaker channels are enabled in stereo mode with
  744. * BROADCAST and disabled in GROUP_NONE
  745. */
  746. if (master->num_port == 0)
  747. return;
  748. }
  749. value = swrm->read(swrm->handle, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  750. value &= (~mask);
  751. value |= ((0 << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  752. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  753. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  754. swrm->write(swrm->handle, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  755. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  756. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  757. enable_bank_switch(swrm, bank, SWR_MAX_ROW, n_col);
  758. inactive_bank = bank ? 0 : 1;
  759. if (enable)
  760. swrm_copy_data_port_config(master, inactive_bank);
  761. else
  762. swrm_cleanup_disabled_data_ports(master, inactive_bank);
  763. if (!swrm_is_port_en(master)) {
  764. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  765. __func__);
  766. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  767. pm_runtime_put_autosuspend(&swrm->pdev->dev);
  768. }
  769. }
  770. static void swrm_apply_port_config(struct swr_master *master)
  771. {
  772. u8 bank;
  773. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  774. if (!swrm) {
  775. pr_err("%s: Invalid handle to swr controller\n",
  776. __func__);
  777. return;
  778. }
  779. bank = get_inactive_bank_num(swrm);
  780. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  781. __func__, bank, master->num_port);
  782. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  783. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  784. swrm_copy_data_port_config(master, bank);
  785. }
  786. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  787. {
  788. u32 value;
  789. struct swr_port_info *port;
  790. int i;
  791. int port_type;
  792. struct swrm_mports *mport;
  793. u32 reg[SWRM_MAX_PORT_REG];
  794. u32 val[SWRM_MAX_PORT_REG];
  795. int len = 0;
  796. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  797. if (!swrm) {
  798. pr_err("%s: swrm is null\n", __func__);
  799. return;
  800. }
  801. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  802. master->num_port);
  803. mport = list_first_entry_or_null(&swrm->mport_list,
  804. struct swrm_mports,
  805. list);
  806. if (!mport) {
  807. dev_err(swrm->dev, "%s: list is empty\n", __func__);
  808. return;
  809. }
  810. for (i = 0; i < master->num_port; i++) {
  811. port = swrm_get_enabled_port(master, mstr_ports[mport->id]);
  812. if (!port)
  813. continue;
  814. port_type = mstr_port_type[mport->id];
  815. if (!port->dev_id || (port->dev_id > master->num_dev)) {
  816. dev_dbg(swrm->dev, "%s: invalid device id = %d\n",
  817. __func__, port->dev_id);
  818. continue;
  819. }
  820. value = ((port->ch_en)
  821. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  822. value |= ((port->offset2)
  823. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  824. value |= ((port->offset1)
  825. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  826. value |= port->sinterval;
  827. reg[len] = SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank);
  828. val[len++] = value;
  829. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  830. __func__, mport->id,
  831. (SWRM_DP_PORT_CTRL_BANK((mport->id+1), bank)), value);
  832. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  833. val[len++] = SWR_REG_VAL_PACK(port->ch_en, port->dev_id, 0x00,
  834. SWRS_DP_CHANNEL_ENABLE_BANK(port_type, bank));
  835. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  836. val[len++] = SWR_REG_VAL_PACK(port->sinterval,
  837. port->dev_id, 0x00,
  838. SWRS_DP_SAMPLE_CONTROL_1_BANK(port_type, bank));
  839. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  840. val[len++] = SWR_REG_VAL_PACK(port->offset1,
  841. port->dev_id, 0x00,
  842. SWRS_DP_OFFSET_CONTROL_1_BANK(port_type, bank));
  843. if (port_type != 0) {
  844. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  845. val[len++] = SWR_REG_VAL_PACK(port->offset2,
  846. port->dev_id, 0x00,
  847. SWRS_DP_OFFSET_CONTROL_2_BANK(port_type,
  848. bank));
  849. }
  850. mport = list_next_entry(mport, list);
  851. if (!mport) {
  852. dev_err(swrm->dev, "%s: end of list\n", __func__);
  853. break;
  854. }
  855. }
  856. swrm->bulk_write(swrm->handle, reg, val, len);
  857. }
  858. static int swrm_connect_port(struct swr_master *master,
  859. struct swr_params *portinfo)
  860. {
  861. int i;
  862. struct swr_port_info *port;
  863. int ret = 0;
  864. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  865. struct swrm_mports *mport;
  866. struct list_head *ptr, *next;
  867. dev_dbg(&master->dev, "%s: enter\n", __func__);
  868. if (!portinfo)
  869. return -EINVAL;
  870. if (!swrm) {
  871. dev_err(&master->dev,
  872. "%s: Invalid handle to swr controller\n",
  873. __func__);
  874. return -EINVAL;
  875. }
  876. mutex_lock(&swrm->mlock);
  877. if (!swrm_is_port_en(master))
  878. pm_runtime_get_sync(&swrm->pdev->dev);
  879. for (i = 0; i < portinfo->num_port; i++) {
  880. mport = kzalloc(sizeof(struct swrm_mports), GFP_KERNEL);
  881. if (!mport) {
  882. ret = -ENOMEM;
  883. goto mem_fail;
  884. }
  885. ret = swrm_get_master_port(&mport->id,
  886. portinfo->port_id[i]);
  887. if (ret < 0) {
  888. dev_err(&master->dev,
  889. "%s: mstr portid for slv port %d not found\n",
  890. __func__, portinfo->port_id[i]);
  891. goto port_fail;
  892. }
  893. port = swrm_get_avail_port(master);
  894. if (!port) {
  895. dev_err(&master->dev,
  896. "%s: avail ports not found!\n", __func__);
  897. goto port_fail;
  898. }
  899. list_add(&mport->list, &swrm->mport_list);
  900. port->dev_id = portinfo->dev_id;
  901. port->port_id = portinfo->port_id[i];
  902. port->num_ch = portinfo->num_ch[i];
  903. port->ch_rate = portinfo->ch_rate[i];
  904. port->ch_en = portinfo->ch_en[i];
  905. port->port_en = true;
  906. dev_dbg(&master->dev,
  907. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  908. __func__, mport->id, port->port_id, port->ch_rate,
  909. port->num_ch);
  910. }
  911. master->num_port += portinfo->num_port;
  912. if (master->num_port >= SWR_MSTR_PORT_LEN)
  913. master->num_port = SWR_MSTR_PORT_LEN;
  914. swrm_get_port_config(master);
  915. swr_port_response(master, portinfo->tid);
  916. swrm->num_cfg_devs += 1;
  917. dev_dbg(&master->dev, "%s: cfg_devs: %d, rx_chs: %d\n",
  918. __func__, swrm->num_cfg_devs, swrm->num_rx_chs);
  919. if (swrm->num_rx_chs > 1) {
  920. if (swrm->num_rx_chs == swrm->num_cfg_devs)
  921. swrm_apply_port_config(master);
  922. } else {
  923. swrm_apply_port_config(master);
  924. }
  925. mutex_unlock(&swrm->mlock);
  926. return 0;
  927. port_fail:
  928. kfree(mport);
  929. mem_fail:
  930. list_for_each_safe(ptr, next, &swrm->mport_list) {
  931. mport = list_entry(ptr, struct swrm_mports, list);
  932. for (i = 0; i < portinfo->num_port; i++) {
  933. if (portinfo->port_id[i] == mstr_ports[mport->id]) {
  934. port = swrm_get_port(master,
  935. portinfo->port_id[i]);
  936. if (port)
  937. port->ch_en = false;
  938. list_del(&mport->list);
  939. kfree(mport);
  940. break;
  941. }
  942. }
  943. }
  944. mutex_unlock(&swrm->mlock);
  945. return ret;
  946. }
  947. static int swrm_disconnect_port(struct swr_master *master,
  948. struct swr_params *portinfo)
  949. {
  950. int i;
  951. struct swr_port_info *port;
  952. u8 bank;
  953. u32 value;
  954. int ret = 0;
  955. u8 mport_id = 0;
  956. int port_type = 0;
  957. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  958. if (!swrm) {
  959. dev_err(&master->dev,
  960. "%s: Invalid handle to swr controller\n",
  961. __func__);
  962. return -EINVAL;
  963. }
  964. if (!portinfo) {
  965. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  966. return -EINVAL;
  967. }
  968. mutex_lock(&swrm->mlock);
  969. bank = get_inactive_bank_num(swrm);
  970. for (i = 0; i < portinfo->num_port; i++) {
  971. ret = swrm_get_master_port(&mport_id,
  972. portinfo->port_id[i]);
  973. if (ret < 0) {
  974. dev_err(&master->dev,
  975. "%s: mstr portid for slv port %d not found\n",
  976. __func__, portinfo->port_id[i]);
  977. mutex_unlock(&swrm->mlock);
  978. return -EINVAL;
  979. }
  980. port = swrm_get_enabled_port(master, portinfo->port_id[i]);
  981. if (!port) {
  982. dev_dbg(&master->dev, "%s: port %d already disabled\n",
  983. __func__, portinfo->port_id[i]);
  984. continue;
  985. }
  986. port_type = mstr_port_type[mport_id];
  987. port->dev_id = portinfo->dev_id;
  988. port->port_en = false;
  989. port->ch_en = 0;
  990. value = port->ch_en << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT;
  991. value |= (port->offset2 << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  992. value |= (port->offset1 << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  993. value |= port->sinterval;
  994. swrm->write(swrm->handle,
  995. SWRM_DP_PORT_CTRL_BANK((mport_id+1), bank),
  996. value);
  997. swrm_cmd_fifo_wr_cmd(swrm, 0x00, port->dev_id, 0x00,
  998. SWRS_DP_CHANNEL_ENABLE_BANK(port_type, bank));
  999. }
  1000. swr_port_response(master, portinfo->tid);
  1001. swrm->num_cfg_devs -= 1;
  1002. dev_dbg(&master->dev, "%s: cfg_devs: %d, rx_chs: %d, active ports: %d\n",
  1003. __func__, swrm->num_cfg_devs, swrm->num_rx_chs,
  1004. master->num_port);
  1005. mutex_unlock(&swrm->mlock);
  1006. return 0;
  1007. }
  1008. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1009. int status, u8 *devnum)
  1010. {
  1011. int i;
  1012. int new_sts = status;
  1013. int ret = SWR_NOT_PRESENT;
  1014. if (status != swrm->slave_status) {
  1015. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1016. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1017. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1018. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1019. *devnum = i;
  1020. break;
  1021. }
  1022. status >>= 2;
  1023. swrm->slave_status >>= 2;
  1024. }
  1025. swrm->slave_status = new_sts;
  1026. }
  1027. return ret;
  1028. }
  1029. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1030. {
  1031. struct swr_mstr_ctrl *swrm = dev;
  1032. u32 value, intr_sts;
  1033. int status, chg_sts, i;
  1034. u8 devnum = 0;
  1035. int ret = IRQ_HANDLED;
  1036. pm_runtime_get_sync(&swrm->pdev->dev);
  1037. intr_sts = swrm->read(swrm->handle, SWRM_INTERRUPT_STATUS);
  1038. intr_sts &= SWRM_INTERRUPT_STATUS_RMSK;
  1039. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1040. value = intr_sts & (1 << i);
  1041. if (!value)
  1042. continue;
  1043. swrm->write(swrm->handle, SWRM_INTERRUPT_CLEAR, value);
  1044. switch (value) {
  1045. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1046. dev_dbg(swrm->dev, "SWR slave pend irq\n");
  1047. break;
  1048. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1049. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1050. break;
  1051. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1052. status = swrm->read(swrm->handle, SWRM_MCP_SLV_STATUS);
  1053. if (status == swrm->slave_status) {
  1054. dev_dbg(swrm->dev,
  1055. "%s: No change in slave status: %d\n",
  1056. __func__, status);
  1057. break;
  1058. }
  1059. chg_sts = swrm_check_slave_change_status(swrm, status,
  1060. &devnum);
  1061. switch (chg_sts) {
  1062. case SWR_NOT_PRESENT:
  1063. dev_dbg(swrm->dev, "device %d got detached\n",
  1064. devnum);
  1065. break;
  1066. case SWR_ATTACHED_OK:
  1067. dev_dbg(swrm->dev, "device %d got attached\n",
  1068. devnum);
  1069. break;
  1070. case SWR_ALERT:
  1071. dev_dbg(swrm->dev,
  1072. "device %d has pending interrupt\n",
  1073. devnum);
  1074. break;
  1075. }
  1076. break;
  1077. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1078. dev_err_ratelimited(swrm->dev, "SWR bus clash detected\n");
  1079. break;
  1080. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1081. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1082. break;
  1083. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1084. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1085. break;
  1086. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1087. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1088. break;
  1089. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1090. value = swrm->read(swrm->handle, SWRM_CMD_FIFO_STATUS);
  1091. dev_err_ratelimited(swrm->dev,
  1092. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1093. value);
  1094. swrm->write(swrm->handle, SWRM_CMD_FIFO_CMD, 0x1);
  1095. break;
  1096. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1097. dev_dbg(swrm->dev, "SWR Port collision detected\n");
  1098. break;
  1099. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1100. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1101. break;
  1102. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1103. complete(&swrm->broadcast);
  1104. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1105. break;
  1106. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1107. break;
  1108. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1109. break;
  1110. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1111. break;
  1112. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1113. complete(&swrm->reset);
  1114. break;
  1115. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1116. break;
  1117. default:
  1118. dev_err_ratelimited(swrm->dev, "SWR unknown interrupt\n");
  1119. ret = IRQ_NONE;
  1120. break;
  1121. }
  1122. }
  1123. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  1124. pm_runtime_put_autosuspend(&swrm->pdev->dev);
  1125. return ret;
  1126. }
  1127. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1128. {
  1129. u32 val;
  1130. swrm->slave_status = swrm->read(swrm->handle, SWRM_MCP_SLV_STATUS);
  1131. val = (swrm->slave_status >> (devnum * 2));
  1132. val &= SWRM_MCP_SLV_STATUS_MASK;
  1133. return val;
  1134. }
  1135. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1136. u8 *dev_num)
  1137. {
  1138. int i;
  1139. u64 id = 0;
  1140. int ret = -EINVAL;
  1141. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1142. if (!swrm) {
  1143. pr_err("%s: Invalid handle to swr controller\n",
  1144. __func__);
  1145. return ret;
  1146. }
  1147. pm_runtime_get_sync(&swrm->pdev->dev);
  1148. for (i = 1; i < (mstr->num_dev + 1); i++) {
  1149. id = ((u64)(swrm->read(swrm->handle,
  1150. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1151. id |= swrm->read(swrm->handle,
  1152. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1153. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1154. if (swrm_get_device_status(swrm, i) == 0x01) {
  1155. *dev_num = i;
  1156. ret = 0;
  1157. } else {
  1158. dev_err(swrm->dev, "%s: device is not ready\n",
  1159. __func__);
  1160. }
  1161. goto found;
  1162. }
  1163. }
  1164. dev_err(swrm->dev, "%s: device id 0x%llx does not match with 0x%llx\n",
  1165. __func__, id, dev_id);
  1166. found:
  1167. pm_runtime_mark_last_busy(&swrm->pdev->dev);
  1168. pm_runtime_put_autosuspend(&swrm->pdev->dev);
  1169. return ret;
  1170. }
  1171. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1172. {
  1173. int ret = 0;
  1174. u32 val;
  1175. u8 row_ctrl = SWR_MAX_ROW;
  1176. u8 col_ctrl = SWR_MIN_COL;
  1177. u8 ssp_period = 1;
  1178. u8 retry_cmd_num = 3;
  1179. u32 reg[SWRM_MAX_INIT_REG];
  1180. u32 value[SWRM_MAX_INIT_REG];
  1181. int len = 0;
  1182. /* Clear Rows and Cols */
  1183. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1184. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1185. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1186. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1187. value[len++] = val;
  1188. /* Set Auto enumeration flag */
  1189. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1190. value[len++] = 1;
  1191. /* Mask soundwire interrupts */
  1192. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1193. value[len++] = 0x1FFFD;
  1194. /* Configure No pings */
  1195. val = swrm->read(swrm->handle, SWRM_MCP_CFG_ADDR);
  1196. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1197. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1198. reg[len] = SWRM_MCP_CFG_ADDR;
  1199. value[len++] = val;
  1200. /* Configure number of retries of a read/write cmd */
  1201. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1202. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1203. value[len++] = val;
  1204. /* Set IRQ to PULSE */
  1205. reg[len] = SWRM_COMP_CFG_ADDR;
  1206. value[len++] = 0x02;
  1207. reg[len] = SWRM_COMP_CFG_ADDR;
  1208. value[len++] = 0x03;
  1209. reg[len] = SWRM_INTERRUPT_CLEAR;
  1210. value[len++] = 0x08;
  1211. swrm->bulk_write(swrm->handle, reg, value, len);
  1212. return ret;
  1213. }
  1214. static int swrm_probe(struct platform_device *pdev)
  1215. {
  1216. struct swr_mstr_ctrl *swrm;
  1217. struct swr_ctrl_platform_data *pdata;
  1218. int ret;
  1219. /* Allocate soundwire master driver structure */
  1220. swrm = kzalloc(sizeof(struct swr_mstr_ctrl), GFP_KERNEL);
  1221. if (!swrm) {
  1222. ret = -ENOMEM;
  1223. goto err_memory_fail;
  1224. }
  1225. swrm->dev = &pdev->dev;
  1226. swrm->pdev = pdev;
  1227. platform_set_drvdata(pdev, swrm);
  1228. swr_set_ctrl_data(&swrm->master, swrm);
  1229. pdata = dev_get_platdata(&pdev->dev);
  1230. if (!pdata) {
  1231. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1232. __func__);
  1233. ret = -EINVAL;
  1234. goto err_pdata_fail;
  1235. }
  1236. swrm->handle = (void *)pdata->handle;
  1237. if (!swrm->handle) {
  1238. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1239. __func__);
  1240. ret = -EINVAL;
  1241. goto err_pdata_fail;
  1242. }
  1243. swrm->read = pdata->read;
  1244. if (!swrm->read) {
  1245. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1246. __func__);
  1247. ret = -EINVAL;
  1248. goto err_pdata_fail;
  1249. }
  1250. swrm->write = pdata->write;
  1251. if (!swrm->write) {
  1252. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1253. __func__);
  1254. ret = -EINVAL;
  1255. goto err_pdata_fail;
  1256. }
  1257. swrm->bulk_write = pdata->bulk_write;
  1258. if (!swrm->bulk_write) {
  1259. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1260. __func__);
  1261. ret = -EINVAL;
  1262. goto err_pdata_fail;
  1263. }
  1264. swrm->clk = pdata->clk;
  1265. if (!swrm->clk) {
  1266. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1267. __func__);
  1268. ret = -EINVAL;
  1269. goto err_pdata_fail;
  1270. }
  1271. swrm->reg_irq = pdata->reg_irq;
  1272. if (!swrm->reg_irq) {
  1273. dev_err(&pdev->dev, "%s: swrm->reg_irq is NULL\n",
  1274. __func__);
  1275. ret = -EINVAL;
  1276. goto err_pdata_fail;
  1277. }
  1278. swrm->master.read = swrm_read;
  1279. swrm->master.write = swrm_write;
  1280. swrm->master.bulk_write = swrm_bulk_write;
  1281. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1282. swrm->master.connect_port = swrm_connect_port;
  1283. swrm->master.disconnect_port = swrm_disconnect_port;
  1284. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1285. swrm->master.remove_from_group = swrm_remove_from_group;
  1286. swrm->master.dev.parent = &pdev->dev;
  1287. swrm->master.dev.of_node = pdev->dev.of_node;
  1288. swrm->master.num_port = 0;
  1289. swrm->num_enum_slaves = 0;
  1290. swrm->rcmd_id = 0;
  1291. swrm->wcmd_id = 0;
  1292. swrm->slave_status = 0;
  1293. swrm->num_rx_chs = 0;
  1294. swrm->state = SWR_MSTR_RESUME;
  1295. init_completion(&swrm->reset);
  1296. init_completion(&swrm->broadcast);
  1297. mutex_init(&swrm->mlock);
  1298. INIT_LIST_HEAD(&swrm->mport_list);
  1299. mutex_init(&swrm->reslock);
  1300. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1301. SWR_IRQ_REGISTER);
  1302. if (ret) {
  1303. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1304. __func__, ret);
  1305. goto err_irq_fail;
  1306. }
  1307. ret = swr_register_master(&swrm->master);
  1308. if (ret) {
  1309. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1310. goto err_mstr_fail;
  1311. }
  1312. /* Add devices registered with board-info as the
  1313. * controller will be up now
  1314. */
  1315. swr_master_add_boarddevices(&swrm->master);
  1316. mutex_lock(&swrm->mlock);
  1317. swrm_clk_request(swrm, true);
  1318. ret = swrm_master_init(swrm);
  1319. if (ret < 0) {
  1320. dev_err(&pdev->dev,
  1321. "%s: Error in master Initializaiton, err %d\n",
  1322. __func__, ret);
  1323. mutex_unlock(&swrm->mlock);
  1324. goto err_mstr_fail;
  1325. }
  1326. swrm->version = swrm->read(swrm->handle, SWRM_COMP_HW_VERSION);
  1327. mutex_unlock(&swrm->mlock);
  1328. if (pdev->dev.of_node)
  1329. of_register_swr_devices(&swrm->master);
  1330. dbgswrm = swrm;
  1331. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1332. if (!IS_ERR(debugfs_swrm_dent)) {
  1333. debugfs_peek = debugfs_create_file("swrm_peek",
  1334. S_IFREG | 0444, debugfs_swrm_dent,
  1335. (void *) "swrm_peek", &swrm_debug_ops);
  1336. debugfs_poke = debugfs_create_file("swrm_poke",
  1337. S_IFREG | 0444, debugfs_swrm_dent,
  1338. (void *) "swrm_poke", &swrm_debug_ops);
  1339. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1340. S_IFREG | 0444, debugfs_swrm_dent,
  1341. (void *) "swrm_reg_dump",
  1342. &swrm_debug_ops);
  1343. }
  1344. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1345. pm_runtime_use_autosuspend(&pdev->dev);
  1346. pm_runtime_set_active(&pdev->dev);
  1347. pm_runtime_enable(&pdev->dev);
  1348. pm_runtime_mark_last_busy(&pdev->dev);
  1349. return 0;
  1350. err_mstr_fail:
  1351. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1352. swrm, SWR_IRQ_FREE);
  1353. err_irq_fail:
  1354. err_pdata_fail:
  1355. kfree(swrm);
  1356. err_memory_fail:
  1357. return ret;
  1358. }
  1359. static int swrm_remove(struct platform_device *pdev)
  1360. {
  1361. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1362. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1363. swrm, SWR_IRQ_FREE);
  1364. if (swrm->mstr_port) {
  1365. kfree(swrm->mstr_port->port);
  1366. swrm->mstr_port->port = NULL;
  1367. kfree(swrm->mstr_port);
  1368. swrm->mstr_port = NULL;
  1369. }
  1370. pm_runtime_disable(&pdev->dev);
  1371. pm_runtime_set_suspended(&pdev->dev);
  1372. swr_unregister_master(&swrm->master);
  1373. mutex_destroy(&swrm->mlock);
  1374. mutex_destroy(&swrm->reslock);
  1375. kfree(swrm);
  1376. return 0;
  1377. }
  1378. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  1379. {
  1380. u32 val;
  1381. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  1382. swrm->write(swrm->handle, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  1383. val = swrm->read(swrm->handle, SWRM_MCP_CFG_ADDR);
  1384. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  1385. swrm->write(swrm->handle, SWRM_MCP_CFG_ADDR, val);
  1386. swrm->state = SWR_MSTR_PAUSE;
  1387. return 0;
  1388. }
  1389. #ifdef CONFIG_PM
  1390. static int swrm_runtime_resume(struct device *dev)
  1391. {
  1392. struct platform_device *pdev = to_platform_device(dev);
  1393. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1394. int ret = 0;
  1395. struct swr_master *mstr = &swrm->master;
  1396. struct swr_device *swr_dev;
  1397. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  1398. __func__, swrm->state);
  1399. mutex_lock(&swrm->reslock);
  1400. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1401. (swrm->state == SWR_MSTR_DOWN)) {
  1402. if (swrm->state == SWR_MSTR_DOWN) {
  1403. if (swrm_clk_request(swrm, true))
  1404. goto exit;
  1405. }
  1406. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1407. ret = swr_device_up(swr_dev);
  1408. if (ret) {
  1409. dev_err(dev,
  1410. "%s: failed to wakeup swr dev %d\n",
  1411. __func__, swr_dev->dev_num);
  1412. swrm_clk_request(swrm, false);
  1413. goto exit;
  1414. }
  1415. }
  1416. swrm->write(swrm->handle, SWRM_COMP_SW_RESET, 0x01);
  1417. swrm->write(swrm->handle, SWRM_COMP_SW_RESET, 0x01);
  1418. swrm_master_init(swrm);
  1419. }
  1420. exit:
  1421. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1422. mutex_unlock(&swrm->reslock);
  1423. return ret;
  1424. }
  1425. static int swrm_runtime_suspend(struct device *dev)
  1426. {
  1427. struct platform_device *pdev = to_platform_device(dev);
  1428. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1429. int ret = 0;
  1430. struct swr_master *mstr = &swrm->master;
  1431. struct swr_device *swr_dev;
  1432. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  1433. __func__, swrm->state);
  1434. mutex_lock(&swrm->reslock);
  1435. if ((swrm->state == SWR_MSTR_RESUME) ||
  1436. (swrm->state == SWR_MSTR_UP)) {
  1437. if (swrm_is_port_en(&swrm->master)) {
  1438. dev_dbg(dev, "%s ports are enabled\n", __func__);
  1439. ret = -EBUSY;
  1440. goto exit;
  1441. }
  1442. swrm_clk_pause(swrm);
  1443. swrm->write(swrm->handle, SWRM_COMP_CFG_ADDR, 0x00);
  1444. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1445. ret = swr_device_down(swr_dev);
  1446. if (ret) {
  1447. dev_err(dev,
  1448. "%s: failed to shutdown swr dev %d\n",
  1449. __func__, swr_dev->dev_num);
  1450. goto exit;
  1451. }
  1452. }
  1453. swrm_clk_request(swrm, false);
  1454. }
  1455. exit:
  1456. mutex_unlock(&swrm->reslock);
  1457. return ret;
  1458. }
  1459. #endif /* CONFIG_PM */
  1460. static int swrm_device_down(struct device *dev)
  1461. {
  1462. struct platform_device *pdev = to_platform_device(dev);
  1463. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1464. int ret = 0;
  1465. struct swr_master *mstr = &swrm->master;
  1466. struct swr_device *swr_dev;
  1467. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  1468. mutex_lock(&swrm->reslock);
  1469. if ((swrm->state == SWR_MSTR_RESUME) ||
  1470. (swrm->state == SWR_MSTR_UP)) {
  1471. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1472. ret = swr_device_down(swr_dev);
  1473. if (ret)
  1474. dev_err(dev,
  1475. "%s: failed to shutdown swr dev %d\n",
  1476. __func__, swr_dev->dev_num);
  1477. }
  1478. dev_dbg(dev, "%s: Shutting down SWRM\n", __func__);
  1479. pm_runtime_disable(dev);
  1480. pm_runtime_set_suspended(dev);
  1481. pm_runtime_enable(dev);
  1482. swrm_clk_request(swrm, false);
  1483. }
  1484. mutex_unlock(&swrm->reslock);
  1485. return ret;
  1486. }
  1487. /**
  1488. * swrm_wcd_notify - parent device can notify to soundwire master through
  1489. * this function
  1490. * @pdev: pointer to platform device structure
  1491. * @id: command id from parent to the soundwire master
  1492. * @data: data from parent device to soundwire master
  1493. */
  1494. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  1495. {
  1496. struct swr_mstr_ctrl *swrm;
  1497. int ret = 0;
  1498. struct swr_master *mstr;
  1499. struct swr_device *swr_dev;
  1500. if (!pdev) {
  1501. pr_err("%s: pdev is NULL\n", __func__);
  1502. return -EINVAL;
  1503. }
  1504. swrm = platform_get_drvdata(pdev);
  1505. if (!swrm) {
  1506. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  1507. return -EINVAL;
  1508. }
  1509. mstr = &swrm->master;
  1510. switch (id) {
  1511. case SWR_CH_MAP:
  1512. if (!data) {
  1513. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1514. ret = -EINVAL;
  1515. } else {
  1516. ret = swrm_set_ch_map(swrm, data);
  1517. }
  1518. break;
  1519. case SWR_DEVICE_DOWN:
  1520. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  1521. mutex_lock(&swrm->mlock);
  1522. if ((swrm->state == SWR_MSTR_PAUSE) ||
  1523. (swrm->state == SWR_MSTR_DOWN))
  1524. dev_dbg(swrm->dev, "%s: SWR master is already Down: %d\n",
  1525. __func__, swrm->state);
  1526. else
  1527. swrm_device_down(&pdev->dev);
  1528. mutex_unlock(&swrm->mlock);
  1529. break;
  1530. case SWR_DEVICE_UP:
  1531. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  1532. mutex_lock(&swrm->mlock);
  1533. mutex_lock(&swrm->reslock);
  1534. if ((swrm->state == SWR_MSTR_RESUME) ||
  1535. (swrm->state == SWR_MSTR_UP)) {
  1536. dev_dbg(swrm->dev, "%s: SWR master is already UP: %d\n",
  1537. __func__, swrm->state);
  1538. } else {
  1539. pm_runtime_mark_last_busy(&pdev->dev);
  1540. mutex_unlock(&swrm->reslock);
  1541. pm_runtime_get_sync(&pdev->dev);
  1542. mutex_lock(&swrm->reslock);
  1543. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1544. ret = swr_reset_device(swr_dev);
  1545. if (ret) {
  1546. dev_err(swrm->dev,
  1547. "%s: failed to reset swr device %d\n",
  1548. __func__, swr_dev->dev_num);
  1549. swrm_clk_request(swrm, false);
  1550. }
  1551. }
  1552. pm_runtime_mark_last_busy(&pdev->dev);
  1553. pm_runtime_put_autosuspend(&pdev->dev);
  1554. }
  1555. mutex_unlock(&swrm->reslock);
  1556. mutex_unlock(&swrm->mlock);
  1557. break;
  1558. case SWR_SET_NUM_RX_CH:
  1559. if (!data) {
  1560. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  1561. ret = -EINVAL;
  1562. } else {
  1563. mutex_lock(&swrm->mlock);
  1564. swrm->num_rx_chs = *(int *)data;
  1565. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  1566. list_for_each_entry(swr_dev, &mstr->devices,
  1567. dev_list) {
  1568. ret = swr_set_device_group(swr_dev,
  1569. SWR_BROADCAST);
  1570. if (ret)
  1571. dev_err(swrm->dev,
  1572. "%s: set num ch failed\n",
  1573. __func__);
  1574. }
  1575. } else {
  1576. list_for_each_entry(swr_dev, &mstr->devices,
  1577. dev_list) {
  1578. ret = swr_set_device_group(swr_dev,
  1579. SWR_GROUP_NONE);
  1580. if (ret)
  1581. dev_err(swrm->dev,
  1582. "%s: set num ch failed\n",
  1583. __func__);
  1584. }
  1585. }
  1586. mutex_unlock(&swrm->mlock);
  1587. }
  1588. break;
  1589. default:
  1590. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  1591. __func__, id);
  1592. break;
  1593. }
  1594. return ret;
  1595. }
  1596. EXPORT_SYMBOL(swrm_wcd_notify);
  1597. #ifdef CONFIG_PM_SLEEP
  1598. static int swrm_suspend(struct device *dev)
  1599. {
  1600. int ret = -EBUSY;
  1601. struct platform_device *pdev = to_platform_device(dev);
  1602. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1603. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  1604. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  1605. ret = swrm_runtime_suspend(dev);
  1606. if (!ret) {
  1607. /*
  1608. * Synchronize runtime-pm and system-pm states:
  1609. * At this point, we are already suspended. If
  1610. * runtime-pm still thinks its active, then
  1611. * make sure its status is in sync with HW
  1612. * status. The three below calls let the
  1613. * runtime-pm know that we are suspended
  1614. * already without re-invoking the suspend
  1615. * callback
  1616. */
  1617. pm_runtime_disable(dev);
  1618. pm_runtime_set_suspended(dev);
  1619. pm_runtime_enable(dev);
  1620. }
  1621. }
  1622. if (ret == -EBUSY) {
  1623. /*
  1624. * There is a possibility that some audio stream is active
  1625. * during suspend. We dont want to return suspend failure in
  1626. * that case so that display and relevant components can still
  1627. * go to suspend.
  1628. * If there is some other error, then it should be passed-on
  1629. * to system level suspend
  1630. */
  1631. ret = 0;
  1632. }
  1633. return ret;
  1634. }
  1635. static int swrm_resume(struct device *dev)
  1636. {
  1637. int ret = 0;
  1638. struct platform_device *pdev = to_platform_device(dev);
  1639. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1640. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  1641. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  1642. ret = swrm_runtime_resume(dev);
  1643. if (!ret) {
  1644. pm_runtime_mark_last_busy(dev);
  1645. pm_request_autosuspend(dev);
  1646. }
  1647. }
  1648. return ret;
  1649. }
  1650. #endif /* CONFIG_PM_SLEEP */
  1651. static const struct dev_pm_ops swrm_dev_pm_ops = {
  1652. SET_SYSTEM_SLEEP_PM_OPS(
  1653. swrm_suspend,
  1654. swrm_resume
  1655. )
  1656. SET_RUNTIME_PM_OPS(
  1657. swrm_runtime_suspend,
  1658. swrm_runtime_resume,
  1659. NULL
  1660. )
  1661. };
  1662. static const struct of_device_id swrm_dt_match[] = {
  1663. {
  1664. .compatible = "qcom,swr-wcd",
  1665. },
  1666. {}
  1667. };
  1668. static struct platform_driver swr_mstr_driver = {
  1669. .probe = swrm_probe,
  1670. .remove = swrm_remove,
  1671. .driver = {
  1672. .name = SWR_WCD_NAME,
  1673. .owner = THIS_MODULE,
  1674. .pm = &swrm_dev_pm_ops,
  1675. .of_match_table = swrm_dt_match,
  1676. },
  1677. };
  1678. static int __init swrm_init(void)
  1679. {
  1680. return platform_driver_register(&swr_mstr_driver);
  1681. }
  1682. subsys_initcall(swrm_init);
  1683. static void __exit swrm_exit(void)
  1684. {
  1685. platform_driver_unregister(&swr_mstr_driver);
  1686. }
  1687. module_exit(swrm_exit);
  1688. MODULE_LICENSE("GPL v2");
  1689. MODULE_DESCRIPTION("WCD SoundWire Controller");
  1690. MODULE_ALIAS("platform:swr-wcd");