hal_tx.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #if !defined(HAL_TX_H)
  20. #define HAL_TX_H
  21. /*---------------------------------------------------------------------------
  22. Include files
  23. ---------------------------------------------------------------------------*/
  24. #include "hal_api.h"
  25. #include "wcss_version.h"
  26. #include "hal_hw_headers.h"
  27. #include "hal_tx_hw_defines.h"
  28. #define HAL_WBM_RELEASE_RING_2_BUFFER_TYPE 0
  29. #define HAL_WBM_RELEASE_RING_2_DESC_TYPE 1
  30. #define HAL_TX_DESC_TLV_TAG_OFFSET 1
  31. #define HAL_TX_DESC_TLV_LEN_OFFSET 10
  32. /*---------------------------------------------------------------------------
  33. Preprocessor definitions and constants
  34. ---------------------------------------------------------------------------*/
  35. #define HAL_OFFSET(block, field) block ## _ ## field ## _OFFSET
  36. #define HAL_SET_FLD(desc, block , field) \
  37. (*(uint32_t *) ((uint8_t *) desc + HAL_OFFSET(block, field)))
  38. #define HAL_SET_FLD_OFFSET(desc, block , field, offset) \
  39. (*(uint32_t *) ((uint8_t *) desc + HAL_OFFSET(block, field) + (offset)))
  40. #define HAL_TX_DESC_SET_TLV_HDR(desc, tag, len) \
  41. do { \
  42. uint32_t temp = 0; \
  43. temp |= (tag << HAL_TX_DESC_TLV_TAG_OFFSET); \
  44. temp |= (len << HAL_TX_DESC_TLV_LEN_OFFSET); \
  45. (*(uint32_t *)desc) = temp; \
  46. } while (0)
  47. #define HAL_TX_TCL_DATA_TAG WIFITCL_DATA_CMD_E
  48. #define HAL_TX_TCL_CMD_TAG WIFITCL_GSE_CMD_E
  49. #define HAL_TX_SM(block, field, value) \
  50. ((value << (block ## _ ## field ## _LSB)) & \
  51. (block ## _ ## field ## _MASK))
  52. #define HAL_TX_MS(block, field, value) \
  53. (((value) & (block ## _ ## field ## _MASK)) >> \
  54. (block ## _ ## field ## _LSB))
  55. #define HAL_TX_DESC_GET(desc, block, field) \
  56. HAL_TX_MS(block, field, HAL_SET_FLD(desc, block, field))
  57. #define HAL_TX_DESC_OFFSET_GET(desc, block, field, offset) \
  58. HAL_TX_MS(block, field, HAL_SET_FLD_OFFSET(desc, block, field, offset))
  59. #define HAL_TX_DESC_SUBBLOCK_GET(desc, block, sub, field) \
  60. HAL_TX_MS(sub, field, HAL_SET_FLD(desc, block, sub))
  61. #define HAL_TX_BUF_TYPE_BUFFER 0
  62. #define HAL_TX_BUF_TYPE_EXT_DESC 1
  63. #define NUM_OF_DWORDS_TX_MSDU_EXTENSION 18
  64. #define HAL_TX_DESC_LEN_DWORDS (NUM_OF_DWORDS_TCL_DATA_CMD)
  65. #define HAL_TX_DESC_LEN_BYTES (NUM_OF_DWORDS_TCL_DATA_CMD * 4)
  66. #define HAL_TX_EXTENSION_DESC_LEN_DWORDS (NUM_OF_DWORDS_TX_MSDU_EXTENSION)
  67. #define HAL_TX_EXTENSION_DESC_LEN_BYTES (NUM_OF_DWORDS_TX_MSDU_EXTENSION * 4)
  68. #define NUM_OF_DWORDS_WBM_RELEASE_RING 8
  69. #define HAL_TX_COMPLETION_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  70. #define HAL_TX_COMPLETION_DESC_LEN_BYTES (NUM_OF_DWORDS_WBM_RELEASE_RING*4)
  71. #define HAL_TX_BITS_PER_TID 3
  72. #define HAL_TX_TID_BITS_MASK ((1 << HAL_TX_BITS_PER_TID) - 1)
  73. #define HAL_TX_NUM_DSCP_PER_REGISTER 10
  74. #define HAL_MAX_HW_DSCP_TID_MAPS 2
  75. #define HAL_MAX_HW_DSCP_TID_MAPS_11AX 32
  76. #define HAL_MAX_HW_DSCP_TID_V2_MAPS 48
  77. #define HTT_META_HEADER_LEN_BYTES 64
  78. #define HAL_TX_EXT_DESC_WITH_META_DATA \
  79. (HTT_META_HEADER_LEN_BYTES + HAL_TX_EXTENSION_DESC_LEN_BYTES)
  80. #define HAL_TX_NUM_PCP_PER_REGISTER 8
  81. /* Length of WBM release ring without the status words */
  82. #define HAL_TX_COMPLETION_DESC_BASE_LEN 12
  83. #define HAL_TX_COMP_RELEASE_SOURCE_TQM 0
  84. #define HAL_TX_COMP_RELEASE_SOURCE_REO 2
  85. #define HAL_TX_COMP_RELEASE_SOURCE_FW 3
  86. /* Define a place-holder release reason for FW */
  87. #define HAL_TX_COMP_RELEASE_REASON_FW 99
  88. /*
  89. * Offset of HTT Tx Descriptor in WBM Completion
  90. * HTT Tx Desc structure is passed from firmware to host overlayed
  91. * on wbm_release_ring DWORDs 2,3 ,4 and 5for software based completions
  92. * (Exception frames and TQM bypass frames)
  93. */
  94. #define HAL_TX_COMP_HTT_STATUS_OFFSET 8
  95. #define HAL_TX_COMP_HTT_STATUS_LEN 16
  96. #define HAL_TX_BUF_TYPE_BUFFER 0
  97. #define HAL_TX_BUF_TYPE_EXT_DESC 1
  98. #define HAL_TX_EXT_DESC_BUF_OFFSET TX_MSDU_EXTENSION_6_BUF0_PTR_31_0_OFFSET
  99. #define HAL_TX_EXT_BUF_LOW_MASK TX_MSDU_EXTENSION_6_BUF0_PTR_31_0_MASK
  100. #define HAL_TX_EXT_BUF_HI_MASK TX_MSDU_EXTENSION_7_BUF0_PTR_39_32_MASK
  101. #define HAL_TX_EXT_BUF_LEN_MASK TX_MSDU_EXTENSION_7_BUF0_LEN_MASK
  102. #define HAL_TX_EXT_BUF_LEN_LSB TX_MSDU_EXTENSION_7_BUF0_LEN_LSB
  103. #define HAL_TX_EXT_BUF_WD_SIZE 2
  104. #define HAL_TX_DESC_ADDRX_EN 0x1
  105. #define HAL_TX_DESC_ADDRY_EN 0x2
  106. #define HAL_TX_DESC_DEFAULT_LMAC_ID 0x3
  107. #define HAL_TX_ADDR_SEARCH_DEFAULT 0x0
  108. #define HAL_TX_ADDR_INDEX_SEARCH 0x1
  109. #define HAL_TX_FLOW_INDEX_SEARCH 0x2
  110. #define HAL_WBM2SW_RELEASE_SRC_GET(wbm_desc)(((*(((uint32_t *)wbm_desc) + \
  111. (HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  112. HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_MASK) >> \
  113. HAL_WBM2SW_RING_RELEASE_SOURCE_MODULE_LSB)
  114. #define HAL_WBM_SW0_BM_ID(sw0_bm_id) (sw0_bm_id)
  115. #define HAL_WBM_SW1_BM_ID(sw0_bm_id) ((sw0_bm_id) + 1)
  116. #define HAL_WBM_SW2_BM_ID(sw0_bm_id) ((sw0_bm_id) + 2)
  117. #define HAL_WBM_SW3_BM_ID(sw0_bm_id) ((sw0_bm_id) + 3)
  118. #define HAL_WBM_SW4_BM_ID(sw0_bm_id) ((sw0_bm_id) + 4)
  119. #define HAL_WBM_SW5_BM_ID(sw0_bm_id) ((sw0_bm_id) + 5)
  120. #define HAL_WBM_SW6_BM_ID(sw0_bm_id) ((sw0_bm_id) + 6)
  121. /*---------------------------------------------------------------------------
  122. Structures
  123. ---------------------------------------------------------------------------*/
  124. /**
  125. * struct hal_tx_completion_status - HAL Tx completion descriptor contents
  126. * @status: frame acked/failed
  127. * @release_src: release source = TQM/FW
  128. * @ack_frame_rssi: RSSI of the received ACK or BA frame
  129. * @first_msdu: Indicates this MSDU is the first MSDU in AMSDU
  130. * @last_msdu: Indicates this MSDU is the last MSDU in AMSDU
  131. * @msdu_part_of_amsdu : Indicates this MSDU was part of an A-MSDU in MPDU
  132. * @bw: Indicates the BW of the upcoming transmission -
  133. * <enum 0 transmit_bw_20_MHz>
  134. * <enum 1 transmit_bw_40_MHz>
  135. * <enum 2 transmit_bw_80_MHz>
  136. * <enum 3 transmit_bw_160_MHz>
  137. * @pkt_type: Transmit Packet Type
  138. * @stbc: When set, STBC transmission rate was used
  139. * @ldpc: When set, use LDPC transmission rates
  140. * @sgi: <enum 0 0_8_us_sgi > Legacy normal GI
  141. * <enum 1 0_4_us_sgi > Legacy short GI
  142. * <enum 2 1_6_us_sgi > HE related GI
  143. * <enum 3 3_2_us_sgi > HE
  144. * @mcs: Transmit MCS Rate
  145. * @ofdma: Set when the transmission was an OFDMA transmission
  146. * @tones_in_ru: The number of tones in the RU used.
  147. * @tsf: Lower 32 bits of the TSF
  148. * @ppdu_id: TSF, snapshot of this value when transmission of the
  149. * PPDU containing the frame finished.
  150. * @transmit_cnt: Number of times this frame has been transmitted
  151. * @tid: TID of the flow or MPDU queue
  152. * @peer_id: Peer ID of the flow or MPDU queue
  153. * @buffer_timestamp: Frame system entrance timestamp in units of 1024
  154. * microseconds
  155. */
  156. struct hal_tx_completion_status {
  157. uint8_t status;
  158. uint8_t release_src;
  159. uint8_t ack_frame_rssi;
  160. uint8_t first_msdu:1,
  161. last_msdu:1,
  162. msdu_part_of_amsdu:1;
  163. uint32_t bw:2,
  164. pkt_type:4,
  165. stbc:1,
  166. ldpc:1,
  167. sgi:2,
  168. mcs:4,
  169. ofdma:1,
  170. tones_in_ru:12,
  171. valid:1;
  172. uint32_t tsf;
  173. uint32_t ppdu_id;
  174. uint8_t transmit_cnt;
  175. uint8_t tid;
  176. uint16_t peer_id;
  177. #ifdef WLAN_FEATURE_TSF_UPLINK_DELAY
  178. uint32_t buffer_timestamp:19;
  179. #endif
  180. };
  181. /**
  182. * struct hal_tx_desc_comp_s - hal tx completion descriptor contents
  183. * @desc: Transmit status information from descriptor
  184. */
  185. struct hal_tx_desc_comp_s {
  186. uint32_t desc[HAL_TX_COMPLETION_DESC_LEN_DWORDS];
  187. };
  188. /*
  189. * enum hal_tx_encrypt_type - Type of decrypt cipher used (valid only for RAW)
  190. * @HAL_TX_ENCRYPT_TYPE_WEP_40: WEP 40-bit
  191. * @HAL_TX_ENCRYPT_TYPE_WEP_10: WEP 10-bit
  192. * @HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC: TKIP without MIC
  193. * @HAL_TX_ENCRYPT_TYPE_WEP_128: WEP_128
  194. * @HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC: TKIP_WITH_MIC
  195. * @HAL_TX_ENCRYPT_TYPE_WAPI: WAPI
  196. * @HAL_TX_ENCRYPT_TYPE_AES_CCMP_128: AES_CCMP_128
  197. * @HAL_TX_ENCRYPT_TYPE_NO_CIPHER: NO CIPHER
  198. * @HAL_TX_ENCRYPT_TYPE_AES_CCMP_256: AES_CCMP_256
  199. * @HAL_TX_ENCRYPT_TYPE_AES_GCMP_128: AES_GCMP_128
  200. * @HAL_TX_ENCRYPT_TYPE_AES_GCMP_256: AES_GCMP_256
  201. * @HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4: WAPI GCM SM4
  202. */
  203. enum hal_tx_encrypt_type {
  204. HAL_TX_ENCRYPT_TYPE_WEP_40 = 0,
  205. HAL_TX_ENCRYPT_TYPE_WEP_104 = 1 ,
  206. HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC = 2,
  207. HAL_TX_ENCRYPT_TYPE_WEP_128 = 3,
  208. HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC = 4,
  209. HAL_TX_ENCRYPT_TYPE_WAPI = 5,
  210. HAL_TX_ENCRYPT_TYPE_AES_CCMP_128 = 6,
  211. HAL_TX_ENCRYPT_TYPE_NO_CIPHER = 7,
  212. HAL_TX_ENCRYPT_TYPE_AES_CCMP_256 = 8,
  213. HAL_TX_ENCRYPT_TYPE_AES_GCMP_128 = 9,
  214. HAL_TX_ENCRYPT_TYPE_AES_GCMP_256 = 10,
  215. HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4 = 11,
  216. };
  217. /*
  218. * enum hal_tx_encap_type - Encapsulation type that HW will perform
  219. * @HAL_TX_ENCAP_TYPE_RAW: Raw Packet Type
  220. * @HAL_TX_ENCAP_TYPE_NWIFI: Native WiFi Type
  221. * @HAL_TX_ENCAP_TYPE_ETHERNET: Ethernet
  222. * @HAL_TX_ENCAP_TYPE_802_3: 802.3 Frame
  223. */
  224. enum hal_tx_encap_type {
  225. HAL_TX_ENCAP_TYPE_RAW = 0,
  226. HAL_TX_ENCAP_TYPE_NWIFI = 1,
  227. HAL_TX_ENCAP_TYPE_ETHERNET = 2,
  228. HAL_TX_ENCAP_TYPE_802_3 = 3,
  229. };
  230. /**
  231. * enum hal_tx_tqm_release_reason - TQM Release reason codes
  232. *
  233. * @HAL_TX_TQM_RR_FRAME_ACKED : ACK of BA for it was received
  234. * @HAL_TX_TQM_RR_REM_CMD_REM : Remove cmd of type “Remove_mpdus” initiated
  235. * by SW
  236. * @HAL_TX_TQM_RR_REM_CMD_TX : Remove command of type Remove_transmitted_mpdus
  237. * initiated by SW
  238. * @HAL_TX_TQM_RR_REM_CMD_NOTX : Remove cmd of type Remove_untransmitted_mpdus
  239. * initiated by SW
  240. * @HAL_TX_TQM_RR_REM_CMD_AGED : Remove command of type “Remove_aged_mpdus” or
  241. * “Remove_aged_msdus” initiated by SW
  242. * @HAL_TX_TQM_RR_FW_REASON1 : Remove command where fw indicated that
  243. * remove reason is fw_reason1
  244. * @HAL_TX_TQM_RR_FW_REASON2 : Remove command where fw indicated that
  245. * remove reason is fw_reason2
  246. * @HAL_TX_TQM_RR_FW_REASON3 : Remove command where fw indicated that
  247. * remove reason is fw_reason3
  248. * @HAL_TX_TQM_RR_REM_CMD_DISABLE_QUEUE : Remove command where fw indicated that
  249. * remove reason is remove disable queue
  250. */
  251. enum hal_tx_tqm_release_reason {
  252. HAL_TX_TQM_RR_FRAME_ACKED,
  253. HAL_TX_TQM_RR_REM_CMD_REM,
  254. HAL_TX_TQM_RR_REM_CMD_TX,
  255. HAL_TX_TQM_RR_REM_CMD_NOTX,
  256. HAL_TX_TQM_RR_REM_CMD_AGED,
  257. HAL_TX_TQM_RR_FW_REASON1,
  258. HAL_TX_TQM_RR_FW_REASON2,
  259. HAL_TX_TQM_RR_FW_REASON3,
  260. HAL_TX_TQM_RR_REM_CMD_DISABLE_QUEUE,
  261. };
  262. /* enum - Table IDs for 2 DSCP-TID mapping Tables that TCL H/W supports
  263. * @HAL_TX_DSCP_TID_MAP_TABLE_DEFAULT: Default DSCP-TID mapping table
  264. * @HAL_TX_DSCP_TID_MAP_TABLE_OVERRIDE: DSCP-TID map override table
  265. */
  266. enum hal_tx_dscp_tid_table_id {
  267. HAL_TX_DSCP_TID_MAP_TABLE_DEFAULT,
  268. HAL_TX_DSCP_TID_MAP_TABLE_OVERRIDE,
  269. };
  270. /*---------------------------------------------------------------------------
  271. Function declarations and documentation
  272. ---------------------------------------------------------------------------*/
  273. /*---------------------------------------------------------------------------
  274. Tx MSDU Extension Descriptor accessor APIs
  275. ---------------------------------------------------------------------------*/
  276. /**
  277. * hal_tx_ext_desc_set_tso_enable() - Set TSO Enable Flag
  278. * @desc: Handle to Tx MSDU Extension Descriptor
  279. * @tso_en: bool value set to true if TSO is enabled
  280. *
  281. * Return: none
  282. */
  283. static inline void hal_tx_ext_desc_set_tso_enable(void *desc,
  284. uint8_t tso_en)
  285. {
  286. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TSO_ENABLE) |=
  287. HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TSO_ENABLE, tso_en);
  288. }
  289. /**
  290. * hal_tx_ext_desc_set_tso_flags() - Set TSO Flags
  291. * @desc: Handle to Tx MSDU Extension Descriptor
  292. * @falgs: 32-bit word with all TSO flags consolidated
  293. *
  294. * Return: none
  295. */
  296. static inline void hal_tx_ext_desc_set_tso_flags(void *desc,
  297. uint32_t tso_flags)
  298. {
  299. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, TSO_ENABLE, 0) =
  300. tso_flags;
  301. }
  302. /**
  303. * hal_tx_ext_desc_set_tcp_flags() - Enable HW Checksum offload
  304. * @desc: Handle to Tx MSDU Extension Descriptor
  305. * @tcp_flags: TCP flags {NS,CWR,ECE,URG,ACK,PSH, RST ,SYN,FIN}
  306. * @mask: TCP flag mask. Tcp_flag is inserted into the header
  307. * based on the mask, if tso is enabled
  308. *
  309. * Return: none
  310. */
  311. static inline void hal_tx_ext_desc_set_tcp_flags(void *desc,
  312. uint16_t tcp_flags,
  313. uint16_t mask)
  314. {
  315. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TCP_FLAG) |=
  316. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_FLAG, tcp_flags)) |
  317. (HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_FLAG_MASK, mask)));
  318. }
  319. /**
  320. * hal_tx_ext_desc_set_msdu_length() - Set L2 and IP Lengths
  321. * @desc: Handle to Tx MSDU Extension Descriptor
  322. * @l2_len: L2 length for the msdu, if tso is enabled
  323. * @ip_len: IP length for the msdu, if tso is enabled
  324. *
  325. * Return: none
  326. */
  327. static inline void hal_tx_ext_desc_set_msdu_length(void *desc,
  328. uint16_t l2_len,
  329. uint16_t ip_len)
  330. {
  331. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, L2_LENGTH) |=
  332. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, L2_LENGTH, l2_len)) |
  333. (HAL_TX_SM(HAL_TX_MSDU_EXTENSION, IP_LENGTH, ip_len)));
  334. }
  335. /**
  336. * hal_tx_ext_desc_set_tcp_seq() - Set TCP Sequence number
  337. * @desc: Handle to Tx MSDU Extension Descriptor
  338. * @seq_num: Tcp_seq_number for the msdu, if tso is enabled
  339. *
  340. * Return: none
  341. */
  342. static inline void hal_tx_ext_desc_set_tcp_seq(void *desc,
  343. uint32_t seq_num)
  344. {
  345. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, TCP_SEQ_NUMBER) |=
  346. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, TCP_SEQ_NUMBER, seq_num)));
  347. }
  348. /**
  349. * hal_tx_ext_desc_set_ip_id() - Set IP Identification field
  350. * @desc: Handle to Tx MSDU Extension Descriptor
  351. * @id: IP Id field for the msdu, if tso is enabled
  352. *
  353. * Return: none
  354. */
  355. static inline void hal_tx_ext_desc_set_ip_id(void *desc,
  356. uint16_t id)
  357. {
  358. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, IP_IDENTIFICATION) |=
  359. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, IP_IDENTIFICATION, id)));
  360. }
  361. /**
  362. * hal_tx_ext_desc_set_buffer() - Set Buffer Pointer and Length for a fragment
  363. * @desc: Handle to Tx MSDU Extension Descriptor
  364. * @frag_num: Fragment number (value can be 0 to 5)
  365. * @paddr_lo: Lower 32-bit of Buffer Physical address
  366. * @paddr_hi: Upper 32-bit of Buffer Physical address
  367. * @length: Buffer Length
  368. *
  369. * Return: none
  370. */
  371. static inline void hal_tx_ext_desc_set_buffer(void *desc,
  372. uint8_t frag_num,
  373. uint32_t paddr_lo,
  374. uint16_t paddr_hi,
  375. uint16_t length)
  376. {
  377. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0,
  378. (frag_num << 3)) |=
  379. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0, paddr_lo)));
  380. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32,
  381. (frag_num << 3)) |=
  382. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32,
  383. (paddr_hi))));
  384. HAL_SET_FLD_OFFSET(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN,
  385. (frag_num << 3)) |=
  386. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_LEN, length)));
  387. }
  388. /**
  389. * hal_tx_ext_desc_get_frag_info() - Get the frag_num'th frag iova and len
  390. * @desc: Handle to Tx MSDU Extension Descriptor
  391. * @frag_num: fragment number (value can be 0 to 5)
  392. * @iova: fragment dma address
  393. * @len: fragement Length
  394. *
  395. * Return: None
  396. */
  397. static inline void hal_tx_ext_desc_get_frag_info(void *desc, uint8_t frag_num,
  398. qdf_dma_addr_t *iova,
  399. uint32_t *len)
  400. {
  401. uint64_t iova_hi;
  402. *iova = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION,
  403. BUF0_PTR_31_0, (frag_num << 3));
  404. iova_hi = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION,
  405. BUF0_PTR_39_32, (frag_num << 3));
  406. *iova |= (iova_hi << 32);
  407. *len = HAL_TX_DESC_OFFSET_GET(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN,
  408. (frag_num << 3));
  409. }
  410. /**
  411. * hal_tx_ext_desc_set_buffer0_param() - Set Buffer 0 Pointer and Length
  412. * @desc: Handle to Tx MSDU Extension Descriptor
  413. * @paddr_lo: Lower 32-bit of Buffer Physical address
  414. * @paddr_hi: Upper 32-bit of Buffer Physical address
  415. * @length: Buffer 0 Length
  416. *
  417. * Return: none
  418. */
  419. static inline void hal_tx_ext_desc_set_buffer0_param(void *desc,
  420. uint32_t paddr_lo,
  421. uint16_t paddr_hi,
  422. uint16_t length)
  423. {
  424. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0) |=
  425. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_PTR_31_0, paddr_lo)));
  426. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_PTR_39_32) |=
  427. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION,
  428. BUF0_PTR_39_32, paddr_hi)));
  429. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF0_LEN) |=
  430. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF0_LEN, length)));
  431. }
  432. /**
  433. * hal_tx_ext_desc_set_buffer1_param() - Set Buffer 1 Pointer and Length
  434. * @desc: Handle to Tx MSDU Extension Descriptor
  435. * @paddr_lo: Lower 32-bit of Buffer Physical address
  436. * @paddr_hi: Upper 32-bit of Buffer Physical address
  437. * @length: Buffer 1 Length
  438. *
  439. * Return: none
  440. */
  441. static inline void hal_tx_ext_desc_set_buffer1_param(void *desc,
  442. uint32_t paddr_lo,
  443. uint16_t paddr_hi,
  444. uint16_t length)
  445. {
  446. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_PTR_31_0) |=
  447. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF1_PTR_31_0, paddr_lo)));
  448. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_PTR_39_32) |=
  449. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION,
  450. BUF1_PTR_39_32, paddr_hi)));
  451. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF1_LEN) |=
  452. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF1_LEN, length)));
  453. }
  454. /**
  455. * hal_tx_ext_desc_set_buffer2_param() - Set Buffer 2 Pointer and Length
  456. * @desc: Handle to Tx MSDU Extension Descriptor
  457. * @paddr_lo: Lower 32-bit of Buffer Physical address
  458. * @paddr_hi: Upper 32-bit of Buffer Physical address
  459. * @length: Buffer 2 Length
  460. *
  461. * Return: none
  462. */
  463. static inline void hal_tx_ext_desc_set_buffer2_param(void *desc,
  464. uint32_t paddr_lo,
  465. uint16_t paddr_hi,
  466. uint16_t length)
  467. {
  468. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_PTR_31_0) |=
  469. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_PTR_31_0,
  470. paddr_lo)));
  471. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_PTR_39_32) |=
  472. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_PTR_39_32,
  473. paddr_hi)));
  474. HAL_SET_FLD(desc, HAL_TX_MSDU_EXTENSION, BUF2_LEN) |=
  475. ((HAL_TX_SM(HAL_TX_MSDU_EXTENSION, BUF2_LEN, length)));
  476. }
  477. /**
  478. * hal_tx_ext_desc_sync - Commit the descriptor to Hardware
  479. * @desc_cached: Cached descriptor that software maintains
  480. * @hw_desc: Hardware descriptor to be updated
  481. *
  482. * Return: none
  483. */
  484. static inline void hal_tx_ext_desc_sync(uint8_t *desc_cached,
  485. uint8_t *hw_desc)
  486. {
  487. qdf_mem_copy(&hw_desc[0], &desc_cached[0],
  488. HAL_TX_EXT_DESC_WITH_META_DATA);
  489. }
  490. /**
  491. * hal_tx_ext_desc_get_tso_enable() - Set TSO Enable Flag
  492. * @hal_tx_ext_desc: Handle to Tx MSDU Extension Descriptor
  493. *
  494. * Return: tso_enable value in the descriptor
  495. */
  496. static inline uint32_t hal_tx_ext_desc_get_tso_enable(void *hal_tx_ext_desc)
  497. {
  498. uint32_t *desc = (uint32_t *) hal_tx_ext_desc;
  499. return (*desc & HAL_TX_MSDU_EXTENSION_TSO_ENABLE_MASK) >>
  500. HAL_TX_MSDU_EXTENSION_TSO_ENABLE_LSB;
  501. }
  502. /*---------------------------------------------------------------------------
  503. WBM Descriptor accessor APIs for Tx completions
  504. ---------------------------------------------------------------------------*/
  505. /**
  506. * hal_tx_comp_get_buffer_type() - Buffer or Descriptor type
  507. * @hal_desc: completion ring descriptor pointer
  508. *
  509. * This function will return the type of pointer - buffer or descriptor
  510. *
  511. * Return: buffer type
  512. */
  513. static inline uint32_t hal_tx_comp_get_buffer_type(void *hal_desc)
  514. {
  515. uint32_t comp_desc =
  516. *(uint32_t *) (((uint8_t *) hal_desc) +
  517. HAL_TX_COMP_BUFFER_OR_DESC_TYPE_OFFSET);
  518. return (comp_desc & HAL_TX_COMP_BUFFER_OR_DESC_TYPE_MASK) >>
  519. HAL_TX_COMP_BUFFER_OR_DESC_TYPE_LSB;
  520. }
  521. #ifdef QCA_WIFI_KIWI
  522. /**
  523. * hal_tx_comp_get_buffer_source() - Get buffer release source value
  524. * @hal_desc: completion ring descriptor pointer
  525. *
  526. * This function will get buffer release source from Tx completion descriptor
  527. *
  528. * Return: buffer release source
  529. */
  530. static inline uint32_t
  531. hal_tx_comp_get_buffer_source(hal_soc_handle_t hal_soc_hdl,
  532. void *hal_desc)
  533. {
  534. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  535. return hal_soc->ops->hal_tx_comp_get_buffer_source(hal_desc);
  536. }
  537. #else
  538. static inline uint32_t
  539. hal_tx_comp_get_buffer_source(hal_soc_handle_t hal_soc_hdl,
  540. void *hal_desc)
  541. {
  542. return HAL_WBM2SW_RELEASE_SRC_GET(hal_desc);
  543. }
  544. #endif
  545. /**
  546. * hal_tx_comp_get_release_reason() - TQM Release reason
  547. * @hal_desc: completion ring descriptor pointer
  548. *
  549. * This function will return the type of pointer - buffer or descriptor
  550. *
  551. * Return: buffer type
  552. */
  553. static inline
  554. uint8_t hal_tx_comp_get_release_reason(void *hal_desc,
  555. hal_soc_handle_t hal_soc_hdl)
  556. {
  557. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  558. return hal_soc->ops->hal_tx_comp_get_release_reason(hal_desc);
  559. }
  560. /**
  561. * hal_tx_comp_get_peer_id() - Get peer_id value()
  562. * @hal_desc: completion ring descriptor pointer
  563. *
  564. * This function will get peer_id value from Tx completion descriptor
  565. *
  566. * Return: buffer release source
  567. */
  568. static inline uint16_t hal_tx_comp_get_peer_id(void *hal_desc)
  569. {
  570. uint32_t comp_desc =
  571. *(uint32_t *)(((uint8_t *)hal_desc) +
  572. HAL_TX_COMP_SW_PEER_ID_OFFSET);
  573. return (comp_desc & HAL_TX_COMP_SW_PEER_ID_MASK) >>
  574. HAL_TX_COMP_SW_PEER_ID_LSB;
  575. }
  576. /**
  577. * hal_tx_comp_get_tx_status() - Get tx transmission status()
  578. * @hal_desc: completion ring descriptor pointer
  579. *
  580. * This function will get transmit status value from Tx completion descriptor
  581. *
  582. * Return: buffer release source
  583. */
  584. static inline uint8_t hal_tx_comp_get_tx_status(void *hal_desc)
  585. {
  586. uint32_t comp_desc =
  587. *(uint32_t *)(((uint8_t *)hal_desc) +
  588. HAL_TX_COMP_TQM_RELEASE_REASON_OFFSET);
  589. return (comp_desc & HAL_TX_COMP_TQM_RELEASE_REASON_MASK) >>
  590. HAL_TX_COMP_TQM_RELEASE_REASON_LSB;
  591. }
  592. /**
  593. * hal_tx_comp_desc_sync() - collect hardware descriptor contents
  594. * @hal_desc: hardware descriptor pointer
  595. * @comp: software descriptor pointer
  596. * @read_status: 0 - Do not read status words from descriptors
  597. * 1 - Enable reading of status words from descriptor
  598. *
  599. * This function will collect hardware release ring element contents and
  600. * translate to software descriptor content
  601. *
  602. * Return: none
  603. */
  604. static inline void hal_tx_comp_desc_sync(void *hw_desc,
  605. struct hal_tx_desc_comp_s *comp,
  606. bool read_status)
  607. {
  608. if (!read_status)
  609. qdf_mem_copy(comp, hw_desc, HAL_TX_COMPLETION_DESC_BASE_LEN);
  610. else
  611. qdf_mem_copy(comp, hw_desc, HAL_TX_COMPLETION_DESC_LEN_BYTES);
  612. }
  613. /**
  614. * hal_dump_comp_desc() - dump tx completion descriptor
  615. * @hal_desc: hardware descriptor pointer
  616. *
  617. * This function will print tx completion descriptor
  618. *
  619. * Return: none
  620. */
  621. static inline void hal_dump_comp_desc(void *hw_desc)
  622. {
  623. struct hal_tx_desc_comp_s *comp =
  624. (struct hal_tx_desc_comp_s *)hw_desc;
  625. uint32_t i;
  626. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  627. "Current tx completion descriptor is");
  628. for (i = 0; i < HAL_TX_COMPLETION_DESC_LEN_DWORDS; i++) {
  629. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  630. "DWORD[i] = 0x%x", comp->desc[i]);
  631. }
  632. }
  633. /**
  634. * hal_tx_comp_get_htt_desc() - Read the HTT portion of WBM Descriptor
  635. * @hal_desc: Hardware (WBM) descriptor pointer
  636. * @htt_desc: Software HTT descriptor pointer
  637. *
  638. * This function will read the HTT structure overlaid on WBM descriptor
  639. * into a cached software descriptor
  640. *
  641. */
  642. static inline void hal_tx_comp_get_htt_desc(void *hw_desc, uint8_t *htt_desc)
  643. {
  644. uint8_t *desc = hw_desc + HAL_TX_COMP_HTT_STATUS_OFFSET;
  645. qdf_mem_copy(htt_desc, desc, HAL_TX_COMP_HTT_STATUS_LEN);
  646. }
  647. /**
  648. * hal_tx_init_data_ring() - Initialize all the TCL Descriptors in SRNG
  649. * @hal_soc_hdl: Handle to HAL SoC structure
  650. * @hal_srng: Handle to HAL SRNG structure
  651. *
  652. * Return: none
  653. */
  654. static inline void hal_tx_init_data_ring(hal_soc_handle_t hal_soc_hdl,
  655. hal_ring_handle_t hal_ring_hdl)
  656. {
  657. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  658. hal_soc->ops->hal_tx_init_data_ring(hal_soc_hdl, hal_ring_hdl);
  659. }
  660. /**
  661. * hal_tx_set_dscp_tid_map_default() - Configure default DSCP to TID map table
  662. *
  663. * @soc: HAL SoC context
  664. * @map: DSCP-TID mapping table
  665. * @id: mapping table ID - 0,1
  666. *
  667. * Return: void
  668. */
  669. static inline void hal_tx_set_dscp_tid_map(hal_soc_handle_t hal_soc_hdl,
  670. uint8_t *map, uint8_t id)
  671. {
  672. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  673. hal_soc->ops->hal_tx_set_dscp_tid_map(hal_soc, map, id);
  674. }
  675. /**
  676. * hal_tx_update_dscp_tid() - Update the dscp tid map table as updated by user
  677. *
  678. * @soc: HAL SoC context
  679. * @map: DSCP-TID mapping table
  680. * @id : MAP ID
  681. * @dscp: DSCP_TID map index
  682. *
  683. * Return: void
  684. */
  685. static inline
  686. void hal_tx_update_dscp_tid(hal_soc_handle_t hal_soc_hdl, uint8_t tid,
  687. uint8_t id, uint8_t dscp)
  688. {
  689. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  690. hal_soc->ops->hal_tx_update_dscp_tid(hal_soc, tid, id, dscp);
  691. }
  692. /**
  693. * hal_tx_comp_get_status() - TQM Release reason
  694. * @hal_desc: completion ring Tx status
  695. *
  696. * This function will parse the WBM completion descriptor and populate in
  697. * HAL structure
  698. *
  699. * Return: none
  700. */
  701. static inline void hal_tx_comp_get_status(void *desc, void *ts,
  702. hal_soc_handle_t hal_soc_hdl)
  703. {
  704. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  705. hal_soc->ops->hal_tx_comp_get_status(desc, ts, hal_soc);
  706. }
  707. /**
  708. * hal_tx_set_pcp_tid_map_default() - Configure default PCP to TID map table
  709. *
  710. * @soc: HAL SoC context
  711. * @map: PCP-TID mapping table
  712. *
  713. * Return: void
  714. */
  715. static inline void hal_tx_set_pcp_tid_map_default(hal_soc_handle_t hal_soc_hdl,
  716. uint8_t *map)
  717. {
  718. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  719. hal_soc->ops->hal_tx_set_pcp_tid_map(hal_soc, map);
  720. }
  721. /**
  722. * hal_tx_update_pcp_tid_map() - Update PCP to TID map table
  723. *
  724. * @soc: HAL SoC context
  725. * @pcp: pcp value
  726. * @tid: tid no
  727. *
  728. * Return: void
  729. */
  730. static inline void hal_tx_update_pcp_tid_map(hal_soc_handle_t hal_soc_hdl,
  731. uint8_t pcp, uint8_t tid)
  732. {
  733. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  734. hal_soc->ops->hal_tx_update_pcp_tid_map(hal_soc, tid, tid);
  735. }
  736. /**
  737. * hal_tx_set_tidmap_prty() - Configure TIDmap priority
  738. *
  739. * @soc: HAL SoC context
  740. * @val: priority value
  741. *
  742. * Return: void
  743. */
  744. static inline
  745. void hal_tx_set_tidmap_prty(hal_soc_handle_t hal_soc_hdl, uint8_t val)
  746. {
  747. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  748. hal_soc->ops->hal_tx_set_tidmap_prty(hal_soc, val);
  749. }
  750. /**
  751. * hal_get_wbm_internal_error() - wbm internal error
  752. * @hal_desc: completion ring descriptor pointer
  753. *
  754. * This function will return the type of pointer - buffer or descriptor
  755. *
  756. * Return: buffer type
  757. */
  758. static inline
  759. uint8_t hal_get_wbm_internal_error(hal_soc_handle_t hal_soc_hdl, void *hal_desc)
  760. {
  761. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  762. return hal_soc->ops->hal_get_wbm_internal_error(hal_desc);
  763. }
  764. #endif /* HAL_TX_H */