dsi_phy_timing_v4_0.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include "dsi_phy_timing_calc.h"
  6. void dsi_phy_hw_v4_0_get_default_phy_params(
  7. struct phy_clk_params *params, u32 phy_type)
  8. {
  9. if (phy_type == DSI_PHY_TYPE_CPHY) {
  10. params->clk_prep_buf = 50;
  11. params->clk_pre_buf = 20;
  12. params->clk_post_buf = 80;
  13. params->hs_rqst_buf = 1;
  14. params->hs_exit_buf = 10;
  15. } else {
  16. params->clk_prep_buf = 50;
  17. params->clk_zero_buf = 2;
  18. params->clk_trail_buf = 30;
  19. params->hs_prep_buf = 50;
  20. params->hs_zero_buf = 10;
  21. params->hs_trail_buf = 30;
  22. params->hs_rqst_buf = 0;
  23. params->hs_exit_buf = 10;
  24. /* 1.25 is used in code for precision */
  25. params->clk_pre_buf = 1;
  26. params->clk_post_buf = 5;
  27. }
  28. }
  29. int32_t dsi_phy_hw_v4_0_calc_clk_zero(s64 rec_temp1, s64 mult)
  30. {
  31. s64 rec_temp2, rec_temp3;
  32. rec_temp2 = rec_temp1;
  33. rec_temp3 = roundup64(div_s64(rec_temp2, 8), mult);
  34. return (div_s64(rec_temp3, mult) - 1);
  35. }
  36. int32_t dsi_phy_hw_v4_0_calc_clk_trail_rec_min(s64 temp_mul,
  37. s64 frac, s64 mult)
  38. {
  39. s64 rec_temp1, rec_temp2, rec_temp3;
  40. rec_temp1 = temp_mul;
  41. rec_temp2 = div_s64(rec_temp1, 8);
  42. rec_temp3 = roundup64(rec_temp2, mult);
  43. return (div_s64(rec_temp3, mult) - 1);
  44. }
  45. int32_t dsi_phy_hw_v4_0_calc_clk_trail_rec_max(s64 temp1, s64 mult)
  46. {
  47. s64 rec_temp2;
  48. rec_temp2 = temp1 / 8;
  49. return (div_s64(rec_temp2, mult) - 1);
  50. }
  51. int32_t dsi_phy_hw_v4_0_calc_hs_zero(s64 temp1, s64 mult)
  52. {
  53. s64 rec_temp2, rec_min;
  54. rec_temp2 = roundup64((temp1 / 8), mult);
  55. rec_min = rec_temp2 - (1 * mult);
  56. return div_s64(rec_min, mult);
  57. }
  58. void dsi_phy_hw_v4_0_calc_hs_trail(struct phy_clk_params *clk_params,
  59. struct phy_timing_desc *desc)
  60. {
  61. s64 rec_temp1;
  62. struct timing_entry *t = &desc->hs_trail;
  63. t->rec_min = DIV_ROUND_UP(
  64. (t->mipi_min * clk_params->bitclk_mbps),
  65. (8 * clk_params->tlpx_numer_ns)) - 1;
  66. rec_temp1 = (t->mipi_max * clk_params->bitclk_mbps);
  67. t->rec_max =
  68. (div_s64(rec_temp1, (8 * clk_params->tlpx_numer_ns))) - 1;
  69. }
  70. void dsi_phy_hw_v4_0_update_timing_params(
  71. struct dsi_phy_per_lane_cfgs *timing,
  72. struct phy_timing_desc *desc, u32 phy_type)
  73. {
  74. if (phy_type == DSI_PHY_TYPE_CPHY) {
  75. timing->lane_v4[0] = 0x00;
  76. timing->lane_v4[1] = 0x00;
  77. timing->lane_v4[2] = 0x00;
  78. timing->lane_v4[3] = 0x00;
  79. timing->lane_v4[4] = desc->hs_exit.reg_value;
  80. timing->lane_v4[5] = desc->clk_pre.reg_value;
  81. timing->lane_v4[6] = desc->clk_prepare.reg_value;
  82. timing->lane_v4[7] = desc->clk_post.reg_value;
  83. timing->lane_v4[8] = desc->hs_rqst.reg_value;
  84. timing->lane_v4[9] = 0x02;
  85. timing->lane_v4[10] = 0x04;
  86. timing->lane_v4[11] = 0x00;
  87. } else {
  88. timing->lane_v4[0] = 0x00;
  89. timing->lane_v4[1] = desc->clk_zero.reg_value;
  90. timing->lane_v4[2] = desc->clk_prepare.reg_value;
  91. timing->lane_v4[3] = desc->clk_trail.reg_value;
  92. timing->lane_v4[4] = desc->hs_exit.reg_value;
  93. timing->lane_v4[5] = desc->hs_zero.reg_value;
  94. timing->lane_v4[6] = desc->hs_prepare.reg_value;
  95. timing->lane_v4[7] = desc->hs_trail.reg_value;
  96. timing->lane_v4[8] = desc->hs_rqst.reg_value;
  97. timing->lane_v4[9] = 0x02;
  98. timing->lane_v4[10] = 0x04;
  99. timing->lane_v4[11] = 0x00;
  100. timing->lane_v4[12] = desc->clk_pre.reg_value;
  101. timing->lane_v4[13] = desc->clk_post.reg_value;
  102. }
  103. DSI_DEBUG("[%d %d %d %d]\n", timing->lane_v4[0],
  104. timing->lane_v4[1], timing->lane_v4[2], timing->lane_v4[3]);
  105. DSI_DEBUG("[%d %d %d %d]\n", timing->lane_v4[4],
  106. timing->lane_v4[5], timing->lane_v4[6], timing->lane_v4[7]);
  107. DSI_DEBUG("[%d %d %d %d]\n", timing->lane_v4[8],
  108. timing->lane_v4[9], timing->lane_v4[10], timing->lane_v4[11]);
  109. DSI_DEBUG("[%d %d]\n", timing->lane_v4[12], timing->lane_v4[13]);
  110. timing->count_per_lane = 14;
  111. }