dsi_catalog.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _DSI_CATALOG_H_
  6. #define _DSI_CATALOG_H_
  7. #include "dsi_ctrl_hw.h"
  8. #include "dsi_phy_hw.h"
  9. /**
  10. * dsi_catalog_ctrl_setup() - return catalog info for dsi controller
  11. * @ctrl: Pointer to DSI controller hw object.
  12. * @version: DSI controller version.
  13. * @index: DSI controller instance ID.
  14. * @phy_isolation_enabled: DSI controller works isolated from phy.
  15. * @null_insertion_enabled: DSI controller inserts null packet.
  16. *
  17. * This function setups the catalog information in the dsi_ctrl_hw object.
  18. *
  19. * return: error code for failure and 0 for success.
  20. */
  21. int dsi_catalog_ctrl_setup(struct dsi_ctrl_hw *ctrl,
  22. enum dsi_ctrl_version version, u32 index,
  23. bool phy_isolation_enabled, bool null_insertion_enabled);
  24. /**
  25. * dsi_catalog_phy_setup() - return catalog info for dsi phy hardware
  26. * @phy: Pointer to DSI PHY hw object.
  27. * @version: DSI PHY version.
  28. * @index: DSI PHY instance ID.
  29. *
  30. * This function setups the catalog information in the dsi_phy_hw object.
  31. *
  32. * return: error code for failure and 0 for success.
  33. */
  34. int dsi_catalog_phy_setup(struct dsi_phy_hw *phy,
  35. enum dsi_phy_version version,
  36. u32 index);
  37. /**
  38. * dsi_phy_timing_calc_init() - initialize info for DSI PHY timing calculations
  39. * @phy: Pointer to DSI PHY hw object.
  40. * @version: DSI PHY version.
  41. *
  42. * This function setups the catalog information in the dsi_phy_hw object.
  43. *
  44. * return: error code for failure and 0 for success.
  45. */
  46. int dsi_phy_timing_calc_init(struct dsi_phy_hw *phy,
  47. enum dsi_phy_version version);
  48. /**
  49. * dsi_phy_hw_calculate_timing_params() - DSI PHY timing parameter calculations
  50. * @phy: Pointer to DSI PHY hw object.
  51. * @mode: DSI mode information.
  52. * @host: DSI host configuration.
  53. * @timing: DSI phy lane configurations.
  54. * @use_mode_bit_clk: Boolean to indicate whether to recalculate bit clk.
  55. *
  56. * This function setups the catalog information in the dsi_phy_hw object.
  57. *
  58. * return: error code for failure and 0 for success.
  59. */
  60. int dsi_phy_hw_calculate_timing_params(struct dsi_phy_hw *phy,
  61. struct dsi_mode_info *mode,
  62. struct dsi_host_common_cfg *host,
  63. struct dsi_phy_per_lane_cfgs *timing,
  64. bool use_mode_bit_clk);
  65. /* Definitions for 14nm PHY hardware driver */
  66. void dsi_phy_hw_v2_0_regulator_enable(struct dsi_phy_hw *phy,
  67. struct dsi_phy_per_lane_cfgs *cfg);
  68. void dsi_phy_hw_v2_0_regulator_disable(struct dsi_phy_hw *phy);
  69. void dsi_phy_hw_v2_0_enable(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg);
  70. void dsi_phy_hw_v2_0_disable(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg);
  71. void dsi_phy_hw_v2_0_idle_on(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg);
  72. void dsi_phy_hw_v2_0_idle_off(struct dsi_phy_hw *phy);
  73. int dsi_phy_hw_timing_val_v2_0(struct dsi_phy_per_lane_cfgs *timing_cfg,
  74. u32 *timing_val, u32 size);
  75. void dsi_phy_hw_v2_0_clamp_ctrl(struct dsi_phy_hw *phy, bool enable);
  76. void dsi_phy_hw_v2_0_dyn_refresh_helper(struct dsi_phy_hw *phy, u32 offset);
  77. void dsi_phy_hw_v2_0_dyn_refresh_config(struct dsi_phy_hw *phy,
  78. struct dsi_phy_cfg *cfg, bool is_master);
  79. void dsi_phy_hw_v2_0_dyn_refresh_pipe_delay(struct dsi_phy_hw *phy,
  80. struct dsi_dyn_clk_delay *delay);
  81. int dsi_phy_hw_v2_0_cache_phy_timings(struct dsi_phy_per_lane_cfgs *timings,
  82. u32 *dst, u32 size);
  83. /* Definitions for 10nm PHY hardware driver */
  84. void dsi_phy_hw_v3_0_regulator_enable(struct dsi_phy_hw *phy,
  85. struct dsi_phy_per_lane_cfgs *cfg);
  86. void dsi_phy_hw_v3_0_regulator_disable(struct dsi_phy_hw *phy);
  87. void dsi_phy_hw_v3_0_enable(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg);
  88. void dsi_phy_hw_v3_0_disable(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg);
  89. int dsi_phy_hw_v3_0_wait_for_lane_idle(struct dsi_phy_hw *phy, u32 lanes);
  90. void dsi_phy_hw_v3_0_ulps_request(struct dsi_phy_hw *phy,
  91. struct dsi_phy_cfg *cfg, u32 lanes);
  92. void dsi_phy_hw_v3_0_ulps_exit(struct dsi_phy_hw *phy,
  93. struct dsi_phy_cfg *cfg, u32 lanes);
  94. u32 dsi_phy_hw_v3_0_get_lanes_in_ulps(struct dsi_phy_hw *phy);
  95. bool dsi_phy_hw_v3_0_is_lanes_in_ulps(u32 lanes, u32 ulps_lanes);
  96. int dsi_phy_hw_timing_val_v3_0(struct dsi_phy_per_lane_cfgs *timing_cfg,
  97. u32 *timing_val, u32 size);
  98. void dsi_phy_hw_v3_0_clamp_ctrl(struct dsi_phy_hw *phy, bool enable);
  99. int dsi_phy_hw_v3_0_lane_reset(struct dsi_phy_hw *phy);
  100. void dsi_phy_hw_v3_0_toggle_resync_fifo(struct dsi_phy_hw *phy);
  101. /* Definitions for 7nm PHY hardware driver */
  102. void dsi_phy_hw_v4_0_enable(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg);
  103. void dsi_phy_hw_v4_0_disable(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg);
  104. int dsi_phy_hw_v4_0_wait_for_lane_idle(struct dsi_phy_hw *phy, u32 lanes);
  105. void dsi_phy_hw_v4_0_ulps_request(struct dsi_phy_hw *phy,
  106. struct dsi_phy_cfg *cfg, u32 lanes);
  107. void dsi_phy_hw_v4_0_ulps_exit(struct dsi_phy_hw *phy,
  108. struct dsi_phy_cfg *cfg, u32 lanes);
  109. u32 dsi_phy_hw_v4_0_get_lanes_in_ulps(struct dsi_phy_hw *phy);
  110. bool dsi_phy_hw_v4_0_is_lanes_in_ulps(u32 lanes, u32 ulps_lanes);
  111. int dsi_phy_hw_timing_val_v4_0(struct dsi_phy_per_lane_cfgs *timing_cfg,
  112. u32 *timing_val, u32 size);
  113. int dsi_phy_hw_v4_0_lane_reset(struct dsi_phy_hw *phy);
  114. void dsi_phy_hw_v4_0_toggle_resync_fifo(struct dsi_phy_hw *phy);
  115. void dsi_phy_hw_v4_0_reset_clk_en_sel(struct dsi_phy_hw *phy);
  116. void dsi_phy_hw_v4_0_set_continuous_clk(struct dsi_phy_hw *phy, bool enable);
  117. void dsi_phy_hw_v4_0_commit_phy_timing(struct dsi_phy_hw *phy,
  118. struct dsi_phy_per_lane_cfgs *timing);
  119. /* DSI controller common ops */
  120. u32 dsi_ctrl_hw_cmn_get_interrupt_status(struct dsi_ctrl_hw *ctrl);
  121. u32 dsi_ctrl_hw_cmn_poll_dma_status(struct dsi_ctrl_hw *ctrl);
  122. void dsi_ctrl_hw_cmn_clear_interrupt_status(struct dsi_ctrl_hw *ctrl, u32 ints);
  123. void dsi_ctrl_hw_cmn_enable_status_interrupts(struct dsi_ctrl_hw *ctrl,
  124. u32 ints);
  125. u64 dsi_ctrl_hw_cmn_get_error_status(struct dsi_ctrl_hw *ctrl);
  126. void dsi_ctrl_hw_cmn_clear_error_status(struct dsi_ctrl_hw *ctrl, u64 errors);
  127. void dsi_ctrl_hw_cmn_enable_error_interrupts(struct dsi_ctrl_hw *ctrl,
  128. u64 errors);
  129. void dsi_ctrl_hw_cmn_video_test_pattern_setup(struct dsi_ctrl_hw *ctrl,
  130. enum dsi_test_pattern type,
  131. u32 init_val);
  132. void dsi_ctrl_hw_cmn_cmd_test_pattern_setup(struct dsi_ctrl_hw *ctrl,
  133. enum dsi_test_pattern type,
  134. u32 init_val,
  135. u32 stream_id);
  136. void dsi_ctrl_hw_cmn_test_pattern_enable(struct dsi_ctrl_hw *ctrl, bool enable);
  137. void dsi_ctrl_hw_cmn_trigger_cmd_test_pattern(struct dsi_ctrl_hw *ctrl,
  138. u32 stream_id);
  139. void dsi_ctrl_hw_cmn_host_setup(struct dsi_ctrl_hw *ctrl,
  140. struct dsi_host_common_cfg *config);
  141. void dsi_ctrl_hw_cmn_video_engine_en(struct dsi_ctrl_hw *ctrl, bool on);
  142. void dsi_ctrl_hw_cmn_video_engine_setup(struct dsi_ctrl_hw *ctrl,
  143. struct dsi_host_common_cfg *common_cfg,
  144. struct dsi_video_engine_cfg *cfg);
  145. void dsi_ctrl_hw_cmn_setup_avr(struct dsi_ctrl_hw *ctrl, bool enable);
  146. void dsi_ctrl_hw_cmn_set_video_timing(struct dsi_ctrl_hw *ctrl,
  147. struct dsi_mode_info *mode);
  148. void dsi_ctrl_hw_cmn_set_timing_db(struct dsi_ctrl_hw *ctrl,
  149. bool enable);
  150. void dsi_ctrl_hw_cmn_cmd_engine_setup(struct dsi_ctrl_hw *ctrl,
  151. struct dsi_host_common_cfg *common_cfg,
  152. struct dsi_cmd_engine_cfg *cfg);
  153. void dsi_ctrl_hw_cmn_ctrl_en(struct dsi_ctrl_hw *ctrl, bool on);
  154. void dsi_ctrl_hw_cmn_cmd_engine_en(struct dsi_ctrl_hw *ctrl, bool on);
  155. void dsi_ctrl_hw_cmn_setup_cmd_stream(struct dsi_ctrl_hw *ctrl,
  156. struct dsi_mode_info *mode,
  157. struct dsi_host_common_cfg *cfg,
  158. u32 vc_id,
  159. struct dsi_rect *roi);
  160. void dsi_ctrl_hw_cmn_phy_sw_reset(struct dsi_ctrl_hw *ctrl);
  161. void dsi_ctrl_hw_cmn_soft_reset(struct dsi_ctrl_hw *ctrl);
  162. void dsi_ctrl_hw_cmn_setup_misr(struct dsi_ctrl_hw *ctrl,
  163. enum dsi_op_mode panel_mode,
  164. bool enable, u32 frame_count);
  165. u32 dsi_ctrl_hw_cmn_collect_misr(struct dsi_ctrl_hw *ctrl,
  166. enum dsi_op_mode panel_mode);
  167. void dsi_ctrl_hw_cmn_kickoff_command(struct dsi_ctrl_hw *ctrl,
  168. struct dsi_ctrl_cmd_dma_info *cmd,
  169. u32 flags);
  170. void dsi_ctrl_hw_cmn_kickoff_fifo_command(struct dsi_ctrl_hw *ctrl,
  171. struct dsi_ctrl_cmd_dma_fifo_info *cmd,
  172. u32 flags);
  173. void dsi_ctrl_hw_cmn_reset_cmd_fifo(struct dsi_ctrl_hw *ctrl);
  174. void dsi_ctrl_hw_cmn_trigger_command_dma(struct dsi_ctrl_hw *ctrl);
  175. void dsi_ctrl_hw_dln0_phy_err(struct dsi_ctrl_hw *ctrl);
  176. void dsi_ctrl_hw_cmn_phy_reset_config(struct dsi_ctrl_hw *ctrl,
  177. bool enable);
  178. void dsi_ctrl_hw_22_phy_reset_config(struct dsi_ctrl_hw *ctrl,
  179. bool enable);
  180. u32 dsi_ctrl_hw_cmn_get_cmd_read_data(struct dsi_ctrl_hw *ctrl,
  181. u8 *rd_buf,
  182. u32 read_offset,
  183. u32 rx_byte,
  184. u32 pkt_size, u32 *hw_read_cnt);
  185. void dsi_ctrl_hw_cmn_clear_rdbk_reg(struct dsi_ctrl_hw *ctrl);
  186. void dsi_ctrl_hw_22_schedule_dma_cmd(struct dsi_ctrl_hw *ctrl, int line_on);
  187. int dsi_ctrl_hw_cmn_ctrl_reset(struct dsi_ctrl_hw *ctrl,
  188. int mask);
  189. void dsi_ctrl_hw_cmn_mask_error_intr(struct dsi_ctrl_hw *ctrl, u32 idx,
  190. bool en);
  191. void dsi_ctrl_hw_cmn_error_intr_ctrl(struct dsi_ctrl_hw *ctrl, bool en);
  192. u32 dsi_ctrl_hw_cmn_get_error_mask(struct dsi_ctrl_hw *ctrl);
  193. u32 dsi_ctrl_hw_cmn_get_hw_version(struct dsi_ctrl_hw *ctrl);
  194. int dsi_ctrl_hw_cmn_wait_for_cmd_mode_mdp_idle(struct dsi_ctrl_hw *ctrl);
  195. /* Definitions specific to 1.4 DSI controller hardware */
  196. int dsi_ctrl_hw_14_wait_for_lane_idle(struct dsi_ctrl_hw *ctrl, u32 lanes);
  197. void dsi_ctrl_hw_14_setup_lane_map(struct dsi_ctrl_hw *ctrl,
  198. struct dsi_lane_map *lane_map);
  199. void dsi_ctrl_hw_cmn_ulps_request(struct dsi_ctrl_hw *ctrl, u32 lanes);
  200. void dsi_ctrl_hw_cmn_ulps_exit(struct dsi_ctrl_hw *ctrl, u32 lanes);
  201. u32 dsi_ctrl_hw_cmn_get_lanes_in_ulps(struct dsi_ctrl_hw *ctrl);
  202. void dsi_ctrl_hw_14_clamp_enable(struct dsi_ctrl_hw *ctrl,
  203. u32 lanes,
  204. bool enable_ulps);
  205. void dsi_ctrl_hw_14_clamp_disable(struct dsi_ctrl_hw *ctrl,
  206. u32 lanes,
  207. bool disable_ulps);
  208. ssize_t dsi_ctrl_hw_14_reg_dump_to_buffer(struct dsi_ctrl_hw *ctrl,
  209. char *buf,
  210. u32 size);
  211. /* Definitions specific to 2.0 DSI controller hardware */
  212. void dsi_ctrl_hw_20_setup_lane_map(struct dsi_ctrl_hw *ctrl,
  213. struct dsi_lane_map *lane_map);
  214. int dsi_ctrl_hw_20_wait_for_lane_idle(struct dsi_ctrl_hw *ctrl, u32 lanes);
  215. ssize_t dsi_ctrl_hw_20_reg_dump_to_buffer(struct dsi_ctrl_hw *ctrl,
  216. char *buf,
  217. u32 size);
  218. void dsi_ctrl_hw_kickoff_non_embedded_mode(struct dsi_ctrl_hw *ctrl,
  219. struct dsi_ctrl_cmd_dma_info *cmd,
  220. u32 flags);
  221. /* Definitions specific to 2.2 DSI controller hardware */
  222. void dsi_ctrl_hw_22_setup_lane_map(struct dsi_ctrl_hw *ctrl,
  223. struct dsi_lane_map *lane_map);
  224. int dsi_ctrl_hw_22_wait_for_lane_idle(struct dsi_ctrl_hw *ctrl, u32 lanes);
  225. ssize_t dsi_ctrl_hw_22_reg_dump_to_buffer(struct dsi_ctrl_hw *ctrl,
  226. char *buf, u32 size);
  227. void dsi_ctrl_hw_22_config_clk_gating(struct dsi_ctrl_hw *ctrl, bool enable,
  228. enum dsi_clk_gate_type clk_selection);
  229. void dsi_ctrl_hw_cmn_set_continuous_clk(struct dsi_ctrl_hw *ctrl, bool enable);
  230. void dsi_ctrl_hw_cmn_hs_req_sel(struct dsi_ctrl_hw *ctrl, bool sel_phy);
  231. /* dynamic refresh specific functions */
  232. void dsi_phy_hw_v3_0_dyn_refresh_helper(struct dsi_phy_hw *phy, u32 offset);
  233. void dsi_phy_hw_v3_0_dyn_refresh_config(struct dsi_phy_hw *phy,
  234. struct dsi_phy_cfg *cfg, bool is_master);
  235. void dsi_phy_hw_v3_0_dyn_refresh_pipe_delay(struct dsi_phy_hw *phy,
  236. struct dsi_dyn_clk_delay *delay);
  237. int dsi_ctrl_hw_cmn_wait4dynamic_refresh_done(struct dsi_ctrl_hw *ctrl);
  238. bool dsi_ctrl_hw_cmn_vid_engine_busy(struct dsi_ctrl_hw *ctrl);
  239. int dsi_phy_hw_v3_0_cache_phy_timings(struct dsi_phy_per_lane_cfgs *timings,
  240. u32 *dst, u32 size);
  241. void dsi_phy_hw_v4_0_dyn_refresh_trigger_sel(struct dsi_phy_hw *phy,
  242. bool is_master);
  243. void dsi_phy_hw_v4_0_dyn_refresh_helper(struct dsi_phy_hw *phy, u32 offset);
  244. void dsi_phy_hw_v4_0_dyn_refresh_config(struct dsi_phy_hw *phy,
  245. struct dsi_phy_cfg *cfg, bool is_master);
  246. void dsi_phy_hw_v4_0_dyn_refresh_pipe_delay(struct dsi_phy_hw *phy,
  247. struct dsi_dyn_clk_delay *delay);
  248. int dsi_phy_hw_v4_0_cache_phy_timings(struct dsi_phy_per_lane_cfgs *timings,
  249. u32 *dst, u32 size);
  250. void dsi_ctrl_hw_22_configure_cmddma_window(struct dsi_ctrl_hw *ctrl,
  251. struct dsi_ctrl_cmd_dma_info *cmd,
  252. u32 line_no, u32 window);
  253. void dsi_ctrl_hw_22_reset_trigger_controls(struct dsi_ctrl_hw *ctrl,
  254. struct dsi_host_common_cfg *cfg);
  255. u32 dsi_ctrl_hw_22_log_line_count(struct dsi_ctrl_hw *ctrl, bool cmd_mode);
  256. /* PLL specific functions */
  257. int dsi_catalog_phy_pll_setup(struct dsi_phy_hw *phy, u32 pll_ver);
  258. int dsi_pll_5nm_configure(void *pll, bool commit);
  259. int dsi_pll_5nm_toggle(void *pll, bool prepare);
  260. void dsi_ctrl_hw_22_configure_splitlink(struct dsi_ctrl_hw *ctrl,
  261. struct dsi_host_common_cfg *common_cfg, u32 sublink);
  262. #endif /* _DSI_CATALOG_H_ */