hif_io32.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /*
  2. * Copyright (c) 2015-2018 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef __HIF_IO32_H__
  19. #define __HIF_IO32_H__
  20. #include <linux/io.h>
  21. #include "hif.h"
  22. #include "hif_main.h"
  23. #if defined(HIF_REG_WINDOW_SUPPORT) && defined(HIF_PCI)
  24. static inline
  25. void hif_write32_mb_reg_window(void *sc,
  26. void __iomem *addr, uint32_t value);
  27. static inline uint32_t hif_read32_mb_reg_window(void *sc,
  28. void __iomem *addr);
  29. #define hif_read32_mb(scn, addr) \
  30. hif_read32_mb_reg_window((void *)scn, \
  31. (void __iomem *)addr)
  32. #define hif_write32_mb(scn, addr, value) \
  33. hif_write32_mb_reg_window((void *)scn, \
  34. (void __iomem *)addr, value)
  35. #else
  36. #define hif_read32_mb(scn, addr) ioread32((void __iomem *)addr)
  37. #define hif_write32_mb(scn, addr, value) \
  38. iowrite32((u32)(value), (void __iomem *)(addr))
  39. #endif
  40. #define Q_TARGET_ACCESS_BEGIN(scn) \
  41. hif_target_sleep_state_adjust(scn, false, true)
  42. #define Q_TARGET_ACCESS_END(scn) \
  43. hif_target_sleep_state_adjust(scn, true, false)
  44. #define TARGET_REGISTER_ACCESS_ALLOWED(scn)\
  45. hif_is_target_register_access_allowed(scn)
  46. /*
  47. * A_TARGET_ACCESS_LIKELY will not wait for the target to wake up before
  48. * continuing execution. Because A_TARGET_ACCESS_LIKELY does not guarantee
  49. * that the target is awake before continuing, Q_TARGET_ACCESS macros must
  50. * protect the actual target access. Since Q_TARGET_ACCESS protect the actual
  51. * target access, A_TARGET_ACCESS_LIKELY hints are optional.
  52. *
  53. * To ignore "LIKELY" hints, set CONFIG_TARGET_ACCESS_LIKELY to 0
  54. * (slightly worse performance, less power)
  55. *
  56. * To use "LIKELY" hints, set CONFIG_TARGET_ACCESS_LIKELY to 1
  57. * (slightly better performance, more power)
  58. *
  59. * note: if a bus doesn't use hif_target_sleep_state_adjust, this will have
  60. * no impact.
  61. */
  62. #define CONFIG_TARGET_ACCESS_LIKELY 0
  63. #if CONFIG_TARGET_ACCESS_LIKELY
  64. #define A_TARGET_ACCESS_LIKELY(scn) \
  65. hif_target_sleep_state_adjust(scn, false, false)
  66. #define A_TARGET_ACCESS_UNLIKELY(scn) \
  67. hif_target_sleep_state_adjust(scn, true, false)
  68. #else /* CONFIG_ATH_PCIE_ACCESS_LIKELY */
  69. #define A_TARGET_ACCESS_LIKELY(scn) \
  70. do { \
  71. unsigned long unused = (unsigned long)(scn); \
  72. unused = unused; \
  73. } while (0)
  74. #define A_TARGET_ACCESS_UNLIKELY(scn) \
  75. do { \
  76. unsigned long unused = (unsigned long)(scn); \
  77. unused = unused; \
  78. } while (0)
  79. #endif /* CONFIG_ATH_PCIE_ACCESS_LIKELY */
  80. #ifdef HIF_PCI
  81. #include "hif_io32_pci.h"
  82. #endif
  83. #ifdef HIF_SNOC
  84. #include "hif_io32_snoc.h"
  85. #endif /* HIF_PCI */
  86. #if defined(HIF_REG_WINDOW_SUPPORT) && defined(HIF_PCI)
  87. #include "qdf_lock.h"
  88. #include "qdf_util.h"
  89. /* Device memory is 32MB but bar size is only 1MB.
  90. * Register remapping logic is used to access 32MB device memory.
  91. * 0-512KB : Fixed address, 512KB-1MB : remapped address.
  92. * Use PCIE_REMAP_1M_BAR_CTRL register to set window.
  93. * Offset: 0x310C
  94. * Bits : Field Name
  95. * 31 FUNCTION_ENABLE_V
  96. * 5:0 ADDR_24_19_V
  97. */
  98. #define MAX_UNWINDOWED_ADDRESS 0x80000 /* 512KB */
  99. #define WINDOW_ENABLE_BIT 0x80000000 /* 31st bit to enable window */
  100. #define WINDOW_REG_ADDRESS 0x310C /* PCIE_REMAP_1M_BAR_CTRL Reg offset */
  101. #define WINDOW_SHIFT 19
  102. #define WINDOW_VALUE_MASK 0x3F
  103. #define WINDOW_START MAX_UNWINDOWED_ADDRESS
  104. #define WINDOW_RANGE_MASK 0x7FFFF
  105. static inline void hif_select_window(struct hif_pci_softc *sc, uint32_t offset)
  106. {
  107. uint32_t window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  108. if (window != sc->register_window) {
  109. qdf_iowrite32(sc->mem + WINDOW_REG_ADDRESS,
  110. WINDOW_ENABLE_BIT | window);
  111. sc->register_window = window;
  112. }
  113. }
  114. /**
  115. * note1: WINDOW_RANGE_MASK = (1 << WINDOW_SHIFT) -1
  116. * note2: 1 << WINDOW_SHIFT = MAX_UNWINDOWED_ADDRESS
  117. * note3: WINDOW_VALUE_MASK = big enough that trying to write past that window
  118. * would be a bug
  119. */
  120. static inline void hif_write32_mb_reg_window(void *scn,
  121. void __iomem *addr, uint32_t value)
  122. {
  123. struct hif_pci_softc *sc = HIF_GET_PCI_SOFTC(scn);
  124. uint32_t offset = addr - sc->mem;
  125. if (!sc->use_register_windowing ||
  126. offset < MAX_UNWINDOWED_ADDRESS) {
  127. qdf_iowrite32(addr, value);
  128. } else {
  129. qdf_spin_lock_irqsave(&sc->register_access_lock);
  130. hif_select_window(sc, offset);
  131. qdf_iowrite32(sc->mem + WINDOW_START +
  132. (offset & WINDOW_RANGE_MASK), value);
  133. qdf_spin_unlock_irqrestore(&sc->register_access_lock);
  134. }
  135. }
  136. static inline uint32_t hif_read32_mb_reg_window(void *scn, void __iomem *addr)
  137. {
  138. struct hif_pci_softc *sc = HIF_GET_PCI_SOFTC(scn);
  139. uint32_t ret;
  140. uint32_t offset = addr - sc->mem;
  141. if (!sc->use_register_windowing ||
  142. offset < MAX_UNWINDOWED_ADDRESS) {
  143. return qdf_ioread32(addr);
  144. }
  145. qdf_spin_lock_irqsave(&sc->register_access_lock);
  146. hif_select_window(sc, offset);
  147. ret = qdf_ioread32(sc->mem + WINDOW_START +
  148. (offset & WINDOW_RANGE_MASK));
  149. qdf_spin_unlock_irqrestore(&sc->register_access_lock);
  150. return ret;
  151. }
  152. #endif
  153. #ifdef CONFIG_IO_MEM_ACCESS_DEBUG
  154. uint32_t hif_target_read_checked(struct hif_softc *scn,
  155. uint32_t offset);
  156. void hif_target_write_checked(struct hif_softc *scn, uint32_t offset,
  157. uint32_t value);
  158. #define A_TARGET_READ(scn, offset) \
  159. hif_target_read_checked(scn, (offset))
  160. #define A_TARGET_WRITE(scn, offset, value) \
  161. hif_target_write_checked(scn, (offset), (value))
  162. #else /* CONFIG_ATH_PCIE_ACCESS_DEBUG */
  163. #define A_TARGET_READ(scn, offset) \
  164. hif_read32_mb(scn, scn->mem + (offset))
  165. #define A_TARGET_WRITE(scn, offset, value) \
  166. hif_write32_mb(scn, (scn->mem) + (offset), value)
  167. #endif
  168. void hif_irq_enable(struct hif_softc *scn, int irq_id);
  169. void hif_irq_disable(struct hif_softc *scn, int irq_id);
  170. #endif /* __HIF_IO32_H__ */