htt.h 878 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421174221742317424174251742617427174281742917430174311743217433174341743517436174371743817439174401744117442174431744417445174461744717448174491745017451174521745317454174551745617457174581745917460174611746217463174641746517466174671746817469174701747117472174731747417475174761747717478174791748017481174821748317484174851748617487174881748917490174911749217493174941749517496174971749817499175001750117502175031750417505175061750717508175091751017511175121751317514175151751617517175181751917520175211752217523175241752517526175271752817529175301753117532175331753417535175361753717538175391754017541175421754317544175451754617547175481754917550175511755217553175541755517556175571755817559175601756117562175631756417565175661756717568175691757017571175721757317574175751757617577175781757917580175811758217583175841758517586175871758817589175901759117592175931759417595175961759717598175991760017601176021760317604176051760617607176081760917610176111761217613176141761517616176171761817619176201762117622176231762417625176261762717628176291763017631176321763317634176351763617637176381763917640176411764217643176441764517646176471764817649176501765117652176531765417655176561765717658176591766017661176621766317664176651766617667176681766917670176711767217673176741767517676176771767817679176801768117682176831768417685176861768717688176891769017691176921769317694176951769617697176981769917700177011770217703177041770517706177071770817709177101771117712177131771417715177161771717718177191772017721177221772317724177251772617727177281772917730177311773217733177341773517736177371773817739177401774117742177431774417745177461774717748177491775017751177521775317754177551775617757177581775917760177611776217763177641776517766177671776817769177701777117772177731777417775177761777717778177791778017781177821778317784177851778617787177881778917790177911779217793177941779517796177971779817799178001780117802178031780417805178061780717808178091781017811178121781317814178151781617817178181781917820178211782217823178241782517826178271782817829178301783117832178331783417835178361783717838178391784017841178421784317844178451784617847178481784917850178511785217853178541785517856178571785817859178601786117862178631786417865178661786717868178691787017871178721787317874178751787617877178781787917880178811788217883178841788517886178871788817889178901789117892178931789417895178961789717898178991790017901179021790317904179051790617907179081790917910179111791217913179141791517916179171791817919179201792117922179231792417925179261792717928179291793017931179321793317934179351793617937179381793917940179411794217943179441794517946179471794817949179501795117952179531795417955179561795717958179591796017961179621796317964179651796617967179681796917970179711797217973179741797517976179771797817979179801798117982179831798417985179861798717988179891799017991179921799317994179951799617997179981799918000180011800218003180041800518006180071800818009180101801118012180131801418015180161801718018180191802018021180221802318024180251802618027180281802918030180311803218033180341803518036180371803818039180401804118042180431804418045180461804718048180491805018051180521805318054180551805618057180581805918060180611806218063180641806518066180671806818069180701807118072180731807418075180761807718078180791808018081180821808318084180851808618087180881808918090180911809218093180941809518096180971809818099181001810118102181031810418105181061810718108181091811018111181121811318114181151811618117181181811918120181211812218123181241812518126181271812818129181301813118132181331813418135181361813718138181391814018141181421814318144181451814618147181481814918150181511815218153181541815518156181571815818159181601816118162181631816418165181661816718168181691817018171181721817318174181751817618177181781817918180181811818218183181841818518186181871818818189181901819118192181931819418195181961819718198181991820018201182021820318204182051820618207182081820918210182111821218213182141821518216182171821818219182201822118222182231822418225182261822718228182291823018231182321823318234182351823618237182381823918240182411824218243182441824518246182471824818249182501825118252182531825418255182561825718258182591826018261182621826318264182651826618267182681826918270182711827218273182741827518276182771827818279182801828118282182831828418285182861828718288182891829018291182921829318294182951829618297182981829918300183011830218303183041830518306183071830818309183101831118312183131831418315183161831718318183191832018321183221832318324183251832618327183281832918330183311833218333183341833518336183371833818339183401834118342183431834418345183461834718348183491835018351183521835318354183551835618357183581835918360183611836218363183641836518366183671836818369183701837118372183731837418375183761837718378183791838018381183821838318384183851838618387183881838918390183911839218393183941839518396183971839818399184001840118402184031840418405184061840718408184091841018411184121841318414184151841618417184181841918420184211842218423184241842518426184271842818429184301843118432184331843418435184361843718438184391844018441184421844318444184451844618447184481844918450184511845218453184541845518456184571845818459184601846118462184631846418465184661846718468184691847018471184721847318474184751847618477184781847918480184811848218483184841848518486184871848818489184901849118492184931849418495184961849718498184991850018501185021850318504185051850618507185081850918510185111851218513185141851518516185171851818519185201852118522185231852418525185261852718528185291853018531185321853318534185351853618537185381853918540185411854218543185441854518546185471854818549185501855118552185531855418555185561855718558185591856018561185621856318564185651856618567185681856918570185711857218573185741857518576185771857818579185801858118582185831858418585185861858718588185891859018591185921859318594185951859618597185981859918600186011860218603186041860518606186071860818609186101861118612186131861418615186161861718618186191862018621186221862318624186251862618627186281862918630186311863218633186341863518636186371863818639186401864118642186431864418645186461864718648186491865018651186521865318654186551865618657186581865918660186611866218663186641866518666186671866818669186701867118672186731867418675186761867718678186791868018681186821868318684186851868618687186881868918690186911869218693186941869518696186971869818699187001870118702187031870418705187061870718708187091871018711187121871318714187151871618717187181871918720187211872218723187241872518726187271872818729187301873118732187331873418735187361873718738187391874018741187421874318744187451874618747187481874918750187511875218753187541875518756187571875818759187601876118762187631876418765187661876718768187691877018771187721877318774187751877618777187781877918780187811878218783187841878518786187871878818789187901879118792187931879418795187961879718798187991880018801188021880318804188051880618807188081880918810188111881218813188141881518816188171881818819188201882118822188231882418825188261882718828188291883018831188321883318834188351883618837188381883918840188411884218843188441884518846188471884818849188501885118852188531885418855188561885718858188591886018861188621886318864188651886618867188681886918870188711887218873188741887518876188771887818879188801888118882188831888418885188861888718888188891889018891188921889318894188951889618897188981889918900189011890218903189041890518906189071890818909189101891118912189131891418915189161891718918189191892018921189221892318924189251892618927189281892918930189311893218933189341893518936189371893818939189401894118942189431894418945189461894718948189491895018951189521895318954189551895618957189581895918960189611896218963189641896518966189671896818969189701897118972189731897418975189761897718978189791898018981189821898318984189851898618987189881898918990189911899218993189941899518996189971899818999190001900119002190031900419005190061900719008190091901019011190121901319014190151901619017190181901919020190211902219023190241902519026190271902819029190301903119032190331903419035190361903719038190391904019041190421904319044190451904619047190481904919050190511905219053190541905519056190571905819059190601906119062190631906419065190661906719068190691907019071190721907319074190751907619077190781907919080190811908219083190841908519086190871908819089190901909119092190931909419095190961909719098
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
  227. * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
  228. * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
  229. * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
  230. */
  231. #define HTT_CURRENT_VERSION_MAJOR 3
  232. #define HTT_CURRENT_VERSION_MINOR 109
  233. #define HTT_NUM_TX_FRAG_DESC 1024
  234. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  235. #define HTT_CHECK_SET_VAL(field, val) \
  236. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  237. /* macros to assist in sign-extending fields from HTT messages */
  238. #define HTT_SIGN_BIT_MASK(field) \
  239. ((field ## _M + (1 << field ## _S)) >> 1)
  240. #define HTT_SIGN_BIT(_val, field) \
  241. (_val & HTT_SIGN_BIT_MASK(field))
  242. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  243. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  244. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  245. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  246. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  247. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  248. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  249. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  250. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  251. /*
  252. * TEMPORARY:
  253. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  254. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  255. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  256. * updated.
  257. */
  258. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  259. /*
  260. * TEMPORARY:
  261. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  262. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  263. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  264. * updated.
  265. */
  266. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  267. /**
  268. * htt_dbg_stats_type -
  269. * bit positions for each stats type within a stats type bitmask
  270. * The bitmask contains 24 bits.
  271. */
  272. enum htt_dbg_stats_type {
  273. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  274. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  275. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  276. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  277. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  278. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  279. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  280. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  281. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  282. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  283. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  284. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  285. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  286. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  287. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  288. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  289. /* bits 16-23 currently reserved */
  290. /* keep this last */
  291. HTT_DBG_NUM_STATS
  292. };
  293. /*=== HTT option selection TLVs ===
  294. * Certain HTT messages have alternatives or options.
  295. * For such cases, the host and target need to agree on which option to use.
  296. * Option specification TLVs can be appended to the VERSION_REQ and
  297. * VERSION_CONF messages to select options other than the default.
  298. * These TLVs are entirely optional - if they are not provided, there is a
  299. * well-defined default for each option. If they are provided, they can be
  300. * provided in any order. Each TLV can be present or absent independent of
  301. * the presence / absence of other TLVs.
  302. *
  303. * The HTT option selection TLVs use the following format:
  304. * |31 16|15 8|7 0|
  305. * |---------------------------------+----------------+----------------|
  306. * | value (payload) | length | tag |
  307. * |-------------------------------------------------------------------|
  308. * The value portion need not be only 2 bytes; it can be extended by any
  309. * integer number of 4-byte units. The total length of the TLV, including
  310. * the tag and length fields, must be a multiple of 4 bytes. The length
  311. * field specifies the total TLV size in 4-byte units. Thus, the typical
  312. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  313. * field, would store 0x1 in its length field, to show that the TLV occupies
  314. * a single 4-byte unit.
  315. */
  316. /*--- TLV header format - applies to all HTT option TLVs ---*/
  317. enum HTT_OPTION_TLV_TAGS {
  318. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  319. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  320. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  321. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  322. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  323. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  324. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  325. };
  326. #define HTT_TCL_METADATA_VER_SZ 4
  327. PREPACK struct htt_option_tlv_header_t {
  328. A_UINT8 tag;
  329. A_UINT8 length;
  330. } POSTPACK;
  331. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  332. #define HTT_OPTION_TLV_TAG_S 0
  333. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  334. #define HTT_OPTION_TLV_LENGTH_S 8
  335. /*
  336. * value0 - 16 bit value field stored in word0
  337. * The TLV's value field may be longer than 2 bytes, in which case
  338. * the remainder of the value is stored in word1, word2, etc.
  339. */
  340. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  341. #define HTT_OPTION_TLV_VALUE0_S 16
  342. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  343. do { \
  344. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  345. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  346. } while (0)
  347. #define HTT_OPTION_TLV_TAG_GET(word) \
  348. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  349. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  350. do { \
  351. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  352. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  353. } while (0)
  354. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  355. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  356. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  357. do { \
  358. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  359. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  360. } while (0)
  361. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  362. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  363. /*--- format of specific HTT option TLVs ---*/
  364. /*
  365. * HTT option TLV for specifying LL bus address size
  366. * Some chips require bus addresses used by the target to access buffers
  367. * within the host's memory to be 32 bits; others require bus addresses
  368. * used by the target to access buffers within the host's memory to be
  369. * 64 bits.
  370. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  371. * a suffix to the VERSION_CONF message to specify which bus address format
  372. * the target requires.
  373. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  374. * default to providing bus addresses to the target in 32-bit format.
  375. */
  376. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  377. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  378. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  379. };
  380. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  381. struct htt_option_tlv_header_t hdr;
  382. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  383. } POSTPACK;
  384. /*
  385. * HTT option TLV for specifying whether HL systems should indicate
  386. * over-the-air tx completion for individual frames, or should instead
  387. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  388. * requests an OTA tx completion for a particular tx frame.
  389. * This option does not apply to LL systems, where the TX_COMPL_IND
  390. * is mandatory.
  391. * This option is primarily intended for HL systems in which the tx frame
  392. * downloads over the host --> target bus are as slow as or slower than
  393. * the transmissions over the WLAN PHY. For cases where the bus is faster
  394. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  395. * and consquently will send one TX_COMPL_IND message that covers several
  396. * tx frames. For cases where the WLAN PHY is faster than the bus,
  397. * the target will end up transmitting very short A-MPDUs, and consequently
  398. * sending many TX_COMPL_IND messages, which each cover a very small number
  399. * of tx frames.
  400. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  401. * a suffix to the VERSION_REQ message to request whether the host desires to
  402. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  403. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  404. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  405. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  406. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  407. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  408. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  409. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  410. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  411. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  412. * TLV.
  413. */
  414. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  415. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  416. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  417. };
  418. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  419. struct htt_option_tlv_header_t hdr;
  420. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  421. } POSTPACK;
  422. /*
  423. * HTT option TLV for specifying how many tx queue groups the target
  424. * may establish.
  425. * This TLV specifies the maximum value the target may send in the
  426. * txq_group_id field of any TXQ_GROUP information elements sent by
  427. * the target to the host. This allows the host to pre-allocate an
  428. * appropriate number of tx queue group structs.
  429. *
  430. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  431. * a suffix to the VERSION_REQ message to specify whether the host supports
  432. * tx queue groups at all, and if so if there is any limit on the number of
  433. * tx queue groups that the host supports.
  434. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  435. * a suffix to the VERSION_CONF message. If the host has specified in the
  436. * VER_REQ message a limit on the number of tx queue groups the host can
  437. * supprt, the target shall limit its specification of the maximum tx groups
  438. * to be no larger than this host-specified limit.
  439. *
  440. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  441. * shall preallocate 4 tx queue group structs, and the target shall not
  442. * specify a txq_group_id larger than 3.
  443. */
  444. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  445. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  446. /*
  447. * values 1 through N specify the max number of tx queue groups
  448. * the sender supports
  449. */
  450. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  451. };
  452. /* TEMPORARY backwards-compatibility alias for a typo fix -
  453. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  454. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  455. * to support the old name (with the typo) until all references to the
  456. * old name are replaced with the new name.
  457. */
  458. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  459. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  460. struct htt_option_tlv_header_t hdr;
  461. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  462. } POSTPACK;
  463. /*
  464. * HTT option TLV for specifying whether the target supports an extended
  465. * version of the HTT tx descriptor. If the target provides this TLV
  466. * and specifies in the TLV that the target supports an extended version
  467. * of the HTT tx descriptor, the target must check the "extension" bit in
  468. * the HTT tx descriptor, and if the extension bit is set, to expect a
  469. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  470. * descriptor. Furthermore, the target must provide room for the HTT
  471. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  472. * This option is intended for systems where the host needs to explicitly
  473. * control the transmission parameters such as tx power for individual
  474. * tx frames.
  475. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  476. * as a suffix to the VERSION_CONF message to explicitly specify whether
  477. * the target supports the HTT tx MSDU extension descriptor.
  478. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  479. * by the host as lack of target support for the HTT tx MSDU extension
  480. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  481. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  482. * the HTT tx MSDU extension descriptor.
  483. * The host is not required to provide the HTT tx MSDU extension descriptor
  484. * just because the target supports it; the target must check the
  485. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  486. * extension descriptor is present.
  487. */
  488. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  489. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  490. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  491. };
  492. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  493. struct htt_option_tlv_header_t hdr;
  494. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  495. } POSTPACK;
  496. /*
  497. * For the tcl data command V2 and higher support added a new
  498. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  499. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  500. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  501. * HTT option TLV for specifying which version of the TCL metadata struct
  502. * should be used:
  503. * V1 -> use htt_tx_tcl_metadata struct
  504. * V2 -> use htt_tx_tcl_metadata_v2 struct
  505. * Old FW will only support V1.
  506. * New FW will support V2. New FW will still support V1, at least during
  507. * a transition period.
  508. * Similarly, old host will only support V1, and new host will support V1 + V2.
  509. *
  510. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  511. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  512. * of TCL metadata the host supports. If the host doesn't provide a
  513. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  514. * is implicitly understood that the host only supports V1.
  515. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  516. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  517. * the host shall use. The target shall only select one of the versions
  518. * supported by the host. If the target doesn't provide a
  519. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  520. * is implicitly understood that the V1 TCL metadata shall be used.
  521. */
  522. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  523. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  524. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  525. };
  526. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  527. struct htt_option_tlv_header_t hdr;
  528. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  529. } POSTPACK;
  530. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  531. HTT_OPTION_TLV_VALUE0_SET(word, value)
  532. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  533. HTT_OPTION_TLV_VALUE0_GET(word)
  534. typedef struct {
  535. union {
  536. /* BIT [11 : 0] :- tag
  537. * BIT [23 : 12] :- length
  538. * BIT [31 : 24] :- reserved
  539. */
  540. A_UINT32 tag__length;
  541. /*
  542. * The following struct is not endian-portable.
  543. * It is suitable for use within the target, which is known to be
  544. * little-endian.
  545. * The host should use the above endian-portable macros to access
  546. * the tag and length bitfields in an endian-neutral manner.
  547. */
  548. struct {
  549. A_UINT32 tag : 12, /* BIT [11 : 0] */
  550. length : 12, /* BIT [23 : 12] */
  551. reserved : 8; /* BIT [31 : 24] */
  552. };
  553. };
  554. } htt_tlv_hdr_t;
  555. /** HTT stats TLV tag values */
  556. typedef enum {
  557. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  558. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  559. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  560. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  561. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  562. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  563. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  564. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  565. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  566. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  567. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  568. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  569. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  570. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  571. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  572. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  573. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  574. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  575. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  576. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  577. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  578. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  579. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  580. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  581. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  582. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  583. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  584. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  585. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  586. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  587. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  588. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  589. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  590. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  591. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  592. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  593. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  594. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  595. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  596. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  597. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  598. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  599. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  600. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  601. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  602. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  603. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  604. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  605. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  606. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  607. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  608. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  609. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  610. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  611. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  612. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  613. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  614. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  615. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  616. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  617. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  618. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  619. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  620. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  621. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  622. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  623. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  624. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  625. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  626. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  627. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  628. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  629. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  630. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  631. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  632. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  633. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  634. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  635. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  636. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  637. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  638. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  639. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  640. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  641. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  642. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  643. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  644. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  645. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  646. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  647. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv */
  648. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv */
  649. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  650. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  651. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  652. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv */
  653. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  654. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  655. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  656. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv */
  657. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v */
  658. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  659. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  660. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv */
  661. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  662. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  663. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  664. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  665. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  666. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  667. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  668. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  669. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  670. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
  671. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
  672. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
  673. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
  674. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  675. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  676. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  677. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  678. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  679. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  680. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  681. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  682. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  683. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  684. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  685. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv */
  686. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv */
  687. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  688. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv */
  689. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  690. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv */
  691. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv */
  692. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  693. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv */
  694. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv */
  695. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv */
  696. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv */
  697. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  698. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  699. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  700. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv */
  701. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv */
  702. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  703. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  704. HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv */
  705. HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv */
  706. HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv */
  707. HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv */
  708. HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv */
  709. HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv */
  710. HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv */
  711. HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv */
  712. HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
  713. HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv */
  714. HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
  715. HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
  716. HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
  717. HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
  718. HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
  719. HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv */
  720. HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv */
  721. HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
  722. HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv */
  723. HTT_STATS_MAX_TAG,
  724. } htt_stats_tlv_tag_t;
  725. /* retain deprecated enum name as an alias for the current enum name */
  726. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  727. #define HTT_STATS_TLV_TAG_M 0x00000fff
  728. #define HTT_STATS_TLV_TAG_S 0
  729. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  730. #define HTT_STATS_TLV_LENGTH_S 12
  731. #define HTT_STATS_TLV_TAG_GET(_var) \
  732. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  733. HTT_STATS_TLV_TAG_S)
  734. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  735. do { \
  736. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  737. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  738. } while (0)
  739. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  740. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  741. HTT_STATS_TLV_LENGTH_S)
  742. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  743. do { \
  744. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  745. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  746. } while (0)
  747. /*=== host -> target messages ===============================================*/
  748. enum htt_h2t_msg_type {
  749. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  750. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  751. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  752. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  753. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  754. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  755. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  756. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  757. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  758. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  759. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  760. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  761. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  762. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  763. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  764. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  765. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  766. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  767. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  768. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  769. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  770. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  771. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  772. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  773. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  774. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  775. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  776. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  777. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  778. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  779. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  780. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  781. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  782. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
  783. /* keep this last */
  784. HTT_H2T_NUM_MSGS
  785. };
  786. /*
  787. * HTT host to target message type -
  788. * stored in bits 7:0 of the first word of the message
  789. */
  790. #define HTT_H2T_MSG_TYPE_M 0xff
  791. #define HTT_H2T_MSG_TYPE_S 0
  792. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  793. do { \
  794. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  795. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  796. } while (0)
  797. #define HTT_H2T_MSG_TYPE_GET(word) \
  798. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  799. /**
  800. * @brief host -> target version number request message definition
  801. *
  802. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  803. *
  804. *
  805. * |31 24|23 16|15 8|7 0|
  806. * |----------------+----------------+----------------+----------------|
  807. * | reserved | msg type |
  808. * |-------------------------------------------------------------------|
  809. * : option request TLV (optional) |
  810. * :...................................................................:
  811. *
  812. * The VER_REQ message may consist of a single 4-byte word, or may be
  813. * extended with TLVs that specify which HTT options the host is requesting
  814. * from the target.
  815. * The following option TLVs may be appended to the VER_REQ message:
  816. * - HL_SUPPRESS_TX_COMPL_IND
  817. * - HL_MAX_TX_QUEUE_GROUPS
  818. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  819. * may be appended to the VER_REQ message (but only one TLV of each type).
  820. *
  821. * Header fields:
  822. * - MSG_TYPE
  823. * Bits 7:0
  824. * Purpose: identifies this as a version number request message
  825. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  826. */
  827. #define HTT_VER_REQ_BYTES 4
  828. /* TBDXXX: figure out a reasonable number */
  829. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  830. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  831. /**
  832. * @brief HTT tx MSDU descriptor
  833. *
  834. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  835. *
  836. * @details
  837. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  838. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  839. * the target firmware needs for the FW's tx processing, particularly
  840. * for creating the HW msdu descriptor.
  841. * The same HTT tx descriptor is used for HL and LL systems, though
  842. * a few fields within the tx descriptor are used only by LL or
  843. * only by HL.
  844. * The HTT tx descriptor is defined in two manners: by a struct with
  845. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  846. * definitions.
  847. * The target should use the struct def, for simplicitly and clarity,
  848. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  849. * neutral. Specifically, the host shall use the get/set macros built
  850. * around the mask + shift defs.
  851. */
  852. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  853. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  854. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  855. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  856. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  857. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  858. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  859. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  860. #define HTT_TX_VDEV_ID_WORD 0
  861. #define HTT_TX_VDEV_ID_MASK 0x3f
  862. #define HTT_TX_VDEV_ID_SHIFT 16
  863. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  864. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  865. #define HTT_TX_MSDU_LEN_DWORD 1
  866. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  867. /*
  868. * HTT_VAR_PADDR macros
  869. * Allow physical / bus addresses to be either a single 32-bit value,
  870. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  871. */
  872. #define HTT_VAR_PADDR32(var_name) \
  873. A_UINT32 var_name
  874. #define HTT_VAR_PADDR64_LE(var_name) \
  875. struct { \
  876. /* little-endian: lo precedes hi */ \
  877. A_UINT32 lo; \
  878. A_UINT32 hi; \
  879. } var_name
  880. /*
  881. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  882. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  883. * addresses are stored in a XXX-bit field.
  884. * This macro is used to define both htt_tx_msdu_desc32_t and
  885. * htt_tx_msdu_desc64_t structs.
  886. */
  887. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  888. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  889. { \
  890. /* DWORD 0: flags and meta-data */ \
  891. A_UINT32 \
  892. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  893. \
  894. /* pkt_subtype - \
  895. * Detailed specification of the tx frame contents, extending the \
  896. * general specification provided by pkt_type. \
  897. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  898. * pkt_type | pkt_subtype \
  899. * ============================================================== \
  900. * 802.3 | bit 0:3 - Reserved \
  901. * | bit 4: 0x0 - Copy-Engine Classification Results \
  902. * | not appended to the HTT message \
  903. * | 0x1 - Copy-Engine Classification Results \
  904. * | appended to the HTT message in the \
  905. * | format: \
  906. * | [HTT tx desc, frame header, \
  907. * | CE classification results] \
  908. * | The CE classification results begin \
  909. * | at the next 4-byte boundary after \
  910. * | the frame header. \
  911. * ------------+------------------------------------------------- \
  912. * Eth2 | bit 0:3 - Reserved \
  913. * | bit 4: 0x0 - Copy-Engine Classification Results \
  914. * | not appended to the HTT message \
  915. * | 0x1 - Copy-Engine Classification Results \
  916. * | appended to the HTT message. \
  917. * | See the above specification of the \
  918. * | CE classification results location. \
  919. * ------------+------------------------------------------------- \
  920. * native WiFi | bit 0:3 - Reserved \
  921. * | bit 4: 0x0 - Copy-Engine Classification Results \
  922. * | not appended to the HTT message \
  923. * | 0x1 - Copy-Engine Classification Results \
  924. * | appended to the HTT message. \
  925. * | See the above specification of the \
  926. * | CE classification results location. \
  927. * ------------+------------------------------------------------- \
  928. * mgmt | 0x0 - 802.11 MAC header absent \
  929. * | 0x1 - 802.11 MAC header present \
  930. * ------------+------------------------------------------------- \
  931. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  932. * | 0x1 - 802.11 MAC header present \
  933. * | bit 1: 0x0 - allow aggregation \
  934. * | 0x1 - don't allow aggregation \
  935. * | bit 2: 0x0 - perform encryption \
  936. * | 0x1 - don't perform encryption \
  937. * | bit 3: 0x0 - perform tx classification / queuing \
  938. * | 0x1 - don't perform tx classification; \
  939. * | insert the frame into the "misc" \
  940. * | tx queue \
  941. * | bit 4: 0x0 - Copy-Engine Classification Results \
  942. * | not appended to the HTT message \
  943. * | 0x1 - Copy-Engine Classification Results \
  944. * | appended to the HTT message. \
  945. * | See the above specification of the \
  946. * | CE classification results location. \
  947. */ \
  948. pkt_subtype: 5, \
  949. \
  950. /* pkt_type - \
  951. * General specification of the tx frame contents. \
  952. * The htt_pkt_type enum should be used to specify and check the \
  953. * value of this field. \
  954. */ \
  955. pkt_type: 3, \
  956. \
  957. /* vdev_id - \
  958. * ID for the vdev that is sending this tx frame. \
  959. * For certain non-standard packet types, e.g. pkt_type == raw \
  960. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  961. * This field is used primarily for determining where to queue \
  962. * broadcast and multicast frames. \
  963. */ \
  964. vdev_id: 6, \
  965. /* ext_tid - \
  966. * The extended traffic ID. \
  967. * If the TID is unknown, the extended TID is set to \
  968. * HTT_TX_EXT_TID_INVALID. \
  969. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  970. * value of the QoS TID. \
  971. * If the tx frame is non-QoS data, then the extended TID is set to \
  972. * HTT_TX_EXT_TID_NON_QOS. \
  973. * If the tx frame is multicast or broadcast, then the extended TID \
  974. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  975. */ \
  976. ext_tid: 5, \
  977. \
  978. /* postponed - \
  979. * This flag indicates whether the tx frame has been downloaded to \
  980. * the target before but discarded by the target, and now is being \
  981. * downloaded again; or if this is a new frame that is being \
  982. * downloaded for the first time. \
  983. * This flag allows the target to determine the correct order for \
  984. * transmitting new vs. old frames. \
  985. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  986. * This flag only applies to HL systems, since in LL systems, \
  987. * the tx flow control is handled entirely within the target. \
  988. */ \
  989. postponed: 1, \
  990. \
  991. /* extension - \
  992. * This flag indicates whether a HTT tx MSDU extension descriptor \
  993. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  994. * \
  995. * 0x0 - no extension MSDU descriptor is present \
  996. * 0x1 - an extension MSDU descriptor immediately follows the \
  997. * regular MSDU descriptor \
  998. */ \
  999. extension: 1, \
  1000. \
  1001. /* cksum_offload - \
  1002. * This flag indicates whether checksum offload is enabled or not \
  1003. * for this frame. Target FW use this flag to turn on HW checksumming \
  1004. * 0x0 - No checksum offload \
  1005. * 0x1 - L3 header checksum only \
  1006. * 0x2 - L4 checksum only \
  1007. * 0x3 - L3 header checksum + L4 checksum \
  1008. */ \
  1009. cksum_offload: 2, \
  1010. \
  1011. /* tx_comp_req - \
  1012. * This flag indicates whether Tx Completion \
  1013. * from fw is required or not. \
  1014. * This flag is only relevant if tx completion is not \
  1015. * universally enabled. \
  1016. * For all LL systems, tx completion is mandatory, \
  1017. * so this flag will be irrelevant. \
  1018. * For HL systems tx completion is optional, but HL systems in which \
  1019. * the bus throughput exceeds the WLAN throughput will \
  1020. * probably want to always use tx completion, and thus \
  1021. * would not check this flag. \
  1022. * This flag is required when tx completions are not used universally, \
  1023. * but are still required for certain tx frames for which \
  1024. * an OTA delivery acknowledgment is needed by the host. \
  1025. * In practice, this would be for HL systems in which the \
  1026. * bus throughput is less than the WLAN throughput. \
  1027. * \
  1028. * 0x0 - Tx Completion Indication from Fw not required \
  1029. * 0x1 - Tx Completion Indication from Fw is required \
  1030. */ \
  1031. tx_compl_req: 1; \
  1032. \
  1033. \
  1034. /* DWORD 1: MSDU length and ID */ \
  1035. A_UINT32 \
  1036. len: 16, /* MSDU length, in bytes */ \
  1037. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1038. * and this id is used to calculate fragmentation \
  1039. * descriptor pointer inside the target based on \
  1040. * the base address, configured inside the target. \
  1041. */ \
  1042. \
  1043. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1044. /* frags_desc_ptr - \
  1045. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1046. * where the tx frame's fragments reside in memory. \
  1047. * This field only applies to LL systems, since in HL systems the \
  1048. * (degenerate single-fragment) fragmentation descriptor is created \
  1049. * within the target. \
  1050. */ \
  1051. _paddr__frags_desc_ptr_; \
  1052. \
  1053. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1054. /* \
  1055. * Peer ID : Target can use this value to know which peer-id packet \
  1056. * destined to. \
  1057. * It's intended to be specified by host in case of NAWDS. \
  1058. */ \
  1059. A_UINT16 peerid; \
  1060. \
  1061. /* \
  1062. * Channel frequency: This identifies the desired channel \
  1063. * frequency (in mhz) for tx frames. This is used by FW to help \
  1064. * determine when it is safe to transmit or drop frames for \
  1065. * off-channel operation. \
  1066. * The default value of zero indicates to FW that the corresponding \
  1067. * VDEV's home channel (if there is one) is the desired channel \
  1068. * frequency. \
  1069. */ \
  1070. A_UINT16 chanfreq; \
  1071. \
  1072. /* Reason reserved is commented is increasing the htt structure size \
  1073. * leads to some wierd issues. Contact Raj/Kyeyoon for more info \
  1074. * A_UINT32 reserved_dword3_bits0_31; \
  1075. */ \
  1076. } POSTPACK
  1077. /* define a htt_tx_msdu_desc32_t type */
  1078. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1079. /* define a htt_tx_msdu_desc64_t type */
  1080. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1081. /*
  1082. * Make htt_tx_msdu_desc_t be an alias for either
  1083. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1084. */
  1085. #if HTT_PADDR64
  1086. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1087. #else
  1088. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1089. #endif
  1090. /* decriptor information for Management frame*/
  1091. /*
  1092. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1093. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1094. */
  1095. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1096. extern A_UINT32 mgmt_hdr_len;
  1097. PREPACK struct htt_mgmt_tx_desc_t {
  1098. A_UINT32 msg_type;
  1099. #if HTT_PADDR64
  1100. A_UINT64 frag_paddr; /* DMAble address of the data */
  1101. #else
  1102. A_UINT32 frag_paddr; /* DMAble address of the data */
  1103. #endif
  1104. A_UINT32 desc_id; /* returned to host during completion
  1105. * to free the meory*/
  1106. A_UINT32 len; /* Fragment length */
  1107. A_UINT32 vdev_id; /* virtual device ID*/
  1108. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1109. } POSTPACK;
  1110. PREPACK struct htt_mgmt_tx_compl_ind {
  1111. A_UINT32 desc_id;
  1112. A_UINT32 status;
  1113. } POSTPACK;
  1114. /*
  1115. * This SDU header size comes from the summation of the following:
  1116. * 1. Max of:
  1117. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1118. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1119. * b. 802.11 header, for raw frames: 36 bytes
  1120. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1121. * QoS header, HT header)
  1122. * c. 802.3 header, for ethernet frames: 14 bytes
  1123. * (destination address, source address, ethertype / length)
  1124. * 2. Max of:
  1125. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1126. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1127. * 3. 802.1Q VLAN header: 4 bytes
  1128. * 4. LLC/SNAP header: 8 bytes
  1129. */
  1130. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1131. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1132. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1133. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1134. A_COMPILE_TIME_ASSERT(
  1135. htt_encap_hdr_size_max_check_nwifi,
  1136. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1137. A_COMPILE_TIME_ASSERT(
  1138. htt_encap_hdr_size_max_check_enet,
  1139. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1140. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1141. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1142. #define HTT_TX_HDR_SIZE_802_1Q 4
  1143. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1144. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1145. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1146. HTT_TX_HDR_SIZE_802_1Q + \
  1147. HTT_TX_HDR_SIZE_LLC_SNAP)
  1148. #define HTT_HL_TX_FRM_HDR_LEN \
  1149. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1150. #define HTT_LL_TX_FRM_HDR_LEN \
  1151. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1152. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1153. /* dword 0 */
  1154. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1155. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1156. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1157. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1158. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1159. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1160. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1161. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1162. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1163. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1164. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1165. #define HTT_TX_DESC_PKT_TYPE_S 13
  1166. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1167. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1168. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1169. #define HTT_TX_DESC_VDEV_ID_S 16
  1170. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1171. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1172. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1173. #define HTT_TX_DESC_EXT_TID_S 22
  1174. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1175. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1176. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1177. #define HTT_TX_DESC_POSTPONED_S 27
  1178. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1179. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1180. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1181. #define HTT_TX_DESC_EXTENSION_S 28
  1182. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1183. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1184. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1185. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1186. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1187. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1188. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1189. #define HTT_TX_DESC_TX_COMP_S 31
  1190. /* dword 1 */
  1191. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1192. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1193. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1194. #define HTT_TX_DESC_FRM_LEN_S 0
  1195. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1196. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1197. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1198. #define HTT_TX_DESC_FRM_ID_S 16
  1199. /* dword 2 */
  1200. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1201. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1202. /* for systems using 64-bit format for bus addresses */
  1203. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1204. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1205. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1206. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1207. /* for systems using 32-bit format for bus addresses */
  1208. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1209. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1210. /* dword 3 */
  1211. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1212. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1213. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1214. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1215. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1216. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1217. #if HTT_PADDR64
  1218. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1219. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1220. #else
  1221. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1222. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1223. #endif
  1224. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1225. #define HTT_TX_DESC_PEER_ID_S 0
  1226. /*
  1227. * TEMPORARY:
  1228. * The original definitions for the PEER_ID fields contained typos
  1229. * (with _DESC_PADDR appended to this PEER_ID field name).
  1230. * Retain deprecated original names for PEER_ID fields until all code that
  1231. * refers to them has been updated.
  1232. */
  1233. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1234. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1235. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1236. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1237. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1238. HTT_TX_DESC_PEER_ID_M
  1239. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1240. HTT_TX_DESC_PEER_ID_S
  1241. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1242. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1243. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1244. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1245. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1246. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1247. #if HTT_PADDR64
  1248. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1249. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1250. #else
  1251. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1252. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1253. #endif
  1254. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1255. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1256. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1257. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1258. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1259. do { \
  1260. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1261. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1262. } while (0)
  1263. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1264. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1265. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1266. do { \
  1267. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1268. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1269. } while (0)
  1270. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1271. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1272. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1273. do { \
  1274. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1275. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1276. } while (0)
  1277. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1278. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1279. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1280. do { \
  1281. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1282. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1283. } while (0)
  1284. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1285. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1286. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1287. do { \
  1288. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1289. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1290. } while (0)
  1291. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1292. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1293. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1294. do { \
  1295. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1296. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1297. } while (0)
  1298. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1299. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1300. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1301. do { \
  1302. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1303. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1304. } while (0)
  1305. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1306. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1307. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1308. do { \
  1309. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1310. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1311. } while (0)
  1312. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1313. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1314. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1315. do { \
  1316. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1317. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1318. } while (0)
  1319. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1320. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1321. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1322. do { \
  1323. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1324. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1325. } while (0)
  1326. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1327. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1328. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1329. do { \
  1330. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1331. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1332. } while (0)
  1333. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1334. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1335. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1336. do { \
  1337. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1338. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1339. } while (0)
  1340. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1341. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1342. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1343. do { \
  1344. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1345. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1346. } while (0)
  1347. /* enums used in the HTT tx MSDU extension descriptor */
  1348. enum {
  1349. htt_tx_guard_interval_regular = 0,
  1350. htt_tx_guard_interval_short = 1,
  1351. };
  1352. enum {
  1353. htt_tx_preamble_type_ofdm = 0,
  1354. htt_tx_preamble_type_cck = 1,
  1355. htt_tx_preamble_type_ht = 2,
  1356. htt_tx_preamble_type_vht = 3,
  1357. };
  1358. enum {
  1359. htt_tx_bandwidth_5MHz = 0,
  1360. htt_tx_bandwidth_10MHz = 1,
  1361. htt_tx_bandwidth_20MHz = 2,
  1362. htt_tx_bandwidth_40MHz = 3,
  1363. htt_tx_bandwidth_80MHz = 4,
  1364. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1365. };
  1366. /**
  1367. * @brief HTT tx MSDU extension descriptor
  1368. * @details
  1369. * If the target supports HTT tx MSDU extension descriptors, the host has
  1370. * the option of appending the following struct following the regular
  1371. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1372. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1373. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1374. * tx specs for each frame.
  1375. */
  1376. PREPACK struct htt_tx_msdu_desc_ext_t {
  1377. /* DWORD 0: flags */
  1378. A_UINT32
  1379. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1380. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1381. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1382. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1383. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1384. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1385. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1386. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1387. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1388. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1389. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1390. /* DWORD 1: tx power, tx rate, tx BW */
  1391. A_UINT32
  1392. /* pwr -
  1393. * Specify what power the tx frame needs to be transmitted at.
  1394. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1395. * The value needs to be appropriately sign-extended when extracting
  1396. * the value from the message and storing it in a variable that is
  1397. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1398. * automatically handles this sign-extension.)
  1399. * If the transmission uses multiple tx chains, this power spec is
  1400. * the total transmit power, assuming incoherent combination of
  1401. * per-chain power to produce the total power.
  1402. */
  1403. pwr: 8,
  1404. /* mcs_mask -
  1405. * Specify the allowable values for MCS index (modulation and coding)
  1406. * to use for transmitting the frame.
  1407. *
  1408. * For HT / VHT preamble types, this mask directly corresponds to
  1409. * the HT or VHT MCS indices that are allowed. For each bit N set
  1410. * within the mask, MCS index N is allowed for transmitting the frame.
  1411. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1412. * rates versus OFDM rates, so the host has the option of specifying
  1413. * that the target must transmit the frame with CCK or OFDM rates
  1414. * (not HT or VHT), but leaving the decision to the target whether
  1415. * to use CCK or OFDM.
  1416. *
  1417. * For CCK and OFDM, the bits within this mask are interpreted as
  1418. * follows:
  1419. * bit 0 -> CCK 1 Mbps rate is allowed
  1420. * bit 1 -> CCK 2 Mbps rate is allowed
  1421. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1422. * bit 3 -> CCK 11 Mbps rate is allowed
  1423. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1424. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1425. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1426. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1427. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1428. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1429. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1430. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1431. *
  1432. * The MCS index specification needs to be compatible with the
  1433. * bandwidth mask specification. For example, a MCS index == 9
  1434. * specification is inconsistent with a preamble type == VHT,
  1435. * Nss == 1, and channel bandwidth == 20 MHz.
  1436. *
  1437. * Furthermore, the host has only a limited ability to specify to
  1438. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1439. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1440. */
  1441. mcs_mask: 12,
  1442. /* nss_mask -
  1443. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1444. * Each bit in this mask corresponds to a Nss value:
  1445. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1446. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1447. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1448. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1449. * The values in the Nss mask must be suitable for the recipient, e.g.
  1450. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1451. * recipient which only supports 2x2 MIMO.
  1452. */
  1453. nss_mask: 4,
  1454. /* guard_interval -
  1455. * Specify a htt_tx_guard_interval enum value to indicate whether
  1456. * the transmission should use a regular guard interval or a
  1457. * short guard interval.
  1458. */
  1459. guard_interval: 1,
  1460. /* preamble_type_mask -
  1461. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1462. * may choose from for transmitting this frame.
  1463. * The bits in this mask correspond to the values in the
  1464. * htt_tx_preamble_type enum. For example, to allow the target
  1465. * to transmit the frame as either CCK or OFDM, this field would
  1466. * be set to
  1467. * (1 << htt_tx_preamble_type_ofdm) |
  1468. * (1 << htt_tx_preamble_type_cck)
  1469. */
  1470. preamble_type_mask: 4,
  1471. reserved1_31_29: 3; /* unused, set to 0x0 */
  1472. /* DWORD 2: tx chain mask, tx retries */
  1473. A_UINT32
  1474. /* chain_mask - specify which chains to transmit from */
  1475. chain_mask: 4,
  1476. /* retry_limit -
  1477. * Specify the maximum number of transmissions, including the
  1478. * initial transmission, to attempt before giving up if no ack
  1479. * is received.
  1480. * If the tx rate is specified, then all retries shall use the
  1481. * same rate as the initial transmission.
  1482. * If no tx rate is specified, the target can choose whether to
  1483. * retain the original rate during the retransmissions, or to
  1484. * fall back to a more robust rate.
  1485. */
  1486. retry_limit: 4,
  1487. /* bandwidth_mask -
  1488. * Specify what channel widths may be used for the transmission.
  1489. * A value of zero indicates "don't care" - the target may choose
  1490. * the transmission bandwidth.
  1491. * The bits within this mask correspond to the htt_tx_bandwidth
  1492. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1493. * The bandwidth_mask must be consistent with the preamble_type_mask
  1494. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1495. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1496. */
  1497. bandwidth_mask: 6,
  1498. reserved2_31_14: 18; /* unused, set to 0x0 */
  1499. /* DWORD 3: tx expiry time (TSF) LSBs */
  1500. A_UINT32 expire_tsf_lo;
  1501. /* DWORD 4: tx expiry time (TSF) MSBs */
  1502. A_UINT32 expire_tsf_hi;
  1503. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1504. } POSTPACK;
  1505. /* DWORD 0 */
  1506. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1507. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1508. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1509. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1510. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1511. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1512. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1513. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1514. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1515. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1516. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1517. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1518. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1519. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1520. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1521. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1522. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1523. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1524. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1525. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1526. /* DWORD 1 */
  1527. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1528. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1529. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1530. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1531. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1532. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1533. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1534. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1535. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1536. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1537. /* DWORD 2 */
  1538. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1539. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1540. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1541. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1542. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1543. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1544. /* DWORD 0 */
  1545. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1546. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1547. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1548. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1549. do { \
  1550. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1551. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1552. } while (0)
  1553. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1554. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1555. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1556. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1557. do { \
  1558. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1559. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1560. } while (0)
  1561. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1562. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1563. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1564. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1565. do { \
  1566. HTT_CHECK_SET_VAL( \
  1567. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1568. ((_var) |= ((_val) \
  1569. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1570. } while (0)
  1571. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1572. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1573. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1574. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1575. do { \
  1576. HTT_CHECK_SET_VAL( \
  1577. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1578. ((_var) |= ((_val) \
  1579. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1580. } while (0)
  1581. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1582. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1583. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1584. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1585. do { \
  1586. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1587. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1588. } while (0)
  1589. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1590. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1591. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1592. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1593. do { \
  1594. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1595. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1596. } while (0)
  1597. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1598. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1599. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1600. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1601. do { \
  1602. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1603. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1604. } while (0)
  1605. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1606. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1607. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1608. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1609. do { \
  1610. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1611. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1612. } while (0)
  1613. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1614. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1615. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1616. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1617. do { \
  1618. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1619. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1620. } while (0)
  1621. /* DWORD 1 */
  1622. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1623. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1624. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1625. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1626. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1627. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1628. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1629. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1630. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1631. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1632. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1633. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1634. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1635. do { \
  1636. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1637. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1638. } while (0)
  1639. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1640. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1641. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1642. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1643. do { \
  1644. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1645. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1646. } while (0)
  1647. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1648. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1649. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1650. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1651. do { \
  1652. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1653. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1654. } while (0)
  1655. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1656. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1657. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1658. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1659. do { \
  1660. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1661. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1662. } while (0)
  1663. /* DWORD 2 */
  1664. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1665. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1666. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1667. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1668. do { \
  1669. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1670. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1671. } while (0)
  1672. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1673. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1674. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1675. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1676. do { \
  1677. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1678. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1679. } while (0)
  1680. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1681. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1682. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1683. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1684. do { \
  1685. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1686. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1687. } while (0)
  1688. typedef enum {
  1689. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1690. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1691. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1692. } htt_11ax_ltf_subtype_t;
  1693. typedef enum {
  1694. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1695. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1696. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1697. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1698. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1699. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1700. } htt_tx_ext2_preamble_type_t;
  1701. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1702. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1703. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1704. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1705. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1706. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1707. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1708. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1709. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1710. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1711. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1712. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1713. /**
  1714. * @brief HTT tx MSDU extension descriptor v2
  1715. * @details
  1716. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1717. * is received as tcl_exit_base->host_meta_info in firmware.
  1718. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1719. * are already part of tcl_exit_base.
  1720. */
  1721. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1722. /* DWORD 0: flags */
  1723. A_UINT32
  1724. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1725. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1726. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1727. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1728. valid_retries : 1, /* if set, tx retries spec is valid */
  1729. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1730. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1731. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1732. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1733. valid_key_flags : 1, /* if set, key flags is valid */
  1734. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1735. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1736. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1737. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1738. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1739. 1 = ENCRYPT,
  1740. 2 ~ 3 - Reserved */
  1741. /* retry_limit -
  1742. * Specify the maximum number of transmissions, including the
  1743. * initial transmission, to attempt before giving up if no ack
  1744. * is received.
  1745. * If the tx rate is specified, then all retries shall use the
  1746. * same rate as the initial transmission.
  1747. * If no tx rate is specified, the target can choose whether to
  1748. * retain the original rate during the retransmissions, or to
  1749. * fall back to a more robust rate.
  1750. */
  1751. retry_limit : 4,
  1752. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1753. * Valid only for 11ax preamble types HE_SU
  1754. * and HE_EXT_SU
  1755. */
  1756. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1757. * Valid only for 11ax preamble types HE_SU
  1758. * and HE_EXT_SU
  1759. */
  1760. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1761. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1762. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1763. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1764. */
  1765. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1766. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1767. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1768. * Use cases:
  1769. * Any time firmware uses TQM-BYPASS for Data
  1770. * TID, firmware expect host to set this bit.
  1771. */
  1772. /* DWORD 1: tx power, tx rate */
  1773. A_UINT32
  1774. power : 8, /* unit of the power field is 0.5 dbm
  1775. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1776. * signed value ranging from -64dbm to 63.5 dbm
  1777. */
  1778. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1779. * Setting more than one MCS isn't currently
  1780. * supported by the target (but is supported
  1781. * in the interface in case in the future
  1782. * the target supports specifications of
  1783. * a limited set of MCS values.
  1784. */
  1785. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1786. * Setting more than one Nss isn't currently
  1787. * supported by the target (but is supported
  1788. * in the interface in case in the future
  1789. * the target supports specifications of
  1790. * a limited set of Nss values.
  1791. */
  1792. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1793. update_peer_cache : 1; /* When set these custom values will be
  1794. * used for all packets, until the next
  1795. * update via this ext header.
  1796. * This is to make sure not all packets
  1797. * need to include this header.
  1798. */
  1799. /* DWORD 2: tx chain mask, tx retries */
  1800. A_UINT32
  1801. /* chain_mask - specify which chains to transmit from */
  1802. chain_mask : 8,
  1803. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1804. * TODO: Update Enum values for key_flags
  1805. */
  1806. /*
  1807. * Channel frequency: This identifies the desired channel
  1808. * frequency (in MHz) for tx frames. This is used by FW to help
  1809. * determine when it is safe to transmit or drop frames for
  1810. * off-channel operation.
  1811. * The default value of zero indicates to FW that the corresponding
  1812. * VDEV's home channel (if there is one) is the desired channel
  1813. * frequency.
  1814. */
  1815. chanfreq : 16;
  1816. /* DWORD 3: tx expiry time (TSF) LSBs */
  1817. A_UINT32 expire_tsf_lo;
  1818. /* DWORD 4: tx expiry time (TSF) MSBs */
  1819. A_UINT32 expire_tsf_hi;
  1820. /* DWORD 5: flags to control routing / processing of the MSDU */
  1821. A_UINT32
  1822. /* learning_frame
  1823. * When this flag is set, this frame will be dropped by FW
  1824. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1825. */
  1826. learning_frame : 1,
  1827. /* send_as_standalone
  1828. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1829. * i.e. with no A-MSDU or A-MPDU aggregation.
  1830. * The scope is extended to other use-cases.
  1831. */
  1832. send_as_standalone : 1,
  1833. /* is_host_opaque_valid
  1834. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1835. * with valid information.
  1836. */
  1837. is_host_opaque_valid : 1,
  1838. traffic_end_indication: 1,
  1839. rsvd0 : 28;
  1840. /* DWORD 6 : Host opaque cookie for special frames */
  1841. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1842. rsvd1 : 16;
  1843. /*
  1844. * This structure can be expanded further up to 40 bytes
  1845. * by adding further DWORDs as needed.
  1846. */
  1847. } POSTPACK;
  1848. /* DWORD 0 */
  1849. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1850. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1851. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1852. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1853. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1854. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1855. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1856. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1857. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1858. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1859. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1860. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1861. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1862. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1863. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1864. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1865. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1866. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1867. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1868. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1869. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1870. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1871. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1872. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1873. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1874. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1875. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1876. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1877. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1878. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1879. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1880. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1881. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1882. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1883. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1884. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1885. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1886. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1887. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1888. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1889. /* DWORD 1 */
  1890. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1891. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1892. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1893. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1894. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1895. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1896. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1897. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1898. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1899. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1900. /* DWORD 2 */
  1901. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1902. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1903. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1904. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1905. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1906. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1907. /* DWORD 5 */
  1908. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1909. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1910. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1911. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1912. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1913. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1914. /* DWORD 6 */
  1915. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1916. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1917. /* DWORD 0 */
  1918. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1919. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1920. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1921. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1922. do { \
  1923. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1924. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1925. } while (0)
  1926. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1927. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1928. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1929. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1930. do { \
  1931. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1932. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1933. } while (0)
  1934. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1935. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1936. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1937. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1938. do { \
  1939. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1940. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1941. } while (0)
  1942. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1943. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1944. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1945. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1946. do { \
  1947. HTT_CHECK_SET_VAL( \
  1948. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  1949. ((_var) |= ((_val) \
  1950. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  1951. } while (0)
  1952. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1953. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  1954. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  1955. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1956. do { \
  1957. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  1958. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  1959. } while (0)
  1960. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  1961. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  1962. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  1963. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  1964. do { \
  1965. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  1966. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  1967. } while (0)
  1968. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1969. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1970. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1971. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1972. do { \
  1973. HTT_CHECK_SET_VAL( \
  1974. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1975. ((_var) |= ((_val) \
  1976. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1977. } while (0)
  1978. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1979. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1980. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  1981. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1982. do { \
  1983. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1984. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1985. } while (0)
  1986. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  1987. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  1988. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  1989. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  1990. do { \
  1991. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  1992. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  1993. } while (0)
  1994. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  1995. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  1996. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  1997. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  1998. do { \
  1999. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  2000. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  2001. } while (0)
  2002. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  2003. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  2004. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  2005. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  2006. do { \
  2007. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  2008. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  2009. } while (0)
  2010. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  2011. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  2012. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  2013. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  2014. do { \
  2015. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  2016. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  2017. } while (0)
  2018. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  2019. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  2020. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  2021. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  2022. do { \
  2023. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  2024. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2025. } while (0)
  2026. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2027. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2028. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2029. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2030. do { \
  2031. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2032. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2033. } while (0)
  2034. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2035. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2036. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2037. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2038. do { \
  2039. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2040. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2041. } while (0)
  2042. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2043. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2044. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2045. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2046. do { \
  2047. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2048. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2049. } while (0)
  2050. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2051. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2052. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2053. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2054. do { \
  2055. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2056. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2057. } while (0)
  2058. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2059. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2060. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2061. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2062. do { \
  2063. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2064. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2065. } while (0)
  2066. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2067. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2068. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2069. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2070. do { \
  2071. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2072. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2073. } while (0)
  2074. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2075. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2076. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2077. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2078. do { \
  2079. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2080. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2081. } while (0)
  2082. /* DWORD 1 */
  2083. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2084. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2085. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2086. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2087. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2088. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2089. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2090. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2091. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2092. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2093. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2094. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2095. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2096. do { \
  2097. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2098. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2099. } while (0)
  2100. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2101. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2102. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2103. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2104. do { \
  2105. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2106. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2107. } while (0)
  2108. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2109. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2110. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2111. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2112. do { \
  2113. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2114. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2115. } while (0)
  2116. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2117. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2118. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2119. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2120. do { \
  2121. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2122. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2123. } while (0)
  2124. /* DWORD 2 */
  2125. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2126. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2127. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2128. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2129. do { \
  2130. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2131. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2132. } while (0)
  2133. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2134. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2135. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2136. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2137. do { \
  2138. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2139. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2140. } while (0)
  2141. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2142. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2143. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2144. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2145. do { \
  2146. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2147. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2148. } while (0)
  2149. /* DWORD 5 */
  2150. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2151. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2152. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2153. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2154. do { \
  2155. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2156. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2157. } while (0)
  2158. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2159. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2160. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2161. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2162. do { \
  2163. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2164. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2165. } while (0)
  2166. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2167. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2168. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2169. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2170. do { \
  2171. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2172. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2173. } while (0)
  2174. /* DWORD 6 */
  2175. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2176. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2177. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2178. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2179. do { \
  2180. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2181. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2182. } while (0)
  2183. typedef enum {
  2184. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2185. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2186. } htt_tcl_metadata_type;
  2187. /**
  2188. * @brief HTT TCL command number format
  2189. * @details
  2190. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2191. * available to firmware as tcl_exit_base->tcl_status_number.
  2192. * For regular / multicast packets host will send vdev and mac id and for
  2193. * NAWDS packets, host will send peer id.
  2194. * A_UINT32 is used to avoid endianness conversion problems.
  2195. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2196. */
  2197. typedef struct {
  2198. A_UINT32
  2199. type: 1, /* vdev_id based or peer_id based */
  2200. rsvd: 31;
  2201. } htt_tx_tcl_vdev_or_peer_t;
  2202. typedef struct {
  2203. A_UINT32
  2204. type: 1, /* vdev_id based or peer_id based */
  2205. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2206. vdev_id: 8,
  2207. pdev_id: 2,
  2208. host_inspected:1,
  2209. rsvd: 19;
  2210. } htt_tx_tcl_vdev_metadata;
  2211. typedef struct {
  2212. A_UINT32
  2213. type: 1, /* vdev_id based or peer_id based */
  2214. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2215. peer_id: 14,
  2216. rsvd: 16;
  2217. } htt_tx_tcl_peer_metadata;
  2218. PREPACK struct htt_tx_tcl_metadata {
  2219. union {
  2220. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2221. htt_tx_tcl_vdev_metadata vdev_meta;
  2222. htt_tx_tcl_peer_metadata peer_meta;
  2223. };
  2224. } POSTPACK;
  2225. /* DWORD 0 */
  2226. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2227. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2228. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2229. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2230. /* VDEV metadata */
  2231. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2232. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2233. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2234. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2235. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2236. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2237. /* PEER metadata */
  2238. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2239. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2240. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2241. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2242. HTT_TX_TCL_METADATA_TYPE_S)
  2243. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2244. do { \
  2245. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2246. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2247. } while (0)
  2248. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2249. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2250. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2251. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2252. do { \
  2253. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2254. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2255. } while (0)
  2256. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2257. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2258. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2259. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2260. do { \
  2261. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2262. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2263. } while (0)
  2264. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2265. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2266. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2267. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2268. do { \
  2269. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2270. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2271. } while (0)
  2272. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2273. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2274. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2275. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2276. do { \
  2277. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2278. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2279. } while (0)
  2280. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2281. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2282. HTT_TX_TCL_METADATA_PEER_ID_S)
  2283. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2284. do { \
  2285. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2286. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2287. } while (0)
  2288. /*------------------------------------------------------------------
  2289. * V2 Version of TCL Data Command
  2290. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2291. * MLO global_seq all flavours of TCL Data Cmd.
  2292. *-----------------------------------------------------------------*/
  2293. typedef enum {
  2294. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2295. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2296. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2297. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2298. } htt_tcl_metadata_type_v2;
  2299. /**
  2300. * @brief HTT TCL command number format
  2301. * @details
  2302. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2303. * available to firmware as tcl_exit_base->tcl_status_number.
  2304. * A_UINT32 is used to avoid endianness conversion problems.
  2305. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2306. */
  2307. typedef struct {
  2308. A_UINT32
  2309. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2310. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2311. vdev_id: 8,
  2312. pdev_id: 2,
  2313. host_inspected:1,
  2314. rsvd: 2,
  2315. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2316. } htt_tx_tcl_vdev_metadata_v2;
  2317. typedef struct {
  2318. A_UINT32
  2319. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2320. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2321. peer_id: 13,
  2322. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2323. } htt_tx_tcl_peer_metadata_v2;
  2324. typedef struct {
  2325. A_UINT32
  2326. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2327. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2328. svc_class_id: 8,
  2329. rsvd: 5,
  2330. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2331. } htt_tx_tcl_svc_class_id_metadata;
  2332. typedef struct {
  2333. A_UINT32
  2334. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2335. host_inspected: 1,
  2336. global_seq_no: 12,
  2337. rsvd: 1,
  2338. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2339. } htt_tx_tcl_global_seq_metadata;
  2340. PREPACK struct htt_tx_tcl_metadata_v2 {
  2341. union {
  2342. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2343. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2344. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2345. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2346. };
  2347. } POSTPACK;
  2348. /* DWORD 0 */
  2349. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2350. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2351. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2352. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2353. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2354. /* VDEV V2 metadata */
  2355. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2356. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2357. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2358. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2359. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2360. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2361. /* PEER V2 metadata */
  2362. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2363. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2364. /* SVC_CLASS_ID metadata */
  2365. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2366. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2367. /* Global Seq no metadata */
  2368. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2369. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2370. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2371. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2372. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2373. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2374. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2375. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2376. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2377. do { \
  2378. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2379. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2380. } while (0)
  2381. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2382. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2383. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2384. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2385. do { \
  2386. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2387. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2388. } while (0)
  2389. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2390. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2391. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2392. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2393. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2394. do { \
  2395. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2396. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2397. } while (0)
  2398. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2399. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2400. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2401. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2402. do { \
  2403. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2404. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2405. } while (0)
  2406. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2407. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2408. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2409. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2410. do { \
  2411. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2412. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2413. } while (0)
  2414. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2415. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2416. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2417. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2418. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2419. do { \
  2420. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2421. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2422. } while (0)
  2423. /*----- Get and Set V2 type field in Service Class fields ----*/
  2424. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2425. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2426. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2427. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2428. do { \
  2429. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2430. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2431. } while (0)
  2432. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2433. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2434. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2435. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2436. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2437. do { \
  2438. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2439. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2440. } while (0)
  2441. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2442. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2443. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2444. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2445. do { \
  2446. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2447. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2448. } while (0)
  2449. /*------------------------------------------------------------------
  2450. * End V2 Version of TCL Data Command
  2451. *-----------------------------------------------------------------*/
  2452. typedef enum {
  2453. HTT_TX_FW2WBM_TX_STATUS_OK,
  2454. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2455. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2456. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2457. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2458. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2459. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2460. HTT_TX_FW2WBM_TX_STATUS_MAX
  2461. } htt_tx_fw2wbm_tx_status_t;
  2462. typedef enum {
  2463. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2464. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2465. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2466. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2467. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2468. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2469. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2470. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2471. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2472. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2473. } htt_tx_fw2wbm_reinject_reason_t;
  2474. /**
  2475. * @brief HTT TX WBM Completion from firmware to host
  2476. * @details
  2477. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2478. * DWORD 3 and 4 for software based completions (Exception frames and
  2479. * TQM bypass frames)
  2480. * For software based completions, wbm_release_ring->release_source_module will
  2481. * be set to release_source_fw
  2482. */
  2483. PREPACK struct htt_tx_wbm_completion {
  2484. A_UINT32
  2485. sch_cmd_id: 24,
  2486. exception_frame: 1, /* If set, this packet was queued via exception path */
  2487. rsvd0_31_25: 7;
  2488. A_UINT32
  2489. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2490. * reception of an ACK or BA, this field indicates
  2491. * the RSSI of the received ACK or BA frame.
  2492. * When the frame is removed as result of a direct
  2493. * remove command from the SW, this field is set
  2494. * to 0x0 (which is never a valid value when real
  2495. * RSSI is available).
  2496. * Units: dB w.r.t noise floor
  2497. */
  2498. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2499. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2500. rsvd1_31_16: 16;
  2501. } POSTPACK;
  2502. /* DWORD 0 */
  2503. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2504. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2505. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2506. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2507. /* DWORD 1 */
  2508. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2509. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2510. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2511. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2512. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2513. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2514. /* DWORD 0 */
  2515. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2516. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2517. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2518. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2519. do { \
  2520. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2521. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2522. } while (0)
  2523. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2524. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2525. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2526. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2527. do { \
  2528. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2529. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2530. } while (0)
  2531. /* DWORD 1 */
  2532. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2533. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2534. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2535. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2536. do { \
  2537. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2538. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2539. } while (0)
  2540. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2541. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2542. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2543. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2544. do { \
  2545. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2546. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2547. } while (0)
  2548. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2549. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2550. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2551. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2552. do { \
  2553. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2554. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2555. } while (0)
  2556. /**
  2557. * @brief HTT TX WBM Completion from firmware to host
  2558. * @details
  2559. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2560. * (WBM) offload HW.
  2561. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2562. * For software based completions, release_source_module will
  2563. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2564. * struct wbm_release_ring and then switch to this after looking at
  2565. * release_source_module.
  2566. */
  2567. PREPACK struct htt_tx_wbm_completion_v2 {
  2568. A_UINT32
  2569. used_by_hw0; /* Refer to struct wbm_release_ring */
  2570. A_UINT32
  2571. used_by_hw1; /* Refer to struct wbm_release_ring */
  2572. A_UINT32
  2573. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2574. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2575. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2576. exception_frame: 1,
  2577. rsvd0: 12, /* For future use */
  2578. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2579. rsvd1: 1; /* For future use */
  2580. A_UINT32
  2581. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2582. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2583. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2584. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2585. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2586. */
  2587. A_UINT32
  2588. data1: 32;
  2589. A_UINT32
  2590. data2: 32;
  2591. A_UINT32
  2592. used_by_hw3; /* Refer to struct wbm_release_ring */
  2593. } POSTPACK;
  2594. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2595. /* DWORD 3 */
  2596. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2597. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2598. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2599. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2600. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2601. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2602. /* DWORD 3 */
  2603. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2604. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2605. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2606. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2607. do { \
  2608. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2609. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2610. } while (0)
  2611. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2612. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2613. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2614. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2615. do { \
  2616. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2617. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2618. } while (0)
  2619. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2620. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2621. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2622. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2623. do { \
  2624. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2625. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2626. } while (0)
  2627. /**
  2628. * @brief HTT TX WBM Completion from firmware to host (V3)
  2629. * @details
  2630. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2631. * (WBM) offload HW.
  2632. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2633. * For software based completions, release_source_module will
  2634. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2635. * struct wbm_release_ring and then switch to this after looking at
  2636. * release_source_module.
  2637. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2638. * by new generations of targets.
  2639. */
  2640. PREPACK struct htt_tx_wbm_completion_v3 {
  2641. A_UINT32
  2642. used_by_hw0; /* Refer to struct wbm_release_ring */
  2643. A_UINT32
  2644. used_by_hw1; /* Refer to struct wbm_release_ring */
  2645. A_UINT32
  2646. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2647. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2648. used_by_hw3: 15;
  2649. A_UINT32
  2650. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2651. exception_frame: 1,
  2652. rsvd0: 27; /* For future use */
  2653. A_UINT32
  2654. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2655. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2656. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2657. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2658. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2659. */
  2660. A_UINT32
  2661. data1: 32;
  2662. A_UINT32
  2663. data2: 32;
  2664. A_UINT32
  2665. rsvd1: 20,
  2666. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2667. } POSTPACK;
  2668. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2669. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2670. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2671. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2672. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2673. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2674. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2675. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2676. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2677. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2678. do { \
  2679. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2680. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2681. } while (0)
  2682. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2683. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2684. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2685. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2686. do { \
  2687. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2688. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2689. } while (0)
  2690. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2691. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2692. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2693. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2694. do { \
  2695. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2696. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2697. } while (0)
  2698. typedef enum {
  2699. TX_FRAME_TYPE_UNDEFINED = 0,
  2700. TX_FRAME_TYPE_EAPOL = 1,
  2701. } htt_tx_wbm_status_frame_type;
  2702. /**
  2703. * @brief HTT TX WBM transmit status from firmware to host
  2704. * @details
  2705. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2706. * (WBM) offload HW.
  2707. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2708. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2709. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2710. */
  2711. PREPACK struct htt_tx_wbm_transmit_status {
  2712. A_UINT32
  2713. sch_cmd_id: 24,
  2714. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2715. * reception of an ACK or BA, this field indicates
  2716. * the RSSI of the received ACK or BA frame.
  2717. * When the frame is removed as result of a direct
  2718. * remove command from the SW, this field is set
  2719. * to 0x0 (which is never a valid value when real
  2720. * RSSI is available).
  2721. * Units: dB w.r.t noise floor
  2722. */
  2723. A_UINT32
  2724. sw_peer_id: 16,
  2725. tid_num: 5,
  2726. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2727. * and tid_num fields contain valid data.
  2728. * If this "valid" flag is not set, the
  2729. * sw_peer_id and tid_num fields must be ignored.
  2730. */
  2731. mcast: 1,
  2732. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2733. * contains valid data.
  2734. */
  2735. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2736. reserved: 4;
  2737. A_UINT32
  2738. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2739. * packets in the wbm completion path
  2740. */
  2741. } POSTPACK;
  2742. /* DWORD 4 */
  2743. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2744. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2745. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2746. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2747. /* DWORD 5 */
  2748. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2749. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2750. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2751. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2752. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2753. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2754. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2755. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2756. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2757. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2758. /* DWORD 4 */
  2759. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2760. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2761. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2762. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2763. do { \
  2764. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2765. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2766. } while (0)
  2767. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2768. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2769. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2770. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2771. do { \
  2772. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2773. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2774. } while (0)
  2775. /* DWORD 5 */
  2776. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2777. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2778. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2779. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2780. do { \
  2781. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2782. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2783. } while (0)
  2784. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2785. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2786. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2787. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2788. do { \
  2789. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2790. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2791. } while (0)
  2792. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2793. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2794. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2795. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2796. do { \
  2797. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2798. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2799. } while (0)
  2800. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2801. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2802. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2803. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2804. do { \
  2805. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2806. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2807. } while (0)
  2808. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2809. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2810. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2811. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2812. do { \
  2813. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2814. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2815. } while (0)
  2816. /**
  2817. * @brief HTT TX WBM reinject status from firmware to host
  2818. * @details
  2819. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2820. * (WBM) offload HW.
  2821. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2822. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2823. */
  2824. PREPACK struct htt_tx_wbm_reinject_status {
  2825. A_UINT32
  2826. reserved0: 32;
  2827. A_UINT32
  2828. reserved1: 32;
  2829. A_UINT32
  2830. reserved2: 32;
  2831. } POSTPACK;
  2832. /**
  2833. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2834. * @details
  2835. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2836. * (WBM) offload HW.
  2837. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2838. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2839. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2840. * STA side.
  2841. */
  2842. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2843. A_UINT32
  2844. mec_sa_addr_31_0;
  2845. A_UINT32
  2846. mec_sa_addr_47_32: 16,
  2847. sa_ast_index: 16;
  2848. A_UINT32
  2849. vdev_id: 8,
  2850. reserved0: 24;
  2851. } POSTPACK;
  2852. /* DWORD 4 - mec_sa_addr_31_0 */
  2853. /* DWORD 5 */
  2854. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2855. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2856. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2857. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2858. /* DWORD 6 */
  2859. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2860. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2861. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2862. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2863. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2864. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2865. do { \
  2866. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2867. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2868. } while (0)
  2869. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2870. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2871. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2872. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2873. do { \
  2874. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2875. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2876. } while (0)
  2877. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2878. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2879. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2880. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2881. do { \
  2882. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2883. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2884. } while (0)
  2885. typedef enum {
  2886. TX_FLOW_PRIORITY_BE,
  2887. TX_FLOW_PRIORITY_HIGH,
  2888. TX_FLOW_PRIORITY_LOW,
  2889. } htt_tx_flow_priority_t;
  2890. typedef enum {
  2891. TX_FLOW_LATENCY_SENSITIVE,
  2892. TX_FLOW_LATENCY_INSENSITIVE,
  2893. } htt_tx_flow_latency_t;
  2894. typedef enum {
  2895. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2896. TX_FLOW_INTERACTIVE_TRAFFIC,
  2897. TX_FLOW_PERIODIC_TRAFFIC,
  2898. TX_FLOW_BURSTY_TRAFFIC,
  2899. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2900. } htt_tx_flow_traffic_pattern_t;
  2901. /**
  2902. * @brief HTT TX Flow search metadata format
  2903. * @details
  2904. * Host will set this metadata in flow table's flow search entry along with
  2905. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2906. * firmware and TQM ring if the flow search entry wins.
  2907. * This metadata is available to firmware in that first MSDU's
  2908. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2909. * to one of the available flows for specific tid and returns the tqm flow
  2910. * pointer as part of htt_tx_map_flow_info message.
  2911. */
  2912. PREPACK struct htt_tx_flow_metadata {
  2913. A_UINT32
  2914. rsvd0_1_0: 2,
  2915. tid: 4,
  2916. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2917. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2918. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2919. * Else choose final tid based on latency, priority.
  2920. */
  2921. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2922. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2923. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2924. } POSTPACK;
  2925. /* DWORD 0 */
  2926. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2927. #define HTT_TX_FLOW_METADATA_TID_S 2
  2928. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2929. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2930. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2931. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2932. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2933. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2934. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2935. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2936. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2937. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2938. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2939. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2940. /* DWORD 0 */
  2941. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2942. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2943. HTT_TX_FLOW_METADATA_TID_S)
  2944. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2945. do { \
  2946. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2947. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  2948. } while (0)
  2949. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  2950. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  2951. HTT_TX_FLOW_METADATA_PRIORITY_S)
  2952. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  2953. do { \
  2954. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  2955. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  2956. } while (0)
  2957. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  2958. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  2959. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  2960. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  2961. do { \
  2962. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  2963. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  2964. } while (0)
  2965. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  2966. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  2967. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  2968. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  2969. do { \
  2970. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  2971. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  2972. } while (0)
  2973. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  2974. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  2975. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  2976. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  2977. do { \
  2978. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  2979. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  2980. } while (0)
  2981. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  2982. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  2983. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  2984. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  2985. do { \
  2986. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  2987. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  2988. } while (0)
  2989. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  2990. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  2991. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  2992. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  2993. do { \
  2994. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  2995. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  2996. } while (0)
  2997. /**
  2998. * @brief host -> target ADD WDS Entry
  2999. *
  3000. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  3001. *
  3002. * @brief host -> target DELETE WDS Entry
  3003. *
  3004. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  3005. *
  3006. * @details
  3007. * HTT wds entry from source port learning
  3008. * Host will learn wds entries from rx and send this message to firmware
  3009. * to enable firmware to configure/delete AST entries for wds clients.
  3010. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  3011. * and when SA's entry is deleted, firmware removes this AST entry
  3012. *
  3013. * The message would appear as follows:
  3014. *
  3015. * |31 30|29 |17 16|15 8|7 0|
  3016. * |----------------+----------------+----------------+----------------|
  3017. * | rsvd0 |PDVID| vdev_id | msg_type |
  3018. * |-------------------------------------------------------------------|
  3019. * | sa_addr_31_0 |
  3020. * |-------------------------------------------------------------------|
  3021. * | | ta_peer_id | sa_addr_47_32 |
  3022. * |-------------------------------------------------------------------|
  3023. * Where PDVID = pdev_id
  3024. *
  3025. * The message is interpreted as follows:
  3026. *
  3027. * dword0 - b'0:7 - msg_type: This will be set to
  3028. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3029. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3030. *
  3031. * dword0 - b'8:15 - vdev_id
  3032. *
  3033. * dword0 - b'16:17 - pdev_id
  3034. *
  3035. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3036. *
  3037. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3038. *
  3039. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3040. *
  3041. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3042. */
  3043. PREPACK struct htt_wds_entry {
  3044. A_UINT32
  3045. msg_type: 8,
  3046. vdev_id: 8,
  3047. pdev_id: 2,
  3048. rsvd0: 14;
  3049. A_UINT32 sa_addr_31_0;
  3050. A_UINT32
  3051. sa_addr_47_32: 16,
  3052. ta_peer_id: 14,
  3053. rsvd2: 2;
  3054. } POSTPACK;
  3055. /* DWORD 0 */
  3056. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3057. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3058. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3059. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3060. /* DWORD 2 */
  3061. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3062. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3063. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3064. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3065. /* DWORD 0 */
  3066. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3067. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3068. HTT_WDS_ENTRY_VDEV_ID_S)
  3069. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3070. do { \
  3071. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3072. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3073. } while (0)
  3074. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3075. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3076. HTT_WDS_ENTRY_PDEV_ID_S)
  3077. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3078. do { \
  3079. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3080. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3081. } while (0)
  3082. /* DWORD 2 */
  3083. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3084. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3085. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3086. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3087. do { \
  3088. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3089. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3090. } while (0)
  3091. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3092. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3093. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3094. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3095. do { \
  3096. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3097. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3098. } while (0)
  3099. /**
  3100. * @brief MAC DMA rx ring setup specification
  3101. *
  3102. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3103. *
  3104. * @details
  3105. * To allow for dynamic rx ring reconfiguration and to avoid race
  3106. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3107. * it uses. Instead, it sends this message to the target, indicating how
  3108. * the rx ring used by the host should be set up and maintained.
  3109. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3110. * specifications.
  3111. *
  3112. * |31 16|15 8|7 0|
  3113. * |---------------------------------------------------------------|
  3114. * header: | reserved | num rings | msg type |
  3115. * |---------------------------------------------------------------|
  3116. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3117. #if HTT_PADDR64
  3118. * | FW_IDX shadow register physical address (bits 63:32) |
  3119. #endif
  3120. * |---------------------------------------------------------------|
  3121. * | rx ring base physical address (bits 31:0) |
  3122. #if HTT_PADDR64
  3123. * | rx ring base physical address (bits 63:32) |
  3124. #endif
  3125. * |---------------------------------------------------------------|
  3126. * | rx ring buffer size | rx ring length |
  3127. * |---------------------------------------------------------------|
  3128. * | FW_IDX initial value | enabled flags |
  3129. * |---------------------------------------------------------------|
  3130. * | MSDU payload offset | 802.11 header offset |
  3131. * |---------------------------------------------------------------|
  3132. * | PPDU end offset | PPDU start offset |
  3133. * |---------------------------------------------------------------|
  3134. * | MPDU end offset | MPDU start offset |
  3135. * |---------------------------------------------------------------|
  3136. * | MSDU end offset | MSDU start offset |
  3137. * |---------------------------------------------------------------|
  3138. * | frag info offset | rx attention offset |
  3139. * |---------------------------------------------------------------|
  3140. * payload 2, if present, has the same format as payload 1
  3141. * Header fields:
  3142. * - MSG_TYPE
  3143. * Bits 7:0
  3144. * Purpose: identifies this as an rx ring configuration message
  3145. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3146. * - NUM_RINGS
  3147. * Bits 15:8
  3148. * Purpose: indicates whether the host is setting up one rx ring or two
  3149. * Value: 1 or 2
  3150. * Payload:
  3151. * for systems using 64-bit format for bus addresses:
  3152. * - IDX_SHADOW_REG_PADDR_LO
  3153. * Bits 31:0
  3154. * Value: lower 4 bytes of physical address of the host's
  3155. * FW_IDX shadow register
  3156. * - IDX_SHADOW_REG_PADDR_HI
  3157. * Bits 31:0
  3158. * Value: upper 4 bytes of physical address of the host's
  3159. * FW_IDX shadow register
  3160. * - RING_BASE_PADDR_LO
  3161. * Bits 31:0
  3162. * Value: lower 4 bytes of physical address of the host's rx ring
  3163. * - RING_BASE_PADDR_HI
  3164. * Bits 31:0
  3165. * Value: uppper 4 bytes of physical address of the host's rx ring
  3166. * for systems using 32-bit format for bus addresses:
  3167. * - IDX_SHADOW_REG_PADDR
  3168. * Bits 31:0
  3169. * Value: physical address of the host's FW_IDX shadow register
  3170. * - RING_BASE_PADDR
  3171. * Bits 31:0
  3172. * Value: physical address of the host's rx ring
  3173. * - RING_LEN
  3174. * Bits 15:0
  3175. * Value: number of elements in the rx ring
  3176. * - RING_BUF_SZ
  3177. * Bits 31:16
  3178. * Value: size of the buffers referenced by the rx ring, in byte units
  3179. * - ENABLED_FLAGS
  3180. * Bits 15:0
  3181. * Value: 1-bit flags to show whether different rx fields are enabled
  3182. * bit 0: 802.11 header enabled (1) or disabled (0)
  3183. * bit 1: MSDU payload enabled (1) or disabled (0)
  3184. * bit 2: PPDU start enabled (1) or disabled (0)
  3185. * bit 3: PPDU end enabled (1) or disabled (0)
  3186. * bit 4: MPDU start enabled (1) or disabled (0)
  3187. * bit 5: MPDU end enabled (1) or disabled (0)
  3188. * bit 6: MSDU start enabled (1) or disabled (0)
  3189. * bit 7: MSDU end enabled (1) or disabled (0)
  3190. * bit 8: rx attention enabled (1) or disabled (0)
  3191. * bit 9: frag info enabled (1) or disabled (0)
  3192. * bit 10: unicast rx enabled (1) or disabled (0)
  3193. * bit 11: multicast rx enabled (1) or disabled (0)
  3194. * bit 12: ctrl rx enabled (1) or disabled (0)
  3195. * bit 13: mgmt rx enabled (1) or disabled (0)
  3196. * bit 14: null rx enabled (1) or disabled (0)
  3197. * bit 15: phy data rx enabled (1) or disabled (0)
  3198. * - IDX_INIT_VAL
  3199. * Bits 31:16
  3200. * Purpose: Specify the initial value for the FW_IDX.
  3201. * Value: the number of buffers initially present in the host's rx ring
  3202. * - OFFSET_802_11_HDR
  3203. * Bits 15:0
  3204. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3205. * - OFFSET_MSDU_PAYLOAD
  3206. * Bits 31:16
  3207. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3208. * - OFFSET_PPDU_START
  3209. * Bits 15:0
  3210. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3211. * - OFFSET_PPDU_END
  3212. * Bits 31:16
  3213. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3214. * - OFFSET_MPDU_START
  3215. * Bits 15:0
  3216. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3217. * - OFFSET_MPDU_END
  3218. * Bits 31:16
  3219. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3220. * - OFFSET_MSDU_START
  3221. * Bits 15:0
  3222. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3223. * - OFFSET_MSDU_END
  3224. * Bits 31:16
  3225. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3226. * - OFFSET_RX_ATTN
  3227. * Bits 15:0
  3228. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3229. * - OFFSET_FRAG_INFO
  3230. * Bits 31:16
  3231. * Value: offset in QUAD-bytes of frag info table
  3232. */
  3233. /* header fields */
  3234. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3235. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3236. /* payload fields */
  3237. /* for systems using a 64-bit format for bus addresses */
  3238. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3239. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3240. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3241. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3242. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3243. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3244. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3245. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3246. /* for systems using a 32-bit format for bus addresses */
  3247. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3248. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3249. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3250. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3251. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3252. #define HTT_RX_RING_CFG_LEN_S 0
  3253. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3254. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3255. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3256. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3257. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3258. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3259. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3260. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3261. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3262. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3263. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3264. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3265. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3266. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3267. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3268. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3269. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3270. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3271. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3272. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3273. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3274. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3275. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3276. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3277. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3278. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3279. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3280. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3281. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3282. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3283. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3284. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3285. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3286. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3287. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3288. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3289. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3290. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3291. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3292. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3293. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3294. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3295. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3296. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3297. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3298. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3299. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3300. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3301. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3302. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3303. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3304. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3305. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3306. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3307. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3308. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3309. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3310. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3311. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3312. #if HTT_PADDR64
  3313. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3314. #else
  3315. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3316. #endif
  3317. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3318. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3319. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3320. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3321. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3322. do { \
  3323. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3324. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3325. } while (0)
  3326. /* degenerate case for 32-bit fields */
  3327. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3328. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3329. ((_var) = (_val))
  3330. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3331. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3332. ((_var) = (_val))
  3333. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3334. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3335. ((_var) = (_val))
  3336. /* degenerate case for 32-bit fields */
  3337. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3338. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3339. ((_var) = (_val))
  3340. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3341. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3342. ((_var) = (_val))
  3343. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3344. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3345. ((_var) = (_val))
  3346. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3347. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3348. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3349. do { \
  3350. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3351. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3352. } while (0)
  3353. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3354. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3355. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3356. do { \
  3357. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3358. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3359. } while (0)
  3360. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3361. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3362. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3363. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3364. do { \
  3365. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3366. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3367. } while (0)
  3368. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3369. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3370. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3371. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3372. do { \
  3373. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3374. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3375. } while (0)
  3376. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3377. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3378. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3379. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3380. do { \
  3381. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3382. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3383. } while (0)
  3384. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3385. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3386. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3387. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3388. do { \
  3389. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3390. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3391. } while (0)
  3392. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3393. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3394. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3395. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3396. do { \
  3397. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3398. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3399. } while (0)
  3400. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3401. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3402. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3403. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3404. do { \
  3405. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3406. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3407. } while (0)
  3408. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3409. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3410. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3411. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3412. do { \
  3413. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3414. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3415. } while (0)
  3416. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3417. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3418. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3419. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3420. do { \
  3421. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3422. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3423. } while (0)
  3424. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3425. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3426. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3427. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3428. do { \
  3429. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3430. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3431. } while (0)
  3432. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3433. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3434. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3435. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3436. do { \
  3437. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3438. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3439. } while (0)
  3440. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3441. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3442. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3443. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3444. do { \
  3445. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3446. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3447. } while (0)
  3448. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3449. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3450. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3451. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3452. do { \
  3453. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3454. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3455. } while (0)
  3456. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3457. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3458. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3459. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3460. do { \
  3461. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3462. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3463. } while (0)
  3464. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3465. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3466. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3467. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3468. do { \
  3469. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3470. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3471. } while (0)
  3472. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3473. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3474. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3475. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3476. do { \
  3477. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3478. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3479. } while (0)
  3480. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3481. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3482. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3483. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3484. do { \
  3485. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3486. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3487. } while (0)
  3488. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3489. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3490. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3491. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3492. do { \
  3493. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3494. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3495. } while (0)
  3496. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3497. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3498. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3499. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3500. do { \
  3501. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3502. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3503. } while (0)
  3504. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3505. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3506. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3507. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3508. do { \
  3509. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3510. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3511. } while (0)
  3512. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3513. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3514. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3515. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3516. do { \
  3517. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3518. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3519. } while (0)
  3520. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3521. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3522. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3523. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3524. do { \
  3525. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3526. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3527. } while (0)
  3528. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3529. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3530. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3531. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3532. do { \
  3533. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3534. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3535. } while (0)
  3536. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3537. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3538. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3539. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3540. do { \
  3541. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3542. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3543. } while (0)
  3544. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3545. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3546. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3547. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3548. do { \
  3549. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3550. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3551. } while (0)
  3552. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3553. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3554. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3555. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3556. do { \
  3557. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3558. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3559. } while (0)
  3560. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3561. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3562. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3563. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3564. do { \
  3565. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3566. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3567. } while (0)
  3568. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3569. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3570. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3571. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3572. do { \
  3573. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3574. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3575. } while (0)
  3576. /**
  3577. * @brief host -> target FW statistics retrieve
  3578. *
  3579. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3580. *
  3581. * @details
  3582. * The following field definitions describe the format of the HTT host
  3583. * to target FW stats retrieve message. The message specifies the type of
  3584. * stats host wants to retrieve.
  3585. *
  3586. * |31 24|23 16|15 8|7 0|
  3587. * |-----------------------------------------------------------|
  3588. * | stats types request bitmask | msg type |
  3589. * |-----------------------------------------------------------|
  3590. * | stats types reset bitmask | reserved |
  3591. * |-----------------------------------------------------------|
  3592. * | stats type | config value |
  3593. * |-----------------------------------------------------------|
  3594. * | cookie LSBs |
  3595. * |-----------------------------------------------------------|
  3596. * | cookie MSBs |
  3597. * |-----------------------------------------------------------|
  3598. * Header fields:
  3599. * - MSG_TYPE
  3600. * Bits 7:0
  3601. * Purpose: identifies this is a stats upload request message
  3602. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3603. * - UPLOAD_TYPES
  3604. * Bits 31:8
  3605. * Purpose: identifies which types of FW statistics to upload
  3606. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3607. * - RESET_TYPES
  3608. * Bits 31:8
  3609. * Purpose: identifies which types of FW statistics to reset
  3610. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3611. * - CFG_VAL
  3612. * Bits 23:0
  3613. * Purpose: give an opaque configuration value to the specified stats type
  3614. * Value: stats-type specific configuration value
  3615. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3616. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3617. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3618. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3619. * - CFG_STAT_TYPE
  3620. * Bits 31:24
  3621. * Purpose: specify which stats type (if any) the config value applies to
  3622. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3623. * a valid configuration specification
  3624. * - COOKIE_LSBS
  3625. * Bits 31:0
  3626. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3627. * message with its preceding host->target stats request message.
  3628. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3629. * - COOKIE_MSBS
  3630. * Bits 31:0
  3631. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3632. * message with its preceding host->target stats request message.
  3633. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3634. */
  3635. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3636. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3637. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3638. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3639. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3640. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3641. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3642. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3643. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3644. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3645. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3646. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3647. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3648. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3649. do { \
  3650. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3651. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3652. } while (0)
  3653. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3654. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3655. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3656. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3657. do { \
  3658. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3659. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3660. } while (0)
  3661. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3662. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3663. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3664. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3665. do { \
  3666. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3667. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3668. } while (0)
  3669. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3670. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3671. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3672. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3673. do { \
  3674. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3675. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3676. } while (0)
  3677. /**
  3678. * @brief host -> target HTT out-of-band sync request
  3679. *
  3680. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3681. *
  3682. * @details
  3683. * The HTT SYNC tells the target to suspend processing of subsequent
  3684. * HTT host-to-target messages until some other target agent locally
  3685. * informs the target HTT FW that the current sync counter is equal to
  3686. * or greater than (in a modulo sense) the sync counter specified in
  3687. * the SYNC message.
  3688. * This allows other host-target components to synchronize their operation
  3689. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3690. * security key has been downloaded to and activated by the target.
  3691. * In the absence of any explicit synchronization counter value
  3692. * specification, the target HTT FW will use zero as the default current
  3693. * sync value.
  3694. *
  3695. * |31 24|23 16|15 8|7 0|
  3696. * |-----------------------------------------------------------|
  3697. * | reserved | sync count | msg type |
  3698. * |-----------------------------------------------------------|
  3699. * Header fields:
  3700. * - MSG_TYPE
  3701. * Bits 7:0
  3702. * Purpose: identifies this as a sync message
  3703. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3704. * - SYNC_COUNT
  3705. * Bits 15:8
  3706. * Purpose: specifies what sync value the HTT FW will wait for from
  3707. * an out-of-band specification to resume its operation
  3708. * Value: in-band sync counter value to compare against the out-of-band
  3709. * counter spec.
  3710. * The HTT target FW will suspend its host->target message processing
  3711. * as long as
  3712. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3713. */
  3714. #define HTT_H2T_SYNC_MSG_SZ 4
  3715. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3716. #define HTT_H2T_SYNC_COUNT_S 8
  3717. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3718. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3719. HTT_H2T_SYNC_COUNT_S)
  3720. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3721. do { \
  3722. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3723. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3724. } while (0)
  3725. /**
  3726. * @brief host -> target HTT aggregation configuration
  3727. *
  3728. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3729. */
  3730. #define HTT_AGGR_CFG_MSG_SZ 4
  3731. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3732. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3733. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3734. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3735. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3736. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3737. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3738. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3739. do { \
  3740. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3741. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3742. } while (0)
  3743. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3744. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3745. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3746. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3747. do { \
  3748. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3749. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3750. } while (0)
  3751. /**
  3752. * @brief host -> target HTT configure max amsdu info per vdev
  3753. *
  3754. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3755. *
  3756. * @details
  3757. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3758. *
  3759. * |31 21|20 16|15 8|7 0|
  3760. * |-----------------------------------------------------------|
  3761. * | reserved | vdev id | max amsdu | msg type |
  3762. * |-----------------------------------------------------------|
  3763. * Header fields:
  3764. * - MSG_TYPE
  3765. * Bits 7:0
  3766. * Purpose: identifies this as a aggr cfg ex message
  3767. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3768. * - MAX_NUM_AMSDU_SUBFRM
  3769. * Bits 15:8
  3770. * Purpose: max MSDUs per A-MSDU
  3771. * - VDEV_ID
  3772. * Bits 20:16
  3773. * Purpose: ID of the vdev to which this limit is applied
  3774. */
  3775. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3776. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3777. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3778. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3779. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3780. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3781. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3782. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3783. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3784. do { \
  3785. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3786. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3787. } while (0)
  3788. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3789. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3790. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3791. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3792. do { \
  3793. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3794. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3795. } while (0)
  3796. /**
  3797. * @brief HTT WDI_IPA Config Message
  3798. *
  3799. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  3800. *
  3801. * @details
  3802. * The HTT WDI_IPA config message is created/sent by host at driver
  3803. * init time. It contains information about data structures used on
  3804. * WDI_IPA TX and RX path.
  3805. * TX CE ring is used for pushing packet metadata from IPA uC
  3806. * to WLAN FW
  3807. * TX Completion ring is used for generating TX completions from
  3808. * WLAN FW to IPA uC
  3809. * RX Indication ring is used for indicating RX packets from FW
  3810. * to IPA uC
  3811. * RX Ring2 is used as either completion ring or as second
  3812. * indication ring. when Ring2 is used as completion ring, IPA uC
  3813. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3814. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3815. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3816. * indicated in RX Indication ring. Please see WDI_IPA specification
  3817. * for more details.
  3818. * |31 24|23 16|15 8|7 0|
  3819. * |----------------+----------------+----------------+----------------|
  3820. * | tx pkt pool size | Rsvd | msg_type |
  3821. * |-------------------------------------------------------------------|
  3822. * | tx comp ring base (bits 31:0) |
  3823. #if HTT_PADDR64
  3824. * | tx comp ring base (bits 63:32) |
  3825. #endif
  3826. * |-------------------------------------------------------------------|
  3827. * | tx comp ring size |
  3828. * |-------------------------------------------------------------------|
  3829. * | tx comp WR_IDX physical address (bits 31:0) |
  3830. #if HTT_PADDR64
  3831. * | tx comp WR_IDX physical address (bits 63:32) |
  3832. #endif
  3833. * |-------------------------------------------------------------------|
  3834. * | tx CE WR_IDX physical address (bits 31:0) |
  3835. #if HTT_PADDR64
  3836. * | tx CE WR_IDX physical address (bits 63:32) |
  3837. #endif
  3838. * |-------------------------------------------------------------------|
  3839. * | rx indication ring base (bits 31:0) |
  3840. #if HTT_PADDR64
  3841. * | rx indication ring base (bits 63:32) |
  3842. #endif
  3843. * |-------------------------------------------------------------------|
  3844. * | rx indication ring size |
  3845. * |-------------------------------------------------------------------|
  3846. * | rx ind RD_IDX physical address (bits 31:0) |
  3847. #if HTT_PADDR64
  3848. * | rx ind RD_IDX physical address (bits 63:32) |
  3849. #endif
  3850. * |-------------------------------------------------------------------|
  3851. * | rx ind WR_IDX physical address (bits 31:0) |
  3852. #if HTT_PADDR64
  3853. * | rx ind WR_IDX physical address (bits 63:32) |
  3854. #endif
  3855. * |-------------------------------------------------------------------|
  3856. * |-------------------------------------------------------------------|
  3857. * | rx ring2 base (bits 31:0) |
  3858. #if HTT_PADDR64
  3859. * | rx ring2 base (bits 63:32) |
  3860. #endif
  3861. * |-------------------------------------------------------------------|
  3862. * | rx ring2 size |
  3863. * |-------------------------------------------------------------------|
  3864. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3865. #if HTT_PADDR64
  3866. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3867. #endif
  3868. * |-------------------------------------------------------------------|
  3869. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3870. #if HTT_PADDR64
  3871. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3872. #endif
  3873. * |-------------------------------------------------------------------|
  3874. *
  3875. * Header fields:
  3876. * Header fields:
  3877. * - MSG_TYPE
  3878. * Bits 7:0
  3879. * Purpose: Identifies this as WDI_IPA config message
  3880. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  3881. * - TX_PKT_POOL_SIZE
  3882. * Bits 15:0
  3883. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3884. * WDI_IPA TX path
  3885. * For systems using 32-bit format for bus addresses:
  3886. * - TX_COMP_RING_BASE_ADDR
  3887. * Bits 31:0
  3888. * Purpose: TX Completion Ring base address in DDR
  3889. * - TX_COMP_RING_SIZE
  3890. * Bits 31:0
  3891. * Purpose: TX Completion Ring size (must be power of 2)
  3892. * - TX_COMP_WR_IDX_ADDR
  3893. * Bits 31:0
  3894. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3895. * updates the Write Index for WDI_IPA TX completion ring
  3896. * - TX_CE_WR_IDX_ADDR
  3897. * Bits 31:0
  3898. * Purpose: DDR address where IPA uC
  3899. * updates the WR Index for TX CE ring
  3900. * (needed for fusion platforms)
  3901. * - RX_IND_RING_BASE_ADDR
  3902. * Bits 31:0
  3903. * Purpose: RX Indication Ring base address in DDR
  3904. * - RX_IND_RING_SIZE
  3905. * Bits 31:0
  3906. * Purpose: RX Indication Ring size
  3907. * - RX_IND_RD_IDX_ADDR
  3908. * Bits 31:0
  3909. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3910. * RX indication ring
  3911. * - RX_IND_WR_IDX_ADDR
  3912. * Bits 31:0
  3913. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3914. * updates the Write Index for WDI_IPA RX indication ring
  3915. * - RX_RING2_BASE_ADDR
  3916. * Bits 31:0
  3917. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3918. * - RX_RING2_SIZE
  3919. * Bits 31:0
  3920. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3921. * - RX_RING2_RD_IDX_ADDR
  3922. * Bits 31:0
  3923. * Purpose: If Second RX ring is Indication ring, DDR address where
  3924. * IPA uC updates the Read Index for Ring2.
  3925. * If Second RX ring is completion ring, this is NOT used
  3926. * - RX_RING2_WR_IDX_ADDR
  3927. * Bits 31:0
  3928. * Purpose: If Second RX ring is Indication ring, DDR address where
  3929. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3930. * If second RX ring is completion ring, DDR address where
  3931. * IPA uC updates the Write Index for Ring 2.
  3932. * For systems using 64-bit format for bus addresses:
  3933. * - TX_COMP_RING_BASE_ADDR_LO
  3934. * Bits 31:0
  3935. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3936. * - TX_COMP_RING_BASE_ADDR_HI
  3937. * Bits 31:0
  3938. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3939. * - TX_COMP_RING_SIZE
  3940. * Bits 31:0
  3941. * Purpose: TX Completion Ring size (must be power of 2)
  3942. * - TX_COMP_WR_IDX_ADDR_LO
  3943. * Bits 31:0
  3944. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3945. * Lower 4 bytes of DDR address where WIFI FW
  3946. * updates the Write Index for WDI_IPA TX completion ring
  3947. * - TX_COMP_WR_IDX_ADDR_HI
  3948. * Bits 31:0
  3949. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3950. * Higher 4 bytes of DDR address where WIFI FW
  3951. * updates the Write Index for WDI_IPA TX completion ring
  3952. * - TX_CE_WR_IDX_ADDR_LO
  3953. * Bits 31:0
  3954. * Purpose: Lower 4 bytes of DDR address where IPA uC
  3955. * updates the WR Index for TX CE ring
  3956. * (needed for fusion platforms)
  3957. * - TX_CE_WR_IDX_ADDR_HI
  3958. * Bits 31:0
  3959. * Purpose: Higher 4 bytes of DDR address where IPA uC
  3960. * updates the WR Index for TX CE ring
  3961. * (needed for fusion platforms)
  3962. * - RX_IND_RING_BASE_ADDR_LO
  3963. * Bits 31:0
  3964. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  3965. * - RX_IND_RING_BASE_ADDR_HI
  3966. * Bits 31:0
  3967. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  3968. * - RX_IND_RING_SIZE
  3969. * Bits 31:0
  3970. * Purpose: RX Indication Ring size
  3971. * - RX_IND_RD_IDX_ADDR_LO
  3972. * Bits 31:0
  3973. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  3974. * for WDI_IPA RX indication ring
  3975. * - RX_IND_RD_IDX_ADDR_HI
  3976. * Bits 31:0
  3977. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  3978. * for WDI_IPA RX indication ring
  3979. * - RX_IND_WR_IDX_ADDR_LO
  3980. * Bits 31:0
  3981. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3982. * Lower 4 bytes of DDR address where WIFI FW
  3983. * updates the Write Index for WDI_IPA RX indication ring
  3984. * - RX_IND_WR_IDX_ADDR_HI
  3985. * Bits 31:0
  3986. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3987. * Higher 4 bytes of DDR address where WIFI FW
  3988. * updates the Write Index for WDI_IPA RX indication ring
  3989. * - RX_RING2_BASE_ADDR_LO
  3990. * Bits 31:0
  3991. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3992. * - RX_RING2_BASE_ADDR_HI
  3993. * Bits 31:0
  3994. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3995. * - RX_RING2_SIZE
  3996. * Bits 31:0
  3997. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3998. * - RX_RING2_RD_IDX_ADDR_LO
  3999. * Bits 31:0
  4000. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4001. * DDR address where IPA uC updates the Read Index for Ring2.
  4002. * If Second RX ring is completion ring, this is NOT used
  4003. * - RX_RING2_RD_IDX_ADDR_HI
  4004. * Bits 31:0
  4005. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4006. * DDR address where IPA uC updates the Read Index for Ring2.
  4007. * If Second RX ring is completion ring, this is NOT used
  4008. * - RX_RING2_WR_IDX_ADDR_LO
  4009. * Bits 31:0
  4010. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4011. * DDR address where WIFI FW updates the Write Index
  4012. * for WDI_IPA RX ring2
  4013. * If second RX ring is completion ring, lower 4 bytes of
  4014. * DDR address where IPA uC updates the Write Index for Ring 2.
  4015. * - RX_RING2_WR_IDX_ADDR_HI
  4016. * Bits 31:0
  4017. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4018. * DDR address where WIFI FW updates the Write Index
  4019. * for WDI_IPA RX ring2
  4020. * If second RX ring is completion ring, higher 4 bytes of
  4021. * DDR address where IPA uC updates the Write Index for Ring 2.
  4022. */
  4023. #if HTT_PADDR64
  4024. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4025. #else
  4026. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4027. #endif
  4028. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4029. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4030. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4031. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4032. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4033. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4034. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4035. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4036. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4037. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4038. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4039. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4040. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4041. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4042. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4043. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4044. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4045. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4046. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4047. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4048. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4049. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4050. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4051. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4052. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4053. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4054. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4055. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4056. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4057. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4058. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4059. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4060. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4061. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4062. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4063. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4064. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4065. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4066. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4067. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4068. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4069. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4070. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4071. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4072. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4073. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4074. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4075. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4076. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4077. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4078. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4079. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4080. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4081. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4082. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4083. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4084. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4085. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4086. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4087. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4088. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4089. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4090. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4091. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4092. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4093. do { \
  4094. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4095. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4096. } while (0)
  4097. /* for systems using 32-bit format for bus addr */
  4098. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4099. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4100. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4101. do { \
  4102. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4103. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4104. } while (0)
  4105. /* for systems using 64-bit format for bus addr */
  4106. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4107. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4108. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4109. do { \
  4110. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4111. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4112. } while (0)
  4113. /* for systems using 64-bit format for bus addr */
  4114. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4115. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4116. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4117. do { \
  4118. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4119. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4120. } while (0)
  4121. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4122. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4123. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4124. do { \
  4125. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4126. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4127. } while (0)
  4128. /* for systems using 32-bit format for bus addr */
  4129. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4130. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4131. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4132. do { \
  4133. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4134. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4135. } while (0)
  4136. /* for systems using 64-bit format for bus addr */
  4137. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4138. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4139. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4140. do { \
  4141. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4142. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4143. } while (0)
  4144. /* for systems using 64-bit format for bus addr */
  4145. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4146. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4147. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4148. do { \
  4149. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4150. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4151. } while (0)
  4152. /* for systems using 32-bit format for bus addr */
  4153. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4154. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4155. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4156. do { \
  4157. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4158. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4159. } while (0)
  4160. /* for systems using 64-bit format for bus addr */
  4161. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4162. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4163. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4164. do { \
  4165. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4166. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4167. } while (0)
  4168. /* for systems using 64-bit format for bus addr */
  4169. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4170. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4171. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4172. do { \
  4173. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4174. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4175. } while (0)
  4176. /* for systems using 32-bit format for bus addr */
  4177. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4178. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4179. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4180. do { \
  4181. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4182. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4183. } while (0)
  4184. /* for systems using 64-bit format for bus addr */
  4185. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4186. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4187. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4188. do { \
  4189. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4190. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4191. } while (0)
  4192. /* for systems using 64-bit format for bus addr */
  4193. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4194. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4195. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4196. do { \
  4197. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4198. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4199. } while (0)
  4200. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4201. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4202. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4203. do { \
  4204. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4205. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4206. } while (0)
  4207. /* for systems using 32-bit format for bus addr */
  4208. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4209. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4210. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4211. do { \
  4212. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4213. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4214. } while (0)
  4215. /* for systems using 64-bit format for bus addr */
  4216. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4217. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4218. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4219. do { \
  4220. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4221. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4222. } while (0)
  4223. /* for systems using 64-bit format for bus addr */
  4224. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4225. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4226. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4227. do { \
  4228. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4229. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4230. } while (0)
  4231. /* for systems using 32-bit format for bus addr */
  4232. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4233. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4234. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4235. do { \
  4236. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4237. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4238. } while (0)
  4239. /* for systems using 64-bit format for bus addr */
  4240. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4241. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4242. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4243. do { \
  4244. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4245. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4246. } while (0)
  4247. /* for systems using 64-bit format for bus addr */
  4248. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4249. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4250. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4251. do { \
  4252. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4253. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4254. } while (0)
  4255. /* for systems using 32-bit format for bus addr */
  4256. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4257. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4258. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4259. do { \
  4260. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4261. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4262. } while (0)
  4263. /* for systems using 64-bit format for bus addr */
  4264. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4265. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4266. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4267. do { \
  4268. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4269. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4270. } while (0)
  4271. /* for systems using 64-bit format for bus addr */
  4272. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4273. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4274. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4275. do { \
  4276. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4277. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4278. } while (0)
  4279. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4280. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4281. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4282. do { \
  4283. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4284. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4285. } while (0)
  4286. /* for systems using 32-bit format for bus addr */
  4287. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4288. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4289. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4290. do { \
  4291. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4292. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4293. } while (0)
  4294. /* for systems using 64-bit format for bus addr */
  4295. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4296. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4297. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4298. do { \
  4299. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4300. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4301. } while (0)
  4302. /* for systems using 64-bit format for bus addr */
  4303. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4304. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4305. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4306. do { \
  4307. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4308. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4309. } while (0)
  4310. /* for systems using 32-bit format for bus addr */
  4311. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4312. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4313. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4314. do { \
  4315. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4316. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4317. } while (0)
  4318. /* for systems using 64-bit format for bus addr */
  4319. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4320. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4321. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4322. do { \
  4323. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4324. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4325. } while (0)
  4326. /* for systems using 64-bit format for bus addr */
  4327. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4328. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4329. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4330. do { \
  4331. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4332. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4333. } while (0)
  4334. /*
  4335. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4336. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4337. * addresses are stored in a XXX-bit field.
  4338. * This macro is used to define both htt_wdi_ipa_config32_t and
  4339. * htt_wdi_ipa_config64_t structs.
  4340. */
  4341. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4342. _paddr__tx_comp_ring_base_addr_, \
  4343. _paddr__tx_comp_wr_idx_addr_, \
  4344. _paddr__tx_ce_wr_idx_addr_, \
  4345. _paddr__rx_ind_ring_base_addr_, \
  4346. _paddr__rx_ind_rd_idx_addr_, \
  4347. _paddr__rx_ind_wr_idx_addr_, \
  4348. _paddr__rx_ring2_base_addr_,\
  4349. _paddr__rx_ring2_rd_idx_addr_,\
  4350. _paddr__rx_ring2_wr_idx_addr_) \
  4351. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4352. { \
  4353. /* DWORD 0: flags and meta-data */ \
  4354. A_UINT32 \
  4355. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4356. reserved: 8, \
  4357. tx_pkt_pool_size: 16;\
  4358. /* DWORD 1 */\
  4359. _paddr__tx_comp_ring_base_addr_;\
  4360. /* DWORD 2 (or 3)*/\
  4361. A_UINT32 tx_comp_ring_size;\
  4362. /* DWORD 3 (or 4)*/\
  4363. _paddr__tx_comp_wr_idx_addr_;\
  4364. /* DWORD 4 (or 6)*/\
  4365. _paddr__tx_ce_wr_idx_addr_;\
  4366. /* DWORD 5 (or 8)*/\
  4367. _paddr__rx_ind_ring_base_addr_;\
  4368. /* DWORD 6 (or 10)*/\
  4369. A_UINT32 rx_ind_ring_size;\
  4370. /* DWORD 7 (or 11)*/\
  4371. _paddr__rx_ind_rd_idx_addr_;\
  4372. /* DWORD 8 (or 13)*/\
  4373. _paddr__rx_ind_wr_idx_addr_;\
  4374. /* DWORD 9 (or 15)*/\
  4375. _paddr__rx_ring2_base_addr_;\
  4376. /* DWORD 10 (or 17) */\
  4377. A_UINT32 rx_ring2_size;\
  4378. /* DWORD 11 (or 18) */\
  4379. _paddr__rx_ring2_rd_idx_addr_;\
  4380. /* DWORD 12 (or 20) */\
  4381. _paddr__rx_ring2_wr_idx_addr_;\
  4382. } POSTPACK
  4383. /* define a htt_wdi_ipa_config32_t type */
  4384. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4385. /* define a htt_wdi_ipa_config64_t type */
  4386. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4387. #if HTT_PADDR64
  4388. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4389. #else
  4390. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4391. #endif
  4392. enum htt_wdi_ipa_op_code {
  4393. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4394. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4395. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4396. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4397. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4398. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4399. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4400. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4401. /* keep this last */
  4402. HTT_WDI_IPA_OPCODE_MAX
  4403. };
  4404. /**
  4405. * @brief HTT WDI_IPA Operation Request Message
  4406. *
  4407. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4408. *
  4409. * @details
  4410. * HTT WDI_IPA Operation Request message is sent by host
  4411. * to either suspend or resume WDI_IPA TX or RX path.
  4412. * |31 24|23 16|15 8|7 0|
  4413. * |----------------+----------------+----------------+----------------|
  4414. * | op_code | Rsvd | msg_type |
  4415. * |-------------------------------------------------------------------|
  4416. *
  4417. * Header fields:
  4418. * - MSG_TYPE
  4419. * Bits 7:0
  4420. * Purpose: Identifies this as WDI_IPA Operation Request message
  4421. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4422. * - OP_CODE
  4423. * Bits 31:16
  4424. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4425. * value: = enum htt_wdi_ipa_op_code
  4426. */
  4427. PREPACK struct htt_wdi_ipa_op_request_t
  4428. {
  4429. /* DWORD 0: flags and meta-data */
  4430. A_UINT32
  4431. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4432. reserved: 8,
  4433. op_code: 16;
  4434. } POSTPACK;
  4435. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4436. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4437. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4438. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4439. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4440. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4441. do { \
  4442. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4443. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4444. } while (0)
  4445. /*
  4446. * @brief host -> target HTT_MSI_SETUP message
  4447. *
  4448. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4449. *
  4450. * @details
  4451. * After target is booted up, host can send MSI setup message so that
  4452. * target sets up HW registers based on setup message.
  4453. *
  4454. * The message would appear as follows:
  4455. * |31 24|23 16|15|14 8|7 0|
  4456. * |---------------+-----------------+-----------------+-----------------|
  4457. * | reserved | msi_type | pdev_id | msg_type |
  4458. * |---------------------------------------------------------------------|
  4459. * | msi_addr_lo |
  4460. * |---------------------------------------------------------------------|
  4461. * | msi_addr_hi |
  4462. * |---------------------------------------------------------------------|
  4463. * | msi_data |
  4464. * |---------------------------------------------------------------------|
  4465. *
  4466. * The message is interpreted as follows:
  4467. * dword0 - b'0:7 - msg_type: This will be set to
  4468. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4469. * b'8:15 - pdev_id:
  4470. * 0 (for rings at SOC/UMAC level),
  4471. * 1/2/3 mac id (for rings at LMAC level)
  4472. * b'16:23 - msi_type: identify which msi registers need to be setup
  4473. * more details can be got from enum htt_msi_setup_type
  4474. * b'24:31 - reserved
  4475. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4476. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4477. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4478. */
  4479. PREPACK struct htt_msi_setup_t {
  4480. A_UINT32 msg_type: 8,
  4481. pdev_id: 8,
  4482. msi_type: 8,
  4483. reserved: 8;
  4484. A_UINT32 msi_addr_lo;
  4485. A_UINT32 msi_addr_hi;
  4486. A_UINT32 msi_data;
  4487. } POSTPACK;
  4488. enum htt_msi_setup_type {
  4489. HTT_PPDU_END_MSI_SETUP_TYPE,
  4490. /* Insert new types here*/
  4491. };
  4492. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4493. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4494. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4495. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4496. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4497. HTT_MSI_SETUP_PDEV_ID_S)
  4498. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4499. do { \
  4500. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4501. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4502. } while (0)
  4503. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4504. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4505. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4506. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4507. HTT_MSI_SETUP_MSI_TYPE_S)
  4508. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4509. do { \
  4510. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4511. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4512. } while (0)
  4513. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4514. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4515. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4516. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4517. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4518. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4519. do { \
  4520. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4521. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4522. } while (0)
  4523. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4524. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4525. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4526. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4527. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4528. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4529. do { \
  4530. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4531. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4532. } while (0)
  4533. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4534. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4535. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4536. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4537. HTT_MSI_SETUP_MSI_DATA_S)
  4538. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4539. do { \
  4540. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4541. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4542. } while (0)
  4543. /*
  4544. * @brief host -> target HTT_SRING_SETUP message
  4545. *
  4546. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4547. *
  4548. * @details
  4549. * After target is booted up, Host can send SRING setup message for
  4550. * each host facing LMAC SRING. Target setups up HW registers based
  4551. * on setup message and confirms back to Host if response_required is set.
  4552. * Host should wait for confirmation message before sending new SRING
  4553. * setup message
  4554. *
  4555. * The message would appear as follows:
  4556. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4557. * |--------------- +-----------------+-----------------+-----------------|
  4558. * | ring_type | ring_id | pdev_id | msg_type |
  4559. * |----------------------------------------------------------------------|
  4560. * | ring_base_addr_lo |
  4561. * |----------------------------------------------------------------------|
  4562. * | ring_base_addr_hi |
  4563. * |----------------------------------------------------------------------|
  4564. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4565. * |----------------------------------------------------------------------|
  4566. * | ring_head_offset32_remote_addr_lo |
  4567. * |----------------------------------------------------------------------|
  4568. * | ring_head_offset32_remote_addr_hi |
  4569. * |----------------------------------------------------------------------|
  4570. * | ring_tail_offset32_remote_addr_lo |
  4571. * |----------------------------------------------------------------------|
  4572. * | ring_tail_offset32_remote_addr_hi |
  4573. * |----------------------------------------------------------------------|
  4574. * | ring_msi_addr_lo |
  4575. * |----------------------------------------------------------------------|
  4576. * | ring_msi_addr_hi |
  4577. * |----------------------------------------------------------------------|
  4578. * | ring_msi_data |
  4579. * |----------------------------------------------------------------------|
  4580. * | intr_timer_th |IM| intr_batch_counter_th |
  4581. * |----------------------------------------------------------------------|
  4582. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4583. * |----------------------------------------------------------------------|
  4584. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4585. * |----------------------------------------------------------------------|
  4586. * Where
  4587. * IM = sw_intr_mode
  4588. * RR = response_required
  4589. * PTCF = prefetch_timer_cfg
  4590. * IP = IPA drop flag
  4591. *
  4592. * The message is interpreted as follows:
  4593. * dword0 - b'0:7 - msg_type: This will be set to
  4594. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4595. * b'8:15 - pdev_id:
  4596. * 0 (for rings at SOC/UMAC level),
  4597. * 1/2/3 mac id (for rings at LMAC level)
  4598. * b'16:23 - ring_id: identify which ring is to setup,
  4599. * more details can be got from enum htt_srng_ring_id
  4600. * b'24:31 - ring_type: identify type of host rings,
  4601. * more details can be got from enum htt_srng_ring_type
  4602. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4603. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4604. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4605. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4606. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4607. * SW_TO_HW_RING.
  4608. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4609. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4610. * Lower 32 bits of memory address of the remote variable
  4611. * storing the 4-byte word offset that identifies the head
  4612. * element within the ring.
  4613. * (The head offset variable has type A_UINT32.)
  4614. * Valid for HW_TO_SW and SW_TO_SW rings.
  4615. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4616. * Upper 32 bits of memory address of the remote variable
  4617. * storing the 4-byte word offset that identifies the head
  4618. * element within the ring.
  4619. * (The head offset variable has type A_UINT32.)
  4620. * Valid for HW_TO_SW and SW_TO_SW rings.
  4621. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4622. * Lower 32 bits of memory address of the remote variable
  4623. * storing the 4-byte word offset that identifies the tail
  4624. * element within the ring.
  4625. * (The tail offset variable has type A_UINT32.)
  4626. * Valid for HW_TO_SW and SW_TO_SW rings.
  4627. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4628. * Upper 32 bits of memory address of the remote variable
  4629. * storing the 4-byte word offset that identifies the tail
  4630. * element within the ring.
  4631. * (The tail offset variable has type A_UINT32.)
  4632. * Valid for HW_TO_SW and SW_TO_SW rings.
  4633. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4634. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4635. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4636. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4637. * dword10 - b'0:31 - ring_msi_data: MSI data
  4638. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4639. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4640. * dword11 - b'0:14 - intr_batch_counter_th:
  4641. * batch counter threshold is in units of 4-byte words.
  4642. * HW internally maintains and increments batch count.
  4643. * (see SRING spec for detail description).
  4644. * When batch count reaches threshold value, an interrupt
  4645. * is generated by HW.
  4646. * b'15 - sw_intr_mode:
  4647. * This configuration shall be static.
  4648. * Only programmed at power up.
  4649. * 0: generate pulse style sw interrupts
  4650. * 1: generate level style sw interrupts
  4651. * b'16:31 - intr_timer_th:
  4652. * The timer init value when timer is idle or is
  4653. * initialized to start downcounting.
  4654. * In 8us units (to cover a range of 0 to 524 ms)
  4655. * dword12 - b'0:15 - intr_low_threshold:
  4656. * Used only by Consumer ring to generate ring_sw_int_p.
  4657. * Ring entries low threshold water mark, that is used
  4658. * in combination with the interrupt timer as well as
  4659. * the the clearing of the level interrupt.
  4660. * b'16:18 - prefetch_timer_cfg:
  4661. * Used only by Consumer ring to set timer mode to
  4662. * support Application prefetch handling.
  4663. * The external tail offset/pointer will be updated
  4664. * at following intervals:
  4665. * 3'b000: (Prefetch feature disabled; used only for debug)
  4666. * 3'b001: 1 usec
  4667. * 3'b010: 4 usec
  4668. * 3'b011: 8 usec (default)
  4669. * 3'b100: 16 usec
  4670. * Others: Reserverd
  4671. * b'19 - response_required:
  4672. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4673. * b'20 - ipa_drop_flag:
  4674. Indicates that host will config ipa drop threshold percentage
  4675. * b'21:31 - reserved: reserved for future use
  4676. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4677. * b'8:15 - ipa drop high threshold percentage:
  4678. * b'16:31 - Reserved
  4679. */
  4680. PREPACK struct htt_sring_setup_t {
  4681. A_UINT32 msg_type: 8,
  4682. pdev_id: 8,
  4683. ring_id: 8,
  4684. ring_type: 8;
  4685. A_UINT32 ring_base_addr_lo;
  4686. A_UINT32 ring_base_addr_hi;
  4687. A_UINT32 ring_size: 16,
  4688. ring_entry_size: 8,
  4689. ring_misc_cfg_flag: 8;
  4690. A_UINT32 ring_head_offset32_remote_addr_lo;
  4691. A_UINT32 ring_head_offset32_remote_addr_hi;
  4692. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4693. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4694. A_UINT32 ring_msi_addr_lo;
  4695. A_UINT32 ring_msi_addr_hi;
  4696. A_UINT32 ring_msi_data;
  4697. A_UINT32 intr_batch_counter_th: 15,
  4698. sw_intr_mode: 1,
  4699. intr_timer_th: 16;
  4700. A_UINT32 intr_low_threshold: 16,
  4701. prefetch_timer_cfg: 3,
  4702. response_required: 1,
  4703. ipa_drop_flag: 1,
  4704. reserved1: 11;
  4705. A_UINT32 ipa_drop_low_threshold: 8,
  4706. ipa_drop_high_threshold: 8,
  4707. reserved: 16;
  4708. } POSTPACK;
  4709. enum htt_srng_ring_type {
  4710. HTT_HW_TO_SW_RING = 0,
  4711. HTT_SW_TO_HW_RING,
  4712. HTT_SW_TO_SW_RING,
  4713. /* Insert new ring types above this line */
  4714. };
  4715. enum htt_srng_ring_id {
  4716. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4717. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4718. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4719. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4720. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4721. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4722. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4723. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4724. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4725. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4726. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4727. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4728. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4729. HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
  4730. HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
  4731. /* Add Other SRING which can't be directly configured by host software above this line */
  4732. };
  4733. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4734. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4735. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4736. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4737. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4738. HTT_SRING_SETUP_PDEV_ID_S)
  4739. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4740. do { \
  4741. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4742. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4743. } while (0)
  4744. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4745. #define HTT_SRING_SETUP_RING_ID_S 16
  4746. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4747. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4748. HTT_SRING_SETUP_RING_ID_S)
  4749. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4750. do { \
  4751. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4752. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4753. } while (0)
  4754. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4755. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4756. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4757. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4758. HTT_SRING_SETUP_RING_TYPE_S)
  4759. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4760. do { \
  4761. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4762. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4763. } while (0)
  4764. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4765. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4766. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4767. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4768. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4769. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4770. do { \
  4771. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4772. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4773. } while (0)
  4774. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4775. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4776. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4777. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4778. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4779. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4780. do { \
  4781. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4782. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4783. } while (0)
  4784. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4785. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4786. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4787. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4788. HTT_SRING_SETUP_RING_SIZE_S)
  4789. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4790. do { \
  4791. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4792. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4793. } while (0)
  4794. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4795. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4796. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4797. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4798. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4799. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4800. do { \
  4801. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4802. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4803. } while (0)
  4804. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4805. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4806. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4807. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4808. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4809. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4810. do { \
  4811. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4812. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4813. } while (0)
  4814. /* This control bit is applicable to only Producer, which updates Ring ID field
  4815. * of each descriptor before pushing into the ring.
  4816. * 0: updates ring_id(default)
  4817. * 1: ring_id updating disabled */
  4818. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4819. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4820. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4821. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4822. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4823. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4824. do { \
  4825. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4826. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4827. } while (0)
  4828. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4829. * of each descriptor before pushing into the ring.
  4830. * 0: updates Loopcnt(default)
  4831. * 1: Loopcnt updating disabled */
  4832. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4833. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4834. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4835. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4836. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4837. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4838. do { \
  4839. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4840. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4841. } while (0)
  4842. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4843. * into security_id port of GXI/AXI. */
  4844. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4845. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4846. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4847. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4848. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4849. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4850. do { \
  4851. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4852. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4853. } while (0)
  4854. /* During MSI write operation, SRNG drives value of this register bit into
  4855. * swap bit of GXI/AXI. */
  4856. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4857. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4858. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4859. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4860. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4861. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4862. do { \
  4863. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4864. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4865. } while (0)
  4866. /* During Pointer write operation, SRNG drives value of this register bit into
  4867. * swap bit of GXI/AXI. */
  4868. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4869. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4870. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4871. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4872. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4873. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4874. do { \
  4875. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4876. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4877. } while (0)
  4878. /* During any data or TLV write operation, SRNG drives value of this register
  4879. * bit into swap bit of GXI/AXI. */
  4880. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4881. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4882. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4883. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4884. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4885. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4886. do { \
  4887. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4888. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4889. } while (0)
  4890. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4891. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4892. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4893. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4894. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4895. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4896. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4897. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4898. do { \
  4899. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4900. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4901. } while (0)
  4902. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4903. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4904. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4905. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4906. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4907. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4908. do { \
  4909. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4910. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4911. } while (0)
  4912. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4913. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4914. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4915. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4916. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4917. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4918. do { \
  4919. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4920. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4921. } while (0)
  4922. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4923. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4924. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4925. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4926. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4927. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4928. do { \
  4929. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4930. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4931. } while (0)
  4932. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4933. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4934. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4935. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4936. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4937. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4938. do { \
  4939. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4940. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4941. } while (0)
  4942. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4943. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4944. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4945. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4946. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4947. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  4948. do { \
  4949. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  4950. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  4951. } while (0)
  4952. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  4953. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  4954. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  4955. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  4956. HTT_SRING_SETUP_RING_MSI_DATA_S)
  4957. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  4958. do { \
  4959. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  4960. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  4961. } while (0)
  4962. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  4963. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  4964. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  4965. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  4966. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  4967. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  4968. do { \
  4969. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  4970. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  4971. } while (0)
  4972. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  4973. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  4974. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  4975. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  4976. HTT_SRING_SETUP_SW_INTR_MODE_S)
  4977. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  4978. do { \
  4979. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  4980. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  4981. } while (0)
  4982. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  4983. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  4984. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  4985. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  4986. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  4987. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  4988. do { \
  4989. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  4990. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  4991. } while (0)
  4992. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  4993. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  4994. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  4995. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  4996. HTT_SRING_SETUP_INTR_LOW_TH_S)
  4997. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  4998. do { \
  4999. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  5000. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  5001. } while (0)
  5002. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  5003. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  5004. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  5005. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  5006. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  5007. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  5008. do { \
  5009. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  5010. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  5011. } while (0)
  5012. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  5013. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  5014. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  5015. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  5016. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  5017. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  5018. do { \
  5019. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  5020. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  5021. } while (0)
  5022. /**
  5023. * @brief host -> target RX ring selection config message
  5024. *
  5025. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  5026. *
  5027. * @details
  5028. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5029. * configure RXDMA rings.
  5030. * The configuration is per ring based and includes both packet subtypes
  5031. * and PPDU/MPDU TLVs.
  5032. *
  5033. * The message would appear as follows:
  5034. *
  5035. * |31 28|27|26|25|24|23 16|15 | 11| 10|9 8|7 0|
  5036. * |-----+--+--+--+--+----------------+----+---+---+---+---------------|
  5037. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5038. * |-------------------------------------------------------------------|
  5039. * | rsvd2 | ring_buffer_size |
  5040. * |-------------------------------------------------------------------|
  5041. * | packet_type_enable_flags_0 |
  5042. * |-------------------------------------------------------------------|
  5043. * | packet_type_enable_flags_1 |
  5044. * |-------------------------------------------------------------------|
  5045. * | packet_type_enable_flags_2 |
  5046. * |-------------------------------------------------------------------|
  5047. * | packet_type_enable_flags_3 |
  5048. * |-------------------------------------------------------------------|
  5049. * | tlv_filter_in_flags |
  5050. * |-------------------------------------------------------------------|
  5051. * | rx_header_offset | rx_packet_offset |
  5052. * |-------------------------------------------------------------------|
  5053. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5054. * |-------------------------------------------------------------------|
  5055. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5056. * |-------------------------------------------------------------------|
  5057. * | rsvd3 | rx_attention_offset |
  5058. * |-------------------------------------------------------------------|
  5059. * | rsvd4 | mo| fp| rx_drop_threshold |
  5060. * | |ndp|ndp| |
  5061. * |-------------------------------------------------------------------|
  5062. * Where:
  5063. * PS = pkt_swap
  5064. * SS = status_swap
  5065. * OV = rx_offsets_valid
  5066. * DT = drop_thresh_valid
  5067. * The message is interpreted as follows:
  5068. * dword0 - b'0:7 - msg_type: This will be set to
  5069. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5070. * b'8:15 - pdev_id:
  5071. * 0 (for rings at SOC/UMAC level),
  5072. * 1/2/3 mac id (for rings at LMAC level)
  5073. * b'16:23 - ring_id : Identify the ring to configure.
  5074. * More details can be got from enum htt_srng_ring_id
  5075. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5076. * BUF_RING_CFG_0 defs within HW .h files,
  5077. * e.g. wmac_top_reg_seq_hwioreg.h
  5078. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5079. * BUF_RING_CFG_0 defs within HW .h files,
  5080. * e.g. wmac_top_reg_seq_hwioreg.h
  5081. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5082. * configuration fields are valid
  5083. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5084. * rx_drop_threshold field is valid
  5085. * b'28 - rx_mon_global_en: Enable/Disable global register
  5086. 8 configuration in Rx monitor module.
  5087. * b'29:31 - rsvd1: reserved for future use
  5088. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5089. * in byte units.
  5090. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5091. * b'16:18 - config_length_mgmt (MGMT):
  5092. * Represents the length of mpdu bytes for mgmt pkt.
  5093. * valid values:
  5094. * 001 - 64bytes
  5095. * 010 - 128bytes
  5096. * 100 - 256bytes
  5097. * 111 - Full mpdu bytes
  5098. * b'19:21 - config_length_ctrl (CTRL):
  5099. * Represents the length of mpdu bytes for ctrl pkt.
  5100. * valid values:
  5101. * 001 - 64bytes
  5102. * 010 - 128bytes
  5103. * 100 - 256bytes
  5104. * 111 - Full mpdu bytes
  5105. * b'22:24 - config_length_data (DATA):
  5106. * Represents the length of mpdu bytes for data pkt.
  5107. * valid values:
  5108. * 001 - 64bytes
  5109. * 010 - 128bytes
  5110. * 100 - 256bytes
  5111. * 111 - Full mpdu bytes
  5112. * b'25:26 - rx_hdr_len:
  5113. * Specifies the number of bytes of recvd packet to copy
  5114. * into the rx_hdr tlv.
  5115. * supported values for now by host:
  5116. * 01 - 64bytes
  5117. * 10 - 128bytes
  5118. * 11 - 256bytes
  5119. * default - 128 bytes
  5120. * b'27:31 - rsvd2: Reserved for future use
  5121. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5122. * Enable MGMT packet from 0b0000 to 0b1001
  5123. * bits from low to high: FP, MD, MO - 3 bits
  5124. * FP: Filter_Pass
  5125. * MD: Monitor_Direct
  5126. * MO: Monitor_Other
  5127. * 10 mgmt subtypes * 3 bits -> 30 bits
  5128. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5129. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5130. * Enable MGMT packet from 0b1010 to 0b1111
  5131. * bits from low to high: FP, MD, MO - 3 bits
  5132. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5133. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5134. * Enable CTRL packet from 0b0000 to 0b1001
  5135. * bits from low to high: FP, MD, MO - 3 bits
  5136. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5137. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5138. * Enable CTRL packet from 0b1010 to 0b1111,
  5139. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5140. * bits from low to high: FP, MD, MO - 3 bits
  5141. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5142. * dword6 - b'0:31 - tlv_filter_in_flags:
  5143. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5144. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5145. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5146. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5147. * A value of 0 will be considered as ignore this config.
  5148. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5149. * e.g. wmac_top_reg_seq_hwioreg.h
  5150. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5151. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5152. * A value of 0 will be considered as ignore this config.
  5153. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5154. * e.g. wmac_top_reg_seq_hwioreg.h
  5155. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5156. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5157. * A value of 0 will be considered as ignore this config.
  5158. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5159. * e.g. wmac_top_reg_seq_hwioreg.h
  5160. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5161. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5162. * A value of 0 will be considered as ignore this config.
  5163. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5164. * e.g. wmac_top_reg_seq_hwioreg.h
  5165. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5166. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5167. * A value of 0 will be considered as ignore this config.
  5168. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5169. * e.g. wmac_top_reg_seq_hwioreg.h
  5170. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5171. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5172. * A value of 0 will be considered as ignore this config.
  5173. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5174. * e.g. wmac_top_reg_seq_hwioreg.h
  5175. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5176. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5177. * A value of 0 will be considered as ignore this config.
  5178. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5179. * e.g. wmac_top_reg_seq_hwioreg.h
  5180. * - b'16:31 - rsvd3 for future use
  5181. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5182. * to source rings. Consumer drops packets if the available
  5183. * words in the ring falls below the configured threshold
  5184. * value.
  5185. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5186. * by host. 1 -> subscribed
  5187. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5188. * by host. 1 -> subscribed
  5189. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5190. * subscribed by host. 1 -> subscribed
  5191. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5192. * selection for the FP PHY ERR status tlv.
  5193. * 0 - wbm2rxdma_buf_source_ring
  5194. * 1 - fw2rxdma_buf_source_ring
  5195. * 2 - sw2rxdma_buf_source_ring
  5196. * 3 - no_buffer_ring
  5197. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5198. * selection for the FP PHY ERR status tlv.
  5199. * 0 - rxdma_release_ring
  5200. * 1 - rxdma2fw_ring
  5201. * 2 - rxdma2sw_ring
  5202. * 3 - rxdma2reo_ring
  5203. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5204. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5205. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5206. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5207. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5208. * 0: MSDU level logging
  5209. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5210. * 0: MSDU level logging
  5211. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5212. * 0: MSDU level logging
  5213. * - b'23 - word_mask_compaction: enable/disable word mask for
  5214. * mpdu/msdu start/end tlvs
  5215. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5216. * manager override
  5217. * - b'25:28 - rbm_override_val: return buffer manager override value
  5218. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5219. * which have to be posted to host from phy.
  5220. * Corresponding to errors defined in
  5221. * phyrx_abort_request_reason enums 0 to 31.
  5222. * Refer to RXPCU register definition header files for the
  5223. * phyrx_abort_request_reason enum definition.
  5224. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5225. * errors which have to be posted to host from phy.
  5226. * Corresponding to errors defined in
  5227. * phyrx_abort_request_reason enums 32 to 63.
  5228. * Refer to RXPCU register definition header files for the
  5229. * phyrx_abort_request_reason enum definition.
  5230. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5231. * applicable if word mask enabled
  5232. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5233. * applicable if word mask enabled
  5234. * - b'19:31 - rsvd7
  5235. * dword15- b'0:16 - rx_msdu_end_word_mask
  5236. * - b'17:31 - rsvd5
  5237. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5238. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5239. * buffer
  5240. * 1: RX_PKT TLV logging at specified offset for the
  5241. * subsequent buffer
  5242. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5243. */
  5244. PREPACK struct htt_rx_ring_selection_cfg_t {
  5245. A_UINT32 msg_type: 8,
  5246. pdev_id: 8,
  5247. ring_id: 8,
  5248. status_swap: 1,
  5249. pkt_swap: 1,
  5250. rx_offsets_valid: 1,
  5251. drop_thresh_valid: 1,
  5252. rx_mon_global_en: 1,
  5253. rsvd1: 3;
  5254. A_UINT32 ring_buffer_size: 16,
  5255. config_length_mgmt:3,
  5256. config_length_ctrl:3,
  5257. config_length_data:3,
  5258. rx_hdr_len: 2,
  5259. rsvd2: 5;
  5260. A_UINT32 packet_type_enable_flags_0;
  5261. A_UINT32 packet_type_enable_flags_1;
  5262. A_UINT32 packet_type_enable_flags_2;
  5263. A_UINT32 packet_type_enable_flags_3;
  5264. A_UINT32 tlv_filter_in_flags;
  5265. A_UINT32 rx_packet_offset: 16,
  5266. rx_header_offset: 16;
  5267. A_UINT32 rx_mpdu_end_offset: 16,
  5268. rx_mpdu_start_offset: 16;
  5269. A_UINT32 rx_msdu_end_offset: 16,
  5270. rx_msdu_start_offset: 16;
  5271. A_UINT32 rx_attn_offset: 16,
  5272. rsvd3: 16;
  5273. A_UINT32 rx_drop_threshold: 10,
  5274. fp_ndp: 1,
  5275. mo_ndp: 1,
  5276. fp_phy_err: 1,
  5277. fp_phy_err_buf_src: 2,
  5278. fp_phy_err_buf_dest: 2,
  5279. pkt_type_enable_msdu_or_mpdu_logging:3,
  5280. dma_mpdu_mgmt: 1,
  5281. dma_mpdu_ctrl: 1,
  5282. dma_mpdu_data: 1,
  5283. word_mask_compaction_enable:1,
  5284. rbm_override_enable: 1,
  5285. rbm_override_val: 4,
  5286. rsvd4: 3;
  5287. A_UINT32 phy_err_mask;
  5288. A_UINT32 phy_err_mask_cont;
  5289. A_UINT32 rx_mpdu_start_word_mask:16,
  5290. rx_mpdu_end_word_mask: 3,
  5291. rsvd7: 13;
  5292. A_UINT32 rx_msdu_end_word_mask: 17,
  5293. rsvd5: 15;
  5294. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5295. rx_pkt_tlv_offset: 15,
  5296. rsvd6: 16;
  5297. } POSTPACK;
  5298. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5299. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5300. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5301. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5302. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5303. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5304. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5305. do { \
  5306. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5307. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5308. } while (0)
  5309. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5310. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5311. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5312. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5313. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5314. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5315. do { \
  5316. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5317. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5318. } while (0)
  5319. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5320. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5321. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5322. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5323. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5324. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5325. do { \
  5326. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5327. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5328. } while (0)
  5329. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5330. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5331. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5332. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5333. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5334. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5335. do { \
  5336. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5337. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5338. } while (0)
  5339. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5340. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5341. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5342. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5343. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5344. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5345. do { \
  5346. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5347. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5348. } while (0)
  5349. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5350. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5351. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5352. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5353. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5354. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5355. do { \
  5356. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5357. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5358. } while (0)
  5359. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5360. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5361. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5362. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5363. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5364. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5365. do { \
  5366. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5367. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5368. } while (0)
  5369. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5370. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5371. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5372. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5373. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5374. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5375. do { \
  5376. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5377. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5378. } while (0)
  5379. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5380. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5381. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5382. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5383. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5384. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5385. do { \
  5386. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5387. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5388. } while (0)
  5389. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5390. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5391. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5392. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5393. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5394. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5395. do { \
  5396. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5397. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5398. } while (0)
  5399. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5400. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5401. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5402. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5403. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5404. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5405. do { \
  5406. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5407. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5408. } while (0)
  5409. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
  5410. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
  5411. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
  5412. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
  5413. HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
  5414. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
  5415. do { \
  5416. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
  5417. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
  5418. } while(0)
  5419. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5420. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5421. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5422. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5423. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5424. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5425. do { \
  5426. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5427. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5428. } while (0)
  5429. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5430. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5431. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5432. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5433. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5434. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5435. do { \
  5436. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5437. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5438. } while (0)
  5439. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5440. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5441. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5442. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5443. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5444. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5445. do { \
  5446. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5447. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5448. } while (0)
  5449. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5450. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5451. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5452. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5453. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5454. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5455. do { \
  5456. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5457. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5458. } while (0)
  5459. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5460. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5461. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5462. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5463. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5464. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5465. do { \
  5466. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5467. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5468. } while (0)
  5469. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5470. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5471. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5472. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5473. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5474. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5475. do { \
  5476. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5477. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5478. } while (0)
  5479. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5480. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5481. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5482. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5483. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5484. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5485. do { \
  5486. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5487. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5488. } while (0)
  5489. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5490. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5491. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5492. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5493. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5494. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5495. do { \
  5496. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5497. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5498. } while (0)
  5499. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5500. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5501. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5502. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5503. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5504. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5505. do { \
  5506. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5507. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5508. } while (0)
  5509. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5510. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5511. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5512. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5513. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5514. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5515. do { \
  5516. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5517. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5518. } while (0)
  5519. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5520. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5521. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5522. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5523. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5524. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5525. do { \
  5526. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5527. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5528. } while (0)
  5529. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5530. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5531. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5532. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5533. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5534. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5535. do { \
  5536. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5537. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5538. } while (0)
  5539. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5540. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5541. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5542. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5543. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5544. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5545. do { \
  5546. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5547. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5548. } while (0)
  5549. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5550. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5551. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5552. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5553. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5554. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5555. do { \
  5556. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5557. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5558. } while (0)
  5559. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5560. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5561. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5562. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5563. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5564. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5565. do { \
  5566. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5567. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5568. } while (0)
  5569. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5570. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5571. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5572. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5573. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5574. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5575. do { \
  5576. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5577. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5578. } while (0)
  5579. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5580. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5581. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5582. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5583. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5584. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5585. do { \
  5586. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5587. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5588. } while (0)
  5589. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5590. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5591. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5592. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5593. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5594. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5595. do { \
  5596. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5597. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5598. } while (0)
  5599. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5600. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5601. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5602. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5603. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5604. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5605. do { \
  5606. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5607. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5608. } while (0)
  5609. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5610. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5611. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5612. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5613. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5614. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5615. do { \
  5616. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5617. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5618. } while (0)
  5619. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5620. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5621. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5622. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5623. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5624. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5625. do { \
  5626. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5627. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5628. } while (0)
  5629. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5630. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5631. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5632. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5633. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5634. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5635. do { \
  5636. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5637. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5638. } while (0)
  5639. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5640. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5641. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5642. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5643. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5644. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5645. do { \
  5646. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5647. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5648. } while (0)
  5649. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5650. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5651. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5652. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5653. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5654. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5655. do { \
  5656. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5657. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5658. } while (0)
  5659. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5660. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5661. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5662. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5663. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5664. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5665. do { \
  5666. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5667. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5668. } while (0)
  5669. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5670. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5671. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5672. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5673. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5674. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5675. do { \
  5676. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5677. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5678. } while (0)
  5679. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5680. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5681. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5682. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5683. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5684. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5685. do { \
  5686. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  5687. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  5688. } while (0)
  5689. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  5690. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  5691. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  5692. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  5693. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5694. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5695. do { \
  5696. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5697. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5698. } while (0)
  5699. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  5700. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  5701. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  5702. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  5703. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  5704. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  5705. do { \
  5706. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  5707. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  5708. } while (0)
  5709. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  5710. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  5711. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  5712. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  5713. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  5714. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  5715. do { \
  5716. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  5717. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  5718. } while (0)
  5719. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  5720. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  5721. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  5722. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  5723. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  5724. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5725. do { \
  5726. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  5727. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  5728. } while (0)
  5729. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  5730. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  5731. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  5732. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  5733. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  5734. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5735. do { \
  5736. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  5737. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  5738. } while (0)
  5739. /*
  5740. * Subtype based MGMT frames enable bits.
  5741. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  5742. */
  5743. /* association request */
  5744. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  5745. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  5746. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  5747. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  5748. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  5749. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  5750. /* association response */
  5751. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  5752. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  5753. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  5754. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  5755. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  5756. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  5757. /* Reassociation request */
  5758. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  5759. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  5760. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  5761. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  5762. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  5763. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  5764. /* Reassociation response */
  5765. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  5766. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  5767. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  5768. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  5769. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  5770. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  5771. /* Probe request */
  5772. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  5773. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  5774. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  5775. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  5776. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  5777. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  5778. /* Probe response */
  5779. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  5780. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  5781. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  5782. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  5783. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  5784. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  5785. /* Timing Advertisement */
  5786. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  5787. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  5788. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  5789. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  5790. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  5791. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  5792. /* Reserved */
  5793. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  5794. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  5795. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  5796. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  5797. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  5798. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  5799. /* Beacon */
  5800. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  5801. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  5802. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  5803. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  5804. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  5805. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  5806. /* ATIM */
  5807. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  5808. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  5809. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  5810. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  5811. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  5812. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  5813. /* Disassociation */
  5814. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  5815. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  5816. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  5817. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  5818. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  5819. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  5820. /* Authentication */
  5821. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  5822. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  5823. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  5824. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  5825. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  5826. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  5827. /* Deauthentication */
  5828. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  5829. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  5830. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  5831. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  5832. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  5833. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  5834. /* Action */
  5835. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  5836. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  5837. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  5838. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  5839. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  5840. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  5841. /* Action No Ack */
  5842. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  5843. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  5844. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  5845. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  5846. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  5847. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  5848. /* Reserved */
  5849. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  5850. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  5851. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  5852. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  5853. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  5854. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  5855. /*
  5856. * Subtype based CTRL frames enable bits.
  5857. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  5858. */
  5859. /* Reserved */
  5860. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  5861. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  5862. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  5863. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  5864. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  5865. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  5866. /* Reserved */
  5867. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  5868. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  5869. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  5870. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  5871. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  5872. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  5873. /* Reserved */
  5874. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  5875. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  5876. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  5877. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  5878. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  5879. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  5880. /* Reserved */
  5881. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  5882. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  5883. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  5884. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  5885. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  5886. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  5887. /* Reserved */
  5888. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  5889. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  5890. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  5891. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  5892. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  5893. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  5894. /* Reserved */
  5895. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  5896. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  5897. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  5898. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  5899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  5900. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  5901. /* Reserved */
  5902. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  5903. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  5904. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  5905. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  5906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  5907. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  5908. /* Control Wrapper */
  5909. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  5910. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  5911. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  5912. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  5913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  5914. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  5915. /* Block Ack Request */
  5916. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  5917. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  5918. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  5919. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  5920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  5921. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  5922. /* Block Ack*/
  5923. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  5924. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  5925. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  5926. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  5927. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  5928. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  5929. /* PS-POLL */
  5930. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  5931. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  5932. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  5933. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  5934. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  5935. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  5936. /* RTS */
  5937. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  5938. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  5939. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  5940. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  5941. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  5942. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  5943. /* CTS */
  5944. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  5945. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  5946. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  5947. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  5948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  5949. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  5950. /* ACK */
  5951. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  5952. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  5953. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  5954. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  5955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  5956. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  5957. /* CF-END */
  5958. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  5959. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  5960. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  5961. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  5962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  5963. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  5964. /* CF-END + CF-ACK */
  5965. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  5966. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  5967. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  5968. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  5969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  5970. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  5971. /* Multicast data */
  5972. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  5973. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  5974. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  5975. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  5976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  5977. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  5978. /* Unicast data */
  5979. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  5980. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  5981. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  5982. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  5983. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  5984. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  5985. /* NULL data */
  5986. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  5987. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  5988. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  5989. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  5990. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  5991. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  5992. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  5993. do { \
  5994. HTT_CHECK_SET_VAL(httsym, value); \
  5995. (word) |= (value) << httsym##_S; \
  5996. } while (0)
  5997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  5998. (((word) & httsym##_M) >> httsym##_S)
  5999. #define htt_rx_ring_pkt_enable_subtype_set( \
  6000. word, flag, mode, type, subtype, val) \
  6001. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  6002. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  6003. #define htt_rx_ring_pkt_enable_subtype_get( \
  6004. word, flag, mode, type, subtype) \
  6005. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  6006. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  6007. /* Definition to filter in TLVs */
  6008. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  6009. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  6010. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  6011. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  6012. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  6013. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  6014. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  6015. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  6016. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  6017. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  6018. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  6019. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  6020. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  6021. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  6022. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  6023. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  6024. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  6025. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  6026. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  6027. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  6028. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  6029. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  6030. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  6031. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  6032. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  6033. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  6034. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
  6035. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
  6036. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  6037. do { \
  6038. HTT_CHECK_SET_VAL(httsym, enable); \
  6039. (word) |= (enable) << httsym##_S; \
  6040. } while (0)
  6041. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  6042. (((word) & httsym##_M) >> httsym##_S)
  6043. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  6044. HTT_RX_RING_TLV_ENABLE_SET( \
  6045. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  6046. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  6047. HTT_RX_RING_TLV_ENABLE_GET( \
  6048. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6049. /**
  6050. * @brief host -> target TX monitor config message
  6051. *
  6052. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6053. *
  6054. * @details
  6055. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6056. * configure RXDMA rings.
  6057. * The configuration is per ring based and includes both packet types
  6058. * and PPDU/MPDU TLVs.
  6059. *
  6060. * The message would appear as follows:
  6061. *
  6062. * |31 26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6063. * |--------+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6064. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  6065. * |-----------+--------+--------+-----+------------------------------------|
  6066. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6067. * |--------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6068. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6069. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6070. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6071. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6072. * |------------------------------------------------------------------------|
  6073. * | tlv_filter_mask_in0 |
  6074. * |------------------------------------------------------------------------|
  6075. * | tlv_filter_mask_in1 |
  6076. * |------------------------------------------------------------------------|
  6077. * | tlv_filter_mask_in2 |
  6078. * |------------------------------------------------------------------------|
  6079. * | tlv_filter_mask_in3 |
  6080. * |-----------------+-----------------+---------------------+--------------|
  6081. * | tx_msdu_start_wm| tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6082. * |------------------------------------------------------------------------|
  6083. * | pcu_ppdu_setup_word_mask |
  6084. * |--------------------+--+--+--+-----+---------------------+--------------|
  6085. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6086. * |------------------------------------------------------------------------|
  6087. *
  6088. * Where:
  6089. * PS = pkt_swap
  6090. * SS = status_swap
  6091. * The message is interpreted as follows:
  6092. * dword0 - b'0:7 - msg_type: This will be set to
  6093. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6094. * b'8:15 - pdev_id:
  6095. * 0 (for rings at SOC level),
  6096. * 1/2/3 mac id (for rings at LMAC level)
  6097. * b'16:23 - ring_id : Identify the ring to configure.
  6098. * More details can be got from enum htt_srng_ring_id
  6099. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6100. * BUF_RING_CFG_0 defs within HW .h files,
  6101. * e.g. wmac_top_reg_seq_hwioreg.h
  6102. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6103. * BUF_RING_CFG_0 defs within HW .h files,
  6104. * e.g. wmac_top_reg_seq_hwioreg.h
  6105. * b'26 - tx_mon_global_en: Enable/Disable global register
  6106. * configuration in Tx monitor module.
  6107. * b'27:31 - rsvd1: reserved for future use
  6108. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6109. * in byte units.
  6110. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6111. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6112. * 64, 128, 256.
  6113. * If all 3 bits are set config length is > 256.
  6114. * if val is '0', then ignore this field.
  6115. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6116. * 64, 128, 256.
  6117. * If all 3 bits are set config length is > 256.
  6118. * if val is '0', then ignore this field.
  6119. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6120. * 64, 128, 256.
  6121. * If all 3 bits are set config length is > 256.
  6122. * If val is '0', then ignore this field.
  6123. * - b'25:31 - rsvd2: Reserved for future use
  6124. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6125. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6126. * If packet_type_enable_flags is '1' for MGMT type,
  6127. * monitor will ignore this bit and allow this TLV.
  6128. * If packet_type_enable_flags is '0' for MGMT type,
  6129. * monitor will use this bit to enable/disable logging
  6130. * of this TLV.
  6131. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6132. * If packet_type_enable_flags is '1' for CTRL type,
  6133. * monitor will ignore this bit and allow this TLV.
  6134. * If packet_type_enable_flags is '0' for CTRL type,
  6135. * monitor will use this bit to enable/disable logging
  6136. * of this TLV.
  6137. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6138. * If packet_type_enable_flags is '1' for DATA type,
  6139. * monitor will ignore this bit and allow this TLV.
  6140. * If packet_type_enable_flags is '0' for DATA type,
  6141. * monitor will use this bit to enable/disable logging
  6142. * of this TLV.
  6143. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6144. * If packet_type_enable_flags is '1' for MGMT type,
  6145. * monitor will ignore this bit and allow this TLV.
  6146. * If packet_type_enable_flags is '0' for MGMT type,
  6147. * monitor will use this bit to enable/disable logging
  6148. * of this TLV.
  6149. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6150. * If packet_type_enable_flags is '1' for CTRL type,
  6151. * monitor will ignore this bit and allow this TLV.
  6152. * If packet_type_enable_flags is '0' for CTRL type,
  6153. * monitor will use this bit to enable/disable logging
  6154. * of this TLV.
  6155. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6156. * If packet_type_enable_flags is '1' for DATA type,
  6157. * monitor will ignore this bit and allow this TLV.
  6158. * If packet_type_enable_flags is '0' for DATA type,
  6159. * monitor will use this bit to enable/disable logging
  6160. * of this TLV.
  6161. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6162. * If packet_type_enable_flags is '1' for MGMT type,
  6163. * monitor will ignore this bit and allow this TLV.
  6164. * If packet_type_enable_flags is '0' for MGMT type,
  6165. * monitor will use this bit to enable/disable logging
  6166. * of this TLV.
  6167. * If filter_in_TX_MPDU_START = 1 it is recommended
  6168. * to set this bit.
  6169. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6170. * If packet_type_enable_flags is '1' for CTRL type,
  6171. * monitor will ignore this bit and allow this TLV.
  6172. * If packet_type_enable_flags is '0' for CTRL type,
  6173. * monitor will use this bit to enable/disable logging
  6174. * of this TLV.
  6175. * If filter_in_TX_MPDU_START = 1 it is recommended
  6176. * to set this bit.
  6177. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6178. * If packet_type_enable_flags is '1' for DATA type,
  6179. * monitor will ignore this bit and allow this TLV.
  6180. * If packet_type_enable_flags is '0' for DATA type,
  6181. * monitor will use this bit to enable/disable logging
  6182. * of this TLV.
  6183. * If filter_in_TX_MPDU_START = 1 it is recommended
  6184. * to set this bit.
  6185. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6186. * If packet_type_enable_flags is '1' for MGMT type,
  6187. * monitor will ignore this bit and allow this TLV.
  6188. * If packet_type_enable_flags is '0' for MGMT type,
  6189. * monitor will use this bit to enable/disable logging
  6190. * of this TLV.
  6191. * If filter_in_TX_MSDU_START = 1 it is recommended
  6192. * to set this bit.
  6193. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6194. * If packet_type_enable_flags is '1' for CTRL type,
  6195. * monitor will ignore this bit and allow this TLV.
  6196. * If packet_type_enable_flags is '0' for CTRL type,
  6197. * monitor will use this bit to enable/disable logging
  6198. * of this TLV.
  6199. * If filter_in_TX_MSDU_START = 1 it is recommended
  6200. * to set this bit.
  6201. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6202. * If packet_type_enable_flags is '1' for DATA type,
  6203. * monitor will ignore this bit and allow this TLV.
  6204. * If packet_type_enable_flags is '0' for DATA type,
  6205. * monitor will use this bit to enable/disable logging
  6206. * of this TLV.
  6207. * If filter_in_TX_MSDU_START = 1 it is recommended
  6208. * to set this bit.
  6209. * b'15:31 - rsvd3: Reserved for future use
  6210. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6211. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6212. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6213. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6214. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6215. * - b'8:15 - tx_peer_entry_word_mask:
  6216. * - b'16:23 - tx_queue_ext_word_mask:
  6217. * - b'24:31 - tx_msdu_start_word_mask:
  6218. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6219. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6220. * - b'8:15 - rxpcu_user_setup_word_mask:
  6221. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6222. * MGMT, CTRL, DATA
  6223. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6224. * 0 -> MSDU level logging is enabled
  6225. * (valid only if bit is set in
  6226. * pkt_type_enable_msdu_or_mpdu_logging)
  6227. * 1 -> MPDU level logging is enabled
  6228. * (valid only if bit is set in
  6229. * pkt_type_enable_msdu_or_mpdu_logging)
  6230. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6231. * 0 -> MSDU level logging is enabled
  6232. * (valid only if bit is set in
  6233. * pkt_type_enable_msdu_or_mpdu_logging)
  6234. * 1 -> MPDU level logging is enabled
  6235. * (valid only if bit is set in
  6236. * pkt_type_enable_msdu_or_mpdu_logging)
  6237. * - b'21 - dma_mpdu_data(D) : For DATA
  6238. * 0 -> MSDU level logging is enabled
  6239. * (valid only if bit is set in
  6240. * pkt_type_enable_msdu_or_mpdu_logging)
  6241. * 1 -> MPDU level logging is enabled
  6242. * (valid only if bit is set in
  6243. * pkt_type_enable_msdu_or_mpdu_logging)
  6244. * - b'22:31 - rsvd4 for future use
  6245. */
  6246. PREPACK struct htt_tx_monitor_cfg_t {
  6247. A_UINT32 msg_type: 8,
  6248. pdev_id: 8,
  6249. ring_id: 8,
  6250. status_swap: 1,
  6251. pkt_swap: 1,
  6252. tx_mon_global_en: 1,
  6253. rsvd1: 5;
  6254. A_UINT32 ring_buffer_size: 16,
  6255. config_length_mgmt: 3,
  6256. config_length_ctrl: 3,
  6257. config_length_data: 3,
  6258. rsvd2: 7;
  6259. A_UINT32 pkt_type_enable_flags: 3,
  6260. filter_in_tx_mpdu_start_mgmt: 1,
  6261. filter_in_tx_mpdu_start_ctrl: 1,
  6262. filter_in_tx_mpdu_start_data: 1,
  6263. filter_in_tx_msdu_start_mgmt: 1,
  6264. filter_in_tx_msdu_start_ctrl: 1,
  6265. filter_in_tx_msdu_start_data: 1,
  6266. filter_in_tx_mpdu_end_mgmt: 1,
  6267. filter_in_tx_mpdu_end_ctrl: 1,
  6268. filter_in_tx_mpdu_end_data: 1,
  6269. filter_in_tx_msdu_end_mgmt: 1,
  6270. filter_in_tx_msdu_end_ctrl: 1,
  6271. filter_in_tx_msdu_end_data: 1,
  6272. rsvd3: 17;
  6273. A_UINT32 tlv_filter_mask_in0;
  6274. A_UINT32 tlv_filter_mask_in1;
  6275. A_UINT32 tlv_filter_mask_in2;
  6276. A_UINT32 tlv_filter_mask_in3;
  6277. A_UINT32 tx_fes_setup_word_mask: 8,
  6278. tx_peer_entry_word_mask: 8,
  6279. tx_queue_ext_word_mask: 8,
  6280. tx_msdu_start_word_mask: 8;
  6281. A_UINT32 pcu_ppdu_setup_word_mask;
  6282. A_UINT32 tx_mpdu_start_word_mask: 8,
  6283. rxpcu_user_setup_word_mask: 8,
  6284. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6285. dma_mpdu_mgmt: 1,
  6286. dma_mpdu_ctrl: 1,
  6287. dma_mpdu_data: 1,
  6288. rsvd4: 10;
  6289. } POSTPACK;
  6290. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6291. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6292. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6293. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6294. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6295. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6296. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6297. do { \
  6298. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6299. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6300. } while (0)
  6301. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6302. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6303. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6304. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6305. HTT_TX_MONITOR_CFG_RING_ID_S)
  6306. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6307. do { \
  6308. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6309. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6310. } while (0)
  6311. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6312. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6313. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6314. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6315. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6316. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6317. do { \
  6318. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6319. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6320. } while (0)
  6321. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6322. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6323. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6324. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6325. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6326. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6327. do { \
  6328. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6329. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6330. } while (0)
  6331. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6332. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6333. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6334. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6335. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6336. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6337. do { \
  6338. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6339. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6340. } while (0)
  6341. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6342. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6343. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6344. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6345. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6346. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6347. do { \
  6348. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6349. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6350. } while (0)
  6351. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6352. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6353. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6354. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6355. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6356. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6357. do { \
  6358. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6359. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6360. } while (0)
  6361. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6362. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6363. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6364. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6365. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6366. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6367. do { \
  6368. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6369. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6370. } while (0)
  6371. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6372. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6373. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6374. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6375. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6376. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6377. do { \
  6378. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6379. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6380. } while (0)
  6381. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6382. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6383. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6384. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6385. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6386. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6387. do { \
  6388. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6389. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6390. } while (0)
  6391. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6392. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6393. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6394. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6395. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6396. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6397. do { \
  6398. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6399. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6400. } while (0)
  6401. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6402. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6403. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6404. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6405. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6406. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6407. do { \
  6408. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6409. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6410. } while (0)
  6411. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6412. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6413. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6414. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6415. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6416. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6417. do { \
  6418. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6419. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6420. } while (0)
  6421. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6422. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6423. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6424. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6425. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6426. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6427. do { \
  6428. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6429. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6430. } while (0)
  6431. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6432. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6433. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6434. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6435. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6436. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6437. do { \
  6438. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6439. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6440. } while (0)
  6441. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6442. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6443. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6444. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6445. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6446. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6447. do { \
  6448. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6449. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6450. } while (0)
  6451. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6452. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6453. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6454. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6455. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6456. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6457. do { \
  6458. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6459. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6460. } while (0)
  6461. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6462. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6463. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6464. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  6465. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  6466. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  6467. do { \
  6468. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  6469. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  6470. } while (0)
  6471. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  6472. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  6473. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  6474. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  6475. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  6476. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  6477. do { \
  6478. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  6479. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  6480. } while (0)
  6481. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  6482. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  6483. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  6484. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  6485. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  6486. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  6487. do { \
  6488. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  6489. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  6490. } while (0)
  6491. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  6492. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  6493. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  6494. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  6495. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  6496. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  6497. do { \
  6498. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  6499. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  6500. } while (0)
  6501. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  6502. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  6503. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  6504. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  6505. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  6506. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  6507. do { \
  6508. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  6509. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  6510. } while (0)
  6511. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  6512. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  6513. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  6514. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  6515. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  6516. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  6517. do { \
  6518. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  6519. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  6520. } while (0)
  6521. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  6522. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  6523. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  6524. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  6525. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  6526. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  6527. do { \
  6528. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  6529. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  6530. } while (0)
  6531. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  6532. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  6533. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  6534. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  6535. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  6536. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  6537. do { \
  6538. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  6539. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  6540. } while (0)
  6541. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  6542. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  6543. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  6544. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  6545. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  6546. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  6547. do { \
  6548. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  6549. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  6550. } while (0)
  6551. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  6552. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  6553. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  6554. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  6555. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  6556. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  6557. do { \
  6558. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  6559. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  6560. } while (0)
  6561. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  6562. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  6563. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  6564. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  6565. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  6566. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  6567. do { \
  6568. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  6569. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  6570. } while (0)
  6571. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  6572. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  6573. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  6574. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  6575. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  6576. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6577. do { \
  6578. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  6579. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  6580. } while (0)
  6581. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  6582. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  6583. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  6584. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  6585. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  6586. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  6587. do { \
  6588. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  6589. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  6590. } while (0)
  6591. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  6592. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  6593. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  6594. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  6595. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  6596. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  6597. do { \
  6598. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  6599. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  6600. } while (0)
  6601. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  6602. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  6603. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  6604. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  6605. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  6606. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  6607. do { \
  6608. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  6609. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  6610. } while (0)
  6611. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  6612. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  6613. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  6614. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  6615. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  6616. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  6617. do { \
  6618. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  6619. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  6620. } while (0)
  6621. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  6622. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  6623. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  6624. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  6625. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  6626. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  6627. do { \
  6628. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  6629. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  6630. } while (0)
  6631. /*
  6632. * pkt_type_enable_flags
  6633. */
  6634. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  6635. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  6636. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  6637. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  6638. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  6639. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  6640. /*
  6641. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  6642. */
  6643. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  6644. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  6645. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  6646. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  6647. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  6648. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  6649. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  6650. do { \
  6651. HTT_CHECK_SET_VAL(httsym, value); \
  6652. (word) |= (value) << httsym##_S; \
  6653. } while (0)
  6654. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  6655. (((word) & httsym##_M) >> httsym##_S)
  6656. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  6657. * type -> MGMT, CTRL, DATA*/
  6658. #define htt_tx_ring_pkt_type_set( \
  6659. word, mode, type, val) \
  6660. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  6661. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  6662. #define htt_tx_ring_pkt_type_get( \
  6663. word, mode, type) \
  6664. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  6665. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  6666. /* Definition to filter in TLVs */
  6667. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  6668. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  6669. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  6670. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  6671. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  6672. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  6673. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  6674. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  6675. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  6676. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  6677. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  6678. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  6679. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  6680. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  6681. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  6682. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  6683. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  6684. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  6685. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  6686. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  6687. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  6688. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  6689. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  6690. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  6691. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  6692. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  6693. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  6694. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  6695. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  6696. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  6697. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  6698. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  6699. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  6700. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  6701. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  6702. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  6703. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  6704. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  6705. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  6706. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  6707. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  6708. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  6709. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  6710. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  6711. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  6712. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  6713. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  6714. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  6715. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  6716. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  6717. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  6718. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  6719. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  6720. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  6721. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  6722. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  6723. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  6724. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  6725. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  6726. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  6727. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  6728. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  6729. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  6730. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  6731. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  6732. do { \
  6733. HTT_CHECK_SET_VAL(httsym, enable); \
  6734. (word) |= (enable) << httsym##_S; \
  6735. } while (0)
  6736. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  6737. (((word) & httsym##_M) >> httsym##_S)
  6738. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  6739. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  6740. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  6741. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  6742. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  6743. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  6744. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  6745. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  6746. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  6747. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  6748. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  6749. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  6750. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  6751. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  6752. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  6753. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  6754. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  6755. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  6756. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  6757. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  6758. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  6759. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  6760. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  6761. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  6762. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  6763. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  6764. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  6765. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  6766. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  6767. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  6768. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  6769. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  6770. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  6771. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  6772. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  6773. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  6774. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  6775. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  6776. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  6777. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  6778. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  6779. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  6780. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  6781. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  6782. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  6783. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  6784. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  6785. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  6786. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  6787. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  6788. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  6789. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  6790. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  6791. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  6792. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  6793. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  6794. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  6795. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  6796. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  6797. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  6798. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  6799. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  6800. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  6801. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  6802. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  6803. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  6804. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  6805. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  6806. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  6807. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  6808. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  6809. do { \
  6810. HTT_CHECK_SET_VAL(httsym, enable); \
  6811. (word) |= (enable) << httsym##_S; \
  6812. } while (0)
  6813. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  6814. (((word) & httsym##_M) >> httsym##_S)
  6815. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  6816. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  6817. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  6818. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  6819. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  6820. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  6821. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  6822. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  6823. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  6824. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  6825. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  6826. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  6827. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  6828. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  6829. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  6830. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  6831. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  6832. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  6833. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  6834. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  6835. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  6836. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  6837. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  6838. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  6839. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  6840. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  6841. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  6842. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  6843. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  6844. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  6845. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  6846. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  6847. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  6848. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  6849. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  6850. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  6851. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  6852. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  6853. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  6854. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  6855. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  6856. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  6857. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  6858. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  6859. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  6860. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  6861. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  6862. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  6863. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  6864. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  6865. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  6866. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  6867. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  6868. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  6869. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  6870. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  6871. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  6872. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  6873. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  6874. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  6875. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  6876. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  6877. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  6878. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  6879. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  6880. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  6881. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  6882. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  6883. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  6884. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  6885. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  6886. do { \
  6887. HTT_CHECK_SET_VAL(httsym, enable); \
  6888. (word) |= (enable) << httsym##_S; \
  6889. } while (0)
  6890. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  6891. (((word) & httsym##_M) >> httsym##_S)
  6892. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  6893. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  6894. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  6895. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  6896. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  6897. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  6898. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  6899. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  6900. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  6901. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  6902. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  6903. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  6904. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  6905. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  6906. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  6907. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  6908. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  6909. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  6910. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  6911. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  6912. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  6913. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  6914. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  6915. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  6916. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  6917. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  6918. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  6919. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  6920. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  6921. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  6922. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  6923. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  6924. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  6925. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  6926. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  6927. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  6928. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  6929. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  6930. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  6931. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  6932. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  6933. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  6934. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  6935. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  6936. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  6937. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  6938. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  6939. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  6940. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  6941. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  6942. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  6943. do { \
  6944. HTT_CHECK_SET_VAL(httsym, enable); \
  6945. (word) |= (enable) << httsym##_S; \
  6946. } while (0)
  6947. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  6948. (((word) & httsym##_M) >> httsym##_S)
  6949. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  6950. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  6951. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  6952. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  6953. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  6954. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  6955. /**
  6956. * @brief host --> target Receive Flow Steering configuration message definition
  6957. *
  6958. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  6959. *
  6960. * host --> target Receive Flow Steering configuration message definition.
  6961. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  6962. * The reason for this is we want RFS to be configured and ready before MAC
  6963. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  6964. *
  6965. * |31 24|23 16|15 9|8|7 0|
  6966. * |----------------+----------------+----------------+----------------|
  6967. * | reserved |E| msg type |
  6968. * |-------------------------------------------------------------------|
  6969. * Where E = RFS enable flag
  6970. *
  6971. * The RFS_CONFIG message consists of a single 4-byte word.
  6972. *
  6973. * Header fields:
  6974. * - MSG_TYPE
  6975. * Bits 7:0
  6976. * Purpose: identifies this as a RFS config msg
  6977. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  6978. * - RFS_CONFIG
  6979. * Bit 8
  6980. * Purpose: Tells target whether to enable (1) or disable (0)
  6981. * flow steering feature when sending rx indication messages to host
  6982. */
  6983. #define HTT_H2T_RFS_CONFIG_M 0x100
  6984. #define HTT_H2T_RFS_CONFIG_S 8
  6985. #define HTT_RX_RFS_CONFIG_GET(_var) \
  6986. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  6987. HTT_H2T_RFS_CONFIG_S)
  6988. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  6989. do { \
  6990. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  6991. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  6992. } while (0)
  6993. #define HTT_RFS_CFG_REQ_BYTES 4
  6994. /**
  6995. * @brief host -> target FW extended statistics request
  6996. *
  6997. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  6998. *
  6999. * @details
  7000. * The following field definitions describe the format of the HTT host
  7001. * to target FW extended stats retrieve message.
  7002. * The message specifies the type of stats the host wants to retrieve.
  7003. *
  7004. * |31 24|23 16|15 8|7 0|
  7005. * |-----------------------------------------------------------|
  7006. * | reserved | stats type | pdev_mask | msg type |
  7007. * |-----------------------------------------------------------|
  7008. * | config param [0] |
  7009. * |-----------------------------------------------------------|
  7010. * | config param [1] |
  7011. * |-----------------------------------------------------------|
  7012. * | config param [2] |
  7013. * |-----------------------------------------------------------|
  7014. * | config param [3] |
  7015. * |-----------------------------------------------------------|
  7016. * | reserved |
  7017. * |-----------------------------------------------------------|
  7018. * | cookie LSBs |
  7019. * |-----------------------------------------------------------|
  7020. * | cookie MSBs |
  7021. * |-----------------------------------------------------------|
  7022. * Header fields:
  7023. * - MSG_TYPE
  7024. * Bits 7:0
  7025. * Purpose: identifies this is a extended stats upload request message
  7026. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  7027. * - PDEV_MASK
  7028. * Bits 8:15
  7029. * Purpose: identifies the mask of PDEVs to retrieve stats from
  7030. * Value: This is a overloaded field, refer to usage and interpretation of
  7031. * PDEV in interface document.
  7032. * Bit 8 : Reserved for SOC stats
  7033. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7034. * Indicates MACID_MASK in DBS
  7035. * - STATS_TYPE
  7036. * Bits 23:16
  7037. * Purpose: identifies which FW statistics to upload
  7038. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7039. * - Reserved
  7040. * Bits 31:24
  7041. * - CONFIG_PARAM [0]
  7042. * Bits 31:0
  7043. * Purpose: give an opaque configuration value to the specified stats type
  7044. * Value: stats-type specific configuration value
  7045. * Refer to htt_stats.h for interpretation for each stats sub_type
  7046. * - CONFIG_PARAM [1]
  7047. * Bits 31:0
  7048. * Purpose: give an opaque configuration value to the specified stats type
  7049. * Value: stats-type specific configuration value
  7050. * Refer to htt_stats.h for interpretation for each stats sub_type
  7051. * - CONFIG_PARAM [2]
  7052. * Bits 31:0
  7053. * Purpose: give an opaque configuration value to the specified stats type
  7054. * Value: stats-type specific configuration value
  7055. * Refer to htt_stats.h for interpretation for each stats sub_type
  7056. * - CONFIG_PARAM [3]
  7057. * Bits 31:0
  7058. * Purpose: give an opaque configuration value to the specified stats type
  7059. * Value: stats-type specific configuration value
  7060. * Refer to htt_stats.h for interpretation for each stats sub_type
  7061. * - Reserved [31:0] for future use.
  7062. * - COOKIE_LSBS
  7063. * Bits 31:0
  7064. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7065. * message with its preceding host->target stats request message.
  7066. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7067. * - COOKIE_MSBS
  7068. * Bits 31:0
  7069. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7070. * message with its preceding host->target stats request message.
  7071. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7072. */
  7073. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7074. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7075. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7076. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7077. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7078. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7079. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7080. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7081. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7082. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7083. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7084. do { \
  7085. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7086. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7087. } while (0)
  7088. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7089. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7090. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7091. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7092. do { \
  7093. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7094. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7095. } while (0)
  7096. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7097. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7098. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7099. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7100. do { \
  7101. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7102. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7103. } while (0)
  7104. /**
  7105. * @brief host -> target FW streaming statistics request
  7106. *
  7107. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7108. *
  7109. * @details
  7110. * The following field definitions describe the format of the HTT host
  7111. * to target message that requests the target to start or stop producing
  7112. * ongoing stats of the specified type.
  7113. *
  7114. * |31|30 |23 16|15 8|7 0|
  7115. * |-----------------------------------------------------------|
  7116. * |EN| reserved | stats type | reserved | msg type |
  7117. * |-----------------------------------------------------------|
  7118. * | config param [0] |
  7119. * |-----------------------------------------------------------|
  7120. * | config param [1] |
  7121. * |-----------------------------------------------------------|
  7122. * | config param [2] |
  7123. * |-----------------------------------------------------------|
  7124. * | config param [3] |
  7125. * |-----------------------------------------------------------|
  7126. * Where:
  7127. * - EN is an enable/disable flag
  7128. * Header fields:
  7129. * - MSG_TYPE
  7130. * Bits 7:0
  7131. * Purpose: identifies this is a streaming stats upload request message
  7132. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7133. * - STATS_TYPE
  7134. * Bits 23:16
  7135. * Purpose: identifies which FW statistics to upload
  7136. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7137. * Only the htt_dbg_ext_stats_type values identified as streaming
  7138. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7139. * - ENABLE
  7140. * Bit 31
  7141. * Purpose: enable/disable the target's ongoing stats of the specified type
  7142. * Value:
  7143. * 0 - disable ongoing production of the specified stats type
  7144. * 1 - enable ongoing production of the specified stats type
  7145. * - CONFIG_PARAM [0]
  7146. * Bits 31:0
  7147. * Purpose: give an opaque configuration value to the specified stats type
  7148. * Value: stats-type specific configuration value
  7149. * Refer to htt_stats.h for interpretation for each stats sub_type
  7150. * - CONFIG_PARAM [1]
  7151. * Bits 31:0
  7152. * Purpose: give an opaque configuration value to the specified stats type
  7153. * Value: stats-type specific configuration value
  7154. * Refer to htt_stats.h for interpretation for each stats sub_type
  7155. * - CONFIG_PARAM [2]
  7156. * Bits 31:0
  7157. * Purpose: give an opaque configuration value to the specified stats type
  7158. * Value: stats-type specific configuration value
  7159. * Refer to htt_stats.h for interpretation for each stats sub_type
  7160. * - CONFIG_PARAM [3]
  7161. * Bits 31:0
  7162. * Purpose: give an opaque configuration value to the specified stats type
  7163. * Value: stats-type specific configuration value
  7164. * Refer to htt_stats.h for interpretation for each stats sub_type
  7165. */
  7166. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7167. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7168. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7169. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7170. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7171. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7172. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7173. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7174. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7175. do { \
  7176. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7177. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7178. } while (0)
  7179. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7180. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7181. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7182. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7183. do { \
  7184. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7185. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7186. } while (0)
  7187. /**
  7188. * @brief host -> target FW PPDU_STATS request message
  7189. *
  7190. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7191. *
  7192. * @details
  7193. * The following field definitions describe the format of the HTT host
  7194. * to target FW for PPDU_STATS_CFG msg.
  7195. * The message allows the host to configure the PPDU_STATS_IND messages
  7196. * produced by the target.
  7197. *
  7198. * |31 24|23 16|15 8|7 0|
  7199. * |-----------------------------------------------------------|
  7200. * | REQ bit mask | pdev_mask | msg type |
  7201. * |-----------------------------------------------------------|
  7202. * Header fields:
  7203. * - MSG_TYPE
  7204. * Bits 7:0
  7205. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7206. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7207. * - PDEV_MASK
  7208. * Bits 8:15
  7209. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7210. * Value: This is a overloaded field, refer to usage and interpretation of
  7211. * PDEV in interface document.
  7212. * Bit 8 : Reserved for SOC stats
  7213. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7214. * Indicates MACID_MASK in DBS
  7215. * - REQ_TLV_BIT_MASK
  7216. * Bits 16:31
  7217. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7218. * needs to be included in the target's PPDU_STATS_IND messages.
  7219. * Value: refer htt_ppdu_stats_tlv_tag_t
  7220. *
  7221. */
  7222. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7223. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7224. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7225. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7226. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7227. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7228. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7229. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7230. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7231. do { \
  7232. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7233. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7234. } while (0)
  7235. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7236. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7237. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7238. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7239. do { \
  7240. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7241. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7242. } while (0)
  7243. /**
  7244. * @brief Host-->target HTT RX FSE setup message
  7245. *
  7246. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7247. *
  7248. * @details
  7249. * Through this message, the host will provide details of the flow tables
  7250. * in host DDR along with hash keys.
  7251. * This message can be sent per SOC or per PDEV, which is differentiated
  7252. * by pdev id values.
  7253. * The host will allocate flow search table and sends table size,
  7254. * physical DMA address of flow table, and hash keys to firmware to
  7255. * program into the RXOLE FSE HW block.
  7256. *
  7257. * The following field definitions describe the format of the RX FSE setup
  7258. * message sent from the host to target
  7259. *
  7260. * Header fields:
  7261. * dword0 - b'7:0 - msg_type: This will be set to
  7262. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7263. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7264. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7265. * pdev's LMAC ring.
  7266. * b'31:16 - reserved : Reserved for future use
  7267. * dword1 - b'19:0 - number of records: This field indicates the number of
  7268. * entries in the flow table. For example: 8k number of
  7269. * records is equivalent to
  7270. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7271. * b'27:20 - max search: This field specifies the skid length to FSE
  7272. * parser HW module whenever match is not found at the
  7273. * exact index pointed by hash.
  7274. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7275. * Refer htt_ip_da_sa_prefix below for more details.
  7276. * b'31:30 - reserved: Reserved for future use
  7277. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7278. * table allocated by host in DDR
  7279. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7280. * table allocated by host in DDR
  7281. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7282. * entry hashing
  7283. *
  7284. *
  7285. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7286. * |---------------------------------------------------------------|
  7287. * | reserved | pdev_id | MSG_TYPE |
  7288. * |---------------------------------------------------------------|
  7289. * |resvd|IPDSA| max_search | Number of records |
  7290. * |---------------------------------------------------------------|
  7291. * | base address lo |
  7292. * |---------------------------------------------------------------|
  7293. * | base address high |
  7294. * |---------------------------------------------------------------|
  7295. * | toeplitz key 31_0 |
  7296. * |---------------------------------------------------------------|
  7297. * | toeplitz key 63_32 |
  7298. * |---------------------------------------------------------------|
  7299. * | toeplitz key 95_64 |
  7300. * |---------------------------------------------------------------|
  7301. * | toeplitz key 127_96 |
  7302. * |---------------------------------------------------------------|
  7303. * | toeplitz key 159_128 |
  7304. * |---------------------------------------------------------------|
  7305. * | toeplitz key 191_160 |
  7306. * |---------------------------------------------------------------|
  7307. * | toeplitz key 223_192 |
  7308. * |---------------------------------------------------------------|
  7309. * | toeplitz key 255_224 |
  7310. * |---------------------------------------------------------------|
  7311. * | toeplitz key 287_256 |
  7312. * |---------------------------------------------------------------|
  7313. * | reserved | toeplitz key 314_288(26:0 bits) |
  7314. * |---------------------------------------------------------------|
  7315. * where:
  7316. * IPDSA = ip_da_sa
  7317. */
  7318. /**
  7319. * @brief: htt_ip_da_sa_prefix
  7320. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7321. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7322. * documentation per RFC3849
  7323. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7324. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7325. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7326. */
  7327. enum htt_ip_da_sa_prefix {
  7328. HTT_RX_IPV6_20010db8,
  7329. HTT_RX_IPV4_MAPPED_IPV6,
  7330. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7331. HTT_RX_IPV6_64FF9B,
  7332. };
  7333. /**
  7334. * @brief Host-->target HTT RX FISA configure and enable
  7335. *
  7336. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7337. *
  7338. * @details
  7339. * The host will send this command down to configure and enable the FISA
  7340. * operational params.
  7341. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7342. * register.
  7343. * Should configure both the MACs.
  7344. *
  7345. * dword0 - b'7:0 - msg_type:
  7346. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7347. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7348. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7349. * pdev's LMAC ring.
  7350. * b'31:16 - reserved : Reserved for future use
  7351. *
  7352. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7353. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7354. * packets. 1 flow search will be skipped
  7355. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7356. * tcp,udp packets
  7357. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7358. * calculation
  7359. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7360. * calculation
  7361. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7362. * calculation
  7363. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7364. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7365. * length
  7366. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7367. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7368. * length
  7369. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7370. * num jump
  7371. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7372. * num jump
  7373. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7374. * data type switch has happend for MPDU Sequence num jump
  7375. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7376. * for MPDU Sequence num jump
  7377. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7378. * for decrypt errors
  7379. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7380. * while aggregating a msdu
  7381. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7382. * The aggregation is done until (number of MSDUs aggregated
  7383. * < LIMIT + 1)
  7384. * b'31:18 - Reserved
  7385. *
  7386. * fisa_control_value - 32bit value FW can write to register
  7387. *
  7388. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7389. * Threshold value for FISA timeout (units are microseconds).
  7390. * When the global timestamp exceeds this threshold, FISA
  7391. * aggregation will be restarted.
  7392. * A value of 0 means timeout is disabled.
  7393. * Compare the threshold register with timestamp field in
  7394. * flow entry to generate timeout for the flow.
  7395. *
  7396. * |31 18 |17 16|15 8|7 0|
  7397. * |-------------------------------------------------------------|
  7398. * | reserved | pdev_mask | msg type |
  7399. * |-------------------------------------------------------------|
  7400. * | reserved | FISA_CTRL |
  7401. * |-------------------------------------------------------------|
  7402. * | FISA_TIMEOUT_THRESH |
  7403. * |-------------------------------------------------------------|
  7404. */
  7405. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  7406. A_UINT32 msg_type:8,
  7407. pdev_id:8,
  7408. reserved0:16;
  7409. /**
  7410. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  7411. * [17:0]
  7412. */
  7413. union {
  7414. /*
  7415. * fisa_control_bits structure is deprecated.
  7416. * Please use fisa_control_bits_v2 going forward.
  7417. */
  7418. struct {
  7419. A_UINT32 fisa_enable: 1,
  7420. ipsec_skip_search: 1,
  7421. nontcp_skip_search: 1,
  7422. add_ipv4_fixed_hdr_len: 1,
  7423. add_ipv6_fixed_hdr_len: 1,
  7424. add_tcp_fixed_hdr_len: 1,
  7425. add_udp_hdr_len: 1,
  7426. chksum_cum_ip_len_en: 1,
  7427. disable_tid_check: 1,
  7428. disable_ta_check: 1,
  7429. disable_qos_check: 1,
  7430. disable_raw_check: 1,
  7431. disable_decrypt_err_check: 1,
  7432. disable_msdu_drop_check: 1,
  7433. fisa_aggr_limit: 4,
  7434. reserved: 14;
  7435. } fisa_control_bits;
  7436. struct {
  7437. A_UINT32 fisa_enable: 1,
  7438. fisa_aggr_limit: 4,
  7439. reserved: 27;
  7440. } fisa_control_bits_v2;
  7441. A_UINT32 fisa_control_value;
  7442. } u_fisa_control;
  7443. /**
  7444. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  7445. * timeout threshold for aggregation. Unit in usec.
  7446. * [31:0]
  7447. */
  7448. A_UINT32 fisa_timeout_threshold;
  7449. } POSTPACK;
  7450. /* DWord 0: pdev-ID */
  7451. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  7452. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  7453. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  7454. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  7455. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  7456. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  7457. do { \
  7458. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  7459. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  7460. } while (0)
  7461. /* Dword 1: fisa_control_value fisa config */
  7462. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  7463. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  7464. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  7465. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  7466. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  7467. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  7468. do { \
  7469. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  7470. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  7471. } while (0)
  7472. /* Dword 1: fisa_control_value ipsec_skip_search */
  7473. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  7474. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  7475. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  7476. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  7477. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  7478. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  7479. do { \
  7480. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  7481. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  7482. } while (0)
  7483. /* Dword 1: fisa_control_value non_tcp_skip_search */
  7484. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  7485. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  7486. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  7487. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  7488. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  7489. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  7490. do { \
  7491. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  7492. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  7493. } while (0)
  7494. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  7495. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  7496. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  7497. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  7498. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  7499. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  7500. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  7501. do { \
  7502. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  7503. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  7504. } while (0)
  7505. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  7506. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  7507. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  7508. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  7509. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  7510. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  7511. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  7512. do { \
  7513. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  7514. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  7515. } while (0)
  7516. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  7517. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  7518. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  7519. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  7520. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  7521. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  7522. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  7523. do { \
  7524. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  7525. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  7526. } while (0)
  7527. /* Dword 1: fisa_control_value add_udp_hdr_len */
  7528. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  7529. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  7530. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  7531. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  7532. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  7533. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  7534. do { \
  7535. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  7536. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  7537. } while (0)
  7538. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  7539. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  7540. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  7541. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  7542. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  7543. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  7544. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  7545. do { \
  7546. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  7547. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  7548. } while (0)
  7549. /* Dword 1: fisa_control_value disable_tid_check */
  7550. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  7551. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  7552. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  7553. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  7554. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  7555. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  7556. do { \
  7557. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  7558. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  7559. } while (0)
  7560. /* Dword 1: fisa_control_value disable_ta_check */
  7561. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  7562. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  7563. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  7564. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  7565. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  7566. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  7567. do { \
  7568. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  7569. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  7570. } while (0)
  7571. /* Dword 1: fisa_control_value disable_qos_check */
  7572. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  7573. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  7574. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  7575. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  7576. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  7577. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  7578. do { \
  7579. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  7580. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  7581. } while (0)
  7582. /* Dword 1: fisa_control_value disable_raw_check */
  7583. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  7584. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  7585. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  7586. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  7587. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  7588. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  7589. do { \
  7590. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  7591. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  7592. } while (0)
  7593. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  7594. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  7595. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  7596. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  7597. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  7598. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  7599. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  7600. do { \
  7601. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  7602. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  7603. } while (0)
  7604. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  7605. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  7606. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  7607. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  7608. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  7609. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  7610. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  7611. do { \
  7612. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  7613. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  7614. } while (0)
  7615. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7616. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  7617. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  7618. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  7619. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  7620. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  7621. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  7622. do { \
  7623. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  7624. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  7625. } while (0)
  7626. /* Dword 1: fisa_control_value fisa config */
  7627. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  7628. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  7629. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  7630. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  7631. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  7632. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  7633. do { \
  7634. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  7635. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  7636. } while (0)
  7637. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7638. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000001e
  7639. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  7640. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  7641. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  7642. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  7643. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  7644. do { \
  7645. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  7646. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  7647. } while (0)
  7648. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  7649. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  7650. pdev_id:8,
  7651. reserved0:16;
  7652. A_UINT32 num_records:20,
  7653. max_search:8,
  7654. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  7655. reserved1:2;
  7656. A_UINT32 base_addr_lo;
  7657. A_UINT32 base_addr_hi;
  7658. A_UINT32 toeplitz31_0;
  7659. A_UINT32 toeplitz63_32;
  7660. A_UINT32 toeplitz95_64;
  7661. A_UINT32 toeplitz127_96;
  7662. A_UINT32 toeplitz159_128;
  7663. A_UINT32 toeplitz191_160;
  7664. A_UINT32 toeplitz223_192;
  7665. A_UINT32 toeplitz255_224;
  7666. A_UINT32 toeplitz287_256;
  7667. A_UINT32 toeplitz314_288:27,
  7668. reserved2:5;
  7669. } POSTPACK;
  7670. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  7671. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  7672. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  7673. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  7674. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  7675. /* DWORD 0: Pdev ID */
  7676. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  7677. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  7678. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  7679. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  7680. HTT_RX_FSE_SETUP_PDEV_ID_S)
  7681. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  7682. do { \
  7683. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  7684. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  7685. } while (0)
  7686. /* DWORD 1:num of records */
  7687. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  7688. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  7689. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  7690. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  7691. HTT_RX_FSE_SETUP_NUM_REC_S)
  7692. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  7693. do { \
  7694. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  7695. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  7696. } while (0)
  7697. /* DWORD 1:max_search */
  7698. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  7699. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  7700. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  7701. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  7702. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  7703. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  7704. do { \
  7705. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  7706. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  7707. } while (0)
  7708. /* DWORD 1:ip_da_sa prefix */
  7709. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  7710. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  7711. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  7712. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  7713. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  7714. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  7715. do { \
  7716. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  7717. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  7718. } while (0)
  7719. /* DWORD 2: Base Address LO */
  7720. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  7721. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  7722. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  7723. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  7724. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  7725. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  7726. do { \
  7727. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  7728. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  7729. } while (0)
  7730. /* DWORD 3: Base Address High */
  7731. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  7732. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  7733. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  7734. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  7735. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  7736. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  7737. do { \
  7738. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  7739. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  7740. } while (0)
  7741. /* DWORD 4-12: Hash Value */
  7742. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  7743. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  7744. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  7745. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  7746. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  7747. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  7748. do { \
  7749. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  7750. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  7751. } while (0)
  7752. /* DWORD 13: Hash Value 314:288 bits */
  7753. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  7754. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  7755. HTT_RX_FSE_SETUP_HASH_314_288_S)
  7756. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  7757. do { \
  7758. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  7759. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  7760. } while (0)
  7761. /**
  7762. * @brief Host-->target HTT RX FSE operation message
  7763. *
  7764. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  7765. *
  7766. * @details
  7767. * The host will send this Flow Search Engine (FSE) operation message for
  7768. * every flow add/delete operation.
  7769. * The FSE operation includes FSE full cache invalidation or individual entry
  7770. * invalidation.
  7771. * This message can be sent per SOC or per PDEV which is differentiated
  7772. * by pdev id values.
  7773. *
  7774. * |31 16|15 8|7 1|0|
  7775. * |-------------------------------------------------------------|
  7776. * | reserved | pdev_id | MSG_TYPE |
  7777. * |-------------------------------------------------------------|
  7778. * | reserved | operation |I|
  7779. * |-------------------------------------------------------------|
  7780. * | ip_src_addr_31_0 |
  7781. * |-------------------------------------------------------------|
  7782. * | ip_src_addr_63_32 |
  7783. * |-------------------------------------------------------------|
  7784. * | ip_src_addr_95_64 |
  7785. * |-------------------------------------------------------------|
  7786. * | ip_src_addr_127_96 |
  7787. * |-------------------------------------------------------------|
  7788. * | ip_dst_addr_31_0 |
  7789. * |-------------------------------------------------------------|
  7790. * | ip_dst_addr_63_32 |
  7791. * |-------------------------------------------------------------|
  7792. * | ip_dst_addr_95_64 |
  7793. * |-------------------------------------------------------------|
  7794. * | ip_dst_addr_127_96 |
  7795. * |-------------------------------------------------------------|
  7796. * | l4_dst_port | l4_src_port |
  7797. * | (32-bit SPI incase of IPsec) |
  7798. * |-------------------------------------------------------------|
  7799. * | reserved | l4_proto |
  7800. * |-------------------------------------------------------------|
  7801. *
  7802. * where I is 1-bit ipsec_valid.
  7803. *
  7804. * The following field definitions describe the format of the RX FSE operation
  7805. * message sent from the host to target for every add/delete flow entry to flow
  7806. * table.
  7807. *
  7808. * Header fields:
  7809. * dword0 - b'7:0 - msg_type: This will be set to
  7810. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  7811. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7812. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  7813. * specified pdev's LMAC ring.
  7814. * b'31:16 - reserved : Reserved for future use
  7815. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  7816. * (Internet Protocol Security).
  7817. * IPsec describes the framework for providing security at
  7818. * IP layer. IPsec is defined for both versions of IP:
  7819. * IPV4 and IPV6.
  7820. * Please refer to htt_rx_flow_proto enumeration below for
  7821. * more info.
  7822. * ipsec_valid = 1 for IPSEC packets
  7823. * ipsec_valid = 0 for IP Packets
  7824. * b'7:1 - operation: This indicates types of FSE operation.
  7825. * Refer to htt_rx_fse_operation enumeration:
  7826. * 0 - No Cache Invalidation required
  7827. * 1 - Cache invalidate only one entry given by IP
  7828. * src/dest address at DWORD[2:9]
  7829. * 2 - Complete FSE Cache Invalidation
  7830. * 3 - FSE Disable
  7831. * 4 - FSE Enable
  7832. * b'31:8 - reserved: Reserved for future use
  7833. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  7834. * for per flow addition/deletion
  7835. * For IPV4 src/dest addresses, the first A_UINT32 is used
  7836. * and the subsequent 3 A_UINT32 will be padding bytes.
  7837. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  7838. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  7839. * from 0 to 65535 but only 0 to 1023 are designated as
  7840. * well-known ports. Refer to [RFC1700] for more details.
  7841. * This field is valid only if
  7842. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  7843. * - L4 dest port (31:16): 16-bit Destination Port numbers
  7844. * range from 0 to 65535 but only 0 to 1023 are designated
  7845. * as well-known ports. Refer to [RFC1700] for more details.
  7846. * This field is valid only if
  7847. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  7848. * - SPI (31:0): Security Parameters Index is an
  7849. * identification tag added to the header while using IPsec
  7850. * for tunneling the IP traffici.
  7851. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  7852. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  7853. * Assigned Internet Protocol Numbers.
  7854. * l4_proto numbers for standard protocol like UDP/TCP
  7855. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  7856. * l4_proto = 17 for UDP etc.
  7857. * b'31:8 - reserved: Reserved for future use.
  7858. *
  7859. */
  7860. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  7861. A_UINT32 msg_type:8,
  7862. pdev_id:8,
  7863. reserved0:16;
  7864. A_UINT32 ipsec_valid:1,
  7865. operation:7,
  7866. reserved1:24;
  7867. A_UINT32 ip_src_addr_31_0;
  7868. A_UINT32 ip_src_addr_63_32;
  7869. A_UINT32 ip_src_addr_95_64;
  7870. A_UINT32 ip_src_addr_127_96;
  7871. A_UINT32 ip_dest_addr_31_0;
  7872. A_UINT32 ip_dest_addr_63_32;
  7873. A_UINT32 ip_dest_addr_95_64;
  7874. A_UINT32 ip_dest_addr_127_96;
  7875. union {
  7876. A_UINT32 spi;
  7877. struct {
  7878. A_UINT32 l4_src_port:16,
  7879. l4_dest_port:16;
  7880. } ip;
  7881. } u;
  7882. A_UINT32 l4_proto:8,
  7883. reserved:24;
  7884. } POSTPACK;
  7885. /**
  7886. * @brief Host-->target HTT RX Full monitor mode register configuration message
  7887. *
  7888. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  7889. *
  7890. * @details
  7891. * The host will send this Full monitor mode register configuration message.
  7892. * This message can be sent per SOC or per PDEV which is differentiated
  7893. * by pdev id values.
  7894. *
  7895. * |31 16|15 11|10 8|7 3|2|1|0|
  7896. * |-------------------------------------------------------------|
  7897. * | reserved | pdev_id | MSG_TYPE |
  7898. * |-------------------------------------------------------------|
  7899. * | reserved |Release Ring |N|Z|E|
  7900. * |-------------------------------------------------------------|
  7901. *
  7902. * where E is 1-bit full monitor mode enable/disable.
  7903. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  7904. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  7905. *
  7906. * The following field definitions describe the format of the full monitor
  7907. * mode configuration message sent from the host to target for each pdev.
  7908. *
  7909. * Header fields:
  7910. * dword0 - b'7:0 - msg_type: This will be set to
  7911. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  7912. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7913. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  7914. * specified pdev's LMAC ring.
  7915. * b'31:16 - reserved : Reserved for future use.
  7916. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  7917. * monitor mode rxdma register is to be enabled or disabled.
  7918. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  7919. * additional descriptors at ppdu end for zero mpdus
  7920. * enabled or disabled.
  7921. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  7922. * additional descriptors at ppdu end for non zero mpdus
  7923. * enabled or disabled.
  7924. * b'10:3 - release_ring: This indicates the destination ring
  7925. * selection for the descriptor at the end of PPDU
  7926. * 0 - REO ring select
  7927. * 1 - FW ring select
  7928. * 2 - SW ring select
  7929. * 3 - Release ring select
  7930. * Refer to htt_rx_full_mon_release_ring.
  7931. * b'31:11 - reserved for future use
  7932. */
  7933. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  7934. A_UINT32 msg_type:8,
  7935. pdev_id:8,
  7936. reserved0:16;
  7937. A_UINT32 full_monitor_mode_enable:1,
  7938. addnl_descs_zero_mpdus_end:1,
  7939. addnl_descs_non_zero_mpdus_end:1,
  7940. release_ring:8,
  7941. reserved1:21;
  7942. } POSTPACK;
  7943. /**
  7944. * Enumeration for full monitor mode destination ring select
  7945. * 0 - REO destination ring select
  7946. * 1 - FW destination ring select
  7947. * 2 - SW destination ring select
  7948. * 3 - Release destination ring select
  7949. */
  7950. enum htt_rx_full_mon_release_ring {
  7951. HTT_RX_MON_RING_REO,
  7952. HTT_RX_MON_RING_FW,
  7953. HTT_RX_MON_RING_SW,
  7954. HTT_RX_MON_RING_RELEASE,
  7955. };
  7956. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  7957. /* DWORD 0: Pdev ID */
  7958. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  7959. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  7960. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  7961. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  7962. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  7963. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  7964. do { \
  7965. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  7966. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  7967. } while (0)
  7968. /* DWORD 1:ENABLE */
  7969. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  7970. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  7971. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  7972. do { \
  7973. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  7974. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  7975. } while (0)
  7976. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  7977. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  7978. /* DWORD 1:ZERO_MPDU */
  7979. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  7980. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  7981. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  7982. do { \
  7983. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  7984. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  7985. } while (0)
  7986. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  7987. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  7988. /* DWORD 1:NON_ZERO_MPDU */
  7989. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  7990. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  7991. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  7992. do { \
  7993. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  7994. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  7995. } while (0)
  7996. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  7997. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  7998. /* DWORD 1:RELEASE_RINGS */
  7999. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  8000. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  8001. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  8002. do { \
  8003. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  8004. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  8005. } while (0)
  8006. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  8007. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  8008. /**
  8009. * Enumeration for IP Protocol or IPSEC Protocol
  8010. * IPsec describes the framework for providing security at IP layer.
  8011. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  8012. */
  8013. enum htt_rx_flow_proto {
  8014. HTT_RX_FLOW_IP_PROTO,
  8015. HTT_RX_FLOW_IPSEC_PROTO,
  8016. };
  8017. /**
  8018. * Enumeration for FSE Cache Invalidation
  8019. * 0 - No Cache Invalidation required
  8020. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  8021. * 2 - Complete FSE Cache Invalidation
  8022. * 3 - FSE Disable
  8023. * 4 - FSE Enable
  8024. */
  8025. enum htt_rx_fse_operation {
  8026. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  8027. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  8028. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  8029. HTT_RX_FSE_DISABLE,
  8030. HTT_RX_FSE_ENABLE,
  8031. };
  8032. /* DWORD 0: Pdev ID */
  8033. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  8034. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  8035. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  8036. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  8037. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  8038. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  8039. do { \
  8040. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  8041. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  8042. } while (0)
  8043. /* DWORD 1:IP PROTO or IPSEC */
  8044. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  8045. #define HTT_RX_FSE_IPSEC_VALID_S 0
  8046. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  8047. do { \
  8048. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8049. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8050. } while (0)
  8051. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8052. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8053. /* DWORD 1:FSE Operation */
  8054. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8055. #define HTT_RX_FSE_OPERATION_S 1
  8056. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8057. do { \
  8058. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8059. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8060. } while (0)
  8061. #define HTT_RX_FSE_OPERATION_GET(word) \
  8062. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8063. /* DWORD 2-9:IP Address */
  8064. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8065. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8066. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8067. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8068. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8069. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8070. do { \
  8071. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8072. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8073. } while (0)
  8074. /* DWORD 10:Source Port Number */
  8075. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8076. #define HTT_RX_FSE_SOURCEPORT_S 0
  8077. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8078. do { \
  8079. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8080. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8081. } while (0)
  8082. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8083. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8084. /* DWORD 11:Destination Port Number */
  8085. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8086. #define HTT_RX_FSE_DESTPORT_S 16
  8087. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8088. do { \
  8089. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8090. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8091. } while (0)
  8092. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8093. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8094. /* DWORD 10-11:SPI (In case of IPSEC) */
  8095. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8096. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8097. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8098. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8099. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8100. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8101. do { \
  8102. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8103. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8104. } while (0)
  8105. /* DWORD 12:L4 PROTO */
  8106. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8107. #define HTT_RX_FSE_L4_PROTO_S 0
  8108. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8109. do { \
  8110. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8111. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8112. } while (0)
  8113. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8114. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8115. /**
  8116. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8117. *
  8118. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8119. *
  8120. * |31 24|23 |15 8|7 2|1|0|
  8121. * |----------------+----------------+----------------+----------------|
  8122. * | reserved | pdev_id | msg_type |
  8123. * |---------------------------------+----------------+----------------|
  8124. * | reserved |E|F|
  8125. * |---------------------------------+----------------+----------------|
  8126. * Where E = Configure the target to provide the 3-tuple hash value in
  8127. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8128. * F = Configure the target to provide the 3-tuple hash value in
  8129. * flow_id_toeplitz field of rx_msdu_start tlv
  8130. *
  8131. * The following field definitions describe the format of the 3 tuple hash value
  8132. * message sent from the host to target as part of initialization sequence.
  8133. *
  8134. * Header fields:
  8135. * dword0 - b'7:0 - msg_type: This will be set to
  8136. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8137. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8138. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8139. * specified pdev's LMAC ring.
  8140. * b'31:16 - reserved : Reserved for future use
  8141. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8142. * b'1 - toeplitz_hash_2_or_4_field_enable
  8143. * b'31:2 - reserved : Reserved for future use
  8144. * ---------+------+----------------------------------------------------------
  8145. * bit1 | bit0 | Functionality
  8146. * ---------+------+----------------------------------------------------------
  8147. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8148. * | | in flow_id_toeplitz field
  8149. * ---------+------+----------------------------------------------------------
  8150. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8151. * | | in toeplitz_hash_2_or_4 field
  8152. * ---------+------+----------------------------------------------------------
  8153. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8154. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8155. * ---------+------+----------------------------------------------------------
  8156. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8157. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8158. * | | toeplitz_hash_2_or_4 field
  8159. *----------------------------------------------------------------------------
  8160. */
  8161. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8162. A_UINT32 msg_type :8,
  8163. pdev_id :8,
  8164. reserved0 :16;
  8165. A_UINT32 flow_id_toeplitz_field_enable :1,
  8166. toeplitz_hash_2_or_4_field_enable :1,
  8167. reserved1 :30;
  8168. } POSTPACK;
  8169. /* DWORD0 : pdev_id configuration Macros */
  8170. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8171. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8172. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8173. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8174. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8175. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8176. do { \
  8177. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8178. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8179. } while (0)
  8180. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8181. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  8182. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8183. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8184. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8185. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8186. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8187. do { \
  8188. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8189. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8190. } while (0)
  8191. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  8192. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8193. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8194. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8195. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8196. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8197. do { \
  8198. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8199. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8200. } while (0)
  8201. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8202. /**
  8203. * @brief host --> target Host PA Address Size
  8204. *
  8205. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8206. *
  8207. * @details
  8208. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8209. * provide the physical start address and size of each of the memory
  8210. * areas within host DDR that the target FW may need to access.
  8211. *
  8212. * For example, the host can use this message to allow the target FW
  8213. * to set up access to the host's pools of TQM link descriptors.
  8214. * The message would appear as follows:
  8215. *
  8216. * |31 24|23 16|15 8|7 0|
  8217. * |----------------+----------------+----------------+----------------|
  8218. * | reserved | num_entries | msg_type |
  8219. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8220. * | mem area 0 size |
  8221. * |----------------+----------------+----------------+----------------|
  8222. * | mem area 0 physical_address_lo |
  8223. * |----------------+----------------+----------------+----------------|
  8224. * | mem area 0 physical_address_hi |
  8225. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8226. * | mem area 1 size |
  8227. * |----------------+----------------+----------------+----------------|
  8228. * | mem area 1 physical_address_lo |
  8229. * |----------------+----------------+----------------+----------------|
  8230. * | mem area 1 physical_address_hi |
  8231. * |----------------+----------------+----------------+----------------|
  8232. * ...
  8233. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8234. * | mem area N size |
  8235. * |----------------+----------------+----------------+----------------|
  8236. * | mem area N physical_address_lo |
  8237. * |----------------+----------------+----------------+----------------|
  8238. * | mem area N physical_address_hi |
  8239. * |----------------+----------------+----------------+----------------|
  8240. *
  8241. * The message is interpreted as follows:
  8242. * dword0 - b'0:7 - msg_type: This will be set to
  8243. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8244. * b'8:15 - number_entries: Indicated the number of host memory
  8245. * areas specified within the remainder of the message
  8246. * b'16:31 - reserved.
  8247. * dword1 - b'0:31 - memory area 0 size in bytes
  8248. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8249. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8250. * and similar for memory area 1 through memory area N.
  8251. */
  8252. PREPACK struct htt_h2t_host_paddr_size {
  8253. A_UINT32 msg_type: 8,
  8254. num_entries: 8,
  8255. reserved: 16;
  8256. } POSTPACK;
  8257. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8258. A_UINT32 size;
  8259. A_UINT32 physical_address_lo;
  8260. A_UINT32 physical_address_hi;
  8261. } POSTPACK;
  8262. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
  8263. (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8264. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
  8265. (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
  8266. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8267. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8268. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8269. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8270. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8271. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8272. do { \
  8273. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8274. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8275. } while (0)
  8276. /**
  8277. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8278. *
  8279. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8280. *
  8281. * @details
  8282. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8283. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8284. *
  8285. * The message would appear as follows:
  8286. *
  8287. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8288. * |---------------------------------+---+---+----------+-+-----------|
  8289. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8290. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8291. *
  8292. *
  8293. * The message is interpreted as follows:
  8294. * dword0 - b'0:7 - msg_type: This will be set to
  8295. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8296. * b'8 - override bit to drive MSDUs to PPE ring
  8297. * b'9:13 - REO destination ring indication
  8298. * b'14 - Multi buffer msdu override enable bit
  8299. * b'15 - Intra BSS override
  8300. * b'16 - Decap raw override
  8301. * b'17 - Decap Native wifi override
  8302. * b'18 - IP frag override
  8303. * b'19:31 - reserved
  8304. */
  8305. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8306. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8307. override: 1,
  8308. reo_destination_indication: 5,
  8309. multi_buffer_msdu_override_en: 1,
  8310. intra_bss_override: 1,
  8311. decap_raw_override: 1,
  8312. decap_nwifi_override: 1,
  8313. ip_frag_override: 1,
  8314. reserved: 13;
  8315. } POSTPACK;
  8316. /* DWORD 0: Override */
  8317. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8318. #define HTT_PPE_CFG_OVERRIDE_S 8
  8319. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8320. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8321. HTT_PPE_CFG_OVERRIDE_S)
  8322. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8323. do { \
  8324. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8325. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8326. } while (0)
  8327. /* DWORD 0: REO Destination Indication*/
  8328. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8329. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8330. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8331. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8332. HTT_PPE_CFG_REO_DEST_IND_S)
  8333. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8334. do { \
  8335. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8336. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8337. } while (0)
  8338. /* DWORD 0: Multi buffer MSDU override */
  8339. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8340. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8341. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8342. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8343. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8344. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8345. do { \
  8346. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8347. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8348. } while (0)
  8349. /* DWORD 0: Intra BSS override */
  8350. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8351. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8352. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8353. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8354. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8355. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8356. do { \
  8357. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8358. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8359. } while (0)
  8360. /* DWORD 0: Decap RAW override */
  8361. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8362. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8363. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8364. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8365. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8366. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8367. do { \
  8368. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8369. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8370. } while (0)
  8371. /* DWORD 0: Decap NWIFI override */
  8372. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8373. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8374. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8375. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8376. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8377. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8378. do { \
  8379. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8380. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8381. } while (0)
  8382. /* DWORD 0: IP frag override */
  8383. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8384. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8385. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8386. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8387. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8388. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8389. do { \
  8390. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  8391. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  8392. } while (0)
  8393. /*
  8394. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  8395. *
  8396. * @details
  8397. * The following field definitions describe the format of the HTT host
  8398. * to target FW VDEV TX RX stats retrieve message.
  8399. * The message specifies the type of stats the host wants to retrieve.
  8400. *
  8401. * |31 27|26 25|24 17|16|15 8|7 0|
  8402. * |-----------------------------------------------------------|
  8403. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  8404. * |-----------------------------------------------------------|
  8405. * | vdev_id lower bitmask |
  8406. * |-----------------------------------------------------------|
  8407. * | vdev_id upper bitmask |
  8408. * |-----------------------------------------------------------|
  8409. * Header fields:
  8410. * Where:
  8411. * dword0 - b'7:0 - msg_type: This will be set to
  8412. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  8413. * b'15:8 - pdev id
  8414. * b'16(E) - Enable/Disable the vdev HW stats
  8415. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  8416. * b'25:26(R) - Reset stats bits
  8417. * 0: don't reset stats
  8418. * 1: reset stats once
  8419. * 2: reset stats at the start of each periodic interval
  8420. * b'27:31 - reserved for future use
  8421. * dword1 - b'0:31 - vdev_id lower bitmask
  8422. * dword2 - b'0:31 - vdev_id upper bitmask
  8423. */
  8424. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  8425. A_UINT32 msg_type :8,
  8426. pdev_id :8,
  8427. enable :1,
  8428. periodic_interval :8,
  8429. reset_stats_bits :2,
  8430. reserved0 :5;
  8431. A_UINT32 vdev_id_lower_bitmask;
  8432. A_UINT32 vdev_id_upper_bitmask;
  8433. } POSTPACK;
  8434. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  8435. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  8436. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  8437. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  8438. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  8439. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  8440. do { \
  8441. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  8442. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  8443. } while (0)
  8444. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  8445. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  8446. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  8447. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  8448. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  8449. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  8450. do { \
  8451. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  8452. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  8453. } while (0)
  8454. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  8455. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  8456. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  8457. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  8458. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  8459. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  8460. do { \
  8461. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  8462. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  8463. } while (0)
  8464. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  8465. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  8466. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  8467. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  8468. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  8469. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  8470. do { \
  8471. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  8472. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  8473. } while (0)
  8474. /*
  8475. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  8476. *
  8477. * @details
  8478. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  8479. * the default MSDU queues for one of the TIDs within the specified peer
  8480. * to the specified service class.
  8481. * The TID is indirectly specified - each service class is associated
  8482. * with a TID. All default MSDU queues for this peer-TID will be
  8483. * linked to the service class in question.
  8484. *
  8485. * |31 16|15 8|7 0|
  8486. * |------------------------------+--------------+--------------|
  8487. * | peer ID | svc class ID | msg type |
  8488. * |------------------------------------------------------------|
  8489. * Header fields:
  8490. * dword0 - b'7:0 - msg_type: This will be set to
  8491. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  8492. * b'15:8 - service class ID
  8493. * b'31:16 - peer ID
  8494. */
  8495. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  8496. A_UINT32 msg_type :8,
  8497. svc_class_id :8,
  8498. peer_id :16;
  8499. } POSTPACK;
  8500. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  8501. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8502. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  8503. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  8504. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  8505. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  8506. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8507. do { \
  8508. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  8509. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  8510. } while (0)
  8511. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  8512. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  8513. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  8514. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  8515. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  8516. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  8517. do { \
  8518. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  8519. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  8520. } while (0)
  8521. /*
  8522. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  8523. *
  8524. * @details
  8525. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  8526. * remove the linkage of the specified peer-TID's MSDU queues to
  8527. * service classes.
  8528. *
  8529. * |31 16|15 8|7 0|
  8530. * |------------------------------+--------------+--------------|
  8531. * | peer ID | svc class ID | msg type |
  8532. * |------------------------------------------------------------|
  8533. * Header fields:
  8534. * dword0 - b'7:0 - msg_type: This will be set to
  8535. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  8536. * b'15:8 - service class ID
  8537. * b'31:16 - peer ID
  8538. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  8539. * value for peer ID indicates that the target should
  8540. * apply the UNMAP_REQ to all peers.
  8541. */
  8542. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  8543. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  8544. A_UINT32 msg_type :8,
  8545. svc_class_id :8,
  8546. peer_id :16;
  8547. } POSTPACK;
  8548. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  8549. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8550. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  8551. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  8552. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  8553. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  8554. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  8555. do { \
  8556. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  8557. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  8558. } while (0)
  8559. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  8560. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  8561. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  8562. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  8563. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  8564. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  8565. do { \
  8566. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  8567. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  8568. } while (0)
  8569. /*
  8570. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  8571. *
  8572. * @details
  8573. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  8574. * request the target to report what service class the default MSDU queues
  8575. * of the specified TIDs within the peer are linked to.
  8576. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  8577. * to report what service class (if any) the default MSDU queues for
  8578. * each of the specified TIDs are linked to.
  8579. *
  8580. * |31 16|15 8|7 1| 0|
  8581. * |------------------------------+--------------+--------------|
  8582. * | peer ID | TID mask | msg type |
  8583. * |------------------------------------------------------------|
  8584. * | reserved |ETO|
  8585. * |------------------------------------------------------------|
  8586. * Header fields:
  8587. * dword0 - b'7:0 - msg_type: This will be set to
  8588. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  8589. * b'15:8 - TID mask
  8590. * b'31:16 - peer ID
  8591. * dword1 - b'0 - "Existing Tids Only" flag
  8592. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  8593. * message generated by this REQ will only show the
  8594. * mapping for TIDs that actually exist in the target's
  8595. * peer object.
  8596. * Any TIDs that are covered by a MAP_REQ but which
  8597. * do not actually exist will be shown as being
  8598. * unmapped (i.e. svc class ID 0xff).
  8599. * If this flag is cleared, the MAP_REPORT_CONF message
  8600. * will consider not only the mapping of TIDs currently
  8601. * existing in the peer, but also the mapping that will
  8602. * be applied for any TID objects created within this
  8603. * peer in the future.
  8604. * b'31:1 - reserved for future use
  8605. */
  8606. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  8607. A_UINT32 msg_type :8,
  8608. tid_mask :8,
  8609. peer_id :16;
  8610. A_UINT32 existing_tids_only:1,
  8611. reserved :31;
  8612. } POSTPACK;
  8613. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  8614. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  8615. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  8616. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  8617. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  8618. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  8619. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  8620. do { \
  8621. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  8622. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  8623. } while (0)
  8624. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  8625. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  8626. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  8627. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  8628. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  8629. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  8630. do { \
  8631. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  8632. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  8633. } while (0)
  8634. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  8635. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  8636. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  8637. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  8638. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  8639. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  8640. do { \
  8641. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  8642. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  8643. } while (0)
  8644. /**
  8645. * @brief Format of shared memory between Host and Target
  8646. * for UMAC hang recovery feature messaging.
  8647. * @details
  8648. * This is shared memory between Host and Target allocated
  8649. * and used in chips where UMAC hang recovery feature is supported.
  8650. * If target sets a bit in t2h_msg (provided it's valid bit offset)
  8651. * then host interprets it as a new message from target.
  8652. * Host clears that particular read bit in t2h_msg after each read
  8653. * operation. It is vice versa for h2t_msg. At any given point
  8654. * of time there is expected to be only one bit set
  8655. * either in t2h_msg or h2t_msg (referring to valid bit offset).
  8656. *
  8657. * The message is interpreted as follows:
  8658. * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
  8659. * added for debuggability purpose.
  8660. * dword1 - b'0 - do_pre_reset
  8661. * b'1 - do_post_reset_start
  8662. * b'2 - do_post_reset_complete
  8663. * b'3:31 - rsvd_t2h
  8664. * dword2 - b'0 - pre_reset_done
  8665. * b'1 - post_reset_start_done
  8666. * b'2 - post_reset_complete_done
  8667. * b'3:31 - rsvd_h2t
  8668. */
  8669. PREPACK typedef struct {
  8670. /** Magic number added for debuggability. */
  8671. A_UINT32 magic_num;
  8672. union {
  8673. /*
  8674. * BIT [0] :- T2H msg to do pre-reset
  8675. * BIT [1] :- T2H msg to do post-reset start
  8676. * BIT [2] :- T2H msg to do post-reset complete
  8677. * BIT [31 : 3] :- reserved
  8678. */
  8679. A_UINT32 t2h_msg;
  8680. struct {
  8681. A_UINT32 do_pre_reset : 1, /* BIT [0] */
  8682. do_post_reset_start : 1, /* BIT [1] */
  8683. do_post_reset_complete : 1, /* BIT [2] */
  8684. rsvd_t2h : 29; /* BIT [31 : 3] */
  8685. };
  8686. };
  8687. union {
  8688. /*
  8689. * BIT [0] :- H2T msg to send pre-reset done
  8690. * BIT [1] :- H2T msg to send post-reset start done
  8691. * BIT [2] :- H2T msg to send post-reset complete done
  8692. * BIT [31 : 3] :- reserved
  8693. */
  8694. A_UINT32 h2t_msg;
  8695. struct {
  8696. A_UINT32 pre_reset_done : 1, /* BIT [0] */
  8697. post_reset_start_done : 1, /* BIT [1] */
  8698. post_reset_complete_done : 1, /* BIT [2] */
  8699. rsvd_h2t : 29; /* BIT [31 : 3] */
  8700. };
  8701. };
  8702. } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
  8703. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
  8704. (sizeof(htt_umac_hang_recovery_msg_shmem_t))
  8705. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
  8706. (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
  8707. /* dword1 - b'0 - do_pre_reset */
  8708. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
  8709. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
  8710. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
  8711. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
  8712. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
  8713. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
  8714. do { \
  8715. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
  8716. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
  8717. } while (0)
  8718. /* dword1 - b'1 - do_post_reset_start */
  8719. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
  8720. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
  8721. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
  8722. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
  8723. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
  8724. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
  8725. do { \
  8726. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
  8727. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
  8728. } while (0)
  8729. /* dword1 - b'2 - do_post_reset_complete */
  8730. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
  8731. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
  8732. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
  8733. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
  8734. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
  8735. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
  8736. do { \
  8737. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
  8738. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
  8739. } while (0)
  8740. /* dword2 - b'0 - pre_reset_done */
  8741. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
  8742. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
  8743. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
  8744. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
  8745. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
  8746. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
  8747. do { \
  8748. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
  8749. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
  8750. } while (0)
  8751. /* dword2 - b'1 - post_reset_start_done */
  8752. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
  8753. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
  8754. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
  8755. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
  8756. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
  8757. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
  8758. do { \
  8759. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
  8760. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
  8761. } while (0)
  8762. /* dword2 - b'2 - post_reset_complete_done */
  8763. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
  8764. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
  8765. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
  8766. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
  8767. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
  8768. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
  8769. do { \
  8770. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
  8771. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
  8772. } while (0)
  8773. /**
  8774. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
  8775. *
  8776. * @details
  8777. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
  8778. * by the host to provide prerequisite info to target for the UMAC hang
  8779. * recovery feature.
  8780. * The info sent in this H2T message are T2H message method, H2T message
  8781. * method, T2H MSI interrupt number and physical start address, size of
  8782. * the shared memory (refers to the shared memory dedicated for messaging
  8783. * between host and target when the DUT is in UMAC hang recovery mode).
  8784. * This H2T message is expected to be only sent if the WMI service bit
  8785. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
  8786. *
  8787. * |31 16|15 12|11 8|7 0|
  8788. * |-------------------------------+--------------+--------------+------------|
  8789. * | reserved |h2t msg method|t2h msg method| msg_type |
  8790. * |--------------------------------------------------------------------------|
  8791. * | t2h msi interrupt number |
  8792. * |--------------------------------------------------------------------------|
  8793. * | shared memory area size |
  8794. * |--------------------------------------------------------------------------|
  8795. * | shared memory area physical address low |
  8796. * |--------------------------------------------------------------------------|
  8797. * | shared memory area physical address high |
  8798. * |--------------------------------------------------------------------------|
  8799. *
  8800. * The message is interpreted as follows:
  8801. * dword0 - b'0:7 - msg_type (= HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SETUP)
  8802. * b'8:11 - t2h_msg_method: indicates method to be used for
  8803. * T2H communication in UMAC hang recovery mode.
  8804. * Value zero indicates MSI interrupt (default method).
  8805. * Refer to htt_umac_hang_recovery_msg_method enum.
  8806. * b'12:15 - h2t_msg_method: indicates method to be used for
  8807. * H2T communication in UMAC hang recovery mode.
  8808. * Value zero indicates polling by target for this h2t msg
  8809. * during UMAC hang recovery mode.
  8810. * Refer to htt_umac_hang_recovery_msg_method enum.
  8811. * b'16:31 - reserved.
  8812. * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
  8813. * T2H communication in UMAC hang recovery mode.
  8814. * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
  8815. * only when in UMAC hang recovery mode.
  8816. * This refers to size in bytes.
  8817. * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
  8818. * of the shared memory dedicated for messaging only when
  8819. * in UMAC hang recovery mode.
  8820. * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
  8821. * of the shared memory dedicated for messaging only when
  8822. * in UMAC hang recovery mode.
  8823. */
  8824. /* t2h_msg_method and h2t_msg_method */
  8825. enum htt_umac_hang_recovery_msg_method {
  8826. htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
  8827. };
  8828. PREPACK typedef struct {
  8829. A_UINT32 msg_type : 8,
  8830. t2h_msg_method : 4,
  8831. h2t_msg_method : 4,
  8832. reserved : 16;
  8833. A_UINT32 t2h_msi_data;
  8834. /* size bytes and physical address of shared memory. */
  8835. struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
  8836. } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
  8837. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
  8838. (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
  8839. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
  8840. (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
  8841. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
  8842. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
  8843. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
  8844. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
  8845. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
  8846. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
  8847. do { \
  8848. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
  8849. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
  8850. } while (0)
  8851. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
  8852. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
  8853. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
  8854. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
  8855. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
  8856. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
  8857. do { \
  8858. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
  8859. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
  8860. } while (0)
  8861. /*=== target -> host messages ===============================================*/
  8862. enum htt_t2h_msg_type {
  8863. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  8864. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  8865. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  8866. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  8867. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  8868. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  8869. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  8870. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  8871. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  8872. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  8873. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  8874. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  8875. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  8876. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  8877. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  8878. /* only used for HL, add HTT MSG for HTT CREDIT update */
  8879. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  8880. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  8881. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  8882. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  8883. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  8884. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  8885. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  8886. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  8887. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  8888. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  8889. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  8890. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  8891. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  8892. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  8893. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  8894. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  8895. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  8896. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  8897. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  8898. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  8899. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  8900. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  8901. /* TX_OFFLOAD_DELIVER_IND:
  8902. * Forward the target's locally-generated packets to the host,
  8903. * to provide to the monitor mode interface.
  8904. */
  8905. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  8906. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  8907. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  8908. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  8909. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  8910. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  8911. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  8912. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  8913. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  8914. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  8915. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  8916. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  8917. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  8918. HTT_T2H_PPDU_ID_FMT_IND = 0x30,
  8919. HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
  8920. HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
  8921. HTT_T2H_MSG_TYPE_TEST,
  8922. /* keep this last */
  8923. HTT_T2H_NUM_MSGS
  8924. };
  8925. /*
  8926. * HTT target to host message type -
  8927. * stored in bits 7:0 of the first word of the message
  8928. */
  8929. #define HTT_T2H_MSG_TYPE_M 0xff
  8930. #define HTT_T2H_MSG_TYPE_S 0
  8931. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  8932. do { \
  8933. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  8934. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  8935. } while (0)
  8936. #define HTT_T2H_MSG_TYPE_GET(word) \
  8937. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  8938. /**
  8939. * @brief target -> host version number confirmation message definition
  8940. *
  8941. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  8942. *
  8943. * |31 24|23 16|15 8|7 0|
  8944. * |----------------+----------------+----------------+----------------|
  8945. * | reserved | major number | minor number | msg type |
  8946. * |-------------------------------------------------------------------|
  8947. * : option request TLV (optional) |
  8948. * :...................................................................:
  8949. *
  8950. * The VER_CONF message may consist of a single 4-byte word, or may be
  8951. * extended with TLVs that specify HTT options selected by the target.
  8952. * The following option TLVs may be appended to the VER_CONF message:
  8953. * - LL_BUS_ADDR_SIZE
  8954. * - HL_SUPPRESS_TX_COMPL_IND
  8955. * - MAX_TX_QUEUE_GROUPS
  8956. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  8957. * may be appended to the VER_CONF message (but only one TLV of each type).
  8958. *
  8959. * Header fields:
  8960. * - MSG_TYPE
  8961. * Bits 7:0
  8962. * Purpose: identifies this as a version number confirmation message
  8963. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  8964. * - VER_MINOR
  8965. * Bits 15:8
  8966. * Purpose: Specify the minor number of the HTT message library version
  8967. * in use by the target firmware.
  8968. * The minor number specifies the specific revision within a range
  8969. * of fundamentally compatible HTT message definition revisions.
  8970. * Compatible revisions involve adding new messages or perhaps
  8971. * adding new fields to existing messages, in a backwards-compatible
  8972. * manner.
  8973. * Incompatible revisions involve changing the message type values,
  8974. * or redefining existing messages.
  8975. * Value: minor number
  8976. * - VER_MAJOR
  8977. * Bits 15:8
  8978. * Purpose: Specify the major number of the HTT message library version
  8979. * in use by the target firmware.
  8980. * The major number specifies the family of minor revisions that are
  8981. * fundamentally compatible with each other, but not with prior or
  8982. * later families.
  8983. * Value: major number
  8984. */
  8985. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  8986. #define HTT_VER_CONF_MINOR_S 8
  8987. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  8988. #define HTT_VER_CONF_MAJOR_S 16
  8989. #define HTT_VER_CONF_MINOR_SET(word, value) \
  8990. do { \
  8991. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  8992. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  8993. } while (0)
  8994. #define HTT_VER_CONF_MINOR_GET(word) \
  8995. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  8996. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  8997. do { \
  8998. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  8999. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  9000. } while (0)
  9001. #define HTT_VER_CONF_MAJOR_GET(word) \
  9002. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  9003. #define HTT_VER_CONF_BYTES 4
  9004. /**
  9005. * @brief - target -> host HTT Rx In order indication message
  9006. *
  9007. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  9008. *
  9009. * @details
  9010. *
  9011. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  9012. * |----------------+-------------------+---------------------+---------------|
  9013. * | peer ID | P| F| O| ext TID | msg type |
  9014. * |--------------------------------------------------------------------------|
  9015. * | MSDU count | Reserved | vdev id |
  9016. * |--------------------------------------------------------------------------|
  9017. * | MSDU 0 bus address (bits 31:0) |
  9018. #if HTT_PADDR64
  9019. * | MSDU 0 bus address (bits 63:32) |
  9020. #endif
  9021. * |--------------------------------------------------------------------------|
  9022. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  9023. * |--------------------------------------------------------------------------|
  9024. * | MSDU 1 bus address (bits 31:0) |
  9025. #if HTT_PADDR64
  9026. * | MSDU 1 bus address (bits 63:32) |
  9027. #endif
  9028. * |--------------------------------------------------------------------------|
  9029. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  9030. * |--------------------------------------------------------------------------|
  9031. */
  9032. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  9033. *
  9034. * @details
  9035. * bits
  9036. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  9037. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9038. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  9039. * | | frag | | | | fail |chksum fail|
  9040. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9041. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  9042. */
  9043. struct htt_rx_in_ord_paddr_ind_hdr_t
  9044. {
  9045. A_UINT32 /* word 0 */
  9046. msg_type: 8,
  9047. ext_tid: 5,
  9048. offload: 1,
  9049. frag: 1,
  9050. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  9051. peer_id: 16;
  9052. A_UINT32 /* word 1 */
  9053. vap_id: 8,
  9054. /* NOTE:
  9055. * This reserved_1 field is not truly reserved - certain targets use
  9056. * this field internally to store debug information, and do not zero
  9057. * out the contents of the field before uploading the message to the
  9058. * host. Thus, any host-target communication supported by this field
  9059. * is limited to using values that are never used by the debug
  9060. * information stored by certain targets in the reserved_1 field.
  9061. * In particular, the targets in question don't use the value 0x3
  9062. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  9063. * so this previously-unused value within these bits is available to
  9064. * use as the host / target PKT_CAPTURE_MODE flag.
  9065. */
  9066. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  9067. /* if pkt_capture_mode == 0x3, host should
  9068. * send rx frames to monitor mode interface
  9069. */
  9070. msdu_cnt: 16;
  9071. };
  9072. struct htt_rx_in_ord_paddr_ind_msdu32_t
  9073. {
  9074. A_UINT32 dma_addr;
  9075. A_UINT32
  9076. length: 16,
  9077. fw_desc: 8,
  9078. msdu_info:8;
  9079. };
  9080. struct htt_rx_in_ord_paddr_ind_msdu64_t
  9081. {
  9082. A_UINT32 dma_addr_lo;
  9083. A_UINT32 dma_addr_hi;
  9084. A_UINT32
  9085. length: 16,
  9086. fw_desc: 8,
  9087. msdu_info:8;
  9088. };
  9089. #if HTT_PADDR64
  9090. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  9091. #else
  9092. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  9093. #endif
  9094. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  9095. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  9096. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  9097. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  9098. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  9099. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  9100. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  9101. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  9102. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  9103. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  9104. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  9105. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  9106. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  9107. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  9108. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  9109. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  9110. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  9111. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  9112. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  9113. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  9114. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  9115. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  9116. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  9117. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  9118. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  9119. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  9120. /* for systems using 64-bit format for bus addresses */
  9121. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  9122. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  9123. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  9124. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  9125. /* for systems using 32-bit format for bus addresses */
  9126. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  9127. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  9128. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  9129. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  9130. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  9131. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  9132. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  9133. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  9134. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  9135. do { \
  9136. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  9137. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  9138. } while (0)
  9139. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  9140. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  9141. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  9142. do { \
  9143. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  9144. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  9145. } while (0)
  9146. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  9147. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  9148. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  9149. do { \
  9150. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  9151. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  9152. } while (0)
  9153. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  9154. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  9155. /*
  9156. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  9157. * deliver the rx frames to the monitor mode interface.
  9158. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  9159. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  9160. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  9161. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  9162. */
  9163. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  9164. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  9165. do { \
  9166. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  9167. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  9168. } while (0)
  9169. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  9170. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  9171. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  9172. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  9173. do { \
  9174. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  9175. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  9176. } while (0)
  9177. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  9178. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  9179. /* for systems using 64-bit format for bus addresses */
  9180. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  9181. do { \
  9182. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  9183. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  9184. } while (0)
  9185. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  9186. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  9187. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  9188. do { \
  9189. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  9190. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  9191. } while (0)
  9192. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  9193. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  9194. /* for systems using 32-bit format for bus addresses */
  9195. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  9196. do { \
  9197. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  9198. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  9199. } while (0)
  9200. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  9201. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  9202. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  9203. do { \
  9204. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  9205. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  9206. } while (0)
  9207. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  9208. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  9209. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  9210. do { \
  9211. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  9212. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  9213. } while (0)
  9214. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  9215. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  9216. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  9217. do { \
  9218. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  9219. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  9220. } while (0)
  9221. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  9222. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  9223. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  9224. do { \
  9225. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  9226. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  9227. } while (0)
  9228. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  9229. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  9230. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  9231. do { \
  9232. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  9233. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  9234. } while (0)
  9235. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  9236. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  9237. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  9238. do { \
  9239. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  9240. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  9241. } while (0)
  9242. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  9243. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  9244. /* definitions used within target -> host rx indication message */
  9245. PREPACK struct htt_rx_ind_hdr_prefix_t
  9246. {
  9247. A_UINT32 /* word 0 */
  9248. msg_type: 8,
  9249. ext_tid: 5,
  9250. release_valid: 1,
  9251. flush_valid: 1,
  9252. reserved0: 1,
  9253. peer_id: 16;
  9254. A_UINT32 /* word 1 */
  9255. flush_start_seq_num: 6,
  9256. flush_end_seq_num: 6,
  9257. release_start_seq_num: 6,
  9258. release_end_seq_num: 6,
  9259. num_mpdu_ranges: 8;
  9260. } POSTPACK;
  9261. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  9262. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  9263. #define HTT_TGT_RSSI_INVALID 0x80
  9264. PREPACK struct htt_rx_ppdu_desc_t
  9265. {
  9266. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  9267. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  9268. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  9269. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  9270. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  9271. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  9272. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  9273. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  9274. A_UINT32 /* word 0 */
  9275. rssi_cmb: 8,
  9276. timestamp_submicrosec: 8,
  9277. phy_err_code: 8,
  9278. phy_err: 1,
  9279. legacy_rate: 4,
  9280. legacy_rate_sel: 1,
  9281. end_valid: 1,
  9282. start_valid: 1;
  9283. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  9284. union {
  9285. A_UINT32 /* word 1 */
  9286. rssi0_pri20: 8,
  9287. rssi0_ext20: 8,
  9288. rssi0_ext40: 8,
  9289. rssi0_ext80: 8;
  9290. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  9291. } u0;
  9292. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  9293. union {
  9294. A_UINT32 /* word 2 */
  9295. rssi1_pri20: 8,
  9296. rssi1_ext20: 8,
  9297. rssi1_ext40: 8,
  9298. rssi1_ext80: 8;
  9299. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  9300. } u1;
  9301. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  9302. union {
  9303. A_UINT32 /* word 3 */
  9304. rssi2_pri20: 8,
  9305. rssi2_ext20: 8,
  9306. rssi2_ext40: 8,
  9307. rssi2_ext80: 8;
  9308. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  9309. } u2;
  9310. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  9311. union {
  9312. A_UINT32 /* word 4 */
  9313. rssi3_pri20: 8,
  9314. rssi3_ext20: 8,
  9315. rssi3_ext40: 8,
  9316. rssi3_ext80: 8;
  9317. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  9318. } u3;
  9319. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  9320. A_UINT32 tsf32; /* word 5 */
  9321. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  9322. A_UINT32 timestamp_microsec; /* word 6 */
  9323. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  9324. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  9325. A_UINT32 /* word 7 */
  9326. vht_sig_a1: 24,
  9327. preamble_type: 8;
  9328. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  9329. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  9330. A_UINT32 /* word 8 */
  9331. vht_sig_a2: 24,
  9332. /* sa_ant_matrix
  9333. * For cases where a single rx chain has options to be connected to
  9334. * different rx antennas, show which rx antennas were in use during
  9335. * receipt of a given PPDU.
  9336. * This sa_ant_matrix provides a bitmask of the antennas used while
  9337. * receiving this frame.
  9338. */
  9339. sa_ant_matrix: 8;
  9340. } POSTPACK;
  9341. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  9342. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  9343. PREPACK struct htt_rx_ind_hdr_suffix_t
  9344. {
  9345. A_UINT32 /* word 0 */
  9346. fw_rx_desc_bytes: 16,
  9347. reserved0: 16;
  9348. } POSTPACK;
  9349. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  9350. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  9351. PREPACK struct htt_rx_ind_hdr_t
  9352. {
  9353. struct htt_rx_ind_hdr_prefix_t prefix;
  9354. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  9355. struct htt_rx_ind_hdr_suffix_t suffix;
  9356. } POSTPACK;
  9357. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  9358. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  9359. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  9360. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  9361. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  9362. /*
  9363. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  9364. * the offset into the HTT rx indication message at which the
  9365. * FW rx PPDU descriptor resides
  9366. */
  9367. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  9368. /*
  9369. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  9370. * the offset into the HTT rx indication message at which the
  9371. * header suffix (FW rx MSDU byte count) resides
  9372. */
  9373. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  9374. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  9375. /*
  9376. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  9377. * the offset into the HTT rx indication message at which the per-MSDU
  9378. * information starts
  9379. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  9380. * per-MSDU information portion of the message. The per-MSDU info itself
  9381. * starts at byte 12.
  9382. */
  9383. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  9384. /**
  9385. * @brief target -> host rx indication message definition
  9386. *
  9387. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  9388. *
  9389. * @details
  9390. * The following field definitions describe the format of the rx indication
  9391. * message sent from the target to the host.
  9392. * The message consists of three major sections:
  9393. * 1. a fixed-length header
  9394. * 2. a variable-length list of firmware rx MSDU descriptors
  9395. * 3. one or more 4-octet MPDU range information elements
  9396. * The fixed length header itself has two sub-sections
  9397. * 1. the message meta-information, including identification of the
  9398. * sender and type of the received data, and a 4-octet flush/release IE
  9399. * 2. the firmware rx PPDU descriptor
  9400. *
  9401. * The format of the message is depicted below.
  9402. * in this depiction, the following abbreviations are used for information
  9403. * elements within the message:
  9404. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  9405. * elements associated with the PPDU start are valid.
  9406. * Specifically, the following fields are valid only if SV is set:
  9407. * RSSI (all variants), L, legacy rate, preamble type, service,
  9408. * VHT-SIG-A
  9409. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  9410. * elements associated with the PPDU end are valid.
  9411. * Specifically, the following fields are valid only if EV is set:
  9412. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  9413. * - L - Legacy rate selector - if legacy rates are used, this flag
  9414. * indicates whether the rate is from a CCK (L == 1) or OFDM
  9415. * (L == 0) PHY.
  9416. * - P - PHY error flag - boolean indication of whether the rx frame had
  9417. * a PHY error
  9418. *
  9419. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  9420. * |----------------+-------------------+---------------------+---------------|
  9421. * | peer ID | |RV|FV| ext TID | msg type |
  9422. * |--------------------------------------------------------------------------|
  9423. * | num | release | release | flush | flush |
  9424. * | MPDU | end | start | end | start |
  9425. * | ranges | seq num | seq num | seq num | seq num |
  9426. * |==========================================================================|
  9427. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  9428. * |V|V| | rate | | | timestamp | RSSI |
  9429. * |--------------------------------------------------------------------------|
  9430. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  9431. * |--------------------------------------------------------------------------|
  9432. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  9433. * |--------------------------------------------------------------------------|
  9434. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  9435. * |--------------------------------------------------------------------------|
  9436. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  9437. * |--------------------------------------------------------------------------|
  9438. * | TSF LSBs |
  9439. * |--------------------------------------------------------------------------|
  9440. * | microsec timestamp |
  9441. * |--------------------------------------------------------------------------|
  9442. * | preamble type | HT-SIG / VHT-SIG-A1 |
  9443. * |--------------------------------------------------------------------------|
  9444. * | service | HT-SIG / VHT-SIG-A2 |
  9445. * |==========================================================================|
  9446. * | reserved | FW rx desc bytes |
  9447. * |--------------------------------------------------------------------------|
  9448. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  9449. * | desc B3 | desc B2 | desc B1 | desc B0 |
  9450. * |--------------------------------------------------------------------------|
  9451. * : : :
  9452. * |--------------------------------------------------------------------------|
  9453. * | alignment | MSDU Rx |
  9454. * | padding | desc Bn |
  9455. * |--------------------------------------------------------------------------|
  9456. * | reserved | MPDU range status | MPDU count |
  9457. * |--------------------------------------------------------------------------|
  9458. * : reserved : MPDU range status : MPDU count :
  9459. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  9460. *
  9461. * Header fields:
  9462. * - MSG_TYPE
  9463. * Bits 7:0
  9464. * Purpose: identifies this as an rx indication message
  9465. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  9466. * - EXT_TID
  9467. * Bits 12:8
  9468. * Purpose: identify the traffic ID of the rx data, including
  9469. * special "extended" TID values for multicast, broadcast, and
  9470. * non-QoS data frames
  9471. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  9472. * - FLUSH_VALID (FV)
  9473. * Bit 13
  9474. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  9475. * is valid
  9476. * Value:
  9477. * 1 -> flush IE is valid and needs to be processed
  9478. * 0 -> flush IE is not valid and should be ignored
  9479. * - REL_VALID (RV)
  9480. * Bit 13
  9481. * Purpose: indicate whether the release IE (start/end sequence numbers)
  9482. * is valid
  9483. * Value:
  9484. * 1 -> release IE is valid and needs to be processed
  9485. * 0 -> release IE is not valid and should be ignored
  9486. * - PEER_ID
  9487. * Bits 31:16
  9488. * Purpose: Identify, by ID, which peer sent the rx data
  9489. * Value: ID of the peer who sent the rx data
  9490. * - FLUSH_SEQ_NUM_START
  9491. * Bits 5:0
  9492. * Purpose: Indicate the start of a series of MPDUs to flush
  9493. * Not all MPDUs within this series are necessarily valid - the host
  9494. * must check each sequence number within this range to see if the
  9495. * corresponding MPDU is actually present.
  9496. * This field is only valid if the FV bit is set.
  9497. * Value:
  9498. * The sequence number for the first MPDUs to check to flush.
  9499. * The sequence number is masked by 0x3f.
  9500. * - FLUSH_SEQ_NUM_END
  9501. * Bits 11:6
  9502. * Purpose: Indicate the end of a series of MPDUs to flush
  9503. * Value:
  9504. * The sequence number one larger than the sequence number of the
  9505. * last MPDU to check to flush.
  9506. * The sequence number is masked by 0x3f.
  9507. * Not all MPDUs within this series are necessarily valid - the host
  9508. * must check each sequence number within this range to see if the
  9509. * corresponding MPDU is actually present.
  9510. * This field is only valid if the FV bit is set.
  9511. * - REL_SEQ_NUM_START
  9512. * Bits 17:12
  9513. * Purpose: Indicate the start of a series of MPDUs to release.
  9514. * All MPDUs within this series are present and valid - the host
  9515. * need not check each sequence number within this range to see if
  9516. * the corresponding MPDU is actually present.
  9517. * This field is only valid if the RV bit is set.
  9518. * Value:
  9519. * The sequence number for the first MPDUs to check to release.
  9520. * The sequence number is masked by 0x3f.
  9521. * - REL_SEQ_NUM_END
  9522. * Bits 23:18
  9523. * Purpose: Indicate the end of a series of MPDUs to release.
  9524. * Value:
  9525. * The sequence number one larger than the sequence number of the
  9526. * last MPDU to check to release.
  9527. * The sequence number is masked by 0x3f.
  9528. * All MPDUs within this series are present and valid - the host
  9529. * need not check each sequence number within this range to see if
  9530. * the corresponding MPDU is actually present.
  9531. * This field is only valid if the RV bit is set.
  9532. * - NUM_MPDU_RANGES
  9533. * Bits 31:24
  9534. * Purpose: Indicate how many ranges of MPDUs are present.
  9535. * Each MPDU range consists of a series of contiguous MPDUs within the
  9536. * rx frame sequence which all have the same MPDU status.
  9537. * Value: 1-63 (typically a small number, like 1-3)
  9538. *
  9539. * Rx PPDU descriptor fields:
  9540. * - RSSI_CMB
  9541. * Bits 7:0
  9542. * Purpose: Combined RSSI from all active rx chains, across the active
  9543. * bandwidth.
  9544. * Value: RSSI dB units w.r.t. noise floor
  9545. * - TIMESTAMP_SUBMICROSEC
  9546. * Bits 15:8
  9547. * Purpose: high-resolution timestamp
  9548. * Value:
  9549. * Sub-microsecond time of PPDU reception.
  9550. * This timestamp ranges from [0,MAC clock MHz).
  9551. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  9552. * to form a high-resolution, large range rx timestamp.
  9553. * - PHY_ERR_CODE
  9554. * Bits 23:16
  9555. * Purpose:
  9556. * If the rx frame processing resulted in a PHY error, indicate what
  9557. * type of rx PHY error occurred.
  9558. * Value:
  9559. * This field is valid if the "P" (PHY_ERR) flag is set.
  9560. * TBD: document/specify the values for this field
  9561. * - PHY_ERR
  9562. * Bit 24
  9563. * Purpose: indicate whether the rx PPDU had a PHY error
  9564. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  9565. * - LEGACY_RATE
  9566. * Bits 28:25
  9567. * Purpose:
  9568. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  9569. * specify which rate was used.
  9570. * Value:
  9571. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  9572. * flag.
  9573. * If LEGACY_RATE_SEL is 0:
  9574. * 0x8: OFDM 48 Mbps
  9575. * 0x9: OFDM 24 Mbps
  9576. * 0xA: OFDM 12 Mbps
  9577. * 0xB: OFDM 6 Mbps
  9578. * 0xC: OFDM 54 Mbps
  9579. * 0xD: OFDM 36 Mbps
  9580. * 0xE: OFDM 18 Mbps
  9581. * 0xF: OFDM 9 Mbps
  9582. * If LEGACY_RATE_SEL is 1:
  9583. * 0x8: CCK 11 Mbps long preamble
  9584. * 0x9: CCK 5.5 Mbps long preamble
  9585. * 0xA: CCK 2 Mbps long preamble
  9586. * 0xB: CCK 1 Mbps long preamble
  9587. * 0xC: CCK 11 Mbps short preamble
  9588. * 0xD: CCK 5.5 Mbps short preamble
  9589. * 0xE: CCK 2 Mbps short preamble
  9590. * - LEGACY_RATE_SEL
  9591. * Bit 29
  9592. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  9593. * Value:
  9594. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  9595. * used a legacy rate.
  9596. * 0 -> OFDM, 1 -> CCK
  9597. * - END_VALID
  9598. * Bit 30
  9599. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  9600. * the start of the PPDU are valid. Specifically, the following
  9601. * fields are only valid if END_VALID is set:
  9602. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  9603. * TIMESTAMP_SUBMICROSEC
  9604. * Value:
  9605. * 0 -> rx PPDU desc end fields are not valid
  9606. * 1 -> rx PPDU desc end fields are valid
  9607. * - START_VALID
  9608. * Bit 31
  9609. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  9610. * the end of the PPDU are valid. Specifically, the following
  9611. * fields are only valid if START_VALID is set:
  9612. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  9613. * VHT-SIG-A
  9614. * Value:
  9615. * 0 -> rx PPDU desc start fields are not valid
  9616. * 1 -> rx PPDU desc start fields are valid
  9617. * - RSSI0_PRI20
  9618. * Bits 7:0
  9619. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  9620. * Value: RSSI dB units w.r.t. noise floor
  9621. *
  9622. * - RSSI0_EXT20
  9623. * Bits 7:0
  9624. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  9625. * (if the rx bandwidth was >= 40 MHz)
  9626. * Value: RSSI dB units w.r.t. noise floor
  9627. * - RSSI0_EXT40
  9628. * Bits 7:0
  9629. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  9630. * (if the rx bandwidth was >= 80 MHz)
  9631. * Value: RSSI dB units w.r.t. noise floor
  9632. * - RSSI0_EXT80
  9633. * Bits 7:0
  9634. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  9635. * (if the rx bandwidth was >= 160 MHz)
  9636. * Value: RSSI dB units w.r.t. noise floor
  9637. *
  9638. * - RSSI1_PRI20
  9639. * Bits 7:0
  9640. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  9641. * Value: RSSI dB units w.r.t. noise floor
  9642. * - RSSI1_EXT20
  9643. * Bits 7:0
  9644. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  9645. * (if the rx bandwidth was >= 40 MHz)
  9646. * Value: RSSI dB units w.r.t. noise floor
  9647. * - RSSI1_EXT40
  9648. * Bits 7:0
  9649. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  9650. * (if the rx bandwidth was >= 80 MHz)
  9651. * Value: RSSI dB units w.r.t. noise floor
  9652. * - RSSI1_EXT80
  9653. * Bits 7:0
  9654. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  9655. * (if the rx bandwidth was >= 160 MHz)
  9656. * Value: RSSI dB units w.r.t. noise floor
  9657. *
  9658. * - RSSI2_PRI20
  9659. * Bits 7:0
  9660. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  9661. * Value: RSSI dB units w.r.t. noise floor
  9662. * - RSSI2_EXT20
  9663. * Bits 7:0
  9664. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  9665. * (if the rx bandwidth was >= 40 MHz)
  9666. * Value: RSSI dB units w.r.t. noise floor
  9667. * - RSSI2_EXT40
  9668. * Bits 7:0
  9669. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  9670. * (if the rx bandwidth was >= 80 MHz)
  9671. * Value: RSSI dB units w.r.t. noise floor
  9672. * - RSSI2_EXT80
  9673. * Bits 7:0
  9674. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  9675. * (if the rx bandwidth was >= 160 MHz)
  9676. * Value: RSSI dB units w.r.t. noise floor
  9677. *
  9678. * - RSSI3_PRI20
  9679. * Bits 7:0
  9680. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  9681. * Value: RSSI dB units w.r.t. noise floor
  9682. * - RSSI3_EXT20
  9683. * Bits 7:0
  9684. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  9685. * (if the rx bandwidth was >= 40 MHz)
  9686. * Value: RSSI dB units w.r.t. noise floor
  9687. * - RSSI3_EXT40
  9688. * Bits 7:0
  9689. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  9690. * (if the rx bandwidth was >= 80 MHz)
  9691. * Value: RSSI dB units w.r.t. noise floor
  9692. * - RSSI3_EXT80
  9693. * Bits 7:0
  9694. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  9695. * (if the rx bandwidth was >= 160 MHz)
  9696. * Value: RSSI dB units w.r.t. noise floor
  9697. *
  9698. * - TSF32
  9699. * Bits 31:0
  9700. * Purpose: specify the time the rx PPDU was received, in TSF units
  9701. * Value: 32 LSBs of the TSF
  9702. * - TIMESTAMP_MICROSEC
  9703. * Bits 31:0
  9704. * Purpose: specify the time the rx PPDU was received, in microsecond units
  9705. * Value: PPDU rx time, in microseconds
  9706. * - VHT_SIG_A1
  9707. * Bits 23:0
  9708. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  9709. * from the rx PPDU
  9710. * Value:
  9711. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  9712. * VHT-SIG-A1 data.
  9713. * If PREAMBLE_TYPE specifies HT, then this field contains the
  9714. * first 24 bits of the HT-SIG data.
  9715. * Otherwise, this field is invalid.
  9716. * Refer to the the 802.11 protocol for the definition of the
  9717. * HT-SIG and VHT-SIG-A1 fields
  9718. * - VHT_SIG_A2
  9719. * Bits 23:0
  9720. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  9721. * from the rx PPDU
  9722. * Value:
  9723. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  9724. * VHT-SIG-A2 data.
  9725. * If PREAMBLE_TYPE specifies HT, then this field contains the
  9726. * last 24 bits of the HT-SIG data.
  9727. * Otherwise, this field is invalid.
  9728. * Refer to the the 802.11 protocol for the definition of the
  9729. * HT-SIG and VHT-SIG-A2 fields
  9730. * - PREAMBLE_TYPE
  9731. * Bits 31:24
  9732. * Purpose: indicate the PHY format of the received burst
  9733. * Value:
  9734. * 0x4: Legacy (OFDM/CCK)
  9735. * 0x8: HT
  9736. * 0x9: HT with TxBF
  9737. * 0xC: VHT
  9738. * 0xD: VHT with TxBF
  9739. * - SERVICE
  9740. * Bits 31:24
  9741. * Purpose: TBD
  9742. * Value: TBD
  9743. *
  9744. * Rx MSDU descriptor fields:
  9745. * - FW_RX_DESC_BYTES
  9746. * Bits 15:0
  9747. * Purpose: Indicate how many bytes in the Rx indication are used for
  9748. * FW Rx descriptors
  9749. *
  9750. * Payload fields:
  9751. * - MPDU_COUNT
  9752. * Bits 7:0
  9753. * Purpose: Indicate how many sequential MPDUs share the same status.
  9754. * All MPDUs within the indicated list are from the same RA-TA-TID.
  9755. * - MPDU_STATUS
  9756. * Bits 15:8
  9757. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  9758. * received successfully.
  9759. * Value:
  9760. * 0x1: success
  9761. * 0x2: FCS error
  9762. * 0x3: duplicate error
  9763. * 0x4: replay error
  9764. * 0x5: invalid peer
  9765. */
  9766. /* header fields */
  9767. #define HTT_RX_IND_EXT_TID_M 0x1f00
  9768. #define HTT_RX_IND_EXT_TID_S 8
  9769. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  9770. #define HTT_RX_IND_FLUSH_VALID_S 13
  9771. #define HTT_RX_IND_REL_VALID_M 0x4000
  9772. #define HTT_RX_IND_REL_VALID_S 14
  9773. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  9774. #define HTT_RX_IND_PEER_ID_S 16
  9775. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  9776. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  9777. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  9778. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  9779. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  9780. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  9781. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  9782. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  9783. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  9784. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  9785. /* rx PPDU descriptor fields */
  9786. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  9787. #define HTT_RX_IND_RSSI_CMB_S 0
  9788. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  9789. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  9790. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  9791. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  9792. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  9793. #define HTT_RX_IND_PHY_ERR_S 24
  9794. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  9795. #define HTT_RX_IND_LEGACY_RATE_S 25
  9796. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  9797. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  9798. #define HTT_RX_IND_END_VALID_M 0x40000000
  9799. #define HTT_RX_IND_END_VALID_S 30
  9800. #define HTT_RX_IND_START_VALID_M 0x80000000
  9801. #define HTT_RX_IND_START_VALID_S 31
  9802. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  9803. #define HTT_RX_IND_RSSI_PRI20_S 0
  9804. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  9805. #define HTT_RX_IND_RSSI_EXT20_S 8
  9806. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  9807. #define HTT_RX_IND_RSSI_EXT40_S 16
  9808. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  9809. #define HTT_RX_IND_RSSI_EXT80_S 24
  9810. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  9811. #define HTT_RX_IND_VHT_SIG_A1_S 0
  9812. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  9813. #define HTT_RX_IND_VHT_SIG_A2_S 0
  9814. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  9815. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  9816. #define HTT_RX_IND_SERVICE_M 0xff000000
  9817. #define HTT_RX_IND_SERVICE_S 24
  9818. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  9819. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  9820. /* rx MSDU descriptor fields */
  9821. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  9822. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  9823. /* payload fields */
  9824. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  9825. #define HTT_RX_IND_MPDU_COUNT_S 0
  9826. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  9827. #define HTT_RX_IND_MPDU_STATUS_S 8
  9828. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  9829. do { \
  9830. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  9831. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  9832. } while (0)
  9833. #define HTT_RX_IND_EXT_TID_GET(word) \
  9834. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  9835. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  9836. do { \
  9837. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  9838. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  9839. } while (0)
  9840. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  9841. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  9842. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  9843. do { \
  9844. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  9845. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  9846. } while (0)
  9847. #define HTT_RX_IND_REL_VALID_GET(word) \
  9848. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  9849. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  9850. do { \
  9851. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  9852. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  9853. } while (0)
  9854. #define HTT_RX_IND_PEER_ID_GET(word) \
  9855. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  9856. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  9857. do { \
  9858. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  9859. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  9860. } while (0)
  9861. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  9862. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  9863. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  9864. do { \
  9865. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  9866. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  9867. } while (0)
  9868. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  9869. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  9870. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  9871. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  9872. do { \
  9873. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  9874. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  9875. } while (0)
  9876. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  9877. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  9878. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  9879. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  9880. do { \
  9881. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  9882. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  9883. } while (0)
  9884. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  9885. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  9886. HTT_RX_IND_REL_SEQ_NUM_START_S)
  9887. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  9888. do { \
  9889. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  9890. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  9891. } while (0)
  9892. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  9893. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  9894. HTT_RX_IND_REL_SEQ_NUM_END_S)
  9895. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  9896. do { \
  9897. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  9898. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  9899. } while (0)
  9900. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  9901. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  9902. HTT_RX_IND_NUM_MPDU_RANGES_S)
  9903. /* FW rx PPDU descriptor fields */
  9904. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  9905. do { \
  9906. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  9907. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  9908. } while (0)
  9909. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  9910. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  9911. HTT_RX_IND_RSSI_CMB_S)
  9912. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  9913. do { \
  9914. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  9915. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  9916. } while (0)
  9917. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  9918. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  9919. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  9920. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  9921. do { \
  9922. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  9923. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  9924. } while (0)
  9925. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  9926. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  9927. HTT_RX_IND_PHY_ERR_CODE_S)
  9928. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  9929. do { \
  9930. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  9931. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  9932. } while (0)
  9933. #define HTT_RX_IND_PHY_ERR_GET(word) \
  9934. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  9935. HTT_RX_IND_PHY_ERR_S)
  9936. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  9937. do { \
  9938. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  9939. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  9940. } while (0)
  9941. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  9942. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  9943. HTT_RX_IND_LEGACY_RATE_S)
  9944. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  9945. do { \
  9946. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  9947. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  9948. } while (0)
  9949. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  9950. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  9951. HTT_RX_IND_LEGACY_RATE_SEL_S)
  9952. #define HTT_RX_IND_END_VALID_SET(word, value) \
  9953. do { \
  9954. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  9955. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  9956. } while (0)
  9957. #define HTT_RX_IND_END_VALID_GET(word) \
  9958. (((word) & HTT_RX_IND_END_VALID_M) >> \
  9959. HTT_RX_IND_END_VALID_S)
  9960. #define HTT_RX_IND_START_VALID_SET(word, value) \
  9961. do { \
  9962. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  9963. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  9964. } while (0)
  9965. #define HTT_RX_IND_START_VALID_GET(word) \
  9966. (((word) & HTT_RX_IND_START_VALID_M) >> \
  9967. HTT_RX_IND_START_VALID_S)
  9968. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  9969. do { \
  9970. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  9971. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  9972. } while (0)
  9973. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  9974. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  9975. HTT_RX_IND_RSSI_PRI20_S)
  9976. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  9977. do { \
  9978. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  9979. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  9980. } while (0)
  9981. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  9982. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  9983. HTT_RX_IND_RSSI_EXT20_S)
  9984. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  9985. do { \
  9986. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  9987. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  9988. } while (0)
  9989. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  9990. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  9991. HTT_RX_IND_RSSI_EXT40_S)
  9992. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  9993. do { \
  9994. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  9995. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  9996. } while (0)
  9997. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  9998. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  9999. HTT_RX_IND_RSSI_EXT80_S)
  10000. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  10001. do { \
  10002. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  10003. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  10004. } while (0)
  10005. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  10006. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  10007. HTT_RX_IND_VHT_SIG_A1_S)
  10008. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  10009. do { \
  10010. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  10011. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  10012. } while (0)
  10013. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  10014. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  10015. HTT_RX_IND_VHT_SIG_A2_S)
  10016. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  10017. do { \
  10018. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  10019. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  10020. } while (0)
  10021. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  10022. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  10023. HTT_RX_IND_PREAMBLE_TYPE_S)
  10024. #define HTT_RX_IND_SERVICE_SET(word, value) \
  10025. do { \
  10026. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  10027. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  10028. } while (0)
  10029. #define HTT_RX_IND_SERVICE_GET(word) \
  10030. (((word) & HTT_RX_IND_SERVICE_M) >> \
  10031. HTT_RX_IND_SERVICE_S)
  10032. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  10033. do { \
  10034. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  10035. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  10036. } while (0)
  10037. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  10038. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  10039. HTT_RX_IND_SA_ANT_MATRIX_S)
  10040. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  10041. do { \
  10042. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  10043. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  10044. } while (0)
  10045. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  10046. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  10047. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  10048. do { \
  10049. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  10050. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  10051. } while (0)
  10052. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  10053. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  10054. #define HTT_RX_IND_HL_BYTES \
  10055. (HTT_RX_IND_HDR_BYTES + \
  10056. 4 /* single FW rx MSDU descriptor */ + \
  10057. 4 /* single MPDU range information element */)
  10058. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  10059. /* Could we use one macro entry? */
  10060. #define HTT_WORD_SET(word, field, value) \
  10061. do { \
  10062. HTT_CHECK_SET_VAL(field, value); \
  10063. (word) |= ((value) << field ## _S); \
  10064. } while (0)
  10065. #define HTT_WORD_GET(word, field) \
  10066. (((word) & field ## _M) >> field ## _S)
  10067. PREPACK struct hl_htt_rx_ind_base {
  10068. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  10069. } POSTPACK;
  10070. /*
  10071. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  10072. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  10073. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  10074. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  10075. * htt_rx_ind_hl_rx_desc_t.
  10076. */
  10077. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  10078. struct htt_rx_ind_hl_rx_desc_t {
  10079. A_UINT8 ver;
  10080. A_UINT8 len;
  10081. struct {
  10082. A_UINT8
  10083. first_msdu: 1,
  10084. last_msdu: 1,
  10085. c3_failed: 1,
  10086. c4_failed: 1,
  10087. ipv6: 1,
  10088. tcp: 1,
  10089. udp: 1,
  10090. reserved: 1;
  10091. } flags;
  10092. /* NOTE: no reserved space - don't append any new fields here */
  10093. };
  10094. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  10095. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10096. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  10097. #define HTT_RX_IND_HL_RX_DESC_VER 0
  10098. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  10099. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10100. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  10101. #define HTT_RX_IND_HL_FLAG_OFFSET \
  10102. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10103. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  10104. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  10105. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  10106. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  10107. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  10108. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  10109. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  10110. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  10111. /* This structure is used in HL, the basic descriptor information
  10112. * used by host. the structure is translated by FW from HW desc
  10113. * or generated by FW. But in HL monitor mode, the host would use
  10114. * the same structure with LL.
  10115. */
  10116. PREPACK struct hl_htt_rx_desc_base {
  10117. A_UINT32
  10118. seq_num:12,
  10119. encrypted:1,
  10120. chan_info_present:1,
  10121. resv0:2,
  10122. mcast_bcast:1,
  10123. fragment:1,
  10124. key_id_oct:8,
  10125. resv1:6;
  10126. A_UINT32
  10127. pn_31_0;
  10128. union {
  10129. struct {
  10130. A_UINT16 pn_47_32;
  10131. A_UINT16 pn_63_48;
  10132. } pn16;
  10133. A_UINT32 pn_63_32;
  10134. } u0;
  10135. A_UINT32
  10136. pn_95_64;
  10137. A_UINT32
  10138. pn_127_96;
  10139. } POSTPACK;
  10140. /*
  10141. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  10142. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  10143. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  10144. * Please see htt_chan_change_t for description of the fields.
  10145. */
  10146. PREPACK struct htt_chan_info_t
  10147. {
  10148. A_UINT32 primary_chan_center_freq_mhz: 16,
  10149. contig_chan1_center_freq_mhz: 16;
  10150. A_UINT32 contig_chan2_center_freq_mhz: 16,
  10151. phy_mode: 8,
  10152. reserved: 8;
  10153. } POSTPACK;
  10154. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  10155. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  10156. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  10157. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  10158. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  10159. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  10160. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  10161. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  10162. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  10163. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  10164. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  10165. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  10166. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  10167. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  10168. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  10169. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  10170. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  10171. /* Channel information */
  10172. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  10173. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  10174. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  10175. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  10176. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  10177. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  10178. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  10179. #define HTT_CHAN_INFO_PHY_MODE_S 16
  10180. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  10181. do { \
  10182. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  10183. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  10184. } while (0)
  10185. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  10186. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  10187. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  10188. do { \
  10189. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  10190. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  10191. } while (0)
  10192. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  10193. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  10194. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  10195. do { \
  10196. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  10197. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  10198. } while (0)
  10199. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  10200. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  10201. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  10202. do { \
  10203. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  10204. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  10205. } while (0)
  10206. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  10207. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  10208. /*
  10209. * @brief target -> host message definition for FW offloaded pkts
  10210. *
  10211. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  10212. *
  10213. * @details
  10214. * The following field definitions describe the format of the firmware
  10215. * offload deliver message sent from the target to the host.
  10216. *
  10217. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  10218. *
  10219. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  10220. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  10221. * | reserved_1 | msg type |
  10222. * |--------------------------------------------------------------------------|
  10223. * | phy_timestamp_l32 |
  10224. * |--------------------------------------------------------------------------|
  10225. * | WORD2 (see below) |
  10226. * |--------------------------------------------------------------------------|
  10227. * | seqno | framectrl |
  10228. * |--------------------------------------------------------------------------|
  10229. * | reserved_3 | vdev_id | tid_num|
  10230. * |--------------------------------------------------------------------------|
  10231. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  10232. * |--------------------------------------------------------------------------|
  10233. *
  10234. * where:
  10235. * STAT = status
  10236. * F = format (802.3 vs. 802.11)
  10237. *
  10238. * definition for word 2
  10239. *
  10240. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  10241. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  10242. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  10243. * |--------------------------------------------------------------------------|
  10244. *
  10245. * where:
  10246. * PR = preamble
  10247. * BF = beamformed
  10248. */
  10249. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  10250. {
  10251. A_UINT32 /* word 0 */
  10252. msg_type:8, /* [ 7: 0] */
  10253. reserved_1:24; /* [31: 8] */
  10254. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  10255. A_UINT32 /* word 2 */
  10256. /* preamble:
  10257. * 0-OFDM,
  10258. * 1-CCk,
  10259. * 2-HT,
  10260. * 3-VHT
  10261. */
  10262. preamble: 2, /* [1:0] */
  10263. /* mcs:
  10264. * In case of HT preamble interpret
  10265. * MCS along with NSS.
  10266. * Valid values for HT are 0 to 7.
  10267. * HT mcs 0 with NSS 2 is mcs 8.
  10268. * Valid values for VHT are 0 to 9.
  10269. */
  10270. mcs: 4, /* [5:2] */
  10271. /* rate:
  10272. * This is applicable only for
  10273. * CCK and OFDM preamble type
  10274. * rate 0: OFDM 48 Mbps,
  10275. * 1: OFDM 24 Mbps,
  10276. * 2: OFDM 12 Mbps
  10277. * 3: OFDM 6 Mbps
  10278. * 4: OFDM 54 Mbps
  10279. * 5: OFDM 36 Mbps
  10280. * 6: OFDM 18 Mbps
  10281. * 7: OFDM 9 Mbps
  10282. * rate 0: CCK 11 Mbps Long
  10283. * 1: CCK 5.5 Mbps Long
  10284. * 2: CCK 2 Mbps Long
  10285. * 3: CCK 1 Mbps Long
  10286. * 4: CCK 11 Mbps Short
  10287. * 5: CCK 5.5 Mbps Short
  10288. * 6: CCK 2 Mbps Short
  10289. */
  10290. rate : 3, /* [ 8: 6] */
  10291. rssi : 8, /* [16: 9] units=dBm */
  10292. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  10293. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  10294. stbc : 1, /* [22] */
  10295. sgi : 1, /* [23] */
  10296. ldpc : 1, /* [24] */
  10297. beamformed: 1, /* [25] */
  10298. reserved_2: 6; /* [31:26] */
  10299. A_UINT32 /* word 3 */
  10300. framectrl:16, /* [15: 0] */
  10301. seqno:16; /* [31:16] */
  10302. A_UINT32 /* word 4 */
  10303. tid_num:5, /* [ 4: 0] actual TID number */
  10304. vdev_id:8, /* [12: 5] */
  10305. reserved_3:19; /* [31:13] */
  10306. A_UINT32 /* word 5 */
  10307. /* status:
  10308. * 0: tx_ok
  10309. * 1: retry
  10310. * 2: drop
  10311. * 3: filtered
  10312. * 4: abort
  10313. * 5: tid delete
  10314. * 6: sw abort
  10315. * 7: dropped by peer migration
  10316. */
  10317. status:3, /* [2:0] */
  10318. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  10319. tx_mpdu_bytes:16, /* [19:4] */
  10320. /* Indicates retry count of offloaded/local generated Data tx frames */
  10321. tx_retry_cnt:6, /* [25:20] */
  10322. reserved_4:6; /* [31:26] */
  10323. } POSTPACK;
  10324. /* FW offload deliver ind message header fields */
  10325. /* DWORD one */
  10326. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  10327. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  10328. /* DWORD two */
  10329. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  10330. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  10331. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  10332. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  10333. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  10334. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  10335. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  10336. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  10337. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  10338. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  10339. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  10340. #define HTT_FW_OFFLOAD_IND_BW_S 19
  10341. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  10342. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  10343. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  10344. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  10345. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  10346. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  10347. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  10348. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  10349. /* DWORD three*/
  10350. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  10351. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  10352. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  10353. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  10354. /* DWORD four */
  10355. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  10356. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  10357. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  10358. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  10359. /* DWORD five */
  10360. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  10361. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  10362. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  10363. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  10364. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  10365. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  10366. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  10367. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  10368. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  10369. do { \
  10370. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  10371. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  10372. } while (0)
  10373. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  10374. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  10375. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  10376. do { \
  10377. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  10378. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  10379. } while (0)
  10380. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  10381. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  10382. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  10383. do { \
  10384. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  10385. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  10386. } while (0)
  10387. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  10388. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  10389. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  10390. do { \
  10391. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  10392. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  10393. } while (0)
  10394. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  10395. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  10396. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  10397. do { \
  10398. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  10399. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  10400. } while (0)
  10401. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  10402. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  10403. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  10404. do { \
  10405. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  10406. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  10407. } while (0)
  10408. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  10409. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  10410. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  10411. do { \
  10412. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  10413. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  10414. } while (0)
  10415. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  10416. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  10417. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  10418. do { \
  10419. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  10420. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  10421. } while (0)
  10422. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  10423. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  10424. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  10425. do { \
  10426. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  10427. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  10428. } while (0)
  10429. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  10430. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  10431. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  10432. do { \
  10433. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  10434. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  10435. } while (0)
  10436. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  10437. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  10438. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  10439. do { \
  10440. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  10441. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  10442. } while (0)
  10443. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  10444. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  10445. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  10446. do { \
  10447. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  10448. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  10449. } while (0)
  10450. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  10451. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  10452. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  10453. do { \
  10454. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  10455. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  10456. } while (0)
  10457. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  10458. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  10459. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  10460. do { \
  10461. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  10462. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  10463. } while (0)
  10464. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  10465. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  10466. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  10467. do { \
  10468. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  10469. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  10470. } while (0)
  10471. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  10472. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  10473. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  10474. do { \
  10475. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  10476. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  10477. } while (0)
  10478. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  10479. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  10480. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  10481. do { \
  10482. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  10483. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  10484. } while (0)
  10485. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  10486. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  10487. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  10488. do { \
  10489. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  10490. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  10491. } while (0)
  10492. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  10493. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  10494. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  10495. do { \
  10496. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  10497. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  10498. } while (0)
  10499. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  10500. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  10501. /*
  10502. * @brief target -> host rx reorder flush message definition
  10503. *
  10504. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  10505. *
  10506. * @details
  10507. * The following field definitions describe the format of the rx flush
  10508. * message sent from the target to the host.
  10509. * The message consists of a 4-octet header, followed by one or more
  10510. * 4-octet payload information elements.
  10511. *
  10512. * |31 24|23 8|7 0|
  10513. * |--------------------------------------------------------------|
  10514. * | TID | peer ID | msg type |
  10515. * |--------------------------------------------------------------|
  10516. * | seq num end | seq num start | MPDU status | reserved |
  10517. * |--------------------------------------------------------------|
  10518. * First DWORD:
  10519. * - MSG_TYPE
  10520. * Bits 7:0
  10521. * Purpose: identifies this as an rx flush message
  10522. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  10523. * - PEER_ID
  10524. * Bits 23:8 (only bits 18:8 actually used)
  10525. * Purpose: identify which peer's rx data is being flushed
  10526. * Value: (rx) peer ID
  10527. * - TID
  10528. * Bits 31:24 (only bits 27:24 actually used)
  10529. * Purpose: Specifies which traffic identifier's rx data is being flushed
  10530. * Value: traffic identifier
  10531. * Second DWORD:
  10532. * - MPDU_STATUS
  10533. * Bits 15:8
  10534. * Purpose:
  10535. * Indicate whether the flushed MPDUs should be discarded or processed.
  10536. * Value:
  10537. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  10538. * stages of rx processing
  10539. * other: discard the MPDUs
  10540. * It is anticipated that flush messages will always have
  10541. * MPDU status == 1, but the status flag is included for
  10542. * flexibility.
  10543. * - SEQ_NUM_START
  10544. * Bits 23:16
  10545. * Purpose:
  10546. * Indicate the start of a series of consecutive MPDUs being flushed.
  10547. * Not all MPDUs within this range are necessarily valid - the host
  10548. * must check each sequence number within this range to see if the
  10549. * corresponding MPDU is actually present.
  10550. * Value:
  10551. * The sequence number for the first MPDU in the sequence.
  10552. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10553. * - SEQ_NUM_END
  10554. * Bits 30:24
  10555. * Purpose:
  10556. * Indicate the end of a series of consecutive MPDUs being flushed.
  10557. * Value:
  10558. * The sequence number one larger than the sequence number of the
  10559. * last MPDU being flushed.
  10560. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10561. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  10562. * are to be released for further rx processing.
  10563. * Not all MPDUs within this range are necessarily valid - the host
  10564. * must check each sequence number within this range to see if the
  10565. * corresponding MPDU is actually present.
  10566. */
  10567. /* first DWORD */
  10568. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  10569. #define HTT_RX_FLUSH_PEER_ID_S 8
  10570. #define HTT_RX_FLUSH_TID_M 0xff000000
  10571. #define HTT_RX_FLUSH_TID_S 24
  10572. /* second DWORD */
  10573. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  10574. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  10575. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  10576. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  10577. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  10578. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  10579. #define HTT_RX_FLUSH_BYTES 8
  10580. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  10581. do { \
  10582. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  10583. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  10584. } while (0)
  10585. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  10586. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  10587. #define HTT_RX_FLUSH_TID_SET(word, value) \
  10588. do { \
  10589. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  10590. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  10591. } while (0)
  10592. #define HTT_RX_FLUSH_TID_GET(word) \
  10593. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  10594. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  10595. do { \
  10596. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  10597. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  10598. } while (0)
  10599. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  10600. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  10601. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  10602. do { \
  10603. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  10604. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  10605. } while (0)
  10606. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  10607. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  10608. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  10609. do { \
  10610. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  10611. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  10612. } while (0)
  10613. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  10614. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  10615. /*
  10616. * @brief target -> host rx pn check indication message
  10617. *
  10618. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  10619. *
  10620. * @details
  10621. * The following field definitions describe the format of the Rx PN check
  10622. * indication message sent from the target to the host.
  10623. * The message consists of a 4-octet header, followed by the start and
  10624. * end sequence numbers to be released, followed by the PN IEs. Each PN
  10625. * IE is one octet containing the sequence number that failed the PN
  10626. * check.
  10627. *
  10628. * |31 24|23 8|7 0|
  10629. * |--------------------------------------------------------------|
  10630. * | TID | peer ID | msg type |
  10631. * |--------------------------------------------------------------|
  10632. * | Reserved | PN IE count | seq num end | seq num start|
  10633. * |--------------------------------------------------------------|
  10634. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  10635. * |--------------------------------------------------------------|
  10636. * First DWORD:
  10637. * - MSG_TYPE
  10638. * Bits 7:0
  10639. * Purpose: Identifies this as an rx pn check indication message
  10640. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  10641. * - PEER_ID
  10642. * Bits 23:8 (only bits 18:8 actually used)
  10643. * Purpose: identify which peer
  10644. * Value: (rx) peer ID
  10645. * - TID
  10646. * Bits 31:24 (only bits 27:24 actually used)
  10647. * Purpose: identify traffic identifier
  10648. * Value: traffic identifier
  10649. * Second DWORD:
  10650. * - SEQ_NUM_START
  10651. * Bits 7:0
  10652. * Purpose:
  10653. * Indicates the starting sequence number of the MPDU in this
  10654. * series of MPDUs that went though PN check.
  10655. * Value:
  10656. * The sequence number for the first MPDU in the sequence.
  10657. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10658. * - SEQ_NUM_END
  10659. * Bits 15:8
  10660. * Purpose:
  10661. * Indicates the ending sequence number of the MPDU in this
  10662. * series of MPDUs that went though PN check.
  10663. * Value:
  10664. * The sequence number one larger then the sequence number of the last
  10665. * MPDU being flushed.
  10666. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  10667. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  10668. * for invalid PN numbers and are ready to be released for further processing.
  10669. * Not all MPDUs within this range are necessarily valid - the host
  10670. * must check each sequence number within this range to see if the
  10671. * corresponding MPDU is actually present.
  10672. * - PN_IE_COUNT
  10673. * Bits 23:16
  10674. * Purpose:
  10675. * Used to determine the variable number of PN information elements in this
  10676. * message
  10677. *
  10678. * PN information elements:
  10679. * - PN_IE_x-
  10680. * Purpose:
  10681. * Each PN information element contains the sequence number of the MPDU that
  10682. * has failed the target PN check.
  10683. * Value:
  10684. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  10685. * that failed the PN check.
  10686. */
  10687. /* first DWORD */
  10688. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  10689. #define HTT_RX_PN_IND_PEER_ID_S 8
  10690. #define HTT_RX_PN_IND_TID_M 0xff000000
  10691. #define HTT_RX_PN_IND_TID_S 24
  10692. /* second DWORD */
  10693. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  10694. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  10695. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  10696. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  10697. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  10698. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  10699. #define HTT_RX_PN_IND_BYTES 8
  10700. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  10701. do { \
  10702. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  10703. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  10704. } while (0)
  10705. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  10706. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  10707. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  10708. do { \
  10709. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  10710. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  10711. } while (0)
  10712. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  10713. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  10714. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  10715. do { \
  10716. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  10717. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  10718. } while (0)
  10719. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  10720. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  10721. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  10722. do { \
  10723. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  10724. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  10725. } while (0)
  10726. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  10727. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  10728. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  10729. do { \
  10730. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  10731. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  10732. } while (0)
  10733. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  10734. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  10735. /*
  10736. * @brief target -> host rx offload deliver message for LL system
  10737. *
  10738. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  10739. *
  10740. * @details
  10741. * In a low latency system this message is sent whenever the offload
  10742. * manager flushes out the packets it has coalesced in its coalescing buffer.
  10743. * The DMA of the actual packets into host memory is done before sending out
  10744. * this message. This message indicates only how many MSDUs to reap. The
  10745. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  10746. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  10747. * DMA'd by the MAC directly into host memory these packets do not contain
  10748. * the MAC descriptors in the header portion of the packet. Instead they contain
  10749. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  10750. * message, the packets are delivered directly to the NW stack without going
  10751. * through the regular reorder buffering and PN checking path since it has
  10752. * already been done in target.
  10753. *
  10754. * |31 24|23 16|15 8|7 0|
  10755. * |-----------------------------------------------------------------------|
  10756. * | Total MSDU count | reserved | msg type |
  10757. * |-----------------------------------------------------------------------|
  10758. *
  10759. * @brief target -> host rx offload deliver message for HL system
  10760. *
  10761. * @details
  10762. * In a high latency system this message is sent whenever the offload manager
  10763. * flushes out the packets it has coalesced in its coalescing buffer. The
  10764. * actual packets are also carried along with this message. When the host
  10765. * receives this message, it is expected to deliver these packets to the NW
  10766. * stack directly instead of routing them through the reorder buffering and
  10767. * PN checking path since it has already been done in target.
  10768. *
  10769. * |31 24|23 16|15 8|7 0|
  10770. * |-----------------------------------------------------------------------|
  10771. * | Total MSDU count | reserved | msg type |
  10772. * |-----------------------------------------------------------------------|
  10773. * | peer ID | MSDU length |
  10774. * |-----------------------------------------------------------------------|
  10775. * | MSDU payload | FW Desc | tid | vdev ID |
  10776. * |-----------------------------------------------------------------------|
  10777. * | MSDU payload contd. |
  10778. * |-----------------------------------------------------------------------|
  10779. * | peer ID | MSDU length |
  10780. * |-----------------------------------------------------------------------|
  10781. * | MSDU payload | FW Desc | tid | vdev ID |
  10782. * |-----------------------------------------------------------------------|
  10783. * | MSDU payload contd. |
  10784. * |-----------------------------------------------------------------------|
  10785. *
  10786. */
  10787. /* first DWORD */
  10788. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  10789. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  10790. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  10791. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  10792. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  10793. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  10794. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  10795. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  10796. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  10797. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  10798. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  10799. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  10800. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  10801. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  10802. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  10803. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  10804. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  10805. do { \
  10806. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  10807. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  10808. } while (0)
  10809. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  10810. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  10811. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  10812. do { \
  10813. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  10814. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  10815. } while (0)
  10816. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  10817. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  10818. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  10819. do { \
  10820. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  10821. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  10822. } while (0)
  10823. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  10824. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  10825. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  10826. do { \
  10827. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  10828. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  10829. } while (0)
  10830. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  10831. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  10832. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  10833. do { \
  10834. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  10835. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  10836. } while (0)
  10837. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  10838. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  10839. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  10840. do { \
  10841. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  10842. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  10843. } while (0)
  10844. /**
  10845. * @brief target -> host rx peer map/unmap message definition
  10846. *
  10847. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  10848. *
  10849. * @details
  10850. * The following diagram shows the format of the rx peer map message sent
  10851. * from the target to the host. This layout assumes the target operates
  10852. * as little-endian.
  10853. *
  10854. * This message always contains a SW peer ID. The main purpose of the
  10855. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  10856. * with, so that the host can use that peer ID to determine which peer
  10857. * transmitted the rx frame. This SW peer ID is sometimes also used for
  10858. * other purposes, such as identifying during tx completions which peer
  10859. * the tx frames in question were transmitted to.
  10860. *
  10861. * In certain generations of chips, the peer map message also contains
  10862. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  10863. * to identify which peer the frame needs to be forwarded to (i.e. the
  10864. * peer assocated with the Destination MAC Address within the packet),
  10865. * and particularly which vdev needs to transmit the frame (for cases
  10866. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  10867. * meaning as AST_INDEX_0.
  10868. * This DA-based peer ID that is provided for certain rx frames
  10869. * (the rx frames that need to be re-transmitted as tx frames)
  10870. * is the ID that the HW uses for referring to the peer in question,
  10871. * rather than the peer ID that the SW+FW use to refer to the peer.
  10872. *
  10873. *
  10874. * |31 24|23 16|15 8|7 0|
  10875. * |-----------------------------------------------------------------------|
  10876. * | SW peer ID | VDEV ID | msg type |
  10877. * |-----------------------------------------------------------------------|
  10878. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  10879. * |-----------------------------------------------------------------------|
  10880. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  10881. * |-----------------------------------------------------------------------|
  10882. *
  10883. *
  10884. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  10885. *
  10886. * The following diagram shows the format of the rx peer unmap message sent
  10887. * from the target to the host.
  10888. *
  10889. * |31 24|23 16|15 8|7 0|
  10890. * |-----------------------------------------------------------------------|
  10891. * | SW peer ID | VDEV ID | msg type |
  10892. * |-----------------------------------------------------------------------|
  10893. *
  10894. * The following field definitions describe the format of the rx peer map
  10895. * and peer unmap messages sent from the target to the host.
  10896. * - MSG_TYPE
  10897. * Bits 7:0
  10898. * Purpose: identifies this as an rx peer map or peer unmap message
  10899. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  10900. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  10901. * - VDEV_ID
  10902. * Bits 15:8
  10903. * Purpose: Indicates which virtual device the peer is associated
  10904. * with.
  10905. * Value: vdev ID (used in the host to look up the vdev object)
  10906. * - PEER_ID (a.k.a. SW_PEER_ID)
  10907. * Bits 31:16
  10908. * Purpose: The peer ID (index) that WAL is allocating (map) or
  10909. * freeing (unmap)
  10910. * Value: (rx) peer ID
  10911. * - MAC_ADDR_L32 (peer map only)
  10912. * Bits 31:0
  10913. * Purpose: Identifies which peer node the peer ID is for.
  10914. * Value: lower 4 bytes of peer node's MAC address
  10915. * - MAC_ADDR_U16 (peer map only)
  10916. * Bits 15:0
  10917. * Purpose: Identifies which peer node the peer ID is for.
  10918. * Value: upper 2 bytes of peer node's MAC address
  10919. * - HW_PEER_ID
  10920. * Bits 31:16
  10921. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  10922. * address, so for rx frames marked for rx --> tx forwarding, the
  10923. * host can determine from the HW peer ID provided as meta-data with
  10924. * the rx frame which peer the frame is supposed to be forwarded to.
  10925. * Value: ID used by the MAC HW to identify the peer
  10926. */
  10927. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  10928. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  10929. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  10930. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  10931. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  10932. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  10933. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  10934. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  10935. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  10936. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  10937. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  10938. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  10939. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  10940. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  10941. do { \
  10942. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  10943. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  10944. } while (0)
  10945. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  10946. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  10947. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  10948. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  10949. do { \
  10950. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  10951. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  10952. } while (0)
  10953. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  10954. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  10955. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  10956. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  10957. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  10958. do { \
  10959. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  10960. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  10961. } while (0)
  10962. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  10963. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  10964. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  10965. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  10966. #define HTT_RX_PEER_MAP_BYTES 12
  10967. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  10968. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  10969. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  10970. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  10971. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  10972. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  10973. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  10974. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  10975. #define HTT_RX_PEER_UNMAP_BYTES 4
  10976. /**
  10977. * @brief target -> host rx peer map V2 message definition
  10978. *
  10979. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  10980. *
  10981. * @details
  10982. * The following diagram shows the format of the rx peer map v2 message sent
  10983. * from the target to the host. This layout assumes the target operates
  10984. * as little-endian.
  10985. *
  10986. * This message always contains a SW peer ID. The main purpose of the
  10987. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  10988. * with, so that the host can use that peer ID to determine which peer
  10989. * transmitted the rx frame. This SW peer ID is sometimes also used for
  10990. * other purposes, such as identifying during tx completions which peer
  10991. * the tx frames in question were transmitted to.
  10992. *
  10993. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  10994. * is used during rx --> tx frame forwarding to identify which peer the
  10995. * frame needs to be forwarded to (i.e. the peer assocated with the
  10996. * Destination MAC Address within the packet), and particularly which vdev
  10997. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  10998. * This DA-based peer ID that is provided for certain rx frames
  10999. * (the rx frames that need to be re-transmitted as tx frames)
  11000. * is the ID that the HW uses for referring to the peer in question,
  11001. * rather than the peer ID that the SW+FW use to refer to the peer.
  11002. *
  11003. * The HW peer id here is the same meaning as AST_INDEX_0.
  11004. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  11005. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  11006. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  11007. * AST is valid.
  11008. *
  11009. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  11010. * |-------------------------------------------------------------------------|
  11011. * | SW peer ID | VDEV ID | msg type |
  11012. * |-------------------------------------------------------------------------|
  11013. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11014. * |-------------------------------------------------------------------------|
  11015. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11016. * |-------------------------------------------------------------------------|
  11017. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  11018. * |-------------------------------------------------------------------------|
  11019. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  11020. * |-------------------------------------------------------------------------|
  11021. * |TID valid low pri| TID valid hi pri | AST index 2 |
  11022. * |-------------------------------------------------------------------------|
  11023. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  11024. * |-------------------------------------------------------------------------|
  11025. * | Reserved_2 |
  11026. * |-------------------------------------------------------------------------|
  11027. * Where:
  11028. * NH = Next Hop
  11029. * ASTVM = AST valid mask
  11030. * OA = on-chip AST valid bit
  11031. * ASTFM = AST flow mask
  11032. *
  11033. * The following field definitions describe the format of the rx peer map v2
  11034. * messages sent from the target to the host.
  11035. * - MSG_TYPE
  11036. * Bits 7:0
  11037. * Purpose: identifies this as an rx peer map v2 message
  11038. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  11039. * - VDEV_ID
  11040. * Bits 15:8
  11041. * Purpose: Indicates which virtual device the peer is associated with.
  11042. * Value: vdev ID (used in the host to look up the vdev object)
  11043. * - SW_PEER_ID
  11044. * Bits 31:16
  11045. * Purpose: The peer ID (index) that WAL is allocating
  11046. * Value: (rx) peer ID
  11047. * - MAC_ADDR_L32
  11048. * Bits 31:0
  11049. * Purpose: Identifies which peer node the peer ID is for.
  11050. * Value: lower 4 bytes of peer node's MAC address
  11051. * - MAC_ADDR_U16
  11052. * Bits 15:0
  11053. * Purpose: Identifies which peer node the peer ID is for.
  11054. * Value: upper 2 bytes of peer node's MAC address
  11055. * - HW_PEER_ID / AST_INDEX_0
  11056. * Bits 31:16
  11057. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11058. * address, so for rx frames marked for rx --> tx forwarding, the
  11059. * host can determine from the HW peer ID provided as meta-data with
  11060. * the rx frame which peer the frame is supposed to be forwarded to.
  11061. * Value: ID used by the MAC HW to identify the peer
  11062. * - AST_HASH_VALUE
  11063. * Bits 15:0
  11064. * Purpose: Indicates AST Hash value is required for the TCL AST index
  11065. * override feature.
  11066. * - NEXT_HOP
  11067. * Bit 16
  11068. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  11069. * (Wireless Distribution System).
  11070. * - AST_VALID_MASK
  11071. * Bits 19:17
  11072. * Purpose: Indicate if the AST 1 through AST 3 are valid
  11073. * - ONCHIP_AST_VALID_FLAG
  11074. * Bit 20
  11075. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  11076. * is valid.
  11077. * - AST_INDEX_1
  11078. * Bits 15:0
  11079. * Purpose: indicate the second AST index for this peer
  11080. * - AST_0_FLOW_MASK
  11081. * Bits 19:16
  11082. * Purpose: identify the which flow the AST 0 entry corresponds to.
  11083. * - AST_1_FLOW_MASK
  11084. * Bits 23:20
  11085. * Purpose: identify the which flow the AST 1 entry corresponds to.
  11086. * - AST_2_FLOW_MASK
  11087. * Bits 27:24
  11088. * Purpose: identify the which flow the AST 2 entry corresponds to.
  11089. * - AST_3_FLOW_MASK
  11090. * Bits 31:28
  11091. * Purpose: identify the which flow the AST 3 entry corresponds to.
  11092. * - AST_INDEX_2
  11093. * Bits 15:0
  11094. * Purpose: indicate the third AST index for this peer
  11095. * - TID_VALID_HI_PRI
  11096. * Bits 23:16
  11097. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  11098. * - TID_VALID_LOW_PRI
  11099. * Bits 31:24
  11100. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  11101. * - AST_INDEX_3
  11102. * Bits 15:0
  11103. * Purpose: indicate the fourth AST index for this peer
  11104. * - ONCHIP_AST_IDX / RESERVED
  11105. * Bits 31:16
  11106. * Purpose: This field is valid only when split AST feature is enabled.
  11107. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  11108. * If valid, identifies the HW peer ID corresponding to the peer MAC
  11109. * address, this ast_idx is used for LMAC modules for RXPCU.
  11110. * Value: ID used by the LMAC HW to identify the peer
  11111. */
  11112. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  11113. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  11114. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  11115. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  11116. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  11117. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  11118. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  11119. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  11120. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  11121. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  11122. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  11123. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  11124. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  11125. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  11126. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  11127. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  11128. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  11129. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  11130. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  11131. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  11132. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  11133. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  11134. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  11135. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  11136. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  11137. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  11138. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  11139. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  11140. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  11141. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  11142. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  11143. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  11144. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  11145. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  11146. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  11147. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  11148. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  11149. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  11150. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  11151. do { \
  11152. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  11153. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  11154. } while (0)
  11155. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  11156. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  11157. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  11158. do { \
  11159. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  11160. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  11161. } while (0)
  11162. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  11163. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  11164. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  11165. do { \
  11166. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  11167. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  11168. } while (0)
  11169. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  11170. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  11171. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  11172. do { \
  11173. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  11174. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  11175. } while (0)
  11176. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  11177. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  11178. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  11179. do { \
  11180. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  11181. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  11182. } while (0)
  11183. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  11184. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  11185. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  11186. do { \
  11187. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  11188. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  11189. } while (0)
  11190. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  11191. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  11192. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  11193. do { \
  11194. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  11195. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  11196. } while (0)
  11197. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  11198. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  11199. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  11200. do { \
  11201. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  11202. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  11203. } while (0)
  11204. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  11205. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  11206. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  11207. do { \
  11208. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  11209. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  11210. } while (0)
  11211. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  11212. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  11213. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  11214. do { \
  11215. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  11216. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  11217. } while (0)
  11218. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  11219. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  11220. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  11221. do { \
  11222. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  11223. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  11224. } while (0)
  11225. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  11226. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  11227. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  11228. do { \
  11229. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  11230. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  11231. } while (0)
  11232. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  11233. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  11234. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  11235. do { \
  11236. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  11237. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  11238. } while (0)
  11239. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  11240. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  11241. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  11242. do { \
  11243. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  11244. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  11245. } while (0)
  11246. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  11247. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  11248. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  11249. do { \
  11250. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  11251. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  11252. } while (0)
  11253. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  11254. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  11255. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  11256. do { \
  11257. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  11258. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  11259. } while (0)
  11260. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  11261. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  11262. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  11263. do { \
  11264. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  11265. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  11266. } while (0)
  11267. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  11268. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  11269. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  11270. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  11271. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  11272. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  11273. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  11274. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  11275. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  11276. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  11277. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  11278. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  11279. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  11280. #define HTT_RX_PEER_MAP_V2_BYTES 32
  11281. /**
  11282. * @brief target -> host rx peer map V3 message definition
  11283. *
  11284. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  11285. *
  11286. * @details
  11287. * The following diagram shows the format of the rx peer map v3 message sent
  11288. * from the target to the host.
  11289. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  11290. * This layout assumes the target operates as little-endian.
  11291. *
  11292. * |31 24|23 20|19|18|17|16|15 8|7 0|
  11293. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  11294. * | SW peer ID | VDEV ID | msg type |
  11295. * |-----------------+--------------------+-----------------+-----------------|
  11296. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11297. * |-----------------+--------------------+-----------------+-----------------|
  11298. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  11299. * |-----------------+--------+-----------+-----------------+-----------------|
  11300. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  11301. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  11302. * | (8bits) | | (4bits) | |
  11303. * |-----------------+--------+--+--+--+--------------------------------------|
  11304. * | RESERVED |E |O | | |
  11305. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  11306. * | |V |V | | |
  11307. * |-----------------+--------------------+-----------------------------------|
  11308. * | HTT_MSDU_IDX_ | RESERVED | |
  11309. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  11310. * | (8bits) | | |
  11311. * |-----------------+--------------------+-----------------------------------|
  11312. * | Reserved_2 |
  11313. * |--------------------------------------------------------------------------|
  11314. * | Reserved_3 |
  11315. * |--------------------------------------------------------------------------|
  11316. *
  11317. * Where:
  11318. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  11319. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  11320. * NH = Next Hop
  11321. * The following field definitions describe the format of the rx peer map v3
  11322. * messages sent from the target to the host.
  11323. * - MSG_TYPE
  11324. * Bits 7:0
  11325. * Purpose: identifies this as a peer map v3 message
  11326. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  11327. * - VDEV_ID
  11328. * Bits 15:8
  11329. * Purpose: Indicates which virtual device the peer is associated with.
  11330. * - SW_PEER_ID
  11331. * Bits 31:16
  11332. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  11333. * - MAC_ADDR_L32
  11334. * Bits 31:0
  11335. * Purpose: Identifies which peer node the peer ID is for.
  11336. * Value: lower 4 bytes of peer node's MAC address
  11337. * - MAC_ADDR_U16
  11338. * Bits 15:0
  11339. * Purpose: Identifies which peer node the peer ID is for.
  11340. * Value: upper 2 bytes of peer node's MAC address
  11341. * - MULTICAST_SW_PEER_ID
  11342. * Bits 31:16
  11343. * Purpose: The multicast peer ID (index)
  11344. * Value: set to HTT_INVALID_PEER if not valid
  11345. * - HW_PEER_ID / AST_INDEX
  11346. * Bits 15:0
  11347. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11348. * address, so for rx frames marked for rx --> tx forwarding, the
  11349. * host can determine from the HW peer ID provided as meta-data with
  11350. * the rx frame which peer the frame is supposed to be forwarded to.
  11351. * - CACHE_SET_NUM
  11352. * Bits 19:16
  11353. * Purpose: Cache Set Number for AST_INDEX
  11354. * Cache set number that should be used to cache the index based
  11355. * search results, for address and flow search.
  11356. * This value should be equal to LSB 4 bits of the hash value
  11357. * of match data, in case of search index points to an entry which
  11358. * may be used in content based search also. The value can be
  11359. * anything when the entry pointed by search index will not be
  11360. * used for content based search.
  11361. * - HTT_MSDU_IDX_VALID_MASK
  11362. * Bits 31:24
  11363. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  11364. * - ONCHIP_AST_IDX / RESERVED
  11365. * Bits 15:0
  11366. * Purpose: This field is valid only when split AST feature is enabled.
  11367. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  11368. * If valid, identifies the HW peer ID corresponding to the peer MAC
  11369. * address, this ast_idx is used for LMAC modules for RXPCU.
  11370. * - NEXT_HOP
  11371. * Bits 16
  11372. * Purpose: Flag indicates next_hop AST entry used for WDS
  11373. * (Wireless Distribution System).
  11374. * - ONCHIP_AST_VALID
  11375. * Bits 17
  11376. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  11377. * - EXT_AST_VALID
  11378. * Bits 18
  11379. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  11380. * - EXT_AST_INDEX
  11381. * Bits 15:0
  11382. * Purpose: This field describes Extended AST index
  11383. * Valid if EXT_AST_VALID flag set
  11384. * - HTT_MSDU_IDX_VALID_MASK_EXT
  11385. * Bits 31:24
  11386. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  11387. */
  11388. /* dword 0 */
  11389. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  11390. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  11391. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  11392. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  11393. /* dword 1 */
  11394. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  11395. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  11396. /* dword 2 */
  11397. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  11398. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  11399. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  11400. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  11401. /* dword 3 */
  11402. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  11403. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  11404. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  11405. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  11406. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  11407. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  11408. /* dword 4 */
  11409. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  11410. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  11411. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  11412. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  11413. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  11414. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  11415. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  11416. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  11417. /* dword 5 */
  11418. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  11419. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  11420. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  11421. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  11422. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  11423. do { \
  11424. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  11425. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  11426. } while (0)
  11427. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  11428. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  11429. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  11430. do { \
  11431. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  11432. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  11433. } while (0)
  11434. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  11435. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  11436. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  11437. do { \
  11438. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  11439. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  11440. } while (0)
  11441. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  11442. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  11443. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  11444. do { \
  11445. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  11446. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  11447. } while (0)
  11448. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  11449. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  11450. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  11451. do { \
  11452. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  11453. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  11454. } while (0)
  11455. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  11456. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  11457. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  11458. do { \
  11459. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  11460. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  11461. } while (0)
  11462. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  11463. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  11464. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  11465. do { \
  11466. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  11467. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  11468. } while (0)
  11469. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  11470. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  11471. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  11472. do { \
  11473. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  11474. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  11475. } while (0)
  11476. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  11477. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  11478. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  11479. do { \
  11480. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  11481. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  11482. } while (0)
  11483. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  11484. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  11485. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  11486. do { \
  11487. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  11488. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  11489. } while (0)
  11490. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  11491. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  11492. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  11493. do { \
  11494. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  11495. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  11496. } while (0)
  11497. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  11498. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  11499. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  11500. do { \
  11501. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  11502. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  11503. } while (0)
  11504. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  11505. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  11506. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  11507. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  11508. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  11509. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  11510. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  11511. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  11512. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  11513. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  11514. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  11515. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  11516. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  11517. #define HTT_RX_PEER_MAP_V3_BYTES 32
  11518. /**
  11519. * @brief target -> host rx peer unmap V2 message definition
  11520. *
  11521. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  11522. *
  11523. * The following diagram shows the format of the rx peer unmap message sent
  11524. * from the target to the host.
  11525. *
  11526. * |31 24|23 16|15 8|7 0|
  11527. * |-----------------------------------------------------------------------|
  11528. * | SW peer ID | VDEV ID | msg type |
  11529. * |-----------------------------------------------------------------------|
  11530. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11531. * |-----------------------------------------------------------------------|
  11532. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  11533. * |-----------------------------------------------------------------------|
  11534. * | Peer Delete Duration |
  11535. * |-----------------------------------------------------------------------|
  11536. * | Reserved_0 | WDS Free Count |
  11537. * |-----------------------------------------------------------------------|
  11538. * | Reserved_1 |
  11539. * |-----------------------------------------------------------------------|
  11540. * | Reserved_2 |
  11541. * |-----------------------------------------------------------------------|
  11542. *
  11543. *
  11544. * The following field definitions describe the format of the rx peer unmap
  11545. * messages sent from the target to the host.
  11546. * - MSG_TYPE
  11547. * Bits 7:0
  11548. * Purpose: identifies this as an rx peer unmap v2 message
  11549. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  11550. * - VDEV_ID
  11551. * Bits 15:8
  11552. * Purpose: Indicates which virtual device the peer is associated
  11553. * with.
  11554. * Value: vdev ID (used in the host to look up the vdev object)
  11555. * - SW_PEER_ID
  11556. * Bits 31:16
  11557. * Purpose: The peer ID (index) that WAL is freeing
  11558. * Value: (rx) peer ID
  11559. * - MAC_ADDR_L32
  11560. * Bits 31:0
  11561. * Purpose: Identifies which peer node the peer ID is for.
  11562. * Value: lower 4 bytes of peer node's MAC address
  11563. * - MAC_ADDR_U16
  11564. * Bits 15:0
  11565. * Purpose: Identifies which peer node the peer ID is for.
  11566. * Value: upper 2 bytes of peer node's MAC address
  11567. * - NEXT_HOP
  11568. * Bits 16
  11569. * Purpose: Bit indicates next_hop AST entry used for WDS
  11570. * (Wireless Distribution System).
  11571. * - PEER_DELETE_DURATION
  11572. * Bits 31:0
  11573. * Purpose: Time taken to delete peer, in msec,
  11574. * Used for monitoring / debugging PEER delete response delay
  11575. * - PEER_WDS_FREE_COUNT
  11576. * Bits 15:0
  11577. * Purpose: Count of WDS entries deleted associated to peer deleted
  11578. */
  11579. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  11580. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  11581. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  11582. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  11583. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  11584. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  11585. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  11586. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  11587. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  11588. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  11589. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  11590. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  11591. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  11592. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  11593. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  11594. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  11595. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  11596. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  11597. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  11598. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  11599. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  11600. do { \
  11601. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  11602. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  11603. } while (0)
  11604. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  11605. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  11606. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  11607. do { \
  11608. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  11609. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  11610. } while (0)
  11611. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  11612. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  11613. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  11614. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  11615. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  11616. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  11617. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  11618. /**
  11619. * @brief target -> host rx peer mlo map message definition
  11620. *
  11621. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  11622. *
  11623. * @details
  11624. * The following diagram shows the format of the rx mlo peer map message sent
  11625. * from the target to the host. This layout assumes the target operates
  11626. * as little-endian.
  11627. *
  11628. * MCC:
  11629. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  11630. *
  11631. * WIN:
  11632. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  11633. * It will be sent on the Assoc Link.
  11634. *
  11635. * This message always contains a MLO peer ID. The main purpose of the
  11636. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  11637. * with, so that the host can use that MLO peer ID to determine which peer
  11638. * transmitted the rx frame.
  11639. *
  11640. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  11641. * |-------------------------------------------------------------------------|
  11642. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  11643. * |-------------------------------------------------------------------------|
  11644. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11645. * |-------------------------------------------------------------------------|
  11646. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  11647. * |-------------------------------------------------------------------------|
  11648. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  11649. * |-------------------------------------------------------------------------|
  11650. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  11651. * |-------------------------------------------------------------------------|
  11652. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  11653. * |-------------------------------------------------------------------------|
  11654. * |RSVD |
  11655. * |-------------------------------------------------------------------------|
  11656. * |RSVD |
  11657. * |-------------------------------------------------------------------------|
  11658. * | htt_tlv_hdr_t |
  11659. * |-------------------------------------------------------------------------|
  11660. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  11661. * |-------------------------------------------------------------------------|
  11662. * | htt_tlv_hdr_t |
  11663. * |-------------------------------------------------------------------------|
  11664. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  11665. * |-------------------------------------------------------------------------|
  11666. * | htt_tlv_hdr_t |
  11667. * |-------------------------------------------------------------------------|
  11668. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  11669. * |-------------------------------------------------------------------------|
  11670. *
  11671. * Where:
  11672. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  11673. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  11674. * V (valid) - 1 Bit Bit17
  11675. * CHIPID - 3 Bits
  11676. * TIDMASK - 8 Bits
  11677. * CACHE_SET_NUM - 8 Bits
  11678. *
  11679. * The following field definitions describe the format of the rx MLO peer map
  11680. * messages sent from the target to the host.
  11681. * - MSG_TYPE
  11682. * Bits 7:0
  11683. * Purpose: identifies this as an rx mlo peer map message
  11684. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  11685. *
  11686. * - MLO_PEER_ID
  11687. * Bits 23:8
  11688. * Purpose: The MLO peer ID (index).
  11689. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  11690. * Value: MLO peer ID
  11691. *
  11692. * - NUMLINK
  11693. * Bits: 26:24 (3Bits)
  11694. * Purpose: Indicate the max number of logical links supported per client.
  11695. * Value: number of logical links
  11696. *
  11697. * - PRC
  11698. * Bits: 29:27 (3Bits)
  11699. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  11700. * if there is migration of the primary chip.
  11701. * Value: Primary REO CHIPID
  11702. *
  11703. * - MAC_ADDR_L32
  11704. * Bits 31:0
  11705. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  11706. * Value: lower 4 bytes of peer node's MAC address
  11707. *
  11708. * - MAC_ADDR_U16
  11709. * Bits 15:0
  11710. * Purpose: Identifies which peer node the peer ID is for.
  11711. * Value: upper 2 bytes of peer node's MAC address
  11712. *
  11713. * - PRIMARY_TCL_AST_IDX
  11714. * Bits 15:0
  11715. * Purpose: Primary TCL AST index for this peer.
  11716. *
  11717. * - V
  11718. * 1 Bit Position 16
  11719. * Purpose: If the ast idx is valid.
  11720. *
  11721. * - CHIPID
  11722. * Bits 19:17
  11723. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  11724. *
  11725. * - TIDMASK
  11726. * Bits 27:20
  11727. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  11728. *
  11729. * - CACHE_SET_NUM
  11730. * Bits 31:28
  11731. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  11732. * Cache set number that should be used to cache the index based
  11733. * search results, for address and flow search.
  11734. * This value should be equal to LSB four bits of the hash value
  11735. * of match data, in case of search index points to an entry which
  11736. * may be used in content based search also. The value can be
  11737. * anything when the entry pointed by search index will not be
  11738. * used for content based search.
  11739. *
  11740. * - htt_tlv_hdr_t
  11741. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  11742. *
  11743. * Bits 11:0
  11744. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  11745. *
  11746. * Bits 23:12
  11747. * Purpose: Length, Length of the value that follows the header
  11748. *
  11749. * Bits 31:28
  11750. * Purpose: Reserved.
  11751. *
  11752. *
  11753. * - SW_PEER_ID
  11754. * Bits 15:0
  11755. * Purpose: The peer ID (index) that WAL is allocating
  11756. * Value: (rx) peer ID
  11757. *
  11758. * - VDEV_ID
  11759. * Bits 23:16
  11760. * Purpose: Indicates which virtual device the peer is associated with.
  11761. * Value: vdev ID (used in the host to look up the vdev object)
  11762. *
  11763. * - CHIPID
  11764. * Bits 26:24
  11765. * Purpose: Indicates which Chip id the peer is associated with.
  11766. * Value: chip ID (Provided by Host as part of QMI exchange)
  11767. */
  11768. typedef enum {
  11769. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  11770. } MLO_PEER_MAP_TLV_TAG_ID;
  11771. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  11772. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  11773. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  11774. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  11775. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  11776. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  11777. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  11778. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  11779. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  11780. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  11781. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  11782. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  11783. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  11784. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  11785. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  11786. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  11787. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  11788. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  11789. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  11790. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  11791. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  11792. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  11793. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  11794. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  11795. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  11796. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  11797. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  11798. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  11799. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  11800. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  11801. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  11802. do { \
  11803. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  11804. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  11805. } while (0)
  11806. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  11807. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  11808. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  11809. do { \
  11810. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  11811. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  11812. } while (0)
  11813. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  11814. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  11815. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  11816. do { \
  11817. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  11818. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  11819. } while (0)
  11820. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  11821. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  11822. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  11823. do { \
  11824. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  11825. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  11826. } while (0)
  11827. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  11828. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  11829. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  11830. do { \
  11831. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  11832. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  11833. } while (0)
  11834. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  11835. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  11836. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  11837. do { \
  11838. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  11839. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  11840. } while (0)
  11841. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  11842. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  11843. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  11844. do { \
  11845. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  11846. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  11847. } while (0)
  11848. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  11849. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  11850. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  11851. do { \
  11852. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  11853. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  11854. } while (0)
  11855. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  11856. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  11857. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  11858. do { \
  11859. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  11860. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  11861. } while (0)
  11862. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  11863. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  11864. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  11865. do { \
  11866. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  11867. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  11868. } while (0)
  11869. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  11870. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  11871. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  11872. do { \
  11873. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  11874. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  11875. } while (0)
  11876. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  11877. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  11878. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  11879. do { \
  11880. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  11881. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  11882. } while (0)
  11883. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  11884. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  11885. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  11886. do { \
  11887. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  11888. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  11889. } while (0)
  11890. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  11891. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  11892. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  11893. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  11894. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  11895. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  11896. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  11897. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  11898. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  11899. *
  11900. * The following diagram shows the format of the rx mlo peer unmap message sent
  11901. * from the target to the host.
  11902. *
  11903. * |31 24|23 16|15 8|7 0|
  11904. * |-----------------------------------------------------------------------|
  11905. * | RSVD_24_31 | MLO peer ID | msg type |
  11906. * |-----------------------------------------------------------------------|
  11907. */
  11908. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  11909. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  11910. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  11911. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  11912. /**
  11913. * @brief target -> host message specifying security parameters
  11914. *
  11915. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  11916. *
  11917. * @details
  11918. * The following diagram shows the format of the security specification
  11919. * message sent from the target to the host.
  11920. * This security specification message tells the host whether a PN check is
  11921. * necessary on rx data frames, and if so, how large the PN counter is.
  11922. * This message also tells the host about the security processing to apply
  11923. * to defragmented rx frames - specifically, whether a Message Integrity
  11924. * Check is required, and the Michael key to use.
  11925. *
  11926. * |31 24|23 16|15|14 8|7 0|
  11927. * |-----------------------------------------------------------------------|
  11928. * | peer ID | U| security type | msg type |
  11929. * |-----------------------------------------------------------------------|
  11930. * | Michael Key K0 |
  11931. * |-----------------------------------------------------------------------|
  11932. * | Michael Key K1 |
  11933. * |-----------------------------------------------------------------------|
  11934. * | WAPI RSC Low0 |
  11935. * |-----------------------------------------------------------------------|
  11936. * | WAPI RSC Low1 |
  11937. * |-----------------------------------------------------------------------|
  11938. * | WAPI RSC Hi0 |
  11939. * |-----------------------------------------------------------------------|
  11940. * | WAPI RSC Hi1 |
  11941. * |-----------------------------------------------------------------------|
  11942. *
  11943. * The following field definitions describe the format of the security
  11944. * indication message sent from the target to the host.
  11945. * - MSG_TYPE
  11946. * Bits 7:0
  11947. * Purpose: identifies this as a security specification message
  11948. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  11949. * - SEC_TYPE
  11950. * Bits 14:8
  11951. * Purpose: specifies which type of security applies to the peer
  11952. * Value: htt_sec_type enum value
  11953. * - UNICAST
  11954. * Bit 15
  11955. * Purpose: whether this security is applied to unicast or multicast data
  11956. * Value: 1 -> unicast, 0 -> multicast
  11957. * - PEER_ID
  11958. * Bits 31:16
  11959. * Purpose: The ID number for the peer the security specification is for
  11960. * Value: peer ID
  11961. * - MICHAEL_KEY_K0
  11962. * Bits 31:0
  11963. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  11964. * Value: Michael Key K0 (if security type is TKIP)
  11965. * - MICHAEL_KEY_K1
  11966. * Bits 31:0
  11967. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  11968. * Value: Michael Key K1 (if security type is TKIP)
  11969. * - WAPI_RSC_LOW0
  11970. * Bits 31:0
  11971. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  11972. * Value: WAPI RSC Low0 (if security type is WAPI)
  11973. * - WAPI_RSC_LOW1
  11974. * Bits 31:0
  11975. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  11976. * Value: WAPI RSC Low1 (if security type is WAPI)
  11977. * - WAPI_RSC_HI0
  11978. * Bits 31:0
  11979. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  11980. * Value: WAPI RSC Hi0 (if security type is WAPI)
  11981. * - WAPI_RSC_HI1
  11982. * Bits 31:0
  11983. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  11984. * Value: WAPI RSC Hi1 (if security type is WAPI)
  11985. */
  11986. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  11987. #define HTT_SEC_IND_SEC_TYPE_S 8
  11988. #define HTT_SEC_IND_UNICAST_M 0x00008000
  11989. #define HTT_SEC_IND_UNICAST_S 15
  11990. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  11991. #define HTT_SEC_IND_PEER_ID_S 16
  11992. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  11993. do { \
  11994. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  11995. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  11996. } while (0)
  11997. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  11998. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  11999. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  12000. do { \
  12001. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  12002. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  12003. } while (0)
  12004. #define HTT_SEC_IND_UNICAST_GET(word) \
  12005. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  12006. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  12007. do { \
  12008. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  12009. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  12010. } while (0)
  12011. #define HTT_SEC_IND_PEER_ID_GET(word) \
  12012. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  12013. #define HTT_SEC_IND_BYTES 28
  12014. /**
  12015. * @brief target -> host rx ADDBA / DELBA message definitions
  12016. *
  12017. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  12018. *
  12019. * @details
  12020. * The following diagram shows the format of the rx ADDBA message sent
  12021. * from the target to the host:
  12022. *
  12023. * |31 20|19 16|15 8|7 0|
  12024. * |---------------------------------------------------------------------|
  12025. * | peer ID | TID | window size | msg type |
  12026. * |---------------------------------------------------------------------|
  12027. *
  12028. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  12029. *
  12030. * The following diagram shows the format of the rx DELBA message sent
  12031. * from the target to the host:
  12032. *
  12033. * |31 20|19 16|15 10|9 8|7 0|
  12034. * |---------------------------------------------------------------------|
  12035. * | peer ID | TID | window size | IR| msg type |
  12036. * |---------------------------------------------------------------------|
  12037. *
  12038. * The following field definitions describe the format of the rx ADDBA
  12039. * and DELBA messages sent from the target to the host.
  12040. * - MSG_TYPE
  12041. * Bits 7:0
  12042. * Purpose: identifies this as an rx ADDBA or DELBA message
  12043. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  12044. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  12045. * - IR (initiator / recipient)
  12046. * Bits 9:8 (DELBA only)
  12047. * Purpose: specify whether the DELBA handshake was initiated by the
  12048. * local STA/AP, or by the peer STA/AP
  12049. * Value:
  12050. * 0 - unspecified
  12051. * 1 - initiator (a.k.a. originator)
  12052. * 2 - recipient (a.k.a. responder)
  12053. * 3 - unused / reserved
  12054. * - WIN_SIZE
  12055. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  12056. * Purpose: Specifies the length of the block ack window (max = 64).
  12057. * Value:
  12058. * block ack window length specified by the received ADDBA/DELBA
  12059. * management message.
  12060. * - TID
  12061. * Bits 19:16
  12062. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  12063. * Value:
  12064. * TID specified by the received ADDBA or DELBA management message.
  12065. * - PEER_ID
  12066. * Bits 31:20
  12067. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  12068. * Value:
  12069. * ID (hash value) used by the host for fast, direct lookup of
  12070. * host SW peer info, including rx reorder states.
  12071. */
  12072. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  12073. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  12074. #define HTT_RX_ADDBA_TID_M 0xf0000
  12075. #define HTT_RX_ADDBA_TID_S 16
  12076. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  12077. #define HTT_RX_ADDBA_PEER_ID_S 20
  12078. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  12079. do { \
  12080. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  12081. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  12082. } while (0)
  12083. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  12084. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  12085. #define HTT_RX_ADDBA_TID_SET(word, value) \
  12086. do { \
  12087. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  12088. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  12089. } while (0)
  12090. #define HTT_RX_ADDBA_TID_GET(word) \
  12091. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  12092. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  12093. do { \
  12094. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  12095. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  12096. } while (0)
  12097. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  12098. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  12099. #define HTT_RX_ADDBA_BYTES 4
  12100. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  12101. #define HTT_RX_DELBA_INITIATOR_S 8
  12102. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  12103. #define HTT_RX_DELBA_WIN_SIZE_S 10
  12104. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  12105. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  12106. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  12107. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  12108. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  12109. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  12110. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  12111. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  12112. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  12113. do { \
  12114. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  12115. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  12116. } while (0)
  12117. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  12118. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  12119. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  12120. do { \
  12121. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  12122. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  12123. } while (0)
  12124. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  12125. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  12126. #define HTT_RX_DELBA_BYTES 4
  12127. /**
  12128. * @brief target -> host rx ADDBA / DELBA message definitions
  12129. *
  12130. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
  12131. *
  12132. * @details
  12133. * The following diagram shows the format of the rx ADDBA extn message sent
  12134. * from the target to the host:
  12135. *
  12136. * |31 20|19 16|15 13|12 8|7 0|
  12137. * |---------------------------------------------------------------------|
  12138. * | peer ID | TID | reserved | msg type |
  12139. * |---------------------------------------------------------------------|
  12140. * | reserved | window size |
  12141. * |---------------------------------------------------------------------|
  12142. *
  12143. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
  12144. *
  12145. * The following diagram shows the format of the rx DELBA message sent
  12146. * from the target to the host:
  12147. *
  12148. * |31 20|19 16|15 13|12 10|9 8|7 0|
  12149. * |---------------------------------------------------------------------|
  12150. * | peer ID | TID | reserved | IR| msg type |
  12151. * |---------------------------------------------------------------------|
  12152. * | reserved | window size |
  12153. * |---------------------------------------------------------------------|
  12154. *
  12155. * The following field definitions describe the format of the rx ADDBA
  12156. * and DELBA messages sent from the target to the host.
  12157. * - MSG_TYPE
  12158. * Bits 7:0
  12159. * Purpose: identifies this as an rx ADDBA or DELBA message
  12160. * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
  12161. * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
  12162. * - IR (initiator / recipient)
  12163. * Bits 9:8 (DELBA only)
  12164. * Purpose: specify whether the DELBA handshake was initiated by the
  12165. * local STA/AP, or by the peer STA/AP
  12166. * Value:
  12167. * 0 - unspecified
  12168. * 1 - initiator (a.k.a. originator)
  12169. * 2 - recipient (a.k.a. responder)
  12170. * 3 - unused / reserved
  12171. * Value:
  12172. * block ack window length specified by the received ADDBA/DELBA
  12173. * management message.
  12174. * - TID
  12175. * Bits 19:16
  12176. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  12177. * Value:
  12178. * TID specified by the received ADDBA or DELBA management message.
  12179. * - PEER_ID
  12180. * Bits 31:20
  12181. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  12182. * Value:
  12183. * ID (hash value) used by the host for fast, direct lookup of
  12184. * host SW peer info, including rx reorder states.
  12185. * == DWORD 1
  12186. * - WIN_SIZE
  12187. * Bits 12:0 for ADDBA, bits 12:0 for DELBA
  12188. * Purpose: Specifies the length of the block ack window (max = 8191).
  12189. */
  12190. #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
  12191. #define HTT_RX_ADDBA_EXTN_TID_S 16
  12192. #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
  12193. #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
  12194. /*--- Dword 0 ---*/
  12195. #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
  12196. do { \
  12197. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
  12198. (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
  12199. } while (0)
  12200. #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
  12201. (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
  12202. #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
  12203. do { \
  12204. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
  12205. (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
  12206. } while (0)
  12207. #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
  12208. (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
  12209. /*--- Dword 1 ---*/
  12210. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
  12211. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
  12212. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
  12213. do { \
  12214. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
  12215. (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
  12216. } while (0)
  12217. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
  12218. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  12219. #define HTT_RX_ADDBA_EXTN_BYTES 8
  12220. #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
  12221. #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
  12222. #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
  12223. #define HTT_RX_DELBA_EXTN_TID_S 16
  12224. #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
  12225. #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
  12226. /*--- Dword 0 ---*/
  12227. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  12228. do { \
  12229. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  12230. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  12231. } while (0)
  12232. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  12233. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  12234. #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
  12235. do { \
  12236. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
  12237. (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
  12238. } while (0)
  12239. #define HTT_RX_DELBA_EXTN_TID_GET(word) \
  12240. (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
  12241. #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
  12242. do { \
  12243. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
  12244. (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
  12245. } while (0)
  12246. #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
  12247. (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
  12248. /*--- Dword 1 ---*/
  12249. #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
  12250. #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
  12251. #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
  12252. do { \
  12253. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
  12254. (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
  12255. } while (0)
  12256. #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
  12257. (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
  12258. #define HTT_RX_DELBA_EXTN_BYTES 8
  12259. /**
  12260. * @brief tx queue group information element definition
  12261. *
  12262. * @details
  12263. * The following diagram shows the format of the tx queue group
  12264. * information element, which can be included in target --> host
  12265. * messages to specify the number of tx "credits" (tx descriptors
  12266. * for LL, or tx buffers for HL) available to a particular group
  12267. * of host-side tx queues, and which host-side tx queues belong to
  12268. * the group.
  12269. *
  12270. * |31|30 24|23 16|15|14|13 0|
  12271. * |------------------------------------------------------------------------|
  12272. * | X| reserved | tx queue grp ID | A| S| credit count |
  12273. * |------------------------------------------------------------------------|
  12274. * | vdev ID mask | AC mask |
  12275. * |------------------------------------------------------------------------|
  12276. *
  12277. * The following definitions describe the fields within the tx queue group
  12278. * information element:
  12279. * - credit_count
  12280. * Bits 13:1
  12281. * Purpose: specify how many tx credits are available to the tx queue group
  12282. * Value: An absolute or relative, positive or negative credit value
  12283. * The 'A' bit specifies whether the value is absolute or relative.
  12284. * The 'S' bit specifies whether the value is positive or negative.
  12285. * A negative value can only be relative, not absolute.
  12286. * An absolute value replaces any prior credit value the host has for
  12287. * the tx queue group in question.
  12288. * A relative value is added to the prior credit value the host has for
  12289. * the tx queue group in question.
  12290. * - sign
  12291. * Bit 14
  12292. * Purpose: specify whether the credit count is positive or negative
  12293. * Value: 0 -> positive, 1 -> negative
  12294. * - absolute
  12295. * Bit 15
  12296. * Purpose: specify whether the credit count is absolute or relative
  12297. * Value: 0 -> relative, 1 -> absolute
  12298. * - txq_group_id
  12299. * Bits 23:16
  12300. * Purpose: indicate which tx queue group's credit and/or membership are
  12301. * being specified
  12302. * Value: 0 to max_tx_queue_groups-1
  12303. * - reserved
  12304. * Bits 30:16
  12305. * Value: 0x0
  12306. * - eXtension
  12307. * Bit 31
  12308. * Purpose: specify whether another tx queue group info element follows
  12309. * Value: 0 -> no more tx queue group information elements
  12310. * 1 -> another tx queue group information element immediately follows
  12311. * - ac_mask
  12312. * Bits 15:0
  12313. * Purpose: specify which Access Categories belong to the tx queue group
  12314. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  12315. * the tx queue group.
  12316. * The AC bit-mask values are obtained by left-shifting by the
  12317. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  12318. * - vdev_id_mask
  12319. * Bits 31:16
  12320. * Purpose: specify which vdev's tx queues belong to the tx queue group
  12321. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  12322. * belong to the tx queue group.
  12323. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  12324. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  12325. */
  12326. PREPACK struct htt_txq_group {
  12327. A_UINT32
  12328. credit_count: 14,
  12329. sign: 1,
  12330. absolute: 1,
  12331. tx_queue_group_id: 8,
  12332. reserved0: 7,
  12333. extension: 1;
  12334. A_UINT32
  12335. ac_mask: 16,
  12336. vdev_id_mask: 16;
  12337. } POSTPACK;
  12338. /* first word */
  12339. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  12340. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  12341. #define HTT_TXQ_GROUP_SIGN_S 14
  12342. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  12343. #define HTT_TXQ_GROUP_ABS_S 15
  12344. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  12345. #define HTT_TXQ_GROUP_ID_S 16
  12346. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  12347. #define HTT_TXQ_GROUP_EXT_S 31
  12348. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  12349. /* second word */
  12350. #define HTT_TXQ_GROUP_AC_MASK_S 0
  12351. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  12352. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  12353. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  12354. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  12355. do { \
  12356. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  12357. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  12358. } while (0)
  12359. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  12360. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  12361. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  12362. do { \
  12363. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  12364. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  12365. } while (0)
  12366. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  12367. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  12368. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  12369. do { \
  12370. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  12371. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  12372. } while (0)
  12373. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  12374. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  12375. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  12376. do { \
  12377. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  12378. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  12379. } while (0)
  12380. #define HTT_TXQ_GROUP_ID_GET(_info) \
  12381. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  12382. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  12383. do { \
  12384. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  12385. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  12386. } while (0)
  12387. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  12388. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  12389. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  12390. do { \
  12391. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  12392. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  12393. } while (0)
  12394. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  12395. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  12396. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  12397. do { \
  12398. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  12399. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  12400. } while (0)
  12401. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  12402. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  12403. /**
  12404. * @brief target -> host TX completion indication message definition
  12405. *
  12406. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  12407. *
  12408. * @details
  12409. * The following diagram shows the format of the TX completion indication sent
  12410. * from the target to the host
  12411. *
  12412. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  12413. * |-------------------------------------------------------------------|
  12414. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  12415. * |-------------------------------------------------------------------|
  12416. * payload:| MSDU1 ID | MSDU0 ID |
  12417. * |-------------------------------------------------------------------|
  12418. * : MSDU3 ID | MSDU2 ID :
  12419. * |-------------------------------------------------------------------|
  12420. * | struct htt_tx_compl_ind_append_retries |
  12421. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12422. * | struct htt_tx_compl_ind_append_tx_tstamp |
  12423. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12424. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  12425. * |-------------------------------------------------------------------|
  12426. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  12427. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12428. * | MSDU0 tx_tsf64_low |
  12429. * |-------------------------------------------------------------------|
  12430. * | MSDU0 tx_tsf64_high |
  12431. * |-------------------------------------------------------------------|
  12432. * | MSDU1 tx_tsf64_low |
  12433. * |-------------------------------------------------------------------|
  12434. * | MSDU1 tx_tsf64_high |
  12435. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12436. * | phy_timestamp |
  12437. * |-------------------------------------------------------------------|
  12438. * | rate specs (see below) |
  12439. * |-------------------------------------------------------------------|
  12440. * | seqctrl | framectrl |
  12441. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  12442. * Where:
  12443. * A0 = append (a.k.a. append0)
  12444. * A1 = append1
  12445. * TP = MSDU tx power presence
  12446. * A2 = append2
  12447. * A3 = append3
  12448. * A4 = append4
  12449. *
  12450. * The following field definitions describe the format of the TX completion
  12451. * indication sent from the target to the host
  12452. * Header fields:
  12453. * - msg_type
  12454. * Bits 7:0
  12455. * Purpose: identifies this as HTT TX completion indication
  12456. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  12457. * - status
  12458. * Bits 10:8
  12459. * Purpose: the TX completion status of payload fragmentations descriptors
  12460. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  12461. * - tid
  12462. * Bits 14:11
  12463. * Purpose: the tid associated with those fragmentation descriptors. It is
  12464. * valid or not, depending on the tid_invalid bit.
  12465. * Value: 0 to 15
  12466. * - tid_invalid
  12467. * Bits 15:15
  12468. * Purpose: this bit indicates whether the tid field is valid or not
  12469. * Value: 0 indicates valid; 1 indicates invalid
  12470. * - num
  12471. * Bits 23:16
  12472. * Purpose: the number of payload in this indication
  12473. * Value: 1 to 255
  12474. * - append (a.k.a. append0)
  12475. * Bits 24:24
  12476. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  12477. * the number of tx retries for one MSDU at the end of this message
  12478. * Value: 0 indicates no appending; 1 indicates appending
  12479. * - append1
  12480. * Bits 25:25
  12481. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  12482. * contains the timestamp info for each TX msdu id in payload.
  12483. * The order of the timestamps matches the order of the MSDU IDs.
  12484. * Note that a big-endian host needs to account for the reordering
  12485. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  12486. * conversion) when determining which tx timestamp corresponds to
  12487. * which MSDU ID.
  12488. * Value: 0 indicates no appending; 1 indicates appending
  12489. * - msdu_tx_power_presence
  12490. * Bits 26:26
  12491. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  12492. * for each MSDU referenced by the TX_COMPL_IND message.
  12493. * The tx power is reported in 0.5 dBm units.
  12494. * The order of the per-MSDU tx power reports matches the order
  12495. * of the MSDU IDs.
  12496. * Note that a big-endian host needs to account for the reordering
  12497. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  12498. * conversion) when determining which Tx Power corresponds to
  12499. * which MSDU ID.
  12500. * Value: 0 indicates MSDU tx power reports are not appended,
  12501. * 1 indicates MSDU tx power reports are appended
  12502. * - append2
  12503. * Bits 27:27
  12504. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  12505. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  12506. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  12507. * same for all MSDUs witin a single PPDU, the RSSI is duplicated
  12508. * for each MSDU, for convenience.
  12509. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  12510. * this append2 bit is set).
  12511. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  12512. * dB above the noise floor.
  12513. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  12514. * 1 indicates MSDU ACK RSSI values are appended.
  12515. * - append3
  12516. * Bits 28:28
  12517. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  12518. * contains the tx tsf info based on wlan global TSF for
  12519. * each TX msdu id in payload.
  12520. * The order of the tx tsf matches the order of the MSDU IDs.
  12521. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  12522. * values to indicate the the lower 32 bits and higher 32 bits of
  12523. * the tx tsf.
  12524. * The tx_tsf64 here represents the time MSDU was acked and the
  12525. * tx_tsf64 has microseconds units.
  12526. * Value: 0 indicates no appending; 1 indicates appending
  12527. * - append4
  12528. * Bits 29:29
  12529. * Purpose: Indicate whether data frame control fields and fields required
  12530. * for radio tap header are appended for each MSDU in TX_COMP_IND
  12531. * message. The order of the this message matches the order of
  12532. * the MSDU IDs.
  12533. * Value: 0 indicates frame control fields and fields required for
  12534. * radio tap header values are not appended,
  12535. * 1 indicates frame control fields and fields required for
  12536. * radio tap header values are appended.
  12537. * Payload fields:
  12538. * - hmsdu_id
  12539. * Bits 15:0
  12540. * Purpose: this ID is used to track the Tx buffer in host
  12541. * Value: 0 to "size of host MSDU descriptor pool - 1"
  12542. */
  12543. PREPACK struct htt_tx_data_hdr_information {
  12544. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  12545. A_UINT32 /* word 1 */
  12546. /* preamble:
  12547. * 0-OFDM,
  12548. * 1-CCk,
  12549. * 2-HT,
  12550. * 3-VHT
  12551. */
  12552. preamble: 2, /* [1:0] */
  12553. /* mcs:
  12554. * In case of HT preamble interpret
  12555. * MCS along with NSS.
  12556. * Valid values for HT are 0 to 7.
  12557. * HT mcs 0 with NSS 2 is mcs 8.
  12558. * Valid values for VHT are 0 to 9.
  12559. */
  12560. mcs: 4, /* [5:2] */
  12561. /* rate:
  12562. * This is applicable only for
  12563. * CCK and OFDM preamble type
  12564. * rate 0: OFDM 48 Mbps,
  12565. * 1: OFDM 24 Mbps,
  12566. * 2: OFDM 12 Mbps
  12567. * 3: OFDM 6 Mbps
  12568. * 4: OFDM 54 Mbps
  12569. * 5: OFDM 36 Mbps
  12570. * 6: OFDM 18 Mbps
  12571. * 7: OFDM 9 Mbps
  12572. * rate 0: CCK 11 Mbps Long
  12573. * 1: CCK 5.5 Mbps Long
  12574. * 2: CCK 2 Mbps Long
  12575. * 3: CCK 1 Mbps Long
  12576. * 4: CCK 11 Mbps Short
  12577. * 5: CCK 5.5 Mbps Short
  12578. * 6: CCK 2 Mbps Short
  12579. */
  12580. rate : 3, /* [ 8: 6] */
  12581. rssi : 8, /* [16: 9] units=dBm */
  12582. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  12583. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  12584. stbc : 1, /* [22] */
  12585. sgi : 1, /* [23] */
  12586. ldpc : 1, /* [24] */
  12587. beamformed: 1, /* [25] */
  12588. /* tx_retry_cnt:
  12589. * Indicates retry count of data tx frames provided by the host.
  12590. */
  12591. tx_retry_cnt: 6; /* [31:26] */
  12592. A_UINT32 /* word 2 */
  12593. framectrl:16, /* [15: 0] */
  12594. seqno:16; /* [31:16] */
  12595. } POSTPACK;
  12596. #define HTT_TX_COMPL_IND_STATUS_S 8
  12597. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  12598. #define HTT_TX_COMPL_IND_TID_S 11
  12599. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  12600. #define HTT_TX_COMPL_IND_TID_INV_S 15
  12601. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  12602. #define HTT_TX_COMPL_IND_NUM_S 16
  12603. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  12604. #define HTT_TX_COMPL_IND_APPEND_S 24
  12605. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  12606. #define HTT_TX_COMPL_IND_APPEND1_S 25
  12607. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  12608. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  12609. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  12610. #define HTT_TX_COMPL_IND_APPEND2_S 27
  12611. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  12612. #define HTT_TX_COMPL_IND_APPEND3_S 28
  12613. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  12614. #define HTT_TX_COMPL_IND_APPEND4_S 29
  12615. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  12616. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  12617. do { \
  12618. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  12619. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  12620. } while (0)
  12621. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  12622. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  12623. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  12624. do { \
  12625. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  12626. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  12627. } while (0)
  12628. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  12629. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  12630. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  12631. do { \
  12632. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  12633. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  12634. } while (0)
  12635. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  12636. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  12637. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  12638. do { \
  12639. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  12640. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  12641. } while (0)
  12642. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  12643. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  12644. HTT_TX_COMPL_IND_TID_INV_S)
  12645. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  12646. do { \
  12647. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  12648. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  12649. } while (0)
  12650. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  12651. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  12652. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  12653. do { \
  12654. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  12655. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  12656. } while (0)
  12657. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  12658. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  12659. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  12660. do { \
  12661. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  12662. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  12663. } while (0)
  12664. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  12665. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  12666. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  12667. do { \
  12668. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  12669. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  12670. } while (0)
  12671. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  12672. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  12673. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  12674. do { \
  12675. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  12676. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  12677. } while (0)
  12678. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  12679. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  12680. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  12681. do { \
  12682. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  12683. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  12684. } while (0)
  12685. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  12686. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  12687. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  12688. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  12689. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  12690. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  12691. #define HTT_TX_COMPL_IND_STAT_OK 0
  12692. /* DISCARD:
  12693. * current meaning:
  12694. * MSDUs were queued for transmission but filtered by HW or SW
  12695. * without any over the air attempts
  12696. * legacy meaning (HL Rome):
  12697. * MSDUs were discarded by the target FW without any over the air
  12698. * attempts due to lack of space
  12699. */
  12700. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  12701. /* NO_ACK:
  12702. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  12703. */
  12704. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  12705. /* POSTPONE:
  12706. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  12707. * be downloaded again later (in the appropriate order), when they are
  12708. * deliverable.
  12709. */
  12710. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  12711. /*
  12712. * The PEER_DEL tx completion status is used for HL cases
  12713. * where the peer the frame is for has been deleted.
  12714. * The host has already discarded its copy of the frame, but
  12715. * it still needs the tx completion to restore its credit.
  12716. */
  12717. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  12718. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  12719. #define HTT_TX_COMPL_IND_STAT_DROP 5
  12720. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  12721. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  12722. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  12723. PREPACK struct htt_tx_compl_ind_base {
  12724. A_UINT32 hdr;
  12725. A_UINT16 payload[1/*or more*/];
  12726. } POSTPACK;
  12727. PREPACK struct htt_tx_compl_ind_append_retries {
  12728. A_UINT16 msdu_id;
  12729. A_UINT8 tx_retries;
  12730. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  12731. 0: this is the last append_retries struct */
  12732. } POSTPACK;
  12733. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  12734. A_UINT32 timestamp[1/*or more*/];
  12735. } POSTPACK;
  12736. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  12737. A_UINT32 tx_tsf64_low;
  12738. A_UINT32 tx_tsf64_high;
  12739. } POSTPACK;
  12740. /* htt_tx_data_hdr_information payload extension fields: */
  12741. /* DWORD zero */
  12742. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  12743. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  12744. /* DWORD one */
  12745. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  12746. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  12747. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  12748. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  12749. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  12750. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  12751. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  12752. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  12753. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  12754. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  12755. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  12756. #define HTT_FW_TX_DATA_HDR_BW_S 19
  12757. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  12758. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  12759. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  12760. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  12761. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  12762. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  12763. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  12764. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  12765. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  12766. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  12767. /* DWORD two */
  12768. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  12769. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  12770. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  12771. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  12772. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  12773. do { \
  12774. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  12775. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  12776. } while (0)
  12777. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  12778. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  12779. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  12780. do { \
  12781. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  12782. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  12783. } while (0)
  12784. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  12785. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  12786. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  12787. do { \
  12788. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  12789. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  12790. } while (0)
  12791. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  12792. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  12793. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  12794. do { \
  12795. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  12796. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  12797. } while (0)
  12798. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  12799. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  12800. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  12801. do { \
  12802. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  12803. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  12804. } while (0)
  12805. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  12806. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  12807. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  12808. do { \
  12809. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  12810. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  12811. } while (0)
  12812. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  12813. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  12814. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  12815. do { \
  12816. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  12817. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  12818. } while (0)
  12819. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  12820. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  12821. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  12822. do { \
  12823. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  12824. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  12825. } while (0)
  12826. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  12827. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  12828. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  12829. do { \
  12830. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  12831. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  12832. } while (0)
  12833. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  12834. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  12835. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  12836. do { \
  12837. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  12838. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  12839. } while (0)
  12840. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  12841. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  12842. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  12843. do { \
  12844. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  12845. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  12846. } while (0)
  12847. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  12848. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  12849. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  12850. do { \
  12851. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  12852. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  12853. } while (0)
  12854. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  12855. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  12856. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  12857. do { \
  12858. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  12859. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  12860. } while (0)
  12861. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  12862. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  12863. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  12864. do { \
  12865. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  12866. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  12867. } while (0)
  12868. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  12869. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  12870. /**
  12871. * @brief target -> host rate-control update indication message
  12872. *
  12873. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  12874. *
  12875. * @details
  12876. * The following diagram shows the format of the RC Update message
  12877. * sent from the target to the host, while processing the tx-completion
  12878. * of a transmitted PPDU.
  12879. *
  12880. * |31 24|23 16|15 8|7 0|
  12881. * |-------------------------------------------------------------|
  12882. * | peer ID | vdev ID | msg_type |
  12883. * |-------------------------------------------------------------|
  12884. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12885. * |-------------------------------------------------------------|
  12886. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  12887. * |-------------------------------------------------------------|
  12888. * | : |
  12889. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  12890. * | : |
  12891. * |-------------------------------------------------------------|
  12892. * | : |
  12893. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  12894. * | : |
  12895. * |-------------------------------------------------------------|
  12896. * : :
  12897. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  12898. *
  12899. */
  12900. typedef struct {
  12901. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  12902. A_UINT32 rate_code_flags;
  12903. A_UINT32 flags; /* Encodes information such as excessive
  12904. retransmission, aggregate, some info
  12905. from .11 frame control,
  12906. STBC, LDPC, (SGI and Tx Chain Mask
  12907. are encoded in ptx_rc->flags field),
  12908. AMPDU truncation (BT/time based etc.),
  12909. RTS/CTS attempt */
  12910. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  12911. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  12912. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  12913. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  12914. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  12915. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  12916. } HTT_RC_TX_DONE_PARAMS;
  12917. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  12918. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  12919. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  12920. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  12921. #define HTT_RC_UPDATE_VDEVID_S 8
  12922. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  12923. #define HTT_RC_UPDATE_PEERID_S 16
  12924. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  12925. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  12926. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  12927. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  12928. do { \
  12929. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  12930. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  12931. } while (0)
  12932. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  12933. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  12934. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  12935. do { \
  12936. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  12937. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  12938. } while (0)
  12939. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  12940. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  12941. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  12942. do { \
  12943. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  12944. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  12945. } while (0)
  12946. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  12947. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  12948. /**
  12949. * @brief target -> host rx fragment indication message definition
  12950. *
  12951. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  12952. *
  12953. * @details
  12954. * The following field definitions describe the format of the rx fragment
  12955. * indication message sent from the target to the host.
  12956. * The rx fragment indication message shares the format of the
  12957. * rx indication message, but not all fields from the rx indication message
  12958. * are relevant to the rx fragment indication message.
  12959. *
  12960. *
  12961. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  12962. * |-----------+-------------------+---------------------+-------------|
  12963. * | peer ID | |FV| ext TID | msg type |
  12964. * |-------------------------------------------------------------------|
  12965. * | | flush | flush |
  12966. * | | end | start |
  12967. * | | seq num | seq num |
  12968. * |-------------------------------------------------------------------|
  12969. * | reserved | FW rx desc bytes |
  12970. * |-------------------------------------------------------------------|
  12971. * | | FW MSDU Rx |
  12972. * | | desc B0 |
  12973. * |-------------------------------------------------------------------|
  12974. * Header fields:
  12975. * - MSG_TYPE
  12976. * Bits 7:0
  12977. * Purpose: identifies this as an rx fragment indication message
  12978. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  12979. * - EXT_TID
  12980. * Bits 12:8
  12981. * Purpose: identify the traffic ID of the rx data, including
  12982. * special "extended" TID values for multicast, broadcast, and
  12983. * non-QoS data frames
  12984. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  12985. * - FLUSH_VALID (FV)
  12986. * Bit 13
  12987. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  12988. * is valid
  12989. * Value:
  12990. * 1 -> flush IE is valid and needs to be processed
  12991. * 0 -> flush IE is not valid and should be ignored
  12992. * - PEER_ID
  12993. * Bits 31:16
  12994. * Purpose: Identify, by ID, which peer sent the rx data
  12995. * Value: ID of the peer who sent the rx data
  12996. * - FLUSH_SEQ_NUM_START
  12997. * Bits 5:0
  12998. * Purpose: Indicate the start of a series of MPDUs to flush
  12999. * Not all MPDUs within this series are necessarily valid - the host
  13000. * must check each sequence number within this range to see if the
  13001. * corresponding MPDU is actually present.
  13002. * This field is only valid if the FV bit is set.
  13003. * Value:
  13004. * The sequence number for the first MPDUs to check to flush.
  13005. * The sequence number is masked by 0x3f.
  13006. * - FLUSH_SEQ_NUM_END
  13007. * Bits 11:6
  13008. * Purpose: Indicate the end of a series of MPDUs to flush
  13009. * Value:
  13010. * The sequence number one larger than the sequence number of the
  13011. * last MPDU to check to flush.
  13012. * The sequence number is masked by 0x3f.
  13013. * Not all MPDUs within this series are necessarily valid - the host
  13014. * must check each sequence number within this range to see if the
  13015. * corresponding MPDU is actually present.
  13016. * This field is only valid if the FV bit is set.
  13017. * Rx descriptor fields:
  13018. * - FW_RX_DESC_BYTES
  13019. * Bits 15:0
  13020. * Purpose: Indicate how many bytes in the Rx indication are used for
  13021. * FW Rx descriptors
  13022. * Value: 1
  13023. */
  13024. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  13025. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  13026. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  13027. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  13028. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  13029. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  13030. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  13031. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  13032. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  13033. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  13034. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  13035. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  13036. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  13037. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  13038. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  13039. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  13040. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  13041. #define HTT_RX_FRAG_IND_BYTES \
  13042. (4 /* msg hdr */ + \
  13043. 4 /* flush spec */ + \
  13044. 4 /* (unused) FW rx desc bytes spec */ + \
  13045. 4 /* FW rx desc */)
  13046. /**
  13047. * @brief target -> host test message definition
  13048. *
  13049. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  13050. *
  13051. * @details
  13052. * The following field definitions describe the format of the test
  13053. * message sent from the target to the host.
  13054. * The message consists of a 4-octet header, followed by a variable
  13055. * number of 32-bit integer values, followed by a variable number
  13056. * of 8-bit character values.
  13057. *
  13058. * |31 16|15 8|7 0|
  13059. * |-----------------------------------------------------------|
  13060. * | num chars | num ints | msg type |
  13061. * |-----------------------------------------------------------|
  13062. * | int 0 |
  13063. * |-----------------------------------------------------------|
  13064. * | int 1 |
  13065. * |-----------------------------------------------------------|
  13066. * | ... |
  13067. * |-----------------------------------------------------------|
  13068. * | char 3 | char 2 | char 1 | char 0 |
  13069. * |-----------------------------------------------------------|
  13070. * | | | ... | char 4 |
  13071. * |-----------------------------------------------------------|
  13072. * - MSG_TYPE
  13073. * Bits 7:0
  13074. * Purpose: identifies this as a test message
  13075. * Value: HTT_MSG_TYPE_TEST
  13076. * - NUM_INTS
  13077. * Bits 15:8
  13078. * Purpose: indicate how many 32-bit integers follow the message header
  13079. * - NUM_CHARS
  13080. * Bits 31:16
  13081. * Purpose: indicate how many 8-bit charaters follow the series of integers
  13082. */
  13083. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  13084. #define HTT_RX_TEST_NUM_INTS_S 8
  13085. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  13086. #define HTT_RX_TEST_NUM_CHARS_S 16
  13087. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  13088. do { \
  13089. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  13090. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  13091. } while (0)
  13092. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  13093. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  13094. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  13095. do { \
  13096. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  13097. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  13098. } while (0)
  13099. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  13100. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  13101. /**
  13102. * @brief target -> host packet log message
  13103. *
  13104. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  13105. *
  13106. * @details
  13107. * The following field definitions describe the format of the packet log
  13108. * message sent from the target to the host.
  13109. * The message consists of a 4-octet header,followed by a variable number
  13110. * of 32-bit character values.
  13111. *
  13112. * |31 16|15 12|11 10|9 8|7 0|
  13113. * |------------------------------------------------------------------|
  13114. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  13115. * |------------------------------------------------------------------|
  13116. * | payload |
  13117. * |------------------------------------------------------------------|
  13118. * - MSG_TYPE
  13119. * Bits 7:0
  13120. * Purpose: identifies this as a pktlog message
  13121. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  13122. * - mac_id
  13123. * Bits 9:8
  13124. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  13125. * Value: 0-3
  13126. * - pdev_id
  13127. * Bits 11:10
  13128. * Purpose: pdev_id
  13129. * Value: 0-3
  13130. * 0 (for rings at SOC level),
  13131. * 1/2/3 PDEV -> 0/1/2
  13132. * - payload_size
  13133. * Bits 31:16
  13134. * Purpose: explicitly specify the payload size
  13135. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  13136. */
  13137. PREPACK struct htt_pktlog_msg {
  13138. A_UINT32 header;
  13139. A_UINT32 payload[1/* or more */];
  13140. } POSTPACK;
  13141. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  13142. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  13143. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  13144. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  13145. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  13146. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  13147. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  13148. do { \
  13149. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  13150. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  13151. } while (0)
  13152. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  13153. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  13154. HTT_T2H_PKTLOG_MAC_ID_S)
  13155. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  13156. do { \
  13157. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  13158. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  13159. } while (0)
  13160. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  13161. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  13162. HTT_T2H_PKTLOG_PDEV_ID_S)
  13163. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  13164. do { \
  13165. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  13166. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  13167. } while (0)
  13168. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  13169. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  13170. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  13171. /*
  13172. * Rx reorder statistics
  13173. * NB: all the fields must be defined in 4 octets size.
  13174. */
  13175. struct rx_reorder_stats {
  13176. /* Non QoS MPDUs received */
  13177. A_UINT32 deliver_non_qos;
  13178. /* MPDUs received in-order */
  13179. A_UINT32 deliver_in_order;
  13180. /* Flush due to reorder timer expired */
  13181. A_UINT32 deliver_flush_timeout;
  13182. /* Flush due to move out of window */
  13183. A_UINT32 deliver_flush_oow;
  13184. /* Flush due to DELBA */
  13185. A_UINT32 deliver_flush_delba;
  13186. /* MPDUs dropped due to FCS error */
  13187. A_UINT32 fcs_error;
  13188. /* MPDUs dropped due to monitor mode non-data packet */
  13189. A_UINT32 mgmt_ctrl;
  13190. /* Unicast-data MPDUs dropped due to invalid peer */
  13191. A_UINT32 invalid_peer;
  13192. /* MPDUs dropped due to duplication (non aggregation) */
  13193. A_UINT32 dup_non_aggr;
  13194. /* MPDUs dropped due to processed before */
  13195. A_UINT32 dup_past;
  13196. /* MPDUs dropped due to duplicate in reorder queue */
  13197. A_UINT32 dup_in_reorder;
  13198. /* Reorder timeout happened */
  13199. A_UINT32 reorder_timeout;
  13200. /* invalid bar ssn */
  13201. A_UINT32 invalid_bar_ssn;
  13202. /* reorder reset due to bar ssn */
  13203. A_UINT32 ssn_reset;
  13204. /* Flush due to delete peer */
  13205. A_UINT32 deliver_flush_delpeer;
  13206. /* Flush due to offload*/
  13207. A_UINT32 deliver_flush_offload;
  13208. /* Flush due to out of buffer*/
  13209. A_UINT32 deliver_flush_oob;
  13210. /* MPDUs dropped due to PN check fail */
  13211. A_UINT32 pn_fail;
  13212. /* MPDUs dropped due to unable to allocate memory */
  13213. A_UINT32 store_fail;
  13214. /* Number of times the tid pool alloc succeeded */
  13215. A_UINT32 tid_pool_alloc_succ;
  13216. /* Number of times the MPDU pool alloc succeeded */
  13217. A_UINT32 mpdu_pool_alloc_succ;
  13218. /* Number of times the MSDU pool alloc succeeded */
  13219. A_UINT32 msdu_pool_alloc_succ;
  13220. /* Number of times the tid pool alloc failed */
  13221. A_UINT32 tid_pool_alloc_fail;
  13222. /* Number of times the MPDU pool alloc failed */
  13223. A_UINT32 mpdu_pool_alloc_fail;
  13224. /* Number of times the MSDU pool alloc failed */
  13225. A_UINT32 msdu_pool_alloc_fail;
  13226. /* Number of times the tid pool freed */
  13227. A_UINT32 tid_pool_free;
  13228. /* Number of times the MPDU pool freed */
  13229. A_UINT32 mpdu_pool_free;
  13230. /* Number of times the MSDU pool freed */
  13231. A_UINT32 msdu_pool_free;
  13232. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  13233. A_UINT32 msdu_queued;
  13234. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  13235. A_UINT32 msdu_recycled;
  13236. /* Number of MPDUs with invalid peer but A2 found in AST */
  13237. A_UINT32 invalid_peer_a2_in_ast;
  13238. /* Number of MPDUs with invalid peer but A3 found in AST */
  13239. A_UINT32 invalid_peer_a3_in_ast;
  13240. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  13241. A_UINT32 invalid_peer_bmc_mpdus;
  13242. /* Number of MSDUs with err attention word */
  13243. A_UINT32 rxdesc_err_att;
  13244. /* Number of MSDUs with flag of peer_idx_invalid */
  13245. A_UINT32 rxdesc_err_peer_idx_inv;
  13246. /* Number of MSDUs with flag of peer_idx_timeout */
  13247. A_UINT32 rxdesc_err_peer_idx_to;
  13248. /* Number of MSDUs with flag of overflow */
  13249. A_UINT32 rxdesc_err_ov;
  13250. /* Number of MSDUs with flag of msdu_length_err */
  13251. A_UINT32 rxdesc_err_msdu_len;
  13252. /* Number of MSDUs with flag of mpdu_length_err */
  13253. A_UINT32 rxdesc_err_mpdu_len;
  13254. /* Number of MSDUs with flag of tkip_mic_err */
  13255. A_UINT32 rxdesc_err_tkip_mic;
  13256. /* Number of MSDUs with flag of decrypt_err */
  13257. A_UINT32 rxdesc_err_decrypt;
  13258. /* Number of MSDUs with flag of fcs_err */
  13259. A_UINT32 rxdesc_err_fcs;
  13260. /* Number of Unicast (bc_mc bit is not set in attention word)
  13261. * frames with invalid peer handler
  13262. */
  13263. A_UINT32 rxdesc_uc_msdus_inv_peer;
  13264. /* Number of unicast frame directly (direct bit is set in attention word)
  13265. * to DUT with invalid peer handler
  13266. */
  13267. A_UINT32 rxdesc_direct_msdus_inv_peer;
  13268. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  13269. * frames with invalid peer handler
  13270. */
  13271. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  13272. /* Number of MSDUs dropped due to no first MSDU flag */
  13273. A_UINT32 rxdesc_no_1st_msdu;
  13274. /* Number of MSDUs droped due to ring overflow */
  13275. A_UINT32 msdu_drop_ring_ov;
  13276. /* Number of MSDUs dropped due to FC mismatch */
  13277. A_UINT32 msdu_drop_fc_mismatch;
  13278. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  13279. A_UINT32 msdu_drop_mgmt_remote_ring;
  13280. /* Number of MSDUs dropped due to errors not reported in attention word */
  13281. A_UINT32 msdu_drop_misc;
  13282. /* Number of MSDUs go to offload before reorder */
  13283. A_UINT32 offload_msdu_wal;
  13284. /* Number of data frame dropped by offload after reorder */
  13285. A_UINT32 offload_msdu_reorder;
  13286. /* Number of MPDUs with sequence number in the past and within the BA window */
  13287. A_UINT32 dup_past_within_window;
  13288. /* Number of MPDUs with sequence number in the past and outside the BA window */
  13289. A_UINT32 dup_past_outside_window;
  13290. /* Number of MSDUs with decrypt/MIC error */
  13291. A_UINT32 rxdesc_err_decrypt_mic;
  13292. /* Number of data MSDUs received on both local and remote rings */
  13293. A_UINT32 data_msdus_on_both_rings;
  13294. /* MPDUs never filled */
  13295. A_UINT32 holes_not_filled;
  13296. };
  13297. /*
  13298. * Rx Remote buffer statistics
  13299. * NB: all the fields must be defined in 4 octets size.
  13300. */
  13301. struct rx_remote_buffer_mgmt_stats {
  13302. /* Total number of MSDUs reaped for Rx processing */
  13303. A_UINT32 remote_reaped;
  13304. /* MSDUs recycled within firmware */
  13305. A_UINT32 remote_recycled;
  13306. /* MSDUs stored by Data Rx */
  13307. A_UINT32 data_rx_msdus_stored;
  13308. /* Number of HTT indications from WAL Rx MSDU */
  13309. A_UINT32 wal_rx_ind;
  13310. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  13311. A_UINT32 wal_rx_ind_unconsumed;
  13312. /* Number of HTT indications from Data Rx MSDU */
  13313. A_UINT32 data_rx_ind;
  13314. /* Number of unconsumed HTT indications from Data Rx MSDU */
  13315. A_UINT32 data_rx_ind_unconsumed;
  13316. /* Number of HTT indications from ATHBUF */
  13317. A_UINT32 athbuf_rx_ind;
  13318. /* Number of remote buffers requested for refill */
  13319. A_UINT32 refill_buf_req;
  13320. /* Number of remote buffers filled by the host */
  13321. A_UINT32 refill_buf_rsp;
  13322. /* Number of times MAC hw_index = f/w write_index */
  13323. A_INT32 mac_no_bufs;
  13324. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  13325. A_INT32 fw_indices_equal;
  13326. /* Number of times f/w finds no buffers to post */
  13327. A_INT32 host_no_bufs;
  13328. };
  13329. /*
  13330. * TXBF MU/SU packets and NDPA statistics
  13331. * NB: all the fields must be defined in 4 octets size.
  13332. */
  13333. struct rx_txbf_musu_ndpa_pkts_stats {
  13334. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  13335. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  13336. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  13337. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  13338. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  13339. A_UINT32 reserved[3]; /* must be set to 0x0 */
  13340. };
  13341. /*
  13342. * htt_dbg_stats_status -
  13343. * present - The requested stats have been delivered in full.
  13344. * This indicates that either the stats information was contained
  13345. * in its entirety within this message, or else this message
  13346. * completes the delivery of the requested stats info that was
  13347. * partially delivered through earlier STATS_CONF messages.
  13348. * partial - The requested stats have been delivered in part.
  13349. * One or more subsequent STATS_CONF messages with the same
  13350. * cookie value will be sent to deliver the remainder of the
  13351. * information.
  13352. * error - The requested stats could not be delivered, for example due
  13353. * to a shortage of memory to construct a message holding the
  13354. * requested stats.
  13355. * invalid - The requested stat type is either not recognized, or the
  13356. * target is configured to not gather the stats type in question.
  13357. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  13358. * series_done - This special value indicates that no further stats info
  13359. * elements are present within a series of stats info elems
  13360. * (within a stats upload confirmation message).
  13361. */
  13362. enum htt_dbg_stats_status {
  13363. HTT_DBG_STATS_STATUS_PRESENT = 0,
  13364. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  13365. HTT_DBG_STATS_STATUS_ERROR = 2,
  13366. HTT_DBG_STATS_STATUS_INVALID = 3,
  13367. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  13368. };
  13369. /**
  13370. * @brief target -> host statistics upload
  13371. *
  13372. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  13373. *
  13374. * @details
  13375. * The following field definitions describe the format of the HTT target
  13376. * to host stats upload confirmation message.
  13377. * The message contains a cookie echoed from the HTT host->target stats
  13378. * upload request, which identifies which request the confirmation is
  13379. * for, and a series of tag-length-value stats information elements.
  13380. * The tag-length header for each stats info element also includes a
  13381. * status field, to indicate whether the request for the stat type in
  13382. * question was fully met, partially met, unable to be met, or invalid
  13383. * (if the stat type in question is disabled in the target).
  13384. * A special value of all 1's in this status field is used to indicate
  13385. * the end of the series of stats info elements.
  13386. *
  13387. *
  13388. * |31 16|15 8|7 5|4 0|
  13389. * |------------------------------------------------------------|
  13390. * | reserved | msg type |
  13391. * |------------------------------------------------------------|
  13392. * | cookie LSBs |
  13393. * |------------------------------------------------------------|
  13394. * | cookie MSBs |
  13395. * |------------------------------------------------------------|
  13396. * | stats entry length | reserved | S |stat type|
  13397. * |------------------------------------------------------------|
  13398. * | |
  13399. * | type-specific stats info |
  13400. * | |
  13401. * |------------------------------------------------------------|
  13402. * | stats entry length | reserved | S |stat type|
  13403. * |------------------------------------------------------------|
  13404. * | |
  13405. * | type-specific stats info |
  13406. * | |
  13407. * |------------------------------------------------------------|
  13408. * | n/a | reserved | 111 | n/a |
  13409. * |------------------------------------------------------------|
  13410. * Header fields:
  13411. * - MSG_TYPE
  13412. * Bits 7:0
  13413. * Purpose: identifies this is a statistics upload confirmation message
  13414. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  13415. * - COOKIE_LSBS
  13416. * Bits 31:0
  13417. * Purpose: Provide a mechanism to match a target->host stats confirmation
  13418. * message with its preceding host->target stats request message.
  13419. * Value: LSBs of the opaque cookie specified by the host-side requestor
  13420. * - COOKIE_MSBS
  13421. * Bits 31:0
  13422. * Purpose: Provide a mechanism to match a target->host stats confirmation
  13423. * message with its preceding host->target stats request message.
  13424. * Value: MSBs of the opaque cookie specified by the host-side requestor
  13425. *
  13426. * Stats Information Element tag-length header fields:
  13427. * - STAT_TYPE
  13428. * Bits 4:0
  13429. * Purpose: identifies the type of statistics info held in the
  13430. * following information element
  13431. * Value: htt_dbg_stats_type
  13432. * - STATUS
  13433. * Bits 7:5
  13434. * Purpose: indicate whether the requested stats are present
  13435. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  13436. * the completion of the stats entry series
  13437. * - LENGTH
  13438. * Bits 31:16
  13439. * Purpose: indicate the stats information size
  13440. * Value: This field specifies the number of bytes of stats information
  13441. * that follows the element tag-length header.
  13442. * It is expected but not required that this length is a multiple of
  13443. * 4 bytes. Even if the length is not an integer multiple of 4, the
  13444. * subsequent stats entry header will begin on a 4-byte aligned
  13445. * boundary.
  13446. */
  13447. #define HTT_T2H_STATS_COOKIE_SIZE 8
  13448. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  13449. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  13450. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  13451. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  13452. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  13453. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  13454. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  13455. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  13456. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  13457. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  13458. do { \
  13459. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  13460. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  13461. } while (0)
  13462. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  13463. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  13464. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  13465. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  13466. do { \
  13467. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  13468. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  13469. } while (0)
  13470. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  13471. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  13472. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  13473. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  13474. do { \
  13475. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  13476. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  13477. } while (0)
  13478. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  13479. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  13480. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  13481. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  13482. #define HTT_MAX_AGGR 64
  13483. #define HTT_HL_MAX_AGGR 18
  13484. /**
  13485. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  13486. *
  13487. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  13488. *
  13489. * @details
  13490. * The following field definitions describe the format of the HTT host
  13491. * to target frag_desc/msdu_ext bank configuration message.
  13492. * The message contains the based address and the min and max id of the
  13493. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  13494. * MSDU_EXT/FRAG_DESC.
  13495. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  13496. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  13497. * the hardware does the mapping/translation.
  13498. *
  13499. * Total banks that can be configured is configured to 16.
  13500. *
  13501. * This should be called before any TX has be initiated by the HTT
  13502. *
  13503. * |31 16|15 8|7 5|4 0|
  13504. * |------------------------------------------------------------|
  13505. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  13506. * |------------------------------------------------------------|
  13507. * | BANK0_BASE_ADDRESS (bits 31:0) |
  13508. #if HTT_PADDR64
  13509. * | BANK0_BASE_ADDRESS (bits 63:32) |
  13510. #endif
  13511. * |------------------------------------------------------------|
  13512. * | ... |
  13513. * |------------------------------------------------------------|
  13514. * | BANK15_BASE_ADDRESS (bits 31:0) |
  13515. #if HTT_PADDR64
  13516. * | BANK15_BASE_ADDRESS (bits 63:32) |
  13517. #endif
  13518. * |------------------------------------------------------------|
  13519. * | BANK0_MAX_ID | BANK0_MIN_ID |
  13520. * |------------------------------------------------------------|
  13521. * | ... |
  13522. * |------------------------------------------------------------|
  13523. * | BANK15_MAX_ID | BANK15_MIN_ID |
  13524. * |------------------------------------------------------------|
  13525. * Header fields:
  13526. * - MSG_TYPE
  13527. * Bits 7:0
  13528. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  13529. * for systems with 64-bit format for bus addresses:
  13530. * - BANKx_BASE_ADDRESS_LO
  13531. * Bits 31:0
  13532. * Purpose: Provide a mechanism to specify the base address of the
  13533. * MSDU_EXT bank physical/bus address.
  13534. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  13535. * - BANKx_BASE_ADDRESS_HI
  13536. * Bits 31:0
  13537. * Purpose: Provide a mechanism to specify the base address of the
  13538. * MSDU_EXT bank physical/bus address.
  13539. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  13540. * for systems with 32-bit format for bus addresses:
  13541. * - BANKx_BASE_ADDRESS
  13542. * Bits 31:0
  13543. * Purpose: Provide a mechanism to specify the base address of the
  13544. * MSDU_EXT bank physical/bus address.
  13545. * Value: MSDU_EXT bank physical / bus address
  13546. * - BANKx_MIN_ID
  13547. * Bits 15:0
  13548. * Purpose: Provide a mechanism to specify the min index that needs to
  13549. * mapped.
  13550. * - BANKx_MAX_ID
  13551. * Bits 31:16
  13552. * Purpose: Provide a mechanism to specify the max index that needs to
  13553. * mapped.
  13554. *
  13555. */
  13556. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  13557. * safe value.
  13558. * @note MAX supported banks is 16.
  13559. */
  13560. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  13561. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  13562. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  13563. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  13564. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  13565. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  13566. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  13567. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  13568. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  13569. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  13570. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  13571. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  13572. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  13573. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  13574. do { \
  13575. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  13576. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  13577. } while (0)
  13578. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  13579. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  13580. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  13581. do { \
  13582. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  13583. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  13584. } while (0)
  13585. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  13586. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  13587. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  13588. do { \
  13589. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  13590. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  13591. } while (0)
  13592. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  13593. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  13594. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  13595. do { \
  13596. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  13597. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  13598. } while (0)
  13599. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  13600. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  13601. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  13602. do { \
  13603. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  13604. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  13605. } while (0)
  13606. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  13607. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  13608. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  13609. do { \
  13610. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  13611. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  13612. } while (0)
  13613. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  13614. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  13615. /*
  13616. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  13617. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  13618. * addresses are stored in a XXX-bit field.
  13619. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  13620. * htt_tx_frag_desc64_bank_cfg_t structs.
  13621. */
  13622. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  13623. _paddr_bits_, \
  13624. _paddr__bank_base_address_) \
  13625. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  13626. /** word 0 \
  13627. * msg_type: 8, \
  13628. * pdev_id: 2, \
  13629. * swap: 1, \
  13630. * reserved0: 5, \
  13631. * num_banks: 8, \
  13632. * desc_size: 8; \
  13633. */ \
  13634. A_UINT32 word0; \
  13635. /* \
  13636. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  13637. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  13638. * the second A_UINT32). \
  13639. */ \
  13640. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  13641. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  13642. } POSTPACK
  13643. /* define htt_tx_frag_desc32_bank_cfg_t */
  13644. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  13645. /* define htt_tx_frag_desc64_bank_cfg_t */
  13646. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  13647. /*
  13648. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  13649. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  13650. */
  13651. #if HTT_PADDR64
  13652. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  13653. #else
  13654. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  13655. #endif
  13656. /**
  13657. * @brief target -> host HTT TX Credit total count update message definition
  13658. *
  13659. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  13660. *
  13661. *|31 16|15|14 9| 8 |7 0 |
  13662. *|---------------------+--+----------+-------+----------|
  13663. *|cur htt credit delta | Q| reserved | sign | msg type |
  13664. *|------------------------------------------------------|
  13665. *
  13666. * Header fields:
  13667. * - MSG_TYPE
  13668. * Bits 7:0
  13669. * Purpose: identifies this as a htt tx credit delta update message
  13670. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  13671. * - SIGN
  13672. * Bits 8
  13673. * identifies whether credit delta is positive or negative
  13674. * Value:
  13675. * - 0x0: credit delta is positive, rebalance in some buffers
  13676. * - 0x1: credit delta is negative, rebalance out some buffers
  13677. * - reserved
  13678. * Bits 14:9
  13679. * Value: 0x0
  13680. * - TXQ_GRP
  13681. * Bit 15
  13682. * Purpose: indicates whether any tx queue group information elements
  13683. * are appended to the tx credit update message
  13684. * Value: 0 -> no tx queue group information element is present
  13685. * 1 -> a tx queue group information element immediately follows
  13686. * - DELTA_COUNT
  13687. * Bits 31:16
  13688. * Purpose: Specify current htt credit delta absolute count
  13689. */
  13690. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  13691. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  13692. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  13693. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  13694. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  13695. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  13696. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  13697. do { \
  13698. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  13699. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  13700. } while (0)
  13701. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  13702. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  13703. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  13704. do { \
  13705. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  13706. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  13707. } while (0)
  13708. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  13709. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  13710. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  13711. do { \
  13712. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  13713. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  13714. } while (0)
  13715. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  13716. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  13717. #define HTT_TX_CREDIT_MSG_BYTES 4
  13718. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  13719. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  13720. /**
  13721. * @brief HTT WDI_IPA Operation Response Message
  13722. *
  13723. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  13724. *
  13725. * @details
  13726. * HTT WDI_IPA Operation Response message is sent by target
  13727. * to host confirming suspend or resume operation.
  13728. * |31 24|23 16|15 8|7 0|
  13729. * |----------------+----------------+----------------+----------------|
  13730. * | op_code | Rsvd | msg_type |
  13731. * |-------------------------------------------------------------------|
  13732. * | Rsvd | Response len |
  13733. * |-------------------------------------------------------------------|
  13734. * | |
  13735. * | Response-type specific info |
  13736. * | |
  13737. * | |
  13738. * |-------------------------------------------------------------------|
  13739. * Header fields:
  13740. * - MSG_TYPE
  13741. * Bits 7:0
  13742. * Purpose: Identifies this as WDI_IPA Operation Response message
  13743. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  13744. * - OP_CODE
  13745. * Bits 31:16
  13746. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  13747. * value: = enum htt_wdi_ipa_op_code
  13748. * - RSP_LEN
  13749. * Bits 16:0
  13750. * Purpose: length for the response-type specific info
  13751. * value: = length in bytes for response-type specific info
  13752. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  13753. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  13754. */
  13755. PREPACK struct htt_wdi_ipa_op_response_t
  13756. {
  13757. /* DWORD 0: flags and meta-data */
  13758. A_UINT32
  13759. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  13760. reserved1: 8,
  13761. op_code: 16;
  13762. A_UINT32
  13763. rsp_len: 16,
  13764. reserved2: 16;
  13765. } POSTPACK;
  13766. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  13767. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  13768. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  13769. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  13770. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  13771. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  13772. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  13773. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  13774. do { \
  13775. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  13776. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  13777. } while (0)
  13778. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  13779. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  13780. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  13781. do { \
  13782. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  13783. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  13784. } while (0)
  13785. enum htt_phy_mode {
  13786. htt_phy_mode_11a = 0,
  13787. htt_phy_mode_11g = 1,
  13788. htt_phy_mode_11b = 2,
  13789. htt_phy_mode_11g_only = 3,
  13790. htt_phy_mode_11na_ht20 = 4,
  13791. htt_phy_mode_11ng_ht20 = 5,
  13792. htt_phy_mode_11na_ht40 = 6,
  13793. htt_phy_mode_11ng_ht40 = 7,
  13794. htt_phy_mode_11ac_vht20 = 8,
  13795. htt_phy_mode_11ac_vht40 = 9,
  13796. htt_phy_mode_11ac_vht80 = 10,
  13797. htt_phy_mode_11ac_vht20_2g = 11,
  13798. htt_phy_mode_11ac_vht40_2g = 12,
  13799. htt_phy_mode_11ac_vht80_2g = 13,
  13800. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  13801. htt_phy_mode_11ac_vht160 = 15,
  13802. htt_phy_mode_max,
  13803. };
  13804. /**
  13805. * @brief target -> host HTT channel change indication
  13806. *
  13807. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  13808. *
  13809. * @details
  13810. * Specify when a channel change occurs.
  13811. * This allows the host to precisely determine which rx frames arrived
  13812. * on the old channel and which rx frames arrived on the new channel.
  13813. *
  13814. *|31 |7 0 |
  13815. *|-------------------------------------------+----------|
  13816. *| reserved | msg type |
  13817. *|------------------------------------------------------|
  13818. *| primary_chan_center_freq_mhz |
  13819. *|------------------------------------------------------|
  13820. *| contiguous_chan1_center_freq_mhz |
  13821. *|------------------------------------------------------|
  13822. *| contiguous_chan2_center_freq_mhz |
  13823. *|------------------------------------------------------|
  13824. *| phy_mode |
  13825. *|------------------------------------------------------|
  13826. *
  13827. * Header fields:
  13828. * - MSG_TYPE
  13829. * Bits 7:0
  13830. * Purpose: identifies this as a htt channel change indication message
  13831. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  13832. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  13833. * Bits 31:0
  13834. * Purpose: identify the (center of the) new 20 MHz primary channel
  13835. * Value: center frequency of the 20 MHz primary channel, in MHz units
  13836. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  13837. * Bits 31:0
  13838. * Purpose: identify the (center of the) contiguous frequency range
  13839. * comprising the new channel.
  13840. * For example, if the new channel is a 80 MHz channel extending
  13841. * 60 MHz beyond the primary channel, this field would be 30 larger
  13842. * than the primary channel center frequency field.
  13843. * Value: center frequency of the contiguous frequency range comprising
  13844. * the full channel in MHz units
  13845. * (80+80 channels also use the CONTIG_CHAN2 field)
  13846. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  13847. * Bits 31:0
  13848. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  13849. * within a VHT 80+80 channel.
  13850. * This field is only relevant for VHT 80+80 channels.
  13851. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  13852. * channel (arbitrary value for cases besides VHT 80+80)
  13853. * - PHY_MODE
  13854. * Bits 31:0
  13855. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  13856. * and band
  13857. * Value: htt_phy_mode enum value
  13858. */
  13859. PREPACK struct htt_chan_change_t
  13860. {
  13861. /* DWORD 0: flags and meta-data */
  13862. A_UINT32
  13863. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  13864. reserved1: 24;
  13865. A_UINT32 primary_chan_center_freq_mhz;
  13866. A_UINT32 contig_chan1_center_freq_mhz;
  13867. A_UINT32 contig_chan2_center_freq_mhz;
  13868. A_UINT32 phy_mode;
  13869. } POSTPACK;
  13870. /*
  13871. * Due to historical / backwards-compatibility reasons, maintain the
  13872. * below htt_chan_change_msg struct definition, which needs to be
  13873. * consistent with the above htt_chan_change_t struct definition
  13874. * (aside from the htt_chan_change_t definition including the msg_type
  13875. * dword within the message, and the htt_chan_change_msg only containing
  13876. * the payload of the message that follows the msg_type dword).
  13877. */
  13878. PREPACK struct htt_chan_change_msg {
  13879. A_UINT32 chan_mhz; /* frequency in mhz */
  13880. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  13881. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  13882. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  13883. } POSTPACK;
  13884. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  13885. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  13886. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  13887. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  13888. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  13889. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  13890. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  13891. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  13892. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  13893. do { \
  13894. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  13895. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  13896. } while (0)
  13897. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  13898. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  13899. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  13900. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  13901. do { \
  13902. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  13903. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  13904. } while (0)
  13905. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  13906. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  13907. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  13908. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  13909. do { \
  13910. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  13911. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  13912. } while (0)
  13913. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  13914. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  13915. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  13916. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  13917. do { \
  13918. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  13919. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  13920. } while (0)
  13921. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  13922. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  13923. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  13924. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  13925. /**
  13926. * @brief rx offload packet error message
  13927. *
  13928. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  13929. *
  13930. * @details
  13931. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  13932. * of target payload like mic err.
  13933. *
  13934. * |31 24|23 16|15 8|7 0|
  13935. * |----------------+----------------+----------------+----------------|
  13936. * | tid | vdev_id | msg_sub_type | msg_type |
  13937. * |-------------------------------------------------------------------|
  13938. * : (sub-type dependent content) :
  13939. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  13940. * Header fields:
  13941. * - msg_type
  13942. * Bits 7:0
  13943. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  13944. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  13945. * - msg_sub_type
  13946. * Bits 15:8
  13947. * Purpose: Identifies which type of rx error is reported by this message
  13948. * value: htt_rx_ofld_pkt_err_type
  13949. * - vdev_id
  13950. * Bits 23:16
  13951. * Purpose: Identifies which vdev received the erroneous rx frame
  13952. * value:
  13953. * - tid
  13954. * Bits 31:24
  13955. * Purpose: Identifies the traffic type of the rx frame
  13956. * value:
  13957. *
  13958. * - The payload fields used if the sub-type == MIC error are shown below.
  13959. * Note - MIC err is per MSDU, while PN is per MPDU.
  13960. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  13961. * with MIC err in A-MSDU case, so FW will send only one HTT message
  13962. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  13963. * instead of sending separate HTT messages for each wrong MSDU within
  13964. * the MPDU.
  13965. *
  13966. * |31 24|23 16|15 8|7 0|
  13967. * |----------------+----------------+----------------+----------------|
  13968. * | Rsvd | key_id | peer_id |
  13969. * |-------------------------------------------------------------------|
  13970. * | receiver MAC addr 31:0 |
  13971. * |-------------------------------------------------------------------|
  13972. * | Rsvd | receiver MAC addr 47:32 |
  13973. * |-------------------------------------------------------------------|
  13974. * | transmitter MAC addr 31:0 |
  13975. * |-------------------------------------------------------------------|
  13976. * | Rsvd | transmitter MAC addr 47:32 |
  13977. * |-------------------------------------------------------------------|
  13978. * | PN 31:0 |
  13979. * |-------------------------------------------------------------------|
  13980. * | Rsvd | PN 47:32 |
  13981. * |-------------------------------------------------------------------|
  13982. * - peer_id
  13983. * Bits 15:0
  13984. * Purpose: identifies which peer is frame is from
  13985. * value:
  13986. * - key_id
  13987. * Bits 23:16
  13988. * Purpose: identifies key_id of rx frame
  13989. * value:
  13990. * - RA_31_0 (receiver MAC addr 31:0)
  13991. * Bits 31:0
  13992. * Purpose: identifies by MAC address which vdev received the frame
  13993. * value: MAC address lower 4 bytes
  13994. * - RA_47_32 (receiver MAC addr 47:32)
  13995. * Bits 15:0
  13996. * Purpose: identifies by MAC address which vdev received the frame
  13997. * value: MAC address upper 2 bytes
  13998. * - TA_31_0 (transmitter MAC addr 31:0)
  13999. * Bits 31:0
  14000. * Purpose: identifies by MAC address which peer transmitted the frame
  14001. * value: MAC address lower 4 bytes
  14002. * - TA_47_32 (transmitter MAC addr 47:32)
  14003. * Bits 15:0
  14004. * Purpose: identifies by MAC address which peer transmitted the frame
  14005. * value: MAC address upper 2 bytes
  14006. * - PN_31_0
  14007. * Bits 31:0
  14008. * Purpose: Identifies pn of rx frame
  14009. * value: PN lower 4 bytes
  14010. * - PN_47_32
  14011. * Bits 15:0
  14012. * Purpose: Identifies pn of rx frame
  14013. * value:
  14014. * TKIP or CCMP: PN upper 2 bytes
  14015. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  14016. */
  14017. enum htt_rx_ofld_pkt_err_type {
  14018. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  14019. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  14020. };
  14021. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  14022. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  14023. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  14024. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  14025. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  14026. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  14027. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  14028. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  14029. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  14030. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  14031. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  14032. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  14033. do { \
  14034. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  14035. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  14036. } while (0)
  14037. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  14038. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  14039. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  14040. do { \
  14041. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  14042. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  14043. } while (0)
  14044. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  14045. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  14046. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  14047. do { \
  14048. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  14049. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  14050. } while (0)
  14051. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  14052. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  14053. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  14054. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  14055. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  14056. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  14057. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  14058. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  14059. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  14060. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  14061. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  14062. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  14063. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  14064. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  14065. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  14066. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  14067. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  14068. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  14069. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  14070. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  14071. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  14072. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  14073. do { \
  14074. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  14075. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  14076. } while (0)
  14077. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  14078. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  14079. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  14080. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  14081. do { \
  14082. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  14083. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  14084. } while (0)
  14085. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  14086. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  14087. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  14088. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  14089. do { \
  14090. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  14091. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  14092. } while (0)
  14093. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  14094. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  14095. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  14096. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  14097. do { \
  14098. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  14099. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  14100. } while (0)
  14101. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  14102. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  14103. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  14104. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  14105. do { \
  14106. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  14107. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  14108. } while (0)
  14109. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  14110. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  14111. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  14112. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  14113. do { \
  14114. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  14115. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  14116. } while (0)
  14117. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  14118. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  14119. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  14120. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  14121. do { \
  14122. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  14123. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  14124. } while (0)
  14125. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  14126. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  14127. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  14128. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  14129. do { \
  14130. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  14131. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  14132. } while (0)
  14133. /**
  14134. * @brief target -> host peer rate report message
  14135. *
  14136. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  14137. *
  14138. * @details
  14139. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  14140. * justified rate of all the peers.
  14141. *
  14142. * |31 24|23 16|15 8|7 0|
  14143. * |----------------+----------------+----------------+----------------|
  14144. * | peer_count | | msg_type |
  14145. * |-------------------------------------------------------------------|
  14146. * : Payload (variant number of peer rate report) :
  14147. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  14148. * Header fields:
  14149. * - msg_type
  14150. * Bits 7:0
  14151. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  14152. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  14153. * - reserved
  14154. * Bits 15:8
  14155. * Purpose:
  14156. * value:
  14157. * - peer_count
  14158. * Bits 31:16
  14159. * Purpose: Specify how many peer rate report elements are present in the payload.
  14160. * value:
  14161. *
  14162. * Payload:
  14163. * There are variant number of peer rate report follow the first 32 bits.
  14164. * The peer rate report is defined as follows.
  14165. *
  14166. * |31 20|19 16|15 0|
  14167. * |-----------------------+---------+---------------------------------|-
  14168. * | reserved | phy | peer_id | \
  14169. * |-------------------------------------------------------------------| -> report #0
  14170. * | rate | /
  14171. * |-----------------------+---------+---------------------------------|-
  14172. * | reserved | phy | peer_id | \
  14173. * |-------------------------------------------------------------------| -> report #1
  14174. * | rate | /
  14175. * |-----------------------+---------+---------------------------------|-
  14176. * | reserved | phy | peer_id | \
  14177. * |-------------------------------------------------------------------| -> report #2
  14178. * | rate | /
  14179. * |-------------------------------------------------------------------|-
  14180. * : :
  14181. * : :
  14182. * : :
  14183. * :-------------------------------------------------------------------:
  14184. *
  14185. * - peer_id
  14186. * Bits 15:0
  14187. * Purpose: identify the peer
  14188. * value:
  14189. * - phy
  14190. * Bits 19:16
  14191. * Purpose: identify which phy is in use
  14192. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  14193. * Please see enum htt_peer_report_phy_type for detail.
  14194. * - reserved
  14195. * Bits 31:20
  14196. * Purpose:
  14197. * value:
  14198. * - rate
  14199. * Bits 31:0
  14200. * Purpose: represent the justified rate of the peer specified by peer_id
  14201. * value:
  14202. */
  14203. enum htt_peer_rate_report_phy_type {
  14204. HTT_PEER_RATE_REPORT_11B = 0,
  14205. HTT_PEER_RATE_REPORT_11A_G,
  14206. HTT_PEER_RATE_REPORT_11N,
  14207. HTT_PEER_RATE_REPORT_11AC,
  14208. };
  14209. #define HTT_PEER_RATE_REPORT_SIZE 8
  14210. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  14211. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  14212. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  14213. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  14214. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  14215. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  14216. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  14217. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  14218. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  14219. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  14220. do { \
  14221. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  14222. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  14223. } while (0)
  14224. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  14225. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  14226. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  14227. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  14228. do { \
  14229. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  14230. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  14231. } while (0)
  14232. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  14233. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  14234. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  14235. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  14236. do { \
  14237. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  14238. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  14239. } while (0)
  14240. /**
  14241. * @brief target -> host flow pool map message
  14242. *
  14243. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  14244. *
  14245. * @details
  14246. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  14247. * a flow of descriptors.
  14248. *
  14249. * This message is in TLV format and indicates the parameters to be setup a
  14250. * flow in the host. Each entry indicates that a particular flow ID is ready to
  14251. * receive descriptors from a specified pool.
  14252. *
  14253. * The message would appear as follows:
  14254. *
  14255. * |31 24|23 16|15 8|7 0|
  14256. * |----------------+----------------+----------------+----------------|
  14257. * header | reserved | num_flows | msg_type |
  14258. * |-------------------------------------------------------------------|
  14259. * | |
  14260. * : payload :
  14261. * | |
  14262. * |-------------------------------------------------------------------|
  14263. *
  14264. * The header field is one DWORD long and is interpreted as follows:
  14265. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  14266. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  14267. * this message
  14268. * b'16-31 - reserved: These bits are reserved for future use
  14269. *
  14270. * Payload:
  14271. * The payload would contain multiple objects of the following structure. Each
  14272. * object represents a flow.
  14273. *
  14274. * |31 24|23 16|15 8|7 0|
  14275. * |----------------+----------------+----------------+----------------|
  14276. * header | reserved | num_flows | msg_type |
  14277. * |-------------------------------------------------------------------|
  14278. * payload0| flow_type |
  14279. * |-------------------------------------------------------------------|
  14280. * | flow_id |
  14281. * |-------------------------------------------------------------------|
  14282. * | reserved0 | flow_pool_id |
  14283. * |-------------------------------------------------------------------|
  14284. * | reserved1 | flow_pool_size |
  14285. * |-------------------------------------------------------------------|
  14286. * | reserved2 |
  14287. * |-------------------------------------------------------------------|
  14288. * payload1| flow_type |
  14289. * |-------------------------------------------------------------------|
  14290. * | flow_id |
  14291. * |-------------------------------------------------------------------|
  14292. * | reserved0 | flow_pool_id |
  14293. * |-------------------------------------------------------------------|
  14294. * | reserved1 | flow_pool_size |
  14295. * |-------------------------------------------------------------------|
  14296. * | reserved2 |
  14297. * |-------------------------------------------------------------------|
  14298. * | . |
  14299. * | . |
  14300. * | . |
  14301. * |-------------------------------------------------------------------|
  14302. *
  14303. * Each payload is 5 DWORDS long and is interpreted as follows:
  14304. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  14305. * this flow is associated. It can be VDEV, peer,
  14306. * or tid (AC). Based on enum htt_flow_type.
  14307. *
  14308. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  14309. * object. For flow_type vdev it is set to the
  14310. * vdevid, for peer it is peerid and for tid, it is
  14311. * tid_num.
  14312. *
  14313. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  14314. * in the host for this flow
  14315. * b'16:31 - reserved0: This field in reserved for the future. In case
  14316. * we have a hierarchical implementation (HCM) of
  14317. * pools, it can be used to indicate the ID of the
  14318. * parent-pool.
  14319. *
  14320. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  14321. * Descriptors for this flow will be
  14322. * allocated from this pool in the host.
  14323. * b'16:31 - reserved1: This field in reserved for the future. In case
  14324. * we have a hierarchical implementation of pools,
  14325. * it can be used to indicate the max number of
  14326. * descriptors in the pool. The b'0:15 can be used
  14327. * to indicate min number of descriptors in the
  14328. * HCM scheme.
  14329. *
  14330. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  14331. * we have a hierarchical implementation of pools,
  14332. * b'0:15 can be used to indicate the
  14333. * priority-based borrowing (PBB) threshold of
  14334. * the flow's pool. The b'16:31 are still left
  14335. * reserved.
  14336. */
  14337. enum htt_flow_type {
  14338. FLOW_TYPE_VDEV = 0,
  14339. /* Insert new flow types above this line */
  14340. };
  14341. PREPACK struct htt_flow_pool_map_payload_t {
  14342. A_UINT32 flow_type;
  14343. A_UINT32 flow_id;
  14344. A_UINT32 flow_pool_id:16,
  14345. reserved0:16;
  14346. A_UINT32 flow_pool_size:16,
  14347. reserved1:16;
  14348. A_UINT32 reserved2;
  14349. } POSTPACK;
  14350. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  14351. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  14352. (sizeof(struct htt_flow_pool_map_payload_t))
  14353. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  14354. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  14355. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  14356. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  14357. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  14358. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  14359. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  14360. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  14361. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  14362. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  14363. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  14364. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  14365. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  14366. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  14367. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  14368. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  14369. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  14370. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  14371. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  14372. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  14373. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  14374. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  14375. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  14376. do { \
  14377. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  14378. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  14379. } while (0)
  14380. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  14381. do { \
  14382. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  14383. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  14384. } while (0)
  14385. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  14386. do { \
  14387. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  14388. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  14389. } while (0)
  14390. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  14391. do { \
  14392. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  14393. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  14394. } while (0)
  14395. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  14396. do { \
  14397. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  14398. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  14399. } while (0)
  14400. /**
  14401. * @brief target -> host flow pool unmap message
  14402. *
  14403. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  14404. *
  14405. * @details
  14406. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  14407. * down a flow of descriptors.
  14408. * This message indicates that for the flow (whose ID is provided) is wanting
  14409. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  14410. * pool of descriptors from where descriptors are being allocated for this
  14411. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  14412. * be unmapped by the host.
  14413. *
  14414. * The message would appear as follows:
  14415. *
  14416. * |31 24|23 16|15 8|7 0|
  14417. * |----------------+----------------+----------------+----------------|
  14418. * | reserved0 | msg_type |
  14419. * |-------------------------------------------------------------------|
  14420. * | flow_type |
  14421. * |-------------------------------------------------------------------|
  14422. * | flow_id |
  14423. * |-------------------------------------------------------------------|
  14424. * | reserved1 | flow_pool_id |
  14425. * |-------------------------------------------------------------------|
  14426. *
  14427. * The message is interpreted as follows:
  14428. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  14429. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  14430. * b'8:31 - reserved0: Reserved for future use
  14431. *
  14432. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  14433. * this flow is associated. It can be VDEV, peer,
  14434. * or tid (AC). Based on enum htt_flow_type.
  14435. *
  14436. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  14437. * object. For flow_type vdev it is set to the
  14438. * vdevid, for peer it is peerid and for tid, it is
  14439. * tid_num.
  14440. *
  14441. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  14442. * used in the host for this flow
  14443. * b'16:31 - reserved0: This field in reserved for the future.
  14444. *
  14445. */
  14446. PREPACK struct htt_flow_pool_unmap_t {
  14447. A_UINT32 msg_type:8,
  14448. reserved0:24;
  14449. A_UINT32 flow_type;
  14450. A_UINT32 flow_id;
  14451. A_UINT32 flow_pool_id:16,
  14452. reserved1:16;
  14453. } POSTPACK;
  14454. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  14455. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  14456. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  14457. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  14458. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  14459. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  14460. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  14461. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  14462. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  14463. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  14464. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  14465. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  14466. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  14467. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  14468. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  14469. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  14470. do { \
  14471. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  14472. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  14473. } while (0)
  14474. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  14475. do { \
  14476. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  14477. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  14478. } while (0)
  14479. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  14480. do { \
  14481. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  14482. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  14483. } while (0)
  14484. /**
  14485. * @brief target -> host SRING setup done message
  14486. *
  14487. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  14488. *
  14489. * @details
  14490. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  14491. * SRNG ring setup is done
  14492. *
  14493. * This message indicates whether the last setup operation is successful.
  14494. * It will be sent to host when host set respose_required bit in
  14495. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  14496. * The message would appear as follows:
  14497. *
  14498. * |31 24|23 16|15 8|7 0|
  14499. * |--------------- +----------------+----------------+----------------|
  14500. * | setup_status | ring_id | pdev_id | msg_type |
  14501. * |-------------------------------------------------------------------|
  14502. *
  14503. * The message is interpreted as follows:
  14504. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  14505. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  14506. * b'8:15 - pdev_id:
  14507. * 0 (for rings at SOC/UMAC level),
  14508. * 1/2/3 mac id (for rings at LMAC level)
  14509. * b'16:23 - ring_id: Identify the ring which is set up
  14510. * More details can be got from enum htt_srng_ring_id
  14511. * b'24:31 - setup_status: Indicate status of setup operation
  14512. * Refer to htt_ring_setup_status
  14513. */
  14514. PREPACK struct htt_sring_setup_done_t {
  14515. A_UINT32 msg_type: 8,
  14516. pdev_id: 8,
  14517. ring_id: 8,
  14518. setup_status: 8;
  14519. } POSTPACK;
  14520. enum htt_ring_setup_status {
  14521. htt_ring_setup_status_ok = 0,
  14522. htt_ring_setup_status_error,
  14523. };
  14524. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  14525. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  14526. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  14527. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  14528. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  14529. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  14530. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  14531. do { \
  14532. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  14533. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  14534. } while (0)
  14535. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  14536. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  14537. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  14538. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  14539. HTT_SRING_SETUP_DONE_RING_ID_S)
  14540. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  14541. do { \
  14542. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  14543. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  14544. } while (0)
  14545. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  14546. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  14547. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  14548. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  14549. HTT_SRING_SETUP_DONE_STATUS_S)
  14550. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  14551. do { \
  14552. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  14553. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  14554. } while (0)
  14555. /**
  14556. * @brief target -> flow map flow info
  14557. *
  14558. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  14559. *
  14560. * @details
  14561. * HTT TX map flow entry with tqm flow pointer
  14562. * Sent from firmware to host to add tqm flow pointer in corresponding
  14563. * flow search entry. Flow metadata is replayed back to host as part of this
  14564. * struct to enable host to find the specific flow search entry
  14565. *
  14566. * The message would appear as follows:
  14567. *
  14568. * |31 28|27 18|17 14|13 8|7 0|
  14569. * |-------+------------------------------------------+----------------|
  14570. * | rsvd0 | fse_hsh_idx | msg_type |
  14571. * |-------------------------------------------------------------------|
  14572. * | rsvd1 | tid | peer_id |
  14573. * |-------------------------------------------------------------------|
  14574. * | tqm_flow_pntr_lo |
  14575. * |-------------------------------------------------------------------|
  14576. * | tqm_flow_pntr_hi |
  14577. * |-------------------------------------------------------------------|
  14578. * | fse_meta_data |
  14579. * |-------------------------------------------------------------------|
  14580. *
  14581. * The message is interpreted as follows:
  14582. *
  14583. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  14584. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  14585. *
  14586. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  14587. * for this flow entry
  14588. *
  14589. * dword0 - b'28:31 - rsvd0: Reserved for future use
  14590. *
  14591. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  14592. *
  14593. * dword1 - b'14:17 - tid
  14594. *
  14595. * dword1 - b'18:31 - rsvd1: Reserved for future use
  14596. *
  14597. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  14598. *
  14599. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  14600. *
  14601. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  14602. * given by host
  14603. */
  14604. PREPACK struct htt_tx_map_flow_info {
  14605. A_UINT32
  14606. msg_type: 8,
  14607. fse_hsh_idx: 20,
  14608. rsvd0: 4;
  14609. A_UINT32
  14610. peer_id: 14,
  14611. tid: 4,
  14612. rsvd1: 14;
  14613. A_UINT32 tqm_flow_pntr_lo;
  14614. A_UINT32 tqm_flow_pntr_hi;
  14615. struct htt_tx_flow_metadata fse_meta_data;
  14616. } POSTPACK;
  14617. /* DWORD 0 */
  14618. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  14619. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  14620. /* DWORD 1 */
  14621. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  14622. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  14623. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  14624. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  14625. /* DWORD 0 */
  14626. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  14627. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  14628. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  14629. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  14630. do { \
  14631. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  14632. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  14633. } while (0)
  14634. /* DWORD 1 */
  14635. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  14636. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  14637. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  14638. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  14639. do { \
  14640. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  14641. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  14642. } while (0)
  14643. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  14644. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  14645. HTT_TX_MAP_FLOW_INFO_TID_S)
  14646. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  14647. do { \
  14648. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  14649. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  14650. } while (0)
  14651. /*
  14652. * htt_dbg_ext_stats_status -
  14653. * present - The requested stats have been delivered in full.
  14654. * This indicates that either the stats information was contained
  14655. * in its entirety within this message, or else this message
  14656. * completes the delivery of the requested stats info that was
  14657. * partially delivered through earlier STATS_CONF messages.
  14658. * partial - The requested stats have been delivered in part.
  14659. * One or more subsequent STATS_CONF messages with the same
  14660. * cookie value will be sent to deliver the remainder of the
  14661. * information.
  14662. * error - The requested stats could not be delivered, for example due
  14663. * to a shortage of memory to construct a message holding the
  14664. * requested stats.
  14665. * invalid - The requested stat type is either not recognized, or the
  14666. * target is configured to not gather the stats type in question.
  14667. */
  14668. enum htt_dbg_ext_stats_status {
  14669. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  14670. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  14671. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  14672. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  14673. };
  14674. /**
  14675. * @brief target -> host ppdu stats upload
  14676. *
  14677. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  14678. *
  14679. * @details
  14680. * The following field definitions describe the format of the HTT target
  14681. * to host ppdu stats indication message.
  14682. *
  14683. *
  14684. * |31 16|15 12|11 10|9 8|7 0 |
  14685. * |----------------------------------------------------------------------|
  14686. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  14687. * |----------------------------------------------------------------------|
  14688. * | ppdu_id |
  14689. * |----------------------------------------------------------------------|
  14690. * | Timestamp in us |
  14691. * |----------------------------------------------------------------------|
  14692. * | reserved |
  14693. * |----------------------------------------------------------------------|
  14694. * | type-specific stats info |
  14695. * | (see htt_ppdu_stats.h) |
  14696. * |----------------------------------------------------------------------|
  14697. * Header fields:
  14698. * - MSG_TYPE
  14699. * Bits 7:0
  14700. * Purpose: Identifies this is a PPDU STATS indication
  14701. * message.
  14702. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  14703. * - mac_id
  14704. * Bits 9:8
  14705. * Purpose: mac_id of this ppdu_id
  14706. * Value: 0-3
  14707. * - pdev_id
  14708. * Bits 11:10
  14709. * Purpose: pdev_id of this ppdu_id
  14710. * Value: 0-3
  14711. * 0 (for rings at SOC level),
  14712. * 1/2/3 PDEV -> 0/1/2
  14713. * - payload_size
  14714. * Bits 31:16
  14715. * Purpose: total tlv size
  14716. * Value: payload_size in bytes
  14717. */
  14718. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  14719. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  14720. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  14721. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  14722. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  14723. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  14724. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  14725. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0xFFFFFFFF
  14726. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  14727. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  14728. do { \
  14729. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  14730. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  14731. } while (0)
  14732. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  14733. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  14734. HTT_T2H_PPDU_STATS_MAC_ID_S)
  14735. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  14736. do { \
  14737. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  14738. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  14739. } while (0)
  14740. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  14741. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  14742. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  14743. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  14744. do { \
  14745. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  14746. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  14747. } while (0)
  14748. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  14749. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  14750. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  14751. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  14752. do { \
  14753. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value); \
  14754. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  14755. } while (0)
  14756. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  14757. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  14758. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  14759. /* htt_t2h_ppdu_stats_ind_hdr_t
  14760. * This struct contains the fields within the header of the
  14761. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  14762. * stats info.
  14763. * This struct assumes little-endian layout, and thus is only
  14764. * suitable for use within processors known to be little-endian
  14765. * (such as the target).
  14766. * In contrast, the above macros provide endian-portable methods
  14767. * to get and set the bitfields within this PPDU_STATS_IND header.
  14768. */
  14769. typedef struct {
  14770. A_UINT32 msg_type: 8, /* bits 7:0 */
  14771. mac_id: 2, /* bits 9:8 */
  14772. pdev_id: 2, /* bits 11:10 */
  14773. reserved1: 4, /* bits 15:12 */
  14774. payload_size: 16; /* bits 31:16 */
  14775. A_UINT32 ppdu_id;
  14776. A_UINT32 timestamp_us;
  14777. A_UINT32 reserved2;
  14778. } htt_t2h_ppdu_stats_ind_hdr_t;
  14779. /**
  14780. * @brief target -> host extended statistics upload
  14781. *
  14782. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  14783. *
  14784. * @details
  14785. * The following field definitions describe the format of the HTT target
  14786. * to host stats upload confirmation message.
  14787. * The message contains a cookie echoed from the HTT host->target stats
  14788. * upload request, which identifies which request the confirmation is
  14789. * for, and a single stats can span over multiple HTT stats indication
  14790. * due to the HTT message size limitation so every HTT ext stats indication
  14791. * will have tag-length-value stats information elements.
  14792. * The tag-length header for each HTT stats IND message also includes a
  14793. * status field, to indicate whether the request for the stat type in
  14794. * question was fully met, partially met, unable to be met, or invalid
  14795. * (if the stat type in question is disabled in the target).
  14796. * A Done bit 1's indicate the end of the of stats info elements.
  14797. *
  14798. *
  14799. * |31 16|15 12|11|10 8|7 5|4 0|
  14800. * |--------------------------------------------------------------|
  14801. * | reserved | msg type |
  14802. * |--------------------------------------------------------------|
  14803. * | cookie LSBs |
  14804. * |--------------------------------------------------------------|
  14805. * | cookie MSBs |
  14806. * |--------------------------------------------------------------|
  14807. * | stats entry length | rsvd | D| S | stat type |
  14808. * |--------------------------------------------------------------|
  14809. * | type-specific stats info |
  14810. * | (see htt_stats.h) |
  14811. * |--------------------------------------------------------------|
  14812. * Header fields:
  14813. * - MSG_TYPE
  14814. * Bits 7:0
  14815. * Purpose: Identifies this is a extended statistics upload confirmation
  14816. * message.
  14817. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  14818. * - COOKIE_LSBS
  14819. * Bits 31:0
  14820. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14821. * message with its preceding host->target stats request message.
  14822. * Value: LSBs of the opaque cookie specified by the host-side requestor
  14823. * - COOKIE_MSBS
  14824. * Bits 31:0
  14825. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14826. * message with its preceding host->target stats request message.
  14827. * Value: MSBs of the opaque cookie specified by the host-side requestor
  14828. *
  14829. * Stats Information Element tag-length header fields:
  14830. * - STAT_TYPE
  14831. * Bits 7:0
  14832. * Purpose: identifies the type of statistics info held in the
  14833. * following information element
  14834. * Value: htt_dbg_ext_stats_type
  14835. * - STATUS
  14836. * Bits 10:8
  14837. * Purpose: indicate whether the requested stats are present
  14838. * Value: htt_dbg_ext_stats_status
  14839. * - DONE
  14840. * Bits 11
  14841. * Purpose:
  14842. * Indicates the completion of the stats entry, this will be the last
  14843. * stats conf HTT segment for the requested stats type.
  14844. * Value:
  14845. * 0 -> the stats retrieval is ongoing
  14846. * 1 -> the stats retrieval is complete
  14847. * - LENGTH
  14848. * Bits 31:16
  14849. * Purpose: indicate the stats information size
  14850. * Value: This field specifies the number of bytes of stats information
  14851. * that follows the element tag-length header.
  14852. * It is expected but not required that this length is a multiple of
  14853. * 4 bytes.
  14854. */
  14855. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  14856. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  14857. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  14858. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  14859. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  14860. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  14861. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  14862. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  14863. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  14864. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  14865. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  14866. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  14867. do { \
  14868. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  14869. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  14870. } while (0)
  14871. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  14872. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  14873. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  14874. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  14875. do { \
  14876. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  14877. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  14878. } while (0)
  14879. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  14880. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  14881. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  14882. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  14883. do { \
  14884. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  14885. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  14886. } while (0)
  14887. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  14888. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  14889. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  14890. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  14891. do { \
  14892. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  14893. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  14894. } while (0)
  14895. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  14896. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  14897. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  14898. /**
  14899. * @brief target -> host streaming statistics upload
  14900. *
  14901. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  14902. *
  14903. * @details
  14904. * The following field definitions describe the format of the HTT target
  14905. * to host streaming stats upload indication message.
  14906. * The host can use a STREAMING_STATS_REQ message to enable the target to
  14907. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  14908. * use the STREAMING_STATS_REQ message to halt the target's production of
  14909. * STREAMING_STATS_IND messages.
  14910. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  14911. * the stats enabled by the host's STREAMING_STATS_REQ message.
  14912. *
  14913. * |31 8|7 0|
  14914. * |--------------------------------------------------------------|
  14915. * | reserved | msg type |
  14916. * |--------------------------------------------------------------|
  14917. * | type-specific stats info |
  14918. * | (see htt_stats.h) |
  14919. * |--------------------------------------------------------------|
  14920. * Header fields:
  14921. * - MSG_TYPE
  14922. * Bits 7:0
  14923. * Purpose: Identifies this as a streaming statistics upload indication
  14924. * message.
  14925. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  14926. */
  14927. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  14928. typedef enum {
  14929. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  14930. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  14931. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  14932. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  14933. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  14934. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  14935. /* Reserved from 128 - 255 for target internal use.*/
  14936. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  14937. } HTT_PEER_TYPE;
  14938. /** macro to convert MAC address from char array to HTT word format */
  14939. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  14940. (phtt_mac_addr)->mac_addr31to0 = \
  14941. (((c_macaddr)[0] << 0) | \
  14942. ((c_macaddr)[1] << 8) | \
  14943. ((c_macaddr)[2] << 16) | \
  14944. ((c_macaddr)[3] << 24)); \
  14945. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  14946. } while (0)
  14947. /**
  14948. * @brief target -> host monitor mac header indication message
  14949. *
  14950. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  14951. *
  14952. * @details
  14953. * The following diagram shows the format of the monitor mac header message
  14954. * sent from the target to the host.
  14955. * This message is primarily sent when promiscuous rx mode is enabled.
  14956. * One message is sent per rx PPDU.
  14957. *
  14958. * |31 24|23 16|15 8|7 0|
  14959. * |-------------------------------------------------------------|
  14960. * | peer_id | reserved0 | msg_type |
  14961. * |-------------------------------------------------------------|
  14962. * | reserved1 | num_mpdu |
  14963. * |-------------------------------------------------------------|
  14964. * | struct hw_rx_desc |
  14965. * | (see wal_rx_desc.h) |
  14966. * |-------------------------------------------------------------|
  14967. * | struct ieee80211_frame_addr4 |
  14968. * | (see ieee80211_defs.h) |
  14969. * |-------------------------------------------------------------|
  14970. * | struct ieee80211_frame_addr4 |
  14971. * | (see ieee80211_defs.h) |
  14972. * |-------------------------------------------------------------|
  14973. * | ...... |
  14974. * |-------------------------------------------------------------|
  14975. *
  14976. * Header fields:
  14977. * - msg_type
  14978. * Bits 7:0
  14979. * Purpose: Identifies this is a monitor mac header indication message.
  14980. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  14981. * - peer_id
  14982. * Bits 31:16
  14983. * Purpose: Software peer id given by host during association,
  14984. * During promiscuous mode, the peer ID will be invalid (0xFF)
  14985. * for rx PPDUs received from unassociated peers.
  14986. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  14987. * - num_mpdu
  14988. * Bits 15:0
  14989. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  14990. * delivered within the message.
  14991. * Value: 1 to 32
  14992. * num_mpdu is limited to a maximum value of 32, due to buffer
  14993. * size limits. For PPDUs with more than 32 MPDUs, only the
  14994. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  14995. * the PPDU will be provided.
  14996. */
  14997. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  14998. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  14999. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  15000. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  15001. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  15002. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  15003. do { \
  15004. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  15005. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  15006. } while (0)
  15007. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  15008. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  15009. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  15010. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  15011. do { \
  15012. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  15013. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  15014. } while (0)
  15015. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  15016. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  15017. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  15018. /**
  15019. * @brief target -> host flow pool resize Message
  15020. *
  15021. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  15022. *
  15023. * @details
  15024. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  15025. * the flow pool associated with the specified ID is resized
  15026. *
  15027. * The message would appear as follows:
  15028. *
  15029. * |31 16|15 8|7 0|
  15030. * |---------------------------------+----------------+----------------|
  15031. * | reserved0 | Msg type |
  15032. * |-------------------------------------------------------------------|
  15033. * | flow pool new size | flow pool ID |
  15034. * |-------------------------------------------------------------------|
  15035. *
  15036. * The message is interpreted as follows:
  15037. * b'0:7 - msg_type: This will be set to 0x21
  15038. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  15039. *
  15040. * b'0:15 - flow pool ID: Existing flow pool ID
  15041. *
  15042. * b'16:31 - flow pool new size: new pool size for exisiting flow pool ID
  15043. *
  15044. */
  15045. PREPACK struct htt_flow_pool_resize_t {
  15046. A_UINT32 msg_type:8,
  15047. reserved0:24;
  15048. A_UINT32 flow_pool_id:16,
  15049. flow_pool_new_size:16;
  15050. } POSTPACK;
  15051. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  15052. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  15053. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  15054. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  15055. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  15056. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  15057. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  15058. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  15059. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  15060. do { \
  15061. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  15062. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  15063. } while (0)
  15064. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  15065. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  15066. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  15067. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  15068. do { \
  15069. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  15070. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  15071. } while (0)
  15072. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  15073. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  15074. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  15075. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  15076. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  15077. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  15078. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  15079. /*
  15080. * The read and write indices point to the data within the host buffer.
  15081. * Because the first 4 bytes of the host buffer is used for the read index and
  15082. * the next 4 bytes for the write index, the data itself starts at offset 8.
  15083. * The read index and write index are the byte offsets from the base of the
  15084. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  15085. * Refer the ASCII text picture below.
  15086. */
  15087. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  15088. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  15089. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  15090. /*
  15091. ***************************************************************************
  15092. *
  15093. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  15094. *
  15095. ***************************************************************************
  15096. *
  15097. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  15098. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  15099. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  15100. * written into the Host memory region mentioned below.
  15101. *
  15102. * Read index is updated by the Host. At any point of time, the read index will
  15103. * indicate the index that will next be read by the Host. The read index is
  15104. * in units of bytes offset from the base of the meta-data buffer.
  15105. *
  15106. * Write index is updated by the FW. At any point of time, the write index will
  15107. * indicate from where the FW can start writing any new data. The write index is
  15108. * in units of bytes offset from the base of the meta-data buffer.
  15109. *
  15110. * If the Host is not fast enough in reading the CFR data, any new capture data
  15111. * would be dropped if there is no space left to write the new captures.
  15112. *
  15113. * The last 4 bytes of the memory region will have the magic pattern
  15114. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  15115. * not overrun the host buffer.
  15116. *
  15117. * ,--------------------. read and write indices store the
  15118. * | | byte offset from the base of the
  15119. * | ,--------+--------. meta-data buffer to the next
  15120. * | | | | location within the data buffer
  15121. * | | v v that will be read / written
  15122. * ************************************************************************
  15123. * * Read * Write * * Magic *
  15124. * * index * index * CFR data1 ...... CFR data N * pattern *
  15125. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  15126. * ************************************************************************
  15127. * |<---------- data buffer ---------->|
  15128. *
  15129. * |<----------------- meta-data buffer allocated in Host ----------------|
  15130. *
  15131. * Note:
  15132. * - Considering the 4 bytes needed to store the Read index (R) and the
  15133. * Write index (W), the initial value is as follows:
  15134. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  15135. * - Buffer empty condition:
  15136. * R = W
  15137. *
  15138. * Regarding CFR data format:
  15139. * --------------------------
  15140. *
  15141. * Each CFR tone is stored in HW as 16-bits with the following format:
  15142. * {bits[15:12], bits[11:6], bits[5:0]} =
  15143. * {unsigned exponent (4 bits),
  15144. * signed mantissa_real (6 bits),
  15145. * signed mantissa_imag (6 bits)}
  15146. *
  15147. * CFR_real = mantissa_real * 2^(exponent-5)
  15148. * CFR_imag = mantissa_imag * 2^(exponent-5)
  15149. *
  15150. *
  15151. * The CFR data is written to the 16-bit unsigned output array (buff) in
  15152. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  15153. *
  15154. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  15155. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  15156. * .
  15157. * .
  15158. * .
  15159. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  15160. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  15161. */
  15162. /* Bandwidth of peer CFR captures */
  15163. typedef enum {
  15164. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  15165. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  15166. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  15167. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  15168. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  15169. HTT_PEER_CFR_CAPTURE_BW_MAX,
  15170. } HTT_PEER_CFR_CAPTURE_BW;
  15171. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  15172. * was captured
  15173. */
  15174. typedef enum {
  15175. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  15176. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  15177. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  15178. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  15179. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  15180. } HTT_PEER_CFR_CAPTURE_MODE;
  15181. typedef enum {
  15182. /* This message type is currently used for the below purpose:
  15183. *
  15184. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  15185. * wmi_peer_cfr_capture_cmd.
  15186. * If payload_present bit is set to 0 then the associated memory region
  15187. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  15188. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  15189. * message; the CFR dump will be present at the end of the message,
  15190. * after the chan_phy_mode.
  15191. */
  15192. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  15193. /* Always keep this last */
  15194. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  15195. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  15196. /**
  15197. * @brief target -> host CFR dump completion indication message definition
  15198. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  15199. *
  15200. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  15201. *
  15202. * @details
  15203. * The following diagram shows the format of the Channel Frequency Response
  15204. * (CFR) dump completion indication. This inidcation is sent to the Host when
  15205. * the channel capture of a peer is copied by Firmware into the Host memory
  15206. *
  15207. * **************************************************************************
  15208. *
  15209. * Message format when the CFR capture message type is
  15210. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  15211. *
  15212. * **************************************************************************
  15213. *
  15214. * |31 16|15 |8|7 0|
  15215. * |----------------------------------------------------------------|
  15216. * header: | reserved |P| msg_type |
  15217. * word 0 | | | |
  15218. * |----------------------------------------------------------------|
  15219. * payload: | cfr_capture_msg_type |
  15220. * word 1 | |
  15221. * |----------------------------------------------------------------|
  15222. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  15223. * word 2 | | | | | | | | |
  15224. * |----------------------------------------------------------------|
  15225. * | mac_addr31to0 |
  15226. * word 3 | |
  15227. * |----------------------------------------------------------------|
  15228. * | unused / reserved | mac_addr47to32 |
  15229. * word 4 | | |
  15230. * |----------------------------------------------------------------|
  15231. * | index |
  15232. * word 5 | |
  15233. * |----------------------------------------------------------------|
  15234. * | length |
  15235. * word 6 | |
  15236. * |----------------------------------------------------------------|
  15237. * | timestamp |
  15238. * word 7 | |
  15239. * |----------------------------------------------------------------|
  15240. * | counter |
  15241. * word 8 | |
  15242. * |----------------------------------------------------------------|
  15243. * | chan_mhz |
  15244. * word 9 | |
  15245. * |----------------------------------------------------------------|
  15246. * | band_center_freq1 |
  15247. * word 10 | |
  15248. * |----------------------------------------------------------------|
  15249. * | band_center_freq2 |
  15250. * word 11 | |
  15251. * |----------------------------------------------------------------|
  15252. * | chan_phy_mode |
  15253. * word 12 | |
  15254. * |----------------------------------------------------------------|
  15255. * where,
  15256. * P - payload present bit (payload_present explained below)
  15257. * req_id - memory request id (mem_req_id explained below)
  15258. * S - status field (status explained below)
  15259. * capbw - capture bandwidth (capture_bw explained below)
  15260. * mode - mode of capture (mode explained below)
  15261. * sts - space time streams (sts_count explained below)
  15262. * chbw - channel bandwidth (channel_bw explained below)
  15263. * captype - capture type (cap_type explained below)
  15264. *
  15265. * The following field definitions describe the format of the CFR dump
  15266. * completion indication sent from the target to the host
  15267. *
  15268. * Header fields:
  15269. *
  15270. * Word 0
  15271. * - msg_type
  15272. * Bits 7:0
  15273. * Purpose: Identifies this as CFR TX completion indication
  15274. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  15275. * - payload_present
  15276. * Bit 8
  15277. * Purpose: Identifies how CFR data is sent to host
  15278. * Value: 0 - If CFR Payload is written to host memory
  15279. * 1 - If CFR Payload is sent as part of HTT message
  15280. * (This is the requirement for SDIO/USB where it is
  15281. * not possible to write CFR data to host memory)
  15282. * - reserved
  15283. * Bits 31:9
  15284. * Purpose: Reserved
  15285. * Value: 0
  15286. *
  15287. * Payload fields:
  15288. *
  15289. * Word 1
  15290. * - cfr_capture_msg_type
  15291. * Bits 31:0
  15292. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  15293. * to specify the format used for the remainder of the message
  15294. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  15295. * (currently only MSG_TYPE_1 is defined)
  15296. *
  15297. * Word 2
  15298. * - mem_req_id
  15299. * Bits 6:0
  15300. * Purpose: Contain the mem request id of the region where the CFR capture
  15301. * has been stored - of type WMI_HOST_MEM_REQ_ID
  15302. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  15303. this value is invalid)
  15304. * - status
  15305. * Bit 7
  15306. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  15307. * Value: 1 (True) - Successful; 0 (False) - Not successful
  15308. * - capture_bw
  15309. * Bits 10:8
  15310. * Purpose: Carry the bandwidth of the CFR capture
  15311. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  15312. * - mode
  15313. * Bits 13:11
  15314. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  15315. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  15316. * - sts_count
  15317. * Bits 16:14
  15318. * Purpose: Carry the number of space time streams
  15319. * Value: Number of space time streams
  15320. * - channel_bw
  15321. * Bits 19:17
  15322. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  15323. * measurement
  15324. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  15325. * - cap_type
  15326. * Bits 23:20
  15327. * Purpose: Carry the type of the capture
  15328. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  15329. * - vdev_id
  15330. * Bits 31:24
  15331. * Purpose: Carry the virtual device id
  15332. * Value: vdev ID
  15333. *
  15334. * Word 3
  15335. * - mac_addr31to0
  15336. * Bits 31:0
  15337. * Purpose: Contain the bits 31:0 of the peer MAC address
  15338. * Value: Bits 31:0 of the peer MAC address
  15339. *
  15340. * Word 4
  15341. * - mac_addr47to32
  15342. * Bits 15:0
  15343. * Purpose: Contain the bits 47:32 of the peer MAC address
  15344. * Value: Bits 47:32 of the peer MAC address
  15345. *
  15346. * Word 5
  15347. * - index
  15348. * Bits 31:0
  15349. * Purpose: Contain the index at which this CFR dump was written in the Host
  15350. * allocated memory. This index is the number of bytes from the base address.
  15351. * Value: Index position
  15352. *
  15353. * Word 6
  15354. * - length
  15355. * Bits 31:0
  15356. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  15357. * Value: Length of the CFR capture of the peer
  15358. *
  15359. * Word 7
  15360. * - timestamp
  15361. * Bits 31:0
  15362. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  15363. * clock used for this timestamp is private to the target and not visible to
  15364. * the host i.e., Host can interpret only the relative timestamp deltas from
  15365. * one message to the next, but can't interpret the absolute timestamp from a
  15366. * single message.
  15367. * Value: Timestamp in microseconds
  15368. *
  15369. * Word 8
  15370. * - counter
  15371. * Bits 31:0
  15372. * Purpose: Carry the count of the current CFR capture from FW. This is
  15373. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  15374. * in host memory)
  15375. * Value: Count of the current CFR capture
  15376. *
  15377. * Word 9
  15378. * - chan_mhz
  15379. * Bits 31:0
  15380. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  15381. * Value: Primary 20 channel frequency
  15382. *
  15383. * Word 10
  15384. * - band_center_freq1
  15385. * Bits 31:0
  15386. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  15387. * Value: Center frequency 1 in MHz
  15388. *
  15389. * Word 11
  15390. * - band_center_freq2
  15391. * Bits 31:0
  15392. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  15393. * the VDEV
  15394. * 80plus80 mode
  15395. * Value: Center frequency 2 in MHz
  15396. *
  15397. * Word 12
  15398. * - chan_phy_mode
  15399. * Bits 31:0
  15400. * Purpose: Carry the phy mode of the channel, of the VDEV
  15401. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  15402. */
  15403. PREPACK struct htt_cfr_dump_ind_type_1 {
  15404. A_UINT32 mem_req_id:7,
  15405. status:1,
  15406. capture_bw:3,
  15407. mode:3,
  15408. sts_count:3,
  15409. channel_bw:3,
  15410. cap_type:4,
  15411. vdev_id:8;
  15412. htt_mac_addr addr;
  15413. A_UINT32 index;
  15414. A_UINT32 length;
  15415. A_UINT32 timestamp;
  15416. A_UINT32 counter;
  15417. struct htt_chan_change_msg chan;
  15418. } POSTPACK;
  15419. PREPACK struct htt_cfr_dump_compl_ind {
  15420. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  15421. union {
  15422. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  15423. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  15424. /* If there is a need to change the memory layout and its associated
  15425. * HTT indication format, a new CFR capture message type can be
  15426. * introduced and added into this union.
  15427. */
  15428. };
  15429. } POSTPACK;
  15430. /*
  15431. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  15432. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  15433. */
  15434. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  15435. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  15436. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  15437. do { \
  15438. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  15439. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  15440. } while(0)
  15441. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  15442. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  15443. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  15444. /*
  15445. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  15446. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  15447. */
  15448. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  15449. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  15450. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  15451. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  15452. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  15453. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  15454. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  15455. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  15456. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  15457. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  15458. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  15459. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  15460. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  15461. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  15462. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  15463. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  15464. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  15465. do { \
  15466. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  15467. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  15468. } while (0)
  15469. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  15470. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  15471. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  15472. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  15473. do { \
  15474. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  15475. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  15476. } while (0)
  15477. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  15478. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  15479. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  15480. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  15481. do { \
  15482. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  15483. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  15484. } while (0)
  15485. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  15486. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  15487. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  15488. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  15489. do { \
  15490. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  15491. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  15492. } while (0)
  15493. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  15494. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  15495. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  15496. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  15497. do { \
  15498. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  15499. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  15500. } while (0)
  15501. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  15502. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  15503. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  15504. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  15505. do { \
  15506. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  15507. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  15508. } while (0)
  15509. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  15510. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  15511. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  15512. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  15513. do { \
  15514. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  15515. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  15516. } while (0)
  15517. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  15518. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  15519. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  15520. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  15521. do { \
  15522. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  15523. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  15524. } while (0)
  15525. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  15526. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  15527. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  15528. /**
  15529. * @brief target -> host peer (PPDU) stats message
  15530. *
  15531. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  15532. *
  15533. * @details
  15534. * This message is generated by FW when FW is sending stats to host
  15535. * about one or more PPDUs that the FW has transmitted to one or more peers.
  15536. * This message is sent autonomously by the target rather than upon request
  15537. * by the host.
  15538. * The following field definitions describe the format of the HTT target
  15539. * to host peer stats indication message.
  15540. *
  15541. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  15542. * or more PPDU stats records.
  15543. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  15544. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  15545. * then the message would start with the
  15546. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  15547. * below.
  15548. *
  15549. * |31 16|15|14|13 11|10 9|8|7 0|
  15550. * |-------------------------------------------------------------|
  15551. * | reserved |MSG_TYPE |
  15552. * |-------------------------------------------------------------|
  15553. * rec 0 | TLV header |
  15554. * rec 0 |-------------------------------------------------------------|
  15555. * rec 0 | ppdu successful bytes |
  15556. * rec 0 |-------------------------------------------------------------|
  15557. * rec 0 | ppdu retry bytes |
  15558. * rec 0 |-------------------------------------------------------------|
  15559. * rec 0 | ppdu failed bytes |
  15560. * rec 0 |-------------------------------------------------------------|
  15561. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  15562. * rec 0 |-------------------------------------------------------------|
  15563. * rec 0 | retried MSDUs | successful MSDUs |
  15564. * rec 0 |-------------------------------------------------------------|
  15565. * rec 0 | TX duration | failed MSDUs |
  15566. * rec 0 |-------------------------------------------------------------|
  15567. * ...
  15568. * |-------------------------------------------------------------|
  15569. * rec N | TLV header |
  15570. * rec N |-------------------------------------------------------------|
  15571. * rec N | ppdu successful bytes |
  15572. * rec N |-------------------------------------------------------------|
  15573. * rec N | ppdu retry bytes |
  15574. * rec N |-------------------------------------------------------------|
  15575. * rec N | ppdu failed bytes |
  15576. * rec N |-------------------------------------------------------------|
  15577. * rec N | peer id | S|SG| BW | BA |A|rate code|
  15578. * rec N |-------------------------------------------------------------|
  15579. * rec N | retried MSDUs | successful MSDUs |
  15580. * rec N |-------------------------------------------------------------|
  15581. * rec N | TX duration | failed MSDUs |
  15582. * rec N |-------------------------------------------------------------|
  15583. *
  15584. * where:
  15585. * A = is A-MPDU flag
  15586. * BA = block-ack failure flags
  15587. * BW = bandwidth spec
  15588. * SG = SGI enabled spec
  15589. * S = skipped rate ctrl
  15590. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  15591. *
  15592. * Header
  15593. * ------
  15594. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  15595. * dword0 - b'8:31 - reserved : Reserved for future use
  15596. *
  15597. * payload include below peer_stats information
  15598. * --------------------------------------------
  15599. * @TLV : HTT_PPDU_STATS_INFO_TLV
  15600. * @tx_success_bytes : total successful bytes in the PPDU.
  15601. * @tx_retry_bytes : total retried bytes in the PPDU.
  15602. * @tx_failed_bytes : total failed bytes in the PPDU.
  15603. * @tx_ratecode : rate code used for the PPDU.
  15604. * @is_ampdu : Indicates PPDU is AMPDU or not.
  15605. * @ba_ack_failed : BA/ACK failed for this PPDU
  15606. * b00 -> BA received
  15607. * b01 -> BA failed once
  15608. * b10 -> BA failed twice, when HW retry is enabled.
  15609. * @bw : BW
  15610. * b00 -> 20 MHz
  15611. * b01 -> 40 MHz
  15612. * b10 -> 80 MHz
  15613. * b11 -> 160 MHz (or 80+80)
  15614. * @sg : SGI enabled
  15615. * @s : skipped ratectrl
  15616. * @peer_id : peer id
  15617. * @tx_success_msdus : successful MSDUs
  15618. * @tx_retry_msdus : retried MSDUs
  15619. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  15620. * @tx_duration : Tx duration for the PPDU (microsecond units)
  15621. */
  15622. /**
  15623. * @brief target -> host backpressure event
  15624. *
  15625. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  15626. *
  15627. * @details
  15628. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  15629. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  15630. * This message will only be sent if the backpressure condition has existed
  15631. * continuously for an initial period (100 ms).
  15632. * Repeat messages with updated information will be sent after each
  15633. * subsequent period (100 ms) as long as the backpressure remains unabated.
  15634. * This message indicates the ring id along with current head and tail index
  15635. * locations (i.e. write and read indices).
  15636. * The backpressure time indicates the time in ms for which continous
  15637. * backpressure has been observed in the ring.
  15638. *
  15639. * The message format is as follows:
  15640. *
  15641. * |31 24|23 16|15 8|7 0|
  15642. * |----------------+----------------+----------------+----------------|
  15643. * | ring_id | ring_type | pdev_id | msg_type |
  15644. * |-------------------------------------------------------------------|
  15645. * | tail_idx | head_idx |
  15646. * |-------------------------------------------------------------------|
  15647. * | backpressure_time_ms |
  15648. * |-------------------------------------------------------------------|
  15649. *
  15650. * The message is interpreted as follows:
  15651. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  15652. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  15653. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  15654. * 1, 2, 3 indicates pdev_id 0,1,2 and
  15655. the msg is for LMAC ring.
  15656. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  15657. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  15658. * htt_backpressure_lmac_ring_id. This represents
  15659. * the ring id for which continous backpressure is seen
  15660. *
  15661. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  15662. * the ring indicated by the ring_id
  15663. *
  15664. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  15665. * the ring indicated by the ring id
  15666. *
  15667. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continous
  15668. * backpressure has been seen in the ring
  15669. * indicated by the ring_id.
  15670. * Units = milliseconds
  15671. */
  15672. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  15673. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  15674. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  15675. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  15676. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  15677. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  15678. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  15679. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  15680. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  15681. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  15682. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  15683. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  15684. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  15685. do { \
  15686. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  15687. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  15688. } while (0)
  15689. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  15690. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  15691. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  15692. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  15693. do { \
  15694. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  15695. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  15696. } while (0)
  15697. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  15698. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  15699. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  15700. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  15701. do { \
  15702. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  15703. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  15704. } while (0)
  15705. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  15706. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  15707. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  15708. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  15709. do { \
  15710. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  15711. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  15712. } while (0)
  15713. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  15714. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  15715. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  15716. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  15717. do { \
  15718. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  15719. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  15720. } while (0)
  15721. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  15722. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  15723. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  15724. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  15725. do { \
  15726. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  15727. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  15728. } while (0)
  15729. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  15730. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  15731. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  15732. enum htt_backpressure_ring_type {
  15733. HTT_SW_RING_TYPE_UMAC,
  15734. HTT_SW_RING_TYPE_LMAC,
  15735. HTT_SW_RING_TYPE_MAX,
  15736. };
  15737. /* Ring id for which the message is sent to host */
  15738. enum htt_backpressure_umac_ringid {
  15739. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  15740. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  15741. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  15742. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  15743. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  15744. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  15745. HTT_SW_RING_IDX_REO_REO2FW_RING,
  15746. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  15747. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  15748. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  15749. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  15750. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  15751. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  15752. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  15753. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  15754. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  15755. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  15756. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  15757. HTT_SW_UMAC_RING_IDX_MAX,
  15758. };
  15759. enum htt_backpressure_lmac_ringid {
  15760. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  15761. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  15762. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  15763. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  15764. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  15765. HTT_SW_RING_IDX_RXDMA2FW_RING,
  15766. HTT_SW_RING_IDX_RXDMA2SW_RING,
  15767. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  15768. HTT_SW_RING_IDX_RXDMA2REO_RING,
  15769. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  15770. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  15771. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  15772. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  15773. HTT_SW_LMAC_RING_IDX_MAX,
  15774. };
  15775. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  15776. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  15777. pdev_id: 8,
  15778. ring_type: 8, /* htt_backpressure_ring_type */
  15779. /*
  15780. * ring_id holds an enum value from either
  15781. * htt_backpressure_umac_ringid or
  15782. * htt_backpressure_lmac_ringid, based on
  15783. * the ring_type setting.
  15784. */
  15785. ring_id: 8;
  15786. A_UINT16 head_idx;
  15787. A_UINT16 tail_idx;
  15788. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  15789. } POSTPACK;
  15790. /*
  15791. * Defines two 32 bit words that can be used by the target to indicate a per
  15792. * user RU allocation and rate information.
  15793. *
  15794. * This information is currently provided in the "sw_response_reference_ptr"
  15795. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  15796. * "rx_ppdu_end_user_stats" TLV.
  15797. *
  15798. * VALID:
  15799. * The consumer of these words must explicitly check the valid bit,
  15800. * and only attempt interpretation of any of the remaining fields if
  15801. * the valid bit is set to 1.
  15802. *
  15803. * VERSION:
  15804. * The consumer of these words must also explicitly check the version bit,
  15805. * and only use the V0 definition if the VERSION field is set to 0.
  15806. *
  15807. * Version 1 is currently undefined, with the exception of the VALID and
  15808. * VERSION fields.
  15809. *
  15810. * Version 0:
  15811. *
  15812. * The fields below are duplicated per BW.
  15813. *
  15814. * The consumer must determine which BW field to use, based on the UL OFDMA
  15815. * PPDU BW indicated by HW.
  15816. *
  15817. * RU_START: RU26 start index for the user.
  15818. * Note that this is always using the RU26 index, regardless
  15819. * of the actual RU assigned to the user
  15820. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  15821. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  15822. *
  15823. * For example, 20MHz (the value in the top row is RU_START)
  15824. *
  15825. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  15826. * RU Size 1 (52): | | | | | |
  15827. * RU Size 2 (106): | | | |
  15828. * RU Size 3 (242): | |
  15829. *
  15830. * RU_SIZE: Indicates the RU size, as defined by enum
  15831. * htt_ul_ofdma_user_info_ru_size.
  15832. *
  15833. * LDPC: LDPC enabled (if 0, BCC is used)
  15834. *
  15835. * DCM: DCM enabled
  15836. *
  15837. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  15838. * |---------------------------------+--------------------------------|
  15839. * |Ver|Valid| FW internal |
  15840. * |---------------------------------+--------------------------------|
  15841. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  15842. * |---------------------------------+--------------------------------|
  15843. */
  15844. enum htt_ul_ofdma_user_info_ru_size {
  15845. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  15846. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  15847. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  15848. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  15849. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  15850. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  15851. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  15852. };
  15853. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  15854. struct htt_ul_ofdma_user_info_v0 {
  15855. A_UINT32 word0;
  15856. A_UINT32 word1;
  15857. };
  15858. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  15859. A_UINT32 w0_fw_rsvd:30; \
  15860. A_UINT32 w0_valid:1; \
  15861. A_UINT32 w0_version:1;
  15862. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  15863. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  15864. };
  15865. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  15866. A_UINT32 w1_nss:3; \
  15867. A_UINT32 w1_mcs:4; \
  15868. A_UINT32 w1_ldpc:1; \
  15869. A_UINT32 w1_dcm:1; \
  15870. A_UINT32 w1_ru_start:7; \
  15871. A_UINT32 w1_ru_size:3; \
  15872. A_UINT32 w1_trig_type:4; \
  15873. A_UINT32 w1_unused:9;
  15874. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  15875. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  15876. };
  15877. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  15878. A_UINT32 w0_fw_rsvd:27; \
  15879. A_UINT32 w0_sub_version:3; /* set to a value of “0” on WKK/Beryllium targets (future expansion) */ \
  15880. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  15881. A_UINT32 w0_version:1; /* set to a value of “1” to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  15882. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  15883. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  15884. };
  15885. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  15886. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  15887. A_UINT32 w1_trig_type:4; \
  15888. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  15889. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  15890. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  15891. };
  15892. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  15893. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  15894. union {
  15895. A_UINT32 word0;
  15896. struct {
  15897. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  15898. };
  15899. };
  15900. union {
  15901. A_UINT32 word1;
  15902. struct {
  15903. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  15904. };
  15905. };
  15906. } POSTPACK;
  15907. /*
  15908. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  15909. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  15910. * this should be picked.
  15911. */
  15912. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  15913. union {
  15914. A_UINT32 word0;
  15915. struct {
  15916. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  15917. };
  15918. };
  15919. union {
  15920. A_UINT32 word1;
  15921. struct {
  15922. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  15923. };
  15924. };
  15925. } POSTPACK;
  15926. enum HTT_UL_OFDMA_TRIG_TYPE {
  15927. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  15928. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  15929. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  15930. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  15931. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  15932. };
  15933. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  15934. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  15935. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  15936. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  15937. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  15938. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  15939. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  15940. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  15941. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  15942. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  15943. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  15944. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  15945. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  15946. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  15947. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  15948. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  15949. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  15950. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  15951. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  15952. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  15953. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  15954. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  15955. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  15956. /*--- word 0 ---*/
  15957. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  15958. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  15959. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  15960. do { \
  15961. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  15962. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  15963. } while (0)
  15964. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  15965. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  15966. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  15967. do { \
  15968. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  15969. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  15970. } while (0)
  15971. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  15972. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  15973. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  15974. do { \
  15975. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  15976. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  15977. } while (0)
  15978. /*--- word 1 ---*/
  15979. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  15980. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  15981. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  15982. do { \
  15983. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  15984. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  15985. } while (0)
  15986. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  15987. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  15988. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  15989. do { \
  15990. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  15991. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  15992. } while (0)
  15993. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  15994. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  15995. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  15996. do { \
  15997. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  15998. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  15999. } while (0)
  16000. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  16001. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  16002. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  16003. do { \
  16004. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  16005. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  16006. } while (0)
  16007. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  16008. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  16009. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  16010. do { \
  16011. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  16012. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  16013. } while (0)
  16014. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  16015. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  16016. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  16017. do { \
  16018. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  16019. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  16020. } while (0)
  16021. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  16022. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  16023. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  16024. do { \
  16025. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  16026. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  16027. } while (0)
  16028. /**
  16029. * @brief target -> host channel calibration data message
  16030. *
  16031. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  16032. *
  16033. * @brief host -> target channel calibration data message
  16034. *
  16035. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  16036. *
  16037. * @details
  16038. * The following field definitions describe the format of the channel
  16039. * calibration data message sent from the target to the host when
  16040. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  16041. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  16042. * The message is defined as htt_chan_caldata_msg followed by a variable
  16043. * number of 32-bit character values.
  16044. *
  16045. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  16046. * |------------------------------------------------------------------|
  16047. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  16048. * |------------------------------------------------------------------|
  16049. * | payload size | mhz |
  16050. * |------------------------------------------------------------------|
  16051. * | center frequency 2 | center frequency 1 |
  16052. * |------------------------------------------------------------------|
  16053. * | check sum |
  16054. * |------------------------------------------------------------------|
  16055. * | payload |
  16056. * |------------------------------------------------------------------|
  16057. * message info field:
  16058. * - MSG_TYPE
  16059. * Bits 7:0
  16060. * Purpose: identifies this as a channel calibration data message
  16061. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  16062. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  16063. * - SUB_TYPE
  16064. * Bits 11:8
  16065. * Purpose: T2H: indicates whether target is providing chan cal data
  16066. * to the host to store, or requesting that the host
  16067. * download previously-stored data.
  16068. * H2T: indicates whether the host is providing the requested
  16069. * channel cal data, or if it is rejecting the data
  16070. * request because it does not have the requested data.
  16071. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  16072. * - CHKSUM_VALID
  16073. * Bit 12
  16074. * Purpose: indicates if the checksum field is valid
  16075. * value:
  16076. * - FRAG
  16077. * Bit 19:16
  16078. * Purpose: indicates the fragment index for message
  16079. * value: 0 for first fragment, 1 for second fragment, ...
  16080. * - APPEND
  16081. * Bit 20
  16082. * Purpose: indicates if this is the last fragment
  16083. * value: 0 = final fragment, 1 = more fragments will be appended
  16084. *
  16085. * channel and payload size field
  16086. * - MHZ
  16087. * Bits 15:0
  16088. * Purpose: indicates the channel primary frequency
  16089. * Value:
  16090. * - PAYLOAD_SIZE
  16091. * Bits 31:16
  16092. * Purpose: indicates the bytes of calibration data in payload
  16093. * Value:
  16094. *
  16095. * center frequency field
  16096. * - CENTER FREQUENCY 1
  16097. * Bits 15:0
  16098. * Purpose: indicates the channel center frequency
  16099. * Value: channel center frequency, in MHz units
  16100. * - CENTER FREQUENCY 2
  16101. * Bits 31:16
  16102. * Purpose: indicates the secondary channel center frequency,
  16103. * only for 11acvht 80plus80 mode
  16104. * Value: secondary channel center frequeny, in MHz units, if applicable
  16105. *
  16106. * checksum field
  16107. * - CHECK_SUM
  16108. * Bits 31:0
  16109. * Purpose: check the payload data, it is just for this fragment.
  16110. * This is intended for the target to check that the channel
  16111. * calibration data returned by the host is the unmodified data
  16112. * that was previously provided to the host by the target.
  16113. * value: checksum of fragment payload
  16114. */
  16115. PREPACK struct htt_chan_caldata_msg {
  16116. /* DWORD 0: message info */
  16117. A_UINT32
  16118. msg_type: 8,
  16119. sub_type: 4 ,
  16120. chksum_valid: 1, /** 1:valid, 0:invalid */
  16121. reserved1: 3,
  16122. frag_idx: 4, /** fragment index for calibration data */
  16123. appending: 1, /** 0: no fragment appending,
  16124. * 1: extra fragment appending */
  16125. reserved2: 11;
  16126. /* DWORD 1: channel and payload size */
  16127. A_UINT32
  16128. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  16129. payload_size: 16; /** unit: bytes */
  16130. /* DWORD 2: center frequency */
  16131. A_UINT32
  16132. band_center_freq1: 16, /** Center frequency 1 in MHz */
  16133. band_center_freq2: 16; /** Center frequency 2 in MHz,
  16134. * valid only for 11acvht 80plus80 mode */
  16135. /* DWORD 3: check sum */
  16136. A_UINT32 chksum;
  16137. /* variable length for calibration data */
  16138. A_UINT32 payload[1/* or more */];
  16139. } POSTPACK;
  16140. /* T2H SUBTYPE */
  16141. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  16142. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  16143. /* H2T SUBTYPE */
  16144. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  16145. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  16146. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  16147. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  16148. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  16149. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  16150. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  16151. do { \
  16152. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  16153. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  16154. } while (0)
  16155. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  16156. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  16157. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  16158. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  16159. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  16160. do { \
  16161. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  16162. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  16163. } while (0)
  16164. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  16165. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  16166. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  16167. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  16168. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  16169. do { \
  16170. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  16171. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  16172. } while (0)
  16173. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  16174. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  16175. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  16176. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  16177. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  16178. do { \
  16179. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  16180. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  16181. } while (0)
  16182. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  16183. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  16184. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  16185. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  16186. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  16187. do { \
  16188. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  16189. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  16190. } while (0)
  16191. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  16192. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  16193. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  16194. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  16195. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  16196. do { \
  16197. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  16198. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  16199. } while (0)
  16200. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  16201. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  16202. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  16203. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  16204. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  16205. do { \
  16206. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  16207. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  16208. } while (0)
  16209. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  16210. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  16211. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  16212. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  16213. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  16214. do { \
  16215. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  16216. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  16217. } while (0)
  16218. /**
  16219. * @brief target -> host FSE CMEM based send
  16220. *
  16221. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  16222. *
  16223. * @details
  16224. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  16225. * FSE placement in CMEM is enabled.
  16226. *
  16227. * This message sends the non-secure CMEM base address.
  16228. * It will be sent to host in response to message
  16229. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  16230. * The message would appear as follows:
  16231. *
  16232. * |31 24|23 16|15 8|7 0|
  16233. * |----------------+----------------+----------------+----------------|
  16234. * | reserved | num_entries | msg_type |
  16235. * |----------------+----------------+----------------+----------------|
  16236. * | base_address_lo |
  16237. * |----------------+----------------+----------------+----------------|
  16238. * | base_address_hi |
  16239. * |-------------------------------------------------------------------|
  16240. *
  16241. * The message is interpreted as follows:
  16242. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  16243. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  16244. * b'8:15 - number_entries: Indicated the number of entries
  16245. * programmed.
  16246. * b'16:31 - reserved.
  16247. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  16248. * CMEM base address
  16249. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  16250. * CMEM base address
  16251. */
  16252. PREPACK struct htt_cmem_base_send_t {
  16253. A_UINT32 msg_type: 8,
  16254. num_entries: 8,
  16255. reserved: 16;
  16256. A_UINT32 base_address_lo;
  16257. A_UINT32 base_address_hi;
  16258. } POSTPACK;
  16259. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  16260. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  16261. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  16262. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  16263. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  16264. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  16265. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  16266. do { \
  16267. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  16268. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  16269. } while (0)
  16270. /**
  16271. * @brief - HTT PPDU ID format
  16272. *
  16273. * @details
  16274. * The following field definitions describe the format of the PPDU ID.
  16275. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  16276. *
  16277. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  16278. * +--------------------------------------------------------------------------
  16279. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  16280. * +--------------------------------------------------------------------------
  16281. *
  16282. * sch id :Schedule command id
  16283. * Bits [11 : 0] : monotonically increasing counter to track the
  16284. * PPDU posted to a specific transmit queue.
  16285. *
  16286. * hwq_id: Hardware Queue ID.
  16287. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  16288. *
  16289. * mac_id: MAC ID
  16290. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  16291. *
  16292. * seq_idx: Sequence index.
  16293. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  16294. * a particular TXOP.
  16295. *
  16296. * tqm_cmd: HWSCH/TQM flag.
  16297. * Bit [23] : Always set to 0.
  16298. *
  16299. * seq_cmd_type: Sequence command type.
  16300. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  16301. * Refer to enum HTT_STATS_FTYPE for values.
  16302. */
  16303. PREPACK struct htt_ppdu_id {
  16304. A_UINT32
  16305. sch_id: 12,
  16306. hwq_id: 5,
  16307. mac_id: 2,
  16308. seq_idx: 2,
  16309. reserved1: 2,
  16310. tqm_cmd: 1,
  16311. seq_cmd_type: 6,
  16312. reserved2: 2;
  16313. } POSTPACK;
  16314. #define HTT_PPDU_ID_SCH_ID_S 0
  16315. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  16316. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  16317. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  16318. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  16319. do { \
  16320. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  16321. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  16322. } while (0)
  16323. #define HTT_PPDU_ID_HWQ_ID_S 12
  16324. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  16325. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  16326. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  16327. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  16328. do { \
  16329. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  16330. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  16331. } while (0)
  16332. #define HTT_PPDU_ID_MAC_ID_S 17
  16333. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  16334. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  16335. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  16336. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  16337. do { \
  16338. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  16339. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  16340. } while (0)
  16341. #define HTT_PPDU_ID_SEQ_IDX_S 19
  16342. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  16343. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  16344. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  16345. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  16346. do { \
  16347. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  16348. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  16349. } while (0)
  16350. #define HTT_PPDU_ID_TQM_CMD_S 23
  16351. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  16352. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  16353. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  16354. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  16355. do { \
  16356. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  16357. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  16358. } while (0)
  16359. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  16360. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  16361. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  16362. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  16363. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  16364. do { \
  16365. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  16366. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  16367. } while (0)
  16368. /**
  16369. * @brief target -> RX PEER METADATA V0 format
  16370. * Host will know the peer metadata version from the wmi_service_ready_ext2
  16371. * message from target, and will confirm to the target which peer metadata
  16372. * version to use in the wmi_init message.
  16373. *
  16374. * The following diagram shows the format of the RX PEER METADATA.
  16375. *
  16376. * |31 24|23 16|15 8|7 0|
  16377. * |-----------------------------------------------------------------------|
  16378. * | Reserved | VDEV ID | PEER ID |
  16379. * |-----------------------------------------------------------------------|
  16380. */
  16381. PREPACK struct htt_rx_peer_metadata_v0 {
  16382. A_UINT32
  16383. peer_id: 16,
  16384. vdev_id: 8,
  16385. reserved1: 8;
  16386. } POSTPACK;
  16387. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  16388. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  16389. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  16390. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  16391. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  16392. do { \
  16393. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  16394. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  16395. } while (0)
  16396. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  16397. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  16398. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  16399. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  16400. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  16401. do { \
  16402. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  16403. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  16404. } while (0)
  16405. /**
  16406. * @brief target -> RX PEER METADATA V1 format
  16407. * Host will know the peer metadata version from the wmi_service_ready_ext2
  16408. * message from target, and will confirm to the target which peer metadata
  16409. * version to use in the wmi_init message.
  16410. *
  16411. * The following diagram shows the format of the RX PEER METADATA V1 format.
  16412. *
  16413. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  16414. * |-----------------------------------------------------------------------|
  16415. * |Rsvd2|CHIP ID|LMAC ID| VDEV ID |Rsvd1|ML PEER| SW PEER ID/ML PEER ID|
  16416. * |-----------------------------------------------------------------------|
  16417. */
  16418. PREPACK struct htt_rx_peer_metadata_v1 {
  16419. A_UINT32
  16420. peer_id: 13,
  16421. ml_peer_valid: 1,
  16422. reserved1: 2,
  16423. vdev_id: 8,
  16424. lmac_id: 2,
  16425. chip_id: 3,
  16426. reserved2: 3;
  16427. } POSTPACK;
  16428. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  16429. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  16430. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  16431. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  16432. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  16433. do { \
  16434. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  16435. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  16436. } while (0)
  16437. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  16438. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  16439. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  16440. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  16441. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  16442. do { \
  16443. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  16444. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  16445. } while (0)
  16446. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  16447. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  16448. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  16449. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  16450. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  16451. do { \
  16452. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  16453. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  16454. } while (0)
  16455. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  16456. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  16457. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  16458. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  16459. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  16460. do { \
  16461. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  16462. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  16463. } while (0)
  16464. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  16465. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  16466. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  16467. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  16468. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  16469. do { \
  16470. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  16471. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  16472. } while (0)
  16473. /*
  16474. * In some systems, the host SW wants to specify priorities between
  16475. * different MSDU / flow queues within the same peer-TID.
  16476. * The below enums are used for the host to identify to the target
  16477. * which MSDU queue's priority it wants to adjust.
  16478. */
  16479. /*
  16480. * The MSDUQ index describe index of TCL HW, where each index is
  16481. * used for queuing particular types of MSDUs.
  16482. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  16483. */
  16484. enum HTT_MSDUQ_INDEX {
  16485. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  16486. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  16487. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  16488. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  16489. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  16490. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  16491. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  16492. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  16493. HTT_MSDUQ_MAX_INDEX,
  16494. };
  16495. /* MSDU qtype definition */
  16496. enum HTT_MSDU_QTYPE {
  16497. /*
  16498. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  16499. * relative priority. Instead, the relative priority of CRIT_0 versus
  16500. * CRIT_1 is controlled by the FW, through the configuration parameters
  16501. * it applies to the queues.
  16502. */
  16503. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  16504. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  16505. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  16506. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  16507. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  16508. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  16509. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  16510. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  16511. /* New MSDU_QTYPE should be added above this line */
  16512. /*
  16513. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  16514. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  16515. * any host/target message definitions. The QTYPE_MAX value can
  16516. * only be used internally within the host or within the target.
  16517. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  16518. * it must regard the unexpected value as a default qtype value,
  16519. * or ignore it.
  16520. */
  16521. HTT_MSDU_QTYPE_MAX,
  16522. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  16523. };
  16524. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  16525. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  16526. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  16527. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  16528. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  16529. };
  16530. /**
  16531. * @brief target -> host mlo timestamp offset indication
  16532. *
  16533. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  16534. *
  16535. * @details
  16536. * The following field definitions describe the format of the HTT target
  16537. * to host mlo timestamp offset indication message.
  16538. *
  16539. *
  16540. * |31 16|15 12|11 10|9 8|7 0 |
  16541. * |----------------------------------------------------------------------|
  16542. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  16543. * |----------------------------------------------------------------------|
  16544. * | Sync time stamp lo in us |
  16545. * |----------------------------------------------------------------------|
  16546. * | Sync time stamp hi in us |
  16547. * |----------------------------------------------------------------------|
  16548. * | mlo time stamp offset lo in us |
  16549. * |----------------------------------------------------------------------|
  16550. * | mlo time stamp offset hi in us |
  16551. * |----------------------------------------------------------------------|
  16552. * | mlo time stamp offset clocks in clock ticks |
  16553. * |----------------------------------------------------------------------|
  16554. * |31 26|25 16|15 0 |
  16555. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  16556. * | | compensation in clks | |
  16557. * |----------------------------------------------------------------------|
  16558. * |31 22|21 0 |
  16559. * | rsvd 3 | mlo time stamp comp timer period |
  16560. * |----------------------------------------------------------------------|
  16561. * The message is interpreted as follows:
  16562. *
  16563. * dword0 - b'0:7 - msg_type: This will be set to
  16564. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  16565. * value: 0x28
  16566. *
  16567. * dword0 - b'9:8 - pdev_id
  16568. *
  16569. * dword0 - b'11:10 - chip_id
  16570. *
  16571. * dword0 - b'15:12 - rsvd1: Reserved for future use
  16572. *
  16573. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  16574. *
  16575. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  16576. * which last sync interrupt was received
  16577. *
  16578. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  16579. * which last sync interrupt was received
  16580. *
  16581. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  16582. *
  16583. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  16584. *
  16585. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  16586. *
  16587. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  16588. *
  16589. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  16590. * for sub us resolution
  16591. *
  16592. * dword6 - b'31:26 - rsvd2: Reserved for future use
  16593. *
  16594. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  16595. * is applied, in us
  16596. *
  16597. * dword7 - b'31:22 - rsvd3: Reserved for future use
  16598. */
  16599. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  16600. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  16601. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  16602. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  16603. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  16604. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  16605. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  16606. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  16607. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  16608. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  16609. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  16610. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  16611. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  16612. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  16613. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  16614. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  16615. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  16616. do { \
  16617. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  16618. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  16619. } while (0)
  16620. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  16621. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  16622. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  16623. do { \
  16624. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  16625. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  16626. } while (0)
  16627. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  16628. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  16629. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  16630. do { \
  16631. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  16632. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  16633. } while (0)
  16634. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  16635. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  16636. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  16637. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  16638. do { \
  16639. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  16640. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  16641. } while (0)
  16642. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  16643. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  16644. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  16645. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  16646. do { \
  16647. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  16648. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  16649. } while (0)
  16650. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  16651. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  16652. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  16653. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  16654. do { \
  16655. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  16656. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  16657. } while (0)
  16658. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  16659. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  16660. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  16661. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  16662. do { \
  16663. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  16664. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  16665. } while (0)
  16666. typedef struct {
  16667. A_UINT32 msg_type: 8, /* bits 7:0 */
  16668. pdev_id: 2, /* bits 9:8 */
  16669. chip_id: 2, /* bits 11:10 */
  16670. reserved1: 4, /* bits 15:12 */
  16671. mac_clk_freq_mhz: 16; /* bits 31:16 */
  16672. A_UINT32 sync_timestamp_lo_us;
  16673. A_UINT32 sync_timestamp_hi_us;
  16674. A_UINT32 mlo_timestamp_offset_lo_us;
  16675. A_UINT32 mlo_timestamp_offset_hi_us;
  16676. A_UINT32 mlo_timestamp_offset_clks;
  16677. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  16678. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  16679. reserved2: 6; /* bits 31:26 */
  16680. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  16681. reserved3: 10; /* bits 31:22 */
  16682. } htt_t2h_mlo_offset_ind_t;
  16683. /*
  16684. * @brief target -> host VDEV TX RX STATS
  16685. *
  16686. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  16687. *
  16688. * @details
  16689. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  16690. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  16691. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  16692. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  16693. * periodically by target even in the absence of any further HTT request
  16694. * messages from host.
  16695. *
  16696. * The message is formatted as follows:
  16697. *
  16698. * |31 16|15 8|7 0|
  16699. * |---------------------------------+----------------+----------------|
  16700. * | payload_size | pdev_id | msg_type |
  16701. * |---------------------------------+----------------+----------------|
  16702. * | reserved0 |
  16703. * |-------------------------------------------------------------------|
  16704. * | reserved1 |
  16705. * |-------------------------------------------------------------------|
  16706. * | reserved2 |
  16707. * |-------------------------------------------------------------------|
  16708. * | |
  16709. * | VDEV specific Tx Rx stats info |
  16710. * | |
  16711. * |-------------------------------------------------------------------|
  16712. *
  16713. * The message is interpreted as follows:
  16714. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  16715. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  16716. * b'8:15 - pdev_id
  16717. * b'16:31 - size in bytes of the payload that follows the 16-byte
  16718. * message header fields (msg_type through reserved2)
  16719. * dword1 - b'0:31 - reserved0.
  16720. * dword2 - b'0:31 - reserved1.
  16721. * dword3 - b'0:31 - reserved2.
  16722. */
  16723. typedef struct {
  16724. A_UINT32 msg_type: 8,
  16725. pdev_id: 8,
  16726. payload_size: 16;
  16727. A_UINT32 reserved0;
  16728. A_UINT32 reserved1;
  16729. A_UINT32 reserved2;
  16730. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  16731. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  16732. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  16733. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  16734. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  16735. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  16736. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  16737. do { \
  16738. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  16739. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  16740. } while (0)
  16741. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  16742. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  16743. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  16744. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  16745. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  16746. do { \
  16747. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  16748. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  16749. } while (0)
  16750. /* SOC related stats */
  16751. typedef struct {
  16752. htt_tlv_hdr_t tlv_hdr;
  16753. /* When TQM is not able to find the peers during Tx, then it drops the packets
  16754. * This can be due to either the peer is deleted or deletion is ongoing
  16755. * */
  16756. A_UINT32 inv_peers_msdu_drop_count_lo;
  16757. A_UINT32 inv_peers_msdu_drop_count_hi;
  16758. } htt_t2h_soc_txrx_stats_common_tlv;
  16759. /* VDEV HW Tx/Rx stats */
  16760. typedef struct {
  16761. htt_tlv_hdr_t tlv_hdr;
  16762. A_UINT32 vdev_id;
  16763. /* Rx msdu byte cnt */
  16764. A_UINT32 rx_msdu_byte_cnt_lo;
  16765. A_UINT32 rx_msdu_byte_cnt_hi;
  16766. /* Rx msdu cnt */
  16767. A_UINT32 rx_msdu_cnt_lo;
  16768. A_UINT32 rx_msdu_cnt_hi;
  16769. /* tx msdu byte cnt */
  16770. A_UINT32 tx_msdu_byte_cnt_lo;
  16771. A_UINT32 tx_msdu_byte_cnt_hi;
  16772. /* tx msdu cnt */
  16773. A_UINT32 tx_msdu_cnt_lo;
  16774. A_UINT32 tx_msdu_cnt_hi;
  16775. /* tx excessive retry discarded msdu cnt */
  16776. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  16777. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  16778. /* TX congestion ctrl msdu drop cnt */
  16779. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  16780. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  16781. /* discarded tx msdus cnt coz of time to live expiry */
  16782. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  16783. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  16784. /* tx excessive retry discarded msdu byte cnt */
  16785. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  16786. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  16787. /* TX congestion ctrl msdu drop byte cnt */
  16788. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  16789. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  16790. /* discarded tx msdus byte cnt coz of time to live expiry */
  16791. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  16792. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  16793. /* TQM bypass frame cnt */
  16794. A_UINT32 tqm_bypass_frame_cnt_lo;
  16795. A_UINT32 tqm_bypass_frame_cnt_hi;
  16796. /* TQM bypass byte cnt */
  16797. A_UINT32 tqm_bypass_byte_cnt_lo;
  16798. A_UINT32 tqm_bypass_byte_cnt_hi;
  16799. } htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  16800. /*
  16801. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  16802. *
  16803. * @details
  16804. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  16805. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  16806. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  16807. * the default MSDU queues of each of the specified TIDs for the peer
  16808. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  16809. * If the default MSDU queues of a given TID within the peer are not linked
  16810. * to a service class, the svc_class_id field for that TID will have a
  16811. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  16812. * queues for that TID are not mapped to any service class.
  16813. *
  16814. * |31 16|15 8|7 0|
  16815. * |------------------------------+--------------+--------------|
  16816. * | peer ID | reserved | msg type |
  16817. * |------------------------------+--------------+------+-------|
  16818. * | reserved | svc class ID | TID |
  16819. * |------------------------------------------------------------|
  16820. * ...
  16821. * |------------------------------------------------------------|
  16822. * | reserved | svc class ID | TID |
  16823. * |------------------------------------------------------------|
  16824. * Header fields:
  16825. * dword0 - b'7:0 - msg_type: This will be set to
  16826. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  16827. * b'31:16 - peer ID
  16828. * dword1 - b'7:0 - TID
  16829. * b'15:8 - svc class ID
  16830. * (dword2, etc. same format as dword1)
  16831. */
  16832. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  16833. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  16834. A_UINT32 msg_type :8,
  16835. reserved0 :8,
  16836. peer_id :16;
  16837. struct {
  16838. A_UINT32 tid :8,
  16839. svc_class_id :8,
  16840. reserved1 :16;
  16841. } tid_reports[1/*or more*/];
  16842. } POSTPACK;
  16843. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  16844. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  16845. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  16846. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  16847. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  16848. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  16849. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  16850. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  16851. do { \
  16852. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  16853. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  16854. } while (0)
  16855. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  16856. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  16857. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  16858. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  16859. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  16860. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  16861. do { \
  16862. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  16863. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  16864. } while (0)
  16865. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  16866. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  16867. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  16868. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  16869. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  16870. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  16871. do { \
  16872. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  16873. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  16874. } while (0)
  16875. /*
  16876. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  16877. *
  16878. * @details
  16879. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  16880. * flow if the flow is seen the associated service class is conveyed to the
  16881. * target via TCL Data Command. Target on the other hand internally creates the
  16882. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  16883. * of the newly created MSDUQ and some other identifiers to uniquely identity
  16884. * the newly created MSDUQ
  16885. *
  16886. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  16887. * |------------------------------+------------------------+--------------|
  16888. * | peer ID | HTT qtype | msg type |
  16889. * |---------------------------------+--------------+--+---+-------+------|
  16890. * | reserved |AST list index|FO|WC | HLOS | remap|
  16891. * | | | | | TID | TID |
  16892. * |---------------------+------------------------------------------------|
  16893. * | reserved1 | tgt_opaque_id |
  16894. * |---------------------+------------------------------------------------|
  16895. *
  16896. * Header fields:
  16897. *
  16898. * dword0 - b'7:0 - msg_type: This will be set to
  16899. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  16900. * b'15:8 - HTT qtype
  16901. * b'31:16 - peer ID
  16902. *
  16903. * dword1 - b'3:0 - remap TID, as assigned in firmware
  16904. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  16905. * hlos_tid : Common to Lithium and Beryllium
  16906. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  16907. * TCL Data Command : Beryllium
  16908. * b10 - flow_override (FO), as sent by host in
  16909. * TCL Data Command: Beryllium
  16910. * b11:14 - ast_list_idx
  16911. * Array index into the list of extension AST entries
  16912. * (not the actual AST 16-bit index).
  16913. * The ast_list_idx is one-based, with the following
  16914. * range of values:
  16915. * - legacy targets supporting 16 user-defined
  16916. * MSDU queues: 1-2
  16917. * - legacy targets supporting 48 user-defined
  16918. * MSDU queues: 1-6
  16919. * - new targets: 0 (peer_id is used instead)
  16920. * Note that since ast_list_idx is one-based,
  16921. * the host will need to subtract 1 to use it as an
  16922. * index into a list of extension AST entries.
  16923. * b15:31 - reserved
  16924. *
  16925. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  16926. * unique MSDUQ id in firmware
  16927. * b'24:31 - reserved1
  16928. */
  16929. PREPACK struct htt_t2h_sawf_msduq_event {
  16930. A_UINT32 msg_type : 8,
  16931. htt_qtype : 8,
  16932. peer_id :16;
  16933. A_UINT32 remap_tid : 4,
  16934. hlos_tid : 4,
  16935. who_classify_info_sel : 2,
  16936. flow_override : 1,
  16937. ast_list_idx : 4,
  16938. reserved :17;
  16939. A_UINT32 tgt_opaque_id :24,
  16940. reserved1 : 8;
  16941. } POSTPACK;
  16942. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  16943. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  16944. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  16945. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  16946. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  16947. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  16948. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  16949. do { \
  16950. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  16951. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  16952. } while (0)
  16953. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  16954. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  16955. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  16956. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  16957. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  16958. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  16959. do { \
  16960. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  16961. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  16962. } while (0)
  16963. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  16964. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  16965. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  16966. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  16967. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  16968. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  16969. do { \
  16970. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  16971. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  16972. } while (0)
  16973. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  16974. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  16975. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  16976. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  16977. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  16978. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  16979. do { \
  16980. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  16981. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  16982. } while (0)
  16983. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  16984. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  16985. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  16986. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  16987. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  16988. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  16989. do { \
  16990. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  16991. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  16992. } while (0)
  16993. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  16994. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  16995. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  16996. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  16997. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  16998. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  16999. do { \
  17000. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  17001. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  17002. } while (0)
  17003. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  17004. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  17005. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  17006. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  17007. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  17008. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  17009. do { \
  17010. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  17011. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  17012. } while (0)
  17013. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  17014. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  17015. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  17016. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID) >> \
  17017. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  17018. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  17019. do { \
  17020. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  17021. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  17022. } while (0)
  17023. /**
  17024. * @brief target -> PPDU id format indication
  17025. *
  17026. * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
  17027. *
  17028. * @details
  17029. * The following field definitions describe the format of the HTT target
  17030. * to host PPDU ID format indication message.
  17031. * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
  17032. * ring_id :- HWSCH ring id in which this PPDU was enqueued.
  17033. * seq_idx :- Sequence control index of this PPDU.
  17034. * link_id :- HW link ID of the link in which the PPDU was enqueued.
  17035. * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
  17036. * tqm_cmd:-
  17037. *
  17038. * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
  17039. * |--------------------------------------------------+------------------------|
  17040. * | rsvd0 | msg type |
  17041. * |-----+----------+----------+---------+-----+----------+----------+---------|
  17042. * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
  17043. * |-----+----------+----------+---------+-----+----------+----------+---------|
  17044. * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
  17045. * |-----+----------+----------+---------+-----+----------+----------+---------|
  17046. * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
  17047. * |-----+----------+----------+---------+-----+----------+----------+---------|
  17048. * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
  17049. * |-----+----------+----------+---------+-----+----------+----------+---------|
  17050. * Where: OF = bit offset, NB = number of bits, V = valid
  17051. * The message is interpreted as follows:
  17052. *
  17053. * dword0 - b'7:0 - msg_type: This will be set to
  17054. * HTT_T2H_PPDU_ID_FMT_IND
  17055. * value: 0x30
  17056. *
  17057. * dword0 - b'31:8 - reserved
  17058. *
  17059. * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
  17060. *
  17061. * dword1 - b'5:1 - number of bits in hwsch_cmd_id
  17062. *
  17063. * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
  17064. *
  17065. * dword1 - b'15:11 - reserved for future use
  17066. *
  17067. * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
  17068. *
  17069. * dword1 - b'21:17 - number of bits in ring_id
  17070. *
  17071. * dword1 - b'26:22 - offset of ring_id (in number of bits)
  17072. *
  17073. * dword1 - b'31:27 - reserved for future use
  17074. *
  17075. * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
  17076. *
  17077. * dword2 - b'5:1 - number of bits in sequence index
  17078. *
  17079. * dword2 - b'10:6 - offset of sequence index (in number of bits)
  17080. *
  17081. * dword2 - b'15:11 - reserved for future use
  17082. *
  17083. * dword2 - b'16:16 - field to indicate whether link_id is valid or not
  17084. *
  17085. * dword2 - b'21:17 - number of bits in link_id
  17086. *
  17087. * dword2 - b'26:22 - offset of link_id (in number of bits)
  17088. *
  17089. * dword2 - b'31:27 - reserved for future use
  17090. *
  17091. * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
  17092. *
  17093. * dword3 - b'5:1 - number of bits in seq_cmd_type
  17094. *
  17095. * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
  17096. *
  17097. * dword3 - b'15:11 - reserved for future use
  17098. *
  17099. * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
  17100. *
  17101. * dword3 - b'21:17 - number of bits in tqm_cmd
  17102. *
  17103. * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
  17104. *
  17105. * dword3 - b'31:27 - reserved for future use
  17106. *
  17107. * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
  17108. *
  17109. * dword4 - b'5:1 - number of bits in mac_id
  17110. *
  17111. * dword4 - b'10:6 - offset of mac_id (in number of bits)
  17112. *
  17113. * dword4 - b'15:11 - reserved for future use
  17114. *
  17115. * dword4 - b'16:16 - field to indicate whether crc is valid or not
  17116. *
  17117. * dword4 - b'21:17 - number of bits in crc
  17118. *
  17119. * dword4 - b'26:22 - offset of crc (in number of bits)
  17120. *
  17121. * dword4 - b'31:27 - reserved for future use
  17122. *
  17123. */
  17124. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
  17125. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
  17126. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
  17127. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
  17128. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
  17129. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
  17130. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
  17131. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
  17132. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
  17133. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
  17134. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
  17135. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
  17136. /* macros for accessing lower 16 bits in dword */
  17137. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
  17138. do { \
  17139. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
  17140. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
  17141. } while (0)
  17142. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
  17143. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
  17144. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
  17145. do { \
  17146. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
  17147. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
  17148. } while (0)
  17149. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
  17150. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
  17151. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
  17152. do { \
  17153. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
  17154. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
  17155. } while (0)
  17156. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
  17157. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
  17158. /* macros for accessing upper 16 bits in dword */
  17159. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
  17160. do { \
  17161. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
  17162. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
  17163. } while (0)
  17164. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
  17165. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
  17166. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
  17167. do { \
  17168. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
  17169. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
  17170. } while (0)
  17171. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
  17172. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
  17173. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
  17174. do { \
  17175. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
  17176. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
  17177. } while (0)
  17178. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
  17179. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
  17180. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
  17181. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  17182. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
  17183. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  17184. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
  17185. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  17186. #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
  17187. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  17188. #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
  17189. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  17190. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
  17191. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  17192. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
  17193. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  17194. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
  17195. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  17196. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
  17197. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  17198. #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
  17199. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  17200. #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
  17201. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  17202. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
  17203. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  17204. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
  17205. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  17206. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
  17207. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  17208. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
  17209. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  17210. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
  17211. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  17212. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
  17213. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  17214. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
  17215. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  17216. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
  17217. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  17218. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
  17219. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  17220. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
  17221. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  17222. #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
  17223. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  17224. #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
  17225. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  17226. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
  17227. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  17228. /* offsets in number dwords */
  17229. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
  17230. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
  17231. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
  17232. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
  17233. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
  17234. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
  17235. #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
  17236. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
  17237. typedef struct {
  17238. A_UINT32 msg_type: 8, /* bits 7:0 */
  17239. rsvd0: 24;/* bits 31:8 */
  17240. A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
  17241. hwsch_cmd_id_bits: 5, /* bits 5:1 */
  17242. hwsch_cmd_id_offset: 5, /* bits 10:6 */
  17243. rsvd1: 5, /* bits 15:11 */
  17244. ring_id_valid: 1, /* bits 16:16 */
  17245. ring_id_bits: 5, /* bits 21:17 */
  17246. ring_id_offset: 5, /* bits 26:22 */
  17247. rsvd2: 5; /* bits 31:27 */
  17248. A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
  17249. seq_idx_bits: 5, /* bits 5:1 */
  17250. seq_idx_offset: 5, /* bits 10:6 */
  17251. rsvd3: 5, /* bits 15:11 */
  17252. link_id_valid: 1, /* bits 16:16 */
  17253. link_id_bits: 5, /* bits 21:17 */
  17254. link_id_offset: 5, /* bits 26:22 */
  17255. rsvd4: 5; /* bits 31:27 */
  17256. A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
  17257. seq_cmd_type_bits: 5, /* bits 5:1 */
  17258. seq_cmd_type_offset: 5, /* bits 10:6 */
  17259. rsvd5: 5, /* bits 15:11 */
  17260. tqm_cmd_valid: 1, /* bits 16:16 */
  17261. tqm_cmd_bits: 5, /* bits 21:17 */
  17262. tqm_cmd_offset: 5, /* bits 26:12 */
  17263. rsvd6: 5; /* bits 31:27 */
  17264. A_UINT32 mac_id_valid: 1, /* bits 0:0 */
  17265. mac_id_bits: 5, /* bits 5:1 */
  17266. mac_id_offset: 5, /* bits 10:6 */
  17267. rsvd8: 5, /* bits 15:11 */
  17268. crc_valid: 1, /* bits 16:16 */
  17269. crc_bits: 5, /* bits 21:17 */
  17270. crc_offset: 5, /* bits 26:12 */
  17271. rsvd9: 5; /* bits 31:27 */
  17272. } htt_t2h_ppdu_id_fmt_ind_t;
  17273. #endif