hal_9000.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #include "hal_9000_rx.h"
  25. #include "hal_api_mon.h"
  26. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  27. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  30. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  31. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  32. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  33. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  34. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  35. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  36. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  37. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  38. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  39. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  40. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  41. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  42. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  43. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  50. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  51. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  52. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  53. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  54. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  55. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  56. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  57. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  58. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  59. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  60. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  61. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  62. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  63. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  64. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  65. STATUS_HEADER_REO_STATUS_NUMBER
  66. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  67. STATUS_HEADER_TIMESTAMP
  68. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  70. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  71. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  72. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  73. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  75. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  76. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  77. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  78. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  79. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  80. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  81. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  83. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  85. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  87. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  89. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  91. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  93. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  94. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  95. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  96. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  97. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  98. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  99. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  102. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  103. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  104. #define CE_WINDOW_ADDRESS_9000 \
  105. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  106. #define UMAC_WINDOW_ADDRESS_9000 \
  107. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  108. #define WINDOW_CONFIGURATION_VALUE_9000 \
  109. ((CE_WINDOW_ADDRESS_9000 << 6) |\
  110. (UMAC_WINDOW_ADDRESS_9000 << 12) | \
  111. WINDOW_ENABLE_BIT)
  112. #include <hal_9000_tx.h>
  113. #include <hal_9000_rx.h>
  114. #include <hal_generic_api.h>
  115. #include <hal_wbm.h>
  116. /**
  117. * hal_rx_sw_mon_desc_info_get_9000(): API to read the
  118. * sw monitor ring descriptor
  119. *
  120. * @rxdma_dst_ring_desc: sw monitor ring descriptor
  121. * @desc_info_buf: Descriptor info buffer to which
  122. * sw monitor ring descriptor is populated to
  123. *
  124. * Return: void
  125. */
  126. static void
  127. hal_rx_sw_mon_desc_info_get_9000(hal_ring_desc_t rxdma_dst_ring_desc,
  128. hal_rx_mon_desc_info_t desc_info_buf)
  129. {
  130. struct sw_monitor_ring *sw_mon_ring =
  131. (struct sw_monitor_ring *)rxdma_dst_ring_desc;
  132. struct buffer_addr_info *buf_addr_info;
  133. uint32_t *mpdu_info;
  134. uint32_t loop_cnt;
  135. struct hal_rx_mon_desc_info *desc_info;
  136. desc_info = (struct hal_rx_mon_desc_info *)desc_info_buf;
  137. mpdu_info = (uint32_t *)&sw_mon_ring->
  138. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  139. loop_cnt = HAL_RX_GET(sw_mon_ring, SW_MONITOR_RING_7, LOOPING_COUNT);
  140. desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  141. /* Get msdu link descriptor buf_addr_info */
  142. buf_addr_info = &sw_mon_ring->
  143. reo_level_mpdu_frame_info.msdu_link_desc_addr_info;
  144. desc_info->link_desc.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  145. | ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(
  146. buf_addr_info)) << 32);
  147. desc_info->link_desc.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  148. buf_addr_info = &sw_mon_ring->status_buff_addr_info;
  149. desc_info->status_buf.paddr = HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info)
  150. | ((uint64_t)
  151. (HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32);
  152. desc_info->status_buf.sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  153. desc_info->end_of_ppdu = HAL_RX_GET(sw_mon_ring,
  154. SW_MONITOR_RING_6,
  155. END_OF_PPDU);
  156. desc_info->status_buf_count = HAL_RX_GET(sw_mon_ring,
  157. SW_MONITOR_RING_6,
  158. STATUS_BUF_COUNT);
  159. desc_info->rxdma_push_reason = HAL_RX_GET(sw_mon_ring,
  160. SW_MONITOR_RING_6,
  161. RXDMA_PUSH_REASON);
  162. desc_info->ppdu_id = HAL_RX_GET(sw_mon_ring,
  163. SW_MONITOR_RING_7,
  164. PHY_PPDU_ID);
  165. }
  166. /**
  167. * hal_rx_msdu_start_nss_get_9000(): API to get the NSS
  168. * Interval from rx_msdu_start
  169. *
  170. * @buf: pointer to the start of RX PKT TLV header
  171. * Return: uint32_t(nss)
  172. */
  173. static uint32_t hal_rx_msdu_start_nss_get_9000(uint8_t *buf)
  174. {
  175. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  176. struct rx_msdu_start *msdu_start =
  177. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  178. uint8_t mimo_ss_bitmap;
  179. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  180. return qdf_get_hweight8(mimo_ss_bitmap);
  181. }
  182. /**
  183. * hal_rx_mon_hw_desc_get_mpdu_status_9000(): Retrieve MPDU status
  184. *
  185. * @ hw_desc_addr: Start address of Rx HW TLVs
  186. * @ rs: Status for monitor mode
  187. *
  188. * Return: void
  189. */
  190. static void hal_rx_mon_hw_desc_get_mpdu_status_9000(void *hw_desc_addr,
  191. struct mon_rx_status *rs)
  192. {
  193. struct rx_msdu_start *rx_msdu_start;
  194. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  195. uint32_t reg_value;
  196. const uint32_t sgi_hw_to_cdp[] = {
  197. CDP_SGI_0_8_US,
  198. CDP_SGI_0_4_US,
  199. CDP_SGI_1_6_US,
  200. CDP_SGI_3_2_US,
  201. };
  202. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  203. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  204. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  205. RX_MSDU_START_5, USER_RSSI);
  206. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  207. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  208. rs->sgi = sgi_hw_to_cdp[reg_value];
  209. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  210. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  211. /* TODO: rs->beamformed should be set for SU beamforming also */
  212. }
  213. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  214. /**
  215. * hal_get_link_desc_size_9000(): API to get the link desc size
  216. *
  217. * Return: uint32_t
  218. */
  219. static uint32_t hal_get_link_desc_size_9000(void)
  220. {
  221. return LINK_DESC_SIZE;
  222. }
  223. /**
  224. * hal_rx_get_tlv_9000(): API to get the tlv
  225. *
  226. * @rx_tlv: TLV data extracted from the rx packet
  227. * Return: uint8_t
  228. */
  229. static uint8_t hal_rx_get_tlv_9000(void *rx_tlv)
  230. {
  231. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  232. }
  233. /**
  234. * hal_rx_mpdu_start_tlv_tag_valid_9000 () - API to check if RX_MPDU_START
  235. * tlv tag is valid
  236. *
  237. *@rx_tlv_hdr: start address of rx_pkt_tlvs
  238. *
  239. * Return: true if RX_MPDU_START is valied, else false.
  240. */
  241. uint8_t hal_rx_mpdu_start_tlv_tag_valid_9000(void *rx_tlv_hdr)
  242. {
  243. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  244. uint32_t tlv_tag;
  245. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  246. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  247. }
  248. /**
  249. * hal_rx_wbm_err_msdu_continuation_get_9000 () - API to check if WBM
  250. * msdu continuation bit is set
  251. *
  252. *@wbm_desc: wbm release ring descriptor
  253. *
  254. * Return: true if msdu continuation bit is set.
  255. */
  256. uint8_t hal_rx_wbm_err_msdu_continuation_get_9000(void *wbm_desc)
  257. {
  258. uint32_t comp_desc =
  259. *(uint32_t *)(((uint8_t *)wbm_desc) +
  260. WBM_RELEASE_RING_3_MSDU_CONTINUATION_OFFSET);
  261. return (comp_desc & WBM_RELEASE_RING_3_MSDU_CONTINUATION_MASK) >>
  262. WBM_RELEASE_RING_3_MSDU_CONTINUATION_LSB;
  263. }
  264. /**
  265. * hal_rx_proc_phyrx_other_receive_info_tlv_9000(): API to get tlv info
  266. *
  267. * Return: uint32_t
  268. */
  269. static inline
  270. void hal_rx_proc_phyrx_other_receive_info_tlv_9000(void *rx_tlv_hdr,
  271. void *ppdu_info_hdl)
  272. {
  273. }
  274. /**
  275. * hal_rx_dump_msdu_start_tlv_9000() : dump RX msdu_start TLV in structured
  276. * human readable format.
  277. * @ msdu_start: pointer the msdu_start TLV in pkt.
  278. * @ dbg_level: log level.
  279. *
  280. * Return: void
  281. */
  282. static void hal_rx_dump_msdu_start_tlv_9000(void *msdustart,
  283. uint8_t dbg_level)
  284. {
  285. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  286. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  287. "rx_msdu_start tlv - "
  288. "rxpcu_mpdu_filter_in_category: %d "
  289. "sw_frame_group_id: %d "
  290. "phy_ppdu_id: %d "
  291. "msdu_length: %d "
  292. "ipsec_esp: %d "
  293. "l3_offset: %d "
  294. "ipsec_ah: %d "
  295. "l4_offset: %d "
  296. "msdu_number: %d "
  297. "decap_format: %d "
  298. "ipv4_proto: %d "
  299. "ipv6_proto: %d "
  300. "tcp_proto: %d "
  301. "udp_proto: %d "
  302. "ip_frag: %d "
  303. "tcp_only_ack: %d "
  304. "da_is_bcast_mcast: %d "
  305. "ip4_protocol_ip6_next_header: %d "
  306. "toeplitz_hash_2_or_4: %d "
  307. "flow_id_toeplitz: %d "
  308. "user_rssi: %d "
  309. "pkt_type: %d "
  310. "stbc: %d "
  311. "sgi: %d "
  312. "rate_mcs: %d "
  313. "receive_bandwidth: %d "
  314. "reception_type: %d "
  315. "ppdu_start_timestamp: %d "
  316. "sw_phy_meta_data: %d ",
  317. msdu_start->rxpcu_mpdu_filter_in_category,
  318. msdu_start->sw_frame_group_id,
  319. msdu_start->phy_ppdu_id,
  320. msdu_start->msdu_length,
  321. msdu_start->ipsec_esp,
  322. msdu_start->l3_offset,
  323. msdu_start->ipsec_ah,
  324. msdu_start->l4_offset,
  325. msdu_start->msdu_number,
  326. msdu_start->decap_format,
  327. msdu_start->ipv4_proto,
  328. msdu_start->ipv6_proto,
  329. msdu_start->tcp_proto,
  330. msdu_start->udp_proto,
  331. msdu_start->ip_frag,
  332. msdu_start->tcp_only_ack,
  333. msdu_start->da_is_bcast_mcast,
  334. msdu_start->ip4_protocol_ip6_next_header,
  335. msdu_start->toeplitz_hash_2_or_4,
  336. msdu_start->flow_id_toeplitz,
  337. msdu_start->user_rssi,
  338. msdu_start->pkt_type,
  339. msdu_start->stbc,
  340. msdu_start->sgi,
  341. msdu_start->rate_mcs,
  342. msdu_start->receive_bandwidth,
  343. msdu_start->reception_type,
  344. msdu_start->ppdu_start_timestamp,
  345. msdu_start->sw_phy_meta_data);
  346. }
  347. /**
  348. * hal_rx_dump_msdu_end_tlv_9000: dump RX msdu_end TLV in structured
  349. * human readable format.
  350. * @ msdu_end: pointer the msdu_end TLV in pkt.
  351. * @ dbg_level: log level.
  352. *
  353. * Return: void
  354. */
  355. static void hal_rx_dump_msdu_end_tlv_9000(void *msduend,
  356. uint8_t dbg_level)
  357. {
  358. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  359. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  360. "rx_msdu_end tlv - "
  361. "rxpcu_mpdu_filter_in_category: %d "
  362. "sw_frame_group_id: %d "
  363. "phy_ppdu_id: %d "
  364. "ip_hdr_chksum: %d "
  365. "reported_mpdu_length: %d "
  366. "key_id_octet: %d "
  367. "cce_super_rule: %d "
  368. "cce_classify_not_done_truncat: %d "
  369. "cce_classify_not_done_cce_dis: %d "
  370. "rule_indication_31_0: %d "
  371. "rule_indication_63_32: %d "
  372. "da_offset: %d "
  373. "sa_offset: %d "
  374. "da_offset_valid: %d "
  375. "sa_offset_valid: %d "
  376. "ipv6_options_crc: %d "
  377. "tcp_seq_number: %d "
  378. "tcp_ack_number: %d "
  379. "tcp_flag: %d "
  380. "lro_eligible: %d "
  381. "window_size: %d "
  382. "tcp_udp_chksum: %d "
  383. "sa_idx_timeout: %d "
  384. "da_idx_timeout: %d "
  385. "msdu_limit_error: %d "
  386. "flow_idx_timeout: %d "
  387. "flow_idx_invalid: %d "
  388. "wifi_parser_error: %d "
  389. "amsdu_parser_error: %d "
  390. "sa_is_valid: %d "
  391. "da_is_valid: %d "
  392. "da_is_mcbc: %d "
  393. "l3_header_padding: %d "
  394. "first_msdu: %d "
  395. "last_msdu: %d "
  396. "sa_idx: %d "
  397. "msdu_drop: %d "
  398. "reo_destination_indication: %d "
  399. "flow_idx: %d "
  400. "fse_metadata: %d "
  401. "cce_metadata: %d "
  402. "sa_sw_peer_id: %d ",
  403. msdu_end->rxpcu_mpdu_filter_in_category,
  404. msdu_end->sw_frame_group_id,
  405. msdu_end->phy_ppdu_id,
  406. msdu_end->ip_hdr_chksum,
  407. msdu_end->reported_mpdu_length,
  408. msdu_end->key_id_octet,
  409. msdu_end->cce_super_rule,
  410. msdu_end->cce_classify_not_done_truncate,
  411. msdu_end->cce_classify_not_done_cce_dis,
  412. msdu_end->rule_indication_31_0,
  413. msdu_end->rule_indication_63_32,
  414. msdu_end->da_offset,
  415. msdu_end->sa_offset,
  416. msdu_end->da_offset_valid,
  417. msdu_end->sa_offset_valid,
  418. msdu_end->ipv6_options_crc,
  419. msdu_end->tcp_seq_number,
  420. msdu_end->tcp_ack_number,
  421. msdu_end->tcp_flag,
  422. msdu_end->lro_eligible,
  423. msdu_end->window_size,
  424. msdu_end->tcp_udp_chksum,
  425. msdu_end->sa_idx_timeout,
  426. msdu_end->da_idx_timeout,
  427. msdu_end->msdu_limit_error,
  428. msdu_end->flow_idx_timeout,
  429. msdu_end->flow_idx_invalid,
  430. msdu_end->wifi_parser_error,
  431. msdu_end->amsdu_parser_error,
  432. msdu_end->sa_is_valid,
  433. msdu_end->da_is_valid,
  434. msdu_end->da_is_mcbc,
  435. msdu_end->l3_header_padding,
  436. msdu_end->first_msdu,
  437. msdu_end->last_msdu,
  438. msdu_end->sa_idx,
  439. msdu_end->msdu_drop,
  440. msdu_end->reo_destination_indication,
  441. msdu_end->flow_idx,
  442. msdu_end->fse_metadata,
  443. msdu_end->cce_metadata,
  444. msdu_end->sa_sw_peer_id);
  445. }
  446. /**
  447. * hal_rx_mpdu_start_tid_get_9000(): API to get tid
  448. * from rx_msdu_start
  449. *
  450. * @buf: pointer to the start of RX PKT TLV header
  451. * Return: uint32_t(tid value)
  452. */
  453. static uint32_t hal_rx_mpdu_start_tid_get_9000(uint8_t *buf)
  454. {
  455. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  456. struct rx_mpdu_start *mpdu_start =
  457. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  458. uint32_t tid;
  459. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  460. return tid;
  461. }
  462. /**
  463. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  464. * Interval from rx_msdu_start
  465. *
  466. * @buf: pointer to the start of RX PKT TLV header
  467. * Return: uint32_t(reception_type)
  468. */
  469. static uint32_t hal_rx_msdu_start_reception_type_get_9000(uint8_t *buf)
  470. {
  471. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  472. struct rx_msdu_start *msdu_start =
  473. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  474. uint32_t reception_type;
  475. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  476. return reception_type;
  477. }
  478. /**
  479. * hal_rx_msdu_end_da_idx_get_9000: API to get da_idx
  480. * from rx_msdu_end TLV
  481. *
  482. * @ buf: pointer to the start of RX PKT TLV headers
  483. * Return: da index
  484. */
  485. static uint16_t hal_rx_msdu_end_da_idx_get_9000(uint8_t *buf)
  486. {
  487. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  488. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  489. uint16_t da_idx;
  490. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  491. return da_idx;
  492. }
  493. /**
  494. * hal_rx_get_rx_fragment_number_9000(): Function to retrieve rx fragment number
  495. *
  496. * @nbuf: Network buffer
  497. * Returns: rx fragment number
  498. */
  499. static
  500. uint8_t hal_rx_get_rx_fragment_number_9000(uint8_t *buf)
  501. {
  502. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  503. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  504. /* Return first 4 bits as fragment number */
  505. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  506. DOT11_SEQ_FRAG_MASK);
  507. }
  508. /**
  509. * hal_rx_msdu_end_da_is_mcbc_get_9000(): API to check if pkt is MCBC
  510. * from rx_msdu_end TLV
  511. *
  512. * @ buf: pointer to the start of RX PKT TLV headers
  513. * Return: da_is_mcbc
  514. */
  515. static uint8_t
  516. hal_rx_msdu_end_da_is_mcbc_get_9000(uint8_t *buf)
  517. {
  518. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  519. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  520. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  521. }
  522. /**
  523. * hal_rx_msdu_end_sa_is_valid_get_9000(): API to get_9000 the
  524. * sa_is_valid bit from rx_msdu_end TLV
  525. *
  526. * @ buf: pointer to the start of RX PKT TLV headers
  527. * Return: sa_is_valid bit
  528. */
  529. static uint8_t
  530. hal_rx_msdu_end_sa_is_valid_get_9000(uint8_t *buf)
  531. {
  532. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  533. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  534. uint8_t sa_is_valid;
  535. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  536. return sa_is_valid;
  537. }
  538. /**
  539. * hal_rx_msdu_end_sa_idx_get_9000(): API to get_9000 the
  540. * sa_idx from rx_msdu_end TLV
  541. *
  542. * @ buf: pointer to the start of RX PKT TLV headers
  543. * Return: sa_idx (SA AST index)
  544. */
  545. static uint16_t hal_rx_msdu_end_sa_idx_get_9000(uint8_t *buf)
  546. {
  547. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  548. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  549. uint16_t sa_idx;
  550. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  551. return sa_idx;
  552. }
  553. /**
  554. * hal_rx_desc_is_first_msdu_9000() - Check if first msdu
  555. *
  556. * @hal_soc_hdl: hal_soc handle
  557. * @hw_desc_addr: hardware descriptor address
  558. *
  559. * Return: 0 - success/ non-zero failure
  560. */
  561. static uint32_t hal_rx_desc_is_first_msdu_9000(void *hw_desc_addr)
  562. {
  563. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  564. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  565. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  566. }
  567. /**
  568. * hal_rx_msdu_end_l3_hdr_padding_get_9000(): API to get_9000 the
  569. * l3_header padding from rx_msdu_end TLV
  570. *
  571. * @ buf: pointer to the start of RX PKT TLV headers
  572. * Return: number of l3 header padding bytes
  573. */
  574. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_9000(uint8_t *buf)
  575. {
  576. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  577. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  578. uint32_t l3_header_padding;
  579. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  580. return l3_header_padding;
  581. }
  582. /**
  583. * @ hal_rx_encryption_info_valid_9000: Returns encryption type.
  584. *
  585. * @ buf: rx_tlv_hdr of the received packet
  586. * @ Return: encryption type
  587. */
  588. inline uint32_t hal_rx_encryption_info_valid_9000(uint8_t *buf)
  589. {
  590. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  591. struct rx_mpdu_start *mpdu_start =
  592. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  593. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  594. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  595. return encryption_info;
  596. }
  597. /*
  598. * @ hal_rx_print_pn_9000: Prints the PN of rx packet.
  599. *
  600. * @ buf: rx_tlv_hdr of the received packet
  601. * @ Return: void
  602. */
  603. static void hal_rx_print_pn_9000(uint8_t *buf)
  604. {
  605. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  606. struct rx_mpdu_start *mpdu_start =
  607. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  608. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  609. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  610. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  611. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  612. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  613. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  614. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  615. }
  616. /**
  617. * hal_rx_msdu_end_first_msdu_get_9000: API to get first msdu status
  618. * from rx_msdu_end TLV
  619. *
  620. * @ buf: pointer to the start of RX PKT TLV headers
  621. * Return: first_msdu
  622. */
  623. static uint8_t hal_rx_msdu_end_first_msdu_get_9000(uint8_t *buf)
  624. {
  625. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  626. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  627. uint8_t first_msdu;
  628. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  629. return first_msdu;
  630. }
  631. /**
  632. * hal_rx_msdu_end_da_is_valid_get_9000: API to check if da is valid
  633. * from rx_msdu_end TLV
  634. *
  635. * @ buf: pointer to the start of RX PKT TLV headers
  636. * Return: da_is_valid
  637. */
  638. static uint8_t hal_rx_msdu_end_da_is_valid_get_9000(uint8_t *buf)
  639. {
  640. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  641. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  642. uint8_t da_is_valid;
  643. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  644. return da_is_valid;
  645. }
  646. /**
  647. * hal_rx_msdu_end_last_msdu_get_9000: API to get last msdu status
  648. * from rx_msdu_end TLV
  649. *
  650. * @ buf: pointer to the start of RX PKT TLV headers
  651. * Return: last_msdu
  652. */
  653. static uint8_t hal_rx_msdu_end_last_msdu_get_9000(uint8_t *buf)
  654. {
  655. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  656. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  657. uint8_t last_msdu;
  658. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  659. return last_msdu;
  660. }
  661. /*
  662. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  663. *
  664. * @nbuf: Network buffer
  665. * Returns: value of mpdu 4th address valid field
  666. */
  667. inline bool hal_rx_get_mpdu_mac_ad4_valid_9000(uint8_t *buf)
  668. {
  669. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  670. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  671. bool ad4_valid = 0;
  672. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  673. return ad4_valid;
  674. }
  675. /**
  676. * hal_rx_mpdu_start_sw_peer_id_get_9000: Retrieve sw peer_id
  677. * @buf: network buffer
  678. *
  679. * Return: sw peer_id
  680. */
  681. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_9000(uint8_t *buf)
  682. {
  683. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  684. struct rx_mpdu_start *mpdu_start =
  685. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  686. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  687. &mpdu_start->rx_mpdu_info_details);
  688. }
  689. /*
  690. * hal_rx_mpdu_get_to_ds_9000(): API to get the tods info
  691. * from rx_mpdu_start
  692. *
  693. * @buf: pointer to the start of RX PKT TLV header
  694. * Return: uint32_t(to_ds)
  695. */
  696. static uint32_t hal_rx_mpdu_get_to_ds_9000(uint8_t *buf)
  697. {
  698. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  699. struct rx_mpdu_start *mpdu_start =
  700. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  701. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  702. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  703. }
  704. /*
  705. * hal_rx_mpdu_get_fr_ds_9000(): API to get the from ds info
  706. * from rx_mpdu_start
  707. *
  708. * @buf: pointer to the start of RX PKT TLV header
  709. * Return: uint32_t(fr_ds)
  710. */
  711. static uint32_t hal_rx_mpdu_get_fr_ds_9000(uint8_t *buf)
  712. {
  713. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  714. struct rx_mpdu_start *mpdu_start =
  715. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  716. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  717. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  718. }
  719. /*
  720. * hal_rx_get_mpdu_frame_control_valid_9000(): Retrieves mpdu
  721. * frame control valid
  722. *
  723. * @nbuf: Network buffer
  724. * Returns: value of frame control valid field
  725. */
  726. static uint8_t hal_rx_get_mpdu_frame_control_valid_9000(uint8_t *buf)
  727. {
  728. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  729. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  730. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  731. }
  732. /*
  733. * hal_rx_mpdu_get_addr1_9000(): API to check get address1 of the mpdu
  734. *
  735. * @buf: pointer to the start of RX PKT TLV headera
  736. * @mac_addr: pointer to mac address
  737. * Return: success/failure
  738. */
  739. static QDF_STATUS hal_rx_mpdu_get_addr1_9000(uint8_t *buf,
  740. uint8_t *mac_addr)
  741. {
  742. struct __attribute__((__packed__)) hal_addr1 {
  743. uint32_t ad1_31_0;
  744. uint16_t ad1_47_32;
  745. };
  746. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  747. struct rx_mpdu_start *mpdu_start =
  748. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  749. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  750. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  751. uint32_t mac_addr_ad1_valid;
  752. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  753. if (mac_addr_ad1_valid) {
  754. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  755. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  756. return QDF_STATUS_SUCCESS;
  757. }
  758. return QDF_STATUS_E_FAILURE;
  759. }
  760. /*
  761. * hal_rx_mpdu_get_addr2_9000(): API to check get address2 of the mpdu
  762. * in the packet
  763. *
  764. * @buf: pointer to the start of RX PKT TLV header
  765. * @mac_addr: pointer to mac address
  766. * Return: success/failure
  767. */
  768. static QDF_STATUS hal_rx_mpdu_get_addr2_9000(uint8_t *buf, uint8_t *mac_addr)
  769. {
  770. struct __attribute__((__packed__)) hal_addr2 {
  771. uint16_t ad2_15_0;
  772. uint32_t ad2_47_16;
  773. };
  774. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  775. struct rx_mpdu_start *mpdu_start =
  776. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  777. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  778. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  779. uint32_t mac_addr_ad2_valid;
  780. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  781. if (mac_addr_ad2_valid) {
  782. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  783. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  784. return QDF_STATUS_SUCCESS;
  785. }
  786. return QDF_STATUS_E_FAILURE;
  787. }
  788. /*
  789. * hal_rx_mpdu_get_addr3_9000(): API to get address3 of the mpdu
  790. * in the packet
  791. *
  792. * @buf: pointer to the start of RX PKT TLV header
  793. * @mac_addr: pointer to mac address
  794. * Return: success/failure
  795. */
  796. static QDF_STATUS hal_rx_mpdu_get_addr3_9000(uint8_t *buf, uint8_t *mac_addr)
  797. {
  798. struct __attribute__((__packed__)) hal_addr3 {
  799. uint32_t ad3_31_0;
  800. uint16_t ad3_47_32;
  801. };
  802. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  803. struct rx_mpdu_start *mpdu_start =
  804. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  805. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  806. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  807. uint32_t mac_addr_ad3_valid;
  808. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  809. if (mac_addr_ad3_valid) {
  810. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  811. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  812. return QDF_STATUS_SUCCESS;
  813. }
  814. return QDF_STATUS_E_FAILURE;
  815. }
  816. /*
  817. * hal_rx_mpdu_get_addr4_9000(): API to get address4 of the mpdu
  818. * in the packet
  819. *
  820. * @buf: pointer to the start of RX PKT TLV header
  821. * @mac_addr: pointer to mac address
  822. * Return: success/failure
  823. */
  824. static QDF_STATUS hal_rx_mpdu_get_addr4_9000(uint8_t *buf, uint8_t *mac_addr)
  825. {
  826. struct __attribute__((__packed__)) hal_addr4 {
  827. uint32_t ad4_31_0;
  828. uint16_t ad4_47_32;
  829. };
  830. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  831. struct rx_mpdu_start *mpdu_start =
  832. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  833. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  834. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  835. uint32_t mac_addr_ad4_valid;
  836. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  837. if (mac_addr_ad4_valid) {
  838. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  839. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  840. return QDF_STATUS_SUCCESS;
  841. }
  842. return QDF_STATUS_E_FAILURE;
  843. }
  844. /*
  845. * hal_rx_get_mpdu_sequence_control_valid_9000(): Get mpdu
  846. * sequence control valid
  847. *
  848. * @nbuf: Network buffer
  849. * Returns: value of sequence control valid field
  850. */
  851. static uint8_t hal_rx_get_mpdu_sequence_control_valid_9000(uint8_t *buf)
  852. {
  853. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  854. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  855. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  856. }
  857. /**
  858. * hal_rx_is_unicast_9000: check packet is unicast frame or not.
  859. *
  860. * @ buf: pointer to rx pkt TLV.
  861. *
  862. * Return: true on unicast.
  863. */
  864. static bool hal_rx_is_unicast_9000(uint8_t *buf)
  865. {
  866. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  867. struct rx_mpdu_start *mpdu_start =
  868. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  869. uint32_t grp_id;
  870. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  871. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  872. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  873. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  874. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  875. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  876. }
  877. /**
  878. * hal_rx_tid_get_9000: get tid based on qos control valid.
  879. * @hal_soc_hdl: hal soc handle
  880. * @buf: pointer to rx pkt TLV.
  881. *
  882. * Return: tid
  883. */
  884. static uint32_t hal_rx_tid_get_9000(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  885. {
  886. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  887. struct rx_mpdu_start *mpdu_start =
  888. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  889. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  890. uint8_t qos_control_valid =
  891. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  892. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  893. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  894. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  895. if (qos_control_valid)
  896. return hal_rx_mpdu_start_tid_get_9000(buf);
  897. return HAL_RX_NON_QOS_TID;
  898. }
  899. /**
  900. * hal_rx_hw_desc_get_ppduid_get_9000(): retrieve ppdu id
  901. * @rx_tlv_hdr: rx tlv header
  902. * @rxdma_dst_ring_desc: rxdma HW descriptor
  903. *
  904. * Return: ppdu id
  905. */
  906. static uint32_t hal_rx_hw_desc_get_ppduid_get_9000(void *rx_tlv_hdr,
  907. void *rxdma_dst_ring_desc)
  908. {
  909. struct reo_entrance_ring *reo_ent = rxdma_dst_ring_desc;
  910. return reo_ent->phy_ppdu_id;
  911. }
  912. /**
  913. * hal_reo_status_get_header_9000 - Process reo desc info
  914. * @d - Pointer to reo descriptior
  915. * @b - tlv type info
  916. * @h1 - Pointer to hal_reo_status_header where info to be stored
  917. *
  918. * Return - none.
  919. *
  920. */
  921. static void hal_reo_status_get_header_9000(uint32_t *d, int b, void *h1)
  922. {
  923. uint32_t val1 = 0;
  924. struct hal_reo_status_header *h =
  925. (struct hal_reo_status_header *)h1;
  926. switch (b) {
  927. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  928. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  929. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  930. break;
  931. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  932. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  933. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  934. break;
  935. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  936. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  937. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  938. break;
  939. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  940. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  941. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  942. break;
  943. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  944. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  945. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  946. break;
  947. case HAL_REO_DESC_THRES_STATUS_TLV:
  948. val1 =
  949. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  950. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  951. break;
  952. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  953. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  954. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  955. break;
  956. default:
  957. qdf_nofl_err("ERROR: Unknown tlv\n");
  958. break;
  959. }
  960. h->cmd_num =
  961. HAL_GET_FIELD(
  962. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  963. val1);
  964. h->exec_time =
  965. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  966. CMD_EXECUTION_TIME, val1);
  967. h->status =
  968. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  969. REO_CMD_EXECUTION_STATUS, val1);
  970. switch (b) {
  971. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  972. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  973. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  974. break;
  975. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  976. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  977. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  978. break;
  979. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  980. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  981. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  982. break;
  983. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  984. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  985. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  986. break;
  987. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  988. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  989. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  990. break;
  991. case HAL_REO_DESC_THRES_STATUS_TLV:
  992. val1 =
  993. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  994. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  995. break;
  996. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  997. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  998. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  999. break;
  1000. default:
  1001. qdf_nofl_err("ERROR: Unknown tlv\n");
  1002. break;
  1003. }
  1004. h->tstamp =
  1005. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1006. }
  1007. /**
  1008. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000():
  1009. * Retrieve qos control valid bit from the tlv.
  1010. * @buf: pointer to rx pkt TLV.
  1011. *
  1012. * Return: qos control value.
  1013. */
  1014. static inline uint32_t
  1015. hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000(uint8_t *buf)
  1016. {
  1017. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1018. struct rx_mpdu_start *mpdu_start =
  1019. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1020. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  1021. &mpdu_start->rx_mpdu_info_details);
  1022. }
  1023. /**
  1024. * hal_rx_msdu_end_sa_sw_peer_id_get_9000(): API to get the
  1025. * sa_sw_peer_id from rx_msdu_end TLV
  1026. * @buf: pointer to the start of RX PKT TLV headers
  1027. *
  1028. * Return: sa_sw_peer_id index
  1029. */
  1030. static inline uint32_t
  1031. hal_rx_msdu_end_sa_sw_peer_id_get_9000(uint8_t *buf)
  1032. {
  1033. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1034. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1035. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1036. }
  1037. /**
  1038. * hal_tx_desc_set_mesh_en_9000 - Set mesh_enable flag in Tx descriptor
  1039. * @desc: Handle to Tx Descriptor
  1040. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1041. * enabling the interpretation of the 'Mesh Control Present' bit
  1042. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1043. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1044. * is present between the header and the LLC.
  1045. *
  1046. * Return: void
  1047. */
  1048. static inline
  1049. void hal_tx_desc_set_mesh_en_9000(void *desc, uint8_t en)
  1050. {
  1051. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1052. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1053. }
  1054. static
  1055. void *hal_rx_msdu0_buffer_addr_lsb_9000(void *link_desc_va)
  1056. {
  1057. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1058. }
  1059. static
  1060. void *hal_rx_msdu_desc_info_ptr_get_9000(void *msdu0)
  1061. {
  1062. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1063. }
  1064. static
  1065. void *hal_ent_mpdu_desc_info_9000(void *ent_ring_desc)
  1066. {
  1067. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1068. }
  1069. static
  1070. void *hal_dst_mpdu_desc_info_9000(void *dst_ring_desc)
  1071. {
  1072. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1073. }
  1074. static
  1075. uint8_t hal_rx_get_fc_valid_9000(uint8_t *buf)
  1076. {
  1077. return HAL_RX_GET_FC_VALID(buf);
  1078. }
  1079. static uint8_t hal_rx_get_to_ds_flag_9000(uint8_t *buf)
  1080. {
  1081. return HAL_RX_GET_TO_DS_FLAG(buf);
  1082. }
  1083. static uint8_t hal_rx_get_mac_addr2_valid_9000(uint8_t *buf)
  1084. {
  1085. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1086. }
  1087. static uint8_t hal_rx_get_filter_category_9000(uint8_t *buf)
  1088. {
  1089. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1090. }
  1091. static uint32_t
  1092. hal_rx_get_ppdu_id_9000(uint8_t *buf)
  1093. {
  1094. struct rx_mpdu_info *rx_mpdu_info;
  1095. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)buf;
  1096. rx_mpdu_info =
  1097. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  1098. return HAL_RX_GET_PPDU_ID(rx_mpdu_info);
  1099. }
  1100. /**
  1101. * hal_reo_config_9000(): Set reo config parameters
  1102. * @soc: hal soc handle
  1103. * @reg_val: value to be set
  1104. * @reo_params: reo parameters
  1105. *
  1106. * Return: void
  1107. */
  1108. static void
  1109. hal_reo_config_9000(struct hal_soc *soc,
  1110. uint32_t reg_val,
  1111. struct hal_reo_params *reo_params)
  1112. {
  1113. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1114. }
  1115. /**
  1116. * hal_rx_msdu_desc_info_get_ptr_9000() - Get msdu desc info ptr
  1117. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1118. *
  1119. * Return - Pointer to rx_msdu_desc_info structure.
  1120. *
  1121. */
  1122. static void *hal_rx_msdu_desc_info_get_ptr_9000(void *msdu_details_ptr)
  1123. {
  1124. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1125. }
  1126. /**
  1127. * hal_rx_link_desc_msdu0_ptr_9000 - Get pointer to rx_msdu details
  1128. * @link_desc - Pointer to link desc
  1129. *
  1130. * Return - Pointer to rx_msdu_details structure
  1131. *
  1132. */
  1133. static void *hal_rx_link_desc_msdu0_ptr_9000(void *link_desc)
  1134. {
  1135. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1136. }
  1137. /**
  1138. * hal_rx_msdu_flow_idx_get_9000: API to get flow index
  1139. * from rx_msdu_end TLV
  1140. * @buf: pointer to the start of RX PKT TLV headers
  1141. *
  1142. * Return: flow index value from MSDU END TLV
  1143. */
  1144. static inline uint32_t hal_rx_msdu_flow_idx_get_9000(uint8_t *buf)
  1145. {
  1146. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1147. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1148. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1149. }
  1150. /**
  1151. * hal_rx_msdu_flow_idx_invalid_9000: API to get flow index invalid
  1152. * from rx_msdu_end TLV
  1153. * @buf: pointer to the start of RX PKT TLV headers
  1154. *
  1155. * Return: flow index invalid value from MSDU END TLV
  1156. */
  1157. static bool hal_rx_msdu_flow_idx_invalid_9000(uint8_t *buf)
  1158. {
  1159. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1160. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1161. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1162. }
  1163. /**
  1164. * hal_rx_msdu_flow_idx_timeout_9000: API to get flow index timeout
  1165. * from rx_msdu_end TLV
  1166. * @buf: pointer to the start of RX PKT TLV headers
  1167. *
  1168. * Return: flow index timeout value from MSDU END TLV
  1169. */
  1170. static bool hal_rx_msdu_flow_idx_timeout_9000(uint8_t *buf)
  1171. {
  1172. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1173. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1174. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1175. }
  1176. /**
  1177. * hal_rx_msdu_fse_metadata_get_9000: API to get FSE metadata
  1178. * from rx_msdu_end TLV
  1179. * @buf: pointer to the start of RX PKT TLV headers
  1180. *
  1181. * Return: fse metadata value from MSDU END TLV
  1182. */
  1183. static uint32_t hal_rx_msdu_fse_metadata_get_9000(uint8_t *buf)
  1184. {
  1185. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1186. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1187. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1188. }
  1189. /**
  1190. * hal_rx_msdu_cce_metadata_get_9000: API to get CCE metadata
  1191. * from rx_msdu_end TLV
  1192. * @buf: pointer to the start of RX PKT TLV headers
  1193. *
  1194. * Return: cce_metadata
  1195. */
  1196. static uint16_t
  1197. hal_rx_msdu_cce_metadata_get_9000(uint8_t *buf)
  1198. {
  1199. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1200. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1201. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1202. }
  1203. /**
  1204. * hal_rx_msdu_get_flow_params_9000: API to get flow index, flow index invalid
  1205. * and flow index timeout from rx_msdu_end TLV
  1206. * @buf: pointer to the start of RX PKT TLV headers
  1207. * @flow_invalid: pointer to return value of flow_idx_valid
  1208. * @flow_timeout: pointer to return value of flow_idx_timeout
  1209. * @flow_index: pointer to return value of flow_idx
  1210. *
  1211. * Return: none
  1212. */
  1213. static inline void
  1214. hal_rx_msdu_get_flow_params_9000(uint8_t *buf,
  1215. bool *flow_invalid,
  1216. bool *flow_timeout,
  1217. uint32_t *flow_index)
  1218. {
  1219. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1220. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1221. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1222. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1223. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1224. }
  1225. /**
  1226. * hal_rx_tlv_get_tcp_chksum_9000() - API to get tcp checksum
  1227. * @buf: rx_tlv_hdr
  1228. *
  1229. * Return: tcp checksum
  1230. */
  1231. static uint16_t
  1232. hal_rx_tlv_get_tcp_chksum_9000(uint8_t *buf)
  1233. {
  1234. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1235. }
  1236. /**
  1237. * hal_rx_get_rx_sequence_9000(): Function to retrieve rx sequence number
  1238. *
  1239. * @nbuf: Network buffer
  1240. * Returns: rx sequence number
  1241. */
  1242. static
  1243. uint16_t hal_rx_get_rx_sequence_9000(uint8_t *buf)
  1244. {
  1245. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1246. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1247. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1248. }
  1249. /**
  1250. * hal_get_window_address_9000(): Function to get hp/tp address
  1251. * @hal_soc: Pointer to hal_soc
  1252. * @addr: address offset of register
  1253. *
  1254. * Return: modified address offset of register
  1255. */
  1256. static inline qdf_iomem_t hal_get_window_address_9000(struct hal_soc *hal_soc,
  1257. qdf_iomem_t addr)
  1258. {
  1259. uint32_t offset = addr - hal_soc->dev_base_addr;
  1260. qdf_iomem_t new_offset;
  1261. /*
  1262. * If offset lies within DP register range, use 3rd window to write
  1263. * into DP region.
  1264. */
  1265. if ((offset ^ SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1266. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1267. (offset & WINDOW_RANGE_MASK));
  1268. /*
  1269. * If offset lies within CE register range, use 2nd window to write
  1270. * into CE region.
  1271. */
  1272. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1273. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1274. (offset & WINDOW_RANGE_MASK));
  1275. } else {
  1276. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1277. "%s: ERROR: Accessing Wrong register\n", __func__);
  1278. qdf_assert_always(0);
  1279. return 0;
  1280. }
  1281. return new_offset;
  1282. }
  1283. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1284. {
  1285. /* Write value into window configuration register */
  1286. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1287. WINDOW_CONFIGURATION_VALUE_9000);
  1288. }
  1289. /**
  1290. * hal_rx_msdu_packet_metadata_get_9000(): API to get the
  1291. * msdu information from rx_msdu_end TLV
  1292. *
  1293. * @ buf: pointer to the start of RX PKT TLV headers
  1294. * @ hal_rx_msdu_metadata: pointer to the msdu info structure
  1295. */
  1296. static void
  1297. hal_rx_msdu_packet_metadata_get_9000(uint8_t *buf,
  1298. void *msdu_pkt_metadata)
  1299. {
  1300. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1301. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1302. struct hal_rx_msdu_metadata *msdu_metadata =
  1303. (struct hal_rx_msdu_metadata *)msdu_pkt_metadata;
  1304. msdu_metadata->l3_hdr_pad =
  1305. HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  1306. msdu_metadata->sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  1307. msdu_metadata->da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  1308. msdu_metadata->sa_sw_peer_id =
  1309. HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  1310. }
  1311. struct hal_hw_txrx_ops qcn9000_hal_hw_txrx_ops = {
  1312. /* init and setup */
  1313. hal_srng_dst_hw_init_generic,
  1314. hal_srng_src_hw_init_generic,
  1315. hal_get_hw_hptp_generic,
  1316. hal_reo_setup_generic,
  1317. hal_setup_link_idle_list_generic,
  1318. hal_get_window_address_9000,
  1319. NULL,
  1320. /* tx */
  1321. hal_tx_desc_set_dscp_tid_table_id_9000,
  1322. hal_tx_set_dscp_tid_map_9000,
  1323. hal_tx_update_dscp_tid_9000,
  1324. hal_tx_desc_set_lmac_id_9000,
  1325. hal_tx_desc_set_buf_addr_generic,
  1326. hal_tx_desc_set_search_type_generic,
  1327. hal_tx_desc_set_search_index_generic,
  1328. hal_tx_desc_set_cache_set_num_generic,
  1329. hal_tx_comp_get_status_generic,
  1330. hal_tx_comp_get_release_reason_generic,
  1331. hal_get_wbm_internal_error_generic,
  1332. hal_tx_desc_set_mesh_en_9000,
  1333. hal_tx_init_cmd_credit_ring_9000,
  1334. /* rx */
  1335. hal_rx_msdu_start_nss_get_9000,
  1336. hal_rx_mon_hw_desc_get_mpdu_status_9000,
  1337. hal_rx_get_tlv_9000,
  1338. hal_rx_proc_phyrx_other_receive_info_tlv_9000,
  1339. hal_rx_dump_msdu_start_tlv_9000,
  1340. hal_rx_dump_msdu_end_tlv_9000,
  1341. hal_get_link_desc_size_9000,
  1342. hal_rx_mpdu_start_tid_get_9000,
  1343. hal_rx_msdu_start_reception_type_get_9000,
  1344. hal_rx_msdu_end_da_idx_get_9000,
  1345. hal_rx_msdu_desc_info_get_ptr_9000,
  1346. hal_rx_link_desc_msdu0_ptr_9000,
  1347. hal_reo_status_get_header_9000,
  1348. hal_rx_status_get_tlv_info_generic,
  1349. hal_rx_wbm_err_info_get_generic,
  1350. hal_rx_dump_mpdu_start_tlv_generic,
  1351. hal_tx_set_pcp_tid_map_generic,
  1352. hal_tx_update_pcp_tid_generic,
  1353. hal_tx_update_tidmap_prty_generic,
  1354. hal_rx_get_rx_fragment_number_9000,
  1355. hal_rx_msdu_end_da_is_mcbc_get_9000,
  1356. hal_rx_msdu_end_sa_is_valid_get_9000,
  1357. hal_rx_msdu_end_sa_idx_get_9000,
  1358. hal_rx_desc_is_first_msdu_9000,
  1359. hal_rx_msdu_end_l3_hdr_padding_get_9000,
  1360. hal_rx_encryption_info_valid_9000,
  1361. hal_rx_print_pn_9000,
  1362. hal_rx_msdu_end_first_msdu_get_9000,
  1363. hal_rx_msdu_end_da_is_valid_get_9000,
  1364. hal_rx_msdu_end_last_msdu_get_9000,
  1365. hal_rx_get_mpdu_mac_ad4_valid_9000,
  1366. hal_rx_mpdu_start_sw_peer_id_get_9000,
  1367. hal_rx_mpdu_get_to_ds_9000,
  1368. hal_rx_mpdu_get_fr_ds_9000,
  1369. hal_rx_get_mpdu_frame_control_valid_9000,
  1370. hal_rx_mpdu_get_addr1_9000,
  1371. hal_rx_mpdu_get_addr2_9000,
  1372. hal_rx_mpdu_get_addr3_9000,
  1373. hal_rx_mpdu_get_addr4_9000,
  1374. hal_rx_get_mpdu_sequence_control_valid_9000,
  1375. hal_rx_is_unicast_9000,
  1376. hal_rx_tid_get_9000,
  1377. hal_rx_hw_desc_get_ppduid_get_9000,
  1378. hal_rx_mpdu_start_mpdu_qos_control_valid_get_9000,
  1379. hal_rx_msdu_end_sa_sw_peer_id_get_9000,
  1380. hal_rx_msdu0_buffer_addr_lsb_9000,
  1381. hal_rx_msdu_desc_info_ptr_get_9000,
  1382. hal_ent_mpdu_desc_info_9000,
  1383. hal_dst_mpdu_desc_info_9000,
  1384. hal_rx_get_fc_valid_9000,
  1385. hal_rx_get_to_ds_flag_9000,
  1386. hal_rx_get_mac_addr2_valid_9000,
  1387. hal_rx_get_filter_category_9000,
  1388. hal_rx_get_ppdu_id_9000,
  1389. hal_reo_config_9000,
  1390. hal_rx_msdu_flow_idx_get_9000,
  1391. hal_rx_msdu_flow_idx_invalid_9000,
  1392. hal_rx_msdu_flow_idx_timeout_9000,
  1393. hal_rx_msdu_fse_metadata_get_9000,
  1394. hal_rx_msdu_cce_metadata_get_9000,
  1395. hal_rx_msdu_get_flow_params_9000,
  1396. hal_rx_tlv_get_tcp_chksum_9000,
  1397. hal_rx_get_rx_sequence_9000,
  1398. NULL,
  1399. NULL,
  1400. /* rx - msdu fast path info fields */
  1401. hal_rx_msdu_packet_metadata_get_9000,
  1402. NULL,
  1403. NULL,
  1404. NULL,
  1405. NULL,
  1406. NULL,
  1407. NULL,
  1408. hal_rx_mpdu_start_tlv_tag_valid_9000,
  1409. hal_rx_sw_mon_desc_info_get_9000,
  1410. hal_rx_wbm_err_msdu_continuation_get_9000,
  1411. /* rx - TLV struct offsets */
  1412. hal_rx_msdu_end_offset_get_generic,
  1413. hal_rx_attn_offset_get_generic,
  1414. hal_rx_msdu_start_offset_get_generic,
  1415. hal_rx_mpdu_start_offset_get_generic,
  1416. hal_rx_mpdu_end_offset_get_generic
  1417. };
  1418. struct hal_hw_srng_config hw_srng_table_9000[] = {
  1419. /* TODO: max_rings can populated by querying HW capabilities */
  1420. { /* REO_DST */
  1421. .start_ring_id = HAL_SRNG_REO2SW1,
  1422. .max_rings = 4,
  1423. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1424. .lmac_ring = FALSE,
  1425. .ring_dir = HAL_SRNG_DST_RING,
  1426. .reg_start = {
  1427. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1428. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1429. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1430. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1431. },
  1432. .reg_size = {
  1433. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1434. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1435. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1436. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1437. },
  1438. .max_size =
  1439. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1440. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1441. },
  1442. { /* REO_EXCEPTION */
  1443. /* Designating REO2TCL ring as exception ring. This ring is
  1444. * similar to other REO2SW rings though it is named as REO2TCL.
  1445. * Any of theREO2SW rings can be used as exception ring.
  1446. */
  1447. .start_ring_id = HAL_SRNG_REO2TCL,
  1448. .max_rings = 1,
  1449. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1450. .lmac_ring = FALSE,
  1451. .ring_dir = HAL_SRNG_DST_RING,
  1452. .reg_start = {
  1453. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1454. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1455. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1456. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1457. },
  1458. /* Single ring - provide ring size if multiple rings of this
  1459. * type are supported
  1460. */
  1461. .reg_size = {},
  1462. .max_size =
  1463. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1464. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1465. },
  1466. { /* REO_REINJECT */
  1467. .start_ring_id = HAL_SRNG_SW2REO,
  1468. .max_rings = 1,
  1469. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1470. .lmac_ring = FALSE,
  1471. .ring_dir = HAL_SRNG_SRC_RING,
  1472. .reg_start = {
  1473. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1474. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1475. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1476. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1477. },
  1478. /* Single ring - provide ring size if multiple rings of this
  1479. * type are supported
  1480. */
  1481. .reg_size = {},
  1482. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1483. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1484. },
  1485. { /* REO_CMD */
  1486. .start_ring_id = HAL_SRNG_REO_CMD,
  1487. .max_rings = 1,
  1488. .entry_size = (sizeof(struct tlv_32_hdr) +
  1489. sizeof(struct reo_get_queue_stats)) >> 2,
  1490. .lmac_ring = FALSE,
  1491. .ring_dir = HAL_SRNG_SRC_RING,
  1492. .reg_start = {
  1493. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1494. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1495. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1496. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1497. },
  1498. /* Single ring - provide ring size if multiple rings of this
  1499. * type are supported
  1500. */
  1501. .reg_size = {},
  1502. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1503. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1504. },
  1505. { /* REO_STATUS */
  1506. .start_ring_id = HAL_SRNG_REO_STATUS,
  1507. .max_rings = 1,
  1508. .entry_size = (sizeof(struct tlv_32_hdr) +
  1509. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1510. .lmac_ring = FALSE,
  1511. .ring_dir = HAL_SRNG_DST_RING,
  1512. .reg_start = {
  1513. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1514. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1515. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1516. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1517. },
  1518. /* Single ring - provide ring size if multiple rings of this
  1519. * type are supported
  1520. */
  1521. .reg_size = {},
  1522. .max_size =
  1523. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1524. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1525. },
  1526. { /* TCL_DATA */
  1527. .start_ring_id = HAL_SRNG_SW2TCL1,
  1528. .max_rings = 3,
  1529. .entry_size = (sizeof(struct tlv_32_hdr) +
  1530. sizeof(struct tcl_data_cmd)) >> 2,
  1531. .lmac_ring = FALSE,
  1532. .ring_dir = HAL_SRNG_SRC_RING,
  1533. .reg_start = {
  1534. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1535. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1536. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1537. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1538. },
  1539. .reg_size = {
  1540. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1541. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1542. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1543. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1544. },
  1545. .max_size =
  1546. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1547. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1548. },
  1549. { /* TCL_CMD/CREDIT */
  1550. /* qca8074v2 and qcn9000 uses this ring for data commands */
  1551. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1552. .max_rings = 1,
  1553. .entry_size = (sizeof(struct tlv_32_hdr) +
  1554. sizeof(struct tcl_data_cmd)) >> 2,
  1555. .lmac_ring = FALSE,
  1556. .ring_dir = HAL_SRNG_SRC_RING,
  1557. .reg_start = {
  1558. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1559. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1560. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1561. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1562. },
  1563. /* Single ring - provide ring size if multiple rings of this
  1564. * type are supported
  1565. */
  1566. .reg_size = {},
  1567. .max_size =
  1568. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1569. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1570. },
  1571. { /* TCL_STATUS */
  1572. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1573. .max_rings = 1,
  1574. .entry_size = (sizeof(struct tlv_32_hdr) +
  1575. sizeof(struct tcl_status_ring)) >> 2,
  1576. .lmac_ring = FALSE,
  1577. .ring_dir = HAL_SRNG_DST_RING,
  1578. .reg_start = {
  1579. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1580. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1581. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1582. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1583. },
  1584. /* Single ring - provide ring size if multiple rings of this
  1585. * type are supported
  1586. */
  1587. .reg_size = {},
  1588. .max_size =
  1589. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1590. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1591. },
  1592. { /* CE_SRC */
  1593. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1594. .max_rings = 12,
  1595. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1596. .lmac_ring = FALSE,
  1597. .ring_dir = HAL_SRNG_SRC_RING,
  1598. .reg_start = {
  1599. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1600. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1601. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1602. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1603. },
  1604. .reg_size = {
  1605. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1606. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1607. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1608. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1609. },
  1610. .max_size =
  1611. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1612. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1613. },
  1614. { /* CE_DST */
  1615. .start_ring_id = HAL_SRNG_CE_0_DST,
  1616. .max_rings = 12,
  1617. .entry_size = 8 >> 2,
  1618. /*TODO: entry_size above should actually be
  1619. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1620. * of struct ce_dst_desc in HW header files
  1621. */
  1622. .lmac_ring = FALSE,
  1623. .ring_dir = HAL_SRNG_SRC_RING,
  1624. .reg_start = {
  1625. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1626. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1627. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1628. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1629. },
  1630. .reg_size = {
  1631. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1632. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1633. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1634. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1635. },
  1636. .max_size =
  1637. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1638. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1639. },
  1640. { /* CE_DST_STATUS */
  1641. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1642. .max_rings = 12,
  1643. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1644. .lmac_ring = FALSE,
  1645. .ring_dir = HAL_SRNG_DST_RING,
  1646. .reg_start = {
  1647. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1648. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1649. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1650. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1651. },
  1652. /* TODO: check destination status ring registers */
  1653. .reg_size = {
  1654. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1655. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1656. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1657. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1658. },
  1659. .max_size =
  1660. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1661. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1662. },
  1663. { /* WBM_IDLE_LINK */
  1664. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1665. .max_rings = 1,
  1666. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1667. .lmac_ring = FALSE,
  1668. .ring_dir = HAL_SRNG_SRC_RING,
  1669. .reg_start = {
  1670. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1671. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1672. },
  1673. /* Single ring - provide ring size if multiple rings of this
  1674. * type are supported
  1675. */
  1676. .reg_size = {},
  1677. .max_size =
  1678. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1679. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1680. },
  1681. { /* SW2WBM_RELEASE */
  1682. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1683. .max_rings = 1,
  1684. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1685. .lmac_ring = FALSE,
  1686. .ring_dir = HAL_SRNG_SRC_RING,
  1687. .reg_start = {
  1688. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1689. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1690. },
  1691. /* Single ring - provide ring size if multiple rings of this
  1692. * type are supported
  1693. */
  1694. .reg_size = {},
  1695. .max_size =
  1696. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1697. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1698. },
  1699. { /* WBM2SW_RELEASE */
  1700. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1701. .max_rings = 4,
  1702. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1703. .lmac_ring = FALSE,
  1704. .ring_dir = HAL_SRNG_DST_RING,
  1705. .reg_start = {
  1706. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1707. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1708. },
  1709. .reg_size = {
  1710. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1711. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1712. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1713. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1714. },
  1715. .max_size =
  1716. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1717. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1718. },
  1719. { /* RXDMA_BUF */
  1720. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1721. #ifdef IPA_OFFLOAD
  1722. .max_rings = 3,
  1723. #else
  1724. .max_rings = 2,
  1725. #endif
  1726. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1727. .lmac_ring = TRUE,
  1728. .ring_dir = HAL_SRNG_SRC_RING,
  1729. /* reg_start is not set because LMAC rings are not accessed
  1730. * from host
  1731. */
  1732. .reg_start = {},
  1733. .reg_size = {},
  1734. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1735. },
  1736. { /* RXDMA_DST */
  1737. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1738. .max_rings = 1,
  1739. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1740. .lmac_ring = TRUE,
  1741. .ring_dir = HAL_SRNG_DST_RING,
  1742. /* reg_start is not set because LMAC rings are not accessed
  1743. * from host
  1744. */
  1745. .reg_start = {},
  1746. .reg_size = {},
  1747. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1748. },
  1749. { /* RXDMA_MONITOR_BUF */
  1750. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1751. .max_rings = 1,
  1752. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1753. .lmac_ring = TRUE,
  1754. .ring_dir = HAL_SRNG_SRC_RING,
  1755. /* reg_start is not set because LMAC rings are not accessed
  1756. * from host
  1757. */
  1758. .reg_start = {},
  1759. .reg_size = {},
  1760. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1761. },
  1762. { /* RXDMA_MONITOR_STATUS */
  1763. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1764. .max_rings = 1,
  1765. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1766. .lmac_ring = TRUE,
  1767. .ring_dir = HAL_SRNG_SRC_RING,
  1768. /* reg_start is not set because LMAC rings are not accessed
  1769. * from host
  1770. */
  1771. .reg_start = {},
  1772. .reg_size = {},
  1773. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1774. },
  1775. { /* RXDMA_MONITOR_DST */
  1776. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1777. .max_rings = 1,
  1778. .entry_size = sizeof(struct sw_monitor_ring) >> 2,
  1779. .lmac_ring = TRUE,
  1780. .ring_dir = HAL_SRNG_DST_RING,
  1781. /* reg_start is not set because LMAC rings are not accessed
  1782. * from host
  1783. */
  1784. .reg_start = {},
  1785. .reg_size = {},
  1786. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1787. },
  1788. { /* RXDMA_MONITOR_DESC */
  1789. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1790. .max_rings = 1,
  1791. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1792. .lmac_ring = TRUE,
  1793. .ring_dir = HAL_SRNG_SRC_RING,
  1794. /* reg_start is not set because LMAC rings are not accessed
  1795. * from host
  1796. */
  1797. .reg_start = {},
  1798. .reg_size = {},
  1799. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1800. },
  1801. { /* DIR_BUF_RX_DMA_SRC */
  1802. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1803. /* one ring for spectral and one ring for cfr */
  1804. .max_rings = 2,
  1805. .entry_size = 2,
  1806. .lmac_ring = TRUE,
  1807. .ring_dir = HAL_SRNG_SRC_RING,
  1808. /* reg_start is not set because LMAC rings are not accessed
  1809. * from host
  1810. */
  1811. .reg_start = {},
  1812. .reg_size = {},
  1813. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1814. },
  1815. #ifdef WLAN_FEATURE_CIF_CFR
  1816. { /* WIFI_POS_SRC */
  1817. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1818. .max_rings = 1,
  1819. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1820. .lmac_ring = TRUE,
  1821. .ring_dir = HAL_SRNG_SRC_RING,
  1822. /* reg_start is not set because LMAC rings are not accessed
  1823. * from host
  1824. */
  1825. .reg_start = {},
  1826. .reg_size = {},
  1827. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1828. },
  1829. #endif
  1830. };
  1831. int32_t hal_hw_reg_offset_qcn9000[] = {
  1832. /* dst */
  1833. REG_OFFSET(DST, HP),
  1834. REG_OFFSET(DST, TP),
  1835. REG_OFFSET(DST, ID),
  1836. REG_OFFSET(DST, MISC),
  1837. REG_OFFSET(DST, HP_ADDR_LSB),
  1838. REG_OFFSET(DST, HP_ADDR_MSB),
  1839. REG_OFFSET(DST, MSI1_BASE_LSB),
  1840. REG_OFFSET(DST, MSI1_BASE_MSB),
  1841. REG_OFFSET(DST, MSI1_DATA),
  1842. REG_OFFSET(DST, BASE_LSB),
  1843. REG_OFFSET(DST, BASE_MSB),
  1844. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  1845. /* src */
  1846. REG_OFFSET(SRC, HP),
  1847. REG_OFFSET(SRC, TP),
  1848. REG_OFFSET(SRC, ID),
  1849. REG_OFFSET(SRC, MISC),
  1850. REG_OFFSET(SRC, TP_ADDR_LSB),
  1851. REG_OFFSET(SRC, TP_ADDR_MSB),
  1852. REG_OFFSET(SRC, MSI1_BASE_LSB),
  1853. REG_OFFSET(SRC, MSI1_BASE_MSB),
  1854. REG_OFFSET(SRC, MSI1_DATA),
  1855. REG_OFFSET(SRC, BASE_LSB),
  1856. REG_OFFSET(SRC, BASE_MSB),
  1857. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  1858. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  1859. };
  1860. /**
  1861. * hal_qcn9000_attach()- Attach 9000 target specific hal_soc ops,
  1862. * offset and srng table
  1863. * Return: void
  1864. */
  1865. void hal_qcn9000_attach(struct hal_soc *hal_soc)
  1866. {
  1867. hal_soc->hw_srng_table = hw_srng_table_9000;
  1868. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qcn9000;
  1869. hal_soc->ops = &qcn9000_hal_hw_txrx_ops;
  1870. if (hal_soc->static_window_map)
  1871. hal_write_window_register(hal_soc);
  1872. }