hal_5018.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "hal_api.h"
  21. #include "target_type.h"
  22. #include "wcss_version.h"
  23. #include "qdf_module.h"
  24. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  25. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  26. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  27. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  28. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  29. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  30. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  31. PHYRX_HT_SIG_0_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  32. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  33. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  34. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  35. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  36. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  37. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  38. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  39. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  40. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  41. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  42. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  43. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  44. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  45. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  46. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  47. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  48. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  49. PHYRX_RSSI_LEGACY_3_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  50. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  51. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  52. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  53. RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  54. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  55. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  56. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  57. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  58. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  59. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  60. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  61. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  62. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  63. STATUS_HEADER_REO_STATUS_NUMBER
  64. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  65. STATUS_HEADER_TIMESTAMP
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  68. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  69. RX_MSDU_LINK_8_MSDU_0_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  70. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  71. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  72. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  73. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  74. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  75. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  76. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  77. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  78. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  79. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  80. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  81. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  82. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  83. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  84. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  85. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  87. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  89. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  91. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  92. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  93. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  94. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  95. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  96. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  97. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  98. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  99. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  100. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  101. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  102. #define CE_WINDOW_ADDRESS_5018 \
  103. ((WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  104. #define UMAC_WINDOW_ADDRESS_5018 \
  105. ((SEQ_WCSS_UMAC_OFFSET >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  106. #define WINDOW_CONFIGURATION_VALUE_5018 \
  107. ((CE_WINDOW_ADDRESS_5018 << 6) |\
  108. (UMAC_WINDOW_ADDRESS_5018 << 12) | \
  109. WINDOW_ENABLE_BIT)
  110. #include <hal_5018_tx.h>
  111. #include <hal_5018_rx.h>
  112. #include <hal_generic_api.h>
  113. #include <hal_wbm.h>
  114. /**
  115. * hal_rx_msdu_start_nss_get_5018(): API to get the NSS
  116. * Interval from rx_msdu_start
  117. *
  118. * @buf: pointer to the start of RX PKT TLV header
  119. * Return: uint32_t(nss)
  120. */
  121. static uint32_t hal_rx_msdu_start_nss_get_5018(uint8_t *buf)
  122. {
  123. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  124. struct rx_msdu_start *msdu_start =
  125. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  126. uint8_t mimo_ss_bitmap;
  127. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  128. return qdf_get_hweight8(mimo_ss_bitmap);
  129. }
  130. /**
  131. * hal_rx_mon_hw_desc_get_mpdu_status_5018(): Retrieve MPDU status
  132. *
  133. * @ hw_desc_addr: Start address of Rx HW TLVs
  134. * @ rs: Status for monitor mode
  135. *
  136. * Return: void
  137. */
  138. static void hal_rx_mon_hw_desc_get_mpdu_status_5018(void *hw_desc_addr,
  139. struct mon_rx_status *rs)
  140. {
  141. struct rx_msdu_start *rx_msdu_start;
  142. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  143. uint32_t reg_value;
  144. const uint32_t sgi_hw_to_cdp[] = {
  145. CDP_SGI_0_8_US,
  146. CDP_SGI_0_4_US,
  147. CDP_SGI_1_6_US,
  148. CDP_SGI_3_2_US,
  149. };
  150. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  151. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  152. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  153. RX_MSDU_START_5, USER_RSSI);
  154. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  155. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  156. rs->sgi = sgi_hw_to_cdp[reg_value];
  157. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  158. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  159. /* TODO: rs->beamformed should be set for SU beamforming also */
  160. }
  161. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  162. /**
  163. * hal_get_link_desc_size_5018(): API to get the link desc size
  164. *
  165. * Return: uint32_t
  166. */
  167. static uint32_t hal_get_link_desc_size_5018(void)
  168. {
  169. return LINK_DESC_SIZE;
  170. }
  171. /**
  172. * hal_rx_get_tlv_5018(): API to get the tlv
  173. *
  174. * @rx_tlv: TLV data extracted from the rx packet
  175. * Return: uint8_t
  176. */
  177. static uint8_t hal_rx_get_tlv_5018(void *rx_tlv)
  178. {
  179. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  180. }
  181. /**
  182. * hal_rx_proc_phyrx_other_receive_info_tlv_5018(): API to get tlv info
  183. *
  184. * Return: uint32_t
  185. */
  186. static inline
  187. void hal_rx_proc_phyrx_other_receive_info_tlv_5018(void *rx_tlv_hdr,
  188. void *ppdu_info_hdl)
  189. {
  190. }
  191. /**
  192. * hal_rx_dump_msdu_start_tlv_5018() : dump RX msdu_start TLV in structured
  193. * human readable format.
  194. * @ msdu_start: pointer the msdu_start TLV in pkt.
  195. * @ dbg_level: log level.
  196. *
  197. * Return: void
  198. */
  199. static void hal_rx_dump_msdu_start_tlv_5018(void *msdustart,
  200. uint8_t dbg_level)
  201. {
  202. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  203. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  204. "rx_msdu_start tlv - "
  205. "rxpcu_mpdu_filter_in_category: %d "
  206. "sw_frame_group_id: %d "
  207. "phy_ppdu_id: %d "
  208. "msdu_length: %d "
  209. "ipsec_esp: %d "
  210. "l3_offset: %d "
  211. "ipsec_ah: %d "
  212. "l4_offset: %d "
  213. "msdu_number: %d "
  214. "decap_format: %d "
  215. "ipv4_proto: %d "
  216. "ipv6_proto: %d "
  217. "tcp_proto: %d "
  218. "udp_proto: %d "
  219. "ip_frag: %d "
  220. "tcp_only_ack: %d "
  221. "da_is_bcast_mcast: %d "
  222. "ip4_protocol_ip6_next_header: %d "
  223. "toeplitz_hash_2_or_4: %d "
  224. "flow_id_toeplitz: %d "
  225. "user_rssi: %d "
  226. "pkt_type: %d "
  227. "stbc: %d "
  228. "sgi: %d "
  229. "rate_mcs: %d "
  230. "receive_bandwidth: %d "
  231. "reception_type: %d "
  232. "ppdu_start_timestamp: %d "
  233. "sw_phy_meta_data: %d ",
  234. msdu_start->rxpcu_mpdu_filter_in_category,
  235. msdu_start->sw_frame_group_id,
  236. msdu_start->phy_ppdu_id,
  237. msdu_start->msdu_length,
  238. msdu_start->ipsec_esp,
  239. msdu_start->l3_offset,
  240. msdu_start->ipsec_ah,
  241. msdu_start->l4_offset,
  242. msdu_start->msdu_number,
  243. msdu_start->decap_format,
  244. msdu_start->ipv4_proto,
  245. msdu_start->ipv6_proto,
  246. msdu_start->tcp_proto,
  247. msdu_start->udp_proto,
  248. msdu_start->ip_frag,
  249. msdu_start->tcp_only_ack,
  250. msdu_start->da_is_bcast_mcast,
  251. msdu_start->ip4_protocol_ip6_next_header,
  252. msdu_start->toeplitz_hash_2_or_4,
  253. msdu_start->flow_id_toeplitz,
  254. msdu_start->user_rssi,
  255. msdu_start->pkt_type,
  256. msdu_start->stbc,
  257. msdu_start->sgi,
  258. msdu_start->rate_mcs,
  259. msdu_start->receive_bandwidth,
  260. msdu_start->reception_type,
  261. msdu_start->ppdu_start_timestamp,
  262. msdu_start->sw_phy_meta_data);
  263. }
  264. /**
  265. * hal_rx_dump_msdu_end_tlv_5018: dump RX msdu_end TLV in structured
  266. * human readable format.
  267. * @ msdu_end: pointer the msdu_end TLV in pkt.
  268. * @ dbg_level: log level.
  269. *
  270. * Return: void
  271. */
  272. static void hal_rx_dump_msdu_end_tlv_5018(void *msduend,
  273. uint8_t dbg_level)
  274. {
  275. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  276. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  277. "rx_msdu_end tlv - "
  278. "rxpcu_mpdu_filter_in_category: %d "
  279. "sw_frame_group_id: %d "
  280. "phy_ppdu_id: %d "
  281. "ip_hdr_chksum: %d "
  282. "reported_mpdu_length: %d "
  283. "key_id_octet: %d "
  284. "cce_super_rule: %d "
  285. "cce_classify_not_done_truncat: %d "
  286. "cce_classify_not_done_cce_dis: %d "
  287. "rule_indication_31_0: %d "
  288. "rule_indication_63_32: %d "
  289. "da_offset: %d "
  290. "sa_offset: %d "
  291. "da_offset_valid: %d "
  292. "sa_offset_valid: %d "
  293. "ipv6_options_crc: %d "
  294. "tcp_seq_number: %d "
  295. "tcp_ack_number: %d "
  296. "tcp_flag: %d "
  297. "lro_eligible: %d "
  298. "window_size: %d "
  299. "tcp_udp_chksum: %d "
  300. "sa_idx_timeout: %d "
  301. "da_idx_timeout: %d "
  302. "msdu_limit_error: %d "
  303. "flow_idx_timeout: %d "
  304. "flow_idx_invalid: %d "
  305. "wifi_parser_error: %d "
  306. "amsdu_parser_error: %d "
  307. "sa_is_valid: %d "
  308. "da_is_valid: %d "
  309. "da_is_mcbc: %d "
  310. "l3_header_padding: %d "
  311. "first_msdu: %d "
  312. "last_msdu: %d "
  313. "sa_idx: %d "
  314. "msdu_drop: %d "
  315. "reo_destination_indication: %d "
  316. "flow_idx: %d "
  317. "fse_metadata: %d "
  318. "cce_metadata: %d "
  319. "sa_sw_peer_id: %d ",
  320. msdu_end->rxpcu_mpdu_filter_in_category,
  321. msdu_end->sw_frame_group_id,
  322. msdu_end->phy_ppdu_id,
  323. msdu_end->ip_hdr_chksum,
  324. msdu_end->reported_mpdu_length,
  325. msdu_end->key_id_octet,
  326. msdu_end->cce_super_rule,
  327. msdu_end->cce_classify_not_done_truncate,
  328. msdu_end->cce_classify_not_done_cce_dis,
  329. msdu_end->rule_indication_31_0,
  330. msdu_end->rule_indication_63_32,
  331. msdu_end->da_offset,
  332. msdu_end->sa_offset,
  333. msdu_end->da_offset_valid,
  334. msdu_end->sa_offset_valid,
  335. msdu_end->ipv6_options_crc,
  336. msdu_end->tcp_seq_number,
  337. msdu_end->tcp_ack_number,
  338. msdu_end->tcp_flag,
  339. msdu_end->lro_eligible,
  340. msdu_end->window_size,
  341. msdu_end->tcp_udp_chksum,
  342. msdu_end->sa_idx_timeout,
  343. msdu_end->da_idx_timeout,
  344. msdu_end->msdu_limit_error,
  345. msdu_end->flow_idx_timeout,
  346. msdu_end->flow_idx_invalid,
  347. msdu_end->wifi_parser_error,
  348. msdu_end->amsdu_parser_error,
  349. msdu_end->sa_is_valid,
  350. msdu_end->da_is_valid,
  351. msdu_end->da_is_mcbc,
  352. msdu_end->l3_header_padding,
  353. msdu_end->first_msdu,
  354. msdu_end->last_msdu,
  355. msdu_end->sa_idx,
  356. msdu_end->msdu_drop,
  357. msdu_end->reo_destination_indication,
  358. msdu_end->flow_idx,
  359. msdu_end->fse_metadata,
  360. msdu_end->cce_metadata,
  361. msdu_end->sa_sw_peer_id);
  362. }
  363. /**
  364. * hal_rx_mpdu_start_tid_get_5018(): API to get tid
  365. * from rx_msdu_start
  366. *
  367. * @buf: pointer to the start of RX PKT TLV header
  368. * Return: uint32_t(tid value)
  369. */
  370. static uint32_t hal_rx_mpdu_start_tid_get_5018(uint8_t *buf)
  371. {
  372. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  373. struct rx_mpdu_start *mpdu_start =
  374. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  375. uint32_t tid;
  376. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  377. return tid;
  378. }
  379. /**
  380. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  381. * Interval from rx_msdu_start
  382. *
  383. * @buf: pointer to the start of RX PKT TLV header
  384. * Return: uint32_t(reception_type)
  385. */
  386. static uint32_t hal_rx_msdu_start_reception_type_get_5018(uint8_t *buf)
  387. {
  388. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  389. struct rx_msdu_start *msdu_start =
  390. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  391. uint32_t reception_type;
  392. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  393. return reception_type;
  394. }
  395. /**
  396. * hal_rx_msdu_end_da_idx_get_5018: API to get da_idx
  397. * from rx_msdu_end TLV
  398. *
  399. * @ buf: pointer to the start of RX PKT TLV headers
  400. * Return: da index
  401. */
  402. static uint16_t hal_rx_msdu_end_da_idx_get_5018(uint8_t *buf)
  403. {
  404. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  405. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  406. uint16_t da_idx;
  407. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  408. return da_idx;
  409. }
  410. /**
  411. * hal_rx_get_rx_fragment_number_5018(): Function to retrieve rx fragment number
  412. *
  413. * @nbuf: Network buffer
  414. * Returns: rx fragment number
  415. */
  416. static
  417. uint8_t hal_rx_get_rx_fragment_number_5018(uint8_t *buf)
  418. {
  419. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  420. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  421. /* Return first 4 bits as fragment number */
  422. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  423. DOT11_SEQ_FRAG_MASK);
  424. }
  425. /**
  426. * hal_rx_msdu_end_da_is_mcbc_get_5018(): API to check if pkt is MCBC
  427. * from rx_msdu_end TLV
  428. *
  429. * @ buf: pointer to the start of RX PKT TLV headers
  430. * Return: da_is_mcbc
  431. */
  432. static uint8_t
  433. hal_rx_msdu_end_da_is_mcbc_get_5018(uint8_t *buf)
  434. {
  435. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  436. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  437. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  438. }
  439. /**
  440. * hal_rx_msdu_end_sa_is_valid_get_5018(): API to get_5018 the
  441. * sa_is_valid bit from rx_msdu_end TLV
  442. *
  443. * @ buf: pointer to the start of RX PKT TLV headers
  444. * Return: sa_is_valid bit
  445. */
  446. static uint8_t
  447. hal_rx_msdu_end_sa_is_valid_get_5018(uint8_t *buf)
  448. {
  449. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  450. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  451. uint8_t sa_is_valid;
  452. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  453. return sa_is_valid;
  454. }
  455. /**
  456. * hal_rx_msdu_end_sa_idx_get_5018(): API to get_5018 the
  457. * sa_idx from rx_msdu_end TLV
  458. *
  459. * @ buf: pointer to the start of RX PKT TLV headers
  460. * Return: sa_idx (SA AST index)
  461. */
  462. static uint16_t hal_rx_msdu_end_sa_idx_get_5018(uint8_t *buf)
  463. {
  464. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  465. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  466. uint16_t sa_idx;
  467. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  468. return sa_idx;
  469. }
  470. /**
  471. * hal_rx_desc_is_first_msdu_5018() - Check if first msdu
  472. *
  473. * @hal_soc_hdl: hal_soc handle
  474. * @hw_desc_addr: hardware descriptor address
  475. *
  476. * Return: 0 - success/ non-zero failure
  477. */
  478. static uint32_t hal_rx_desc_is_first_msdu_5018(void *hw_desc_addr)
  479. {
  480. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  481. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  482. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  483. }
  484. /**
  485. * hal_rx_msdu_end_l3_hdr_padding_get_5018(): API to get_5018 the
  486. * l3_header padding from rx_msdu_end TLV
  487. *
  488. * @ buf: pointer to the start of RX PKT TLV headers
  489. * Return: number of l3 header padding bytes
  490. */
  491. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_5018(uint8_t *buf)
  492. {
  493. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  494. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  495. uint32_t l3_header_padding;
  496. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  497. return l3_header_padding;
  498. }
  499. /**
  500. * @ hal_rx_encryption_info_valid_5018: Returns encryption type.
  501. *
  502. * @ buf: rx_tlv_hdr of the received packet
  503. * @ Return: encryption type
  504. */
  505. inline uint32_t hal_rx_encryption_info_valid_5018(uint8_t *buf)
  506. {
  507. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  508. struct rx_mpdu_start *mpdu_start =
  509. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  510. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  511. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  512. return encryption_info;
  513. }
  514. /*
  515. * @ hal_rx_print_pn_5018: Prints the PN of rx packet.
  516. *
  517. * @ buf: rx_tlv_hdr of the received packet
  518. * @ Return: void
  519. */
  520. static void hal_rx_print_pn_5018(uint8_t *buf)
  521. {
  522. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  523. struct rx_mpdu_start *mpdu_start =
  524. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  525. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  526. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  527. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  528. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  529. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  530. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x ",
  531. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  532. }
  533. /**
  534. * hal_rx_msdu_end_first_msdu_get_5018: API to get first msdu status
  535. * from rx_msdu_end TLV
  536. *
  537. * @ buf: pointer to the start of RX PKT TLV headers
  538. * Return: first_msdu
  539. */
  540. static uint8_t hal_rx_msdu_end_first_msdu_get_5018(uint8_t *buf)
  541. {
  542. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  543. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  544. uint8_t first_msdu;
  545. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  546. return first_msdu;
  547. }
  548. /**
  549. * hal_rx_msdu_end_da_is_valid_get_5018: API to check if da is valid
  550. * from rx_msdu_end TLV
  551. *
  552. * @ buf: pointer to the start of RX PKT TLV headers
  553. * Return: da_is_valid
  554. */
  555. static uint8_t hal_rx_msdu_end_da_is_valid_get_5018(uint8_t *buf)
  556. {
  557. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  558. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  559. uint8_t da_is_valid;
  560. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  561. return da_is_valid;
  562. }
  563. /**
  564. * hal_rx_msdu_end_last_msdu_get_5018: API to get last msdu status
  565. * from rx_msdu_end TLV
  566. *
  567. * @ buf: pointer to the start of RX PKT TLV headers
  568. * Return: last_msdu
  569. */
  570. static uint8_t hal_rx_msdu_end_last_msdu_get_5018(uint8_t *buf)
  571. {
  572. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  573. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  574. uint8_t last_msdu;
  575. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  576. return last_msdu;
  577. }
  578. /*
  579. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  580. *
  581. * @nbuf: Network buffer
  582. * Returns: value of mpdu 4th address valid field
  583. */
  584. inline bool hal_rx_get_mpdu_mac_ad4_valid_5018(uint8_t *buf)
  585. {
  586. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  587. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  588. bool ad4_valid = 0;
  589. ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(rx_mpdu_info);
  590. return ad4_valid;
  591. }
  592. /**
  593. * hal_rx_mpdu_start_sw_peer_id_get_5018: Retrieve sw peer_id
  594. * @buf: network buffer
  595. *
  596. * Return: sw peer_id
  597. */
  598. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_5018(uint8_t *buf)
  599. {
  600. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  601. struct rx_mpdu_start *mpdu_start =
  602. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  603. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  604. &mpdu_start->rx_mpdu_info_details);
  605. }
  606. /*
  607. * hal_rx_mpdu_get_to_ds_5018(): API to get the tods info
  608. * from rx_mpdu_start
  609. *
  610. * @buf: pointer to the start of RX PKT TLV header
  611. * Return: uint32_t(to_ds)
  612. */
  613. static uint32_t hal_rx_mpdu_get_to_ds_5018(uint8_t *buf)
  614. {
  615. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  616. struct rx_mpdu_start *mpdu_start =
  617. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  618. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  619. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  620. }
  621. /*
  622. * hal_rx_mpdu_get_fr_ds_5018(): API to get the from ds info
  623. * from rx_mpdu_start
  624. *
  625. * @buf: pointer to the start of RX PKT TLV header
  626. * Return: uint32_t(fr_ds)
  627. */
  628. static uint32_t hal_rx_mpdu_get_fr_ds_5018(uint8_t *buf)
  629. {
  630. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  631. struct rx_mpdu_start *mpdu_start =
  632. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  633. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  634. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  635. }
  636. /*
  637. * hal_rx_get_mpdu_frame_control_valid_5018(): Retrieves mpdu
  638. * frame control valid
  639. *
  640. * @nbuf: Network buffer
  641. * Returns: value of frame control valid field
  642. */
  643. static uint8_t hal_rx_get_mpdu_frame_control_valid_5018(uint8_t *buf)
  644. {
  645. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  646. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  647. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  648. }
  649. /*
  650. * hal_rx_mpdu_get_addr1_5018(): API to check get address1 of the mpdu
  651. *
  652. * @buf: pointer to the start of RX PKT TLV headera
  653. * @mac_addr: pointer to mac address
  654. * Return: success/failure
  655. */
  656. static QDF_STATUS hal_rx_mpdu_get_addr1_5018(uint8_t *buf,
  657. uint8_t *mac_addr)
  658. {
  659. struct __attribute__((__packed__)) hal_addr1 {
  660. uint32_t ad1_31_0;
  661. uint16_t ad1_47_32;
  662. };
  663. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  664. struct rx_mpdu_start *mpdu_start =
  665. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  666. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  667. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  668. uint32_t mac_addr_ad1_valid;
  669. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  670. if (mac_addr_ad1_valid) {
  671. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  672. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  673. return QDF_STATUS_SUCCESS;
  674. }
  675. return QDF_STATUS_E_FAILURE;
  676. }
  677. /*
  678. * hal_rx_mpdu_get_addr2_5018(): API to check get address2 of the mpdu
  679. * in the packet
  680. *
  681. * @buf: pointer to the start of RX PKT TLV header
  682. * @mac_addr: pointer to mac address
  683. * Return: success/failure
  684. */
  685. static QDF_STATUS hal_rx_mpdu_get_addr2_5018(uint8_t *buf, uint8_t *mac_addr)
  686. {
  687. struct __attribute__((__packed__)) hal_addr2 {
  688. uint16_t ad2_15_0;
  689. uint32_t ad2_47_16;
  690. };
  691. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  692. struct rx_mpdu_start *mpdu_start =
  693. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  694. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  695. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  696. uint32_t mac_addr_ad2_valid;
  697. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  698. if (mac_addr_ad2_valid) {
  699. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  700. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  701. return QDF_STATUS_SUCCESS;
  702. }
  703. return QDF_STATUS_E_FAILURE;
  704. }
  705. /*
  706. * hal_rx_mpdu_get_addr3_5018(): API to get address3 of the mpdu
  707. * in the packet
  708. *
  709. * @buf: pointer to the start of RX PKT TLV header
  710. * @mac_addr: pointer to mac address
  711. * Return: success/failure
  712. */
  713. static QDF_STATUS hal_rx_mpdu_get_addr3_5018(uint8_t *buf, uint8_t *mac_addr)
  714. {
  715. struct __attribute__((__packed__)) hal_addr3 {
  716. uint32_t ad3_31_0;
  717. uint16_t ad3_47_32;
  718. };
  719. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  720. struct rx_mpdu_start *mpdu_start =
  721. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  722. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  723. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  724. uint32_t mac_addr_ad3_valid;
  725. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  726. if (mac_addr_ad3_valid) {
  727. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  728. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  729. return QDF_STATUS_SUCCESS;
  730. }
  731. return QDF_STATUS_E_FAILURE;
  732. }
  733. /*
  734. * hal_rx_mpdu_get_addr4_5018(): API to get address4 of the mpdu
  735. * in the packet
  736. *
  737. * @buf: pointer to the start of RX PKT TLV header
  738. * @mac_addr: pointer to mac address
  739. * Return: success/failure
  740. */
  741. static QDF_STATUS hal_rx_mpdu_get_addr4_5018(uint8_t *buf, uint8_t *mac_addr)
  742. {
  743. struct __attribute__((__packed__)) hal_addr4 {
  744. uint32_t ad4_31_0;
  745. uint16_t ad4_47_32;
  746. };
  747. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  748. struct rx_mpdu_start *mpdu_start =
  749. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  750. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  751. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  752. uint32_t mac_addr_ad4_valid;
  753. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  754. if (mac_addr_ad4_valid) {
  755. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  756. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  757. return QDF_STATUS_SUCCESS;
  758. }
  759. return QDF_STATUS_E_FAILURE;
  760. }
  761. /*
  762. * hal_rx_get_mpdu_sequence_control_valid_5018(): Get mpdu
  763. * sequence control valid
  764. *
  765. * @nbuf: Network buffer
  766. * Returns: value of sequence control valid field
  767. */
  768. static uint8_t hal_rx_get_mpdu_sequence_control_valid_5018(uint8_t *buf)
  769. {
  770. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  771. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  772. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  773. }
  774. /**
  775. * hal_rx_is_unicast_5018: check packet is unicast frame or not.
  776. *
  777. * @ buf: pointer to rx pkt TLV.
  778. *
  779. * Return: true on unicast.
  780. */
  781. static bool hal_rx_is_unicast_5018(uint8_t *buf)
  782. {
  783. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  784. struct rx_mpdu_start *mpdu_start =
  785. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  786. uint32_t grp_id;
  787. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  788. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  789. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  790. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  791. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  792. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  793. }
  794. /**
  795. * hal_rx_tid_get_5018: get tid based on qos control valid.
  796. * @hal_soc_hdl: hal soc handle
  797. * @buf: pointer to rx pkt TLV.
  798. *
  799. * Return: tid
  800. */
  801. static uint32_t hal_rx_tid_get_5018(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  802. {
  803. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  804. struct rx_mpdu_start *mpdu_start =
  805. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  806. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  807. uint8_t qos_control_valid =
  808. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  809. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  810. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  811. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  812. if (qos_control_valid)
  813. return hal_rx_mpdu_start_tid_get_5018(buf);
  814. return HAL_RX_NON_QOS_TID;
  815. }
  816. /**
  817. * hal_rx_hw_desc_get_ppduid_get_5018(): retrieve ppdu id
  818. * @hw_desc_addr: hw addr
  819. *
  820. * Return: ppdu id
  821. */
  822. static uint32_t hal_rx_hw_desc_get_ppduid_get_5018(void *hw_desc_addr)
  823. {
  824. struct rx_mpdu_info *rx_mpdu_info;
  825. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  826. rx_mpdu_info =
  827. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  828. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  829. }
  830. /**
  831. * hal_reo_status_get_header_5018 - Process reo desc info
  832. * @d - Pointer to reo descriptior
  833. * @b - tlv type info
  834. * @h1 - Pointer to hal_reo_status_header where info to be stored
  835. *
  836. * Return - none.
  837. *
  838. */
  839. static void hal_reo_status_get_header_5018(uint32_t *d, int b, void *h1)
  840. {
  841. uint32_t val1 = 0;
  842. struct hal_reo_status_header *h =
  843. (struct hal_reo_status_header *)h1;
  844. switch (b) {
  845. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  846. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  847. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  848. break;
  849. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  850. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  851. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  852. break;
  853. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  854. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  855. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  856. break;
  857. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  858. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  859. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  860. break;
  861. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  862. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  863. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  864. break;
  865. case HAL_REO_DESC_THRES_STATUS_TLV:
  866. val1 =
  867. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  868. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  869. break;
  870. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  871. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  872. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER)];
  873. break;
  874. default:
  875. qdf_nofl_err("ERROR: Unknown tlv\n");
  876. break;
  877. }
  878. h->cmd_num =
  879. HAL_GET_FIELD(
  880. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  881. val1);
  882. h->exec_time =
  883. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  884. CMD_EXECUTION_TIME, val1);
  885. h->status =
  886. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  887. REO_CMD_EXECUTION_STATUS, val1);
  888. switch (b) {
  889. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  890. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  891. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  892. break;
  893. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  894. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  895. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  896. break;
  897. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  898. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  899. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  900. break;
  901. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  902. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  903. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  904. break;
  905. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  906. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  907. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  908. break;
  909. case HAL_REO_DESC_THRES_STATUS_TLV:
  910. val1 =
  911. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  912. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  913. break;
  914. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  915. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  916. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC)];
  917. break;
  918. default:
  919. qdf_nofl_err("ERROR: Unknown tlv\n");
  920. break;
  921. }
  922. h->tstamp =
  923. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  924. }
  925. /**
  926. * hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018():
  927. * Retrieve qos control valid bit from the tlv.
  928. * @buf: pointer to rx pkt TLV.
  929. *
  930. * Return: qos control value.
  931. */
  932. static inline uint32_t
  933. hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018(uint8_t *buf)
  934. {
  935. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  936. struct rx_mpdu_start *mpdu_start =
  937. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  938. return HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  939. &mpdu_start->rx_mpdu_info_details);
  940. }
  941. /**
  942. * hal_rx_msdu_end_sa_sw_peer_id_get_5018(): API to get the
  943. * sa_sw_peer_id from rx_msdu_end TLV
  944. * @buf: pointer to the start of RX PKT TLV headers
  945. *
  946. * Return: sa_sw_peer_id index
  947. */
  948. static inline uint32_t
  949. hal_rx_msdu_end_sa_sw_peer_id_get_5018(uint8_t *buf)
  950. {
  951. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  952. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  953. return HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  954. }
  955. /**
  956. * hal_tx_desc_set_mesh_en_5018 - Set mesh_enable flag in Tx descriptor
  957. * @desc: Handle to Tx Descriptor
  958. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  959. * enabling the interpretation of the 'Mesh Control Present' bit
  960. * (bit 8) of QoS Control (otherwise this bit is ignored),
  961. * For native WiFi frames, this indicates that a 'Mesh Control' field
  962. * is present between the header and the LLC.
  963. *
  964. * Return: void
  965. */
  966. static inline
  967. void hal_tx_desc_set_mesh_en_5018(void *desc, uint8_t en)
  968. {
  969. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  970. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  971. }
  972. static
  973. void *hal_rx_msdu0_buffer_addr_lsb_5018(void *link_desc_va)
  974. {
  975. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  976. }
  977. static
  978. void *hal_rx_msdu_desc_info_ptr_get_5018(void *msdu0)
  979. {
  980. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  981. }
  982. static
  983. void *hal_ent_mpdu_desc_info_5018(void *ent_ring_desc)
  984. {
  985. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  986. }
  987. static
  988. void *hal_dst_mpdu_desc_info_5018(void *dst_ring_desc)
  989. {
  990. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  991. }
  992. static
  993. uint8_t hal_rx_get_fc_valid_5018(uint8_t *buf)
  994. {
  995. return HAL_RX_GET_FC_VALID(buf);
  996. }
  997. static uint8_t hal_rx_get_to_ds_flag_5018(uint8_t *buf)
  998. {
  999. return HAL_RX_GET_TO_DS_FLAG(buf);
  1000. }
  1001. static uint8_t hal_rx_get_mac_addr2_valid_5018(uint8_t *buf)
  1002. {
  1003. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1004. }
  1005. static uint8_t hal_rx_get_filter_category_5018(uint8_t *buf)
  1006. {
  1007. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1008. }
  1009. static uint32_t
  1010. hal_rx_get_ppdu_id_5018(uint8_t *buf)
  1011. {
  1012. return HAL_RX_GET_PPDU_ID(buf);
  1013. }
  1014. /**
  1015. * hal_reo_config_5018(): Set reo config parameters
  1016. * @soc: hal soc handle
  1017. * @reg_val: value to be set
  1018. * @reo_params: reo parameters
  1019. *
  1020. * Return: void
  1021. */
  1022. static void
  1023. hal_reo_config_5018(struct hal_soc *soc,
  1024. uint32_t reg_val,
  1025. struct hal_reo_params *reo_params)
  1026. {
  1027. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1028. }
  1029. /**
  1030. * hal_rx_msdu_desc_info_get_ptr_5018() - Get msdu desc info ptr
  1031. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1032. *
  1033. * Return - Pointer to rx_msdu_desc_info structure.
  1034. *
  1035. */
  1036. static void *hal_rx_msdu_desc_info_get_ptr_5018(void *msdu_details_ptr)
  1037. {
  1038. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1039. }
  1040. /**
  1041. * hal_rx_link_desc_msdu0_ptr_5018 - Get pointer to rx_msdu details
  1042. * @link_desc - Pointer to link desc
  1043. *
  1044. * Return - Pointer to rx_msdu_details structure
  1045. *
  1046. */
  1047. static void *hal_rx_link_desc_msdu0_ptr_5018(void *link_desc)
  1048. {
  1049. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1050. }
  1051. /**
  1052. * hal_rx_msdu_flow_idx_get_5018: API to get flow index
  1053. * from rx_msdu_end TLV
  1054. * @buf: pointer to the start of RX PKT TLV headers
  1055. *
  1056. * Return: flow index value from MSDU END TLV
  1057. */
  1058. static inline uint32_t hal_rx_msdu_flow_idx_get_5018(uint8_t *buf)
  1059. {
  1060. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1061. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1062. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1063. }
  1064. /**
  1065. * hal_rx_msdu_flow_idx_invalid_5018: API to get flow index invalid
  1066. * from rx_msdu_end TLV
  1067. * @buf: pointer to the start of RX PKT TLV headers
  1068. *
  1069. * Return: flow index invalid value from MSDU END TLV
  1070. */
  1071. static bool hal_rx_msdu_flow_idx_invalid_5018(uint8_t *buf)
  1072. {
  1073. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1074. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1075. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1076. }
  1077. /**
  1078. * hal_rx_msdu_flow_idx_timeout_5018: API to get flow index timeout
  1079. * from rx_msdu_end TLV
  1080. * @buf: pointer to the start of RX PKT TLV headers
  1081. *
  1082. * Return: flow index timeout value from MSDU END TLV
  1083. */
  1084. static bool hal_rx_msdu_flow_idx_timeout_5018(uint8_t *buf)
  1085. {
  1086. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1087. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1088. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1089. }
  1090. /**
  1091. * hal_rx_msdu_fse_metadata_get_5018: API to get FSE metadata
  1092. * from rx_msdu_end TLV
  1093. * @buf: pointer to the start of RX PKT TLV headers
  1094. *
  1095. * Return: fse metadata value from MSDU END TLV
  1096. */
  1097. static uint32_t hal_rx_msdu_fse_metadata_get_5018(uint8_t *buf)
  1098. {
  1099. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1100. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1101. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1102. }
  1103. /**
  1104. * hal_rx_msdu_cce_metadata_get_5018: API to get CCE metadata
  1105. * from rx_msdu_end TLV
  1106. * @buf: pointer to the start of RX PKT TLV headers
  1107. *
  1108. * Return: cce_metadata
  1109. */
  1110. static uint16_t
  1111. hal_rx_msdu_cce_metadata_get_5018(uint8_t *buf)
  1112. {
  1113. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1114. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1115. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1116. }
  1117. /**
  1118. * hal_rx_msdu_get_flow_params_5018: API to get flow index, flow index invalid
  1119. * and flow index timeout from rx_msdu_end TLV
  1120. * @buf: pointer to the start of RX PKT TLV headers
  1121. * @flow_invalid: pointer to return value of flow_idx_valid
  1122. * @flow_timeout: pointer to return value of flow_idx_timeout
  1123. * @flow_index: pointer to return value of flow_idx
  1124. *
  1125. * Return: none
  1126. */
  1127. static inline void
  1128. hal_rx_msdu_get_flow_params_5018(uint8_t *buf,
  1129. bool *flow_invalid,
  1130. bool *flow_timeout,
  1131. uint32_t *flow_index)
  1132. {
  1133. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1134. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1135. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1136. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1137. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1138. }
  1139. /**
  1140. * hal_rx_tlv_get_tcp_chksum_5018() - API to get tcp checksum
  1141. * @buf: rx_tlv_hdr
  1142. *
  1143. * Return: tcp checksum
  1144. */
  1145. static uint16_t
  1146. hal_rx_tlv_get_tcp_chksum_5018(uint8_t *buf)
  1147. {
  1148. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1149. }
  1150. /**
  1151. * hal_rx_get_rx_sequence_5018(): Function to retrieve rx sequence number
  1152. *
  1153. * @nbuf: Network buffer
  1154. * Returns: rx sequence number
  1155. */
  1156. static
  1157. uint16_t hal_rx_get_rx_sequence_5018(uint8_t *buf)
  1158. {
  1159. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1160. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1161. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1162. }
  1163. /**
  1164. * hal_get_window_address_5018(): Function to get hp/tp address
  1165. * @hal_soc: Pointer to hal_soc
  1166. * @addr: address offset of register
  1167. *
  1168. * Return: modified address offset of register
  1169. */
  1170. static inline qdf_iomem_t hal_get_window_address_5018(struct hal_soc *hal_soc,
  1171. qdf_iomem_t addr)
  1172. {
  1173. uint32_t offset = addr - hal_soc->dev_base_addr;
  1174. qdf_iomem_t new_offset;
  1175. /*
  1176. * If offset lies within DP register range, use 3rd window to write
  1177. * into DP region.
  1178. */
  1179. if ((offset ^ SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK) {
  1180. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1181. (offset & WINDOW_RANGE_MASK));
  1182. /*
  1183. * If offset lies within CE register range, use 2nd window to write
  1184. * into CE region.
  1185. */
  1186. } else if ((offset ^ WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1187. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1188. (offset & WINDOW_RANGE_MASK));
  1189. } else {
  1190. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1191. "%s: ERROR: Accessing Wrong register\n", __func__);
  1192. qdf_assert_always(0);
  1193. return 0;
  1194. }
  1195. return new_offset;
  1196. }
  1197. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1198. {
  1199. /* Write value into window configuration register */
  1200. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1201. WINDOW_CONFIGURATION_VALUE_5018);
  1202. }
  1203. struct hal_hw_txrx_ops qca5018_hal_hw_txrx_ops = {
  1204. /* init and setup */
  1205. hal_srng_dst_hw_init_generic,
  1206. hal_srng_src_hw_init_generic,
  1207. hal_get_hw_hptp_generic,
  1208. hal_reo_setup_generic,
  1209. hal_setup_link_idle_list_generic,
  1210. hal_get_window_address_5018,
  1211. NULL,
  1212. /* tx */
  1213. hal_tx_desc_set_dscp_tid_table_id_5018,
  1214. hal_tx_set_dscp_tid_map_5018,
  1215. hal_tx_update_dscp_tid_5018,
  1216. hal_tx_desc_set_lmac_id_5018,
  1217. hal_tx_desc_set_buf_addr_generic,
  1218. hal_tx_desc_set_search_type_generic,
  1219. hal_tx_desc_set_search_index_generic,
  1220. hal_tx_desc_set_cache_set_num_generic,
  1221. hal_tx_comp_get_status_generic,
  1222. hal_tx_comp_get_release_reason_generic,
  1223. hal_get_wbm_internal_error_generic,
  1224. hal_tx_desc_set_mesh_en_5018,
  1225. hal_tx_init_cmd_credit_ring_5018,
  1226. /* rx */
  1227. hal_rx_msdu_start_nss_get_5018,
  1228. hal_rx_mon_hw_desc_get_mpdu_status_5018,
  1229. hal_rx_get_tlv_5018,
  1230. hal_rx_proc_phyrx_other_receive_info_tlv_5018,
  1231. hal_rx_dump_msdu_start_tlv_5018,
  1232. hal_rx_dump_msdu_end_tlv_5018,
  1233. hal_get_link_desc_size_5018,
  1234. hal_rx_mpdu_start_tid_get_5018,
  1235. hal_rx_msdu_start_reception_type_get_5018,
  1236. hal_rx_msdu_end_da_idx_get_5018,
  1237. hal_rx_msdu_desc_info_get_ptr_5018,
  1238. hal_rx_link_desc_msdu0_ptr_5018,
  1239. hal_reo_status_get_header_5018,
  1240. hal_rx_status_get_tlv_info_generic,
  1241. hal_rx_wbm_err_info_get_generic,
  1242. hal_rx_dump_mpdu_start_tlv_generic,
  1243. hal_tx_set_pcp_tid_map_generic,
  1244. hal_tx_update_pcp_tid_generic,
  1245. hal_tx_update_tidmap_prty_generic,
  1246. hal_rx_get_rx_fragment_number_5018,
  1247. hal_rx_msdu_end_da_is_mcbc_get_5018,
  1248. hal_rx_msdu_end_sa_is_valid_get_5018,
  1249. hal_rx_msdu_end_sa_idx_get_5018,
  1250. hal_rx_desc_is_first_msdu_5018,
  1251. hal_rx_msdu_end_l3_hdr_padding_get_5018,
  1252. hal_rx_encryption_info_valid_5018,
  1253. hal_rx_print_pn_5018,
  1254. hal_rx_msdu_end_first_msdu_get_5018,
  1255. hal_rx_msdu_end_da_is_valid_get_5018,
  1256. hal_rx_msdu_end_last_msdu_get_5018,
  1257. hal_rx_get_mpdu_mac_ad4_valid_5018,
  1258. hal_rx_mpdu_start_sw_peer_id_get_5018,
  1259. hal_rx_mpdu_get_to_ds_5018,
  1260. hal_rx_mpdu_get_fr_ds_5018,
  1261. hal_rx_get_mpdu_frame_control_valid_5018,
  1262. hal_rx_mpdu_get_addr1_5018,
  1263. hal_rx_mpdu_get_addr2_5018,
  1264. hal_rx_mpdu_get_addr3_5018,
  1265. hal_rx_mpdu_get_addr4_5018,
  1266. hal_rx_get_mpdu_sequence_control_valid_5018,
  1267. hal_rx_is_unicast_5018,
  1268. hal_rx_tid_get_5018,
  1269. hal_rx_hw_desc_get_ppduid_get_5018,
  1270. hal_rx_mpdu_start_mpdu_qos_control_valid_get_5018,
  1271. hal_rx_msdu_end_sa_sw_peer_id_get_5018,
  1272. hal_rx_msdu0_buffer_addr_lsb_5018,
  1273. hal_rx_msdu_desc_info_ptr_get_5018,
  1274. hal_ent_mpdu_desc_info_5018,
  1275. hal_dst_mpdu_desc_info_5018,
  1276. hal_rx_get_fc_valid_5018,
  1277. hal_rx_get_to_ds_flag_5018,
  1278. hal_rx_get_mac_addr2_valid_5018,
  1279. hal_rx_get_filter_category_5018,
  1280. hal_rx_get_ppdu_id_5018,
  1281. hal_reo_config_5018,
  1282. hal_rx_msdu_flow_idx_get_5018,
  1283. hal_rx_msdu_flow_idx_invalid_5018,
  1284. hal_rx_msdu_flow_idx_timeout_5018,
  1285. hal_rx_msdu_fse_metadata_get_5018,
  1286. hal_rx_msdu_cce_metadata_get_5018,
  1287. hal_rx_msdu_get_flow_params_5018,
  1288. hal_rx_tlv_get_tcp_chksum_5018,
  1289. hal_rx_get_rx_sequence_5018,
  1290. NULL,
  1291. NULL,
  1292. NULL,
  1293. NULL,
  1294. NULL,
  1295. NULL,
  1296. NULL,
  1297. NULL,
  1298. NULL,
  1299. NULL,
  1300. NULL,
  1301. NULL,
  1302. /* rx - TLV struct offsets */
  1303. hal_rx_msdu_end_offset_get_generic,
  1304. hal_rx_attn_offset_get_generic,
  1305. hal_rx_msdu_start_offset_get_generic,
  1306. hal_rx_mpdu_start_offset_get_generic,
  1307. hal_rx_mpdu_end_offset_get_generic
  1308. };
  1309. struct hal_hw_srng_config hw_srng_table_5018[] = {
  1310. /* TODO: max_rings can populated by querying HW capabilities */
  1311. { /* REO_DST */
  1312. .start_ring_id = HAL_SRNG_REO2SW1,
  1313. .max_rings = 4,
  1314. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1315. .lmac_ring = FALSE,
  1316. .ring_dir = HAL_SRNG_DST_RING,
  1317. .reg_start = {
  1318. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1319. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1320. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1321. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1322. },
  1323. .reg_size = {
  1324. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1325. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1326. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1327. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1328. },
  1329. .max_size =
  1330. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1331. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1332. },
  1333. { /* REO_EXCEPTION */
  1334. /* Designating REO2TCL ring as exception ring. This ring is
  1335. * similar to other REO2SW rings though it is named as REO2TCL.
  1336. * Any of theREO2SW rings can be used as exception ring.
  1337. */
  1338. .start_ring_id = HAL_SRNG_REO2TCL,
  1339. .max_rings = 1,
  1340. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1341. .lmac_ring = FALSE,
  1342. .ring_dir = HAL_SRNG_DST_RING,
  1343. .reg_start = {
  1344. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1345. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1346. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1347. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1348. },
  1349. /* Single ring - provide ring size if multiple rings of this
  1350. * type are supported
  1351. */
  1352. .reg_size = {},
  1353. .max_size =
  1354. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1355. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1356. },
  1357. { /* REO_REINJECT */
  1358. .start_ring_id = HAL_SRNG_SW2REO,
  1359. .max_rings = 1,
  1360. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1361. .lmac_ring = FALSE,
  1362. .ring_dir = HAL_SRNG_SRC_RING,
  1363. .reg_start = {
  1364. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1365. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1366. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1367. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1368. },
  1369. /* Single ring - provide ring size if multiple rings of this
  1370. * type are supported
  1371. */
  1372. .reg_size = {},
  1373. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1374. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1375. },
  1376. { /* REO_CMD */
  1377. .start_ring_id = HAL_SRNG_REO_CMD,
  1378. .max_rings = 1,
  1379. .entry_size = (sizeof(struct tlv_32_hdr) +
  1380. sizeof(struct reo_get_queue_stats)) >> 2,
  1381. .lmac_ring = FALSE,
  1382. .ring_dir = HAL_SRNG_SRC_RING,
  1383. .reg_start = {
  1384. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1385. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1386. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1387. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1388. },
  1389. /* Single ring - provide ring size if multiple rings of this
  1390. * type are supported
  1391. */
  1392. .reg_size = {},
  1393. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1394. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1395. },
  1396. { /* REO_STATUS */
  1397. .start_ring_id = HAL_SRNG_REO_STATUS,
  1398. .max_rings = 1,
  1399. .entry_size = (sizeof(struct tlv_32_hdr) +
  1400. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1401. .lmac_ring = FALSE,
  1402. .ring_dir = HAL_SRNG_DST_RING,
  1403. .reg_start = {
  1404. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1405. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1406. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1407. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1408. },
  1409. /* Single ring - provide ring size if multiple rings of this
  1410. * type are supported
  1411. */
  1412. .reg_size = {},
  1413. .max_size =
  1414. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1415. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1416. },
  1417. { /* TCL_DATA */
  1418. .start_ring_id = HAL_SRNG_SW2TCL1,
  1419. .max_rings = 3,
  1420. .entry_size = (sizeof(struct tlv_32_hdr) +
  1421. sizeof(struct tcl_data_cmd)) >> 2,
  1422. .lmac_ring = FALSE,
  1423. .ring_dir = HAL_SRNG_SRC_RING,
  1424. .reg_start = {
  1425. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1426. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1427. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1428. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1429. },
  1430. .reg_size = {
  1431. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1432. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1433. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1434. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1435. },
  1436. .max_size =
  1437. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1438. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1439. },
  1440. { /* TCL_CMD */
  1441. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1442. .max_rings = 1,
  1443. .entry_size = (sizeof(struct tlv_32_hdr) +
  1444. sizeof(struct tcl_data_cmd)) >> 2,
  1445. .lmac_ring = FALSE,
  1446. .ring_dir = HAL_SRNG_SRC_RING,
  1447. .reg_start = {
  1448. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1449. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1450. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1451. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1452. },
  1453. /* Single ring - provide ring size if multiple rings of this
  1454. * type are supported
  1455. */
  1456. .reg_size = {},
  1457. .max_size =
  1458. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1459. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1460. },
  1461. { /* TCL_STATUS */
  1462. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1463. .max_rings = 1,
  1464. .entry_size = (sizeof(struct tlv_32_hdr) +
  1465. sizeof(struct tcl_status_ring)) >> 2,
  1466. .lmac_ring = FALSE,
  1467. .ring_dir = HAL_SRNG_DST_RING,
  1468. .reg_start = {
  1469. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1470. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1471. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1472. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1473. },
  1474. /* Single ring - provide ring size if multiple rings of this
  1475. * type are supported
  1476. */
  1477. .reg_size = {},
  1478. .max_size =
  1479. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1480. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1481. },
  1482. { /* CE_SRC */
  1483. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1484. .max_rings = 12,
  1485. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1486. .lmac_ring = FALSE,
  1487. .ring_dir = HAL_SRNG_SRC_RING,
  1488. .reg_start = {
  1489. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1490. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1491. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1492. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1493. },
  1494. .reg_size = {
  1495. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1496. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1497. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1498. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1499. },
  1500. .max_size =
  1501. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1502. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1503. },
  1504. { /* CE_DST */
  1505. .start_ring_id = HAL_SRNG_CE_0_DST,
  1506. .max_rings = 12,
  1507. .entry_size = 8 >> 2,
  1508. /*TODO: entry_size above should actually be
  1509. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1510. * of struct ce_dst_desc in HW header files
  1511. */
  1512. .lmac_ring = FALSE,
  1513. .ring_dir = HAL_SRNG_SRC_RING,
  1514. .reg_start = {
  1515. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1516. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1517. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1518. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1519. },
  1520. .reg_size = {
  1521. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1522. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1523. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1524. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1525. },
  1526. .max_size =
  1527. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1528. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1529. },
  1530. { /* CE_DST_STATUS */
  1531. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1532. .max_rings = 12,
  1533. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1534. .lmac_ring = FALSE,
  1535. .ring_dir = HAL_SRNG_DST_RING,
  1536. .reg_start = {
  1537. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1538. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1539. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1540. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1541. },
  1542. /* TODO: check destination status ring registers */
  1543. .reg_size = {
  1544. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1545. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1546. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1547. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1548. },
  1549. .max_size =
  1550. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1551. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1552. },
  1553. { /* WBM_IDLE_LINK */
  1554. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1555. .max_rings = 1,
  1556. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1557. .lmac_ring = FALSE,
  1558. .ring_dir = HAL_SRNG_SRC_RING,
  1559. .reg_start = {
  1560. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1561. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1562. },
  1563. /* Single ring - provide ring size if multiple rings of this
  1564. * type are supported
  1565. */
  1566. .reg_size = {},
  1567. .max_size =
  1568. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1569. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1570. },
  1571. { /* SW2WBM_RELEASE */
  1572. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1573. .max_rings = 1,
  1574. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1575. .lmac_ring = FALSE,
  1576. .ring_dir = HAL_SRNG_SRC_RING,
  1577. .reg_start = {
  1578. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1579. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1580. },
  1581. /* Single ring - provide ring size if multiple rings of this
  1582. * type are supported
  1583. */
  1584. .reg_size = {},
  1585. .max_size =
  1586. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1587. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1588. },
  1589. { /* WBM2SW_RELEASE */
  1590. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  1591. .max_rings = 4,
  1592. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1593. .lmac_ring = FALSE,
  1594. .ring_dir = HAL_SRNG_DST_RING,
  1595. .reg_start = {
  1596. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1597. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1598. },
  1599. .reg_size = {
  1600. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1601. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1602. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  1603. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  1604. },
  1605. .max_size =
  1606. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  1607. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  1608. },
  1609. { /* RXDMA_BUF */
  1610. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  1611. #ifdef IPA_OFFLOAD
  1612. .max_rings = 3,
  1613. #else
  1614. .max_rings = 2,
  1615. #endif
  1616. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1617. .lmac_ring = TRUE,
  1618. .ring_dir = HAL_SRNG_SRC_RING,
  1619. /* reg_start is not set because LMAC rings are not accessed
  1620. * from host
  1621. */
  1622. .reg_start = {},
  1623. .reg_size = {},
  1624. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1625. },
  1626. { /* RXDMA_DST */
  1627. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  1628. .max_rings = 1,
  1629. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1630. .lmac_ring = TRUE,
  1631. .ring_dir = HAL_SRNG_DST_RING,
  1632. /* reg_start is not set because LMAC rings are not accessed
  1633. * from host
  1634. */
  1635. .reg_start = {},
  1636. .reg_size = {},
  1637. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1638. },
  1639. { /* RXDMA_MONITOR_BUF */
  1640. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  1641. .max_rings = 1,
  1642. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1643. .lmac_ring = TRUE,
  1644. .ring_dir = HAL_SRNG_SRC_RING,
  1645. /* reg_start is not set because LMAC rings are not accessed
  1646. * from host
  1647. */
  1648. .reg_start = {},
  1649. .reg_size = {},
  1650. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1651. },
  1652. { /* RXDMA_MONITOR_STATUS */
  1653. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  1654. .max_rings = 1,
  1655. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1656. .lmac_ring = TRUE,
  1657. .ring_dir = HAL_SRNG_SRC_RING,
  1658. /* reg_start is not set because LMAC rings are not accessed
  1659. * from host
  1660. */
  1661. .reg_start = {},
  1662. .reg_size = {},
  1663. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1664. },
  1665. { /* RXDMA_MONITOR_DST */
  1666. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  1667. .max_rings = 1,
  1668. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1669. .lmac_ring = TRUE,
  1670. .ring_dir = HAL_SRNG_DST_RING,
  1671. /* reg_start is not set because LMAC rings are not accessed
  1672. * from host
  1673. */
  1674. .reg_start = {},
  1675. .reg_size = {},
  1676. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1677. },
  1678. { /* RXDMA_MONITOR_DESC */
  1679. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  1680. .max_rings = 1,
  1681. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  1682. .lmac_ring = TRUE,
  1683. .ring_dir = HAL_SRNG_SRC_RING,
  1684. /* reg_start is not set because LMAC rings are not accessed
  1685. * from host
  1686. */
  1687. .reg_start = {},
  1688. .reg_size = {},
  1689. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1690. },
  1691. { /* DIR_BUF_RX_DMA_SRC */
  1692. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  1693. /* one ring for spectral and one ring for cfr */
  1694. .max_rings = 2,
  1695. .entry_size = 2,
  1696. .lmac_ring = TRUE,
  1697. .ring_dir = HAL_SRNG_SRC_RING,
  1698. /* reg_start is not set because LMAC rings are not accessed
  1699. * from host
  1700. */
  1701. .reg_start = {},
  1702. .reg_size = {},
  1703. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1704. },
  1705. #ifdef WLAN_FEATURE_CIF_CFR
  1706. { /* WIFI_POS_SRC */
  1707. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  1708. .max_rings = 1,
  1709. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  1710. .lmac_ring = TRUE,
  1711. .ring_dir = HAL_SRNG_SRC_RING,
  1712. /* reg_start is not set because LMAC rings are not accessed
  1713. * from host
  1714. */
  1715. .reg_start = {},
  1716. .reg_size = {},
  1717. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  1718. },
  1719. #endif
  1720. };
  1721. int32_t hal_hw_reg_offset_qca5018[] = {
  1722. /* dst */
  1723. REG_OFFSET(DST, HP),
  1724. REG_OFFSET(DST, TP),
  1725. REG_OFFSET(DST, ID),
  1726. REG_OFFSET(DST, MISC),
  1727. REG_OFFSET(DST, HP_ADDR_LSB),
  1728. REG_OFFSET(DST, HP_ADDR_MSB),
  1729. REG_OFFSET(DST, MSI1_BASE_LSB),
  1730. REG_OFFSET(DST, MSI1_BASE_MSB),
  1731. REG_OFFSET(DST, MSI1_DATA),
  1732. REG_OFFSET(DST, BASE_LSB),
  1733. REG_OFFSET(DST, BASE_MSB),
  1734. REG_OFFSET(DST, PRODUCER_INT_SETUP),
  1735. /* src */
  1736. REG_OFFSET(SRC, HP),
  1737. REG_OFFSET(SRC, TP),
  1738. REG_OFFSET(SRC, ID),
  1739. REG_OFFSET(SRC, MISC),
  1740. REG_OFFSET(SRC, TP_ADDR_LSB),
  1741. REG_OFFSET(SRC, TP_ADDR_MSB),
  1742. REG_OFFSET(SRC, MSI1_BASE_LSB),
  1743. REG_OFFSET(SRC, MSI1_BASE_MSB),
  1744. REG_OFFSET(SRC, MSI1_DATA),
  1745. REG_OFFSET(SRC, BASE_LSB),
  1746. REG_OFFSET(SRC, BASE_MSB),
  1747. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX0),
  1748. REG_OFFSET(SRC, CONSUMER_INT_SETUP_IX1),
  1749. };
  1750. /**
  1751. * hal_qca5018_attach()- Attach 5018 target specific hal_soc ops,
  1752. * offset and srng table
  1753. * Return: void
  1754. */
  1755. void hal_qca5018_attach(struct hal_soc *hal_soc)
  1756. {
  1757. hal_soc->hw_srng_table = hw_srng_table_5018;
  1758. hal_soc->hal_hw_reg_offset = hal_hw_reg_offset_qca5018;
  1759. hal_soc->ops = &qca5018_hal_hw_txrx_ops;
  1760. if (hal_soc->static_window_map)
  1761. hal_write_window_register(hal_soc);
  1762. }