hal_rx.h 109 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_api.h>
  21. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  22. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  23. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  24. #define HAL_RX_GET(_ptr, block, field) \
  25. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  26. HAL_RX_MASk(block, field)) >> \
  27. HAL_RX_LSB(block, field))
  28. /* BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  29. #ifndef RX_DATA_BUFFER_SIZE
  30. #define RX_DATA_BUFFER_SIZE 2048
  31. #endif
  32. #ifndef RX_MONITOR_BUFFER_SIZE
  33. #define RX_MONITOR_BUFFER_SIZE 2048
  34. #endif
  35. /* HAL_RX_NON_QOS_TID = NON_QOS_TID which is 16 */
  36. #define HAL_RX_NON_QOS_TID 16
  37. enum {
  38. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  39. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  40. HAL_HW_RX_DECAP_FORMAT_ETH2,
  41. HAL_HW_RX_DECAP_FORMAT_8023,
  42. };
  43. /**
  44. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  45. *
  46. * @reo_psh_rsn: REO push reason
  47. * @reo_err_code: REO Error code
  48. * @rxdma_psh_rsn: RXDMA push reason
  49. * @rxdma_err_code: RXDMA Error code
  50. * @reserved_1: Reserved bits
  51. * @wbm_err_src: WBM error source
  52. * @pool_id: pool ID, indicates which rxdma pool
  53. * @reserved_2: Reserved bits
  54. */
  55. struct hal_wbm_err_desc_info {
  56. uint16_t reo_psh_rsn:2,
  57. reo_err_code:5,
  58. rxdma_psh_rsn:2,
  59. rxdma_err_code:5,
  60. reserved_1:2;
  61. uint8_t wbm_err_src:3,
  62. pool_id:2,
  63. msdu_continued:1,
  64. reserved_2:2;
  65. };
  66. /**
  67. * struct hal_rx_msdu_metadata:Structure to hold rx fast path information.
  68. *
  69. * @l3_hdr_pad: l3 header padding
  70. * @reserved: Reserved bits
  71. * @sa_sw_peer_id: sa sw peer id
  72. * @sa_idx: sa index
  73. * @da_idx: da index
  74. */
  75. struct hal_rx_msdu_metadata {
  76. uint32_t l3_hdr_pad:16,
  77. sa_sw_peer_id:16;
  78. uint32_t sa_idx:16,
  79. da_idx:16;
  80. };
  81. /**
  82. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  83. *
  84. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  85. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  86. */
  87. enum hal_reo_error_status {
  88. HAL_REO_ERROR_DETECTED = 0,
  89. HAL_REO_ROUTING_INSTRUCTION = 1,
  90. };
  91. /**
  92. * @msdu_flags: [0] first_msdu_in_mpdu
  93. * [1] last_msdu_in_mpdu
  94. * [2] msdu_continuation - MSDU spread across buffers
  95. * [23] sa_is_valid - SA match in peer table
  96. * [24] sa_idx_timeout - Timeout while searching for SA match
  97. * [25] da_is_valid - Used to identtify intra-bss forwarding
  98. * [26] da_is_MCBC
  99. * [27] da_idx_timeout - Timeout while searching for DA match
  100. *
  101. */
  102. struct hal_rx_msdu_desc_info {
  103. uint32_t msdu_flags;
  104. uint16_t msdu_len; /* 14 bits for length */
  105. };
  106. /**
  107. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  108. *
  109. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  110. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  111. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  112. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  113. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  114. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  115. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  116. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  117. */
  118. enum hal_rx_msdu_desc_flags {
  119. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  120. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  121. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  122. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  123. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  124. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  125. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  126. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  127. };
  128. /*
  129. * @msdu_count: no. of msdus in the MPDU
  130. * @mpdu_seq: MPDU sequence number
  131. * @mpdu_flags [0] Fragment flag
  132. * [1] MPDU_retry_bit
  133. * [2] AMPDU flag
  134. * [3] raw_ampdu
  135. * @peer_meta_data: Upper bits containing peer id, vdev id
  136. */
  137. struct hal_rx_mpdu_desc_info {
  138. uint16_t msdu_count;
  139. uint16_t mpdu_seq; /* 12 bits for length */
  140. uint32_t mpdu_flags;
  141. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  142. };
  143. /**
  144. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  145. *
  146. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  147. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  148. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  149. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  150. */
  151. enum hal_rx_mpdu_desc_flags {
  152. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  153. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  154. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  155. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  156. };
  157. /**
  158. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  159. * BUFFER_ADDR_INFO structure
  160. *
  161. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  162. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  163. * descriptor list
  164. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  165. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  166. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  167. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  168. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  169. */
  170. enum hal_rx_ret_buf_manager {
  171. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  172. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  173. HAL_RX_BUF_RBM_FW_BM = 2,
  174. HAL_RX_BUF_RBM_SW0_BM = 3,
  175. HAL_RX_BUF_RBM_SW1_BM = 4,
  176. HAL_RX_BUF_RBM_SW2_BM = 5,
  177. HAL_RX_BUF_RBM_SW3_BM = 6,
  178. };
  179. /*
  180. * Given the offset of a field in bytes, returns uint8_t *
  181. */
  182. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  183. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  184. /*
  185. * Given the offset of a field in bytes, returns uint32_t *
  186. */
  187. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  188. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  189. #define _HAL_MS(_word, _mask, _shift) \
  190. (((_word) & (_mask)) >> (_shift))
  191. /*
  192. * macro to set the LSW of the nbuf data physical address
  193. * to the rxdma ring entry
  194. */
  195. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  196. ((*(((unsigned int *) buff_addr_info) + \
  197. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  198. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  199. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  200. /*
  201. * macro to set the LSB of MSW of the nbuf data physical address
  202. * to the rxdma ring entry
  203. */
  204. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  205. ((*(((unsigned int *) buff_addr_info) + \
  206. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  207. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  208. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  209. /*
  210. * macro to set the cookie into the rxdma ring entry
  211. */
  212. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  213. ((*(((unsigned int *) buff_addr_info) + \
  214. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  215. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  216. ((*(((unsigned int *) buff_addr_info) + \
  217. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  218. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  219. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  220. /*
  221. * macro to set the manager into the rxdma ring entry
  222. */
  223. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  224. ((*(((unsigned int *) buff_addr_info) + \
  225. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  226. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  227. ((*(((unsigned int *) buff_addr_info) + \
  228. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  229. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  230. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  231. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  232. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  233. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  234. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  235. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  236. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  237. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  238. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  239. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  240. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  241. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  242. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  243. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  244. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  245. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  246. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  247. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  248. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  249. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  250. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  251. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  252. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  253. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  254. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  255. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  256. /* TODO: Convert the following structure fields accesseses to offsets */
  257. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  258. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  259. (((struct reo_destination_ring *) \
  260. reo_desc)->buf_or_link_desc_addr_info)))
  261. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  262. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  263. (((struct reo_destination_ring *) \
  264. reo_desc)->buf_or_link_desc_addr_info)))
  265. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  266. (HAL_RX_BUF_COOKIE_GET(& \
  267. (((struct reo_destination_ring *) \
  268. reo_desc)->buf_or_link_desc_addr_info)))
  269. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  270. ((mpdu_info_ptr \
  271. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  272. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  273. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  274. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  275. ((mpdu_info_ptr \
  276. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  277. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  278. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  279. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  280. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  281. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  282. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  283. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  284. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  285. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  286. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  287. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  288. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  289. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  290. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  291. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  292. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  293. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  294. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  295. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  296. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  297. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  298. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  299. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  300. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  301. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  302. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  303. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  304. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  305. /*
  306. * NOTE: None of the following _GET macros need a right
  307. * shift by the corresponding _LSB. This is because, they are
  308. * finally taken and "OR'ed" into a single word again.
  309. */
  310. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  311. ((*(((uint32_t *)msdu_info_ptr) + \
  312. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  313. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  314. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  315. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  316. ((*(((uint32_t *)msdu_info_ptr) + \
  317. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  318. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  319. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  320. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  321. ((*(((uint32_t *)msdu_info_ptr) + \
  322. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  323. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  324. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  325. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  326. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  327. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  328. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  329. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  330. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  331. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  332. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  333. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  334. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  335. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  336. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  337. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  338. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  339. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  340. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  341. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  342. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  343. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  344. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  345. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  346. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  347. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  348. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  349. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  350. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  351. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  352. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  353. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  354. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  355. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  356. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  357. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  358. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  359. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  360. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  361. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  362. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  363. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  364. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  365. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  366. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  367. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  368. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  369. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  370. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  371. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  372. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  373. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  374. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  375. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  376. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  377. (*(uint32_t *)(((uint8_t *)_ptr) + \
  378. _wrd ## _ ## _field ## _OFFSET) |= \
  379. ((_val << _wrd ## _ ## _field ## _LSB) & \
  380. _wrd ## _ ## _field ## _MASK))
  381. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  382. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  383. _field, _val)
  384. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  385. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  386. _field, _val)
  387. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  388. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  389. _field, _val)
  390. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  391. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  392. {
  393. struct reo_destination_ring *reo_dst_ring;
  394. uint32_t *mpdu_info;
  395. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  396. mpdu_info = (uint32_t *)&reo_dst_ring->rx_mpdu_desc_info_details;
  397. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  398. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  399. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  400. mpdu_desc_info->peer_meta_data =
  401. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  402. }
  403. /*
  404. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  405. * @ Specifically flags needed are:
  406. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  407. * @ msdu_continuation, sa_is_valid,
  408. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  409. * @ da_is_MCBC
  410. *
  411. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  412. * @ descriptor
  413. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  414. * @ Return: void
  415. */
  416. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  417. struct hal_rx_msdu_desc_info *msdu_desc_info)
  418. {
  419. struct reo_destination_ring *reo_dst_ring;
  420. uint32_t *msdu_info;
  421. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  422. msdu_info = (uint32_t *)&reo_dst_ring->rx_msdu_desc_info_details;
  423. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  424. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  425. }
  426. /*
  427. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  428. * rxdma ring entry.
  429. * @rxdma_entry: descriptor entry
  430. * @paddr: physical address of nbuf data pointer.
  431. * @cookie: SW cookie used as a index to SW rx desc.
  432. * @manager: who owns the nbuf (host, NSS, etc...).
  433. *
  434. */
  435. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  436. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  437. {
  438. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  439. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  440. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  441. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  442. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  443. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  444. }
  445. /*
  446. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  447. * pre-header.
  448. */
  449. /*
  450. * Every Rx packet starts at an offset from the top of the buffer.
  451. * If the host hasn't subscribed to any specific TLV, there is
  452. * still space reserved for the following TLV's from the start of
  453. * the buffer:
  454. * -- RX ATTENTION
  455. * -- RX MPDU START
  456. * -- RX MSDU START
  457. * -- RX MSDU END
  458. * -- RX MPDU END
  459. * -- RX PACKET HEADER (802.11)
  460. * If the host subscribes to any of the TLV's above, that TLV
  461. * if populated by the HW
  462. */
  463. #define NUM_DWORDS_TAG 1
  464. /* By default the packet header TLV is 128 bytes */
  465. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  466. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  467. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  468. #define RX_PKT_OFFSET_WORDS \
  469. ( \
  470. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  471. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  472. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  473. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  474. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  475. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  476. )
  477. #define RX_PKT_OFFSET_BYTES \
  478. (RX_PKT_OFFSET_WORDS << 2)
  479. #define RX_PKT_HDR_TLV_LEN 120
  480. /*
  481. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  482. */
  483. struct rx_attention_tlv {
  484. uint32_t tag;
  485. struct rx_attention rx_attn;
  486. };
  487. struct rx_mpdu_start_tlv {
  488. uint32_t tag;
  489. struct rx_mpdu_start rx_mpdu_start;
  490. };
  491. struct rx_msdu_start_tlv {
  492. uint32_t tag;
  493. struct rx_msdu_start rx_msdu_start;
  494. };
  495. struct rx_msdu_end_tlv {
  496. uint32_t tag;
  497. struct rx_msdu_end rx_msdu_end;
  498. };
  499. struct rx_mpdu_end_tlv {
  500. uint32_t tag;
  501. struct rx_mpdu_end rx_mpdu_end;
  502. };
  503. struct rx_pkt_hdr_tlv {
  504. uint32_t tag; /* 4 B */
  505. uint32_t phy_ppdu_id; /* 4 B */
  506. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  507. };
  508. #define RXDMA_OPTIMIZATION
  509. /* rx_pkt_tlvs structure should be used to process Data buffers, monitor status
  510. * buffers, monitor destination buffers and monitor descriptor buffers.
  511. */
  512. #ifdef RXDMA_OPTIMIZATION
  513. /*
  514. * The RX_PADDING_BYTES is required so that the TLV's don't
  515. * spread across the 128 byte boundary
  516. * RXDMA optimization requires:
  517. * 1) MSDU_END & ATTENTION TLV's follow in that order
  518. * 2) TLV's don't span across 128 byte lines
  519. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  520. */
  521. #define RX_PADDING0_BYTES 4
  522. #define RX_PADDING1_BYTES 16
  523. struct rx_pkt_tlvs {
  524. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  525. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  526. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  527. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  528. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  529. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  530. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  531. #ifndef NO_RX_PKT_HDR_TLV
  532. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  533. #endif
  534. };
  535. #else /* RXDMA_OPTIMIZATION */
  536. struct rx_pkt_tlvs {
  537. struct rx_attention_tlv attn_tlv;
  538. struct rx_mpdu_start_tlv mpdu_start_tlv;
  539. struct rx_msdu_start_tlv msdu_start_tlv;
  540. struct rx_msdu_end_tlv msdu_end_tlv;
  541. struct rx_mpdu_end_tlv mpdu_end_tlv;
  542. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  543. };
  544. #endif /* RXDMA_OPTIMIZATION */
  545. /* rx_mon_pkt_tlvs structure should be used to process monitor data buffers */
  546. #ifdef RXDMA_OPTIMIZATION
  547. struct rx_mon_pkt_tlvs {
  548. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  549. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  550. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  551. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  552. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  553. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  554. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  555. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  556. };
  557. #else /* RXDMA_OPTIMIZATION */
  558. struct rx_mon_pkt_tlvs {
  559. struct rx_attention_tlv attn_tlv;
  560. struct rx_mpdu_start_tlv mpdu_start_tlv;
  561. struct rx_msdu_start_tlv msdu_start_tlv;
  562. struct rx_msdu_end_tlv msdu_end_tlv;
  563. struct rx_mpdu_end_tlv mpdu_end_tlv;
  564. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  565. };
  566. #endif
  567. #define SIZE_OF_MONITOR_TLV sizeof(struct rx_mon_pkt_tlvs)
  568. #define SIZE_OF_DATA_RX_TLV sizeof(struct rx_pkt_tlvs)
  569. #define RX_PKT_TLVS_LEN SIZE_OF_DATA_RX_TLV
  570. #ifdef NO_RX_PKT_HDR_TLV
  571. static inline uint8_t
  572. *hal_rx_pkt_hdr_get(uint8_t *buf)
  573. {
  574. return buf + RX_PKT_TLVS_LEN;
  575. }
  576. #else
  577. static inline uint8_t
  578. *hal_rx_pkt_hdr_get(uint8_t *buf)
  579. {
  580. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  581. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  582. }
  583. #endif
  584. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  585. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  586. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  587. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  588. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  589. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  590. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  591. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  592. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  593. static inline uint8_t
  594. *hal_rx_padding0_get(uint8_t *buf)
  595. {
  596. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  597. return pkt_tlvs->rx_padding0;
  598. }
  599. /*
  600. * hal_rx_encryption_info_valid(): Returns encryption type.
  601. *
  602. * @hal_soc_hdl: hal soc handle
  603. * @buf: rx_tlv_hdr of the received packet
  604. *
  605. * Return: encryption type
  606. */
  607. static inline uint32_t
  608. hal_rx_encryption_info_valid(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  609. {
  610. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  611. return hal_soc->ops->hal_rx_encryption_info_valid(buf);
  612. }
  613. /*
  614. * hal_rx_print_pn: Prints the PN of rx packet.
  615. * @hal_soc_hdl: hal soc handle
  616. * @buf: rx_tlv_hdr of the received packet
  617. *
  618. * Return: void
  619. */
  620. static inline void
  621. hal_rx_print_pn(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  622. {
  623. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  624. hal_soc->ops->hal_rx_print_pn(buf);
  625. }
  626. /*
  627. * Get msdu_done bit from the RX_ATTENTION TLV
  628. */
  629. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  630. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  631. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  632. RX_ATTENTION_2_MSDU_DONE_MASK, \
  633. RX_ATTENTION_2_MSDU_DONE_LSB))
  634. static inline uint32_t
  635. hal_rx_attn_msdu_done_get(uint8_t *buf)
  636. {
  637. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  638. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  639. uint32_t msdu_done;
  640. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  641. return msdu_done;
  642. }
  643. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  644. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  645. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  646. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  647. RX_ATTENTION_1_FIRST_MPDU_LSB))
  648. /*
  649. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  650. * @buf: pointer to rx_pkt_tlvs
  651. *
  652. * reutm: uint32_t(first_msdu)
  653. */
  654. static inline uint32_t
  655. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  656. {
  657. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  658. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  659. uint32_t first_mpdu;
  660. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  661. return first_mpdu;
  662. }
  663. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  664. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  665. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  666. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  667. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  668. /*
  669. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  670. * from rx attention
  671. * @buf: pointer to rx_pkt_tlvs
  672. *
  673. * Return: tcp_udp_cksum_fail
  674. */
  675. static inline bool
  676. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  677. {
  678. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  679. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  680. bool tcp_udp_cksum_fail;
  681. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  682. return tcp_udp_cksum_fail;
  683. }
  684. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  685. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  686. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  687. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  688. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  689. /*
  690. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  691. * from rx attention
  692. * @buf: pointer to rx_pkt_tlvs
  693. *
  694. * Return: ip_cksum_fail
  695. */
  696. static inline bool
  697. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  698. {
  699. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  700. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  701. bool ip_cksum_fail;
  702. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  703. return ip_cksum_fail;
  704. }
  705. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  706. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  707. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  708. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  709. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  710. /*
  711. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  712. * from rx attention
  713. * @buf: pointer to rx_pkt_tlvs
  714. *
  715. * Return: phy_ppdu_id
  716. */
  717. static inline uint16_t
  718. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  719. {
  720. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  721. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  722. uint16_t phy_ppdu_id;
  723. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  724. return phy_ppdu_id;
  725. }
  726. #define HAL_RX_ATTN_CCE_MATCH_GET(_rx_attn) \
  727. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  728. RX_ATTENTION_1_CCE_MATCH_OFFSET)), \
  729. RX_ATTENTION_1_CCE_MATCH_MASK, \
  730. RX_ATTENTION_1_CCE_MATCH_LSB))
  731. /*
  732. * hal_rx_msdu_cce_match_get(): get CCE match bit
  733. * from rx attention
  734. * @buf: pointer to rx_pkt_tlvs
  735. * Return: CCE match value
  736. */
  737. static inline bool
  738. hal_rx_msdu_cce_match_get(uint8_t *buf)
  739. {
  740. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  741. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  742. bool cce_match_val;
  743. cce_match_val = HAL_RX_ATTN_CCE_MATCH_GET(rx_attn);
  744. return cce_match_val;
  745. }
  746. /*
  747. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  748. */
  749. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  750. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  751. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  752. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  753. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  754. static inline uint32_t
  755. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  756. {
  757. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  758. struct rx_mpdu_start *mpdu_start =
  759. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  760. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  761. uint32_t peer_meta_data;
  762. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  763. return peer_meta_data;
  764. }
  765. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  766. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  767. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  768. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  769. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  770. /**
  771. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  772. * from rx mpdu info
  773. * @buf: pointer to rx_pkt_tlvs
  774. *
  775. * Return: ampdu flag
  776. */
  777. static inline bool
  778. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  779. {
  780. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  781. struct rx_mpdu_start *mpdu_start =
  782. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  783. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  784. bool ampdu_flag;
  785. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  786. return ampdu_flag;
  787. }
  788. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  789. ((*(((uint32_t *)_rx_mpdu_info) + \
  790. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  791. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  792. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  793. /*
  794. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  795. *
  796. * @ buf: rx_tlv_hdr of the received packet
  797. * @ peer_mdata: peer meta data to be set.
  798. * @ Return: void
  799. */
  800. static inline void
  801. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  802. {
  803. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  804. struct rx_mpdu_start *mpdu_start =
  805. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  806. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  807. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  808. }
  809. /**
  810. * LRO information needed from the TLVs
  811. */
  812. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  813. (_HAL_MS( \
  814. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  815. msdu_end_tlv.rx_msdu_end), \
  816. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  817. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  818. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  819. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  820. (_HAL_MS( \
  821. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  822. msdu_end_tlv.rx_msdu_end), \
  823. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  824. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  825. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  826. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  827. (_HAL_MS( \
  828. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  829. msdu_end_tlv.rx_msdu_end), \
  830. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  831. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  832. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  833. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  834. (_HAL_MS( \
  835. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  836. msdu_end_tlv.rx_msdu_end), \
  837. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  838. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  839. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  840. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  841. (_HAL_MS( \
  842. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  843. msdu_start_tlv.rx_msdu_start), \
  844. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  845. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  846. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  847. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  848. (_HAL_MS( \
  849. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  850. msdu_start_tlv.rx_msdu_start), \
  851. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  852. RX_MSDU_START_2_TCP_PROTO_MASK, \
  853. RX_MSDU_START_2_TCP_PROTO_LSB))
  854. #define HAL_RX_TLV_GET_UDP_PROTO(buf) \
  855. (_HAL_MS( \
  856. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  857. msdu_start_tlv.rx_msdu_start), \
  858. RX_MSDU_START_2_UDP_PROTO_OFFSET)), \
  859. RX_MSDU_START_2_UDP_PROTO_MASK, \
  860. RX_MSDU_START_2_UDP_PROTO_LSB))
  861. #define HAL_RX_TLV_GET_IPV6(buf) \
  862. (_HAL_MS( \
  863. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  864. msdu_start_tlv.rx_msdu_start), \
  865. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  866. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  867. RX_MSDU_START_2_IPV6_PROTO_LSB))
  868. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  869. (_HAL_MS( \
  870. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  871. msdu_start_tlv.rx_msdu_start), \
  872. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  873. RX_MSDU_START_1_L3_OFFSET_MASK, \
  874. RX_MSDU_START_1_L3_OFFSET_LSB))
  875. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  876. (_HAL_MS( \
  877. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  878. msdu_start_tlv.rx_msdu_start), \
  879. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  880. RX_MSDU_START_1_L4_OFFSET_MASK, \
  881. RX_MSDU_START_1_L4_OFFSET_LSB))
  882. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  883. (_HAL_MS( \
  884. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  885. msdu_start_tlv.rx_msdu_start), \
  886. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  887. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  888. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  889. /**
  890. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  891. * l3_header padding from rx_msdu_end TLV
  892. *
  893. * @buf: pointer to the start of RX PKT TLV headers
  894. * Return: number of l3 header padding bytes
  895. */
  896. static inline uint32_t
  897. hal_rx_msdu_end_l3_hdr_padding_get(hal_soc_handle_t hal_soc_hdl,
  898. uint8_t *buf)
  899. {
  900. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  901. return hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get(buf);
  902. }
  903. /**
  904. * hal_rx_msdu_end_sa_idx_get(): API to get the
  905. * sa_idx from rx_msdu_end TLV
  906. *
  907. * @ buf: pointer to the start of RX PKT TLV headers
  908. * Return: sa_idx (SA AST index)
  909. */
  910. static inline uint16_t
  911. hal_rx_msdu_end_sa_idx_get(hal_soc_handle_t hal_soc_hdl,
  912. uint8_t *buf)
  913. {
  914. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  915. return hal_soc->ops->hal_rx_msdu_end_sa_idx_get(buf);
  916. }
  917. /**
  918. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  919. * sa_is_valid bit from rx_msdu_end TLV
  920. *
  921. * @ buf: pointer to the start of RX PKT TLV headers
  922. * Return: sa_is_valid bit
  923. */
  924. static inline uint8_t
  925. hal_rx_msdu_end_sa_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  926. uint8_t *buf)
  927. {
  928. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  929. return hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get(buf);
  930. }
  931. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  932. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  933. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  934. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  935. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  936. /**
  937. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  938. * from rx_msdu_start TLV
  939. *
  940. * @ buf: pointer to the start of RX PKT TLV headers
  941. * Return: msdu length
  942. */
  943. static inline uint32_t
  944. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  945. {
  946. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  947. struct rx_msdu_start *msdu_start =
  948. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  949. uint32_t msdu_len;
  950. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  951. return msdu_len;
  952. }
  953. /**
  954. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  955. * from rx_msdu_start TLV
  956. *
  957. * @buf: pointer to the start of RX PKT TLV headers
  958. * @len: msdu length
  959. *
  960. * Return: none
  961. */
  962. static inline void
  963. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  964. {
  965. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  966. struct rx_msdu_start *msdu_start =
  967. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  968. void *wrd1;
  969. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  970. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  971. *(uint32_t *)wrd1 |= len;
  972. }
  973. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  974. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  975. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  976. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  977. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  978. /*
  979. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  980. * Interval from rx_msdu_start
  981. *
  982. * @buf: pointer to the start of RX PKT TLV header
  983. * Return: uint32_t(bw)
  984. */
  985. static inline uint32_t
  986. hal_rx_msdu_start_bw_get(uint8_t *buf)
  987. {
  988. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  989. struct rx_msdu_start *msdu_start =
  990. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  991. uint32_t bw;
  992. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  993. return bw;
  994. }
  995. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  996. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  997. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  998. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  999. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  1000. /**
  1001. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  1002. * from rx_msdu_start TLV
  1003. *
  1004. * @ buf: pointer to the start of RX PKT TLV headers
  1005. * Return: toeplitz hash
  1006. */
  1007. static inline uint32_t
  1008. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  1009. {
  1010. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1011. struct rx_msdu_start *msdu_start =
  1012. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1013. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  1014. }
  1015. /**
  1016. * enum hal_rx_mpdu_info_sw_frame_group_id_type: Enum for group id in MPDU_INFO
  1017. *
  1018. * @ HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME: NDP frame
  1019. * @ HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA: multicast data frame
  1020. * @ HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA: unicast data frame
  1021. * @ HAL_MPDU_SW_FRAME_GROUP_NULL_DATA: NULL data frame
  1022. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT: management frame
  1023. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ: probe req frame
  1024. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL: control frame
  1025. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA: NDPA frame
  1026. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR: BAR frame
  1027. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS: RTS frame
  1028. * @ HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED: unsupported
  1029. * @ HAL_MPDU_SW_FRAME_GROUP_MAX: max limit
  1030. */
  1031. enum hal_rx_mpdu_info_sw_frame_group_id_type {
  1032. HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME = 0,
  1033. HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA,
  1034. HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA,
  1035. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA,
  1036. HAL_MPDU_SW_FRAME_GROUP_MGMT,
  1037. HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ = 8,
  1038. HAL_MPDU_SW_FRAME_GROUP_MGMT_BEACON = 12,
  1039. HAL_MPDU_SW_FRAME_GROUP_CTRL = 20,
  1040. HAL_MPDU_SW_FRAME_GROUP_CTRL_NDPA = 25,
  1041. HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR = 28,
  1042. HAL_MPDU_SW_FRAME_GROUP_CTRL_RTS = 31,
  1043. HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED = 36,
  1044. HAL_MPDU_SW_FRAME_GROUP_MAX = 37,
  1045. };
  1046. /**
  1047. * hal_rx_mpdu_start_mpdu_qos_control_valid_get():
  1048. * Retrieve qos control valid bit from the tlv.
  1049. * @hal_soc_hdl: hal_soc handle
  1050. * @buf: pointer to rx pkt TLV.
  1051. *
  1052. * Return: qos control value.
  1053. */
  1054. static inline uint32_t
  1055. hal_rx_mpdu_start_mpdu_qos_control_valid_get(
  1056. hal_soc_handle_t hal_soc_hdl,
  1057. uint8_t *buf)
  1058. {
  1059. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1060. if ((!hal_soc) || (!hal_soc->ops)) {
  1061. hal_err("hal handle is NULL");
  1062. QDF_BUG(0);
  1063. return QDF_STATUS_E_INVAL;
  1064. }
  1065. if (hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get)
  1066. return hal_soc->ops->
  1067. hal_rx_mpdu_start_mpdu_qos_control_valid_get(buf);
  1068. return QDF_STATUS_E_INVAL;
  1069. }
  1070. /**
  1071. * hal_rx_is_unicast: check packet is unicast frame or not.
  1072. * @hal_soc_hdl: hal_soc handle
  1073. * @buf: pointer to rx pkt TLV.
  1074. *
  1075. * Return: true on unicast.
  1076. */
  1077. static inline bool
  1078. hal_rx_is_unicast(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1079. {
  1080. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1081. return hal_soc->ops->hal_rx_is_unicast(buf);
  1082. }
  1083. /**
  1084. * hal_rx_tid_get: get tid based on qos control valid.
  1085. * @hal_soc_hdl: hal soc handle
  1086. * @buf: pointer to rx pkt TLV.
  1087. *
  1088. * Return: tid
  1089. */
  1090. static inline uint32_t
  1091. hal_rx_tid_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1092. {
  1093. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1094. return hal_soc->ops->hal_rx_tid_get(hal_soc_hdl, buf);
  1095. }
  1096. /**
  1097. * hal_rx_mpdu_start_sw_peer_id_get() - Retrieve sw peer id
  1098. * @hal_soc_hdl: hal soc handle
  1099. * @buf: pointer to rx pkt TLV.
  1100. *
  1101. * Return: sw peer_id
  1102. */
  1103. static inline uint32_t
  1104. hal_rx_mpdu_start_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  1105. uint8_t *buf)
  1106. {
  1107. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1108. return hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get(buf);
  1109. }
  1110. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1111. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1112. RX_MSDU_START_5_SGI_OFFSET)), \
  1113. RX_MSDU_START_5_SGI_MASK, \
  1114. RX_MSDU_START_5_SGI_LSB))
  1115. /**
  1116. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1117. * Interval from rx_msdu_start TLV
  1118. *
  1119. * @buf: pointer to the start of RX PKT TLV headers
  1120. * Return: uint32_t(sgi)
  1121. */
  1122. static inline uint32_t
  1123. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1124. {
  1125. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1126. struct rx_msdu_start *msdu_start =
  1127. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1128. uint32_t sgi;
  1129. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1130. return sgi;
  1131. }
  1132. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1133. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1134. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1135. RX_MSDU_START_5_RATE_MCS_MASK, \
  1136. RX_MSDU_START_5_RATE_MCS_LSB))
  1137. /**
  1138. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1139. * from rx_msdu_start TLV
  1140. *
  1141. * @buf: pointer to the start of RX PKT TLV headers
  1142. * Return: uint32_t(rate_mcs)
  1143. */
  1144. static inline uint32_t
  1145. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1146. {
  1147. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1148. struct rx_msdu_start *msdu_start =
  1149. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1150. uint32_t rate_mcs;
  1151. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1152. return rate_mcs;
  1153. }
  1154. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1155. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1156. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1157. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1158. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1159. /*
  1160. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1161. * packet from rx_attention
  1162. *
  1163. * @buf: pointer to the start of RX PKT TLV header
  1164. * Return: uint32_t(decryt status)
  1165. */
  1166. static inline uint32_t
  1167. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1168. {
  1169. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1170. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1171. uint32_t is_decrypt = 0;
  1172. uint32_t decrypt_status;
  1173. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1174. if (!decrypt_status)
  1175. is_decrypt = 1;
  1176. return is_decrypt;
  1177. }
  1178. /*
  1179. * Get key index from RX_MSDU_END
  1180. */
  1181. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1182. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1183. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1184. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1185. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1186. /*
  1187. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1188. * from rx_msdu_end
  1189. *
  1190. * @buf: pointer to the start of RX PKT TLV header
  1191. * Return: uint32_t(key id)
  1192. */
  1193. static inline uint32_t
  1194. hal_rx_msdu_get_keyid(uint8_t *buf)
  1195. {
  1196. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1197. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1198. uint32_t keyid_octet;
  1199. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1200. return keyid_octet & 0x3;
  1201. }
  1202. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1203. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1204. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1205. RX_MSDU_START_5_USER_RSSI_MASK, \
  1206. RX_MSDU_START_5_USER_RSSI_LSB))
  1207. /*
  1208. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1209. * from rx_msdu_start
  1210. *
  1211. * @buf: pointer to the start of RX PKT TLV header
  1212. * Return: uint32_t(rssi)
  1213. */
  1214. static inline uint32_t
  1215. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1216. {
  1217. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1218. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1219. uint32_t rssi;
  1220. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1221. return rssi;
  1222. }
  1223. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1224. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1225. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1226. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1227. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1228. /*
  1229. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1230. * from rx_msdu_start
  1231. *
  1232. * @buf: pointer to the start of RX PKT TLV header
  1233. * Return: uint32_t(frequency)
  1234. */
  1235. static inline uint32_t
  1236. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1237. {
  1238. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1239. struct rx_msdu_start *msdu_start =
  1240. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1241. uint32_t freq;
  1242. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1243. return freq;
  1244. }
  1245. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1246. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1247. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1248. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1249. RX_MSDU_START_5_PKT_TYPE_LSB))
  1250. /*
  1251. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1252. * from rx_msdu_start
  1253. *
  1254. * @buf: pointer to the start of RX PKT TLV header
  1255. * Return: uint32_t(pkt type)
  1256. */
  1257. static inline uint32_t
  1258. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1259. {
  1260. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1261. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1262. uint32_t pkt_type;
  1263. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1264. return pkt_type;
  1265. }
  1266. /*
  1267. * hal_rx_mpdu_get_tods(): API to get the tods info
  1268. * from rx_mpdu_start
  1269. *
  1270. * @buf: pointer to the start of RX PKT TLV header
  1271. * Return: uint32_t(to_ds)
  1272. */
  1273. static inline uint32_t
  1274. hal_rx_mpdu_get_to_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1275. {
  1276. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1277. return hal_soc->ops->hal_rx_mpdu_get_to_ds(buf);
  1278. }
  1279. /*
  1280. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1281. * from rx_mpdu_start
  1282. * @hal_soc_hdl: hal soc handle
  1283. * @buf: pointer to the start of RX PKT TLV header
  1284. *
  1285. * Return: uint32_t(fr_ds)
  1286. */
  1287. static inline uint32_t
  1288. hal_rx_mpdu_get_fr_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1289. {
  1290. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1291. return hal_soc->ops->hal_rx_mpdu_get_fr_ds(buf);
  1292. }
  1293. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1294. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1295. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1296. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1297. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1298. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1299. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1300. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1301. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1302. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1303. /*
  1304. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1305. * @hal_soc_hdl: hal soc handle
  1306. * @buf: pointer to the start of RX PKT TLV headera
  1307. * @mac_addr: pointer to mac address
  1308. *
  1309. * Return: success/failure
  1310. */
  1311. static inline
  1312. QDF_STATUS hal_rx_mpdu_get_addr1(hal_soc_handle_t hal_soc_hdl,
  1313. uint8_t *buf, uint8_t *mac_addr)
  1314. {
  1315. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1316. return hal_soc->ops->hal_rx_mpdu_get_addr1(buf, mac_addr);
  1317. }
  1318. /*
  1319. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1320. * in the packet
  1321. * @hal_soc_hdl: hal soc handle
  1322. * @buf: pointer to the start of RX PKT TLV header
  1323. * @mac_addr: pointer to mac address
  1324. *
  1325. * Return: success/failure
  1326. */
  1327. static inline
  1328. QDF_STATUS hal_rx_mpdu_get_addr2(hal_soc_handle_t hal_soc_hdl,
  1329. uint8_t *buf, uint8_t *mac_addr)
  1330. {
  1331. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1332. return hal_soc->ops->hal_rx_mpdu_get_addr2(buf, mac_addr);
  1333. }
  1334. /*
  1335. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1336. * in the packet
  1337. * @hal_soc_hdl: hal soc handle
  1338. * @buf: pointer to the start of RX PKT TLV header
  1339. * @mac_addr: pointer to mac address
  1340. *
  1341. * Return: success/failure
  1342. */
  1343. static inline
  1344. QDF_STATUS hal_rx_mpdu_get_addr3(hal_soc_handle_t hal_soc_hdl,
  1345. uint8_t *buf, uint8_t *mac_addr)
  1346. {
  1347. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1348. return hal_soc->ops->hal_rx_mpdu_get_addr3(buf, mac_addr);
  1349. }
  1350. /*
  1351. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1352. * in the packet
  1353. * @hal_soc_hdl: hal_soc handle
  1354. * @buf: pointer to the start of RX PKT TLV header
  1355. * @mac_addr: pointer to mac address
  1356. * Return: success/failure
  1357. */
  1358. static inline
  1359. QDF_STATUS hal_rx_mpdu_get_addr4(hal_soc_handle_t hal_soc_hdl,
  1360. uint8_t *buf, uint8_t *mac_addr)
  1361. {
  1362. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1363. return hal_soc->ops->hal_rx_mpdu_get_addr4(buf, mac_addr);
  1364. }
  1365. /**
  1366. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1367. * from rx_msdu_end TLV
  1368. *
  1369. * @ buf: pointer to the start of RX PKT TLV headers
  1370. * Return: da index
  1371. */
  1372. static inline uint16_t
  1373. hal_rx_msdu_end_da_idx_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1374. {
  1375. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1376. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1377. }
  1378. /**
  1379. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1380. * from rx_msdu_end TLV
  1381. * @hal_soc_hdl: hal soc handle
  1382. * @ buf: pointer to the start of RX PKT TLV headers
  1383. *
  1384. * Return: da_is_valid
  1385. */
  1386. static inline uint8_t
  1387. hal_rx_msdu_end_da_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  1388. uint8_t *buf)
  1389. {
  1390. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1391. return hal_soc->ops->hal_rx_msdu_end_da_is_valid_get(buf);
  1392. }
  1393. /**
  1394. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1395. * from rx_msdu_end TLV
  1396. *
  1397. * @buf: pointer to the start of RX PKT TLV headers
  1398. *
  1399. * Return: da_is_mcbc
  1400. */
  1401. static inline uint8_t
  1402. hal_rx_msdu_end_da_is_mcbc_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1403. {
  1404. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1405. return hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get(buf);
  1406. }
  1407. /**
  1408. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1409. * from rx_msdu_end TLV
  1410. * @hal_soc_hdl: hal soc handle
  1411. * @buf: pointer to the start of RX PKT TLV headers
  1412. *
  1413. * Return: first_msdu
  1414. */
  1415. static inline uint8_t
  1416. hal_rx_msdu_end_first_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1417. uint8_t *buf)
  1418. {
  1419. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1420. return hal_soc->ops->hal_rx_msdu_end_first_msdu_get(buf);
  1421. }
  1422. /**
  1423. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1424. * from rx_msdu_end TLV
  1425. * @hal_soc_hdl: hal soc handle
  1426. * @buf: pointer to the start of RX PKT TLV headers
  1427. *
  1428. * Return: last_msdu
  1429. */
  1430. static inline uint8_t
  1431. hal_rx_msdu_end_last_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1432. uint8_t *buf)
  1433. {
  1434. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1435. return hal_soc->ops->hal_rx_msdu_end_last_msdu_get(buf);
  1436. }
  1437. /**
  1438. * hal_rx_msdu_cce_metadata_get: API to get CCE metadata
  1439. * from rx_msdu_end TLV
  1440. * @buf: pointer to the start of RX PKT TLV headers
  1441. * Return: cce_meta_data
  1442. */
  1443. static inline uint16_t
  1444. hal_rx_msdu_cce_metadata_get(hal_soc_handle_t hal_soc_hdl,
  1445. uint8_t *buf)
  1446. {
  1447. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1448. return hal_soc->ops->hal_rx_msdu_cce_metadata_get(buf);
  1449. }
  1450. /*******************************************************************************
  1451. * RX ERROR APIS
  1452. ******************************************************************************/
  1453. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1454. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1455. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1456. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1457. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1458. /**
  1459. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1460. * from rx_mpdu_end TLV
  1461. *
  1462. * @buf: pointer to the start of RX PKT TLV headers
  1463. * Return: uint32_t(decrypt_err)
  1464. */
  1465. static inline uint32_t
  1466. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1467. {
  1468. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1469. struct rx_mpdu_end *mpdu_end =
  1470. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1471. uint32_t decrypt_err;
  1472. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1473. return decrypt_err;
  1474. }
  1475. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1476. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1477. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1478. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1479. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1480. /**
  1481. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1482. * from rx_mpdu_end TLV
  1483. *
  1484. * @buf: pointer to the start of RX PKT TLV headers
  1485. * Return: uint32_t(mic_err)
  1486. */
  1487. static inline uint32_t
  1488. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1489. {
  1490. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1491. struct rx_mpdu_end *mpdu_end =
  1492. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1493. uint32_t mic_err;
  1494. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1495. return mic_err;
  1496. }
  1497. /*******************************************************************************
  1498. * RX REO ERROR APIS
  1499. ******************************************************************************/
  1500. #define HAL_RX_NUM_MSDU_DESC 6
  1501. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1502. /* TODO: rework the structure */
  1503. struct hal_rx_msdu_list {
  1504. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1505. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1506. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1507. /* physical address of the msdu */
  1508. uint64_t paddr[HAL_RX_NUM_MSDU_DESC];
  1509. };
  1510. struct hal_buf_info {
  1511. uint64_t paddr;
  1512. uint32_t sw_cookie;
  1513. uint8_t rbm;
  1514. };
  1515. /**
  1516. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1517. * @msdu_link_ptr - msdu link ptr
  1518. * @hal - pointer to hal_soc
  1519. * Return - Pointer to rx_msdu_details structure
  1520. *
  1521. */
  1522. static inline
  1523. void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr,
  1524. struct hal_soc *hal_soc)
  1525. {
  1526. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1527. }
  1528. /**
  1529. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1530. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1531. * @hal - pointer to hal_soc
  1532. * Return - Pointer to rx_msdu_desc_info structure.
  1533. *
  1534. */
  1535. static inline
  1536. void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr,
  1537. struct hal_soc *hal_soc)
  1538. {
  1539. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1540. }
  1541. /* This special cookie value will be used to indicate FW allocated buffers
  1542. * received through RXDMA2SW ring for RXDMA WARs
  1543. */
  1544. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1545. /**
  1546. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1547. * from the MSDU link descriptor
  1548. *
  1549. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1550. * MSDU link descriptor (struct rx_msdu_link)
  1551. *
  1552. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1553. *
  1554. * @num_msdus: Number of MSDUs in the MPDU
  1555. *
  1556. * Return: void
  1557. */
  1558. static inline void hal_rx_msdu_list_get(hal_soc_handle_t hal_soc_hdl,
  1559. void *msdu_link_desc,
  1560. struct hal_rx_msdu_list *msdu_list,
  1561. uint16_t *num_msdus)
  1562. {
  1563. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1564. struct rx_msdu_details *msdu_details;
  1565. struct rx_msdu_desc_info *msdu_desc_info;
  1566. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1567. int i;
  1568. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1569. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1570. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1571. __func__, __LINE__, msdu_link, msdu_details);
  1572. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1573. /* num_msdus received in mpdu descriptor may be incorrect
  1574. * sometimes due to HW issue. Check msdu buffer address also
  1575. */
  1576. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1577. &msdu_details[i].buffer_addr_info_details) == 0) {
  1578. /* set the last msdu bit in the prev msdu_desc_info */
  1579. msdu_desc_info =
  1580. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1581. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1582. break;
  1583. }
  1584. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1585. hal_soc);
  1586. /* set first MSDU bit or the last MSDU bit */
  1587. if (!i)
  1588. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1589. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1590. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1591. msdu_list->msdu_info[i].msdu_flags =
  1592. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1593. msdu_list->msdu_info[i].msdu_len =
  1594. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1595. msdu_list->sw_cookie[i] =
  1596. HAL_RX_BUF_COOKIE_GET(
  1597. &msdu_details[i].buffer_addr_info_details);
  1598. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1599. &msdu_details[i].buffer_addr_info_details);
  1600. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  1601. &msdu_details[i].buffer_addr_info_details) |
  1602. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  1603. &msdu_details[i].buffer_addr_info_details) << 32;
  1604. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1605. "[%s][%d] i=%d sw_cookie=%d",
  1606. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1607. }
  1608. *num_msdus = i;
  1609. }
  1610. /**
  1611. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1612. * destination ring ID from the msdu desc info
  1613. *
  1614. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1615. * the current descriptor
  1616. *
  1617. * Return: dst_ind (REO destination ring ID)
  1618. */
  1619. static inline uint32_t
  1620. hal_rx_msdu_reo_dst_ind_get(hal_soc_handle_t hal_soc_hdl, void *msdu_link_desc)
  1621. {
  1622. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1623. struct rx_msdu_details *msdu_details;
  1624. struct rx_msdu_desc_info *msdu_desc_info;
  1625. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1626. uint32_t dst_ind;
  1627. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1628. /* The first msdu in the link should exsist */
  1629. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1630. hal_soc);
  1631. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1632. return dst_ind;
  1633. }
  1634. /**
  1635. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1636. * cookie from the REO destination ring element
  1637. *
  1638. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1639. * the current descriptor
  1640. * @ buf_info: structure to return the buffer information
  1641. * Return: void
  1642. */
  1643. static inline
  1644. void hal_rx_reo_buf_paddr_get(hal_ring_desc_t rx_desc,
  1645. struct hal_buf_info *buf_info)
  1646. {
  1647. struct reo_destination_ring *reo_ring =
  1648. (struct reo_destination_ring *)rx_desc;
  1649. buf_info->paddr =
  1650. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1651. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1652. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1653. }
  1654. /**
  1655. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1656. *
  1657. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1658. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1659. * descriptor
  1660. */
  1661. enum hal_rx_reo_buf_type {
  1662. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1663. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1664. };
  1665. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1666. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1667. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1668. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1669. #define HAL_RX_REO_QUEUE_NUMBER_GET(reo_desc) (((*(((uint32_t *)reo_desc) + \
  1670. (REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_OFFSET >> 2))) & \
  1671. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_MASK) >> \
  1672. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_LSB)
  1673. /**
  1674. * enum hal_reo_error_code: Error code describing the type of error detected
  1675. *
  1676. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1677. * REO_ENTRANCE ring is set to 0
  1678. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1679. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1680. * having been setup
  1681. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1682. * Retry bit set: duplicate frame
  1683. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1684. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1685. * received with 2K jump in SN
  1686. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1687. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1688. * with SN falling within the OOR window
  1689. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1690. * OOR window
  1691. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1692. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1693. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1694. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1695. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1696. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1697. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1698. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1699. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1700. * in the process of making updates to this descriptor
  1701. */
  1702. enum hal_reo_error_code {
  1703. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1704. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1705. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1706. HAL_REO_ERR_NON_BA_DUPLICATE,
  1707. HAL_REO_ERR_BA_DUPLICATE,
  1708. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1709. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1710. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1711. HAL_REO_ERR_BAR_FRAME_OOR,
  1712. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1713. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1714. HAL_REO_ERR_PN_CHECK_FAILED,
  1715. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1716. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1717. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1718. HAL_REO_ERR_MAX
  1719. };
  1720. /**
  1721. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1722. *
  1723. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1724. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1725. * overflow
  1726. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1727. * incomplete
  1728. * MPDU from the PHY
  1729. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1730. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1731. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1732. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1733. * encrypted but wasn’t
  1734. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1735. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1736. * the max allowed
  1737. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1738. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1739. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1740. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1741. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1742. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1743. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1744. */
  1745. enum hal_rxdma_error_code {
  1746. HAL_RXDMA_ERR_OVERFLOW = 0,
  1747. HAL_RXDMA_ERR_MPDU_LENGTH,
  1748. HAL_RXDMA_ERR_FCS,
  1749. HAL_RXDMA_ERR_DECRYPT,
  1750. HAL_RXDMA_ERR_TKIP_MIC,
  1751. HAL_RXDMA_ERR_UNENCRYPTED,
  1752. HAL_RXDMA_ERR_MSDU_LEN,
  1753. HAL_RXDMA_ERR_MSDU_LIMIT,
  1754. HAL_RXDMA_ERR_WIFI_PARSE,
  1755. HAL_RXDMA_ERR_AMSDU_PARSE,
  1756. HAL_RXDMA_ERR_SA_TIMEOUT,
  1757. HAL_RXDMA_ERR_DA_TIMEOUT,
  1758. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1759. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1760. HAL_RXDMA_ERR_WAR = 31,
  1761. HAL_RXDMA_ERR_MAX
  1762. };
  1763. /**
  1764. * HW BM action settings in WBM release ring
  1765. */
  1766. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1767. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1768. /**
  1769. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1770. * release of this buffer or descriptor
  1771. *
  1772. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1773. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1774. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1775. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1776. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1777. */
  1778. enum hal_rx_wbm_error_source {
  1779. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1780. HAL_RX_WBM_ERR_SRC_RXDMA,
  1781. HAL_RX_WBM_ERR_SRC_REO,
  1782. HAL_RX_WBM_ERR_SRC_FW,
  1783. HAL_RX_WBM_ERR_SRC_SW,
  1784. };
  1785. /**
  1786. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1787. * released
  1788. *
  1789. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1790. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1791. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1792. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1793. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1794. */
  1795. enum hal_rx_wbm_buf_type {
  1796. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1797. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1798. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1799. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1800. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1801. };
  1802. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1803. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1804. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1805. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1806. /**
  1807. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1808. * PN check failure
  1809. *
  1810. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1811. *
  1812. * Return: true: error caused by PN check, false: other error
  1813. */
  1814. static inline bool hal_rx_reo_is_pn_error(hal_ring_desc_t rx_desc)
  1815. {
  1816. struct reo_destination_ring *reo_desc =
  1817. (struct reo_destination_ring *)rx_desc;
  1818. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1819. HAL_REO_ERR_PN_CHECK_FAILED) |
  1820. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1821. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1822. true : false;
  1823. }
  1824. /**
  1825. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1826. * the sequence number
  1827. *
  1828. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1829. *
  1830. * Return: true: error caused by 2K jump, false: other error
  1831. */
  1832. static inline bool hal_rx_reo_is_2k_jump(hal_ring_desc_t rx_desc)
  1833. {
  1834. struct reo_destination_ring *reo_desc =
  1835. (struct reo_destination_ring *)rx_desc;
  1836. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1837. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1838. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1839. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1840. true : false;
  1841. }
  1842. /**
  1843. * hal_rx_reo_is_oor_error() - Indicate if this error was caused by OOR
  1844. *
  1845. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1846. *
  1847. * Return: true: error caused by OOR, false: other error
  1848. */
  1849. static inline bool hal_rx_reo_is_oor_error(void *rx_desc)
  1850. {
  1851. struct reo_destination_ring *reo_desc =
  1852. (struct reo_destination_ring *)rx_desc;
  1853. return (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1854. HAL_REO_ERR_REGULAR_FRAME_OOR) ? true : false;
  1855. }
  1856. #define HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  1857. /**
  1858. * hal_dump_wbm_rel_desc() - dump wbm release descriptor
  1859. * @hal_desc: hardware descriptor pointer
  1860. *
  1861. * This function will print wbm release descriptor
  1862. *
  1863. * Return: none
  1864. */
  1865. static inline void hal_dump_wbm_rel_desc(void *src_srng_desc)
  1866. {
  1867. uint32_t *wbm_comp = (uint32_t *)src_srng_desc;
  1868. uint32_t i;
  1869. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1870. "Current Rx wbm release descriptor is");
  1871. for (i = 0; i < HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS; i++) {
  1872. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1873. "DWORD[i] = 0x%x", wbm_comp[i]);
  1874. }
  1875. }
  1876. /**
  1877. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1878. *
  1879. * @ hal_soc_hdl : HAL version of the SOC pointer
  1880. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1881. * @ buf_addr_info : void pointer to the buffer_addr_info
  1882. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1883. *
  1884. * Return: void
  1885. */
  1886. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1887. static inline
  1888. void hal_rx_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  1889. void *src_srng_desc,
  1890. hal_buff_addrinfo_t buf_addr_info,
  1891. uint8_t bm_action)
  1892. {
  1893. struct wbm_release_ring *wbm_rel_srng =
  1894. (struct wbm_release_ring *)src_srng_desc;
  1895. uint32_t addr_31_0;
  1896. uint8_t addr_39_32;
  1897. /* Structure copy !!! */
  1898. wbm_rel_srng->released_buff_or_desc_addr_info =
  1899. *((struct buffer_addr_info *)buf_addr_info);
  1900. addr_31_0 =
  1901. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  1902. addr_39_32 =
  1903. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  1904. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1905. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1906. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1907. bm_action);
  1908. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1909. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1910. /* WBM error is indicated when any of the link descriptors given to
  1911. * WBM has a NULL address, and one those paths is the link descriptors
  1912. * released from host after processing RXDMA errors,
  1913. * or from Rx defrag path, and we want to add an assert here to ensure
  1914. * host is not releasing descriptors with NULL address.
  1915. */
  1916. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  1917. hal_dump_wbm_rel_desc(src_srng_desc);
  1918. qdf_assert_always(0);
  1919. }
  1920. }
  1921. /*
  1922. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1923. * REO entrance ring
  1924. *
  1925. * @ soc: HAL version of the SOC pointer
  1926. * @ pa: Physical address of the MSDU Link Descriptor
  1927. * @ cookie: SW cookie to get to the virtual address
  1928. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1929. * to the error enabled REO queue
  1930. *
  1931. * Return: void
  1932. */
  1933. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1934. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1935. {
  1936. /* TODO */
  1937. }
  1938. /**
  1939. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1940. * BUFFER_ADDR_INFO, give the RX descriptor
  1941. * (Assumption -- BUFFER_ADDR_INFO is the
  1942. * first field in the descriptor structure)
  1943. */
  1944. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) \
  1945. ((hal_link_desc_t)(ring_desc))
  1946. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1947. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1948. /**
  1949. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1950. * from the BUFFER_ADDR_INFO structure
  1951. * given a REO destination ring descriptor.
  1952. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1953. *
  1954. * Return: uint8_t (value of the return_buffer_manager)
  1955. */
  1956. static inline
  1957. uint8_t hal_rx_ret_buf_manager_get(hal_ring_desc_t ring_desc)
  1958. {
  1959. /*
  1960. * The following macro takes buf_addr_info as argument,
  1961. * but since buf_addr_info is the first field in ring_desc
  1962. * Hence the following call is OK
  1963. */
  1964. return HAL_RX_BUF_RBM_GET(ring_desc);
  1965. }
  1966. /*******************************************************************************
  1967. * RX WBM ERROR APIS
  1968. ******************************************************************************/
  1969. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1970. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  1971. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  1972. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  1973. /**
  1974. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  1975. * the frame to this release ring
  1976. *
  1977. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  1978. * frame to this queue
  1979. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  1980. * received routing instructions. No error within REO was detected
  1981. */
  1982. enum hal_rx_wbm_reo_push_reason {
  1983. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  1984. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  1985. };
  1986. /**
  1987. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  1988. * this release ring
  1989. *
  1990. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  1991. * this frame to this queue
  1992. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  1993. * per received routing instructions. No error within RXDMA was detected
  1994. */
  1995. enum hal_rx_wbm_rxdma_push_reason {
  1996. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  1997. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  1998. };
  1999. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  2000. (((*(((uint32_t *) wbm_desc) + \
  2001. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  2002. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  2003. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  2004. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  2005. (((*(((uint32_t *) wbm_desc) + \
  2006. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  2007. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  2008. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  2009. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  2010. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  2011. wbm_desc)->released_buff_or_desc_addr_info)
  2012. /**
  2013. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  2014. * humman readable format.
  2015. * @ rx_attn: pointer the rx_attention TLV in pkt.
  2016. * @ dbg_level: log level.
  2017. *
  2018. * Return: void
  2019. */
  2020. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  2021. uint8_t dbg_level)
  2022. {
  2023. hal_verbose_debug(
  2024. "rx_attention tlv (1/2) - "
  2025. "rxpcu_mpdu_filter_in_category: %x "
  2026. "sw_frame_group_id: %x "
  2027. "reserved_0: %x "
  2028. "phy_ppdu_id: %x "
  2029. "first_mpdu : %x "
  2030. "reserved_1a: %x "
  2031. "mcast_bcast: %x "
  2032. "ast_index_not_found: %x "
  2033. "ast_index_timeout: %x "
  2034. "power_mgmt: %x "
  2035. "non_qos: %x "
  2036. "null_data: %x "
  2037. "mgmt_type: %x "
  2038. "ctrl_type: %x "
  2039. "more_data: %x "
  2040. "eosp: %x "
  2041. "a_msdu_error: %x "
  2042. "fragment_flag: %x "
  2043. "order: %x "
  2044. "cce_match: %x "
  2045. "overflow_err: %x "
  2046. "msdu_length_err: %x "
  2047. "tcp_udp_chksum_fail: %x "
  2048. "ip_chksum_fail: %x "
  2049. "sa_idx_invalid: %x "
  2050. "da_idx_invalid: %x "
  2051. "reserved_1b: %x "
  2052. "rx_in_tx_decrypt_byp: %x ",
  2053. rx_attn->rxpcu_mpdu_filter_in_category,
  2054. rx_attn->sw_frame_group_id,
  2055. rx_attn->reserved_0,
  2056. rx_attn->phy_ppdu_id,
  2057. rx_attn->first_mpdu,
  2058. rx_attn->reserved_1a,
  2059. rx_attn->mcast_bcast,
  2060. rx_attn->ast_index_not_found,
  2061. rx_attn->ast_index_timeout,
  2062. rx_attn->power_mgmt,
  2063. rx_attn->non_qos,
  2064. rx_attn->null_data,
  2065. rx_attn->mgmt_type,
  2066. rx_attn->ctrl_type,
  2067. rx_attn->more_data,
  2068. rx_attn->eosp,
  2069. rx_attn->a_msdu_error,
  2070. rx_attn->fragment_flag,
  2071. rx_attn->order,
  2072. rx_attn->cce_match,
  2073. rx_attn->overflow_err,
  2074. rx_attn->msdu_length_err,
  2075. rx_attn->tcp_udp_chksum_fail,
  2076. rx_attn->ip_chksum_fail,
  2077. rx_attn->sa_idx_invalid,
  2078. rx_attn->da_idx_invalid,
  2079. rx_attn->reserved_1b,
  2080. rx_attn->rx_in_tx_decrypt_byp);
  2081. hal_verbose_debug(
  2082. "rx_attention tlv (2/2) - "
  2083. "encrypt_required: %x "
  2084. "directed: %x "
  2085. "buffer_fragment: %x "
  2086. "mpdu_length_err: %x "
  2087. "tkip_mic_err: %x "
  2088. "decrypt_err: %x "
  2089. "unencrypted_frame_err: %x "
  2090. "fcs_err: %x "
  2091. "flow_idx_timeout: %x "
  2092. "flow_idx_invalid: %x "
  2093. "wifi_parser_error: %x "
  2094. "amsdu_parser_error: %x "
  2095. "sa_idx_timeout: %x "
  2096. "da_idx_timeout: %x "
  2097. "msdu_limit_error: %x "
  2098. "da_is_valid: %x "
  2099. "da_is_mcbc: %x "
  2100. "sa_is_valid: %x "
  2101. "decrypt_status_code: %x "
  2102. "rx_bitmap_not_updated: %x "
  2103. "reserved_2: %x "
  2104. "msdu_done: %x ",
  2105. rx_attn->encrypt_required,
  2106. rx_attn->directed,
  2107. rx_attn->buffer_fragment,
  2108. rx_attn->mpdu_length_err,
  2109. rx_attn->tkip_mic_err,
  2110. rx_attn->decrypt_err,
  2111. rx_attn->unencrypted_frame_err,
  2112. rx_attn->fcs_err,
  2113. rx_attn->flow_idx_timeout,
  2114. rx_attn->flow_idx_invalid,
  2115. rx_attn->wifi_parser_error,
  2116. rx_attn->amsdu_parser_error,
  2117. rx_attn->sa_idx_timeout,
  2118. rx_attn->da_idx_timeout,
  2119. rx_attn->msdu_limit_error,
  2120. rx_attn->da_is_valid,
  2121. rx_attn->da_is_mcbc,
  2122. rx_attn->sa_is_valid,
  2123. rx_attn->decrypt_status_code,
  2124. rx_attn->rx_bitmap_not_updated,
  2125. rx_attn->reserved_2,
  2126. rx_attn->msdu_done);
  2127. }
  2128. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2129. uint8_t dbg_level,
  2130. struct hal_soc *hal)
  2131. {
  2132. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2133. }
  2134. /**
  2135. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2136. * human readable format.
  2137. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2138. * @ dbg_level: log level.
  2139. *
  2140. * Return: void
  2141. */
  2142. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2143. struct rx_msdu_end *msdu_end,
  2144. uint8_t dbg_level)
  2145. {
  2146. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2147. }
  2148. /**
  2149. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2150. * human readable format.
  2151. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2152. * @ dbg_level: log level.
  2153. *
  2154. * Return: void
  2155. */
  2156. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2157. uint8_t dbg_level)
  2158. {
  2159. hal_verbose_debug(
  2160. "rx_mpdu_end tlv - "
  2161. "rxpcu_mpdu_filter_in_category: %x "
  2162. "sw_frame_group_id: %x "
  2163. "phy_ppdu_id: %x "
  2164. "unsup_ktype_short_frame: %x "
  2165. "rx_in_tx_decrypt_byp: %x "
  2166. "overflow_err: %x "
  2167. "mpdu_length_err: %x "
  2168. "tkip_mic_err: %x "
  2169. "decrypt_err: %x "
  2170. "unencrypted_frame_err: %x "
  2171. "pn_fields_contain_valid_info: %x "
  2172. "fcs_err: %x "
  2173. "msdu_length_err: %x "
  2174. "rxdma0_destination_ring: %x "
  2175. "rxdma1_destination_ring: %x "
  2176. "decrypt_status_code: %x "
  2177. "rx_bitmap_not_updated: %x ",
  2178. mpdu_end->rxpcu_mpdu_filter_in_category,
  2179. mpdu_end->sw_frame_group_id,
  2180. mpdu_end->phy_ppdu_id,
  2181. mpdu_end->unsup_ktype_short_frame,
  2182. mpdu_end->rx_in_tx_decrypt_byp,
  2183. mpdu_end->overflow_err,
  2184. mpdu_end->mpdu_length_err,
  2185. mpdu_end->tkip_mic_err,
  2186. mpdu_end->decrypt_err,
  2187. mpdu_end->unencrypted_frame_err,
  2188. mpdu_end->pn_fields_contain_valid_info,
  2189. mpdu_end->fcs_err,
  2190. mpdu_end->msdu_length_err,
  2191. mpdu_end->rxdma0_destination_ring,
  2192. mpdu_end->rxdma1_destination_ring,
  2193. mpdu_end->decrypt_status_code,
  2194. mpdu_end->rx_bitmap_not_updated);
  2195. }
  2196. #ifdef NO_RX_PKT_HDR_TLV
  2197. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2198. uint8_t dbg_level)
  2199. {
  2200. }
  2201. #else
  2202. /**
  2203. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2204. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2205. * @ dbg_level: log level.
  2206. *
  2207. * Return: void
  2208. */
  2209. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2210. uint8_t dbg_level)
  2211. {
  2212. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2213. hal_verbose_debug(
  2214. "\n---------------\n"
  2215. "rx_pkt_hdr_tlv \n"
  2216. "---------------\n"
  2217. "phy_ppdu_id %d ",
  2218. pkt_hdr_tlv->phy_ppdu_id);
  2219. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2220. }
  2221. #endif
  2222. /**
  2223. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2224. * structure
  2225. * @hal_ring: pointer to hal_srng structure
  2226. *
  2227. * Return: ring_id
  2228. */
  2229. static inline uint8_t hal_srng_ring_id_get(hal_ring_handle_t hal_ring_hdl)
  2230. {
  2231. return ((struct hal_srng *)hal_ring_hdl)->ring_id;
  2232. }
  2233. /* Rx MSDU link pointer info */
  2234. struct hal_rx_msdu_link_ptr_info {
  2235. struct rx_msdu_link msdu_link;
  2236. struct hal_buf_info msdu_link_buf_info;
  2237. };
  2238. /**
  2239. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2240. *
  2241. * @nbuf: Pointer to data buffer field
  2242. * Returns: pointer to rx_pkt_tlvs
  2243. */
  2244. static inline
  2245. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2246. {
  2247. return (struct rx_pkt_tlvs *)rx_buf_start;
  2248. }
  2249. /**
  2250. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2251. *
  2252. * @pkt_tlvs: Pointer to pkt_tlvs
  2253. * Returns: pointer to rx_mpdu_info structure
  2254. */
  2255. static inline
  2256. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2257. {
  2258. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2259. }
  2260. #define DOT11_SEQ_FRAG_MASK 0x000f
  2261. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2262. /**
  2263. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2264. *
  2265. * @nbuf: Network buffer
  2266. * Returns: rx fragment number
  2267. */
  2268. static inline
  2269. uint8_t hal_rx_get_rx_fragment_number(struct hal_soc *hal_soc,
  2270. uint8_t *buf)
  2271. {
  2272. return hal_soc->ops->hal_rx_get_rx_fragment_number(buf);
  2273. }
  2274. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2275. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2276. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2277. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2278. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2279. /**
  2280. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2281. *
  2282. * @nbuf: Network buffer
  2283. * Returns: rx more fragment bit
  2284. */
  2285. static inline
  2286. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2287. {
  2288. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2289. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2290. uint16_t frame_ctrl = 0;
  2291. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2292. DOT11_FC1_MORE_FRAG_OFFSET;
  2293. /* more fragment bit if at offset bit 4 */
  2294. return frame_ctrl;
  2295. }
  2296. /**
  2297. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2298. *
  2299. * @nbuf: Network buffer
  2300. * Returns: rx more fragment bit
  2301. *
  2302. */
  2303. static inline
  2304. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2305. {
  2306. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2307. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2308. uint16_t frame_ctrl = 0;
  2309. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2310. return frame_ctrl;
  2311. }
  2312. /*
  2313. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2314. *
  2315. * @nbuf: Network buffer
  2316. * Returns: flag to indicate whether the nbuf has MC/BC address
  2317. */
  2318. static inline
  2319. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2320. {
  2321. uint8 *buf = qdf_nbuf_data(nbuf);
  2322. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2323. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2324. return rx_attn->mcast_bcast;
  2325. }
  2326. /*
  2327. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2328. * @hal_soc_hdl: hal soc handle
  2329. * @nbuf: Network buffer
  2330. *
  2331. * Return: value of sequence control valid field
  2332. */
  2333. static inline
  2334. uint8_t hal_rx_get_mpdu_sequence_control_valid(hal_soc_handle_t hal_soc_hdl,
  2335. uint8_t *buf)
  2336. {
  2337. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2338. return hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid(buf);
  2339. }
  2340. /*
  2341. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2342. * @hal_soc_hdl: hal soc handle
  2343. * @nbuf: Network buffer
  2344. *
  2345. * Returns: value of frame control valid field
  2346. */
  2347. static inline
  2348. uint8_t hal_rx_get_mpdu_frame_control_valid(hal_soc_handle_t hal_soc_hdl,
  2349. uint8_t *buf)
  2350. {
  2351. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2352. return hal_soc->ops->hal_rx_get_mpdu_frame_control_valid(buf);
  2353. }
  2354. /**
  2355. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2356. * @hal_soc_hdl: hal soc handle
  2357. * @nbuf: Network buffer
  2358. * Returns: value of mpdu 4th address valid field
  2359. */
  2360. static inline
  2361. bool hal_rx_get_mpdu_mac_ad4_valid(hal_soc_handle_t hal_soc_hdl,
  2362. uint8_t *buf)
  2363. {
  2364. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2365. return hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid(buf);
  2366. }
  2367. /*
  2368. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2369. *
  2370. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2371. * Returns: None
  2372. */
  2373. static inline
  2374. void hal_rx_clear_mpdu_desc_info(
  2375. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2376. {
  2377. qdf_mem_zero(rx_mpdu_desc_info,
  2378. sizeof(*rx_mpdu_desc_info));
  2379. }
  2380. /*
  2381. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2382. *
  2383. * @msdu_link_ptr: HAL view of msdu link ptr
  2384. * @size: number of msdu link pointers
  2385. * Returns: None
  2386. */
  2387. static inline
  2388. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2389. int size)
  2390. {
  2391. qdf_mem_zero(msdu_link_ptr,
  2392. (sizeof(*msdu_link_ptr) * size));
  2393. }
  2394. /*
  2395. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2396. * @msdu_link_ptr: msdu link pointer
  2397. * @mpdu_desc_info: mpdu descriptor info
  2398. *
  2399. * Build a list of msdus using msdu link pointer. If the
  2400. * number of msdus are more, chain them together
  2401. *
  2402. * Returns: Number of processed msdus
  2403. */
  2404. static inline
  2405. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2406. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2407. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2408. {
  2409. int j;
  2410. struct rx_msdu_link *msdu_link_ptr =
  2411. &msdu_link_ptr_info->msdu_link;
  2412. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2413. struct rx_msdu_details *msdu_details =
  2414. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2415. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2416. struct rx_msdu_desc_info *msdu_desc_info;
  2417. uint8_t fragno, more_frag;
  2418. uint8_t *rx_desc_info;
  2419. struct hal_rx_msdu_list msdu_list;
  2420. for (j = 0; j < num_msdus; j++) {
  2421. msdu_desc_info =
  2422. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2423. hal_soc);
  2424. msdu_list.msdu_info[j].msdu_flags =
  2425. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2426. msdu_list.msdu_info[j].msdu_len =
  2427. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2428. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2429. &msdu_details[j].buffer_addr_info_details);
  2430. }
  2431. /* Chain msdu links together */
  2432. if (prev_msdu_link_ptr) {
  2433. /* 31-0 bits of the physical address */
  2434. prev_msdu_link_ptr->
  2435. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2436. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2437. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2438. /* 39-32 bits of the physical address */
  2439. prev_msdu_link_ptr->
  2440. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2441. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2442. >> 32) &
  2443. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2444. prev_msdu_link_ptr->
  2445. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2446. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2447. }
  2448. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2449. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2450. /* mark first and last MSDUs */
  2451. rx_desc_info = qdf_nbuf_data(msdu);
  2452. fragno = hal_rx_get_rx_fragment_number(hal_soc, rx_desc_info);
  2453. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2454. /* TODO: create skb->fragslist[] */
  2455. if (more_frag == 0) {
  2456. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2457. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2458. } else if (fragno == 1) {
  2459. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2460. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2461. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2462. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2463. }
  2464. num_msdus++;
  2465. /* Number of MSDUs per mpdu descriptor is updated */
  2466. mpdu_desc_info->msdu_count += num_msdus;
  2467. } else {
  2468. num_msdus = 0;
  2469. prev_msdu_link_ptr = msdu_link_ptr;
  2470. }
  2471. return num_msdus;
  2472. }
  2473. /*
  2474. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2475. *
  2476. * @ring_desc: HAL view of ring descriptor
  2477. * @mpdu_des_info: saved mpdu desc info
  2478. * @msdu_link_ptr: saved msdu link ptr
  2479. *
  2480. * API used explicitly for rx defrag to update ring desc with
  2481. * mpdu desc info and msdu link ptr before reinjecting the
  2482. * packet back to REO
  2483. *
  2484. * Returns: None
  2485. */
  2486. static inline
  2487. void hal_rx_defrag_update_src_ring_desc(
  2488. hal_ring_desc_t ring_desc,
  2489. void *saved_mpdu_desc_info,
  2490. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2491. {
  2492. struct reo_entrance_ring *reo_ent_ring;
  2493. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2494. struct hal_buf_info buf_info;
  2495. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2496. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2497. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2498. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2499. sizeof(*reo_ring_mpdu_desc_info));
  2500. /*
  2501. * TODO: Check for additional fields that need configuration in
  2502. * reo_ring_mpdu_desc_info
  2503. */
  2504. /* Update msdu_link_ptr in the reo entrance ring */
  2505. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2506. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2507. buf_info.sw_cookie =
  2508. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2509. }
  2510. /*
  2511. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2512. *
  2513. * @msdu_link_desc_va: msdu link descriptor handle
  2514. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2515. *
  2516. * API used to save msdu link information along with physical
  2517. * address. The API also copues the sw cookie.
  2518. *
  2519. * Returns: None
  2520. */
  2521. static inline
  2522. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2523. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2524. struct hal_buf_info *hbi)
  2525. {
  2526. struct rx_msdu_link *msdu_link_ptr =
  2527. (struct rx_msdu_link *)msdu_link_desc_va;
  2528. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2529. sizeof(struct rx_msdu_link));
  2530. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2531. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2532. }
  2533. /*
  2534. * hal_rx_get_desc_len(): Returns rx descriptor length
  2535. *
  2536. * Returns the size of rx_pkt_tlvs which follows the
  2537. * data in the nbuf
  2538. *
  2539. * Returns: Length of rx descriptor
  2540. */
  2541. static inline
  2542. uint16_t hal_rx_get_desc_len(void)
  2543. {
  2544. return SIZE_OF_DATA_RX_TLV;
  2545. }
  2546. /*
  2547. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2548. * reo_entrance_ring descriptor
  2549. *
  2550. * @reo_ent_desc: reo_entrance_ring descriptor
  2551. * Returns: value of rxdma_push_reason
  2552. */
  2553. static inline
  2554. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(hal_rxdma_desc_t reo_ent_desc)
  2555. {
  2556. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2557. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2558. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2559. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2560. }
  2561. /**
  2562. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2563. * reo_entrance_ring descriptor
  2564. * @reo_ent_desc: reo_entrance_ring descriptor
  2565. * Return: value of rxdma_error_code
  2566. */
  2567. static inline
  2568. uint8_t hal_rx_reo_ent_rxdma_error_code_get(hal_rxdma_desc_t reo_ent_desc)
  2569. {
  2570. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2571. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2572. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2573. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2574. }
  2575. /**
  2576. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2577. * save it to hal_wbm_err_desc_info structure passed by caller
  2578. * @wbm_desc: wbm ring descriptor
  2579. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2580. * Return: void
  2581. */
  2582. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2583. struct hal_wbm_err_desc_info *wbm_er_info,
  2584. hal_soc_handle_t hal_soc_hdl)
  2585. {
  2586. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2587. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2588. }
  2589. /**
  2590. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2591. * the reserved bytes of rx_tlv_hdr
  2592. * @buf: start of rx_tlv_hdr
  2593. * @wbm_er_info: hal_wbm_err_desc_info structure
  2594. * Return: void
  2595. */
  2596. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2597. struct hal_wbm_err_desc_info *wbm_er_info)
  2598. {
  2599. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2600. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2601. sizeof(struct hal_wbm_err_desc_info));
  2602. }
  2603. /**
  2604. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2605. * the reserved bytes of rx_tlv_hdr.
  2606. * @buf: start of rx_tlv_hdr
  2607. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2608. * Return: void
  2609. */
  2610. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2611. struct hal_wbm_err_desc_info *wbm_er_info)
  2612. {
  2613. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2614. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2615. sizeof(struct hal_wbm_err_desc_info));
  2616. }
  2617. /**
  2618. * hal_rx_wbm_err_msdu_continuation_get(): Get wbm msdu continuation
  2619. * bit from wbm release ring descriptor
  2620. * @wbm_desc: wbm ring descriptor
  2621. * Return: uint8_t
  2622. */
  2623. static inline
  2624. uint8_t hal_rx_wbm_err_msdu_continuation_get(hal_soc_handle_t hal_soc_hdl,
  2625. void *wbm_desc)
  2626. {
  2627. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2628. return hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get(wbm_desc);
  2629. }
  2630. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2631. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2632. RX_MSDU_START_5_NSS_OFFSET)), \
  2633. RX_MSDU_START_5_NSS_MASK, \
  2634. RX_MSDU_START_5_NSS_LSB))
  2635. /**
  2636. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2637. *
  2638. * @ hal_soc: HAL version of the SOC pointer
  2639. * @ hw_desc_addr: Start address of Rx HW TLVs
  2640. * @ rs: Status for monitor mode
  2641. *
  2642. * Return: void
  2643. */
  2644. static inline
  2645. void hal_rx_mon_hw_desc_get_mpdu_status(hal_soc_handle_t hal_soc_hdl,
  2646. void *hw_desc_addr,
  2647. struct mon_rx_status *rs)
  2648. {
  2649. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2650. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2651. }
  2652. /*
  2653. * hal_rx_get_tlv(): API to get the tlv
  2654. *
  2655. * @hal_soc: HAL version of the SOC pointer
  2656. * @rx_tlv: TLV data extracted from the rx packet
  2657. * Return: uint8_t
  2658. */
  2659. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2660. {
  2661. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2662. }
  2663. /*
  2664. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2665. * Interval from rx_msdu_start
  2666. *
  2667. * @hal_soc: HAL version of the SOC pointer
  2668. * @buf: pointer to the start of RX PKT TLV header
  2669. * Return: uint32_t(nss)
  2670. */
  2671. static inline
  2672. uint32_t hal_rx_msdu_start_nss_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2673. {
  2674. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2675. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2676. }
  2677. /**
  2678. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2679. * human readable format.
  2680. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2681. * @ dbg_level: log level.
  2682. *
  2683. * Return: void
  2684. */
  2685. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2686. struct rx_msdu_start *msdu_start,
  2687. uint8_t dbg_level)
  2688. {
  2689. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2690. }
  2691. /**
  2692. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2693. * info details
  2694. *
  2695. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2696. *
  2697. *
  2698. */
  2699. static inline uint32_t hal_rx_mpdu_start_tid_get(hal_soc_handle_t hal_soc_hdl,
  2700. uint8_t *buf)
  2701. {
  2702. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2703. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2704. }
  2705. /*
  2706. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2707. * Interval from rx_msdu_start
  2708. *
  2709. * @buf: pointer to the start of RX PKT TLV header
  2710. * Return: uint32_t(reception_type)
  2711. */
  2712. static inline
  2713. uint32_t hal_rx_msdu_start_reception_type_get(hal_soc_handle_t hal_soc_hdl,
  2714. uint8_t *buf)
  2715. {
  2716. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2717. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2718. }
  2719. /**
  2720. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2721. * RX TLVs
  2722. * @ buf: pointer the pkt buffer.
  2723. * @ dbg_level: log level.
  2724. *
  2725. * Return: void
  2726. */
  2727. static inline void hal_rx_dump_pkt_tlvs(hal_soc_handle_t hal_soc_hdl,
  2728. uint8_t *buf, uint8_t dbg_level)
  2729. {
  2730. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2731. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2732. struct rx_mpdu_start *mpdu_start =
  2733. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2734. struct rx_msdu_start *msdu_start =
  2735. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2736. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2737. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2738. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2739. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2740. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2741. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2742. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2743. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2744. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2745. }
  2746. /**
  2747. * hal_reo_status_get_header_generic - Process reo desc info
  2748. * @d - Pointer to reo descriptior
  2749. * @b - tlv type info
  2750. * @h - Pointer to hal_reo_status_header where info to be stored
  2751. * @hal- pointer to hal_soc structure
  2752. * Return - none.
  2753. *
  2754. */
  2755. static inline
  2756. void hal_reo_status_get_header(uint32_t *d, int b,
  2757. void *h, struct hal_soc *hal_soc)
  2758. {
  2759. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2760. }
  2761. /**
  2762. * hal_rx_desc_is_first_msdu() - Check if first msdu
  2763. *
  2764. * @hal_soc_hdl: hal_soc handle
  2765. * @hw_desc_addr: hardware descriptor address
  2766. *
  2767. * Return: 0 - success/ non-zero failure
  2768. */
  2769. static inline
  2770. uint32_t hal_rx_desc_is_first_msdu(hal_soc_handle_t hal_soc_hdl,
  2771. void *hw_desc_addr)
  2772. {
  2773. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2774. return hal_soc->ops->hal_rx_desc_is_first_msdu(hw_desc_addr);
  2775. }
  2776. static inline
  2777. uint32_t
  2778. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2779. struct rx_msdu_start *rx_msdu_start;
  2780. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2781. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2782. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2783. }
  2784. #ifdef NO_RX_PKT_HDR_TLV
  2785. static inline
  2786. uint8_t *
  2787. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2788. uint8_t *rx_pkt_hdr;
  2789. struct rx_mon_pkt_tlvs *rx_desc =
  2790. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  2791. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2792. return rx_pkt_hdr;
  2793. }
  2794. #else
  2795. static inline
  2796. uint8_t *
  2797. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2798. uint8_t *rx_pkt_hdr;
  2799. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2800. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2801. return rx_pkt_hdr;
  2802. }
  2803. #endif
  2804. static inline
  2805. bool HAL_IS_DECAP_FORMAT_RAW(hal_soc_handle_t hal_soc_hdl,
  2806. uint8_t *rx_tlv_hdr)
  2807. {
  2808. uint8_t decap_format;
  2809. if (hal_rx_desc_is_first_msdu(hal_soc_hdl, rx_tlv_hdr)) {
  2810. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2811. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2812. return true;
  2813. }
  2814. return false;
  2815. }
  2816. /**
  2817. * hal_rx_msdu_fse_metadata_get: API to get FSE metadata
  2818. * from rx_msdu_end TLV
  2819. * @buf: pointer to the start of RX PKT TLV headers
  2820. *
  2821. * Return: fse metadata value from MSDU END TLV
  2822. */
  2823. static inline uint32_t
  2824. hal_rx_msdu_fse_metadata_get(hal_soc_handle_t hal_soc_hdl,
  2825. uint8_t *buf)
  2826. {
  2827. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2828. return hal_soc->ops->hal_rx_msdu_fse_metadata_get(buf);
  2829. }
  2830. /**
  2831. * hal_rx_msdu_flow_idx_get: API to get flow index
  2832. * from rx_msdu_end TLV
  2833. * @buf: pointer to the start of RX PKT TLV headers
  2834. *
  2835. * Return: flow index value from MSDU END TLV
  2836. */
  2837. static inline uint32_t
  2838. hal_rx_msdu_flow_idx_get(hal_soc_handle_t hal_soc_hdl,
  2839. uint8_t *buf)
  2840. {
  2841. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2842. return hal_soc->ops->hal_rx_msdu_flow_idx_get(buf);
  2843. }
  2844. /**
  2845. * hal_rx_msdu_flow_idx_timeout: API to get flow index timeout
  2846. * from rx_msdu_end TLV
  2847. * @buf: pointer to the start of RX PKT TLV headers
  2848. *
  2849. * Return: flow index timeout value from MSDU END TLV
  2850. */
  2851. static inline bool
  2852. hal_rx_msdu_flow_idx_timeout(hal_soc_handle_t hal_soc_hdl,
  2853. uint8_t *buf)
  2854. {
  2855. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2856. return hal_soc->ops->hal_rx_msdu_flow_idx_timeout(buf);
  2857. }
  2858. /**
  2859. * hal_rx_msdu_flow_idx_invalid: API to get flow index invalid
  2860. * from rx_msdu_end TLV
  2861. * @buf: pointer to the start of RX PKT TLV headers
  2862. *
  2863. * Return: flow index invalid value from MSDU END TLV
  2864. */
  2865. static inline bool
  2866. hal_rx_msdu_flow_idx_invalid(hal_soc_handle_t hal_soc_hdl,
  2867. uint8_t *buf)
  2868. {
  2869. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2870. return hal_soc->ops->hal_rx_msdu_flow_idx_invalid(buf);
  2871. }
  2872. /**
  2873. * hal_rx_hw_desc_get_ppduid_get() - Retrieve ppdu id
  2874. * @hal_soc_hdl: hal_soc handle
  2875. * @rx_tlv_hdr: Rx_tlv_hdr
  2876. * @rxdma_dst_ring_desc: Rx HW descriptor
  2877. *
  2878. * Return: ppdu id
  2879. */
  2880. static inline
  2881. uint32_t hal_rx_hw_desc_get_ppduid_get(hal_soc_handle_t hal_soc_hdl,
  2882. void *rx_tlv_hdr,
  2883. void *rxdma_dst_ring_desc)
  2884. {
  2885. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2886. return hal_soc->ops->hal_rx_hw_desc_get_ppduid_get(rx_tlv_hdr,
  2887. rxdma_dst_ring_desc);
  2888. }
  2889. /**
  2890. * hal_rx_msdu_end_sa_sw_peer_id_get() - get sw peer id
  2891. * @hal_soc_hdl: hal_soc handle
  2892. * @buf: rx tlv address
  2893. *
  2894. * Return: sw peer id
  2895. */
  2896. static inline
  2897. uint32_t hal_rx_msdu_end_sa_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  2898. uint8_t *buf)
  2899. {
  2900. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2901. if ((!hal_soc) || (!hal_soc->ops)) {
  2902. hal_err("hal handle is NULL");
  2903. QDF_BUG(0);
  2904. return QDF_STATUS_E_INVAL;
  2905. }
  2906. if (hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get)
  2907. return hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get(buf);
  2908. return QDF_STATUS_E_INVAL;
  2909. }
  2910. static inline
  2911. void *hal_rx_msdu0_buffer_addr_lsb(hal_soc_handle_t hal_soc_hdl,
  2912. void *link_desc_addr)
  2913. {
  2914. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2915. return hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb(link_desc_addr);
  2916. }
  2917. static inline
  2918. void *hal_rx_msdu_desc_info_ptr_get(hal_soc_handle_t hal_soc_hdl,
  2919. void *msdu_addr)
  2920. {
  2921. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2922. return hal_soc->ops->hal_rx_msdu_desc_info_ptr_get(msdu_addr);
  2923. }
  2924. static inline
  2925. void *hal_ent_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  2926. void *hw_addr)
  2927. {
  2928. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2929. return hal_soc->ops->hal_ent_mpdu_desc_info(hw_addr);
  2930. }
  2931. static inline
  2932. void *hal_dst_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  2933. void *hw_addr)
  2934. {
  2935. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2936. return hal_soc->ops->hal_dst_mpdu_desc_info(hw_addr);
  2937. }
  2938. static inline
  2939. uint8_t hal_rx_get_fc_valid(hal_soc_handle_t hal_soc_hdl,
  2940. uint8_t *buf)
  2941. {
  2942. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2943. return hal_soc->ops->hal_rx_get_fc_valid(buf);
  2944. }
  2945. static inline
  2946. uint8_t hal_rx_get_to_ds_flag(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2947. {
  2948. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2949. return hal_soc->ops->hal_rx_get_to_ds_flag(buf);
  2950. }
  2951. static inline
  2952. uint8_t hal_rx_get_mac_addr2_valid(hal_soc_handle_t hal_soc_hdl,
  2953. uint8_t *buf)
  2954. {
  2955. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2956. return hal_soc->ops->hal_rx_get_mac_addr2_valid(buf);
  2957. }
  2958. static inline
  2959. uint8_t hal_rx_get_filter_category(hal_soc_handle_t hal_soc_hdl,
  2960. uint8_t *buf)
  2961. {
  2962. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2963. return hal_soc->ops->hal_rx_get_filter_category(buf);
  2964. }
  2965. static inline
  2966. uint32_t hal_rx_get_ppdu_id(hal_soc_handle_t hal_soc_hdl,
  2967. uint8_t *buf)
  2968. {
  2969. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2970. return hal_soc->ops->hal_rx_get_ppdu_id(buf);
  2971. }
  2972. /**
  2973. * hal_reo_config(): Set reo config parameters
  2974. * @soc: hal soc handle
  2975. * @reg_val: value to be set
  2976. * @reo_params: reo parameters
  2977. *
  2978. * Return: void
  2979. */
  2980. static inline
  2981. void hal_reo_config(struct hal_soc *hal_soc,
  2982. uint32_t reg_val,
  2983. struct hal_reo_params *reo_params)
  2984. {
  2985. hal_soc->ops->hal_reo_config(hal_soc,
  2986. reg_val,
  2987. reo_params);
  2988. }
  2989. /**
  2990. * hal_rx_msdu_get_flow_params: API to get flow index,
  2991. * flow index invalid and flow index timeout from rx_msdu_end TLV
  2992. * @buf: pointer to the start of RX PKT TLV headers
  2993. * @flow_invalid: pointer to return value of flow_idx_valid
  2994. * @flow_timeout: pointer to return value of flow_idx_timeout
  2995. * @flow_index: pointer to return value of flow_idx
  2996. *
  2997. * Return: none
  2998. */
  2999. static inline void
  3000. hal_rx_msdu_get_flow_params(hal_soc_handle_t hal_soc_hdl,
  3001. uint8_t *buf,
  3002. bool *flow_invalid,
  3003. bool *flow_timeout,
  3004. uint32_t *flow_index)
  3005. {
  3006. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3007. if ((!hal_soc) || (!hal_soc->ops)) {
  3008. hal_err("hal handle is NULL");
  3009. QDF_BUG(0);
  3010. return;
  3011. }
  3012. if (hal_soc->ops->hal_rx_msdu_get_flow_params)
  3013. hal_soc->ops->
  3014. hal_rx_msdu_get_flow_params(buf,
  3015. flow_invalid,
  3016. flow_timeout,
  3017. flow_index);
  3018. }
  3019. static inline
  3020. uint16_t hal_rx_tlv_get_tcp_chksum(hal_soc_handle_t hal_soc_hdl,
  3021. uint8_t *buf)
  3022. {
  3023. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3024. return hal_soc->ops->hal_rx_tlv_get_tcp_chksum(buf);
  3025. }
  3026. static inline
  3027. uint16_t hal_rx_get_rx_sequence(hal_soc_handle_t hal_soc_hdl,
  3028. uint8_t *buf)
  3029. {
  3030. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3031. return hal_soc->ops->hal_rx_get_rx_sequence(buf);
  3032. }
  3033. static inline void
  3034. hal_rx_get_bb_info(hal_soc_handle_t hal_soc_hdl,
  3035. void *rx_tlv,
  3036. void *ppdu_info)
  3037. {
  3038. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3039. if (hal_soc->ops->hal_rx_get_bb_info)
  3040. hal_soc->ops->hal_rx_get_bb_info(rx_tlv, ppdu_info);
  3041. }
  3042. static inline void
  3043. hal_rx_get_rtt_info(hal_soc_handle_t hal_soc_hdl,
  3044. void *rx_tlv,
  3045. void *ppdu_info)
  3046. {
  3047. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3048. if (hal_soc->ops->hal_rx_get_rtt_info)
  3049. hal_soc->ops->hal_rx_get_rtt_info(rx_tlv, ppdu_info);
  3050. }
  3051. /**
  3052. * hal_rx_msdu_metadata_get(): API to get the
  3053. * fast path information from rx_msdu_end TLV
  3054. *
  3055. * @ hal_soc_hdl: DP soc handle
  3056. * @ buf: pointer to the start of RX PKT TLV headers
  3057. * @ msdu_metadata: Structure to hold msdu end information
  3058. * Return: none
  3059. */
  3060. static inline void
  3061. hal_rx_msdu_metadata_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf,
  3062. struct hal_rx_msdu_metadata *msdu_md)
  3063. {
  3064. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3065. return hal_soc->ops->hal_rx_msdu_packet_metadata_get(buf, msdu_md);
  3066. }
  3067. /**
  3068. * hal_rx_get_fisa_cumulative_l4_checksum: API to get cumulative_l4_checksum
  3069. * from rx_msdu_end TLV
  3070. * @buf: pointer to the start of RX PKT TLV headers
  3071. *
  3072. * Return: cumulative_l4_checksum
  3073. */
  3074. static inline uint16_t
  3075. hal_rx_get_fisa_cumulative_l4_checksum(hal_soc_handle_t hal_soc_hdl,
  3076. uint8_t *buf)
  3077. {
  3078. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3079. if (!hal_soc || !hal_soc->ops) {
  3080. hal_err("hal handle is NULL");
  3081. QDF_BUG(0);
  3082. return 0;
  3083. }
  3084. if (!hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum)
  3085. return 0;
  3086. return hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum(buf);
  3087. }
  3088. /**
  3089. * hal_rx_get_fisa_cumulative_ip_length: API to get cumulative_ip_length
  3090. * from rx_msdu_end TLV
  3091. * @buf: pointer to the start of RX PKT TLV headers
  3092. *
  3093. * Return: cumulative_ip_length
  3094. */
  3095. static inline uint16_t
  3096. hal_rx_get_fisa_cumulative_ip_length(hal_soc_handle_t hal_soc_hdl,
  3097. uint8_t *buf)
  3098. {
  3099. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3100. if (!hal_soc || !hal_soc->ops) {
  3101. hal_err("hal handle is NULL");
  3102. QDF_BUG(0);
  3103. return 0;
  3104. }
  3105. if (hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length)
  3106. return hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length(buf);
  3107. return 0;
  3108. }
  3109. /**
  3110. * hal_rx_get_udp_proto: API to get UDP proto field
  3111. * from rx_msdu_start TLV
  3112. * @buf: pointer to the start of RX PKT TLV headers
  3113. *
  3114. * Return: UDP proto field value
  3115. */
  3116. static inline bool
  3117. hal_rx_get_udp_proto(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3118. {
  3119. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3120. if (!hal_soc || !hal_soc->ops) {
  3121. hal_err("hal handle is NULL");
  3122. QDF_BUG(0);
  3123. return 0;
  3124. }
  3125. if (hal_soc->ops->hal_rx_get_udp_proto)
  3126. return hal_soc->ops->hal_rx_get_udp_proto(buf);
  3127. return 0;
  3128. }
  3129. /**
  3130. * hal_rx_get_fisa_flow_agg_continuation: API to get fisa flow_agg_continuation
  3131. * from rx_msdu_end TLV
  3132. * @buf: pointer to the start of RX PKT TLV headers
  3133. *
  3134. * Return: flow_agg_continuation bit field value
  3135. */
  3136. static inline bool
  3137. hal_rx_get_fisa_flow_agg_continuation(hal_soc_handle_t hal_soc_hdl,
  3138. uint8_t *buf)
  3139. {
  3140. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3141. if (!hal_soc || !hal_soc->ops) {
  3142. hal_err("hal handle is NULL");
  3143. QDF_BUG(0);
  3144. return 0;
  3145. }
  3146. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation)
  3147. return hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation(buf);
  3148. return 0;
  3149. }
  3150. /**
  3151. * hal_rx_get_fisa_flow_agg_count: API to get fisa flow_agg count from
  3152. * rx_msdu_end TLV
  3153. * @buf: pointer to the start of RX PKT TLV headers
  3154. *
  3155. * Return: flow_agg count value
  3156. */
  3157. static inline uint8_t
  3158. hal_rx_get_fisa_flow_agg_count(hal_soc_handle_t hal_soc_hdl,
  3159. uint8_t *buf)
  3160. {
  3161. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3162. if (!hal_soc || !hal_soc->ops) {
  3163. hal_err("hal handle is NULL");
  3164. QDF_BUG(0);
  3165. return 0;
  3166. }
  3167. if (hal_soc->ops->hal_rx_get_fisa_flow_agg_count)
  3168. return hal_soc->ops->hal_rx_get_fisa_flow_agg_count(buf);
  3169. return 0;
  3170. }
  3171. /**
  3172. * hal_rx_get_fisa_timeout: API to get fisa time out from rx_msdu_end TLV
  3173. * @buf: pointer to the start of RX PKT TLV headers
  3174. *
  3175. * Return: fisa flow_agg timeout bit value
  3176. */
  3177. static inline bool
  3178. hal_rx_get_fisa_timeout(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  3179. {
  3180. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3181. if (!hal_soc || !hal_soc->ops) {
  3182. hal_err("hal handle is NULL");
  3183. QDF_BUG(0);
  3184. return 0;
  3185. }
  3186. if (hal_soc->ops->hal_rx_get_fisa_timeout)
  3187. return hal_soc->ops->hal_rx_get_fisa_timeout(buf);
  3188. return 0;
  3189. }
  3190. /**
  3191. * hal_rx_mpdu_start_tlv_tag_valid - API to check if RX_MPDU_START tlv
  3192. * tag is valid
  3193. *
  3194. * @hal_soc_hdl: HAL SOC handle
  3195. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  3196. *
  3197. * Return: true if RX_MPDU_START tlv tag is valid, else false
  3198. */
  3199. static inline uint8_t
  3200. hal_rx_mpdu_start_tlv_tag_valid(hal_soc_handle_t hal_soc_hdl,
  3201. void *rx_tlv_hdr)
  3202. {
  3203. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  3204. return hal->ops->hal_rx_mpdu_start_tlv_tag_valid(rx_tlv_hdr);
  3205. }
  3206. /**
  3207. * hal_rx_buffer_addr_info_get_paddr(): get paddr/sw_cookie from
  3208. * <struct buffer_addr_info> structure
  3209. * @buf_addr_info: pointer to <struct buffer_addr_info> structure
  3210. * @buf_info: structure to return the buffer information including
  3211. * paddr/cookie
  3212. *
  3213. * return: None
  3214. */
  3215. static inline
  3216. void hal_rx_buffer_addr_info_get_paddr(void *buf_addr_info,
  3217. struct hal_buf_info *buf_info)
  3218. {
  3219. buf_info->paddr =
  3220. (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) |
  3221. ((uint64_t)(HAL_RX_BUFFER_ADDR_39_32_GET(buf_addr_info)) << 32));
  3222. buf_info->sw_cookie = HAL_RX_BUF_COOKIE_GET(buf_addr_info);
  3223. }
  3224. /**
  3225. * hal_rx_get_next_msdu_link_desc_buf_addr_info(): get next msdu link desc
  3226. * buffer addr info
  3227. * @link_desc_va: pointer to current msdu link Desc
  3228. * @next_addr_info: buffer to save next msdu link Desc buffer addr info
  3229. *
  3230. * return: None
  3231. */
  3232. static inline
  3233. void hal_rx_get_next_msdu_link_desc_buf_addr_info(
  3234. void *link_desc_va,
  3235. struct buffer_addr_info *next_addr_info)
  3236. {
  3237. struct rx_msdu_link *msdu_link = link_desc_va;
  3238. if (!msdu_link) {
  3239. qdf_mem_zero(next_addr_info,
  3240. sizeof(struct buffer_addr_info));
  3241. return;
  3242. }
  3243. *next_addr_info = msdu_link->next_msdu_link_desc_addr_info;
  3244. }
  3245. /**
  3246. * hal_rx_is_buf_addr_info_valid(): check is the buf_addr_info valid
  3247. *
  3248. * @buf_addr_info: pointer to buf_addr_info structure
  3249. *
  3250. * return: true: has valid paddr, false: not.
  3251. */
  3252. static inline
  3253. bool hal_rx_is_buf_addr_info_valid(
  3254. struct buffer_addr_info *buf_addr_info)
  3255. {
  3256. return (HAL_RX_BUFFER_ADDR_31_0_GET(buf_addr_info) == 0) ?
  3257. false : true;
  3258. }
  3259. /**
  3260. * hal_rx_msdu_end_offset_get(): Get the MSDU end offset from
  3261. * rx_pkt_tlvs structure
  3262. *
  3263. * @hal_soc_hdl: HAL SOC handle
  3264. * return: msdu_end_tlv offset value
  3265. */
  3266. static inline
  3267. uint32_t hal_rx_msdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3268. {
  3269. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3270. if (!hal_soc || !hal_soc->ops) {
  3271. hal_err("hal handle is NULL");
  3272. QDF_BUG(0);
  3273. return 0;
  3274. }
  3275. return hal_soc->ops->hal_rx_msdu_end_offset_get();
  3276. }
  3277. /**
  3278. * hal_rx_msdu_start_offset_get(): Get the MSDU start offset from
  3279. * rx_pkt_tlvs structure
  3280. *
  3281. * @hal_soc_hdl: HAL SOC handle
  3282. * return: msdu_start_tlv offset value
  3283. */
  3284. static inline
  3285. uint32_t hal_rx_msdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3286. {
  3287. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3288. if (!hal_soc || !hal_soc->ops) {
  3289. hal_err("hal handle is NULL");
  3290. QDF_BUG(0);
  3291. return 0;
  3292. }
  3293. return hal_soc->ops->hal_rx_msdu_start_offset_get();
  3294. }
  3295. /**
  3296. * hal_rx_mpdu_start_offset_get(): Get the MPDU start offset from
  3297. * rx_pkt_tlvs structure
  3298. *
  3299. * @hal_soc_hdl: HAL SOC handle
  3300. * return: mpdu_start_tlv offset value
  3301. */
  3302. static inline
  3303. uint32_t hal_rx_mpdu_start_offset_get(hal_soc_handle_t hal_soc_hdl)
  3304. {
  3305. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3306. if (!hal_soc || !hal_soc->ops) {
  3307. hal_err("hal handle is NULL");
  3308. QDF_BUG(0);
  3309. return 0;
  3310. }
  3311. return hal_soc->ops->hal_rx_mpdu_start_offset_get();
  3312. }
  3313. /**
  3314. * hal_rx_mpdu_end_offset_get(): Get the MPDU end offset from
  3315. * rx_pkt_tlvs structure
  3316. *
  3317. * @hal_soc_hdl: HAL SOC handle
  3318. * return: mpdu_end_tlv offset value
  3319. */
  3320. static inline
  3321. uint32_t hal_rx_mpdu_end_offset_get(hal_soc_handle_t hal_soc_hdl)
  3322. {
  3323. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3324. if (!hal_soc || !hal_soc->ops) {
  3325. hal_err("hal handle is NULL");
  3326. QDF_BUG(0);
  3327. return 0;
  3328. }
  3329. return hal_soc->ops->hal_rx_mpdu_end_offset_get();
  3330. }
  3331. /**
  3332. * hal_rx_attn_offset_get(): Get the ATTENTION offset from
  3333. * rx_pkt_tlvs structure
  3334. *
  3335. * @hal_soc_hdl: HAL SOC handle
  3336. * return: attn_tlv offset value
  3337. */
  3338. static inline
  3339. uint32_t hal_rx_attn_offset_get(hal_soc_handle_t hal_soc_hdl)
  3340. {
  3341. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  3342. if (!hal_soc || !hal_soc->ops) {
  3343. hal_err("hal handle is NULL");
  3344. QDF_BUG(0);
  3345. return 0;
  3346. }
  3347. return hal_soc->ops->hal_rx_attn_offset_get();
  3348. }
  3349. #endif /* _HAL_RX_H */