sde_encoder_phys_wb.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include <linux/debugfs.h>
  7. #include <drm/sde_drm.h>
  8. #include "sde_encoder_phys.h"
  9. #include "sde_formats.h"
  10. #include "sde_hw_top.h"
  11. #include "sde_hw_interrupts.h"
  12. #include "sde_core_irq.h"
  13. #include "sde_wb.h"
  14. #include "sde_vbif.h"
  15. #include "sde_crtc.h"
  16. #define to_sde_encoder_phys_wb(x) \
  17. container_of(x, struct sde_encoder_phys_wb, base)
  18. #define WBID(wb_enc) \
  19. ((wb_enc && wb_enc->wb_dev) ? wb_enc->wb_dev->wb_idx - WB_0 : -1)
  20. #define TO_S15D16(_x_) ((_x_) << 7)
  21. #define SDE_WB_MAX_LINEWIDTH(fmt, wb_cfg) \
  22. ((SDE_FORMAT_IS_UBWC(fmt) || SDE_FORMAT_IS_YUV(fmt)) ? wb_cfg->sblk->maxlinewidth : \
  23. wb_cfg->sblk->maxlinewidth_linear)
  24. static const u32 cwb_irq_tbl[PINGPONG_MAX] = {SDE_NONE, INTR_IDX_PP1_OVFL,
  25. INTR_IDX_PP2_OVFL, INTR_IDX_PP3_OVFL, INTR_IDX_PP4_OVFL,
  26. INTR_IDX_PP5_OVFL, SDE_NONE, SDE_NONE};
  27. static const u32 dcwb_irq_tbl[PINGPONG_MAX] = {SDE_NONE, SDE_NONE,
  28. SDE_NONE, SDE_NONE, SDE_NONE, SDE_NONE,
  29. INTR_IDX_PP_CWB_OVFL, SDE_NONE};
  30. /**
  31. * sde_rgb2yuv_601l - rgb to yuv color space conversion matrix
  32. *
  33. */
  34. static struct sde_csc_cfg sde_encoder_phys_wb_rgb2yuv_601l = {
  35. {
  36. TO_S15D16(0x0083), TO_S15D16(0x0102), TO_S15D16(0x0032),
  37. TO_S15D16(0x1fb5), TO_S15D16(0x1f6c), TO_S15D16(0x00e1),
  38. TO_S15D16(0x00e1), TO_S15D16(0x1f45), TO_S15D16(0x1fdc)
  39. },
  40. { 0x00, 0x00, 0x00 },
  41. { 0x0040, 0x0200, 0x0200 },
  42. { 0x000, 0x3ff, 0x000, 0x3ff, 0x000, 0x3ff },
  43. { 0x040, 0x3ac, 0x040, 0x3c0, 0x040, 0x3c0 },
  44. };
  45. /**
  46. * sde_encoder_phys_wb_is_master - report wb always as master encoder
  47. */
  48. static bool sde_encoder_phys_wb_is_master(struct sde_encoder_phys *phys_enc)
  49. {
  50. return true;
  51. }
  52. /**
  53. * sde_encoder_phys_wb_get_intr_type - get interrupt type based on block mode
  54. * @hw_wb: Pointer to h/w writeback driver
  55. */
  56. static enum sde_intr_type sde_encoder_phys_wb_get_intr_type(
  57. struct sde_hw_wb *hw_wb)
  58. {
  59. return (hw_wb->caps->features & BIT(SDE_WB_BLOCK_MODE)) ?
  60. SDE_IRQ_TYPE_WB_ROT_COMP : SDE_IRQ_TYPE_WB_WFD_COMP;
  61. }
  62. /**
  63. * sde_encoder_phys_wb_set_ot_limit - set OT limit for writeback interface
  64. * @phys_enc: Pointer to physical encoder
  65. */
  66. static void sde_encoder_phys_wb_set_ot_limit(
  67. struct sde_encoder_phys *phys_enc)
  68. {
  69. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  70. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  71. struct sde_vbif_set_ot_params ot_params;
  72. memset(&ot_params, 0, sizeof(ot_params));
  73. ot_params.xin_id = hw_wb->caps->xin_id;
  74. ot_params.num = hw_wb->idx - WB_0;
  75. ot_params.width = wb_enc->wb_roi.w;
  76. ot_params.height = wb_enc->wb_roi.h;
  77. ot_params.is_wfd = true;
  78. ot_params.frame_rate = drm_mode_vrefresh(&phys_enc->cached_mode);
  79. ot_params.vbif_idx = hw_wb->caps->vbif_idx;
  80. ot_params.clk_ctrl = hw_wb->caps->clk_ctrl;
  81. ot_params.rd = false;
  82. sde_vbif_set_ot_limit(phys_enc->sde_kms, &ot_params);
  83. }
  84. /**
  85. * sde_encoder_phys_wb_set_qos_remap - set QoS remapper for writeback
  86. * @phys_enc: Pointer to physical encoder
  87. */
  88. static void sde_encoder_phys_wb_set_qos_remap(
  89. struct sde_encoder_phys *phys_enc)
  90. {
  91. struct sde_encoder_phys_wb *wb_enc;
  92. struct sde_hw_wb *hw_wb;
  93. struct drm_crtc *crtc;
  94. struct sde_vbif_set_qos_params qos_params;
  95. if (!phys_enc || !phys_enc->parent || !phys_enc->parent->crtc) {
  96. SDE_ERROR("invalid arguments\n");
  97. return;
  98. }
  99. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  100. if (!wb_enc->crtc) {
  101. SDE_ERROR("invalid crtc");
  102. return;
  103. }
  104. crtc = wb_enc->crtc;
  105. if (!wb_enc->hw_wb || !wb_enc->hw_wb->caps) {
  106. SDE_ERROR("invalid writeback hardware\n");
  107. return;
  108. }
  109. hw_wb = wb_enc->hw_wb;
  110. memset(&qos_params, 0, sizeof(qos_params));
  111. qos_params.vbif_idx = hw_wb->caps->vbif_idx;
  112. qos_params.xin_id = hw_wb->caps->xin_id;
  113. qos_params.clk_ctrl = hw_wb->caps->clk_ctrl;
  114. qos_params.num = hw_wb->idx - WB_0;
  115. qos_params.client_type = phys_enc->in_clone_mode ?
  116. VBIF_CWB_CLIENT : VBIF_NRT_CLIENT;
  117. SDE_DEBUG("[qos_remap] wb:%d vbif:%d xin:%d clone:%d\n",
  118. qos_params.num,
  119. qos_params.vbif_idx,
  120. qos_params.xin_id, qos_params.client_type);
  121. sde_vbif_set_qos_remap(phys_enc->sde_kms, &qos_params);
  122. }
  123. /**
  124. * sde_encoder_phys_wb_set_qos - set QoS/danger/safe LUTs for writeback
  125. * @phys_enc: Pointer to physical encoder
  126. */
  127. static void sde_encoder_phys_wb_set_qos(struct sde_encoder_phys *phys_enc)
  128. {
  129. struct sde_encoder_phys_wb *wb_enc;
  130. struct sde_hw_wb *hw_wb;
  131. struct sde_hw_wb_qos_cfg qos_cfg = {0};
  132. struct sde_perf_cfg *perf;
  133. u32 fps_index = 0, lut_index, index, frame_rate, qos_count;
  134. if (!phys_enc || !phys_enc->sde_kms || !phys_enc->sde_kms->catalog) {
  135. SDE_ERROR("invalid parameter(s)\n");
  136. return;
  137. }
  138. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  139. if (!wb_enc->hw_wb) {
  140. SDE_ERROR("invalid writeback hardware\n");
  141. return;
  142. }
  143. perf = &phys_enc->sde_kms->catalog->perf;
  144. frame_rate = drm_mode_vrefresh(&phys_enc->cached_mode);
  145. hw_wb = wb_enc->hw_wb;
  146. qos_count = perf->qos_refresh_count;
  147. while ((fps_index < qos_count) && perf->qos_refresh_rate) {
  148. if ((frame_rate <= perf->qos_refresh_rate[fps_index]) ||
  149. (fps_index == qos_count - 1))
  150. break;
  151. fps_index++;
  152. }
  153. qos_cfg.danger_safe_en = true;
  154. if (phys_enc->in_clone_mode && (SDE_FORMAT_IS_TILE(wb_enc->wb_fmt) ||
  155. SDE_FORMAT_IS_UBWC(wb_enc->wb_fmt)))
  156. lut_index = SDE_QOS_LUT_USAGE_CWB_TILE;
  157. else if (phys_enc->in_clone_mode)
  158. lut_index = SDE_QOS_LUT_USAGE_CWB;
  159. else
  160. lut_index = SDE_QOS_LUT_USAGE_NRT;
  161. index = (fps_index * SDE_QOS_LUT_USAGE_MAX) + lut_index;
  162. qos_cfg.danger_lut = perf->danger_lut[index];
  163. qos_cfg.safe_lut = (u32) perf->safe_lut[index];
  164. qos_cfg.creq_lut = perf->creq_lut[index * SDE_CREQ_LUT_TYPE_MAX];
  165. SDE_DEBUG("wb_enc:%d hw idx:%d fps:%d mode:%d luts[0x%x,0x%x 0x%llx]\n",
  166. DRMID(phys_enc->parent), hw_wb->idx - WB_0,
  167. frame_rate, phys_enc->in_clone_mode,
  168. qos_cfg.danger_lut, qos_cfg.safe_lut, qos_cfg.creq_lut);
  169. if (hw_wb->ops.setup_qos_lut)
  170. hw_wb->ops.setup_qos_lut(hw_wb, &qos_cfg);
  171. }
  172. /**
  173. * sde_encoder_phys_setup_cdm - setup chroma down block
  174. * @phys_enc: Pointer to physical encoder
  175. * @fb: Pointer to output framebuffer
  176. * @format: Output format
  177. */
  178. void sde_encoder_phys_setup_cdm(struct sde_encoder_phys *phys_enc,
  179. struct drm_framebuffer *fb, const struct sde_format *format,
  180. struct sde_rect *wb_roi)
  181. {
  182. struct sde_hw_cdm *hw_cdm;
  183. struct sde_hw_cdm_cfg *cdm_cfg;
  184. struct sde_hw_pingpong *hw_pp;
  185. int ret;
  186. if (!phys_enc || !format)
  187. return;
  188. cdm_cfg = &phys_enc->cdm_cfg;
  189. hw_pp = phys_enc->hw_pp;
  190. hw_cdm = phys_enc->hw_cdm;
  191. if (!hw_cdm)
  192. return;
  193. if (!SDE_FORMAT_IS_YUV(format)) {
  194. SDE_DEBUG("[cdm_disable fmt:%x]\n",
  195. format->base.pixel_format);
  196. if (hw_cdm && hw_cdm->ops.disable)
  197. hw_cdm->ops.disable(hw_cdm);
  198. return;
  199. }
  200. memset(cdm_cfg, 0, sizeof(struct sde_hw_cdm_cfg));
  201. if (!wb_roi)
  202. return;
  203. cdm_cfg->output_width = wb_roi->w;
  204. cdm_cfg->output_height = wb_roi->h;
  205. cdm_cfg->output_fmt = format;
  206. cdm_cfg->output_type = CDM_CDWN_OUTPUT_WB;
  207. cdm_cfg->output_bit_depth = SDE_FORMAT_IS_DX(format) ?
  208. CDM_CDWN_OUTPUT_10BIT : CDM_CDWN_OUTPUT_8BIT;
  209. /* enable 10 bit logic */
  210. switch (cdm_cfg->output_fmt->chroma_sample) {
  211. case SDE_CHROMA_RGB:
  212. cdm_cfg->h_cdwn_type = CDM_CDWN_DISABLE;
  213. cdm_cfg->v_cdwn_type = CDM_CDWN_DISABLE;
  214. break;
  215. case SDE_CHROMA_H2V1:
  216. cdm_cfg->h_cdwn_type = CDM_CDWN_COSITE;
  217. cdm_cfg->v_cdwn_type = CDM_CDWN_DISABLE;
  218. break;
  219. case SDE_CHROMA_420:
  220. cdm_cfg->h_cdwn_type = CDM_CDWN_COSITE;
  221. cdm_cfg->v_cdwn_type = CDM_CDWN_OFFSITE;
  222. break;
  223. case SDE_CHROMA_H1V2:
  224. default:
  225. SDE_ERROR("unsupported chroma sampling type\n");
  226. cdm_cfg->h_cdwn_type = CDM_CDWN_DISABLE;
  227. cdm_cfg->v_cdwn_type = CDM_CDWN_DISABLE;
  228. break;
  229. }
  230. SDE_DEBUG("[cdm_enable:%d,%d,%X,%d,%d,%d,%d]\n",
  231. cdm_cfg->output_width,
  232. cdm_cfg->output_height,
  233. cdm_cfg->output_fmt->base.pixel_format,
  234. cdm_cfg->output_type,
  235. cdm_cfg->output_bit_depth,
  236. cdm_cfg->h_cdwn_type,
  237. cdm_cfg->v_cdwn_type);
  238. if (hw_cdm && hw_cdm->ops.setup_csc_data) {
  239. ret = hw_cdm->ops.setup_csc_data(hw_cdm,
  240. &sde_encoder_phys_wb_rgb2yuv_601l);
  241. if (ret < 0) {
  242. SDE_ERROR("failed to setup CSC %d\n", ret);
  243. return;
  244. }
  245. }
  246. if (hw_cdm && hw_cdm->ops.setup_cdwn) {
  247. ret = hw_cdm->ops.setup_cdwn(hw_cdm, cdm_cfg);
  248. if (ret < 0) {
  249. SDE_ERROR("failed to setup CDM %d\n", ret);
  250. return;
  251. }
  252. }
  253. if (hw_cdm && hw_pp && hw_cdm->ops.enable) {
  254. cdm_cfg->pp_id = hw_pp->idx;
  255. ret = hw_cdm->ops.enable(hw_cdm, cdm_cfg);
  256. if (ret < 0) {
  257. SDE_ERROR("failed to enable CDM %d\n", ret);
  258. return;
  259. }
  260. }
  261. }
  262. /**
  263. * sde_encoder_phys_wb_setup_fb - setup output framebuffer
  264. * @phys_enc: Pointer to physical encoder
  265. * @fb: Pointer to output framebuffer
  266. * @wb_roi: Pointer to output region of interest
  267. */
  268. static void sde_encoder_phys_wb_setup_fb(struct sde_encoder_phys *phys_enc,
  269. struct drm_framebuffer *fb, struct sde_rect *wb_roi)
  270. {
  271. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  272. struct sde_hw_wb *hw_wb;
  273. struct sde_hw_wb_cfg *wb_cfg;
  274. struct sde_hw_wb_cdp_cfg *cdp_cfg;
  275. const struct msm_format *format;
  276. struct sde_crtc_state *cstate;
  277. struct sde_rect pu_roi = {0,};
  278. int ret;
  279. struct msm_gem_address_space *aspace;
  280. u32 fb_mode;
  281. if (!phys_enc || !phys_enc->sde_kms || !phys_enc->sde_kms->catalog ||
  282. !phys_enc->connector) {
  283. SDE_ERROR("invalid encoder\n");
  284. return;
  285. }
  286. cstate = to_sde_crtc_state(wb_enc->crtc->state);
  287. hw_wb = wb_enc->hw_wb;
  288. wb_cfg = &wb_enc->wb_cfg;
  289. cdp_cfg = &wb_enc->cdp_cfg;
  290. memset(wb_cfg, 0, sizeof(struct sde_hw_wb_cfg));
  291. wb_cfg->intf_mode = phys_enc->intf_mode;
  292. fb_mode = sde_connector_get_property(phys_enc->connector->state,
  293. CONNECTOR_PROP_FB_TRANSLATION_MODE);
  294. if (phys_enc->enable_state == SDE_ENC_DISABLING)
  295. wb_cfg->is_secure = false;
  296. else if (fb_mode == SDE_DRM_FB_SEC)
  297. wb_cfg->is_secure = true;
  298. else
  299. wb_cfg->is_secure = false;
  300. aspace = (wb_cfg->is_secure) ?
  301. wb_enc->aspace[SDE_IOMMU_DOMAIN_SECURE] :
  302. wb_enc->aspace[SDE_IOMMU_DOMAIN_UNSECURE];
  303. SDE_DEBUG("[fb_secure:%d]\n", wb_cfg->is_secure);
  304. ret = msm_framebuffer_prepare(fb, aspace);
  305. if (ret) {
  306. SDE_ERROR("prep fb failed, %d\n", ret);
  307. return;
  308. }
  309. /* cache framebuffer for cleanup in writeback done */
  310. wb_enc->wb_fb = fb;
  311. wb_enc->wb_aspace = aspace;
  312. drm_framebuffer_get(fb);
  313. format = msm_framebuffer_format(fb);
  314. if (!format) {
  315. SDE_DEBUG("invalid format for fb\n");
  316. return;
  317. }
  318. wb_cfg->dest.format = sde_get_sde_format_ext(
  319. format->pixel_format,
  320. fb->modifier);
  321. if (!wb_cfg->dest.format) {
  322. /* this error should be detected during atomic_check */
  323. SDE_ERROR("failed to get format %x\n", format->pixel_format);
  324. return;
  325. }
  326. wb_cfg->roi = *wb_roi;
  327. ret = sde_format_populate_layout(aspace, fb, &wb_cfg->dest);
  328. if (ret) {
  329. SDE_DEBUG("failed to populate layout %d\n", ret);
  330. return;
  331. }
  332. wb_cfg->dest.width = fb->width;
  333. wb_cfg->dest.height = fb->height;
  334. wb_cfg->dest.num_planes = wb_cfg->dest.format->num_planes;
  335. if (hw_wb->ops.setup_crop && phys_enc->in_clone_mode) {
  336. wb_cfg->crop.x = wb_cfg->roi.x;
  337. wb_cfg->crop.y = wb_cfg->roi.y;
  338. if (cstate->user_roi_list.num_rects) {
  339. sde_kms_rect_merge_rectangles(&cstate->user_roi_list, &pu_roi);
  340. if ((wb_cfg->roi.w != pu_roi.w) || (wb_cfg->roi.h != pu_roi.h)) {
  341. /* offset cropping region to PU region */
  342. wb_cfg->crop.x = wb_cfg->crop.x - pu_roi.x;
  343. wb_cfg->crop.y = wb_cfg->crop.y - pu_roi.y;
  344. hw_wb->ops.setup_crop(hw_wb, wb_cfg, true);
  345. }
  346. } else if ((wb_cfg->roi.w != wb_cfg->dest.width) ||
  347. (wb_cfg->roi.h != wb_cfg->dest.height)) {
  348. hw_wb->ops.setup_crop(hw_wb, wb_cfg, true);
  349. } else {
  350. hw_wb->ops.setup_crop(hw_wb, wb_cfg, false);
  351. }
  352. }
  353. if ((wb_cfg->dest.format->fetch_planes == SDE_PLANE_PLANAR) &&
  354. (wb_cfg->dest.format->element[0] == C1_B_Cb))
  355. swap(wb_cfg->dest.plane_addr[1], wb_cfg->dest.plane_addr[2]);
  356. SDE_DEBUG("[fb_offset:%8.8x,%8.8x,%8.8x,%8.8x]\n",
  357. wb_cfg->dest.plane_addr[0],
  358. wb_cfg->dest.plane_addr[1],
  359. wb_cfg->dest.plane_addr[2],
  360. wb_cfg->dest.plane_addr[3]);
  361. SDE_DEBUG("[fb_stride:%8.8x,%8.8x,%8.8x,%8.8x]\n",
  362. wb_cfg->dest.plane_pitch[0],
  363. wb_cfg->dest.plane_pitch[1],
  364. wb_cfg->dest.plane_pitch[2],
  365. wb_cfg->dest.plane_pitch[3]);
  366. if (hw_wb->ops.setup_roi)
  367. hw_wb->ops.setup_roi(hw_wb, wb_cfg);
  368. if (hw_wb->ops.setup_outformat)
  369. hw_wb->ops.setup_outformat(hw_wb, wb_cfg);
  370. if (hw_wb->ops.setup_cdp) {
  371. memset(cdp_cfg, 0, sizeof(struct sde_hw_wb_cdp_cfg));
  372. cdp_cfg->enable = phys_enc->sde_kms->catalog->perf.cdp_cfg
  373. [SDE_PERF_CDP_USAGE_NRT].wr_enable;
  374. cdp_cfg->ubwc_meta_enable =
  375. SDE_FORMAT_IS_UBWC(wb_cfg->dest.format);
  376. cdp_cfg->tile_amortize_enable =
  377. SDE_FORMAT_IS_UBWC(wb_cfg->dest.format) ||
  378. SDE_FORMAT_IS_TILE(wb_cfg->dest.format);
  379. cdp_cfg->preload_ahead = SDE_WB_CDP_PRELOAD_AHEAD_64;
  380. hw_wb->ops.setup_cdp(hw_wb, cdp_cfg);
  381. }
  382. if (hw_wb->ops.setup_outaddress) {
  383. SDE_EVT32(hw_wb->idx,
  384. wb_cfg->dest.width,
  385. wb_cfg->dest.height,
  386. wb_cfg->dest.plane_addr[0],
  387. wb_cfg->dest.plane_size[0],
  388. wb_cfg->dest.plane_addr[1],
  389. wb_cfg->dest.plane_size[1],
  390. wb_cfg->dest.plane_addr[2],
  391. wb_cfg->dest.plane_size[2],
  392. wb_cfg->dest.plane_addr[3],
  393. wb_cfg->dest.plane_size[3]);
  394. hw_wb->ops.setup_outaddress(hw_wb, wb_cfg);
  395. }
  396. }
  397. static void _sde_encoder_phys_wb_setup_cwb(struct sde_encoder_phys *phys_enc,
  398. bool enable)
  399. {
  400. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  401. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  402. struct sde_hw_ctl *hw_ctl = phys_enc->hw_ctl;
  403. struct sde_crtc *crtc = to_sde_crtc(wb_enc->crtc);
  404. struct sde_hw_pingpong *hw_pp = phys_enc->hw_pp;
  405. bool need_merge = (crtc->num_mixers > 1);
  406. int i = 0;
  407. if (!phys_enc->in_clone_mode) {
  408. SDE_DEBUG("not in CWB mode. early return\n");
  409. return;
  410. }
  411. if (!hw_pp || !hw_ctl || !hw_wb || hw_pp->idx >= PINGPONG_MAX) {
  412. SDE_ERROR("invalid hw resources - return\n");
  413. return;
  414. }
  415. hw_ctl = crtc->mixers[0].hw_ctl;
  416. if (hw_ctl && hw_ctl->ops.setup_intf_cfg_v1 &&
  417. (test_bit(SDE_WB_CWB_CTRL, &hw_wb->caps->features) ||
  418. test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features))) {
  419. struct sde_hw_intf_cfg_v1 intf_cfg = { 0, };
  420. for (i = 0; i < crtc->num_mixers; i++)
  421. intf_cfg.cwb[intf_cfg.cwb_count++] = (enum sde_cwb)
  422. (test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features) ?
  423. ((hw_pp->idx % 2) + i) : (hw_pp->idx + i));
  424. if (hw_pp->merge_3d && (intf_cfg.merge_3d_count <
  425. MAX_MERGE_3D_PER_CTL_V1) && need_merge)
  426. intf_cfg.merge_3d[intf_cfg.merge_3d_count++] =
  427. hw_pp->merge_3d->idx;
  428. if (hw_pp->ops.setup_3d_mode)
  429. hw_pp->ops.setup_3d_mode(hw_pp, (enable && need_merge) ?
  430. BLEND_3D_H_ROW_INT : 0);
  431. if ((hw_wb->ops.bind_pingpong_blk) &&
  432. test_bit(SDE_WB_CWB_CTRL, &hw_wb->caps->features))
  433. hw_wb->ops.bind_pingpong_blk(hw_wb, enable, hw_pp->idx);
  434. if ((hw_wb->ops.bind_dcwb_pp_blk) &&
  435. test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features))
  436. hw_wb->ops.bind_dcwb_pp_blk(hw_wb, enable, hw_pp->idx);
  437. if (hw_ctl->ops.update_intf_cfg) {
  438. hw_ctl->ops.update_intf_cfg(hw_ctl, &intf_cfg, enable);
  439. SDE_DEBUG("in CWB/DCWB mode on CTL_%d PP-%d merge3d:%d\n",
  440. hw_ctl->idx - CTL_0,
  441. hw_pp->idx - PINGPONG_0,
  442. hw_pp->merge_3d ?
  443. hw_pp->merge_3d->idx - MERGE_3D_0 : -1);
  444. }
  445. } else {
  446. struct sde_hw_intf_cfg *intf_cfg = &phys_enc->intf_cfg;
  447. memset(intf_cfg, 0, sizeof(struct sde_hw_intf_cfg));
  448. intf_cfg->intf = SDE_NONE;
  449. intf_cfg->wb = hw_wb->idx;
  450. if (hw_ctl && hw_ctl->ops.update_wb_cfg) {
  451. hw_ctl->ops.update_wb_cfg(hw_ctl, intf_cfg, enable);
  452. SDE_DEBUG("in CWB/DCWB mode adding WB for CTL_%d\n",
  453. hw_ctl->idx - CTL_0);
  454. }
  455. }
  456. }
  457. /**
  458. * sde_encoder_phys_wb_setup_cdp - setup chroma down prefetch block
  459. * @phys_enc: Pointer to physical encoder
  460. */
  461. static void sde_encoder_phys_wb_setup_cdp(struct sde_encoder_phys *phys_enc,
  462. const struct sde_format *format)
  463. {
  464. struct sde_encoder_phys_wb *wb_enc;
  465. struct sde_hw_wb *hw_wb;
  466. struct sde_hw_cdm *hw_cdm;
  467. struct sde_hw_ctl *ctl;
  468. const int num_wb = 1;
  469. if (!phys_enc) {
  470. SDE_ERROR("invalid encoder\n");
  471. return;
  472. }
  473. if (phys_enc->in_clone_mode) {
  474. SDE_DEBUG("in CWB mode. early return\n");
  475. return;
  476. }
  477. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  478. hw_wb = wb_enc->hw_wb;
  479. hw_cdm = phys_enc->hw_cdm;
  480. ctl = phys_enc->hw_ctl;
  481. if (test_bit(SDE_CTL_ACTIVE_CFG, &ctl->caps->features) &&
  482. (phys_enc->hw_ctl &&
  483. phys_enc->hw_ctl->ops.setup_intf_cfg_v1)) {
  484. struct sde_hw_intf_cfg_v1 *intf_cfg_v1 = &phys_enc->intf_cfg_v1;
  485. struct sde_hw_pingpong *hw_pp = phys_enc->hw_pp;
  486. enum sde_3d_blend_mode mode_3d;
  487. memset(intf_cfg_v1, 0, sizeof(struct sde_hw_intf_cfg_v1));
  488. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  489. intf_cfg_v1->intf_count = SDE_NONE;
  490. intf_cfg_v1->wb_count = num_wb;
  491. intf_cfg_v1->wb[0] = hw_wb->idx;
  492. if (SDE_FORMAT_IS_YUV(format)) {
  493. intf_cfg_v1->cdm_count = num_wb;
  494. intf_cfg_v1->cdm[0] = hw_cdm->idx;
  495. }
  496. if (mode_3d && hw_pp && hw_pp->merge_3d &&
  497. intf_cfg_v1->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  498. intf_cfg_v1->merge_3d[intf_cfg_v1->merge_3d_count++] =
  499. hw_pp->merge_3d->idx;
  500. if (hw_pp && hw_pp->ops.setup_3d_mode)
  501. hw_pp->ops.setup_3d_mode(hw_pp, mode_3d);
  502. /* setup which pp blk will connect to this wb */
  503. if (hw_pp && hw_wb->ops.bind_pingpong_blk)
  504. hw_wb->ops.bind_pingpong_blk(hw_wb, true,
  505. hw_pp->idx);
  506. phys_enc->hw_ctl->ops.setup_intf_cfg_v1(phys_enc->hw_ctl,
  507. intf_cfg_v1);
  508. } else if (phys_enc->hw_ctl && phys_enc->hw_ctl->ops.setup_intf_cfg) {
  509. struct sde_hw_intf_cfg *intf_cfg = &phys_enc->intf_cfg;
  510. memset(intf_cfg, 0, sizeof(struct sde_hw_intf_cfg));
  511. intf_cfg->intf = SDE_NONE;
  512. intf_cfg->wb = hw_wb->idx;
  513. intf_cfg->mode_3d =
  514. sde_encoder_helper_get_3d_blend_mode(phys_enc);
  515. phys_enc->hw_ctl->ops.setup_intf_cfg(phys_enc->hw_ctl,
  516. intf_cfg);
  517. }
  518. }
  519. static void _sde_enc_phys_wb_detect_cwb(struct sde_encoder_phys *phys_enc,
  520. struct drm_crtc_state *crtc_state)
  521. {
  522. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  523. const struct sde_wb_cfg *wb_cfg = wb_enc->hw_wb->caps;
  524. u32 encoder_mask = 0;
  525. /* Check if WB has CWB support */
  526. if ((wb_cfg->features & BIT(SDE_WB_HAS_CWB))
  527. || (wb_cfg->features & BIT(SDE_WB_HAS_DCWB))) {
  528. encoder_mask = crtc_state->encoder_mask;
  529. encoder_mask &= ~drm_encoder_mask(phys_enc->parent);
  530. }
  531. phys_enc->in_clone_mode = encoder_mask ? true : false;
  532. SDE_DEBUG("detect CWB(OR)DCWB - status:%d\n", phys_enc->in_clone_mode);
  533. }
  534. static int _sde_enc_phys_wb_validate_cwb(struct sde_encoder_phys *phys_enc,
  535. struct drm_crtc_state *crtc_state,
  536. struct drm_connector_state *conn_state)
  537. {
  538. struct drm_framebuffer *fb;
  539. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc_state);
  540. const struct drm_display_mode *mode = &crtc_state->mode;
  541. struct sde_rect wb_roi = {0,};
  542. struct sde_rect pu_roi = {0,};
  543. int out_width = 0, out_height = 0;
  544. int ds_srcw = 0, ds_srch = 0, ds_outw = 0, ds_outh = 0;
  545. const struct sde_format *fmt;
  546. int data_pt;
  547. int ds_in_use = false;
  548. int i = 0;
  549. int ret = 0;
  550. fb = sde_wb_connector_state_get_output_fb(conn_state);
  551. if (!fb) {
  552. SDE_DEBUG("no output framebuffer\n");
  553. return 0;
  554. }
  555. fmt = sde_get_sde_format_ext(fb->format->format, fb->modifier);
  556. if (!fmt) {
  557. SDE_ERROR("unsupported output pixel format:%x\n", fb->format->format);
  558. return -EINVAL;
  559. }
  560. ret = sde_wb_connector_state_get_output_roi(conn_state, &wb_roi);
  561. if (ret) {
  562. SDE_ERROR("failed to get roi %d\n", ret);
  563. return ret;
  564. }
  565. if (!wb_roi.w || !wb_roi.h) {
  566. SDE_ERROR("cwb roi is not set wxh:%dx%d\n", wb_roi.w, wb_roi.h);
  567. return -EINVAL;
  568. }
  569. data_pt = sde_crtc_get_property(cstate, CRTC_PROP_CAPTURE_OUTPUT);
  570. /* compute cumulative ds output dimensions if in use */
  571. for (i = 0; i < cstate->num_ds; i++) {
  572. if (cstate->ds_cfg[i].scl3_cfg.enable) {
  573. ds_in_use = true;
  574. ds_outw += cstate->ds_cfg[i].scl3_cfg.dst_width;
  575. ds_outh = cstate->ds_cfg[i].scl3_cfg.dst_height;
  576. ds_srcw += cstate->ds_cfg[i].lm_width;
  577. ds_srch = cstate->ds_cfg[i].lm_height;
  578. }
  579. }
  580. if ((ds_in_use && (!ds_outw || !ds_outh || !ds_srcw || !ds_srch))) {
  581. SDE_ERROR("invalid ds cfg src:%dx%d dst:%dx%d\n",
  582. ds_srcw, ds_srch, ds_outw, ds_outh);
  583. return -EINVAL;
  584. }
  585. /* 1) No DS case: same restrictions for LM & DSSPP tap point
  586. * a) wb-roi should be inside FB
  587. * b) mode resolution & wb-roi should be same
  588. * 2) With DS case: restrictions would change based on tap point
  589. * 2.1) LM Tap Point:
  590. * a) wb-roi should be inside FB
  591. * b) wb-roi should be same as crtc-LM bounds
  592. * 2.2) DSPP Tap point: same as No DS case
  593. * a) wb-roi should be inside FB
  594. * b) mode resolution & wb-roi should be same
  595. * 3) Partial Update case: additional stride check
  596. * a) cwb roi should be inside PU region or FB
  597. * b) cropping is only allowed for fully sampled data
  598. * c) add check for stride and QOS setting by 256B
  599. */
  600. if (ds_in_use && data_pt == CAPTURE_DSPP_OUT) {
  601. out_width = ds_outw;
  602. out_height = ds_outh;
  603. } else if (ds_in_use) { /* LM tap point */
  604. out_width = ds_srcw;
  605. out_height = ds_srch;
  606. } else {
  607. out_width = mode->hdisplay;
  608. out_height = mode->vdisplay;
  609. }
  610. if (SDE_FORMAT_IS_YUV(fmt) && ((wb_roi.w != out_width) || (wb_roi.h != out_height))) {
  611. SDE_ERROR("invalid wb roi[%dx%d] with ds_use:%d out[%dx%d] fmt:%x\n",
  612. wb_roi.w, wb_roi.h, ds_in_use, out_width, out_height,
  613. fmt->base.pixel_format);
  614. return -EINVAL;
  615. }
  616. if ((wb_roi.w > out_width) || (wb_roi.h > out_height)) {
  617. SDE_ERROR("invalid wb roi[%dx%d] with ds_use:%d out[%dx%d]\n",
  618. wb_roi.w, wb_roi.h, ds_in_use, out_width, out_height);
  619. return -EINVAL;
  620. }
  621. if (((wb_roi.w < out_width) || (wb_roi.h < out_height)) &&
  622. (wb_roi.w * wb_roi.h * fmt->bpp) % 256) {
  623. SDE_ERROR("invalid stride w = %d h = %d bpp =%d out_width = %d, out_height = %d\n",
  624. wb_roi.w, wb_roi.h, fmt->bpp, out_width, out_height);
  625. return -EINVAL;
  626. }
  627. if (((wb_roi.x + wb_roi.w) > fb->width) ||
  628. ((wb_roi.y + wb_roi.h) > fb->height)) {
  629. SDE_ERROR("invalid wb roi[%d,%d,%d,%d] fb[%dx%d]\n",
  630. wb_roi.x, wb_roi.y, wb_roi.w, wb_roi.h,
  631. fb->width, fb->height);
  632. return -EINVAL;
  633. }
  634. /* validate wb roi against pu rect */
  635. if (cstate->user_roi_list.num_rects) {
  636. sde_kms_rect_merge_rectangles(&cstate->user_roi_list, &pu_roi);
  637. if (wb_roi.w > pu_roi.w || wb_roi.h > pu_roi.h) {
  638. SDE_ERROR("invalid wb roi with pu [%dx%d vs %dx%d]\n",
  639. wb_roi.w, wb_roi.h, pu_roi.w, pu_roi.h);
  640. return -EINVAL;
  641. }
  642. }
  643. return ret;
  644. }
  645. /**
  646. * sde_encoder_phys_wb_atomic_check - verify and fixup given atomic states
  647. * @phys_enc: Pointer to physical encoder
  648. * @crtc_state: Pointer to CRTC atomic state
  649. * @conn_state: Pointer to connector atomic state
  650. */
  651. static int sde_encoder_phys_wb_atomic_check(
  652. struct sde_encoder_phys *phys_enc,
  653. struct drm_crtc_state *crtc_state,
  654. struct drm_connector_state *conn_state)
  655. {
  656. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  657. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  658. const struct sde_wb_cfg *wb_cfg = hw_wb->caps;
  659. struct drm_framebuffer *fb;
  660. const struct sde_format *fmt;
  661. struct sde_rect wb_roi;
  662. const struct drm_display_mode *mode = &crtc_state->mode;
  663. int rc;
  664. bool clone_mode_curr = false;
  665. SDE_DEBUG("[atomic_check:%d,\"%s\",%d,%d]\n",
  666. hw_wb->idx - WB_0, mode->name,
  667. mode->hdisplay, mode->vdisplay);
  668. if (!conn_state || !conn_state->connector) {
  669. SDE_ERROR("invalid connector state\n");
  670. return -EINVAL;
  671. } else if (conn_state->connector->status !=
  672. connector_status_connected) {
  673. SDE_ERROR("connector not connected %d\n",
  674. conn_state->connector->status);
  675. return -EINVAL;
  676. }
  677. clone_mode_curr = phys_enc->in_clone_mode;
  678. _sde_enc_phys_wb_detect_cwb(phys_enc, crtc_state);
  679. if (clone_mode_curr && !phys_enc->in_clone_mode) {
  680. SDE_ERROR("WB commit before CWB disable\n");
  681. return -EINVAL;
  682. }
  683. memset(&wb_roi, 0, sizeof(struct sde_rect));
  684. rc = sde_wb_connector_state_get_output_roi(conn_state, &wb_roi);
  685. if (rc) {
  686. SDE_ERROR("failed to get roi %d\n", rc);
  687. return rc;
  688. }
  689. SDE_DEBUG("[roi:%u,%u,%u,%u]\n", wb_roi.x, wb_roi.y,
  690. wb_roi.w, wb_roi.h);
  691. /* bypass check if commit with no framebuffer */
  692. fb = sde_wb_connector_state_get_output_fb(conn_state);
  693. if (!fb) {
  694. SDE_DEBUG("no output framebuffer\n");
  695. return 0;
  696. }
  697. SDE_DEBUG("[fb_id:%u][fb:%u,%u]\n", fb->base.id,
  698. fb->width, fb->height);
  699. fmt = sde_get_sde_format_ext(fb->format->format, fb->modifier);
  700. if (!fmt) {
  701. SDE_ERROR("unsupported output pixel format:%x\n",
  702. fb->format->format);
  703. return -EINVAL;
  704. }
  705. SDE_DEBUG("[fb_fmt:%x,%llx]\n", fb->format->format,
  706. fb->modifier);
  707. if (SDE_FORMAT_IS_YUV(fmt) &&
  708. !(wb_cfg->features & BIT(SDE_WB_YUV_CONFIG))) {
  709. SDE_ERROR("invalid output format %x\n", fmt->base.pixel_format);
  710. return -EINVAL;
  711. }
  712. if (fmt->chroma_sample == SDE_CHROMA_H2V1 ||
  713. fmt->chroma_sample == SDE_CHROMA_H1V2) {
  714. SDE_ERROR("invalid chroma sample type in output format %x\n",
  715. fmt->base.pixel_format);
  716. return -EINVAL;
  717. }
  718. if (SDE_FORMAT_IS_UBWC(fmt) &&
  719. !(wb_cfg->features & BIT(SDE_WB_UBWC))) {
  720. SDE_ERROR("invalid output format %x\n", fmt->base.pixel_format);
  721. return -EINVAL;
  722. }
  723. if (SDE_FORMAT_IS_YUV(fmt) != !!phys_enc->hw_cdm)
  724. crtc_state->mode_changed = true;
  725. /* if in clone mode, return after cwb validation */
  726. if (phys_enc->in_clone_mode) {
  727. rc = _sde_enc_phys_wb_validate_cwb(phys_enc, crtc_state,
  728. conn_state);
  729. if (rc)
  730. SDE_ERROR("failed in cwb validation %d\n", rc);
  731. return rc;
  732. }
  733. if (wb_roi.w && wb_roi.h) {
  734. if (wb_roi.w != mode->hdisplay) {
  735. SDE_ERROR("invalid roi w=%d, mode w=%d\n", wb_roi.w,
  736. mode->hdisplay);
  737. return -EINVAL;
  738. } else if (wb_roi.h != mode->vdisplay) {
  739. SDE_ERROR("invalid roi h=%d, mode h=%d\n", wb_roi.h,
  740. mode->vdisplay);
  741. return -EINVAL;
  742. } else if (wb_roi.x + wb_roi.w > fb->width) {
  743. SDE_ERROR("invalid roi x=%d, w=%d, fb w=%d\n",
  744. wb_roi.x, wb_roi.w, fb->width);
  745. return -EINVAL;
  746. } else if (wb_roi.y + wb_roi.h > fb->height) {
  747. SDE_ERROR("invalid roi y=%d, h=%d, fb h=%d\n",
  748. wb_roi.y, wb_roi.h, fb->height);
  749. return -EINVAL;
  750. } else if (wb_roi.w > SDE_WB_MAX_LINEWIDTH(fmt, wb_cfg)) {
  751. SDE_ERROR("invalid roi ubwc=%d w=%d, maxlinewidth=%u\n",
  752. SDE_FORMAT_IS_UBWC(fmt), wb_roi.w,
  753. SDE_WB_MAX_LINEWIDTH(fmt, wb_cfg));
  754. return -EINVAL;
  755. }
  756. } else {
  757. if (wb_roi.x || wb_roi.y) {
  758. SDE_ERROR("invalid roi x=%d, y=%d\n",
  759. wb_roi.x, wb_roi.y);
  760. return -EINVAL;
  761. } else if (fb->width != mode->hdisplay) {
  762. SDE_ERROR("invalid fb w=%d, mode w=%d\n", fb->width,
  763. mode->hdisplay);
  764. return -EINVAL;
  765. } else if (fb->height != mode->vdisplay) {
  766. SDE_ERROR("invalid fb h=%d, mode h=%d\n", fb->height,
  767. mode->vdisplay);
  768. return -EINVAL;
  769. } else if (fb->width > SDE_WB_MAX_LINEWIDTH(fmt, wb_cfg)) {
  770. SDE_ERROR("invalid fb ubwc=%d w=%d, maxlinewidth=%u\n",
  771. SDE_FORMAT_IS_UBWC(fmt), fb->width,
  772. SDE_WB_MAX_LINEWIDTH(fmt, wb_cfg));
  773. return -EINVAL;
  774. }
  775. }
  776. return rc;
  777. }
  778. static void _sde_encoder_phys_wb_update_cwb_flush(
  779. struct sde_encoder_phys *phys_enc, bool enable)
  780. {
  781. struct sde_encoder_phys_wb *wb_enc;
  782. struct sde_hw_wb *hw_wb;
  783. struct sde_hw_ctl *hw_ctl;
  784. struct sde_hw_cdm *hw_cdm;
  785. struct sde_hw_pingpong *hw_pp;
  786. struct sde_crtc *crtc;
  787. struct sde_crtc_state *crtc_state;
  788. int i = 0;
  789. int cwb_capture_mode = 0;
  790. enum sde_cwb cwb_idx = 0;
  791. enum sde_dcwb dcwb_idx = 0;
  792. enum sde_cwb src_pp_idx = 0;
  793. bool dspp_out = false;
  794. bool need_merge = false;
  795. struct sde_connector *c_conn = NULL;
  796. struct sde_connector_state *c_state = NULL;
  797. void *dither_cfg = NULL;
  798. size_t dither_sz = 0;
  799. if (!phys_enc->in_clone_mode) {
  800. SDE_DEBUG("not in CWB mode. early return\n");
  801. return;
  802. }
  803. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  804. crtc = to_sde_crtc(wb_enc->crtc);
  805. crtc_state = to_sde_crtc_state(wb_enc->crtc->state);
  806. cwb_capture_mode = sde_crtc_get_property(crtc_state,
  807. CRTC_PROP_CAPTURE_OUTPUT);
  808. hw_pp = phys_enc->hw_pp;
  809. hw_wb = wb_enc->hw_wb;
  810. hw_cdm = phys_enc->hw_cdm;
  811. /* In CWB mode, program actual source master sde_hw_ctl from crtc */
  812. hw_ctl = crtc->mixers[0].hw_ctl;
  813. if (!hw_ctl || !hw_wb || !hw_pp) {
  814. SDE_ERROR("[wb] HW resource not available for CWB\n");
  815. return;
  816. }
  817. /* treating LM idx of primary display ctl path as source ping-pong idx*/
  818. src_pp_idx = (enum sde_cwb)crtc->mixers[0].hw_lm->idx;
  819. cwb_idx = (enum sde_cwb)hw_pp->idx;
  820. dspp_out = (cwb_capture_mode == CAPTURE_DSPP_OUT);
  821. need_merge = (crtc->num_mixers > 1) ? true : false;
  822. if (test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features)) {
  823. dcwb_idx = (enum sde_dcwb) ((hw_pp->idx % 2) + i);
  824. if ((dcwb_idx + crtc->num_mixers) > DCWB_MAX) {
  825. SDE_ERROR("invalid hw config for DCWB. dcwb_idx=%d, num_mixers=%d\n",
  826. dcwb_idx, crtc->num_mixers);
  827. return;
  828. }
  829. } else {
  830. if (src_pp_idx > CWB_0 || ((cwb_idx + crtc->num_mixers) > CWB_MAX)) {
  831. SDE_ERROR("invalid hw config for CWB. pp_idx-%d, cwb_idx=%d, num_mixers=%d\n",
  832. src_pp_idx, dcwb_idx, crtc->num_mixers);
  833. return;
  834. }
  835. }
  836. if (hw_ctl->ops.update_bitmask)
  837. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_WB,
  838. hw_wb->idx, 1);
  839. if (hw_ctl->ops.update_bitmask && hw_cdm)
  840. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_CDM,
  841. hw_cdm->idx, 1);
  842. if (test_bit(SDE_WB_CWB_CTRL, &hw_wb->caps->features) ||
  843. test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features)) {
  844. if (test_bit(SDE_WB_CWB_DITHER_CTRL, &hw_wb->caps->features)) {
  845. if (cwb_capture_mode) {
  846. c_conn = to_sde_connector(phys_enc->connector);
  847. c_state = to_sde_connector_state(phys_enc->connector->state);
  848. dither_cfg = msm_property_get_blob(&c_conn->property_info,
  849. &c_state->property_state, &dither_sz,
  850. CONNECTOR_PROP_PP_CWB_DITHER);
  851. SDE_DEBUG("Read cwb dither setting from blob %pK\n", dither_cfg);
  852. } else {
  853. /* disable case: tap is lm */
  854. dither_cfg = NULL;
  855. }
  856. }
  857. for (i = 0; i < crtc->num_mixers; i++) {
  858. src_pp_idx = (enum sde_cwb) (src_pp_idx + i);
  859. if (test_bit(SDE_WB_DCWB_CTRL, &hw_wb->caps->features)) {
  860. dcwb_idx = (enum sde_dcwb) ((hw_pp->idx % 2) + i);
  861. if (test_bit(SDE_WB_CWB_DITHER_CTRL, &hw_wb->caps->features)) {
  862. if (hw_wb->ops.program_cwb_dither_ctrl)
  863. hw_wb->ops.program_cwb_dither_ctrl(hw_wb,
  864. dcwb_idx, dither_cfg, dither_sz, enable);
  865. }
  866. if (hw_wb->ops.program_dcwb_ctrl)
  867. hw_wb->ops.program_dcwb_ctrl(hw_wb, dcwb_idx,
  868. src_pp_idx, cwb_capture_mode,
  869. enable);
  870. if (hw_ctl->ops.update_bitmask)
  871. hw_ctl->ops.update_bitmask(hw_ctl,
  872. SDE_HW_FLUSH_CWB, dcwb_idx, 1);
  873. } else if (test_bit(SDE_WB_CWB_CTRL, &hw_wb->caps->features)) {
  874. cwb_idx = (enum sde_cwb) (hw_pp->idx + i);
  875. if (hw_wb->ops.program_cwb_ctrl)
  876. hw_wb->ops.program_cwb_ctrl(hw_wb, cwb_idx,
  877. src_pp_idx, dspp_out, enable);
  878. if (hw_ctl->ops.update_bitmask)
  879. hw_ctl->ops.update_bitmask(hw_ctl,
  880. SDE_HW_FLUSH_CWB, cwb_idx, 1);
  881. }
  882. }
  883. if (need_merge && hw_ctl->ops.update_bitmask
  884. && hw_pp && hw_pp->merge_3d)
  885. hw_ctl->ops.update_bitmask(hw_ctl,
  886. SDE_HW_FLUSH_MERGE_3D,
  887. hw_pp->merge_3d->idx, 1);
  888. } else {
  889. phys_enc->hw_mdptop->ops.set_cwb_ppb_cntl(phys_enc->hw_mdptop,
  890. need_merge, dspp_out);
  891. }
  892. }
  893. /**
  894. * _sde_encoder_phys_wb_update_flush - flush hardware update
  895. * @phys_enc: Pointer to physical encoder
  896. */
  897. static void _sde_encoder_phys_wb_update_flush(struct sde_encoder_phys *phys_enc)
  898. {
  899. struct sde_encoder_phys_wb *wb_enc;
  900. struct sde_hw_wb *hw_wb;
  901. struct sde_hw_ctl *hw_ctl;
  902. struct sde_hw_cdm *hw_cdm;
  903. struct sde_hw_pingpong *hw_pp;
  904. struct sde_ctl_flush_cfg pending_flush = {0,};
  905. if (!phys_enc)
  906. return;
  907. wb_enc = to_sde_encoder_phys_wb(phys_enc);
  908. hw_wb = wb_enc->hw_wb;
  909. hw_cdm = phys_enc->hw_cdm;
  910. hw_pp = phys_enc->hw_pp;
  911. hw_ctl = phys_enc->hw_ctl;
  912. SDE_DEBUG("[wb:%d]\n", hw_wb->idx - WB_0);
  913. if (phys_enc->in_clone_mode) {
  914. SDE_DEBUG("in CWB mode. early return\n");
  915. return;
  916. }
  917. if (!hw_ctl) {
  918. SDE_DEBUG("[wb:%d] no ctl assigned\n", hw_wb->idx - WB_0);
  919. return;
  920. }
  921. if (hw_ctl->ops.update_bitmask)
  922. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_WB,
  923. hw_wb->idx, 1);
  924. if (hw_ctl->ops.update_bitmask && hw_cdm)
  925. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_CDM,
  926. hw_cdm->idx, 1);
  927. if (hw_ctl->ops.update_bitmask && hw_pp && hw_pp->merge_3d)
  928. hw_ctl->ops.update_bitmask(hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  929. hw_pp->merge_3d->idx, 1);
  930. if (hw_ctl->ops.get_pending_flush)
  931. hw_ctl->ops.get_pending_flush(hw_ctl,
  932. &pending_flush);
  933. SDE_DEBUG("Pending flush mask for CTL_%d is 0x%x, WB %d\n",
  934. hw_ctl->idx - CTL_0, pending_flush.pending_flush_mask,
  935. hw_wb->idx - WB_0);
  936. }
  937. /**
  938. * sde_encoder_phys_wb_setup - setup writeback encoder
  939. * @phys_enc: Pointer to physical encoder
  940. */
  941. static void sde_encoder_phys_wb_setup(
  942. struct sde_encoder_phys *phys_enc)
  943. {
  944. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  945. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  946. struct drm_display_mode mode = phys_enc->cached_mode;
  947. struct drm_framebuffer *fb;
  948. struct sde_rect *wb_roi = &wb_enc->wb_roi;
  949. SDE_DEBUG("[mode_set:%d,\"%s\",%d,%d]\n",
  950. hw_wb->idx - WB_0, mode.name,
  951. mode.hdisplay, mode.vdisplay);
  952. memset(wb_roi, 0, sizeof(struct sde_rect));
  953. /* clear writeback framebuffer - will be updated in setup_fb */
  954. wb_enc->wb_fb = NULL;
  955. wb_enc->wb_aspace = NULL;
  956. if (phys_enc->enable_state == SDE_ENC_DISABLING) {
  957. fb = wb_enc->fb_disable;
  958. wb_roi->w = 0;
  959. wb_roi->h = 0;
  960. } else {
  961. fb = sde_wb_get_output_fb(wb_enc->wb_dev);
  962. sde_wb_get_output_roi(wb_enc->wb_dev, wb_roi);
  963. }
  964. if (!fb) {
  965. SDE_DEBUG("no output framebuffer\n");
  966. return;
  967. }
  968. SDE_DEBUG("[fb_id:%u][fb:%u,%u]\n", fb->base.id,
  969. fb->width, fb->height);
  970. if (wb_roi->w == 0 || wb_roi->h == 0) {
  971. wb_roi->x = 0;
  972. wb_roi->y = 0;
  973. wb_roi->w = fb->width;
  974. wb_roi->h = fb->height;
  975. }
  976. SDE_DEBUG("[roi:%u,%u,%u,%u]\n", wb_roi->x, wb_roi->y,
  977. wb_roi->w, wb_roi->h);
  978. wb_enc->wb_fmt = sde_get_sde_format_ext(fb->format->format,
  979. fb->modifier);
  980. if (!wb_enc->wb_fmt) {
  981. SDE_ERROR("unsupported output pixel format: %d\n",
  982. fb->format->format);
  983. return;
  984. }
  985. SDE_DEBUG("[fb_fmt:%x,%llx]\n", fb->format->format,
  986. fb->modifier);
  987. sde_encoder_phys_wb_set_ot_limit(phys_enc);
  988. sde_encoder_phys_wb_set_qos_remap(phys_enc);
  989. sde_encoder_phys_wb_set_qos(phys_enc);
  990. sde_encoder_phys_setup_cdm(phys_enc, fb, wb_enc->wb_fmt, wb_roi);
  991. sde_encoder_phys_wb_setup_fb(phys_enc, fb, wb_roi);
  992. sde_encoder_phys_wb_setup_cdp(phys_enc, wb_enc->wb_fmt);
  993. _sde_encoder_phys_wb_setup_cwb(phys_enc, true);
  994. }
  995. static void _sde_encoder_phys_wb_frame_done_helper(void *arg, bool frame_error)
  996. {
  997. struct sde_encoder_phys_wb *wb_enc = arg;
  998. struct sde_encoder_phys *phys_enc = &wb_enc->base;
  999. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  1000. u32 event = frame_error ? SDE_ENCODER_FRAME_EVENT_ERROR : 0;
  1001. SDE_DEBUG("[wb:%d,%u]\n", hw_wb->idx - WB_0, wb_enc->frame_count);
  1002. /* don't notify upper layer for internal commit */
  1003. if (phys_enc->enable_state == SDE_ENC_DISABLING &&
  1004. !phys_enc->in_clone_mode)
  1005. goto complete;
  1006. if (phys_enc->parent_ops.handle_frame_done &&
  1007. atomic_add_unless(&phys_enc->pending_retire_fence_cnt, -1, 0)) {
  1008. event |= SDE_ENCODER_FRAME_EVENT_DONE |
  1009. SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE;
  1010. if (phys_enc->in_clone_mode)
  1011. event |= SDE_ENCODER_FRAME_EVENT_CWB_DONE;
  1012. else
  1013. event |= SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE;
  1014. phys_enc->parent_ops.handle_frame_done(phys_enc->parent,
  1015. phys_enc, event);
  1016. }
  1017. if (!phys_enc->in_clone_mode && phys_enc->parent_ops.handle_vblank_virt)
  1018. phys_enc->parent_ops.handle_vblank_virt(phys_enc->parent,
  1019. phys_enc);
  1020. SDE_EVT32_IRQ(DRMID(phys_enc->parent), hw_wb->idx - WB_0, event,
  1021. frame_error);
  1022. complete:
  1023. wake_up_all(&phys_enc->pending_kickoff_wq);
  1024. }
  1025. /**
  1026. * sde_encoder_phys_wb_done_irq - Pingpong overflow interrupt handler for CWB
  1027. * @arg: Pointer to writeback encoder
  1028. * @irq_idx: interrupt index
  1029. */
  1030. static void sde_encoder_phys_cwb_ovflow(void *arg, int irq_idx)
  1031. {
  1032. _sde_encoder_phys_wb_frame_done_helper(arg, true);
  1033. }
  1034. /**
  1035. * sde_encoder_phys_wb_done_irq - writeback interrupt handler
  1036. * @arg: Pointer to writeback encoder
  1037. * @irq_idx: interrupt index
  1038. */
  1039. static void sde_encoder_phys_wb_done_irq(void *arg, int irq_idx)
  1040. {
  1041. _sde_encoder_phys_wb_frame_done_helper(arg, false);
  1042. }
  1043. /**
  1044. * sde_encoder_phys_wb_irq_ctrl - irq control of WB
  1045. * @phys: Pointer to physical encoder
  1046. * @enable: indicates enable or disable interrupts
  1047. */
  1048. static void sde_encoder_phys_wb_irq_ctrl(
  1049. struct sde_encoder_phys *phys, bool enable)
  1050. {
  1051. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys);
  1052. const struct sde_wb_cfg *wb_cfg;
  1053. int index = 0, refcount;
  1054. int ret = 0, pp = 0;
  1055. u32 max_num_of_irqs = 0;
  1056. const u32 *irq_table = NULL;
  1057. if (!wb_enc)
  1058. return;
  1059. if (wb_enc->bypass_irqreg)
  1060. return;
  1061. pp = phys->hw_pp->idx - PINGPONG_0;
  1062. if ((pp + CRTC_DUAL_MIXERS_ONLY) >= PINGPONG_MAX) {
  1063. SDE_ERROR("invalid pingpong index for WB or CWB\n");
  1064. return;
  1065. }
  1066. refcount = atomic_read(&phys->wbirq_refcount);
  1067. /*
  1068. * For Dedicated CWB, only one overflow IRQ is used for
  1069. * both the PP_CWB blks. Make sure only one IRQ is registered
  1070. * when D-CWB is enabled.
  1071. */
  1072. wb_cfg = wb_enc->hw_wb->caps;
  1073. if (wb_cfg->features & BIT(SDE_WB_HAS_DCWB)) {
  1074. max_num_of_irqs = 1;
  1075. irq_table = dcwb_irq_tbl;
  1076. } else {
  1077. max_num_of_irqs = CRTC_DUAL_MIXERS_ONLY;
  1078. irq_table = cwb_irq_tbl;
  1079. }
  1080. if (enable && atomic_inc_return(&phys->wbirq_refcount) == 1) {
  1081. sde_encoder_helper_register_irq(phys, INTR_IDX_WB_DONE);
  1082. if (ret)
  1083. atomic_dec_return(&phys->wbirq_refcount);
  1084. for (index = 0; index < max_num_of_irqs; index++)
  1085. if (irq_table[index + pp] != SDE_NONE)
  1086. sde_encoder_helper_register_irq(phys,
  1087. irq_table[index + pp]);
  1088. } else if (!enable &&
  1089. atomic_dec_return(&phys->wbirq_refcount) == 0) {
  1090. sde_encoder_helper_unregister_irq(phys, INTR_IDX_WB_DONE);
  1091. if (ret)
  1092. atomic_inc_return(&phys->wbirq_refcount);
  1093. for (index = 0; index < max_num_of_irqs; index++)
  1094. if (irq_table[index + pp] != SDE_NONE)
  1095. sde_encoder_helper_unregister_irq(phys,
  1096. irq_table[index + pp]);
  1097. }
  1098. }
  1099. /**
  1100. * sde_encoder_phys_wb_mode_set - set display mode
  1101. * @phys_enc: Pointer to physical encoder
  1102. * @mode: Pointer to requested display mode
  1103. * @adj_mode: Pointer to adjusted display mode
  1104. */
  1105. static void sde_encoder_phys_wb_mode_set(
  1106. struct sde_encoder_phys *phys_enc,
  1107. struct drm_display_mode *mode,
  1108. struct drm_display_mode *adj_mode)
  1109. {
  1110. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1111. struct sde_rm *rm = &phys_enc->sde_kms->rm;
  1112. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  1113. struct sde_rm_hw_iter iter;
  1114. int i, instance;
  1115. phys_enc->cached_mode = *adj_mode;
  1116. instance = phys_enc->split_role == ENC_ROLE_SLAVE ? 1 : 0;
  1117. SDE_DEBUG("[mode_set_cache:%d,\"%s\",%d,%d]\n",
  1118. hw_wb->idx - WB_0, mode->name,
  1119. mode->hdisplay, mode->vdisplay);
  1120. phys_enc->hw_ctl = NULL;
  1121. phys_enc->hw_cdm = NULL;
  1122. /* Retrieve previously allocated HW Resources. CTL shouldn't fail */
  1123. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_CTL);
  1124. for (i = 0; i <= instance; i++) {
  1125. sde_rm_get_hw(rm, &iter);
  1126. if (i == instance)
  1127. phys_enc->hw_ctl = (struct sde_hw_ctl *) iter.hw;
  1128. }
  1129. if (IS_ERR_OR_NULL(phys_enc->hw_ctl)) {
  1130. SDE_ERROR("failed init ctl: %ld\n",
  1131. (!phys_enc->hw_ctl) ?
  1132. -EINVAL : PTR_ERR(phys_enc->hw_ctl));
  1133. phys_enc->hw_ctl = NULL;
  1134. return;
  1135. }
  1136. /* CDM is optional */
  1137. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_CDM);
  1138. for (i = 0; i <= instance; i++) {
  1139. sde_rm_get_hw(rm, &iter);
  1140. if (i == instance)
  1141. phys_enc->hw_cdm = (struct sde_hw_cdm *) iter.hw;
  1142. }
  1143. if (IS_ERR(phys_enc->hw_cdm)) {
  1144. SDE_ERROR("CDM required but not allocated: %ld\n",
  1145. PTR_ERR(phys_enc->hw_cdm));
  1146. phys_enc->hw_cdm = NULL;
  1147. }
  1148. }
  1149. static int sde_encoder_phys_wb_frame_timeout(struct sde_encoder_phys *phys_enc)
  1150. {
  1151. u32 event = 0;
  1152. while (atomic_add_unless(&phys_enc->pending_retire_fence_cnt, -1, 0) &&
  1153. phys_enc->parent_ops.handle_frame_done) {
  1154. event = SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE
  1155. | SDE_ENCODER_FRAME_EVENT_ERROR;
  1156. if (phys_enc->in_clone_mode)
  1157. event |= SDE_ENCODER_FRAME_EVENT_CWB_DONE;
  1158. else
  1159. event |= SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE;
  1160. phys_enc->parent_ops.handle_frame_done(
  1161. phys_enc->parent, phys_enc, event);
  1162. SDE_EVT32(DRMID(phys_enc->parent), event,
  1163. atomic_read(&phys_enc->pending_retire_fence_cnt));
  1164. }
  1165. return event;
  1166. }
  1167. static bool _sde_encoder_phys_wb_is_idle(
  1168. struct sde_encoder_phys *phys_enc)
  1169. {
  1170. bool ret = false;
  1171. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1172. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  1173. struct sde_vbif_get_xin_status_params xin_status = {0};
  1174. xin_status.vbif_idx = hw_wb->caps->vbif_idx;
  1175. xin_status.xin_id = hw_wb->caps->xin_id;
  1176. xin_status.clk_ctrl = hw_wb->caps->clk_ctrl;
  1177. if (sde_vbif_get_xin_status(phys_enc->sde_kms, &xin_status)) {
  1178. _sde_encoder_phys_wb_frame_done_helper(wb_enc, false);
  1179. ret = true;
  1180. }
  1181. return ret;
  1182. }
  1183. static void _sde_encoder_phys_wb_reset_state(
  1184. struct sde_encoder_phys *phys_enc)
  1185. {
  1186. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1187. /*
  1188. * frame count and kickoff count are only used for debug purpose. Frame
  1189. * count can be more than kickoff count at the end of disable call due
  1190. * to extra frame_done wait. It does not cause any issue because
  1191. * frame_done wait is based on retire_fence count. Leaving these
  1192. * counters for debugging purpose.
  1193. */
  1194. if (wb_enc->frame_count != wb_enc->kickoff_count) {
  1195. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc),
  1196. wb_enc->kickoff_count, wb_enc->frame_count,
  1197. phys_enc->in_clone_mode);
  1198. wb_enc->frame_count = wb_enc->kickoff_count;
  1199. }
  1200. phys_enc->enable_state = SDE_ENC_DISABLED;
  1201. wb_enc->crtc = NULL;
  1202. phys_enc->hw_cdm = NULL;
  1203. phys_enc->hw_ctl = NULL;
  1204. phys_enc->in_clone_mode = false;
  1205. }
  1206. static int _sde_encoder_phys_wb_wait_for_commit_done(
  1207. struct sde_encoder_phys *phys_enc, bool is_disable)
  1208. {
  1209. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1210. u32 event = 0;
  1211. u64 wb_time = 0;
  1212. int rc = 0;
  1213. struct sde_encoder_wait_info wait_info = {0};
  1214. /* Return EWOULDBLOCK since we know the wait isn't necessary */
  1215. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  1216. SDE_ERROR("encoder already disabled\n");
  1217. return -EWOULDBLOCK;
  1218. }
  1219. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), wb_enc->frame_count,
  1220. wb_enc->kickoff_count, !!wb_enc->wb_fb, is_disable,
  1221. phys_enc->in_clone_mode);
  1222. if (!is_disable && phys_enc->in_clone_mode &&
  1223. (atomic_read(&phys_enc->pending_retire_fence_cnt) <= 1))
  1224. goto skip_wait;
  1225. /* signal completion if commit with no framebuffer */
  1226. if (!wb_enc->wb_fb) {
  1227. SDE_DEBUG("no output framebuffer\n");
  1228. _sde_encoder_phys_wb_frame_done_helper(wb_enc, false);
  1229. }
  1230. if (atomic_read(&phys_enc->pending_retire_fence_cnt) > 1)
  1231. wait_info.count_check = 1;
  1232. wait_info.wq = &phys_enc->pending_kickoff_wq;
  1233. wait_info.atomic_cnt = &phys_enc->pending_retire_fence_cnt;
  1234. wait_info.timeout_ms = max_t(u32, wb_enc->wbdone_timeout,
  1235. KICKOFF_TIMEOUT_MS);
  1236. rc = sde_encoder_helper_wait_for_irq(phys_enc, INTR_IDX_WB_DONE,
  1237. &wait_info);
  1238. if (rc == -ETIMEDOUT && _sde_encoder_phys_wb_is_idle(phys_enc)) {
  1239. rc = 0;
  1240. } else if (rc == -ETIMEDOUT) {
  1241. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc),
  1242. wb_enc->frame_count, SDE_EVTLOG_ERROR);
  1243. SDE_ERROR("wb:%d kickoff timed out\n", WBID(wb_enc));
  1244. event = sde_encoder_phys_wb_frame_timeout(phys_enc);
  1245. }
  1246. /* cleanup writeback framebuffer */
  1247. if (wb_enc->wb_fb && wb_enc->wb_aspace) {
  1248. msm_framebuffer_cleanup(wb_enc->wb_fb, wb_enc->wb_aspace);
  1249. drm_framebuffer_put(wb_enc->wb_fb);
  1250. wb_enc->wb_fb = NULL;
  1251. wb_enc->wb_aspace = NULL;
  1252. }
  1253. skip_wait:
  1254. /* remove vote for iommu/clk/bus */
  1255. wb_enc->frame_count++;
  1256. if (!rc) {
  1257. wb_enc->end_time = ktime_get();
  1258. wb_time = (u64)ktime_to_us(wb_enc->end_time) -
  1259. (u64)ktime_to_us(wb_enc->start_time);
  1260. SDE_DEBUG("wb:%d took %llu us\n", WBID(wb_enc), wb_time);
  1261. }
  1262. /* cleanup previous buffer if pending */
  1263. if (wb_enc->cwb_old_fb && wb_enc->cwb_old_aspace) {
  1264. msm_framebuffer_cleanup(wb_enc->cwb_old_fb, wb_enc->cwb_old_aspace);
  1265. drm_framebuffer_put(wb_enc->cwb_old_fb);
  1266. wb_enc->cwb_old_fb = NULL;
  1267. wb_enc->cwb_old_aspace = NULL;
  1268. }
  1269. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc), wb_enc->frame_count,
  1270. wb_time, event, rc);
  1271. return rc;
  1272. }
  1273. /**
  1274. * sde_encoder_phys_wb_wait_for_commit_done - wait until request is committed
  1275. * @phys_enc: Pointer to physical encoder
  1276. */
  1277. static int sde_encoder_phys_wb_wait_for_commit_done(
  1278. struct sde_encoder_phys *phys_enc)
  1279. {
  1280. int rc;
  1281. if (phys_enc->enable_state == SDE_ENC_DISABLING &&
  1282. phys_enc->in_clone_mode) {
  1283. rc = _sde_encoder_phys_wb_wait_for_commit_done(phys_enc, true);
  1284. _sde_encoder_phys_wb_reset_state(phys_enc);
  1285. sde_encoder_phys_wb_irq_ctrl(phys_enc, false);
  1286. } else {
  1287. rc = _sde_encoder_phys_wb_wait_for_commit_done(phys_enc, false);
  1288. }
  1289. return rc;
  1290. }
  1291. static int sde_encoder_phys_wb_wait_for_tx_complete(
  1292. struct sde_encoder_phys *phys_enc)
  1293. {
  1294. if (!atomic_read(&phys_enc->pending_retire_fence_cnt))
  1295. return 0;
  1296. return _sde_encoder_phys_wb_wait_for_commit_done(phys_enc, true);
  1297. }
  1298. /**
  1299. * sde_encoder_phys_wb_prepare_for_kickoff - pre-kickoff processing
  1300. * @phys_enc: Pointer to physical encoder
  1301. * @params: kickoff parameters
  1302. * Returns: Zero on success
  1303. */
  1304. static int sde_encoder_phys_wb_prepare_for_kickoff(
  1305. struct sde_encoder_phys *phys_enc,
  1306. struct sde_encoder_kickoff_params *params)
  1307. {
  1308. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1309. SDE_DEBUG("[wb:%d,%u]\n", wb_enc->hw_wb->idx - WB_0,
  1310. wb_enc->kickoff_count);
  1311. if (phys_enc->in_clone_mode) {
  1312. wb_enc->cwb_old_fb = wb_enc->wb_fb;
  1313. wb_enc->cwb_old_aspace = wb_enc->wb_aspace;
  1314. }
  1315. wb_enc->kickoff_count++;
  1316. /* set OT limit & enable traffic shaper */
  1317. sde_encoder_phys_wb_setup(phys_enc);
  1318. _sde_encoder_phys_wb_update_flush(phys_enc);
  1319. _sde_encoder_phys_wb_update_cwb_flush(phys_enc, true);
  1320. /* vote for iommu/clk/bus */
  1321. wb_enc->start_time = ktime_get();
  1322. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc),
  1323. wb_enc->kickoff_count, wb_enc->frame_count,
  1324. phys_enc->in_clone_mode);
  1325. return 0;
  1326. }
  1327. /**
  1328. * sde_encoder_phys_wb_trigger_flush - trigger flush processing
  1329. * @phys_enc: Pointer to physical encoder
  1330. */
  1331. static void sde_encoder_phys_wb_trigger_flush(struct sde_encoder_phys *phys_enc)
  1332. {
  1333. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1334. if (!phys_enc || !wb_enc->hw_wb) {
  1335. SDE_ERROR("invalid encoder\n");
  1336. return;
  1337. }
  1338. /*
  1339. * Bail out iff in CWB mode. In case of CWB, primary control-path
  1340. * which is actually driving would trigger the flush
  1341. */
  1342. if (phys_enc->in_clone_mode) {
  1343. SDE_DEBUG("in CWB mode. early return\n");
  1344. return;
  1345. }
  1346. SDE_DEBUG("[wb:%d]\n", wb_enc->hw_wb->idx - WB_0);
  1347. /* clear pending flush if commit with no framebuffer */
  1348. if (!wb_enc->wb_fb) {
  1349. SDE_DEBUG("no output framebuffer\n");
  1350. return;
  1351. }
  1352. sde_encoder_helper_trigger_flush(phys_enc);
  1353. }
  1354. /**
  1355. * sde_encoder_phys_wb_handle_post_kickoff - post-kickoff processing
  1356. * @phys_enc: Pointer to physical encoder
  1357. */
  1358. static void sde_encoder_phys_wb_handle_post_kickoff(
  1359. struct sde_encoder_phys *phys_enc)
  1360. {
  1361. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1362. SDE_DEBUG("[wb:%d]\n", wb_enc->hw_wb->idx - WB_0);
  1363. SDE_EVT32(DRMID(phys_enc->parent), WBID(wb_enc));
  1364. }
  1365. /**
  1366. * _sde_encoder_phys_wb_init_internal_fb - create fb for internal commit
  1367. * @wb_enc: Pointer to writeback encoder
  1368. * @pixel_format: DRM pixel format
  1369. * @width: Desired fb width
  1370. * @height: Desired fb height
  1371. * @pitch: Desired fb pitch
  1372. */
  1373. static int _sde_encoder_phys_wb_init_internal_fb(
  1374. struct sde_encoder_phys_wb *wb_enc,
  1375. uint32_t pixel_format, uint32_t width,
  1376. uint32_t height, uint32_t pitch)
  1377. {
  1378. struct drm_device *dev;
  1379. struct drm_framebuffer *fb;
  1380. struct drm_mode_fb_cmd2 mode_cmd;
  1381. uint32_t size;
  1382. int nplanes, i, ret;
  1383. struct msm_gem_address_space *aspace;
  1384. const struct drm_format_info *info;
  1385. if (!wb_enc || !wb_enc->base.parent || !wb_enc->base.sde_kms) {
  1386. SDE_ERROR("invalid params\n");
  1387. return -EINVAL;
  1388. }
  1389. aspace = wb_enc->base.sde_kms->aspace[SDE_IOMMU_DOMAIN_UNSECURE];
  1390. if (!aspace) {
  1391. SDE_ERROR("invalid address space\n");
  1392. return -EINVAL;
  1393. }
  1394. dev = wb_enc->base.sde_kms->dev;
  1395. if (!dev) {
  1396. SDE_ERROR("invalid dev\n");
  1397. return -EINVAL;
  1398. }
  1399. memset(&mode_cmd, 0, sizeof(mode_cmd));
  1400. mode_cmd.pixel_format = pixel_format;
  1401. mode_cmd.width = width;
  1402. mode_cmd.height = height;
  1403. mode_cmd.pitches[0] = pitch;
  1404. size = sde_format_get_framebuffer_size(pixel_format,
  1405. mode_cmd.width, mode_cmd.height,
  1406. mode_cmd.pitches, 0);
  1407. if (!size) {
  1408. SDE_DEBUG("not creating zero size buffer\n");
  1409. return -EINVAL;
  1410. }
  1411. /* allocate gem tracking object */
  1412. info = drm_get_format_info(dev, &mode_cmd);
  1413. nplanes = info->num_planes;
  1414. if (nplanes >= SDE_MAX_PLANES) {
  1415. SDE_ERROR("requested format has too many planes\n");
  1416. return -EINVAL;
  1417. }
  1418. wb_enc->bo_disable[0] = msm_gem_new(dev, size,
  1419. MSM_BO_SCANOUT | MSM_BO_WC);
  1420. if (IS_ERR_OR_NULL(wb_enc->bo_disable[0])) {
  1421. ret = PTR_ERR(wb_enc->bo_disable[0]);
  1422. wb_enc->bo_disable[0] = NULL;
  1423. SDE_ERROR("failed to create bo, %d\n", ret);
  1424. return ret;
  1425. }
  1426. for (i = 0; i < nplanes; ++i) {
  1427. wb_enc->bo_disable[i] = wb_enc->bo_disable[0];
  1428. mode_cmd.pitches[i] = width * info->cpp[i];
  1429. }
  1430. fb = msm_framebuffer_init(dev, &mode_cmd, wb_enc->bo_disable);
  1431. if (IS_ERR_OR_NULL(fb)) {
  1432. ret = PTR_ERR(fb);
  1433. drm_gem_object_put(wb_enc->bo_disable[0]);
  1434. wb_enc->bo_disable[0] = NULL;
  1435. SDE_ERROR("failed to init fb, %d\n", ret);
  1436. return ret;
  1437. }
  1438. /* prepare the backing buffer now so that it's available later */
  1439. ret = msm_framebuffer_prepare(fb, aspace);
  1440. if (!ret)
  1441. wb_enc->fb_disable = fb;
  1442. return ret;
  1443. }
  1444. /**
  1445. * _sde_encoder_phys_wb_destroy_internal_fb - deconstruct internal fb
  1446. * @wb_enc: Pointer to writeback encoder
  1447. */
  1448. static void _sde_encoder_phys_wb_destroy_internal_fb(
  1449. struct sde_encoder_phys_wb *wb_enc)
  1450. {
  1451. if (!wb_enc)
  1452. return;
  1453. if (wb_enc->fb_disable) {
  1454. drm_framebuffer_unregister_private(wb_enc->fb_disable);
  1455. drm_framebuffer_remove(wb_enc->fb_disable);
  1456. wb_enc->fb_disable = NULL;
  1457. }
  1458. if (wb_enc->bo_disable[0]) {
  1459. drm_gem_object_put(wb_enc->bo_disable[0]);
  1460. wb_enc->bo_disable[0] = NULL;
  1461. }
  1462. }
  1463. /**
  1464. * sde_encoder_phys_wb_enable - enable writeback encoder
  1465. * @phys_enc: Pointer to physical encoder
  1466. */
  1467. static void sde_encoder_phys_wb_enable(struct sde_encoder_phys *phys_enc)
  1468. {
  1469. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1470. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  1471. struct drm_device *dev;
  1472. struct drm_connector *connector;
  1473. SDE_DEBUG("[wb:%d]\n", hw_wb->idx - WB_0);
  1474. if (!wb_enc->base.parent || !wb_enc->base.parent->dev) {
  1475. SDE_ERROR("invalid drm device\n");
  1476. return;
  1477. }
  1478. dev = wb_enc->base.parent->dev;
  1479. /* find associated writeback connector */
  1480. connector = phys_enc->connector;
  1481. if (!connector || connector->encoder != phys_enc->parent) {
  1482. SDE_ERROR("failed to find writeback connector\n");
  1483. return;
  1484. }
  1485. wb_enc->wb_dev = sde_wb_connector_get_wb(connector);
  1486. phys_enc->enable_state = SDE_ENC_ENABLED;
  1487. /*
  1488. * cache the crtc in wb_enc on enable for duration of use case
  1489. * for correctly servicing asynchronous irq events and timers
  1490. */
  1491. wb_enc->crtc = phys_enc->parent->crtc;
  1492. }
  1493. /**
  1494. * sde_encoder_phys_wb_disable - disable writeback encoder
  1495. * @phys_enc: Pointer to physical encoder
  1496. */
  1497. static void sde_encoder_phys_wb_disable(struct sde_encoder_phys *phys_enc)
  1498. {
  1499. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1500. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  1501. SDE_DEBUG("[wb:%d]\n", hw_wb->idx - WB_0);
  1502. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  1503. SDE_ERROR("encoder is already disabled\n");
  1504. return;
  1505. }
  1506. SDE_DEBUG("[wait_for_done: wb:%d, frame:%u, kickoff:%u]\n",
  1507. hw_wb->idx - WB_0, wb_enc->frame_count,
  1508. wb_enc->kickoff_count);
  1509. if (!phys_enc->in_clone_mode || !wb_enc->crtc->state->active)
  1510. _sde_encoder_phys_wb_wait_for_commit_done(phys_enc, true);
  1511. if (!phys_enc->hw_ctl || !phys_enc->parent ||
  1512. !phys_enc->sde_kms || !wb_enc->fb_disable) {
  1513. SDE_DEBUG("invalid enc, skipping extra commit\n");
  1514. goto exit;
  1515. }
  1516. if (phys_enc->in_clone_mode) {
  1517. _sde_encoder_phys_wb_setup_cwb(phys_enc, false);
  1518. _sde_encoder_phys_wb_update_cwb_flush(phys_enc, false);
  1519. phys_enc->enable_state = SDE_ENC_DISABLING;
  1520. if (wb_enc->crtc->state->active) {
  1521. sde_encoder_phys_wb_irq_ctrl(phys_enc, true);
  1522. return;
  1523. }
  1524. goto exit;
  1525. }
  1526. /* reset h/w before final flush */
  1527. if (phys_enc->hw_ctl->ops.clear_pending_flush)
  1528. phys_enc->hw_ctl->ops.clear_pending_flush(phys_enc->hw_ctl);
  1529. /*
  1530. * New CTL reset sequence from 5.0 MDP onwards.
  1531. * If has_3d_merge_reset is not set, legacy reset
  1532. * sequence is executed.
  1533. */
  1534. if (hw_wb->catalog->has_3d_merge_reset) {
  1535. sde_encoder_helper_phys_disable(phys_enc, wb_enc);
  1536. goto exit;
  1537. }
  1538. if (sde_encoder_helper_reset_mixers(phys_enc, NULL))
  1539. goto exit;
  1540. phys_enc->enable_state = SDE_ENC_DISABLING;
  1541. sde_encoder_phys_wb_prepare_for_kickoff(phys_enc, NULL);
  1542. sde_encoder_phys_wb_irq_ctrl(phys_enc, true);
  1543. if (phys_enc->hw_ctl->ops.trigger_flush)
  1544. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  1545. sde_encoder_helper_trigger_start(phys_enc);
  1546. _sde_encoder_phys_wb_wait_for_commit_done(phys_enc, true);
  1547. sde_encoder_phys_wb_irq_ctrl(phys_enc, false);
  1548. exit:
  1549. _sde_encoder_phys_wb_reset_state(phys_enc);
  1550. }
  1551. /**
  1552. * sde_encoder_phys_wb_get_hw_resources - get hardware resources
  1553. * @phys_enc: Pointer to physical encoder
  1554. * @hw_res: Pointer to encoder resources
  1555. */
  1556. static void sde_encoder_phys_wb_get_hw_resources(
  1557. struct sde_encoder_phys *phys_enc,
  1558. struct sde_encoder_hw_resources *hw_res,
  1559. struct drm_connector_state *conn_state)
  1560. {
  1561. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1562. struct sde_hw_wb *hw_wb;
  1563. struct drm_framebuffer *fb;
  1564. const struct sde_format *fmt = NULL;
  1565. if (!phys_enc) {
  1566. SDE_ERROR("invalid encoder\n");
  1567. return;
  1568. }
  1569. fb = sde_wb_connector_state_get_output_fb(conn_state);
  1570. if (fb) {
  1571. fmt = sde_get_sde_format_ext(fb->format->format, fb->modifier);
  1572. if (!fmt) {
  1573. SDE_ERROR("unsupported output pixel format:%d\n",
  1574. fb->format->format);
  1575. return;
  1576. }
  1577. }
  1578. hw_wb = wb_enc->hw_wb;
  1579. hw_res->wbs[hw_wb->idx - WB_0] = phys_enc->intf_mode;
  1580. hw_res->needs_cdm = fmt ? SDE_FORMAT_IS_YUV(fmt) : false;
  1581. SDE_DEBUG("[wb:%d] intf_mode=%d needs_cdm=%d\n", hw_wb->idx - WB_0,
  1582. hw_res->wbs[hw_wb->idx - WB_0],
  1583. hw_res->needs_cdm);
  1584. }
  1585. #ifdef CONFIG_DEBUG_FS
  1586. /**
  1587. * sde_encoder_phys_wb_init_debugfs - initialize writeback encoder debugfs
  1588. * @phys_enc: Pointer to physical encoder
  1589. * @debugfs_root: Pointer to virtual encoder's debugfs_root dir
  1590. */
  1591. static int sde_encoder_phys_wb_init_debugfs(
  1592. struct sde_encoder_phys *phys_enc, struct dentry *debugfs_root)
  1593. {
  1594. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1595. if (!phys_enc || !wb_enc->hw_wb || !debugfs_root)
  1596. return -EINVAL;
  1597. debugfs_create_u32("wbdone_timeout", 0600, debugfs_root, &wb_enc->wbdone_timeout);
  1598. return 0;
  1599. }
  1600. #else
  1601. static int sde_encoder_phys_wb_init_debugfs(
  1602. struct sde_encoder_phys *phys_enc, struct dentry *debugfs_root)
  1603. {
  1604. return 0;
  1605. }
  1606. #endif
  1607. static int sde_encoder_phys_wb_late_register(struct sde_encoder_phys *phys_enc,
  1608. struct dentry *debugfs_root)
  1609. {
  1610. return sde_encoder_phys_wb_init_debugfs(phys_enc, debugfs_root);
  1611. }
  1612. /**
  1613. * sde_encoder_phys_wb_destroy - destroy writeback encoder
  1614. * @phys_enc: Pointer to physical encoder
  1615. */
  1616. static void sde_encoder_phys_wb_destroy(struct sde_encoder_phys *phys_enc)
  1617. {
  1618. struct sde_encoder_phys_wb *wb_enc = to_sde_encoder_phys_wb(phys_enc);
  1619. struct sde_hw_wb *hw_wb = wb_enc->hw_wb;
  1620. SDE_DEBUG("[wb:%d]\n", hw_wb->idx - WB_0);
  1621. if (!phys_enc)
  1622. return;
  1623. _sde_encoder_phys_wb_destroy_internal_fb(wb_enc);
  1624. kfree(wb_enc);
  1625. }
  1626. /**
  1627. * sde_encoder_phys_wb_init_ops - initialize writeback operations
  1628. * @ops: Pointer to encoder operation table
  1629. */
  1630. static void sde_encoder_phys_wb_init_ops(struct sde_encoder_phys_ops *ops)
  1631. {
  1632. ops->late_register = sde_encoder_phys_wb_late_register;
  1633. ops->is_master = sde_encoder_phys_wb_is_master;
  1634. ops->mode_set = sde_encoder_phys_wb_mode_set;
  1635. ops->enable = sde_encoder_phys_wb_enable;
  1636. ops->disable = sde_encoder_phys_wb_disable;
  1637. ops->destroy = sde_encoder_phys_wb_destroy;
  1638. ops->atomic_check = sde_encoder_phys_wb_atomic_check;
  1639. ops->get_hw_resources = sde_encoder_phys_wb_get_hw_resources;
  1640. ops->wait_for_commit_done = sde_encoder_phys_wb_wait_for_commit_done;
  1641. ops->wait_for_tx_complete = sde_encoder_phys_wb_wait_for_tx_complete;
  1642. ops->prepare_for_kickoff = sde_encoder_phys_wb_prepare_for_kickoff;
  1643. ops->handle_post_kickoff = sde_encoder_phys_wb_handle_post_kickoff;
  1644. ops->trigger_flush = sde_encoder_phys_wb_trigger_flush;
  1645. ops->trigger_start = sde_encoder_helper_trigger_start;
  1646. ops->hw_reset = sde_encoder_helper_hw_reset;
  1647. ops->irq_control = sde_encoder_phys_wb_irq_ctrl;
  1648. }
  1649. /**
  1650. * sde_encoder_phys_wb_init - initialize writeback encoder
  1651. * @init: Pointer to init info structure with initialization params
  1652. */
  1653. struct sde_encoder_phys *sde_encoder_phys_wb_init(
  1654. struct sde_enc_phys_init_params *p)
  1655. {
  1656. struct sde_encoder_phys *phys_enc;
  1657. struct sde_encoder_phys_wb *wb_enc;
  1658. const struct sde_wb_cfg *wb_cfg;
  1659. struct sde_hw_mdp *hw_mdp;
  1660. struct sde_encoder_irq *irq;
  1661. int ret = 0;
  1662. SDE_DEBUG("\n");
  1663. if (!p || !p->parent) {
  1664. SDE_ERROR("invalid params\n");
  1665. ret = -EINVAL;
  1666. goto fail_alloc;
  1667. }
  1668. wb_enc = kzalloc(sizeof(*wb_enc), GFP_KERNEL);
  1669. if (!wb_enc) {
  1670. SDE_ERROR("failed to allocate wb enc\n");
  1671. ret = -ENOMEM;
  1672. goto fail_alloc;
  1673. }
  1674. wb_enc->wbdone_timeout = KICKOFF_TIMEOUT_MS;
  1675. phys_enc = &wb_enc->base;
  1676. if (p->sde_kms->vbif[VBIF_NRT]) {
  1677. wb_enc->aspace[SDE_IOMMU_DOMAIN_UNSECURE] =
  1678. p->sde_kms->aspace[MSM_SMMU_DOMAIN_NRT_UNSECURE];
  1679. wb_enc->aspace[SDE_IOMMU_DOMAIN_SECURE] =
  1680. p->sde_kms->aspace[MSM_SMMU_DOMAIN_NRT_SECURE];
  1681. } else {
  1682. wb_enc->aspace[SDE_IOMMU_DOMAIN_UNSECURE] =
  1683. p->sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE];
  1684. wb_enc->aspace[SDE_IOMMU_DOMAIN_SECURE] =
  1685. p->sde_kms->aspace[MSM_SMMU_DOMAIN_SECURE];
  1686. }
  1687. hw_mdp = sde_rm_get_mdp(&p->sde_kms->rm);
  1688. if (IS_ERR_OR_NULL(hw_mdp)) {
  1689. ret = PTR_ERR(hw_mdp);
  1690. SDE_ERROR("failed to init hw_top: %d\n", ret);
  1691. goto fail_mdp_init;
  1692. }
  1693. phys_enc->hw_mdptop = hw_mdp;
  1694. /**
  1695. * hw_wb resource permanently assigned to this encoder
  1696. * Other resources allocated at atomic commit time by use case
  1697. */
  1698. if (p->wb_idx != SDE_NONE) {
  1699. struct sde_rm_hw_iter iter;
  1700. sde_rm_init_hw_iter(&iter, 0, SDE_HW_BLK_WB);
  1701. while (sde_rm_get_hw(&p->sde_kms->rm, &iter)) {
  1702. struct sde_hw_wb *hw_wb = (struct sde_hw_wb *)iter.hw;
  1703. if (hw_wb->idx == p->wb_idx) {
  1704. wb_enc->hw_wb = hw_wb;
  1705. break;
  1706. }
  1707. }
  1708. if (!wb_enc->hw_wb) {
  1709. ret = -EINVAL;
  1710. SDE_ERROR("failed to init hw_wb%d\n", p->wb_idx - WB_0);
  1711. goto fail_wb_init;
  1712. }
  1713. } else {
  1714. ret = -EINVAL;
  1715. SDE_ERROR("invalid wb_idx\n");
  1716. goto fail_wb_check;
  1717. }
  1718. sde_encoder_phys_wb_init_ops(&phys_enc->ops);
  1719. phys_enc->parent = p->parent;
  1720. phys_enc->parent_ops = p->parent_ops;
  1721. phys_enc->sde_kms = p->sde_kms;
  1722. phys_enc->split_role = p->split_role;
  1723. phys_enc->intf_mode = INTF_MODE_WB_LINE;
  1724. phys_enc->intf_idx = p->intf_idx;
  1725. phys_enc->enc_spinlock = p->enc_spinlock;
  1726. phys_enc->vblank_ctl_lock = p->vblank_ctl_lock;
  1727. atomic_set(&phys_enc->pending_retire_fence_cnt, 0);
  1728. atomic_set(&phys_enc->wbirq_refcount, 0);
  1729. init_waitqueue_head(&phys_enc->pending_kickoff_wq);
  1730. wb_cfg = wb_enc->hw_wb->caps;
  1731. irq = &phys_enc->irq[INTR_IDX_WB_DONE];
  1732. INIT_LIST_HEAD(&irq->cb.list);
  1733. irq->name = "wb_done";
  1734. irq->hw_idx = wb_enc->hw_wb->idx;
  1735. irq->irq_idx = -1;
  1736. irq->intr_type = sde_encoder_phys_wb_get_intr_type(wb_enc->hw_wb);
  1737. irq->intr_idx = INTR_IDX_WB_DONE;
  1738. irq->cb.arg = wb_enc;
  1739. irq->cb.func = sde_encoder_phys_wb_done_irq;
  1740. if (wb_cfg && (wb_cfg->features & BIT(SDE_WB_HAS_DCWB))) {
  1741. irq = &phys_enc->irq[INTR_IDX_PP_CWB_OVFL];
  1742. INIT_LIST_HEAD(&irq->cb.list);
  1743. irq->name = "pp_cwb0_overflow";
  1744. irq->hw_idx = PINGPONG_CWB_0;
  1745. irq->irq_idx = -1;
  1746. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  1747. irq->intr_idx = INTR_IDX_PP_CWB_OVFL;
  1748. irq->cb.arg = wb_enc;
  1749. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  1750. } else {
  1751. irq = &phys_enc->irq[INTR_IDX_PP1_OVFL];
  1752. INIT_LIST_HEAD(&irq->cb.list);
  1753. irq->name = "pp1_overflow";
  1754. irq->hw_idx = CWB_1;
  1755. irq->irq_idx = -1;
  1756. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  1757. irq->intr_idx = INTR_IDX_PP1_OVFL;
  1758. irq->cb.arg = wb_enc;
  1759. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  1760. irq = &phys_enc->irq[INTR_IDX_PP2_OVFL];
  1761. INIT_LIST_HEAD(&irq->cb.list);
  1762. irq->name = "pp2_overflow";
  1763. irq->hw_idx = CWB_2;
  1764. irq->irq_idx = -1;
  1765. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  1766. irq->intr_idx = INTR_IDX_PP2_OVFL;
  1767. irq->cb.arg = wb_enc;
  1768. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  1769. irq = &phys_enc->irq[INTR_IDX_PP3_OVFL];
  1770. INIT_LIST_HEAD(&irq->cb.list);
  1771. irq->name = "pp3_overflow";
  1772. irq->hw_idx = CWB_3;
  1773. irq->irq_idx = -1;
  1774. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  1775. irq->intr_idx = INTR_IDX_PP3_OVFL;
  1776. irq->cb.arg = wb_enc;
  1777. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  1778. irq = &phys_enc->irq[INTR_IDX_PP4_OVFL];
  1779. INIT_LIST_HEAD(&irq->cb.list);
  1780. irq->name = "pp4_overflow";
  1781. irq->hw_idx = CWB_4;
  1782. irq->irq_idx = -1;
  1783. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  1784. irq->intr_idx = INTR_IDX_PP4_OVFL;
  1785. irq->cb.arg = wb_enc;
  1786. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  1787. irq = &phys_enc->irq[INTR_IDX_PP5_OVFL];
  1788. INIT_LIST_HEAD(&irq->cb.list);
  1789. irq->name = "pp5_overflow";
  1790. irq->hw_idx = CWB_5;
  1791. irq->irq_idx = -1;
  1792. irq->intr_type = SDE_IRQ_TYPE_CWB_OVERFLOW;
  1793. irq->intr_idx = INTR_IDX_PP5_OVFL;
  1794. irq->cb.arg = wb_enc;
  1795. irq->cb.func = sde_encoder_phys_cwb_ovflow;
  1796. }
  1797. /* create internal buffer for disable logic */
  1798. if (_sde_encoder_phys_wb_init_internal_fb(wb_enc,
  1799. DRM_FORMAT_RGB888, 2, 1, 6)) {
  1800. SDE_ERROR("failed to init internal fb\n");
  1801. goto fail_wb_init;
  1802. }
  1803. SDE_DEBUG("Created sde_encoder_phys_wb for wb %d\n",
  1804. wb_enc->hw_wb->idx - WB_0);
  1805. return phys_enc;
  1806. fail_wb_init:
  1807. fail_wb_check:
  1808. fail_mdp_init:
  1809. kfree(wb_enc);
  1810. fail_alloc:
  1811. return ERR_PTR(ret);
  1812. }