dp_ctrl.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2012-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #include <linux/types.h>
  7. #include <linux/completion.h>
  8. #include <linux/delay.h>
  9. #include <drm/drm_fixed.h>
  10. #include "dp_ctrl.h"
  11. #include "dp_debug.h"
  12. #include "sde_dbg.h"
  13. #define DP_MST_DEBUG(fmt, ...) DP_DEBUG(fmt, ##__VA_ARGS__)
  14. #define DP_CTRL_INTR_READY_FOR_VIDEO BIT(0)
  15. #define DP_CTRL_INTR_IDLE_PATTERN_SENT BIT(3)
  16. #define DP_CTRL_INTR_MST_DP0_VCPF_SENT BIT(0)
  17. #define DP_CTRL_INTR_MST_DP1_VCPF_SENT BIT(3)
  18. /* dp state ctrl */
  19. #define ST_TRAIN_PATTERN_1 BIT(0)
  20. #define ST_TRAIN_PATTERN_2 BIT(1)
  21. #define ST_TRAIN_PATTERN_3 BIT(2)
  22. #define ST_TRAIN_PATTERN_4 BIT(3)
  23. #define ST_SYMBOL_ERR_RATE_MEASUREMENT BIT(4)
  24. #define ST_PRBS7 BIT(5)
  25. #define ST_CUSTOM_80_BIT_PATTERN BIT(6)
  26. #define ST_SEND_VIDEO BIT(7)
  27. #define ST_PUSH_IDLE BIT(8)
  28. #define MST_DP0_PUSH_VCPF BIT(12)
  29. #define MST_DP0_FORCE_VCPF BIT(13)
  30. #define MST_DP1_PUSH_VCPF BIT(14)
  31. #define MST_DP1_FORCE_VCPF BIT(15)
  32. #define MR_LINK_TRAINING1 0x8
  33. #define MR_LINK_SYMBOL_ERM 0x80
  34. #define MR_LINK_PRBS7 0x100
  35. #define MR_LINK_CUSTOM80 0x200
  36. #define MR_LINK_TRAINING4 0x40
  37. #define DP_MAX_LANES 4
  38. struct dp_mst_ch_slot_info {
  39. u32 start_slot;
  40. u32 tot_slots;
  41. };
  42. struct dp_mst_channel_info {
  43. struct dp_mst_ch_slot_info slot_info[DP_STREAM_MAX];
  44. };
  45. struct dp_ctrl_private {
  46. struct dp_ctrl dp_ctrl;
  47. struct device *dev;
  48. struct dp_aux *aux;
  49. struct dp_panel *panel;
  50. struct dp_link *link;
  51. struct dp_power *power;
  52. struct dp_parser *parser;
  53. struct dp_catalog_ctrl *catalog;
  54. struct dp_pll *pll;
  55. struct completion idle_comp;
  56. struct completion video_comp;
  57. bool orientation;
  58. bool power_on;
  59. bool mst_mode;
  60. bool fec_mode;
  61. bool dsc_mode;
  62. bool sim_mode;
  63. atomic_t aborted;
  64. u8 initial_lane_count;
  65. u8 initial_bw_code;
  66. u32 vic;
  67. u32 stream_count;
  68. u32 training_2_pattern;
  69. struct dp_mst_channel_info mst_ch_info;
  70. };
  71. enum notification_status {
  72. NOTIFY_UNKNOWN,
  73. NOTIFY_CONNECT,
  74. NOTIFY_DISCONNECT,
  75. NOTIFY_CONNECT_IRQ_HPD,
  76. NOTIFY_DISCONNECT_IRQ_HPD,
  77. };
  78. static void dp_ctrl_idle_patterns_sent(struct dp_ctrl_private *ctrl)
  79. {
  80. complete(&ctrl->idle_comp);
  81. }
  82. static void dp_ctrl_video_ready(struct dp_ctrl_private *ctrl)
  83. {
  84. complete(&ctrl->video_comp);
  85. }
  86. static void dp_ctrl_abort(struct dp_ctrl *dp_ctrl, bool abort)
  87. {
  88. struct dp_ctrl_private *ctrl;
  89. if (!dp_ctrl) {
  90. DP_ERR("Invalid input data\n");
  91. return;
  92. }
  93. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  94. atomic_set(&ctrl->aborted, abort);
  95. }
  96. static void dp_ctrl_state_ctrl(struct dp_ctrl_private *ctrl, u32 state)
  97. {
  98. ctrl->catalog->state_ctrl(ctrl->catalog, state);
  99. }
  100. static void dp_ctrl_push_idle(struct dp_ctrl_private *ctrl,
  101. enum dp_stream_id strm)
  102. {
  103. int const idle_pattern_completion_timeout_ms = HZ / 10;
  104. u32 state = 0x0;
  105. if (!ctrl->power_on)
  106. return;
  107. if (!ctrl->mst_mode) {
  108. state = ST_PUSH_IDLE;
  109. goto trigger_idle;
  110. }
  111. if (strm >= DP_STREAM_MAX) {
  112. DP_ERR("mst push idle, invalid stream:%d\n", strm);
  113. return;
  114. }
  115. state |= (strm == DP_STREAM_0) ? MST_DP0_PUSH_VCPF : MST_DP1_PUSH_VCPF;
  116. trigger_idle:
  117. reinit_completion(&ctrl->idle_comp);
  118. dp_ctrl_state_ctrl(ctrl, state);
  119. if (!wait_for_completion_timeout(&ctrl->idle_comp,
  120. idle_pattern_completion_timeout_ms))
  121. DP_WARN("time out\n");
  122. else
  123. DP_DEBUG("mainlink off done\n");
  124. }
  125. /**
  126. * dp_ctrl_configure_source_link_params() - configures DP TX source params
  127. * @ctrl: Display Port Driver data
  128. * @enable: enable or disable DP transmitter
  129. *
  130. * Configures the DP transmitter source params including details such as lane
  131. * configuration, output format and sink/panel timing information.
  132. */
  133. static void dp_ctrl_configure_source_link_params(struct dp_ctrl_private *ctrl,
  134. bool enable)
  135. {
  136. if (!ctrl->power->clk_status(ctrl->power, DP_LINK_PM)) {
  137. DP_WARN("DP link clocks are off\n");
  138. return;
  139. }
  140. if (!ctrl->power->clk_status(ctrl->power, DP_CORE_PM)) {
  141. DP_WARN("DP core clocks are off\n");
  142. return;
  143. }
  144. if (enable) {
  145. ctrl->catalog->lane_mapping(ctrl->catalog, ctrl->orientation,
  146. ctrl->parser->l_map);
  147. ctrl->catalog->lane_pnswap(ctrl->catalog,
  148. ctrl->parser->l_pnswap);
  149. ctrl->catalog->mst_config(ctrl->catalog, ctrl->mst_mode);
  150. ctrl->catalog->config_ctrl(ctrl->catalog,
  151. ctrl->link->link_params.lane_count);
  152. ctrl->catalog->mainlink_levels(ctrl->catalog,
  153. ctrl->link->link_params.lane_count);
  154. ctrl->catalog->mainlink_ctrl(ctrl->catalog, true);
  155. } else {
  156. ctrl->catalog->mainlink_ctrl(ctrl->catalog, false);
  157. }
  158. }
  159. static void dp_ctrl_wait4video_ready(struct dp_ctrl_private *ctrl)
  160. {
  161. if (!wait_for_completion_timeout(&ctrl->video_comp, HZ / 2))
  162. DP_WARN("SEND_VIDEO time out\n");
  163. else
  164. DP_DEBUG("SEND_VIDEO triggered\n");
  165. }
  166. static int dp_ctrl_update_sink_vx_px(struct dp_ctrl_private *ctrl)
  167. {
  168. int i, ret;
  169. u8 buf[DP_MAX_LANES];
  170. u8 v_level = ctrl->link->phy_params.v_level;
  171. u8 p_level = ctrl->link->phy_params.p_level;
  172. u8 size = min_t(u8, sizeof(buf), ctrl->link->link_params.lane_count);
  173. u32 max_level_reached = 0;
  174. if (v_level == ctrl->link->phy_params.max_v_level) {
  175. DP_DEBUG("max voltage swing level reached %d\n", v_level);
  176. max_level_reached |= DP_TRAIN_MAX_SWING_REACHED;
  177. }
  178. if (p_level == ctrl->link->phy_params.max_p_level) {
  179. DP_DEBUG("max pre-emphasis level reached %d\n", p_level);
  180. max_level_reached |= DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  181. }
  182. p_level <<= DP_TRAIN_PRE_EMPHASIS_SHIFT;
  183. for (i = 0; i < size; i++)
  184. buf[i] = v_level | p_level | max_level_reached;
  185. DP_DEBUG("lanes: %d, swing: 0x%x, pre-emp: 0x%x\n",
  186. size, v_level, p_level);
  187. ret = drm_dp_dpcd_write(ctrl->aux->drm_aux,
  188. DP_TRAINING_LANE0_SET, buf, size);
  189. return ret <= 0 ? -EINVAL : 0;
  190. }
  191. static void dp_ctrl_update_hw_vx_px(struct dp_ctrl_private *ctrl)
  192. {
  193. struct dp_link *link = ctrl->link;
  194. bool high = false;
  195. if (ctrl->link->link_params.bw_code == DP_LINK_BW_5_4 ||
  196. ctrl->link->link_params.bw_code == DP_LINK_BW_8_1)
  197. high = true;
  198. ctrl->catalog->update_vx_px(ctrl->catalog,
  199. link->phy_params.v_level, link->phy_params.p_level, high);
  200. }
  201. static int dp_ctrl_update_sink_pattern(struct dp_ctrl_private *ctrl, u8 pattern)
  202. {
  203. u8 buf = pattern;
  204. int ret;
  205. DP_DEBUG("sink: pattern=%x\n", pattern);
  206. if (pattern && pattern != DP_TRAINING_PATTERN_4)
  207. buf |= DP_LINK_SCRAMBLING_DISABLE;
  208. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  209. DP_TRAINING_PATTERN_SET, buf);
  210. return ret <= 0 ? -EINVAL : 0;
  211. }
  212. static int dp_ctrl_read_link_status(struct dp_ctrl_private *ctrl,
  213. u8 *link_status)
  214. {
  215. int ret = 0, len;
  216. u32 const offset = DP_LANE_ALIGN_STATUS_UPDATED - DP_LANE0_1_STATUS;
  217. u32 link_status_read_max_retries = 100;
  218. while (--link_status_read_max_retries) {
  219. len = drm_dp_dpcd_read_link_status(ctrl->aux->drm_aux,
  220. link_status);
  221. if (len != DP_LINK_STATUS_SIZE) {
  222. DP_ERR("DP link status read failed, err: %d\n", len);
  223. ret = len;
  224. break;
  225. }
  226. if (!(link_status[offset] & DP_LINK_STATUS_UPDATED))
  227. break;
  228. }
  229. return ret;
  230. }
  231. static int dp_ctrl_lane_count_down_shift(struct dp_ctrl_private *ctrl)
  232. {
  233. int ret = -EAGAIN;
  234. u8 lanes = ctrl->link->link_params.lane_count;
  235. if (ctrl->panel->link_info.revision != 0x14)
  236. return -EINVAL;
  237. switch (lanes) {
  238. case 4:
  239. ctrl->link->link_params.lane_count = 2;
  240. break;
  241. case 2:
  242. ctrl->link->link_params.lane_count = 1;
  243. break;
  244. default:
  245. if (lanes != ctrl->initial_lane_count)
  246. ret = -EINVAL;
  247. break;
  248. }
  249. DP_DEBUG("new lane count=%d\n", ctrl->link->link_params.lane_count);
  250. return ret;
  251. }
  252. static bool dp_ctrl_is_link_rate_rbr(struct dp_ctrl_private *ctrl)
  253. {
  254. return ctrl->link->link_params.bw_code == DP_LINK_BW_1_62;
  255. }
  256. static u8 dp_ctrl_get_active_lanes(struct dp_ctrl_private *ctrl,
  257. u8 *link_status)
  258. {
  259. u8 lane, count = 0;
  260. for (lane = 0; lane < ctrl->link->link_params.lane_count; lane++) {
  261. if (link_status[lane / 2] & (1 << (lane * 4)))
  262. count++;
  263. else
  264. break;
  265. }
  266. return count;
  267. }
  268. static int dp_ctrl_link_training_1(struct dp_ctrl_private *ctrl)
  269. {
  270. int tries, old_v_level, ret = -EINVAL;
  271. u8 link_status[DP_LINK_STATUS_SIZE];
  272. u8 pattern = 0;
  273. int const maximum_retries = 5;
  274. ctrl->aux->state &= ~DP_STATE_TRAIN_1_FAILED;
  275. ctrl->aux->state &= ~DP_STATE_TRAIN_1_SUCCEEDED;
  276. ctrl->aux->state |= DP_STATE_TRAIN_1_STARTED;
  277. if (ctrl->sim_mode) {
  278. DP_DEBUG("simulation enabled, skip clock recovery\n");
  279. ret = 0;
  280. goto skip_training;
  281. }
  282. dp_ctrl_state_ctrl(ctrl, 0);
  283. /* Make sure to clear the current pattern before starting a new one */
  284. wmb();
  285. tries = 0;
  286. old_v_level = ctrl->link->phy_params.v_level;
  287. while (!atomic_read(&ctrl->aborted)) {
  288. /* update hardware with current swing/pre-emp values */
  289. dp_ctrl_update_hw_vx_px(ctrl);
  290. if (!pattern) {
  291. pattern = DP_TRAINING_PATTERN_1;
  292. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  293. /* update sink with current settings */
  294. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  295. if (ret)
  296. break;
  297. }
  298. ret = dp_ctrl_update_sink_vx_px(ctrl);
  299. if (ret)
  300. break;
  301. drm_dp_link_train_clock_recovery_delay(ctrl->panel->dpcd);
  302. ret = dp_ctrl_read_link_status(ctrl, link_status);
  303. if (ret)
  304. break;
  305. if (!drm_dp_clock_recovery_ok(link_status,
  306. ctrl->link->link_params.lane_count))
  307. ret = -EINVAL;
  308. else
  309. break;
  310. if (ctrl->link->phy_params.v_level == ctrl->link->phy_params.max_v_level) {
  311. pr_err_ratelimited("max v_level reached\n");
  312. break;
  313. }
  314. if (old_v_level == ctrl->link->phy_params.v_level) {
  315. if (++tries >= maximum_retries) {
  316. DP_ERR("max tries reached\n");
  317. ret = -ETIMEDOUT;
  318. break;
  319. }
  320. } else {
  321. tries = 0;
  322. old_v_level = ctrl->link->phy_params.v_level;
  323. }
  324. DP_DEBUG("clock recovery not done, adjusting vx px\n");
  325. ctrl->link->adjust_levels(ctrl->link, link_status);
  326. }
  327. if (ret && dp_ctrl_is_link_rate_rbr(ctrl)) {
  328. u8 active_lanes = dp_ctrl_get_active_lanes(ctrl, link_status);
  329. if (active_lanes) {
  330. ctrl->link->link_params.lane_count = active_lanes;
  331. ctrl->link->link_params.bw_code = ctrl->initial_bw_code;
  332. /* retry with new settings */
  333. ret = -EAGAIN;
  334. }
  335. }
  336. skip_training:
  337. ctrl->aux->state &= ~DP_STATE_TRAIN_1_STARTED;
  338. if (ret)
  339. ctrl->aux->state |= DP_STATE_TRAIN_1_FAILED;
  340. else
  341. ctrl->aux->state |= DP_STATE_TRAIN_1_SUCCEEDED;
  342. return ret;
  343. }
  344. static int dp_ctrl_link_rate_down_shift(struct dp_ctrl_private *ctrl)
  345. {
  346. int ret = 0;
  347. if (!ctrl)
  348. return -EINVAL;
  349. switch (ctrl->link->link_params.bw_code) {
  350. case DP_LINK_BW_8_1:
  351. ctrl->link->link_params.bw_code = DP_LINK_BW_5_4;
  352. break;
  353. case DP_LINK_BW_5_4:
  354. ctrl->link->link_params.bw_code = DP_LINK_BW_2_7;
  355. break;
  356. case DP_LINK_BW_2_7:
  357. case DP_LINK_BW_1_62:
  358. default:
  359. ctrl->link->link_params.bw_code = DP_LINK_BW_1_62;
  360. break;
  361. }
  362. DP_DEBUG("new bw code=0x%x\n", ctrl->link->link_params.bw_code);
  363. return ret;
  364. }
  365. static void dp_ctrl_clear_training_pattern(struct dp_ctrl_private *ctrl)
  366. {
  367. dp_ctrl_update_sink_pattern(ctrl, 0);
  368. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  369. }
  370. static int dp_ctrl_link_training_2(struct dp_ctrl_private *ctrl)
  371. {
  372. int tries = 0, ret = -EINVAL;
  373. u8 dpcd_pattern, pattern = 0;
  374. int const maximum_retries = 5;
  375. u8 link_status[DP_LINK_STATUS_SIZE];
  376. ctrl->aux->state &= ~DP_STATE_TRAIN_2_FAILED;
  377. ctrl->aux->state &= ~DP_STATE_TRAIN_2_SUCCEEDED;
  378. ctrl->aux->state |= DP_STATE_TRAIN_2_STARTED;
  379. if (ctrl->sim_mode) {
  380. DP_DEBUG("simulation enabled, skip channel equalization\n");
  381. ret = 0;
  382. goto skip_training;
  383. }
  384. dp_ctrl_state_ctrl(ctrl, 0);
  385. /* Make sure to clear the current pattern before starting a new one */
  386. wmb();
  387. dpcd_pattern = ctrl->training_2_pattern;
  388. while (!atomic_read(&ctrl->aborted)) {
  389. /* update hardware with current swing/pre-emp values */
  390. dp_ctrl_update_hw_vx_px(ctrl);
  391. if (!pattern) {
  392. pattern = dpcd_pattern;
  393. /* program hw to send pattern */
  394. ctrl->catalog->set_pattern(ctrl->catalog, pattern);
  395. /* update sink with current pattern */
  396. ret = dp_ctrl_update_sink_pattern(ctrl, pattern);
  397. if (ret)
  398. break;
  399. }
  400. ret = dp_ctrl_update_sink_vx_px(ctrl);
  401. if (ret)
  402. break;
  403. drm_dp_link_train_channel_eq_delay(ctrl->panel->dpcd);
  404. ret = dp_ctrl_read_link_status(ctrl, link_status);
  405. if (ret)
  406. break;
  407. /* check if CR bits still remain set */
  408. if (!drm_dp_clock_recovery_ok(link_status,
  409. ctrl->link->link_params.lane_count)) {
  410. ret = -EINVAL;
  411. break;
  412. }
  413. if (!drm_dp_channel_eq_ok(link_status,
  414. ctrl->link->link_params.lane_count))
  415. ret = -EINVAL;
  416. else
  417. break;
  418. if (tries >= maximum_retries) {
  419. ret = dp_ctrl_lane_count_down_shift(ctrl);
  420. break;
  421. }
  422. tries++;
  423. ctrl->link->adjust_levels(ctrl->link, link_status);
  424. }
  425. skip_training:
  426. ctrl->aux->state &= ~DP_STATE_TRAIN_2_STARTED;
  427. if (ret)
  428. ctrl->aux->state |= DP_STATE_TRAIN_2_FAILED;
  429. else
  430. ctrl->aux->state |= DP_STATE_TRAIN_2_SUCCEEDED;
  431. return ret;
  432. }
  433. static int dp_ctrl_link_train(struct dp_ctrl_private *ctrl)
  434. {
  435. int ret = 0;
  436. u8 const encoding = 0x1, downspread = 0x00;
  437. struct drm_dp_link link_info = {0};
  438. ctrl->link->phy_params.p_level = 0;
  439. ctrl->link->phy_params.v_level = 0;
  440. link_info.num_lanes = ctrl->link->link_params.lane_count;
  441. link_info.rate = drm_dp_bw_code_to_link_rate(
  442. ctrl->link->link_params.bw_code);
  443. link_info.capabilities = ctrl->panel->link_info.capabilities;
  444. ret = dp_link_configure(ctrl->aux->drm_aux, &link_info);
  445. if (ret)
  446. goto end;
  447. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  448. DP_DOWNSPREAD_CTRL, downspread);
  449. if (ret <= 0) {
  450. ret = -EINVAL;
  451. goto end;
  452. }
  453. ret = drm_dp_dpcd_writeb(ctrl->aux->drm_aux,
  454. DP_MAIN_LINK_CHANNEL_CODING_SET, encoding);
  455. if (ret <= 0) {
  456. ret = -EINVAL;
  457. goto end;
  458. }
  459. /* disable FEC before link training */
  460. ctrl->catalog->fec_config(ctrl->catalog, false);
  461. ret = dp_ctrl_link_training_1(ctrl);
  462. if (ret) {
  463. DP_ERR("link training #1 failed\n");
  464. goto end;
  465. }
  466. /* print success info as this is a result of user initiated action */
  467. DP_INFO("link training #1 successful\n");
  468. ret = dp_ctrl_link_training_2(ctrl);
  469. if (ret) {
  470. DP_ERR("link training #2 failed\n");
  471. goto end;
  472. }
  473. /* print success info as this is a result of user initiated action */
  474. DP_INFO("link training #2 successful\n");
  475. end:
  476. dp_ctrl_state_ctrl(ctrl, 0);
  477. /* Make sure to clear the current pattern before starting a new one */
  478. wmb();
  479. dp_ctrl_clear_training_pattern(ctrl);
  480. return ret;
  481. }
  482. static int dp_ctrl_setup_main_link(struct dp_ctrl_private *ctrl)
  483. {
  484. int ret = 0;
  485. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN)
  486. goto end;
  487. /*
  488. * As part of previous calls, DP controller state might have
  489. * transitioned to PUSH_IDLE. In order to start transmitting a link
  490. * training pattern, we have to first to a DP software reset.
  491. */
  492. ctrl->catalog->reset(ctrl->catalog);
  493. if (ctrl->fec_mode)
  494. drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_FEC_CONFIGURATION,
  495. 0x01);
  496. ret = dp_ctrl_link_train(ctrl);
  497. end:
  498. return ret;
  499. }
  500. static void dp_ctrl_set_clock_rate(struct dp_ctrl_private *ctrl,
  501. char *name, enum dp_pm_type clk_type, u32 rate)
  502. {
  503. u32 num = ctrl->parser->mp[clk_type].num_clk;
  504. struct dss_clk *cfg = ctrl->parser->mp[clk_type].clk_config;
  505. while (num && strcmp(cfg->clk_name, name)) {
  506. num--;
  507. cfg++;
  508. }
  509. DP_DEBUG("setting rate=%d on clk=%s\n", rate, name);
  510. if (num)
  511. cfg->rate = rate;
  512. else
  513. DP_ERR("%s clock could not be set with rate %d\n", name, rate);
  514. }
  515. static int dp_ctrl_enable_link_clock(struct dp_ctrl_private *ctrl)
  516. {
  517. int ret = 0;
  518. u32 rate = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  519. enum dp_pm_type type = DP_LINK_PM;
  520. DP_DEBUG("rate=%d\n", rate);
  521. dp_ctrl_set_clock_rate(ctrl, "link_clk_src", type, rate);
  522. if (ctrl->pll->pll_cfg) {
  523. ret = ctrl->pll->pll_cfg(ctrl->pll, rate);
  524. if (ret < 0) {
  525. DP_ERR("DP pll cfg failed\n");
  526. return ret;
  527. }
  528. }
  529. if (ctrl->pll->pll_prepare) {
  530. ret = ctrl->pll->pll_prepare(ctrl->pll);
  531. if (ret < 0) {
  532. DP_ERR("DP pll prepare failed\n");
  533. return ret;
  534. }
  535. }
  536. ret = ctrl->power->clk_enable(ctrl->power, type, true);
  537. if (ret) {
  538. DP_ERR("Unabled to start link clocks\n");
  539. ret = -EINVAL;
  540. }
  541. return ret;
  542. }
  543. static void dp_ctrl_disable_link_clock(struct dp_ctrl_private *ctrl)
  544. {
  545. int rc = 0;
  546. ctrl->power->clk_enable(ctrl->power, DP_LINK_PM, false);
  547. if (ctrl->pll->pll_unprepare) {
  548. rc = ctrl->pll->pll_unprepare(ctrl->pll);
  549. if (rc < 0)
  550. DP_ERR("pll unprepare failed\n");
  551. }
  552. }
  553. static void dp_ctrl_select_training_pattern(struct dp_ctrl_private *ctrl,
  554. bool downgrade)
  555. {
  556. u32 pattern;
  557. if (drm_dp_tps4_supported(ctrl->panel->dpcd))
  558. pattern = DP_TRAINING_PATTERN_4;
  559. else if (drm_dp_tps3_supported(ctrl->panel->dpcd))
  560. pattern = DP_TRAINING_PATTERN_3;
  561. else
  562. pattern = DP_TRAINING_PATTERN_2;
  563. if (!downgrade)
  564. goto end;
  565. switch (pattern) {
  566. case DP_TRAINING_PATTERN_4:
  567. pattern = DP_TRAINING_PATTERN_3;
  568. break;
  569. case DP_TRAINING_PATTERN_3:
  570. pattern = DP_TRAINING_PATTERN_2;
  571. break;
  572. default:
  573. break;
  574. }
  575. end:
  576. ctrl->training_2_pattern = pattern;
  577. }
  578. static int dp_ctrl_link_setup(struct dp_ctrl_private *ctrl, bool shallow)
  579. {
  580. int rc = -EINVAL;
  581. bool downgrade = false;
  582. u32 link_train_max_retries = 100;
  583. struct dp_catalog_ctrl *catalog;
  584. struct dp_link_params *link_params;
  585. catalog = ctrl->catalog;
  586. link_params = &ctrl->link->link_params;
  587. catalog->phy_lane_cfg(catalog, ctrl->orientation,
  588. link_params->lane_count);
  589. while (1) {
  590. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  591. link_params->bw_code, link_params->lane_count);
  592. rc = dp_ctrl_enable_link_clock(ctrl);
  593. if (rc)
  594. break;
  595. ctrl->catalog->late_phy_init(ctrl->catalog,
  596. ctrl->link->link_params.lane_count,
  597. ctrl->orientation);
  598. dp_ctrl_configure_source_link_params(ctrl, true);
  599. if (!(--link_train_max_retries % 10)) {
  600. struct dp_link_params *link = &ctrl->link->link_params;
  601. link->lane_count = ctrl->initial_lane_count;
  602. link->bw_code = ctrl->initial_bw_code;
  603. downgrade = true;
  604. }
  605. dp_ctrl_select_training_pattern(ctrl, downgrade);
  606. rc = dp_ctrl_setup_main_link(ctrl);
  607. if (!rc)
  608. break;
  609. /*
  610. * Shallow means link training failure is not important.
  611. * If it fails, we still keep the link clocks on.
  612. * In this mode, the system expects DP to be up
  613. * even though the cable is removed. Disconnect interrupt
  614. * will eventually trigger and shutdown DP.
  615. */
  616. if (shallow) {
  617. rc = 0;
  618. break;
  619. }
  620. if (!link_train_max_retries || atomic_read(&ctrl->aborted)) {
  621. dp_ctrl_disable_link_clock(ctrl);
  622. break;
  623. }
  624. if (rc != -EAGAIN)
  625. dp_ctrl_link_rate_down_shift(ctrl);
  626. dp_ctrl_configure_source_link_params(ctrl, false);
  627. dp_ctrl_disable_link_clock(ctrl);
  628. /* hw recommended delays before retrying link training */
  629. msleep(20);
  630. }
  631. return rc;
  632. }
  633. static int dp_ctrl_enable_stream_clocks(struct dp_ctrl_private *ctrl,
  634. struct dp_panel *dp_panel)
  635. {
  636. int ret = 0;
  637. u32 pclk;
  638. enum dp_pm_type clk_type;
  639. char clk_name[32] = "";
  640. ret = ctrl->power->set_pixel_clk_parent(ctrl->power,
  641. dp_panel->stream_id);
  642. if (ret)
  643. return ret;
  644. if (dp_panel->stream_id == DP_STREAM_0) {
  645. clk_type = DP_STREAM0_PM;
  646. strlcpy(clk_name, "strm0_pixel_clk", 32);
  647. } else if (dp_panel->stream_id == DP_STREAM_1) {
  648. clk_type = DP_STREAM1_PM;
  649. strlcpy(clk_name, "strm1_pixel_clk", 32);
  650. } else {
  651. DP_ERR("Invalid stream:%d for clk enable\n",
  652. dp_panel->stream_id);
  653. return -EINVAL;
  654. }
  655. pclk = dp_panel->pinfo.widebus_en ?
  656. (dp_panel->pinfo.pixel_clk_khz >> 1) :
  657. (dp_panel->pinfo.pixel_clk_khz);
  658. dp_ctrl_set_clock_rate(ctrl, clk_name, clk_type, pclk);
  659. ret = ctrl->power->clk_enable(ctrl->power, clk_type, true);
  660. if (ret) {
  661. DP_ERR("Unabled to start stream:%d clocks\n",
  662. dp_panel->stream_id);
  663. ret = -EINVAL;
  664. }
  665. return ret;
  666. }
  667. static int dp_ctrl_disable_stream_clocks(struct dp_ctrl_private *ctrl,
  668. struct dp_panel *dp_panel)
  669. {
  670. int ret = 0;
  671. if (dp_panel->stream_id == DP_STREAM_0) {
  672. return ctrl->power->clk_enable(ctrl->power,
  673. DP_STREAM0_PM, false);
  674. } else if (dp_panel->stream_id == DP_STREAM_1) {
  675. return ctrl->power->clk_enable(ctrl->power,
  676. DP_STREAM1_PM, false);
  677. } else {
  678. DP_ERR("Invalid stream:%d for clk disable\n",
  679. dp_panel->stream_id);
  680. ret = -EINVAL;
  681. }
  682. return ret;
  683. }
  684. static int dp_ctrl_host_init(struct dp_ctrl *dp_ctrl, bool flip, bool reset)
  685. {
  686. struct dp_ctrl_private *ctrl;
  687. struct dp_catalog_ctrl *catalog;
  688. if (!dp_ctrl) {
  689. DP_ERR("Invalid input data\n");
  690. return -EINVAL;
  691. }
  692. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  693. ctrl->orientation = flip;
  694. catalog = ctrl->catalog;
  695. if (reset) {
  696. catalog->usb_reset(ctrl->catalog, flip);
  697. catalog->phy_reset(ctrl->catalog);
  698. }
  699. catalog->enable_irq(ctrl->catalog, true);
  700. atomic_set(&ctrl->aborted, 0);
  701. return 0;
  702. }
  703. /**
  704. * dp_ctrl_host_deinit() - Uninitialize DP controller
  705. * @ctrl: Display Port Driver data
  706. *
  707. * Perform required steps to uninitialize DP controller
  708. * and its resources.
  709. */
  710. static void dp_ctrl_host_deinit(struct dp_ctrl *dp_ctrl)
  711. {
  712. struct dp_ctrl_private *ctrl;
  713. if (!dp_ctrl) {
  714. DP_ERR("Invalid input data\n");
  715. return;
  716. }
  717. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  718. ctrl->catalog->enable_irq(ctrl->catalog, false);
  719. DP_DEBUG("Host deinitialized successfully\n");
  720. }
  721. static void dp_ctrl_send_video(struct dp_ctrl_private *ctrl)
  722. {
  723. reinit_completion(&ctrl->video_comp);
  724. ctrl->catalog->state_ctrl(ctrl->catalog, ST_SEND_VIDEO);
  725. }
  726. static void dp_ctrl_fec_setup(struct dp_ctrl_private *ctrl)
  727. {
  728. u8 fec_sts = 0;
  729. int i, max_retries = 3;
  730. bool fec_en_detected = false;
  731. if (!ctrl->fec_mode)
  732. return;
  733. /* FEC should be set only for the first stream */
  734. if (ctrl->stream_count > 1)
  735. return;
  736. /* Need to try to enable multiple times due to BS symbols collisions */
  737. for (i = 0; i < max_retries; i++) {
  738. ctrl->catalog->fec_config(ctrl->catalog, ctrl->fec_mode);
  739. /* wait for controller to start fec sequence */
  740. usleep_range(900, 1000);
  741. /* read back FEC status and check if it is enabled */
  742. drm_dp_dpcd_readb(ctrl->aux->drm_aux, DP_FEC_STATUS, &fec_sts);
  743. if (fec_sts & DP_FEC_DECODE_EN_DETECTED) {
  744. fec_en_detected = true;
  745. break;
  746. }
  747. }
  748. SDE_EVT32_EXTERNAL(i, fec_en_detected);
  749. DP_DEBUG("retries %d, fec_en_detected %d\n", i, fec_en_detected);
  750. if (!fec_en_detected)
  751. DP_WARN("failed to enable sink fec\n");
  752. }
  753. static int dp_ctrl_mst_send_act(struct dp_ctrl_private *ctrl)
  754. {
  755. bool act_complete;
  756. if (!ctrl->mst_mode)
  757. return 0;
  758. ctrl->catalog->trigger_act(ctrl->catalog);
  759. msleep(20); /* needs 1 frame time */
  760. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  761. if (!act_complete)
  762. DP_ERR("mst act trigger complete failed\n");
  763. else
  764. DP_MST_DEBUG("mst ACT trigger complete SUCCESS\n");
  765. return 0;
  766. }
  767. static int dp_ctrl_link_maintenance(struct dp_ctrl *dp_ctrl)
  768. {
  769. int ret = 0;
  770. struct dp_ctrl_private *ctrl;
  771. if (!dp_ctrl) {
  772. DP_ERR("Invalid input data\n");
  773. return -EINVAL;
  774. }
  775. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  776. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_COMPLETED;
  777. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_FAILED;
  778. if (!ctrl->power_on) {
  779. DP_ERR("ctrl off\n");
  780. ret = -EINVAL;
  781. goto end;
  782. }
  783. if (atomic_read(&ctrl->aborted))
  784. goto end;
  785. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_STARTED;
  786. ret = dp_ctrl_setup_main_link(ctrl);
  787. ctrl->aux->state &= ~DP_STATE_LINK_MAINTENANCE_STARTED;
  788. if (ret) {
  789. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_FAILED;
  790. goto end;
  791. }
  792. ctrl->aux->state |= DP_STATE_LINK_MAINTENANCE_COMPLETED;
  793. if (ctrl->stream_count) {
  794. dp_ctrl_send_video(ctrl);
  795. dp_ctrl_mst_send_act(ctrl);
  796. dp_ctrl_wait4video_ready(ctrl);
  797. dp_ctrl_fec_setup(ctrl);
  798. }
  799. end:
  800. return ret;
  801. }
  802. static void dp_ctrl_process_phy_test_request(struct dp_ctrl *dp_ctrl)
  803. {
  804. int ret = 0;
  805. struct dp_ctrl_private *ctrl;
  806. if (!dp_ctrl) {
  807. DP_ERR("Invalid input data\n");
  808. return;
  809. }
  810. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  811. if (!ctrl->link->phy_params.phy_test_pattern_sel) {
  812. DP_DEBUG("no test pattern selected by sink\n");
  813. return;
  814. }
  815. DP_DEBUG("start\n");
  816. /*
  817. * The global reset will need DP link ralated clocks to be
  818. * running. Add the global reset just before disabling the
  819. * link clocks and core clocks.
  820. */
  821. ctrl->catalog->reset(ctrl->catalog);
  822. ctrl->dp_ctrl.stream_pre_off(&ctrl->dp_ctrl, ctrl->panel);
  823. ctrl->dp_ctrl.stream_off(&ctrl->dp_ctrl, ctrl->panel);
  824. ctrl->dp_ctrl.off(&ctrl->dp_ctrl);
  825. ctrl->aux->init(ctrl->aux, ctrl->parser->aux_cfg);
  826. ret = ctrl->dp_ctrl.on(&ctrl->dp_ctrl, ctrl->mst_mode,
  827. ctrl->fec_mode, ctrl->dsc_mode, false);
  828. if (ret)
  829. DP_ERR("failed to enable DP controller\n");
  830. ctrl->dp_ctrl.stream_on(&ctrl->dp_ctrl, ctrl->panel);
  831. DP_DEBUG("end\n");
  832. }
  833. static void dp_ctrl_send_phy_test_pattern(struct dp_ctrl_private *ctrl)
  834. {
  835. bool success = false;
  836. u32 pattern_sent = 0x0;
  837. u32 pattern_requested = ctrl->link->phy_params.phy_test_pattern_sel;
  838. dp_ctrl_update_hw_vx_px(ctrl);
  839. ctrl->catalog->send_phy_pattern(ctrl->catalog, pattern_requested);
  840. dp_ctrl_update_sink_vx_px(ctrl);
  841. ctrl->link->send_test_response(ctrl->link);
  842. pattern_sent = ctrl->catalog->read_phy_pattern(ctrl->catalog);
  843. DP_DEBUG("pattern_request: %s. pattern_sent: 0x%x\n",
  844. dp_link_get_phy_test_pattern(pattern_requested),
  845. pattern_sent);
  846. switch (pattern_sent) {
  847. case MR_LINK_TRAINING1:
  848. if (pattern_requested == DP_PHY_TEST_PATTERN_D10_2)
  849. success = true;
  850. break;
  851. case MR_LINK_SYMBOL_ERM:
  852. if ((pattern_requested == DP_PHY_TEST_PATTERN_ERROR_COUNT)
  853. || (pattern_requested == DP_PHY_TEST_PATTERN_CP2520))
  854. success = true;
  855. break;
  856. case MR_LINK_PRBS7:
  857. if (pattern_requested == DP_PHY_TEST_PATTERN_PRBS7)
  858. success = true;
  859. break;
  860. case MR_LINK_CUSTOM80:
  861. if (pattern_requested == DP_PHY_TEST_PATTERN_80BIT_CUSTOM)
  862. success = true;
  863. break;
  864. case MR_LINK_TRAINING4:
  865. if (pattern_requested == DP_PHY_TEST_PATTERN_CP2520_3)
  866. success = true;
  867. break;
  868. default:
  869. success = false;
  870. break;
  871. }
  872. DP_DEBUG("%s: %s\n", success ? "success" : "failed",
  873. dp_link_get_phy_test_pattern(pattern_requested));
  874. }
  875. static void dp_ctrl_mst_calculate_rg(struct dp_ctrl_private *ctrl,
  876. struct dp_panel *panel, u32 *p_x_int, u32 *p_y_frac_enum)
  877. {
  878. u64 min_slot_cnt, max_slot_cnt;
  879. u64 raw_target_sc, target_sc_fixp;
  880. u64 ts_denom, ts_enum, ts_int;
  881. u64 pclk = panel->pinfo.pixel_clk_khz;
  882. u64 lclk = 0;
  883. u64 lanes = ctrl->link->link_params.lane_count;
  884. u64 bpp = panel->pinfo.bpp;
  885. u64 pbn = panel->pbn;
  886. u64 numerator, denominator, temp, temp1, temp2;
  887. u32 x_int = 0, y_frac_enum = 0;
  888. u64 target_strm_sym, ts_int_fixp, ts_frac_fixp, y_frac_enum_fixp;
  889. lclk = drm_dp_bw_code_to_link_rate(ctrl->link->link_params.bw_code);
  890. if (panel->pinfo.comp_info.enabled)
  891. bpp = DSC_BPP(panel->pinfo.comp_info.dsc_info.config);
  892. /* min_slot_cnt */
  893. numerator = pclk * bpp * 64 * 1000;
  894. denominator = lclk * lanes * 8 * 1000;
  895. min_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  896. /* max_slot_cnt */
  897. numerator = pbn * 54 * 1000;
  898. denominator = lclk * lanes;
  899. max_slot_cnt = drm_fixp_from_fraction(numerator, denominator);
  900. /* raw_target_sc */
  901. numerator = max_slot_cnt + min_slot_cnt;
  902. denominator = drm_fixp_from_fraction(2, 1);
  903. raw_target_sc = drm_fixp_div(numerator, denominator);
  904. DP_DEBUG("raw_target_sc before overhead:0x%llx\n", raw_target_sc);
  905. DP_DEBUG("dsc_overhead_fp:0x%llx\n", panel->pinfo.dsc_overhead_fp);
  906. /* apply fec and dsc overhead factor */
  907. if (panel->pinfo.dsc_overhead_fp)
  908. raw_target_sc = drm_fixp_mul(raw_target_sc,
  909. panel->pinfo.dsc_overhead_fp);
  910. if (panel->fec_overhead_fp)
  911. raw_target_sc = drm_fixp_mul(raw_target_sc,
  912. panel->fec_overhead_fp);
  913. DP_DEBUG("raw_target_sc after overhead:0x%llx\n", raw_target_sc);
  914. /* target_sc */
  915. temp = drm_fixp_from_fraction(256 * lanes, 1);
  916. numerator = drm_fixp_mul(raw_target_sc, temp);
  917. denominator = drm_fixp_from_fraction(256 * lanes, 1);
  918. target_sc_fixp = drm_fixp_div(numerator, denominator);
  919. ts_enum = 256 * lanes;
  920. ts_denom = drm_fixp_from_fraction(256 * lanes, 1);
  921. ts_int = drm_fixp2int(target_sc_fixp);
  922. temp = drm_fixp2int_ceil(raw_target_sc);
  923. if (temp != ts_int) {
  924. temp = drm_fixp_from_fraction(ts_int, 1);
  925. temp1 = raw_target_sc - temp;
  926. temp2 = drm_fixp_mul(temp1, ts_denom);
  927. ts_enum = drm_fixp2int(temp2);
  928. }
  929. /* target_strm_sym */
  930. ts_int_fixp = drm_fixp_from_fraction(ts_int, 1);
  931. ts_frac_fixp = drm_fixp_from_fraction(ts_enum, drm_fixp2int(ts_denom));
  932. temp = ts_int_fixp + ts_frac_fixp;
  933. temp1 = drm_fixp_from_fraction(lanes, 1);
  934. target_strm_sym = drm_fixp_mul(temp, temp1);
  935. /* x_int */
  936. x_int = drm_fixp2int(target_strm_sym);
  937. /* y_enum_frac */
  938. temp = drm_fixp_from_fraction(x_int, 1);
  939. temp1 = target_strm_sym - temp;
  940. temp2 = drm_fixp_from_fraction(256, 1);
  941. y_frac_enum_fixp = drm_fixp_mul(temp1, temp2);
  942. temp1 = drm_fixp2int(y_frac_enum_fixp);
  943. temp2 = drm_fixp2int_ceil(y_frac_enum_fixp);
  944. y_frac_enum = (u32)((temp1 == temp2) ? temp1 : temp1 + 1);
  945. panel->mst_target_sc = raw_target_sc;
  946. *p_x_int = x_int;
  947. *p_y_frac_enum = y_frac_enum;
  948. DP_DEBUG("x_int: %d, y_frac_enum: %d\n", x_int, y_frac_enum);
  949. }
  950. static void dp_ctrl_mst_stream_setup(struct dp_ctrl_private *ctrl,
  951. struct dp_panel *panel)
  952. {
  953. u32 x_int, y_frac_enum, lanes, bw_code;
  954. int i;
  955. if (!ctrl->mst_mode)
  956. return;
  957. DP_MST_DEBUG("mst stream channel allocation\n");
  958. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  959. ctrl->catalog->channel_alloc(ctrl->catalog,
  960. i,
  961. ctrl->mst_ch_info.slot_info[i].start_slot,
  962. ctrl->mst_ch_info.slot_info[i].tot_slots);
  963. }
  964. lanes = ctrl->link->link_params.lane_count;
  965. bw_code = ctrl->link->link_params.bw_code;
  966. dp_ctrl_mst_calculate_rg(ctrl, panel, &x_int, &y_frac_enum);
  967. ctrl->catalog->update_rg(ctrl->catalog, panel->stream_id,
  968. x_int, y_frac_enum);
  969. DP_MST_DEBUG("mst stream:%d, start_slot:%d, tot_slots:%d\n",
  970. panel->stream_id,
  971. panel->channel_start_slot, panel->channel_total_slots);
  972. DP_MST_DEBUG("mst lane_cnt:%d, bw:%d, x_int:%d, y_frac:%d\n",
  973. lanes, bw_code, x_int, y_frac_enum);
  974. }
  975. static void dp_ctrl_dsc_setup(struct dp_ctrl_private *ctrl)
  976. {
  977. int rlen;
  978. u32 dsc_enable;
  979. if (!ctrl->fec_mode)
  980. return;
  981. dsc_enable = ctrl->dsc_mode ? 1 : 0;
  982. rlen = drm_dp_dpcd_writeb(ctrl->aux->drm_aux, DP_DSC_ENABLE,
  983. dsc_enable);
  984. if (rlen < 1)
  985. DP_WARN("failed to enable sink dsc\n");
  986. }
  987. static int dp_ctrl_stream_on(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  988. {
  989. int rc = 0;
  990. bool link_ready = false;
  991. struct dp_ctrl_private *ctrl;
  992. if (!dp_ctrl || !panel)
  993. return -EINVAL;
  994. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  995. if (!ctrl->power_on) {
  996. DP_DEBUG("controller powered off\n");
  997. return -EPERM;
  998. }
  999. rc = dp_ctrl_enable_stream_clocks(ctrl, panel);
  1000. if (rc) {
  1001. DP_ERR("failure on stream clock enable\n");
  1002. return rc;
  1003. }
  1004. rc = panel->hw_cfg(panel, true);
  1005. if (rc)
  1006. return rc;
  1007. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1008. dp_ctrl_send_phy_test_pattern(ctrl);
  1009. return 0;
  1010. }
  1011. dp_ctrl_mst_stream_setup(ctrl, panel);
  1012. dp_ctrl_send_video(ctrl);
  1013. dp_ctrl_mst_send_act(ctrl);
  1014. dp_ctrl_wait4video_ready(ctrl);
  1015. ctrl->stream_count++;
  1016. link_ready = ctrl->catalog->mainlink_ready(ctrl->catalog);
  1017. DP_DEBUG("mainlink %s\n", link_ready ? "READY" : "NOT READY");
  1018. /* wait for link training completion before fec config as per spec */
  1019. dp_ctrl_fec_setup(ctrl);
  1020. dp_ctrl_dsc_setup(ctrl);
  1021. return rc;
  1022. }
  1023. static void dp_ctrl_mst_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1024. struct dp_panel *panel)
  1025. {
  1026. struct dp_ctrl_private *ctrl;
  1027. bool act_complete;
  1028. int i;
  1029. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1030. if (!ctrl->mst_mode)
  1031. return;
  1032. for (i = DP_STREAM_0; i < DP_STREAM_MAX; i++) {
  1033. ctrl->catalog->channel_alloc(ctrl->catalog,
  1034. i,
  1035. ctrl->mst_ch_info.slot_info[i].start_slot,
  1036. ctrl->mst_ch_info.slot_info[i].tot_slots);
  1037. }
  1038. ctrl->catalog->trigger_act(ctrl->catalog);
  1039. msleep(20); /* needs 1 frame time */
  1040. ctrl->catalog->read_act_complete_sts(ctrl->catalog, &act_complete);
  1041. if (!act_complete)
  1042. DP_ERR("mst stream_off act trigger complete failed\n");
  1043. else
  1044. DP_MST_DEBUG("mst stream_off ACT trigger complete SUCCESS\n");
  1045. }
  1046. static void dp_ctrl_stream_pre_off(struct dp_ctrl *dp_ctrl,
  1047. struct dp_panel *panel)
  1048. {
  1049. struct dp_ctrl_private *ctrl;
  1050. if (!dp_ctrl || !panel) {
  1051. DP_ERR("invalid input\n");
  1052. return;
  1053. }
  1054. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1055. dp_ctrl_push_idle(ctrl, panel->stream_id);
  1056. dp_ctrl_mst_stream_pre_off(dp_ctrl, panel);
  1057. }
  1058. static void dp_ctrl_stream_off(struct dp_ctrl *dp_ctrl, struct dp_panel *panel)
  1059. {
  1060. struct dp_ctrl_private *ctrl;
  1061. if (!dp_ctrl || !panel)
  1062. return;
  1063. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1064. if (!ctrl->power_on)
  1065. return;
  1066. panel->hw_cfg(panel, false);
  1067. dp_ctrl_disable_stream_clocks(ctrl, panel);
  1068. ctrl->stream_count--;
  1069. }
  1070. static int dp_ctrl_on(struct dp_ctrl *dp_ctrl, bool mst_mode,
  1071. bool fec_mode, bool dsc_mode, bool shallow)
  1072. {
  1073. int rc = 0;
  1074. struct dp_ctrl_private *ctrl;
  1075. u32 rate = 0;
  1076. if (!dp_ctrl) {
  1077. rc = -EINVAL;
  1078. goto end;
  1079. }
  1080. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1081. if (ctrl->power_on)
  1082. goto end;
  1083. if (atomic_read(&ctrl->aborted)) {
  1084. rc = -EPERM;
  1085. goto end;
  1086. }
  1087. ctrl->mst_mode = mst_mode;
  1088. if (fec_mode) {
  1089. ctrl->fec_mode = fec_mode;
  1090. ctrl->dsc_mode = dsc_mode;
  1091. }
  1092. rate = ctrl->panel->link_info.rate;
  1093. if (ctrl->link->sink_request & DP_TEST_LINK_PHY_TEST_PATTERN) {
  1094. DP_DEBUG("using phy test link parameters\n");
  1095. } else {
  1096. ctrl->link->link_params.bw_code =
  1097. drm_dp_link_rate_to_bw_code(rate);
  1098. ctrl->link->link_params.lane_count =
  1099. ctrl->panel->link_info.num_lanes;
  1100. }
  1101. DP_DEBUG("bw_code=%d, lane_count=%d\n",
  1102. ctrl->link->link_params.bw_code,
  1103. ctrl->link->link_params.lane_count);
  1104. /* backup initial lane count and bw code */
  1105. ctrl->initial_lane_count = ctrl->link->link_params.lane_count;
  1106. ctrl->initial_bw_code = ctrl->link->link_params.bw_code;
  1107. rc = dp_ctrl_link_setup(ctrl, shallow);
  1108. if (!rc)
  1109. ctrl->power_on = true;
  1110. end:
  1111. return rc;
  1112. }
  1113. static void dp_ctrl_off(struct dp_ctrl *dp_ctrl)
  1114. {
  1115. struct dp_ctrl_private *ctrl;
  1116. if (!dp_ctrl)
  1117. return;
  1118. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1119. if (!ctrl->power_on)
  1120. return;
  1121. ctrl->catalog->fec_config(ctrl->catalog, false);
  1122. dp_ctrl_configure_source_link_params(ctrl, false);
  1123. dp_ctrl_state_ctrl(ctrl, 0);
  1124. /* Make sure DP is disabled before clk disable */
  1125. wmb();
  1126. dp_ctrl_disable_link_clock(ctrl);
  1127. ctrl->mst_mode = false;
  1128. ctrl->fec_mode = false;
  1129. ctrl->dsc_mode = false;
  1130. ctrl->power_on = false;
  1131. memset(&ctrl->mst_ch_info, 0, sizeof(ctrl->mst_ch_info));
  1132. DP_DEBUG("DP off done\n");
  1133. }
  1134. static void dp_ctrl_set_mst_channel_info(struct dp_ctrl *dp_ctrl,
  1135. enum dp_stream_id strm,
  1136. u32 start_slot, u32 tot_slots)
  1137. {
  1138. struct dp_ctrl_private *ctrl;
  1139. if (!dp_ctrl || strm >= DP_STREAM_MAX) {
  1140. DP_ERR("invalid input\n");
  1141. return;
  1142. }
  1143. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1144. ctrl->mst_ch_info.slot_info[strm].start_slot = start_slot;
  1145. ctrl->mst_ch_info.slot_info[strm].tot_slots = tot_slots;
  1146. }
  1147. static void dp_ctrl_isr(struct dp_ctrl *dp_ctrl)
  1148. {
  1149. struct dp_ctrl_private *ctrl;
  1150. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_ENTRY);
  1151. if (!dp_ctrl)
  1152. return;
  1153. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1154. ctrl->catalog->get_interrupt(ctrl->catalog);
  1155. SDE_EVT32_EXTERNAL(ctrl->catalog->isr);
  1156. if (ctrl->catalog->isr & DP_CTRL_INTR_READY_FOR_VIDEO)
  1157. dp_ctrl_video_ready(ctrl);
  1158. if (ctrl->catalog->isr & DP_CTRL_INTR_IDLE_PATTERN_SENT)
  1159. dp_ctrl_idle_patterns_sent(ctrl);
  1160. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP0_VCPF_SENT)
  1161. dp_ctrl_idle_patterns_sent(ctrl);
  1162. if (ctrl->catalog->isr5 & DP_CTRL_INTR_MST_DP1_VCPF_SENT)
  1163. dp_ctrl_idle_patterns_sent(ctrl);
  1164. SDE_EVT32_EXTERNAL(SDE_EVTLOG_FUNC_EXIT);
  1165. }
  1166. void dp_ctrl_set_sim_mode(struct dp_ctrl *dp_ctrl, bool en)
  1167. {
  1168. struct dp_ctrl_private *ctrl;
  1169. if (!dp_ctrl)
  1170. return;
  1171. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1172. ctrl->sim_mode = en;
  1173. DP_INFO("sim_mode=%d\n", ctrl->sim_mode);
  1174. }
  1175. struct dp_ctrl *dp_ctrl_get(struct dp_ctrl_in *in)
  1176. {
  1177. int rc = 0;
  1178. struct dp_ctrl_private *ctrl;
  1179. struct dp_ctrl *dp_ctrl;
  1180. if (!in->dev || !in->panel || !in->aux ||
  1181. !in->link || !in->catalog) {
  1182. DP_ERR("invalid input\n");
  1183. rc = -EINVAL;
  1184. goto error;
  1185. }
  1186. ctrl = devm_kzalloc(in->dev, sizeof(*ctrl), GFP_KERNEL);
  1187. if (!ctrl) {
  1188. rc = -ENOMEM;
  1189. goto error;
  1190. }
  1191. init_completion(&ctrl->idle_comp);
  1192. init_completion(&ctrl->video_comp);
  1193. /* in parameters */
  1194. ctrl->parser = in->parser;
  1195. ctrl->panel = in->panel;
  1196. ctrl->power = in->power;
  1197. ctrl->aux = in->aux;
  1198. ctrl->link = in->link;
  1199. ctrl->catalog = in->catalog;
  1200. ctrl->pll = in->pll;
  1201. ctrl->dev = in->dev;
  1202. ctrl->mst_mode = false;
  1203. ctrl->fec_mode = false;
  1204. dp_ctrl = &ctrl->dp_ctrl;
  1205. /* out parameters */
  1206. dp_ctrl->init = dp_ctrl_host_init;
  1207. dp_ctrl->deinit = dp_ctrl_host_deinit;
  1208. dp_ctrl->on = dp_ctrl_on;
  1209. dp_ctrl->off = dp_ctrl_off;
  1210. dp_ctrl->abort = dp_ctrl_abort;
  1211. dp_ctrl->isr = dp_ctrl_isr;
  1212. dp_ctrl->link_maintenance = dp_ctrl_link_maintenance;
  1213. dp_ctrl->process_phy_test_request = dp_ctrl_process_phy_test_request;
  1214. dp_ctrl->stream_on = dp_ctrl_stream_on;
  1215. dp_ctrl->stream_off = dp_ctrl_stream_off;
  1216. dp_ctrl->stream_pre_off = dp_ctrl_stream_pre_off;
  1217. dp_ctrl->set_mst_channel_info = dp_ctrl_set_mst_channel_info;
  1218. dp_ctrl->set_sim_mode = dp_ctrl_set_sim_mode;
  1219. return dp_ctrl;
  1220. error:
  1221. return ERR_PTR(rc);
  1222. }
  1223. void dp_ctrl_put(struct dp_ctrl *dp_ctrl)
  1224. {
  1225. struct dp_ctrl_private *ctrl;
  1226. if (!dp_ctrl)
  1227. return;
  1228. ctrl = container_of(dp_ctrl, struct dp_ctrl_private, dp_ctrl);
  1229. devm_kfree(ctrl->dev, ctrl);
  1230. }