sde_crtc.c 178 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. #define SKIP_STAGING_PIPE_ZPOS 255
  85. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  86. {
  87. struct msm_drm_private *priv;
  88. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  89. SDE_ERROR("invalid crtc\n");
  90. return NULL;
  91. }
  92. priv = crtc->dev->dev_private;
  93. if (!priv || !priv->kms) {
  94. SDE_ERROR("invalid kms\n");
  95. return NULL;
  96. }
  97. return to_sde_kms(priv->kms);
  98. }
  99. /**
  100. * sde_crtc_calc_fps() - Calculates fps value.
  101. * @sde_crtc : CRTC structure
  102. *
  103. * This function is called at frame done. It counts the number
  104. * of frames done for every 1 sec. Stores the value in measured_fps.
  105. * measured_fps value is 10 times the calculated fps value.
  106. * For example, measured_fps= 594 for calculated fps of 59.4
  107. */
  108. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  109. {
  110. ktime_t current_time_us;
  111. u64 fps, diff_us;
  112. current_time_us = ktime_get();
  113. diff_us = (u64)ktime_us_delta(current_time_us,
  114. sde_crtc->fps_info.last_sampled_time_us);
  115. sde_crtc->fps_info.frame_count++;
  116. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  117. /* Multiplying with 10 to get fps in floating point */
  118. fps = ((u64)sde_crtc->fps_info.frame_count)
  119. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  120. do_div(fps, diff_us);
  121. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  122. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  123. sde_crtc->base.base.id, (unsigned int)fps/10,
  124. (unsigned int)fps%10);
  125. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  126. sde_crtc->fps_info.frame_count = 0;
  127. }
  128. if (!sde_crtc->fps_info.time_buf)
  129. return;
  130. /**
  131. * Array indexing is based on sliding window algorithm.
  132. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  133. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  134. * counter loops around and comes back to the first index to store
  135. * the next ktime.
  136. */
  137. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  138. ktime_get();
  139. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  140. }
  141. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  142. {
  143. if (!sde_crtc)
  144. return;
  145. }
  146. #ifdef CONFIG_DEBUG_FS
  147. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  148. {
  149. struct sde_crtc *sde_crtc;
  150. u64 fps_int, fps_float;
  151. ktime_t current_time_us;
  152. u64 fps, diff_us;
  153. if (!s || !s->private) {
  154. SDE_ERROR("invalid input param(s)\n");
  155. return -EAGAIN;
  156. }
  157. sde_crtc = s->private;
  158. current_time_us = ktime_get();
  159. diff_us = (u64)ktime_us_delta(current_time_us,
  160. sde_crtc->fps_info.last_sampled_time_us);
  161. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  162. /* Multiplying with 10 to get fps in floating point */
  163. fps = ((u64)sde_crtc->fps_info.frame_count)
  164. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  165. do_div(fps, diff_us);
  166. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  167. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  168. sde_crtc->fps_info.frame_count = 0;
  169. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  170. sde_crtc->base.base.id, (unsigned int)fps/10,
  171. (unsigned int)fps%10);
  172. }
  173. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  174. fps_float = do_div(fps_int, 10);
  175. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  176. return 0;
  177. }
  178. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  179. {
  180. return single_open(file, _sde_debugfs_fps_status_show,
  181. inode->i_private);
  182. }
  183. #endif
  184. static ssize_t fps_periodicity_ms_store(struct device *device,
  185. struct device_attribute *attr, const char *buf, size_t count)
  186. {
  187. struct drm_crtc *crtc;
  188. struct sde_crtc *sde_crtc;
  189. int res;
  190. /* Base of the input */
  191. int cnt = 10;
  192. if (!device || !buf) {
  193. SDE_ERROR("invalid input param(s)\n");
  194. return -EAGAIN;
  195. }
  196. crtc = dev_get_drvdata(device);
  197. if (!crtc)
  198. return -EINVAL;
  199. sde_crtc = to_sde_crtc(crtc);
  200. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  201. if (res < 0)
  202. return res;
  203. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  204. sde_crtc->fps_info.fps_periodic_duration =
  205. DEFAULT_FPS_PERIOD_1_SEC;
  206. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  207. MAX_FPS_PERIOD_5_SECONDS)
  208. sde_crtc->fps_info.fps_periodic_duration =
  209. MAX_FPS_PERIOD_5_SECONDS;
  210. else
  211. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  212. return count;
  213. }
  214. static ssize_t fps_periodicity_ms_show(struct device *device,
  215. struct device_attribute *attr, char *buf)
  216. {
  217. struct drm_crtc *crtc;
  218. struct sde_crtc *sde_crtc;
  219. if (!device || !buf) {
  220. SDE_ERROR("invalid input param(s)\n");
  221. return -EAGAIN;
  222. }
  223. crtc = dev_get_drvdata(device);
  224. if (!crtc)
  225. return -EINVAL;
  226. sde_crtc = to_sde_crtc(crtc);
  227. return scnprintf(buf, PAGE_SIZE, "%d\n",
  228. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  229. }
  230. static ssize_t measured_fps_show(struct device *device,
  231. struct device_attribute *attr, char *buf)
  232. {
  233. struct drm_crtc *crtc;
  234. struct sde_crtc *sde_crtc;
  235. uint64_t fps_int, fps_decimal;
  236. u64 fps = 0, frame_count = 0;
  237. ktime_t current_time;
  238. int i = 0, current_time_index;
  239. u64 diff_us;
  240. if (!device || !buf) {
  241. SDE_ERROR("invalid input param(s)\n");
  242. return -EAGAIN;
  243. }
  244. crtc = dev_get_drvdata(device);
  245. if (!crtc) {
  246. scnprintf(buf, PAGE_SIZE, "fps information not available");
  247. return -EINVAL;
  248. }
  249. sde_crtc = to_sde_crtc(crtc);
  250. if (!sde_crtc->fps_info.time_buf) {
  251. scnprintf(buf, PAGE_SIZE,
  252. "timebuf null - fps information not available");
  253. return -EINVAL;
  254. }
  255. /**
  256. * Whenever the time_index counter comes to zero upon decrementing,
  257. * it is set to the last index since it is the next index that we
  258. * should check for calculating the buftime.
  259. */
  260. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  261. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  262. current_time = ktime_get();
  263. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  264. u64 ptime = (u64)ktime_to_us(current_time);
  265. u64 buftime = (u64)ktime_to_us(
  266. sde_crtc->fps_info.time_buf[current_time_index]);
  267. diff_us = (u64)ktime_us_delta(current_time,
  268. sde_crtc->fps_info.time_buf[current_time_index]);
  269. if (ptime > buftime && diff_us >= (u64)
  270. sde_crtc->fps_info.fps_periodic_duration) {
  271. /* Multiplying with 10 to get fps in floating point */
  272. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  273. do_div(fps, diff_us);
  274. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  275. SDE_DEBUG("measured fps: %d\n",
  276. sde_crtc->fps_info.measured_fps);
  277. break;
  278. }
  279. current_time_index = (current_time_index == 0) ?
  280. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  281. SDE_DEBUG("current time index: %d\n", current_time_index);
  282. frame_count++;
  283. }
  284. if (i == MAX_FRAME_COUNT) {
  285. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  286. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  287. diff_us = (u64)ktime_us_delta(current_time,
  288. sde_crtc->fps_info.time_buf[current_time_index]);
  289. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  290. /* Multiplying with 10 to get fps in floating point */
  291. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  292. do_div(fps, diff_us);
  293. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  294. }
  295. }
  296. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  297. fps_decimal = do_div(fps_int, 10);
  298. return scnprintf(buf, PAGE_SIZE,
  299. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  300. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  301. }
  302. static ssize_t vsync_event_show(struct device *device,
  303. struct device_attribute *attr, char *buf)
  304. {
  305. struct drm_crtc *crtc;
  306. struct sde_crtc *sde_crtc;
  307. if (!device || !buf) {
  308. SDE_ERROR("invalid input param(s)\n");
  309. return -EAGAIN;
  310. }
  311. crtc = dev_get_drvdata(device);
  312. sde_crtc = to_sde_crtc(crtc);
  313. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  314. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  315. }
  316. static DEVICE_ATTR_RO(vsync_event);
  317. static DEVICE_ATTR_RO(measured_fps);
  318. static DEVICE_ATTR_RW(fps_periodicity_ms);
  319. static struct attribute *sde_crtc_dev_attrs[] = {
  320. &dev_attr_vsync_event.attr,
  321. &dev_attr_measured_fps.attr,
  322. &dev_attr_fps_periodicity_ms.attr,
  323. NULL
  324. };
  325. static const struct attribute_group sde_crtc_attr_group = {
  326. .attrs = sde_crtc_dev_attrs,
  327. };
  328. static const struct attribute_group *sde_crtc_attr_groups[] = {
  329. &sde_crtc_attr_group,
  330. NULL,
  331. };
  332. static void sde_crtc_destroy(struct drm_crtc *crtc)
  333. {
  334. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  335. SDE_DEBUG("\n");
  336. if (!crtc)
  337. return;
  338. if (sde_crtc->vsync_event_sf)
  339. sysfs_put(sde_crtc->vsync_event_sf);
  340. if (sde_crtc->sysfs_dev)
  341. device_unregister(sde_crtc->sysfs_dev);
  342. if (sde_crtc->blob_info)
  343. drm_property_blob_put(sde_crtc->blob_info);
  344. msm_property_destroy(&sde_crtc->property_info);
  345. sde_cp_crtc_destroy_properties(crtc);
  346. sde_fence_deinit(sde_crtc->output_fence);
  347. _sde_crtc_deinit_events(sde_crtc);
  348. drm_crtc_cleanup(crtc);
  349. mutex_destroy(&sde_crtc->crtc_lock);
  350. kfree(sde_crtc);
  351. }
  352. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  353. const struct drm_display_mode *mode,
  354. struct drm_display_mode *adjusted_mode)
  355. {
  356. SDE_DEBUG("\n");
  357. sde_cp_mode_switch_prop_dirty(crtc);
  358. if ((msm_is_mode_seamless(adjusted_mode) ||
  359. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  360. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  361. (!crtc->enabled)) {
  362. SDE_ERROR("crtc state prevents seamless transition\n");
  363. return false;
  364. }
  365. return true;
  366. }
  367. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  368. struct sde_plane_state *pstate, struct sde_format *format)
  369. {
  370. uint32_t blend_op, fg_alpha, bg_alpha;
  371. uint32_t blend_type;
  372. struct sde_hw_mixer *lm = mixer->hw_lm;
  373. /* default to opaque blending */
  374. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  375. bg_alpha = 0xFF - fg_alpha;
  376. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  377. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  378. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  379. switch (blend_type) {
  380. case SDE_DRM_BLEND_OP_OPAQUE:
  381. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  382. SDE_BLEND_BG_ALPHA_BG_CONST;
  383. break;
  384. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  385. if (format->alpha_enable) {
  386. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  387. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  388. if (fg_alpha != 0xff) {
  389. bg_alpha = fg_alpha;
  390. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  391. SDE_BLEND_BG_INV_MOD_ALPHA;
  392. } else {
  393. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  394. }
  395. }
  396. break;
  397. case SDE_DRM_BLEND_OP_COVERAGE:
  398. if (format->alpha_enable) {
  399. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  400. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  401. if (fg_alpha != 0xff) {
  402. bg_alpha = fg_alpha;
  403. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  404. SDE_BLEND_BG_MOD_ALPHA |
  405. SDE_BLEND_BG_INV_MOD_ALPHA;
  406. } else {
  407. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  408. }
  409. }
  410. break;
  411. default:
  412. /* do nothing */
  413. break;
  414. }
  415. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  416. bg_alpha, blend_op);
  417. SDE_DEBUG(
  418. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  419. (char *) &format->base.pixel_format,
  420. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  421. }
  422. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  423. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  424. struct sde_hw_dim_layer *dim_layer)
  425. {
  426. struct sde_crtc_state *cstate;
  427. struct sde_hw_mixer *lm;
  428. struct sde_hw_dim_layer split_dim_layer;
  429. int i;
  430. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  431. SDE_DEBUG("empty dim_layer\n");
  432. return;
  433. }
  434. cstate = to_sde_crtc_state(crtc->state);
  435. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  436. dim_layer->flags, dim_layer->stage);
  437. split_dim_layer.stage = dim_layer->stage;
  438. split_dim_layer.color_fill = dim_layer->color_fill;
  439. /*
  440. * traverse through the layer mixers attached to crtc and find the
  441. * intersecting dim layer rect in each LM and program accordingly.
  442. */
  443. for (i = 0; i < sde_crtc->num_mixers; i++) {
  444. split_dim_layer.flags = dim_layer->flags;
  445. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  446. &split_dim_layer.rect);
  447. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  448. /*
  449. * no extra programming required for non-intersecting
  450. * layer mixers with INCLUSIVE dim layer
  451. */
  452. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  453. continue;
  454. /*
  455. * program the other non-intersecting layer mixers with
  456. * INCLUSIVE dim layer of full size for uniformity
  457. * with EXCLUSIVE dim layer config.
  458. */
  459. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  460. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  461. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  462. sizeof(split_dim_layer.rect));
  463. } else {
  464. split_dim_layer.rect.x =
  465. split_dim_layer.rect.x -
  466. cstate->lm_roi[i].x;
  467. split_dim_layer.rect.y =
  468. split_dim_layer.rect.y -
  469. cstate->lm_roi[i].y;
  470. }
  471. SDE_EVT32_VERBOSE(DRMID(crtc),
  472. cstate->lm_roi[i].x,
  473. cstate->lm_roi[i].y,
  474. cstate->lm_roi[i].w,
  475. cstate->lm_roi[i].h,
  476. dim_layer->rect.x,
  477. dim_layer->rect.y,
  478. dim_layer->rect.w,
  479. dim_layer->rect.h,
  480. split_dim_layer.rect.x,
  481. split_dim_layer.rect.y,
  482. split_dim_layer.rect.w,
  483. split_dim_layer.rect.h);
  484. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  485. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  486. split_dim_layer.rect.w, split_dim_layer.rect.h);
  487. lm = mixer[i].hw_lm;
  488. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  489. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  490. }
  491. }
  492. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  493. const struct sde_rect **crtc_roi)
  494. {
  495. struct sde_crtc_state *crtc_state;
  496. if (!state || !crtc_roi)
  497. return;
  498. crtc_state = to_sde_crtc_state(state);
  499. *crtc_roi = &crtc_state->crtc_roi;
  500. }
  501. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  502. {
  503. struct sde_crtc_state *cstate;
  504. struct sde_crtc *sde_crtc;
  505. if (!state || !state->crtc)
  506. return false;
  507. sde_crtc = to_sde_crtc(state->crtc);
  508. cstate = to_sde_crtc_state(state);
  509. return msm_property_is_dirty(&sde_crtc->property_info,
  510. &cstate->property_state, CRTC_PROP_ROI_V1);
  511. }
  512. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  513. void __user *usr_ptr)
  514. {
  515. struct drm_crtc *crtc;
  516. struct sde_crtc_state *cstate;
  517. struct sde_drm_roi_v1 roi_v1;
  518. int i;
  519. if (!state) {
  520. SDE_ERROR("invalid args\n");
  521. return -EINVAL;
  522. }
  523. cstate = to_sde_crtc_state(state);
  524. crtc = cstate->base.crtc;
  525. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  526. if (!usr_ptr) {
  527. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  528. return 0;
  529. }
  530. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  531. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  532. return -EINVAL;
  533. }
  534. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  535. if (roi_v1.num_rects == 0) {
  536. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  537. return 0;
  538. }
  539. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  540. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  541. roi_v1.num_rects);
  542. return -EINVAL;
  543. }
  544. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  545. for (i = 0; i < roi_v1.num_rects; ++i) {
  546. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  547. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  548. DRMID(crtc), i,
  549. cstate->user_roi_list.roi[i].x1,
  550. cstate->user_roi_list.roi[i].y1,
  551. cstate->user_roi_list.roi[i].x2,
  552. cstate->user_roi_list.roi[i].y2);
  553. SDE_EVT32_VERBOSE(DRMID(crtc),
  554. cstate->user_roi_list.roi[i].x1,
  555. cstate->user_roi_list.roi[i].y1,
  556. cstate->user_roi_list.roi[i].x2,
  557. cstate->user_roi_list.roi[i].y2);
  558. }
  559. return 0;
  560. }
  561. static bool _sde_crtc_setup_is_3dmux_dsc(struct drm_crtc_state *state)
  562. {
  563. int i;
  564. struct sde_crtc_state *cstate;
  565. bool is_3dmux_dsc = false;
  566. cstate = to_sde_crtc_state(state);
  567. for (i = 0; i < cstate->num_connectors; i++) {
  568. struct drm_connector *conn = cstate->connectors[i];
  569. if (sde_connector_get_topology_name(conn) ==
  570. SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE_DSC)
  571. is_3dmux_dsc = true;
  572. }
  573. return is_3dmux_dsc;
  574. }
  575. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  576. struct drm_crtc_state *state)
  577. {
  578. struct drm_connector *conn;
  579. struct drm_connector_state *conn_state;
  580. struct sde_crtc *sde_crtc;
  581. struct sde_crtc_state *crtc_state;
  582. struct sde_rect *crtc_roi;
  583. struct msm_mode_info mode_info;
  584. int i = 0;
  585. int rc;
  586. bool is_crtc_roi_dirty;
  587. bool is_any_conn_roi_dirty;
  588. if (!crtc || !state)
  589. return -EINVAL;
  590. sde_crtc = to_sde_crtc(crtc);
  591. crtc_state = to_sde_crtc_state(state);
  592. crtc_roi = &crtc_state->crtc_roi;
  593. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  594. is_any_conn_roi_dirty = false;
  595. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  596. struct sde_connector *sde_conn;
  597. struct sde_connector_state *sde_conn_state;
  598. struct sde_rect conn_roi;
  599. if (!conn_state || conn_state->crtc != crtc)
  600. continue;
  601. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  602. if (rc) {
  603. SDE_ERROR("failed to get mode info\n");
  604. return -EINVAL;
  605. }
  606. sde_conn = to_sde_connector(conn_state->connector);
  607. sde_conn_state = to_sde_connector_state(conn_state);
  608. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  609. msm_property_is_dirty(
  610. &sde_conn->property_info,
  611. &sde_conn_state->property_state,
  612. CONNECTOR_PROP_ROI_V1);
  613. if (!mode_info.roi_caps.enabled)
  614. continue;
  615. /*
  616. * current driver only supports same connector and crtc size,
  617. * but if support for different sizes is added, driver needs
  618. * to check the connector roi here to make sure is full screen
  619. * for dsc 3d-mux topology that doesn't support partial update.
  620. */
  621. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  622. sizeof(crtc_state->user_roi_list))) {
  623. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  624. sde_crtc->name);
  625. return -EINVAL;
  626. }
  627. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  628. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  629. conn_roi.x, conn_roi.y,
  630. conn_roi.w, conn_roi.h);
  631. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  632. conn_roi.x, conn_roi.y,
  633. conn_roi.w, conn_roi.h);
  634. }
  635. /*
  636. * Check against CRTC ROI and Connector ROI not being updated together.
  637. * This restriction should be relaxed when Connector ROI scaling is
  638. * supported.
  639. */
  640. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  641. SDE_ERROR("connector/crtc rois not updated together\n");
  642. return -EINVAL;
  643. }
  644. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  645. /* clear the ROI to null if it matches full screen anyways */
  646. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  647. crtc_roi->w == state->adjusted_mode.hdisplay &&
  648. crtc_roi->h == state->adjusted_mode.vdisplay)
  649. memset(crtc_roi, 0, sizeof(*crtc_roi));
  650. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  651. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  652. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  653. crtc_roi->h);
  654. return 0;
  655. }
  656. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  657. struct drm_crtc_state *state)
  658. {
  659. struct sde_crtc *sde_crtc;
  660. struct sde_crtc_state *crtc_state;
  661. struct drm_connector *conn;
  662. struct drm_connector_state *conn_state;
  663. int i;
  664. if (!crtc || !state)
  665. return -EINVAL;
  666. sde_crtc = to_sde_crtc(crtc);
  667. crtc_state = to_sde_crtc_state(state);
  668. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  669. return 0;
  670. /* partial update active, check if autorefresh is also requested */
  671. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  672. uint64_t autorefresh;
  673. if (!conn_state || conn_state->crtc != crtc)
  674. continue;
  675. autorefresh = sde_connector_get_property(conn_state,
  676. CONNECTOR_PROP_AUTOREFRESH);
  677. if (autorefresh) {
  678. SDE_ERROR(
  679. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  680. sde_crtc->name, autorefresh);
  681. return -EINVAL;
  682. }
  683. }
  684. return 0;
  685. }
  686. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  687. struct drm_crtc_state *state, int lm_idx)
  688. {
  689. struct sde_crtc *sde_crtc;
  690. struct sde_crtc_state *crtc_state;
  691. const struct sde_rect *crtc_roi;
  692. const struct sde_rect *lm_bounds;
  693. struct sde_rect *lm_roi;
  694. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  695. return -EINVAL;
  696. sde_crtc = to_sde_crtc(crtc);
  697. crtc_state = to_sde_crtc_state(state);
  698. crtc_roi = &crtc_state->crtc_roi;
  699. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  700. lm_roi = &crtc_state->lm_roi[lm_idx];
  701. if (sde_kms_rect_is_null(crtc_roi))
  702. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  703. else
  704. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  705. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  706. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  707. /*
  708. * partial update is not supported with 3dmux dsc or dest scaler.
  709. * hence, crtc roi must match the mixer dimensions.
  710. */
  711. if (crtc_state->num_ds_enabled ||
  712. _sde_crtc_setup_is_3dmux_dsc(state)) {
  713. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  714. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  715. return -EINVAL;
  716. }
  717. }
  718. /* if any dimension is zero, clear all dimensions for clarity */
  719. if (sde_kms_rect_is_null(lm_roi))
  720. memset(lm_roi, 0, sizeof(*lm_roi));
  721. return 0;
  722. }
  723. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  724. struct drm_crtc_state *state)
  725. {
  726. struct sde_crtc *sde_crtc;
  727. struct sde_crtc_state *crtc_state;
  728. u32 disp_bitmask = 0;
  729. int i;
  730. if (!crtc || !state) {
  731. pr_err("Invalid crtc or state\n");
  732. return 0;
  733. }
  734. sde_crtc = to_sde_crtc(crtc);
  735. crtc_state = to_sde_crtc_state(state);
  736. /* pingpong split: one ROI, one LM, two physical displays */
  737. if (crtc_state->is_ppsplit) {
  738. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  739. struct sde_rect *roi = &crtc_state->lm_roi[0];
  740. if (sde_kms_rect_is_null(roi))
  741. disp_bitmask = 0;
  742. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  743. disp_bitmask = BIT(0); /* left only */
  744. else if (roi->x >= lm_split_width)
  745. disp_bitmask = BIT(1); /* right only */
  746. else
  747. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  748. } else {
  749. for (i = 0; i < sde_crtc->num_mixers; i++) {
  750. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  751. disp_bitmask |= BIT(i);
  752. }
  753. }
  754. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  755. return disp_bitmask;
  756. }
  757. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  758. struct drm_crtc_state *state)
  759. {
  760. struct sde_crtc *sde_crtc;
  761. struct sde_crtc_state *crtc_state;
  762. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  763. if (!crtc || !state)
  764. return -EINVAL;
  765. sde_crtc = to_sde_crtc(crtc);
  766. crtc_state = to_sde_crtc_state(state);
  767. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  768. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  769. sde_crtc->name, sde_crtc->num_mixers);
  770. return -EINVAL;
  771. }
  772. /*
  773. * If using pingpong split: one ROI, one LM, two physical displays
  774. * then the ROI must be centered on the panel split boundary and
  775. * be of equal width across the split.
  776. */
  777. if (crtc_state->is_ppsplit) {
  778. u16 panel_split_width;
  779. u32 display_mask;
  780. roi[0] = &crtc_state->lm_roi[0];
  781. if (sde_kms_rect_is_null(roi[0]))
  782. return 0;
  783. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  784. if (display_mask != (BIT(0) | BIT(1)))
  785. return 0;
  786. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  787. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  788. SDE_ERROR("%s: roi x %d w %d split %d\n",
  789. sde_crtc->name, roi[0]->x, roi[0]->w,
  790. panel_split_width);
  791. return -EINVAL;
  792. }
  793. return 0;
  794. }
  795. /*
  796. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  797. * LMs and be of equal width.
  798. */
  799. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  800. return 0;
  801. roi[0] = &crtc_state->lm_roi[0];
  802. roi[1] = &crtc_state->lm_roi[1];
  803. /* if one of the roi is null it's a left/right-only update */
  804. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  805. return 0;
  806. /* check lm rois are equal width & first roi ends at 2nd roi */
  807. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  808. SDE_ERROR(
  809. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  810. sde_crtc->name, roi[0]->x, roi[0]->w,
  811. roi[1]->x, roi[1]->w);
  812. return -EINVAL;
  813. }
  814. return 0;
  815. }
  816. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  817. struct drm_crtc_state *state)
  818. {
  819. struct sde_crtc *sde_crtc;
  820. struct sde_crtc_state *crtc_state;
  821. const struct sde_rect *crtc_roi;
  822. const struct drm_plane_state *pstate;
  823. struct drm_plane *plane;
  824. if (!crtc || !state)
  825. return -EINVAL;
  826. /*
  827. * Reject commit if a Plane CRTC destination coordinates fall outside
  828. * the partial CRTC ROI. LM output is determined via connector ROIs,
  829. * if they are specified, not Plane CRTC ROIs.
  830. */
  831. sde_crtc = to_sde_crtc(crtc);
  832. crtc_state = to_sde_crtc_state(state);
  833. crtc_roi = &crtc_state->crtc_roi;
  834. if (sde_kms_rect_is_null(crtc_roi))
  835. return 0;
  836. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  837. struct sde_rect plane_roi, intersection;
  838. if (IS_ERR_OR_NULL(pstate)) {
  839. int rc = PTR_ERR(pstate);
  840. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  841. sde_crtc->name, plane->base.id, rc);
  842. return rc;
  843. }
  844. plane_roi.x = pstate->crtc_x;
  845. plane_roi.y = pstate->crtc_y;
  846. plane_roi.w = pstate->crtc_w;
  847. plane_roi.h = pstate->crtc_h;
  848. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  849. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  850. SDE_ERROR(
  851. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  852. sde_crtc->name, plane->base.id,
  853. plane_roi.x, plane_roi.y,
  854. plane_roi.w, plane_roi.h,
  855. crtc_roi->x, crtc_roi->y,
  856. crtc_roi->w, crtc_roi->h);
  857. return -E2BIG;
  858. }
  859. }
  860. return 0;
  861. }
  862. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  863. struct drm_crtc_state *state)
  864. {
  865. struct sde_crtc *sde_crtc;
  866. struct sde_crtc_state *sde_crtc_state;
  867. struct msm_mode_info mode_info;
  868. int rc, lm_idx, i;
  869. if (!crtc || !state)
  870. return -EINVAL;
  871. memset(&mode_info, 0, sizeof(mode_info));
  872. sde_crtc = to_sde_crtc(crtc);
  873. sde_crtc_state = to_sde_crtc_state(state);
  874. /*
  875. * check connector array cached at modeset time since incoming atomic
  876. * state may not include any connectors if they aren't modified
  877. */
  878. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  879. struct drm_connector *conn = sde_crtc_state->connectors[i];
  880. if (!conn || !conn->state)
  881. continue;
  882. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  883. if (rc) {
  884. SDE_ERROR("failed to get mode info\n");
  885. return -EINVAL;
  886. }
  887. if (!mode_info.roi_caps.enabled)
  888. continue;
  889. if (sde_crtc_state->user_roi_list.num_rects >
  890. mode_info.roi_caps.num_roi) {
  891. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  892. sde_crtc_state->user_roi_list.num_rects,
  893. mode_info.roi_caps.num_roi);
  894. return -E2BIG;
  895. }
  896. rc = _sde_crtc_set_crtc_roi(crtc, state);
  897. if (rc)
  898. return rc;
  899. rc = _sde_crtc_check_autorefresh(crtc, state);
  900. if (rc)
  901. return rc;
  902. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  903. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  904. if (rc)
  905. return rc;
  906. }
  907. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  908. if (rc)
  909. return rc;
  910. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  911. if (rc)
  912. return rc;
  913. }
  914. return 0;
  915. }
  916. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  917. {
  918. struct sde_crtc *sde_crtc;
  919. struct sde_crtc_state *crtc_state;
  920. const struct sde_rect *lm_roi;
  921. struct sde_hw_mixer *hw_lm;
  922. bool right_mixer;
  923. int lm_idx;
  924. if (!crtc)
  925. return;
  926. sde_crtc = to_sde_crtc(crtc);
  927. crtc_state = to_sde_crtc_state(crtc->state);
  928. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  929. struct sde_hw_mixer_cfg cfg;
  930. lm_roi = &crtc_state->lm_roi[lm_idx];
  931. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  932. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  933. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  934. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h,
  935. right_mixer);
  936. if (sde_kms_rect_is_null(lm_roi))
  937. continue;
  938. hw_lm->cfg.out_width = lm_roi->w;
  939. hw_lm->cfg.out_height = lm_roi->h;
  940. hw_lm->cfg.right_mixer = right_mixer;
  941. cfg.out_width = lm_roi->w;
  942. cfg.out_height = lm_roi->h;
  943. cfg.right_mixer = right_mixer;
  944. cfg.flags = 0;
  945. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  946. }
  947. }
  948. struct plane_state {
  949. struct sde_plane_state *sde_pstate;
  950. const struct drm_plane_state *drm_pstate;
  951. int stage;
  952. u32 pipe_id;
  953. };
  954. static int pstate_cmp(const void *a, const void *b)
  955. {
  956. struct plane_state *pa = (struct plane_state *)a;
  957. struct plane_state *pb = (struct plane_state *)b;
  958. int rc = 0;
  959. int pa_zpos, pb_zpos;
  960. enum sde_layout pa_layout, pb_layout;
  961. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  962. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  963. pa_layout = pa->sde_pstate->layout;
  964. pb_layout = pb->sde_pstate->layout;
  965. if (pa_zpos != pb_zpos)
  966. rc = pa_zpos - pb_zpos;
  967. else if (pa_layout != pb_layout)
  968. rc = pa_layout - pb_layout;
  969. else
  970. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  971. return rc;
  972. }
  973. /*
  974. * validate and set source split:
  975. * use pstates sorted by stage to check planes on same stage
  976. * we assume that all pipes are in source split so its valid to compare
  977. * without taking into account left/right mixer placement
  978. */
  979. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  980. struct plane_state *pstates, int cnt)
  981. {
  982. struct plane_state *prv_pstate, *cur_pstate;
  983. enum sde_layout prev_layout, cur_layout;
  984. struct sde_rect left_rect, right_rect;
  985. struct sde_kms *sde_kms;
  986. int32_t left_pid, right_pid;
  987. int32_t stage;
  988. int i, rc = 0;
  989. sde_kms = _sde_crtc_get_kms(crtc);
  990. if (!sde_kms || !sde_kms->catalog) {
  991. SDE_ERROR("invalid parameters\n");
  992. return -EINVAL;
  993. }
  994. for (i = 1; i < cnt; i++) {
  995. prv_pstate = &pstates[i - 1];
  996. cur_pstate = &pstates[i];
  997. prev_layout = prv_pstate->sde_pstate->layout;
  998. cur_layout = cur_pstate->sde_pstate->layout;
  999. if (prv_pstate->stage != cur_pstate->stage ||
  1000. prev_layout != cur_layout)
  1001. continue;
  1002. stage = cur_pstate->stage;
  1003. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1004. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1005. prv_pstate->drm_pstate->crtc_y,
  1006. prv_pstate->drm_pstate->crtc_w,
  1007. prv_pstate->drm_pstate->crtc_h, false);
  1008. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1009. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1010. cur_pstate->drm_pstate->crtc_y,
  1011. cur_pstate->drm_pstate->crtc_w,
  1012. cur_pstate->drm_pstate->crtc_h, false);
  1013. if (right_rect.x < left_rect.x) {
  1014. swap(left_pid, right_pid);
  1015. swap(left_rect, right_rect);
  1016. swap(prv_pstate, cur_pstate);
  1017. }
  1018. /*
  1019. * - planes are enumerated in pipe-priority order such that
  1020. * planes with lower drm_id must be left-most in a shared
  1021. * blend-stage when using source split.
  1022. * - planes in source split must be contiguous in width
  1023. * - planes in source split must have same dest yoff and height
  1024. */
  1025. if ((right_pid < left_pid) &&
  1026. !sde_kms->catalog->pipe_order_type) {
  1027. SDE_ERROR(
  1028. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1029. stage, left_pid, right_pid);
  1030. return -EINVAL;
  1031. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1032. SDE_ERROR(
  1033. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1034. stage, left_rect.x, left_rect.w,
  1035. right_rect.x, right_rect.w);
  1036. return -EINVAL;
  1037. } else if ((left_rect.y != right_rect.y) ||
  1038. (left_rect.h != right_rect.h)) {
  1039. SDE_ERROR(
  1040. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1041. stage, left_rect.y, left_rect.h,
  1042. right_rect.y, right_rect.h);
  1043. return -EINVAL;
  1044. }
  1045. }
  1046. return rc;
  1047. }
  1048. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1049. struct plane_state *pstates, int cnt)
  1050. {
  1051. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1052. enum sde_layout prev_layout, cur_layout;
  1053. struct sde_kms *sde_kms;
  1054. struct sde_rect left_rect, right_rect;
  1055. int32_t left_pid, right_pid;
  1056. int32_t stage;
  1057. int i;
  1058. sde_kms = _sde_crtc_get_kms(crtc);
  1059. if (!sde_kms || !sde_kms->catalog) {
  1060. SDE_ERROR("invalid parameters\n");
  1061. return;
  1062. }
  1063. if (!sde_kms->catalog->pipe_order_type)
  1064. return;
  1065. for (i = 0; i < cnt; i++) {
  1066. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1067. cur_pstate = &pstates[i];
  1068. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1069. prev_layout = prv_pstate->sde_pstate->layout;
  1070. cur_layout = cur_pstate->sde_pstate->layout;
  1071. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1072. || (prev_layout != cur_layout)) {
  1073. /*
  1074. * reset if prv or nxt pipes are not in the same stage
  1075. * as the cur pipe
  1076. */
  1077. if ((!nxt_pstate)
  1078. || (nxt_pstate->stage != cur_pstate->stage)
  1079. || (nxt_pstate->sde_pstate->layout !=
  1080. cur_pstate->sde_pstate->layout))
  1081. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1082. continue;
  1083. }
  1084. stage = cur_pstate->stage;
  1085. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1086. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1087. prv_pstate->drm_pstate->crtc_y,
  1088. prv_pstate->drm_pstate->crtc_w,
  1089. prv_pstate->drm_pstate->crtc_h, false);
  1090. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1091. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1092. cur_pstate->drm_pstate->crtc_y,
  1093. cur_pstate->drm_pstate->crtc_w,
  1094. cur_pstate->drm_pstate->crtc_h, false);
  1095. if (right_rect.x < left_rect.x) {
  1096. swap(left_pid, right_pid);
  1097. swap(left_rect, right_rect);
  1098. swap(prv_pstate, cur_pstate);
  1099. }
  1100. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1101. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1102. }
  1103. for (i = 0; i < cnt; i++) {
  1104. cur_pstate = &pstates[i];
  1105. sde_plane_setup_src_split_order(
  1106. cur_pstate->drm_pstate->plane,
  1107. cur_pstate->sde_pstate->multirect_index,
  1108. cur_pstate->sde_pstate->pipe_order_flags);
  1109. }
  1110. }
  1111. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1112. int num_mixers, struct plane_state *pstates, int cnt)
  1113. {
  1114. int i, lm_idx;
  1115. struct sde_format *format;
  1116. bool blend_stage[SDE_STAGE_MAX] = { false };
  1117. u32 blend_type;
  1118. for (i = cnt - 1; i >= 0; i--) {
  1119. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1120. PLANE_PROP_BLEND_OP);
  1121. /* stage has already been programmed or BLEND_OP_SKIP type */
  1122. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1123. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1124. continue;
  1125. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1126. format = to_sde_format(msm_framebuffer_format(
  1127. pstates[i].sde_pstate->base.fb));
  1128. if (!format) {
  1129. SDE_ERROR("invalid format\n");
  1130. return;
  1131. }
  1132. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1133. pstates[i].sde_pstate, format);
  1134. blend_stage[pstates[i].sde_pstate->stage] = true;
  1135. }
  1136. }
  1137. }
  1138. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1139. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1140. struct sde_crtc_mixer *mixer)
  1141. {
  1142. struct drm_plane *plane;
  1143. struct drm_framebuffer *fb;
  1144. struct drm_plane_state *state;
  1145. struct sde_crtc_state *cstate;
  1146. struct sde_plane_state *pstate = NULL;
  1147. struct plane_state *pstates = NULL;
  1148. struct sde_format *format;
  1149. struct sde_hw_ctl *ctl;
  1150. struct sde_hw_mixer *lm;
  1151. struct sde_hw_stage_cfg *stage_cfg;
  1152. struct sde_rect plane_crtc_roi;
  1153. uint32_t stage_idx, lm_idx, layout_idx;
  1154. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1155. int i, mode, cnt = 0;
  1156. bool bg_alpha_enable = false, is_secure = false;
  1157. u32 blend_type;
  1158. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1159. if (!sde_crtc || !crtc->state || !mixer) {
  1160. SDE_ERROR("invalid sde_crtc or mixer\n");
  1161. return;
  1162. }
  1163. ctl = mixer->hw_ctl;
  1164. lm = mixer->hw_lm;
  1165. cstate = to_sde_crtc_state(crtc->state);
  1166. pstates = kcalloc(SDE_PSTATES_MAX,
  1167. sizeof(struct plane_state), GFP_KERNEL);
  1168. if (!pstates)
  1169. return;
  1170. memset(fetch_active, 0, sizeof(fetch_active));
  1171. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1172. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1173. state = plane->state;
  1174. if (!state)
  1175. continue;
  1176. plane_crtc_roi.x = state->crtc_x;
  1177. plane_crtc_roi.y = state->crtc_y;
  1178. plane_crtc_roi.w = state->crtc_w;
  1179. plane_crtc_roi.h = state->crtc_h;
  1180. pstate = to_sde_plane_state(state);
  1181. fb = state->fb;
  1182. mode = sde_plane_get_property(pstate,
  1183. PLANE_PROP_FB_TRANSLATION_MODE);
  1184. is_secure = ((mode == SDE_DRM_FB_SEC) ||
  1185. (mode == SDE_DRM_FB_SEC_DIR_TRANS)) ?
  1186. true : false;
  1187. set_bit(sde_plane_pipe(plane), fetch_active);
  1188. sde_plane_ctl_flush(plane, ctl, true);
  1189. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1190. crtc->base.id,
  1191. pstate->stage,
  1192. plane->base.id,
  1193. sde_plane_pipe(plane) - SSPP_VIG0,
  1194. state->fb ? state->fb->base.id : -1);
  1195. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1196. if (!format) {
  1197. SDE_ERROR("invalid format\n");
  1198. goto end;
  1199. }
  1200. blend_type = sde_plane_get_property(pstate,
  1201. PLANE_PROP_BLEND_OP);
  1202. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1203. if (pstate->stage == SDE_STAGE_BASE &&
  1204. format->alpha_enable)
  1205. bg_alpha_enable = true;
  1206. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1207. state->fb ? state->fb->base.id : -1,
  1208. state->src_x >> 16, state->src_y >> 16,
  1209. state->src_w >> 16, state->src_h >> 16,
  1210. state->crtc_x, state->crtc_y,
  1211. state->crtc_w, state->crtc_h,
  1212. pstate->rotation, is_secure);
  1213. /*
  1214. * none or left layout will program to layer mixer
  1215. * group 0, right layout will program to layer mixer
  1216. * group 1.
  1217. */
  1218. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1219. layout_idx = 0;
  1220. else
  1221. layout_idx = 1;
  1222. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1223. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1224. stage_cfg->stage[pstate->stage][stage_idx] =
  1225. sde_plane_pipe(plane);
  1226. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1227. pstate->multirect_index;
  1228. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1229. sde_plane_pipe(plane) - SSPP_VIG0,
  1230. pstate->stage,
  1231. pstate->multirect_index,
  1232. pstate->multirect_mode,
  1233. format->base.pixel_format,
  1234. fb ? fb->modifier : 0,
  1235. layout_idx);
  1236. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1237. lm_idx++) {
  1238. if (bg_alpha_enable && !format->alpha_enable)
  1239. mixer[lm_idx].mixer_op_mode = 0;
  1240. else
  1241. mixer[lm_idx].mixer_op_mode |=
  1242. 1 << pstate->stage;
  1243. }
  1244. }
  1245. if (cnt >= SDE_PSTATES_MAX)
  1246. continue;
  1247. pstates[cnt].sde_pstate = pstate;
  1248. pstates[cnt].drm_pstate = state;
  1249. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1250. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1251. else
  1252. pstates[cnt].stage = sde_plane_get_property(
  1253. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1254. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1255. cnt++;
  1256. }
  1257. /* blend config update */
  1258. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1259. pstates, cnt);
  1260. if (ctl->ops.set_active_pipes)
  1261. ctl->ops.set_active_pipes(ctl, fetch_active);
  1262. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1263. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1264. if (lm && lm->ops.setup_dim_layer) {
  1265. cstate = to_sde_crtc_state(crtc->state);
  1266. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1267. for (i = 0; i < cstate->num_dim_layers; i++)
  1268. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1269. mixer, &cstate->dim_layer[i]);
  1270. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1271. }
  1272. }
  1273. _sde_crtc_program_lm_output_roi(crtc);
  1274. end:
  1275. kfree(pstates);
  1276. }
  1277. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1278. struct drm_crtc *crtc)
  1279. {
  1280. struct sde_crtc *sde_crtc;
  1281. struct sde_crtc_state *cstate;
  1282. struct drm_encoder *drm_enc;
  1283. bool is_right_only;
  1284. bool encoder_in_dsc_merge = false;
  1285. if (!crtc || !crtc->state)
  1286. return;
  1287. sde_crtc = to_sde_crtc(crtc);
  1288. cstate = to_sde_crtc_state(crtc->state);
  1289. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1290. return;
  1291. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1292. crtc->state->encoder_mask) {
  1293. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1294. encoder_in_dsc_merge = true;
  1295. break;
  1296. }
  1297. }
  1298. /**
  1299. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1300. * This is due to two reasons:
  1301. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1302. * the left DSC must be used, right DSC cannot be used alone.
  1303. * For right-only partial update, this means swap layer mixers to map
  1304. * Left LM to Right INTF. On later HW this was relaxed.
  1305. * - In DSC Merge mode, the physical encoder has already registered
  1306. * PP0 as the master, to switch to right-only we would have to
  1307. * reprogram to be driven by PP1 instead.
  1308. * To support both cases, we prefer to support the mixer swap solution.
  1309. */
  1310. if (!encoder_in_dsc_merge)
  1311. return;
  1312. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1313. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1314. if (is_right_only && !sde_crtc->mixers_swapped) {
  1315. /* right-only update swap mixers */
  1316. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1317. sde_crtc->mixers_swapped = true;
  1318. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1319. /* left-only or full update, swap back */
  1320. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1321. sde_crtc->mixers_swapped = false;
  1322. }
  1323. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1324. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1325. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1326. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1327. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1328. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1329. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1330. }
  1331. /**
  1332. * _sde_crtc_blend_setup - configure crtc mixers
  1333. * @crtc: Pointer to drm crtc structure
  1334. * @old_state: Pointer to old crtc state
  1335. * @add_planes: Whether or not to add planes to mixers
  1336. */
  1337. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1338. struct drm_crtc_state *old_state, bool add_planes)
  1339. {
  1340. struct sde_crtc *sde_crtc;
  1341. struct sde_crtc_state *sde_crtc_state;
  1342. struct sde_crtc_mixer *mixer;
  1343. struct sde_hw_ctl *ctl;
  1344. struct sde_hw_mixer *lm;
  1345. struct sde_ctl_flush_cfg cfg = {0,};
  1346. int i;
  1347. if (!crtc)
  1348. return;
  1349. sde_crtc = to_sde_crtc(crtc);
  1350. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1351. mixer = sde_crtc->mixers;
  1352. SDE_DEBUG("%s\n", sde_crtc->name);
  1353. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1354. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1355. return;
  1356. }
  1357. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1358. if (!mixer[i].hw_lm) {
  1359. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1360. return;
  1361. }
  1362. mixer[i].mixer_op_mode = 0;
  1363. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1364. sde_crtc_state->dirty)) {
  1365. /* clear dim_layer settings */
  1366. lm = mixer[i].hw_lm;
  1367. if (lm->ops.clear_dim_layer)
  1368. lm->ops.clear_dim_layer(lm);
  1369. }
  1370. }
  1371. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1372. /* initialize stage cfg */
  1373. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1374. if (add_planes)
  1375. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1376. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1377. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1378. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1379. ctl = mixer[i].hw_ctl;
  1380. lm = mixer[i].hw_lm;
  1381. if (sde_kms_rect_is_null(lm_roi)) {
  1382. SDE_DEBUG(
  1383. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1384. sde_crtc->name, lm->idx - LM_0,
  1385. ctl->idx - CTL_0);
  1386. continue;
  1387. }
  1388. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1389. /* stage config flush mask */
  1390. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1391. ctl->ops.get_pending_flush(ctl, &cfg);
  1392. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1393. mixer[i].hw_lm->idx - LM_0,
  1394. mixer[i].mixer_op_mode,
  1395. ctl->idx - CTL_0,
  1396. cfg.pending_flush_mask);
  1397. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1398. &sde_crtc->stage_cfg[lm_layout]);
  1399. }
  1400. _sde_crtc_program_lm_output_roi(crtc);
  1401. }
  1402. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1403. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1404. {
  1405. struct drm_plane *plane;
  1406. struct sde_plane_state *sde_pstate;
  1407. uint32_t mode = 0;
  1408. int rc;
  1409. if (!crtc) {
  1410. SDE_ERROR("invalid state\n");
  1411. return -EINVAL;
  1412. }
  1413. *fb_ns = 0;
  1414. *fb_sec = 0;
  1415. *fb_sec_dir = 0;
  1416. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1417. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1418. rc = PTR_ERR(plane);
  1419. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1420. DRMID(crtc), DRMID(plane), rc);
  1421. return rc;
  1422. }
  1423. sde_pstate = to_sde_plane_state(plane->state);
  1424. mode = sde_plane_get_property(sde_pstate,
  1425. PLANE_PROP_FB_TRANSLATION_MODE);
  1426. switch (mode) {
  1427. case SDE_DRM_FB_NON_SEC:
  1428. (*fb_ns)++;
  1429. break;
  1430. case SDE_DRM_FB_SEC:
  1431. (*fb_sec)++;
  1432. break;
  1433. case SDE_DRM_FB_SEC_DIR_TRANS:
  1434. (*fb_sec_dir)++;
  1435. break;
  1436. default:
  1437. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1438. DRMID(plane), mode);
  1439. return -EINVAL;
  1440. }
  1441. }
  1442. return 0;
  1443. }
  1444. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1445. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1446. {
  1447. struct drm_plane *plane;
  1448. const struct drm_plane_state *pstate;
  1449. struct sde_plane_state *sde_pstate;
  1450. uint32_t mode = 0;
  1451. int rc;
  1452. if (!state) {
  1453. SDE_ERROR("invalid state\n");
  1454. return -EINVAL;
  1455. }
  1456. *fb_ns = 0;
  1457. *fb_sec = 0;
  1458. *fb_sec_dir = 0;
  1459. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1460. if (IS_ERR_OR_NULL(pstate)) {
  1461. rc = PTR_ERR(pstate);
  1462. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1463. DRMID(state->crtc), DRMID(plane), rc);
  1464. return rc;
  1465. }
  1466. sde_pstate = to_sde_plane_state(pstate);
  1467. mode = sde_plane_get_property(sde_pstate,
  1468. PLANE_PROP_FB_TRANSLATION_MODE);
  1469. switch (mode) {
  1470. case SDE_DRM_FB_NON_SEC:
  1471. (*fb_ns)++;
  1472. break;
  1473. case SDE_DRM_FB_SEC:
  1474. (*fb_sec)++;
  1475. break;
  1476. case SDE_DRM_FB_SEC_DIR_TRANS:
  1477. (*fb_sec_dir)++;
  1478. break;
  1479. default:
  1480. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1481. DRMID(plane), mode);
  1482. return -EINVAL;
  1483. }
  1484. }
  1485. return 0;
  1486. }
  1487. static void _sde_drm_fb_sec_dir_trans(
  1488. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1489. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1490. {
  1491. /* secure display usecase */
  1492. if ((smmu_state->state == ATTACHED)
  1493. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1494. smmu_state->state = catalog->sui_ns_allowed ?
  1495. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1496. smmu_state->secure_level = secure_level;
  1497. smmu_state->transition_type = PRE_COMMIT;
  1498. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1499. if (old_valid_fb)
  1500. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1501. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1502. if (catalog->sui_misr_supported)
  1503. smmu_state->sui_misr_state =
  1504. SUI_MISR_ENABLE_REQ;
  1505. /* secure camera usecase */
  1506. } else if (smmu_state->state == ATTACHED) {
  1507. smmu_state->state = DETACH_SEC_REQ;
  1508. smmu_state->secure_level = secure_level;
  1509. smmu_state->transition_type = PRE_COMMIT;
  1510. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1511. }
  1512. }
  1513. static void _sde_drm_fb_transactions(
  1514. struct sde_kms_smmu_state_data *smmu_state,
  1515. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1516. int *ops)
  1517. {
  1518. if (((smmu_state->state == DETACHED)
  1519. || (smmu_state->state == DETACH_ALL_REQ))
  1520. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1521. && ((smmu_state->state == DETACHED_SEC)
  1522. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1523. smmu_state->state = catalog->sui_ns_allowed ?
  1524. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1525. smmu_state->transition_type = post_commit ?
  1526. POST_COMMIT : PRE_COMMIT;
  1527. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1528. if (old_valid_fb)
  1529. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1530. if (catalog->sui_misr_supported)
  1531. smmu_state->sui_misr_state =
  1532. SUI_MISR_DISABLE_REQ;
  1533. } else if ((smmu_state->state == DETACHED_SEC)
  1534. || (smmu_state->state == DETACH_SEC_REQ)) {
  1535. smmu_state->state = ATTACH_SEC_REQ;
  1536. smmu_state->transition_type = post_commit ?
  1537. POST_COMMIT : PRE_COMMIT;
  1538. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1539. if (old_valid_fb)
  1540. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1541. }
  1542. }
  1543. /**
  1544. * sde_crtc_get_secure_transition_ops - determines the operations that
  1545. * need to be performed before transitioning to secure state
  1546. * This function should be called after swapping the new state
  1547. * @crtc: Pointer to drm crtc structure
  1548. * Returns the bitmask of operations need to be performed, -Error in
  1549. * case of error cases
  1550. */
  1551. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1552. struct drm_crtc_state *old_crtc_state,
  1553. bool old_valid_fb)
  1554. {
  1555. struct drm_plane *plane;
  1556. struct drm_encoder *encoder;
  1557. struct sde_crtc *sde_crtc;
  1558. struct sde_kms *sde_kms;
  1559. struct sde_mdss_cfg *catalog;
  1560. struct sde_kms_smmu_state_data *smmu_state;
  1561. uint32_t translation_mode = 0, secure_level;
  1562. int ops = 0;
  1563. bool post_commit = false;
  1564. if (!crtc || !crtc->state) {
  1565. SDE_ERROR("invalid crtc\n");
  1566. return -EINVAL;
  1567. }
  1568. sde_kms = _sde_crtc_get_kms(crtc);
  1569. if (!sde_kms)
  1570. return -EINVAL;
  1571. smmu_state = &sde_kms->smmu_state;
  1572. smmu_state->prev_state = smmu_state->state;
  1573. smmu_state->prev_secure_level = smmu_state->secure_level;
  1574. sde_crtc = to_sde_crtc(crtc);
  1575. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1576. catalog = sde_kms->catalog;
  1577. /*
  1578. * SMMU operations need to be delayed in case of video mode panels
  1579. * when switching back to non_secure mode
  1580. */
  1581. drm_for_each_encoder_mask(encoder, crtc->dev,
  1582. crtc->state->encoder_mask) {
  1583. if (sde_encoder_is_dsi_display(encoder))
  1584. post_commit |= sde_encoder_check_curr_mode(encoder,
  1585. MSM_DISPLAY_VIDEO_MODE);
  1586. }
  1587. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1588. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1589. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1590. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1591. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1592. if (!plane->state)
  1593. continue;
  1594. translation_mode = sde_plane_get_property(
  1595. to_sde_plane_state(plane->state),
  1596. PLANE_PROP_FB_TRANSLATION_MODE);
  1597. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1598. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1599. DRMID(crtc), translation_mode);
  1600. return -EINVAL;
  1601. }
  1602. /* we can break if we find sec_dir plane */
  1603. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1604. break;
  1605. }
  1606. mutex_lock(&sde_kms->secure_transition_lock);
  1607. switch (translation_mode) {
  1608. case SDE_DRM_FB_SEC_DIR_TRANS:
  1609. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1610. catalog, old_valid_fb, &ops);
  1611. break;
  1612. case SDE_DRM_FB_SEC:
  1613. case SDE_DRM_FB_NON_SEC:
  1614. _sde_drm_fb_transactions(smmu_state, catalog,
  1615. old_valid_fb, post_commit, &ops);
  1616. break;
  1617. default:
  1618. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1619. DRMID(crtc), translation_mode);
  1620. ops = -EINVAL;
  1621. }
  1622. /* log only during actual transition times */
  1623. if (ops) {
  1624. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1625. DRMID(crtc), smmu_state->state,
  1626. secure_level, smmu_state->secure_level,
  1627. smmu_state->transition_type, ops);
  1628. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1629. smmu_state->state, smmu_state->transition_type,
  1630. smmu_state->secure_level, old_valid_fb,
  1631. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1632. }
  1633. mutex_unlock(&sde_kms->secure_transition_lock);
  1634. return ops;
  1635. }
  1636. /**
  1637. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1638. * LUTs are configured only once during boot
  1639. * @sde_crtc: Pointer to sde crtc
  1640. * @cstate: Pointer to sde crtc state
  1641. */
  1642. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1643. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1644. {
  1645. struct sde_hw_scaler3_lut_cfg *cfg;
  1646. struct sde_kms *sde_kms;
  1647. u32 *lut_data = NULL;
  1648. size_t len = 0;
  1649. int ret = 0;
  1650. if (!sde_crtc || !cstate) {
  1651. SDE_ERROR("invalid args\n");
  1652. return -EINVAL;
  1653. }
  1654. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1655. if (!sde_kms)
  1656. return -EINVAL;
  1657. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1658. return 0;
  1659. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1660. &cstate->property_state, &len, lut_idx);
  1661. if (!lut_data || !len) {
  1662. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1663. lut_idx, lut_data, len);
  1664. lut_data = NULL;
  1665. len = 0;
  1666. }
  1667. cfg = &cstate->scl3_lut_cfg;
  1668. switch (lut_idx) {
  1669. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1670. cfg->dir_lut = lut_data;
  1671. cfg->dir_len = len;
  1672. break;
  1673. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1674. cfg->cir_lut = lut_data;
  1675. cfg->cir_len = len;
  1676. break;
  1677. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1678. cfg->sep_lut = lut_data;
  1679. cfg->sep_len = len;
  1680. break;
  1681. default:
  1682. ret = -EINVAL;
  1683. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1684. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1685. break;
  1686. }
  1687. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1688. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1689. cfg->is_configured);
  1690. return ret;
  1691. }
  1692. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1693. {
  1694. struct sde_crtc *sde_crtc;
  1695. if (!crtc) {
  1696. SDE_ERROR("invalid crtc\n");
  1697. return;
  1698. }
  1699. sde_crtc = to_sde_crtc(crtc);
  1700. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1701. }
  1702. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1703. {
  1704. int i;
  1705. /**
  1706. * Check if sufficient hw resources are
  1707. * available as per target caps & topology
  1708. */
  1709. if (!sde_crtc) {
  1710. SDE_ERROR("invalid argument\n");
  1711. return -EINVAL;
  1712. }
  1713. if (!sde_crtc->num_mixers ||
  1714. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1715. SDE_ERROR("%s: invalid number mixers: %d\n",
  1716. sde_crtc->name, sde_crtc->num_mixers);
  1717. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1718. SDE_EVTLOG_ERROR);
  1719. return -EINVAL;
  1720. }
  1721. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1722. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1723. || !sde_crtc->mixers[i].hw_ds) {
  1724. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1725. sde_crtc->name, i);
  1726. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1727. i, sde_crtc->mixers[i].hw_lm,
  1728. sde_crtc->mixers[i].hw_ctl,
  1729. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1730. return -EINVAL;
  1731. }
  1732. }
  1733. return 0;
  1734. }
  1735. /**
  1736. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1737. * @crtc: Pointer to drm crtc
  1738. */
  1739. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1740. {
  1741. struct sde_crtc *sde_crtc;
  1742. struct sde_crtc_state *cstate;
  1743. struct sde_hw_mixer *hw_lm;
  1744. struct sde_hw_ctl *hw_ctl;
  1745. struct sde_hw_ds *hw_ds;
  1746. struct sde_hw_ds_cfg *cfg;
  1747. struct sde_kms *kms;
  1748. u32 op_mode = 0;
  1749. u32 lm_idx = 0, num_mixers = 0;
  1750. int i, count = 0;
  1751. if (!crtc)
  1752. return;
  1753. sde_crtc = to_sde_crtc(crtc);
  1754. cstate = to_sde_crtc_state(crtc->state);
  1755. kms = _sde_crtc_get_kms(crtc);
  1756. num_mixers = sde_crtc->num_mixers;
  1757. count = cstate->num_ds;
  1758. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1759. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1760. cstate->num_ds_enabled);
  1761. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1762. SDE_DEBUG("no change in settings, skip commit\n");
  1763. } else if (!kms || !kms->catalog) {
  1764. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1765. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1766. SDE_DEBUG("dest scaler feature not supported\n");
  1767. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1768. //do nothing
  1769. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1770. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1771. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1772. } else {
  1773. for (i = 0; i < count; i++) {
  1774. cfg = &cstate->ds_cfg[i];
  1775. if (!cfg->flags)
  1776. continue;
  1777. lm_idx = cfg->idx;
  1778. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1779. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1780. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1781. /* Setup op mode - Dual/single */
  1782. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1783. op_mode |= BIT(hw_ds->idx - DS_0);
  1784. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1785. op_mode |= (cstate->num_ds_enabled ==
  1786. CRTC_DUAL_MIXERS_ONLY) ?
  1787. SDE_DS_OP_MODE_DUAL : 0;
  1788. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1789. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1790. }
  1791. /* Setup scaler */
  1792. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1793. (cfg->flags &
  1794. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1795. if (hw_ds->ops.setup_scaler)
  1796. hw_ds->ops.setup_scaler(hw_ds,
  1797. &cfg->scl3_cfg,
  1798. &cstate->scl3_lut_cfg);
  1799. }
  1800. /*
  1801. * Dest scaler shares the flush bit of the LM in control
  1802. */
  1803. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1804. hw_ctl->ops.update_bitmask_mixer(
  1805. hw_ctl, hw_lm->idx, 1);
  1806. }
  1807. }
  1808. }
  1809. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1810. {
  1811. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1812. struct sde_crtc *sde_crtc;
  1813. struct msm_drm_private *priv;
  1814. struct sde_crtc_frame_event *fevent;
  1815. struct sde_kms_frame_event_cb_data *cb_data;
  1816. struct drm_plane *plane;
  1817. u32 ubwc_error;
  1818. unsigned long flags;
  1819. u32 crtc_id;
  1820. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1821. if (!data) {
  1822. SDE_ERROR("invalid parameters\n");
  1823. return;
  1824. }
  1825. crtc = cb_data->crtc;
  1826. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1827. SDE_ERROR("invalid parameters\n");
  1828. return;
  1829. }
  1830. sde_crtc = to_sde_crtc(crtc);
  1831. priv = crtc->dev->dev_private;
  1832. crtc_id = drm_crtc_index(crtc);
  1833. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1834. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1835. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1836. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1837. struct sde_crtc_frame_event, list);
  1838. if (fevent)
  1839. list_del_init(&fevent->list);
  1840. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1841. if (!fevent) {
  1842. SDE_ERROR("crtc%d event %d overflow\n",
  1843. crtc->base.id, event);
  1844. SDE_EVT32(DRMID(crtc), event);
  1845. return;
  1846. }
  1847. /* log and clear plane ubwc errors if any */
  1848. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1849. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1850. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1851. drm_for_each_plane_mask(plane, crtc->dev,
  1852. sde_crtc->plane_mask_old) {
  1853. ubwc_error = sde_plane_get_ubwc_error(plane);
  1854. if (ubwc_error) {
  1855. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1856. ubwc_error, SDE_EVTLOG_ERROR);
  1857. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1858. DRMID(crtc), DRMID(plane),
  1859. ubwc_error);
  1860. sde_plane_clear_ubwc_error(plane);
  1861. }
  1862. }
  1863. }
  1864. fevent->event = event;
  1865. fevent->crtc = crtc;
  1866. fevent->connector = cb_data->connector;
  1867. fevent->ts = ktime_get();
  1868. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1869. }
  1870. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1871. struct drm_crtc_state *old_state)
  1872. {
  1873. struct drm_device *dev;
  1874. struct sde_crtc *sde_crtc;
  1875. struct sde_crtc_state *cstate;
  1876. struct drm_connector *conn;
  1877. struct drm_encoder *encoder;
  1878. struct drm_connector_list_iter conn_iter;
  1879. if (!crtc || !crtc->state) {
  1880. SDE_ERROR("invalid crtc\n");
  1881. return;
  1882. }
  1883. dev = crtc->dev;
  1884. sde_crtc = to_sde_crtc(crtc);
  1885. cstate = to_sde_crtc_state(crtc->state);
  1886. SDE_EVT32_VERBOSE(DRMID(crtc));
  1887. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1888. /* identify connectors attached to this crtc */
  1889. cstate->num_connectors = 0;
  1890. drm_connector_list_iter_begin(dev, &conn_iter);
  1891. drm_for_each_connector_iter(conn, &conn_iter)
  1892. if (conn->state && conn->state->crtc == crtc &&
  1893. cstate->num_connectors < MAX_CONNECTORS) {
  1894. encoder = conn->state->best_encoder;
  1895. if (encoder)
  1896. sde_encoder_register_frame_event_callback(
  1897. encoder,
  1898. sde_crtc_frame_event_cb,
  1899. crtc);
  1900. cstate->connectors[cstate->num_connectors++] = conn;
  1901. sde_connector_prepare_fence(conn);
  1902. }
  1903. drm_connector_list_iter_end(&conn_iter);
  1904. /* prepare main output fence */
  1905. sde_fence_prepare(sde_crtc->output_fence);
  1906. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1907. }
  1908. /**
  1909. * sde_crtc_complete_flip - signal pending page_flip events
  1910. * Any pending vblank events are added to the vblank_event_list
  1911. * so that the next vblank interrupt shall signal them.
  1912. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1913. * This API signals any pending PAGE_FLIP events requested through
  1914. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1915. * if file!=NULL, this is preclose potential cancel-flip path
  1916. * @crtc: Pointer to drm crtc structure
  1917. * @file: Pointer to drm file
  1918. */
  1919. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1920. struct drm_file *file)
  1921. {
  1922. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1923. struct drm_device *dev = crtc->dev;
  1924. struct drm_pending_vblank_event *event;
  1925. unsigned long flags;
  1926. spin_lock_irqsave(&dev->event_lock, flags);
  1927. event = sde_crtc->event;
  1928. if (!event)
  1929. goto end;
  1930. /*
  1931. * if regular vblank case (!file) or if cancel-flip from
  1932. * preclose on file that requested flip, then send the
  1933. * event:
  1934. */
  1935. if (!file || (event->base.file_priv == file)) {
  1936. sde_crtc->event = NULL;
  1937. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1938. sde_crtc->name, event);
  1939. SDE_EVT32_VERBOSE(DRMID(crtc));
  1940. drm_crtc_send_vblank_event(crtc, event);
  1941. }
  1942. end:
  1943. spin_unlock_irqrestore(&dev->event_lock, flags);
  1944. }
  1945. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1946. struct drm_crtc_state *cstate)
  1947. {
  1948. struct drm_encoder *encoder;
  1949. if (!crtc || !crtc->dev || !cstate) {
  1950. SDE_ERROR("invalid crtc\n");
  1951. return INTF_MODE_NONE;
  1952. }
  1953. drm_for_each_encoder_mask(encoder, crtc->dev,
  1954. cstate->encoder_mask) {
  1955. /* continue if copy encoder is encountered */
  1956. if (sde_encoder_in_clone_mode(encoder))
  1957. continue;
  1958. return sde_encoder_get_intf_mode(encoder);
  1959. }
  1960. return INTF_MODE_NONE;
  1961. }
  1962. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1963. {
  1964. struct drm_encoder *encoder;
  1965. if (!crtc || !crtc->dev) {
  1966. SDE_ERROR("invalid crtc\n");
  1967. return INTF_MODE_NONE;
  1968. }
  1969. drm_for_each_encoder(encoder, crtc->dev)
  1970. if ((encoder->crtc == crtc)
  1971. && !sde_encoder_in_cont_splash(encoder))
  1972. return sde_encoder_get_fps(encoder);
  1973. return 0;
  1974. }
  1975. static void sde_crtc_vblank_cb(void *data)
  1976. {
  1977. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1978. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1979. /* keep statistics on vblank callback - with auto reset via debugfs */
  1980. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1981. sde_crtc->vblank_cb_time = ktime_get();
  1982. else
  1983. sde_crtc->vblank_cb_count++;
  1984. sde_crtc->vblank_last_cb_time = ktime_get();
  1985. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1986. drm_crtc_handle_vblank(crtc);
  1987. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1988. SDE_EVT32_VERBOSE(DRMID(crtc));
  1989. }
  1990. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1991. ktime_t ts, enum sde_fence_event fence_event)
  1992. {
  1993. if (!connector) {
  1994. SDE_ERROR("invalid param\n");
  1995. return;
  1996. }
  1997. SDE_ATRACE_BEGIN("signal_retire_fence");
  1998. sde_connector_complete_commit(connector, ts, fence_event);
  1999. SDE_ATRACE_END("signal_retire_fence");
  2000. }
  2001. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2002. {
  2003. struct msm_drm_private *priv;
  2004. struct sde_crtc_frame_event *fevent;
  2005. struct drm_crtc *crtc;
  2006. struct sde_crtc *sde_crtc;
  2007. struct sde_kms *sde_kms;
  2008. unsigned long flags;
  2009. bool in_clone_mode = false;
  2010. if (!work) {
  2011. SDE_ERROR("invalid work handle\n");
  2012. return;
  2013. }
  2014. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2015. if (!fevent->crtc || !fevent->crtc->state) {
  2016. SDE_ERROR("invalid crtc\n");
  2017. return;
  2018. }
  2019. crtc = fevent->crtc;
  2020. sde_crtc = to_sde_crtc(crtc);
  2021. sde_kms = _sde_crtc_get_kms(crtc);
  2022. if (!sde_kms) {
  2023. SDE_ERROR("invalid kms handle\n");
  2024. return;
  2025. }
  2026. priv = sde_kms->dev->dev_private;
  2027. SDE_ATRACE_BEGIN("crtc_frame_event");
  2028. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2029. ktime_to_ns(fevent->ts));
  2030. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2031. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2032. true : false;
  2033. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2034. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2035. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2036. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2037. /* this should not happen */
  2038. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2039. crtc->base.id,
  2040. ktime_to_ns(fevent->ts),
  2041. atomic_read(&sde_crtc->frame_pending));
  2042. SDE_EVT32(DRMID(crtc), fevent->event,
  2043. SDE_EVTLOG_FUNC_CASE1);
  2044. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2045. /* release bandwidth and other resources */
  2046. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2047. crtc->base.id,
  2048. ktime_to_ns(fevent->ts));
  2049. SDE_EVT32(DRMID(crtc), fevent->event,
  2050. SDE_EVTLOG_FUNC_CASE2);
  2051. sde_core_perf_crtc_release_bw(crtc);
  2052. } else {
  2053. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2054. SDE_EVTLOG_FUNC_CASE3);
  2055. }
  2056. }
  2057. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2058. SDE_ATRACE_BEGIN("signal_release_fence");
  2059. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2060. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2061. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2062. SDE_ATRACE_END("signal_release_fence");
  2063. }
  2064. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2065. /* this api should be called without spin_lock */
  2066. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2067. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2068. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2069. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2070. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2071. crtc->base.id, ktime_to_ns(fevent->ts));
  2072. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2073. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2074. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2075. SDE_ATRACE_END("crtc_frame_event");
  2076. }
  2077. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2078. struct drm_crtc_state *old_state)
  2079. {
  2080. struct sde_crtc *sde_crtc;
  2081. if (!crtc || !crtc->state) {
  2082. SDE_ERROR("invalid crtc\n");
  2083. return;
  2084. }
  2085. sde_crtc = to_sde_crtc(crtc);
  2086. SDE_EVT32_VERBOSE(DRMID(crtc));
  2087. sde_core_perf_crtc_update(crtc, 0, false);
  2088. }
  2089. /**
  2090. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2091. * @cstate: Pointer to sde crtc state
  2092. */
  2093. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2094. {
  2095. if (!cstate) {
  2096. SDE_ERROR("invalid cstate\n");
  2097. return;
  2098. }
  2099. cstate->input_fence_timeout_ns =
  2100. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2101. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2102. }
  2103. /**
  2104. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2105. * @cstate: Pointer to sde crtc state
  2106. */
  2107. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2108. {
  2109. u32 i;
  2110. if (!cstate)
  2111. return;
  2112. for (i = 0; i < cstate->num_dim_layers; i++)
  2113. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2114. cstate->num_dim_layers = 0;
  2115. }
  2116. /**
  2117. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2118. * @cstate: Pointer to sde crtc state
  2119. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2120. */
  2121. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2122. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2123. {
  2124. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2125. struct sde_drm_dim_layer_cfg *user_cfg;
  2126. struct sde_hw_dim_layer *dim_layer;
  2127. u32 count, i;
  2128. struct sde_kms *kms;
  2129. if (!crtc || !cstate) {
  2130. SDE_ERROR("invalid crtc or cstate\n");
  2131. return;
  2132. }
  2133. dim_layer = cstate->dim_layer;
  2134. if (!usr_ptr) {
  2135. /* usr_ptr is null when setting the default property value */
  2136. _sde_crtc_clear_dim_layers_v1(cstate);
  2137. SDE_DEBUG("dim_layer data removed\n");
  2138. goto clear;
  2139. }
  2140. kms = _sde_crtc_get_kms(crtc);
  2141. if (!kms || !kms->catalog) {
  2142. SDE_ERROR("invalid kms\n");
  2143. return;
  2144. }
  2145. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2146. SDE_ERROR("failed to copy dim_layer data\n");
  2147. return;
  2148. }
  2149. count = dim_layer_v1.num_layers;
  2150. if (count > SDE_MAX_DIM_LAYERS) {
  2151. SDE_ERROR("invalid number of dim_layers:%d", count);
  2152. return;
  2153. }
  2154. /* populate from user space */
  2155. cstate->num_dim_layers = count;
  2156. for (i = 0; i < count; i++) {
  2157. user_cfg = &dim_layer_v1.layer_cfg[i];
  2158. dim_layer[i].flags = user_cfg->flags;
  2159. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2160. user_cfg->stage : user_cfg->stage +
  2161. SDE_STAGE_0;
  2162. dim_layer[i].rect.x = user_cfg->rect.x1;
  2163. dim_layer[i].rect.y = user_cfg->rect.y1;
  2164. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2165. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2166. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2167. user_cfg->color_fill.color_0,
  2168. user_cfg->color_fill.color_1,
  2169. user_cfg->color_fill.color_2,
  2170. user_cfg->color_fill.color_3,
  2171. };
  2172. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2173. i, dim_layer[i].flags, dim_layer[i].stage);
  2174. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2175. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2176. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2177. dim_layer[i].color_fill.color_0,
  2178. dim_layer[i].color_fill.color_1,
  2179. dim_layer[i].color_fill.color_2,
  2180. dim_layer[i].color_fill.color_3);
  2181. }
  2182. clear:
  2183. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2184. }
  2185. /**
  2186. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2187. * @sde_crtc : Pointer to sde crtc
  2188. * @cstate : Pointer to sde crtc state
  2189. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2190. */
  2191. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2192. struct sde_crtc_state *cstate,
  2193. void __user *usr_ptr)
  2194. {
  2195. struct sde_drm_dest_scaler_data ds_data;
  2196. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2197. struct sde_drm_scaler_v2 scaler_v2;
  2198. void __user *scaler_v2_usr;
  2199. int i, count;
  2200. if (!sde_crtc || !cstate) {
  2201. SDE_ERROR("invalid sde_crtc/state\n");
  2202. return -EINVAL;
  2203. }
  2204. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2205. if (!usr_ptr) {
  2206. SDE_DEBUG("ds data removed\n");
  2207. return 0;
  2208. }
  2209. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2210. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2211. sde_crtc->name);
  2212. return -EINVAL;
  2213. }
  2214. count = ds_data.num_dest_scaler;
  2215. if (!count) {
  2216. SDE_DEBUG("no ds data available\n");
  2217. return 0;
  2218. }
  2219. if (count > SDE_MAX_DS_COUNT) {
  2220. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2221. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2222. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2223. return -EINVAL;
  2224. }
  2225. /* Populate from user space */
  2226. for (i = 0; i < count; i++) {
  2227. ds_cfg_usr = &ds_data.ds_cfg[i];
  2228. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2229. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2230. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2231. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2232. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2233. if (ds_cfg_usr->scaler_cfg) {
  2234. scaler_v2_usr =
  2235. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2236. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2237. sizeof(scaler_v2))) {
  2238. SDE_ERROR("%s:scaler: copy from user failed\n",
  2239. sde_crtc->name);
  2240. return -EINVAL;
  2241. }
  2242. }
  2243. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2244. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2245. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2246. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2247. scaler_v2.dst_width, scaler_v2.dst_height);
  2248. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2249. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2250. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2251. scaler_v2.dst_width, scaler_v2.dst_height);
  2252. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2253. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2254. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2255. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2256. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2257. ds_cfg_usr->lm_height);
  2258. }
  2259. cstate->num_ds = count;
  2260. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2261. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2262. return 0;
  2263. }
  2264. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2265. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2266. u32 prev_lm_width, u32 prev_lm_height)
  2267. {
  2268. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2269. || !cfg->lm_width || !cfg->lm_height) {
  2270. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2271. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2272. hdisplay, mode->vdisplay);
  2273. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2274. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2275. return -E2BIG;
  2276. }
  2277. if (!prev_lm_width && !prev_lm_height) {
  2278. prev_lm_width = cfg->lm_width;
  2279. prev_lm_height = cfg->lm_height;
  2280. } else {
  2281. if (cfg->lm_width != prev_lm_width ||
  2282. cfg->lm_height != prev_lm_height) {
  2283. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2284. crtc->base.id, cfg->lm_width,
  2285. cfg->lm_height, prev_lm_width,
  2286. prev_lm_height);
  2287. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2288. cfg->lm_height, prev_lm_width,
  2289. prev_lm_height, SDE_EVTLOG_ERROR);
  2290. return -EINVAL;
  2291. }
  2292. }
  2293. return 0;
  2294. }
  2295. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2296. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2297. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2298. u32 max_in_width, u32 max_out_width)
  2299. {
  2300. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2301. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2302. /**
  2303. * Scaler src and dst width shouldn't exceed the maximum
  2304. * width limitation. Also, if there is no partial update
  2305. * dst width and height must match display resolution.
  2306. */
  2307. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2308. cfg->scl3_cfg.dst_width > max_out_width ||
  2309. !cfg->scl3_cfg.src_width[0] ||
  2310. !cfg->scl3_cfg.dst_width ||
  2311. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2312. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2313. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2314. SDE_ERROR("crtc%d: ", crtc->base.id);
  2315. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2316. cfg->scl3_cfg.src_width[0],
  2317. cfg->scl3_cfg.dst_width,
  2318. cfg->scl3_cfg.dst_height,
  2319. hdisplay, mode->vdisplay);
  2320. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2321. sde_crtc->num_mixers, cfg->flags,
  2322. hw_ds->idx - DS_0);
  2323. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2324. cfg->scl3_cfg.enable,
  2325. cfg->scl3_cfg.de.enable);
  2326. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2327. cfg->scl3_cfg.de.enable, cfg->flags,
  2328. max_in_width, max_out_width,
  2329. cfg->scl3_cfg.src_width[0],
  2330. cfg->scl3_cfg.dst_width,
  2331. cfg->scl3_cfg.dst_height, hdisplay,
  2332. mode->vdisplay, sde_crtc->num_mixers,
  2333. SDE_EVTLOG_ERROR);
  2334. cfg->flags &=
  2335. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2336. cfg->flags &=
  2337. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2338. return -EINVAL;
  2339. }
  2340. }
  2341. return 0;
  2342. }
  2343. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2344. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2345. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2346. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2347. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2348. u32 max_out_width)
  2349. {
  2350. int i, ret;
  2351. u32 lm_idx;
  2352. for (i = 0; i < cstate->num_ds; i++) {
  2353. cfg = &cstate->ds_cfg[i];
  2354. lm_idx = cfg->idx;
  2355. /**
  2356. * Validate against topology
  2357. * No of dest scalers should match the num of mixers
  2358. * unless it is partial update left only/right only use case
  2359. */
  2360. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2361. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2362. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2363. crtc->base.id, i, lm_idx, cfg->flags);
  2364. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2365. SDE_EVTLOG_ERROR);
  2366. return -EINVAL;
  2367. }
  2368. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2369. if (!max_in_width && !max_out_width) {
  2370. max_in_width = hw_ds->scl->top->maxinputwidth;
  2371. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2372. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2373. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2374. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2375. max_in_width, max_out_width, cstate->num_ds);
  2376. }
  2377. /* Check LM width and height */
  2378. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2379. prev_lm_width, prev_lm_height);
  2380. if (ret)
  2381. return ret;
  2382. /* Check scaler data */
  2383. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2384. hw_ds, cfg, hdisplay,
  2385. max_in_width, max_out_width);
  2386. if (ret)
  2387. return ret;
  2388. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2389. (*num_ds_enable)++;
  2390. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2391. hw_ds->idx - DS_0, cfg->flags);
  2392. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2393. }
  2394. return 0;
  2395. }
  2396. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2397. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2398. u32 num_ds_enable)
  2399. {
  2400. int i;
  2401. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2402. cstate->num_ds_enabled, num_ds_enable);
  2403. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2404. cstate->num_ds, cstate->dirty[0]);
  2405. if (cstate->num_ds_enabled != num_ds_enable) {
  2406. /* Disabling destination scaler */
  2407. if (!num_ds_enable) {
  2408. for (i = 0; i < cstate->num_ds; i++) {
  2409. cfg = &cstate->ds_cfg[i];
  2410. cfg->idx = i;
  2411. /* Update scaler settings in disable case */
  2412. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2413. cfg->scl3_cfg.enable = 0;
  2414. cfg->scl3_cfg.de.enable = 0;
  2415. }
  2416. }
  2417. cstate->num_ds_enabled = num_ds_enable;
  2418. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2419. } else {
  2420. if (!cstate->num_ds_enabled)
  2421. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2422. }
  2423. }
  2424. /**
  2425. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2426. * @crtc : Pointer to drm crtc
  2427. * @state : Pointer to drm crtc state
  2428. */
  2429. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2430. struct drm_crtc_state *state)
  2431. {
  2432. struct sde_crtc *sde_crtc;
  2433. struct sde_crtc_state *cstate;
  2434. struct drm_display_mode *mode;
  2435. struct sde_kms *kms;
  2436. struct sde_hw_ds *hw_ds = NULL;
  2437. struct sde_hw_ds_cfg *cfg = NULL;
  2438. u32 ret = 0;
  2439. u32 num_ds_enable = 0, hdisplay = 0;
  2440. u32 max_in_width = 0, max_out_width = 0;
  2441. u32 prev_lm_width = 0, prev_lm_height = 0;
  2442. if (!crtc || !state)
  2443. return -EINVAL;
  2444. sde_crtc = to_sde_crtc(crtc);
  2445. cstate = to_sde_crtc_state(state);
  2446. kms = _sde_crtc_get_kms(crtc);
  2447. mode = &state->adjusted_mode;
  2448. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2449. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2450. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2451. return 0;
  2452. }
  2453. if (!kms || !kms->catalog) {
  2454. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2455. return -EINVAL;
  2456. }
  2457. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2458. SDE_DEBUG("dest scaler feature not supported\n");
  2459. return 0;
  2460. }
  2461. if (!sde_crtc->num_mixers) {
  2462. SDE_DEBUG("mixers not allocated\n");
  2463. return 0;
  2464. }
  2465. ret = _sde_validate_hw_resources(sde_crtc);
  2466. if (ret)
  2467. goto err;
  2468. /**
  2469. * No of dest scalers shouldn't exceed hw ds block count and
  2470. * also, match the num of mixers unless it is partial update
  2471. * left only/right only use case - currently PU + DS is not supported
  2472. */
  2473. if (cstate->num_ds > kms->catalog->ds_count ||
  2474. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2475. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2476. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2477. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2478. cstate->ds_cfg[0].flags);
  2479. ret = -EINVAL;
  2480. goto err;
  2481. }
  2482. /**
  2483. * Check if DS needs to be enabled or disabled
  2484. * In case of enable, validate the data
  2485. */
  2486. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2487. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2488. cstate->num_ds, cstate->ds_cfg[0].flags);
  2489. goto disable;
  2490. }
  2491. /* Display resolution */
  2492. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2493. /* Validate the DS data */
  2494. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2495. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2496. prev_lm_width, prev_lm_height,
  2497. max_in_width, max_out_width);
  2498. if (ret)
  2499. goto err;
  2500. disable:
  2501. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2502. num_ds_enable);
  2503. return 0;
  2504. err:
  2505. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2506. return ret;
  2507. }
  2508. /**
  2509. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2510. * @crtc: Pointer to CRTC object
  2511. */
  2512. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2513. {
  2514. struct drm_plane *plane = NULL;
  2515. uint32_t wait_ms = 1;
  2516. ktime_t kt_end, kt_wait;
  2517. int rc = 0;
  2518. SDE_DEBUG("\n");
  2519. if (!crtc || !crtc->state) {
  2520. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2521. return;
  2522. }
  2523. /* use monotonic timer to limit total fence wait time */
  2524. kt_end = ktime_add_ns(ktime_get(),
  2525. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2526. /*
  2527. * Wait for fences sequentially, as all of them need to be signalled
  2528. * before we can proceed.
  2529. *
  2530. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2531. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2532. * that each plane can check its fence status and react appropriately
  2533. * if its fence has timed out. Call input fence wait multiple times if
  2534. * fence wait is interrupted due to interrupt call.
  2535. */
  2536. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2537. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2538. do {
  2539. kt_wait = ktime_sub(kt_end, ktime_get());
  2540. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2541. wait_ms = ktime_to_ms(kt_wait);
  2542. else
  2543. wait_ms = 0;
  2544. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2545. } while (wait_ms && rc == -ERESTARTSYS);
  2546. }
  2547. SDE_ATRACE_END("plane_wait_input_fence");
  2548. }
  2549. static void _sde_crtc_setup_mixer_for_encoder(
  2550. struct drm_crtc *crtc,
  2551. struct drm_encoder *enc)
  2552. {
  2553. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2554. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2555. struct sde_rm *rm = &sde_kms->rm;
  2556. struct sde_crtc_mixer *mixer;
  2557. struct sde_hw_ctl *last_valid_ctl = NULL;
  2558. int i;
  2559. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2560. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2561. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2562. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2563. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2564. /* Set up all the mixers and ctls reserved by this encoder */
  2565. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2566. mixer = &sde_crtc->mixers[i];
  2567. if (!sde_rm_get_hw(rm, &lm_iter))
  2568. break;
  2569. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2570. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2571. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2572. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2573. mixer->hw_lm->idx - LM_0);
  2574. mixer->hw_ctl = last_valid_ctl;
  2575. } else {
  2576. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2577. last_valid_ctl = mixer->hw_ctl;
  2578. sde_crtc->num_ctls++;
  2579. }
  2580. /* Shouldn't happen, mixers are always >= ctls */
  2581. if (!mixer->hw_ctl) {
  2582. SDE_ERROR("no valid ctls found for lm %d\n",
  2583. mixer->hw_lm->idx - LM_0);
  2584. return;
  2585. }
  2586. /* Dspp may be null */
  2587. (void) sde_rm_get_hw(rm, &dspp_iter);
  2588. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2589. /* DS may be null */
  2590. (void) sde_rm_get_hw(rm, &ds_iter);
  2591. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2592. mixer->encoder = enc;
  2593. sde_crtc->num_mixers++;
  2594. SDE_DEBUG("setup mixer %d: lm %d\n",
  2595. i, mixer->hw_lm->idx - LM_0);
  2596. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2597. i, mixer->hw_ctl->idx - CTL_0);
  2598. if (mixer->hw_ds)
  2599. SDE_DEBUG("setup mixer %d: ds %d\n",
  2600. i, mixer->hw_ds->idx - DS_0);
  2601. }
  2602. }
  2603. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2604. {
  2605. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2606. struct drm_encoder *enc;
  2607. sde_crtc->num_ctls = 0;
  2608. sde_crtc->num_mixers = 0;
  2609. sde_crtc->mixers_swapped = false;
  2610. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2611. mutex_lock(&sde_crtc->crtc_lock);
  2612. /* Check for mixers on all encoders attached to this crtc */
  2613. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2614. if (enc->crtc != crtc)
  2615. continue;
  2616. /* avoid overwriting mixers info from a copy encoder */
  2617. if (sde_encoder_in_clone_mode(enc))
  2618. continue;
  2619. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2620. }
  2621. mutex_unlock(&sde_crtc->crtc_lock);
  2622. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2623. }
  2624. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2625. {
  2626. int i;
  2627. struct sde_crtc_state *cstate;
  2628. cstate = to_sde_crtc_state(state);
  2629. cstate->is_ppsplit = false;
  2630. for (i = 0; i < cstate->num_connectors; i++) {
  2631. struct drm_connector *conn = cstate->connectors[i];
  2632. if (sde_connector_get_topology_name(conn) ==
  2633. SDE_RM_TOPOLOGY_PPSPLIT)
  2634. cstate->is_ppsplit = true;
  2635. }
  2636. }
  2637. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2638. struct drm_crtc_state *state)
  2639. {
  2640. struct sde_crtc *sde_crtc;
  2641. struct sde_crtc_state *cstate;
  2642. struct drm_display_mode *adj_mode;
  2643. u32 crtc_split_width;
  2644. int i;
  2645. if (!crtc || !state) {
  2646. SDE_ERROR("invalid args\n");
  2647. return;
  2648. }
  2649. sde_crtc = to_sde_crtc(crtc);
  2650. cstate = to_sde_crtc_state(state);
  2651. adj_mode = &state->adjusted_mode;
  2652. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2653. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2654. cstate->lm_bounds[i].x = crtc_split_width * i;
  2655. cstate->lm_bounds[i].y = 0;
  2656. cstate->lm_bounds[i].w = crtc_split_width;
  2657. cstate->lm_bounds[i].h =
  2658. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2659. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2660. sizeof(cstate->lm_roi[i]));
  2661. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2662. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2663. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2664. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2665. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2666. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2667. }
  2668. drm_mode_debug_printmodeline(adj_mode);
  2669. }
  2670. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2671. {
  2672. struct sde_crtc_mixer mixer;
  2673. /*
  2674. * Use mixer[0] to get hw_ctl which will use ops to clear
  2675. * all blendstages. Clear all blendstages will iterate through
  2676. * all mixers.
  2677. */
  2678. if (sde_crtc->num_mixers) {
  2679. mixer = sde_crtc->mixers[0];
  2680. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2681. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2682. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2683. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2684. }
  2685. }
  2686. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2687. struct drm_crtc_state *old_state)
  2688. {
  2689. struct sde_crtc *sde_crtc;
  2690. struct drm_encoder *encoder;
  2691. struct drm_device *dev;
  2692. struct sde_kms *sde_kms;
  2693. struct sde_splash_display *splash_display;
  2694. bool cont_splash_enabled = false;
  2695. size_t i;
  2696. if (!crtc) {
  2697. SDE_ERROR("invalid crtc\n");
  2698. return;
  2699. }
  2700. if (!crtc->state->enable) {
  2701. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2702. crtc->base.id, crtc->state->enable);
  2703. return;
  2704. }
  2705. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2706. SDE_ERROR("power resource is not enabled\n");
  2707. return;
  2708. }
  2709. sde_kms = _sde_crtc_get_kms(crtc);
  2710. if (!sde_kms)
  2711. return;
  2712. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2713. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2714. sde_crtc = to_sde_crtc(crtc);
  2715. dev = crtc->dev;
  2716. if (!sde_crtc->num_mixers) {
  2717. _sde_crtc_setup_mixers(crtc);
  2718. _sde_crtc_setup_is_ppsplit(crtc->state);
  2719. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2720. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2721. }
  2722. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2723. if (encoder->crtc != crtc)
  2724. continue;
  2725. /* encoder will trigger pending mask now */
  2726. sde_encoder_trigger_kickoff_pending(encoder);
  2727. }
  2728. /* update performance setting */
  2729. sde_core_perf_crtc_update(crtc, 1, false);
  2730. /*
  2731. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2732. * it means we are trying to flush a CRTC whose state is disabled:
  2733. * nothing else needs to be done.
  2734. */
  2735. if (unlikely(!sde_crtc->num_mixers))
  2736. goto end;
  2737. _sde_crtc_blend_setup(crtc, old_state, true);
  2738. _sde_crtc_dest_scaler_setup(crtc);
  2739. /* cancel the idle notify delayed work */
  2740. if (sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2741. MSM_DISPLAY_VIDEO_MODE) &&
  2742. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work))
  2743. SDE_DEBUG("idle notify work cancelled\n");
  2744. /*
  2745. * Since CP properties use AXI buffer to program the
  2746. * HW, check if context bank is in attached state,
  2747. * apply color processing properties only if
  2748. * smmu state is attached,
  2749. */
  2750. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2751. splash_display = &sde_kms->splash_data.splash_display[i];
  2752. if (splash_display->cont_splash_enabled &&
  2753. splash_display->encoder &&
  2754. crtc == splash_display->encoder->crtc)
  2755. cont_splash_enabled = true;
  2756. }
  2757. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2758. (cont_splash_enabled || sde_crtc->enabled))
  2759. sde_cp_crtc_apply_properties(crtc);
  2760. /*
  2761. * PP_DONE irq is only used by command mode for now.
  2762. * It is better to request pending before FLUSH and START trigger
  2763. * to make sure no pp_done irq missed.
  2764. * This is safe because no pp_done will happen before SW trigger
  2765. * in command mode.
  2766. */
  2767. end:
  2768. SDE_ATRACE_END("crtc_atomic_begin");
  2769. }
  2770. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2771. struct drm_crtc_state *old_crtc_state)
  2772. {
  2773. struct drm_encoder *encoder;
  2774. struct sde_crtc *sde_crtc;
  2775. struct drm_device *dev;
  2776. struct drm_plane *plane;
  2777. struct msm_drm_private *priv;
  2778. struct msm_drm_thread *event_thread;
  2779. struct sde_crtc_state *cstate;
  2780. struct sde_kms *sde_kms;
  2781. int idle_time = 0, i;
  2782. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2783. SDE_ERROR("invalid crtc\n");
  2784. return;
  2785. }
  2786. if (!crtc->state->enable) {
  2787. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2788. crtc->base.id, crtc->state->enable);
  2789. return;
  2790. }
  2791. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2792. SDE_ERROR("power resource is not enabled\n");
  2793. return;
  2794. }
  2795. sde_kms = _sde_crtc_get_kms(crtc);
  2796. if (!sde_kms) {
  2797. SDE_ERROR("invalid kms\n");
  2798. return;
  2799. }
  2800. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2801. sde_crtc = to_sde_crtc(crtc);
  2802. cstate = to_sde_crtc_state(crtc->state);
  2803. dev = crtc->dev;
  2804. priv = dev->dev_private;
  2805. if (crtc->index >= ARRAY_SIZE(priv->event_thread)) {
  2806. SDE_ERROR("invalid crtc index[%d]\n", crtc->index);
  2807. return;
  2808. }
  2809. event_thread = &priv->event_thread[crtc->index];
  2810. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2811. if (sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2812. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2813. false);
  2814. else
  2815. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2816. /*
  2817. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2818. * it means we are trying to flush a CRTC whose state is disabled:
  2819. * nothing else needs to be done.
  2820. */
  2821. if (unlikely(!sde_crtc->num_mixers))
  2822. return;
  2823. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2824. /*
  2825. * For planes without commit update, drm framework will not add
  2826. * those planes to current state since hardware update is not
  2827. * required. However, if those planes were power collapsed since
  2828. * last commit cycle, driver has to restore the hardware state
  2829. * of those planes explicitly here prior to plane flush.
  2830. * Also use this iteration to see if any plane requires cache,
  2831. * so during the perf update driver can activate/deactivate
  2832. * the cache accordingly.
  2833. */
  2834. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2835. sde_crtc->new_perf.llcc_active[i] = false;
  2836. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2837. sde_plane_restore(plane);
  2838. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2839. if (sde_plane_is_cache_required(plane, i))
  2840. sde_crtc->new_perf.llcc_active[i] = true;
  2841. }
  2842. }
  2843. sde_core_perf_crtc_update_llcc(crtc);
  2844. /* wait for acquire fences before anything else is done */
  2845. _sde_crtc_wait_for_fences(crtc);
  2846. /* schedule the idle notify delayed work */
  2847. if (idle_time && sde_encoder_check_curr_mode(
  2848. sde_crtc->mixers[0].encoder,
  2849. MSM_DISPLAY_VIDEO_MODE)) {
  2850. kthread_queue_delayed_work(&event_thread->worker,
  2851. &sde_crtc->idle_notify_work,
  2852. msecs_to_jiffies(idle_time));
  2853. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2854. }
  2855. if (!cstate->rsc_update) {
  2856. drm_for_each_encoder_mask(encoder, dev,
  2857. crtc->state->encoder_mask) {
  2858. cstate->rsc_client =
  2859. sde_encoder_get_rsc_client(encoder);
  2860. }
  2861. cstate->rsc_update = true;
  2862. }
  2863. /*
  2864. * Final plane updates: Give each plane a chance to complete all
  2865. * required writes/flushing before crtc's "flush
  2866. * everything" call below.
  2867. */
  2868. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2869. if (sde_kms->smmu_state.transition_error)
  2870. sde_plane_set_error(plane, true);
  2871. sde_plane_flush(plane);
  2872. }
  2873. /* Kickoff will be scheduled by outer layer */
  2874. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2875. }
  2876. /**
  2877. * sde_crtc_destroy_state - state destroy hook
  2878. * @crtc: drm CRTC
  2879. * @state: CRTC state object to release
  2880. */
  2881. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2882. struct drm_crtc_state *state)
  2883. {
  2884. struct sde_crtc *sde_crtc;
  2885. struct sde_crtc_state *cstate;
  2886. struct drm_encoder *enc;
  2887. struct sde_kms *sde_kms;
  2888. if (!crtc || !state) {
  2889. SDE_ERROR("invalid argument(s)\n");
  2890. return;
  2891. }
  2892. sde_crtc = to_sde_crtc(crtc);
  2893. cstate = to_sde_crtc_state(state);
  2894. sde_kms = _sde_crtc_get_kms(crtc);
  2895. if (!sde_kms) {
  2896. SDE_ERROR("invalid sde_kms\n");
  2897. return;
  2898. }
  2899. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2900. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2901. sde_rm_release(&sde_kms->rm, enc, true);
  2902. __drm_atomic_helper_crtc_destroy_state(state);
  2903. /* destroy value helper */
  2904. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2905. &cstate->property_state);
  2906. }
  2907. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2908. {
  2909. struct sde_crtc *sde_crtc;
  2910. int i;
  2911. if (!crtc) {
  2912. SDE_ERROR("invalid argument\n");
  2913. return -EINVAL;
  2914. }
  2915. sde_crtc = to_sde_crtc(crtc);
  2916. if (!atomic_read(&sde_crtc->frame_pending)) {
  2917. SDE_DEBUG("no frames pending\n");
  2918. return 0;
  2919. }
  2920. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2921. /*
  2922. * flush all the event thread work to make sure all the
  2923. * FRAME_EVENTS from encoder are propagated to crtc
  2924. */
  2925. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2926. if (list_empty(&sde_crtc->frame_events[i].list))
  2927. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2928. }
  2929. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2930. return 0;
  2931. }
  2932. /**
  2933. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2934. * @crtc: Pointer to crtc structure
  2935. */
  2936. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2937. {
  2938. struct drm_plane *plane;
  2939. struct drm_plane_state *state;
  2940. struct sde_crtc *sde_crtc;
  2941. struct sde_crtc_mixer *mixer;
  2942. struct sde_hw_ctl *ctl;
  2943. if (!crtc)
  2944. return;
  2945. sde_crtc = to_sde_crtc(crtc);
  2946. mixer = sde_crtc->mixers;
  2947. if (!mixer)
  2948. return;
  2949. ctl = mixer->hw_ctl;
  2950. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2951. state = plane->state;
  2952. if (!state)
  2953. continue;
  2954. /* clear plane flush bitmask */
  2955. sde_plane_ctl_flush(plane, ctl, false);
  2956. }
  2957. }
  2958. /**
  2959. * sde_crtc_reset_hw - attempt hardware reset on errors
  2960. * @crtc: Pointer to DRM crtc instance
  2961. * @old_state: Pointer to crtc state for previous commit
  2962. * @recovery_events: Whether or not recovery events are enabled
  2963. * Returns: Zero if current commit should still be attempted
  2964. */
  2965. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2966. bool recovery_events)
  2967. {
  2968. struct drm_plane *plane_halt[MAX_PLANES];
  2969. struct drm_plane *plane;
  2970. struct drm_encoder *encoder;
  2971. struct sde_crtc *sde_crtc;
  2972. struct sde_crtc_state *cstate;
  2973. struct sde_hw_ctl *ctl;
  2974. signed int i, plane_count;
  2975. int rc;
  2976. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2977. return -EINVAL;
  2978. sde_crtc = to_sde_crtc(crtc);
  2979. cstate = to_sde_crtc_state(crtc->state);
  2980. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2981. /* optionally generate a panic instead of performing a h/w reset */
  2982. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2983. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2984. ctl = sde_crtc->mixers[i].hw_ctl;
  2985. if (!ctl || !ctl->ops.reset)
  2986. continue;
  2987. rc = ctl->ops.reset(ctl);
  2988. if (rc) {
  2989. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2990. crtc->base.id, ctl->idx - CTL_0);
  2991. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2992. SDE_EVTLOG_ERROR);
  2993. break;
  2994. }
  2995. }
  2996. /* Early out if simple ctl reset succeeded */
  2997. if (i == sde_crtc->num_ctls)
  2998. return 0;
  2999. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3000. /* force all components in the system into reset at the same time */
  3001. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3002. ctl = sde_crtc->mixers[i].hw_ctl;
  3003. if (!ctl || !ctl->ops.hard_reset)
  3004. continue;
  3005. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3006. ctl->ops.hard_reset(ctl, true);
  3007. }
  3008. plane_count = 0;
  3009. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3010. if (plane_count >= ARRAY_SIZE(plane_halt))
  3011. break;
  3012. plane_halt[plane_count++] = plane;
  3013. sde_plane_halt_requests(plane, true);
  3014. sde_plane_set_revalidate(plane, true);
  3015. }
  3016. /* provide safe "border color only" commit configuration for later */
  3017. _sde_crtc_remove_pipe_flush(crtc);
  3018. _sde_crtc_blend_setup(crtc, old_state, false);
  3019. /* take h/w components out of reset */
  3020. for (i = plane_count - 1; i >= 0; --i)
  3021. sde_plane_halt_requests(plane_halt[i], false);
  3022. /* attempt to poll for start of frame cycle before reset release */
  3023. list_for_each_entry(encoder,
  3024. &crtc->dev->mode_config.encoder_list, head) {
  3025. if (encoder->crtc != crtc)
  3026. continue;
  3027. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3028. sde_encoder_poll_line_counts(encoder);
  3029. }
  3030. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3031. ctl = sde_crtc->mixers[i].hw_ctl;
  3032. if (!ctl || !ctl->ops.hard_reset)
  3033. continue;
  3034. ctl->ops.hard_reset(ctl, false);
  3035. }
  3036. list_for_each_entry(encoder,
  3037. &crtc->dev->mode_config.encoder_list, head) {
  3038. if (encoder->crtc != crtc)
  3039. continue;
  3040. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3041. sde_encoder_kickoff(encoder, false);
  3042. }
  3043. /* panic the device if VBIF is not in good state */
  3044. return !recovery_events ? 0 : -EAGAIN;
  3045. }
  3046. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3047. struct drm_crtc_state *old_state)
  3048. {
  3049. struct drm_encoder *encoder;
  3050. struct drm_device *dev;
  3051. struct sde_crtc *sde_crtc;
  3052. struct msm_drm_private *priv;
  3053. struct sde_kms *sde_kms;
  3054. struct sde_crtc_state *cstate;
  3055. bool is_error = false;
  3056. unsigned long flags;
  3057. enum sde_crtc_idle_pc_state idle_pc_state;
  3058. struct sde_encoder_kickoff_params params = { 0 };
  3059. if (!crtc) {
  3060. SDE_ERROR("invalid argument\n");
  3061. return;
  3062. }
  3063. dev = crtc->dev;
  3064. sde_crtc = to_sde_crtc(crtc);
  3065. sde_kms = _sde_crtc_get_kms(crtc);
  3066. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3067. SDE_ERROR("invalid argument\n");
  3068. return;
  3069. }
  3070. priv = sde_kms->dev->dev_private;
  3071. cstate = to_sde_crtc_state(crtc->state);
  3072. /*
  3073. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3074. * it means we are trying to start a CRTC whose state is disabled:
  3075. * nothing else needs to be done.
  3076. */
  3077. if (unlikely(!sde_crtc->num_mixers))
  3078. return;
  3079. SDE_ATRACE_BEGIN("crtc_commit");
  3080. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3081. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3082. if (encoder->crtc != crtc)
  3083. continue;
  3084. /*
  3085. * Encoder will flush/start now, unless it has a tx pending.
  3086. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3087. */
  3088. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3089. crtc->state);
  3090. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3091. sde_crtc->needs_hw_reset = true;
  3092. if (idle_pc_state != IDLE_PC_NONE)
  3093. sde_encoder_control_idle_pc(encoder,
  3094. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3095. }
  3096. /*
  3097. * Optionally attempt h/w recovery if any errors were detected while
  3098. * preparing for the kickoff
  3099. */
  3100. if (sde_crtc->needs_hw_reset) {
  3101. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3102. if (sde_crtc->frame_trigger_mode
  3103. != FRAME_DONE_WAIT_POSTED_START &&
  3104. sde_crtc_reset_hw(crtc, old_state,
  3105. params.recovery_events_enabled))
  3106. is_error = true;
  3107. sde_crtc->needs_hw_reset = false;
  3108. }
  3109. sde_crtc_calc_fps(sde_crtc);
  3110. SDE_ATRACE_BEGIN("flush_event_thread");
  3111. _sde_crtc_flush_event_thread(crtc);
  3112. SDE_ATRACE_END("flush_event_thread");
  3113. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3114. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3115. /* acquire bandwidth and other resources */
  3116. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3117. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3118. } else {
  3119. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3120. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3121. }
  3122. sde_crtc->play_count++;
  3123. sde_vbif_clear_errors(sde_kms);
  3124. if (is_error) {
  3125. _sde_crtc_remove_pipe_flush(crtc);
  3126. _sde_crtc_blend_setup(crtc, old_state, false);
  3127. }
  3128. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3129. if (encoder->crtc != crtc)
  3130. continue;
  3131. sde_encoder_kickoff(encoder, false);
  3132. }
  3133. /* store the event after frame trigger */
  3134. if (sde_crtc->event) {
  3135. WARN_ON(sde_crtc->event);
  3136. } else {
  3137. spin_lock_irqsave(&dev->event_lock, flags);
  3138. sde_crtc->event = crtc->state->event;
  3139. spin_unlock_irqrestore(&dev->event_lock, flags);
  3140. }
  3141. SDE_ATRACE_END("crtc_commit");
  3142. }
  3143. /**
  3144. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3145. * @sde_crtc: Pointer to sde crtc structure
  3146. * @enable: Whether to enable/disable vblanks
  3147. *
  3148. * @Return: error code
  3149. */
  3150. static int _sde_crtc_vblank_enable_no_lock(
  3151. struct sde_crtc *sde_crtc, bool enable)
  3152. {
  3153. struct drm_crtc *crtc;
  3154. struct drm_encoder *enc;
  3155. if (!sde_crtc) {
  3156. SDE_ERROR("invalid crtc\n");
  3157. return -EINVAL;
  3158. }
  3159. crtc = &sde_crtc->base;
  3160. if (enable) {
  3161. int ret;
  3162. /* drop lock since power crtc cb may try to re-acquire lock */
  3163. mutex_unlock(&sde_crtc->crtc_lock);
  3164. ret = pm_runtime_get_sync(crtc->dev->dev);
  3165. mutex_lock(&sde_crtc->crtc_lock);
  3166. if (ret < 0)
  3167. return ret;
  3168. drm_for_each_encoder_mask(enc, crtc->dev,
  3169. crtc->state->encoder_mask) {
  3170. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3171. sde_crtc->enabled);
  3172. sde_encoder_register_vblank_callback(enc,
  3173. sde_crtc_vblank_cb, (void *)crtc);
  3174. }
  3175. } else {
  3176. drm_for_each_encoder_mask(enc, crtc->dev,
  3177. crtc->state->encoder_mask) {
  3178. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3179. sde_crtc->enabled);
  3180. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3181. }
  3182. /* drop lock since power crtc cb may try to re-acquire lock */
  3183. mutex_unlock(&sde_crtc->crtc_lock);
  3184. pm_runtime_put_sync(crtc->dev->dev);
  3185. mutex_lock(&sde_crtc->crtc_lock);
  3186. }
  3187. return 0;
  3188. }
  3189. /**
  3190. * sde_crtc_duplicate_state - state duplicate hook
  3191. * @crtc: Pointer to drm crtc structure
  3192. * @Returns: Pointer to new drm_crtc_state structure
  3193. */
  3194. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3195. {
  3196. struct sde_crtc *sde_crtc;
  3197. struct sde_crtc_state *cstate, *old_cstate;
  3198. if (!crtc || !crtc->state) {
  3199. SDE_ERROR("invalid argument(s)\n");
  3200. return NULL;
  3201. }
  3202. sde_crtc = to_sde_crtc(crtc);
  3203. old_cstate = to_sde_crtc_state(crtc->state);
  3204. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3205. if (!cstate) {
  3206. SDE_ERROR("failed to allocate state\n");
  3207. return NULL;
  3208. }
  3209. /* duplicate value helper */
  3210. msm_property_duplicate_state(&sde_crtc->property_info,
  3211. old_cstate, cstate,
  3212. &cstate->property_state, cstate->property_values);
  3213. /* duplicate base helper */
  3214. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3215. return &cstate->base;
  3216. }
  3217. /**
  3218. * sde_crtc_reset - reset hook for CRTCs
  3219. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3220. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3221. * @crtc: Pointer to drm crtc structure
  3222. */
  3223. static void sde_crtc_reset(struct drm_crtc *crtc)
  3224. {
  3225. struct sde_crtc *sde_crtc;
  3226. struct sde_crtc_state *cstate;
  3227. if (!crtc) {
  3228. SDE_ERROR("invalid crtc\n");
  3229. return;
  3230. }
  3231. /* revert suspend actions, if necessary */
  3232. if (!sde_crtc_is_reset_required(crtc)) {
  3233. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3234. return;
  3235. }
  3236. /* remove previous state, if present */
  3237. if (crtc->state) {
  3238. sde_crtc_destroy_state(crtc, crtc->state);
  3239. crtc->state = 0;
  3240. }
  3241. sde_crtc = to_sde_crtc(crtc);
  3242. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3243. if (!cstate) {
  3244. SDE_ERROR("failed to allocate state\n");
  3245. return;
  3246. }
  3247. /* reset value helper */
  3248. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3249. &cstate->property_state,
  3250. cstate->property_values);
  3251. _sde_crtc_set_input_fence_timeout(cstate);
  3252. cstate->base.crtc = crtc;
  3253. crtc->state = &cstate->base;
  3254. }
  3255. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3256. {
  3257. struct drm_crtc *crtc = arg;
  3258. struct sde_crtc *sde_crtc;
  3259. struct sde_crtc_state *cstate;
  3260. struct drm_plane *plane;
  3261. struct drm_encoder *encoder;
  3262. u32 power_on;
  3263. unsigned long flags;
  3264. struct sde_crtc_irq_info *node = NULL;
  3265. int ret = 0;
  3266. struct drm_event event;
  3267. if (!crtc) {
  3268. SDE_ERROR("invalid crtc\n");
  3269. return;
  3270. }
  3271. sde_crtc = to_sde_crtc(crtc);
  3272. cstate = to_sde_crtc_state(crtc->state);
  3273. mutex_lock(&sde_crtc->crtc_lock);
  3274. SDE_EVT32(DRMID(crtc), event_type);
  3275. switch (event_type) {
  3276. case SDE_POWER_EVENT_POST_ENABLE:
  3277. /* restore encoder; crtc will be programmed during commit */
  3278. drm_for_each_encoder_mask(encoder, crtc->dev,
  3279. crtc->state->encoder_mask) {
  3280. sde_encoder_virt_restore(encoder);
  3281. }
  3282. /* restore UIDLE */
  3283. sde_core_perf_crtc_update_uidle(crtc, true);
  3284. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3285. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3286. ret = 0;
  3287. if (node->func)
  3288. ret = node->func(crtc, true, &node->irq);
  3289. if (ret)
  3290. SDE_ERROR("%s failed to enable event %x\n",
  3291. sde_crtc->name, node->event);
  3292. }
  3293. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3294. sde_cp_crtc_post_ipc(crtc);
  3295. break;
  3296. case SDE_POWER_EVENT_PRE_DISABLE:
  3297. drm_for_each_encoder_mask(encoder, crtc->dev,
  3298. crtc->state->encoder_mask) {
  3299. /*
  3300. * disable the vsync source after updating the
  3301. * rsc state. rsc state update might have vsync wait
  3302. * and vsync source must be disabled after it.
  3303. * It will avoid generating any vsync from this point
  3304. * till mode-2 entry. It is SW workaround for HW
  3305. * limitation and should not be removed without
  3306. * checking the updated design.
  3307. */
  3308. sde_encoder_control_te(encoder, false);
  3309. }
  3310. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3311. node = NULL;
  3312. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3313. ret = 0;
  3314. if (node->func)
  3315. ret = node->func(crtc, false, &node->irq);
  3316. if (ret)
  3317. SDE_ERROR("%s failed to disable event %x\n",
  3318. sde_crtc->name, node->event);
  3319. }
  3320. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3321. sde_cp_crtc_pre_ipc(crtc);
  3322. break;
  3323. case SDE_POWER_EVENT_POST_DISABLE:
  3324. /*
  3325. * set revalidate flag in planes, so it will be re-programmed
  3326. * in the next frame update
  3327. */
  3328. drm_atomic_crtc_for_each_plane(plane, crtc)
  3329. sde_plane_set_revalidate(plane, true);
  3330. sde_cp_crtc_suspend(crtc);
  3331. /* reconfigure everything on next frame update */
  3332. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3333. if (cstate->num_ds_enabled)
  3334. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3335. event.type = DRM_EVENT_SDE_POWER;
  3336. event.length = sizeof(power_on);
  3337. power_on = 0;
  3338. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3339. (u8 *)&power_on);
  3340. break;
  3341. default:
  3342. SDE_DEBUG("event:%d not handled\n", event_type);
  3343. break;
  3344. }
  3345. mutex_unlock(&sde_crtc->crtc_lock);
  3346. }
  3347. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3348. {
  3349. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3350. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3351. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3352. sde_crtc->num_mixers = 0;
  3353. sde_crtc->mixers_swapped = false;
  3354. /* disable clk & bw control until clk & bw properties are set */
  3355. cstate->bw_control = false;
  3356. cstate->bw_split_vote = false;
  3357. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3358. }
  3359. static void sde_crtc_disable(struct drm_crtc *crtc)
  3360. {
  3361. struct sde_kms *sde_kms;
  3362. struct sde_crtc *sde_crtc;
  3363. struct sde_crtc_state *cstate;
  3364. struct drm_encoder *encoder;
  3365. struct msm_drm_private *priv;
  3366. unsigned long flags;
  3367. struct sde_crtc_irq_info *node = NULL;
  3368. struct drm_event event;
  3369. u32 power_on;
  3370. bool in_cont_splash = false;
  3371. int ret, i;
  3372. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3373. SDE_ERROR("invalid crtc\n");
  3374. return;
  3375. }
  3376. sde_kms = _sde_crtc_get_kms(crtc);
  3377. if (!sde_kms) {
  3378. SDE_ERROR("invalid kms\n");
  3379. return;
  3380. }
  3381. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3382. SDE_ERROR("power resource is not enabled\n");
  3383. return;
  3384. }
  3385. sde_crtc = to_sde_crtc(crtc);
  3386. cstate = to_sde_crtc_state(crtc->state);
  3387. priv = crtc->dev->dev_private;
  3388. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3389. drm_crtc_vblank_off(crtc);
  3390. mutex_lock(&sde_crtc->crtc_lock);
  3391. SDE_EVT32_VERBOSE(DRMID(crtc));
  3392. /* update color processing on suspend */
  3393. event.type = DRM_EVENT_CRTC_POWER;
  3394. event.length = sizeof(u32);
  3395. sde_cp_crtc_suspend(crtc);
  3396. power_on = 0;
  3397. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3398. (u8 *)&power_on);
  3399. _sde_crtc_flush_event_thread(crtc);
  3400. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3401. crtc->state->active, crtc->state->enable);
  3402. sde_crtc->enabled = false;
  3403. /* Try to disable uidle */
  3404. sde_core_perf_crtc_update_uidle(crtc, false);
  3405. if (atomic_read(&sde_crtc->frame_pending)) {
  3406. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3407. atomic_read(&sde_crtc->frame_pending));
  3408. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3409. SDE_EVTLOG_FUNC_CASE2);
  3410. sde_core_perf_crtc_release_bw(crtc);
  3411. atomic_set(&sde_crtc->frame_pending, 0);
  3412. }
  3413. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3414. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3415. ret = 0;
  3416. if (node->func)
  3417. ret = node->func(crtc, false, &node->irq);
  3418. if (ret)
  3419. SDE_ERROR("%s failed to disable event %x\n",
  3420. sde_crtc->name, node->event);
  3421. }
  3422. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3423. drm_for_each_encoder_mask(encoder, crtc->dev,
  3424. crtc->state->encoder_mask) {
  3425. if (sde_encoder_in_cont_splash(encoder)) {
  3426. in_cont_splash = true;
  3427. break;
  3428. }
  3429. }
  3430. /* avoid clk/bw downvote if cont-splash is enabled */
  3431. if (!in_cont_splash)
  3432. sde_core_perf_crtc_update(crtc, 0, true);
  3433. drm_for_each_encoder_mask(encoder, crtc->dev,
  3434. crtc->state->encoder_mask) {
  3435. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3436. cstate->rsc_client = NULL;
  3437. cstate->rsc_update = false;
  3438. /*
  3439. * reset idle power-collapse to original state during suspend;
  3440. * user-mode will change the state on resume, if required
  3441. */
  3442. if (sde_kms->catalog->has_idle_pc)
  3443. sde_encoder_control_idle_pc(encoder, true);
  3444. }
  3445. if (sde_crtc->power_event)
  3446. sde_power_handle_unregister_event(&priv->phandle,
  3447. sde_crtc->power_event);
  3448. /**
  3449. * All callbacks are unregistered and frame done waits are complete
  3450. * at this point. No buffers are accessed by hardware.
  3451. * reset the fence timeline if crtc will not be enabled for this commit
  3452. */
  3453. if (!crtc->state->active || !crtc->state->enable) {
  3454. sde_fence_signal(sde_crtc->output_fence,
  3455. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3456. for (i = 0; i < cstate->num_connectors; ++i)
  3457. sde_connector_commit_reset(cstate->connectors[i],
  3458. ktime_get());
  3459. }
  3460. _sde_crtc_reset(crtc);
  3461. mutex_unlock(&sde_crtc->crtc_lock);
  3462. }
  3463. static void sde_crtc_enable(struct drm_crtc *crtc,
  3464. struct drm_crtc_state *old_crtc_state)
  3465. {
  3466. struct sde_crtc *sde_crtc;
  3467. struct drm_encoder *encoder;
  3468. struct msm_drm_private *priv;
  3469. unsigned long flags;
  3470. struct sde_crtc_irq_info *node = NULL;
  3471. struct drm_event event;
  3472. u32 power_on;
  3473. int ret, i;
  3474. struct sde_crtc_state *cstate;
  3475. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3476. SDE_ERROR("invalid crtc\n");
  3477. return;
  3478. }
  3479. priv = crtc->dev->dev_private;
  3480. cstate = to_sde_crtc_state(crtc->state);
  3481. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3482. SDE_ERROR("power resource is not enabled\n");
  3483. return;
  3484. }
  3485. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3486. SDE_EVT32_VERBOSE(DRMID(crtc));
  3487. sde_crtc = to_sde_crtc(crtc);
  3488. /*
  3489. * Avoid drm_crtc_vblank_on during seamless DMS case
  3490. * when CRTC is already in enabled state
  3491. */
  3492. if (!sde_crtc->enabled)
  3493. drm_crtc_vblank_on(crtc);
  3494. mutex_lock(&sde_crtc->crtc_lock);
  3495. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3496. /*
  3497. * Try to enable uidle (if possible), we do this before the call
  3498. * to return early during seamless dms mode, so any fps
  3499. * change is also consider to enable/disable UIDLE
  3500. */
  3501. sde_core_perf_crtc_update_uidle(crtc, true);
  3502. /* return early if crtc is already enabled, do this after UIDLE check */
  3503. if (sde_crtc->enabled) {
  3504. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3505. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3506. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3507. sde_crtc->name);
  3508. else
  3509. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3510. mutex_unlock(&sde_crtc->crtc_lock);
  3511. return;
  3512. }
  3513. drm_for_each_encoder_mask(encoder, crtc->dev,
  3514. crtc->state->encoder_mask) {
  3515. sde_encoder_register_frame_event_callback(encoder,
  3516. sde_crtc_frame_event_cb, crtc);
  3517. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3518. sde_encoder_check_curr_mode(encoder,
  3519. MSM_DISPLAY_VIDEO_MODE));
  3520. }
  3521. sde_crtc->enabled = true;
  3522. /* update color processing on resume */
  3523. event.type = DRM_EVENT_CRTC_POWER;
  3524. event.length = sizeof(u32);
  3525. sde_cp_crtc_resume(crtc);
  3526. power_on = 1;
  3527. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3528. (u8 *)&power_on);
  3529. mutex_unlock(&sde_crtc->crtc_lock);
  3530. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3531. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3532. ret = 0;
  3533. if (node->func)
  3534. ret = node->func(crtc, true, &node->irq);
  3535. if (ret)
  3536. SDE_ERROR("%s failed to enable event %x\n",
  3537. sde_crtc->name, node->event);
  3538. }
  3539. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3540. sde_crtc->power_event = sde_power_handle_register_event(
  3541. &priv->phandle,
  3542. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3543. SDE_POWER_EVENT_PRE_DISABLE,
  3544. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3545. /* Enable ESD thread */
  3546. for (i = 0; i < cstate->num_connectors; i++)
  3547. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3548. }
  3549. /* no input validation - caller API has all the checks */
  3550. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3551. struct plane_state pstates[], int cnt)
  3552. {
  3553. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3554. struct drm_display_mode *mode = &state->adjusted_mode;
  3555. const struct drm_plane_state *pstate;
  3556. struct sde_plane_state *sde_pstate;
  3557. int rc = 0, i;
  3558. /* Check dim layer rect bounds and stage */
  3559. for (i = 0; i < cstate->num_dim_layers; i++) {
  3560. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3561. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3562. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3563. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3564. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3565. (!cstate->dim_layer[i].rect.w) ||
  3566. (!cstate->dim_layer[i].rect.h)) {
  3567. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3568. cstate->dim_layer[i].rect.x,
  3569. cstate->dim_layer[i].rect.y,
  3570. cstate->dim_layer[i].rect.w,
  3571. cstate->dim_layer[i].rect.h,
  3572. cstate->dim_layer[i].stage);
  3573. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3574. mode->vdisplay);
  3575. rc = -E2BIG;
  3576. goto end;
  3577. }
  3578. }
  3579. /* log all src and excl_rect, useful for debugging */
  3580. for (i = 0; i < cnt; i++) {
  3581. pstate = pstates[i].drm_pstate;
  3582. sde_pstate = to_sde_plane_state(pstate);
  3583. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3584. pstate->plane->base.id, pstates[i].stage,
  3585. pstate->crtc_x, pstate->crtc_y,
  3586. pstate->crtc_w, pstate->crtc_h,
  3587. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3588. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3589. }
  3590. end:
  3591. return rc;
  3592. }
  3593. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3594. struct drm_crtc_state *state, struct plane_state pstates[],
  3595. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3596. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3597. {
  3598. struct drm_plane *plane;
  3599. int i;
  3600. if (secure == SDE_DRM_SEC_ONLY) {
  3601. /*
  3602. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3603. * - fb_sec_dir is for secure camera preview and
  3604. * secure display use case
  3605. * - fb_sec is for secure video playback
  3606. * - fb_ns is for normal non secure use cases
  3607. */
  3608. if (fb_ns || fb_sec) {
  3609. SDE_ERROR(
  3610. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3611. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3612. return -EINVAL;
  3613. }
  3614. /*
  3615. * - only one blending stage is allowed in sec_crtc
  3616. * - validate if pipe is allowed for sec-ui updates
  3617. */
  3618. for (i = 1; i < cnt; i++) {
  3619. if (!pstates[i].drm_pstate
  3620. || !pstates[i].drm_pstate->plane) {
  3621. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3622. DRMID(crtc), i);
  3623. return -EINVAL;
  3624. }
  3625. plane = pstates[i].drm_pstate->plane;
  3626. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3627. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3628. DRMID(crtc), plane->base.id);
  3629. return -EINVAL;
  3630. } else if (pstates[i].stage != pstates[i-1].stage) {
  3631. SDE_ERROR(
  3632. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3633. DRMID(crtc), i, pstates[i].stage,
  3634. i-1, pstates[i-1].stage);
  3635. return -EINVAL;
  3636. }
  3637. }
  3638. /* check if all the dim_layers are in the same stage */
  3639. for (i = 1; i < cstate->num_dim_layers; i++) {
  3640. if (cstate->dim_layer[i].stage !=
  3641. cstate->dim_layer[i-1].stage) {
  3642. SDE_ERROR(
  3643. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3644. DRMID(crtc),
  3645. i, cstate->dim_layer[i].stage,
  3646. i-1, cstate->dim_layer[i-1].stage);
  3647. return -EINVAL;
  3648. }
  3649. }
  3650. /*
  3651. * if secure-ui supported blendstage is specified,
  3652. * - fail empty commit
  3653. * - validate dim_layer or plane is staged in the supported
  3654. * blendstage
  3655. */
  3656. if (sde_kms->catalog->sui_supported_blendstage) {
  3657. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3658. cstate->dim_layer[0].stage;
  3659. if (!sde_kms->catalog->has_base_layer)
  3660. sec_stage -= SDE_STAGE_0;
  3661. if ((!cnt && !cstate->num_dim_layers) ||
  3662. (sde_kms->catalog->sui_supported_blendstage
  3663. != sec_stage)) {
  3664. SDE_ERROR(
  3665. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3666. DRMID(crtc), cnt,
  3667. cstate->num_dim_layers, sec_stage);
  3668. return -EINVAL;
  3669. }
  3670. }
  3671. }
  3672. return 0;
  3673. }
  3674. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3675. struct drm_crtc_state *state, int fb_sec_dir)
  3676. {
  3677. struct drm_encoder *encoder;
  3678. int encoder_cnt = 0;
  3679. if (fb_sec_dir) {
  3680. drm_for_each_encoder_mask(encoder, crtc->dev,
  3681. state->encoder_mask)
  3682. encoder_cnt++;
  3683. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3684. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3685. DRMID(crtc), encoder_cnt);
  3686. return -EINVAL;
  3687. }
  3688. }
  3689. return 0;
  3690. }
  3691. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3692. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3693. int fb_ns, int fb_sec, int fb_sec_dir)
  3694. {
  3695. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3696. struct drm_encoder *encoder;
  3697. int is_video_mode = false;
  3698. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3699. if (sde_encoder_is_dsi_display(encoder))
  3700. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3701. MSM_DISPLAY_VIDEO_MODE);
  3702. }
  3703. /*
  3704. * Secure display to secure camera needs without direct
  3705. * transition is currently not allowed
  3706. */
  3707. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3708. smmu_state->state != ATTACHED &&
  3709. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3710. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3711. smmu_state->state, smmu_state->secure_level,
  3712. secure);
  3713. goto sec_err;
  3714. }
  3715. /*
  3716. * In video mode check for null commit before transition
  3717. * from secure to non secure and vice versa
  3718. */
  3719. if (is_video_mode && smmu_state &&
  3720. state->plane_mask && crtc->state->plane_mask &&
  3721. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3722. (secure == SDE_DRM_SEC_ONLY))) ||
  3723. (fb_ns && ((smmu_state->state == DETACHED) ||
  3724. (smmu_state->state == DETACH_ALL_REQ))) ||
  3725. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3726. (smmu_state->state == DETACH_SEC_REQ)) &&
  3727. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3728. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3729. smmu_state->state, smmu_state->secure_level,
  3730. secure, crtc->state->plane_mask, state->plane_mask);
  3731. goto sec_err;
  3732. }
  3733. return 0;
  3734. sec_err:
  3735. SDE_ERROR(
  3736. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3737. DRMID(crtc), secure, smmu_state->state,
  3738. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3739. return -EINVAL;
  3740. }
  3741. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3742. struct drm_crtc_state *state, uint32_t fb_sec)
  3743. {
  3744. bool conn_secure = false, is_wb = false;
  3745. struct drm_connector *conn;
  3746. struct drm_connector_state *conn_state;
  3747. int i;
  3748. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3749. if (conn_state && conn_state->crtc == crtc) {
  3750. if (conn->connector_type ==
  3751. DRM_MODE_CONNECTOR_VIRTUAL)
  3752. is_wb = true;
  3753. if (sde_connector_get_property(conn_state,
  3754. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3755. SDE_DRM_FB_SEC)
  3756. conn_secure = true;
  3757. }
  3758. }
  3759. /*
  3760. * If any input buffers are secure for wb,
  3761. * the output buffer must also be secure.
  3762. */
  3763. if (is_wb && fb_sec && !conn_secure) {
  3764. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3765. DRMID(crtc), fb_sec, conn_secure);
  3766. return -EINVAL;
  3767. }
  3768. return 0;
  3769. }
  3770. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3771. struct drm_crtc_state *state, struct plane_state pstates[],
  3772. int cnt)
  3773. {
  3774. struct sde_crtc_state *cstate;
  3775. struct sde_kms *sde_kms;
  3776. uint32_t secure;
  3777. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3778. int rc;
  3779. if (!crtc || !state) {
  3780. SDE_ERROR("invalid arguments\n");
  3781. return -EINVAL;
  3782. }
  3783. sde_kms = _sde_crtc_get_kms(crtc);
  3784. if (!sde_kms || !sde_kms->catalog) {
  3785. SDE_ERROR("invalid kms\n");
  3786. return -EINVAL;
  3787. }
  3788. cstate = to_sde_crtc_state(state);
  3789. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3790. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3791. &fb_sec, &fb_sec_dir);
  3792. if (rc)
  3793. return rc;
  3794. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3795. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3796. if (rc)
  3797. return rc;
  3798. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3799. if (rc)
  3800. return rc;
  3801. /*
  3802. * secure_crtc is not allowed in a shared toppolgy
  3803. * across different encoders.
  3804. */
  3805. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3806. if (rc)
  3807. return rc;
  3808. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3809. secure, fb_ns, fb_sec, fb_sec_dir);
  3810. if (rc)
  3811. return rc;
  3812. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3813. return 0;
  3814. }
  3815. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3816. struct drm_crtc_state *state,
  3817. struct drm_display_mode *mode,
  3818. struct plane_state *pstates,
  3819. struct drm_plane *plane,
  3820. struct sde_multirect_plane_states *multirect_plane,
  3821. int *cnt)
  3822. {
  3823. struct sde_crtc *sde_crtc;
  3824. struct sde_crtc_state *cstate;
  3825. const struct drm_plane_state *pstate;
  3826. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3827. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3828. int inc_sde_stage = 0;
  3829. struct sde_kms *kms;
  3830. sde_crtc = to_sde_crtc(crtc);
  3831. cstate = to_sde_crtc_state(state);
  3832. kms = _sde_crtc_get_kms(crtc);
  3833. if (!kms || !kms->catalog) {
  3834. SDE_ERROR("invalid kms\n");
  3835. return -EINVAL;
  3836. }
  3837. memset(pipe_staged, 0, sizeof(pipe_staged));
  3838. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3839. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3840. if (cstate->num_ds_enabled)
  3841. mixer_width = mixer_width * cstate->num_ds_enabled;
  3842. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3843. if (IS_ERR_OR_NULL(pstate)) {
  3844. rc = PTR_ERR(pstate);
  3845. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3846. sde_crtc->name, plane->base.id, rc);
  3847. return rc;
  3848. }
  3849. if (*cnt >= SDE_PSTATES_MAX)
  3850. continue;
  3851. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3852. pstates[*cnt].drm_pstate = pstate;
  3853. pstates[*cnt].stage = sde_plane_get_property(
  3854. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3855. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3856. if (!kms->catalog->has_base_layer)
  3857. inc_sde_stage = SDE_STAGE_0;
  3858. /* check dim layer stage with every plane */
  3859. for (i = 0; i < cstate->num_dim_layers; i++) {
  3860. if (cstate->dim_layer[i].stage ==
  3861. (pstates[*cnt].stage + inc_sde_stage)) {
  3862. SDE_ERROR(
  3863. "plane:%d/dim_layer:%i-same stage:%d\n",
  3864. plane->base.id, i,
  3865. cstate->dim_layer[i].stage);
  3866. return -EINVAL;
  3867. }
  3868. }
  3869. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3870. multirect_plane[multirect_count].r0 =
  3871. pipe_staged[pstates[*cnt].pipe_id];
  3872. multirect_plane[multirect_count].r1 = pstate;
  3873. multirect_count++;
  3874. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3875. } else {
  3876. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3877. }
  3878. (*cnt)++;
  3879. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3880. mode->vdisplay) ||
  3881. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3882. mode->hdisplay)) {
  3883. SDE_ERROR("invalid vertical/horizontal destination\n");
  3884. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3885. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3886. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3887. return -E2BIG;
  3888. }
  3889. if (cstate->num_ds_enabled &&
  3890. ((pstate->crtc_h > mixer_height) ||
  3891. (pstate->crtc_w > mixer_width))) {
  3892. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3893. pstate->crtc_w, pstate->crtc_h,
  3894. mixer_width, mixer_height);
  3895. return -E2BIG;
  3896. }
  3897. }
  3898. for (i = 1; i < SSPP_MAX; i++) {
  3899. if (pipe_staged[i]) {
  3900. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3901. SDE_ERROR(
  3902. "r1 only virt plane:%d not supported\n",
  3903. pipe_staged[i]->plane->base.id);
  3904. return -EINVAL;
  3905. }
  3906. sde_plane_clear_multirect(pipe_staged[i]);
  3907. }
  3908. }
  3909. for (i = 0; i < multirect_count; i++) {
  3910. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3911. SDE_ERROR(
  3912. "multirect validation failed for planes (%d - %d)\n",
  3913. multirect_plane[i].r0->plane->base.id,
  3914. multirect_plane[i].r1->plane->base.id);
  3915. return -EINVAL;
  3916. }
  3917. }
  3918. return rc;
  3919. }
  3920. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3921. struct sde_crtc *sde_crtc,
  3922. struct plane_state *pstates,
  3923. struct sde_crtc_state *cstate,
  3924. struct drm_display_mode *mode,
  3925. int cnt)
  3926. {
  3927. int rc = 0, i, z_pos;
  3928. u32 zpos_cnt = 0;
  3929. struct drm_crtc *crtc;
  3930. struct sde_kms *kms;
  3931. enum sde_layout layout;
  3932. crtc = &sde_crtc->base;
  3933. kms = _sde_crtc_get_kms(crtc);
  3934. if (!kms || !kms->catalog) {
  3935. SDE_ERROR("Invalid kms\n");
  3936. return -EINVAL;
  3937. }
  3938. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3939. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3940. if (rc)
  3941. return rc;
  3942. if (!sde_is_custom_client()) {
  3943. int stage_old = pstates[0].stage;
  3944. z_pos = 0;
  3945. for (i = 0; i < cnt; i++) {
  3946. if (stage_old != pstates[i].stage)
  3947. ++z_pos;
  3948. stage_old = pstates[i].stage;
  3949. pstates[i].stage = z_pos;
  3950. }
  3951. }
  3952. z_pos = -1;
  3953. layout = SDE_LAYOUT_NONE;
  3954. for (i = 0; i < cnt; i++) {
  3955. /* reset counts at every new blend stage */
  3956. if (pstates[i].stage != z_pos ||
  3957. pstates[i].sde_pstate->layout != layout) {
  3958. zpos_cnt = 0;
  3959. z_pos = pstates[i].stage;
  3960. layout = pstates[i].sde_pstate->layout;
  3961. }
  3962. /* verify z_pos setting before using it */
  3963. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3964. SDE_ERROR("> %d plane stages assigned\n",
  3965. SDE_STAGE_MAX - SDE_STAGE_0);
  3966. return -EINVAL;
  3967. } else if (zpos_cnt == 2) {
  3968. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3969. return -EINVAL;
  3970. } else {
  3971. zpos_cnt++;
  3972. }
  3973. if (!kms->catalog->has_base_layer)
  3974. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3975. else
  3976. pstates[i].sde_pstate->stage = z_pos;
  3977. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  3978. z_pos);
  3979. }
  3980. return rc;
  3981. }
  3982. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3983. struct drm_crtc_state *state,
  3984. struct plane_state *pstates,
  3985. struct sde_multirect_plane_states *multirect_plane)
  3986. {
  3987. struct sde_crtc *sde_crtc;
  3988. struct sde_crtc_state *cstate;
  3989. struct sde_kms *kms;
  3990. struct drm_plane *plane = NULL;
  3991. struct drm_display_mode *mode;
  3992. int rc = 0, cnt = 0;
  3993. kms = _sde_crtc_get_kms(crtc);
  3994. if (!kms || !kms->catalog) {
  3995. SDE_ERROR("invalid parameters\n");
  3996. return -EINVAL;
  3997. }
  3998. sde_crtc = to_sde_crtc(crtc);
  3999. cstate = to_sde_crtc_state(state);
  4000. mode = &state->adjusted_mode;
  4001. /* get plane state for all drm planes associated with crtc state */
  4002. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4003. plane, multirect_plane, &cnt);
  4004. if (rc)
  4005. return rc;
  4006. /* assign mixer stages based on sorted zpos property */
  4007. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4008. if (rc)
  4009. return rc;
  4010. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4011. if (rc)
  4012. return rc;
  4013. /*
  4014. * validate and set source split:
  4015. * use pstates sorted by stage to check planes on same stage
  4016. * we assume that all pipes are in source split so its valid to compare
  4017. * without taking into account left/right mixer placement
  4018. */
  4019. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4020. if (rc)
  4021. return rc;
  4022. return 0;
  4023. }
  4024. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4025. struct drm_crtc_state *crtc_state)
  4026. {
  4027. struct sde_kms *kms;
  4028. struct drm_plane *plane;
  4029. struct drm_plane_state *plane_state;
  4030. struct sde_plane_state *pstate;
  4031. int layout_split;
  4032. kms = _sde_crtc_get_kms(crtc);
  4033. if (!kms || !kms->catalog) {
  4034. SDE_ERROR("invalid parameters\n");
  4035. return -EINVAL;
  4036. }
  4037. if (!sde_rm_topology_is_quad_pipe(&kms->rm, crtc_state))
  4038. return 0;
  4039. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4040. plane_state = drm_atomic_get_existing_plane_state(
  4041. crtc_state->state, plane);
  4042. if (!plane_state)
  4043. continue;
  4044. pstate = to_sde_plane_state(plane_state);
  4045. layout_split = crtc_state->mode.hdisplay >> 1;
  4046. if (plane_state->crtc_x >= layout_split) {
  4047. plane_state->crtc_x -= layout_split;
  4048. pstate->layout_offset = layout_split;
  4049. pstate->layout = SDE_LAYOUT_RIGHT;
  4050. } else {
  4051. pstate->layout_offset = -1;
  4052. pstate->layout = SDE_LAYOUT_LEFT;
  4053. }
  4054. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4055. DRMID(plane), plane_state->crtc_x,
  4056. pstate->layout);
  4057. /* check layout boundary */
  4058. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4059. plane_state->crtc_w, layout_split)) {
  4060. SDE_ERROR("invalid horizontal destination\n");
  4061. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4062. plane_state->crtc_x,
  4063. plane_state->crtc_w,
  4064. layout_split, pstate->layout);
  4065. return -E2BIG;
  4066. }
  4067. }
  4068. return 0;
  4069. }
  4070. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4071. struct drm_crtc_state *state)
  4072. {
  4073. struct drm_device *dev;
  4074. struct sde_crtc *sde_crtc;
  4075. struct plane_state *pstates = NULL;
  4076. struct sde_crtc_state *cstate;
  4077. struct drm_display_mode *mode;
  4078. int rc = 0;
  4079. struct sde_multirect_plane_states *multirect_plane = NULL;
  4080. struct drm_connector *conn;
  4081. struct drm_connector_list_iter conn_iter;
  4082. if (!crtc) {
  4083. SDE_ERROR("invalid crtc\n");
  4084. return -EINVAL;
  4085. }
  4086. dev = crtc->dev;
  4087. sde_crtc = to_sde_crtc(crtc);
  4088. cstate = to_sde_crtc_state(state);
  4089. if (!state->enable || !state->active) {
  4090. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4091. crtc->base.id, state->enable, state->active);
  4092. goto end;
  4093. }
  4094. pstates = kcalloc(SDE_PSTATES_MAX,
  4095. sizeof(struct plane_state), GFP_KERNEL);
  4096. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4097. sizeof(struct sde_multirect_plane_states),
  4098. GFP_KERNEL);
  4099. if (!pstates || !multirect_plane) {
  4100. rc = -ENOMEM;
  4101. goto end;
  4102. }
  4103. mode = &state->adjusted_mode;
  4104. SDE_DEBUG("%s: check", sde_crtc->name);
  4105. /* force a full mode set if active state changed */
  4106. if (state->active_changed)
  4107. state->mode_changed = true;
  4108. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4109. if (rc) {
  4110. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4111. crtc->base.id, rc);
  4112. goto end;
  4113. }
  4114. rc = _sde_crtc_check_plane_layout(crtc, state);
  4115. if (rc) {
  4116. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4117. crtc->base.id, rc);
  4118. goto end;
  4119. }
  4120. /* identify connectors attached to this crtc */
  4121. cstate->num_connectors = 0;
  4122. drm_connector_list_iter_begin(dev, &conn_iter);
  4123. drm_for_each_connector_iter(conn, &conn_iter)
  4124. if (conn->state && conn->state->crtc == crtc &&
  4125. cstate->num_connectors < MAX_CONNECTORS) {
  4126. cstate->connectors[cstate->num_connectors++] = conn;
  4127. }
  4128. drm_connector_list_iter_end(&conn_iter);
  4129. _sde_crtc_setup_is_ppsplit(state);
  4130. _sde_crtc_setup_lm_bounds(crtc, state);
  4131. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4132. multirect_plane);
  4133. if (rc) {
  4134. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4135. goto end;
  4136. }
  4137. rc = sde_core_perf_crtc_check(crtc, state);
  4138. if (rc) {
  4139. SDE_ERROR("crtc%d failed performance check %d\n",
  4140. crtc->base.id, rc);
  4141. goto end;
  4142. }
  4143. rc = _sde_crtc_check_rois(crtc, state);
  4144. if (rc) {
  4145. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4146. goto end;
  4147. }
  4148. rc = sde_cp_crtc_check_properties(crtc, state);
  4149. if (rc) {
  4150. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4151. crtc->base.id, rc);
  4152. goto end;
  4153. }
  4154. end:
  4155. kfree(pstates);
  4156. kfree(multirect_plane);
  4157. return rc;
  4158. }
  4159. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4160. {
  4161. struct sde_crtc *sde_crtc;
  4162. int ret;
  4163. if (!crtc) {
  4164. SDE_ERROR("invalid crtc\n");
  4165. return -EINVAL;
  4166. }
  4167. sde_crtc = to_sde_crtc(crtc);
  4168. mutex_lock(&sde_crtc->crtc_lock);
  4169. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  4170. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  4171. if (ret)
  4172. SDE_ERROR("%s vblank enable failed: %d\n",
  4173. sde_crtc->name, ret);
  4174. mutex_unlock(&sde_crtc->crtc_lock);
  4175. return 0;
  4176. }
  4177. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4178. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4179. {
  4180. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4181. catalog->mdp[0].has_dest_scaler);
  4182. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4183. catalog->ds_count);
  4184. if (catalog->ds[0].top) {
  4185. sde_kms_info_add_keyint(info,
  4186. "max_dest_scaler_input_width",
  4187. catalog->ds[0].top->maxinputwidth);
  4188. sde_kms_info_add_keyint(info,
  4189. "max_dest_scaler_output_width",
  4190. catalog->ds[0].top->maxoutputwidth);
  4191. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4192. catalog->ds[0].top->maxupscale);
  4193. }
  4194. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4195. msm_property_install_volatile_range(
  4196. &sde_crtc->property_info, "dest_scaler",
  4197. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4198. msm_property_install_blob(&sde_crtc->property_info,
  4199. "ds_lut_ed", 0,
  4200. CRTC_PROP_DEST_SCALER_LUT_ED);
  4201. msm_property_install_blob(&sde_crtc->property_info,
  4202. "ds_lut_cir", 0,
  4203. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4204. msm_property_install_blob(&sde_crtc->property_info,
  4205. "ds_lut_sep", 0,
  4206. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4207. } else if (catalog->ds[0].features
  4208. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4209. msm_property_install_volatile_range(
  4210. &sde_crtc->property_info, "dest_scaler",
  4211. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4212. }
  4213. }
  4214. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4215. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4216. struct sde_kms_info *info)
  4217. {
  4218. msm_property_install_range(&sde_crtc->property_info,
  4219. "core_clk", 0x0, 0, U64_MAX,
  4220. sde_kms->perf.max_core_clk_rate,
  4221. CRTC_PROP_CORE_CLK);
  4222. msm_property_install_range(&sde_crtc->property_info,
  4223. "core_ab", 0x0, 0, U64_MAX,
  4224. catalog->perf.max_bw_high * 1000ULL,
  4225. CRTC_PROP_CORE_AB);
  4226. msm_property_install_range(&sde_crtc->property_info,
  4227. "core_ib", 0x0, 0, U64_MAX,
  4228. catalog->perf.max_bw_high * 1000ULL,
  4229. CRTC_PROP_CORE_IB);
  4230. msm_property_install_range(&sde_crtc->property_info,
  4231. "llcc_ab", 0x0, 0, U64_MAX,
  4232. catalog->perf.max_bw_high * 1000ULL,
  4233. CRTC_PROP_LLCC_AB);
  4234. msm_property_install_range(&sde_crtc->property_info,
  4235. "llcc_ib", 0x0, 0, U64_MAX,
  4236. catalog->perf.max_bw_high * 1000ULL,
  4237. CRTC_PROP_LLCC_IB);
  4238. msm_property_install_range(&sde_crtc->property_info,
  4239. "dram_ab", 0x0, 0, U64_MAX,
  4240. catalog->perf.max_bw_high * 1000ULL,
  4241. CRTC_PROP_DRAM_AB);
  4242. msm_property_install_range(&sde_crtc->property_info,
  4243. "dram_ib", 0x0, 0, U64_MAX,
  4244. catalog->perf.max_bw_high * 1000ULL,
  4245. CRTC_PROP_DRAM_IB);
  4246. msm_property_install_range(&sde_crtc->property_info,
  4247. "rot_prefill_bw", 0, 0, U64_MAX,
  4248. catalog->perf.max_bw_high * 1000ULL,
  4249. CRTC_PROP_ROT_PREFILL_BW);
  4250. msm_property_install_range(&sde_crtc->property_info,
  4251. "rot_clk", 0, 0, U64_MAX,
  4252. sde_kms->perf.max_core_clk_rate,
  4253. CRTC_PROP_ROT_CLK);
  4254. if (catalog->perf.max_bw_low)
  4255. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4256. catalog->perf.max_bw_low * 1000LL);
  4257. if (catalog->perf.max_bw_high)
  4258. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4259. catalog->perf.max_bw_high * 1000LL);
  4260. if (catalog->perf.min_core_ib)
  4261. sde_kms_info_add_keyint(info, "min_core_ib",
  4262. catalog->perf.min_core_ib * 1000LL);
  4263. if (catalog->perf.min_llcc_ib)
  4264. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4265. catalog->perf.min_llcc_ib * 1000LL);
  4266. if (catalog->perf.min_dram_ib)
  4267. sde_kms_info_add_keyint(info, "min_dram_ib",
  4268. catalog->perf.min_dram_ib * 1000LL);
  4269. if (sde_kms->perf.max_core_clk_rate)
  4270. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4271. sde_kms->perf.max_core_clk_rate);
  4272. }
  4273. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4274. struct sde_mdss_cfg *catalog)
  4275. {
  4276. sde_kms_info_reset(info);
  4277. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4278. sde_kms_info_add_keyint(info, "max_linewidth",
  4279. catalog->max_mixer_width);
  4280. sde_kms_info_add_keyint(info, "max_blendstages",
  4281. catalog->max_mixer_blendstages);
  4282. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED2)
  4283. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4284. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3)
  4285. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4286. if (catalog->qseed_type == SDE_SSPP_SCALER_QSEED3LITE)
  4287. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4288. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_version);
  4289. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4290. catalog->macrotile_mode);
  4291. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4292. catalog->mdp[0].highest_bank_bit);
  4293. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4294. catalog->mdp[0].ubwc_swizzle);
  4295. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4296. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4297. else
  4298. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4299. if (sde_is_custom_client()) {
  4300. /* No support for SMART_DMA_V1 yet */
  4301. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4302. sde_kms_info_add_keystr(info,
  4303. "smart_dma_rev", "smart_dma_v2");
  4304. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4305. sde_kms_info_add_keystr(info,
  4306. "smart_dma_rev", "smart_dma_v2p5");
  4307. }
  4308. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4309. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4310. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4311. if (catalog->uidle_cfg.uidle_rev)
  4312. sde_kms_info_add_keyint(info, "has_uidle",
  4313. true);
  4314. sde_kms_info_add_keystr(info, "core_ib_ff",
  4315. catalog->perf.core_ib_ff);
  4316. sde_kms_info_add_keystr(info, "core_clk_ff",
  4317. catalog->perf.core_clk_ff);
  4318. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4319. catalog->perf.comp_ratio_rt);
  4320. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4321. catalog->perf.comp_ratio_nrt);
  4322. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4323. catalog->perf.dest_scale_prefill_lines);
  4324. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4325. catalog->perf.undersized_prefill_lines);
  4326. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4327. catalog->perf.macrotile_prefill_lines);
  4328. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4329. catalog->perf.yuv_nv12_prefill_lines);
  4330. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4331. catalog->perf.linear_prefill_lines);
  4332. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4333. catalog->perf.downscaling_prefill_lines);
  4334. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4335. catalog->perf.xtra_prefill_lines);
  4336. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4337. catalog->perf.amortizable_threshold);
  4338. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4339. catalog->perf.min_prefill_lines);
  4340. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4341. catalog->perf.num_mnoc_ports);
  4342. sde_kms_info_add_keyint(info, "axi_bus_width",
  4343. catalog->perf.axi_bus_width);
  4344. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4345. catalog->sui_supported_blendstage);
  4346. if (catalog->ubwc_bw_calc_version)
  4347. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4348. catalog->ubwc_bw_calc_version);
  4349. }
  4350. /**
  4351. * sde_crtc_install_properties - install all drm properties for crtc
  4352. * @crtc: Pointer to drm crtc structure
  4353. */
  4354. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4355. struct sde_mdss_cfg *catalog)
  4356. {
  4357. struct sde_crtc *sde_crtc;
  4358. struct sde_kms_info *info;
  4359. struct sde_kms *sde_kms;
  4360. static const struct drm_prop_enum_list e_secure_level[] = {
  4361. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4362. {SDE_DRM_SEC_ONLY, "sec_only"},
  4363. };
  4364. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4365. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4366. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4367. };
  4368. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4369. {IDLE_PC_NONE, "idle_pc_none"},
  4370. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4371. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4372. };
  4373. static const struct drm_prop_enum_list e_cache_state[] = {
  4374. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4375. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4376. };
  4377. SDE_DEBUG("\n");
  4378. if (!crtc || !catalog) {
  4379. SDE_ERROR("invalid crtc or catalog\n");
  4380. return;
  4381. }
  4382. sde_crtc = to_sde_crtc(crtc);
  4383. sde_kms = _sde_crtc_get_kms(crtc);
  4384. if (!sde_kms) {
  4385. SDE_ERROR("invalid argument\n");
  4386. return;
  4387. }
  4388. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4389. if (!info) {
  4390. SDE_ERROR("failed to allocate info memory\n");
  4391. return;
  4392. }
  4393. sde_crtc_setup_capabilities_blob(info, catalog);
  4394. msm_property_install_range(&sde_crtc->property_info,
  4395. "input_fence_timeout", 0x0, 0,
  4396. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4397. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4398. msm_property_install_volatile_range(&sde_crtc->property_info,
  4399. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4400. msm_property_install_range(&sde_crtc->property_info,
  4401. "output_fence_offset", 0x0, 0, 1, 0,
  4402. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4403. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4404. msm_property_install_range(&sde_crtc->property_info,
  4405. "idle_time", 0, 0, U64_MAX, 0,
  4406. CRTC_PROP_IDLE_TIMEOUT);
  4407. if (catalog->has_idle_pc)
  4408. msm_property_install_enum(&sde_crtc->property_info,
  4409. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4410. ARRAY_SIZE(e_idle_pc_state),
  4411. CRTC_PROP_IDLE_PC_STATE);
  4412. if (catalog->has_cwb_support)
  4413. msm_property_install_enum(&sde_crtc->property_info,
  4414. "capture_mode", 0, 0, e_cwb_data_points,
  4415. ARRAY_SIZE(e_cwb_data_points),
  4416. CRTC_PROP_CAPTURE_OUTPUT);
  4417. msm_property_install_volatile_range(&sde_crtc->property_info,
  4418. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4419. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4420. 0x0, 0, e_secure_level,
  4421. ARRAY_SIZE(e_secure_level),
  4422. CRTC_PROP_SECURITY_LEVEL);
  4423. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4424. 0x0, 0, e_cache_state,
  4425. ARRAY_SIZE(e_cache_state),
  4426. CRTC_PROP_CACHE_STATE);
  4427. if (catalog->has_dim_layer) {
  4428. msm_property_install_volatile_range(&sde_crtc->property_info,
  4429. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4430. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4431. SDE_MAX_DIM_LAYERS);
  4432. }
  4433. if (catalog->mdp[0].has_dest_scaler)
  4434. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4435. info);
  4436. if (catalog->dspp_count && catalog->rc_count)
  4437. sde_kms_info_add_keyint(info, "rc_mem_size",
  4438. catalog->dspp[0].sblk->rc.mem_total_size);
  4439. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4440. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4441. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4442. catalog->has_base_layer);
  4443. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4444. info->data, SDE_KMS_INFO_DATALEN(info),
  4445. CRTC_PROP_INFO);
  4446. kfree(info);
  4447. }
  4448. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4449. const struct drm_crtc_state *state, uint64_t *val)
  4450. {
  4451. struct sde_crtc *sde_crtc;
  4452. struct sde_crtc_state *cstate;
  4453. uint32_t offset;
  4454. bool is_vid = false;
  4455. struct drm_encoder *encoder;
  4456. sde_crtc = to_sde_crtc(crtc);
  4457. cstate = to_sde_crtc_state(state);
  4458. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4459. if (sde_encoder_check_curr_mode(encoder,
  4460. MSM_DISPLAY_VIDEO_MODE))
  4461. is_vid = true;
  4462. if (is_vid)
  4463. break;
  4464. }
  4465. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4466. /*
  4467. * Increment trigger offset for vidoe mode alone as its release fence
  4468. * can be triggered only after the next frame-update. For cmd mode &
  4469. * virtual displays the release fence for the current frame can be
  4470. * triggered right after PP_DONE/WB_DONE interrupt
  4471. */
  4472. if (is_vid)
  4473. offset++;
  4474. /*
  4475. * Hwcomposer now queries the fences using the commit list in atomic
  4476. * commit ioctl. The offset should be set to next timeline
  4477. * which will be incremented during the prepare commit phase
  4478. */
  4479. offset++;
  4480. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4481. }
  4482. /**
  4483. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4484. * @crtc: Pointer to drm crtc structure
  4485. * @state: Pointer to drm crtc state structure
  4486. * @property: Pointer to targeted drm property
  4487. * @val: Updated property value
  4488. * @Returns: Zero on success
  4489. */
  4490. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4491. struct drm_crtc_state *state,
  4492. struct drm_property *property,
  4493. uint64_t val)
  4494. {
  4495. struct sde_crtc *sde_crtc;
  4496. struct sde_crtc_state *cstate;
  4497. int idx, ret;
  4498. uint64_t fence_user_fd;
  4499. uint64_t __user prev_user_fd;
  4500. if (!crtc || !state || !property) {
  4501. SDE_ERROR("invalid argument(s)\n");
  4502. return -EINVAL;
  4503. }
  4504. sde_crtc = to_sde_crtc(crtc);
  4505. cstate = to_sde_crtc_state(state);
  4506. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4507. /* check with cp property system first */
  4508. ret = sde_cp_crtc_set_property(crtc, property, val);
  4509. if (ret != -ENOENT)
  4510. goto exit;
  4511. /* if not handled by cp, check msm_property system */
  4512. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4513. &cstate->property_state, property, val);
  4514. if (ret)
  4515. goto exit;
  4516. idx = msm_property_index(&sde_crtc->property_info, property);
  4517. switch (idx) {
  4518. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4519. _sde_crtc_set_input_fence_timeout(cstate);
  4520. break;
  4521. case CRTC_PROP_DIM_LAYER_V1:
  4522. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4523. (void __user *)(uintptr_t)val);
  4524. break;
  4525. case CRTC_PROP_ROI_V1:
  4526. ret = _sde_crtc_set_roi_v1(state,
  4527. (void __user *)(uintptr_t)val);
  4528. break;
  4529. case CRTC_PROP_DEST_SCALER:
  4530. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4531. (void __user *)(uintptr_t)val);
  4532. break;
  4533. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4534. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4535. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4536. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4537. break;
  4538. case CRTC_PROP_CORE_CLK:
  4539. case CRTC_PROP_CORE_AB:
  4540. case CRTC_PROP_CORE_IB:
  4541. cstate->bw_control = true;
  4542. break;
  4543. case CRTC_PROP_LLCC_AB:
  4544. case CRTC_PROP_LLCC_IB:
  4545. case CRTC_PROP_DRAM_AB:
  4546. case CRTC_PROP_DRAM_IB:
  4547. cstate->bw_control = true;
  4548. cstate->bw_split_vote = true;
  4549. break;
  4550. case CRTC_PROP_OUTPUT_FENCE:
  4551. if (!val)
  4552. goto exit;
  4553. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4554. sizeof(uint64_t));
  4555. if (ret) {
  4556. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4557. ret = -EFAULT;
  4558. goto exit;
  4559. }
  4560. /*
  4561. * client is expected to reset the property to -1 before
  4562. * requesting for the release fence
  4563. */
  4564. if (prev_user_fd == -1) {
  4565. ret = _sde_crtc_get_output_fence(crtc, state,
  4566. &fence_user_fd);
  4567. if (ret) {
  4568. SDE_ERROR("fence create failed rc:%d\n", ret);
  4569. goto exit;
  4570. }
  4571. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4572. &fence_user_fd, sizeof(uint64_t));
  4573. if (ret) {
  4574. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4575. put_unused_fd(fence_user_fd);
  4576. ret = -EFAULT;
  4577. goto exit;
  4578. }
  4579. }
  4580. break;
  4581. default:
  4582. /* nothing to do */
  4583. break;
  4584. }
  4585. exit:
  4586. if (ret) {
  4587. if (ret != -EPERM)
  4588. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4589. crtc->name, DRMID(property),
  4590. property->name, ret);
  4591. else
  4592. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4593. crtc->name, DRMID(property),
  4594. property->name, ret);
  4595. } else {
  4596. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4597. property->base.id, val);
  4598. }
  4599. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4600. return ret;
  4601. }
  4602. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4603. {
  4604. struct drm_plane *plane;
  4605. struct drm_plane_state *state;
  4606. struct sde_plane_state *pstate;
  4607. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4608. state = plane->state;
  4609. if (!state)
  4610. continue;
  4611. pstate = to_sde_plane_state(state);
  4612. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4613. }
  4614. }
  4615. /**
  4616. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4617. * @crtc: Pointer to drm crtc structure
  4618. * @state: Pointer to drm crtc state structure
  4619. * @property: Pointer to targeted drm property
  4620. * @val: Pointer to variable for receiving property value
  4621. * @Returns: Zero on success
  4622. */
  4623. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4624. const struct drm_crtc_state *state,
  4625. struct drm_property *property,
  4626. uint64_t *val)
  4627. {
  4628. struct sde_crtc *sde_crtc;
  4629. struct sde_crtc_state *cstate;
  4630. int ret = -EINVAL, i;
  4631. if (!crtc || !state) {
  4632. SDE_ERROR("invalid argument(s)\n");
  4633. goto end;
  4634. }
  4635. sde_crtc = to_sde_crtc(crtc);
  4636. cstate = to_sde_crtc_state(state);
  4637. i = msm_property_index(&sde_crtc->property_info, property);
  4638. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4639. *val = ~0;
  4640. ret = 0;
  4641. } else {
  4642. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4643. &cstate->property_state, property, val);
  4644. if (ret)
  4645. ret = sde_cp_crtc_get_property(crtc, property, val);
  4646. }
  4647. if (ret)
  4648. DRM_ERROR("get property failed\n");
  4649. end:
  4650. return ret;
  4651. }
  4652. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4653. struct drm_crtc_state *crtc_state)
  4654. {
  4655. struct sde_crtc *sde_crtc;
  4656. struct sde_crtc_state *cstate;
  4657. struct drm_property *drm_prop;
  4658. enum msm_mdp_crtc_property prop_idx;
  4659. if (!crtc || !crtc_state) {
  4660. SDE_ERROR("invalid params\n");
  4661. return -EINVAL;
  4662. }
  4663. sde_crtc = to_sde_crtc(crtc);
  4664. cstate = to_sde_crtc_state(crtc_state);
  4665. sde_cp_crtc_clear(crtc);
  4666. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4667. uint64_t val = cstate->property_values[prop_idx].value;
  4668. uint64_t def;
  4669. int ret;
  4670. drm_prop = msm_property_index_to_drm_property(
  4671. &sde_crtc->property_info, prop_idx);
  4672. if (!drm_prop) {
  4673. /* not all props will be installed, based on caps */
  4674. SDE_DEBUG("%s: invalid property index %d\n",
  4675. sde_crtc->name, prop_idx);
  4676. continue;
  4677. }
  4678. def = msm_property_get_default(&sde_crtc->property_info,
  4679. prop_idx);
  4680. if (val == def)
  4681. continue;
  4682. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4683. sde_crtc->name, drm_prop->name, prop_idx, val,
  4684. def);
  4685. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4686. def);
  4687. if (ret) {
  4688. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4689. sde_crtc->name, prop_idx, ret);
  4690. continue;
  4691. }
  4692. }
  4693. return 0;
  4694. }
  4695. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4696. {
  4697. struct sde_crtc *sde_crtc;
  4698. struct sde_crtc_mixer *m;
  4699. int i;
  4700. if (!crtc) {
  4701. SDE_ERROR("invalid argument\n");
  4702. return;
  4703. }
  4704. sde_crtc = to_sde_crtc(crtc);
  4705. sde_crtc->misr_enable_sui = enable;
  4706. sde_crtc->misr_frame_count = frame_count;
  4707. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4708. m = &sde_crtc->mixers[i];
  4709. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4710. continue;
  4711. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4712. }
  4713. }
  4714. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4715. struct sde_crtc_misr_info *crtc_misr_info)
  4716. {
  4717. struct sde_crtc *sde_crtc;
  4718. struct sde_kms *sde_kms;
  4719. if (!crtc_misr_info) {
  4720. SDE_ERROR("invalid misr info\n");
  4721. return;
  4722. }
  4723. crtc_misr_info->misr_enable = false;
  4724. crtc_misr_info->misr_frame_count = 0;
  4725. if (!crtc) {
  4726. SDE_ERROR("invalid crtc\n");
  4727. return;
  4728. }
  4729. sde_kms = _sde_crtc_get_kms(crtc);
  4730. if (!sde_kms) {
  4731. SDE_ERROR("invalid sde_kms\n");
  4732. return;
  4733. }
  4734. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4735. return;
  4736. sde_crtc = to_sde_crtc(crtc);
  4737. crtc_misr_info->misr_enable =
  4738. sde_crtc->misr_enable_debugfs ? true : false;
  4739. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4740. }
  4741. #ifdef CONFIG_DEBUG_FS
  4742. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4743. {
  4744. struct sde_crtc *sde_crtc;
  4745. struct sde_plane_state *pstate = NULL;
  4746. struct sde_crtc_mixer *m;
  4747. struct drm_crtc *crtc;
  4748. struct drm_plane *plane;
  4749. struct drm_display_mode *mode;
  4750. struct drm_framebuffer *fb;
  4751. struct drm_plane_state *state;
  4752. struct sde_crtc_state *cstate;
  4753. int i, out_width, out_height;
  4754. if (!s || !s->private)
  4755. return -EINVAL;
  4756. sde_crtc = s->private;
  4757. crtc = &sde_crtc->base;
  4758. cstate = to_sde_crtc_state(crtc->state);
  4759. mutex_lock(&sde_crtc->crtc_lock);
  4760. mode = &crtc->state->adjusted_mode;
  4761. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4762. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4763. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4764. mode->hdisplay, mode->vdisplay);
  4765. seq_puts(s, "\n");
  4766. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4767. m = &sde_crtc->mixers[i];
  4768. if (!m->hw_lm)
  4769. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4770. else if (!m->hw_ctl)
  4771. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4772. else
  4773. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4774. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4775. out_width, out_height);
  4776. }
  4777. seq_puts(s, "\n");
  4778. for (i = 0; i < cstate->num_dim_layers; i++) {
  4779. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4780. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4781. i, dim_layer->stage, dim_layer->flags);
  4782. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4783. dim_layer->rect.x, dim_layer->rect.y,
  4784. dim_layer->rect.w, dim_layer->rect.h);
  4785. seq_printf(s,
  4786. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4787. dim_layer->color_fill.color_0,
  4788. dim_layer->color_fill.color_1,
  4789. dim_layer->color_fill.color_2,
  4790. dim_layer->color_fill.color_3);
  4791. seq_puts(s, "\n");
  4792. }
  4793. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4794. pstate = to_sde_plane_state(plane->state);
  4795. state = plane->state;
  4796. if (!pstate || !state)
  4797. continue;
  4798. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4799. plane->base.id, pstate->stage, pstate->rotation);
  4800. if (plane->state->fb) {
  4801. fb = plane->state->fb;
  4802. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4803. fb->base.id, (char *) &fb->format->format,
  4804. fb->width, fb->height);
  4805. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4806. seq_printf(s, "cpp[%d]:%u ",
  4807. i, fb->format->cpp[i]);
  4808. seq_puts(s, "\n\t");
  4809. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4810. seq_puts(s, "\n");
  4811. seq_puts(s, "\t");
  4812. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4813. seq_printf(s, "pitches[%d]:%8u ", i,
  4814. fb->pitches[i]);
  4815. seq_puts(s, "\n");
  4816. seq_puts(s, "\t");
  4817. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4818. seq_printf(s, "offsets[%d]:%8u ", i,
  4819. fb->offsets[i]);
  4820. seq_puts(s, "\n");
  4821. }
  4822. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4823. state->src_x >> 16, state->src_y >> 16,
  4824. state->src_w >> 16, state->src_h >> 16);
  4825. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4826. state->crtc_x, state->crtc_y, state->crtc_w,
  4827. state->crtc_h);
  4828. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4829. pstate->multirect_mode, pstate->multirect_index);
  4830. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4831. pstate->excl_rect.x, pstate->excl_rect.y,
  4832. pstate->excl_rect.w, pstate->excl_rect.h);
  4833. seq_puts(s, "\n");
  4834. }
  4835. if (sde_crtc->vblank_cb_count) {
  4836. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4837. u32 diff_ms = ktime_to_ms(diff);
  4838. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4839. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4840. seq_printf(s,
  4841. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4842. fps, sde_crtc->vblank_cb_count,
  4843. ktime_to_ms(diff), sde_crtc->play_count);
  4844. /* reset time & count for next measurement */
  4845. sde_crtc->vblank_cb_count = 0;
  4846. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4847. }
  4848. mutex_unlock(&sde_crtc->crtc_lock);
  4849. return 0;
  4850. }
  4851. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4852. {
  4853. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4854. }
  4855. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4856. const char __user *user_buf, size_t count, loff_t *ppos)
  4857. {
  4858. struct drm_crtc *crtc;
  4859. struct sde_crtc *sde_crtc;
  4860. int rc;
  4861. char buf[MISR_BUFF_SIZE + 1];
  4862. u32 frame_count, enable;
  4863. size_t buff_copy;
  4864. struct sde_kms *sde_kms;
  4865. if (!file || !file->private_data)
  4866. return -EINVAL;
  4867. sde_crtc = file->private_data;
  4868. crtc = &sde_crtc->base;
  4869. sde_kms = _sde_crtc_get_kms(crtc);
  4870. if (!sde_kms) {
  4871. SDE_ERROR("invalid sde_kms\n");
  4872. return -EINVAL;
  4873. }
  4874. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4875. if (copy_from_user(buf, user_buf, buff_copy)) {
  4876. SDE_ERROR("buffer copy failed\n");
  4877. return -EINVAL;
  4878. }
  4879. buf[buff_copy] = 0; /* end of string */
  4880. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4881. return -EINVAL;
  4882. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4883. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4884. DRMID(crtc));
  4885. return -EINVAL;
  4886. }
  4887. rc = pm_runtime_get_sync(crtc->dev->dev);
  4888. if (rc < 0)
  4889. return rc;
  4890. sde_crtc->misr_enable_debugfs = enable;
  4891. sde_crtc_misr_setup(crtc, enable, frame_count);
  4892. pm_runtime_put_sync(crtc->dev->dev);
  4893. return count;
  4894. }
  4895. static ssize_t _sde_crtc_misr_read(struct file *file,
  4896. char __user *user_buff, size_t count, loff_t *ppos)
  4897. {
  4898. struct drm_crtc *crtc;
  4899. struct sde_crtc *sde_crtc;
  4900. struct sde_kms *sde_kms;
  4901. struct sde_crtc_mixer *m;
  4902. int i = 0, rc;
  4903. ssize_t len = 0;
  4904. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4905. if (*ppos)
  4906. return 0;
  4907. if (!file || !file->private_data)
  4908. return -EINVAL;
  4909. sde_crtc = file->private_data;
  4910. crtc = &sde_crtc->base;
  4911. sde_kms = _sde_crtc_get_kms(crtc);
  4912. if (!sde_kms)
  4913. return -EINVAL;
  4914. rc = pm_runtime_get_sync(crtc->dev->dev);
  4915. if (rc < 0)
  4916. return rc;
  4917. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4918. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4919. goto end;
  4920. }
  4921. if (!sde_crtc->misr_enable_debugfs) {
  4922. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4923. "disabled\n");
  4924. goto buff_check;
  4925. }
  4926. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4927. u32 misr_value = 0;
  4928. m = &sde_crtc->mixers[i];
  4929. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4930. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4931. "invalid\n");
  4932. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4933. continue;
  4934. }
  4935. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4936. if (rc) {
  4937. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4938. "invalid\n");
  4939. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4940. DRMID(crtc), rc);
  4941. continue;
  4942. } else {
  4943. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4944. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  4945. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4946. "0x%x\n", misr_value);
  4947. }
  4948. }
  4949. buff_check:
  4950. if (count <= len) {
  4951. len = 0;
  4952. goto end;
  4953. }
  4954. if (copy_to_user(user_buff, buf, len)) {
  4955. len = -EFAULT;
  4956. goto end;
  4957. }
  4958. *ppos += len; /* increase offset */
  4959. end:
  4960. pm_runtime_put_sync(crtc->dev->dev);
  4961. return len;
  4962. }
  4963. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  4964. static int __prefix ## _open(struct inode *inode, struct file *file) \
  4965. { \
  4966. return single_open(file, __prefix ## _show, inode->i_private); \
  4967. } \
  4968. static const struct file_operations __prefix ## _fops = { \
  4969. .owner = THIS_MODULE, \
  4970. .open = __prefix ## _open, \
  4971. .release = single_release, \
  4972. .read = seq_read, \
  4973. .llseek = seq_lseek, \
  4974. }
  4975. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  4976. {
  4977. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  4978. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4979. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4980. int i;
  4981. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  4982. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  4983. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  4984. crtc->state));
  4985. seq_printf(s, "core_clk_rate: %llu\n",
  4986. sde_crtc->cur_perf.core_clk_rate);
  4987. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  4988. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  4989. seq_printf(s, "bw_ctl[%s]: %llu\n",
  4990. sde_power_handle_get_dbus_name(i),
  4991. sde_crtc->cur_perf.bw_ctl[i]);
  4992. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  4993. sde_power_handle_get_dbus_name(i),
  4994. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  4995. }
  4996. return 0;
  4997. }
  4998. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  4999. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5000. {
  5001. struct drm_crtc *crtc;
  5002. struct drm_plane *plane;
  5003. struct drm_connector *conn;
  5004. struct drm_mode_object *drm_obj;
  5005. struct sde_crtc *sde_crtc;
  5006. struct sde_crtc_state *cstate;
  5007. struct sde_fence_context *ctx;
  5008. struct drm_connector_list_iter conn_iter;
  5009. struct drm_device *dev;
  5010. if (!s || !s->private)
  5011. return -EINVAL;
  5012. sde_crtc = s->private;
  5013. crtc = &sde_crtc->base;
  5014. dev = crtc->dev;
  5015. cstate = to_sde_crtc_state(crtc->state);
  5016. /* Dump input fence info */
  5017. seq_puts(s, "===Input fence===\n");
  5018. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5019. struct sde_plane_state *pstate;
  5020. struct dma_fence *fence;
  5021. pstate = to_sde_plane_state(plane->state);
  5022. if (!pstate)
  5023. continue;
  5024. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5025. pstate->stage);
  5026. fence = pstate->input_fence;
  5027. if (fence)
  5028. sde_fence_list_dump(fence, &s);
  5029. }
  5030. /* Dump release fence info */
  5031. seq_puts(s, "\n");
  5032. seq_puts(s, "===Release fence===\n");
  5033. ctx = sde_crtc->output_fence;
  5034. drm_obj = &crtc->base;
  5035. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5036. seq_puts(s, "\n");
  5037. /* Dump retire fence info */
  5038. seq_puts(s, "===Retire fence===\n");
  5039. drm_connector_list_iter_begin(dev, &conn_iter);
  5040. drm_for_each_connector_iter(conn, &conn_iter)
  5041. if (conn->state && conn->state->crtc == crtc &&
  5042. cstate->num_connectors < MAX_CONNECTORS) {
  5043. struct sde_connector *c_conn;
  5044. c_conn = to_sde_connector(conn);
  5045. ctx = c_conn->retire_fence;
  5046. drm_obj = &conn->base;
  5047. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5048. }
  5049. drm_connector_list_iter_end(&conn_iter);
  5050. seq_puts(s, "\n");
  5051. return 0;
  5052. }
  5053. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5054. {
  5055. return single_open(file, _sde_debugfs_fence_status_show,
  5056. inode->i_private);
  5057. }
  5058. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5059. {
  5060. struct sde_crtc *sde_crtc;
  5061. struct sde_kms *sde_kms;
  5062. static const struct file_operations debugfs_status_fops = {
  5063. .open = _sde_debugfs_status_open,
  5064. .read = seq_read,
  5065. .llseek = seq_lseek,
  5066. .release = single_release,
  5067. };
  5068. static const struct file_operations debugfs_misr_fops = {
  5069. .open = simple_open,
  5070. .read = _sde_crtc_misr_read,
  5071. .write = _sde_crtc_misr_setup,
  5072. };
  5073. static const struct file_operations debugfs_fps_fops = {
  5074. .open = _sde_debugfs_fps_status,
  5075. .read = seq_read,
  5076. };
  5077. static const struct file_operations debugfs_fence_fops = {
  5078. .open = _sde_debugfs_fence_status,
  5079. .read = seq_read,
  5080. };
  5081. if (!crtc)
  5082. return -EINVAL;
  5083. sde_crtc = to_sde_crtc(crtc);
  5084. sde_kms = _sde_crtc_get_kms(crtc);
  5085. if (!sde_kms)
  5086. return -EINVAL;
  5087. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5088. crtc->dev->primary->debugfs_root);
  5089. if (!sde_crtc->debugfs_root)
  5090. return -ENOMEM;
  5091. /* don't error check these */
  5092. debugfs_create_file("status", 0400,
  5093. sde_crtc->debugfs_root,
  5094. sde_crtc, &debugfs_status_fops);
  5095. debugfs_create_file("state", 0400,
  5096. sde_crtc->debugfs_root,
  5097. &sde_crtc->base,
  5098. &sde_crtc_debugfs_state_fops);
  5099. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5100. sde_crtc, &debugfs_misr_fops);
  5101. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5102. sde_crtc, &debugfs_fps_fops);
  5103. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5104. sde_crtc, &debugfs_fence_fops);
  5105. return 0;
  5106. }
  5107. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5108. {
  5109. struct sde_crtc *sde_crtc;
  5110. if (!crtc)
  5111. return;
  5112. sde_crtc = to_sde_crtc(crtc);
  5113. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5114. }
  5115. #else
  5116. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5117. {
  5118. return 0;
  5119. }
  5120. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5121. {
  5122. }
  5123. #endif /* CONFIG_DEBUG_FS */
  5124. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5125. {
  5126. return _sde_crtc_init_debugfs(crtc);
  5127. }
  5128. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5129. {
  5130. _sde_crtc_destroy_debugfs(crtc);
  5131. }
  5132. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5133. .set_config = drm_atomic_helper_set_config,
  5134. .destroy = sde_crtc_destroy,
  5135. .page_flip = drm_atomic_helper_page_flip,
  5136. .atomic_set_property = sde_crtc_atomic_set_property,
  5137. .atomic_get_property = sde_crtc_atomic_get_property,
  5138. .reset = sde_crtc_reset,
  5139. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5140. .atomic_destroy_state = sde_crtc_destroy_state,
  5141. .late_register = sde_crtc_late_register,
  5142. .early_unregister = sde_crtc_early_unregister,
  5143. };
  5144. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5145. .mode_fixup = sde_crtc_mode_fixup,
  5146. .disable = sde_crtc_disable,
  5147. .atomic_enable = sde_crtc_enable,
  5148. .atomic_check = sde_crtc_atomic_check,
  5149. .atomic_begin = sde_crtc_atomic_begin,
  5150. .atomic_flush = sde_crtc_atomic_flush,
  5151. };
  5152. static void _sde_crtc_event_cb(struct kthread_work *work)
  5153. {
  5154. struct sde_crtc_event *event;
  5155. struct sde_crtc *sde_crtc;
  5156. unsigned long irq_flags;
  5157. if (!work) {
  5158. SDE_ERROR("invalid work item\n");
  5159. return;
  5160. }
  5161. event = container_of(work, struct sde_crtc_event, kt_work);
  5162. /* set sde_crtc to NULL for static work structures */
  5163. sde_crtc = event->sde_crtc;
  5164. if (!sde_crtc)
  5165. return;
  5166. if (event->cb_func)
  5167. event->cb_func(&sde_crtc->base, event->usr);
  5168. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5169. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5170. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5171. }
  5172. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5173. void (*func)(struct drm_crtc *crtc, void *usr),
  5174. void *usr, bool color_processing_event)
  5175. {
  5176. unsigned long irq_flags;
  5177. struct sde_crtc *sde_crtc;
  5178. struct msm_drm_private *priv;
  5179. struct sde_crtc_event *event = NULL;
  5180. u32 crtc_id;
  5181. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5182. SDE_ERROR("invalid parameters\n");
  5183. return -EINVAL;
  5184. }
  5185. sde_crtc = to_sde_crtc(crtc);
  5186. priv = crtc->dev->dev_private;
  5187. crtc_id = drm_crtc_index(crtc);
  5188. /*
  5189. * Obtain an event struct from the private cache. This event
  5190. * queue may be called from ISR contexts, so use a private
  5191. * cache to avoid calling any memory allocation functions.
  5192. */
  5193. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5194. if (!list_empty(&sde_crtc->event_free_list)) {
  5195. event = list_first_entry(&sde_crtc->event_free_list,
  5196. struct sde_crtc_event, list);
  5197. list_del_init(&event->list);
  5198. }
  5199. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5200. if (!event)
  5201. return -ENOMEM;
  5202. /* populate event node */
  5203. event->sde_crtc = sde_crtc;
  5204. event->cb_func = func;
  5205. event->usr = usr;
  5206. /* queue new event request */
  5207. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5208. if (color_processing_event)
  5209. kthread_queue_work(&priv->pp_event_worker,
  5210. &event->kt_work);
  5211. else
  5212. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5213. &event->kt_work);
  5214. return 0;
  5215. }
  5216. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5217. {
  5218. int i, rc = 0;
  5219. if (!sde_crtc) {
  5220. SDE_ERROR("invalid crtc\n");
  5221. return -EINVAL;
  5222. }
  5223. spin_lock_init(&sde_crtc->event_lock);
  5224. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5225. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5226. list_add_tail(&sde_crtc->event_cache[i].list,
  5227. &sde_crtc->event_free_list);
  5228. return rc;
  5229. }
  5230. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5231. enum sde_crtc_cache_state state,
  5232. bool is_vidmode)
  5233. {
  5234. struct drm_plane *plane;
  5235. struct sde_crtc *sde_crtc;
  5236. if (!crtc || !crtc->dev)
  5237. return;
  5238. sde_crtc = to_sde_crtc(crtc);
  5239. switch (state) {
  5240. case CACHE_STATE_NORMAL:
  5241. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5242. && !is_vidmode)
  5243. return;
  5244. kthread_cancel_delayed_work_sync(
  5245. &sde_crtc->static_cache_read_work);
  5246. break;
  5247. case CACHE_STATE_PRE_CACHE:
  5248. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5249. return;
  5250. break;
  5251. case CACHE_STATE_FRAME_WRITE:
  5252. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5253. return;
  5254. break;
  5255. case CACHE_STATE_FRAME_READ:
  5256. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5257. return;
  5258. break;
  5259. case CACHE_STATE_DISABLED:
  5260. break;
  5261. default:
  5262. return;
  5263. }
  5264. sde_crtc->cache_state = state;
  5265. drm_atomic_crtc_for_each_plane(plane, crtc)
  5266. sde_plane_static_img_control(plane, state);
  5267. }
  5268. /*
  5269. * __sde_crtc_static_cache_read_work - transition to cache read
  5270. */
  5271. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5272. {
  5273. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5274. static_cache_read_work.work);
  5275. struct drm_crtc *crtc;
  5276. struct drm_plane *plane;
  5277. struct sde_crtc_mixer *mixer;
  5278. struct sde_hw_ctl *ctl;
  5279. if (!sde_crtc)
  5280. return;
  5281. crtc = &sde_crtc->base;
  5282. mixer = sde_crtc->mixers;
  5283. if (!mixer)
  5284. return;
  5285. ctl = mixer->hw_ctl;
  5286. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE ||
  5287. !ctl->ops.update_bitmask_ctl ||
  5288. !ctl->ops.trigger_flush)
  5289. return;
  5290. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5291. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5292. if (!plane->state)
  5293. continue;
  5294. sde_plane_ctl_flush(plane, ctl, true);
  5295. }
  5296. ctl->ops.update_bitmask_ctl(ctl, true);
  5297. ctl->ops.trigger_flush(ctl);
  5298. }
  5299. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5300. {
  5301. struct drm_device *dev;
  5302. struct msm_drm_private *priv;
  5303. struct msm_drm_thread *disp_thread;
  5304. struct sde_crtc *sde_crtc;
  5305. struct sde_crtc_state *cstate;
  5306. u32 msecs_fps = 0;
  5307. if (!crtc)
  5308. return;
  5309. dev = crtc->dev;
  5310. sde_crtc = to_sde_crtc(crtc);
  5311. cstate = to_sde_crtc_state(crtc->state);
  5312. if (!dev || !dev->dev_private || !sde_crtc)
  5313. return;
  5314. priv = dev->dev_private;
  5315. disp_thread = &priv->disp_thread[crtc->index];
  5316. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5317. return;
  5318. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5319. /* Kickoff transition to read state after next vblank */
  5320. kthread_queue_delayed_work(&disp_thread->worker,
  5321. &sde_crtc->static_cache_read_work,
  5322. msecs_to_jiffies(msecs_fps));
  5323. }
  5324. /*
  5325. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5326. */
  5327. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5328. {
  5329. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5330. idle_notify_work.work);
  5331. struct drm_crtc *crtc;
  5332. struct drm_event event;
  5333. int ret = 0;
  5334. if (!sde_crtc) {
  5335. SDE_ERROR("invalid sde crtc\n");
  5336. } else {
  5337. crtc = &sde_crtc->base;
  5338. event.type = DRM_EVENT_IDLE_NOTIFY;
  5339. event.length = sizeof(u32);
  5340. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5341. &event, (u8 *)&ret);
  5342. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5343. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5344. }
  5345. }
  5346. /* initialize crtc */
  5347. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5348. {
  5349. struct drm_crtc *crtc = NULL;
  5350. struct sde_crtc *sde_crtc = NULL;
  5351. struct msm_drm_private *priv = NULL;
  5352. struct sde_kms *kms = NULL;
  5353. int i, rc;
  5354. priv = dev->dev_private;
  5355. kms = to_sde_kms(priv->kms);
  5356. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5357. if (!sde_crtc)
  5358. return ERR_PTR(-ENOMEM);
  5359. crtc = &sde_crtc->base;
  5360. crtc->dev = dev;
  5361. mutex_init(&sde_crtc->crtc_lock);
  5362. spin_lock_init(&sde_crtc->spin_lock);
  5363. atomic_set(&sde_crtc->frame_pending, 0);
  5364. sde_crtc->enabled = false;
  5365. /* Below parameters are for fps calculation for sysfs node */
  5366. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5367. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5368. sizeof(ktime_t), GFP_KERNEL);
  5369. if (!sde_crtc->fps_info.time_buf)
  5370. SDE_ERROR("invalid buffer\n");
  5371. else
  5372. memset(sde_crtc->fps_info.time_buf, 0,
  5373. sizeof(*(sde_crtc->fps_info.time_buf)));
  5374. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5375. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5376. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5377. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5378. list_add(&sde_crtc->frame_events[i].list,
  5379. &sde_crtc->frame_event_list);
  5380. kthread_init_work(&sde_crtc->frame_events[i].work,
  5381. sde_crtc_frame_event_work);
  5382. }
  5383. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5384. NULL);
  5385. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5386. /* save user friendly CRTC name for later */
  5387. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5388. /* initialize event handling */
  5389. rc = _sde_crtc_init_events(sde_crtc);
  5390. if (rc) {
  5391. drm_crtc_cleanup(crtc);
  5392. kfree(sde_crtc);
  5393. return ERR_PTR(rc);
  5394. }
  5395. /* initialize output fence support */
  5396. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5397. if (IS_ERR(sde_crtc->output_fence)) {
  5398. rc = PTR_ERR(sde_crtc->output_fence);
  5399. SDE_ERROR("failed to init fence, %d\n", rc);
  5400. drm_crtc_cleanup(crtc);
  5401. kfree(sde_crtc);
  5402. return ERR_PTR(rc);
  5403. }
  5404. /* create CRTC properties */
  5405. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5406. priv->crtc_property, sde_crtc->property_data,
  5407. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5408. sizeof(struct sde_crtc_state));
  5409. sde_crtc_install_properties(crtc, kms->catalog);
  5410. /* Install color processing properties */
  5411. sde_cp_crtc_init(crtc);
  5412. sde_cp_crtc_install_properties(crtc);
  5413. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5414. sde_crtc->cur_perf.llcc_active[i] = false;
  5415. sde_crtc->new_perf.llcc_active[i] = false;
  5416. }
  5417. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5418. __sde_crtc_idle_notify_work);
  5419. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5420. __sde_crtc_static_cache_read_work);
  5421. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5422. crtc->base.id,
  5423. sde_crtc->new_perf.llcc_active,
  5424. sde_crtc->cur_perf.llcc_active);
  5425. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5426. return crtc;
  5427. }
  5428. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5429. {
  5430. struct sde_crtc *sde_crtc;
  5431. int rc = 0;
  5432. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5433. SDE_ERROR("invalid input param(s)\n");
  5434. rc = -EINVAL;
  5435. goto end;
  5436. }
  5437. sde_crtc = to_sde_crtc(crtc);
  5438. sde_crtc->sysfs_dev = device_create_with_groups(
  5439. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5440. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5441. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5442. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5443. PTR_ERR(sde_crtc->sysfs_dev));
  5444. if (!sde_crtc->sysfs_dev)
  5445. rc = -EINVAL;
  5446. else
  5447. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5448. goto end;
  5449. }
  5450. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5451. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5452. if (!sde_crtc->vsync_event_sf)
  5453. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5454. crtc->base.id);
  5455. end:
  5456. return rc;
  5457. }
  5458. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5459. struct drm_crtc *crtc_drm, u32 event)
  5460. {
  5461. struct sde_crtc *crtc = NULL;
  5462. struct sde_crtc_irq_info *node;
  5463. unsigned long flags;
  5464. bool found = false;
  5465. int ret, i = 0;
  5466. bool add_event = false;
  5467. crtc = to_sde_crtc(crtc_drm);
  5468. spin_lock_irqsave(&crtc->spin_lock, flags);
  5469. list_for_each_entry(node, &crtc->user_event_list, list) {
  5470. if (node->event == event) {
  5471. found = true;
  5472. break;
  5473. }
  5474. }
  5475. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5476. /* event already enabled */
  5477. if (found)
  5478. return 0;
  5479. node = NULL;
  5480. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5481. if (custom_events[i].event == event &&
  5482. custom_events[i].func) {
  5483. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5484. if (!node)
  5485. return -ENOMEM;
  5486. INIT_LIST_HEAD(&node->list);
  5487. INIT_LIST_HEAD(&node->irq.list);
  5488. node->func = custom_events[i].func;
  5489. node->event = event;
  5490. node->state = IRQ_NOINIT;
  5491. spin_lock_init(&node->state_lock);
  5492. break;
  5493. }
  5494. }
  5495. if (!node) {
  5496. SDE_ERROR("unsupported event %x\n", event);
  5497. return -EINVAL;
  5498. }
  5499. ret = 0;
  5500. if (crtc_drm->enabled) {
  5501. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5502. if (ret < 0) {
  5503. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5504. kfree(node);
  5505. return ret;
  5506. }
  5507. INIT_LIST_HEAD(&node->irq.list);
  5508. mutex_lock(&crtc->crtc_lock);
  5509. ret = node->func(crtc_drm, true, &node->irq);
  5510. if (!ret) {
  5511. spin_lock_irqsave(&crtc->spin_lock, flags);
  5512. list_add_tail(&node->list, &crtc->user_event_list);
  5513. add_event = true;
  5514. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5515. }
  5516. mutex_unlock(&crtc->crtc_lock);
  5517. pm_runtime_put_sync(crtc_drm->dev->dev);
  5518. }
  5519. if (add_event)
  5520. return 0;
  5521. if (!ret) {
  5522. spin_lock_irqsave(&crtc->spin_lock, flags);
  5523. list_add_tail(&node->list, &crtc->user_event_list);
  5524. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5525. } else {
  5526. kfree(node);
  5527. }
  5528. return ret;
  5529. }
  5530. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5531. struct drm_crtc *crtc_drm, u32 event)
  5532. {
  5533. struct sde_crtc *crtc = NULL;
  5534. struct sde_crtc_irq_info *node = NULL;
  5535. unsigned long flags;
  5536. bool found = false;
  5537. int ret;
  5538. crtc = to_sde_crtc(crtc_drm);
  5539. spin_lock_irqsave(&crtc->spin_lock, flags);
  5540. list_for_each_entry(node, &crtc->user_event_list, list) {
  5541. if (node->event == event) {
  5542. list_del_init(&node->list);
  5543. found = true;
  5544. break;
  5545. }
  5546. }
  5547. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5548. /* event already disabled */
  5549. if (!found)
  5550. return 0;
  5551. /**
  5552. * crtc is disabled interrupts are cleared remove from the list,
  5553. * no need to disable/de-register.
  5554. */
  5555. if (!crtc_drm->enabled) {
  5556. kfree(node);
  5557. return 0;
  5558. }
  5559. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5560. if (ret < 0) {
  5561. SDE_ERROR("failed to enable power resource %d\n", ret);
  5562. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5563. kfree(node);
  5564. return ret;
  5565. }
  5566. ret = node->func(crtc_drm, false, &node->irq);
  5567. if (ret) {
  5568. spin_lock_irqsave(&crtc->spin_lock, flags);
  5569. list_add_tail(&node->list, &crtc->user_event_list);
  5570. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5571. } else {
  5572. kfree(node);
  5573. }
  5574. pm_runtime_put_sync(crtc_drm->dev->dev);
  5575. return ret;
  5576. }
  5577. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5578. struct drm_crtc *crtc_drm, u32 event, bool en)
  5579. {
  5580. struct sde_crtc *crtc = NULL;
  5581. int ret;
  5582. crtc = to_sde_crtc(crtc_drm);
  5583. if (!crtc || !kms || !kms->dev) {
  5584. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5585. kms, ((kms) ? (kms->dev) : NULL));
  5586. return -EINVAL;
  5587. }
  5588. if (en)
  5589. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5590. else
  5591. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5592. return ret;
  5593. }
  5594. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5595. bool en, struct sde_irq_callback *irq)
  5596. {
  5597. return 0;
  5598. }
  5599. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5600. struct sde_irq_callback *noirq)
  5601. {
  5602. /*
  5603. * IRQ object noirq is not being used here since there is
  5604. * no crtc irq from pm event.
  5605. */
  5606. return 0;
  5607. }
  5608. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5609. bool en, struct sde_irq_callback *irq)
  5610. {
  5611. return 0;
  5612. }
  5613. /**
  5614. * sde_crtc_update_cont_splash_settings - update mixer settings
  5615. * and initial clk during device bootup for cont_splash use case
  5616. * @crtc: Pointer to drm crtc structure
  5617. */
  5618. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5619. {
  5620. struct sde_kms *kms = NULL;
  5621. struct msm_drm_private *priv;
  5622. struct sde_crtc *sde_crtc;
  5623. u64 rate;
  5624. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5625. SDE_ERROR("invalid crtc\n");
  5626. return;
  5627. }
  5628. priv = crtc->dev->dev_private;
  5629. kms = to_sde_kms(priv->kms);
  5630. if (!kms || !kms->catalog) {
  5631. SDE_ERROR("invalid parameters\n");
  5632. return;
  5633. }
  5634. _sde_crtc_setup_mixers(crtc);
  5635. crtc->enabled = true;
  5636. /* update core clk value for initial state with cont-splash */
  5637. sde_crtc = to_sde_crtc(crtc);
  5638. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5639. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5640. rate : kms->perf.max_core_clk_rate;
  5641. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5642. }