hal_rx.h 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197
  1. /*
  2. * Copyright (c) 2016-2017 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_internal.h>
  21. /**
  22. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  23. *
  24. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  25. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  26. */
  27. enum hal_reo_error_status {
  28. HAL_REO_ERROR_DETECTED = 0,
  29. HAL_REO_ROUTING_INSTRUCTION = 1,
  30. };
  31. /**
  32. * @msdu_flags: [0] first_msdu_in_mpdu
  33. * [1] last_msdu_in_mpdu
  34. * [2] msdu_continuation - MSDU spread across buffers
  35. * [23] sa_is_valid - SA match in peer table
  36. * [24] sa_idx_timeout - Timeout while searching for SA match
  37. * [25] da_is_valid - Used to identtify intra-bss forwarding
  38. * [26] da_is_MCBC
  39. * [27] da_idx_timeout - Timeout while searching for DA match
  40. *
  41. */
  42. struct hal_rx_msdu_desc_info {
  43. uint32_t msdu_flags;
  44. uint16_t msdu_len; /* 14 bits for length */
  45. };
  46. /**
  47. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  48. *
  49. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  50. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  51. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  52. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  53. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  54. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  55. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  56. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  57. */
  58. enum hal_rx_msdu_desc_flags {
  59. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  60. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  61. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  62. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  63. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  64. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  65. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  66. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  67. };
  68. /*
  69. * @msdu_count: no. of msdus in the MPDU
  70. * @mpdu_seq: MPDU sequence number
  71. * @mpdu_flags [0] Fragment flag
  72. * [1] MPDU_retry_bit
  73. * [2] AMPDU flag
  74. * [3] raw_ampdu
  75. * @peer_meta_data: Upper bits containing peer id, vdev id
  76. */
  77. struct hal_rx_mpdu_desc_info {
  78. uint16_t msdu_count;
  79. uint16_t mpdu_seq; /* 12 bits for length */
  80. uint32_t mpdu_flags;
  81. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  82. };
  83. /**
  84. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  85. *
  86. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  87. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  88. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  89. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  90. */
  91. enum hal_rx_mpdu_desc_flags {
  92. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  93. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  94. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  95. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  96. };
  97. /**
  98. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  99. * BUFFER_ADDR_INFO structure
  100. *
  101. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  102. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  103. * descriptor list
  104. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  105. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  106. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  107. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  108. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  109. */
  110. enum hal_rx_ret_buf_manager {
  111. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  112. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  113. HAL_RX_BUF_RBM_FW_BM = 2,
  114. HAL_RX_BUF_RBM_SW0_BM = 3,
  115. HAL_RX_BUF_RBM_SW1_BM = 4,
  116. HAL_RX_BUF_RBM_SW2_BM = 5,
  117. HAL_RX_BUF_RBM_SW3_BM = 6,
  118. };
  119. /*
  120. * Given the offset of a field in bytes, returns uint8_t *
  121. */
  122. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  123. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  124. /*
  125. * Given the offset of a field in bytes, returns uint32_t *
  126. */
  127. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  128. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  129. #define _HAL_MS(_word, _mask, _shift) \
  130. (((_word) & (_mask)) >> (_shift))
  131. /*
  132. * macro to set the LSW of the nbuf data physical address
  133. * to the rxdma ring entry
  134. */
  135. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  136. ((*(((unsigned int *) buff_addr_info) + \
  137. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  138. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  139. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  140. /*
  141. * macro to set the LSB of MSW of the nbuf data physical address
  142. * to the rxdma ring entry
  143. */
  144. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  145. ((*(((unsigned int *) buff_addr_info) + \
  146. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  147. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  148. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  149. /*
  150. * macro to set the cookie into the rxdma ring entry
  151. */
  152. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  153. ((*(((unsigned int *) buff_addr_info) + \
  154. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  155. ~((cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  156. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)); \
  157. ((*(((unsigned int *) buff_addr_info) + \
  158. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  159. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  160. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  161. /*
  162. * macro to set the manager into the rxdma ring entry
  163. */
  164. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  165. ((*(((unsigned int *) buff_addr_info) + \
  166. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  167. ~((manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  168. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)); \
  169. ((*(((unsigned int *) buff_addr_info) + \
  170. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  171. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  172. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  173. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  174. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  175. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  176. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  177. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  178. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  179. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  180. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  181. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  182. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  183. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  184. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  185. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  186. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  187. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  188. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  189. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  190. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  191. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  192. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  193. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  194. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  195. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  196. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  197. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  198. /* TODO: Convert the following structure fields accesseses to offsets */
  199. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  200. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  201. (((struct reo_destination_ring *) \
  202. reo_desc)->buf_or_link_desc_addr_info)))
  203. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  204. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  205. (((struct reo_destination_ring *) \
  206. reo_desc)->buf_or_link_desc_addr_info)))
  207. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  208. (HAL_RX_BUF_COOKIE_GET(& \
  209. (((struct reo_destination_ring *) \
  210. reo_desc)->buf_or_link_desc_addr_info)))
  211. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  212. ((mpdu_info_ptr \
  213. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  214. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  215. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  216. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  217. ((mpdu_info_ptr \
  218. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  219. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  220. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  221. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  222. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  223. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  224. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  225. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  226. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  227. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  228. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  229. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  230. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  231. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  232. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  233. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  234. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  235. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  236. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  237. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  238. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  239. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  240. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  241. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  242. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  243. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  244. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  245. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  246. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  247. /*
  248. * NOTE: None of the following _GET macros need a right
  249. * shift by the corresponding _LSB. This is because, they are
  250. * finally taken and "OR'ed" into a single word again.
  251. */
  252. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  253. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  254. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  255. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  256. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  257. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  258. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  259. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  260. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  261. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  262. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  263. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  264. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  265. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  266. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  267. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  268. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  269. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  270. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  271. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  272. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  273. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  274. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  275. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  276. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  277. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  278. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  279. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  280. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  281. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  282. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  283. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  284. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  285. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  286. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  287. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  288. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  289. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  290. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  291. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  292. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  293. #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
  294. ((struct rx_msdu_desc_info *) \
  295. _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \
  296. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
  297. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  298. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  299. {
  300. struct reo_destination_ring *reo_dst_ring;
  301. uint32_t mpdu_info[NUM_OF_DWORDS_RX_MPDU_DESC_INFO];
  302. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  303. qdf_mem_copy(&mpdu_info,
  304. (const void *)&reo_dst_ring->rx_mpdu_desc_info_details,
  305. sizeof(struct rx_mpdu_desc_info));
  306. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  307. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  308. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  309. mpdu_desc_info->peer_meta_data =
  310. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  311. }
  312. /*
  313. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  314. * @ Specifically flags needed are:
  315. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  316. * @ msdu_continuation, sa_is_valid,
  317. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  318. * @ da_is_MCBC
  319. *
  320. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  321. * @ descriptor
  322. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  323. * @ Return: void
  324. */
  325. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  326. struct hal_rx_msdu_desc_info *msdu_desc_info)
  327. {
  328. struct reo_destination_ring *reo_dst_ring;
  329. uint32_t msdu_info[NUM_OF_DWORDS_RX_MSDU_DESC_INFO];
  330. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  331. qdf_mem_copy(&msdu_info,
  332. (const void *)&reo_dst_ring->rx_msdu_desc_info_details,
  333. sizeof(struct rx_msdu_desc_info));
  334. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  335. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  336. }
  337. /*
  338. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  339. * rxdma ring entry.
  340. * @rxdma_entry: descriptor entry
  341. * @paddr: physical address of nbuf data pointer.
  342. * @cookie: SW cookie used as a index to SW rx desc.
  343. * @manager: who owns the nbuf (host, NSS, etc...).
  344. *
  345. */
  346. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  347. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  348. {
  349. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  350. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  351. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  352. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  353. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  354. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  355. }
  356. /*
  357. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  358. * pre-header.
  359. */
  360. /*
  361. * Every Rx packet starts at an offset from the top of the buffer.
  362. * If the host hasn't subscribed to any specific TLV, there is
  363. * still space reserved for the following TLV's from the start of
  364. * the buffer:
  365. * -- RX ATTENTION
  366. * -- RX MPDU START
  367. * -- RX MSDU START
  368. * -- RX MSDU END
  369. * -- RX MPDU END
  370. * -- RX PACKET HEADER (802.11)
  371. * If the host subscribes to any of the TLV's above, that TLV
  372. * if populated by the HW
  373. */
  374. #define NUM_DWORDS_TAG 1
  375. /* By default the packet header TLV is 128 bytes */
  376. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  377. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  378. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  379. #define RX_PKT_OFFSET_WORDS \
  380. ( \
  381. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  382. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  383. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  384. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  385. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  386. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  387. )
  388. #define RX_PKT_OFFSET_BYTES \
  389. (RX_PKT_OFFSET_WORDS << 2)
  390. #define RX_PKT_HDR_TLV_LEN 120
  391. /*
  392. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  393. */
  394. struct rx_attention_tlv {
  395. uint32_t tag;
  396. struct rx_attention rx_attn;
  397. };
  398. struct rx_mpdu_start_tlv {
  399. uint32_t tag;
  400. struct rx_mpdu_start rx_mpdu_start;
  401. };
  402. struct rx_msdu_start_tlv {
  403. uint32_t tag;
  404. struct rx_msdu_start rx_msdu_start;
  405. };
  406. struct rx_msdu_end_tlv {
  407. uint32_t tag;
  408. struct rx_msdu_end rx_msdu_end;
  409. };
  410. struct rx_mpdu_end_tlv {
  411. uint32_t tag;
  412. struct rx_mpdu_end rx_mpdu_end;
  413. };
  414. struct rx_pkt_hdr_tlv {
  415. uint32_t tag; /* 4 B */
  416. uint32_t phy_ppdu_id; /* 4 B */
  417. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  418. };
  419. #define RXDMA_OPTIMIZATION
  420. #ifdef RXDMA_OPTIMIZATION
  421. /*
  422. * The RX_PADDING_BYTES is required so that the TLV's don't
  423. * spread across the 128 byte boundary
  424. * RXDMA optimization requires:
  425. * 1) MSDU_END & ATTENTION TLV's follow in that order
  426. * 2) TLV's don't span across 128 byte lines
  427. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  428. */
  429. #if defined(WCSS_VERSION) && \
  430. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  431. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  432. #define RX_PADDING0_BYTES 4
  433. #endif
  434. #define RX_PADDING1_BYTES 16
  435. struct rx_pkt_tlvs {
  436. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  437. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  438. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  439. #if defined(WCSS_VERSION) && \
  440. ((defined(CONFIG_WIN) && (WCSS_VERSION >= 96)) || \
  441. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  442. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  443. #endif
  444. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  445. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  446. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  447. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  448. };
  449. #else /* RXDMA_OPTIMIZATION */
  450. struct rx_pkt_tlvs {
  451. struct rx_attention_tlv attn_tlv;
  452. struct rx_mpdu_start_tlv mpdu_start_tlv;
  453. struct rx_msdu_start_tlv msdu_start_tlv;
  454. struct rx_msdu_end_tlv msdu_end_tlv;
  455. struct rx_mpdu_end_tlv mpdu_end_tlv;
  456. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  457. };
  458. #endif /* RXDMA_OPTIMIZATION */
  459. #define RX_PKT_TLVS_LEN (sizeof(struct rx_pkt_tlvs))
  460. /*
  461. * Get msdu_done bit from the RX_ATTENTION TLV
  462. */
  463. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  464. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  465. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  466. RX_ATTENTION_2_MSDU_DONE_MASK, \
  467. RX_ATTENTION_2_MSDU_DONE_LSB))
  468. static inline uint32_t
  469. hal_rx_attn_msdu_done_get(uint8_t *buf)
  470. {
  471. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  472. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  473. uint32_t msdu_done;
  474. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  475. return msdu_done;
  476. }
  477. /*
  478. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  479. */
  480. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  481. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  482. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  483. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  484. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  485. static inline uint32_t
  486. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  487. {
  488. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  489. struct rx_mpdu_start *mpdu_start =
  490. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  491. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  492. uint32_t peer_meta_data;
  493. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  494. return peer_meta_data;
  495. }
  496. #if defined(WCSS_VERSION) && \
  497. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  498. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  499. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  500. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  501. RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \
  502. RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \
  503. RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
  504. #else
  505. #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \
  506. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  507. RX_MSDU_END_9_L3_HEADER_PADDING_OFFSET)), \
  508. RX_MSDU_END_9_L3_HEADER_PADDING_MASK, \
  509. RX_MSDU_END_9_L3_HEADER_PADDING_LSB))
  510. #endif
  511. /**
  512. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  513. * l3_header padding from rx_msdu_end TLV
  514. *
  515. * @ buf: pointer to the start of RX PKT TLV headers
  516. * Return: number of l3 header padding bytes
  517. */
  518. static inline uint32_t
  519. hal_rx_msdu_end_l3_hdr_padding_get(uint8_t *buf)
  520. {
  521. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  522. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  523. uint32_t l3_header_padding;
  524. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  525. return l3_header_padding;
  526. }
  527. #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \
  528. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  529. RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \
  530. RX_MSDU_END_5_SA_IS_VALID_MASK, \
  531. RX_MSDU_END_5_SA_IS_VALID_LSB))
  532. /**
  533. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  534. * sa_is_valid bit from rx_msdu_end TLV
  535. *
  536. * @ buf: pointer to the start of RX PKT TLV headers
  537. * Return: sa_is_valid bit
  538. */
  539. static inline uint8_t
  540. hal_rx_msdu_end_sa_is_valid_get(uint8_t *buf)
  541. {
  542. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  543. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  544. uint8_t sa_is_valid;
  545. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  546. return sa_is_valid;
  547. }
  548. #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \
  549. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  550. RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \
  551. RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \
  552. RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
  553. /**
  554. * hal_rx_msdu_end_sa_sw_peer_id_get(): API to get the
  555. * sa_sw_peer_id from rx_msdu_end TLV
  556. *
  557. * @ buf: pointer to the start of RX PKT TLV headers
  558. * Return: sa_sw_peer_id index
  559. */
  560. static inline uint32_t
  561. hal_rx_msdu_end_sa_sw_peer_id_get(uint8_t *buf)
  562. {
  563. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  564. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  565. uint32_t sa_sw_peer_id;
  566. sa_sw_peer_id = HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(msdu_end);
  567. return sa_sw_peer_id;
  568. }
  569. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  570. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  571. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  572. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  573. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  574. /**
  575. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  576. * from rx_msdu_start TLV
  577. *
  578. * @ buf: pointer to the start of RX PKT TLV headers
  579. * Return: msdu length
  580. */
  581. static inline uint32_t
  582. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  583. {
  584. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  585. struct rx_msdu_start *msdu_start =
  586. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  587. uint32_t msdu_len;
  588. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  589. return msdu_len;
  590. }
  591. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  592. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  593. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  594. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  595. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  596. /*
  597. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  598. * Interval from rx_msdu_start
  599. *
  600. * @buf: pointer to the start of RX PKT TLV header
  601. * Return: uint32_t(bw)
  602. */
  603. static inline uint32_t
  604. hal_rx_msdu_start_bw_get(uint8_t *buf)
  605. {
  606. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  607. struct rx_msdu_start *msdu_start =
  608. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  609. uint32_t bw;
  610. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  611. return bw;
  612. }
  613. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  614. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  615. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  616. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  617. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  618. /*
  619. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  620. * Interval from rx_msdu_start
  621. *
  622. * @buf: pointer to the start of RX PKT TLV header
  623. * Return: uint32_t(reception_type)
  624. */
  625. static inline uint32_t
  626. hal_rx_msdu_start_reception_type_get(uint8_t *buf)
  627. {
  628. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  629. struct rx_msdu_start *msdu_start =
  630. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  631. uint32_t reception_type;
  632. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  633. return reception_type;
  634. }
  635. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  636. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  637. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  638. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  639. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  640. /**
  641. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  642. * from rx_msdu_start TLV
  643. *
  644. * @ buf: pointer to the start of RX PKT TLV headers
  645. * Return: toeplitz hash
  646. */
  647. static inline uint32_t
  648. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  649. {
  650. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  651. struct rx_msdu_start *msdu_start =
  652. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  653. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  654. }
  655. /*
  656. * Get qos_control_valid from RX_MPDU_START
  657. */
  658. #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
  659. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  660. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \
  661. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \
  662. RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
  663. static inline uint32_t
  664. hal_rx_mpdu_start_mpdu_qos_control_valid_get(uint8_t *buf)
  665. {
  666. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  667. struct rx_mpdu_start *mpdu_start =
  668. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  669. uint32_t qos_control_valid;
  670. qos_control_valid = HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(
  671. &(mpdu_start->rx_mpdu_info_details));
  672. return qos_control_valid;
  673. }
  674. /*
  675. * Get tid from RX_MPDU_START
  676. */
  677. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  678. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  679. RX_MPDU_INFO_3_TID_OFFSET)), \
  680. RX_MPDU_INFO_3_TID_MASK, \
  681. RX_MPDU_INFO_3_TID_LSB))
  682. static inline uint32_t
  683. hal_rx_mpdu_start_tid_get(uint8_t *buf)
  684. {
  685. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  686. struct rx_mpdu_start *mpdu_start =
  687. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  688. uint32_t tid;
  689. tid = HAL_RX_MPDU_INFO_TID_GET(
  690. &(mpdu_start->rx_mpdu_info_details));
  691. return tid;
  692. }
  693. /*
  694. * Get SW peer id from RX_MPDU_START
  695. */
  696. #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
  697. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  698. RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \
  699. RX_MPDU_INFO_1_SW_PEER_ID_MASK, \
  700. RX_MPDU_INFO_1_SW_PEER_ID_LSB))
  701. static inline uint32_t
  702. hal_rx_mpdu_start_sw_peer_id_get(uint8_t *buf)
  703. {
  704. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  705. struct rx_mpdu_start *mpdu_start =
  706. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  707. uint32_t sw_peer_id;
  708. sw_peer_id = HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  709. &(mpdu_start->rx_mpdu_info_details));
  710. return sw_peer_id;
  711. }
  712. #if defined(WCSS_VERSION) && \
  713. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  714. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  715. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  716. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  717. RX_MSDU_START_5_SGI_OFFSET)), \
  718. RX_MSDU_START_5_SGI_MASK, \
  719. RX_MSDU_START_5_SGI_LSB))
  720. #else
  721. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  722. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  723. RX_MSDU_START_6_SGI_OFFSET)), \
  724. RX_MSDU_START_6_SGI_MASK, \
  725. RX_MSDU_START_6_SGI_LSB))
  726. #endif
  727. /**
  728. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  729. * Interval from rx_msdu_start TLV
  730. *
  731. * @buf: pointer to the start of RX PKT TLV headers
  732. * Return: uint32_t(sgi)
  733. */
  734. static inline uint32_t
  735. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  736. {
  737. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  738. struct rx_msdu_start *msdu_start =
  739. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  740. uint32_t sgi;
  741. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  742. return sgi;
  743. }
  744. #if defined(WCSS_VERSION) && \
  745. ((defined(CONFIG_WIN) && (WCSS_VERSION > 81)) || \
  746. (defined(CONFIG_MCL) && (WCSS_VERSION >= 72)))
  747. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  748. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  749. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  750. RX_MSDU_START_5_RATE_MCS_MASK, \
  751. RX_MSDU_START_5_RATE_MCS_LSB))
  752. #else
  753. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  754. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  755. RX_MSDU_START_6_RATE_MCS_OFFSET)), \
  756. RX_MSDU_START_6_RATE_MCS_MASK, \
  757. RX_MSDU_START_6_RATE_MCS_LSB))
  758. #endif
  759. /**
  760. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  761. * from rx_msdu_start TLV
  762. *
  763. * @buf: pointer to the start of RX PKT TLV headers
  764. * Return: uint32_t(rate_mcs)
  765. */
  766. static inline uint32_t
  767. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  768. {
  769. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  770. struct rx_msdu_start *msdu_start =
  771. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  772. uint32_t rate_mcs;
  773. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  774. return rate_mcs;
  775. }
  776. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  777. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  778. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  779. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  780. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  781. /*
  782. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  783. * packet from rx_attention
  784. *
  785. * @buf: pointer to the start of RX PKT TLV header
  786. * Return: uint32_t(decryt status)
  787. */
  788. static inline uint32_t
  789. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  790. {
  791. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  792. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  793. uint32_t is_decrypt = 0;
  794. uint32_t decrypt_status;
  795. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  796. if (!decrypt_status)
  797. is_decrypt = 1;
  798. return is_decrypt;
  799. }
  800. /*
  801. * Get key index from RX_MSDU_END
  802. */
  803. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  804. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  805. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  806. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  807. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  808. /*
  809. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  810. * from rx_msdu_end
  811. *
  812. * @buf: pointer to the start of RX PKT TLV header
  813. * Return: uint32_t(key id)
  814. */
  815. static inline uint32_t
  816. hal_rx_msdu_get_keyid(uint8_t *buf)
  817. {
  818. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  819. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  820. uint32_t keyid_octet;
  821. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  822. return (keyid_octet >> 6) & 0x3;
  823. }
  824. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  825. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  826. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  827. RX_MSDU_START_5_USER_RSSI_MASK, \
  828. RX_MSDU_START_5_USER_RSSI_LSB))
  829. /*
  830. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  831. * from rx_msdu_start
  832. *
  833. * @buf: pointer to the start of RX PKT TLV header
  834. * Return: uint32_t(rssi)
  835. */
  836. static inline uint32_t
  837. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  838. {
  839. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  840. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  841. uint32_t rssi;
  842. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  843. return rssi;
  844. }
  845. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  846. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  847. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  848. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  849. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  850. /*
  851. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  852. * from rx_msdu_start
  853. *
  854. * @buf: pointer to the start of RX PKT TLV header
  855. * Return: uint32_t(frequency)
  856. */
  857. static inline uint32_t
  858. hal_rx_msdu_start_get_freq(uint8_t *buf)
  859. {
  860. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  861. struct rx_msdu_start *msdu_start =
  862. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  863. uint32_t freq;
  864. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  865. return freq;
  866. }
  867. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  868. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  869. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  870. RX_MSDU_START_5_PKT_TYPE_MASK, \
  871. RX_MSDU_START_5_PKT_TYPE_LSB))
  872. /*
  873. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  874. * from rx_msdu_start
  875. *
  876. * @buf: pointer to the start of RX PKT TLV header
  877. * Return: uint32_t(pkt type)
  878. */
  879. static inline uint32_t
  880. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  881. {
  882. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  883. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  884. uint32_t pkt_type;
  885. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  886. return pkt_type;
  887. }
  888. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  889. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  890. RX_MSDU_START_5_NSS_OFFSET)), \
  891. RX_MSDU_START_5_NSS_MASK, \
  892. RX_MSDU_START_5_NSS_LSB))
  893. /*
  894. * hal_rx_msdu_start_nss_get(): API to get the NSS
  895. * Interval from rx_msdu_start
  896. *
  897. * @buf: pointer to the start of RX PKT TLV header
  898. * Return: uint32_t(nss)
  899. */
  900. static inline uint32_t
  901. hal_rx_msdu_start_nss_get(uint8_t *buf)
  902. {
  903. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  904. struct rx_msdu_start *msdu_start =
  905. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  906. uint32_t nss;
  907. nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
  908. return nss;
  909. }
  910. #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \
  911. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  912. RX_MPDU_INFO_2_TO_DS_OFFSET)), \
  913. RX_MPDU_INFO_2_TO_DS_MASK, \
  914. RX_MPDU_INFO_2_TO_DS_LSB))
  915. /*
  916. * hal_rx_mpdu_get_tods(): API to get the tods info
  917. * from rx_mpdu_start
  918. *
  919. * @buf: pointer to the start of RX PKT TLV header
  920. * Return: uint32_t(to_ds)
  921. */
  922. static inline uint32_t
  923. hal_rx_mpdu_get_to_ds(uint8_t *buf)
  924. {
  925. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  926. struct rx_mpdu_start *mpdu_start =
  927. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  928. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  929. uint32_t to_ds;
  930. to_ds = HAL_RX_MPDU_GET_TODS(mpdu_info);
  931. return to_ds;
  932. }
  933. #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \
  934. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  935. RX_MPDU_INFO_2_FR_DS_OFFSET)), \
  936. RX_MPDU_INFO_2_FR_DS_MASK, \
  937. RX_MPDU_INFO_2_FR_DS_LSB))
  938. /*
  939. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  940. * from rx_mpdu_start
  941. *
  942. * @buf: pointer to the start of RX PKT TLV header
  943. * Return: uint32_t(fr_ds)
  944. */
  945. static inline uint32_t
  946. hal_rx_mpdu_get_fr_ds(uint8_t *buf)
  947. {
  948. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  949. struct rx_mpdu_start *mpdu_start =
  950. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  951. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  952. uint32_t fr_ds;
  953. fr_ds = HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  954. return fr_ds;
  955. }
  956. #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
  957. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  958. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
  959. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \
  960. RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
  961. #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
  962. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  963. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
  964. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \
  965. RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
  966. #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \
  967. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  968. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
  969. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \
  970. RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
  971. #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \
  972. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  973. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
  974. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \
  975. RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
  976. #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \
  977. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  978. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
  979. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \
  980. RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
  981. #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \
  982. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  983. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
  984. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \
  985. RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
  986. /*
  987. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  988. *
  989. * @buf: pointer to the start of RX PKT TLV headera
  990. * @mac_addr: pointer to mac address
  991. * Return: sucess/failure
  992. */
  993. static inline
  994. QDF_STATUS hal_rx_mpdu_get_addr1(uint8_t *buf, uint8_t *mac_addr)
  995. {
  996. struct __attribute__((__packed__)) hal_addr1 {
  997. uint32_t ad1_31_0;
  998. uint16_t ad1_47_32;
  999. };
  1000. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1001. struct rx_mpdu_start *mpdu_start =
  1002. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1003. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1004. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  1005. uint32_t mac_addr_ad1_valid;
  1006. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  1007. if (mac_addr_ad1_valid) {
  1008. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  1009. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  1010. return QDF_STATUS_SUCCESS;
  1011. }
  1012. return QDF_STATUS_E_FAILURE;
  1013. }
  1014. /*
  1015. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1016. * in the packet
  1017. *
  1018. * @buf: pointer to the start of RX PKT TLV header
  1019. * @mac_addr: pointer to mac address
  1020. * Return: sucess/failure
  1021. */
  1022. static inline
  1023. QDF_STATUS hal_rx_mpdu_get_addr2(uint8_t *buf, uint8_t *mac_addr)
  1024. {
  1025. struct __attribute__((__packed__)) hal_addr2 {
  1026. uint16_t ad2_15_0;
  1027. uint32_t ad2_47_16;
  1028. };
  1029. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1030. struct rx_mpdu_start *mpdu_start =
  1031. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1032. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  1033. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  1034. uint32_t mac_addr_ad2_valid;
  1035. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  1036. if (mac_addr_ad2_valid) {
  1037. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  1038. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  1039. return QDF_STATUS_SUCCESS;
  1040. }
  1041. return QDF_STATUS_E_FAILURE;
  1042. }
  1043. /*******************************************************************************
  1044. * RX ERROR APIS
  1045. ******************************************************************************/
  1046. /*******************************************************************************
  1047. * RX REO ERROR APIS
  1048. ******************************************************************************/
  1049. #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \
  1050. ((struct rx_msdu_details *) \
  1051. _OFFSET_TO_BYTE_PTR((link_desc),\
  1052. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
  1053. #define HAL_RX_NUM_MSDU_DESC 6
  1054. struct hal_rx_msdu_list {
  1055. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1056. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1057. };
  1058. struct hal_buf_info {
  1059. uint64_t paddr;
  1060. uint32_t sw_cookie;
  1061. };
  1062. /**
  1063. * hal_rx_msdu_link_desc_get: API to get the MSDU information
  1064. * from the MSDU link descriptor
  1065. *
  1066. * @ msdu_link_desc: Opaque pointer used by HAL to get to the
  1067. * MSDU link descriptor (struct rx_msdu_link)
  1068. * @ msdu_list: Return the list of MSDUs contained in this link descriptor
  1069. * Return: void
  1070. */
  1071. static inline void hal_rx_msdu_list_get(void *msdu_link_desc,
  1072. struct hal_rx_msdu_list *msdu_list, uint8_t *num_msdus)
  1073. {
  1074. struct rx_msdu_details *msdu_details;
  1075. struct rx_msdu_desc_info *msdu_desc_info;
  1076. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1077. int i;
  1078. *num_msdus = 0;
  1079. msdu_details = HAL_RX_LINK_DESC_MSDU0_PTR(msdu_link);
  1080. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1081. msdu_desc_info = HAL_RX_MSDU_DESC_INFO_GET(&msdu_details[i]);
  1082. msdu_list->msdu_info[i].msdu_flags =
  1083. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1084. msdu_list->msdu_info[i].msdu_len =
  1085. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1086. msdu_list->sw_cookie[i] =
  1087. HAL_RX_BUF_COOKIE_GET(
  1088. &msdu_details[i].buffer_addr_info_details);
  1089. }
  1090. *num_msdus = i;
  1091. }
  1092. /**
  1093. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1094. * cookie from the REO destination ring element
  1095. *
  1096. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1097. * the current descriptor
  1098. * @ buf_info: structure to return the buffer information
  1099. * Return: void
  1100. */
  1101. static inline void hal_rx_reo_buf_paddr_get(void *rx_desc,
  1102. struct hal_buf_info *buf_info)
  1103. {
  1104. struct reo_destination_ring *reo_ring =
  1105. (struct reo_destination_ring *)rx_desc;
  1106. buf_info->paddr =
  1107. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1108. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1109. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1110. }
  1111. /**
  1112. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1113. *
  1114. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1115. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1116. * descriptor
  1117. */
  1118. enum hal_rx_reo_buf_type {
  1119. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1120. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1121. };
  1122. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1123. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1124. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1125. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1126. /**
  1127. * enum hal_reo_error_code: Error code describing the type of error detected
  1128. *
  1129. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1130. * REO_ENTRANCE ring is set to 0
  1131. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1132. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1133. * having been setup
  1134. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1135. * Retry bit set: duplicate frame
  1136. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1137. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1138. * received with 2K jump in SN
  1139. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1140. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1141. * with SN falling within the OOR window
  1142. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1143. * OOR window
  1144. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1145. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1146. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1147. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1148. * of the ‘Seq_2k_error_detected_flag’ been set in the REO Queue descriptor
  1149. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1150. * of the ‘pn_error_detected_flag’ been set in the REO Queue descriptor
  1151. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1152. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1153. * in the process of making updates to this descriptor
  1154. */
  1155. enum hal_reo_error_code {
  1156. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1157. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1158. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1159. HAL_REO_ERR_NON_BA_DUPLICATE,
  1160. HAL_REO_ERR_BA_DUPLICATE,
  1161. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1162. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1163. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1164. HAL_REO_ERR_BAR_FRAME_OOR,
  1165. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1166. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1167. HAL_REO_ERR_PN_CHECK_FAILED,
  1168. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1169. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1170. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET
  1171. };
  1172. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1173. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1174. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1175. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1176. /**
  1177. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1178. * PN check failure
  1179. *
  1180. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1181. *
  1182. * Return: true: error caused by PN check, false: other error
  1183. */
  1184. static inline bool hal_rx_reo_is_pn_error(void *rx_desc)
  1185. {
  1186. struct reo_destination_ring *reo_desc =
  1187. (struct reo_destination_ring *)rx_desc;
  1188. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1189. HAL_REO_ERR_PN_CHECK_FAILED) |
  1190. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1191. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1192. true : false;
  1193. }
  1194. /**
  1195. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1196. * the sequence number
  1197. *
  1198. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1199. *
  1200. * Return: true: error caused by 2K jump, false: other error
  1201. */
  1202. static inline bool hal_rx_reo_is_2k_jump(void *rx_desc)
  1203. {
  1204. struct reo_destination_ring *reo_desc =
  1205. (struct reo_destination_ring *)rx_desc;
  1206. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1207. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1208. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1209. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1210. true : false;
  1211. }
  1212. /**
  1213. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1214. *
  1215. * @ soc : HAL version of the SOC pointer
  1216. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1217. * @ buf_addr_info : void pointer to the buffer_addr_info
  1218. *
  1219. * Return: void
  1220. */
  1221. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1222. static inline void hal_rx_msdu_link_desc_set(struct hal_soc *soc,
  1223. void *src_srng_desc, void *buf_addr_info)
  1224. {
  1225. struct wbm_release_ring *wbm_rel_srng =
  1226. (struct wbm_release_ring *)src_srng_desc;
  1227. /* Structure copy !!! */
  1228. wbm_rel_srng->released_buff_or_desc_addr_info =
  1229. *((struct buffer_addr_info *)buf_addr_info);
  1230. }
  1231. /*
  1232. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1233. * REO entrance ring
  1234. *
  1235. * @ soc: HAL version of the SOC pointer
  1236. * @ pa: Physical address of the MSDU Link Descriptor
  1237. * @ cookie: SW cookie to get to the virtual address
  1238. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1239. * to the error enabled REO queue
  1240. *
  1241. * Return: void
  1242. */
  1243. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1244. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1245. {
  1246. /* TODO */
  1247. }
  1248. /**
  1249. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1250. * BUFFER_ADDR_INFO, give the RX descriptor
  1251. * (Assumption -- BUFFER_ADDR_INFO is the
  1252. * first field in the descriptor structure)
  1253. */
  1254. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) ((void *)(ring_desc))
  1255. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1256. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1257. /**
  1258. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1259. * from the BUFFER_ADDR_INFO structure
  1260. * given a REO destination ring descriptor.
  1261. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1262. *
  1263. * Return: uint8_t (value of the return_buffer_manager)
  1264. */
  1265. static inline
  1266. uint8_t hal_rx_ret_buf_manager_get(void *ring_desc)
  1267. {
  1268. /*
  1269. * The following macro takes buf_addr_info as argument,
  1270. * but since buf_addr_info is the first field in ring_desc
  1271. * Hence the following call is OK
  1272. */
  1273. return HAL_RX_BUF_RBM_GET(ring_desc);
  1274. }
  1275. /*******************************************************************************
  1276. * RX WBM ERROR APIS
  1277. ******************************************************************************/
  1278. /**
  1279. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1280. * release of this buffer or descriptor
  1281. *
  1282. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1283. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1284. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1285. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1286. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1287. */
  1288. enum hal_rx_wbm_error_source {
  1289. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1290. HAL_RX_WBM_ERR_SRC_RXDMA,
  1291. HAL_RX_WBM_ERR_SRC_REO,
  1292. HAL_RX_WBM_ERR_SRC_FW,
  1293. HAL_RX_WBM_ERR_SRC_SW,
  1294. };
  1295. #define HAL_RX_WBM_ERR_SRC_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1296. (WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_OFFSET >> 2))) & \
  1297. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_MASK) >> \
  1298. WBM_RELEASE_RING_2_RELEASE_SOURCE_MODULE_LSB)
  1299. /**
  1300. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1301. * released
  1302. *
  1303. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1304. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1305. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1306. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1307. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1308. */
  1309. enum hal_rx_wbm_buf_type {
  1310. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1311. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1312. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1313. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1314. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1315. };
  1316. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1317. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  1318. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  1319. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  1320. /**
  1321. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  1322. * the frame to this release ring
  1323. *
  1324. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  1325. * frame to this queue
  1326. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  1327. * received routing instructions. No error within REO was detected
  1328. */
  1329. enum hal_rx_wbm_reo_push_reason {
  1330. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  1331. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  1332. };
  1333. #define HAL_RX_WBM_REO_PUSH_REASON_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1334. (WBM_RELEASE_RING_2_REO_PUSH_REASON_OFFSET >> 2))) & \
  1335. WBM_RELEASE_RING_2_REO_PUSH_REASON_MASK) >> \
  1336. WBM_RELEASE_RING_2_REO_PUSH_REASON_LSB)
  1337. #define HAL_RX_WBM_REO_ERROR_CODE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1338. (WBM_RELEASE_RING_2_REO_ERROR_CODE_OFFSET >> 2))) & \
  1339. WBM_RELEASE_RING_2_REO_ERROR_CODE_MASK) >> \
  1340. WBM_RELEASE_RING_2_REO_ERROR_CODE_LSB)
  1341. /**
  1342. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  1343. * this release ring
  1344. *
  1345. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  1346. * this frame to this queue
  1347. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  1348. * per received routing instructions. No error within RXDMA was detected
  1349. */
  1350. enum hal_rx_wbm_rxdma_push_reason {
  1351. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  1352. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  1353. };
  1354. #define HAL_RX_WBM_RXDMA_PUSH_REASON_GET(wbm_desc) \
  1355. (((*(((uint32_t *) wbm_desc) + \
  1356. (WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_OFFSET >> 2))) & \
  1357. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_MASK) >> \
  1358. WBM_RELEASE_RING_2_RXDMA_PUSH_REASON_LSB)
  1359. #define HAL_RX_WBM_RXDMA_ERROR_CODE_GET(wbm_desc) \
  1360. (((*(((uint32_t *) wbm_desc) + \
  1361. (WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_OFFSET >> 2))) & \
  1362. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_MASK) >> \
  1363. WBM_RELEASE_RING_2_RXDMA_ERROR_CODE_LSB)
  1364. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  1365. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  1366. wbm_desc)->released_buff_or_desc_addr_info)
  1367. /**
  1368. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  1369. * humman readable format.
  1370. * @ rx_attn: pointer the rx_attention TLV in pkt.
  1371. * @ dbg_level: log level.
  1372. *
  1373. * Return: void
  1374. */
  1375. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  1376. uint8_t dbg_level)
  1377. {
  1378. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1379. "\n--------------------\n"
  1380. "rx_attention tlv \n"
  1381. "\n--------------------\n"
  1382. "rxpcu_mpdu_filter_in_category : %d\n"
  1383. "sw_frame_group_id : %d\n"
  1384. "reserved_0 : %d\n"
  1385. "phy_ppdu_id : %d\n"
  1386. "first_mpdu : %d\n"
  1387. "reserved_1a : %d\n"
  1388. "mcast_bcast : %d\n"
  1389. "ast_index_not_found : %d\n"
  1390. "ast_index_timeout : %d\n"
  1391. "power_mgmt : %d\n"
  1392. "non_qos : %d\n"
  1393. "null_data : %d\n"
  1394. "mgmt_type : %d\n"
  1395. "ctrl_type : %d\n"
  1396. "more_data : %d\n"
  1397. "eosp : %d\n"
  1398. "a_msdu_error : %d\n"
  1399. "fragment_flag : %d\n"
  1400. "order : %d\n"
  1401. "cce_match : %d\n"
  1402. "overflow_err : %d\n"
  1403. "msdu_length_err : %d\n"
  1404. "tcp_udp_chksum_fail : %d\n"
  1405. "ip_chksum_fail : %d\n"
  1406. "sa_idx_invalid : %d\n"
  1407. "da_idx_invalid : %d\n"
  1408. "reserved_1b : %d\n"
  1409. "rx_in_tx_decrypt_byp : %d\n"
  1410. "encrypt_required : %d\n"
  1411. "directed : %d\n"
  1412. "buffer_fragment : %d\n"
  1413. "mpdu_length_err : %d\n"
  1414. "tkip_mic_err : %d\n"
  1415. "decrypt_err : %d\n"
  1416. "unencrypted_frame_err : %d\n"
  1417. "fcs_err : %d\n"
  1418. "flow_idx_timeout : %d\n"
  1419. "flow_idx_invalid : %d\n"
  1420. "wifi_parser_error : %d\n"
  1421. "amsdu_parser_error : %d\n"
  1422. "sa_idx_timeout : %d\n"
  1423. "da_idx_timeout : %d\n"
  1424. "msdu_limit_error : %d\n"
  1425. "da_is_valid : %d\n"
  1426. "da_is_mcbc : %d\n"
  1427. "sa_is_valid : %d\n"
  1428. "decrypt_status_code : %d\n"
  1429. "rx_bitmap_not_updated : %d\n"
  1430. "reserved_2 : %d\n"
  1431. "msdu_done : %d\n",
  1432. rx_attn->rxpcu_mpdu_filter_in_category,
  1433. rx_attn->sw_frame_group_id,
  1434. rx_attn->reserved_0,
  1435. rx_attn->phy_ppdu_id,
  1436. rx_attn->first_mpdu,
  1437. rx_attn->reserved_1a,
  1438. rx_attn->mcast_bcast,
  1439. rx_attn->ast_index_not_found,
  1440. rx_attn->ast_index_timeout,
  1441. rx_attn->power_mgmt,
  1442. rx_attn->non_qos,
  1443. rx_attn->null_data,
  1444. rx_attn->mgmt_type,
  1445. rx_attn->ctrl_type,
  1446. rx_attn->more_data,
  1447. rx_attn->eosp,
  1448. rx_attn->a_msdu_error,
  1449. rx_attn->fragment_flag,
  1450. rx_attn->order,
  1451. rx_attn->cce_match,
  1452. rx_attn->overflow_err,
  1453. rx_attn->msdu_length_err,
  1454. rx_attn->tcp_udp_chksum_fail,
  1455. rx_attn->ip_chksum_fail,
  1456. rx_attn->sa_idx_invalid,
  1457. rx_attn->da_idx_invalid,
  1458. rx_attn->reserved_1b,
  1459. rx_attn->rx_in_tx_decrypt_byp,
  1460. rx_attn->encrypt_required,
  1461. rx_attn->directed,
  1462. rx_attn->buffer_fragment,
  1463. rx_attn->mpdu_length_err,
  1464. rx_attn->tkip_mic_err,
  1465. rx_attn->decrypt_err,
  1466. rx_attn->unencrypted_frame_err,
  1467. rx_attn->fcs_err,
  1468. rx_attn->flow_idx_timeout,
  1469. rx_attn->flow_idx_invalid,
  1470. rx_attn->wifi_parser_error,
  1471. rx_attn->amsdu_parser_error,
  1472. rx_attn->sa_idx_timeout,
  1473. rx_attn->da_idx_timeout,
  1474. rx_attn->msdu_limit_error,
  1475. rx_attn->da_is_valid,
  1476. rx_attn->da_is_mcbc,
  1477. rx_attn->sa_is_valid,
  1478. rx_attn->decrypt_status_code,
  1479. rx_attn->rx_bitmap_not_updated,
  1480. rx_attn->reserved_2,
  1481. rx_attn->msdu_done);
  1482. }
  1483. /**
  1484. * hal_rx_dump_mpdu_start_tlv: dump RX mpdu_start TLV in structured
  1485. * human readable format.
  1486. * @ mpdu_start: pointer the rx_attention TLV in pkt.
  1487. * @ dbg_level: log level.
  1488. *
  1489. * Return: void
  1490. */
  1491. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  1492. uint8_t dbg_level)
  1493. {
  1494. struct rx_mpdu_info *mpdu_info =
  1495. (struct rx_mpdu_info *) &mpdu_start->rx_mpdu_info_details;
  1496. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1497. "\n--------------------\n"
  1498. "rx_mpdu_start tlv \n"
  1499. "--------------------\n"
  1500. "rxpcu_mpdu_filter_in_category: %d\n"
  1501. "sw_frame_group_id: %d\n"
  1502. "ndp_frame: %d\n"
  1503. "phy_err: %d\n"
  1504. "phy_err_during_mpdu_header: %d\n"
  1505. "protocol_version_err: %d\n"
  1506. "ast_based_lookup_valid: %d\n"
  1507. "phy_ppdu_id: %d\n"
  1508. "ast_index: %d\n"
  1509. "sw_peer_id: %d\n"
  1510. "mpdu_frame_control_valid: %d\n"
  1511. "mpdu_duration_valid: %d\n"
  1512. "mac_addr_ad1_valid: %d\n"
  1513. "mac_addr_ad2_valid: %d\n"
  1514. "mac_addr_ad3_valid: %d\n"
  1515. "mac_addr_ad4_valid: %d\n"
  1516. "mpdu_sequence_control_valid: %d\n"
  1517. "mpdu_qos_control_valid: %d\n"
  1518. "mpdu_ht_control_valid: %d\n"
  1519. "frame_encryption_info_valid: %d\n"
  1520. "fr_ds: %d\n"
  1521. "to_ds: %d\n"
  1522. "encrypted: %d\n"
  1523. "mpdu_retry: %d\n"
  1524. "mpdu_sequence_number: %d\n"
  1525. "epd_en: %d\n"
  1526. "all_frames_shall_be_encrypted: %d\n"
  1527. "encrypt_type: %d\n"
  1528. "mesh_sta: %d\n"
  1529. "bssid_hit: %d\n"
  1530. "bssid_number: %d\n"
  1531. "tid: %d\n"
  1532. "pn_31_0: %d\n"
  1533. "pn_63_32: %d\n"
  1534. "pn_95_64: %d\n"
  1535. "pn_127_96: %d\n"
  1536. "peer_meta_data: %d\n"
  1537. "rxpt_classify_info.reo_destination_indication: %d\n"
  1538. "rxpt_classify_info.use_flow_id_toeplitz_clfy: %d\n"
  1539. "rx_reo_queue_desc_addr_31_0: %d\n"
  1540. "rx_reo_queue_desc_addr_39_32: %d\n"
  1541. "receive_queue_number: %d\n"
  1542. "pre_delim_err_warning: %d\n"
  1543. "first_delim_err: %d\n"
  1544. "key_id_octet: %d\n"
  1545. "new_peer_entry: %d\n"
  1546. "decrypt_needed: %d\n"
  1547. "decap_type: %d\n"
  1548. "rx_insert_vlan_c_tag_padding: %d\n"
  1549. "rx_insert_vlan_s_tag_padding: %d\n"
  1550. "strip_vlan_c_tag_decap: %d\n"
  1551. "strip_vlan_s_tag_decap: %d\n"
  1552. "pre_delim_count: %d\n"
  1553. "ampdu_flag: %d\n"
  1554. "bar_frame: %d\n"
  1555. "mpdu_length: %d\n"
  1556. "first_mpdu: %d\n"
  1557. "mcast_bcast: %d\n"
  1558. "ast_index_not_found: %d\n"
  1559. "ast_index_timeout: %d\n"
  1560. "power_mgmt: %d\n"
  1561. "non_qos: %d\n"
  1562. "null_data: %d\n"
  1563. "mgmt_type: %d\n"
  1564. "ctrl_type: %d\n"
  1565. "more_data: %d\n"
  1566. "eosp: %d\n"
  1567. "fragment_flag: %d\n"
  1568. "order: %d\n"
  1569. "u_apsd_trigger: %d\n"
  1570. "encrypt_required: %d\n"
  1571. "directed: %d\n"
  1572. "mpdu_frame_control_field: %d\n"
  1573. "mpdu_duration_field: %d\n"
  1574. "mac_addr_ad1_31_0: %d\n"
  1575. "mac_addr_ad1_47_32: %d\n"
  1576. "mac_addr_ad2_15_0: %d\n"
  1577. "mac_addr_ad2_47_16: %d\n"
  1578. "mac_addr_ad3_31_0: %d\n"
  1579. "mac_addr_ad3_47_32: %d\n"
  1580. "mpdu_sequence_control_field: %d\n"
  1581. "mac_addr_ad4_31_0: %d\n"
  1582. "mac_addr_ad4_47_32: %d\n"
  1583. "mpdu_qos_control_field: %d\n"
  1584. "mpdu_ht_control_field: %d\n",
  1585. mpdu_info->rxpcu_mpdu_filter_in_category,
  1586. mpdu_info->sw_frame_group_id,
  1587. mpdu_info->ndp_frame,
  1588. mpdu_info->phy_err,
  1589. mpdu_info->phy_err_during_mpdu_header,
  1590. mpdu_info->protocol_version_err,
  1591. mpdu_info->ast_based_lookup_valid,
  1592. mpdu_info->phy_ppdu_id,
  1593. mpdu_info->ast_index,
  1594. mpdu_info->sw_peer_id,
  1595. mpdu_info->mpdu_frame_control_valid,
  1596. mpdu_info->mpdu_duration_valid,
  1597. mpdu_info->mac_addr_ad1_valid,
  1598. mpdu_info->mac_addr_ad2_valid,
  1599. mpdu_info->mac_addr_ad3_valid,
  1600. mpdu_info->mac_addr_ad4_valid,
  1601. mpdu_info->mpdu_sequence_control_valid,
  1602. mpdu_info->mpdu_qos_control_valid,
  1603. mpdu_info->mpdu_ht_control_valid,
  1604. mpdu_info->frame_encryption_info_valid,
  1605. mpdu_info->fr_ds,
  1606. mpdu_info->to_ds,
  1607. mpdu_info->encrypted,
  1608. mpdu_info->mpdu_retry,
  1609. mpdu_info->mpdu_sequence_number,
  1610. mpdu_info->epd_en,
  1611. mpdu_info->all_frames_shall_be_encrypted,
  1612. mpdu_info->encrypt_type,
  1613. mpdu_info->mesh_sta,
  1614. mpdu_info->bssid_hit,
  1615. mpdu_info->bssid_number,
  1616. mpdu_info->tid,
  1617. mpdu_info->pn_31_0,
  1618. mpdu_info->pn_63_32,
  1619. mpdu_info->pn_95_64,
  1620. mpdu_info->pn_127_96,
  1621. mpdu_info->peer_meta_data,
  1622. mpdu_info->rxpt_classify_info_details.reo_destination_indication,
  1623. mpdu_info->rxpt_classify_info_details.use_flow_id_toeplitz_clfy,
  1624. mpdu_info->rx_reo_queue_desc_addr_31_0,
  1625. mpdu_info->rx_reo_queue_desc_addr_39_32,
  1626. mpdu_info->receive_queue_number,
  1627. mpdu_info->pre_delim_err_warning,
  1628. mpdu_info->first_delim_err,
  1629. mpdu_info->key_id_octet,
  1630. mpdu_info->new_peer_entry,
  1631. mpdu_info->decrypt_needed,
  1632. mpdu_info->decap_type,
  1633. mpdu_info->rx_insert_vlan_c_tag_padding,
  1634. mpdu_info->rx_insert_vlan_s_tag_padding,
  1635. mpdu_info->strip_vlan_c_tag_decap,
  1636. mpdu_info->strip_vlan_s_tag_decap,
  1637. mpdu_info->pre_delim_count,
  1638. mpdu_info->ampdu_flag,
  1639. mpdu_info->bar_frame,
  1640. mpdu_info->mpdu_length,
  1641. mpdu_info->first_mpdu,
  1642. mpdu_info->mcast_bcast,
  1643. mpdu_info->ast_index_not_found,
  1644. mpdu_info->ast_index_timeout,
  1645. mpdu_info->power_mgmt,
  1646. mpdu_info->non_qos,
  1647. mpdu_info->null_data,
  1648. mpdu_info->mgmt_type,
  1649. mpdu_info->ctrl_type,
  1650. mpdu_info->more_data,
  1651. mpdu_info->eosp,
  1652. mpdu_info->fragment_flag,
  1653. mpdu_info->order,
  1654. mpdu_info->u_apsd_trigger,
  1655. mpdu_info->encrypt_required,
  1656. mpdu_info->directed,
  1657. mpdu_info->mpdu_frame_control_field,
  1658. mpdu_info->mpdu_duration_field,
  1659. mpdu_info->mac_addr_ad1_31_0,
  1660. mpdu_info->mac_addr_ad1_47_32,
  1661. mpdu_info->mac_addr_ad2_15_0,
  1662. mpdu_info->mac_addr_ad2_47_16,
  1663. mpdu_info->mac_addr_ad3_31_0,
  1664. mpdu_info->mac_addr_ad3_47_32,
  1665. mpdu_info->mpdu_sequence_control_field,
  1666. mpdu_info->mac_addr_ad4_31_0,
  1667. mpdu_info->mac_addr_ad4_47_32,
  1668. mpdu_info->mpdu_qos_control_field,
  1669. mpdu_info->mpdu_ht_control_field);
  1670. }
  1671. /**
  1672. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  1673. * human readable format.
  1674. * @ msdu_start: pointer the msdu_start TLV in pkt.
  1675. * @ dbg_level: log level.
  1676. *
  1677. * Return: void
  1678. */
  1679. static void hal_rx_dump_msdu_start_tlv(struct rx_msdu_start *msdu_start,
  1680. uint8_t dbg_level)
  1681. {
  1682. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1683. "\n--------------------\n"
  1684. "rx_msdu_start tlv \n"
  1685. "--------------------\n"
  1686. "rxpcu_mpdu_filter_in_category: %d\n"
  1687. "sw_frame_group_id: %d\n"
  1688. "phy_ppdu_id: %d\n"
  1689. "msdu_length: %d\n"
  1690. "ipsec_esp: %d\n"
  1691. "l3_offset: %d\n"
  1692. "ipsec_ah: %d\n"
  1693. "l4_offset: %d\n"
  1694. "msdu_number: %d\n"
  1695. "decap_format: %d\n"
  1696. "ipv4_proto: %d\n"
  1697. "ipv6_proto: %d\n"
  1698. "tcp_proto: %d\n"
  1699. "udp_proto: %d\n"
  1700. "ip_frag: %d\n"
  1701. "tcp_only_ack: %d\n"
  1702. "da_is_bcast_mcast: %d\n"
  1703. "toeplitz_hash: %d\n"
  1704. "ip4_protocol_ip6_next_header: %d\n"
  1705. "toeplitz_hash_2_or_4: %d\n"
  1706. "flow_id_toeplitz: %d\n"
  1707. "user_rssi: %d\n"
  1708. "pkt_type: %d\n"
  1709. "stbc: %d\n"
  1710. "sgi: %d\n"
  1711. "rate_mcs: %d\n"
  1712. "receive_bandwidth: %d\n"
  1713. "reception_type: %d\n"
  1714. "nss: %d\n"
  1715. "ppdu_start_timestamp: %d\n"
  1716. "sw_phy_meta_data: %d\n",
  1717. msdu_start->rxpcu_mpdu_filter_in_category,
  1718. msdu_start->sw_frame_group_id,
  1719. msdu_start->phy_ppdu_id,
  1720. msdu_start->msdu_length,
  1721. msdu_start->ipsec_esp,
  1722. msdu_start->l3_offset,
  1723. msdu_start->ipsec_ah,
  1724. msdu_start->l4_offset,
  1725. msdu_start->msdu_number,
  1726. msdu_start->decap_format,
  1727. msdu_start->ipv4_proto,
  1728. msdu_start->ipv6_proto,
  1729. msdu_start->tcp_proto,
  1730. msdu_start->udp_proto,
  1731. msdu_start->ip_frag,
  1732. msdu_start->tcp_only_ack,
  1733. msdu_start->da_is_bcast_mcast,
  1734. msdu_start->toeplitz_hash,
  1735. msdu_start->ip4_protocol_ip6_next_header,
  1736. msdu_start->toeplitz_hash_2_or_4,
  1737. msdu_start->flow_id_toeplitz,
  1738. msdu_start->user_rssi,
  1739. msdu_start->pkt_type,
  1740. msdu_start->stbc,
  1741. msdu_start->sgi,
  1742. msdu_start->rate_mcs,
  1743. msdu_start->receive_bandwidth,
  1744. msdu_start->reception_type,
  1745. msdu_start->nss,
  1746. msdu_start->ppdu_start_timestamp,
  1747. msdu_start->sw_phy_meta_data);
  1748. }
  1749. /**
  1750. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  1751. * human readable format.
  1752. * @ msdu_end: pointer the msdu_end TLV in pkt.
  1753. * @ dbg_level: log level.
  1754. *
  1755. * Return: void
  1756. */
  1757. static inline void hal_rx_dump_msdu_end_tlv(struct rx_msdu_end *msdu_end,
  1758. uint8_t dbg_level)
  1759. {
  1760. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1761. "\n--------------------\n"
  1762. "rx_msdu_end tlv \n"
  1763. "--------------------\n"
  1764. "rxpcu_mpdu_filter_in_category: %d\n"
  1765. "sw_frame_group_id: %d\n"
  1766. "phy_ppdu_id: %d\n"
  1767. "ip_hdr_chksum: %d\n"
  1768. "tcp_udp_chksum: %d\n"
  1769. "key_id_octet: %d\n"
  1770. "cce_super_rule: %d\n"
  1771. "cce_classify_not_done_truncat: %d\n"
  1772. "cce_classify_not_done_cce_dis: %d\n"
  1773. "ext_wapi_pn_63_48: %d\n"
  1774. "ext_wapi_pn_95_64: %d\n"
  1775. "ext_wapi_pn_127_96: %d\n"
  1776. "reported_mpdu_length: %d\n"
  1777. "first_msdu: %d\n"
  1778. "last_msdu: %d\n"
  1779. "sa_idx_timeout: %d\n"
  1780. "da_idx_timeout: %d\n"
  1781. "msdu_limit_error: %d\n"
  1782. "flow_idx_timeout: %d\n"
  1783. "flow_idx_invalid: %d\n"
  1784. "wifi_parser_error: %d\n"
  1785. "amsdu_parser_error: %d\n"
  1786. "sa_is_valid: %d\n"
  1787. "da_is_valid: %d\n"
  1788. "da_is_mcbc: %d\n"
  1789. "l3_header_padding: %d\n"
  1790. "ipv6_options_crc: %d\n"
  1791. "tcp_seq_number: %d\n"
  1792. "tcp_ack_number: %d\n"
  1793. "tcp_flag: %d\n"
  1794. "lro_eligible: %d\n"
  1795. "window_size: %d\n"
  1796. "da_offset: %d\n"
  1797. "sa_offset: %d\n"
  1798. "da_offset_valid: %d\n"
  1799. "sa_offset_valid: %d\n"
  1800. "type_offset: %d\n"
  1801. "rule_indication_31_0: %d\n"
  1802. "rule_indication_63_32: %d\n"
  1803. "sa_idx: %d\n"
  1804. "da_idx: %d\n"
  1805. "msdu_drop: %d\n"
  1806. "reo_destination_indication: %d\n"
  1807. "flow_idx: %d\n"
  1808. "fse_metadata: %d\n"
  1809. "cce_metadata: %d\n"
  1810. "sa_sw_peer_id: %d\n",
  1811. msdu_end->rxpcu_mpdu_filter_in_category,
  1812. msdu_end->sw_frame_group_id,
  1813. msdu_end->phy_ppdu_id,
  1814. msdu_end->ip_hdr_chksum,
  1815. msdu_end->tcp_udp_chksum,
  1816. msdu_end->key_id_octet,
  1817. msdu_end->cce_super_rule,
  1818. msdu_end->cce_classify_not_done_truncate,
  1819. msdu_end->cce_classify_not_done_cce_dis,
  1820. msdu_end->ext_wapi_pn_63_48,
  1821. msdu_end->ext_wapi_pn_95_64,
  1822. msdu_end->ext_wapi_pn_127_96,
  1823. msdu_end->reported_mpdu_length,
  1824. msdu_end->first_msdu,
  1825. msdu_end->last_msdu,
  1826. msdu_end->sa_idx_timeout,
  1827. msdu_end->da_idx_timeout,
  1828. msdu_end->msdu_limit_error,
  1829. msdu_end->flow_idx_timeout,
  1830. msdu_end->flow_idx_invalid,
  1831. msdu_end->wifi_parser_error,
  1832. msdu_end->amsdu_parser_error,
  1833. msdu_end->sa_is_valid,
  1834. msdu_end->da_is_valid,
  1835. msdu_end->da_is_mcbc,
  1836. msdu_end->l3_header_padding,
  1837. msdu_end->ipv6_options_crc,
  1838. msdu_end->tcp_seq_number,
  1839. msdu_end->tcp_ack_number,
  1840. msdu_end->tcp_flag,
  1841. msdu_end->lro_eligible,
  1842. msdu_end->window_size,
  1843. msdu_end->da_offset,
  1844. msdu_end->sa_offset,
  1845. msdu_end->da_offset_valid,
  1846. msdu_end->sa_offset_valid,
  1847. msdu_end->type_offset,
  1848. msdu_end->rule_indication_31_0,
  1849. msdu_end->rule_indication_63_32,
  1850. msdu_end->sa_idx,
  1851. msdu_end->da_idx,
  1852. msdu_end->msdu_drop,
  1853. msdu_end->reo_destination_indication,
  1854. msdu_end->flow_idx,
  1855. msdu_end->fse_metadata,
  1856. msdu_end->cce_metadata,
  1857. msdu_end->sa_sw_peer_id);
  1858. }
  1859. /**
  1860. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  1861. * human readable format.
  1862. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  1863. * @ dbg_level: log level.
  1864. *
  1865. * Return: void
  1866. */
  1867. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  1868. uint8_t dbg_level)
  1869. {
  1870. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1871. "\n--------------------\n"
  1872. "rx_mpdu_end tlv \n"
  1873. "--------------------\n"
  1874. "rxpcu_mpdu_filter_in_category: %d\n"
  1875. "sw_frame_group_id: %d\n"
  1876. "phy_ppdu_id: %d\n"
  1877. "unsup_ktype_short_frame: %d\n"
  1878. "rx_in_tx_decrypt_byp: %d\n"
  1879. "overflow_err: %d\n"
  1880. "mpdu_length_err: %d\n"
  1881. "tkip_mic_err: %d\n"
  1882. "decrypt_err: %d\n"
  1883. "unencrypted_frame_err: %d\n"
  1884. "pn_fields_contain_valid_info: %d\n"
  1885. "fcs_err: %d\n"
  1886. "msdu_length_err: %d\n"
  1887. "rxdma0_destination_ring: %d\n"
  1888. "rxdma1_destination_ring: %d\n"
  1889. "decrypt_status_code: %d\n"
  1890. "rx_bitmap_not_updated: %d\n",
  1891. mpdu_end->rxpcu_mpdu_filter_in_category,
  1892. mpdu_end->sw_frame_group_id,
  1893. mpdu_end->phy_ppdu_id,
  1894. mpdu_end->unsup_ktype_short_frame,
  1895. mpdu_end->rx_in_tx_decrypt_byp,
  1896. mpdu_end->overflow_err,
  1897. mpdu_end->mpdu_length_err,
  1898. mpdu_end->tkip_mic_err,
  1899. mpdu_end->decrypt_err,
  1900. mpdu_end->unencrypted_frame_err,
  1901. mpdu_end->pn_fields_contain_valid_info,
  1902. mpdu_end->fcs_err,
  1903. mpdu_end->msdu_length_err,
  1904. mpdu_end->rxdma0_destination_ring,
  1905. mpdu_end->rxdma1_destination_ring,
  1906. mpdu_end->decrypt_status_code,
  1907. mpdu_end->rx_bitmap_not_updated);
  1908. }
  1909. /**
  1910. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  1911. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  1912. * @ dbg_level: log level.
  1913. *
  1914. * Return: void
  1915. */
  1916. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_hdr_tlv *pkt_hdr_tlv,
  1917. uint8_t dbg_level)
  1918. {
  1919. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  1920. "\n---------------\n"
  1921. "rx_pkt_hdr_tlv \n"
  1922. "---------------\n"
  1923. "phy_ppdu_id %d \n",
  1924. pkt_hdr_tlv->phy_ppdu_id);
  1925. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, dbg_level,
  1926. pkt_hdr_tlv->rx_pkt_hdr, 128);
  1927. }
  1928. /**
  1929. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  1930. * RX TLVs
  1931. * @ buf: pointer the pkt buffer.
  1932. * @ dbg_level: log level.
  1933. *
  1934. * Return: void
  1935. */
  1936. static inline void hal_rx_dump_pkt_tlvs(uint8_t *buf, uint8_t dbg_level)
  1937. {
  1938. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *) buf;
  1939. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1940. struct rx_mpdu_start *mpdu_start =
  1941. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1942. struct rx_msdu_start *msdu_start =
  1943. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1944. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1945. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1946. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  1947. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  1948. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  1949. hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  1950. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  1951. hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  1952. hal_rx_dump_pkt_hdr_tlv(pkt_hdr_tlv, dbg_level);
  1953. }
  1954. #endif /* _HAL_RX_H */