sde_crtc.c 212 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include "sde_kms.h"
  31. #include "sde_hw_lm.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_hw_dspp.h"
  34. #include "sde_crtc.h"
  35. #include "sde_plane.h"
  36. #include "sde_hw_util.h"
  37. #include "sde_hw_catalog.h"
  38. #include "sde_color_processing.h"
  39. #include "sde_encoder.h"
  40. #include "sde_connector.h"
  41. #include "sde_vbif.h"
  42. #include "sde_power_handle.h"
  43. #include "sde_core_perf.h"
  44. #include "sde_trace.h"
  45. #include "msm_drv.h"
  46. #include "sde_vm.h"
  47. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  48. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  49. struct sde_crtc_custom_events {
  50. u32 event;
  51. int (*func)(struct drm_crtc *crtc, bool en,
  52. struct sde_irq_callback *irq);
  53. };
  54. struct vblank_work {
  55. struct kthread_work work;
  56. int crtc_id;
  57. bool enable;
  58. struct msm_drm_private *priv;
  59. };
  60. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  61. bool en, struct sde_irq_callback *ad_irq);
  62. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  63. bool en, struct sde_irq_callback *idle_irq);
  64. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  65. bool en, struct sde_irq_callback *idle_irq);
  66. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  67. struct sde_irq_callback *noirq);
  68. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  69. bool en, struct sde_irq_callback *idle_irq);
  70. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  71. struct sde_crtc_state *cstate,
  72. void __user *usr_ptr);
  73. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  74. bool en, struct sde_irq_callback *irq);
  75. static struct sde_crtc_custom_events custom_events[] = {
  76. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  77. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  78. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  79. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  80. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  81. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  82. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  83. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  84. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  85. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  86. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  87. };
  88. /* default input fence timeout, in ms */
  89. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  90. /*
  91. * The default input fence timeout is 2 seconds while max allowed
  92. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  93. * tolerance limit.
  94. */
  95. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  96. /* layer mixer index on sde_crtc */
  97. #define LEFT_MIXER 0
  98. #define RIGHT_MIXER 1
  99. #define MISR_BUFF_SIZE 256
  100. /*
  101. * Time period for fps calculation in micro seconds.
  102. * Default value is set to 1 sec.
  103. */
  104. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  105. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  106. #define MAX_FRAME_COUNT 1000
  107. #define MILI_TO_MICRO 1000
  108. #define SKIP_STAGING_PIPE_ZPOS 255
  109. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  110. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  111. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  112. struct drm_crtc_state *state);
  113. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  114. {
  115. struct msm_drm_private *priv;
  116. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  117. SDE_ERROR("invalid crtc\n");
  118. return NULL;
  119. }
  120. priv = crtc->dev->dev_private;
  121. if (!priv || !priv->kms) {
  122. SDE_ERROR("invalid kms\n");
  123. return NULL;
  124. }
  125. return to_sde_kms(priv->kms);
  126. }
  127. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  128. {
  129. struct drm_connector *conn;
  130. struct drm_connector_list_iter conn_iter;
  131. enum sde_wb_usage_type usage_type = 0;
  132. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  133. drm_for_each_connector_iter(conn, &conn_iter) {
  134. if (conn->state && (conn->state->crtc == crtc)
  135. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  136. usage_type = sde_connector_get_property(conn->state,
  137. CONNECTOR_PROP_WB_USAGE_TYPE);
  138. break;
  139. }
  140. }
  141. drm_connector_list_iter_end(&conn_iter);
  142. return usage_type;
  143. }
  144. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  145. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  146. {
  147. struct drm_connector *conn;
  148. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  149. struct drm_connector_list_iter conn_iter;
  150. int i;
  151. if (crtc_state->state) {
  152. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  153. if (conn_state && (conn_state->crtc == crtc)
  154. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  155. virt_conn_state = conn_state;
  156. break;
  157. }
  158. }
  159. } else {
  160. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  161. drm_for_each_connector_iter(conn, &conn_iter) {
  162. if (conn->state && (conn->state->crtc == crtc)
  163. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  164. virt_conn_state = conn->state;
  165. break;
  166. }
  167. }
  168. drm_connector_list_iter_end(&conn_iter);
  169. }
  170. return virt_conn_state;
  171. }
  172. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  173. struct drm_display_mode *mode, u32 *width, u32 *height)
  174. {
  175. struct sde_crtc *sde_crtc;
  176. struct sde_crtc_state *cstate;
  177. struct drm_connector_state *virt_conn_state;
  178. struct sde_connector_state *virt_cstate;
  179. *width = 0;
  180. *height = 0;
  181. if (!crtc || !crtc_state || !mode)
  182. return;
  183. sde_crtc = to_sde_crtc(crtc);
  184. cstate = to_sde_crtc_state(crtc_state);
  185. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  186. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  187. if (cstate->num_ds_enabled) {
  188. *width = cstate->ds_cfg[0].lm_width;
  189. *height = cstate->ds_cfg[0].lm_height;
  190. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  191. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  192. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  193. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  194. } else {
  195. *width = mode->hdisplay / sde_crtc->num_mixers;
  196. *height = mode->vdisplay;
  197. }
  198. }
  199. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  200. struct drm_display_mode *mode, u32 *width, u32 *height)
  201. {
  202. struct sde_crtc *sde_crtc;
  203. struct sde_crtc_state *cstate;
  204. struct drm_connector_state *virt_conn_state;
  205. struct sde_connector_state *virt_cstate;
  206. *width = 0;
  207. *height = 0;
  208. if (!crtc || !crtc_state || !mode)
  209. return;
  210. sde_crtc = to_sde_crtc(crtc);
  211. cstate = to_sde_crtc_state(crtc_state);
  212. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  213. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  214. if (cstate->num_ds_enabled) {
  215. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  216. *height = cstate->ds_cfg[0].lm_height;
  217. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  218. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  219. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  220. } else {
  221. *width = mode->hdisplay;
  222. *height = mode->vdisplay;
  223. }
  224. }
  225. /**
  226. * sde_crtc_calc_fps() - Calculates fps value.
  227. * @sde_crtc : CRTC structure
  228. *
  229. * This function is called at frame done. It counts the number
  230. * of frames done for every 1 sec. Stores the value in measured_fps.
  231. * measured_fps value is 10 times the calculated fps value.
  232. * For example, measured_fps= 594 for calculated fps of 59.4
  233. */
  234. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  235. {
  236. ktime_t current_time_us;
  237. u64 fps, diff_us;
  238. current_time_us = ktime_get();
  239. diff_us = (u64)ktime_us_delta(current_time_us,
  240. sde_crtc->fps_info.last_sampled_time_us);
  241. sde_crtc->fps_info.frame_count++;
  242. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  243. /* Multiplying with 10 to get fps in floating point */
  244. fps = ((u64)sde_crtc->fps_info.frame_count)
  245. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  246. do_div(fps, diff_us);
  247. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  248. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  249. sde_crtc->base.base.id, (unsigned int)fps/10,
  250. (unsigned int)fps%10);
  251. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  252. sde_crtc->fps_info.frame_count = 0;
  253. }
  254. if (!sde_crtc->fps_info.time_buf)
  255. return;
  256. /**
  257. * Array indexing is based on sliding window algorithm.
  258. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  259. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  260. * counter loops around and comes back to the first index to store
  261. * the next ktime.
  262. */
  263. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  264. ktime_get();
  265. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  266. }
  267. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  268. {
  269. if (!sde_crtc)
  270. return;
  271. }
  272. #if IS_ENABLED(CONFIG_DEBUG_FS)
  273. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  274. {
  275. struct sde_crtc *sde_crtc;
  276. u64 fps_int, fps_float;
  277. ktime_t current_time_us;
  278. u64 fps, diff_us;
  279. if (!s || !s->private) {
  280. SDE_ERROR("invalid input param(s)\n");
  281. return -EAGAIN;
  282. }
  283. sde_crtc = s->private;
  284. current_time_us = ktime_get();
  285. diff_us = (u64)ktime_us_delta(current_time_us,
  286. sde_crtc->fps_info.last_sampled_time_us);
  287. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  288. /* Multiplying with 10 to get fps in floating point */
  289. fps = ((u64)sde_crtc->fps_info.frame_count)
  290. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  291. do_div(fps, diff_us);
  292. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  293. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  294. sde_crtc->fps_info.frame_count = 0;
  295. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  296. sde_crtc->base.base.id, (unsigned int)fps/10,
  297. (unsigned int)fps%10);
  298. }
  299. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  300. fps_float = do_div(fps_int, 10);
  301. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  302. return 0;
  303. }
  304. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  305. {
  306. return single_open(file, _sde_debugfs_fps_status_show,
  307. inode->i_private);
  308. }
  309. #endif /* CONFIG_DEBUG_FS */
  310. static ssize_t fps_periodicity_ms_store(struct device *device,
  311. struct device_attribute *attr, const char *buf, size_t count)
  312. {
  313. struct drm_crtc *crtc;
  314. struct sde_crtc *sde_crtc;
  315. int res;
  316. /* Base of the input */
  317. int cnt = 10;
  318. if (!device || !buf) {
  319. SDE_ERROR("invalid input param(s)\n");
  320. return -EAGAIN;
  321. }
  322. crtc = dev_get_drvdata(device);
  323. if (!crtc)
  324. return -EINVAL;
  325. sde_crtc = to_sde_crtc(crtc);
  326. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  327. if (res < 0)
  328. return res;
  329. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  330. sde_crtc->fps_info.fps_periodic_duration =
  331. DEFAULT_FPS_PERIOD_1_SEC;
  332. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  333. MAX_FPS_PERIOD_5_SECONDS)
  334. sde_crtc->fps_info.fps_periodic_duration =
  335. MAX_FPS_PERIOD_5_SECONDS;
  336. else
  337. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  338. return count;
  339. }
  340. static ssize_t fps_periodicity_ms_show(struct device *device,
  341. struct device_attribute *attr, char *buf)
  342. {
  343. struct drm_crtc *crtc;
  344. struct sde_crtc *sde_crtc;
  345. if (!device || !buf) {
  346. SDE_ERROR("invalid input param(s)\n");
  347. return -EAGAIN;
  348. }
  349. crtc = dev_get_drvdata(device);
  350. if (!crtc)
  351. return -EINVAL;
  352. sde_crtc = to_sde_crtc(crtc);
  353. return scnprintf(buf, PAGE_SIZE, "%d\n",
  354. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  355. }
  356. static ssize_t measured_fps_show(struct device *device,
  357. struct device_attribute *attr, char *buf)
  358. {
  359. struct drm_crtc *crtc;
  360. struct sde_crtc *sde_crtc;
  361. uint64_t fps_int, fps_decimal;
  362. u64 fps = 0, frame_count = 0;
  363. ktime_t current_time;
  364. int i = 0, current_time_index;
  365. u64 diff_us;
  366. if (!device || !buf) {
  367. SDE_ERROR("invalid input param(s)\n");
  368. return -EAGAIN;
  369. }
  370. crtc = dev_get_drvdata(device);
  371. if (!crtc) {
  372. scnprintf(buf, PAGE_SIZE, "fps information not available");
  373. return -EINVAL;
  374. }
  375. sde_crtc = to_sde_crtc(crtc);
  376. if (!sde_crtc->fps_info.time_buf) {
  377. scnprintf(buf, PAGE_SIZE,
  378. "timebuf null - fps information not available");
  379. return -EINVAL;
  380. }
  381. /**
  382. * Whenever the time_index counter comes to zero upon decrementing,
  383. * it is set to the last index since it is the next index that we
  384. * should check for calculating the buftime.
  385. */
  386. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  387. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  388. current_time = ktime_get();
  389. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  390. u64 ptime = (u64)ktime_to_us(current_time);
  391. u64 buftime = (u64)ktime_to_us(
  392. sde_crtc->fps_info.time_buf[current_time_index]);
  393. diff_us = (u64)ktime_us_delta(current_time,
  394. sde_crtc->fps_info.time_buf[current_time_index]);
  395. if (ptime > buftime && diff_us >= (u64)
  396. sde_crtc->fps_info.fps_periodic_duration) {
  397. /* Multiplying with 10 to get fps in floating point */
  398. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  399. do_div(fps, diff_us);
  400. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  401. SDE_DEBUG("measured fps: %d\n",
  402. sde_crtc->fps_info.measured_fps);
  403. break;
  404. }
  405. current_time_index = (current_time_index == 0) ?
  406. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  407. SDE_DEBUG("current time index: %d\n", current_time_index);
  408. frame_count++;
  409. }
  410. if (i == MAX_FRAME_COUNT) {
  411. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  412. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  413. diff_us = (u64)ktime_us_delta(current_time,
  414. sde_crtc->fps_info.time_buf[current_time_index]);
  415. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  416. /* Multiplying with 10 to get fps in floating point */
  417. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  418. do_div(fps, diff_us);
  419. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  420. }
  421. }
  422. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  423. fps_decimal = do_div(fps_int, 10);
  424. return scnprintf(buf, PAGE_SIZE,
  425. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  426. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  427. }
  428. static ssize_t vsync_event_show(struct device *device,
  429. struct device_attribute *attr, char *buf)
  430. {
  431. struct drm_crtc *crtc;
  432. struct sde_crtc *sde_crtc;
  433. struct drm_encoder *encoder;
  434. int avr_status = -EPIPE;
  435. if (!device || !buf) {
  436. SDE_ERROR("invalid input param(s)\n");
  437. return -EAGAIN;
  438. }
  439. crtc = dev_get_drvdata(device);
  440. sde_crtc = to_sde_crtc(crtc);
  441. mutex_lock(&sde_crtc->crtc_lock);
  442. if (sde_crtc->enabled) {
  443. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  444. if (sde_encoder_in_clone_mode(encoder))
  445. continue;
  446. avr_status = sde_encoder_get_avr_status(encoder);
  447. break;
  448. }
  449. }
  450. mutex_unlock(&sde_crtc->crtc_lock);
  451. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  452. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  453. }
  454. static ssize_t retire_frame_event_show(struct device *device,
  455. struct device_attribute *attr, char *buf)
  456. {
  457. struct drm_crtc *crtc;
  458. struct sde_crtc *sde_crtc;
  459. if (!device || !buf) {
  460. SDE_ERROR("invalid input param(s)\n");
  461. return -EAGAIN;
  462. }
  463. crtc = dev_get_drvdata(device);
  464. sde_crtc = to_sde_crtc(crtc);
  465. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  466. ktime_to_ns(sde_crtc->retire_frame_event_time));
  467. }
  468. static DEVICE_ATTR_RO(vsync_event);
  469. static DEVICE_ATTR_RO(measured_fps);
  470. static DEVICE_ATTR_RW(fps_periodicity_ms);
  471. static DEVICE_ATTR_RO(retire_frame_event);
  472. static struct attribute *sde_crtc_dev_attrs[] = {
  473. &dev_attr_vsync_event.attr,
  474. &dev_attr_measured_fps.attr,
  475. &dev_attr_fps_periodicity_ms.attr,
  476. &dev_attr_retire_frame_event.attr,
  477. NULL
  478. };
  479. static const struct attribute_group sde_crtc_attr_group = {
  480. .attrs = sde_crtc_dev_attrs,
  481. };
  482. static const struct attribute_group *sde_crtc_attr_groups[] = {
  483. &sde_crtc_attr_group,
  484. NULL,
  485. };
  486. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  487. {
  488. struct drm_event event;
  489. uint32_t *data = (uint32_t *)payload;
  490. if (!crtc) {
  491. SDE_ERROR("invalid crtc\n");
  492. return;
  493. }
  494. event.type = type;
  495. event.length = len;
  496. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  497. SDE_EVT32(DRMID(crtc), type, len, *data,
  498. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  499. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  500. DRMID(crtc), type, payload, *data);
  501. }
  502. static void sde_crtc_destroy(struct drm_crtc *crtc)
  503. {
  504. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  505. SDE_DEBUG("\n");
  506. if (!crtc)
  507. return;
  508. if (sde_crtc->vsync_event_sf)
  509. sysfs_put(sde_crtc->vsync_event_sf);
  510. if (sde_crtc->retire_frame_event_sf)
  511. sysfs_put(sde_crtc->retire_frame_event_sf);
  512. if (sde_crtc->sysfs_dev)
  513. device_unregister(sde_crtc->sysfs_dev);
  514. if (sde_crtc->blob_info)
  515. drm_property_blob_put(sde_crtc->blob_info);
  516. msm_property_destroy(&sde_crtc->property_info);
  517. sde_cp_crtc_destroy_properties(crtc);
  518. sde_fence_deinit(sde_crtc->output_fence);
  519. _sde_crtc_deinit_events(sde_crtc);
  520. drm_crtc_cleanup(crtc);
  521. mutex_destroy(&sde_crtc->crtc_lock);
  522. kfree(sde_crtc);
  523. }
  524. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  525. struct drm_atomic_state *state)
  526. {
  527. struct drm_connector *conn;
  528. struct drm_connector_state *conn_state;
  529. int i;
  530. for_each_new_connector_in_state(state, conn, conn_state, i) {
  531. if (!conn_state || conn_state->crtc != crtc)
  532. continue;
  533. return to_sde_connector_state(conn_state);
  534. }
  535. return NULL;
  536. }
  537. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  538. {
  539. struct drm_connector *connector;
  540. struct drm_encoder *encoder;
  541. struct sde_connector_state *conn_state;
  542. bool encoder_valid = false;
  543. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  544. c_state->encoder_mask) {
  545. if (!sde_encoder_in_clone_mode(encoder)) {
  546. encoder_valid = true;
  547. break;
  548. }
  549. }
  550. if (!encoder_valid)
  551. return NULL;
  552. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  553. if (!connector)
  554. return NULL;
  555. conn_state = to_sde_connector_state(connector->state);
  556. if (!conn_state)
  557. return NULL;
  558. return &conn_state->msm_mode;
  559. }
  560. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  561. const struct drm_display_mode *mode,
  562. struct drm_display_mode *adjusted_mode)
  563. {
  564. struct msm_display_mode *msm_mode;
  565. struct drm_crtc_state *c_state;
  566. struct drm_connector *connector;
  567. struct drm_encoder *encoder;
  568. struct drm_connector_state *new_conn_state;
  569. struct sde_connector_state *c_conn_state = NULL;
  570. bool encoder_valid = false;
  571. int i;
  572. SDE_DEBUG("\n");
  573. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  574. adjusted_mode);
  575. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  576. c_state->encoder_mask) {
  577. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  578. encoder_valid = true;
  579. break;
  580. }
  581. }
  582. if (!encoder_valid) {
  583. SDE_ERROR("encoder not found\n");
  584. return true;
  585. }
  586. for_each_new_connector_in_state(c_state->state, connector,
  587. new_conn_state, i) {
  588. if (new_conn_state->best_encoder == encoder) {
  589. c_conn_state = to_sde_connector_state(new_conn_state);
  590. break;
  591. }
  592. }
  593. if (!c_conn_state) {
  594. SDE_ERROR("could not get connector state\n");
  595. return true;
  596. }
  597. msm_mode = &c_conn_state->msm_mode;
  598. if ((msm_is_mode_seamless(msm_mode) ||
  599. (msm_is_mode_seamless_vrr(msm_mode) ||
  600. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  601. (!crtc->enabled)) {
  602. SDE_ERROR("crtc state prevents seamless transition\n");
  603. return false;
  604. }
  605. return true;
  606. }
  607. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  608. struct sde_plane_state *pstate, struct sde_format *format)
  609. {
  610. uint32_t blend_op, fg_alpha, bg_alpha;
  611. uint32_t blend_type;
  612. struct sde_hw_mixer *lm = mixer->hw_lm;
  613. /* default to opaque blending */
  614. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  615. bg_alpha = 0xFF - fg_alpha;
  616. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  617. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  618. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  619. switch (blend_type) {
  620. case SDE_DRM_BLEND_OP_OPAQUE:
  621. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  622. SDE_BLEND_BG_ALPHA_BG_CONST;
  623. break;
  624. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  625. if (format->alpha_enable) {
  626. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  627. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  628. if (fg_alpha != 0xff) {
  629. bg_alpha = fg_alpha;
  630. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  631. SDE_BLEND_BG_INV_MOD_ALPHA;
  632. } else {
  633. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  634. }
  635. }
  636. break;
  637. case SDE_DRM_BLEND_OP_COVERAGE:
  638. if (format->alpha_enable) {
  639. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  640. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  641. if (fg_alpha != 0xff) {
  642. bg_alpha = fg_alpha;
  643. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  644. SDE_BLEND_BG_MOD_ALPHA |
  645. SDE_BLEND_BG_INV_MOD_ALPHA;
  646. } else {
  647. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  648. }
  649. }
  650. break;
  651. default:
  652. /* do nothing */
  653. break;
  654. }
  655. if (lm->ops.setup_blend_config)
  656. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  657. SDE_DEBUG(
  658. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  659. (char *) &format->base.pixel_format,
  660. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  661. }
  662. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  663. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  664. struct sde_hw_dim_layer *dim_layer)
  665. {
  666. struct sde_crtc_state *cstate;
  667. struct sde_hw_mixer *lm;
  668. struct sde_hw_dim_layer split_dim_layer;
  669. int i;
  670. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  671. SDE_DEBUG("empty dim_layer\n");
  672. return;
  673. }
  674. cstate = to_sde_crtc_state(crtc->state);
  675. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  676. dim_layer->flags, dim_layer->stage);
  677. split_dim_layer.stage = dim_layer->stage;
  678. split_dim_layer.color_fill = dim_layer->color_fill;
  679. /*
  680. * traverse through the layer mixers attached to crtc and find the
  681. * intersecting dim layer rect in each LM and program accordingly.
  682. */
  683. for (i = 0; i < sde_crtc->num_mixers; i++) {
  684. split_dim_layer.flags = dim_layer->flags;
  685. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  686. &split_dim_layer.rect);
  687. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  688. /*
  689. * no extra programming required for non-intersecting
  690. * layer mixers with INCLUSIVE dim layer
  691. */
  692. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  693. continue;
  694. /*
  695. * program the other non-intersecting layer mixers with
  696. * INCLUSIVE dim layer of full size for uniformity
  697. * with EXCLUSIVE dim layer config.
  698. */
  699. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  700. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  701. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  702. sizeof(split_dim_layer.rect));
  703. } else {
  704. split_dim_layer.rect.x =
  705. split_dim_layer.rect.x -
  706. cstate->lm_roi[i].x;
  707. split_dim_layer.rect.y =
  708. split_dim_layer.rect.y -
  709. cstate->lm_roi[i].y;
  710. }
  711. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  712. cstate->lm_roi[i].x,
  713. cstate->lm_roi[i].y,
  714. cstate->lm_roi[i].w,
  715. cstate->lm_roi[i].h,
  716. dim_layer->rect.x,
  717. dim_layer->rect.y,
  718. dim_layer->rect.w,
  719. dim_layer->rect.h,
  720. split_dim_layer.rect.x,
  721. split_dim_layer.rect.y,
  722. split_dim_layer.rect.w,
  723. split_dim_layer.rect.h);
  724. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  725. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  726. split_dim_layer.rect.w, split_dim_layer.rect.h);
  727. lm = mixer[i].hw_lm;
  728. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  729. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  730. }
  731. }
  732. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  733. const struct sde_rect **crtc_roi)
  734. {
  735. struct sde_crtc_state *crtc_state;
  736. if (!state || !crtc_roi)
  737. return;
  738. crtc_state = to_sde_crtc_state(state);
  739. *crtc_roi = &crtc_state->crtc_roi;
  740. }
  741. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  742. {
  743. struct sde_crtc_state *cstate;
  744. struct sde_crtc *sde_crtc;
  745. if (!state || !state->crtc)
  746. return false;
  747. sde_crtc = to_sde_crtc(state->crtc);
  748. cstate = to_sde_crtc_state(state);
  749. return msm_property_is_dirty(&sde_crtc->property_info,
  750. &cstate->property_state, CRTC_PROP_ROI_V1);
  751. }
  752. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  753. void __user *usr_ptr)
  754. {
  755. struct drm_crtc *crtc;
  756. struct sde_crtc_state *cstate;
  757. struct sde_drm_roi_v1 roi_v1;
  758. int i;
  759. if (!state) {
  760. SDE_ERROR("invalid args\n");
  761. return -EINVAL;
  762. }
  763. cstate = to_sde_crtc_state(state);
  764. crtc = cstate->base.crtc;
  765. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  766. if (!usr_ptr) {
  767. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  768. return 0;
  769. }
  770. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  771. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  772. return -EINVAL;
  773. }
  774. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  775. if (roi_v1.num_rects == 0) {
  776. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  777. return 0;
  778. }
  779. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  780. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  781. roi_v1.num_rects);
  782. return -EINVAL;
  783. }
  784. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  785. for (i = 0; i < roi_v1.num_rects; ++i) {
  786. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  787. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  788. DRMID(crtc), i,
  789. cstate->user_roi_list.roi[i].x1,
  790. cstate->user_roi_list.roi[i].y1,
  791. cstate->user_roi_list.roi[i].x2,
  792. cstate->user_roi_list.roi[i].y2);
  793. SDE_EVT32_VERBOSE(DRMID(crtc),
  794. cstate->user_roi_list.roi[i].x1,
  795. cstate->user_roi_list.roi[i].y1,
  796. cstate->user_roi_list.roi[i].x2,
  797. cstate->user_roi_list.roi[i].y2);
  798. }
  799. return 0;
  800. }
  801. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  802. struct drm_crtc_state *state)
  803. {
  804. struct drm_connector *conn;
  805. struct drm_connector_state *conn_state;
  806. struct sde_crtc *sde_crtc;
  807. struct sde_crtc_state *crtc_state;
  808. struct sde_rect *crtc_roi;
  809. struct msm_mode_info mode_info;
  810. int i = 0, rc;
  811. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  812. u32 crtc_width, crtc_height;
  813. struct drm_display_mode *adj_mode;
  814. if (!crtc || !state)
  815. return -EINVAL;
  816. sde_crtc = to_sde_crtc(crtc);
  817. crtc_state = to_sde_crtc_state(state);
  818. crtc_roi = &crtc_state->crtc_roi;
  819. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  820. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  821. struct sde_connector *sde_conn;
  822. struct sde_connector_state *sde_conn_state;
  823. struct sde_rect conn_roi;
  824. if (!conn_state || conn_state->crtc != crtc)
  825. continue;
  826. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  827. if (rc) {
  828. SDE_ERROR("failed to get mode info\n");
  829. return -EINVAL;
  830. }
  831. sde_conn = to_sde_connector(conn_state->connector);
  832. sde_conn_state = to_sde_connector_state(conn_state);
  833. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  834. &sde_conn_state->property_state,
  835. CONNECTOR_PROP_ROI_V1);
  836. /*
  837. * Check against CRTC ROI and Connector ROI not being updated together.
  838. * This restriction should be relaxed when Connector ROI scaling is
  839. * supported and while in clone mode.
  840. */
  841. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  842. is_conn_roi_dirty != is_crtc_roi_dirty) {
  843. SDE_ERROR("connector/crtc rois not updated together\n");
  844. return -EINVAL;
  845. }
  846. if (!mode_info.roi_caps.enabled)
  847. continue;
  848. /*
  849. * current driver only supports same connector and crtc size,
  850. * but if support for different sizes is added, driver needs
  851. * to check the connector roi here to make sure is full screen
  852. * for dsc 3d-mux topology that doesn't support partial update.
  853. */
  854. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  855. sizeof(crtc_state->user_roi_list))) {
  856. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  857. sde_crtc->name);
  858. return -EINVAL;
  859. }
  860. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  861. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  862. conn_roi.x, conn_roi.y,
  863. conn_roi.w, conn_roi.h);
  864. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  865. conn_roi.x, conn_roi.y,
  866. conn_roi.w, conn_roi.h);
  867. }
  868. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  869. /* clear the ROI to null if it matches full screen anyways */
  870. adj_mode = &state->adjusted_mode;
  871. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  872. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  873. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  874. memset(crtc_roi, 0, sizeof(*crtc_roi));
  875. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  876. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  877. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  878. return 0;
  879. }
  880. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  881. struct drm_crtc_state *state)
  882. {
  883. struct sde_crtc *sde_crtc;
  884. struct sde_crtc_state *crtc_state;
  885. struct drm_connector *conn;
  886. struct drm_connector_state *conn_state;
  887. int i;
  888. if (!crtc || !state)
  889. return -EINVAL;
  890. sde_crtc = to_sde_crtc(crtc);
  891. crtc_state = to_sde_crtc_state(state);
  892. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  893. return 0;
  894. /* partial update active, check if autorefresh is also requested */
  895. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  896. uint64_t autorefresh;
  897. if (!conn_state || conn_state->crtc != crtc)
  898. continue;
  899. autorefresh = sde_connector_get_property(conn_state,
  900. CONNECTOR_PROP_AUTOREFRESH);
  901. if (autorefresh) {
  902. SDE_ERROR(
  903. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  904. sde_crtc->name, autorefresh);
  905. return -EINVAL;
  906. }
  907. }
  908. return 0;
  909. }
  910. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  911. struct drm_crtc_state *state, int lm_idx)
  912. {
  913. struct sde_kms *sde_kms;
  914. struct sde_crtc *sde_crtc;
  915. struct sde_crtc_state *crtc_state;
  916. const struct sde_rect *crtc_roi;
  917. const struct sde_rect *lm_bounds;
  918. struct sde_rect *lm_roi;
  919. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  920. return -EINVAL;
  921. sde_kms = _sde_crtc_get_kms(crtc);
  922. if (!sde_kms || !sde_kms->catalog) {
  923. SDE_ERROR("invalid parameters\n");
  924. return -EINVAL;
  925. }
  926. sde_crtc = to_sde_crtc(crtc);
  927. crtc_state = to_sde_crtc_state(state);
  928. crtc_roi = &crtc_state->crtc_roi;
  929. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  930. lm_roi = &crtc_state->lm_roi[lm_idx];
  931. if (sde_kms_rect_is_null(crtc_roi))
  932. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  933. else
  934. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  935. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  936. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  937. /*
  938. * partial update is not supported with 3dmux dsc or dest scaler.
  939. * hence, crtc roi must match the mixer dimensions.
  940. */
  941. if (crtc_state->num_ds_enabled ||
  942. sde_rm_topology_is_group(&sde_kms->rm, state,
  943. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  944. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  945. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  946. return -EINVAL;
  947. }
  948. }
  949. /* if any dimension is zero, clear all dimensions for clarity */
  950. if (sde_kms_rect_is_null(lm_roi))
  951. memset(lm_roi, 0, sizeof(*lm_roi));
  952. return 0;
  953. }
  954. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  955. struct drm_crtc_state *state)
  956. {
  957. struct sde_crtc *sde_crtc;
  958. struct sde_crtc_state *crtc_state;
  959. u32 disp_bitmask = 0;
  960. int i;
  961. if (!crtc || !state) {
  962. pr_err("Invalid crtc or state\n");
  963. return 0;
  964. }
  965. sde_crtc = to_sde_crtc(crtc);
  966. crtc_state = to_sde_crtc_state(state);
  967. /* pingpong split: one ROI, one LM, two physical displays */
  968. if (crtc_state->is_ppsplit) {
  969. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  970. struct sde_rect *roi = &crtc_state->lm_roi[0];
  971. if (sde_kms_rect_is_null(roi))
  972. disp_bitmask = 0;
  973. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  974. disp_bitmask = BIT(0); /* left only */
  975. else if (roi->x >= lm_split_width)
  976. disp_bitmask = BIT(1); /* right only */
  977. else
  978. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  979. } else if (sde_crtc->mixers_swapped) {
  980. disp_bitmask = BIT(0);
  981. } else {
  982. for (i = 0; i < sde_crtc->num_mixers; i++) {
  983. if (!sde_kms_rect_is_null(
  984. &crtc_state->lm_roi[i]))
  985. disp_bitmask |= BIT(i);
  986. }
  987. }
  988. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  989. return disp_bitmask;
  990. }
  991. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  992. struct drm_crtc_state *state)
  993. {
  994. struct sde_crtc *sde_crtc;
  995. struct sde_crtc_state *crtc_state;
  996. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  997. if (!crtc || !state)
  998. return -EINVAL;
  999. sde_crtc = to_sde_crtc(crtc);
  1000. crtc_state = to_sde_crtc_state(state);
  1001. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1002. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1003. sde_crtc->name, sde_crtc->num_mixers);
  1004. return -EINVAL;
  1005. }
  1006. /*
  1007. * If using pingpong split: one ROI, one LM, two physical displays
  1008. * then the ROI must be centered on the panel split boundary and
  1009. * be of equal width across the split.
  1010. */
  1011. if (crtc_state->is_ppsplit) {
  1012. u16 panel_split_width;
  1013. u32 display_mask;
  1014. roi[0] = &crtc_state->lm_roi[0];
  1015. if (sde_kms_rect_is_null(roi[0]))
  1016. return 0;
  1017. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1018. if (display_mask != (BIT(0) | BIT(1)))
  1019. return 0;
  1020. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1021. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1022. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1023. sde_crtc->name, roi[0]->x, roi[0]->w,
  1024. panel_split_width);
  1025. return -EINVAL;
  1026. }
  1027. return 0;
  1028. }
  1029. /*
  1030. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1031. * LMs and be of equal width.
  1032. */
  1033. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1034. return 0;
  1035. roi[0] = &crtc_state->lm_roi[0];
  1036. roi[1] = &crtc_state->lm_roi[1];
  1037. /* if one of the roi is null it's a left/right-only update */
  1038. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1039. return 0;
  1040. /* check lm rois are equal width & first roi ends at 2nd roi */
  1041. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1042. SDE_ERROR(
  1043. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1044. sde_crtc->name, roi[0]->x, roi[0]->w,
  1045. roi[1]->x, roi[1]->w);
  1046. return -EINVAL;
  1047. }
  1048. return 0;
  1049. }
  1050. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1051. struct drm_crtc_state *state)
  1052. {
  1053. struct sde_crtc *sde_crtc;
  1054. struct sde_crtc_state *crtc_state;
  1055. const struct sde_rect *crtc_roi;
  1056. const struct drm_plane_state *pstate;
  1057. struct drm_plane *plane;
  1058. if (!crtc || !state)
  1059. return -EINVAL;
  1060. /*
  1061. * Reject commit if a Plane CRTC destination coordinates fall outside
  1062. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1063. * if they are specified, not Plane CRTC ROIs.
  1064. */
  1065. sde_crtc = to_sde_crtc(crtc);
  1066. crtc_state = to_sde_crtc_state(state);
  1067. crtc_roi = &crtc_state->crtc_roi;
  1068. if (sde_kms_rect_is_null(crtc_roi))
  1069. return 0;
  1070. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1071. struct sde_rect plane_roi, intersection;
  1072. if (IS_ERR_OR_NULL(pstate)) {
  1073. int rc = PTR_ERR(pstate);
  1074. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1075. sde_crtc->name, plane->base.id, rc);
  1076. return rc;
  1077. }
  1078. plane_roi.x = pstate->crtc_x;
  1079. plane_roi.y = pstate->crtc_y;
  1080. plane_roi.w = pstate->crtc_w;
  1081. plane_roi.h = pstate->crtc_h;
  1082. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1083. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1084. SDE_ERROR(
  1085. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1086. sde_crtc->name, plane->base.id,
  1087. plane_roi.x, plane_roi.y,
  1088. plane_roi.w, plane_roi.h,
  1089. crtc_roi->x, crtc_roi->y,
  1090. crtc_roi->w, crtc_roi->h);
  1091. return -E2BIG;
  1092. }
  1093. }
  1094. return 0;
  1095. }
  1096. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1097. struct drm_crtc_state *state)
  1098. {
  1099. struct sde_crtc *sde_crtc;
  1100. struct sde_crtc_state *sde_crtc_state;
  1101. struct msm_mode_info mode_info;
  1102. int rc, lm_idx, i;
  1103. if (!crtc || !state)
  1104. return -EINVAL;
  1105. memset(&mode_info, 0, sizeof(mode_info));
  1106. sde_crtc = to_sde_crtc(crtc);
  1107. sde_crtc_state = to_sde_crtc_state(state);
  1108. /*
  1109. * check connector array cached at modeset time since incoming atomic
  1110. * state may not include any connectors if they aren't modified
  1111. */
  1112. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1113. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1114. if (!conn || !conn->state)
  1115. continue;
  1116. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  1117. if (rc) {
  1118. SDE_ERROR("failed to get mode info\n");
  1119. return -EINVAL;
  1120. }
  1121. if (!mode_info.roi_caps.enabled)
  1122. continue;
  1123. if (sde_crtc_state->user_roi_list.num_rects >
  1124. mode_info.roi_caps.num_roi) {
  1125. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1126. sde_crtc_state->user_roi_list.num_rects,
  1127. mode_info.roi_caps.num_roi);
  1128. return -E2BIG;
  1129. }
  1130. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1131. if (rc)
  1132. return rc;
  1133. rc = _sde_crtc_check_autorefresh(crtc, state);
  1134. if (rc)
  1135. return rc;
  1136. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1137. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1138. if (rc)
  1139. return rc;
  1140. }
  1141. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1142. if (rc)
  1143. return rc;
  1144. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1145. if (rc)
  1146. return rc;
  1147. }
  1148. return 0;
  1149. }
  1150. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1151. {
  1152. struct sde_crtc *sde_crtc;
  1153. struct sde_crtc_state *cstate;
  1154. const struct sde_rect *lm_roi;
  1155. struct sde_hw_mixer *hw_lm;
  1156. bool right_mixer = false;
  1157. bool lm_updated = false;
  1158. int lm_idx;
  1159. if (!crtc)
  1160. return;
  1161. sde_crtc = to_sde_crtc(crtc);
  1162. cstate = to_sde_crtc_state(crtc->state);
  1163. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1164. struct sde_hw_mixer_cfg cfg;
  1165. lm_roi = &cstate->lm_roi[lm_idx];
  1166. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1167. if (!sde_crtc->mixers_swapped)
  1168. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1169. if (lm_roi->w != hw_lm->cfg.out_width ||
  1170. lm_roi->h != hw_lm->cfg.out_height ||
  1171. right_mixer != hw_lm->cfg.right_mixer) {
  1172. hw_lm->cfg.out_width = lm_roi->w;
  1173. hw_lm->cfg.out_height = lm_roi->h;
  1174. hw_lm->cfg.right_mixer = right_mixer;
  1175. cfg.out_width = lm_roi->w;
  1176. cfg.out_height = lm_roi->h;
  1177. cfg.right_mixer = right_mixer;
  1178. cfg.flags = 0;
  1179. if (hw_lm->ops.setup_mixer_out)
  1180. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1181. lm_updated = true;
  1182. }
  1183. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1184. lm_roi->h, right_mixer, lm_updated);
  1185. }
  1186. if (lm_updated)
  1187. sde_cp_crtc_res_change(crtc);
  1188. }
  1189. struct plane_state {
  1190. struct sde_plane_state *sde_pstate;
  1191. const struct drm_plane_state *drm_pstate;
  1192. int stage;
  1193. u32 pipe_id;
  1194. };
  1195. static int pstate_cmp(const void *a, const void *b)
  1196. {
  1197. struct plane_state *pa = (struct plane_state *)a;
  1198. struct plane_state *pb = (struct plane_state *)b;
  1199. int rc = 0;
  1200. int pa_zpos, pb_zpos;
  1201. enum sde_layout pa_layout, pb_layout;
  1202. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1203. return rc;
  1204. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1205. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1206. pa_layout = pa->sde_pstate->layout;
  1207. pb_layout = pb->sde_pstate->layout;
  1208. if (pa_zpos != pb_zpos)
  1209. rc = pa_zpos - pb_zpos;
  1210. else if (pa_layout != pb_layout)
  1211. rc = pa_layout - pb_layout;
  1212. else
  1213. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1214. return rc;
  1215. }
  1216. /*
  1217. * validate and set source split:
  1218. * use pstates sorted by stage to check planes on same stage
  1219. * we assume that all pipes are in source split so its valid to compare
  1220. * without taking into account left/right mixer placement
  1221. */
  1222. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1223. struct plane_state *pstates, int cnt)
  1224. {
  1225. struct plane_state *prv_pstate, *cur_pstate;
  1226. enum sde_layout prev_layout, cur_layout;
  1227. struct sde_rect left_rect, right_rect;
  1228. struct sde_kms *sde_kms;
  1229. int32_t left_pid, right_pid;
  1230. int32_t stage;
  1231. int i, rc = 0;
  1232. sde_kms = _sde_crtc_get_kms(crtc);
  1233. if (!sde_kms || !sde_kms->catalog) {
  1234. SDE_ERROR("invalid parameters\n");
  1235. return -EINVAL;
  1236. }
  1237. for (i = 1; i < cnt; i++) {
  1238. prv_pstate = &pstates[i - 1];
  1239. cur_pstate = &pstates[i];
  1240. prev_layout = prv_pstate->sde_pstate->layout;
  1241. cur_layout = cur_pstate->sde_pstate->layout;
  1242. if (prv_pstate->stage != cur_pstate->stage ||
  1243. prev_layout != cur_layout)
  1244. continue;
  1245. stage = cur_pstate->stage;
  1246. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1247. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1248. prv_pstate->drm_pstate->crtc_y,
  1249. prv_pstate->drm_pstate->crtc_w,
  1250. prv_pstate->drm_pstate->crtc_h, false);
  1251. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1252. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1253. cur_pstate->drm_pstate->crtc_y,
  1254. cur_pstate->drm_pstate->crtc_w,
  1255. cur_pstate->drm_pstate->crtc_h, false);
  1256. if (right_rect.x < left_rect.x) {
  1257. swap(left_pid, right_pid);
  1258. swap(left_rect, right_rect);
  1259. swap(prv_pstate, cur_pstate);
  1260. }
  1261. /*
  1262. * - planes are enumerated in pipe-priority order such that
  1263. * planes with lower drm_id must be left-most in a shared
  1264. * blend-stage when using source split.
  1265. * - planes in source split must be contiguous in width
  1266. * - planes in source split must have same dest yoff and height
  1267. */
  1268. if ((right_pid < left_pid) &&
  1269. !sde_kms->catalog->pipe_order_type) {
  1270. SDE_ERROR(
  1271. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1272. stage, left_pid, right_pid);
  1273. return -EINVAL;
  1274. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1275. SDE_ERROR(
  1276. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1277. stage, left_rect.x, left_rect.w,
  1278. right_rect.x, right_rect.w);
  1279. return -EINVAL;
  1280. } else if ((left_rect.y != right_rect.y) ||
  1281. (left_rect.h != right_rect.h)) {
  1282. SDE_ERROR(
  1283. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1284. stage, left_rect.y, left_rect.h,
  1285. right_rect.y, right_rect.h);
  1286. return -EINVAL;
  1287. }
  1288. }
  1289. return rc;
  1290. }
  1291. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1292. struct plane_state *pstates, int cnt)
  1293. {
  1294. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1295. enum sde_layout prev_layout, cur_layout;
  1296. struct sde_kms *sde_kms;
  1297. struct sde_rect left_rect, right_rect;
  1298. int32_t left_pid, right_pid;
  1299. int32_t stage;
  1300. int i;
  1301. sde_kms = _sde_crtc_get_kms(crtc);
  1302. if (!sde_kms || !sde_kms->catalog) {
  1303. SDE_ERROR("invalid parameters\n");
  1304. return;
  1305. }
  1306. if (!sde_kms->catalog->pipe_order_type)
  1307. return;
  1308. for (i = 0; i < cnt; i++) {
  1309. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1310. cur_pstate = &pstates[i];
  1311. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1312. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1313. SDE_LAYOUT_NONE;
  1314. cur_layout = cur_pstate->sde_pstate->layout;
  1315. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1316. || (prev_layout != cur_layout)) {
  1317. /*
  1318. * reset if prv or nxt pipes are not in the same stage
  1319. * as the cur pipe
  1320. */
  1321. if ((!nxt_pstate)
  1322. || (nxt_pstate->stage != cur_pstate->stage)
  1323. || (nxt_pstate->sde_pstate->layout !=
  1324. cur_pstate->sde_pstate->layout))
  1325. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1326. continue;
  1327. }
  1328. stage = cur_pstate->stage;
  1329. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1330. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1331. prv_pstate->drm_pstate->crtc_y,
  1332. prv_pstate->drm_pstate->crtc_w,
  1333. prv_pstate->drm_pstate->crtc_h, false);
  1334. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1335. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1336. cur_pstate->drm_pstate->crtc_y,
  1337. cur_pstate->drm_pstate->crtc_w,
  1338. cur_pstate->drm_pstate->crtc_h, false);
  1339. if (right_rect.x < left_rect.x) {
  1340. swap(left_pid, right_pid);
  1341. swap(left_rect, right_rect);
  1342. swap(prv_pstate, cur_pstate);
  1343. }
  1344. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1345. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1346. }
  1347. for (i = 0; i < cnt; i++) {
  1348. cur_pstate = &pstates[i];
  1349. sde_plane_setup_src_split_order(
  1350. cur_pstate->drm_pstate->plane,
  1351. cur_pstate->sde_pstate->multirect_index,
  1352. cur_pstate->sde_pstate->pipe_order_flags);
  1353. }
  1354. }
  1355. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1356. int num_mixers, struct plane_state *pstates, int cnt)
  1357. {
  1358. int i, lm_idx;
  1359. struct sde_format *format;
  1360. bool blend_stage[SDE_STAGE_MAX] = { false };
  1361. u32 blend_type;
  1362. for (i = cnt - 1; i >= 0; i--) {
  1363. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1364. PLANE_PROP_BLEND_OP);
  1365. /* stage has already been programmed or BLEND_OP_SKIP type */
  1366. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1367. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1368. continue;
  1369. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1370. format = to_sde_format(msm_framebuffer_format(
  1371. pstates[i].sde_pstate->base.fb));
  1372. if (!format) {
  1373. SDE_ERROR("invalid format\n");
  1374. return;
  1375. }
  1376. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1377. pstates[i].sde_pstate, format);
  1378. blend_stage[pstates[i].sde_pstate->stage] = true;
  1379. }
  1380. }
  1381. }
  1382. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1383. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1384. struct sde_crtc_mixer *mixer)
  1385. {
  1386. struct drm_plane *plane;
  1387. struct drm_framebuffer *fb;
  1388. struct drm_plane_state *state;
  1389. struct sde_crtc_state *cstate;
  1390. struct sde_plane_state *pstate = NULL;
  1391. struct plane_state *pstates = NULL;
  1392. struct sde_format *format;
  1393. struct sde_hw_ctl *ctl;
  1394. struct sde_hw_mixer *lm;
  1395. struct sde_hw_stage_cfg *stage_cfg;
  1396. struct sde_rect plane_crtc_roi;
  1397. uint32_t stage_idx, lm_idx, layout_idx;
  1398. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1399. int i, mode, cnt = 0;
  1400. bool bg_alpha_enable = false;
  1401. u32 blend_type;
  1402. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1403. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1404. if (!sde_crtc || !crtc->state || !mixer) {
  1405. SDE_ERROR("invalid sde_crtc or mixer\n");
  1406. return;
  1407. }
  1408. ctl = mixer->hw_ctl;
  1409. lm = mixer->hw_lm;
  1410. cstate = to_sde_crtc_state(crtc->state);
  1411. pstates = kcalloc(SDE_PSTATES_MAX,
  1412. sizeof(struct plane_state), GFP_KERNEL);
  1413. if (!pstates)
  1414. return;
  1415. memset(fetch_active, 0, sizeof(fetch_active));
  1416. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1417. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1418. state = plane->state;
  1419. if (!state)
  1420. continue;
  1421. plane_crtc_roi.x = state->crtc_x;
  1422. plane_crtc_roi.y = state->crtc_y;
  1423. plane_crtc_roi.w = state->crtc_w;
  1424. plane_crtc_roi.h = state->crtc_h;
  1425. pstate = to_sde_plane_state(state);
  1426. fb = state->fb;
  1427. mode = sde_plane_get_property(pstate,
  1428. PLANE_PROP_FB_TRANSLATION_MODE);
  1429. set_bit(sde_plane_pipe(plane), fetch_active);
  1430. sde_plane_ctl_flush(plane, ctl, true);
  1431. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1432. crtc->base.id,
  1433. pstate->stage,
  1434. plane->base.id,
  1435. sde_plane_pipe(plane) - SSPP_VIG0,
  1436. state->fb ? state->fb->base.id : -1);
  1437. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1438. if (!format) {
  1439. SDE_ERROR("invalid format\n");
  1440. goto end;
  1441. }
  1442. blend_type = sde_plane_get_property(pstate,
  1443. PLANE_PROP_BLEND_OP);
  1444. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1445. skip_blend_plane.valid_plane = true;
  1446. skip_blend_plane.plane = sde_plane_pipe(plane);
  1447. skip_blend_plane.height = plane_crtc_roi.h;
  1448. skip_blend_plane.width = plane_crtc_roi.w;
  1449. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1450. }
  1451. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1452. if (pstate->stage == SDE_STAGE_BASE &&
  1453. format->alpha_enable)
  1454. bg_alpha_enable = true;
  1455. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1456. state->fb ? state->fb->base.id : -1,
  1457. state->src_x >> 16, state->src_y >> 16,
  1458. state->src_w >> 16, state->src_h >> 16,
  1459. state->crtc_x, state->crtc_y,
  1460. state->crtc_w, state->crtc_h,
  1461. pstate->rotation, mode);
  1462. /*
  1463. * none or left layout will program to layer mixer
  1464. * group 0, right layout will program to layer mixer
  1465. * group 1.
  1466. */
  1467. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1468. layout_idx = 0;
  1469. else
  1470. layout_idx = 1;
  1471. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1472. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1473. stage_cfg->stage[pstate->stage][stage_idx] =
  1474. sde_plane_pipe(plane);
  1475. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1476. pstate->multirect_index;
  1477. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1478. sde_plane_pipe(plane) - SSPP_VIG0,
  1479. pstate->stage,
  1480. pstate->multirect_index,
  1481. pstate->multirect_mode,
  1482. format->base.pixel_format,
  1483. fb ? fb->modifier : 0,
  1484. layout_idx);
  1485. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1486. lm_idx++) {
  1487. if (bg_alpha_enable && !format->alpha_enable)
  1488. mixer[lm_idx].mixer_op_mode = 0;
  1489. else
  1490. mixer[lm_idx].mixer_op_mode |=
  1491. 1 << pstate->stage;
  1492. }
  1493. }
  1494. if (cnt >= SDE_PSTATES_MAX)
  1495. continue;
  1496. pstates[cnt].sde_pstate = pstate;
  1497. pstates[cnt].drm_pstate = state;
  1498. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1499. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1500. else
  1501. pstates[cnt].stage = sde_plane_get_property(
  1502. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1503. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1504. cnt++;
  1505. }
  1506. /* blend config update */
  1507. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1508. pstates, cnt);
  1509. if (ctl->ops.set_active_pipes)
  1510. ctl->ops.set_active_pipes(ctl, fetch_active);
  1511. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1512. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1513. if (lm && lm->ops.setup_dim_layer) {
  1514. cstate = to_sde_crtc_state(crtc->state);
  1515. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1516. for (i = 0; i < cstate->num_dim_layers; i++)
  1517. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1518. mixer, &cstate->dim_layer[i]);
  1519. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1520. }
  1521. }
  1522. end:
  1523. kfree(pstates);
  1524. }
  1525. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1526. struct drm_crtc *crtc)
  1527. {
  1528. struct sde_crtc *sde_crtc;
  1529. struct sde_crtc_state *cstate;
  1530. struct drm_encoder *drm_enc;
  1531. bool is_right_only;
  1532. bool encoder_in_dsc_merge = false;
  1533. if (!crtc || !crtc->state)
  1534. return;
  1535. sde_crtc = to_sde_crtc(crtc);
  1536. cstate = to_sde_crtc_state(crtc->state);
  1537. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1538. return;
  1539. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1540. crtc->state->encoder_mask) {
  1541. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1542. encoder_in_dsc_merge = true;
  1543. break;
  1544. }
  1545. }
  1546. /**
  1547. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1548. * This is due to two reasons:
  1549. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1550. * the left DSC must be used, right DSC cannot be used alone.
  1551. * For right-only partial update, this means swap layer mixers to map
  1552. * Left LM to Right INTF. On later HW this was relaxed.
  1553. * - In DSC Merge mode, the physical encoder has already registered
  1554. * PP0 as the master, to switch to right-only we would have to
  1555. * reprogram to be driven by PP1 instead.
  1556. * To support both cases, we prefer to support the mixer swap solution.
  1557. */
  1558. if (!encoder_in_dsc_merge) {
  1559. if (sde_crtc->mixers_swapped) {
  1560. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1561. sde_crtc->mixers_swapped = false;
  1562. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1563. }
  1564. return;
  1565. }
  1566. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1567. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1568. if (is_right_only && !sde_crtc->mixers_swapped) {
  1569. /* right-only update swap mixers */
  1570. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1571. sde_crtc->mixers_swapped = true;
  1572. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1573. /* left-only or full update, swap back */
  1574. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1575. sde_crtc->mixers_swapped = false;
  1576. }
  1577. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1578. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1579. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1580. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1581. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1582. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1583. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1584. }
  1585. /**
  1586. * _sde_crtc_blend_setup - configure crtc mixers
  1587. * @crtc: Pointer to drm crtc structure
  1588. * @old_state: Pointer to old crtc state
  1589. * @add_planes: Whether or not to add planes to mixers
  1590. */
  1591. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1592. struct drm_crtc_state *old_state, bool add_planes)
  1593. {
  1594. struct sde_crtc *sde_crtc;
  1595. struct sde_crtc_state *sde_crtc_state;
  1596. struct sde_crtc_mixer *mixer;
  1597. struct sde_hw_ctl *ctl;
  1598. struct sde_hw_mixer *lm;
  1599. struct sde_ctl_flush_cfg cfg = {0,};
  1600. int i;
  1601. if (!crtc)
  1602. return;
  1603. sde_crtc = to_sde_crtc(crtc);
  1604. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1605. mixer = sde_crtc->mixers;
  1606. SDE_DEBUG("%s\n", sde_crtc->name);
  1607. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1608. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1609. return;
  1610. }
  1611. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1612. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1613. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1614. }
  1615. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1616. if (!mixer[i].hw_lm) {
  1617. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1618. return;
  1619. }
  1620. mixer[i].mixer_op_mode = 0;
  1621. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1622. sde_crtc_state->dirty)) {
  1623. /* clear dim_layer settings */
  1624. lm = mixer[i].hw_lm;
  1625. if (lm->ops.clear_dim_layer)
  1626. lm->ops.clear_dim_layer(lm);
  1627. }
  1628. }
  1629. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1630. /* initialize stage cfg */
  1631. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1632. if (add_planes)
  1633. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1634. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1635. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1636. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1637. ctl = mixer[i].hw_ctl;
  1638. lm = mixer[i].hw_lm;
  1639. if (sde_kms_rect_is_null(lm_roi))
  1640. sde_crtc->mixers[i].mixer_op_mode = 0;
  1641. if (lm->ops.setup_alpha_out)
  1642. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1643. /* stage config flush mask */
  1644. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1645. ctl->ops.get_pending_flush(ctl, &cfg);
  1646. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1647. mixer[i].hw_lm->idx - LM_0,
  1648. mixer[i].mixer_op_mode,
  1649. ctl->idx - CTL_0,
  1650. cfg.pending_flush_mask);
  1651. if (sde_kms_rect_is_null(lm_roi)) {
  1652. SDE_DEBUG(
  1653. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1654. sde_crtc->name, lm->idx - LM_0,
  1655. ctl->idx - CTL_0);
  1656. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1657. NULL, true);
  1658. } else {
  1659. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1660. &sde_crtc->stage_cfg[lm_layout],
  1661. false);
  1662. }
  1663. }
  1664. _sde_crtc_program_lm_output_roi(crtc);
  1665. }
  1666. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1667. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1668. {
  1669. struct drm_plane *plane;
  1670. struct sde_plane_state *sde_pstate;
  1671. uint32_t mode = 0;
  1672. int rc;
  1673. if (!crtc) {
  1674. SDE_ERROR("invalid state\n");
  1675. return -EINVAL;
  1676. }
  1677. *fb_ns = 0;
  1678. *fb_sec = 0;
  1679. *fb_sec_dir = 0;
  1680. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1681. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1682. rc = PTR_ERR(plane);
  1683. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1684. DRMID(crtc), DRMID(plane), rc);
  1685. return rc;
  1686. }
  1687. sde_pstate = to_sde_plane_state(plane->state);
  1688. mode = sde_plane_get_property(sde_pstate,
  1689. PLANE_PROP_FB_TRANSLATION_MODE);
  1690. switch (mode) {
  1691. case SDE_DRM_FB_NON_SEC:
  1692. (*fb_ns)++;
  1693. break;
  1694. case SDE_DRM_FB_SEC:
  1695. (*fb_sec)++;
  1696. break;
  1697. case SDE_DRM_FB_SEC_DIR_TRANS:
  1698. (*fb_sec_dir)++;
  1699. break;
  1700. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1701. break;
  1702. default:
  1703. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1704. DRMID(plane), mode);
  1705. return -EINVAL;
  1706. }
  1707. }
  1708. return 0;
  1709. }
  1710. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1711. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1712. {
  1713. struct drm_plane *plane;
  1714. const struct drm_plane_state *pstate;
  1715. struct sde_plane_state *sde_pstate;
  1716. uint32_t mode = 0;
  1717. int rc;
  1718. if (!state) {
  1719. SDE_ERROR("invalid state\n");
  1720. return -EINVAL;
  1721. }
  1722. *fb_ns = 0;
  1723. *fb_sec = 0;
  1724. *fb_sec_dir = 0;
  1725. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1726. if (IS_ERR_OR_NULL(pstate)) {
  1727. rc = PTR_ERR(pstate);
  1728. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1729. DRMID(state->crtc), DRMID(plane), rc);
  1730. return rc;
  1731. }
  1732. sde_pstate = to_sde_plane_state(pstate);
  1733. mode = sde_plane_get_property(sde_pstate,
  1734. PLANE_PROP_FB_TRANSLATION_MODE);
  1735. switch (mode) {
  1736. case SDE_DRM_FB_NON_SEC:
  1737. (*fb_ns)++;
  1738. break;
  1739. case SDE_DRM_FB_SEC:
  1740. (*fb_sec)++;
  1741. break;
  1742. case SDE_DRM_FB_SEC_DIR_TRANS:
  1743. (*fb_sec_dir)++;
  1744. break;
  1745. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1746. break;
  1747. default:
  1748. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1749. DRMID(plane), mode);
  1750. return -EINVAL;
  1751. }
  1752. }
  1753. return 0;
  1754. }
  1755. static void _sde_drm_fb_sec_dir_trans(
  1756. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1757. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1758. {
  1759. /* secure display usecase */
  1760. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1761. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1762. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1763. smmu_state->secure_level = secure_level;
  1764. smmu_state->transition_type = PRE_COMMIT;
  1765. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1766. if (old_valid_fb)
  1767. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1768. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1769. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1770. /* secure camera usecase */
  1771. } else if (smmu_state->state == ATTACHED) {
  1772. smmu_state->state = DETACH_SEC_REQ;
  1773. smmu_state->secure_level = secure_level;
  1774. smmu_state->transition_type = PRE_COMMIT;
  1775. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1776. }
  1777. }
  1778. static void _sde_drm_fb_transactions(
  1779. struct sde_kms_smmu_state_data *smmu_state,
  1780. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1781. int *ops)
  1782. {
  1783. if (((smmu_state->state == DETACHED)
  1784. || (smmu_state->state == DETACH_ALL_REQ))
  1785. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1786. && ((smmu_state->state == DETACHED_SEC)
  1787. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1788. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1789. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1790. smmu_state->transition_type = post_commit ?
  1791. POST_COMMIT : PRE_COMMIT;
  1792. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1793. if (old_valid_fb)
  1794. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1795. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1796. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1797. } else if ((smmu_state->state == DETACHED_SEC)
  1798. || (smmu_state->state == DETACH_SEC_REQ)) {
  1799. smmu_state->state = ATTACH_SEC_REQ;
  1800. smmu_state->transition_type = post_commit ?
  1801. POST_COMMIT : PRE_COMMIT;
  1802. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1803. if (old_valid_fb)
  1804. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1805. }
  1806. }
  1807. /**
  1808. * sde_crtc_get_secure_transition_ops - determines the operations that
  1809. * need to be performed before transitioning to secure state
  1810. * This function should be called after swapping the new state
  1811. * @crtc: Pointer to drm crtc structure
  1812. * Returns the bitmask of operations need to be performed, -Error in
  1813. * case of error cases
  1814. */
  1815. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1816. struct drm_crtc_state *old_crtc_state,
  1817. bool old_valid_fb)
  1818. {
  1819. struct drm_plane *plane;
  1820. struct drm_encoder *encoder;
  1821. struct sde_crtc *sde_crtc;
  1822. struct sde_kms *sde_kms;
  1823. struct sde_mdss_cfg *catalog;
  1824. struct sde_kms_smmu_state_data *smmu_state;
  1825. uint32_t translation_mode = 0, secure_level;
  1826. int ops = 0;
  1827. bool post_commit = false;
  1828. if (!crtc || !crtc->state) {
  1829. SDE_ERROR("invalid crtc\n");
  1830. return -EINVAL;
  1831. }
  1832. sde_kms = _sde_crtc_get_kms(crtc);
  1833. if (!sde_kms)
  1834. return -EINVAL;
  1835. smmu_state = &sde_kms->smmu_state;
  1836. smmu_state->prev_state = smmu_state->state;
  1837. smmu_state->prev_secure_level = smmu_state->secure_level;
  1838. sde_crtc = to_sde_crtc(crtc);
  1839. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1840. catalog = sde_kms->catalog;
  1841. /*
  1842. * SMMU operations need to be delayed in case of video mode panels
  1843. * when switching back to non_secure mode
  1844. */
  1845. drm_for_each_encoder_mask(encoder, crtc->dev,
  1846. crtc->state->encoder_mask) {
  1847. if (sde_encoder_is_dsi_display(encoder))
  1848. post_commit |= sde_encoder_check_curr_mode(encoder,
  1849. MSM_DISPLAY_VIDEO_MODE);
  1850. }
  1851. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1852. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1853. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1854. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1855. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1856. if (!plane->state)
  1857. continue;
  1858. translation_mode = sde_plane_get_property(
  1859. to_sde_plane_state(plane->state),
  1860. PLANE_PROP_FB_TRANSLATION_MODE);
  1861. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1862. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1863. DRMID(crtc), translation_mode);
  1864. return -EINVAL;
  1865. }
  1866. /* we can break if we find sec_dir plane */
  1867. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1868. break;
  1869. }
  1870. mutex_lock(&sde_kms->secure_transition_lock);
  1871. switch (translation_mode) {
  1872. case SDE_DRM_FB_SEC_DIR_TRANS:
  1873. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1874. catalog, old_valid_fb, &ops);
  1875. break;
  1876. case SDE_DRM_FB_SEC:
  1877. case SDE_DRM_FB_NON_SEC:
  1878. _sde_drm_fb_transactions(smmu_state, catalog,
  1879. old_valid_fb, post_commit, &ops);
  1880. break;
  1881. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1882. ops = 0;
  1883. break;
  1884. default:
  1885. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1886. DRMID(crtc), translation_mode);
  1887. ops = -EINVAL;
  1888. }
  1889. /* log only during actual transition times */
  1890. if (ops) {
  1891. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1892. DRMID(crtc), smmu_state->state,
  1893. secure_level, smmu_state->secure_level,
  1894. smmu_state->transition_type, ops);
  1895. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1896. smmu_state->state, smmu_state->transition_type,
  1897. smmu_state->secure_level, old_valid_fb,
  1898. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1899. }
  1900. mutex_unlock(&sde_kms->secure_transition_lock);
  1901. return ops;
  1902. }
  1903. /**
  1904. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1905. * LUTs are configured only once during boot
  1906. * @sde_crtc: Pointer to sde crtc
  1907. * @cstate: Pointer to sde crtc state
  1908. */
  1909. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1910. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1911. {
  1912. struct sde_hw_scaler3_lut_cfg *cfg;
  1913. struct sde_kms *sde_kms;
  1914. u32 *lut_data = NULL;
  1915. size_t len = 0;
  1916. int ret = 0;
  1917. if (!sde_crtc || !cstate) {
  1918. SDE_ERROR("invalid args\n");
  1919. return -EINVAL;
  1920. }
  1921. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1922. if (!sde_kms)
  1923. return -EINVAL;
  1924. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1925. return 0;
  1926. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1927. &cstate->property_state, &len, lut_idx);
  1928. if (!lut_data || !len) {
  1929. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1930. lut_idx, lut_data, len);
  1931. lut_data = NULL;
  1932. len = 0;
  1933. }
  1934. cfg = &cstate->scl3_lut_cfg;
  1935. switch (lut_idx) {
  1936. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1937. cfg->dir_lut = lut_data;
  1938. cfg->dir_len = len;
  1939. break;
  1940. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1941. cfg->cir_lut = lut_data;
  1942. cfg->cir_len = len;
  1943. break;
  1944. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1945. cfg->sep_lut = lut_data;
  1946. cfg->sep_len = len;
  1947. break;
  1948. default:
  1949. ret = -EINVAL;
  1950. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1951. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1952. break;
  1953. }
  1954. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1955. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1956. cfg->is_configured);
  1957. return ret;
  1958. }
  1959. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1960. {
  1961. struct sde_crtc *sde_crtc;
  1962. if (!crtc) {
  1963. SDE_ERROR("invalid crtc\n");
  1964. return;
  1965. }
  1966. sde_crtc = to_sde_crtc(crtc);
  1967. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1968. }
  1969. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1970. {
  1971. int i;
  1972. /**
  1973. * Check if sufficient hw resources are
  1974. * available as per target caps & topology
  1975. */
  1976. if (!sde_crtc) {
  1977. SDE_ERROR("invalid argument\n");
  1978. return -EINVAL;
  1979. }
  1980. if (!sde_crtc->num_mixers ||
  1981. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1982. SDE_ERROR("%s: invalid number mixers: %d\n",
  1983. sde_crtc->name, sde_crtc->num_mixers);
  1984. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1985. SDE_EVTLOG_ERROR);
  1986. return -EINVAL;
  1987. }
  1988. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1989. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1990. || !sde_crtc->mixers[i].hw_ds) {
  1991. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1992. sde_crtc->name, i);
  1993. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1994. i, sde_crtc->mixers[i].hw_lm,
  1995. sde_crtc->mixers[i].hw_ctl,
  1996. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1997. return -EINVAL;
  1998. }
  1999. }
  2000. return 0;
  2001. }
  2002. /**
  2003. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2004. * @crtc: Pointer to drm crtc
  2005. */
  2006. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2007. {
  2008. struct sde_crtc *sde_crtc;
  2009. struct sde_crtc_state *cstate;
  2010. struct sde_hw_mixer *hw_lm;
  2011. struct sde_hw_ctl *hw_ctl;
  2012. struct sde_hw_ds *hw_ds;
  2013. struct sde_hw_ds_cfg *cfg;
  2014. struct sde_kms *kms;
  2015. u32 op_mode = 0;
  2016. u32 lm_idx = 0, num_mixers = 0;
  2017. int i, count = 0;
  2018. if (!crtc)
  2019. return;
  2020. sde_crtc = to_sde_crtc(crtc);
  2021. cstate = to_sde_crtc_state(crtc->state);
  2022. kms = _sde_crtc_get_kms(crtc);
  2023. num_mixers = sde_crtc->num_mixers;
  2024. count = cstate->num_ds;
  2025. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2026. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2027. cstate->num_ds_enabled);
  2028. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2029. SDE_DEBUG("no change in settings, skip commit\n");
  2030. } else if (!kms || !kms->catalog) {
  2031. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2032. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2033. SDE_DEBUG("dest scaler feature not supported\n");
  2034. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2035. //do nothing
  2036. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2037. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2038. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2039. } else {
  2040. for (i = 0; i < count; i++) {
  2041. cfg = &cstate->ds_cfg[i];
  2042. if (!cfg->flags)
  2043. continue;
  2044. lm_idx = cfg->idx;
  2045. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2046. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2047. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2048. /* Setup op mode - Dual/single */
  2049. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2050. op_mode |= BIT(hw_ds->idx - DS_0);
  2051. if (hw_ds->ops.setup_opmode) {
  2052. op_mode |= (cstate->num_ds_enabled ==
  2053. CRTC_DUAL_MIXERS_ONLY) ?
  2054. SDE_DS_OP_MODE_DUAL : 0;
  2055. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2056. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2057. }
  2058. /* Setup scaler */
  2059. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2060. (cfg->flags &
  2061. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2062. if (hw_ds->ops.setup_scaler)
  2063. hw_ds->ops.setup_scaler(hw_ds,
  2064. &cfg->scl3_cfg,
  2065. &cstate->scl3_lut_cfg);
  2066. }
  2067. /*
  2068. * Dest scaler shares the flush bit of the LM in control
  2069. */
  2070. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2071. hw_ctl->ops.update_bitmask_mixer(
  2072. hw_ctl, hw_lm->idx, 1);
  2073. }
  2074. }
  2075. }
  2076. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2077. {
  2078. if (!buf)
  2079. return;
  2080. msm_gem_put_buffer(buf->gem);
  2081. kfree(buf);
  2082. buf = NULL;
  2083. }
  2084. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2085. {
  2086. struct sde_crtc *sde_crtc;
  2087. struct sde_frame_data_buffer *buf;
  2088. uint32_t cur_buf;
  2089. sde_crtc = to_sde_crtc(crtc);
  2090. cur_buf = sde_crtc->frame_data.cnt;
  2091. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2092. if (!buf)
  2093. return -ENOMEM;
  2094. sde_crtc->frame_data.buf[cur_buf] = buf;
  2095. buf->fd = fd;
  2096. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2097. if (!buf->fb) {
  2098. SDE_ERROR("unable to get fb");
  2099. return -EINVAL;
  2100. }
  2101. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2102. if (!buf->gem) {
  2103. SDE_ERROR("unable to get drm gem");
  2104. return -EINVAL;
  2105. }
  2106. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2107. sizeof(struct sde_drm_frame_data_packet));
  2108. }
  2109. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2110. struct sde_crtc_state *cstate, void __user *usr)
  2111. {
  2112. struct sde_crtc *sde_crtc;
  2113. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2114. int i, ret;
  2115. if (!crtc || !cstate || !usr)
  2116. return;
  2117. sde_crtc = to_sde_crtc(crtc);
  2118. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2119. if (ret) {
  2120. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2121. return;
  2122. }
  2123. if (!ctrl.num_buffers) {
  2124. SDE_DEBUG("clearing frame data buffers");
  2125. goto exit;
  2126. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2127. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2128. return;
  2129. }
  2130. for (i = 0; i < ctrl.num_buffers; i++) {
  2131. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2132. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2133. goto exit;
  2134. }
  2135. sde_crtc->frame_data.cnt++;
  2136. }
  2137. return;
  2138. exit:
  2139. while (sde_crtc->frame_data.cnt--)
  2140. _sde_crtc_put_frame_data_buffer(
  2141. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2142. sde_crtc->frame_data.cnt = 0;
  2143. }
  2144. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2145. struct sde_drm_frame_data_packet *frame_data_packet)
  2146. {
  2147. struct sde_crtc *sde_crtc;
  2148. struct sde_drm_frame_data_buf buf;
  2149. struct msm_gem_object *msm_gem;
  2150. u32 cur_buf;
  2151. sde_crtc = to_sde_crtc(crtc);
  2152. cur_buf = sde_crtc->frame_data.idx;
  2153. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2154. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2155. buf.offset = msm_gem->offset;
  2156. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2157. sizeof(struct sde_drm_frame_data_buf));
  2158. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2159. }
  2160. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2161. {
  2162. struct sde_crtc *sde_crtc;
  2163. struct drm_plane *plane;
  2164. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2165. struct sde_drm_frame_data_packet *data;
  2166. struct sde_frame_data *frame_data;
  2167. int i = 0;
  2168. if (!crtc || !crtc->state)
  2169. return;
  2170. sde_crtc = to_sde_crtc(crtc);
  2171. frame_data = &sde_crtc->frame_data;
  2172. if (frame_data->cnt) {
  2173. struct msm_gem_object *msm_gem;
  2174. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2175. data = (struct sde_drm_frame_data_packet *)
  2176. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2177. } else {
  2178. data = &frame_data_packet;
  2179. }
  2180. data->commit_count = sde_crtc->play_count;
  2181. data->frame_count = sde_crtc->fps_info.frame_count;
  2182. /* Collect plane specific data */
  2183. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2184. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2185. if (frame_data->cnt)
  2186. _sde_crtc_frame_data_notify(crtc, data);
  2187. }
  2188. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2189. {
  2190. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2191. struct sde_crtc *sde_crtc;
  2192. struct msm_drm_private *priv;
  2193. struct sde_crtc_frame_event *fevent;
  2194. struct sde_kms_frame_event_cb_data *cb_data;
  2195. unsigned long flags;
  2196. u32 crtc_id;
  2197. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2198. if (!data) {
  2199. SDE_ERROR("invalid parameters\n");
  2200. return;
  2201. }
  2202. crtc = cb_data->crtc;
  2203. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2204. SDE_ERROR("invalid parameters\n");
  2205. return;
  2206. }
  2207. sde_crtc = to_sde_crtc(crtc);
  2208. priv = crtc->dev->dev_private;
  2209. crtc_id = drm_crtc_index(crtc);
  2210. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2211. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2212. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2213. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2214. struct sde_crtc_frame_event, list);
  2215. if (fevent)
  2216. list_del_init(&fevent->list);
  2217. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2218. if (!fevent) {
  2219. SDE_ERROR("crtc%d event %d overflow\n",
  2220. crtc->base.id, event);
  2221. SDE_EVT32(DRMID(crtc), event);
  2222. return;
  2223. }
  2224. /* log and clear plane ubwc errors if any */
  2225. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2226. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2227. | SDE_ENCODER_FRAME_EVENT_DONE))
  2228. sde_crtc_get_frame_data(crtc);
  2229. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2230. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2231. sde_crtc->retire_frame_event_time = ktime_get();
  2232. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2233. }
  2234. fevent->event = event;
  2235. fevent->ts = ts;
  2236. fevent->crtc = crtc;
  2237. fevent->connector = cb_data->connector;
  2238. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2239. }
  2240. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2241. struct drm_crtc_state *old_state)
  2242. {
  2243. struct drm_device *dev;
  2244. struct sde_crtc *sde_crtc;
  2245. struct sde_crtc_state *cstate;
  2246. struct drm_connector *conn;
  2247. struct drm_encoder *encoder;
  2248. struct drm_connector_list_iter conn_iter;
  2249. if (!crtc || !crtc->state) {
  2250. SDE_ERROR("invalid crtc\n");
  2251. return;
  2252. }
  2253. dev = crtc->dev;
  2254. sde_crtc = to_sde_crtc(crtc);
  2255. cstate = to_sde_crtc_state(crtc->state);
  2256. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2257. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2258. /* identify connectors attached to this crtc */
  2259. cstate->num_connectors = 0;
  2260. drm_connector_list_iter_begin(dev, &conn_iter);
  2261. drm_for_each_connector_iter(conn, &conn_iter)
  2262. if (conn->state && conn->state->crtc == crtc &&
  2263. cstate->num_connectors < MAX_CONNECTORS) {
  2264. encoder = conn->state->best_encoder;
  2265. if (encoder)
  2266. sde_encoder_register_frame_event_callback(
  2267. encoder,
  2268. sde_crtc_frame_event_cb,
  2269. crtc);
  2270. cstate->connectors[cstate->num_connectors++] = conn;
  2271. sde_connector_prepare_fence(conn);
  2272. sde_encoder_set_clone_mode(encoder, crtc->state);
  2273. }
  2274. drm_connector_list_iter_end(&conn_iter);
  2275. /* prepare main output fence */
  2276. sde_fence_prepare(sde_crtc->output_fence);
  2277. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2278. }
  2279. /**
  2280. * sde_crtc_complete_flip - signal pending page_flip events
  2281. * Any pending vblank events are added to the vblank_event_list
  2282. * so that the next vblank interrupt shall signal them.
  2283. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2284. * This API signals any pending PAGE_FLIP events requested through
  2285. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2286. * if file!=NULL, this is preclose potential cancel-flip path
  2287. * @crtc: Pointer to drm crtc structure
  2288. * @file: Pointer to drm file
  2289. */
  2290. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2291. struct drm_file *file)
  2292. {
  2293. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2294. struct drm_device *dev = crtc->dev;
  2295. struct drm_pending_vblank_event *event;
  2296. unsigned long flags;
  2297. spin_lock_irqsave(&dev->event_lock, flags);
  2298. event = sde_crtc->event;
  2299. if (!event)
  2300. goto end;
  2301. /*
  2302. * if regular vblank case (!file) or if cancel-flip from
  2303. * preclose on file that requested flip, then send the
  2304. * event:
  2305. */
  2306. if (!file || (event->base.file_priv == file)) {
  2307. sde_crtc->event = NULL;
  2308. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2309. sde_crtc->name, event);
  2310. SDE_EVT32_VERBOSE(DRMID(crtc));
  2311. drm_crtc_send_vblank_event(crtc, event);
  2312. }
  2313. end:
  2314. spin_unlock_irqrestore(&dev->event_lock, flags);
  2315. }
  2316. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2317. struct drm_crtc_state *cstate)
  2318. {
  2319. struct drm_encoder *encoder;
  2320. if (!crtc || !crtc->dev || !cstate) {
  2321. SDE_ERROR("invalid crtc\n");
  2322. return INTF_MODE_NONE;
  2323. }
  2324. drm_for_each_encoder_mask(encoder, crtc->dev,
  2325. cstate->encoder_mask) {
  2326. /* continue if copy encoder is encountered */
  2327. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2328. continue;
  2329. return sde_encoder_get_intf_mode(encoder);
  2330. }
  2331. return INTF_MODE_NONE;
  2332. }
  2333. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2334. {
  2335. struct drm_encoder *encoder;
  2336. if (!crtc || !crtc->dev) {
  2337. SDE_ERROR("invalid crtc\n");
  2338. return INTF_MODE_NONE;
  2339. }
  2340. drm_for_each_encoder(encoder, crtc->dev)
  2341. if ((encoder->crtc == crtc)
  2342. && !sde_encoder_in_cont_splash(encoder))
  2343. return sde_encoder_get_fps(encoder);
  2344. return 0;
  2345. }
  2346. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2347. {
  2348. struct drm_encoder *encoder;
  2349. if (!crtc || !crtc->dev) {
  2350. SDE_ERROR("invalid crtc\n");
  2351. return 0;
  2352. }
  2353. drm_for_each_encoder_mask(encoder, crtc->dev,
  2354. crtc->state->encoder_mask) {
  2355. if (!sde_encoder_in_cont_splash(encoder))
  2356. return sde_encoder_get_dfps_maxfps(encoder);
  2357. }
  2358. return 0;
  2359. }
  2360. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2361. {
  2362. struct drm_encoder *enc;
  2363. struct sde_crtc *sde_crtc;
  2364. if (!crtc || !crtc->dev)
  2365. return NULL;
  2366. sde_crtc = to_sde_crtc(crtc);
  2367. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2368. if (sde_encoder_in_clone_mode(enc))
  2369. continue;
  2370. return enc;
  2371. }
  2372. return NULL;
  2373. }
  2374. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2375. {
  2376. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2377. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2378. /* keep statistics on vblank callback - with auto reset via debugfs */
  2379. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2380. sde_crtc->vblank_cb_time = ts;
  2381. else
  2382. sde_crtc->vblank_cb_count++;
  2383. sde_crtc->vblank_last_cb_time = ts;
  2384. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2385. drm_crtc_handle_vblank(crtc);
  2386. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2387. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2388. }
  2389. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2390. ktime_t ts, enum sde_fence_event fence_event)
  2391. {
  2392. if (!connector) {
  2393. SDE_ERROR("invalid param\n");
  2394. return;
  2395. }
  2396. SDE_ATRACE_BEGIN("signal_retire_fence");
  2397. sde_connector_complete_commit(connector, ts, fence_event);
  2398. SDE_ATRACE_END("signal_retire_fence");
  2399. }
  2400. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2401. {
  2402. struct msm_drm_private *priv;
  2403. struct sde_crtc_frame_event *fevent;
  2404. struct drm_crtc *crtc;
  2405. struct sde_crtc *sde_crtc;
  2406. struct sde_kms *sde_kms;
  2407. unsigned long flags;
  2408. bool in_clone_mode = false;
  2409. if (!work) {
  2410. SDE_ERROR("invalid work handle\n");
  2411. return;
  2412. }
  2413. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2414. if (!fevent->crtc || !fevent->crtc->state) {
  2415. SDE_ERROR("invalid crtc\n");
  2416. return;
  2417. }
  2418. crtc = fevent->crtc;
  2419. sde_crtc = to_sde_crtc(crtc);
  2420. sde_kms = _sde_crtc_get_kms(crtc);
  2421. if (!sde_kms) {
  2422. SDE_ERROR("invalid kms handle\n");
  2423. return;
  2424. }
  2425. priv = sde_kms->dev->dev_private;
  2426. SDE_ATRACE_BEGIN("crtc_frame_event");
  2427. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2428. ktime_to_ns(fevent->ts));
  2429. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2430. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2431. true : false;
  2432. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2433. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2434. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2435. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2436. /* this should not happen */
  2437. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2438. crtc->base.id,
  2439. ktime_to_ns(fevent->ts),
  2440. atomic_read(&sde_crtc->frame_pending));
  2441. SDE_EVT32(DRMID(crtc), fevent->event,
  2442. SDE_EVTLOG_FUNC_CASE1);
  2443. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2444. /* release bandwidth and other resources */
  2445. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2446. crtc->base.id,
  2447. ktime_to_ns(fevent->ts));
  2448. SDE_EVT32(DRMID(crtc), fevent->event,
  2449. SDE_EVTLOG_FUNC_CASE2);
  2450. sde_core_perf_crtc_release_bw(crtc);
  2451. } else {
  2452. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2453. SDE_EVTLOG_FUNC_CASE3);
  2454. }
  2455. }
  2456. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2457. SDE_ATRACE_BEGIN("signal_release_fence");
  2458. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2459. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2460. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2461. SDE_ATRACE_END("signal_release_fence");
  2462. }
  2463. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2464. /* this api should be called without spin_lock */
  2465. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2466. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2467. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2468. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2469. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2470. crtc->base.id, ktime_to_ns(fevent->ts));
  2471. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2472. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2473. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2474. SDE_ATRACE_END("crtc_frame_event");
  2475. }
  2476. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2477. struct drm_crtc_state *old_state)
  2478. {
  2479. struct sde_crtc *sde_crtc;
  2480. struct sde_splash_display *splash_display = NULL;
  2481. struct sde_kms *sde_kms;
  2482. bool cont_splash_enabled = false;
  2483. int i;
  2484. u32 power_on = 1;
  2485. if (!crtc || !crtc->state) {
  2486. SDE_ERROR("invalid crtc\n");
  2487. return;
  2488. }
  2489. sde_crtc = to_sde_crtc(crtc);
  2490. SDE_EVT32_VERBOSE(DRMID(crtc));
  2491. sde_kms = _sde_crtc_get_kms(crtc);
  2492. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2493. splash_display = &sde_kms->splash_data.splash_display[i];
  2494. if (splash_display->cont_splash_enabled &&
  2495. crtc == splash_display->encoder->crtc)
  2496. cont_splash_enabled = true;
  2497. }
  2498. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2499. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2500. sde_core_perf_crtc_update(crtc, 0, false);
  2501. }
  2502. /**
  2503. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2504. * @cstate: Pointer to sde crtc state
  2505. */
  2506. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2507. {
  2508. if (!cstate) {
  2509. SDE_ERROR("invalid cstate\n");
  2510. return;
  2511. }
  2512. cstate->input_fence_timeout_ns =
  2513. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2514. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2515. }
  2516. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2517. {
  2518. u32 i;
  2519. struct sde_crtc_state *cstate;
  2520. if (!state)
  2521. return;
  2522. cstate = to_sde_crtc_state(state);
  2523. for (i = 0; i < cstate->num_dim_layers; i++)
  2524. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2525. cstate->num_dim_layers = 0;
  2526. }
  2527. /**
  2528. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2529. * @cstate: Pointer to sde crtc state
  2530. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2531. */
  2532. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2533. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2534. {
  2535. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2536. struct sde_drm_dim_layer_cfg *user_cfg;
  2537. struct sde_hw_dim_layer *dim_layer;
  2538. u32 count, i;
  2539. struct sde_kms *kms;
  2540. if (!crtc || !cstate) {
  2541. SDE_ERROR("invalid crtc or cstate\n");
  2542. return;
  2543. }
  2544. dim_layer = cstate->dim_layer;
  2545. if (!usr_ptr) {
  2546. /* usr_ptr is null when setting the default property value */
  2547. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2548. SDE_DEBUG("dim_layer data removed\n");
  2549. goto clear;
  2550. }
  2551. kms = _sde_crtc_get_kms(crtc);
  2552. if (!kms || !kms->catalog) {
  2553. SDE_ERROR("invalid kms\n");
  2554. return;
  2555. }
  2556. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2557. SDE_ERROR("failed to copy dim_layer data\n");
  2558. return;
  2559. }
  2560. count = dim_layer_v1.num_layers;
  2561. if (count > SDE_MAX_DIM_LAYERS) {
  2562. SDE_ERROR("invalid number of dim_layers:%d", count);
  2563. return;
  2564. }
  2565. /* populate from user space */
  2566. cstate->num_dim_layers = count;
  2567. for (i = 0; i < count; i++) {
  2568. user_cfg = &dim_layer_v1.layer_cfg[i];
  2569. dim_layer[i].flags = user_cfg->flags;
  2570. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2571. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2572. dim_layer[i].rect.x = user_cfg->rect.x1;
  2573. dim_layer[i].rect.y = user_cfg->rect.y1;
  2574. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2575. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2576. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2577. user_cfg->color_fill.color_0,
  2578. user_cfg->color_fill.color_1,
  2579. user_cfg->color_fill.color_2,
  2580. user_cfg->color_fill.color_3,
  2581. };
  2582. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2583. i, dim_layer[i].flags, dim_layer[i].stage);
  2584. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2585. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2586. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2587. dim_layer[i].color_fill.color_0,
  2588. dim_layer[i].color_fill.color_1,
  2589. dim_layer[i].color_fill.color_2,
  2590. dim_layer[i].color_fill.color_3);
  2591. }
  2592. clear:
  2593. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2594. }
  2595. /**
  2596. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2597. * @sde_crtc : Pointer to sde crtc
  2598. * @cstate : Pointer to sde crtc state
  2599. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2600. */
  2601. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2602. struct sde_crtc_state *cstate,
  2603. void __user *usr_ptr)
  2604. {
  2605. struct sde_drm_dest_scaler_data ds_data;
  2606. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2607. struct sde_drm_scaler_v2 scaler_v2;
  2608. void __user *scaler_v2_usr;
  2609. int i, count;
  2610. if (!sde_crtc || !cstate) {
  2611. SDE_ERROR("invalid sde_crtc/state\n");
  2612. return -EINVAL;
  2613. }
  2614. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2615. if (!usr_ptr) {
  2616. SDE_DEBUG("ds data removed\n");
  2617. return 0;
  2618. }
  2619. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2620. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2621. sde_crtc->name);
  2622. return -EINVAL;
  2623. }
  2624. count = ds_data.num_dest_scaler;
  2625. if (!count) {
  2626. SDE_DEBUG("no ds data available\n");
  2627. return 0;
  2628. }
  2629. if (count > SDE_MAX_DS_COUNT) {
  2630. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2631. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2632. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2633. return -EINVAL;
  2634. }
  2635. /* Populate from user space */
  2636. for (i = 0; i < count; i++) {
  2637. ds_cfg_usr = &ds_data.ds_cfg[i];
  2638. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2639. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2640. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2641. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2642. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2643. if (ds_cfg_usr->scaler_cfg) {
  2644. scaler_v2_usr =
  2645. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2646. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2647. sizeof(scaler_v2))) {
  2648. SDE_ERROR("%s:scaler: copy from user failed\n",
  2649. sde_crtc->name);
  2650. return -EINVAL;
  2651. }
  2652. }
  2653. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2654. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2655. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2656. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2657. scaler_v2.dst_width, scaler_v2.dst_height);
  2658. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2659. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2660. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2661. scaler_v2.dst_width, scaler_v2.dst_height);
  2662. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2663. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2664. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2665. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2666. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2667. ds_cfg_usr->lm_height);
  2668. }
  2669. cstate->num_ds = count;
  2670. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2671. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2672. return 0;
  2673. }
  2674. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2675. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2676. struct sde_hw_ds_cfg *prev_cfg)
  2677. {
  2678. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2679. || !cfg->lm_width || !cfg->lm_height) {
  2680. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2681. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2682. hdisplay, mode->vdisplay);
  2683. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2684. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2685. return -E2BIG;
  2686. }
  2687. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2688. cfg->lm_height != prev_cfg->lm_height)) {
  2689. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2690. crtc->base.id, cfg->lm_width,
  2691. cfg->lm_height, prev_cfg->lm_width,
  2692. prev_cfg->lm_height);
  2693. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2694. prev_cfg->lm_width, prev_cfg->lm_height,
  2695. SDE_EVTLOG_ERROR);
  2696. return -EINVAL;
  2697. }
  2698. return 0;
  2699. }
  2700. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2701. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2702. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2703. u32 max_in_width, u32 max_out_width)
  2704. {
  2705. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2706. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2707. /**
  2708. * Scaler src and dst width shouldn't exceed the maximum
  2709. * width limitation. Also, if there is no partial update
  2710. * dst width and height must match display resolution.
  2711. */
  2712. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2713. cfg->scl3_cfg.dst_width > max_out_width ||
  2714. !cfg->scl3_cfg.src_width[0] ||
  2715. !cfg->scl3_cfg.dst_width ||
  2716. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2717. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2718. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2719. SDE_ERROR("crtc%d: ", crtc->base.id);
  2720. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2721. cfg->scl3_cfg.src_width[0],
  2722. cfg->scl3_cfg.dst_width,
  2723. cfg->scl3_cfg.dst_height,
  2724. hdisplay, mode->vdisplay);
  2725. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2726. sde_crtc->num_mixers, cfg->flags,
  2727. hw_ds->idx - DS_0);
  2728. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2729. cfg->scl3_cfg.enable,
  2730. cfg->scl3_cfg.de.enable);
  2731. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2732. cfg->scl3_cfg.de.enable, cfg->flags,
  2733. max_in_width, max_out_width,
  2734. cfg->scl3_cfg.src_width[0],
  2735. cfg->scl3_cfg.dst_width,
  2736. cfg->scl3_cfg.dst_height, hdisplay,
  2737. mode->vdisplay, sde_crtc->num_mixers,
  2738. SDE_EVTLOG_ERROR);
  2739. cfg->flags &=
  2740. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2741. cfg->flags &=
  2742. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2743. return -EINVAL;
  2744. }
  2745. }
  2746. return 0;
  2747. }
  2748. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2749. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2750. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2751. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2752. {
  2753. int i, ret;
  2754. u32 lm_idx;
  2755. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2756. for (i = 0; i < cstate->num_ds; i++) {
  2757. cfg = &cstate->ds_cfg[i];
  2758. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2759. lm_idx = cfg->idx;
  2760. /**
  2761. * Validate against topology
  2762. * No of dest scalers should match the num of mixers
  2763. * unless it is partial update left only/right only use case
  2764. */
  2765. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2766. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2767. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2768. crtc->base.id, i, lm_idx, cfg->flags);
  2769. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2770. SDE_EVTLOG_ERROR);
  2771. return -EINVAL;
  2772. }
  2773. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2774. if (!max_in_width && !max_out_width) {
  2775. max_in_width = hw_ds->scl->top->maxinputwidth;
  2776. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2777. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2778. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2779. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2780. max_in_width, max_out_width, cstate->num_ds);
  2781. }
  2782. /* Check LM width and height */
  2783. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2784. prev_cfg);
  2785. if (ret)
  2786. return ret;
  2787. /* Check scaler data */
  2788. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2789. hw_ds, cfg, hdisplay,
  2790. max_in_width, max_out_width);
  2791. if (ret)
  2792. return ret;
  2793. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2794. (*num_ds_enable)++;
  2795. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2796. hw_ds->idx - DS_0, cfg->flags);
  2797. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2798. }
  2799. return 0;
  2800. }
  2801. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2802. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2803. {
  2804. struct sde_hw_ds_cfg *cfg;
  2805. int i;
  2806. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2807. cstate->num_ds_enabled, num_ds_enable);
  2808. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2809. cstate->num_ds, cstate->dirty[0]);
  2810. if (cstate->num_ds_enabled != num_ds_enable) {
  2811. /* Disabling destination scaler */
  2812. if (!num_ds_enable) {
  2813. for (i = 0; i < cstate->num_ds; i++) {
  2814. cfg = &cstate->ds_cfg[i];
  2815. cfg->idx = i;
  2816. /* Update scaler settings in disable case */
  2817. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2818. cfg->scl3_cfg.enable = 0;
  2819. cfg->scl3_cfg.de.enable = 0;
  2820. }
  2821. }
  2822. cstate->num_ds_enabled = num_ds_enable;
  2823. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2824. } else {
  2825. if (!cstate->num_ds_enabled)
  2826. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2827. }
  2828. }
  2829. /**
  2830. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2831. * @crtc : Pointer to drm crtc
  2832. * @state : Pointer to drm crtc state
  2833. */
  2834. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2835. struct drm_crtc_state *state)
  2836. {
  2837. struct sde_crtc *sde_crtc;
  2838. struct sde_crtc_state *cstate;
  2839. struct drm_display_mode *mode;
  2840. struct sde_kms *kms;
  2841. struct sde_hw_ds *hw_ds = NULL;
  2842. u32 ret = 0;
  2843. u32 num_ds_enable = 0, hdisplay = 0;
  2844. u32 max_in_width = 0, max_out_width = 0;
  2845. if (!crtc || !state)
  2846. return -EINVAL;
  2847. sde_crtc = to_sde_crtc(crtc);
  2848. cstate = to_sde_crtc_state(state);
  2849. kms = _sde_crtc_get_kms(crtc);
  2850. mode = &state->adjusted_mode;
  2851. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2852. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2853. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2854. return 0;
  2855. }
  2856. if (!kms || !kms->catalog) {
  2857. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2858. return -EINVAL;
  2859. }
  2860. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2861. SDE_DEBUG("dest scaler feature not supported\n");
  2862. return 0;
  2863. }
  2864. if (!sde_crtc->num_mixers) {
  2865. SDE_DEBUG("mixers not allocated\n");
  2866. return 0;
  2867. }
  2868. ret = _sde_validate_hw_resources(sde_crtc);
  2869. if (ret)
  2870. goto err;
  2871. /**
  2872. * No of dest scalers shouldn't exceed hw ds block count and
  2873. * also, match the num of mixers unless it is partial update
  2874. * left only/right only use case - currently PU + DS is not supported
  2875. */
  2876. if (cstate->num_ds > kms->catalog->ds_count ||
  2877. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2878. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2879. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2880. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2881. cstate->ds_cfg[0].flags);
  2882. ret = -EINVAL;
  2883. goto err;
  2884. }
  2885. /**
  2886. * Check if DS needs to be enabled or disabled
  2887. * In case of enable, validate the data
  2888. */
  2889. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2890. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2891. cstate->num_ds, cstate->ds_cfg[0].flags);
  2892. goto disable;
  2893. }
  2894. /* Display resolution */
  2895. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  2896. /* Validate the DS data */
  2897. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2898. mode, hw_ds, hdisplay, &num_ds_enable,
  2899. max_in_width, max_out_width);
  2900. if (ret)
  2901. goto err;
  2902. disable:
  2903. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2904. return 0;
  2905. err:
  2906. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2907. return ret;
  2908. }
  2909. /**
  2910. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2911. * @crtc: Pointer to CRTC object
  2912. */
  2913. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2914. {
  2915. struct drm_plane *plane = NULL;
  2916. uint32_t wait_ms = 1;
  2917. ktime_t kt_end, kt_wait;
  2918. int rc = 0;
  2919. SDE_DEBUG("\n");
  2920. if (!crtc || !crtc->state) {
  2921. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2922. return;
  2923. }
  2924. /* use monotonic timer to limit total fence wait time */
  2925. kt_end = ktime_add_ns(ktime_get(),
  2926. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2927. /*
  2928. * Wait for fences sequentially, as all of them need to be signalled
  2929. * before we can proceed.
  2930. *
  2931. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2932. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2933. * that each plane can check its fence status and react appropriately
  2934. * if its fence has timed out. Call input fence wait multiple times if
  2935. * fence wait is interrupted due to interrupt call.
  2936. */
  2937. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2938. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2939. do {
  2940. kt_wait = ktime_sub(kt_end, ktime_get());
  2941. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2942. wait_ms = ktime_to_ms(kt_wait);
  2943. else
  2944. wait_ms = 0;
  2945. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2946. } while (wait_ms && rc == -ERESTARTSYS);
  2947. }
  2948. SDE_ATRACE_END("plane_wait_input_fence");
  2949. }
  2950. static void _sde_crtc_setup_mixer_for_encoder(
  2951. struct drm_crtc *crtc,
  2952. struct drm_encoder *enc)
  2953. {
  2954. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2955. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2956. struct sde_rm *rm = &sde_kms->rm;
  2957. struct sde_crtc_mixer *mixer;
  2958. struct sde_hw_ctl *last_valid_ctl = NULL;
  2959. int i;
  2960. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2961. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2962. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2963. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2964. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2965. /* Set up all the mixers and ctls reserved by this encoder */
  2966. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2967. mixer = &sde_crtc->mixers[i];
  2968. if (!sde_rm_get_hw(rm, &lm_iter))
  2969. break;
  2970. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  2971. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2972. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2973. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2974. mixer->hw_lm->idx - LM_0);
  2975. mixer->hw_ctl = last_valid_ctl;
  2976. } else {
  2977. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  2978. last_valid_ctl = mixer->hw_ctl;
  2979. sde_crtc->num_ctls++;
  2980. }
  2981. /* Shouldn't happen, mixers are always >= ctls */
  2982. if (!mixer->hw_ctl) {
  2983. SDE_ERROR("no valid ctls found for lm %d\n",
  2984. mixer->hw_lm->idx - LM_0);
  2985. return;
  2986. }
  2987. /* Dspp may be null */
  2988. (void) sde_rm_get_hw(rm, &dspp_iter);
  2989. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  2990. /* DS may be null */
  2991. (void) sde_rm_get_hw(rm, &ds_iter);
  2992. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  2993. mixer->encoder = enc;
  2994. sde_crtc->num_mixers++;
  2995. SDE_DEBUG("setup mixer %d: lm %d\n",
  2996. i, mixer->hw_lm->idx - LM_0);
  2997. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2998. i, mixer->hw_ctl->idx - CTL_0);
  2999. if (mixer->hw_ds)
  3000. SDE_DEBUG("setup mixer %d: ds %d\n",
  3001. i, mixer->hw_ds->idx - DS_0);
  3002. }
  3003. }
  3004. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3005. {
  3006. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3007. struct drm_encoder *enc;
  3008. sde_crtc->num_ctls = 0;
  3009. sde_crtc->num_mixers = 0;
  3010. sde_crtc->mixers_swapped = false;
  3011. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3012. mutex_lock(&sde_crtc->crtc_lock);
  3013. /* Check for mixers on all encoders attached to this crtc */
  3014. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3015. if (enc->crtc != crtc)
  3016. continue;
  3017. /* avoid overwriting mixers info from a copy encoder */
  3018. if (sde_encoder_in_clone_mode(enc))
  3019. continue;
  3020. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3021. }
  3022. mutex_unlock(&sde_crtc->crtc_lock);
  3023. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3024. }
  3025. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3026. {
  3027. int i;
  3028. struct sde_crtc_state *cstate;
  3029. cstate = to_sde_crtc_state(state);
  3030. cstate->is_ppsplit = false;
  3031. for (i = 0; i < cstate->num_connectors; i++) {
  3032. struct drm_connector *conn = cstate->connectors[i];
  3033. if (sde_connector_get_topology_name(conn) ==
  3034. SDE_RM_TOPOLOGY_PPSPLIT)
  3035. cstate->is_ppsplit = true;
  3036. }
  3037. }
  3038. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3039. {
  3040. struct sde_crtc *sde_crtc;
  3041. struct sde_crtc_state *cstate;
  3042. struct drm_display_mode *adj_mode;
  3043. u32 mixer_width, mixer_height;
  3044. int i;
  3045. if (!crtc || !state) {
  3046. SDE_ERROR("invalid args\n");
  3047. return;
  3048. }
  3049. sde_crtc = to_sde_crtc(crtc);
  3050. cstate = to_sde_crtc_state(state);
  3051. adj_mode = &state->adjusted_mode;
  3052. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3053. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3054. cstate->lm_bounds[i].x = mixer_width * i;
  3055. cstate->lm_bounds[i].y = 0;
  3056. cstate->lm_bounds[i].w = mixer_width;
  3057. cstate->lm_bounds[i].h = mixer_height;
  3058. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3059. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3060. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3061. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3062. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3063. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3064. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3065. }
  3066. drm_mode_debug_printmodeline(adj_mode);
  3067. }
  3068. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3069. {
  3070. struct sde_crtc_mixer mixer;
  3071. /*
  3072. * Use mixer[0] to get hw_ctl which will use ops to clear
  3073. * all blendstages. Clear all blendstages will iterate through
  3074. * all mixers.
  3075. */
  3076. if (sde_crtc->num_mixers) {
  3077. mixer = sde_crtc->mixers[0];
  3078. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3079. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3080. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3081. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3082. }
  3083. }
  3084. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3085. struct drm_crtc_state *old_state)
  3086. {
  3087. struct sde_crtc *sde_crtc;
  3088. struct drm_encoder *encoder;
  3089. struct drm_device *dev;
  3090. struct sde_kms *sde_kms;
  3091. struct sde_splash_display *splash_display;
  3092. bool cont_splash_enabled = false;
  3093. size_t i;
  3094. if (!crtc->state->enable) {
  3095. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3096. crtc->base.id, crtc->state->enable);
  3097. return;
  3098. }
  3099. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3100. SDE_ERROR("power resource is not enabled\n");
  3101. return;
  3102. }
  3103. sde_kms = _sde_crtc_get_kms(crtc);
  3104. if (!sde_kms)
  3105. return;
  3106. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3107. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3108. sde_crtc = to_sde_crtc(crtc);
  3109. dev = crtc->dev;
  3110. if (!sde_crtc->num_mixers) {
  3111. _sde_crtc_setup_mixers(crtc);
  3112. _sde_crtc_setup_is_ppsplit(crtc->state);
  3113. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3114. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3115. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3116. _sde_crtc_setup_mixers(crtc);
  3117. sde_crtc->reinit_crtc_mixers = false;
  3118. }
  3119. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3120. if (encoder->crtc != crtc)
  3121. continue;
  3122. /* encoder will trigger pending mask now */
  3123. sde_encoder_trigger_kickoff_pending(encoder);
  3124. }
  3125. /* update performance setting */
  3126. sde_core_perf_crtc_update(crtc, 1, false);
  3127. /*
  3128. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3129. * it means we are trying to flush a CRTC whose state is disabled:
  3130. * nothing else needs to be done.
  3131. */
  3132. if (unlikely(!sde_crtc->num_mixers))
  3133. goto end;
  3134. _sde_crtc_blend_setup(crtc, old_state, true);
  3135. _sde_crtc_dest_scaler_setup(crtc);
  3136. sde_cp_crtc_apply_noise(crtc, old_state);
  3137. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3138. sde_core_perf_crtc_update_uidle(crtc, true);
  3139. /* update cached_encoder_mask if new conn is added or removed */
  3140. if (crtc->state->connectors_changed)
  3141. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3142. /*
  3143. * Since CP properties use AXI buffer to program the
  3144. * HW, check if context bank is in attached state,
  3145. * apply color processing properties only if
  3146. * smmu state is attached,
  3147. */
  3148. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3149. splash_display = &sde_kms->splash_data.splash_display[i];
  3150. if (splash_display->cont_splash_enabled &&
  3151. splash_display->encoder &&
  3152. crtc == splash_display->encoder->crtc)
  3153. cont_splash_enabled = true;
  3154. }
  3155. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3156. sde_cp_crtc_apply_properties(crtc);
  3157. if (!sde_crtc->enabled)
  3158. sde_cp_crtc_mark_features_dirty(crtc);
  3159. /*
  3160. * PP_DONE irq is only used by command mode for now.
  3161. * It is better to request pending before FLUSH and START trigger
  3162. * to make sure no pp_done irq missed.
  3163. * This is safe because no pp_done will happen before SW trigger
  3164. * in command mode.
  3165. */
  3166. end:
  3167. SDE_ATRACE_END("crtc_atomic_begin");
  3168. }
  3169. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3170. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3171. struct drm_atomic_state *state)
  3172. {
  3173. struct drm_crtc_state *old_state = NULL;
  3174. if (!crtc) {
  3175. SDE_ERROR("invalid crtc\n");
  3176. return;
  3177. }
  3178. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3179. _sde_crtc_atomic_begin(crtc, old_state);
  3180. }
  3181. #else
  3182. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3183. struct drm_crtc_state *old_state)
  3184. {
  3185. if (!crtc) {
  3186. SDE_ERROR("invalid crtc\n");
  3187. return;
  3188. }
  3189. _sde_crtc_atomic_begin(crtc, old_state);
  3190. }
  3191. #endif
  3192. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3193. struct drm_atomic_state *state)
  3194. {
  3195. struct drm_encoder *encoder;
  3196. struct sde_crtc *sde_crtc;
  3197. struct drm_device *dev;
  3198. struct drm_plane *plane;
  3199. struct msm_drm_private *priv;
  3200. struct sde_crtc_state *cstate;
  3201. struct sde_kms *sde_kms;
  3202. struct drm_connector *conn;
  3203. struct drm_connector_state *conn_state;
  3204. struct sde_connector *sde_conn = NULL;
  3205. int i;
  3206. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3207. SDE_ERROR("invalid crtc\n");
  3208. return;
  3209. }
  3210. if (!crtc->state->enable) {
  3211. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3212. crtc->base.id, crtc->state->enable);
  3213. return;
  3214. }
  3215. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3216. SDE_ERROR("power resource is not enabled\n");
  3217. return;
  3218. }
  3219. sde_kms = _sde_crtc_get_kms(crtc);
  3220. if (!sde_kms) {
  3221. SDE_ERROR("invalid kms\n");
  3222. return;
  3223. }
  3224. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3225. sde_crtc = to_sde_crtc(crtc);
  3226. cstate = to_sde_crtc_state(crtc->state);
  3227. dev = crtc->dev;
  3228. priv = dev->dev_private;
  3229. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3230. if (!conn_state || conn_state->crtc != crtc)
  3231. continue;
  3232. sde_conn = to_sde_connector(conn_state->connector);
  3233. }
  3234. /* When doze is requested, switch first to normal mode */
  3235. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3236. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3237. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3238. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3239. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3240. false);
  3241. else
  3242. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3243. /*
  3244. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3245. * it means we are trying to flush a CRTC whose state is disabled:
  3246. * nothing else needs to be done.
  3247. */
  3248. if (unlikely(!sde_crtc->num_mixers))
  3249. return;
  3250. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3251. /*
  3252. * For planes without commit update, drm framework will not add
  3253. * those planes to current state since hardware update is not
  3254. * required. However, if those planes were power collapsed since
  3255. * last commit cycle, driver has to restore the hardware state
  3256. * of those planes explicitly here prior to plane flush.
  3257. * Also use this iteration to see if any plane requires cache,
  3258. * so during the perf update driver can activate/deactivate
  3259. * the cache accordingly.
  3260. */
  3261. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3262. sde_crtc->new_perf.llcc_active[i] = false;
  3263. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3264. sde_plane_restore(plane);
  3265. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3266. if (sde_plane_is_cache_required(plane, i))
  3267. sde_crtc->new_perf.llcc_active[i] = true;
  3268. }
  3269. }
  3270. sde_core_perf_crtc_update_llcc(crtc);
  3271. /* wait for acquire fences before anything else is done */
  3272. _sde_crtc_wait_for_fences(crtc);
  3273. if (!cstate->rsc_update) {
  3274. drm_for_each_encoder_mask(encoder, dev,
  3275. crtc->state->encoder_mask) {
  3276. cstate->rsc_client =
  3277. sde_encoder_get_rsc_client(encoder);
  3278. }
  3279. cstate->rsc_update = true;
  3280. }
  3281. /*
  3282. * Final plane updates: Give each plane a chance to complete all
  3283. * required writes/flushing before crtc's "flush
  3284. * everything" call below.
  3285. */
  3286. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3287. if (sde_kms->smmu_state.transition_error)
  3288. sde_plane_set_error(plane, true);
  3289. sde_plane_flush(plane);
  3290. }
  3291. /* Kickoff will be scheduled by outer layer */
  3292. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3293. }
  3294. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3295. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3296. struct drm_atomic_state *state)
  3297. {
  3298. return sde_crtc_atomic_flush_common(crtc, state);
  3299. }
  3300. #else
  3301. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3302. struct drm_crtc_state *old_crtc_state)
  3303. {
  3304. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3305. }
  3306. #endif
  3307. /**
  3308. * sde_crtc_destroy_state - state destroy hook
  3309. * @crtc: drm CRTC
  3310. * @state: CRTC state object to release
  3311. */
  3312. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3313. struct drm_crtc_state *state)
  3314. {
  3315. struct sde_crtc *sde_crtc;
  3316. struct sde_crtc_state *cstate;
  3317. struct drm_encoder *enc;
  3318. struct sde_kms *sde_kms;
  3319. if (!crtc || !state) {
  3320. SDE_ERROR("invalid argument(s)\n");
  3321. return;
  3322. }
  3323. sde_crtc = to_sde_crtc(crtc);
  3324. cstate = to_sde_crtc_state(state);
  3325. sde_kms = _sde_crtc_get_kms(crtc);
  3326. if (!sde_kms) {
  3327. SDE_ERROR("invalid sde_kms\n");
  3328. return;
  3329. }
  3330. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3331. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3332. sde_rm_release(&sde_kms->rm, enc, true);
  3333. sde_cp_clear_state_info(state);
  3334. __drm_atomic_helper_crtc_destroy_state(state);
  3335. /* destroy value helper */
  3336. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3337. &cstate->property_state);
  3338. }
  3339. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3340. {
  3341. struct sde_crtc *sde_crtc;
  3342. int i;
  3343. if (!crtc) {
  3344. SDE_ERROR("invalid argument\n");
  3345. return -EINVAL;
  3346. }
  3347. sde_crtc = to_sde_crtc(crtc);
  3348. if (!atomic_read(&sde_crtc->frame_pending)) {
  3349. SDE_DEBUG("no frames pending\n");
  3350. return 0;
  3351. }
  3352. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3353. /*
  3354. * flush all the event thread work to make sure all the
  3355. * FRAME_EVENTS from encoder are propagated to crtc
  3356. */
  3357. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3358. if (list_empty(&sde_crtc->frame_events[i].list))
  3359. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3360. }
  3361. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3362. return 0;
  3363. }
  3364. /**
  3365. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3366. * @crtc: Pointer to crtc structure
  3367. */
  3368. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3369. {
  3370. struct drm_plane *plane;
  3371. struct drm_plane_state *state;
  3372. struct sde_crtc *sde_crtc;
  3373. struct sde_crtc_mixer *mixer;
  3374. struct sde_hw_ctl *ctl;
  3375. if (!crtc)
  3376. return;
  3377. sde_crtc = to_sde_crtc(crtc);
  3378. mixer = sde_crtc->mixers;
  3379. if (!mixer)
  3380. return;
  3381. ctl = mixer->hw_ctl;
  3382. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3383. state = plane->state;
  3384. if (!state)
  3385. continue;
  3386. /* clear plane flush bitmask */
  3387. sde_plane_ctl_flush(plane, ctl, false);
  3388. }
  3389. }
  3390. /**
  3391. * sde_crtc_reset_hw - attempt hardware reset on errors
  3392. * @crtc: Pointer to DRM crtc instance
  3393. * @old_state: Pointer to crtc state for previous commit
  3394. * @recovery_events: Whether or not recovery events are enabled
  3395. * Returns: Zero if current commit should still be attempted
  3396. */
  3397. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3398. bool recovery_events)
  3399. {
  3400. struct drm_plane *plane_halt[MAX_PLANES];
  3401. struct drm_plane *plane;
  3402. struct drm_encoder *encoder;
  3403. struct sde_crtc *sde_crtc;
  3404. struct sde_crtc_state *cstate;
  3405. struct sde_hw_ctl *ctl;
  3406. signed int i, plane_count;
  3407. int rc;
  3408. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3409. return -EINVAL;
  3410. sde_crtc = to_sde_crtc(crtc);
  3411. cstate = to_sde_crtc_state(crtc->state);
  3412. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3413. /* optionally generate a panic instead of performing a h/w reset */
  3414. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3415. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3416. ctl = sde_crtc->mixers[i].hw_ctl;
  3417. if (!ctl || !ctl->ops.reset)
  3418. continue;
  3419. rc = ctl->ops.reset(ctl);
  3420. if (rc) {
  3421. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3422. crtc->base.id, ctl->idx - CTL_0);
  3423. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3424. SDE_EVTLOG_ERROR);
  3425. break;
  3426. }
  3427. }
  3428. /*
  3429. * Early out if simple ctl reset succeeded or reset is
  3430. * being performed after timeout
  3431. */
  3432. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3433. return 0;
  3434. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3435. /* force all components in the system into reset at the same time */
  3436. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3437. ctl = sde_crtc->mixers[i].hw_ctl;
  3438. if (!ctl || !ctl->ops.hard_reset)
  3439. continue;
  3440. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3441. ctl->ops.hard_reset(ctl, true);
  3442. }
  3443. plane_count = 0;
  3444. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3445. if (plane_count >= ARRAY_SIZE(plane_halt))
  3446. break;
  3447. plane_halt[plane_count++] = plane;
  3448. sde_plane_halt_requests(plane, true);
  3449. sde_plane_set_revalidate(plane, true);
  3450. }
  3451. /* provide safe "border color only" commit configuration for later */
  3452. _sde_crtc_remove_pipe_flush(crtc);
  3453. _sde_crtc_blend_setup(crtc, old_state, false);
  3454. /* take h/w components out of reset */
  3455. for (i = plane_count - 1; i >= 0; --i)
  3456. sde_plane_halt_requests(plane_halt[i], false);
  3457. /* attempt to poll for start of frame cycle before reset release */
  3458. list_for_each_entry(encoder,
  3459. &crtc->dev->mode_config.encoder_list, head) {
  3460. if (encoder->crtc != crtc)
  3461. continue;
  3462. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3463. sde_encoder_poll_line_counts(encoder);
  3464. }
  3465. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3466. ctl = sde_crtc->mixers[i].hw_ctl;
  3467. if (!ctl || !ctl->ops.hard_reset)
  3468. continue;
  3469. ctl->ops.hard_reset(ctl, false);
  3470. }
  3471. list_for_each_entry(encoder,
  3472. &crtc->dev->mode_config.encoder_list, head) {
  3473. if (encoder->crtc != crtc)
  3474. continue;
  3475. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3476. sde_encoder_kickoff(encoder, true);
  3477. }
  3478. /* panic the device if VBIF is not in good state */
  3479. return !recovery_events ? 0 : -EAGAIN;
  3480. }
  3481. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3482. struct drm_crtc_state *old_state)
  3483. {
  3484. struct drm_encoder *encoder;
  3485. struct drm_device *dev;
  3486. struct sde_crtc *sde_crtc;
  3487. struct sde_kms *sde_kms;
  3488. struct sde_crtc_state *cstate;
  3489. bool is_error = false;
  3490. unsigned long flags;
  3491. enum sde_crtc_idle_pc_state idle_pc_state;
  3492. struct sde_encoder_kickoff_params params = { 0 };
  3493. if (!crtc) {
  3494. SDE_ERROR("invalid argument\n");
  3495. return;
  3496. }
  3497. dev = crtc->dev;
  3498. sde_crtc = to_sde_crtc(crtc);
  3499. sde_kms = _sde_crtc_get_kms(crtc);
  3500. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3501. SDE_ERROR("invalid argument\n");
  3502. return;
  3503. }
  3504. cstate = to_sde_crtc_state(crtc->state);
  3505. /*
  3506. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3507. * it means we are trying to start a CRTC whose state is disabled:
  3508. * nothing else needs to be done.
  3509. */
  3510. if (unlikely(!sde_crtc->num_mixers))
  3511. return;
  3512. SDE_ATRACE_BEGIN("crtc_commit");
  3513. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3514. sde_crtc->kickoff_in_progress = true;
  3515. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3516. if (encoder->crtc != crtc)
  3517. continue;
  3518. /*
  3519. * Encoder will flush/start now, unless it has a tx pending.
  3520. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3521. */
  3522. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3523. crtc->state);
  3524. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3525. sde_crtc->needs_hw_reset = true;
  3526. if (idle_pc_state != IDLE_PC_NONE)
  3527. sde_encoder_control_idle_pc(encoder,
  3528. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3529. }
  3530. /*
  3531. * Optionally attempt h/w recovery if any errors were detected while
  3532. * preparing for the kickoff
  3533. */
  3534. if (sde_crtc->needs_hw_reset) {
  3535. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3536. if (sde_crtc->frame_trigger_mode
  3537. != FRAME_DONE_WAIT_POSTED_START &&
  3538. sde_crtc_reset_hw(crtc, old_state,
  3539. params.recovery_events_enabled))
  3540. is_error = true;
  3541. sde_crtc->needs_hw_reset = false;
  3542. }
  3543. sde_crtc_calc_fps(sde_crtc);
  3544. SDE_ATRACE_BEGIN("flush_event_thread");
  3545. _sde_crtc_flush_frame_events(crtc);
  3546. SDE_ATRACE_END("flush_event_thread");
  3547. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3548. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3549. /* acquire bandwidth and other resources */
  3550. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3551. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3552. } else {
  3553. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3554. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3555. }
  3556. sde_crtc->play_count++;
  3557. sde_vbif_clear_errors(sde_kms);
  3558. if (is_error) {
  3559. _sde_crtc_remove_pipe_flush(crtc);
  3560. _sde_crtc_blend_setup(crtc, old_state, false);
  3561. }
  3562. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3563. if (encoder->crtc != crtc)
  3564. continue;
  3565. sde_encoder_kickoff(encoder, true);
  3566. }
  3567. sde_crtc->kickoff_in_progress = false;
  3568. /* store the event after frame trigger */
  3569. if (sde_crtc->event) {
  3570. WARN_ON(sde_crtc->event);
  3571. } else {
  3572. spin_lock_irqsave(&dev->event_lock, flags);
  3573. sde_crtc->event = crtc->state->event;
  3574. spin_unlock_irqrestore(&dev->event_lock, flags);
  3575. }
  3576. SDE_ATRACE_END("crtc_commit");
  3577. }
  3578. /**
  3579. * _sde_crtc_vblank_enable - update power resource and vblank request
  3580. * @sde_crtc: Pointer to sde crtc structure
  3581. * @enable: Whether to enable/disable vblanks
  3582. *
  3583. * @Return: error code
  3584. */
  3585. static int _sde_crtc_vblank_enable(
  3586. struct sde_crtc *sde_crtc, bool enable)
  3587. {
  3588. struct drm_crtc *crtc;
  3589. struct drm_encoder *enc;
  3590. if (!sde_crtc) {
  3591. SDE_ERROR("invalid crtc\n");
  3592. return -EINVAL;
  3593. }
  3594. crtc = &sde_crtc->base;
  3595. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3596. crtc->state->encoder_mask,
  3597. sde_crtc->cached_encoder_mask);
  3598. if (enable) {
  3599. int ret;
  3600. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  3601. if (ret < 0) {
  3602. SDE_ERROR("failed to enable power resource %d\n", ret);
  3603. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3604. return ret;
  3605. }
  3606. mutex_lock(&sde_crtc->crtc_lock);
  3607. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3608. if (sde_encoder_in_clone_mode(enc))
  3609. continue;
  3610. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  3611. }
  3612. mutex_unlock(&sde_crtc->crtc_lock);
  3613. } else {
  3614. mutex_lock(&sde_crtc->crtc_lock);
  3615. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3616. if (sde_encoder_in_clone_mode(enc))
  3617. continue;
  3618. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3619. }
  3620. mutex_unlock(&sde_crtc->crtc_lock);
  3621. pm_runtime_put_sync(crtc->dev->dev);
  3622. }
  3623. return 0;
  3624. }
  3625. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  3626. {
  3627. u32 min_transfer_time = 0, lm_count = 1;
  3628. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  3629. struct drm_encoder *encoder;
  3630. if (!crtc || !conn)
  3631. return;
  3632. encoder = conn->state->best_encoder;
  3633. if (!sde_encoder_is_built_in_display(encoder))
  3634. return;
  3635. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  3636. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  3637. if (min_transfer_time)
  3638. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  3639. else
  3640. updated_fps = drm_mode_vrefresh(&crtc->mode);
  3641. topology_id = sde_connector_get_topology_name(conn);
  3642. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  3643. lm_count = 2;
  3644. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  3645. lm_count = 4;
  3646. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3647. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  3648. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  3649. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  3650. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  3651. updated_fps, lm_count, mode_clock_hz);
  3652. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  3653. }
  3654. /**
  3655. * sde_crtc_duplicate_state - state duplicate hook
  3656. * @crtc: Pointer to drm crtc structure
  3657. * @Returns: Pointer to new drm_crtc_state structure
  3658. */
  3659. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3660. {
  3661. struct sde_crtc *sde_crtc;
  3662. struct sde_crtc_state *cstate, *old_cstate;
  3663. if (!crtc || !crtc->state) {
  3664. SDE_ERROR("invalid argument(s)\n");
  3665. return NULL;
  3666. }
  3667. sde_crtc = to_sde_crtc(crtc);
  3668. old_cstate = to_sde_crtc_state(crtc->state);
  3669. if (old_cstate->cont_splash_populated) {
  3670. crtc->state->plane_mask = 0;
  3671. crtc->state->connector_mask = 0;
  3672. crtc->state->encoder_mask = 0;
  3673. crtc->state->enable = false;
  3674. old_cstate->cont_splash_populated = false;
  3675. }
  3676. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3677. if (!cstate) {
  3678. SDE_ERROR("failed to allocate state\n");
  3679. return NULL;
  3680. }
  3681. /* duplicate value helper */
  3682. msm_property_duplicate_state(&sde_crtc->property_info,
  3683. old_cstate, cstate,
  3684. &cstate->property_state, cstate->property_values);
  3685. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  3686. /* duplicate base helper */
  3687. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3688. return &cstate->base;
  3689. }
  3690. /**
  3691. * sde_crtc_reset - reset hook for CRTCs
  3692. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3693. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3694. * @crtc: Pointer to drm crtc structure
  3695. */
  3696. static void sde_crtc_reset(struct drm_crtc *crtc)
  3697. {
  3698. struct sde_crtc *sde_crtc;
  3699. struct sde_crtc_state *cstate;
  3700. if (!crtc) {
  3701. SDE_ERROR("invalid crtc\n");
  3702. return;
  3703. }
  3704. /* revert suspend actions, if necessary */
  3705. if (!sde_crtc_is_reset_required(crtc)) {
  3706. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3707. return;
  3708. }
  3709. /* remove previous state, if present */
  3710. if (crtc->state) {
  3711. sde_crtc_destroy_state(crtc, crtc->state);
  3712. crtc->state = 0;
  3713. }
  3714. sde_crtc = to_sde_crtc(crtc);
  3715. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3716. if (!cstate) {
  3717. SDE_ERROR("failed to allocate state\n");
  3718. return;
  3719. }
  3720. /* reset value helper */
  3721. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3722. &cstate->property_state,
  3723. cstate->property_values);
  3724. _sde_crtc_set_input_fence_timeout(cstate);
  3725. cstate->base.crtc = crtc;
  3726. crtc->state = &cstate->base;
  3727. }
  3728. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3729. {
  3730. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3731. struct sde_hw_mixer *hw_lm;
  3732. int lm_idx;
  3733. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3734. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3735. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3736. hw_lm->cfg.out_width = 0;
  3737. hw_lm->cfg.out_height = 0;
  3738. }
  3739. SDE_EVT32(DRMID(crtc));
  3740. }
  3741. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3742. {
  3743. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3744. struct drm_plane *plane;
  3745. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3746. /* mark planes, mixers, and other blocks dirty for next update */
  3747. drm_atomic_crtc_for_each_plane(plane, crtc)
  3748. sde_plane_set_revalidate(plane, true);
  3749. /* mark mixers dirty for next update */
  3750. sde_crtc_clear_cached_mixer_cfg(crtc);
  3751. /* mark other properties which need to be dirty for next update */
  3752. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  3753. if (cstate->num_ds_enabled)
  3754. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3755. }
  3756. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3757. {
  3758. struct sde_crtc *sde_crtc;
  3759. struct sde_crtc_state *cstate;
  3760. struct drm_encoder *encoder;
  3761. sde_crtc = to_sde_crtc(crtc);
  3762. cstate = to_sde_crtc_state(crtc->state);
  3763. /* restore encoder; crtc will be programmed during commit */
  3764. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3765. sde_encoder_virt_restore(encoder);
  3766. /* restore UIDLE */
  3767. sde_core_perf_crtc_update_uidle(crtc, true);
  3768. sde_cp_crtc_post_ipc(crtc);
  3769. }
  3770. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3771. {
  3772. struct msm_drm_private *priv;
  3773. unsigned long requested_clk;
  3774. struct sde_kms *kms = NULL;
  3775. if (!crtc->dev->dev_private) {
  3776. pr_err("invalid crtc priv\n");
  3777. return;
  3778. }
  3779. priv = crtc->dev->dev_private;
  3780. kms = to_sde_kms(priv->kms);
  3781. if (!kms) {
  3782. SDE_ERROR("invalid parameters\n");
  3783. return;
  3784. }
  3785. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3786. kms->perf.clk_name);
  3787. /* notify user space the reduced clk rate */
  3788. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  3789. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3790. crtc->base.id, requested_clk);
  3791. }
  3792. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3793. {
  3794. struct drm_crtc *crtc = arg;
  3795. struct sde_crtc *sde_crtc;
  3796. struct drm_encoder *encoder;
  3797. u32 power_on;
  3798. unsigned long flags;
  3799. struct sde_crtc_irq_info *node = NULL;
  3800. int ret = 0;
  3801. if (!crtc) {
  3802. SDE_ERROR("invalid crtc\n");
  3803. return;
  3804. }
  3805. sde_crtc = to_sde_crtc(crtc);
  3806. mutex_lock(&sde_crtc->crtc_lock);
  3807. SDE_EVT32(DRMID(crtc), event_type);
  3808. switch (event_type) {
  3809. case SDE_POWER_EVENT_POST_ENABLE:
  3810. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3811. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3812. ret = 0;
  3813. if (node->func)
  3814. ret = node->func(crtc, true, &node->irq);
  3815. if (ret)
  3816. SDE_ERROR("%s failed to enable event %x\n",
  3817. sde_crtc->name, node->event);
  3818. }
  3819. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3820. sde_crtc_post_ipc(crtc);
  3821. break;
  3822. case SDE_POWER_EVENT_PRE_DISABLE:
  3823. drm_for_each_encoder_mask(encoder, crtc->dev,
  3824. crtc->state->encoder_mask) {
  3825. /*
  3826. * disable the vsync source after updating the
  3827. * rsc state. rsc state update might have vsync wait
  3828. * and vsync source must be disabled after it.
  3829. * It will avoid generating any vsync from this point
  3830. * till mode-2 entry. It is SW workaround for HW
  3831. * limitation and should not be removed without
  3832. * checking the updated design.
  3833. */
  3834. sde_encoder_control_te(encoder, false);
  3835. }
  3836. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3837. node = NULL;
  3838. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3839. ret = 0;
  3840. if (node->func)
  3841. ret = node->func(crtc, false, &node->irq);
  3842. if (ret)
  3843. SDE_ERROR("%s failed to disable event %x\n",
  3844. sde_crtc->name, node->event);
  3845. }
  3846. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3847. sde_cp_crtc_pre_ipc(crtc);
  3848. break;
  3849. case SDE_POWER_EVENT_POST_DISABLE:
  3850. sde_crtc_reset_sw_state(crtc);
  3851. sde_cp_crtc_suspend(crtc);
  3852. power_on = 0;
  3853. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  3854. break;
  3855. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3856. sde_crtc_mmrm_cb_notification(crtc);
  3857. break;
  3858. default:
  3859. SDE_DEBUG("event:%d not handled\n", event_type);
  3860. break;
  3861. }
  3862. mutex_unlock(&sde_crtc->crtc_lock);
  3863. }
  3864. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3865. {
  3866. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3867. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3868. /* mark mixer cfgs dirty before wiping them */
  3869. sde_crtc_clear_cached_mixer_cfg(crtc);
  3870. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3871. sde_crtc->num_mixers = 0;
  3872. sde_crtc->mixers_swapped = false;
  3873. /* disable clk & bw control until clk & bw properties are set */
  3874. cstate->bw_control = false;
  3875. cstate->bw_split_vote = false;
  3876. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3877. }
  3878. static void sde_crtc_disable(struct drm_crtc *crtc)
  3879. {
  3880. struct sde_kms *sde_kms;
  3881. struct sde_crtc *sde_crtc;
  3882. struct sde_crtc_state *cstate;
  3883. struct drm_encoder *encoder;
  3884. struct msm_drm_private *priv;
  3885. unsigned long flags;
  3886. struct sde_crtc_irq_info *node = NULL;
  3887. u32 power_on;
  3888. bool in_cont_splash = false;
  3889. int ret, i;
  3890. enum sde_intf_mode intf_mode;
  3891. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3892. SDE_ERROR("invalid crtc\n");
  3893. return;
  3894. }
  3895. sde_kms = _sde_crtc_get_kms(crtc);
  3896. if (!sde_kms) {
  3897. SDE_ERROR("invalid kms\n");
  3898. return;
  3899. }
  3900. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3901. SDE_ERROR("power resource is not enabled\n");
  3902. return;
  3903. }
  3904. sde_crtc = to_sde_crtc(crtc);
  3905. cstate = to_sde_crtc_state(crtc->state);
  3906. priv = crtc->dev->dev_private;
  3907. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3908. /* avoid vblank on/off for virtual display */
  3909. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  3910. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  3911. drm_crtc_vblank_off(crtc);
  3912. mutex_lock(&sde_crtc->crtc_lock);
  3913. SDE_EVT32_VERBOSE(DRMID(crtc));
  3914. /* update color processing on suspend */
  3915. sde_cp_crtc_suspend(crtc);
  3916. mutex_unlock(&sde_crtc->crtc_lock);
  3917. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3918. mutex_lock(&sde_crtc->crtc_lock);
  3919. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3920. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3921. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3922. sde_crtc->enabled = false;
  3923. sde_crtc->cached_encoder_mask = 0;
  3924. /* Try to disable uidle */
  3925. sde_core_perf_crtc_update_uidle(crtc, false);
  3926. if (atomic_read(&sde_crtc->frame_pending)) {
  3927. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3928. atomic_read(&sde_crtc->frame_pending));
  3929. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3930. SDE_EVTLOG_FUNC_CASE2);
  3931. sde_core_perf_crtc_release_bw(crtc);
  3932. atomic_set(&sde_crtc->frame_pending, 0);
  3933. }
  3934. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3935. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3936. ret = 0;
  3937. if (node->func)
  3938. ret = node->func(crtc, false, &node->irq);
  3939. if (ret)
  3940. SDE_ERROR("%s failed to disable event %x\n",
  3941. sde_crtc->name, node->event);
  3942. }
  3943. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3944. drm_for_each_encoder_mask(encoder, crtc->dev,
  3945. crtc->state->encoder_mask) {
  3946. if (sde_encoder_in_cont_splash(encoder)) {
  3947. in_cont_splash = true;
  3948. break;
  3949. }
  3950. }
  3951. /* avoid clk/bw downvote if cont-splash is enabled */
  3952. if (!in_cont_splash)
  3953. sde_core_perf_crtc_update(crtc, 0, true);
  3954. drm_for_each_encoder_mask(encoder, crtc->dev,
  3955. crtc->state->encoder_mask) {
  3956. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3957. cstate->rsc_client = NULL;
  3958. cstate->rsc_update = false;
  3959. /*
  3960. * reset idle power-collapse to original state during suspend;
  3961. * user-mode will change the state on resume, if required
  3962. */
  3963. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  3964. sde_encoder_control_idle_pc(encoder, true);
  3965. }
  3966. if (sde_crtc->power_event) {
  3967. sde_power_handle_unregister_event(&priv->phandle,
  3968. sde_crtc->power_event);
  3969. sde_crtc->power_event = NULL;
  3970. }
  3971. /**
  3972. * All callbacks are unregistered and frame done waits are complete
  3973. * at this point. No buffers are accessed by hardware.
  3974. * reset the fence timeline if crtc will not be enabled for this commit
  3975. */
  3976. if (!crtc->state->active || !crtc->state->enable) {
  3977. sde_fence_signal(sde_crtc->output_fence,
  3978. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3979. for (i = 0; i < cstate->num_connectors; ++i)
  3980. sde_connector_commit_reset(cstate->connectors[i],
  3981. ktime_get());
  3982. }
  3983. _sde_crtc_reset(crtc);
  3984. sde_cp_crtc_disable(crtc);
  3985. power_on = 0;
  3986. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  3987. mutex_unlock(&sde_crtc->crtc_lock);
  3988. }
  3989. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3990. static void sde_crtc_enable(struct drm_crtc *crtc,
  3991. struct drm_atomic_state *old_state)
  3992. #else
  3993. static void sde_crtc_enable(struct drm_crtc *crtc,
  3994. struct drm_crtc_state *old_crtc_state)
  3995. #endif
  3996. {
  3997. struct sde_crtc *sde_crtc;
  3998. struct drm_encoder *encoder;
  3999. struct msm_drm_private *priv;
  4000. unsigned long flags;
  4001. struct sde_crtc_irq_info *node = NULL;
  4002. int ret, i;
  4003. struct sde_crtc_state *cstate;
  4004. struct msm_display_mode *msm_mode;
  4005. enum sde_intf_mode intf_mode;
  4006. struct sde_kms *kms;
  4007. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4008. SDE_ERROR("invalid crtc\n");
  4009. return;
  4010. }
  4011. kms = _sde_crtc_get_kms(crtc);
  4012. if (!kms || !kms->catalog) {
  4013. SDE_ERROR("invalid kms handle\n");
  4014. return;
  4015. }
  4016. priv = crtc->dev->dev_private;
  4017. cstate = to_sde_crtc_state(crtc->state);
  4018. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4019. SDE_ERROR("power resource is not enabled\n");
  4020. return;
  4021. }
  4022. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4023. SDE_EVT32_VERBOSE(DRMID(crtc));
  4024. sde_crtc = to_sde_crtc(crtc);
  4025. /*
  4026. * Avoid drm_crtc_vblank_on during seamless DMS case
  4027. * when CRTC is already in enabled state
  4028. */
  4029. if (!sde_crtc->enabled) {
  4030. /* cache the encoder mask now for vblank work */
  4031. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4032. /* avoid vblank on/off for virtual display */
  4033. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4034. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4035. /* max possible vsync_cnt(atomic_t) soft counter */
  4036. if (kms->catalog->has_precise_vsync_ts)
  4037. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4038. drm_crtc_vblank_on(crtc);
  4039. }
  4040. }
  4041. mutex_lock(&sde_crtc->crtc_lock);
  4042. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4043. /*
  4044. * Try to enable uidle (if possible), we do this before the call
  4045. * to return early during seamless dms mode, so any fps
  4046. * change is also consider to enable/disable UIDLE
  4047. */
  4048. sde_core_perf_crtc_update_uidle(crtc, true);
  4049. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4050. if (!msm_mode){
  4051. SDE_ERROR("invalid msm mode, %s\n",
  4052. crtc->state->adjusted_mode.name);
  4053. return;
  4054. }
  4055. /* return early if crtc is already enabled, do this after UIDLE check */
  4056. if (sde_crtc->enabled) {
  4057. if (msm_is_mode_seamless_dms(msm_mode) ||
  4058. msm_is_mode_seamless_dyn_clk(msm_mode))
  4059. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4060. sde_crtc->name);
  4061. else
  4062. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4063. mutex_unlock(&sde_crtc->crtc_lock);
  4064. return;
  4065. }
  4066. drm_for_each_encoder_mask(encoder, crtc->dev,
  4067. crtc->state->encoder_mask) {
  4068. sde_encoder_register_frame_event_callback(encoder,
  4069. sde_crtc_frame_event_cb, crtc);
  4070. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4071. sde_encoder_check_curr_mode(encoder,
  4072. MSM_DISPLAY_VIDEO_MODE));
  4073. }
  4074. sde_crtc->enabled = true;
  4075. sde_cp_crtc_enable(crtc);
  4076. /* update color processing on resume */
  4077. sde_cp_crtc_resume(crtc);
  4078. mutex_unlock(&sde_crtc->crtc_lock);
  4079. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4080. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4081. ret = 0;
  4082. if (node->func)
  4083. ret = node->func(crtc, true, &node->irq);
  4084. if (ret)
  4085. SDE_ERROR("%s failed to enable event %x\n",
  4086. sde_crtc->name, node->event);
  4087. }
  4088. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4089. sde_crtc->power_event = sde_power_handle_register_event(
  4090. &priv->phandle,
  4091. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4092. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4093. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4094. /* Enable ESD thread */
  4095. for (i = 0; i < cstate->num_connectors; i++) {
  4096. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4097. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4098. }
  4099. }
  4100. /* no input validation - caller API has all the checks */
  4101. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4102. struct plane_state pstates[], int cnt)
  4103. {
  4104. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4105. struct drm_display_mode *mode = &state->adjusted_mode;
  4106. const struct drm_plane_state *pstate;
  4107. struct sde_plane_state *sde_pstate;
  4108. int rc = 0, i;
  4109. struct sde_rect *rect;
  4110. u32 crtc_width, crtc_height;
  4111. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4112. /* Check dim layer rect bounds and stage */
  4113. for (i = 0; i < cstate->num_dim_layers; i++) {
  4114. rect = &cstate->dim_layer[i].rect;
  4115. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4116. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4117. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4118. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4119. DRMID(state->crtc), crtc_width, crtc_height,
  4120. rect->x, rect->y, rect->w, rect->h,
  4121. cstate->dim_layer[i].stage);
  4122. rc = -E2BIG;
  4123. goto end;
  4124. }
  4125. }
  4126. /* log all src and excl_rect, useful for debugging */
  4127. for (i = 0; i < cnt; i++) {
  4128. pstate = pstates[i].drm_pstate;
  4129. sde_pstate = to_sde_plane_state(pstate);
  4130. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4131. DRMID(pstate->plane), pstates[i].stage,
  4132. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4133. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4134. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4135. }
  4136. end:
  4137. return rc;
  4138. }
  4139. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4140. struct drm_crtc_state *state, struct plane_state pstates[],
  4141. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4142. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4143. {
  4144. struct drm_plane *plane;
  4145. int i;
  4146. if (secure == SDE_DRM_SEC_ONLY) {
  4147. /*
  4148. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4149. * - fb_sec_dir is for secure camera preview and
  4150. * secure display use case
  4151. * - fb_sec is for secure video playback
  4152. * - fb_ns is for normal non secure use cases
  4153. */
  4154. if (fb_ns || fb_sec) {
  4155. SDE_ERROR(
  4156. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4157. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4158. return -EINVAL;
  4159. }
  4160. /*
  4161. * - only one blending stage is allowed in sec_crtc
  4162. * - validate if pipe is allowed for sec-ui updates
  4163. */
  4164. for (i = 1; i < cnt; i++) {
  4165. if (!pstates[i].drm_pstate
  4166. || !pstates[i].drm_pstate->plane) {
  4167. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4168. DRMID(crtc), i);
  4169. return -EINVAL;
  4170. }
  4171. plane = pstates[i].drm_pstate->plane;
  4172. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4173. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4174. DRMID(crtc), plane->base.id);
  4175. return -EINVAL;
  4176. } else if (pstates[i].stage != pstates[i-1].stage) {
  4177. SDE_ERROR(
  4178. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4179. DRMID(crtc), i, pstates[i].stage,
  4180. i-1, pstates[i-1].stage);
  4181. return -EINVAL;
  4182. }
  4183. }
  4184. /* check if all the dim_layers are in the same stage */
  4185. for (i = 1; i < cstate->num_dim_layers; i++) {
  4186. if (cstate->dim_layer[i].stage !=
  4187. cstate->dim_layer[i-1].stage) {
  4188. SDE_ERROR(
  4189. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4190. DRMID(crtc),
  4191. i, cstate->dim_layer[i].stage,
  4192. i-1, cstate->dim_layer[i-1].stage);
  4193. return -EINVAL;
  4194. }
  4195. }
  4196. /*
  4197. * if secure-ui supported blendstage is specified,
  4198. * - fail empty commit
  4199. * - validate dim_layer or plane is staged in the supported
  4200. * blendstage
  4201. */
  4202. if (sde_kms->catalog->sui_supported_blendstage) {
  4203. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4204. cstate->dim_layer[0].stage;
  4205. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4206. sec_stage -= SDE_STAGE_0;
  4207. if ((!cnt && !cstate->num_dim_layers) ||
  4208. (sde_kms->catalog->sui_supported_blendstage
  4209. != sec_stage)) {
  4210. SDE_ERROR(
  4211. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4212. DRMID(crtc), cnt,
  4213. cstate->num_dim_layers, sec_stage);
  4214. return -EINVAL;
  4215. }
  4216. }
  4217. }
  4218. return 0;
  4219. }
  4220. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4221. struct drm_crtc_state *state, int fb_sec_dir)
  4222. {
  4223. struct drm_encoder *encoder;
  4224. int encoder_cnt = 0;
  4225. if (fb_sec_dir) {
  4226. drm_for_each_encoder_mask(encoder, crtc->dev,
  4227. state->encoder_mask)
  4228. encoder_cnt++;
  4229. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4230. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4231. DRMID(crtc), encoder_cnt);
  4232. return -EINVAL;
  4233. }
  4234. }
  4235. return 0;
  4236. }
  4237. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4238. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4239. int fb_ns, int fb_sec, int fb_sec_dir)
  4240. {
  4241. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4242. struct drm_encoder *encoder;
  4243. int is_video_mode = false;
  4244. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4245. if (sde_encoder_is_dsi_display(encoder))
  4246. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4247. MSM_DISPLAY_VIDEO_MODE);
  4248. }
  4249. /*
  4250. * Secure display to secure camera needs without direct
  4251. * transition is currently not allowed
  4252. */
  4253. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4254. smmu_state->state != ATTACHED &&
  4255. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4256. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4257. smmu_state->state, smmu_state->secure_level,
  4258. secure);
  4259. goto sec_err;
  4260. }
  4261. /*
  4262. * In video mode check for null commit before transition
  4263. * from secure to non secure and vice versa
  4264. */
  4265. if (is_video_mode && smmu_state &&
  4266. state->plane_mask && crtc->state->plane_mask &&
  4267. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4268. (secure == SDE_DRM_SEC_ONLY))) ||
  4269. (fb_ns && ((smmu_state->state == DETACHED) ||
  4270. (smmu_state->state == DETACH_ALL_REQ))) ||
  4271. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4272. (smmu_state->state == DETACH_SEC_REQ)) &&
  4273. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4274. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4275. smmu_state->state, smmu_state->secure_level,
  4276. secure, crtc->state->plane_mask, state->plane_mask);
  4277. goto sec_err;
  4278. }
  4279. return 0;
  4280. sec_err:
  4281. SDE_ERROR(
  4282. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4283. DRMID(crtc), secure, smmu_state->state,
  4284. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4285. return -EINVAL;
  4286. }
  4287. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4288. struct drm_crtc_state *state, uint32_t fb_sec)
  4289. {
  4290. bool conn_secure = false, is_wb = false;
  4291. struct drm_connector *conn;
  4292. struct drm_connector_state *conn_state;
  4293. int i;
  4294. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4295. if (conn_state && conn_state->crtc == crtc) {
  4296. if (conn->connector_type ==
  4297. DRM_MODE_CONNECTOR_VIRTUAL)
  4298. is_wb = true;
  4299. if (sde_connector_get_property(conn_state,
  4300. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4301. SDE_DRM_FB_SEC)
  4302. conn_secure = true;
  4303. }
  4304. }
  4305. /*
  4306. * If any input buffers are secure for wb,
  4307. * the output buffer must also be secure.
  4308. */
  4309. if (is_wb && fb_sec && !conn_secure) {
  4310. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4311. DRMID(crtc), fb_sec, conn_secure);
  4312. return -EINVAL;
  4313. }
  4314. return 0;
  4315. }
  4316. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4317. struct drm_crtc_state *state, struct plane_state pstates[],
  4318. int cnt)
  4319. {
  4320. struct sde_crtc_state *cstate;
  4321. struct sde_kms *sde_kms;
  4322. uint32_t secure;
  4323. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4324. int rc;
  4325. if (!crtc || !state) {
  4326. SDE_ERROR("invalid arguments\n");
  4327. return -EINVAL;
  4328. }
  4329. sde_kms = _sde_crtc_get_kms(crtc);
  4330. if (!sde_kms || !sde_kms->catalog) {
  4331. SDE_ERROR("invalid kms\n");
  4332. return -EINVAL;
  4333. }
  4334. cstate = to_sde_crtc_state(state);
  4335. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4336. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4337. &fb_sec, &fb_sec_dir);
  4338. if (rc)
  4339. return rc;
  4340. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4341. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4342. if (rc)
  4343. return rc;
  4344. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4345. if (rc)
  4346. return rc;
  4347. /*
  4348. * secure_crtc is not allowed in a shared toppolgy
  4349. * across different encoders.
  4350. */
  4351. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4352. if (rc)
  4353. return rc;
  4354. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4355. secure, fb_ns, fb_sec, fb_sec_dir);
  4356. if (rc)
  4357. return rc;
  4358. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4359. return 0;
  4360. }
  4361. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4362. struct drm_crtc_state *state,
  4363. struct drm_display_mode *mode,
  4364. struct plane_state *pstates,
  4365. struct drm_plane *plane,
  4366. struct sde_multirect_plane_states *multirect_plane,
  4367. int *cnt)
  4368. {
  4369. struct sde_crtc *sde_crtc;
  4370. struct sde_crtc_state *cstate;
  4371. const struct drm_plane_state *pstate;
  4372. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4373. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4374. int inc_sde_stage = 0;
  4375. struct sde_kms *kms;
  4376. u32 blend_type;
  4377. sde_crtc = to_sde_crtc(crtc);
  4378. cstate = to_sde_crtc_state(state);
  4379. kms = _sde_crtc_get_kms(crtc);
  4380. if (!kms || !kms->catalog) {
  4381. SDE_ERROR("invalid kms\n");
  4382. return -EINVAL;
  4383. }
  4384. memset(pipe_staged, 0, sizeof(pipe_staged));
  4385. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4386. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4387. if (IS_ERR_OR_NULL(pstate)) {
  4388. rc = PTR_ERR(pstate);
  4389. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4390. sde_crtc->name, plane->base.id, rc);
  4391. return rc;
  4392. }
  4393. if (*cnt >= SDE_PSTATES_MAX)
  4394. continue;
  4395. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4396. pstates[*cnt].drm_pstate = pstate;
  4397. pstates[*cnt].stage = sde_plane_get_property(
  4398. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4399. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4400. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4401. PLANE_PROP_BLEND_OP);
  4402. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4403. inc_sde_stage = SDE_STAGE_0;
  4404. /* check dim layer stage with every plane */
  4405. for (i = 0; i < cstate->num_dim_layers; i++) {
  4406. if (cstate->dim_layer[i].stage ==
  4407. (pstates[*cnt].stage + inc_sde_stage)) {
  4408. SDE_ERROR(
  4409. "plane:%d/dim_layer:%i-same stage:%d\n",
  4410. plane->base.id, i,
  4411. cstate->dim_layer[i].stage);
  4412. return -EINVAL;
  4413. }
  4414. }
  4415. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4416. multirect_plane[multirect_count].r0 =
  4417. pipe_staged[pstates[*cnt].pipe_id];
  4418. multirect_plane[multirect_count].r1 = pstate;
  4419. multirect_count++;
  4420. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4421. } else {
  4422. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4423. }
  4424. (*cnt)++;
  4425. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  4426. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  4427. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  4428. pstate->crtc_y, pstate->crtc_h, crtc_height,
  4429. pstate->crtc_x, pstate->crtc_w, crtc_width);
  4430. return -E2BIG;
  4431. }
  4432. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4433. ((pstate->crtc_h > crtc_height) || (pstate->crtc_w > crtc_width))) {
  4434. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4435. pstate->crtc_w, pstate->crtc_h, crtc_width, crtc_height);
  4436. return -E2BIG;
  4437. }
  4438. }
  4439. for (i = 1; i < SSPP_MAX; i++) {
  4440. if (pipe_staged[i]) {
  4441. sde_plane_clear_multirect(pipe_staged[i]);
  4442. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4443. struct sde_plane_state *psde_state;
  4444. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4445. pipe_staged[i]->plane->base.id);
  4446. psde_state = to_sde_plane_state(
  4447. pipe_staged[i]);
  4448. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4449. }
  4450. }
  4451. }
  4452. for (i = 0; i < multirect_count; i++) {
  4453. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4454. SDE_ERROR(
  4455. "multirect validation failed for planes (%d - %d)\n",
  4456. multirect_plane[i].r0->plane->base.id,
  4457. multirect_plane[i].r1->plane->base.id);
  4458. return -EINVAL;
  4459. }
  4460. }
  4461. return rc;
  4462. }
  4463. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4464. u32 zpos) {
  4465. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4466. !cstate->noise_layer_en) {
  4467. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4468. return 0;
  4469. }
  4470. if (cstate->layer_cfg.zposn == zpos ||
  4471. cstate->layer_cfg.zposattn == zpos) {
  4472. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4473. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4474. return -EINVAL;
  4475. }
  4476. return 0;
  4477. }
  4478. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4479. struct sde_crtc *sde_crtc,
  4480. struct plane_state *pstates,
  4481. struct sde_crtc_state *cstate,
  4482. struct drm_display_mode *mode,
  4483. int cnt)
  4484. {
  4485. int rc = 0, i, z_pos;
  4486. u32 zpos_cnt = 0;
  4487. struct drm_crtc *crtc;
  4488. struct sde_kms *kms;
  4489. enum sde_layout layout;
  4490. crtc = &sde_crtc->base;
  4491. kms = _sde_crtc_get_kms(crtc);
  4492. if (!kms || !kms->catalog) {
  4493. SDE_ERROR("Invalid kms\n");
  4494. return -EINVAL;
  4495. }
  4496. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4497. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  4498. if (rc)
  4499. return rc;
  4500. if (!sde_is_custom_client()) {
  4501. int stage_old = pstates[0].stage;
  4502. z_pos = 0;
  4503. for (i = 0; i < cnt; i++) {
  4504. if (stage_old != pstates[i].stage)
  4505. ++z_pos;
  4506. stage_old = pstates[i].stage;
  4507. pstates[i].stage = z_pos;
  4508. }
  4509. }
  4510. z_pos = -1;
  4511. layout = SDE_LAYOUT_NONE;
  4512. for (i = 0; i < cnt; i++) {
  4513. /* reset counts at every new blend stage */
  4514. if (pstates[i].stage != z_pos ||
  4515. pstates[i].sde_pstate->layout != layout) {
  4516. zpos_cnt = 0;
  4517. z_pos = pstates[i].stage;
  4518. layout = pstates[i].sde_pstate->layout;
  4519. }
  4520. /* verify z_pos setting before using it */
  4521. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4522. SDE_ERROR("> %d plane stages assigned\n",
  4523. SDE_STAGE_MAX - SDE_STAGE_0);
  4524. return -EINVAL;
  4525. } else if (zpos_cnt == 2) {
  4526. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4527. return -EINVAL;
  4528. } else {
  4529. zpos_cnt++;
  4530. }
  4531. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4532. if (rc)
  4533. break;
  4534. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4535. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4536. else
  4537. pstates[i].sde_pstate->stage = z_pos;
  4538. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4539. z_pos);
  4540. }
  4541. return rc;
  4542. }
  4543. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4544. struct drm_crtc_state *state,
  4545. struct plane_state *pstates,
  4546. struct sde_multirect_plane_states *multirect_plane)
  4547. {
  4548. struct sde_crtc *sde_crtc;
  4549. struct sde_crtc_state *cstate;
  4550. struct sde_kms *kms;
  4551. struct drm_plane *plane = NULL;
  4552. struct drm_display_mode *mode;
  4553. int rc = 0, cnt = 0;
  4554. kms = _sde_crtc_get_kms(crtc);
  4555. if (!kms || !kms->catalog) {
  4556. SDE_ERROR("invalid parameters\n");
  4557. return -EINVAL;
  4558. }
  4559. sde_crtc = to_sde_crtc(crtc);
  4560. cstate = to_sde_crtc_state(state);
  4561. mode = &state->adjusted_mode;
  4562. /* get plane state for all drm planes associated with crtc state */
  4563. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4564. plane, multirect_plane, &cnt);
  4565. if (rc)
  4566. return rc;
  4567. /* assign mixer stages based on sorted zpos property */
  4568. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4569. if (rc)
  4570. return rc;
  4571. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4572. if (rc)
  4573. return rc;
  4574. /*
  4575. * validate and set source split:
  4576. * use pstates sorted by stage to check planes on same stage
  4577. * we assume that all pipes are in source split so its valid to compare
  4578. * without taking into account left/right mixer placement
  4579. */
  4580. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4581. if (rc)
  4582. return rc;
  4583. return 0;
  4584. }
  4585. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4586. struct drm_crtc_state *crtc_state)
  4587. {
  4588. struct sde_kms *kms;
  4589. struct drm_plane *plane;
  4590. struct drm_plane_state *plane_state;
  4591. struct sde_plane_state *pstate;
  4592. struct drm_display_mode *mode;
  4593. int layout_split;
  4594. u32 crtc_width, crtc_height;
  4595. kms = _sde_crtc_get_kms(crtc);
  4596. if (!kms || !kms->catalog) {
  4597. SDE_ERROR("invalid parameters\n");
  4598. return -EINVAL;
  4599. }
  4600. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4601. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4602. return 0;
  4603. mode = &crtc->state->adjusted_mode;
  4604. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  4605. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4606. plane_state = drm_atomic_get_existing_plane_state(
  4607. crtc_state->state, plane);
  4608. if (!plane_state)
  4609. continue;
  4610. pstate = to_sde_plane_state(plane_state);
  4611. layout_split = crtc_width >> 1;
  4612. if (plane_state->crtc_x >= layout_split) {
  4613. plane_state->crtc_x -= layout_split;
  4614. pstate->layout_offset = layout_split;
  4615. pstate->layout = SDE_LAYOUT_RIGHT;
  4616. } else {
  4617. pstate->layout_offset = -1;
  4618. pstate->layout = SDE_LAYOUT_LEFT;
  4619. }
  4620. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4621. DRMID(plane), plane_state->crtc_x,
  4622. pstate->layout);
  4623. /* check layout boundary */
  4624. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4625. plane_state->crtc_w, layout_split)) {
  4626. SDE_ERROR("invalid horizontal destination\n");
  4627. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4628. plane_state->crtc_x,
  4629. plane_state->crtc_w,
  4630. layout_split, pstate->layout);
  4631. return -E2BIG;
  4632. }
  4633. }
  4634. return 0;
  4635. }
  4636. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  4637. struct drm_crtc_state *state)
  4638. {
  4639. struct drm_device *dev;
  4640. struct sde_crtc *sde_crtc;
  4641. struct plane_state *pstates = NULL;
  4642. struct sde_crtc_state *cstate;
  4643. struct drm_display_mode *mode;
  4644. int rc = 0;
  4645. struct sde_multirect_plane_states *multirect_plane = NULL;
  4646. struct drm_connector *conn;
  4647. struct drm_connector_list_iter conn_iter;
  4648. if (!crtc) {
  4649. SDE_ERROR("invalid crtc\n");
  4650. return -EINVAL;
  4651. }
  4652. dev = crtc->dev;
  4653. sde_crtc = to_sde_crtc(crtc);
  4654. cstate = to_sde_crtc_state(state);
  4655. if (!state->enable || !state->active) {
  4656. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4657. crtc->base.id, state->enable, state->active);
  4658. goto end;
  4659. }
  4660. pstates = kcalloc(SDE_PSTATES_MAX,
  4661. sizeof(struct plane_state), GFP_KERNEL);
  4662. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4663. sizeof(struct sde_multirect_plane_states),
  4664. GFP_KERNEL);
  4665. if (!pstates || !multirect_plane) {
  4666. rc = -ENOMEM;
  4667. goto end;
  4668. }
  4669. mode = &state->adjusted_mode;
  4670. SDE_DEBUG("%s: check", sde_crtc->name);
  4671. /* force a full mode set if active state changed */
  4672. if (state->active_changed)
  4673. state->mode_changed = true;
  4674. /* identify connectors attached to this crtc */
  4675. cstate->num_connectors = 0;
  4676. drm_connector_list_iter_begin(dev, &conn_iter);
  4677. drm_for_each_connector_iter(conn, &conn_iter)
  4678. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4679. && cstate->num_connectors < MAX_CONNECTORS) {
  4680. cstate->connectors[cstate->num_connectors++] = conn;
  4681. }
  4682. drm_connector_list_iter_end(&conn_iter);
  4683. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4684. if (rc) {
  4685. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4686. crtc->base.id, rc);
  4687. goto end;
  4688. }
  4689. rc = _sde_crtc_check_plane_layout(crtc, state);
  4690. if (rc) {
  4691. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4692. crtc->base.id, rc);
  4693. goto end;
  4694. }
  4695. _sde_crtc_setup_is_ppsplit(state);
  4696. _sde_crtc_setup_lm_bounds(crtc, state);
  4697. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4698. multirect_plane);
  4699. if (rc) {
  4700. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4701. goto end;
  4702. }
  4703. rc = sde_core_perf_crtc_check(crtc, state);
  4704. if (rc) {
  4705. SDE_ERROR("crtc%d failed performance check %d\n",
  4706. crtc->base.id, rc);
  4707. goto end;
  4708. }
  4709. rc = _sde_crtc_check_rois(crtc, state);
  4710. if (rc) {
  4711. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4712. goto end;
  4713. }
  4714. rc = sde_cp_crtc_check_properties(crtc, state);
  4715. if (rc) {
  4716. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4717. crtc->base.id, rc);
  4718. goto end;
  4719. }
  4720. end:
  4721. kfree(pstates);
  4722. kfree(multirect_plane);
  4723. return rc;
  4724. }
  4725. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4726. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4727. struct drm_atomic_state *atomic_state)
  4728. {
  4729. struct drm_crtc_state *state = NULL;
  4730. if (!crtc) {
  4731. SDE_ERROR("invalid crtc\n");
  4732. return -EINVAL;
  4733. }
  4734. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  4735. return _sde_crtc_atomic_check(crtc, state);
  4736. }
  4737. #else
  4738. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4739. struct drm_crtc_state *state)
  4740. {
  4741. if (!crtc) {
  4742. SDE_ERROR("invalid crtc\n");
  4743. return -EINVAL;
  4744. }
  4745. return _sde_crtc_atomic_check(crtc, state);
  4746. }
  4747. #endif
  4748. /**
  4749. * sde_crtc_get_num_datapath - get the number of layermixers active
  4750. * on primary connector
  4751. * @crtc: Pointer to DRM crtc object
  4752. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  4753. * @crtc_state: Pointer to DRM crtc state
  4754. */
  4755. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4756. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  4757. {
  4758. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4759. struct drm_connector *conn, *primary_conn = NULL;
  4760. struct sde_connector_state *sde_conn_state = NULL;
  4761. struct drm_connector_list_iter conn_iter;
  4762. int num_lm = 0;
  4763. if (!sde_crtc || !virtual_conn || !crtc_state) {
  4764. SDE_DEBUG("Invalid argument\n");
  4765. return 0;
  4766. }
  4767. /* return num_mixers used for primary when available in sde_crtc */
  4768. if (sde_crtc->num_mixers)
  4769. return sde_crtc->num_mixers;
  4770. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4771. drm_for_each_connector_iter(conn, &conn_iter) {
  4772. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  4773. && conn != virtual_conn) {
  4774. sde_conn_state = to_sde_connector_state(conn->state);
  4775. primary_conn = conn;
  4776. break;
  4777. }
  4778. }
  4779. drm_connector_list_iter_end(&conn_iter);
  4780. /* if primary sde_conn_state has mode info available, return num_lm from here */
  4781. if (sde_conn_state)
  4782. num_lm = sde_conn_state->mode_info.topology.num_lm;
  4783. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  4784. if (primary_conn && !num_lm) {
  4785. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  4786. &crtc_state->adjusted_mode);
  4787. if (num_lm < 0) {
  4788. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  4789. primary_conn->base.id, num_lm);
  4790. num_lm = 0;
  4791. }
  4792. }
  4793. return num_lm;
  4794. }
  4795. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4796. {
  4797. struct sde_crtc *sde_crtc;
  4798. int ret;
  4799. if (!crtc) {
  4800. SDE_ERROR("invalid crtc\n");
  4801. return -EINVAL;
  4802. }
  4803. sde_crtc = to_sde_crtc(crtc);
  4804. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4805. if (ret)
  4806. SDE_ERROR("%s vblank enable failed: %d\n",
  4807. sde_crtc->name, ret);
  4808. return 0;
  4809. }
  4810. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  4811. {
  4812. struct drm_encoder *encoder;
  4813. struct sde_crtc *sde_crtc;
  4814. bool is_built_in;
  4815. u32 vblank_cnt;
  4816. if (!crtc)
  4817. return 0;
  4818. sde_crtc = to_sde_crtc(crtc);
  4819. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4820. if (sde_encoder_in_clone_mode(encoder))
  4821. continue;
  4822. is_built_in = sde_encoder_is_built_in_display(encoder);
  4823. vblank_cnt = sde_encoder_get_frame_count(encoder);
  4824. SDE_EVT32(DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  4825. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  4826. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  4827. return vblank_cnt;
  4828. }
  4829. return 0;
  4830. }
  4831. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  4832. ktime_t *tvblank, bool in_vblank_irq)
  4833. {
  4834. struct drm_encoder *encoder;
  4835. struct sde_crtc *sde_crtc;
  4836. if (!crtc)
  4837. return false;
  4838. sde_crtc = to_sde_crtc(crtc);
  4839. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4840. if (sde_encoder_in_clone_mode(encoder))
  4841. continue;
  4842. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  4843. }
  4844. return false;
  4845. }
  4846. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4847. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4848. {
  4849. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4850. catalog->mdp[0].has_dest_scaler);
  4851. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4852. catalog->ds_count);
  4853. if (catalog->ds[0].top) {
  4854. sde_kms_info_add_keyint(info,
  4855. "max_dest_scaler_input_width",
  4856. catalog->ds[0].top->maxinputwidth);
  4857. sde_kms_info_add_keyint(info,
  4858. "max_dest_scaler_output_width",
  4859. catalog->ds[0].top->maxoutputwidth);
  4860. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4861. catalog->ds[0].top->maxupscale);
  4862. }
  4863. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4864. msm_property_install_volatile_range(
  4865. &sde_crtc->property_info, "dest_scaler",
  4866. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4867. msm_property_install_blob(&sde_crtc->property_info,
  4868. "ds_lut_ed", 0,
  4869. CRTC_PROP_DEST_SCALER_LUT_ED);
  4870. msm_property_install_blob(&sde_crtc->property_info,
  4871. "ds_lut_cir", 0,
  4872. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4873. msm_property_install_blob(&sde_crtc->property_info,
  4874. "ds_lut_sep", 0,
  4875. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4876. } else if (catalog->ds[0].features
  4877. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4878. msm_property_install_volatile_range(
  4879. &sde_crtc->property_info, "dest_scaler",
  4880. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4881. }
  4882. }
  4883. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4884. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4885. struct sde_kms_info *info)
  4886. {
  4887. msm_property_install_range(&sde_crtc->property_info,
  4888. "core_clk", 0x0, 0, U64_MAX,
  4889. sde_kms->perf.max_core_clk_rate,
  4890. CRTC_PROP_CORE_CLK);
  4891. msm_property_install_range(&sde_crtc->property_info,
  4892. "core_ab", 0x0, 0, U64_MAX,
  4893. catalog->perf.max_bw_high * 1000ULL,
  4894. CRTC_PROP_CORE_AB);
  4895. msm_property_install_range(&sde_crtc->property_info,
  4896. "core_ib", 0x0, 0, U64_MAX,
  4897. catalog->perf.max_bw_high * 1000ULL,
  4898. CRTC_PROP_CORE_IB);
  4899. msm_property_install_range(&sde_crtc->property_info,
  4900. "llcc_ab", 0x0, 0, U64_MAX,
  4901. catalog->perf.max_bw_high * 1000ULL,
  4902. CRTC_PROP_LLCC_AB);
  4903. msm_property_install_range(&sde_crtc->property_info,
  4904. "llcc_ib", 0x0, 0, U64_MAX,
  4905. catalog->perf.max_bw_high * 1000ULL,
  4906. CRTC_PROP_LLCC_IB);
  4907. msm_property_install_range(&sde_crtc->property_info,
  4908. "dram_ab", 0x0, 0, U64_MAX,
  4909. catalog->perf.max_bw_high * 1000ULL,
  4910. CRTC_PROP_DRAM_AB);
  4911. msm_property_install_range(&sde_crtc->property_info,
  4912. "dram_ib", 0x0, 0, U64_MAX,
  4913. catalog->perf.max_bw_high * 1000ULL,
  4914. CRTC_PROP_DRAM_IB);
  4915. msm_property_install_range(&sde_crtc->property_info,
  4916. "rot_prefill_bw", 0, 0, U64_MAX,
  4917. catalog->perf.max_bw_high * 1000ULL,
  4918. CRTC_PROP_ROT_PREFILL_BW);
  4919. msm_property_install_range(&sde_crtc->property_info,
  4920. "rot_clk", 0, 0, U64_MAX,
  4921. sde_kms->perf.max_core_clk_rate,
  4922. CRTC_PROP_ROT_CLK);
  4923. if (catalog->perf.max_bw_low)
  4924. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4925. catalog->perf.max_bw_low * 1000LL);
  4926. if (catalog->perf.max_bw_high)
  4927. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4928. catalog->perf.max_bw_high * 1000LL);
  4929. if (catalog->perf.min_core_ib)
  4930. sde_kms_info_add_keyint(info, "min_core_ib",
  4931. catalog->perf.min_core_ib * 1000LL);
  4932. if (catalog->perf.min_llcc_ib)
  4933. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4934. catalog->perf.min_llcc_ib * 1000LL);
  4935. if (catalog->perf.min_dram_ib)
  4936. sde_kms_info_add_keyint(info, "min_dram_ib",
  4937. catalog->perf.min_dram_ib * 1000LL);
  4938. if (sde_kms->perf.max_core_clk_rate)
  4939. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4940. sde_kms->perf.max_core_clk_rate);
  4941. }
  4942. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4943. struct sde_mdss_cfg *catalog)
  4944. {
  4945. sde_kms_info_reset(info);
  4946. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  4947. sde_kms_info_add_keyint(info, "max_linewidth",
  4948. catalog->max_mixer_width);
  4949. sde_kms_info_add_keyint(info, "max_blendstages",
  4950. catalog->max_mixer_blendstages);
  4951. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4952. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4953. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4954. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4955. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4956. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4957. if (catalog->ubwc_rev) {
  4958. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  4959. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4960. catalog->macrotile_mode);
  4961. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4962. catalog->mdp[0].highest_bank_bit);
  4963. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4964. catalog->mdp[0].ubwc_swizzle);
  4965. }
  4966. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4967. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4968. else
  4969. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4970. if (sde_is_custom_client()) {
  4971. /* No support for SMART_DMA_V1 yet */
  4972. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4973. sde_kms_info_add_keystr(info,
  4974. "smart_dma_rev", "smart_dma_v2");
  4975. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4976. sde_kms_info_add_keystr(info,
  4977. "smart_dma_rev", "smart_dma_v2p5");
  4978. }
  4979. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  4980. catalog->features));
  4981. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  4982. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  4983. catalog->features));
  4984. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  4985. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  4986. if (catalog->allowed_dsc_reservation_switch)
  4987. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  4988. catalog->allowed_dsc_reservation_switch);
  4989. if (catalog->uidle_cfg.uidle_rev)
  4990. sde_kms_info_add_keyint(info, "has_uidle",
  4991. true);
  4992. sde_kms_info_add_keystr(info, "core_ib_ff",
  4993. catalog->perf.core_ib_ff);
  4994. sde_kms_info_add_keystr(info, "core_clk_ff",
  4995. catalog->perf.core_clk_ff);
  4996. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4997. catalog->perf.comp_ratio_rt);
  4998. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4999. catalog->perf.comp_ratio_nrt);
  5000. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5001. catalog->perf.dest_scale_prefill_lines);
  5002. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5003. catalog->perf.undersized_prefill_lines);
  5004. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5005. catalog->perf.macrotile_prefill_lines);
  5006. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5007. catalog->perf.yuv_nv12_prefill_lines);
  5008. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5009. catalog->perf.linear_prefill_lines);
  5010. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5011. catalog->perf.downscaling_prefill_lines);
  5012. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5013. catalog->perf.xtra_prefill_lines);
  5014. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5015. catalog->perf.amortizable_threshold);
  5016. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5017. catalog->perf.min_prefill_lines);
  5018. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5019. catalog->perf.num_mnoc_ports);
  5020. sde_kms_info_add_keyint(info, "axi_bus_width",
  5021. catalog->perf.axi_bus_width);
  5022. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5023. catalog->sui_supported_blendstage);
  5024. if (catalog->ubwc_bw_calc_rev)
  5025. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5026. }
  5027. /**
  5028. * sde_crtc_install_properties - install all drm properties for crtc
  5029. * @crtc: Pointer to drm crtc structure
  5030. */
  5031. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5032. struct sde_mdss_cfg *catalog)
  5033. {
  5034. struct sde_crtc *sde_crtc;
  5035. struct sde_kms_info *info;
  5036. struct sde_kms *sde_kms;
  5037. static const struct drm_prop_enum_list e_secure_level[] = {
  5038. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5039. {SDE_DRM_SEC_ONLY, "sec_only"},
  5040. };
  5041. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5042. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5043. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5044. };
  5045. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5046. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5047. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5048. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5049. };
  5050. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5051. {IDLE_PC_NONE, "idle_pc_none"},
  5052. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5053. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5054. };
  5055. static const struct drm_prop_enum_list e_cache_state[] = {
  5056. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5057. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5058. };
  5059. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5060. {VM_REQ_NONE, "vm_req_none"},
  5061. {VM_REQ_RELEASE, "vm_req_release"},
  5062. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5063. };
  5064. SDE_DEBUG("\n");
  5065. if (!crtc || !catalog) {
  5066. SDE_ERROR("invalid crtc or catalog\n");
  5067. return;
  5068. }
  5069. sde_crtc = to_sde_crtc(crtc);
  5070. sde_kms = _sde_crtc_get_kms(crtc);
  5071. if (!sde_kms) {
  5072. SDE_ERROR("invalid argument\n");
  5073. return;
  5074. }
  5075. info = vzalloc(sizeof(struct sde_kms_info));
  5076. if (!info) {
  5077. SDE_ERROR("failed to allocate info memory\n");
  5078. return;
  5079. }
  5080. sde_crtc_setup_capabilities_blob(info, catalog);
  5081. msm_property_install_range(&sde_crtc->property_info,
  5082. "input_fence_timeout", 0x0, 0,
  5083. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5084. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5085. msm_property_install_volatile_range(&sde_crtc->property_info,
  5086. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5087. msm_property_install_range(&sde_crtc->property_info,
  5088. "output_fence_offset", 0x0, 0, 1, 0,
  5089. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5090. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5091. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5092. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5093. msm_property_install_enum(&sde_crtc->property_info,
  5094. "vm_request_state", 0x0, 0, e_vm_req_state,
  5095. ARRAY_SIZE(e_vm_req_state), init_idx,
  5096. CRTC_PROP_VM_REQ_STATE);
  5097. }
  5098. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5099. msm_property_install_enum(&sde_crtc->property_info,
  5100. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5101. ARRAY_SIZE(e_idle_pc_state), 0,
  5102. CRTC_PROP_IDLE_PC_STATE);
  5103. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5104. msm_property_install_enum(&sde_crtc->property_info,
  5105. "capture_mode", 0, 0, e_dcwb_data_points,
  5106. ARRAY_SIZE(e_dcwb_data_points), 0,
  5107. CRTC_PROP_CAPTURE_OUTPUT);
  5108. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5109. msm_property_install_enum(&sde_crtc->property_info,
  5110. "capture_mode", 0, 0, e_cwb_data_points,
  5111. ARRAY_SIZE(e_cwb_data_points), 0,
  5112. CRTC_PROP_CAPTURE_OUTPUT);
  5113. msm_property_install_volatile_range(&sde_crtc->property_info,
  5114. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5115. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5116. 0x0, 0, e_secure_level,
  5117. ARRAY_SIZE(e_secure_level), 0,
  5118. CRTC_PROP_SECURITY_LEVEL);
  5119. if (catalog->sc_cfg[SDE_SYS_CACHE_DISP].has_sys_cache)
  5120. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5121. 0x0, 0, e_cache_state,
  5122. ARRAY_SIZE(e_cache_state), 0,
  5123. CRTC_PROP_CACHE_STATE);
  5124. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5125. msm_property_install_volatile_range(&sde_crtc->property_info,
  5126. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5127. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5128. SDE_MAX_DIM_LAYERS);
  5129. }
  5130. if (catalog->mdp[0].has_dest_scaler)
  5131. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5132. info);
  5133. if (catalog->dspp_count) {
  5134. sde_kms_info_add_keyint(info, "dspp_count",
  5135. catalog->dspp_count);
  5136. if (catalog->rc_count) {
  5137. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5138. sde_kms_info_add_keyint(info, "rc_mem_size",
  5139. catalog->dspp[0].sblk->rc.mem_total_size);
  5140. }
  5141. if (catalog->demura_count)
  5142. sde_kms_info_add_keyint(info, "demura_count",
  5143. catalog->demura_count);
  5144. }
  5145. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5146. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5147. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5148. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5149. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5150. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5151. info->data, SDE_KMS_INFO_DATALEN(info),
  5152. CRTC_PROP_INFO);
  5153. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5154. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5155. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5156. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5157. vfree(info);
  5158. }
  5159. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5160. const struct drm_crtc_state *state, uint64_t *val)
  5161. {
  5162. struct sde_crtc *sde_crtc;
  5163. struct sde_crtc_state *cstate;
  5164. uint32_t offset;
  5165. bool is_vid = false;
  5166. struct drm_encoder *encoder;
  5167. sde_crtc = to_sde_crtc(crtc);
  5168. cstate = to_sde_crtc_state(state);
  5169. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5170. if (sde_encoder_check_curr_mode(encoder,
  5171. MSM_DISPLAY_VIDEO_MODE))
  5172. is_vid = true;
  5173. if (is_vid)
  5174. break;
  5175. }
  5176. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5177. /*
  5178. * Increment trigger offset for vidoe mode alone as its release fence
  5179. * can be triggered only after the next frame-update. For cmd mode &
  5180. * virtual displays the release fence for the current frame can be
  5181. * triggered right after PP_DONE/WB_DONE interrupt
  5182. */
  5183. if (is_vid)
  5184. offset++;
  5185. /*
  5186. * Hwcomposer now queries the fences using the commit list in atomic
  5187. * commit ioctl. The offset should be set to next timeline
  5188. * which will be incremented during the prepare commit phase
  5189. */
  5190. offset++;
  5191. return sde_fence_create(sde_crtc->output_fence, val, offset);
  5192. }
  5193. /**
  5194. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5195. * @crtc: Pointer to drm crtc structure
  5196. * @state: Pointer to drm crtc state structure
  5197. * @property: Pointer to targeted drm property
  5198. * @val: Updated property value
  5199. * @Returns: Zero on success
  5200. */
  5201. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5202. struct drm_crtc_state *state,
  5203. struct drm_property *property,
  5204. uint64_t val)
  5205. {
  5206. struct sde_crtc *sde_crtc;
  5207. struct sde_crtc_state *cstate;
  5208. int idx, ret;
  5209. uint64_t fence_user_fd;
  5210. uint64_t __user prev_user_fd;
  5211. if (!crtc || !state || !property) {
  5212. SDE_ERROR("invalid argument(s)\n");
  5213. return -EINVAL;
  5214. }
  5215. sde_crtc = to_sde_crtc(crtc);
  5216. cstate = to_sde_crtc_state(state);
  5217. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5218. /* check with cp property system first */
  5219. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5220. if (ret != -ENOENT)
  5221. goto exit;
  5222. /* if not handled by cp, check msm_property system */
  5223. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5224. &cstate->property_state, property, val);
  5225. if (ret)
  5226. goto exit;
  5227. idx = msm_property_index(&sde_crtc->property_info, property);
  5228. switch (idx) {
  5229. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5230. _sde_crtc_set_input_fence_timeout(cstate);
  5231. break;
  5232. case CRTC_PROP_DIM_LAYER_V1:
  5233. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5234. (void __user *)(uintptr_t)val);
  5235. break;
  5236. case CRTC_PROP_ROI_V1:
  5237. ret = _sde_crtc_set_roi_v1(state,
  5238. (void __user *)(uintptr_t)val);
  5239. break;
  5240. case CRTC_PROP_DEST_SCALER:
  5241. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5242. (void __user *)(uintptr_t)val);
  5243. break;
  5244. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5245. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5246. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5247. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5248. break;
  5249. case CRTC_PROP_CORE_CLK:
  5250. case CRTC_PROP_CORE_AB:
  5251. case CRTC_PROP_CORE_IB:
  5252. cstate->bw_control = true;
  5253. break;
  5254. case CRTC_PROP_LLCC_AB:
  5255. case CRTC_PROP_LLCC_IB:
  5256. case CRTC_PROP_DRAM_AB:
  5257. case CRTC_PROP_DRAM_IB:
  5258. cstate->bw_control = true;
  5259. cstate->bw_split_vote = true;
  5260. break;
  5261. case CRTC_PROP_OUTPUT_FENCE:
  5262. if (!val)
  5263. goto exit;
  5264. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5265. sizeof(uint64_t));
  5266. if (ret) {
  5267. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5268. ret = -EFAULT;
  5269. goto exit;
  5270. }
  5271. /*
  5272. * client is expected to reset the property to -1 before
  5273. * requesting for the release fence
  5274. */
  5275. if (prev_user_fd == -1) {
  5276. ret = _sde_crtc_get_output_fence(crtc, state,
  5277. &fence_user_fd);
  5278. if (ret) {
  5279. SDE_ERROR("fence create failed rc:%d\n", ret);
  5280. goto exit;
  5281. }
  5282. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5283. &fence_user_fd, sizeof(uint64_t));
  5284. if (ret) {
  5285. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5286. put_unused_fd(fence_user_fd);
  5287. ret = -EFAULT;
  5288. goto exit;
  5289. }
  5290. }
  5291. break;
  5292. case CRTC_PROP_NOISE_LAYER_V1:
  5293. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5294. (void __user *)(uintptr_t)val);
  5295. break;
  5296. case CRTC_PROP_FRAME_DATA_BUF:
  5297. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5298. break;
  5299. default:
  5300. /* nothing to do */
  5301. break;
  5302. }
  5303. exit:
  5304. if (ret) {
  5305. if (ret != -EPERM)
  5306. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5307. crtc->name, DRMID(property),
  5308. property->name, ret);
  5309. else
  5310. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5311. crtc->name, DRMID(property),
  5312. property->name, ret);
  5313. } else {
  5314. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5315. property->base.id, val);
  5316. }
  5317. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5318. return ret;
  5319. }
  5320. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5321. {
  5322. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5323. struct drm_encoder *encoder;
  5324. u32 min_transfer_time = 0, updated_fps = 0;
  5325. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5326. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5327. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5328. }
  5329. if (min_transfer_time) {
  5330. /* get fps by doing 1000 ms / transfer_time */
  5331. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5332. /* get line time by doing 1000ns / (fps * vactive) */
  5333. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5334. updated_fps * crtc->mode.vdisplay);
  5335. } else {
  5336. /* get line time by doing 1000ns / (fps * vtotal) */
  5337. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5338. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5339. }
  5340. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5341. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5342. }
  5343. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5344. {
  5345. struct drm_plane *plane;
  5346. struct drm_plane_state *state;
  5347. struct sde_plane_state *pstate;
  5348. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5349. state = plane->state;
  5350. if (!state)
  5351. continue;
  5352. pstate = to_sde_plane_state(state);
  5353. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5354. }
  5355. sde_crtc_update_line_time(crtc);
  5356. }
  5357. /**
  5358. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5359. * @crtc: Pointer to drm crtc structure
  5360. * @state: Pointer to drm crtc state structure
  5361. * @property: Pointer to targeted drm property
  5362. * @val: Pointer to variable for receiving property value
  5363. * @Returns: Zero on success
  5364. */
  5365. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5366. const struct drm_crtc_state *state,
  5367. struct drm_property *property,
  5368. uint64_t *val)
  5369. {
  5370. struct sde_crtc *sde_crtc;
  5371. struct sde_crtc_state *cstate;
  5372. int ret = -EINVAL, i;
  5373. if (!crtc || !state) {
  5374. SDE_ERROR("invalid argument(s)\n");
  5375. goto end;
  5376. }
  5377. sde_crtc = to_sde_crtc(crtc);
  5378. cstate = to_sde_crtc_state(state);
  5379. i = msm_property_index(&sde_crtc->property_info, property);
  5380. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5381. *val = ~0;
  5382. ret = 0;
  5383. } else {
  5384. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5385. &cstate->property_state, property, val);
  5386. if (ret)
  5387. ret = sde_cp_crtc_get_property(crtc, property, val);
  5388. }
  5389. if (ret)
  5390. DRM_ERROR("get property failed\n");
  5391. end:
  5392. return ret;
  5393. }
  5394. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5395. struct drm_crtc_state *crtc_state)
  5396. {
  5397. struct sde_crtc *sde_crtc;
  5398. struct sde_crtc_state *cstate;
  5399. struct drm_property *drm_prop;
  5400. enum msm_mdp_crtc_property prop_idx;
  5401. if (!crtc || !crtc_state) {
  5402. SDE_ERROR("invalid params\n");
  5403. return -EINVAL;
  5404. }
  5405. sde_crtc = to_sde_crtc(crtc);
  5406. cstate = to_sde_crtc_state(crtc_state);
  5407. sde_cp_crtc_clear(crtc);
  5408. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5409. uint64_t val = cstate->property_values[prop_idx].value;
  5410. uint64_t def;
  5411. int ret;
  5412. drm_prop = msm_property_index_to_drm_property(
  5413. &sde_crtc->property_info, prop_idx);
  5414. if (!drm_prop) {
  5415. /* not all props will be installed, based on caps */
  5416. SDE_DEBUG("%s: invalid property index %d\n",
  5417. sde_crtc->name, prop_idx);
  5418. continue;
  5419. }
  5420. def = msm_property_get_default(&sde_crtc->property_info,
  5421. prop_idx);
  5422. if (val == def)
  5423. continue;
  5424. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5425. sde_crtc->name, drm_prop->name, prop_idx, val,
  5426. def);
  5427. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5428. def);
  5429. if (ret) {
  5430. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5431. sde_crtc->name, prop_idx, ret);
  5432. continue;
  5433. }
  5434. }
  5435. /* disable clk and bw control until clk & bw properties are set */
  5436. cstate->bw_control = false;
  5437. cstate->bw_split_vote = false;
  5438. return 0;
  5439. }
  5440. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5441. {
  5442. struct sde_crtc *sde_crtc;
  5443. struct sde_crtc_mixer *m;
  5444. int i;
  5445. if (!crtc) {
  5446. SDE_ERROR("invalid argument\n");
  5447. return;
  5448. }
  5449. sde_crtc = to_sde_crtc(crtc);
  5450. sde_crtc->misr_enable_sui = enable;
  5451. sde_crtc->misr_frame_count = frame_count;
  5452. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5453. m = &sde_crtc->mixers[i];
  5454. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5455. continue;
  5456. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5457. }
  5458. }
  5459. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5460. struct sde_crtc_misr_info *crtc_misr_info)
  5461. {
  5462. struct sde_crtc *sde_crtc;
  5463. struct sde_kms *sde_kms;
  5464. if (!crtc_misr_info) {
  5465. SDE_ERROR("invalid misr info\n");
  5466. return;
  5467. }
  5468. crtc_misr_info->misr_enable = false;
  5469. crtc_misr_info->misr_frame_count = 0;
  5470. if (!crtc) {
  5471. SDE_ERROR("invalid crtc\n");
  5472. return;
  5473. }
  5474. sde_kms = _sde_crtc_get_kms(crtc);
  5475. if (!sde_kms) {
  5476. SDE_ERROR("invalid sde_kms\n");
  5477. return;
  5478. }
  5479. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5480. return;
  5481. sde_crtc = to_sde_crtc(crtc);
  5482. crtc_misr_info->misr_enable =
  5483. sde_crtc->misr_enable_debugfs ? true : false;
  5484. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5485. }
  5486. #if IS_ENABLED(CONFIG_DEBUG_FS)
  5487. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5488. {
  5489. struct sde_crtc *sde_crtc;
  5490. struct sde_plane_state *pstate = NULL;
  5491. struct sde_crtc_mixer *m;
  5492. struct drm_crtc *crtc;
  5493. struct drm_plane *plane;
  5494. struct drm_display_mode *mode;
  5495. struct drm_framebuffer *fb;
  5496. struct drm_plane_state *state;
  5497. struct sde_crtc_state *cstate;
  5498. int i, mixer_width, mixer_height;
  5499. if (!s || !s->private)
  5500. return -EINVAL;
  5501. sde_crtc = s->private;
  5502. crtc = &sde_crtc->base;
  5503. cstate = to_sde_crtc_state(crtc->state);
  5504. mutex_lock(&sde_crtc->crtc_lock);
  5505. mode = &crtc->state->adjusted_mode;
  5506. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  5507. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  5508. mixer_width * sde_crtc->num_mixers, mixer_height);
  5509. seq_puts(s, "\n");
  5510. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5511. m = &sde_crtc->mixers[i];
  5512. if (!m->hw_lm)
  5513. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5514. else if (!m->hw_ctl)
  5515. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5516. else
  5517. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5518. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5519. mixer_width, mixer_height);
  5520. }
  5521. seq_puts(s, "\n");
  5522. for (i = 0; i < cstate->num_dim_layers; i++) {
  5523. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5524. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5525. i, dim_layer->stage, dim_layer->flags);
  5526. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5527. dim_layer->rect.x, dim_layer->rect.y,
  5528. dim_layer->rect.w, dim_layer->rect.h);
  5529. seq_printf(s,
  5530. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5531. dim_layer->color_fill.color_0,
  5532. dim_layer->color_fill.color_1,
  5533. dim_layer->color_fill.color_2,
  5534. dim_layer->color_fill.color_3);
  5535. seq_puts(s, "\n");
  5536. }
  5537. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5538. pstate = to_sde_plane_state(plane->state);
  5539. state = plane->state;
  5540. if (!pstate || !state)
  5541. continue;
  5542. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5543. plane->base.id, pstate->stage, pstate->rotation);
  5544. if (plane->state->fb) {
  5545. fb = plane->state->fb;
  5546. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5547. fb->base.id, (char *) &fb->format->format,
  5548. fb->width, fb->height);
  5549. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5550. seq_printf(s, "cpp[%d]:%u ",
  5551. i, fb->format->cpp[i]);
  5552. seq_puts(s, "\n\t");
  5553. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5554. seq_puts(s, "\n");
  5555. seq_puts(s, "\t");
  5556. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5557. seq_printf(s, "pitches[%d]:%8u ", i,
  5558. fb->pitches[i]);
  5559. seq_puts(s, "\n");
  5560. seq_puts(s, "\t");
  5561. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5562. seq_printf(s, "offsets[%d]:%8u ", i,
  5563. fb->offsets[i]);
  5564. seq_puts(s, "\n");
  5565. }
  5566. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5567. state->src_x >> 16, state->src_y >> 16,
  5568. state->src_w >> 16, state->src_h >> 16);
  5569. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5570. state->crtc_x, state->crtc_y, state->crtc_w,
  5571. state->crtc_h);
  5572. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5573. pstate->multirect_mode, pstate->multirect_index);
  5574. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5575. pstate->excl_rect.x, pstate->excl_rect.y,
  5576. pstate->excl_rect.w, pstate->excl_rect.h);
  5577. seq_puts(s, "\n");
  5578. }
  5579. if (sde_crtc->vblank_cb_count) {
  5580. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5581. u32 diff_ms = ktime_to_ms(diff);
  5582. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5583. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5584. seq_printf(s,
  5585. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5586. fps, sde_crtc->vblank_cb_count,
  5587. ktime_to_ms(diff), sde_crtc->play_count);
  5588. /* reset time & count for next measurement */
  5589. sde_crtc->vblank_cb_count = 0;
  5590. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5591. }
  5592. mutex_unlock(&sde_crtc->crtc_lock);
  5593. return 0;
  5594. }
  5595. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5596. {
  5597. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5598. }
  5599. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5600. const char __user *user_buf, size_t count, loff_t *ppos)
  5601. {
  5602. struct drm_crtc *crtc;
  5603. struct sde_crtc *sde_crtc;
  5604. char buf[MISR_BUFF_SIZE + 1];
  5605. u32 frame_count, enable;
  5606. size_t buff_copy;
  5607. struct sde_kms *sde_kms;
  5608. if (!file || !file->private_data)
  5609. return -EINVAL;
  5610. sde_crtc = file->private_data;
  5611. crtc = &sde_crtc->base;
  5612. sde_kms = _sde_crtc_get_kms(crtc);
  5613. if (!sde_kms) {
  5614. SDE_ERROR("invalid sde_kms\n");
  5615. return -EINVAL;
  5616. }
  5617. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5618. if (copy_from_user(buf, user_buf, buff_copy)) {
  5619. SDE_ERROR("buffer copy failed\n");
  5620. return -EINVAL;
  5621. }
  5622. buf[buff_copy] = 0; /* end of string */
  5623. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5624. return -EINVAL;
  5625. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5626. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5627. DRMID(crtc));
  5628. return -EINVAL;
  5629. }
  5630. sde_crtc->misr_enable_debugfs = enable;
  5631. sde_crtc->misr_frame_count = frame_count;
  5632. sde_crtc->misr_reconfigure = true;
  5633. return count;
  5634. }
  5635. static ssize_t _sde_crtc_misr_read(struct file *file,
  5636. char __user *user_buff, size_t count, loff_t *ppos)
  5637. {
  5638. struct drm_crtc *crtc;
  5639. struct sde_crtc *sde_crtc;
  5640. struct sde_kms *sde_kms;
  5641. struct sde_crtc_mixer *m;
  5642. int i = 0, rc;
  5643. ssize_t len = 0;
  5644. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5645. if (*ppos)
  5646. return 0;
  5647. if (!file || !file->private_data)
  5648. return -EINVAL;
  5649. sde_crtc = file->private_data;
  5650. crtc = &sde_crtc->base;
  5651. sde_kms = _sde_crtc_get_kms(crtc);
  5652. if (!sde_kms)
  5653. return -EINVAL;
  5654. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  5655. if (rc < 0) {
  5656. SDE_ERROR("failed to enable power resource %d\n", rc);
  5657. return rc;
  5658. }
  5659. sde_vm_lock(sde_kms);
  5660. if (!sde_vm_owns_hw(sde_kms)) {
  5661. SDE_DEBUG("op not supported due to HW unavailability\n");
  5662. rc = -EOPNOTSUPP;
  5663. goto end;
  5664. }
  5665. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5666. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5667. rc = -EOPNOTSUPP;
  5668. goto end;
  5669. }
  5670. if (!sde_crtc->misr_enable_debugfs) {
  5671. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5672. "disabled\n");
  5673. goto buff_check;
  5674. }
  5675. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5676. u32 misr_value = 0;
  5677. m = &sde_crtc->mixers[i];
  5678. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5679. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  5680. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5681. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5682. }
  5683. continue;
  5684. }
  5685. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5686. if (rc) {
  5687. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5688. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  5689. continue;
  5690. } else {
  5691. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5692. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5693. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  5694. }
  5695. }
  5696. buff_check:
  5697. if (count <= len) {
  5698. len = 0;
  5699. goto end;
  5700. }
  5701. if (copy_to_user(user_buff, buf, len)) {
  5702. len = -EFAULT;
  5703. goto end;
  5704. }
  5705. *ppos += len; /* increase offset */
  5706. end:
  5707. sde_vm_unlock(sde_kms);
  5708. pm_runtime_put_sync(crtc->dev->dev);
  5709. return len;
  5710. }
  5711. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5712. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5713. { \
  5714. return single_open(file, __prefix ## _show, inode->i_private); \
  5715. } \
  5716. static const struct file_operations __prefix ## _fops = { \
  5717. .owner = THIS_MODULE, \
  5718. .open = __prefix ## _open, \
  5719. .release = single_release, \
  5720. .read = seq_read, \
  5721. .llseek = seq_lseek, \
  5722. }
  5723. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5724. {
  5725. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5726. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5727. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5728. int i;
  5729. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5730. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5731. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5732. crtc->state));
  5733. seq_printf(s, "core_clk_rate: %llu\n",
  5734. sde_crtc->cur_perf.core_clk_rate);
  5735. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5736. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5737. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5738. sde_power_handle_get_dbus_name(i),
  5739. sde_crtc->cur_perf.bw_ctl[i]);
  5740. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5741. sde_power_handle_get_dbus_name(i),
  5742. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5743. }
  5744. return 0;
  5745. }
  5746. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5747. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5748. {
  5749. struct drm_crtc *crtc;
  5750. struct drm_plane *plane;
  5751. struct drm_connector *conn;
  5752. struct drm_mode_object *drm_obj;
  5753. struct sde_crtc *sde_crtc;
  5754. struct sde_crtc_state *cstate;
  5755. struct sde_fence_context *ctx;
  5756. struct drm_connector_list_iter conn_iter;
  5757. struct drm_device *dev;
  5758. if (!s || !s->private)
  5759. return -EINVAL;
  5760. sde_crtc = s->private;
  5761. crtc = &sde_crtc->base;
  5762. dev = crtc->dev;
  5763. cstate = to_sde_crtc_state(crtc->state);
  5764. if (!sde_crtc->kickoff_in_progress)
  5765. goto skip_input_fence;
  5766. /* Dump input fence info */
  5767. seq_puts(s, "===Input fence===\n");
  5768. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5769. struct sde_plane_state *pstate;
  5770. struct dma_fence *fence;
  5771. pstate = to_sde_plane_state(plane->state);
  5772. if (!pstate)
  5773. continue;
  5774. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5775. pstate->stage);
  5776. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5777. if (pstate->input_fence) {
  5778. rcu_read_lock();
  5779. fence = dma_fence_get_rcu(pstate->input_fence);
  5780. rcu_read_unlock();
  5781. if (fence) {
  5782. sde_fence_list_dump(fence, &s);
  5783. dma_fence_put(fence);
  5784. }
  5785. }
  5786. }
  5787. skip_input_fence:
  5788. /* Dump release fence info */
  5789. seq_puts(s, "\n");
  5790. seq_puts(s, "===Release fence===\n");
  5791. ctx = sde_crtc->output_fence;
  5792. drm_obj = &crtc->base;
  5793. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5794. seq_puts(s, "\n");
  5795. /* Dump retire fence info */
  5796. seq_puts(s, "===Retire fence===\n");
  5797. drm_connector_list_iter_begin(dev, &conn_iter);
  5798. drm_for_each_connector_iter(conn, &conn_iter)
  5799. if (conn->state && conn->state->crtc == crtc &&
  5800. cstate->num_connectors < MAX_CONNECTORS) {
  5801. struct sde_connector *c_conn;
  5802. c_conn = to_sde_connector(conn);
  5803. ctx = c_conn->retire_fence;
  5804. drm_obj = &conn->base;
  5805. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5806. }
  5807. drm_connector_list_iter_end(&conn_iter);
  5808. seq_puts(s, "\n");
  5809. return 0;
  5810. }
  5811. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5812. {
  5813. return single_open(file, _sde_debugfs_fence_status_show,
  5814. inode->i_private);
  5815. }
  5816. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5817. {
  5818. struct sde_crtc *sde_crtc;
  5819. struct sde_kms *sde_kms;
  5820. static const struct file_operations debugfs_status_fops = {
  5821. .open = _sde_debugfs_status_open,
  5822. .read = seq_read,
  5823. .llseek = seq_lseek,
  5824. .release = single_release,
  5825. };
  5826. static const struct file_operations debugfs_misr_fops = {
  5827. .open = simple_open,
  5828. .read = _sde_crtc_misr_read,
  5829. .write = _sde_crtc_misr_setup,
  5830. };
  5831. static const struct file_operations debugfs_fps_fops = {
  5832. .open = _sde_debugfs_fps_status,
  5833. .read = seq_read,
  5834. };
  5835. static const struct file_operations debugfs_fence_fops = {
  5836. .open = _sde_debugfs_fence_status,
  5837. .read = seq_read,
  5838. };
  5839. if (!crtc)
  5840. return -EINVAL;
  5841. sde_crtc = to_sde_crtc(crtc);
  5842. sde_kms = _sde_crtc_get_kms(crtc);
  5843. if (!sde_kms)
  5844. return -EINVAL;
  5845. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5846. crtc->dev->primary->debugfs_root);
  5847. if (!sde_crtc->debugfs_root)
  5848. return -ENOMEM;
  5849. /* don't error check these */
  5850. debugfs_create_file("status", 0400,
  5851. sde_crtc->debugfs_root,
  5852. sde_crtc, &debugfs_status_fops);
  5853. debugfs_create_file("state", 0400,
  5854. sde_crtc->debugfs_root,
  5855. &sde_crtc->base,
  5856. &sde_crtc_debugfs_state_fops);
  5857. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5858. sde_crtc, &debugfs_misr_fops);
  5859. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5860. sde_crtc, &debugfs_fps_fops);
  5861. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5862. sde_crtc, &debugfs_fence_fops);
  5863. return 0;
  5864. }
  5865. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5866. {
  5867. struct sde_crtc *sde_crtc;
  5868. if (!crtc)
  5869. return;
  5870. sde_crtc = to_sde_crtc(crtc);
  5871. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5872. }
  5873. #else
  5874. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5875. {
  5876. return 0;
  5877. }
  5878. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5879. {
  5880. }
  5881. #endif /* CONFIG_DEBUG_FS */
  5882. static void vblank_ctrl_worker(struct kthread_work *work)
  5883. {
  5884. struct vblank_work *cur_work = container_of(work,
  5885. struct vblank_work, work);
  5886. struct msm_drm_private *priv = cur_work->priv;
  5887. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5888. kfree(cur_work);
  5889. }
  5890. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5891. int crtc_id, bool enable)
  5892. {
  5893. struct vblank_work *cur_work;
  5894. struct drm_crtc *crtc;
  5895. struct kthread_worker *worker;
  5896. if (!priv || crtc_id >= priv->num_crtcs)
  5897. return -EINVAL;
  5898. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5899. if (!cur_work)
  5900. return -ENOMEM;
  5901. crtc = priv->crtcs[crtc_id];
  5902. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5903. cur_work->crtc_id = crtc_id;
  5904. cur_work->enable = enable;
  5905. cur_work->priv = priv;
  5906. worker = &priv->event_thread[crtc_id].worker;
  5907. kthread_queue_work(worker, &cur_work->work);
  5908. return 0;
  5909. }
  5910. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5911. {
  5912. struct drm_device *dev = crtc->dev;
  5913. unsigned int pipe = crtc->index;
  5914. struct msm_drm_private *priv = dev->dev_private;
  5915. struct msm_kms *kms = priv->kms;
  5916. if (!kms)
  5917. return -ENXIO;
  5918. DBG("dev=%pK, crtc=%u", dev, pipe);
  5919. return vblank_ctrl_queue_work(priv, pipe, true);
  5920. }
  5921. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5922. {
  5923. struct drm_device *dev = crtc->dev;
  5924. unsigned int pipe = crtc->index;
  5925. struct msm_drm_private *priv = dev->dev_private;
  5926. struct msm_kms *kms = priv->kms;
  5927. if (!kms)
  5928. return;
  5929. DBG("dev=%pK, crtc=%u", dev, pipe);
  5930. vblank_ctrl_queue_work(priv, pipe, false);
  5931. }
  5932. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5933. {
  5934. return _sde_crtc_init_debugfs(crtc);
  5935. }
  5936. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5937. {
  5938. _sde_crtc_destroy_debugfs(crtc);
  5939. }
  5940. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5941. .set_config = drm_atomic_helper_set_config,
  5942. .destroy = sde_crtc_destroy,
  5943. .enable_vblank = sde_crtc_enable_vblank,
  5944. .disable_vblank = sde_crtc_disable_vblank,
  5945. .page_flip = drm_atomic_helper_page_flip,
  5946. .atomic_set_property = sde_crtc_atomic_set_property,
  5947. .atomic_get_property = sde_crtc_atomic_get_property,
  5948. .reset = sde_crtc_reset,
  5949. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5950. .atomic_destroy_state = sde_crtc_destroy_state,
  5951. .late_register = sde_crtc_late_register,
  5952. .early_unregister = sde_crtc_early_unregister,
  5953. };
  5954. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  5955. .set_config = drm_atomic_helper_set_config,
  5956. .destroy = sde_crtc_destroy,
  5957. .enable_vblank = sde_crtc_enable_vblank,
  5958. .disable_vblank = sde_crtc_disable_vblank,
  5959. .page_flip = drm_atomic_helper_page_flip,
  5960. .atomic_set_property = sde_crtc_atomic_set_property,
  5961. .atomic_get_property = sde_crtc_atomic_get_property,
  5962. .reset = sde_crtc_reset,
  5963. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5964. .atomic_destroy_state = sde_crtc_destroy_state,
  5965. .late_register = sde_crtc_late_register,
  5966. .early_unregister = sde_crtc_early_unregister,
  5967. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  5968. .get_vblank_counter = sde_crtc_get_vblank_counter,
  5969. };
  5970. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5971. .mode_fixup = sde_crtc_mode_fixup,
  5972. .disable = sde_crtc_disable,
  5973. .atomic_enable = sde_crtc_enable,
  5974. .atomic_check = sde_crtc_atomic_check,
  5975. .atomic_begin = sde_crtc_atomic_begin,
  5976. .atomic_flush = sde_crtc_atomic_flush,
  5977. };
  5978. static void _sde_crtc_event_cb(struct kthread_work *work)
  5979. {
  5980. struct sde_crtc_event *event;
  5981. struct sde_crtc *sde_crtc;
  5982. unsigned long irq_flags;
  5983. if (!work) {
  5984. SDE_ERROR("invalid work item\n");
  5985. return;
  5986. }
  5987. event = container_of(work, struct sde_crtc_event, kt_work);
  5988. /* set sde_crtc to NULL for static work structures */
  5989. sde_crtc = event->sde_crtc;
  5990. if (!sde_crtc)
  5991. return;
  5992. if (event->cb_func)
  5993. event->cb_func(&sde_crtc->base, event->usr);
  5994. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5995. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5996. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5997. }
  5998. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5999. void (*func)(struct drm_crtc *crtc, void *usr),
  6000. void *usr, bool color_processing_event)
  6001. {
  6002. unsigned long irq_flags;
  6003. struct sde_crtc *sde_crtc;
  6004. struct msm_drm_private *priv;
  6005. struct sde_crtc_event *event = NULL;
  6006. u32 crtc_id;
  6007. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6008. SDE_ERROR("invalid parameters\n");
  6009. return -EINVAL;
  6010. }
  6011. sde_crtc = to_sde_crtc(crtc);
  6012. priv = crtc->dev->dev_private;
  6013. crtc_id = drm_crtc_index(crtc);
  6014. /*
  6015. * Obtain an event struct from the private cache. This event
  6016. * queue may be called from ISR contexts, so use a private
  6017. * cache to avoid calling any memory allocation functions.
  6018. */
  6019. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6020. if (!list_empty(&sde_crtc->event_free_list)) {
  6021. event = list_first_entry(&sde_crtc->event_free_list,
  6022. struct sde_crtc_event, list);
  6023. list_del_init(&event->list);
  6024. }
  6025. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6026. if (!event)
  6027. return -ENOMEM;
  6028. /* populate event node */
  6029. event->sde_crtc = sde_crtc;
  6030. event->cb_func = func;
  6031. event->usr = usr;
  6032. /* queue new event request */
  6033. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6034. if (color_processing_event)
  6035. kthread_queue_work(&priv->pp_event_worker,
  6036. &event->kt_work);
  6037. else
  6038. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6039. &event->kt_work);
  6040. return 0;
  6041. }
  6042. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6043. {
  6044. int i, rc = 0;
  6045. if (!sde_crtc) {
  6046. SDE_ERROR("invalid crtc\n");
  6047. return -EINVAL;
  6048. }
  6049. spin_lock_init(&sde_crtc->event_lock);
  6050. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6051. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6052. list_add_tail(&sde_crtc->event_cache[i].list,
  6053. &sde_crtc->event_free_list);
  6054. return rc;
  6055. }
  6056. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6057. enum sde_sys_cache_state state,
  6058. bool is_vidmode)
  6059. {
  6060. struct drm_plane *plane;
  6061. struct sde_crtc *sde_crtc;
  6062. struct sde_kms *sde_kms;
  6063. if (!crtc || !crtc->dev)
  6064. return;
  6065. sde_kms = _sde_crtc_get_kms(crtc);
  6066. if (!sde_kms || !sde_kms->catalog) {
  6067. SDE_ERROR("invalid params\n");
  6068. return;
  6069. }
  6070. if (!sde_kms->catalog->sc_cfg[SDE_SYS_CACHE_DISP].has_sys_cache) {
  6071. SDE_DEBUG("DISP syscache not supported\n");
  6072. return;
  6073. }
  6074. sde_crtc = to_sde_crtc(crtc);
  6075. if (sde_crtc->cache_state == state)
  6076. return;
  6077. switch (state) {
  6078. case CACHE_STATE_NORMAL:
  6079. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6080. && !is_vidmode)
  6081. return;
  6082. kthread_cancel_delayed_work_sync(
  6083. &sde_crtc->static_cache_read_work);
  6084. break;
  6085. case CACHE_STATE_FRAME_WRITE:
  6086. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6087. return;
  6088. break;
  6089. case CACHE_STATE_FRAME_READ:
  6090. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6091. return;
  6092. break;
  6093. case CACHE_STATE_DISABLED:
  6094. break;
  6095. default:
  6096. return;
  6097. }
  6098. sde_crtc->cache_state = state;
  6099. drm_atomic_crtc_for_each_plane(plane, crtc)
  6100. sde_plane_static_img_control(plane, state);
  6101. }
  6102. /*
  6103. * __sde_crtc_static_cache_read_work - transition to cache read
  6104. */
  6105. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6106. {
  6107. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6108. static_cache_read_work.work);
  6109. struct drm_crtc *crtc = &sde_crtc->base;
  6110. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6111. struct drm_encoder *enc, *drm_enc = NULL;
  6112. struct drm_plane *plane;
  6113. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6114. return;
  6115. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6116. drm_enc = enc;
  6117. if (sde_encoder_in_clone_mode(drm_enc))
  6118. return;
  6119. }
  6120. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6121. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6122. !ctl);
  6123. return;
  6124. }
  6125. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6126. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6127. /* flush only the sys-cache enabled SSPPs */
  6128. if (ctl->ops.clear_pending_flush)
  6129. ctl->ops.clear_pending_flush(ctl);
  6130. drm_atomic_crtc_for_each_plane(plane, crtc)
  6131. sde_plane_ctl_flush(plane, ctl, true);
  6132. /* kickoff encoder and wait for VBLANK */
  6133. sde_encoder_kickoff(drm_enc, false);
  6134. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6135. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6136. }
  6137. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6138. {
  6139. struct drm_device *dev;
  6140. struct msm_drm_private *priv;
  6141. struct msm_drm_thread *disp_thread;
  6142. struct sde_crtc *sde_crtc;
  6143. struct sde_crtc_state *cstate;
  6144. u32 msecs_fps = 0;
  6145. if (!crtc)
  6146. return;
  6147. dev = crtc->dev;
  6148. sde_crtc = to_sde_crtc(crtc);
  6149. cstate = to_sde_crtc_state(crtc->state);
  6150. if (!dev || !dev->dev_private || !sde_crtc)
  6151. return;
  6152. priv = dev->dev_private;
  6153. disp_thread = &priv->disp_thread[crtc->index];
  6154. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6155. return;
  6156. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6157. /* Kickoff transition to read state after next vblank */
  6158. kthread_queue_delayed_work(&disp_thread->worker,
  6159. &sde_crtc->static_cache_read_work,
  6160. msecs_to_jiffies(msecs_fps));
  6161. }
  6162. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6163. {
  6164. struct sde_crtc *sde_crtc;
  6165. struct sde_crtc_state *cstate;
  6166. bool cache_status;
  6167. if (!crtc || !crtc->state)
  6168. return;
  6169. sde_crtc = to_sde_crtc(crtc);
  6170. cstate = to_sde_crtc_state(crtc->state);
  6171. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6172. SDE_EVT32(DRMID(crtc), cache_status);
  6173. }
  6174. /* initialize crtc */
  6175. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6176. {
  6177. struct drm_crtc *crtc = NULL;
  6178. struct sde_crtc *sde_crtc = NULL;
  6179. struct msm_drm_private *priv = NULL;
  6180. struct sde_kms *kms = NULL;
  6181. const struct drm_crtc_funcs *crtc_funcs;
  6182. int i, rc;
  6183. priv = dev->dev_private;
  6184. kms = to_sde_kms(priv->kms);
  6185. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6186. if (!sde_crtc)
  6187. return ERR_PTR(-ENOMEM);
  6188. crtc = &sde_crtc->base;
  6189. crtc->dev = dev;
  6190. mutex_init(&sde_crtc->crtc_lock);
  6191. spin_lock_init(&sde_crtc->spin_lock);
  6192. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6193. atomic_set(&sde_crtc->frame_pending, 0);
  6194. sde_crtc->enabled = false;
  6195. sde_crtc->kickoff_in_progress = false;
  6196. /* Below parameters are for fps calculation for sysfs node */
  6197. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6198. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6199. sizeof(ktime_t), GFP_KERNEL);
  6200. if (!sde_crtc->fps_info.time_buf)
  6201. SDE_ERROR("invalid buffer\n");
  6202. else
  6203. memset(sde_crtc->fps_info.time_buf, 0,
  6204. sizeof(*(sde_crtc->fps_info.time_buf)));
  6205. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6206. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6207. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6208. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6209. list_add(&sde_crtc->frame_events[i].list,
  6210. &sde_crtc->frame_event_list);
  6211. kthread_init_work(&sde_crtc->frame_events[i].work,
  6212. sde_crtc_frame_event_work);
  6213. }
  6214. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6215. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6216. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6217. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6218. /* save user friendly CRTC name for later */
  6219. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6220. /* initialize event handling */
  6221. rc = _sde_crtc_init_events(sde_crtc);
  6222. if (rc) {
  6223. drm_crtc_cleanup(crtc);
  6224. kfree(sde_crtc);
  6225. return ERR_PTR(rc);
  6226. }
  6227. /* initialize output fence support */
  6228. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6229. if (IS_ERR(sde_crtc->output_fence)) {
  6230. rc = PTR_ERR(sde_crtc->output_fence);
  6231. SDE_ERROR("failed to init fence, %d\n", rc);
  6232. drm_crtc_cleanup(crtc);
  6233. kfree(sde_crtc);
  6234. return ERR_PTR(rc);
  6235. }
  6236. /* create CRTC properties */
  6237. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6238. priv->crtc_property, sde_crtc->property_data,
  6239. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6240. sizeof(struct sde_crtc_state));
  6241. sde_crtc_install_properties(crtc, kms->catalog);
  6242. /* Install color processing properties */
  6243. sde_cp_crtc_init(crtc);
  6244. sde_cp_crtc_install_properties(crtc);
  6245. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6246. sde_crtc->cur_perf.llcc_active[i] = false;
  6247. sde_crtc->new_perf.llcc_active[i] = false;
  6248. }
  6249. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6250. __sde_crtc_static_cache_read_work);
  6251. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  6252. return crtc;
  6253. }
  6254. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6255. {
  6256. struct sde_crtc *sde_crtc;
  6257. int rc = 0;
  6258. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6259. SDE_ERROR("invalid input param(s)\n");
  6260. rc = -EINVAL;
  6261. goto end;
  6262. }
  6263. sde_crtc = to_sde_crtc(crtc);
  6264. sde_crtc->sysfs_dev = device_create_with_groups(
  6265. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6266. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6267. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6268. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6269. PTR_ERR(sde_crtc->sysfs_dev));
  6270. if (!sde_crtc->sysfs_dev)
  6271. rc = -EINVAL;
  6272. else
  6273. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6274. goto end;
  6275. }
  6276. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6277. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6278. if (!sde_crtc->vsync_event_sf)
  6279. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6280. crtc->base.id);
  6281. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6282. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6283. if (!sde_crtc->retire_frame_event_sf)
  6284. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6285. crtc->base.id);
  6286. end:
  6287. return rc;
  6288. }
  6289. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6290. struct drm_crtc *crtc_drm, u32 event)
  6291. {
  6292. struct sde_crtc *crtc = NULL;
  6293. struct sde_crtc_irq_info *node;
  6294. unsigned long flags;
  6295. bool found = false;
  6296. int ret, i = 0;
  6297. bool add_event = false;
  6298. crtc = to_sde_crtc(crtc_drm);
  6299. spin_lock_irqsave(&crtc->spin_lock, flags);
  6300. list_for_each_entry(node, &crtc->user_event_list, list) {
  6301. if (node->event == event) {
  6302. found = true;
  6303. break;
  6304. }
  6305. }
  6306. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6307. /* event already enabled */
  6308. if (found)
  6309. return 0;
  6310. node = NULL;
  6311. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6312. if (custom_events[i].event == event &&
  6313. custom_events[i].func) {
  6314. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6315. if (!node)
  6316. return -ENOMEM;
  6317. INIT_LIST_HEAD(&node->list);
  6318. INIT_LIST_HEAD(&node->irq.list);
  6319. node->func = custom_events[i].func;
  6320. node->event = event;
  6321. node->state = IRQ_NOINIT;
  6322. spin_lock_init(&node->state_lock);
  6323. break;
  6324. }
  6325. }
  6326. if (!node) {
  6327. SDE_ERROR("unsupported event %x\n", event);
  6328. return -EINVAL;
  6329. }
  6330. ret = 0;
  6331. if (crtc_drm->enabled) {
  6332. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6333. if (ret < 0) {
  6334. SDE_ERROR("failed to enable power resource %d\n", ret);
  6335. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6336. kfree(node);
  6337. return ret;
  6338. }
  6339. INIT_LIST_HEAD(&node->irq.list);
  6340. mutex_lock(&crtc->crtc_lock);
  6341. ret = node->func(crtc_drm, true, &node->irq);
  6342. if (!ret) {
  6343. spin_lock_irqsave(&crtc->spin_lock, flags);
  6344. list_add_tail(&node->list, &crtc->user_event_list);
  6345. add_event = true;
  6346. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6347. }
  6348. mutex_unlock(&crtc->crtc_lock);
  6349. pm_runtime_put_sync(crtc_drm->dev->dev);
  6350. }
  6351. if (add_event)
  6352. return 0;
  6353. if (!ret) {
  6354. spin_lock_irqsave(&crtc->spin_lock, flags);
  6355. list_add_tail(&node->list, &crtc->user_event_list);
  6356. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6357. } else {
  6358. kfree(node);
  6359. }
  6360. return ret;
  6361. }
  6362. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6363. struct drm_crtc *crtc_drm, u32 event)
  6364. {
  6365. struct sde_crtc *crtc = NULL;
  6366. struct sde_crtc_irq_info *node = NULL;
  6367. unsigned long flags;
  6368. bool found = false;
  6369. int ret;
  6370. crtc = to_sde_crtc(crtc_drm);
  6371. spin_lock_irqsave(&crtc->spin_lock, flags);
  6372. list_for_each_entry(node, &crtc->user_event_list, list) {
  6373. if (node->event == event) {
  6374. list_del_init(&node->list);
  6375. found = true;
  6376. break;
  6377. }
  6378. }
  6379. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6380. /* event already disabled */
  6381. if (!found)
  6382. return 0;
  6383. /**
  6384. * crtc is disabled interrupts are cleared remove from the list,
  6385. * no need to disable/de-register.
  6386. */
  6387. if (!crtc_drm->enabled) {
  6388. kfree(node);
  6389. return 0;
  6390. }
  6391. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6392. if (ret < 0) {
  6393. SDE_ERROR("failed to enable power resource %d\n", ret);
  6394. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6395. kfree(node);
  6396. return ret;
  6397. }
  6398. ret = node->func(crtc_drm, false, &node->irq);
  6399. if (ret) {
  6400. spin_lock_irqsave(&crtc->spin_lock, flags);
  6401. list_add_tail(&node->list, &crtc->user_event_list);
  6402. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6403. } else {
  6404. kfree(node);
  6405. }
  6406. pm_runtime_put_sync(crtc_drm->dev->dev);
  6407. return ret;
  6408. }
  6409. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6410. struct drm_crtc *crtc_drm, u32 event, bool en)
  6411. {
  6412. struct sde_crtc *crtc = NULL;
  6413. int ret;
  6414. crtc = to_sde_crtc(crtc_drm);
  6415. if (!crtc || !kms || !kms->dev) {
  6416. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6417. kms, ((kms) ? (kms->dev) : NULL));
  6418. return -EINVAL;
  6419. }
  6420. if (en)
  6421. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6422. else
  6423. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6424. return ret;
  6425. }
  6426. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6427. bool en, struct sde_irq_callback *irq)
  6428. {
  6429. return 0;
  6430. }
  6431. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6432. struct sde_irq_callback *noirq)
  6433. {
  6434. /*
  6435. * IRQ object noirq is not being used here since there is
  6436. * no crtc irq from pm event.
  6437. */
  6438. return 0;
  6439. }
  6440. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6441. bool en, struct sde_irq_callback *irq)
  6442. {
  6443. return 0;
  6444. }
  6445. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6446. bool en, struct sde_irq_callback *irq)
  6447. {
  6448. return 0;
  6449. }
  6450. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  6451. bool en, struct sde_irq_callback *irq)
  6452. {
  6453. return 0;
  6454. }
  6455. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  6456. bool en, struct sde_irq_callback *irq)
  6457. {
  6458. return 0;
  6459. }
  6460. /**
  6461. * sde_crtc_update_cont_splash_settings - update mixer settings
  6462. * and initial clk during device bootup for cont_splash use case
  6463. * @crtc: Pointer to drm crtc structure
  6464. */
  6465. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6466. {
  6467. struct sde_kms *kms = NULL;
  6468. struct msm_drm_private *priv;
  6469. struct sde_crtc *sde_crtc;
  6470. u64 rate;
  6471. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6472. SDE_ERROR("invalid crtc\n");
  6473. return;
  6474. }
  6475. priv = crtc->dev->dev_private;
  6476. kms = to_sde_kms(priv->kms);
  6477. if (!kms || !kms->catalog) {
  6478. SDE_ERROR("invalid parameters\n");
  6479. return;
  6480. }
  6481. _sde_crtc_setup_mixers(crtc);
  6482. sde_cp_crtc_refresh_status_properties(crtc);
  6483. crtc->enabled = true;
  6484. /* update core clk value for initial state with cont-splash */
  6485. sde_crtc = to_sde_crtc(crtc);
  6486. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6487. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6488. rate : kms->perf.max_core_clk_rate;
  6489. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6490. }
  6491. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6492. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6493. {
  6494. struct sde_lm_cfg *lm;
  6495. char feature_name[256];
  6496. u32 version;
  6497. if (!catalog->mixer_count)
  6498. return;
  6499. lm = &catalog->mixer[0];
  6500. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6501. return;
  6502. version = lm->sblk->nlayer.version >> 16;
  6503. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6504. switch (version) {
  6505. case 1:
  6506. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6507. msm_property_install_volatile_range(&sde_crtc->property_info,
  6508. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6509. break;
  6510. default:
  6511. SDE_ERROR("unsupported noise layer version %d\n", version);
  6512. break;
  6513. }
  6514. }
  6515. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6516. struct sde_crtc_state *cstate,
  6517. void __user *usr_ptr)
  6518. {
  6519. int ret;
  6520. if (!sde_crtc || !cstate) {
  6521. SDE_ERROR("invalid sde_crtc/state\n");
  6522. return -EINVAL;
  6523. }
  6524. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6525. if (!usr_ptr) {
  6526. SDE_DEBUG("noise layer removed\n");
  6527. cstate->noise_layer_en = false;
  6528. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6529. return 0;
  6530. }
  6531. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6532. sizeof(cstate->layer_cfg));
  6533. if (ret) {
  6534. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6535. return -EFAULT;
  6536. }
  6537. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6538. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6539. !cstate->layer_cfg.attn_factor ||
  6540. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6541. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6542. !cstate->layer_cfg.alpha_noise ||
  6543. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6544. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6545. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6546. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6547. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6548. return -EINVAL;
  6549. }
  6550. cstate->noise_layer_en = true;
  6551. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6552. return 0;
  6553. }
  6554. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6555. struct drm_crtc_state *state)
  6556. {
  6557. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6558. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6559. struct sde_hw_mixer *lm;
  6560. int i;
  6561. struct sde_hw_noise_layer_cfg cfg;
  6562. struct sde_kms *kms;
  6563. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6564. return;
  6565. kms = _sde_crtc_get_kms(crtc);
  6566. if (!kms || !kms->catalog) {
  6567. SDE_ERROR("Invalid kms\n");
  6568. return;
  6569. }
  6570. cfg.flags = cstate->layer_cfg.flags;
  6571. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6572. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6573. cfg.strength = cstate->layer_cfg.strength;
  6574. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  6575. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  6576. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  6577. } else {
  6578. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  6579. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  6580. }
  6581. for (i = 0; i < scrtc->num_mixers; i++) {
  6582. lm = scrtc->mixers[i].hw_lm;
  6583. if (!lm->ops.setup_noise_layer)
  6584. break;
  6585. if (!cstate->noise_layer_en)
  6586. lm->ops.setup_noise_layer(lm, NULL);
  6587. else
  6588. lm->ops.setup_noise_layer(lm, &cfg);
  6589. }
  6590. if (!cstate->noise_layer_en)
  6591. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6592. }
  6593. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  6594. {
  6595. sde_cp_disable_features(crtc);
  6596. }
  6597. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  6598. {
  6599. uint32_t val = 1;
  6600. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  6601. }