sde_crtc.c 232 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include <linux/soc/qcom/qcom_sync_file.h>
  31. #include "sde_kms.h"
  32. #include "sde_hw_lm.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_hw_dspp.h"
  35. #include "sde_crtc.h"
  36. #include "sde_plane.h"
  37. #include "sde_hw_util.h"
  38. #include "sde_hw_catalog.h"
  39. #include "sde_color_processing.h"
  40. #include "sde_encoder.h"
  41. #include "sde_connector.h"
  42. #include "sde_vbif.h"
  43. #include "sde_power_handle.h"
  44. #include "sde_core_perf.h"
  45. #include "sde_trace.h"
  46. #include "msm_drv.h"
  47. #include "sde_vm.h"
  48. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  49. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  50. /* Max number of planes with hw fences within one commit */
  51. #define MAX_HW_FENCES SDE_MULTIRECT_PLANE_MAX
  52. /* Wait for at most 2 vsync for spec fence bind */
  53. #define SPEC_FENCE_TIMEOUT_MS 84
  54. struct sde_crtc_custom_events {
  55. u32 event;
  56. int (*func)(struct drm_crtc *crtc, bool en,
  57. struct sde_irq_callback *irq);
  58. };
  59. struct vblank_work {
  60. struct kthread_work work;
  61. int crtc_id;
  62. bool enable;
  63. struct msm_drm_private *priv;
  64. };
  65. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  66. bool en, struct sde_irq_callback *ad_irq);
  67. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  68. bool en, struct sde_irq_callback *idle_irq);
  69. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  70. bool en, struct sde_irq_callback *idle_irq);
  71. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  72. struct sde_irq_callback *noirq);
  73. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  74. bool en, struct sde_irq_callback *idle_irq);
  75. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  76. struct sde_crtc_state *cstate,
  77. void __user *usr_ptr);
  78. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  79. bool en, struct sde_irq_callback *irq);
  80. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  81. bool en, struct sde_irq_callback *irq);
  82. static struct sde_crtc_custom_events custom_events[] = {
  83. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  84. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  85. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  86. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  87. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  88. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  89. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  90. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  91. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  92. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  93. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  94. {DRM_EVENT_OPR_VALUE, sde_crtc_opr_event_handler},
  95. };
  96. /* default input fence timeout, in ms */
  97. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  98. /*
  99. * The default input fence timeout is 2 seconds while max allowed
  100. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  101. * tolerance limit.
  102. */
  103. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  104. /* layer mixer index on sde_crtc */
  105. #define LEFT_MIXER 0
  106. #define RIGHT_MIXER 1
  107. #define MISR_BUFF_SIZE 256
  108. /*
  109. * Time period for fps calculation in micro seconds.
  110. * Default value is set to 1 sec.
  111. */
  112. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  113. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  114. #define MAX_FRAME_COUNT 1000
  115. #define MILI_TO_MICRO 1000
  116. #define SKIP_STAGING_PIPE_ZPOS 255
  117. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  118. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  119. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  120. struct drm_crtc_state *state);
  121. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  122. {
  123. struct msm_drm_private *priv;
  124. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  125. SDE_ERROR("invalid crtc\n");
  126. return NULL;
  127. }
  128. priv = crtc->dev->dev_private;
  129. if (!priv || !priv->kms) {
  130. SDE_ERROR("invalid kms\n");
  131. return NULL;
  132. }
  133. return to_sde_kms(priv->kms);
  134. }
  135. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  136. {
  137. struct drm_connector *conn;
  138. struct drm_connector_list_iter conn_iter;
  139. enum sde_wb_usage_type usage_type = 0;
  140. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  141. drm_for_each_connector_iter(conn, &conn_iter) {
  142. if (conn->state && (conn->state->crtc == crtc)
  143. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  144. usage_type = sde_connector_get_property(conn->state,
  145. CONNECTOR_PROP_WB_USAGE_TYPE);
  146. break;
  147. }
  148. }
  149. drm_connector_list_iter_end(&conn_iter);
  150. return usage_type;
  151. }
  152. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  153. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  154. {
  155. struct drm_connector *conn;
  156. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  157. struct drm_connector_list_iter conn_iter;
  158. int i;
  159. if (crtc_state->state) {
  160. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  161. if (conn_state && (conn_state->crtc == crtc)
  162. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  163. virt_conn_state = conn_state;
  164. break;
  165. }
  166. }
  167. } else {
  168. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  169. drm_for_each_connector_iter(conn, &conn_iter) {
  170. if (conn->state && (conn->state->crtc == crtc)
  171. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  172. virt_conn_state = conn->state;
  173. break;
  174. }
  175. }
  176. drm_connector_list_iter_end(&conn_iter);
  177. }
  178. return virt_conn_state;
  179. }
  180. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  181. struct drm_display_mode *mode, u32 *width, u32 *height)
  182. {
  183. struct sde_crtc *sde_crtc;
  184. struct sde_crtc_state *cstate;
  185. struct drm_connector_state *virt_conn_state;
  186. struct sde_connector_state *virt_cstate;
  187. *width = 0;
  188. *height = 0;
  189. if (!crtc || !crtc_state || !mode)
  190. return;
  191. sde_crtc = to_sde_crtc(crtc);
  192. cstate = to_sde_crtc_state(crtc_state);
  193. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  194. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  195. if (cstate->num_ds_enabled) {
  196. *width = cstate->ds_cfg[0].lm_width;
  197. *height = cstate->ds_cfg[0].lm_height;
  198. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  199. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  200. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  201. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  202. } else {
  203. *width = mode->hdisplay / sde_crtc->num_mixers;
  204. *height = mode->vdisplay;
  205. }
  206. }
  207. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  208. struct drm_display_mode *mode, u32 *width, u32 *height)
  209. {
  210. struct sde_crtc *sde_crtc;
  211. struct sde_crtc_state *cstate;
  212. struct drm_connector_state *virt_conn_state;
  213. struct sde_connector_state *virt_cstate;
  214. *width = 0;
  215. *height = 0;
  216. if (!crtc || !crtc_state || !mode)
  217. return;
  218. sde_crtc = to_sde_crtc(crtc);
  219. cstate = to_sde_crtc_state(crtc_state);
  220. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  221. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  222. if (cstate->num_ds_enabled) {
  223. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  224. *height = cstate->ds_cfg[0].lm_height;
  225. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  226. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  227. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  228. } else {
  229. *width = mode->hdisplay;
  230. *height = mode->vdisplay;
  231. }
  232. }
  233. /**
  234. * sde_crtc_calc_fps() - Calculates fps value.
  235. * @sde_crtc : CRTC structure
  236. *
  237. * This function is called at frame done. It counts the number
  238. * of frames done for every 1 sec. Stores the value in measured_fps.
  239. * measured_fps value is 10 times the calculated fps value.
  240. * For example, measured_fps= 594 for calculated fps of 59.4
  241. */
  242. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  243. {
  244. ktime_t current_time_us;
  245. u64 fps, diff_us;
  246. current_time_us = ktime_get();
  247. diff_us = (u64)ktime_us_delta(current_time_us,
  248. sde_crtc->fps_info.last_sampled_time_us);
  249. sde_crtc->fps_info.frame_count++;
  250. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  251. /* Multiplying with 10 to get fps in floating point */
  252. fps = ((u64)sde_crtc->fps_info.frame_count)
  253. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  254. do_div(fps, diff_us);
  255. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  256. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  257. sde_crtc->base.base.id, (unsigned int)fps/10,
  258. (unsigned int)fps%10);
  259. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  260. sde_crtc->fps_info.frame_count = 0;
  261. }
  262. if (!sde_crtc->fps_info.time_buf)
  263. return;
  264. /**
  265. * Array indexing is based on sliding window algorithm.
  266. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  267. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  268. * counter loops around and comes back to the first index to store
  269. * the next ktime.
  270. */
  271. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  272. ktime_get();
  273. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  274. }
  275. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  276. {
  277. if (!sde_crtc)
  278. return;
  279. }
  280. #if IS_ENABLED(CONFIG_DEBUG_FS)
  281. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  282. {
  283. struct sde_crtc *sde_crtc;
  284. u64 fps_int, fps_float;
  285. ktime_t current_time_us;
  286. u64 fps, diff_us;
  287. if (!s || !s->private) {
  288. SDE_ERROR("invalid input param(s)\n");
  289. return -EAGAIN;
  290. }
  291. sde_crtc = s->private;
  292. current_time_us = ktime_get();
  293. diff_us = (u64)ktime_us_delta(current_time_us,
  294. sde_crtc->fps_info.last_sampled_time_us);
  295. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  296. /* Multiplying with 10 to get fps in floating point */
  297. fps = ((u64)sde_crtc->fps_info.frame_count)
  298. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  299. do_div(fps, diff_us);
  300. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  301. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  302. sde_crtc->fps_info.frame_count = 0;
  303. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  304. sde_crtc->base.base.id, (unsigned int)fps/10,
  305. (unsigned int)fps%10);
  306. }
  307. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  308. fps_float = do_div(fps_int, 10);
  309. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  310. return 0;
  311. }
  312. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  313. {
  314. return single_open(file, _sde_debugfs_fps_status_show,
  315. inode->i_private);
  316. }
  317. #endif /* CONFIG_DEBUG_FS */
  318. static ssize_t fps_periodicity_ms_store(struct device *device,
  319. struct device_attribute *attr, const char *buf, size_t count)
  320. {
  321. struct drm_crtc *crtc;
  322. struct sde_crtc *sde_crtc;
  323. int res;
  324. /* Base of the input */
  325. int cnt = 10;
  326. if (!device || !buf) {
  327. SDE_ERROR("invalid input param(s)\n");
  328. return -EAGAIN;
  329. }
  330. crtc = dev_get_drvdata(device);
  331. if (!crtc)
  332. return -EINVAL;
  333. sde_crtc = to_sde_crtc(crtc);
  334. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  335. if (res < 0)
  336. return res;
  337. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  338. sde_crtc->fps_info.fps_periodic_duration =
  339. DEFAULT_FPS_PERIOD_1_SEC;
  340. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  341. MAX_FPS_PERIOD_5_SECONDS)
  342. sde_crtc->fps_info.fps_periodic_duration =
  343. MAX_FPS_PERIOD_5_SECONDS;
  344. else
  345. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  346. return count;
  347. }
  348. static ssize_t fps_periodicity_ms_show(struct device *device,
  349. struct device_attribute *attr, char *buf)
  350. {
  351. struct drm_crtc *crtc;
  352. struct sde_crtc *sde_crtc;
  353. if (!device || !buf) {
  354. SDE_ERROR("invalid input param(s)\n");
  355. return -EAGAIN;
  356. }
  357. crtc = dev_get_drvdata(device);
  358. if (!crtc)
  359. return -EINVAL;
  360. sde_crtc = to_sde_crtc(crtc);
  361. return scnprintf(buf, PAGE_SIZE, "%d\n",
  362. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  363. }
  364. static ssize_t measured_fps_show(struct device *device,
  365. struct device_attribute *attr, char *buf)
  366. {
  367. struct drm_crtc *crtc;
  368. struct sde_crtc *sde_crtc;
  369. uint64_t fps_int, fps_decimal;
  370. u64 fps = 0, frame_count = 0;
  371. ktime_t current_time;
  372. int i = 0, current_time_index;
  373. u64 diff_us;
  374. if (!device || !buf) {
  375. SDE_ERROR("invalid input param(s)\n");
  376. return -EAGAIN;
  377. }
  378. crtc = dev_get_drvdata(device);
  379. if (!crtc) {
  380. scnprintf(buf, PAGE_SIZE, "fps information not available");
  381. return -EINVAL;
  382. }
  383. sde_crtc = to_sde_crtc(crtc);
  384. if (!sde_crtc->fps_info.time_buf) {
  385. scnprintf(buf, PAGE_SIZE,
  386. "timebuf null - fps information not available");
  387. return -EINVAL;
  388. }
  389. /**
  390. * Whenever the time_index counter comes to zero upon decrementing,
  391. * it is set to the last index since it is the next index that we
  392. * should check for calculating the buftime.
  393. */
  394. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  395. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  396. current_time = ktime_get();
  397. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  398. u64 ptime = (u64)ktime_to_us(current_time);
  399. u64 buftime = (u64)ktime_to_us(
  400. sde_crtc->fps_info.time_buf[current_time_index]);
  401. diff_us = (u64)ktime_us_delta(current_time,
  402. sde_crtc->fps_info.time_buf[current_time_index]);
  403. if (ptime > buftime && diff_us >= (u64)
  404. sde_crtc->fps_info.fps_periodic_duration) {
  405. /* Multiplying with 10 to get fps in floating point */
  406. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  407. do_div(fps, diff_us);
  408. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  409. SDE_DEBUG("measured fps: %d\n",
  410. sde_crtc->fps_info.measured_fps);
  411. break;
  412. }
  413. current_time_index = (current_time_index == 0) ?
  414. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  415. SDE_DEBUG("current time index: %d\n", current_time_index);
  416. frame_count++;
  417. }
  418. if (i == MAX_FRAME_COUNT) {
  419. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  420. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  421. diff_us = (u64)ktime_us_delta(current_time,
  422. sde_crtc->fps_info.time_buf[current_time_index]);
  423. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  424. /* Multiplying with 10 to get fps in floating point */
  425. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  426. do_div(fps, diff_us);
  427. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  428. }
  429. }
  430. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  431. fps_decimal = do_div(fps_int, 10);
  432. return scnprintf(buf, PAGE_SIZE,
  433. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  434. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  435. }
  436. static ssize_t vsync_event_show(struct device *device,
  437. struct device_attribute *attr, char *buf)
  438. {
  439. struct drm_crtc *crtc;
  440. struct sde_crtc *sde_crtc;
  441. struct drm_encoder *encoder;
  442. int avr_status = -EPIPE;
  443. if (!device || !buf) {
  444. SDE_ERROR("invalid input param(s)\n");
  445. return -EAGAIN;
  446. }
  447. crtc = dev_get_drvdata(device);
  448. sde_crtc = to_sde_crtc(crtc);
  449. mutex_lock(&sde_crtc->crtc_lock);
  450. if (sde_crtc->enabled) {
  451. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  452. if (sde_encoder_in_clone_mode(encoder))
  453. continue;
  454. avr_status = sde_encoder_get_avr_status(encoder);
  455. break;
  456. }
  457. }
  458. mutex_unlock(&sde_crtc->crtc_lock);
  459. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  460. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  461. }
  462. static ssize_t retire_frame_event_show(struct device *device,
  463. struct device_attribute *attr, char *buf)
  464. {
  465. struct drm_crtc *crtc;
  466. struct sde_crtc *sde_crtc;
  467. if (!device || !buf) {
  468. SDE_ERROR("invalid input param(s)\n");
  469. return -EAGAIN;
  470. }
  471. crtc = dev_get_drvdata(device);
  472. sde_crtc = to_sde_crtc(crtc);
  473. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  474. ktime_to_ns(sde_crtc->retire_frame_event_time));
  475. }
  476. static DEVICE_ATTR_RO(vsync_event);
  477. static DEVICE_ATTR_RO(measured_fps);
  478. static DEVICE_ATTR_RW(fps_periodicity_ms);
  479. static DEVICE_ATTR_RO(retire_frame_event);
  480. static struct attribute *sde_crtc_dev_attrs[] = {
  481. &dev_attr_vsync_event.attr,
  482. &dev_attr_measured_fps.attr,
  483. &dev_attr_fps_periodicity_ms.attr,
  484. &dev_attr_retire_frame_event.attr,
  485. NULL
  486. };
  487. static const struct attribute_group sde_crtc_attr_group = {
  488. .attrs = sde_crtc_dev_attrs,
  489. };
  490. static const struct attribute_group *sde_crtc_attr_groups[] = {
  491. &sde_crtc_attr_group,
  492. NULL,
  493. };
  494. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  495. {
  496. struct drm_event event;
  497. uint32_t *data = (uint32_t *)payload;
  498. if (!crtc) {
  499. SDE_ERROR("invalid crtc\n");
  500. return;
  501. }
  502. event.type = type;
  503. event.length = len;
  504. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  505. SDE_EVT32(DRMID(crtc), type, len, *data,
  506. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  507. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  508. DRMID(crtc), type, payload, *data);
  509. }
  510. static void sde_crtc_destroy(struct drm_crtc *crtc)
  511. {
  512. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  513. SDE_DEBUG("\n");
  514. if (!crtc)
  515. return;
  516. if (sde_crtc->vsync_event_sf)
  517. sysfs_put(sde_crtc->vsync_event_sf);
  518. if (sde_crtc->retire_frame_event_sf)
  519. sysfs_put(sde_crtc->retire_frame_event_sf);
  520. if (sde_crtc->sysfs_dev)
  521. device_unregister(sde_crtc->sysfs_dev);
  522. if (sde_crtc->blob_info)
  523. drm_property_blob_put(sde_crtc->blob_info);
  524. msm_property_destroy(&sde_crtc->property_info);
  525. sde_cp_crtc_destroy_properties(crtc);
  526. sde_fence_deinit(sde_crtc->output_fence);
  527. _sde_crtc_deinit_events(sde_crtc);
  528. drm_crtc_cleanup(crtc);
  529. mutex_destroy(&sde_crtc->crtc_lock);
  530. kfree(sde_crtc);
  531. }
  532. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  533. struct drm_atomic_state *state)
  534. {
  535. struct drm_connector *conn;
  536. struct drm_connector_state *conn_state;
  537. int i;
  538. for_each_new_connector_in_state(state, conn, conn_state, i) {
  539. if (!conn_state || conn_state->crtc != crtc)
  540. continue;
  541. return to_sde_connector_state(conn_state);
  542. }
  543. return NULL;
  544. }
  545. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  546. {
  547. struct drm_connector *connector;
  548. struct drm_encoder *encoder;
  549. struct sde_connector_state *conn_state;
  550. bool encoder_valid = false;
  551. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  552. c_state->encoder_mask) {
  553. if (!sde_encoder_in_clone_mode(encoder)) {
  554. encoder_valid = true;
  555. break;
  556. }
  557. }
  558. if (!encoder_valid)
  559. return NULL;
  560. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  561. if (!connector)
  562. return NULL;
  563. conn_state = to_sde_connector_state(connector->state);
  564. if (!conn_state)
  565. return NULL;
  566. return &conn_state->msm_mode;
  567. }
  568. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  569. const struct drm_display_mode *mode,
  570. struct drm_display_mode *adjusted_mode)
  571. {
  572. struct msm_display_mode *msm_mode;
  573. struct drm_crtc_state *c_state;
  574. struct drm_connector *connector;
  575. struct drm_encoder *encoder;
  576. struct drm_connector_state *new_conn_state;
  577. struct sde_connector_state *c_conn_state = NULL;
  578. bool encoder_valid = false;
  579. int i;
  580. SDE_DEBUG("\n");
  581. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  582. adjusted_mode);
  583. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  584. c_state->encoder_mask) {
  585. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  586. encoder_valid = true;
  587. break;
  588. }
  589. }
  590. if (!encoder_valid) {
  591. SDE_ERROR("encoder not found\n");
  592. return true;
  593. }
  594. for_each_new_connector_in_state(c_state->state, connector,
  595. new_conn_state, i) {
  596. if (new_conn_state->best_encoder == encoder) {
  597. c_conn_state = to_sde_connector_state(new_conn_state);
  598. break;
  599. }
  600. }
  601. if (!c_conn_state) {
  602. SDE_ERROR("could not get connector state\n");
  603. return true;
  604. }
  605. msm_mode = &c_conn_state->msm_mode;
  606. if ((msm_is_mode_seamless(msm_mode) ||
  607. (msm_is_mode_seamless_vrr(msm_mode) ||
  608. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  609. (!crtc->enabled)) {
  610. SDE_ERROR("crtc state prevents seamless transition\n");
  611. return false;
  612. }
  613. return true;
  614. }
  615. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  616. struct sde_plane_state *pstate, struct sde_format *format)
  617. {
  618. uint32_t blend_op, fg_alpha, bg_alpha;
  619. uint32_t blend_type;
  620. struct sde_hw_mixer *lm = mixer->hw_lm;
  621. /* default to opaque blending */
  622. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  623. bg_alpha = 0xFF - fg_alpha;
  624. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  625. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  626. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  627. switch (blend_type) {
  628. case SDE_DRM_BLEND_OP_OPAQUE:
  629. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  630. SDE_BLEND_BG_ALPHA_BG_CONST;
  631. break;
  632. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  633. if (format->alpha_enable) {
  634. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  635. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  636. if (fg_alpha != 0xff) {
  637. bg_alpha = fg_alpha;
  638. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  639. SDE_BLEND_BG_INV_MOD_ALPHA;
  640. } else {
  641. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  642. }
  643. }
  644. break;
  645. case SDE_DRM_BLEND_OP_COVERAGE:
  646. if (format->alpha_enable) {
  647. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  648. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  649. if (fg_alpha != 0xff) {
  650. bg_alpha = fg_alpha;
  651. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  652. SDE_BLEND_BG_MOD_ALPHA |
  653. SDE_BLEND_BG_INV_MOD_ALPHA;
  654. } else {
  655. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  656. }
  657. }
  658. break;
  659. default:
  660. /* do nothing */
  661. break;
  662. }
  663. if (lm->ops.setup_blend_config)
  664. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  665. SDE_DEBUG(
  666. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  667. (char *) &format->base.pixel_format,
  668. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  669. }
  670. static void _sde_crtc_calc_split_dim_layer_yh_param(struct drm_crtc *crtc, u16 *y, u16 *h)
  671. {
  672. u32 padding_y = 0, padding_start = 0, padding_height = 0;
  673. struct sde_crtc_state *cstate;
  674. cstate = to_sde_crtc_state(crtc->state);
  675. if (!cstate->line_insertion.panel_line_insertion_enable)
  676. return;
  677. sde_crtc_calc_vpadding_param(crtc->state, *y, *h, &padding_y,
  678. &padding_start, &padding_height);
  679. *y = padding_y;
  680. *h = padding_height;
  681. }
  682. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  683. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  684. struct sde_hw_dim_layer *dim_layer)
  685. {
  686. struct sde_crtc_state *cstate;
  687. struct sde_hw_mixer *lm;
  688. struct sde_hw_dim_layer split_dim_layer;
  689. int i;
  690. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  691. SDE_DEBUG("empty dim_layer\n");
  692. return;
  693. }
  694. cstate = to_sde_crtc_state(crtc->state);
  695. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  696. dim_layer->flags, dim_layer->stage);
  697. split_dim_layer.stage = dim_layer->stage;
  698. split_dim_layer.color_fill = dim_layer->color_fill;
  699. /*
  700. * traverse through the layer mixers attached to crtc and find the
  701. * intersecting dim layer rect in each LM and program accordingly.
  702. */
  703. for (i = 0; i < sde_crtc->num_mixers; i++) {
  704. split_dim_layer.flags = dim_layer->flags;
  705. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  706. &split_dim_layer.rect);
  707. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  708. /*
  709. * no extra programming required for non-intersecting
  710. * layer mixers with INCLUSIVE dim layer
  711. */
  712. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  713. continue;
  714. /*
  715. * program the other non-intersecting layer mixers with
  716. * INCLUSIVE dim layer of full size for uniformity
  717. * with EXCLUSIVE dim layer config.
  718. */
  719. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  720. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  721. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  722. sizeof(split_dim_layer.rect));
  723. } else {
  724. split_dim_layer.rect.x =
  725. split_dim_layer.rect.x -
  726. cstate->lm_roi[i].x;
  727. split_dim_layer.rect.y =
  728. split_dim_layer.rect.y -
  729. cstate->lm_roi[i].y;
  730. }
  731. /* update dim layer rect for panel stacking crtc */
  732. if (cstate->line_insertion.padding_height)
  733. _sde_crtc_calc_split_dim_layer_yh_param(crtc, &split_dim_layer.rect.y,
  734. &split_dim_layer.rect.h);
  735. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  736. cstate->lm_roi[i].x,
  737. cstate->lm_roi[i].y,
  738. cstate->lm_roi[i].w,
  739. cstate->lm_roi[i].h,
  740. dim_layer->rect.x,
  741. dim_layer->rect.y,
  742. dim_layer->rect.w,
  743. dim_layer->rect.h,
  744. split_dim_layer.rect.x,
  745. split_dim_layer.rect.y,
  746. split_dim_layer.rect.w,
  747. split_dim_layer.rect.h);
  748. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  749. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  750. split_dim_layer.rect.w, split_dim_layer.rect.h);
  751. lm = mixer[i].hw_lm;
  752. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  753. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  754. }
  755. }
  756. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  757. const struct sde_rect **crtc_roi)
  758. {
  759. struct sde_crtc_state *crtc_state;
  760. if (!state || !crtc_roi)
  761. return;
  762. crtc_state = to_sde_crtc_state(state);
  763. *crtc_roi = &crtc_state->crtc_roi;
  764. }
  765. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  766. {
  767. struct sde_crtc_state *cstate;
  768. struct sde_crtc *sde_crtc;
  769. if (!state || !state->crtc)
  770. return false;
  771. sde_crtc = to_sde_crtc(state->crtc);
  772. cstate = to_sde_crtc_state(state);
  773. return msm_property_is_dirty(&sde_crtc->property_info,
  774. &cstate->property_state, CRTC_PROP_ROI_V1);
  775. }
  776. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  777. void __user *usr_ptr)
  778. {
  779. struct drm_crtc *crtc;
  780. struct sde_crtc_state *cstate;
  781. struct sde_drm_roi_v1 roi_v1;
  782. int i;
  783. if (!state) {
  784. SDE_ERROR("invalid args\n");
  785. return -EINVAL;
  786. }
  787. cstate = to_sde_crtc_state(state);
  788. crtc = cstate->base.crtc;
  789. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  790. if (!usr_ptr) {
  791. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  792. return 0;
  793. }
  794. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  795. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  796. return -EINVAL;
  797. }
  798. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  799. if (roi_v1.num_rects == 0) {
  800. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  801. return 0;
  802. }
  803. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  804. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  805. roi_v1.num_rects);
  806. return -EINVAL;
  807. }
  808. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  809. for (i = 0; i < roi_v1.num_rects; ++i) {
  810. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  811. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  812. DRMID(crtc), i,
  813. cstate->user_roi_list.roi[i].x1,
  814. cstate->user_roi_list.roi[i].y1,
  815. cstate->user_roi_list.roi[i].x2,
  816. cstate->user_roi_list.roi[i].y2);
  817. SDE_EVT32_VERBOSE(DRMID(crtc),
  818. cstate->user_roi_list.roi[i].x1,
  819. cstate->user_roi_list.roi[i].y1,
  820. cstate->user_roi_list.roi[i].x2,
  821. cstate->user_roi_list.roi[i].y2);
  822. }
  823. return 0;
  824. }
  825. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  826. struct drm_crtc_state *state)
  827. {
  828. struct drm_connector *conn;
  829. struct drm_connector_state *conn_state;
  830. struct sde_crtc *sde_crtc;
  831. struct sde_crtc_state *crtc_state;
  832. struct sde_rect *crtc_roi;
  833. struct msm_mode_info mode_info;
  834. int i = 0, rc;
  835. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  836. u32 crtc_width, crtc_height;
  837. struct drm_display_mode *adj_mode;
  838. if (!crtc || !state)
  839. return -EINVAL;
  840. sde_crtc = to_sde_crtc(crtc);
  841. crtc_state = to_sde_crtc_state(state);
  842. crtc_roi = &crtc_state->crtc_roi;
  843. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  844. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  845. struct sde_connector *sde_conn;
  846. struct sde_connector_state *sde_conn_state;
  847. struct sde_rect conn_roi;
  848. if (!conn_state || conn_state->crtc != crtc)
  849. continue;
  850. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  851. if (rc) {
  852. SDE_ERROR("failed to get mode info\n");
  853. return -EINVAL;
  854. }
  855. sde_conn = to_sde_connector(conn_state->connector);
  856. sde_conn_state = to_sde_connector_state(conn_state);
  857. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  858. &sde_conn_state->property_state,
  859. CONNECTOR_PROP_ROI_V1);
  860. /*
  861. * Check against CRTC ROI and Connector ROI not being updated together.
  862. * This restriction should be relaxed when Connector ROI scaling is
  863. * supported and while in clone mode.
  864. */
  865. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  866. is_conn_roi_dirty != is_crtc_roi_dirty) {
  867. SDE_ERROR("connector/crtc rois not updated together\n");
  868. return -EINVAL;
  869. }
  870. if (!mode_info.roi_caps.enabled)
  871. continue;
  872. /*
  873. * current driver only supports same connector and crtc size,
  874. * but if support for different sizes is added, driver needs
  875. * to check the connector roi here to make sure is full screen
  876. * for dsc 3d-mux topology that doesn't support partial update.
  877. */
  878. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  879. sizeof(crtc_state->user_roi_list))) {
  880. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  881. sde_crtc->name);
  882. return -EINVAL;
  883. }
  884. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  885. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  886. conn_roi.x, conn_roi.y,
  887. conn_roi.w, conn_roi.h);
  888. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  889. conn_roi.x, conn_roi.y,
  890. conn_roi.w, conn_roi.h);
  891. }
  892. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  893. /* clear the ROI to null if it matches full screen anyways */
  894. adj_mode = &state->adjusted_mode;
  895. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  896. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  897. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  898. memset(crtc_roi, 0, sizeof(*crtc_roi));
  899. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  900. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  901. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  902. return 0;
  903. }
  904. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  905. struct drm_crtc_state *state)
  906. {
  907. struct sde_crtc *sde_crtc;
  908. struct sde_crtc_state *crtc_state;
  909. struct drm_connector *conn;
  910. struct drm_connector_state *conn_state;
  911. int i;
  912. if (!crtc || !state)
  913. return -EINVAL;
  914. sde_crtc = to_sde_crtc(crtc);
  915. crtc_state = to_sde_crtc_state(state);
  916. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  917. return 0;
  918. /* partial update active, check if autorefresh is also requested */
  919. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  920. uint64_t autorefresh;
  921. if (!conn_state || conn_state->crtc != crtc)
  922. continue;
  923. autorefresh = sde_connector_get_property(conn_state,
  924. CONNECTOR_PROP_AUTOREFRESH);
  925. if (autorefresh) {
  926. SDE_ERROR(
  927. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  928. sde_crtc->name, autorefresh);
  929. return -EINVAL;
  930. }
  931. }
  932. return 0;
  933. }
  934. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  935. struct drm_crtc_state *state, int lm_idx)
  936. {
  937. struct sde_kms *sde_kms;
  938. struct sde_crtc *sde_crtc;
  939. struct sde_crtc_state *crtc_state;
  940. const struct sde_rect *crtc_roi;
  941. const struct sde_rect *lm_bounds;
  942. struct sde_rect *lm_roi;
  943. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  944. return -EINVAL;
  945. sde_kms = _sde_crtc_get_kms(crtc);
  946. if (!sde_kms || !sde_kms->catalog) {
  947. SDE_ERROR("invalid parameters\n");
  948. return -EINVAL;
  949. }
  950. sde_crtc = to_sde_crtc(crtc);
  951. crtc_state = to_sde_crtc_state(state);
  952. crtc_roi = &crtc_state->crtc_roi;
  953. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  954. lm_roi = &crtc_state->lm_roi[lm_idx];
  955. if (sde_kms_rect_is_null(crtc_roi))
  956. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  957. else
  958. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  959. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  960. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  961. /*
  962. * partial update is not supported with 3dmux dsc or dest scaler.
  963. * hence, crtc roi must match the mixer dimensions.
  964. */
  965. if (crtc_state->num_ds_enabled ||
  966. sde_rm_topology_is_group(&sde_kms->rm, state,
  967. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  968. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  969. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  970. return -EINVAL;
  971. }
  972. }
  973. /* if any dimension is zero, clear all dimensions for clarity */
  974. if (sde_kms_rect_is_null(lm_roi))
  975. memset(lm_roi, 0, sizeof(*lm_roi));
  976. return 0;
  977. }
  978. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  979. struct drm_crtc_state *state)
  980. {
  981. struct sde_crtc *sde_crtc;
  982. struct sde_crtc_state *crtc_state;
  983. u32 disp_bitmask = 0;
  984. int i;
  985. if (!crtc || !state) {
  986. pr_err("Invalid crtc or state\n");
  987. return 0;
  988. }
  989. sde_crtc = to_sde_crtc(crtc);
  990. crtc_state = to_sde_crtc_state(state);
  991. /* pingpong split: one ROI, one LM, two physical displays */
  992. if (crtc_state->is_ppsplit) {
  993. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  994. struct sde_rect *roi = &crtc_state->lm_roi[0];
  995. if (sde_kms_rect_is_null(roi))
  996. disp_bitmask = 0;
  997. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  998. disp_bitmask = BIT(0); /* left only */
  999. else if (roi->x >= lm_split_width)
  1000. disp_bitmask = BIT(1); /* right only */
  1001. else
  1002. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  1003. } else if (sde_crtc->mixers_swapped) {
  1004. disp_bitmask = BIT(0);
  1005. } else {
  1006. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1007. if (!sde_kms_rect_is_null(
  1008. &crtc_state->lm_roi[i]))
  1009. disp_bitmask |= BIT(i);
  1010. }
  1011. }
  1012. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  1013. return disp_bitmask;
  1014. }
  1015. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  1016. struct drm_crtc_state *state)
  1017. {
  1018. struct sde_crtc *sde_crtc;
  1019. struct sde_crtc_state *crtc_state;
  1020. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  1021. if (!crtc || !state)
  1022. return -EINVAL;
  1023. sde_crtc = to_sde_crtc(crtc);
  1024. crtc_state = to_sde_crtc_state(state);
  1025. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1026. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1027. sde_crtc->name, sde_crtc->num_mixers);
  1028. return -EINVAL;
  1029. }
  1030. /*
  1031. * If using pingpong split: one ROI, one LM, two physical displays
  1032. * then the ROI must be centered on the panel split boundary and
  1033. * be of equal width across the split.
  1034. */
  1035. if (crtc_state->is_ppsplit) {
  1036. u16 panel_split_width;
  1037. u32 display_mask;
  1038. roi[0] = &crtc_state->lm_roi[0];
  1039. if (sde_kms_rect_is_null(roi[0]))
  1040. return 0;
  1041. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1042. if (display_mask != (BIT(0) | BIT(1)))
  1043. return 0;
  1044. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1045. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1046. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1047. sde_crtc->name, roi[0]->x, roi[0]->w,
  1048. panel_split_width);
  1049. return -EINVAL;
  1050. }
  1051. return 0;
  1052. }
  1053. /*
  1054. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1055. * LMs and be of equal width.
  1056. */
  1057. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1058. return 0;
  1059. roi[0] = &crtc_state->lm_roi[0];
  1060. roi[1] = &crtc_state->lm_roi[1];
  1061. /* if one of the roi is null it's a left/right-only update */
  1062. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1063. return 0;
  1064. /* check lm rois are equal width & first roi ends at 2nd roi */
  1065. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1066. SDE_ERROR(
  1067. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1068. sde_crtc->name, roi[0]->x, roi[0]->w,
  1069. roi[1]->x, roi[1]->w);
  1070. return -EINVAL;
  1071. }
  1072. return 0;
  1073. }
  1074. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1075. struct drm_crtc_state *state)
  1076. {
  1077. struct sde_crtc *sde_crtc;
  1078. struct sde_crtc_state *crtc_state;
  1079. const struct sde_rect *crtc_roi;
  1080. const struct drm_plane_state *pstate;
  1081. struct drm_plane *plane;
  1082. if (!crtc || !state)
  1083. return -EINVAL;
  1084. /*
  1085. * Reject commit if a Plane CRTC destination coordinates fall outside
  1086. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1087. * if they are specified, not Plane CRTC ROIs.
  1088. */
  1089. sde_crtc = to_sde_crtc(crtc);
  1090. crtc_state = to_sde_crtc_state(state);
  1091. crtc_roi = &crtc_state->crtc_roi;
  1092. if (sde_kms_rect_is_null(crtc_roi))
  1093. return 0;
  1094. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1095. struct sde_rect plane_roi, intersection;
  1096. if (IS_ERR_OR_NULL(pstate)) {
  1097. int rc = PTR_ERR(pstate);
  1098. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1099. sde_crtc->name, plane->base.id, rc);
  1100. return rc;
  1101. }
  1102. plane_roi.x = pstate->crtc_x;
  1103. plane_roi.y = pstate->crtc_y;
  1104. plane_roi.w = pstate->crtc_w;
  1105. plane_roi.h = pstate->crtc_h;
  1106. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1107. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1108. SDE_ERROR(
  1109. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1110. sde_crtc->name, plane->base.id,
  1111. plane_roi.x, plane_roi.y,
  1112. plane_roi.w, plane_roi.h,
  1113. crtc_roi->x, crtc_roi->y,
  1114. crtc_roi->w, crtc_roi->h);
  1115. return -E2BIG;
  1116. }
  1117. }
  1118. return 0;
  1119. }
  1120. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1121. struct drm_crtc_state *state)
  1122. {
  1123. struct sde_crtc *sde_crtc;
  1124. struct sde_crtc_state *sde_crtc_state;
  1125. struct msm_mode_info *mode_info;
  1126. u32 crtc_width, crtc_height, mixer_width, mixer_height;
  1127. struct drm_display_mode *adj_mode;
  1128. int rc = 0, lm_idx, i;
  1129. if (!crtc || !state)
  1130. return -EINVAL;
  1131. mode_info = kzalloc(sizeof(struct msm_mode_info), GFP_KERNEL);
  1132. if (!mode_info)
  1133. return -ENOMEM;
  1134. sde_crtc = to_sde_crtc(crtc);
  1135. sde_crtc_state = to_sde_crtc_state(state);
  1136. adj_mode = &state->adjusted_mode;
  1137. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  1138. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  1139. /* check cumulative mixer w/h is equal full crtc w/h */
  1140. if (sde_crtc->num_mixers
  1141. && (((mixer_width * sde_crtc->num_mixers) != crtc_width)
  1142. || (mixer_height != crtc_height))) {
  1143. SDE_ERROR("%s: invalid w/h crtc:%d,%d, mixer:%d,%d, num_mixers:%d\n",
  1144. sde_crtc->name, crtc_width, crtc_height, mixer_width, mixer_height,
  1145. sde_crtc->num_mixers);
  1146. rc = -EINVAL;
  1147. goto end;
  1148. }
  1149. /*
  1150. * check connector array cached at modeset time since incoming atomic
  1151. * state may not include any connectors if they aren't modified
  1152. */
  1153. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1154. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1155. if (!conn || !conn->state)
  1156. continue;
  1157. rc = sde_connector_state_get_mode_info(conn->state, mode_info);
  1158. if (rc) {
  1159. SDE_ERROR("failed to get mode info\n");
  1160. rc = -EINVAL;
  1161. goto end;
  1162. }
  1163. if (sde_connector_is_3d_merge_enabled(conn) && (mixer_width % 2)) {
  1164. SDE_ERROR(
  1165. "%s: invalid width w/ 3d-merge - mixer_w:%d, crtc_w:%d, num_mixers:%d\n",
  1166. sde_crtc->name, crtc_width, mixer_width, sde_crtc->num_mixers);
  1167. rc = -EINVAL;
  1168. goto end;
  1169. }
  1170. if (!mode_info->roi_caps.enabled)
  1171. continue;
  1172. if (sde_crtc_state->user_roi_list.num_rects >
  1173. mode_info->roi_caps.num_roi) {
  1174. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1175. sde_crtc_state->user_roi_list.num_rects,
  1176. mode_info->roi_caps.num_roi);
  1177. rc = -E2BIG;
  1178. goto end;
  1179. }
  1180. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1181. if (rc)
  1182. goto end;
  1183. rc = _sde_crtc_check_autorefresh(crtc, state);
  1184. if (rc)
  1185. goto end;
  1186. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1187. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1188. if (rc)
  1189. goto end;
  1190. }
  1191. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1192. if (rc)
  1193. goto end;
  1194. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1195. if (rc)
  1196. goto end;
  1197. }
  1198. end:
  1199. kfree(mode_info);
  1200. return rc;
  1201. }
  1202. static u32 _sde_crtc_calc_gcd(u32 a, u32 b)
  1203. {
  1204. if (b == 0)
  1205. return a;
  1206. return _sde_crtc_calc_gcd(b, a % b);
  1207. }
  1208. static int _sde_crtc_check_panel_stacking(struct drm_crtc *crtc, struct drm_crtc_state *state)
  1209. {
  1210. struct sde_kms *kms;
  1211. struct sde_crtc *sde_crtc;
  1212. struct sde_crtc_state *sde_crtc_state;
  1213. struct drm_connector *conn;
  1214. struct msm_mode_info mode_info;
  1215. struct drm_display_mode *adj_mode = &state->adjusted_mode;
  1216. struct msm_sub_mode sub_mode;
  1217. u32 gcd = 0, num_of_active_lines = 0, num_of_dummy_lines = 0;
  1218. int rc;
  1219. struct drm_encoder *encoder;
  1220. const u32 max_encoder_cnt = 1;
  1221. u32 encoder_cnt = 0;
  1222. kms = _sde_crtc_get_kms(crtc);
  1223. if (!kms || !kms->catalog) {
  1224. SDE_ERROR("invalid kms\n");
  1225. return -EINVAL;
  1226. }
  1227. sde_crtc = to_sde_crtc(crtc);
  1228. sde_crtc_state = to_sde_crtc_state(state);
  1229. /* panel stacking only support single connector */
  1230. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  1231. encoder_cnt++;
  1232. if (!kms->catalog->has_line_insertion || !state->mode_changed ||
  1233. encoder_cnt > max_encoder_cnt) {
  1234. SDE_DEBUG("no line insertion support mode change %d enc cnt %d\n",
  1235. state->mode_changed, encoder_cnt);
  1236. sde_crtc_state->line_insertion.padding_height = 0;
  1237. return 0;
  1238. }
  1239. conn = sde_crtc_state->connectors[0];
  1240. rc = sde_connector_get_mode_info(conn, adj_mode, &sub_mode, &mode_info);
  1241. if (rc) {
  1242. SDE_ERROR("failed to get mode info %d\n", rc);
  1243. return -EINVAL;
  1244. }
  1245. if (!mode_info.vpadding) {
  1246. sde_crtc_state->line_insertion.padding_height = 0;
  1247. return 0;
  1248. }
  1249. if (mode_info.vpadding < state->mode.vdisplay) {
  1250. SDE_ERROR("padding height %d is less than vdisplay %d\n",
  1251. mode_info.vpadding, state->mode.vdisplay);
  1252. return -EINVAL;
  1253. } else if (mode_info.vpadding == state->mode.vdisplay) {
  1254. SDE_DEBUG("padding height %d is equal to the vdisplay %d\n",
  1255. mode_info.vpadding, state->mode.vdisplay);
  1256. sde_crtc_state->line_insertion.padding_height = 0;
  1257. return 0;
  1258. } else if (mode_info.vpadding == sde_crtc_state->line_insertion.padding_height) {
  1259. return 0; /* skip calculation if already cached */
  1260. }
  1261. gcd = _sde_crtc_calc_gcd(mode_info.vpadding, state->mode.vdisplay);
  1262. if (!gcd) {
  1263. SDE_ERROR("zero gcd found for padding height %d %d\n",
  1264. mode_info.vpadding, state->mode.vdisplay);
  1265. return -EINVAL;
  1266. }
  1267. num_of_active_lines = state->mode.vdisplay;
  1268. do_div(num_of_active_lines, gcd);
  1269. num_of_dummy_lines = mode_info.vpadding;
  1270. do_div(num_of_dummy_lines, gcd);
  1271. num_of_dummy_lines = num_of_dummy_lines - num_of_active_lines;
  1272. if (num_of_active_lines > MAX_VPADDING_RATIO_M ||
  1273. num_of_dummy_lines > MAX_VPADDING_RATIO_N) {
  1274. SDE_ERROR("unsupported panel stacking pattern %d:%d", num_of_active_lines,
  1275. num_of_dummy_lines);
  1276. return -EINVAL;
  1277. }
  1278. sde_crtc_state->line_insertion.padding_active = num_of_active_lines;
  1279. sde_crtc_state->line_insertion.padding_dummy = num_of_dummy_lines;
  1280. sde_crtc_state->line_insertion.padding_height = mode_info.vpadding;
  1281. return 0;
  1282. }
  1283. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1284. {
  1285. struct sde_crtc *sde_crtc;
  1286. struct sde_crtc_state *cstate;
  1287. const struct sde_rect *lm_roi;
  1288. struct sde_hw_mixer *hw_lm;
  1289. bool right_mixer = false;
  1290. bool lm_updated = false;
  1291. int lm_idx;
  1292. if (!crtc)
  1293. return;
  1294. sde_crtc = to_sde_crtc(crtc);
  1295. cstate = to_sde_crtc_state(crtc->state);
  1296. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1297. struct sde_hw_mixer_cfg cfg;
  1298. lm_roi = &cstate->lm_roi[lm_idx];
  1299. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1300. if (!sde_crtc->mixers_swapped)
  1301. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1302. if (lm_roi->w != hw_lm->cfg.out_width ||
  1303. lm_roi->h != hw_lm->cfg.out_height ||
  1304. right_mixer != hw_lm->cfg.right_mixer) {
  1305. hw_lm->cfg.out_width = lm_roi->w;
  1306. hw_lm->cfg.out_height = lm_roi->h;
  1307. hw_lm->cfg.right_mixer = right_mixer;
  1308. cfg.out_width = lm_roi->w;
  1309. cfg.out_height = lm_roi->h;
  1310. cfg.right_mixer = right_mixer;
  1311. cfg.flags = 0;
  1312. if (hw_lm->ops.setup_mixer_out)
  1313. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1314. lm_updated = true;
  1315. }
  1316. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1317. lm_roi->h, right_mixer, lm_updated);
  1318. }
  1319. if (lm_updated)
  1320. sde_cp_crtc_res_change(crtc);
  1321. }
  1322. struct plane_state {
  1323. struct sde_plane_state *sde_pstate;
  1324. const struct drm_plane_state *drm_pstate;
  1325. int stage;
  1326. u32 pipe_id;
  1327. };
  1328. static int pstate_cmp(const void *a, const void *b)
  1329. {
  1330. struct plane_state *pa = (struct plane_state *)a;
  1331. struct plane_state *pb = (struct plane_state *)b;
  1332. int rc = 0;
  1333. int pa_zpos, pb_zpos;
  1334. enum sde_layout pa_layout, pb_layout;
  1335. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1336. return rc;
  1337. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1338. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1339. pa_layout = pa->sde_pstate->layout;
  1340. pb_layout = pb->sde_pstate->layout;
  1341. if (pa_zpos != pb_zpos)
  1342. rc = pa_zpos - pb_zpos;
  1343. else if (pa_layout != pb_layout)
  1344. rc = pa_layout - pb_layout;
  1345. else
  1346. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1347. return rc;
  1348. }
  1349. /*
  1350. * validate and set source split:
  1351. * use pstates sorted by stage to check planes on same stage
  1352. * we assume that all pipes are in source split so its valid to compare
  1353. * without taking into account left/right mixer placement
  1354. */
  1355. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1356. struct plane_state *pstates, int cnt)
  1357. {
  1358. struct plane_state *prv_pstate, *cur_pstate;
  1359. enum sde_layout prev_layout, cur_layout;
  1360. struct sde_rect left_rect, right_rect;
  1361. struct sde_kms *sde_kms;
  1362. int32_t left_pid, right_pid;
  1363. int32_t stage;
  1364. int i, rc = 0;
  1365. sde_kms = _sde_crtc_get_kms(crtc);
  1366. if (!sde_kms || !sde_kms->catalog) {
  1367. SDE_ERROR("invalid parameters\n");
  1368. return -EINVAL;
  1369. }
  1370. for (i = 1; i < cnt; i++) {
  1371. prv_pstate = &pstates[i - 1];
  1372. cur_pstate = &pstates[i];
  1373. prev_layout = prv_pstate->sde_pstate->layout;
  1374. cur_layout = cur_pstate->sde_pstate->layout;
  1375. if (prv_pstate->stage != cur_pstate->stage ||
  1376. prev_layout != cur_layout)
  1377. continue;
  1378. stage = cur_pstate->stage;
  1379. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1380. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1381. prv_pstate->drm_pstate->crtc_y,
  1382. prv_pstate->drm_pstate->crtc_w,
  1383. prv_pstate->drm_pstate->crtc_h, false);
  1384. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1385. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1386. cur_pstate->drm_pstate->crtc_y,
  1387. cur_pstate->drm_pstate->crtc_w,
  1388. cur_pstate->drm_pstate->crtc_h, false);
  1389. if (right_rect.x < left_rect.x) {
  1390. swap(left_pid, right_pid);
  1391. swap(left_rect, right_rect);
  1392. swap(prv_pstate, cur_pstate);
  1393. }
  1394. /*
  1395. * - planes are enumerated in pipe-priority order such that
  1396. * planes with lower drm_id must be left-most in a shared
  1397. * blend-stage when using source split.
  1398. * - planes in source split must be contiguous in width
  1399. * - planes in source split must have same dest yoff and height
  1400. */
  1401. if ((right_pid < left_pid) &&
  1402. !sde_kms->catalog->pipe_order_type) {
  1403. SDE_ERROR(
  1404. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1405. stage, left_pid, right_pid);
  1406. return -EINVAL;
  1407. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1408. SDE_ERROR(
  1409. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1410. stage, left_rect.x, left_rect.w,
  1411. right_rect.x, right_rect.w);
  1412. return -EINVAL;
  1413. } else if ((left_rect.y != right_rect.y) ||
  1414. (left_rect.h != right_rect.h)) {
  1415. SDE_ERROR(
  1416. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1417. stage, left_rect.y, left_rect.h,
  1418. right_rect.y, right_rect.h);
  1419. return -EINVAL;
  1420. }
  1421. }
  1422. return rc;
  1423. }
  1424. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1425. struct plane_state *pstates, int cnt)
  1426. {
  1427. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1428. enum sde_layout prev_layout, cur_layout;
  1429. struct sde_kms *sde_kms;
  1430. struct sde_rect left_rect, right_rect;
  1431. int32_t left_pid, right_pid;
  1432. int32_t stage;
  1433. int i;
  1434. sde_kms = _sde_crtc_get_kms(crtc);
  1435. if (!sde_kms || !sde_kms->catalog) {
  1436. SDE_ERROR("invalid parameters\n");
  1437. return;
  1438. }
  1439. if (!sde_kms->catalog->pipe_order_type)
  1440. return;
  1441. for (i = 0; i < cnt; i++) {
  1442. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1443. cur_pstate = &pstates[i];
  1444. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1445. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1446. SDE_LAYOUT_NONE;
  1447. cur_layout = cur_pstate->sde_pstate->layout;
  1448. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1449. || (prev_layout != cur_layout)) {
  1450. /*
  1451. * reset if prv or nxt pipes are not in the same stage
  1452. * as the cur pipe
  1453. */
  1454. if ((!nxt_pstate)
  1455. || (nxt_pstate->stage != cur_pstate->stage)
  1456. || (nxt_pstate->sde_pstate->layout !=
  1457. cur_pstate->sde_pstate->layout))
  1458. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1459. continue;
  1460. }
  1461. stage = cur_pstate->stage;
  1462. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1463. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1464. prv_pstate->drm_pstate->crtc_y,
  1465. prv_pstate->drm_pstate->crtc_w,
  1466. prv_pstate->drm_pstate->crtc_h, false);
  1467. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1468. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1469. cur_pstate->drm_pstate->crtc_y,
  1470. cur_pstate->drm_pstate->crtc_w,
  1471. cur_pstate->drm_pstate->crtc_h, false);
  1472. if (right_rect.x < left_rect.x) {
  1473. swap(left_pid, right_pid);
  1474. swap(left_rect, right_rect);
  1475. swap(prv_pstate, cur_pstate);
  1476. }
  1477. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1478. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1479. }
  1480. for (i = 0; i < cnt; i++) {
  1481. cur_pstate = &pstates[i];
  1482. sde_plane_setup_src_split_order(
  1483. cur_pstate->drm_pstate->plane,
  1484. cur_pstate->sde_pstate->multirect_index,
  1485. cur_pstate->sde_pstate->pipe_order_flags);
  1486. }
  1487. }
  1488. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1489. int num_mixers, struct plane_state *pstates, int cnt)
  1490. {
  1491. int i, lm_idx;
  1492. struct sde_format *format;
  1493. bool blend_stage[SDE_STAGE_MAX] = { false };
  1494. u32 blend_type;
  1495. for (i = cnt - 1; i >= 0; i--) {
  1496. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1497. PLANE_PROP_BLEND_OP);
  1498. /* stage has already been programmed or BLEND_OP_SKIP type */
  1499. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1500. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1501. continue;
  1502. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1503. format = to_sde_format(msm_framebuffer_format(
  1504. pstates[i].sde_pstate->base.fb));
  1505. if (!format) {
  1506. SDE_ERROR("invalid format\n");
  1507. return;
  1508. }
  1509. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1510. pstates[i].sde_pstate, format);
  1511. blend_stage[pstates[i].sde_pstate->stage] = true;
  1512. }
  1513. }
  1514. }
  1515. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1516. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1517. struct sde_crtc_mixer *mixer)
  1518. {
  1519. struct drm_plane *plane;
  1520. struct drm_framebuffer *fb;
  1521. struct drm_plane_state *state;
  1522. struct sde_crtc_state *cstate;
  1523. struct sde_plane_state *pstate = NULL;
  1524. struct plane_state *pstates = NULL;
  1525. struct sde_format *format;
  1526. struct sde_hw_ctl *ctl;
  1527. struct sde_hw_mixer *lm;
  1528. struct sde_hw_stage_cfg *stage_cfg;
  1529. struct sde_rect plane_crtc_roi;
  1530. uint32_t stage_idx, lm_idx, layout_idx;
  1531. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1532. int i, mode, cnt = 0;
  1533. bool bg_alpha_enable = false;
  1534. u32 blend_type;
  1535. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1536. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1537. if (!sde_crtc || !crtc->state || !mixer) {
  1538. SDE_ERROR("invalid sde_crtc or mixer\n");
  1539. return;
  1540. }
  1541. ctl = mixer->hw_ctl;
  1542. lm = mixer->hw_lm;
  1543. cstate = to_sde_crtc_state(crtc->state);
  1544. pstates = kcalloc(SDE_PSTATES_MAX,
  1545. sizeof(struct plane_state), GFP_KERNEL);
  1546. if (!pstates)
  1547. return;
  1548. memset(fetch_active, 0, sizeof(fetch_active));
  1549. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1550. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1551. state = plane->state;
  1552. if (!state)
  1553. continue;
  1554. plane_crtc_roi.x = state->crtc_x;
  1555. plane_crtc_roi.y = state->crtc_y;
  1556. plane_crtc_roi.w = state->crtc_w;
  1557. plane_crtc_roi.h = state->crtc_h;
  1558. pstate = to_sde_plane_state(state);
  1559. fb = state->fb;
  1560. mode = sde_plane_get_property(pstate,
  1561. PLANE_PROP_FB_TRANSLATION_MODE);
  1562. set_bit(sde_plane_pipe(plane), fetch_active);
  1563. sde_plane_ctl_flush(plane, ctl, true);
  1564. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1565. crtc->base.id,
  1566. pstate->stage,
  1567. plane->base.id,
  1568. sde_plane_pipe(plane) - SSPP_VIG0,
  1569. state->fb ? state->fb->base.id : -1);
  1570. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1571. if (!format) {
  1572. SDE_ERROR("invalid format\n");
  1573. goto end;
  1574. }
  1575. blend_type = sde_plane_get_property(pstate,
  1576. PLANE_PROP_BLEND_OP);
  1577. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1578. skip_blend_plane.valid_plane = true;
  1579. skip_blend_plane.plane = sde_plane_pipe(plane);
  1580. skip_blend_plane.height = plane_crtc_roi.h;
  1581. skip_blend_plane.width = plane_crtc_roi.w;
  1582. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1583. }
  1584. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1585. if (pstate->stage == SDE_STAGE_BASE &&
  1586. format->alpha_enable)
  1587. bg_alpha_enable = true;
  1588. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1589. state->fb ? state->fb->base.id : -1,
  1590. state->src_x >> 16, state->src_y >> 16,
  1591. state->src_w >> 16, state->src_h >> 16,
  1592. state->crtc_x, state->crtc_y,
  1593. state->crtc_w, state->crtc_h,
  1594. pstate->rotation, mode);
  1595. /*
  1596. * none or left layout will program to layer mixer
  1597. * group 0, right layout will program to layer mixer
  1598. * group 1.
  1599. */
  1600. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1601. layout_idx = 0;
  1602. else
  1603. layout_idx = 1;
  1604. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1605. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1606. stage_cfg->stage[pstate->stage][stage_idx] =
  1607. sde_plane_pipe(plane);
  1608. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1609. pstate->multirect_index;
  1610. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1611. sde_plane_pipe(plane) - SSPP_VIG0,
  1612. pstate->stage,
  1613. pstate->multirect_index,
  1614. pstate->multirect_mode,
  1615. format->base.pixel_format,
  1616. fb ? fb->modifier : 0,
  1617. layout_idx);
  1618. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1619. lm_idx++) {
  1620. if (bg_alpha_enable && !format->alpha_enable)
  1621. mixer[lm_idx].mixer_op_mode = 0;
  1622. else
  1623. mixer[lm_idx].mixer_op_mode |=
  1624. 1 << pstate->stage;
  1625. }
  1626. }
  1627. if (cnt >= SDE_PSTATES_MAX)
  1628. continue;
  1629. pstates[cnt].sde_pstate = pstate;
  1630. pstates[cnt].drm_pstate = state;
  1631. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1632. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1633. else
  1634. pstates[cnt].stage = sde_plane_get_property(
  1635. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1636. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1637. cnt++;
  1638. }
  1639. /* blend config update */
  1640. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1641. pstates, cnt);
  1642. if (ctl->ops.set_active_pipes)
  1643. ctl->ops.set_active_pipes(ctl, fetch_active);
  1644. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1645. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1646. if (lm && lm->ops.setup_dim_layer) {
  1647. cstate = to_sde_crtc_state(crtc->state);
  1648. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1649. for (i = 0; i < cstate->num_dim_layers; i++)
  1650. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1651. mixer, &cstate->dim_layer[i]);
  1652. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1653. }
  1654. }
  1655. end:
  1656. kfree(pstates);
  1657. }
  1658. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1659. struct drm_crtc *crtc)
  1660. {
  1661. struct sde_crtc *sde_crtc;
  1662. struct sde_crtc_state *cstate;
  1663. struct drm_encoder *drm_enc;
  1664. bool is_right_only;
  1665. bool encoder_in_dsc_merge = false;
  1666. if (!crtc || !crtc->state)
  1667. return;
  1668. sde_crtc = to_sde_crtc(crtc);
  1669. cstate = to_sde_crtc_state(crtc->state);
  1670. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1671. return;
  1672. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1673. crtc->state->encoder_mask) {
  1674. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1675. encoder_in_dsc_merge = true;
  1676. break;
  1677. }
  1678. }
  1679. /**
  1680. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1681. * This is due to two reasons:
  1682. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1683. * the left DSC must be used, right DSC cannot be used alone.
  1684. * For right-only partial update, this means swap layer mixers to map
  1685. * Left LM to Right INTF. On later HW this was relaxed.
  1686. * - In DSC Merge mode, the physical encoder has already registered
  1687. * PP0 as the master, to switch to right-only we would have to
  1688. * reprogram to be driven by PP1 instead.
  1689. * To support both cases, we prefer to support the mixer swap solution.
  1690. */
  1691. if (!encoder_in_dsc_merge) {
  1692. if (sde_crtc->mixers_swapped) {
  1693. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1694. sde_crtc->mixers_swapped = false;
  1695. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1696. }
  1697. return;
  1698. }
  1699. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1700. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1701. if (is_right_only && !sde_crtc->mixers_swapped) {
  1702. /* right-only update swap mixers */
  1703. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1704. sde_crtc->mixers_swapped = true;
  1705. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1706. /* left-only or full update, swap back */
  1707. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1708. sde_crtc->mixers_swapped = false;
  1709. }
  1710. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1711. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1712. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1713. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1714. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1715. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1716. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1717. }
  1718. /**
  1719. * _sde_crtc_blend_setup - configure crtc mixers
  1720. * @crtc: Pointer to drm crtc structure
  1721. * @old_state: Pointer to old crtc state
  1722. * @add_planes: Whether or not to add planes to mixers
  1723. */
  1724. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1725. struct drm_crtc_state *old_state, bool add_planes)
  1726. {
  1727. struct sde_crtc *sde_crtc;
  1728. struct sde_crtc_state *sde_crtc_state;
  1729. struct sde_crtc_mixer *mixer;
  1730. struct sde_hw_ctl *ctl;
  1731. struct sde_hw_mixer *lm;
  1732. struct sde_ctl_flush_cfg cfg = {0,};
  1733. int i;
  1734. if (!crtc)
  1735. return;
  1736. sde_crtc = to_sde_crtc(crtc);
  1737. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1738. mixer = sde_crtc->mixers;
  1739. SDE_DEBUG("%s\n", sde_crtc->name);
  1740. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1741. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1742. return;
  1743. }
  1744. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1745. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1746. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1747. }
  1748. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1749. if (!mixer[i].hw_lm) {
  1750. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1751. return;
  1752. }
  1753. mixer[i].mixer_op_mode = 0;
  1754. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1755. sde_crtc_state->dirty)) {
  1756. /* clear dim_layer settings */
  1757. lm = mixer[i].hw_lm;
  1758. if (lm->ops.clear_dim_layer)
  1759. lm->ops.clear_dim_layer(lm);
  1760. }
  1761. }
  1762. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1763. /* initialize stage cfg */
  1764. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1765. if (add_planes)
  1766. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1767. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1768. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1769. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1770. ctl = mixer[i].hw_ctl;
  1771. lm = mixer[i].hw_lm;
  1772. if (sde_kms_rect_is_null(lm_roi))
  1773. sde_crtc->mixers[i].mixer_op_mode = 0;
  1774. if (lm->ops.setup_alpha_out)
  1775. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1776. /* stage config flush mask */
  1777. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1778. ctl->ops.get_pending_flush(ctl, &cfg);
  1779. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1780. mixer[i].hw_lm->idx - LM_0,
  1781. mixer[i].mixer_op_mode,
  1782. ctl->idx - CTL_0,
  1783. cfg.pending_flush_mask);
  1784. if (sde_kms_rect_is_null(lm_roi)) {
  1785. SDE_DEBUG(
  1786. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1787. sde_crtc->name, lm->idx - LM_0,
  1788. ctl->idx - CTL_0);
  1789. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1790. NULL, true);
  1791. } else {
  1792. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1793. &sde_crtc->stage_cfg[lm_layout],
  1794. false);
  1795. }
  1796. }
  1797. _sde_crtc_program_lm_output_roi(crtc);
  1798. }
  1799. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1800. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1801. {
  1802. struct drm_plane *plane;
  1803. struct sde_plane_state *sde_pstate;
  1804. uint32_t mode = 0;
  1805. int rc;
  1806. if (!crtc) {
  1807. SDE_ERROR("invalid state\n");
  1808. return -EINVAL;
  1809. }
  1810. *fb_ns = 0;
  1811. *fb_sec = 0;
  1812. *fb_sec_dir = 0;
  1813. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1814. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1815. rc = PTR_ERR(plane);
  1816. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1817. DRMID(crtc), DRMID(plane), rc);
  1818. return rc;
  1819. }
  1820. sde_pstate = to_sde_plane_state(plane->state);
  1821. mode = sde_plane_get_property(sde_pstate,
  1822. PLANE_PROP_FB_TRANSLATION_MODE);
  1823. switch (mode) {
  1824. case SDE_DRM_FB_NON_SEC:
  1825. (*fb_ns)++;
  1826. break;
  1827. case SDE_DRM_FB_SEC:
  1828. (*fb_sec)++;
  1829. break;
  1830. case SDE_DRM_FB_SEC_DIR_TRANS:
  1831. (*fb_sec_dir)++;
  1832. break;
  1833. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1834. break;
  1835. default:
  1836. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1837. DRMID(plane), mode);
  1838. return -EINVAL;
  1839. }
  1840. }
  1841. return 0;
  1842. }
  1843. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1844. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1845. {
  1846. struct drm_plane *plane;
  1847. const struct drm_plane_state *pstate;
  1848. struct sde_plane_state *sde_pstate;
  1849. uint32_t mode = 0;
  1850. int rc;
  1851. if (!state) {
  1852. SDE_ERROR("invalid state\n");
  1853. return -EINVAL;
  1854. }
  1855. *fb_ns = 0;
  1856. *fb_sec = 0;
  1857. *fb_sec_dir = 0;
  1858. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1859. if (IS_ERR_OR_NULL(pstate)) {
  1860. rc = PTR_ERR(pstate);
  1861. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1862. DRMID(state->crtc), DRMID(plane), rc);
  1863. return rc;
  1864. }
  1865. sde_pstate = to_sde_plane_state(pstate);
  1866. mode = sde_plane_get_property(sde_pstate,
  1867. PLANE_PROP_FB_TRANSLATION_MODE);
  1868. switch (mode) {
  1869. case SDE_DRM_FB_NON_SEC:
  1870. (*fb_ns)++;
  1871. break;
  1872. case SDE_DRM_FB_SEC:
  1873. (*fb_sec)++;
  1874. break;
  1875. case SDE_DRM_FB_SEC_DIR_TRANS:
  1876. (*fb_sec_dir)++;
  1877. break;
  1878. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1879. break;
  1880. default:
  1881. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1882. DRMID(plane), mode);
  1883. return -EINVAL;
  1884. }
  1885. }
  1886. return 0;
  1887. }
  1888. static void _sde_drm_fb_sec_dir_trans(
  1889. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1890. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1891. {
  1892. /* secure display usecase */
  1893. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1894. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1895. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1896. smmu_state->secure_level = secure_level;
  1897. smmu_state->transition_type = PRE_COMMIT;
  1898. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1899. if (old_valid_fb)
  1900. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1901. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1902. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1903. /* secure camera usecase */
  1904. } else if (smmu_state->state == ATTACHED) {
  1905. smmu_state->state = DETACH_SEC_REQ;
  1906. smmu_state->secure_level = secure_level;
  1907. smmu_state->transition_type = PRE_COMMIT;
  1908. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1909. }
  1910. }
  1911. static void _sde_drm_fb_transactions(
  1912. struct sde_kms_smmu_state_data *smmu_state,
  1913. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1914. int *ops)
  1915. {
  1916. if (((smmu_state->state == DETACHED)
  1917. || (smmu_state->state == DETACH_ALL_REQ))
  1918. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1919. && ((smmu_state->state == DETACHED_SEC)
  1920. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1921. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1922. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1923. smmu_state->transition_type = post_commit ?
  1924. POST_COMMIT : PRE_COMMIT;
  1925. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1926. if (old_valid_fb)
  1927. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1928. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1929. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1930. } else if ((smmu_state->state == DETACHED_SEC)
  1931. || (smmu_state->state == DETACH_SEC_REQ)) {
  1932. smmu_state->state = ATTACH_SEC_REQ;
  1933. smmu_state->transition_type = post_commit ?
  1934. POST_COMMIT : PRE_COMMIT;
  1935. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1936. if (old_valid_fb)
  1937. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1938. }
  1939. }
  1940. /**
  1941. * sde_crtc_get_secure_transition_ops - determines the operations that
  1942. * need to be performed before transitioning to secure state
  1943. * This function should be called after swapping the new state
  1944. * @crtc: Pointer to drm crtc structure
  1945. * Returns the bitmask of operations need to be performed, -Error in
  1946. * case of error cases
  1947. */
  1948. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1949. struct drm_crtc_state *old_crtc_state,
  1950. bool old_valid_fb)
  1951. {
  1952. struct drm_plane *plane;
  1953. struct drm_encoder *encoder;
  1954. struct sde_crtc *sde_crtc;
  1955. struct sde_kms *sde_kms;
  1956. struct sde_mdss_cfg *catalog;
  1957. struct sde_kms_smmu_state_data *smmu_state;
  1958. uint32_t translation_mode = 0, secure_level;
  1959. int ops = 0;
  1960. bool post_commit = false;
  1961. if (!crtc || !crtc->state) {
  1962. SDE_ERROR("invalid crtc\n");
  1963. return -EINVAL;
  1964. }
  1965. sde_kms = _sde_crtc_get_kms(crtc);
  1966. if (!sde_kms)
  1967. return -EINVAL;
  1968. smmu_state = &sde_kms->smmu_state;
  1969. smmu_state->prev_state = smmu_state->state;
  1970. smmu_state->prev_secure_level = smmu_state->secure_level;
  1971. sde_crtc = to_sde_crtc(crtc);
  1972. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1973. catalog = sde_kms->catalog;
  1974. /*
  1975. * SMMU operations need to be delayed in case of video mode panels
  1976. * when switching back to non_secure mode
  1977. */
  1978. drm_for_each_encoder_mask(encoder, crtc->dev,
  1979. crtc->state->encoder_mask) {
  1980. if (sde_encoder_is_dsi_display(encoder))
  1981. post_commit |= sde_encoder_check_curr_mode(encoder,
  1982. MSM_DISPLAY_VIDEO_MODE);
  1983. }
  1984. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1985. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1986. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1987. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1988. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1989. if (!plane->state)
  1990. continue;
  1991. translation_mode = sde_plane_get_property(
  1992. to_sde_plane_state(plane->state),
  1993. PLANE_PROP_FB_TRANSLATION_MODE);
  1994. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1995. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1996. DRMID(crtc), translation_mode);
  1997. return -EINVAL;
  1998. }
  1999. /* we can break if we find sec_dir plane */
  2000. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  2001. break;
  2002. }
  2003. mutex_lock(&sde_kms->secure_transition_lock);
  2004. switch (translation_mode) {
  2005. case SDE_DRM_FB_SEC_DIR_TRANS:
  2006. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  2007. catalog, old_valid_fb, &ops);
  2008. break;
  2009. case SDE_DRM_FB_SEC:
  2010. case SDE_DRM_FB_NON_SEC:
  2011. _sde_drm_fb_transactions(smmu_state, catalog,
  2012. old_valid_fb, post_commit, &ops);
  2013. break;
  2014. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  2015. ops = 0;
  2016. break;
  2017. default:
  2018. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  2019. DRMID(crtc), translation_mode);
  2020. ops = -EINVAL;
  2021. }
  2022. /* log only during actual transition times */
  2023. if (ops) {
  2024. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  2025. DRMID(crtc), smmu_state->state,
  2026. secure_level, smmu_state->secure_level,
  2027. smmu_state->transition_type, ops);
  2028. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  2029. smmu_state->state, smmu_state->transition_type,
  2030. smmu_state->secure_level, old_valid_fb,
  2031. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  2032. }
  2033. mutex_unlock(&sde_kms->secure_transition_lock);
  2034. return ops;
  2035. }
  2036. /**
  2037. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  2038. * LUTs are configured only once during boot
  2039. * @sde_crtc: Pointer to sde crtc
  2040. * @cstate: Pointer to sde crtc state
  2041. */
  2042. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  2043. struct sde_crtc_state *cstate, uint32_t lut_idx)
  2044. {
  2045. struct sde_hw_scaler3_lut_cfg *cfg;
  2046. struct sde_kms *sde_kms;
  2047. u32 *lut_data = NULL;
  2048. size_t len = 0;
  2049. int ret = 0;
  2050. if (!sde_crtc || !cstate) {
  2051. SDE_ERROR("invalid args\n");
  2052. return -EINVAL;
  2053. }
  2054. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  2055. if (!sde_kms)
  2056. return -EINVAL;
  2057. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  2058. return 0;
  2059. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  2060. &cstate->property_state, &len, lut_idx);
  2061. if (!lut_data || !len) {
  2062. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  2063. lut_idx, lut_data, len);
  2064. lut_data = NULL;
  2065. len = 0;
  2066. }
  2067. cfg = &cstate->scl3_lut_cfg;
  2068. switch (lut_idx) {
  2069. case CRTC_PROP_DEST_SCALER_LUT_ED:
  2070. cfg->dir_lut = lut_data;
  2071. cfg->dir_len = len;
  2072. break;
  2073. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  2074. cfg->cir_lut = lut_data;
  2075. cfg->cir_len = len;
  2076. break;
  2077. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  2078. cfg->sep_lut = lut_data;
  2079. cfg->sep_len = len;
  2080. break;
  2081. default:
  2082. ret = -EINVAL;
  2083. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  2084. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  2085. break;
  2086. }
  2087. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  2088. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  2089. cfg->is_configured);
  2090. return ret;
  2091. }
  2092. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  2093. {
  2094. struct sde_crtc *sde_crtc;
  2095. if (!crtc) {
  2096. SDE_ERROR("invalid crtc\n");
  2097. return;
  2098. }
  2099. sde_crtc = to_sde_crtc(crtc);
  2100. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  2101. }
  2102. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  2103. {
  2104. int i;
  2105. /**
  2106. * Check if sufficient hw resources are
  2107. * available as per target caps & topology
  2108. */
  2109. if (!sde_crtc) {
  2110. SDE_ERROR("invalid argument\n");
  2111. return -EINVAL;
  2112. }
  2113. if (!sde_crtc->num_mixers ||
  2114. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  2115. SDE_ERROR("%s: invalid number mixers: %d\n",
  2116. sde_crtc->name, sde_crtc->num_mixers);
  2117. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2118. SDE_EVTLOG_ERROR);
  2119. return -EINVAL;
  2120. }
  2121. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2122. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  2123. || !sde_crtc->mixers[i].hw_ds) {
  2124. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  2125. sde_crtc->name, i);
  2126. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2127. i, sde_crtc->mixers[i].hw_lm,
  2128. sde_crtc->mixers[i].hw_ctl,
  2129. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  2130. return -EINVAL;
  2131. }
  2132. }
  2133. return 0;
  2134. }
  2135. /**
  2136. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2137. * @crtc: Pointer to drm crtc
  2138. */
  2139. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2140. {
  2141. struct sde_crtc *sde_crtc;
  2142. struct sde_crtc_state *cstate;
  2143. struct sde_hw_mixer *hw_lm;
  2144. struct sde_hw_ctl *hw_ctl;
  2145. struct sde_hw_ds *hw_ds;
  2146. struct sde_hw_ds_cfg *cfg;
  2147. struct sde_kms *kms;
  2148. u32 op_mode = 0;
  2149. u32 lm_idx = 0, num_mixers = 0;
  2150. int i, count = 0;
  2151. if (!crtc)
  2152. return;
  2153. sde_crtc = to_sde_crtc(crtc);
  2154. cstate = to_sde_crtc_state(crtc->state);
  2155. kms = _sde_crtc_get_kms(crtc);
  2156. num_mixers = sde_crtc->num_mixers;
  2157. count = cstate->num_ds;
  2158. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2159. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2160. cstate->num_ds_enabled);
  2161. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2162. SDE_DEBUG("no change in settings, skip commit\n");
  2163. } else if (!kms || !kms->catalog) {
  2164. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2165. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2166. SDE_DEBUG("dest scaler feature not supported\n");
  2167. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2168. //do nothing
  2169. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2170. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2171. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2172. } else {
  2173. for (i = 0; i < count; i++) {
  2174. cfg = &cstate->ds_cfg[i];
  2175. if (!cfg->flags)
  2176. continue;
  2177. lm_idx = cfg->idx;
  2178. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2179. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2180. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2181. /* Setup op mode - Dual/single */
  2182. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2183. op_mode |= BIT(hw_ds->idx - DS_0);
  2184. if (hw_ds->ops.setup_opmode) {
  2185. op_mode |= (cstate->num_ds_enabled ==
  2186. CRTC_DUAL_MIXERS_ONLY) ?
  2187. SDE_DS_OP_MODE_DUAL : 0;
  2188. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2189. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2190. }
  2191. /* Setup scaler */
  2192. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2193. (cfg->flags &
  2194. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2195. if (hw_ds->ops.setup_scaler)
  2196. hw_ds->ops.setup_scaler(hw_ds,
  2197. &cfg->scl3_cfg,
  2198. &cstate->scl3_lut_cfg);
  2199. }
  2200. /*
  2201. * Dest scaler shares the flush bit of the LM in control
  2202. */
  2203. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2204. hw_ctl->ops.update_bitmask_mixer(
  2205. hw_ctl, hw_lm->idx, 1);
  2206. }
  2207. }
  2208. }
  2209. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2210. {
  2211. if (!buf)
  2212. return;
  2213. msm_gem_put_buffer(buf->gem);
  2214. kfree(buf);
  2215. buf = NULL;
  2216. }
  2217. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2218. {
  2219. struct sde_crtc *sde_crtc;
  2220. struct sde_frame_data_buffer *buf;
  2221. uint32_t cur_buf;
  2222. sde_crtc = to_sde_crtc(crtc);
  2223. cur_buf = sde_crtc->frame_data.cnt;
  2224. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2225. if (!buf)
  2226. return -ENOMEM;
  2227. sde_crtc->frame_data.buf[cur_buf] = buf;
  2228. buf->fd = fd;
  2229. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2230. if (!buf->fb) {
  2231. SDE_ERROR("unable to get fb");
  2232. return -EINVAL;
  2233. }
  2234. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2235. if (!buf->gem) {
  2236. SDE_ERROR("unable to get drm gem");
  2237. return -EINVAL;
  2238. }
  2239. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2240. sizeof(struct sde_drm_frame_data_packet));
  2241. }
  2242. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2243. struct sde_crtc_state *cstate, void __user *usr)
  2244. {
  2245. struct sde_crtc *sde_crtc;
  2246. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2247. int i, ret;
  2248. if (!crtc || !cstate || !usr)
  2249. return;
  2250. sde_crtc = to_sde_crtc(crtc);
  2251. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2252. if (ret) {
  2253. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2254. return;
  2255. }
  2256. if (!ctrl.num_buffers) {
  2257. SDE_DEBUG("clearing frame data buffers");
  2258. goto exit;
  2259. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2260. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2261. return;
  2262. }
  2263. for (i = 0; i < ctrl.num_buffers; i++) {
  2264. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2265. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2266. goto exit;
  2267. }
  2268. sde_crtc->frame_data.cnt++;
  2269. }
  2270. return;
  2271. exit:
  2272. while (sde_crtc->frame_data.cnt--)
  2273. _sde_crtc_put_frame_data_buffer(
  2274. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2275. sde_crtc->frame_data.cnt = 0;
  2276. }
  2277. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2278. struct sde_drm_frame_data_packet *frame_data_packet)
  2279. {
  2280. struct sde_crtc *sde_crtc;
  2281. struct sde_drm_frame_data_buf buf;
  2282. struct msm_gem_object *msm_gem;
  2283. u32 cur_buf;
  2284. sde_crtc = to_sde_crtc(crtc);
  2285. cur_buf = sde_crtc->frame_data.idx;
  2286. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2287. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2288. buf.offset = msm_gem->offset;
  2289. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2290. sizeof(struct sde_drm_frame_data_buf));
  2291. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2292. }
  2293. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2294. {
  2295. struct sde_crtc *sde_crtc;
  2296. struct drm_plane *plane;
  2297. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2298. struct sde_drm_frame_data_packet *data;
  2299. struct sde_frame_data *frame_data;
  2300. int i = 0;
  2301. if (!crtc || !crtc->state)
  2302. return;
  2303. sde_crtc = to_sde_crtc(crtc);
  2304. frame_data = &sde_crtc->frame_data;
  2305. if (frame_data->cnt) {
  2306. struct msm_gem_object *msm_gem;
  2307. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2308. data = (struct sde_drm_frame_data_packet *)
  2309. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2310. } else {
  2311. data = &frame_data_packet;
  2312. }
  2313. data->commit_count = sde_crtc->play_count;
  2314. data->frame_count = sde_crtc->fps_info.frame_count;
  2315. /* Collect plane specific data */
  2316. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2317. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2318. if (frame_data->cnt)
  2319. _sde_crtc_frame_data_notify(crtc, data);
  2320. }
  2321. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2322. {
  2323. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2324. struct sde_crtc *sde_crtc;
  2325. struct msm_drm_private *priv;
  2326. struct sde_crtc_frame_event *fevent;
  2327. struct sde_kms_frame_event_cb_data *cb_data;
  2328. unsigned long flags;
  2329. u32 crtc_id;
  2330. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2331. if (!data) {
  2332. SDE_ERROR("invalid parameters\n");
  2333. return;
  2334. }
  2335. crtc = cb_data->crtc;
  2336. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2337. SDE_ERROR("invalid parameters\n");
  2338. return;
  2339. }
  2340. sde_crtc = to_sde_crtc(crtc);
  2341. priv = crtc->dev->dev_private;
  2342. crtc_id = drm_crtc_index(crtc);
  2343. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2344. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2345. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2346. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2347. struct sde_crtc_frame_event, list);
  2348. if (fevent)
  2349. list_del_init(&fevent->list);
  2350. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2351. if (!fevent) {
  2352. SDE_ERROR("crtc%d event %d overflow\n",
  2353. crtc->base.id, event);
  2354. SDE_EVT32(DRMID(crtc), event);
  2355. return;
  2356. }
  2357. /* log and clear plane ubwc errors if any */
  2358. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2359. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2360. | SDE_ENCODER_FRAME_EVENT_DONE))
  2361. sde_crtc_get_frame_data(crtc);
  2362. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2363. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2364. sde_crtc->retire_frame_event_time = ktime_get();
  2365. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2366. }
  2367. fevent->event = event;
  2368. fevent->ts = ts;
  2369. fevent->crtc = crtc;
  2370. fevent->connector = cb_data->connector;
  2371. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2372. }
  2373. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2374. struct drm_crtc_state *old_state)
  2375. {
  2376. struct drm_device *dev;
  2377. struct sde_crtc *sde_crtc;
  2378. struct sde_crtc_state *cstate;
  2379. struct drm_connector *conn;
  2380. struct drm_encoder *encoder;
  2381. struct drm_connector_list_iter conn_iter;
  2382. if (!crtc || !crtc->state) {
  2383. SDE_ERROR("invalid crtc\n");
  2384. return;
  2385. }
  2386. dev = crtc->dev;
  2387. sde_crtc = to_sde_crtc(crtc);
  2388. cstate = to_sde_crtc_state(crtc->state);
  2389. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2390. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2391. /* identify connectors attached to this crtc */
  2392. cstate->num_connectors = 0;
  2393. drm_connector_list_iter_begin(dev, &conn_iter);
  2394. drm_for_each_connector_iter(conn, &conn_iter)
  2395. if (conn->state && conn->state->crtc == crtc &&
  2396. cstate->num_connectors < MAX_CONNECTORS) {
  2397. encoder = conn->state->best_encoder;
  2398. if (encoder)
  2399. sde_encoder_register_frame_event_callback(
  2400. encoder,
  2401. sde_crtc_frame_event_cb,
  2402. crtc);
  2403. cstate->connectors[cstate->num_connectors++] = conn;
  2404. sde_connector_prepare_fence(conn);
  2405. sde_encoder_set_clone_mode(encoder, crtc->state);
  2406. }
  2407. drm_connector_list_iter_end(&conn_iter);
  2408. /* prepare main output fence */
  2409. sde_fence_prepare(sde_crtc->output_fence);
  2410. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2411. }
  2412. /**
  2413. * sde_crtc_complete_flip - signal pending page_flip events
  2414. * Any pending vblank events are added to the vblank_event_list
  2415. * so that the next vblank interrupt shall signal them.
  2416. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2417. * This API signals any pending PAGE_FLIP events requested through
  2418. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2419. * if file!=NULL, this is preclose potential cancel-flip path
  2420. * @crtc: Pointer to drm crtc structure
  2421. * @file: Pointer to drm file
  2422. */
  2423. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2424. struct drm_file *file)
  2425. {
  2426. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2427. struct drm_device *dev = crtc->dev;
  2428. struct drm_pending_vblank_event *event;
  2429. unsigned long flags;
  2430. spin_lock_irqsave(&dev->event_lock, flags);
  2431. event = sde_crtc->event;
  2432. if (!event)
  2433. goto end;
  2434. /*
  2435. * if regular vblank case (!file) or if cancel-flip from
  2436. * preclose on file that requested flip, then send the
  2437. * event:
  2438. */
  2439. if (!file || (event->base.file_priv == file)) {
  2440. sde_crtc->event = NULL;
  2441. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2442. sde_crtc->name, event);
  2443. SDE_EVT32_VERBOSE(DRMID(crtc));
  2444. drm_crtc_send_vblank_event(crtc, event);
  2445. }
  2446. end:
  2447. spin_unlock_irqrestore(&dev->event_lock, flags);
  2448. }
  2449. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2450. struct drm_crtc_state *cstate)
  2451. {
  2452. struct drm_encoder *encoder;
  2453. if (!crtc || !crtc->dev || !cstate) {
  2454. SDE_ERROR("invalid crtc\n");
  2455. return INTF_MODE_NONE;
  2456. }
  2457. drm_for_each_encoder_mask(encoder, crtc->dev,
  2458. cstate->encoder_mask) {
  2459. /* continue if copy encoder is encountered */
  2460. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2461. continue;
  2462. return sde_encoder_get_intf_mode(encoder);
  2463. }
  2464. return INTF_MODE_NONE;
  2465. }
  2466. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2467. {
  2468. struct drm_encoder *encoder;
  2469. if (!crtc || !crtc->dev) {
  2470. SDE_ERROR("invalid crtc\n");
  2471. return INTF_MODE_NONE;
  2472. }
  2473. drm_for_each_encoder(encoder, crtc->dev)
  2474. if ((encoder->crtc == crtc)
  2475. && !sde_encoder_in_cont_splash(encoder))
  2476. return sde_encoder_get_fps(encoder);
  2477. return 0;
  2478. }
  2479. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2480. {
  2481. struct drm_encoder *encoder;
  2482. if (!crtc || !crtc->dev) {
  2483. SDE_ERROR("invalid crtc\n");
  2484. return 0;
  2485. }
  2486. drm_for_each_encoder_mask(encoder, crtc->dev,
  2487. crtc->state->encoder_mask) {
  2488. if (!sde_encoder_in_cont_splash(encoder))
  2489. return sde_encoder_get_dfps_maxfps(encoder);
  2490. }
  2491. return 0;
  2492. }
  2493. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2494. {
  2495. struct drm_encoder *enc;
  2496. struct sde_crtc *sde_crtc;
  2497. if (!crtc || !crtc->dev)
  2498. return NULL;
  2499. sde_crtc = to_sde_crtc(crtc);
  2500. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2501. if (sde_encoder_in_clone_mode(enc))
  2502. continue;
  2503. return enc;
  2504. }
  2505. return NULL;
  2506. }
  2507. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2508. {
  2509. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2510. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2511. /* keep statistics on vblank callback - with auto reset via debugfs */
  2512. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2513. sde_crtc->vblank_cb_time = ts;
  2514. else
  2515. sde_crtc->vblank_cb_count++;
  2516. sde_crtc->vblank_last_cb_time = ts;
  2517. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2518. drm_crtc_handle_vblank(crtc);
  2519. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2520. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2521. }
  2522. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2523. ktime_t ts, enum sde_fence_event fence_event)
  2524. {
  2525. if (!connector) {
  2526. SDE_ERROR("invalid param\n");
  2527. return;
  2528. }
  2529. SDE_ATRACE_BEGIN("signal_retire_fence");
  2530. sde_connector_complete_commit(connector, ts, fence_event);
  2531. SDE_ATRACE_END("signal_retire_fence");
  2532. }
  2533. void sde_crtc_opr_event_notify(struct drm_crtc *crtc)
  2534. {
  2535. struct sde_crtc *sde_crtc;
  2536. uint32_t current_opr_value[MAX_DSI_DISPLAYS] = {0};
  2537. int i, rc;
  2538. bool updated = false;
  2539. struct drm_event event;
  2540. sde_crtc = to_sde_crtc(crtc);
  2541. atomic_set(&sde_crtc->previous_opr_value.num_valid_opr, 0);
  2542. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2543. rc = sde_dspp_spr_read_opr_value(sde_crtc->mixers[i].hw_dspp,
  2544. &current_opr_value[i]);
  2545. if (rc) {
  2546. SDE_ERROR("failed to collect OPR %d", i, rc);
  2547. continue;
  2548. }
  2549. atomic_inc(&sde_crtc->previous_opr_value.num_valid_opr);
  2550. if (current_opr_value[i] == sde_crtc->previous_opr_value.opr_value[i])
  2551. continue;
  2552. sde_crtc->previous_opr_value.opr_value[i] = current_opr_value[i];
  2553. updated = true;
  2554. }
  2555. if (updated) {
  2556. event.type = DRM_EVENT_OPR_VALUE;
  2557. event.length = sizeof(sde_crtc->previous_opr_value);
  2558. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  2559. (u8 *)&sde_crtc->previous_opr_value);
  2560. }
  2561. }
  2562. static void _sde_crtc_frame_done_notify(struct drm_crtc *crtc,
  2563. struct sde_crtc_frame_event *fevent)
  2564. {
  2565. struct sde_crtc *sde_crtc;
  2566. struct sde_connector *sde_conn;
  2567. sde_crtc = to_sde_crtc(crtc);
  2568. if (sde_crtc->opr_event_notify_enabled)
  2569. sde_crtc_opr_event_notify(crtc);
  2570. sde_conn = to_sde_connector(fevent->connector);
  2571. if (sde_conn && sde_conn->misr_event_notify_enabled)
  2572. sde_encoder_misr_sign_event_notify(fevent->connector->encoder);
  2573. }
  2574. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2575. {
  2576. struct msm_drm_private *priv;
  2577. struct sde_crtc_frame_event *fevent;
  2578. struct drm_crtc *crtc;
  2579. struct sde_crtc *sde_crtc;
  2580. struct sde_kms *sde_kms;
  2581. unsigned long flags;
  2582. bool in_clone_mode = false;
  2583. if (!work) {
  2584. SDE_ERROR("invalid work handle\n");
  2585. return;
  2586. }
  2587. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2588. if (!fevent->crtc || !fevent->crtc->state) {
  2589. SDE_ERROR("invalid crtc\n");
  2590. return;
  2591. }
  2592. crtc = fevent->crtc;
  2593. sde_crtc = to_sde_crtc(crtc);
  2594. sde_kms = _sde_crtc_get_kms(crtc);
  2595. if (!sde_kms) {
  2596. SDE_ERROR("invalid kms handle\n");
  2597. return;
  2598. }
  2599. priv = sde_kms->dev->dev_private;
  2600. SDE_ATRACE_BEGIN("crtc_frame_event");
  2601. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2602. ktime_to_ns(fevent->ts));
  2603. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2604. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2605. true : false;
  2606. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2607. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2608. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2609. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2610. /* this should not happen */
  2611. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2612. crtc->base.id,
  2613. ktime_to_ns(fevent->ts),
  2614. atomic_read(&sde_crtc->frame_pending));
  2615. SDE_EVT32(DRMID(crtc), fevent->event,
  2616. SDE_EVTLOG_FUNC_CASE1);
  2617. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2618. /* release bandwidth and other resources */
  2619. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2620. crtc->base.id,
  2621. ktime_to_ns(fevent->ts));
  2622. SDE_EVT32(DRMID(crtc), fevent->event,
  2623. SDE_EVTLOG_FUNC_CASE2);
  2624. sde_core_perf_crtc_release_bw(crtc);
  2625. } else {
  2626. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2627. SDE_EVTLOG_FUNC_CASE3);
  2628. }
  2629. }
  2630. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2631. SDE_ATRACE_BEGIN("signal_release_fence");
  2632. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2633. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2634. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL, NULL);
  2635. _sde_crtc_frame_done_notify(crtc, fevent);
  2636. SDE_ATRACE_END("signal_release_fence");
  2637. }
  2638. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2639. /* this api should be called without spin_lock */
  2640. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2641. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2642. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2643. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2644. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2645. crtc->base.id, ktime_to_ns(fevent->ts));
  2646. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2647. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2648. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2649. SDE_ATRACE_END("crtc_frame_event");
  2650. }
  2651. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2652. struct drm_crtc_state *old_state)
  2653. {
  2654. struct sde_crtc *sde_crtc;
  2655. struct sde_splash_display *splash_display = NULL;
  2656. struct sde_kms *sde_kms;
  2657. bool cont_splash_enabled = false;
  2658. int i;
  2659. u32 power_on = 1;
  2660. if (!crtc || !crtc->state) {
  2661. SDE_ERROR("invalid crtc\n");
  2662. return;
  2663. }
  2664. sde_crtc = to_sde_crtc(crtc);
  2665. SDE_EVT32_VERBOSE(DRMID(crtc));
  2666. sde_kms = _sde_crtc_get_kms(crtc);
  2667. if (!sde_kms)
  2668. return;
  2669. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2670. splash_display = &sde_kms->splash_data.splash_display[i];
  2671. if (splash_display->cont_splash_enabled &&
  2672. crtc == splash_display->encoder->crtc)
  2673. cont_splash_enabled = true;
  2674. }
  2675. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2676. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2677. sde_core_perf_crtc_update(crtc, 0, false);
  2678. }
  2679. /**
  2680. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2681. * @cstate: Pointer to sde crtc state
  2682. */
  2683. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2684. {
  2685. if (!cstate) {
  2686. SDE_ERROR("invalid cstate\n");
  2687. return;
  2688. }
  2689. cstate->input_fence_timeout_ns =
  2690. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2691. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2692. }
  2693. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2694. {
  2695. u32 i;
  2696. struct sde_crtc_state *cstate;
  2697. if (!state)
  2698. return;
  2699. cstate = to_sde_crtc_state(state);
  2700. for (i = 0; i < cstate->num_dim_layers; i++)
  2701. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2702. cstate->num_dim_layers = 0;
  2703. }
  2704. /**
  2705. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2706. * @cstate: Pointer to sde crtc state
  2707. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2708. */
  2709. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2710. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2711. {
  2712. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2713. struct sde_drm_dim_layer_cfg *user_cfg;
  2714. struct sde_hw_dim_layer *dim_layer;
  2715. u32 count, i;
  2716. struct sde_kms *kms;
  2717. if (!crtc || !cstate) {
  2718. SDE_ERROR("invalid crtc or cstate\n");
  2719. return;
  2720. }
  2721. dim_layer = cstate->dim_layer;
  2722. if (!usr_ptr) {
  2723. /* usr_ptr is null when setting the default property value */
  2724. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2725. SDE_DEBUG("dim_layer data removed\n");
  2726. goto clear;
  2727. }
  2728. kms = _sde_crtc_get_kms(crtc);
  2729. if (!kms || !kms->catalog) {
  2730. SDE_ERROR("invalid kms\n");
  2731. return;
  2732. }
  2733. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2734. SDE_ERROR("failed to copy dim_layer data\n");
  2735. return;
  2736. }
  2737. count = dim_layer_v1.num_layers;
  2738. if (count > SDE_MAX_DIM_LAYERS) {
  2739. SDE_ERROR("invalid number of dim_layers:%d", count);
  2740. return;
  2741. }
  2742. /* populate from user space */
  2743. cstate->num_dim_layers = count;
  2744. for (i = 0; i < count; i++) {
  2745. user_cfg = &dim_layer_v1.layer_cfg[i];
  2746. dim_layer[i].flags = user_cfg->flags;
  2747. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2748. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2749. dim_layer[i].rect.x = user_cfg->rect.x1;
  2750. dim_layer[i].rect.y = user_cfg->rect.y1;
  2751. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2752. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2753. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2754. user_cfg->color_fill.color_0,
  2755. user_cfg->color_fill.color_1,
  2756. user_cfg->color_fill.color_2,
  2757. user_cfg->color_fill.color_3,
  2758. };
  2759. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2760. i, dim_layer[i].flags, dim_layer[i].stage);
  2761. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2762. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2763. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2764. dim_layer[i].color_fill.color_0,
  2765. dim_layer[i].color_fill.color_1,
  2766. dim_layer[i].color_fill.color_2,
  2767. dim_layer[i].color_fill.color_3);
  2768. }
  2769. clear:
  2770. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2771. }
  2772. /**
  2773. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2774. * @sde_crtc : Pointer to sde crtc
  2775. * @cstate : Pointer to sde crtc state
  2776. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2777. */
  2778. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2779. struct sde_crtc_state *cstate,
  2780. void __user *usr_ptr)
  2781. {
  2782. struct sde_drm_dest_scaler_data ds_data;
  2783. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2784. struct sde_drm_scaler_v2 scaler_v2;
  2785. void __user *scaler_v2_usr;
  2786. int i, count;
  2787. if (!sde_crtc || !cstate) {
  2788. SDE_ERROR("invalid sde_crtc/state\n");
  2789. return -EINVAL;
  2790. }
  2791. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2792. if (!usr_ptr) {
  2793. SDE_DEBUG("ds data removed\n");
  2794. return 0;
  2795. }
  2796. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2797. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2798. sde_crtc->name);
  2799. return -EINVAL;
  2800. }
  2801. count = ds_data.num_dest_scaler;
  2802. if (!count) {
  2803. SDE_DEBUG("no ds data available\n");
  2804. return 0;
  2805. }
  2806. if (count > SDE_MAX_DS_COUNT) {
  2807. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2808. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2809. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2810. return -EINVAL;
  2811. }
  2812. /* Populate from user space */
  2813. for (i = 0; i < count; i++) {
  2814. ds_cfg_usr = &ds_data.ds_cfg[i];
  2815. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2816. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2817. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2818. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2819. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2820. if (ds_cfg_usr->scaler_cfg) {
  2821. scaler_v2_usr =
  2822. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2823. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2824. sizeof(scaler_v2))) {
  2825. SDE_ERROR("%s:scaler: copy from user failed\n",
  2826. sde_crtc->name);
  2827. return -EINVAL;
  2828. }
  2829. }
  2830. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2831. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2832. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2833. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2834. scaler_v2.dst_width, scaler_v2.dst_height);
  2835. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2836. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2837. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2838. scaler_v2.dst_width, scaler_v2.dst_height);
  2839. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2840. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2841. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2842. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2843. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2844. ds_cfg_usr->lm_height);
  2845. }
  2846. cstate->num_ds = count;
  2847. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2848. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2849. return 0;
  2850. }
  2851. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2852. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2853. struct sde_hw_ds_cfg *prev_cfg)
  2854. {
  2855. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2856. || !cfg->lm_width || !cfg->lm_height) {
  2857. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2858. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2859. hdisplay, mode->vdisplay);
  2860. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2861. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2862. return -E2BIG;
  2863. }
  2864. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2865. cfg->lm_height != prev_cfg->lm_height)) {
  2866. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2867. crtc->base.id, cfg->lm_width,
  2868. cfg->lm_height, prev_cfg->lm_width,
  2869. prev_cfg->lm_height);
  2870. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2871. prev_cfg->lm_width, prev_cfg->lm_height,
  2872. SDE_EVTLOG_ERROR);
  2873. return -EINVAL;
  2874. }
  2875. return 0;
  2876. }
  2877. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2878. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2879. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2880. u32 max_in_width, u32 max_out_width)
  2881. {
  2882. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2883. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2884. /**
  2885. * Scaler src and dst width shouldn't exceed the maximum
  2886. * width limitation. Also, if there is no partial update
  2887. * dst width and height must match display resolution.
  2888. */
  2889. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2890. cfg->scl3_cfg.dst_width > max_out_width ||
  2891. !cfg->scl3_cfg.src_width[0] ||
  2892. !cfg->scl3_cfg.dst_width ||
  2893. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2894. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2895. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2896. SDE_ERROR("crtc%d: ", crtc->base.id);
  2897. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2898. cfg->scl3_cfg.src_width[0],
  2899. cfg->scl3_cfg.dst_width,
  2900. cfg->scl3_cfg.dst_height,
  2901. hdisplay, mode->vdisplay);
  2902. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2903. sde_crtc->num_mixers, cfg->flags,
  2904. hw_ds->idx - DS_0);
  2905. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2906. cfg->scl3_cfg.enable,
  2907. cfg->scl3_cfg.de.enable);
  2908. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2909. cfg->scl3_cfg.de.enable, cfg->flags,
  2910. max_in_width, max_out_width,
  2911. cfg->scl3_cfg.src_width[0],
  2912. cfg->scl3_cfg.dst_width,
  2913. cfg->scl3_cfg.dst_height, hdisplay,
  2914. mode->vdisplay, sde_crtc->num_mixers,
  2915. SDE_EVTLOG_ERROR);
  2916. cfg->flags &=
  2917. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2918. cfg->flags &=
  2919. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2920. return -EINVAL;
  2921. }
  2922. }
  2923. return 0;
  2924. }
  2925. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2926. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2927. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2928. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2929. {
  2930. int i, ret;
  2931. u32 lm_idx;
  2932. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2933. for (i = 0; i < cstate->num_ds; i++) {
  2934. cfg = &cstate->ds_cfg[i];
  2935. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2936. lm_idx = cfg->idx;
  2937. /**
  2938. * Validate against topology
  2939. * No of dest scalers should match the num of mixers
  2940. * unless it is partial update left only/right only use case
  2941. */
  2942. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2943. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2944. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2945. crtc->base.id, i, lm_idx, cfg->flags);
  2946. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2947. SDE_EVTLOG_ERROR);
  2948. return -EINVAL;
  2949. }
  2950. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2951. if (!max_in_width && !max_out_width) {
  2952. max_in_width = hw_ds->scl->top->maxinputwidth;
  2953. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2954. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2955. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2956. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2957. max_in_width, max_out_width, cstate->num_ds);
  2958. }
  2959. /* Check LM width and height */
  2960. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2961. prev_cfg);
  2962. if (ret)
  2963. return ret;
  2964. /* Check scaler data */
  2965. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2966. hw_ds, cfg, hdisplay,
  2967. max_in_width, max_out_width);
  2968. if (ret)
  2969. return ret;
  2970. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2971. (*num_ds_enable)++;
  2972. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2973. hw_ds->idx - DS_0, cfg->flags);
  2974. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2975. }
  2976. return 0;
  2977. }
  2978. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2979. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2980. {
  2981. struct sde_hw_ds_cfg *cfg;
  2982. int i;
  2983. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2984. cstate->num_ds_enabled, num_ds_enable);
  2985. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2986. cstate->num_ds, cstate->dirty[0]);
  2987. if (cstate->num_ds_enabled != num_ds_enable) {
  2988. /* Disabling destination scaler */
  2989. if (!num_ds_enable) {
  2990. for (i = 0; i < cstate->num_ds; i++) {
  2991. cfg = &cstate->ds_cfg[i];
  2992. cfg->idx = i;
  2993. /* Update scaler settings in disable case */
  2994. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2995. cfg->scl3_cfg.enable = 0;
  2996. cfg->scl3_cfg.de.enable = 0;
  2997. }
  2998. }
  2999. cstate->num_ds_enabled = num_ds_enable;
  3000. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3001. } else {
  3002. if (!cstate->num_ds_enabled)
  3003. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3004. }
  3005. }
  3006. /**
  3007. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  3008. * @crtc : Pointer to drm crtc
  3009. * @state : Pointer to drm crtc state
  3010. */
  3011. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  3012. struct drm_crtc_state *state)
  3013. {
  3014. struct sde_crtc *sde_crtc;
  3015. struct sde_crtc_state *cstate;
  3016. struct drm_display_mode *mode;
  3017. struct sde_kms *kms;
  3018. struct sde_hw_ds *hw_ds = NULL;
  3019. u32 ret = 0;
  3020. u32 num_ds_enable = 0, hdisplay = 0;
  3021. u32 max_in_width = 0, max_out_width = 0;
  3022. if (!crtc || !state)
  3023. return -EINVAL;
  3024. sde_crtc = to_sde_crtc(crtc);
  3025. cstate = to_sde_crtc_state(state);
  3026. kms = _sde_crtc_get_kms(crtc);
  3027. mode = &state->adjusted_mode;
  3028. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3029. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  3030. SDE_DEBUG("dest scaler property not set, skip validation\n");
  3031. return 0;
  3032. }
  3033. if (!kms || !kms->catalog) {
  3034. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  3035. return -EINVAL;
  3036. }
  3037. if (!kms->catalog->mdp[0].has_dest_scaler) {
  3038. SDE_DEBUG("dest scaler feature not supported\n");
  3039. return 0;
  3040. }
  3041. if (!sde_crtc->num_mixers) {
  3042. SDE_DEBUG("mixers not allocated\n");
  3043. return 0;
  3044. }
  3045. ret = _sde_validate_hw_resources(sde_crtc);
  3046. if (ret)
  3047. goto err;
  3048. /**
  3049. * No of dest scalers shouldn't exceed hw ds block count and
  3050. * also, match the num of mixers unless it is partial update
  3051. * left only/right only use case - currently PU + DS is not supported
  3052. */
  3053. if (cstate->num_ds > kms->catalog->ds_count ||
  3054. ((cstate->num_ds != sde_crtc->num_mixers) &&
  3055. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  3056. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  3057. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  3058. cstate->ds_cfg[0].flags);
  3059. ret = -EINVAL;
  3060. goto err;
  3061. }
  3062. /**
  3063. * Check if DS needs to be enabled or disabled
  3064. * In case of enable, validate the data
  3065. */
  3066. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  3067. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  3068. cstate->num_ds, cstate->ds_cfg[0].flags);
  3069. goto disable;
  3070. }
  3071. /* Display resolution */
  3072. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  3073. /* Validate the DS data */
  3074. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  3075. mode, hw_ds, hdisplay, &num_ds_enable,
  3076. max_in_width, max_out_width);
  3077. if (ret)
  3078. goto err;
  3079. disable:
  3080. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  3081. return 0;
  3082. err:
  3083. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3084. return ret;
  3085. }
  3086. static struct sde_hw_ctl *_sde_crtc_get_hw_ctl(struct drm_crtc *drm_crtc)
  3087. {
  3088. struct sde_crtc *sde_crtc = to_sde_crtc(drm_crtc);
  3089. if (!sde_crtc || !sde_crtc->mixers[0].hw_ctl) {
  3090. DRM_ERROR("invalid crtc params %d\n", !sde_crtc);
  3091. return NULL;
  3092. }
  3093. /* it will always return the first mixer and single CTL */
  3094. return sde_crtc->mixers[0].hw_ctl;
  3095. }
  3096. static struct dma_fence *_sde_plane_get_input_hw_fence(struct drm_plane *plane)
  3097. {
  3098. struct dma_fence *fence;
  3099. struct sde_plane *psde;
  3100. struct sde_plane_state *pstate;
  3101. void *input_fence;
  3102. struct dma_fence *input_hw_fence = NULL;
  3103. struct dma_fence_array *array = NULL;
  3104. struct dma_fence *spec_fence = NULL;
  3105. bool spec_hw_fence = true;
  3106. int i;
  3107. if (!plane || !plane->state) {
  3108. SDE_ERROR("invalid input %d\n", !plane);
  3109. return NULL;
  3110. }
  3111. psde = to_sde_plane(plane);
  3112. pstate = to_sde_plane_state(plane->state);
  3113. input_fence = pstate->input_fence;
  3114. if (input_fence) {
  3115. fence = (struct dma_fence *)pstate->input_fence;
  3116. if (test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY, &fence->flags)) {
  3117. array = container_of(fence, struct dma_fence_array, base);
  3118. if (IS_ERR_OR_NULL(array))
  3119. goto exit;
  3120. if (!test_bit(SPEC_FENCE_FLAG_FENCE_ARRAY_BOUND, &fence->flags))
  3121. if (spec_sync_wait_bind_array(array, SPEC_FENCE_TIMEOUT_MS) < 0)
  3122. goto exit;
  3123. for (i = 0; i < array->num_fences; i++) {
  3124. spec_fence = array->fences[i];
  3125. if (IS_ERR_OR_NULL(spec_fence) ||
  3126. !(test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT,
  3127. &spec_fence->flags))) {
  3128. spec_hw_fence = false;
  3129. break;
  3130. }
  3131. }
  3132. if (spec_hw_fence)
  3133. input_hw_fence = fence;
  3134. } else if (test_bit(MSM_HW_FENCE_FLAG_ENABLED_BIT, &fence->flags)) {
  3135. input_hw_fence = fence;
  3136. SDE_DEBUG("input hwfence ctx:%llu seqno:%llu f:0x%lx timeline:%s\n",
  3137. fence->context, fence->seqno, fence->flags,
  3138. fence->ops->get_timeline_name(fence));
  3139. }
  3140. SDE_EVT32_VERBOSE(DRMID(plane), fence->flags);
  3141. }
  3142. exit:
  3143. return input_hw_fence;
  3144. }
  3145. /**
  3146. * _sde_crtc_fences_wait_list - wait for input sw-fences and return any hw-fences
  3147. * @crtc: Pointer to CRTC object.
  3148. * @use_hw_fences: Boolean to indicate if function should use hw-fences and skip hw-fences sw-wait.
  3149. * @dma_hw_fences: List of available hw-fences, this is populated by this function.
  3150. * @max_hw_fences: Max number of hw-fences that can be added to the dma_hw_fences list
  3151. *
  3152. * This function iterates through all crtc planes, if 'use_hw_fences' is set, for each fence:
  3153. * - If the fence is a hw-fence, it will get its dma-fence object and add it to the 'dma_hw_fences'
  3154. * list, skipping any sw-wait, since wait will happen in hw.
  3155. * - If the fence is not a hw-fence, it will wait for the sw-fence to be signaled before proceed.
  3156. * If 'use_hw_fences' is not set, function will wait on the sw-fences for all fences
  3157. * regardless if they support or not hw-fence.
  3158. * Return value is the number of hw-fences added to the 'dma_hw_fences' list.
  3159. */
  3160. static int _sde_crtc_fences_wait_list(struct drm_crtc *crtc, bool use_hw_fences,
  3161. struct dma_fence **dma_hw_fences, int max_hw_fences)
  3162. {
  3163. struct drm_plane *plane = NULL;
  3164. u32 num_hw_fences = 0;
  3165. ktime_t kt_end, kt_wait;
  3166. uint32_t wait_ms = 1;
  3167. struct msm_display_mode *msm_mode;
  3168. bool mode_switch;
  3169. int i, rc = 0;
  3170. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3171. mode_switch = msm_is_mode_seamless_poms(msm_mode);
  3172. /* use monotonic timer to limit total fence wait time */
  3173. kt_end = ktime_add_ns(ktime_get(),
  3174. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  3175. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3176. /* check if input-fences are hw fences and if they are, add them to the list */
  3177. if (use_hw_fences && !mode_switch) {
  3178. dma_hw_fences[num_hw_fences] = _sde_plane_get_input_hw_fence(plane);
  3179. if (dma_hw_fences[num_hw_fences] && (num_hw_fences < max_hw_fences)) {
  3180. bool repeated_fence = false;
  3181. /* check if this fence already in the hw-fences list */
  3182. for (i = num_hw_fences - 1; i >= 0; i--) {
  3183. if (dma_hw_fences[i] == dma_hw_fences[num_hw_fences]) {
  3184. repeated_fence = true;
  3185. break;
  3186. }
  3187. }
  3188. if (repeated_fence)
  3189. dma_hw_fences[num_hw_fences] = NULL; /* cleanup from list */
  3190. else
  3191. num_hw_fences++; /* keep fence in the list */
  3192. /* go to next, to skip sw-wait */
  3193. continue;
  3194. }
  3195. }
  3196. /*
  3197. * This was not a hw-fence, therefore, wait for this sw-fence to be signaled
  3198. * before proceed.
  3199. *
  3200. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  3201. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  3202. * that each plane can check its fence status and react appropriately
  3203. * if its fence has timed out. Call input fence wait multiple times if
  3204. * fence wait is interrupted due to interrupt call.
  3205. */
  3206. do {
  3207. kt_wait = ktime_sub(kt_end, ktime_get());
  3208. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  3209. wait_ms = ktime_to_ms(kt_wait);
  3210. else
  3211. wait_ms = 0;
  3212. rc = sde_plane_wait_input_fence(plane, wait_ms);
  3213. } while (wait_ms && rc == -ERESTARTSYS);
  3214. }
  3215. return num_hw_fences;
  3216. }
  3217. static inline bool _is_vid_power_on_frame(struct drm_crtc *crtc)
  3218. {
  3219. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3220. bool is_vid_mode = sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3221. MSM_DISPLAY_VIDEO_MODE);
  3222. return is_vid_mode && crtc->state->active_changed && crtc->state->active;
  3223. }
  3224. /**
  3225. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences or register hw-fences
  3226. * @crtc: Pointer to CRTC object
  3227. *
  3228. * Returns true if hw fences are used, otherwise returns false
  3229. */
  3230. static bool _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  3231. {
  3232. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3233. bool ipcc_input_signal_wait = false;
  3234. struct dma_fence *dma_hw_fences[MAX_HW_FENCES] = {0};
  3235. int num_hw_fences = 0;
  3236. struct sde_hw_ctl *hw_ctl;
  3237. bool input_hw_fences_enable;
  3238. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3239. int ret;
  3240. enum sde_crtc_vm_req vm_req;
  3241. bool disable_hw_fences = false;
  3242. SDE_DEBUG("\n");
  3243. if (!crtc || !crtc->state || !sde_kms) {
  3244. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  3245. return false;
  3246. }
  3247. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  3248. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  3249. /* if this is the last frame on vm transition, disable hw fences */
  3250. vm_req = sde_crtc_get_property(to_sde_crtc_state(crtc->state), CRTC_PROP_VM_REQ_STATE);
  3251. if (vm_req == VM_REQ_RELEASE)
  3252. disable_hw_fences = true;
  3253. /* update ctl hw to wait for ipcc input signal before fetch */
  3254. if (test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  3255. !sde_fence_update_input_hw_fence_signal(hw_ctl, sde_kms->debugfs_hw_fence,
  3256. sde_kms->hw_mdp, disable_hw_fences))
  3257. ipcc_input_signal_wait = true;
  3258. /* avoid hw-fences in first frame after timing engine enable */
  3259. input_hw_fences_enable = (ipcc_input_signal_wait && !_is_vid_power_on_frame(crtc));
  3260. /* wait for sw fences and get hw fences list (if any) */
  3261. num_hw_fences = _sde_crtc_fences_wait_list(crtc, input_hw_fences_enable, &dma_hw_fences[0],
  3262. MAX_HW_FENCES);
  3263. /* register the hw-fences for hw-wait */
  3264. if (num_hw_fences) {
  3265. ret = sde_fence_register_hw_fences_wait(hw_ctl, dma_hw_fences, num_hw_fences);
  3266. if (ret) {
  3267. SDE_ERROR("failed to register for hw-fence wait, will wait in sw\n");
  3268. SDE_EVT32(SDE_EVTLOG_ERROR, num_hw_fences,
  3269. hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3270. /* we failed to register hw-fences, wait for all fences as 'sw-fences' */
  3271. num_hw_fences = _sde_crtc_fences_wait_list(crtc, false, &dma_hw_fences[0],
  3272. MAX_HW_FENCES);
  3273. }
  3274. }
  3275. SDE_DEBUG("hfence_enable:%d no_override:%d ctl:%d wait_ipcc:%d num_hfences:%d\n",
  3276. input_hw_fences_enable,
  3277. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3278. hw_ctl ? hw_ctl->idx - CTL_0 : -1, ipcc_input_signal_wait, num_hw_fences);
  3279. SDE_EVT32(input_hw_fences_enable,
  3280. test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask),
  3281. ipcc_input_signal_wait, num_hw_fences, hw_ctl ? hw_ctl->idx - CTL_0 : -1);
  3282. /* if hw is waiting for ipcc signal and no hw-fences, override signal */
  3283. if (ipcc_input_signal_wait && !num_hw_fences && hw_ctl->ops.hw_fence_trigger_sw_override &&
  3284. !test_bit(HW_FENCE_IN_FENCES_NO_OVERRIDE, sde_crtc->hwfence_features_mask))
  3285. hw_ctl->ops.hw_fence_trigger_sw_override(hw_ctl);
  3286. SDE_ATRACE_END("plane_wait_input_fence");
  3287. return num_hw_fences ? true : false;
  3288. }
  3289. static void _sde_crtc_setup_mixer_for_encoder(
  3290. struct drm_crtc *crtc,
  3291. struct drm_encoder *enc)
  3292. {
  3293. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3294. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3295. struct sde_rm *rm = &sde_kms->rm;
  3296. struct sde_crtc_mixer *mixer;
  3297. struct sde_hw_ctl *last_valid_ctl = NULL;
  3298. int i;
  3299. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  3300. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  3301. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  3302. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  3303. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  3304. /* Set up all the mixers and ctls reserved by this encoder */
  3305. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  3306. mixer = &sde_crtc->mixers[i];
  3307. if (!sde_rm_get_hw(rm, &lm_iter))
  3308. break;
  3309. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3310. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  3311. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  3312. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  3313. mixer->hw_lm->idx - LM_0);
  3314. mixer->hw_ctl = last_valid_ctl;
  3315. } else {
  3316. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  3317. last_valid_ctl = mixer->hw_ctl;
  3318. sde_crtc->num_ctls++;
  3319. }
  3320. /* Shouldn't happen, mixers are always >= ctls */
  3321. if (!mixer->hw_ctl) {
  3322. SDE_ERROR("no valid ctls found for lm %d\n",
  3323. mixer->hw_lm->idx - LM_0);
  3324. return;
  3325. }
  3326. /* Dspp may be null */
  3327. (void) sde_rm_get_hw(rm, &dspp_iter);
  3328. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  3329. /* DS may be null */
  3330. (void) sde_rm_get_hw(rm, &ds_iter);
  3331. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  3332. mixer->encoder = enc;
  3333. sde_crtc->num_mixers++;
  3334. SDE_DEBUG("setup mixer %d: lm %d\n",
  3335. i, mixer->hw_lm->idx - LM_0);
  3336. SDE_DEBUG("setup mixer %d: ctl %d\n",
  3337. i, mixer->hw_ctl->idx - CTL_0);
  3338. if (mixer->hw_ds)
  3339. SDE_DEBUG("setup mixer %d: ds %d\n",
  3340. i, mixer->hw_ds->idx - DS_0);
  3341. }
  3342. }
  3343. bool sde_crtc_is_line_insertion_supported(struct drm_crtc *crtc)
  3344. {
  3345. struct drm_encoder *enc = NULL;
  3346. struct sde_kms *kms;
  3347. if (!crtc)
  3348. return false;
  3349. kms = _sde_crtc_get_kms(crtc);
  3350. if (!kms || !kms->catalog || !kms->catalog->has_line_insertion)
  3351. return false;
  3352. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3353. if (enc->crtc == crtc)
  3354. return sde_encoder_is_line_insertion_supported(enc);
  3355. }
  3356. return false;
  3357. }
  3358. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3359. {
  3360. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3361. struct drm_encoder *enc;
  3362. sde_crtc->num_ctls = 0;
  3363. sde_crtc->num_mixers = 0;
  3364. sde_crtc->mixers_swapped = false;
  3365. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3366. mutex_lock(&sde_crtc->crtc_lock);
  3367. /* Check for mixers on all encoders attached to this crtc */
  3368. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3369. if (enc->crtc != crtc)
  3370. continue;
  3371. /* avoid overwriting mixers info from a copy encoder */
  3372. if (sde_encoder_in_clone_mode(enc))
  3373. continue;
  3374. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3375. }
  3376. mutex_unlock(&sde_crtc->crtc_lock);
  3377. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3378. }
  3379. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3380. {
  3381. int i;
  3382. struct sde_crtc_state *cstate;
  3383. cstate = to_sde_crtc_state(state);
  3384. cstate->is_ppsplit = false;
  3385. for (i = 0; i < cstate->num_connectors; i++) {
  3386. struct drm_connector *conn = cstate->connectors[i];
  3387. if (sde_connector_get_topology_name(conn) ==
  3388. SDE_RM_TOPOLOGY_PPSPLIT)
  3389. cstate->is_ppsplit = true;
  3390. }
  3391. }
  3392. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3393. {
  3394. struct sde_crtc *sde_crtc;
  3395. struct sde_crtc_state *cstate;
  3396. struct drm_display_mode *adj_mode;
  3397. u32 mixer_width, mixer_height;
  3398. int i;
  3399. if (!crtc || !state) {
  3400. SDE_ERROR("invalid args\n");
  3401. return;
  3402. }
  3403. sde_crtc = to_sde_crtc(crtc);
  3404. cstate = to_sde_crtc_state(state);
  3405. adj_mode = &state->adjusted_mode;
  3406. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3407. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3408. cstate->lm_bounds[i].x = mixer_width * i;
  3409. cstate->lm_bounds[i].y = 0;
  3410. cstate->lm_bounds[i].w = mixer_width;
  3411. cstate->lm_bounds[i].h = mixer_height;
  3412. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3413. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3414. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3415. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3416. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3417. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3418. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3419. }
  3420. drm_mode_debug_printmodeline(adj_mode);
  3421. }
  3422. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3423. {
  3424. struct sde_crtc_mixer mixer;
  3425. /*
  3426. * Use mixer[0] to get hw_ctl which will use ops to clear
  3427. * all blendstages. Clear all blendstages will iterate through
  3428. * all mixers.
  3429. */
  3430. if (sde_crtc->num_mixers) {
  3431. mixer = sde_crtc->mixers[0];
  3432. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3433. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3434. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3435. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3436. }
  3437. }
  3438. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3439. struct drm_crtc_state *old_state)
  3440. {
  3441. struct sde_crtc *sde_crtc;
  3442. struct drm_encoder *encoder;
  3443. struct drm_device *dev;
  3444. struct sde_kms *sde_kms;
  3445. struct sde_splash_display *splash_display;
  3446. bool cont_splash_enabled = false;
  3447. size_t i;
  3448. if (!crtc->state->enable) {
  3449. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3450. crtc->base.id, crtc->state->enable);
  3451. return;
  3452. }
  3453. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3454. SDE_ERROR("power resource is not enabled\n");
  3455. return;
  3456. }
  3457. sde_kms = _sde_crtc_get_kms(crtc);
  3458. if (!sde_kms)
  3459. return;
  3460. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3461. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3462. sde_crtc = to_sde_crtc(crtc);
  3463. dev = crtc->dev;
  3464. if (!sde_crtc->num_mixers) {
  3465. _sde_crtc_setup_mixers(crtc);
  3466. _sde_crtc_setup_is_ppsplit(crtc->state);
  3467. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3468. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3469. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3470. _sde_crtc_setup_mixers(crtc);
  3471. sde_crtc->reinit_crtc_mixers = false;
  3472. }
  3473. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3474. if (encoder->crtc != crtc)
  3475. continue;
  3476. /* encoder will trigger pending mask now */
  3477. sde_encoder_trigger_kickoff_pending(encoder);
  3478. }
  3479. /* update performance setting */
  3480. sde_core_perf_crtc_update(crtc, 1, false);
  3481. /*
  3482. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3483. * it means we are trying to flush a CRTC whose state is disabled:
  3484. * nothing else needs to be done.
  3485. */
  3486. if (unlikely(!sde_crtc->num_mixers))
  3487. goto end;
  3488. _sde_crtc_blend_setup(crtc, old_state, true);
  3489. _sde_crtc_dest_scaler_setup(crtc);
  3490. sde_cp_crtc_apply_noise(crtc, old_state);
  3491. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3492. sde_core_perf_crtc_update_uidle(crtc, true);
  3493. /* update cached_encoder_mask if new conn is added or removed */
  3494. if (crtc->state->connectors_changed)
  3495. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3496. /*
  3497. * Since CP properties use AXI buffer to program the
  3498. * HW, check if context bank is in attached state,
  3499. * apply color processing properties only if
  3500. * smmu state is attached,
  3501. */
  3502. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3503. splash_display = &sde_kms->splash_data.splash_display[i];
  3504. if (splash_display->cont_splash_enabled &&
  3505. splash_display->encoder &&
  3506. crtc == splash_display->encoder->crtc)
  3507. cont_splash_enabled = true;
  3508. }
  3509. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3510. sde_cp_crtc_apply_properties(crtc);
  3511. if (!sde_crtc->enabled)
  3512. sde_cp_crtc_mark_features_dirty(crtc);
  3513. /*
  3514. * PP_DONE irq is only used by command mode for now.
  3515. * It is better to request pending before FLUSH and START trigger
  3516. * to make sure no pp_done irq missed.
  3517. * This is safe because no pp_done will happen before SW trigger
  3518. * in command mode.
  3519. */
  3520. end:
  3521. SDE_ATRACE_END("crtc_atomic_begin");
  3522. }
  3523. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3524. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3525. struct drm_atomic_state *state)
  3526. {
  3527. struct drm_crtc_state *old_state = NULL;
  3528. if (!crtc) {
  3529. SDE_ERROR("invalid crtc\n");
  3530. return;
  3531. }
  3532. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3533. _sde_crtc_atomic_begin(crtc, old_state);
  3534. }
  3535. #else
  3536. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3537. struct drm_crtc_state *old_state)
  3538. {
  3539. if (!crtc) {
  3540. SDE_ERROR("invalid crtc\n");
  3541. return;
  3542. }
  3543. _sde_crtc_atomic_begin(crtc, old_state);
  3544. }
  3545. #endif
  3546. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3547. struct drm_atomic_state *state)
  3548. {
  3549. struct drm_encoder *encoder;
  3550. struct sde_crtc *sde_crtc;
  3551. struct drm_device *dev;
  3552. struct drm_plane *plane;
  3553. struct msm_drm_private *priv;
  3554. struct sde_crtc_state *cstate;
  3555. struct sde_kms *sde_kms;
  3556. struct drm_connector *conn;
  3557. struct drm_connector_state *conn_state;
  3558. struct sde_connector *sde_conn = NULL;
  3559. int i;
  3560. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3561. SDE_ERROR("invalid crtc\n");
  3562. return;
  3563. }
  3564. if (!crtc->state->enable) {
  3565. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3566. crtc->base.id, crtc->state->enable);
  3567. return;
  3568. }
  3569. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3570. SDE_ERROR("power resource is not enabled\n");
  3571. return;
  3572. }
  3573. sde_kms = _sde_crtc_get_kms(crtc);
  3574. if (!sde_kms) {
  3575. SDE_ERROR("invalid kms\n");
  3576. return;
  3577. }
  3578. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3579. sde_crtc = to_sde_crtc(crtc);
  3580. cstate = to_sde_crtc_state(crtc->state);
  3581. dev = crtc->dev;
  3582. priv = dev->dev_private;
  3583. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3584. if (!conn_state || conn_state->crtc != crtc)
  3585. continue;
  3586. sde_conn = to_sde_connector(conn_state->connector);
  3587. }
  3588. /* When doze is requested, switch first to normal mode */
  3589. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3590. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3591. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3592. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3593. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3594. false);
  3595. else
  3596. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3597. /*
  3598. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3599. * it means we are trying to flush a CRTC whose state is disabled:
  3600. * nothing else needs to be done.
  3601. */
  3602. if (unlikely(!sde_crtc->num_mixers))
  3603. return;
  3604. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3605. /*
  3606. * For planes without commit update, drm framework will not add
  3607. * those planes to current state since hardware update is not
  3608. * required. However, if those planes were power collapsed since
  3609. * last commit cycle, driver has to restore the hardware state
  3610. * of those planes explicitly here prior to plane flush.
  3611. * Also use this iteration to see if any plane requires cache,
  3612. * so during the perf update driver can activate/deactivate
  3613. * the cache accordingly.
  3614. */
  3615. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3616. sde_crtc->new_perf.llcc_active[i] = false;
  3617. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3618. sde_plane_restore(plane);
  3619. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3620. if (sde_plane_is_cache_required(plane, i))
  3621. sde_crtc->new_perf.llcc_active[i] = true;
  3622. }
  3623. }
  3624. sde_core_perf_crtc_update_llcc(crtc);
  3625. /* wait for acquire fences before anything else is done */
  3626. cstate->hwfence_in_fences_set = _sde_crtc_wait_for_fences(crtc);
  3627. if (!cstate->rsc_update) {
  3628. drm_for_each_encoder_mask(encoder, dev,
  3629. crtc->state->encoder_mask) {
  3630. cstate->rsc_client =
  3631. sde_encoder_get_rsc_client(encoder);
  3632. }
  3633. cstate->rsc_update = true;
  3634. }
  3635. /*
  3636. * Final plane updates: Give each plane a chance to complete all
  3637. * required writes/flushing before crtc's "flush
  3638. * everything" call below.
  3639. */
  3640. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3641. if (sde_kms->smmu_state.transition_error)
  3642. sde_plane_set_error(plane, true);
  3643. sde_plane_flush(plane);
  3644. }
  3645. /* Kickoff will be scheduled by outer layer */
  3646. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3647. }
  3648. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3649. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3650. struct drm_atomic_state *state)
  3651. {
  3652. return sde_crtc_atomic_flush_common(crtc, state);
  3653. }
  3654. #else
  3655. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3656. struct drm_crtc_state *old_crtc_state)
  3657. {
  3658. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3659. }
  3660. #endif
  3661. /**
  3662. * sde_crtc_destroy_state - state destroy hook
  3663. * @crtc: drm CRTC
  3664. * @state: CRTC state object to release
  3665. */
  3666. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3667. struct drm_crtc_state *state)
  3668. {
  3669. struct sde_crtc *sde_crtc;
  3670. struct sde_crtc_state *cstate;
  3671. struct drm_encoder *enc;
  3672. struct sde_kms *sde_kms;
  3673. if (!crtc || !state) {
  3674. SDE_ERROR("invalid argument(s)\n");
  3675. return;
  3676. }
  3677. sde_crtc = to_sde_crtc(crtc);
  3678. cstate = to_sde_crtc_state(state);
  3679. sde_kms = _sde_crtc_get_kms(crtc);
  3680. if (!sde_kms) {
  3681. SDE_ERROR("invalid sde_kms\n");
  3682. return;
  3683. }
  3684. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3685. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3686. sde_rm_release(&sde_kms->rm, enc, true);
  3687. sde_cp_clear_state_info(state);
  3688. __drm_atomic_helper_crtc_destroy_state(state);
  3689. /* destroy value helper */
  3690. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3691. &cstate->property_state);
  3692. }
  3693. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3694. {
  3695. struct sde_crtc *sde_crtc;
  3696. int i;
  3697. if (!crtc) {
  3698. SDE_ERROR("invalid argument\n");
  3699. return -EINVAL;
  3700. }
  3701. sde_crtc = to_sde_crtc(crtc);
  3702. if (!atomic_read(&sde_crtc->frame_pending)) {
  3703. SDE_DEBUG("no frames pending\n");
  3704. return 0;
  3705. }
  3706. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3707. /*
  3708. * flush all the event thread work to make sure all the
  3709. * FRAME_EVENTS from encoder are propagated to crtc
  3710. */
  3711. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3712. if (list_empty(&sde_crtc->frame_events[i].list))
  3713. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3714. }
  3715. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3716. return 0;
  3717. }
  3718. /**
  3719. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3720. * @crtc: Pointer to crtc structure
  3721. */
  3722. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3723. {
  3724. struct drm_plane *plane;
  3725. struct drm_plane_state *state;
  3726. struct sde_crtc *sde_crtc;
  3727. struct sde_crtc_mixer *mixer;
  3728. struct sde_hw_ctl *ctl;
  3729. if (!crtc)
  3730. return;
  3731. sde_crtc = to_sde_crtc(crtc);
  3732. mixer = sde_crtc->mixers;
  3733. if (!mixer)
  3734. return;
  3735. ctl = mixer->hw_ctl;
  3736. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3737. state = plane->state;
  3738. if (!state)
  3739. continue;
  3740. /* clear plane flush bitmask */
  3741. sde_plane_ctl_flush(plane, ctl, false);
  3742. }
  3743. }
  3744. /**
  3745. * sde_crtc_reset_hw - attempt hardware reset on errors
  3746. * @crtc: Pointer to DRM crtc instance
  3747. * @old_state: Pointer to crtc state for previous commit
  3748. * @recovery_events: Whether or not recovery events are enabled
  3749. * Returns: Zero if current commit should still be attempted
  3750. */
  3751. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3752. bool recovery_events)
  3753. {
  3754. struct drm_plane *plane_halt[MAX_PLANES];
  3755. struct drm_plane *plane;
  3756. struct drm_encoder *encoder;
  3757. struct sde_crtc *sde_crtc;
  3758. struct sde_crtc_state *cstate;
  3759. struct sde_hw_ctl *ctl;
  3760. signed int i, plane_count;
  3761. int rc;
  3762. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3763. return -EINVAL;
  3764. sde_crtc = to_sde_crtc(crtc);
  3765. cstate = to_sde_crtc_state(crtc->state);
  3766. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3767. /* optionally generate a panic instead of performing a h/w reset */
  3768. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3769. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3770. ctl = sde_crtc->mixers[i].hw_ctl;
  3771. if (!ctl || !ctl->ops.reset)
  3772. continue;
  3773. rc = ctl->ops.reset(ctl);
  3774. if (rc) {
  3775. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3776. crtc->base.id, ctl->idx - CTL_0);
  3777. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3778. SDE_EVTLOG_ERROR);
  3779. break;
  3780. }
  3781. }
  3782. /*
  3783. * Early out if simple ctl reset succeeded or reset is
  3784. * being performed after timeout
  3785. */
  3786. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3787. return 0;
  3788. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3789. /* force all components in the system into reset at the same time */
  3790. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3791. ctl = sde_crtc->mixers[i].hw_ctl;
  3792. if (!ctl || !ctl->ops.hard_reset)
  3793. continue;
  3794. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3795. ctl->ops.hard_reset(ctl, true);
  3796. }
  3797. plane_count = 0;
  3798. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3799. if (plane_count >= ARRAY_SIZE(plane_halt))
  3800. break;
  3801. plane_halt[plane_count++] = plane;
  3802. sde_plane_halt_requests(plane, true);
  3803. sde_plane_set_revalidate(plane, true);
  3804. }
  3805. /* provide safe "border color only" commit configuration for later */
  3806. _sde_crtc_remove_pipe_flush(crtc);
  3807. _sde_crtc_blend_setup(crtc, old_state, false);
  3808. /* take h/w components out of reset */
  3809. for (i = plane_count - 1; i >= 0; --i)
  3810. sde_plane_halt_requests(plane_halt[i], false);
  3811. /* attempt to poll for start of frame cycle before reset release */
  3812. list_for_each_entry(encoder,
  3813. &crtc->dev->mode_config.encoder_list, head) {
  3814. if (encoder->crtc != crtc)
  3815. continue;
  3816. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3817. sde_encoder_poll_line_counts(encoder);
  3818. }
  3819. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3820. ctl = sde_crtc->mixers[i].hw_ctl;
  3821. if (!ctl || !ctl->ops.hard_reset)
  3822. continue;
  3823. ctl->ops.hard_reset(ctl, false);
  3824. }
  3825. list_for_each_entry(encoder,
  3826. &crtc->dev->mode_config.encoder_list, head) {
  3827. if (encoder->crtc != crtc)
  3828. continue;
  3829. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3830. sde_encoder_kickoff(encoder, true);
  3831. }
  3832. /* panic the device if VBIF is not in good state */
  3833. return !recovery_events ? 0 : -EAGAIN;
  3834. }
  3835. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3836. struct drm_crtc_state *old_state)
  3837. {
  3838. struct drm_encoder *encoder;
  3839. struct drm_device *dev;
  3840. struct sde_crtc *sde_crtc;
  3841. struct sde_kms *sde_kms;
  3842. struct sde_crtc_state *cstate;
  3843. bool is_error = false;
  3844. unsigned long flags;
  3845. enum sde_crtc_idle_pc_state idle_pc_state;
  3846. struct sde_encoder_kickoff_params params = { 0 };
  3847. bool is_vid = false;
  3848. if (!crtc) {
  3849. SDE_ERROR("invalid argument\n");
  3850. return;
  3851. }
  3852. dev = crtc->dev;
  3853. sde_crtc = to_sde_crtc(crtc);
  3854. sde_kms = _sde_crtc_get_kms(crtc);
  3855. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3856. SDE_ERROR("invalid argument\n");
  3857. return;
  3858. }
  3859. cstate = to_sde_crtc_state(crtc->state);
  3860. /*
  3861. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3862. * it means we are trying to start a CRTC whose state is disabled:
  3863. * nothing else needs to be done.
  3864. */
  3865. if (unlikely(!sde_crtc->num_mixers))
  3866. return;
  3867. SDE_ATRACE_BEGIN("crtc_commit");
  3868. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3869. sde_crtc->kickoff_in_progress = true;
  3870. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3871. if (encoder->crtc != crtc)
  3872. continue;
  3873. /*
  3874. * Encoder will flush/start now, unless it has a tx pending.
  3875. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3876. */
  3877. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3878. crtc->state);
  3879. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3880. sde_crtc->needs_hw_reset = true;
  3881. if (idle_pc_state != IDLE_PC_NONE)
  3882. sde_encoder_control_idle_pc(encoder,
  3883. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3884. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3885. is_vid = true;
  3886. }
  3887. /*
  3888. * Optionally attempt h/w recovery if any errors were detected while
  3889. * preparing for the kickoff
  3890. */
  3891. if (sde_crtc->needs_hw_reset) {
  3892. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3893. if (sde_crtc->frame_trigger_mode
  3894. != FRAME_DONE_WAIT_POSTED_START &&
  3895. sde_crtc_reset_hw(crtc, old_state,
  3896. params.recovery_events_enabled))
  3897. is_error = true;
  3898. sde_crtc->needs_hw_reset = false;
  3899. }
  3900. sde_crtc_calc_fps(sde_crtc);
  3901. SDE_ATRACE_BEGIN("flush_event_thread");
  3902. _sde_crtc_flush_frame_events(crtc);
  3903. SDE_ATRACE_END("flush_event_thread");
  3904. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3905. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3906. /* acquire bandwidth and other resources */
  3907. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3908. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3909. } else {
  3910. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3911. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3912. }
  3913. sde_crtc->play_count++;
  3914. sde_vbif_clear_errors(sde_kms);
  3915. if (is_error) {
  3916. _sde_crtc_remove_pipe_flush(crtc);
  3917. _sde_crtc_blend_setup(crtc, old_state, false);
  3918. }
  3919. /*
  3920. * for cmd and wb modes, update the txq for incoming fences before flush to avoid race
  3921. * condition between txq update and the hw signal during ctl-done for partial updates
  3922. */
  3923. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) && !is_vid)
  3924. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, false, 0,
  3925. sde_kms->debugfs_hw_fence);
  3926. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3927. if (encoder->crtc != crtc)
  3928. continue;
  3929. sde_encoder_kickoff(encoder, true);
  3930. }
  3931. sde_crtc->kickoff_in_progress = false;
  3932. /* store the event after frame trigger */
  3933. if (sde_crtc->event) {
  3934. WARN_ON(sde_crtc->event);
  3935. } else {
  3936. spin_lock_irqsave(&dev->event_lock, flags);
  3937. sde_crtc->event = crtc->state->event;
  3938. spin_unlock_irqrestore(&dev->event_lock, flags);
  3939. }
  3940. SDE_ATRACE_END("crtc_commit");
  3941. }
  3942. /**
  3943. * _sde_crtc_vblank_enable - update power resource and vblank request
  3944. * @sde_crtc: Pointer to sde crtc structure
  3945. * @enable: Whether to enable/disable vblanks
  3946. *
  3947. * @Return: error code
  3948. */
  3949. static int _sde_crtc_vblank_enable(
  3950. struct sde_crtc *sde_crtc, bool enable)
  3951. {
  3952. struct drm_crtc *crtc;
  3953. struct drm_encoder *enc;
  3954. if (!sde_crtc) {
  3955. SDE_ERROR("invalid crtc\n");
  3956. return -EINVAL;
  3957. }
  3958. crtc = &sde_crtc->base;
  3959. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3960. crtc->state->encoder_mask,
  3961. sde_crtc->cached_encoder_mask);
  3962. if (enable) {
  3963. int ret;
  3964. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  3965. if (ret < 0) {
  3966. SDE_ERROR("failed to enable power resource %d\n", ret);
  3967. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3968. return ret;
  3969. }
  3970. mutex_lock(&sde_crtc->crtc_lock);
  3971. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3972. if (sde_encoder_in_clone_mode(enc))
  3973. continue;
  3974. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  3975. }
  3976. mutex_unlock(&sde_crtc->crtc_lock);
  3977. } else {
  3978. mutex_lock(&sde_crtc->crtc_lock);
  3979. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3980. if (sde_encoder_in_clone_mode(enc))
  3981. continue;
  3982. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3983. }
  3984. mutex_unlock(&sde_crtc->crtc_lock);
  3985. pm_runtime_put_sync(crtc->dev->dev);
  3986. }
  3987. return 0;
  3988. }
  3989. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  3990. {
  3991. u32 min_transfer_time = 0, lm_count = 1;
  3992. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  3993. struct drm_encoder *encoder;
  3994. if (!crtc || !conn)
  3995. return;
  3996. encoder = conn->state->best_encoder;
  3997. if (!sde_encoder_is_built_in_display(encoder))
  3998. return;
  3999. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  4000. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  4001. if (min_transfer_time)
  4002. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  4003. else
  4004. updated_fps = drm_mode_vrefresh(&crtc->mode);
  4005. topology_id = sde_connector_get_topology_name(conn);
  4006. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  4007. lm_count = 2;
  4008. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  4009. lm_count = 4;
  4010. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  4011. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  4012. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  4013. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  4014. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  4015. updated_fps, lm_count, mode_clock_hz);
  4016. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  4017. }
  4018. /**
  4019. * sde_crtc_duplicate_state - state duplicate hook
  4020. * @crtc: Pointer to drm crtc structure
  4021. * @Returns: Pointer to new drm_crtc_state structure
  4022. */
  4023. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  4024. {
  4025. struct sde_crtc *sde_crtc;
  4026. struct sde_crtc_state *cstate, *old_cstate;
  4027. if (!crtc || !crtc->state) {
  4028. SDE_ERROR("invalid argument(s)\n");
  4029. return NULL;
  4030. }
  4031. sde_crtc = to_sde_crtc(crtc);
  4032. old_cstate = to_sde_crtc_state(crtc->state);
  4033. if (old_cstate->cont_splash_populated) {
  4034. crtc->state->plane_mask = 0;
  4035. crtc->state->connector_mask = 0;
  4036. crtc->state->encoder_mask = 0;
  4037. crtc->state->enable = false;
  4038. old_cstate->cont_splash_populated = false;
  4039. }
  4040. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4041. if (!cstate) {
  4042. SDE_ERROR("failed to allocate state\n");
  4043. return NULL;
  4044. }
  4045. /* duplicate value helper */
  4046. msm_property_duplicate_state(&sde_crtc->property_info,
  4047. old_cstate, cstate,
  4048. &cstate->property_state, cstate->property_values);
  4049. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  4050. /* duplicate base helper */
  4051. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  4052. return &cstate->base;
  4053. }
  4054. /**
  4055. * sde_crtc_reset - reset hook for CRTCs
  4056. * Resets the atomic state for @crtc by freeing the state pointer (which might
  4057. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  4058. * @crtc: Pointer to drm crtc structure
  4059. */
  4060. static void sde_crtc_reset(struct drm_crtc *crtc)
  4061. {
  4062. struct sde_crtc *sde_crtc;
  4063. struct sde_crtc_state *cstate;
  4064. if (!crtc) {
  4065. SDE_ERROR("invalid crtc\n");
  4066. return;
  4067. }
  4068. /* revert suspend actions, if necessary */
  4069. if (!sde_crtc_is_reset_required(crtc)) {
  4070. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  4071. return;
  4072. }
  4073. /* remove previous state, if present */
  4074. if (crtc->state) {
  4075. sde_crtc_destroy_state(crtc, crtc->state);
  4076. crtc->state = 0;
  4077. }
  4078. sde_crtc = to_sde_crtc(crtc);
  4079. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  4080. if (!cstate) {
  4081. SDE_ERROR("failed to allocate state\n");
  4082. return;
  4083. }
  4084. /* reset value helper */
  4085. msm_property_reset_state(&sde_crtc->property_info, cstate,
  4086. &cstate->property_state,
  4087. cstate->property_values);
  4088. _sde_crtc_set_input_fence_timeout(cstate);
  4089. cstate->base.crtc = crtc;
  4090. crtc->state = &cstate->base;
  4091. }
  4092. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  4093. {
  4094. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4095. struct sde_hw_mixer *hw_lm;
  4096. int lm_idx;
  4097. /* clearing lm cfg marks it dirty to force reprogramming next update */
  4098. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  4099. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  4100. hw_lm->cfg.out_width = 0;
  4101. hw_lm->cfg.out_height = 0;
  4102. }
  4103. SDE_EVT32(DRMID(crtc));
  4104. }
  4105. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  4106. {
  4107. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4108. struct drm_plane *plane;
  4109. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4110. /* mark planes, mixers, and other blocks dirty for next update */
  4111. drm_atomic_crtc_for_each_plane(plane, crtc)
  4112. sde_plane_set_revalidate(plane, true);
  4113. /* mark mixers dirty for next update */
  4114. sde_crtc_clear_cached_mixer_cfg(crtc);
  4115. /* mark other properties which need to be dirty for next update */
  4116. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  4117. if (cstate->num_ds_enabled)
  4118. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  4119. }
  4120. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  4121. {
  4122. struct sde_crtc *sde_crtc;
  4123. struct sde_crtc_state *cstate;
  4124. struct drm_encoder *encoder;
  4125. sde_crtc = to_sde_crtc(crtc);
  4126. cstate = to_sde_crtc_state(crtc->state);
  4127. /* restore encoder; crtc will be programmed during commit */
  4128. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  4129. sde_encoder_virt_restore(encoder);
  4130. /* restore UIDLE */
  4131. sde_core_perf_crtc_update_uidle(crtc, true);
  4132. sde_cp_crtc_post_ipc(crtc);
  4133. }
  4134. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  4135. {
  4136. struct msm_drm_private *priv;
  4137. unsigned long requested_clk;
  4138. struct sde_kms *kms = NULL;
  4139. if (!crtc->dev->dev_private) {
  4140. pr_err("invalid crtc priv\n");
  4141. return;
  4142. }
  4143. priv = crtc->dev->dev_private;
  4144. kms = to_sde_kms(priv->kms);
  4145. if (!kms) {
  4146. SDE_ERROR("invalid parameters\n");
  4147. return;
  4148. }
  4149. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  4150. kms->perf.clk_name);
  4151. /* notify user space the reduced clk rate */
  4152. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  4153. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  4154. crtc->base.id, requested_clk);
  4155. }
  4156. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  4157. {
  4158. struct drm_crtc *crtc = arg;
  4159. struct sde_crtc *sde_crtc;
  4160. struct drm_encoder *encoder;
  4161. u32 power_on;
  4162. unsigned long flags;
  4163. struct sde_crtc_irq_info *node = NULL;
  4164. int ret = 0;
  4165. if (!crtc) {
  4166. SDE_ERROR("invalid crtc\n");
  4167. return;
  4168. }
  4169. sde_crtc = to_sde_crtc(crtc);
  4170. mutex_lock(&sde_crtc->crtc_lock);
  4171. SDE_EVT32(DRMID(crtc), event_type);
  4172. switch (event_type) {
  4173. case SDE_POWER_EVENT_POST_ENABLE:
  4174. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4175. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4176. ret = 0;
  4177. if (node->func)
  4178. ret = node->func(crtc, true, &node->irq);
  4179. if (ret)
  4180. SDE_ERROR("%s failed to enable event %x\n",
  4181. sde_crtc->name, node->event);
  4182. }
  4183. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4184. sde_crtc_post_ipc(crtc);
  4185. break;
  4186. case SDE_POWER_EVENT_PRE_DISABLE:
  4187. drm_for_each_encoder_mask(encoder, crtc->dev,
  4188. crtc->state->encoder_mask) {
  4189. /*
  4190. * disable the vsync source after updating the
  4191. * rsc state. rsc state update might have vsync wait
  4192. * and vsync source must be disabled after it.
  4193. * It will avoid generating any vsync from this point
  4194. * till mode-2 entry. It is SW workaround for HW
  4195. * limitation and should not be removed without
  4196. * checking the updated design.
  4197. */
  4198. sde_encoder_control_te(encoder, false);
  4199. }
  4200. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4201. node = NULL;
  4202. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4203. ret = 0;
  4204. if (node->func)
  4205. ret = node->func(crtc, false, &node->irq);
  4206. if (ret)
  4207. SDE_ERROR("%s failed to disable event %x\n",
  4208. sde_crtc->name, node->event);
  4209. }
  4210. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4211. sde_cp_crtc_pre_ipc(crtc);
  4212. break;
  4213. case SDE_POWER_EVENT_POST_DISABLE:
  4214. sde_crtc_reset_sw_state(crtc);
  4215. sde_cp_crtc_suspend(crtc);
  4216. power_on = 0;
  4217. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  4218. break;
  4219. case SDE_POWER_EVENT_MMRM_CALLBACK:
  4220. sde_crtc_mmrm_cb_notification(crtc);
  4221. break;
  4222. default:
  4223. SDE_DEBUG("event:%d not handled\n", event_type);
  4224. break;
  4225. }
  4226. mutex_unlock(&sde_crtc->crtc_lock);
  4227. }
  4228. static void _sde_crtc_reset(struct drm_crtc *crtc)
  4229. {
  4230. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4231. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  4232. /* mark mixer cfgs dirty before wiping them */
  4233. sde_crtc_clear_cached_mixer_cfg(crtc);
  4234. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  4235. sde_crtc->num_mixers = 0;
  4236. sde_crtc->mixers_swapped = false;
  4237. /* disable clk & bw control until clk & bw properties are set */
  4238. cstate->bw_control = false;
  4239. cstate->bw_split_vote = false;
  4240. cstate->hwfence_in_fences_set = false;
  4241. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  4242. }
  4243. static void sde_crtc_disable(struct drm_crtc *crtc)
  4244. {
  4245. struct sde_kms *sde_kms;
  4246. struct sde_crtc *sde_crtc;
  4247. struct sde_crtc_state *cstate;
  4248. struct drm_encoder *encoder;
  4249. struct msm_drm_private *priv;
  4250. unsigned long flags;
  4251. struct sde_crtc_irq_info *node = NULL;
  4252. u32 power_on;
  4253. bool in_cont_splash = false;
  4254. int ret, i;
  4255. enum sde_intf_mode intf_mode;
  4256. struct sde_hw_ctl *hw_ctl = NULL;
  4257. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  4258. SDE_ERROR("invalid crtc\n");
  4259. return;
  4260. }
  4261. sde_kms = _sde_crtc_get_kms(crtc);
  4262. if (!sde_kms) {
  4263. SDE_ERROR("invalid kms\n");
  4264. return;
  4265. }
  4266. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4267. SDE_ERROR("power resource is not enabled\n");
  4268. return;
  4269. }
  4270. sde_crtc = to_sde_crtc(crtc);
  4271. cstate = to_sde_crtc_state(crtc->state);
  4272. priv = crtc->dev->dev_private;
  4273. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4274. /* avoid vblank on/off for virtual display */
  4275. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4276. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  4277. drm_crtc_vblank_off(crtc);
  4278. mutex_lock(&sde_crtc->crtc_lock);
  4279. SDE_EVT32_VERBOSE(DRMID(crtc));
  4280. /* update color processing on suspend */
  4281. sde_cp_crtc_suspend(crtc);
  4282. mutex_unlock(&sde_crtc->crtc_lock);
  4283. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  4284. mutex_lock(&sde_crtc->crtc_lock);
  4285. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  4286. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  4287. crtc->state->enable, sde_crtc->cached_encoder_mask);
  4288. sde_crtc->enabled = false;
  4289. sde_crtc->cached_encoder_mask = 0;
  4290. /* Try to disable uidle */
  4291. sde_core_perf_crtc_update_uidle(crtc, false);
  4292. if (atomic_read(&sde_crtc->frame_pending)) {
  4293. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  4294. atomic_read(&sde_crtc->frame_pending));
  4295. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  4296. SDE_EVTLOG_FUNC_CASE2);
  4297. sde_core_perf_crtc_release_bw(crtc);
  4298. atomic_set(&sde_crtc->frame_pending, 0);
  4299. }
  4300. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4301. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4302. ret = 0;
  4303. if (node->func)
  4304. ret = node->func(crtc, false, &node->irq);
  4305. if (ret)
  4306. SDE_ERROR("%s failed to disable event %x\n",
  4307. sde_crtc->name, node->event);
  4308. }
  4309. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4310. drm_for_each_encoder_mask(encoder, crtc->dev,
  4311. crtc->state->encoder_mask) {
  4312. if (sde_encoder_in_cont_splash(encoder)) {
  4313. in_cont_splash = true;
  4314. break;
  4315. }
  4316. }
  4317. /* avoid clk/bw downvote if cont-splash is enabled */
  4318. if (!in_cont_splash)
  4319. sde_core_perf_crtc_update(crtc, 0, true);
  4320. drm_for_each_encoder_mask(encoder, crtc->dev,
  4321. crtc->state->encoder_mask) {
  4322. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  4323. cstate->rsc_client = NULL;
  4324. cstate->rsc_update = false;
  4325. /*
  4326. * reset idle power-collapse to original state during suspend;
  4327. * user-mode will change the state on resume, if required
  4328. */
  4329. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  4330. sde_encoder_control_idle_pc(encoder, true);
  4331. }
  4332. if (sde_crtc->power_event) {
  4333. sde_power_handle_unregister_event(&priv->phandle,
  4334. sde_crtc->power_event);
  4335. sde_crtc->power_event = NULL;
  4336. }
  4337. /**
  4338. * All callbacks are unregistered and frame done waits are complete
  4339. * at this point. No buffers are accessed by hardware.
  4340. * reset the fence timeline if crtc will not be enabled for this commit
  4341. */
  4342. if (!crtc->state->active || !crtc->state->enable) {
  4343. if (test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask))
  4344. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  4345. sde_fence_signal(sde_crtc->output_fence,
  4346. ktime_get(), SDE_FENCE_RESET_TIMELINE, hw_ctl);
  4347. for (i = 0; i < cstate->num_connectors; ++i)
  4348. sde_connector_commit_reset(cstate->connectors[i],
  4349. ktime_get());
  4350. }
  4351. _sde_crtc_reset(crtc);
  4352. sde_cp_crtc_disable(crtc);
  4353. power_on = 0;
  4354. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  4355. /* suspend case: clear stale OPR value */
  4356. if (sde_crtc->opr_event_notify_enabled)
  4357. memset(&sde_crtc->previous_opr_value, 0, sizeof(struct sde_opr_value));
  4358. mutex_unlock(&sde_crtc->crtc_lock);
  4359. }
  4360. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4361. static void sde_crtc_enable(struct drm_crtc *crtc,
  4362. struct drm_atomic_state *old_state)
  4363. #else
  4364. static void sde_crtc_enable(struct drm_crtc *crtc,
  4365. struct drm_crtc_state *old_crtc_state)
  4366. #endif
  4367. {
  4368. struct sde_crtc *sde_crtc;
  4369. struct drm_encoder *encoder;
  4370. struct msm_drm_private *priv;
  4371. unsigned long flags;
  4372. struct sde_crtc_irq_info *node = NULL;
  4373. int ret, i;
  4374. struct sde_crtc_state *cstate;
  4375. struct msm_display_mode *msm_mode;
  4376. enum sde_intf_mode intf_mode;
  4377. struct sde_kms *kms;
  4378. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4379. SDE_ERROR("invalid crtc\n");
  4380. return;
  4381. }
  4382. kms = _sde_crtc_get_kms(crtc);
  4383. if (!kms || !kms->catalog) {
  4384. SDE_ERROR("invalid kms handle\n");
  4385. return;
  4386. }
  4387. priv = crtc->dev->dev_private;
  4388. cstate = to_sde_crtc_state(crtc->state);
  4389. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4390. SDE_ERROR("power resource is not enabled\n");
  4391. return;
  4392. }
  4393. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4394. SDE_EVT32_VERBOSE(DRMID(crtc));
  4395. sde_crtc = to_sde_crtc(crtc);
  4396. cstate->line_insertion.panel_line_insertion_enable =
  4397. sde_crtc_is_line_insertion_supported(crtc);
  4398. /*
  4399. * Avoid drm_crtc_vblank_on during seamless DMS case
  4400. * when CRTC is already in enabled state
  4401. */
  4402. if (!sde_crtc->enabled) {
  4403. /* cache the encoder mask now for vblank work */
  4404. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4405. /* avoid vblank on/off for virtual display */
  4406. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4407. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4408. /* max possible vsync_cnt(atomic_t) soft counter */
  4409. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features))
  4410. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4411. drm_crtc_vblank_on(crtc);
  4412. }
  4413. }
  4414. mutex_lock(&sde_crtc->crtc_lock);
  4415. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4416. /*
  4417. * Try to enable uidle (if possible), we do this before the call
  4418. * to return early during seamless dms mode, so any fps
  4419. * change is also consider to enable/disable UIDLE
  4420. */
  4421. sde_core_perf_crtc_update_uidle(crtc, true);
  4422. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4423. if (!msm_mode){
  4424. SDE_ERROR("invalid msm mode, %s\n",
  4425. crtc->state->adjusted_mode.name);
  4426. return;
  4427. }
  4428. /* return early if crtc is already enabled, do this after UIDLE check */
  4429. if (sde_crtc->enabled) {
  4430. if (msm_is_mode_seamless_dms(msm_mode) ||
  4431. msm_is_mode_seamless_dyn_clk(msm_mode))
  4432. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4433. sde_crtc->name);
  4434. else
  4435. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4436. mutex_unlock(&sde_crtc->crtc_lock);
  4437. return;
  4438. }
  4439. drm_for_each_encoder_mask(encoder, crtc->dev,
  4440. crtc->state->encoder_mask) {
  4441. sde_encoder_register_frame_event_callback(encoder,
  4442. sde_crtc_frame_event_cb, crtc);
  4443. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4444. sde_encoder_check_curr_mode(encoder,
  4445. MSM_DISPLAY_VIDEO_MODE));
  4446. }
  4447. sde_crtc->enabled = true;
  4448. sde_cp_crtc_enable(crtc);
  4449. /* update color processing on resume */
  4450. sde_cp_crtc_resume(crtc);
  4451. mutex_unlock(&sde_crtc->crtc_lock);
  4452. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4453. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4454. ret = 0;
  4455. if (node->func)
  4456. ret = node->func(crtc, true, &node->irq);
  4457. if (ret)
  4458. SDE_ERROR("%s failed to enable event %x\n",
  4459. sde_crtc->name, node->event);
  4460. }
  4461. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4462. sde_crtc->power_event = sde_power_handle_register_event(
  4463. &priv->phandle,
  4464. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4465. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4466. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4467. /* Enable ESD thread */
  4468. for (i = 0; i < cstate->num_connectors; i++) {
  4469. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4470. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4471. }
  4472. }
  4473. /* no input validation - caller API has all the checks */
  4474. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4475. struct plane_state pstates[], int cnt)
  4476. {
  4477. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4478. struct drm_display_mode *mode = &state->adjusted_mode;
  4479. const struct drm_plane_state *pstate;
  4480. struct sde_plane_state *sde_pstate;
  4481. int rc = 0, i;
  4482. struct sde_rect *rect;
  4483. u32 crtc_width, crtc_height;
  4484. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4485. /* Check dim layer rect bounds and stage */
  4486. for (i = 0; i < cstate->num_dim_layers; i++) {
  4487. rect = &cstate->dim_layer[i].rect;
  4488. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4489. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4490. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4491. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4492. DRMID(state->crtc), crtc_width, crtc_height,
  4493. rect->x, rect->y, rect->w, rect->h,
  4494. cstate->dim_layer[i].stage);
  4495. rc = -E2BIG;
  4496. goto end;
  4497. }
  4498. }
  4499. /* log all src and excl_rect, useful for debugging */
  4500. for (i = 0; i < cnt; i++) {
  4501. pstate = pstates[i].drm_pstate;
  4502. sde_pstate = to_sde_plane_state(pstate);
  4503. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4504. DRMID(pstate->plane), pstates[i].stage,
  4505. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4506. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4507. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4508. }
  4509. end:
  4510. return rc;
  4511. }
  4512. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4513. struct drm_crtc_state *state, struct plane_state pstates[],
  4514. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4515. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4516. {
  4517. struct drm_plane *plane;
  4518. int i;
  4519. if (secure == SDE_DRM_SEC_ONLY) {
  4520. /*
  4521. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4522. * - fb_sec_dir is for secure camera preview and
  4523. * secure display use case
  4524. * - fb_sec is for secure video playback
  4525. * - fb_ns is for normal non secure use cases
  4526. */
  4527. if (fb_ns || fb_sec) {
  4528. SDE_ERROR(
  4529. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4530. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4531. return -EINVAL;
  4532. }
  4533. /*
  4534. * - only one blending stage is allowed in sec_crtc
  4535. * - validate if pipe is allowed for sec-ui updates
  4536. */
  4537. for (i = 1; i < cnt; i++) {
  4538. if (!pstates[i].drm_pstate
  4539. || !pstates[i].drm_pstate->plane) {
  4540. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4541. DRMID(crtc), i);
  4542. return -EINVAL;
  4543. }
  4544. plane = pstates[i].drm_pstate->plane;
  4545. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4546. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4547. DRMID(crtc), plane->base.id);
  4548. return -EINVAL;
  4549. } else if (pstates[i].stage != pstates[i-1].stage) {
  4550. SDE_ERROR(
  4551. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4552. DRMID(crtc), i, pstates[i].stage,
  4553. i-1, pstates[i-1].stage);
  4554. return -EINVAL;
  4555. }
  4556. }
  4557. /* check if all the dim_layers are in the same stage */
  4558. for (i = 1; i < cstate->num_dim_layers; i++) {
  4559. if (cstate->dim_layer[i].stage !=
  4560. cstate->dim_layer[i-1].stage) {
  4561. SDE_ERROR(
  4562. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4563. DRMID(crtc),
  4564. i, cstate->dim_layer[i].stage,
  4565. i-1, cstate->dim_layer[i-1].stage);
  4566. return -EINVAL;
  4567. }
  4568. }
  4569. /*
  4570. * if secure-ui supported blendstage is specified,
  4571. * - fail empty commit
  4572. * - validate dim_layer or plane is staged in the supported
  4573. * blendstage
  4574. */
  4575. if (sde_kms->catalog->sui_supported_blendstage) {
  4576. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4577. cstate->dim_layer[0].stage;
  4578. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4579. sec_stage -= SDE_STAGE_0;
  4580. if ((!cnt && !cstate->num_dim_layers) ||
  4581. (sde_kms->catalog->sui_supported_blendstage
  4582. != sec_stage)) {
  4583. SDE_ERROR(
  4584. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4585. DRMID(crtc), cnt,
  4586. cstate->num_dim_layers, sec_stage);
  4587. return -EINVAL;
  4588. }
  4589. }
  4590. }
  4591. return 0;
  4592. }
  4593. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4594. struct drm_crtc_state *state, int fb_sec_dir)
  4595. {
  4596. struct drm_encoder *encoder;
  4597. int encoder_cnt = 0;
  4598. if (fb_sec_dir) {
  4599. drm_for_each_encoder_mask(encoder, crtc->dev,
  4600. state->encoder_mask)
  4601. encoder_cnt++;
  4602. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4603. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4604. DRMID(crtc), encoder_cnt);
  4605. return -EINVAL;
  4606. }
  4607. }
  4608. return 0;
  4609. }
  4610. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4611. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4612. int fb_ns, int fb_sec, int fb_sec_dir)
  4613. {
  4614. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4615. struct drm_encoder *encoder;
  4616. int is_video_mode = false;
  4617. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4618. if (sde_encoder_is_dsi_display(encoder))
  4619. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4620. MSM_DISPLAY_VIDEO_MODE);
  4621. }
  4622. /*
  4623. * Secure display to secure camera needs without direct
  4624. * transition is currently not allowed
  4625. */
  4626. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4627. smmu_state->state != ATTACHED &&
  4628. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4629. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4630. smmu_state->state, smmu_state->secure_level,
  4631. secure);
  4632. goto sec_err;
  4633. }
  4634. /*
  4635. * In video mode check for null commit before transition
  4636. * from secure to non secure and vice versa
  4637. */
  4638. if (is_video_mode && smmu_state &&
  4639. state->plane_mask && crtc->state->plane_mask &&
  4640. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4641. (secure == SDE_DRM_SEC_ONLY))) ||
  4642. (fb_ns && ((smmu_state->state == DETACHED) ||
  4643. (smmu_state->state == DETACH_ALL_REQ))) ||
  4644. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4645. (smmu_state->state == DETACH_SEC_REQ)) &&
  4646. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4647. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4648. smmu_state->state, smmu_state->secure_level,
  4649. secure, crtc->state->plane_mask, state->plane_mask);
  4650. goto sec_err;
  4651. }
  4652. return 0;
  4653. sec_err:
  4654. SDE_ERROR(
  4655. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4656. DRMID(crtc), secure, smmu_state->state,
  4657. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4658. return -EINVAL;
  4659. }
  4660. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4661. struct drm_crtc_state *state, uint32_t fb_sec)
  4662. {
  4663. bool conn_secure = false, is_wb = false;
  4664. struct drm_connector *conn;
  4665. struct drm_connector_state *conn_state;
  4666. int i;
  4667. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4668. if (conn_state && conn_state->crtc == crtc) {
  4669. if (conn->connector_type ==
  4670. DRM_MODE_CONNECTOR_VIRTUAL)
  4671. is_wb = true;
  4672. if (sde_connector_get_property(conn_state,
  4673. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4674. SDE_DRM_FB_SEC)
  4675. conn_secure = true;
  4676. }
  4677. }
  4678. /*
  4679. * If any input buffers are secure for wb,
  4680. * the output buffer must also be secure.
  4681. */
  4682. if (is_wb && fb_sec && !conn_secure) {
  4683. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4684. DRMID(crtc), fb_sec, conn_secure);
  4685. return -EINVAL;
  4686. }
  4687. return 0;
  4688. }
  4689. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4690. struct drm_crtc_state *state, struct plane_state pstates[],
  4691. int cnt)
  4692. {
  4693. struct sde_crtc_state *cstate;
  4694. struct sde_kms *sde_kms;
  4695. uint32_t secure;
  4696. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4697. int rc;
  4698. if (!crtc || !state) {
  4699. SDE_ERROR("invalid arguments\n");
  4700. return -EINVAL;
  4701. }
  4702. sde_kms = _sde_crtc_get_kms(crtc);
  4703. if (!sde_kms || !sde_kms->catalog) {
  4704. SDE_ERROR("invalid kms\n");
  4705. return -EINVAL;
  4706. }
  4707. cstate = to_sde_crtc_state(state);
  4708. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4709. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4710. &fb_sec, &fb_sec_dir);
  4711. if (rc)
  4712. return rc;
  4713. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4714. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4715. if (rc)
  4716. return rc;
  4717. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4718. if (rc)
  4719. return rc;
  4720. /*
  4721. * secure_crtc is not allowed in a shared toppolgy
  4722. * across different encoders.
  4723. */
  4724. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4725. if (rc)
  4726. return rc;
  4727. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4728. secure, fb_ns, fb_sec, fb_sec_dir);
  4729. if (rc)
  4730. return rc;
  4731. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4732. return 0;
  4733. }
  4734. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4735. struct drm_crtc_state *state,
  4736. struct drm_display_mode *mode,
  4737. struct plane_state *pstates,
  4738. struct drm_plane *plane,
  4739. struct sde_multirect_plane_states *multirect_plane,
  4740. int *cnt)
  4741. {
  4742. struct sde_crtc *sde_crtc;
  4743. struct sde_crtc_state *cstate;
  4744. const struct drm_plane_state *pstate;
  4745. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4746. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4747. int inc_sde_stage = 0;
  4748. struct sde_kms *kms;
  4749. u32 blend_type;
  4750. sde_crtc = to_sde_crtc(crtc);
  4751. cstate = to_sde_crtc_state(state);
  4752. kms = _sde_crtc_get_kms(crtc);
  4753. if (!kms || !kms->catalog) {
  4754. SDE_ERROR("invalid kms\n");
  4755. return -EINVAL;
  4756. }
  4757. memset(pipe_staged, 0, sizeof(pipe_staged));
  4758. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4759. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4760. if (IS_ERR_OR_NULL(pstate)) {
  4761. rc = PTR_ERR(pstate);
  4762. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4763. sde_crtc->name, plane->base.id, rc);
  4764. return rc;
  4765. }
  4766. if (*cnt >= SDE_PSTATES_MAX)
  4767. continue;
  4768. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4769. pstates[*cnt].drm_pstate = pstate;
  4770. pstates[*cnt].stage = sde_plane_get_property(
  4771. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4772. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4773. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4774. PLANE_PROP_BLEND_OP);
  4775. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4776. inc_sde_stage = SDE_STAGE_0;
  4777. /* check dim layer stage with every plane */
  4778. for (i = 0; i < cstate->num_dim_layers; i++) {
  4779. if (cstate->dim_layer[i].stage ==
  4780. (pstates[*cnt].stage + inc_sde_stage)) {
  4781. SDE_ERROR(
  4782. "plane:%d/dim_layer:%i-same stage:%d\n",
  4783. plane->base.id, i,
  4784. cstate->dim_layer[i].stage);
  4785. return -EINVAL;
  4786. }
  4787. }
  4788. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4789. multirect_plane[multirect_count].r0 =
  4790. pipe_staged[pstates[*cnt].pipe_id];
  4791. multirect_plane[multirect_count].r1 = pstate;
  4792. multirect_count++;
  4793. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4794. } else {
  4795. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4796. }
  4797. (*cnt)++;
  4798. /* for demura layers, validate against mode resolution */
  4799. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  4800. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, mode->vdisplay) ||
  4801. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, mode->hdisplay)) {
  4802. SDE_ERROR("invalid dest - y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4803. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4804. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4805. return -E2BIG;
  4806. }
  4807. } else if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  4808. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  4809. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  4810. pstate->crtc_y, pstate->crtc_h, crtc_height,
  4811. pstate->crtc_x, pstate->crtc_w, crtc_width);
  4812. return -E2BIG;
  4813. }
  4814. }
  4815. for (i = 1; i < SSPP_MAX; i++) {
  4816. if (pipe_staged[i]) {
  4817. sde_plane_clear_multirect(pipe_staged[i]);
  4818. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4819. struct sde_plane_state *psde_state;
  4820. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4821. pipe_staged[i]->plane->base.id);
  4822. psde_state = to_sde_plane_state(
  4823. pipe_staged[i]);
  4824. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4825. }
  4826. }
  4827. }
  4828. for (i = 0; i < multirect_count; i++) {
  4829. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4830. SDE_ERROR(
  4831. "multirect validation failed for planes (%d - %d)\n",
  4832. multirect_plane[i].r0->plane->base.id,
  4833. multirect_plane[i].r1->plane->base.id);
  4834. return -EINVAL;
  4835. }
  4836. }
  4837. return rc;
  4838. }
  4839. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4840. u32 zpos) {
  4841. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4842. !cstate->noise_layer_en) {
  4843. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4844. return 0;
  4845. }
  4846. if (cstate->layer_cfg.zposn == zpos ||
  4847. cstate->layer_cfg.zposattn == zpos) {
  4848. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4849. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4850. return -EINVAL;
  4851. }
  4852. return 0;
  4853. }
  4854. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4855. struct sde_crtc *sde_crtc,
  4856. struct plane_state *pstates,
  4857. struct sde_crtc_state *cstate,
  4858. struct drm_display_mode *mode,
  4859. int cnt)
  4860. {
  4861. int rc = 0, i, z_pos;
  4862. u32 zpos_cnt = 0;
  4863. struct drm_crtc *crtc;
  4864. struct sde_kms *kms;
  4865. enum sde_layout layout;
  4866. crtc = &sde_crtc->base;
  4867. kms = _sde_crtc_get_kms(crtc);
  4868. if (!kms || !kms->catalog) {
  4869. SDE_ERROR("Invalid kms\n");
  4870. return -EINVAL;
  4871. }
  4872. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4873. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  4874. if (rc)
  4875. return rc;
  4876. if (!sde_is_custom_client()) {
  4877. int stage_old = pstates[0].stage;
  4878. z_pos = 0;
  4879. for (i = 0; i < cnt; i++) {
  4880. if (stage_old != pstates[i].stage)
  4881. ++z_pos;
  4882. stage_old = pstates[i].stage;
  4883. pstates[i].stage = z_pos;
  4884. }
  4885. }
  4886. z_pos = -1;
  4887. layout = SDE_LAYOUT_NONE;
  4888. for (i = 0; i < cnt; i++) {
  4889. /* reset counts at every new blend stage */
  4890. if (pstates[i].stage != z_pos ||
  4891. pstates[i].sde_pstate->layout != layout) {
  4892. zpos_cnt = 0;
  4893. z_pos = pstates[i].stage;
  4894. layout = pstates[i].sde_pstate->layout;
  4895. }
  4896. /* verify z_pos setting before using it */
  4897. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4898. SDE_ERROR("> %d plane stages assigned\n",
  4899. SDE_STAGE_MAX - SDE_STAGE_0);
  4900. return -EINVAL;
  4901. } else if (zpos_cnt == 2) {
  4902. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4903. return -EINVAL;
  4904. } else {
  4905. zpos_cnt++;
  4906. }
  4907. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4908. if (rc)
  4909. break;
  4910. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4911. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4912. else
  4913. pstates[i].sde_pstate->stage = z_pos;
  4914. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4915. z_pos);
  4916. }
  4917. return rc;
  4918. }
  4919. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4920. struct drm_crtc_state *state,
  4921. struct plane_state *pstates,
  4922. struct sde_multirect_plane_states *multirect_plane)
  4923. {
  4924. struct sde_crtc *sde_crtc;
  4925. struct sde_crtc_state *cstate;
  4926. struct sde_kms *kms;
  4927. struct drm_plane *plane = NULL;
  4928. struct drm_display_mode *mode;
  4929. int rc = 0, cnt = 0;
  4930. kms = _sde_crtc_get_kms(crtc);
  4931. if (!kms || !kms->catalog) {
  4932. SDE_ERROR("invalid parameters\n");
  4933. return -EINVAL;
  4934. }
  4935. sde_crtc = to_sde_crtc(crtc);
  4936. cstate = to_sde_crtc_state(state);
  4937. mode = &state->adjusted_mode;
  4938. /* get plane state for all drm planes associated with crtc state */
  4939. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4940. plane, multirect_plane, &cnt);
  4941. if (rc)
  4942. return rc;
  4943. /* assign mixer stages based on sorted zpos property */
  4944. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4945. if (rc)
  4946. return rc;
  4947. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4948. if (rc)
  4949. return rc;
  4950. /*
  4951. * validate and set source split:
  4952. * use pstates sorted by stage to check planes on same stage
  4953. * we assume that all pipes are in source split so its valid to compare
  4954. * without taking into account left/right mixer placement
  4955. */
  4956. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4957. if (rc)
  4958. return rc;
  4959. return 0;
  4960. }
  4961. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4962. struct drm_crtc_state *crtc_state)
  4963. {
  4964. struct sde_kms *kms;
  4965. struct drm_plane *plane;
  4966. struct drm_plane_state *plane_state;
  4967. struct sde_plane_state *pstate;
  4968. struct drm_display_mode *mode;
  4969. int layout_split;
  4970. u32 crtc_width, crtc_height;
  4971. kms = _sde_crtc_get_kms(crtc);
  4972. if (!kms || !kms->catalog) {
  4973. SDE_ERROR("invalid parameters\n");
  4974. return -EINVAL;
  4975. }
  4976. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4977. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4978. return 0;
  4979. mode = &crtc->state->adjusted_mode;
  4980. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  4981. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4982. plane_state = drm_atomic_get_existing_plane_state(
  4983. crtc_state->state, plane);
  4984. if (!plane_state)
  4985. continue;
  4986. pstate = to_sde_plane_state(plane_state);
  4987. layout_split = crtc_width >> 1;
  4988. if (plane_state->crtc_x >= layout_split) {
  4989. plane_state->crtc_x -= layout_split;
  4990. pstate->layout_offset = layout_split;
  4991. pstate->layout = SDE_LAYOUT_RIGHT;
  4992. } else {
  4993. pstate->layout_offset = -1;
  4994. pstate->layout = SDE_LAYOUT_LEFT;
  4995. }
  4996. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4997. DRMID(plane), plane_state->crtc_x,
  4998. pstate->layout);
  4999. /* check layout boundary */
  5000. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  5001. plane_state->crtc_w, layout_split)) {
  5002. SDE_ERROR("invalid horizontal destination\n");
  5003. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  5004. plane_state->crtc_x,
  5005. plane_state->crtc_w,
  5006. layout_split, pstate->layout);
  5007. return -E2BIG;
  5008. }
  5009. }
  5010. return 0;
  5011. }
  5012. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  5013. struct drm_crtc_state *state)
  5014. {
  5015. struct drm_device *dev;
  5016. struct sde_crtc *sde_crtc;
  5017. struct plane_state *pstates = NULL;
  5018. struct sde_crtc_state *cstate;
  5019. struct drm_display_mode *mode;
  5020. int rc = 0;
  5021. struct sde_multirect_plane_states *multirect_plane = NULL;
  5022. struct drm_connector *conn;
  5023. struct drm_connector_list_iter conn_iter;
  5024. if (!crtc) {
  5025. SDE_ERROR("invalid crtc\n");
  5026. return -EINVAL;
  5027. }
  5028. dev = crtc->dev;
  5029. sde_crtc = to_sde_crtc(crtc);
  5030. cstate = to_sde_crtc_state(state);
  5031. if (!state->enable || !state->active) {
  5032. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  5033. crtc->base.id, state->enable, state->active);
  5034. goto end;
  5035. }
  5036. pstates = kcalloc(SDE_PSTATES_MAX,
  5037. sizeof(struct plane_state), GFP_KERNEL);
  5038. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  5039. sizeof(struct sde_multirect_plane_states),
  5040. GFP_KERNEL);
  5041. if (!pstates || !multirect_plane) {
  5042. rc = -ENOMEM;
  5043. goto end;
  5044. }
  5045. mode = &state->adjusted_mode;
  5046. SDE_DEBUG("%s: check", sde_crtc->name);
  5047. /* force a full mode set if active state changed */
  5048. if (state->active_changed)
  5049. state->mode_changed = true;
  5050. /* identify connectors attached to this crtc */
  5051. cstate->num_connectors = 0;
  5052. drm_connector_list_iter_begin(dev, &conn_iter);
  5053. drm_for_each_connector_iter(conn, &conn_iter)
  5054. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  5055. && cstate->num_connectors < MAX_CONNECTORS) {
  5056. cstate->connectors[cstate->num_connectors++] = conn;
  5057. }
  5058. drm_connector_list_iter_end(&conn_iter);
  5059. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  5060. if (rc) {
  5061. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  5062. crtc->base.id, rc);
  5063. goto end;
  5064. }
  5065. rc = _sde_crtc_check_plane_layout(crtc, state);
  5066. if (rc) {
  5067. SDE_ERROR("crtc%d failed plane layout check %d\n",
  5068. crtc->base.id, rc);
  5069. goto end;
  5070. }
  5071. _sde_crtc_setup_is_ppsplit(state);
  5072. _sde_crtc_setup_lm_bounds(crtc, state);
  5073. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  5074. multirect_plane);
  5075. if (rc) {
  5076. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  5077. goto end;
  5078. }
  5079. rc = sde_core_perf_crtc_check(crtc, state);
  5080. if (rc) {
  5081. SDE_ERROR("crtc%d failed performance check %d\n",
  5082. crtc->base.id, rc);
  5083. goto end;
  5084. }
  5085. rc = _sde_crtc_check_rois(crtc, state);
  5086. if (rc) {
  5087. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  5088. goto end;
  5089. }
  5090. rc = sde_cp_crtc_check_properties(crtc, state);
  5091. if (rc) {
  5092. SDE_ERROR("crtc%d failed cp properties check %d\n",
  5093. crtc->base.id, rc);
  5094. goto end;
  5095. }
  5096. rc = _sde_crtc_check_panel_stacking(crtc, state);
  5097. if (rc) {
  5098. SDE_ERROR("crtc%d failed panel stacking check %d\n",
  5099. crtc->base.id, rc);
  5100. goto end;
  5101. }
  5102. end:
  5103. kfree(pstates);
  5104. kfree(multirect_plane);
  5105. return rc;
  5106. }
  5107. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  5108. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5109. struct drm_atomic_state *atomic_state)
  5110. {
  5111. struct drm_crtc_state *state = NULL;
  5112. if (!crtc) {
  5113. SDE_ERROR("invalid crtc\n");
  5114. return -EINVAL;
  5115. }
  5116. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  5117. return _sde_crtc_atomic_check(crtc, state);
  5118. }
  5119. #else
  5120. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  5121. struct drm_crtc_state *state)
  5122. {
  5123. if (!crtc) {
  5124. SDE_ERROR("invalid crtc\n");
  5125. return -EINVAL;
  5126. }
  5127. return _sde_crtc_atomic_check(crtc, state);
  5128. }
  5129. #endif
  5130. /**
  5131. * sde_crtc_get_num_datapath - get the number of layermixers active
  5132. * on primary connector
  5133. * @crtc: Pointer to DRM crtc object
  5134. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  5135. * @crtc_state: Pointer to DRM crtc state
  5136. */
  5137. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  5138. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  5139. {
  5140. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5141. struct drm_connector *conn, *primary_conn = NULL;
  5142. struct sde_connector_state *sde_conn_state = NULL;
  5143. struct drm_connector_list_iter conn_iter;
  5144. int num_lm = 0;
  5145. if (!sde_crtc || !virtual_conn || !crtc_state) {
  5146. SDE_DEBUG("Invalid argument\n");
  5147. return 0;
  5148. }
  5149. /* return num_mixers used for primary when available in sde_crtc */
  5150. if (sde_crtc->num_mixers)
  5151. return sde_crtc->num_mixers;
  5152. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  5153. drm_for_each_connector_iter(conn, &conn_iter) {
  5154. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  5155. && conn != virtual_conn) {
  5156. sde_conn_state = to_sde_connector_state(conn->state);
  5157. primary_conn = conn;
  5158. break;
  5159. }
  5160. }
  5161. drm_connector_list_iter_end(&conn_iter);
  5162. /* if primary sde_conn_state has mode info available, return num_lm from here */
  5163. if (sde_conn_state)
  5164. num_lm = sde_conn_state->mode_info.topology.num_lm;
  5165. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  5166. if (primary_conn && !num_lm) {
  5167. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  5168. &crtc_state->adjusted_mode);
  5169. if (num_lm < 0) {
  5170. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  5171. primary_conn->base.id, num_lm);
  5172. num_lm = 0;
  5173. }
  5174. }
  5175. return num_lm;
  5176. }
  5177. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  5178. {
  5179. struct sde_crtc *sde_crtc;
  5180. int ret;
  5181. if (!crtc) {
  5182. SDE_ERROR("invalid crtc\n");
  5183. return -EINVAL;
  5184. }
  5185. sde_crtc = to_sde_crtc(crtc);
  5186. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  5187. if (ret)
  5188. SDE_ERROR("%s vblank enable failed: %d\n",
  5189. sde_crtc->name, ret);
  5190. return 0;
  5191. }
  5192. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  5193. {
  5194. struct drm_encoder *encoder;
  5195. struct sde_crtc *sde_crtc;
  5196. bool is_built_in;
  5197. u32 vblank_cnt;
  5198. if (!crtc)
  5199. return 0;
  5200. sde_crtc = to_sde_crtc(crtc);
  5201. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5202. if (sde_encoder_in_clone_mode(encoder))
  5203. continue;
  5204. is_built_in = sde_encoder_is_built_in_display(encoder);
  5205. vblank_cnt = sde_encoder_get_frame_count(encoder);
  5206. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  5207. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  5208. return vblank_cnt;
  5209. }
  5210. return 0;
  5211. }
  5212. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  5213. ktime_t *tvblank, bool in_vblank_irq)
  5214. {
  5215. struct drm_encoder *encoder;
  5216. struct sde_crtc *sde_crtc;
  5217. if (!crtc)
  5218. return false;
  5219. sde_crtc = to_sde_crtc(crtc);
  5220. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  5221. if (sde_encoder_in_clone_mode(encoder))
  5222. continue;
  5223. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  5224. }
  5225. return false;
  5226. }
  5227. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  5228. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  5229. {
  5230. sde_kms_info_add_keyint(info, "has_dest_scaler",
  5231. catalog->mdp[0].has_dest_scaler);
  5232. sde_kms_info_add_keyint(info, "dest_scaler_count",
  5233. catalog->ds_count);
  5234. if (catalog->ds[0].top) {
  5235. sde_kms_info_add_keyint(info,
  5236. "max_dest_scaler_input_width",
  5237. catalog->ds[0].top->maxinputwidth);
  5238. sde_kms_info_add_keyint(info,
  5239. "max_dest_scaler_output_width",
  5240. catalog->ds[0].top->maxoutputwidth);
  5241. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  5242. catalog->ds[0].top->maxupscale);
  5243. }
  5244. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  5245. msm_property_install_volatile_range(
  5246. &sde_crtc->property_info, "dest_scaler",
  5247. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5248. msm_property_install_blob(&sde_crtc->property_info,
  5249. "ds_lut_ed", 0,
  5250. CRTC_PROP_DEST_SCALER_LUT_ED);
  5251. msm_property_install_blob(&sde_crtc->property_info,
  5252. "ds_lut_cir", 0,
  5253. CRTC_PROP_DEST_SCALER_LUT_CIR);
  5254. msm_property_install_blob(&sde_crtc->property_info,
  5255. "ds_lut_sep", 0,
  5256. CRTC_PROP_DEST_SCALER_LUT_SEP);
  5257. } else if (catalog->ds[0].features
  5258. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  5259. msm_property_install_volatile_range(
  5260. &sde_crtc->property_info, "dest_scaler",
  5261. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5262. }
  5263. }
  5264. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  5265. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  5266. struct sde_kms_info *info)
  5267. {
  5268. msm_property_install_range(&sde_crtc->property_info,
  5269. "core_clk", 0x0, 0, U64_MAX,
  5270. sde_kms->perf.max_core_clk_rate,
  5271. CRTC_PROP_CORE_CLK);
  5272. msm_property_install_range(&sde_crtc->property_info,
  5273. "core_ab", 0x0, 0, U64_MAX,
  5274. catalog->perf.max_bw_high * 1000ULL,
  5275. CRTC_PROP_CORE_AB);
  5276. msm_property_install_range(&sde_crtc->property_info,
  5277. "core_ib", 0x0, 0, U64_MAX,
  5278. catalog->perf.max_bw_high * 1000ULL,
  5279. CRTC_PROP_CORE_IB);
  5280. msm_property_install_range(&sde_crtc->property_info,
  5281. "llcc_ab", 0x0, 0, U64_MAX,
  5282. catalog->perf.max_bw_high * 1000ULL,
  5283. CRTC_PROP_LLCC_AB);
  5284. msm_property_install_range(&sde_crtc->property_info,
  5285. "llcc_ib", 0x0, 0, U64_MAX,
  5286. catalog->perf.max_bw_high * 1000ULL,
  5287. CRTC_PROP_LLCC_IB);
  5288. msm_property_install_range(&sde_crtc->property_info,
  5289. "dram_ab", 0x0, 0, U64_MAX,
  5290. catalog->perf.max_bw_high * 1000ULL,
  5291. CRTC_PROP_DRAM_AB);
  5292. msm_property_install_range(&sde_crtc->property_info,
  5293. "dram_ib", 0x0, 0, U64_MAX,
  5294. catalog->perf.max_bw_high * 1000ULL,
  5295. CRTC_PROP_DRAM_IB);
  5296. msm_property_install_range(&sde_crtc->property_info,
  5297. "rot_prefill_bw", 0, 0, U64_MAX,
  5298. catalog->perf.max_bw_high * 1000ULL,
  5299. CRTC_PROP_ROT_PREFILL_BW);
  5300. msm_property_install_range(&sde_crtc->property_info,
  5301. "rot_clk", 0, 0, U64_MAX,
  5302. sde_kms->perf.max_core_clk_rate,
  5303. CRTC_PROP_ROT_CLK);
  5304. if (catalog->perf.max_bw_low)
  5305. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  5306. catalog->perf.max_bw_low * 1000LL);
  5307. if (catalog->perf.max_bw_high)
  5308. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  5309. catalog->perf.max_bw_high * 1000LL);
  5310. if (catalog->perf.min_core_ib)
  5311. sde_kms_info_add_keyint(info, "min_core_ib",
  5312. catalog->perf.min_core_ib * 1000LL);
  5313. if (catalog->perf.min_llcc_ib)
  5314. sde_kms_info_add_keyint(info, "min_llcc_ib",
  5315. catalog->perf.min_llcc_ib * 1000LL);
  5316. if (catalog->perf.min_dram_ib)
  5317. sde_kms_info_add_keyint(info, "min_dram_ib",
  5318. catalog->perf.min_dram_ib * 1000LL);
  5319. if (sde_kms->perf.max_core_clk_rate)
  5320. sde_kms_info_add_keyint(info, "max_mdp_clk",
  5321. sde_kms->perf.max_core_clk_rate);
  5322. }
  5323. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  5324. struct sde_mdss_cfg *catalog)
  5325. {
  5326. sde_kms_info_reset(info);
  5327. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  5328. sde_kms_info_add_keyint(info, "max_linewidth",
  5329. catalog->max_mixer_width);
  5330. sde_kms_info_add_keyint(info, "max_blendstages",
  5331. catalog->max_mixer_blendstages);
  5332. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  5333. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  5334. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  5335. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  5336. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  5337. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  5338. if (catalog->ubwc_rev) {
  5339. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  5340. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  5341. catalog->macrotile_mode);
  5342. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  5343. catalog->mdp[0].highest_bank_bit);
  5344. sde_kms_info_add_keyint(info, "UBWC swizzle",
  5345. catalog->mdp[0].ubwc_swizzle);
  5346. }
  5347. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  5348. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  5349. else
  5350. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  5351. if (sde_is_custom_client()) {
  5352. /* No support for SMART_DMA_V1 yet */
  5353. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  5354. sde_kms_info_add_keystr(info,
  5355. "smart_dma_rev", "smart_dma_v2");
  5356. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  5357. sde_kms_info_add_keystr(info,
  5358. "smart_dma_rev", "smart_dma_v2p5");
  5359. }
  5360. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  5361. catalog->features));
  5362. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  5363. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  5364. catalog->features));
  5365. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  5366. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  5367. if (catalog->allowed_dsc_reservation_switch)
  5368. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  5369. catalog->allowed_dsc_reservation_switch);
  5370. if (catalog->uidle_cfg.uidle_rev)
  5371. sde_kms_info_add_keyint(info, "has_uidle",
  5372. true);
  5373. sde_kms_info_add_keystr(info, "core_ib_ff",
  5374. catalog->perf.core_ib_ff);
  5375. sde_kms_info_add_keystr(info, "core_clk_ff",
  5376. catalog->perf.core_clk_ff);
  5377. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  5378. catalog->perf.comp_ratio_rt);
  5379. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  5380. catalog->perf.comp_ratio_nrt);
  5381. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5382. catalog->perf.dest_scale_prefill_lines);
  5383. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5384. catalog->perf.undersized_prefill_lines);
  5385. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5386. catalog->perf.macrotile_prefill_lines);
  5387. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5388. catalog->perf.yuv_nv12_prefill_lines);
  5389. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5390. catalog->perf.linear_prefill_lines);
  5391. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5392. catalog->perf.downscaling_prefill_lines);
  5393. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5394. catalog->perf.xtra_prefill_lines);
  5395. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5396. catalog->perf.amortizable_threshold);
  5397. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5398. catalog->perf.min_prefill_lines);
  5399. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5400. catalog->perf.num_mnoc_ports);
  5401. sde_kms_info_add_keyint(info, "axi_bus_width",
  5402. catalog->perf.axi_bus_width);
  5403. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5404. catalog->sui_supported_blendstage);
  5405. if (catalog->ubwc_bw_calc_rev)
  5406. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5407. }
  5408. /**
  5409. * sde_crtc_install_properties - install all drm properties for crtc
  5410. * @crtc: Pointer to drm crtc structure
  5411. */
  5412. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5413. struct sde_mdss_cfg *catalog)
  5414. {
  5415. struct sde_crtc *sde_crtc;
  5416. struct sde_kms_info *info;
  5417. struct sde_kms *sde_kms;
  5418. static const struct drm_prop_enum_list e_secure_level[] = {
  5419. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5420. {SDE_DRM_SEC_ONLY, "sec_only"},
  5421. };
  5422. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5423. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5424. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5425. };
  5426. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5427. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5428. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5429. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5430. };
  5431. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5432. {IDLE_PC_NONE, "idle_pc_none"},
  5433. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5434. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5435. };
  5436. static const struct drm_prop_enum_list e_cache_state[] = {
  5437. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5438. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5439. };
  5440. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5441. {VM_REQ_NONE, "vm_req_none"},
  5442. {VM_REQ_RELEASE, "vm_req_release"},
  5443. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5444. };
  5445. SDE_DEBUG("\n");
  5446. if (!crtc || !catalog) {
  5447. SDE_ERROR("invalid crtc or catalog\n");
  5448. return;
  5449. }
  5450. sde_crtc = to_sde_crtc(crtc);
  5451. sde_kms = _sde_crtc_get_kms(crtc);
  5452. if (!sde_kms) {
  5453. SDE_ERROR("invalid argument\n");
  5454. return;
  5455. }
  5456. info = vzalloc(sizeof(struct sde_kms_info));
  5457. if (!info) {
  5458. SDE_ERROR("failed to allocate info memory\n");
  5459. return;
  5460. }
  5461. sde_crtc_setup_capabilities_blob(info, catalog);
  5462. msm_property_install_range(&sde_crtc->property_info,
  5463. "input_fence_timeout", 0x0, 0,
  5464. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5465. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5466. msm_property_install_volatile_range(&sde_crtc->property_info,
  5467. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5468. msm_property_install_range(&sde_crtc->property_info,
  5469. "output_fence_offset", 0x0, 0, 1, 0,
  5470. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5471. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5472. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5473. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5474. msm_property_install_enum(&sde_crtc->property_info,
  5475. "vm_request_state", 0x0, 0, e_vm_req_state,
  5476. ARRAY_SIZE(e_vm_req_state), init_idx,
  5477. CRTC_PROP_VM_REQ_STATE);
  5478. }
  5479. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5480. msm_property_install_enum(&sde_crtc->property_info,
  5481. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5482. ARRAY_SIZE(e_idle_pc_state), 0,
  5483. CRTC_PROP_IDLE_PC_STATE);
  5484. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5485. msm_property_install_enum(&sde_crtc->property_info,
  5486. "capture_mode", 0, 0, e_dcwb_data_points,
  5487. ARRAY_SIZE(e_dcwb_data_points), 0,
  5488. CRTC_PROP_CAPTURE_OUTPUT);
  5489. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5490. msm_property_install_enum(&sde_crtc->property_info,
  5491. "capture_mode", 0, 0, e_cwb_data_points,
  5492. ARRAY_SIZE(e_cwb_data_points), 0,
  5493. CRTC_PROP_CAPTURE_OUTPUT);
  5494. msm_property_install_volatile_range(&sde_crtc->property_info,
  5495. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5496. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5497. 0x0, 0, e_secure_level,
  5498. ARRAY_SIZE(e_secure_level), 0,
  5499. CRTC_PROP_SECURITY_LEVEL);
  5500. if (test_bit(SDE_SYS_CACHE_DISP, catalog->sde_sys_cache_type_map))
  5501. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5502. 0x0, 0, e_cache_state,
  5503. ARRAY_SIZE(e_cache_state), 0,
  5504. CRTC_PROP_CACHE_STATE);
  5505. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5506. msm_property_install_volatile_range(&sde_crtc->property_info,
  5507. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5508. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5509. SDE_MAX_DIM_LAYERS);
  5510. }
  5511. if (catalog->mdp[0].has_dest_scaler)
  5512. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5513. info);
  5514. if (catalog->dspp_count) {
  5515. sde_kms_info_add_keyint(info, "dspp_count",
  5516. catalog->dspp_count);
  5517. if (catalog->rc_count) {
  5518. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5519. sde_kms_info_add_keyint(info, "rc_mem_size",
  5520. catalog->dspp[0].sblk->rc.mem_total_size);
  5521. }
  5522. if (catalog->demura_count)
  5523. sde_kms_info_add_keyint(info, "demura_count",
  5524. catalog->demura_count);
  5525. }
  5526. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5527. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5528. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5529. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5530. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5531. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5532. info->data, SDE_KMS_INFO_DATALEN(info),
  5533. CRTC_PROP_INFO);
  5534. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5535. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5536. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5537. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5538. vfree(info);
  5539. }
  5540. static bool _is_crtc_intf_mode_wb(struct drm_crtc *crtc)
  5541. {
  5542. enum sde_intf_mode intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  5543. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  5544. return false;
  5545. return true;
  5546. }
  5547. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5548. const struct drm_crtc_state *state, uint64_t *val)
  5549. {
  5550. struct sde_crtc *sde_crtc;
  5551. struct sde_crtc_state *cstate;
  5552. uint32_t offset;
  5553. bool is_vid = false;
  5554. bool is_wb = false;
  5555. struct drm_encoder *encoder;
  5556. struct sde_hw_ctl *hw_ctl = NULL;
  5557. static u32 count;
  5558. sde_crtc = to_sde_crtc(crtc);
  5559. cstate = to_sde_crtc_state(state);
  5560. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5561. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_VIDEO_MODE))
  5562. is_vid = true;
  5563. else if (_is_crtc_intf_mode_wb(crtc))
  5564. is_wb = true;
  5565. if (is_vid || is_wb)
  5566. break;
  5567. }
  5568. /*
  5569. * If hw-fence is enabled, find hw_ctl and pass it to sde_fence_create, this will attempt
  5570. * to create a hw-fence for this ctl, whereas if hw_ctl is not passed to sde_fence, this
  5571. * won't use hw-fences for this output-fence.
  5572. */
  5573. if (!is_wb && test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask) &&
  5574. (count++ % sde_crtc->hwfence_out_fences_skip))
  5575. hw_ctl = _sde_crtc_get_hw_ctl(crtc);
  5576. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5577. /*
  5578. * Increment trigger offset for vidoe mode alone as its release fence
  5579. * can be triggered only after the next frame-update. For cmd mode &
  5580. * virtual displays the release fence for the current frame can be
  5581. * triggered right after PP_DONE/WB_DONE interrupt
  5582. */
  5583. if (is_vid)
  5584. offset++;
  5585. /*
  5586. * Hwcomposer now queries the fences using the commit list in atomic
  5587. * commit ioctl. The offset should be set to next timeline
  5588. * which will be incremented during the prepare commit phase
  5589. */
  5590. offset++;
  5591. return sde_fence_create(sde_crtc->output_fence, val, offset, hw_ctl);
  5592. }
  5593. /**
  5594. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5595. * @crtc: Pointer to drm crtc structure
  5596. * @state: Pointer to drm crtc state structure
  5597. * @property: Pointer to targeted drm property
  5598. * @val: Updated property value
  5599. * @Returns: Zero on success
  5600. */
  5601. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5602. struct drm_crtc_state *state,
  5603. struct drm_property *property,
  5604. uint64_t val)
  5605. {
  5606. struct sde_crtc *sde_crtc;
  5607. struct sde_crtc_state *cstate;
  5608. int idx, ret;
  5609. uint64_t fence_user_fd;
  5610. uint64_t __user prev_user_fd;
  5611. if (!crtc || !state || !property) {
  5612. SDE_ERROR("invalid argument(s)\n");
  5613. return -EINVAL;
  5614. }
  5615. sde_crtc = to_sde_crtc(crtc);
  5616. cstate = to_sde_crtc_state(state);
  5617. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5618. /* check with cp property system first */
  5619. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5620. if (ret != -ENOENT)
  5621. goto exit;
  5622. /* if not handled by cp, check msm_property system */
  5623. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5624. &cstate->property_state, property, val);
  5625. if (ret)
  5626. goto exit;
  5627. idx = msm_property_index(&sde_crtc->property_info, property);
  5628. switch (idx) {
  5629. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5630. _sde_crtc_set_input_fence_timeout(cstate);
  5631. break;
  5632. case CRTC_PROP_DIM_LAYER_V1:
  5633. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5634. (void __user *)(uintptr_t)val);
  5635. break;
  5636. case CRTC_PROP_ROI_V1:
  5637. ret = _sde_crtc_set_roi_v1(state,
  5638. (void __user *)(uintptr_t)val);
  5639. break;
  5640. case CRTC_PROP_DEST_SCALER:
  5641. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5642. (void __user *)(uintptr_t)val);
  5643. break;
  5644. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5645. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5646. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5647. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5648. break;
  5649. case CRTC_PROP_CORE_CLK:
  5650. case CRTC_PROP_CORE_AB:
  5651. case CRTC_PROP_CORE_IB:
  5652. cstate->bw_control = true;
  5653. break;
  5654. case CRTC_PROP_LLCC_AB:
  5655. case CRTC_PROP_LLCC_IB:
  5656. case CRTC_PROP_DRAM_AB:
  5657. case CRTC_PROP_DRAM_IB:
  5658. cstate->bw_control = true;
  5659. cstate->bw_split_vote = true;
  5660. break;
  5661. case CRTC_PROP_OUTPUT_FENCE:
  5662. if (!val)
  5663. goto exit;
  5664. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5665. sizeof(uint64_t));
  5666. if (ret) {
  5667. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5668. ret = -EFAULT;
  5669. goto exit;
  5670. }
  5671. /*
  5672. * client is expected to reset the property to -1 before
  5673. * requesting for the release fence
  5674. */
  5675. if (prev_user_fd == -1) {
  5676. ret = _sde_crtc_get_output_fence(crtc, state,
  5677. &fence_user_fd);
  5678. if (ret) {
  5679. SDE_ERROR("fence create failed rc:%d\n", ret);
  5680. goto exit;
  5681. }
  5682. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5683. &fence_user_fd, sizeof(uint64_t));
  5684. if (ret) {
  5685. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5686. put_unused_fd(fence_user_fd);
  5687. ret = -EFAULT;
  5688. goto exit;
  5689. }
  5690. }
  5691. break;
  5692. case CRTC_PROP_NOISE_LAYER_V1:
  5693. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5694. (void __user *)(uintptr_t)val);
  5695. break;
  5696. case CRTC_PROP_FRAME_DATA_BUF:
  5697. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5698. break;
  5699. default:
  5700. /* nothing to do */
  5701. break;
  5702. }
  5703. exit:
  5704. if (ret) {
  5705. if (ret != -EPERM)
  5706. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5707. crtc->name, DRMID(property),
  5708. property->name, ret);
  5709. else
  5710. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5711. crtc->name, DRMID(property),
  5712. property->name, ret);
  5713. } else {
  5714. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5715. property->base.id, val);
  5716. }
  5717. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5718. return ret;
  5719. }
  5720. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5721. {
  5722. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5723. struct drm_encoder *encoder;
  5724. u32 min_transfer_time = 0, updated_fps = 0;
  5725. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5726. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5727. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5728. }
  5729. if (min_transfer_time) {
  5730. /* get fps by doing 1000 ms / transfer_time */
  5731. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5732. /* get line time by doing 1000ns / (fps * vactive) */
  5733. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5734. updated_fps * crtc->mode.vdisplay);
  5735. } else {
  5736. /* get line time by doing 1000ns / (fps * vtotal) */
  5737. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5738. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5739. }
  5740. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5741. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5742. }
  5743. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5744. {
  5745. struct drm_plane *plane;
  5746. struct drm_plane_state *state;
  5747. struct sde_plane_state *pstate;
  5748. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5749. state = plane->state;
  5750. if (!state)
  5751. continue;
  5752. pstate = to_sde_plane_state(state);
  5753. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5754. }
  5755. sde_crtc_update_line_time(crtc);
  5756. }
  5757. /**
  5758. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5759. * @crtc: Pointer to drm crtc structure
  5760. * @state: Pointer to drm crtc state structure
  5761. * @property: Pointer to targeted drm property
  5762. * @val: Pointer to variable for receiving property value
  5763. * @Returns: Zero on success
  5764. */
  5765. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5766. const struct drm_crtc_state *state,
  5767. struct drm_property *property,
  5768. uint64_t *val)
  5769. {
  5770. struct sde_crtc *sde_crtc;
  5771. struct sde_crtc_state *cstate;
  5772. int ret = -EINVAL, i;
  5773. if (!crtc || !state) {
  5774. SDE_ERROR("invalid argument(s)\n");
  5775. goto end;
  5776. }
  5777. sde_crtc = to_sde_crtc(crtc);
  5778. cstate = to_sde_crtc_state(state);
  5779. i = msm_property_index(&sde_crtc->property_info, property);
  5780. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5781. *val = ~0;
  5782. ret = 0;
  5783. } else {
  5784. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5785. &cstate->property_state, property, val);
  5786. if (ret)
  5787. ret = sde_cp_crtc_get_property(crtc, property, val);
  5788. }
  5789. if (ret)
  5790. DRM_ERROR("get property failed\n");
  5791. end:
  5792. return ret;
  5793. }
  5794. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5795. struct drm_crtc_state *crtc_state)
  5796. {
  5797. struct sde_crtc *sde_crtc;
  5798. struct sde_crtc_state *cstate;
  5799. struct drm_property *drm_prop;
  5800. enum msm_mdp_crtc_property prop_idx;
  5801. if (!crtc || !crtc_state) {
  5802. SDE_ERROR("invalid params\n");
  5803. return -EINVAL;
  5804. }
  5805. sde_crtc = to_sde_crtc(crtc);
  5806. cstate = to_sde_crtc_state(crtc_state);
  5807. sde_cp_crtc_clear(crtc);
  5808. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5809. uint64_t val = cstate->property_values[prop_idx].value;
  5810. uint64_t def;
  5811. int ret;
  5812. drm_prop = msm_property_index_to_drm_property(
  5813. &sde_crtc->property_info, prop_idx);
  5814. if (!drm_prop) {
  5815. /* not all props will be installed, based on caps */
  5816. SDE_DEBUG("%s: invalid property index %d\n",
  5817. sde_crtc->name, prop_idx);
  5818. continue;
  5819. }
  5820. def = msm_property_get_default(&sde_crtc->property_info,
  5821. prop_idx);
  5822. if (val == def)
  5823. continue;
  5824. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5825. sde_crtc->name, drm_prop->name, prop_idx, val,
  5826. def);
  5827. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5828. def);
  5829. if (ret) {
  5830. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5831. sde_crtc->name, prop_idx, ret);
  5832. continue;
  5833. }
  5834. }
  5835. /* disable clk and bw control until clk & bw properties are set */
  5836. cstate->bw_control = false;
  5837. cstate->bw_split_vote = false;
  5838. return 0;
  5839. }
  5840. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5841. {
  5842. struct sde_crtc *sde_crtc;
  5843. struct sde_crtc_mixer *m;
  5844. int i;
  5845. if (!crtc) {
  5846. SDE_ERROR("invalid argument\n");
  5847. return;
  5848. }
  5849. sde_crtc = to_sde_crtc(crtc);
  5850. sde_crtc->misr_enable_sui = enable;
  5851. sde_crtc->misr_frame_count = frame_count;
  5852. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5853. m = &sde_crtc->mixers[i];
  5854. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5855. continue;
  5856. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5857. }
  5858. }
  5859. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5860. struct sde_crtc_misr_info *crtc_misr_info)
  5861. {
  5862. struct sde_crtc *sde_crtc;
  5863. struct sde_kms *sde_kms;
  5864. if (!crtc_misr_info) {
  5865. SDE_ERROR("invalid misr info\n");
  5866. return;
  5867. }
  5868. crtc_misr_info->misr_enable = false;
  5869. crtc_misr_info->misr_frame_count = 0;
  5870. if (!crtc) {
  5871. SDE_ERROR("invalid crtc\n");
  5872. return;
  5873. }
  5874. sde_kms = _sde_crtc_get_kms(crtc);
  5875. if (!sde_kms) {
  5876. SDE_ERROR("invalid sde_kms\n");
  5877. return;
  5878. }
  5879. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5880. return;
  5881. sde_crtc = to_sde_crtc(crtc);
  5882. crtc_misr_info->misr_enable =
  5883. sde_crtc->misr_enable_debugfs ? true : false;
  5884. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5885. }
  5886. #if IS_ENABLED(CONFIG_DEBUG_FS)
  5887. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5888. {
  5889. struct sde_crtc *sde_crtc;
  5890. struct sde_plane_state *pstate = NULL;
  5891. struct sde_crtc_mixer *m;
  5892. struct drm_crtc *crtc;
  5893. struct drm_plane *plane;
  5894. struct drm_display_mode *mode;
  5895. struct drm_framebuffer *fb;
  5896. struct drm_plane_state *state;
  5897. struct sde_crtc_state *cstate;
  5898. int i, mixer_width, mixer_height;
  5899. if (!s || !s->private)
  5900. return -EINVAL;
  5901. sde_crtc = s->private;
  5902. crtc = &sde_crtc->base;
  5903. cstate = to_sde_crtc_state(crtc->state);
  5904. mutex_lock(&sde_crtc->crtc_lock);
  5905. mode = &crtc->state->adjusted_mode;
  5906. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  5907. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  5908. mixer_width * sde_crtc->num_mixers, mixer_height);
  5909. seq_puts(s, "\n");
  5910. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5911. m = &sde_crtc->mixers[i];
  5912. if (!m->hw_lm)
  5913. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5914. else if (!m->hw_ctl)
  5915. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5916. else
  5917. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5918. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5919. mixer_width, mixer_height);
  5920. }
  5921. seq_puts(s, "\n");
  5922. for (i = 0; i < cstate->num_dim_layers; i++) {
  5923. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5924. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5925. i, dim_layer->stage, dim_layer->flags);
  5926. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5927. dim_layer->rect.x, dim_layer->rect.y,
  5928. dim_layer->rect.w, dim_layer->rect.h);
  5929. seq_printf(s,
  5930. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5931. dim_layer->color_fill.color_0,
  5932. dim_layer->color_fill.color_1,
  5933. dim_layer->color_fill.color_2,
  5934. dim_layer->color_fill.color_3);
  5935. seq_puts(s, "\n");
  5936. }
  5937. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5938. pstate = to_sde_plane_state(plane->state);
  5939. state = plane->state;
  5940. if (!pstate || !state)
  5941. continue;
  5942. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5943. plane->base.id, pstate->stage, pstate->rotation);
  5944. if (plane->state->fb) {
  5945. fb = plane->state->fb;
  5946. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5947. fb->base.id, (char *) &fb->format->format,
  5948. fb->width, fb->height);
  5949. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5950. seq_printf(s, "cpp[%d]:%u ",
  5951. i, fb->format->cpp[i]);
  5952. seq_puts(s, "\n\t");
  5953. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5954. seq_puts(s, "\n");
  5955. seq_puts(s, "\t");
  5956. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5957. seq_printf(s, "pitches[%d]:%8u ", i,
  5958. fb->pitches[i]);
  5959. seq_puts(s, "\n");
  5960. seq_puts(s, "\t");
  5961. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5962. seq_printf(s, "offsets[%d]:%8u ", i,
  5963. fb->offsets[i]);
  5964. seq_puts(s, "\n");
  5965. }
  5966. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5967. state->src_x >> 16, state->src_y >> 16,
  5968. state->src_w >> 16, state->src_h >> 16);
  5969. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5970. state->crtc_x, state->crtc_y, state->crtc_w,
  5971. state->crtc_h);
  5972. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5973. pstate->multirect_mode, pstate->multirect_index);
  5974. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5975. pstate->excl_rect.x, pstate->excl_rect.y,
  5976. pstate->excl_rect.w, pstate->excl_rect.h);
  5977. seq_puts(s, "\n");
  5978. }
  5979. if (sde_crtc->vblank_cb_count) {
  5980. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5981. u32 diff_ms = ktime_to_ms(diff);
  5982. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5983. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5984. seq_printf(s,
  5985. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5986. fps, sde_crtc->vblank_cb_count,
  5987. ktime_to_ms(diff), sde_crtc->play_count);
  5988. /* reset time & count for next measurement */
  5989. sde_crtc->vblank_cb_count = 0;
  5990. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5991. }
  5992. mutex_unlock(&sde_crtc->crtc_lock);
  5993. return 0;
  5994. }
  5995. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5996. {
  5997. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5998. }
  5999. static ssize_t _sde_debugfs_hw_fence_features_mask_wr(struct file *file,
  6000. const char __user *user_buf, size_t count, loff_t *ppos)
  6001. {
  6002. struct sde_crtc *sde_crtc;
  6003. u32 bit, enable;
  6004. char buf[10];
  6005. if (!file || !file->private_data)
  6006. return -EINVAL;
  6007. if (count >= sizeof(buf))
  6008. return -EINVAL;
  6009. if (copy_from_user(buf, user_buf, count)) {
  6010. SDE_ERROR("buffer copy failed\n");
  6011. return -EINVAL;
  6012. }
  6013. buf[count] = 0; /* end of string */
  6014. sde_crtc = file->private_data;
  6015. if (sscanf(buf, "%u %u", &bit, &enable) != 2) {
  6016. SDE_ERROR("incorrect usage: expected 2 parameters, bit and enable\n");
  6017. return -EINVAL;
  6018. }
  6019. if (enable)
  6020. set_bit(bit, sde_crtc->hwfence_features_mask);
  6021. else
  6022. clear_bit(bit, sde_crtc->hwfence_features_mask);
  6023. return count;
  6024. }
  6025. static ssize_t _sde_debugfs_hw_fence_features_mask_rd(struct file *file,
  6026. char __user *user_buff, size_t count, loff_t *ppos)
  6027. {
  6028. struct sde_crtc *sde_crtc;
  6029. ssize_t len = 0;
  6030. char buf[256] = {'\0'};
  6031. int i;
  6032. if (*ppos)
  6033. return 0;
  6034. if (!file || !file->private_data)
  6035. return -EINVAL;
  6036. sde_crtc = file->private_data;
  6037. for (i = HW_FENCE_OUT_FENCES_ENABLE; i < HW_FENCE_FEATURES_MAX; i++) {
  6038. len += scnprintf(buf + len, 256 - len,
  6039. "bit %d: %d\n", i, test_bit(i, sde_crtc->hwfence_features_mask));
  6040. }
  6041. if (count <= len)
  6042. return 0;
  6043. if (copy_to_user(user_buff, buf, len))
  6044. return -EFAULT;
  6045. *ppos += len; /* increase offset */
  6046. return len;
  6047. }
  6048. static ssize_t _sde_crtc_misr_setup(struct file *file,
  6049. const char __user *user_buf, size_t count, loff_t *ppos)
  6050. {
  6051. struct drm_crtc *crtc;
  6052. struct sde_crtc *sde_crtc;
  6053. char buf[MISR_BUFF_SIZE + 1];
  6054. u32 frame_count, enable;
  6055. size_t buff_copy;
  6056. struct sde_kms *sde_kms;
  6057. if (!file || !file->private_data)
  6058. return -EINVAL;
  6059. sde_crtc = file->private_data;
  6060. crtc = &sde_crtc->base;
  6061. sde_kms = _sde_crtc_get_kms(crtc);
  6062. if (!sde_kms) {
  6063. SDE_ERROR("invalid sde_kms\n");
  6064. return -EINVAL;
  6065. }
  6066. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  6067. if (copy_from_user(buf, user_buf, buff_copy)) {
  6068. SDE_ERROR("buffer copy failed\n");
  6069. return -EINVAL;
  6070. }
  6071. buf[buff_copy] = 0; /* end of string */
  6072. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  6073. return -EINVAL;
  6074. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6075. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  6076. DRMID(crtc));
  6077. return -EINVAL;
  6078. }
  6079. sde_crtc->misr_enable_debugfs = enable;
  6080. sde_crtc->misr_frame_count = frame_count;
  6081. sde_crtc->misr_reconfigure = true;
  6082. return count;
  6083. }
  6084. static ssize_t _sde_crtc_misr_read(struct file *file,
  6085. char __user *user_buff, size_t count, loff_t *ppos)
  6086. {
  6087. struct drm_crtc *crtc;
  6088. struct sde_crtc *sde_crtc;
  6089. struct sde_kms *sde_kms;
  6090. struct sde_crtc_mixer *m;
  6091. int i = 0, rc;
  6092. ssize_t len = 0;
  6093. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  6094. if (*ppos)
  6095. return 0;
  6096. if (!file || !file->private_data)
  6097. return -EINVAL;
  6098. sde_crtc = file->private_data;
  6099. crtc = &sde_crtc->base;
  6100. sde_kms = _sde_crtc_get_kms(crtc);
  6101. if (!sde_kms)
  6102. return -EINVAL;
  6103. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  6104. if (rc < 0) {
  6105. SDE_ERROR("failed to enable power resource %d\n", rc);
  6106. return rc;
  6107. }
  6108. sde_vm_lock(sde_kms);
  6109. if (!sde_vm_owns_hw(sde_kms)) {
  6110. SDE_DEBUG("op not supported due to HW unavailability\n");
  6111. rc = -EOPNOTSUPP;
  6112. goto end;
  6113. }
  6114. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  6115. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  6116. rc = -EOPNOTSUPP;
  6117. goto end;
  6118. }
  6119. if (!sde_crtc->misr_enable_debugfs) {
  6120. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6121. "disabled\n");
  6122. goto buff_check;
  6123. }
  6124. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  6125. u32 misr_value = 0;
  6126. m = &sde_crtc->mixers[i];
  6127. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  6128. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  6129. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6130. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  6131. }
  6132. continue;
  6133. }
  6134. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  6135. if (rc) {
  6136. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  6137. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  6138. continue;
  6139. } else {
  6140. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  6141. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  6142. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  6143. }
  6144. }
  6145. buff_check:
  6146. if (count <= len) {
  6147. len = 0;
  6148. goto end;
  6149. }
  6150. if (copy_to_user(user_buff, buf, len)) {
  6151. len = -EFAULT;
  6152. goto end;
  6153. }
  6154. *ppos += len; /* increase offset */
  6155. end:
  6156. sde_vm_unlock(sde_kms);
  6157. pm_runtime_put_sync(crtc->dev->dev);
  6158. return len;
  6159. }
  6160. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  6161. static int __prefix ## _open(struct inode *inode, struct file *file) \
  6162. { \
  6163. return single_open(file, __prefix ## _show, inode->i_private); \
  6164. } \
  6165. static const struct file_operations __prefix ## _fops = { \
  6166. .owner = THIS_MODULE, \
  6167. .open = __prefix ## _open, \
  6168. .release = single_release, \
  6169. .read = seq_read, \
  6170. .llseek = seq_lseek, \
  6171. }
  6172. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  6173. {
  6174. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  6175. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  6176. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6177. int i;
  6178. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  6179. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  6180. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  6181. crtc->state));
  6182. seq_printf(s, "core_clk_rate: %llu\n",
  6183. sde_crtc->cur_perf.core_clk_rate);
  6184. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  6185. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  6186. seq_printf(s, "bw_ctl[%s]: %llu\n",
  6187. sde_power_handle_get_dbus_name(i),
  6188. sde_crtc->cur_perf.bw_ctl[i]);
  6189. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  6190. sde_power_handle_get_dbus_name(i),
  6191. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  6192. }
  6193. return 0;
  6194. }
  6195. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  6196. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  6197. {
  6198. struct drm_crtc *crtc;
  6199. struct drm_plane *plane;
  6200. struct drm_connector *conn;
  6201. struct drm_mode_object *drm_obj;
  6202. struct sde_crtc *sde_crtc;
  6203. struct sde_crtc_state *cstate;
  6204. struct sde_fence_context *ctx;
  6205. struct drm_connector_list_iter conn_iter;
  6206. struct drm_device *dev;
  6207. if (!s || !s->private)
  6208. return -EINVAL;
  6209. sde_crtc = s->private;
  6210. crtc = &sde_crtc->base;
  6211. dev = crtc->dev;
  6212. cstate = to_sde_crtc_state(crtc->state);
  6213. if (!sde_crtc->kickoff_in_progress)
  6214. goto skip_input_fence;
  6215. /* Dump input fence info */
  6216. seq_puts(s, "===Input fence===\n");
  6217. drm_atomic_crtc_for_each_plane(plane, crtc) {
  6218. struct sde_plane_state *pstate;
  6219. struct dma_fence *fence;
  6220. pstate = to_sde_plane_state(plane->state);
  6221. if (!pstate)
  6222. continue;
  6223. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  6224. pstate->stage);
  6225. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  6226. if (pstate->input_fence) {
  6227. rcu_read_lock();
  6228. fence = dma_fence_get_rcu(pstate->input_fence);
  6229. rcu_read_unlock();
  6230. if (fence) {
  6231. sde_fence_list_dump(fence, &s);
  6232. dma_fence_put(fence);
  6233. }
  6234. }
  6235. }
  6236. skip_input_fence:
  6237. /* Dump release fence info */
  6238. seq_puts(s, "\n");
  6239. seq_puts(s, "===Release fence===\n");
  6240. ctx = sde_crtc->output_fence;
  6241. drm_obj = &crtc->base;
  6242. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6243. seq_puts(s, "\n");
  6244. /* Dump retire fence info */
  6245. seq_puts(s, "===Retire fence===\n");
  6246. drm_connector_list_iter_begin(dev, &conn_iter);
  6247. drm_for_each_connector_iter(conn, &conn_iter)
  6248. if (conn->state && conn->state->crtc == crtc &&
  6249. cstate->num_connectors < MAX_CONNECTORS) {
  6250. struct sde_connector *c_conn;
  6251. c_conn = to_sde_connector(conn);
  6252. ctx = c_conn->retire_fence;
  6253. drm_obj = &conn->base;
  6254. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  6255. }
  6256. drm_connector_list_iter_end(&conn_iter);
  6257. seq_puts(s, "\n");
  6258. return 0;
  6259. }
  6260. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  6261. {
  6262. return single_open(file, _sde_debugfs_fence_status_show,
  6263. inode->i_private);
  6264. }
  6265. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6266. {
  6267. struct sde_crtc *sde_crtc;
  6268. struct sde_kms *sde_kms;
  6269. static const struct file_operations debugfs_status_fops = {
  6270. .open = _sde_debugfs_status_open,
  6271. .read = seq_read,
  6272. .llseek = seq_lseek,
  6273. .release = single_release,
  6274. };
  6275. static const struct file_operations debugfs_misr_fops = {
  6276. .open = simple_open,
  6277. .read = _sde_crtc_misr_read,
  6278. .write = _sde_crtc_misr_setup,
  6279. };
  6280. static const struct file_operations debugfs_fps_fops = {
  6281. .open = _sde_debugfs_fps_status,
  6282. .read = seq_read,
  6283. };
  6284. static const struct file_operations debugfs_fence_fops = {
  6285. .open = _sde_debugfs_fence_status,
  6286. .read = seq_read,
  6287. };
  6288. static const struct file_operations debugfs_hw_fence_features_fops = {
  6289. .open = simple_open,
  6290. .read = _sde_debugfs_hw_fence_features_mask_rd,
  6291. .write = _sde_debugfs_hw_fence_features_mask_wr,
  6292. };
  6293. if (!crtc)
  6294. return -EINVAL;
  6295. sde_crtc = to_sde_crtc(crtc);
  6296. sde_kms = _sde_crtc_get_kms(crtc);
  6297. if (!sde_kms)
  6298. return -EINVAL;
  6299. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  6300. crtc->dev->primary->debugfs_root);
  6301. if (!sde_crtc->debugfs_root)
  6302. return -ENOMEM;
  6303. /* don't error check these */
  6304. debugfs_create_file("status", 0400,
  6305. sde_crtc->debugfs_root,
  6306. sde_crtc, &debugfs_status_fops);
  6307. debugfs_create_file("state", 0400,
  6308. sde_crtc->debugfs_root,
  6309. &sde_crtc->base,
  6310. &sde_crtc_debugfs_state_fops);
  6311. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  6312. sde_crtc, &debugfs_misr_fops);
  6313. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  6314. sde_crtc, &debugfs_fps_fops);
  6315. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  6316. sde_crtc, &debugfs_fence_fops);
  6317. if (sde_kms->catalog->hw_fence_rev) {
  6318. debugfs_create_file("hwfence_features_mask", 0600, sde_crtc->debugfs_root,
  6319. &sde_crtc->base, &debugfs_hw_fence_features_fops);
  6320. debugfs_create_u32("hwfence_out_fences_skip", 0600, sde_crtc->debugfs_root,
  6321. &sde_crtc->hwfence_out_fences_skip);
  6322. }
  6323. return 0;
  6324. }
  6325. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6326. {
  6327. struct sde_crtc *sde_crtc;
  6328. if (!crtc)
  6329. return;
  6330. sde_crtc = to_sde_crtc(crtc);
  6331. debugfs_remove_recursive(sde_crtc->debugfs_root);
  6332. }
  6333. #else
  6334. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  6335. {
  6336. return 0;
  6337. }
  6338. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6339. {
  6340. }
  6341. #endif /* CONFIG_DEBUG_FS */
  6342. static void vblank_ctrl_worker(struct kthread_work *work)
  6343. {
  6344. struct vblank_work *cur_work = container_of(work,
  6345. struct vblank_work, work);
  6346. struct msm_drm_private *priv = cur_work->priv;
  6347. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  6348. kfree(cur_work);
  6349. }
  6350. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  6351. int crtc_id, bool enable)
  6352. {
  6353. struct vblank_work *cur_work;
  6354. struct drm_crtc *crtc;
  6355. struct kthread_worker *worker;
  6356. if (!priv || crtc_id >= priv->num_crtcs)
  6357. return -EINVAL;
  6358. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  6359. if (!cur_work)
  6360. return -ENOMEM;
  6361. crtc = priv->crtcs[crtc_id];
  6362. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  6363. cur_work->crtc_id = crtc_id;
  6364. cur_work->enable = enable;
  6365. cur_work->priv = priv;
  6366. worker = &priv->event_thread[crtc_id].worker;
  6367. kthread_queue_work(worker, &cur_work->work);
  6368. return 0;
  6369. }
  6370. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  6371. {
  6372. struct drm_device *dev = crtc->dev;
  6373. unsigned int pipe = crtc->index;
  6374. struct msm_drm_private *priv = dev->dev_private;
  6375. struct msm_kms *kms = priv->kms;
  6376. if (!kms)
  6377. return -ENXIO;
  6378. DBG("dev=%pK, crtc=%u", dev, pipe);
  6379. return vblank_ctrl_queue_work(priv, pipe, true);
  6380. }
  6381. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  6382. {
  6383. struct drm_device *dev = crtc->dev;
  6384. unsigned int pipe = crtc->index;
  6385. struct msm_drm_private *priv = dev->dev_private;
  6386. struct msm_kms *kms = priv->kms;
  6387. if (!kms)
  6388. return;
  6389. DBG("dev=%pK, crtc=%u", dev, pipe);
  6390. vblank_ctrl_queue_work(priv, pipe, false);
  6391. }
  6392. static int sde_crtc_late_register(struct drm_crtc *crtc)
  6393. {
  6394. return _sde_crtc_init_debugfs(crtc);
  6395. }
  6396. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  6397. {
  6398. _sde_crtc_destroy_debugfs(crtc);
  6399. }
  6400. static const struct drm_crtc_funcs sde_crtc_funcs = {
  6401. .set_config = drm_atomic_helper_set_config,
  6402. .destroy = sde_crtc_destroy,
  6403. .enable_vblank = sde_crtc_enable_vblank,
  6404. .disable_vblank = sde_crtc_disable_vblank,
  6405. .page_flip = drm_atomic_helper_page_flip,
  6406. .atomic_set_property = sde_crtc_atomic_set_property,
  6407. .atomic_get_property = sde_crtc_atomic_get_property,
  6408. .reset = sde_crtc_reset,
  6409. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6410. .atomic_destroy_state = sde_crtc_destroy_state,
  6411. .late_register = sde_crtc_late_register,
  6412. .early_unregister = sde_crtc_early_unregister,
  6413. };
  6414. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  6415. .set_config = drm_atomic_helper_set_config,
  6416. .destroy = sde_crtc_destroy,
  6417. .enable_vblank = sde_crtc_enable_vblank,
  6418. .disable_vblank = sde_crtc_disable_vblank,
  6419. .page_flip = drm_atomic_helper_page_flip,
  6420. .atomic_set_property = sde_crtc_atomic_set_property,
  6421. .atomic_get_property = sde_crtc_atomic_get_property,
  6422. .reset = sde_crtc_reset,
  6423. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6424. .atomic_destroy_state = sde_crtc_destroy_state,
  6425. .late_register = sde_crtc_late_register,
  6426. .early_unregister = sde_crtc_early_unregister,
  6427. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  6428. .get_vblank_counter = sde_crtc_get_vblank_counter,
  6429. };
  6430. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  6431. .mode_fixup = sde_crtc_mode_fixup,
  6432. .disable = sde_crtc_disable,
  6433. .atomic_enable = sde_crtc_enable,
  6434. .atomic_check = sde_crtc_atomic_check,
  6435. .atomic_begin = sde_crtc_atomic_begin,
  6436. .atomic_flush = sde_crtc_atomic_flush,
  6437. };
  6438. static void _sde_crtc_event_cb(struct kthread_work *work)
  6439. {
  6440. struct sde_crtc_event *event;
  6441. struct sde_crtc *sde_crtc;
  6442. unsigned long irq_flags;
  6443. if (!work) {
  6444. SDE_ERROR("invalid work item\n");
  6445. return;
  6446. }
  6447. event = container_of(work, struct sde_crtc_event, kt_work);
  6448. /* set sde_crtc to NULL for static work structures */
  6449. sde_crtc = event->sde_crtc;
  6450. if (!sde_crtc)
  6451. return;
  6452. if (event->cb_func)
  6453. event->cb_func(&sde_crtc->base, event->usr);
  6454. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6455. list_add_tail(&event->list, &sde_crtc->event_free_list);
  6456. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6457. }
  6458. int sde_crtc_event_queue(struct drm_crtc *crtc,
  6459. void (*func)(struct drm_crtc *crtc, void *usr),
  6460. void *usr, bool color_processing_event)
  6461. {
  6462. unsigned long irq_flags;
  6463. struct sde_crtc *sde_crtc;
  6464. struct msm_drm_private *priv;
  6465. struct sde_crtc_event *event = NULL;
  6466. u32 crtc_id;
  6467. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6468. SDE_ERROR("invalid parameters\n");
  6469. return -EINVAL;
  6470. }
  6471. sde_crtc = to_sde_crtc(crtc);
  6472. priv = crtc->dev->dev_private;
  6473. crtc_id = drm_crtc_index(crtc);
  6474. /*
  6475. * Obtain an event struct from the private cache. This event
  6476. * queue may be called from ISR contexts, so use a private
  6477. * cache to avoid calling any memory allocation functions.
  6478. */
  6479. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6480. if (!list_empty(&sde_crtc->event_free_list)) {
  6481. event = list_first_entry(&sde_crtc->event_free_list,
  6482. struct sde_crtc_event, list);
  6483. list_del_init(&event->list);
  6484. }
  6485. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6486. if (!event)
  6487. return -ENOMEM;
  6488. /* populate event node */
  6489. event->sde_crtc = sde_crtc;
  6490. event->cb_func = func;
  6491. event->usr = usr;
  6492. /* queue new event request */
  6493. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6494. if (color_processing_event)
  6495. kthread_queue_work(&priv->pp_event_worker,
  6496. &event->kt_work);
  6497. else
  6498. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6499. &event->kt_work);
  6500. return 0;
  6501. }
  6502. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6503. {
  6504. int i, rc = 0;
  6505. if (!sde_crtc) {
  6506. SDE_ERROR("invalid crtc\n");
  6507. return -EINVAL;
  6508. }
  6509. spin_lock_init(&sde_crtc->event_lock);
  6510. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6511. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6512. list_add_tail(&sde_crtc->event_cache[i].list,
  6513. &sde_crtc->event_free_list);
  6514. return rc;
  6515. }
  6516. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6517. enum sde_sys_cache_state state,
  6518. bool is_vidmode)
  6519. {
  6520. struct drm_plane *plane;
  6521. struct sde_crtc *sde_crtc;
  6522. struct sde_kms *sde_kms;
  6523. if (!crtc || !crtc->dev)
  6524. return;
  6525. sde_kms = _sde_crtc_get_kms(crtc);
  6526. if (!sde_kms || !sde_kms->catalog) {
  6527. SDE_ERROR("invalid params\n");
  6528. return;
  6529. }
  6530. if (!test_bit(SDE_SYS_CACHE_DISP, sde_kms->catalog->sde_sys_cache_type_map)) {
  6531. SDE_DEBUG("DISP syscache not supported\n");
  6532. return;
  6533. }
  6534. sde_crtc = to_sde_crtc(crtc);
  6535. if (sde_crtc->cache_state == state)
  6536. return;
  6537. switch (state) {
  6538. case CACHE_STATE_NORMAL:
  6539. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6540. && !is_vidmode)
  6541. return;
  6542. kthread_cancel_delayed_work_sync(
  6543. &sde_crtc->static_cache_read_work);
  6544. break;
  6545. case CACHE_STATE_FRAME_WRITE:
  6546. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6547. return;
  6548. break;
  6549. case CACHE_STATE_FRAME_READ:
  6550. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6551. return;
  6552. break;
  6553. case CACHE_STATE_DISABLED:
  6554. break;
  6555. default:
  6556. return;
  6557. }
  6558. if (test_bit(SDE_SYS_CACHE_DISP_1, sde_kms->catalog->sde_sys_cache_type_map)) {
  6559. if (state == CACHE_STATE_FRAME_WRITE)
  6560. sde_crtc->cache_type = (sde_crtc->cache_type == SDE_SYS_CACHE_DISP) ?
  6561. SDE_SYS_CACHE_DISP_1 : SDE_SYS_CACHE_DISP;
  6562. } else {
  6563. sde_crtc->cache_type = SDE_SYS_CACHE_DISP;
  6564. }
  6565. SDE_EVT32(DRMID(crtc), state, sde_crtc->cache_state, sde_crtc->cache_type);
  6566. sde_crtc->cache_state = state;
  6567. drm_atomic_crtc_for_each_plane(plane, crtc)
  6568. sde_plane_static_img_control(plane, sde_crtc->cache_state, sde_crtc->cache_type);
  6569. }
  6570. /*
  6571. * __sde_crtc_static_cache_read_work - transition to cache read
  6572. */
  6573. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6574. {
  6575. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6576. static_cache_read_work.work);
  6577. struct drm_crtc *crtc = &sde_crtc->base;
  6578. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6579. struct drm_encoder *enc, *drm_enc = NULL;
  6580. struct drm_plane *plane;
  6581. struct sde_encoder_kickoff_params params = { 0 };
  6582. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6583. return;
  6584. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6585. drm_enc = enc;
  6586. if (sde_encoder_in_clone_mode(drm_enc))
  6587. return;
  6588. }
  6589. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6590. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6591. !ctl);
  6592. return;
  6593. }
  6594. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6595. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6596. /* flush only the sys-cache enabled SSPPs */
  6597. if (ctl->ops.clear_pending_flush)
  6598. ctl->ops.clear_pending_flush(ctl);
  6599. drm_atomic_crtc_for_each_plane(plane, crtc)
  6600. sde_plane_ctl_flush(plane, ctl, true);
  6601. /* Enable clocks and IRQ and wait for VBLANK */
  6602. params.affected_displays = _sde_crtc_get_displays_affected(crtc, crtc->state);
  6603. sde_encoder_prepare_for_kickoff(drm_enc, &params);
  6604. sde_encoder_kickoff(drm_enc, false);
  6605. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6606. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6607. }
  6608. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6609. {
  6610. struct drm_device *dev;
  6611. struct msm_drm_private *priv;
  6612. struct msm_drm_thread *disp_thread;
  6613. struct sde_crtc *sde_crtc;
  6614. struct sde_crtc_state *cstate;
  6615. u32 msecs_fps = 0;
  6616. if (!crtc)
  6617. return;
  6618. dev = crtc->dev;
  6619. sde_crtc = to_sde_crtc(crtc);
  6620. cstate = to_sde_crtc_state(crtc->state);
  6621. if (!dev || !dev->dev_private || !sde_crtc)
  6622. return;
  6623. priv = dev->dev_private;
  6624. disp_thread = &priv->disp_thread[crtc->index];
  6625. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6626. return;
  6627. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6628. /* Kickoff transition to read state after next vblank */
  6629. kthread_queue_delayed_work(&disp_thread->worker,
  6630. &sde_crtc->static_cache_read_work,
  6631. msecs_to_jiffies(msecs_fps));
  6632. SDE_EVT32(DRMID(crtc), sde_crtc->cache_state, msecs_fps);
  6633. }
  6634. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6635. {
  6636. struct sde_crtc *sde_crtc;
  6637. struct sde_crtc_state *cstate;
  6638. bool cache_status;
  6639. if (!crtc || !crtc->state)
  6640. return;
  6641. sde_crtc = to_sde_crtc(crtc);
  6642. cstate = to_sde_crtc_state(crtc->state);
  6643. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6644. SDE_EVT32(DRMID(crtc), cache_status);
  6645. }
  6646. /* initialize crtc */
  6647. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6648. {
  6649. struct drm_crtc *crtc = NULL;
  6650. struct sde_crtc *sde_crtc = NULL;
  6651. struct msm_drm_private *priv = NULL;
  6652. struct sde_kms *kms = NULL;
  6653. const struct drm_crtc_funcs *crtc_funcs;
  6654. int i, rc;
  6655. priv = dev->dev_private;
  6656. kms = to_sde_kms(priv->kms);
  6657. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6658. if (!sde_crtc)
  6659. return ERR_PTR(-ENOMEM);
  6660. crtc = &sde_crtc->base;
  6661. crtc->dev = dev;
  6662. mutex_init(&sde_crtc->crtc_lock);
  6663. spin_lock_init(&sde_crtc->spin_lock);
  6664. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6665. atomic_set(&sde_crtc->frame_pending, 0);
  6666. sde_crtc->enabled = false;
  6667. sde_crtc->kickoff_in_progress = false;
  6668. /* Below parameters are for fps calculation for sysfs node */
  6669. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6670. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6671. sizeof(ktime_t), GFP_KERNEL);
  6672. if (!sde_crtc->fps_info.time_buf)
  6673. SDE_ERROR("invalid buffer\n");
  6674. else
  6675. memset(sde_crtc->fps_info.time_buf, 0,
  6676. sizeof(*(sde_crtc->fps_info.time_buf)));
  6677. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6678. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6679. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6680. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6681. list_add(&sde_crtc->frame_events[i].list,
  6682. &sde_crtc->frame_event_list);
  6683. kthread_init_work(&sde_crtc->frame_events[i].work,
  6684. sde_crtc_frame_event_work);
  6685. }
  6686. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6687. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6688. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6689. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6690. if (kms->catalog->hw_fence_rev) {
  6691. set_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6692. set_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask);
  6693. }
  6694. /* save user friendly CRTC name for later */
  6695. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6696. /* initialize event handling */
  6697. rc = _sde_crtc_init_events(sde_crtc);
  6698. if (rc) {
  6699. drm_crtc_cleanup(crtc);
  6700. kfree(sde_crtc);
  6701. return ERR_PTR(rc);
  6702. }
  6703. /* initialize output fence support */
  6704. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6705. if (IS_ERR(sde_crtc->output_fence)) {
  6706. rc = PTR_ERR(sde_crtc->output_fence);
  6707. SDE_ERROR("failed to init fence, %d\n", rc);
  6708. drm_crtc_cleanup(crtc);
  6709. kfree(sde_crtc);
  6710. return ERR_PTR(rc);
  6711. }
  6712. /* create CRTC properties */
  6713. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6714. priv->crtc_property, sde_crtc->property_data,
  6715. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6716. sizeof(struct sde_crtc_state));
  6717. sde_crtc_install_properties(crtc, kms->catalog);
  6718. /* Install color processing properties */
  6719. sde_cp_crtc_init(crtc);
  6720. sde_cp_crtc_install_properties(crtc);
  6721. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6722. sde_crtc->cur_perf.llcc_active[i] = false;
  6723. sde_crtc->new_perf.llcc_active[i] = false;
  6724. }
  6725. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6726. __sde_crtc_static_cache_read_work);
  6727. SDE_DEBUG("%s: successfully initialized crtc, hwfence_out:%d, hwfence_in:%d\n",
  6728. sde_crtc->name,
  6729. test_bit(HW_FENCE_OUT_FENCES_ENABLE, sde_crtc->hwfence_features_mask),
  6730. test_bit(HW_FENCE_IN_FENCES_ENABLE, sde_crtc->hwfence_features_mask));
  6731. return crtc;
  6732. }
  6733. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6734. {
  6735. struct sde_crtc *sde_crtc;
  6736. int rc = 0;
  6737. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6738. SDE_ERROR("invalid input param(s)\n");
  6739. rc = -EINVAL;
  6740. goto end;
  6741. }
  6742. sde_crtc = to_sde_crtc(crtc);
  6743. sde_crtc->sysfs_dev = device_create_with_groups(
  6744. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6745. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6746. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6747. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6748. PTR_ERR(sde_crtc->sysfs_dev));
  6749. if (!sde_crtc->sysfs_dev)
  6750. rc = -EINVAL;
  6751. else
  6752. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6753. goto end;
  6754. }
  6755. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6756. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6757. if (!sde_crtc->vsync_event_sf)
  6758. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6759. crtc->base.id);
  6760. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6761. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6762. if (!sde_crtc->retire_frame_event_sf)
  6763. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6764. crtc->base.id);
  6765. end:
  6766. return rc;
  6767. }
  6768. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6769. struct drm_crtc *crtc_drm, u32 event)
  6770. {
  6771. struct sde_crtc *crtc = NULL;
  6772. struct sde_crtc_irq_info *node;
  6773. unsigned long flags;
  6774. bool found = false;
  6775. int ret, i = 0;
  6776. bool add_event = false;
  6777. crtc = to_sde_crtc(crtc_drm);
  6778. spin_lock_irqsave(&crtc->spin_lock, flags);
  6779. list_for_each_entry(node, &crtc->user_event_list, list) {
  6780. if (node->event == event) {
  6781. found = true;
  6782. break;
  6783. }
  6784. }
  6785. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6786. /* event already enabled */
  6787. if (found)
  6788. return 0;
  6789. node = NULL;
  6790. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6791. if (custom_events[i].event == event &&
  6792. custom_events[i].func) {
  6793. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6794. if (!node)
  6795. return -ENOMEM;
  6796. INIT_LIST_HEAD(&node->list);
  6797. INIT_LIST_HEAD(&node->irq.list);
  6798. node->func = custom_events[i].func;
  6799. node->event = event;
  6800. node->state = IRQ_NOINIT;
  6801. spin_lock_init(&node->state_lock);
  6802. break;
  6803. }
  6804. }
  6805. if (!node) {
  6806. SDE_ERROR("unsupported event %x\n", event);
  6807. return -EINVAL;
  6808. }
  6809. ret = 0;
  6810. if (crtc_drm->enabled) {
  6811. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6812. if (ret < 0) {
  6813. SDE_ERROR("failed to enable power resource %d\n", ret);
  6814. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6815. kfree(node);
  6816. return ret;
  6817. }
  6818. INIT_LIST_HEAD(&node->irq.list);
  6819. mutex_lock(&crtc->crtc_lock);
  6820. ret = node->func(crtc_drm, true, &node->irq);
  6821. if (!ret) {
  6822. spin_lock_irqsave(&crtc->spin_lock, flags);
  6823. list_add_tail(&node->list, &crtc->user_event_list);
  6824. add_event = true;
  6825. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6826. }
  6827. mutex_unlock(&crtc->crtc_lock);
  6828. pm_runtime_put_sync(crtc_drm->dev->dev);
  6829. }
  6830. if (add_event)
  6831. return 0;
  6832. if (!ret) {
  6833. spin_lock_irqsave(&crtc->spin_lock, flags);
  6834. list_add_tail(&node->list, &crtc->user_event_list);
  6835. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6836. } else {
  6837. kfree(node);
  6838. }
  6839. return ret;
  6840. }
  6841. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6842. struct drm_crtc *crtc_drm, u32 event)
  6843. {
  6844. struct sde_crtc *crtc = NULL;
  6845. struct sde_crtc_irq_info *node = NULL;
  6846. unsigned long flags;
  6847. bool found = false;
  6848. int ret;
  6849. crtc = to_sde_crtc(crtc_drm);
  6850. spin_lock_irqsave(&crtc->spin_lock, flags);
  6851. list_for_each_entry(node, &crtc->user_event_list, list) {
  6852. if (node->event == event) {
  6853. list_del_init(&node->list);
  6854. found = true;
  6855. break;
  6856. }
  6857. }
  6858. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6859. /* event already disabled */
  6860. if (!found)
  6861. return 0;
  6862. /**
  6863. * crtc is disabled interrupts are cleared remove from the list,
  6864. * no need to disable/de-register.
  6865. */
  6866. if (!crtc_drm->enabled) {
  6867. kfree(node);
  6868. return 0;
  6869. }
  6870. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6871. if (ret < 0) {
  6872. SDE_ERROR("failed to enable power resource %d\n", ret);
  6873. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6874. kfree(node);
  6875. return ret;
  6876. }
  6877. ret = node->func(crtc_drm, false, &node->irq);
  6878. if (ret) {
  6879. spin_lock_irqsave(&crtc->spin_lock, flags);
  6880. list_add_tail(&node->list, &crtc->user_event_list);
  6881. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6882. } else {
  6883. kfree(node);
  6884. }
  6885. pm_runtime_put_sync(crtc_drm->dev->dev);
  6886. return ret;
  6887. }
  6888. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6889. struct drm_crtc *crtc_drm, u32 event, bool en)
  6890. {
  6891. struct sde_crtc *crtc = NULL;
  6892. int ret;
  6893. crtc = to_sde_crtc(crtc_drm);
  6894. if (!crtc || !kms || !kms->dev) {
  6895. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6896. kms, ((kms) ? (kms->dev) : NULL));
  6897. return -EINVAL;
  6898. }
  6899. if (en)
  6900. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6901. else
  6902. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6903. return ret;
  6904. }
  6905. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6906. bool en, struct sde_irq_callback *irq)
  6907. {
  6908. return 0;
  6909. }
  6910. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6911. struct sde_irq_callback *noirq)
  6912. {
  6913. /*
  6914. * IRQ object noirq is not being used here since there is
  6915. * no crtc irq from pm event.
  6916. */
  6917. return 0;
  6918. }
  6919. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6920. bool en, struct sde_irq_callback *irq)
  6921. {
  6922. return 0;
  6923. }
  6924. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6925. bool en, struct sde_irq_callback *irq)
  6926. {
  6927. return 0;
  6928. }
  6929. static int sde_crtc_opr_event_handler(struct drm_crtc *crtc_drm,
  6930. bool en, struct sde_irq_callback *irq)
  6931. {
  6932. struct sde_crtc *sde_crtc;
  6933. sde_crtc = to_sde_crtc(crtc_drm);
  6934. if (!sde_crtc)
  6935. return -EINVAL;
  6936. sde_crtc->opr_event_notify_enabled = en;
  6937. return 0;
  6938. }
  6939. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  6940. bool en, struct sde_irq_callback *irq)
  6941. {
  6942. return 0;
  6943. }
  6944. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  6945. bool en, struct sde_irq_callback *irq)
  6946. {
  6947. return 0;
  6948. }
  6949. /**
  6950. * sde_crtc_update_cont_splash_settings - update mixer settings
  6951. * and initial clk during device bootup for cont_splash use case
  6952. * @crtc: Pointer to drm crtc structure
  6953. */
  6954. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6955. {
  6956. struct sde_kms *kms = NULL;
  6957. struct msm_drm_private *priv;
  6958. struct sde_crtc *sde_crtc;
  6959. u64 rate;
  6960. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6961. SDE_ERROR("invalid crtc\n");
  6962. return;
  6963. }
  6964. priv = crtc->dev->dev_private;
  6965. kms = to_sde_kms(priv->kms);
  6966. if (!kms || !kms->catalog) {
  6967. SDE_ERROR("invalid parameters\n");
  6968. return;
  6969. }
  6970. _sde_crtc_setup_mixers(crtc);
  6971. sde_cp_crtc_refresh_status_properties(crtc);
  6972. crtc->enabled = true;
  6973. /* update core clk value for initial state with cont-splash */
  6974. sde_crtc = to_sde_crtc(crtc);
  6975. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6976. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6977. rate : kms->perf.max_core_clk_rate;
  6978. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6979. }
  6980. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6981. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6982. {
  6983. struct sde_lm_cfg *lm;
  6984. char feature_name[256];
  6985. u32 version;
  6986. if (!catalog->mixer_count)
  6987. return;
  6988. lm = &catalog->mixer[0];
  6989. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6990. return;
  6991. version = lm->sblk->nlayer.version >> 16;
  6992. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6993. switch (version) {
  6994. case 1:
  6995. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6996. msm_property_install_volatile_range(&sde_crtc->property_info,
  6997. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6998. break;
  6999. default:
  7000. SDE_ERROR("unsupported noise layer version %d\n", version);
  7001. break;
  7002. }
  7003. }
  7004. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  7005. struct sde_crtc_state *cstate,
  7006. void __user *usr_ptr)
  7007. {
  7008. int ret;
  7009. if (!sde_crtc || !cstate) {
  7010. SDE_ERROR("invalid sde_crtc/state\n");
  7011. return -EINVAL;
  7012. }
  7013. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  7014. if (!usr_ptr) {
  7015. SDE_DEBUG("noise layer removed\n");
  7016. cstate->noise_layer_en = false;
  7017. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7018. return 0;
  7019. }
  7020. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  7021. sizeof(cstate->layer_cfg));
  7022. if (ret) {
  7023. SDE_ERROR("failed to copy noise layer %d\n", ret);
  7024. return -EFAULT;
  7025. }
  7026. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  7027. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  7028. !cstate->layer_cfg.attn_factor ||
  7029. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  7030. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  7031. !cstate->layer_cfg.alpha_noise ||
  7032. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  7033. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  7034. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  7035. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  7036. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  7037. return -EINVAL;
  7038. }
  7039. cstate->noise_layer_en = true;
  7040. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7041. return 0;
  7042. }
  7043. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  7044. struct drm_crtc_state *state)
  7045. {
  7046. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  7047. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  7048. struct sde_hw_mixer *lm;
  7049. int i;
  7050. struct sde_hw_noise_layer_cfg cfg;
  7051. struct sde_kms *kms;
  7052. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  7053. return;
  7054. kms = _sde_crtc_get_kms(crtc);
  7055. if (!kms || !kms->catalog) {
  7056. SDE_ERROR("Invalid kms\n");
  7057. return;
  7058. }
  7059. cfg.flags = cstate->layer_cfg.flags;
  7060. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  7061. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  7062. cfg.strength = cstate->layer_cfg.strength;
  7063. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  7064. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  7065. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  7066. } else {
  7067. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  7068. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  7069. }
  7070. for (i = 0; i < scrtc->num_mixers; i++) {
  7071. lm = scrtc->mixers[i].hw_lm;
  7072. if (!lm->ops.setup_noise_layer)
  7073. break;
  7074. if (!cstate->noise_layer_en)
  7075. lm->ops.setup_noise_layer(lm, NULL);
  7076. else
  7077. lm->ops.setup_noise_layer(lm, &cfg);
  7078. }
  7079. if (!cstate->noise_layer_en)
  7080. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  7081. }
  7082. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  7083. {
  7084. sde_cp_disable_features(crtc);
  7085. }
  7086. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  7087. {
  7088. uint32_t val = 1;
  7089. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  7090. }
  7091. void sde_crtc_calc_vpadding_param(struct drm_crtc_state *state, u32 crtc_y, uint32_t crtc_h,
  7092. u32 *padding_y, u32 *padding_start, u32 *padding_height)
  7093. {
  7094. struct sde_kms *kms;
  7095. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  7096. u32 y_remain, y_start, y_end;
  7097. u32 m, n;
  7098. kms = _sde_crtc_get_kms(state->crtc);
  7099. if (!kms || !kms->catalog) {
  7100. SDE_ERROR("invalid kms or catalog\n");
  7101. return;
  7102. }
  7103. if (!kms->catalog->has_line_insertion)
  7104. return;
  7105. if (!cstate->line_insertion.padding_active) {
  7106. SDE_ERROR("zero padding active value\n");
  7107. return;
  7108. }
  7109. /*
  7110. * Computation logic to add number of dummy and active line at
  7111. * precise position on display
  7112. */
  7113. m = cstate->line_insertion.padding_active;
  7114. n = m + cstate->line_insertion.padding_dummy;
  7115. if (m == 0)
  7116. return;
  7117. y_remain = crtc_y % m;
  7118. y_start = y_remain + crtc_y / m * n;
  7119. y_end = (((crtc_y + crtc_h - 1) / m) * n) + ((crtc_y + crtc_h - 1) % m);
  7120. *padding_y = y_start;
  7121. *padding_start = m - y_remain;
  7122. *padding_height = y_end - y_start + 1;
  7123. SDE_EVT32(DRMID(cstate->base.crtc), y_remain, y_start, y_end, *padding_y, *padding_start,
  7124. *padding_height);
  7125. SDE_DEBUG("crtc:%d padding_y:%d padding_start:%d padding_height:%d\n",
  7126. DRMID(cstate->base.crtc), *padding_y, *padding_start, *padding_height);
  7127. }