sde_encoder.c 168 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include <drm/drm_edid.h>
  30. #include "sde_hwio.h"
  31. #include "sde_hw_catalog.h"
  32. #include "sde_hw_intf.h"
  33. #include "sde_hw_ctl.h"
  34. #include "sde_formats.h"
  35. #include "sde_encoder.h"
  36. #include "sde_encoder_phys.h"
  37. #include "sde_hw_dsc.h"
  38. #include "sde_hw_vdc.h"
  39. #include "sde_crtc.h"
  40. #include "sde_trace.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_hw_top.h"
  43. #include "sde_hw_qdss.h"
  44. #include "sde_encoder_dce.h"
  45. #include "sde_vm.h"
  46. #include "sde_fence.h"
  47. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  50. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  51. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  57. (p) ? (p)->parent->base.id : -1, \
  58. (p) ? (p)->intf_idx - INTF_0 : -1, \
  59. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  60. ##__VA_ARGS__)
  61. #define SEC_TO_MILLI_SEC 1000
  62. #define MISR_BUFF_SIZE 256
  63. #define IDLE_SHORT_TIMEOUT 1
  64. #define EVT_TIME_OUT_SPLIT 2
  65. /* worst case poll time for delay_kickoff to be cleared */
  66. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  67. /* Maximum number of VSYNC wait attempts for RSC state transition */
  68. #define MAX_RSC_WAIT 5
  69. #define IS_ROI_UPDATED(a, b) (a.x1 != b.x1 || a.x2 != b.x2 || \
  70. a.y1 != b.y1 || a.y2 != b.y2)
  71. /**
  72. * enum sde_enc_rc_events - events for resource control state machine
  73. * @SDE_ENC_RC_EVENT_KICKOFF:
  74. * This event happens at NORMAL priority.
  75. * Event that signals the start of the transfer. When this event is
  76. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  77. * Regardless of the previous state, the resource should be in ON state
  78. * at the end of this event. At the end of this event, a delayed work is
  79. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  80. * ktime.
  81. * @SDE_ENC_RC_EVENT_PRE_STOP:
  82. * This event happens at NORMAL priority.
  83. * This event, when received during the ON state, set RSC to IDLE, and
  84. * and leave the RC STATE in the PRE_OFF state.
  85. * It should be followed by the STOP event as part of encoder disable.
  86. * If received during IDLE or OFF states, it will do nothing.
  87. * @SDE_ENC_RC_EVENT_STOP:
  88. * This event happens at NORMAL priority.
  89. * When this event is received, disable all the MDP/DSI core clocks, and
  90. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  91. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  92. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  93. * Resource state should be in OFF at the end of the event.
  94. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there is a seamless mode switch is in prgoress. A
  97. * client needs to leave clocks ON to reduce the mode switch latency.
  98. * @SDE_ENC_RC_EVENT_POST_MODESET:
  99. * This event happens at NORMAL priority from a work item.
  100. * Event signals that seamless mode switch is complete and resources are
  101. * acquired. Clients wants to update the rsc with new vtotal and update
  102. * pm_qos vote.
  103. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  104. * This event happens at NORMAL priority from a work item.
  105. * Event signals that there were no frame updates for
  106. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  107. * and request RSC with IDLE state and change the resource state to IDLE.
  108. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  109. * This event is triggered from the input event thread when touch event is
  110. * received from the input device. On receiving this event,
  111. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  112. clocks and enable RSC.
  113. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  114. * off work since a new commit is imminent.
  115. */
  116. enum sde_enc_rc_events {
  117. SDE_ENC_RC_EVENT_KICKOFF = 1,
  118. SDE_ENC_RC_EVENT_PRE_STOP,
  119. SDE_ENC_RC_EVENT_STOP,
  120. SDE_ENC_RC_EVENT_PRE_MODESET,
  121. SDE_ENC_RC_EVENT_POST_MODESET,
  122. SDE_ENC_RC_EVENT_ENTER_IDLE,
  123. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  124. };
  125. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  126. {
  127. struct sde_encoder_virt *sde_enc;
  128. int i;
  129. sde_enc = to_sde_encoder_virt(drm_enc);
  130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  132. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable &&
  133. phys->split_role != ENC_ROLE_SLAVE) {
  134. if (enable)
  135. SDE_EVT32(DRMID(drm_enc), enable);
  136. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  137. }
  138. }
  139. }
  140. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  141. {
  142. struct sde_encoder_virt *sde_enc;
  143. struct sde_encoder_phys *cur_master;
  144. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  145. ktime_t tvblank, cur_time;
  146. struct intf_status intf_status = {0};
  147. unsigned long features;
  148. u32 fps;
  149. bool is_cmd, is_vid;
  150. sde_enc = to_sde_encoder_virt(drm_enc);
  151. cur_master = sde_enc->cur_master;
  152. fps = sde_encoder_get_fps(drm_enc);
  153. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  154. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  155. if (!cur_master || !cur_master->hw_intf || !fps
  156. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  157. return 0;
  158. features = cur_master->hw_intf->cap->features;
  159. /*
  160. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  161. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  162. * at panel vsync and not at MDP VSYNC
  163. */
  164. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  165. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  166. if (intf_status.is_prog_fetch_en)
  167. return 0;
  168. }
  169. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  170. qtmr_counter = arch_timer_read_counter();
  171. cur_time = ktime_get_ns();
  172. /* check for counter rollover between the two timestamps [56 bits] */
  173. if (qtmr_counter < vsync_counter) {
  174. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  175. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  176. qtmr_counter >> 32, qtmr_counter, hw_diff,
  177. fps, SDE_EVTLOG_FUNC_CASE1);
  178. } else {
  179. hw_diff = qtmr_counter - vsync_counter;
  180. }
  181. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  182. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  183. /* avoid setting timestamp, if diff is more than one vsync */
  184. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  185. tvblank = 0;
  186. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  187. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  188. fps, SDE_EVTLOG_ERROR);
  189. } else {
  190. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  191. }
  192. SDE_DEBUG_ENC(sde_enc,
  193. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  194. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  195. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  196. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  197. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  198. return tvblank;
  199. }
  200. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  201. {
  202. bool clone_mode;
  203. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  204. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  205. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  206. return;
  207. /*
  208. * clone mode is the only scenario where we want to enable software override
  209. * of fal10 veto.
  210. */
  211. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  212. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  213. if (clone_mode && veto) {
  214. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  215. sde_enc->fal10_veto_override = true;
  216. } else if (sde_enc->fal10_veto_override && !veto) {
  217. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  218. sde_enc->fal10_veto_override = false;
  219. }
  220. }
  221. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  222. {
  223. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  224. struct msm_drm_private *priv;
  225. struct sde_kms *sde_kms;
  226. struct device *cpu_dev;
  227. struct cpumask *cpu_mask = NULL;
  228. int cpu = 0;
  229. u32 cpu_dma_latency;
  230. priv = drm_enc->dev->dev_private;
  231. sde_kms = to_sde_kms(priv->kms);
  232. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  233. return;
  234. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  235. cpumask_clear(&sde_enc->valid_cpu_mask);
  236. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  237. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  238. if (!cpu_mask &&
  239. sde_encoder_check_curr_mode(drm_enc,
  240. MSM_DISPLAY_CMD_MODE))
  241. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  242. if (!cpu_mask)
  243. return;
  244. for_each_cpu(cpu, cpu_mask) {
  245. cpu_dev = get_cpu_device(cpu);
  246. if (!cpu_dev) {
  247. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  248. cpu);
  249. return;
  250. }
  251. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  252. dev_pm_qos_add_request(cpu_dev,
  253. &sde_enc->pm_qos_cpu_req[cpu],
  254. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  255. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  256. }
  257. }
  258. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  259. {
  260. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  261. struct device *cpu_dev;
  262. int cpu = 0;
  263. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  264. cpu_dev = get_cpu_device(cpu);
  265. if (!cpu_dev) {
  266. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  267. cpu);
  268. continue;
  269. }
  270. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  271. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  272. }
  273. cpumask_clear(&sde_enc->valid_cpu_mask);
  274. }
  275. static bool _sde_encoder_is_autorefresh_enabled(
  276. struct sde_encoder_virt *sde_enc)
  277. {
  278. struct drm_connector *drm_conn;
  279. if (!sde_enc->cur_master ||
  280. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  281. return false;
  282. drm_conn = sde_enc->cur_master->connector;
  283. if (!drm_conn || !drm_conn->state)
  284. return false;
  285. return sde_connector_get_property(drm_conn->state,
  286. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  287. }
  288. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  289. struct sde_hw_qdss *hw_qdss,
  290. struct sde_encoder_phys *phys, bool enable)
  291. {
  292. if (sde_enc->qdss_status == enable)
  293. return;
  294. sde_enc->qdss_status = enable;
  295. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  296. sde_enc->qdss_status);
  297. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  298. }
  299. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  300. s64 timeout_ms, struct sde_encoder_wait_info *info)
  301. {
  302. int rc = 0;
  303. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  304. ktime_t cur_ktime;
  305. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  306. u32 curr_atomic_cnt = atomic_read(info->atomic_cnt);
  307. do {
  308. rc = wait_event_timeout(*(info->wq),
  309. atomic_read(info->atomic_cnt) == info->count_check,
  310. wait_time_jiffies);
  311. cur_ktime = ktime_get();
  312. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  313. timeout_ms, atomic_read(info->atomic_cnt),
  314. info->count_check);
  315. /* Make an early exit if the condition is already satisfied */
  316. if ((atomic_read(info->atomic_cnt) < info->count_check) &&
  317. (info->count_check < curr_atomic_cnt)) {
  318. rc = true;
  319. break;
  320. }
  321. /* If we timed out, counter is valid and time is less, wait again */
  322. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  323. (rc == 0) &&
  324. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  325. return rc;
  326. }
  327. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  328. {
  329. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  330. return sde_enc &&
  331. (sde_enc->disp_info.display_type ==
  332. SDE_CONNECTOR_PRIMARY);
  333. }
  334. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  335. {
  336. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  337. return sde_enc &&
  338. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  339. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  340. }
  341. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  342. {
  343. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  344. return sde_enc &&
  345. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  346. }
  347. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  348. {
  349. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  350. return sde_enc && sde_enc->cur_master &&
  351. sde_enc->cur_master->cont_splash_enabled;
  352. }
  353. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  354. enum sde_intr_idx intr_idx)
  355. {
  356. SDE_EVT32(DRMID(phys_enc->parent),
  357. phys_enc->intf_idx - INTF_0,
  358. phys_enc->hw_pp->idx - PINGPONG_0,
  359. intr_idx);
  360. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  361. if (phys_enc->parent_ops.handle_frame_done)
  362. phys_enc->parent_ops.handle_frame_done(
  363. phys_enc->parent, phys_enc,
  364. SDE_ENCODER_FRAME_EVENT_ERROR);
  365. }
  366. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  367. enum sde_intr_idx intr_idx,
  368. struct sde_encoder_wait_info *wait_info)
  369. {
  370. struct sde_encoder_irq *irq;
  371. u32 irq_status;
  372. int ret, i;
  373. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  374. SDE_ERROR("invalid params\n");
  375. return -EINVAL;
  376. }
  377. irq = &phys_enc->irq[intr_idx];
  378. /* note: do master / slave checking outside */
  379. /* return EWOULDBLOCK since we know the wait isn't necessary */
  380. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  381. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  382. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  383. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  384. return -EWOULDBLOCK;
  385. }
  386. if (irq->irq_idx < 0) {
  387. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  388. irq->name, irq->hw_idx);
  389. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  390. irq->irq_idx);
  391. return 0;
  392. }
  393. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  394. atomic_read(wait_info->atomic_cnt));
  395. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  396. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  397. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  398. /*
  399. * Some module X may disable interrupt for longer duration
  400. * and it may trigger all interrupts including timer interrupt
  401. * when module X again enable the interrupt.
  402. * That may cause interrupt wait timeout API in this API.
  403. * It is handled by split the wait timer in two halves.
  404. */
  405. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  406. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  407. irq->hw_idx,
  408. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  409. wait_info);
  410. if (ret)
  411. break;
  412. }
  413. if (ret <= 0) {
  414. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  415. irq->irq_idx, true);
  416. if (irq_status) {
  417. unsigned long flags;
  418. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  419. irq->hw_idx, irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  420. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE1);
  421. SDE_DEBUG_PHYS(phys_enc, "done but irq %d not triggered\n", irq->irq_idx);
  422. local_irq_save(flags);
  423. irq->cb.func(phys_enc, irq->irq_idx);
  424. local_irq_restore(flags);
  425. ret = 0;
  426. } else {
  427. ret = -ETIMEDOUT;
  428. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  429. irq->hw_idx, irq->irq_idx,
  430. phys_enc->hw_pp->idx - PINGPONG_0,
  431. atomic_read(wait_info->atomic_cnt), irq_status,
  432. SDE_EVTLOG_ERROR);
  433. }
  434. } else {
  435. ret = 0;
  436. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  437. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  438. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_CASE2);
  439. }
  440. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  441. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  442. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  443. return ret;
  444. }
  445. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  446. enum sde_intr_idx intr_idx)
  447. {
  448. struct sde_encoder_irq *irq;
  449. int ret = 0;
  450. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  451. SDE_ERROR("invalid params\n");
  452. return -EINVAL;
  453. }
  454. irq = &phys_enc->irq[intr_idx];
  455. if (irq->irq_idx >= 0) {
  456. SDE_DEBUG_PHYS(phys_enc,
  457. "skipping already registered irq %s type %d\n",
  458. irq->name, irq->intr_type);
  459. return 0;
  460. }
  461. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  462. irq->intr_type, irq->hw_idx);
  463. if (irq->irq_idx < 0) {
  464. SDE_ERROR_PHYS(phys_enc,
  465. "failed to lookup IRQ index for %s type:%d\n",
  466. irq->name, irq->intr_type);
  467. return -EINVAL;
  468. }
  469. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  470. &irq->cb);
  471. if (ret) {
  472. SDE_ERROR_PHYS(phys_enc,
  473. "failed to register IRQ callback for %s\n",
  474. irq->name);
  475. irq->irq_idx = -EINVAL;
  476. return ret;
  477. }
  478. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  479. if (ret) {
  480. SDE_ERROR_PHYS(phys_enc,
  481. "enable IRQ for intr:%s failed, irq_idx %d\n",
  482. irq->name, irq->irq_idx);
  483. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  484. irq->irq_idx, &irq->cb);
  485. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  486. irq->irq_idx, SDE_EVTLOG_ERROR);
  487. irq->irq_idx = -EINVAL;
  488. return ret;
  489. }
  490. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  491. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  492. irq->name, irq->irq_idx);
  493. return ret;
  494. }
  495. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  496. enum sde_intr_idx intr_idx)
  497. {
  498. struct sde_encoder_irq *irq;
  499. int ret;
  500. if (!phys_enc) {
  501. SDE_ERROR("invalid encoder\n");
  502. return -EINVAL;
  503. }
  504. irq = &phys_enc->irq[intr_idx];
  505. /* silently skip irqs that weren't registered */
  506. if (irq->irq_idx < 0) {
  507. SDE_ERROR(
  508. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  509. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  510. irq->irq_idx);
  511. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  512. irq->irq_idx, SDE_EVTLOG_ERROR);
  513. return 0;
  514. }
  515. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  516. if (ret)
  517. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  518. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  519. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  520. &irq->cb);
  521. if (ret)
  522. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  523. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  524. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  525. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  526. irq->irq_idx = -EINVAL;
  527. return 0;
  528. }
  529. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  530. struct sde_encoder_hw_resources *hw_res,
  531. struct drm_connector_state *conn_state)
  532. {
  533. struct sde_encoder_virt *sde_enc = NULL;
  534. int ret, i = 0;
  535. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  536. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  537. -EINVAL, !drm_enc, !hw_res, !conn_state,
  538. hw_res ? !hw_res->comp_info : 0);
  539. return;
  540. }
  541. sde_enc = to_sde_encoder_virt(drm_enc);
  542. SDE_DEBUG_ENC(sde_enc, "\n");
  543. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  544. hw_res->display_type = sde_enc->disp_info.display_type;
  545. /* Query resources used by phys encs, expected to be without overlap */
  546. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  547. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  548. if (phys && phys->ops.get_hw_resources)
  549. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  550. }
  551. /*
  552. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  553. * called from atomic_check phase. Use the below API to get mode
  554. * information of the temporary conn_state passed
  555. */
  556. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  557. if (ret)
  558. SDE_ERROR("failed to get topology ret %d\n", ret);
  559. ret = sde_connector_state_get_compression_info(conn_state,
  560. hw_res->comp_info);
  561. if (ret)
  562. SDE_ERROR("failed to get compression info ret %d\n", ret);
  563. }
  564. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  565. {
  566. struct sde_encoder_virt *sde_enc = NULL;
  567. int i = 0;
  568. unsigned int num_encs;
  569. if (!drm_enc) {
  570. SDE_ERROR("invalid encoder\n");
  571. return;
  572. }
  573. sde_enc = to_sde_encoder_virt(drm_enc);
  574. SDE_DEBUG_ENC(sde_enc, "\n");
  575. num_encs = sde_enc->num_phys_encs;
  576. mutex_lock(&sde_enc->enc_lock);
  577. sde_rsc_client_destroy(sde_enc->rsc_client);
  578. for (i = 0; i < num_encs; i++) {
  579. struct sde_encoder_phys *phys;
  580. phys = sde_enc->phys_vid_encs[i];
  581. if (phys && phys->ops.destroy) {
  582. phys->ops.destroy(phys);
  583. --sde_enc->num_phys_encs;
  584. sde_enc->phys_vid_encs[i] = NULL;
  585. }
  586. phys = sde_enc->phys_cmd_encs[i];
  587. if (phys && phys->ops.destroy) {
  588. phys->ops.destroy(phys);
  589. --sde_enc->num_phys_encs;
  590. sde_enc->phys_cmd_encs[i] = NULL;
  591. }
  592. phys = sde_enc->phys_encs[i];
  593. if (phys && phys->ops.destroy) {
  594. phys->ops.destroy(phys);
  595. --sde_enc->num_phys_encs;
  596. sde_enc->phys_encs[i] = NULL;
  597. }
  598. }
  599. if (sde_enc->num_phys_encs)
  600. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  601. sde_enc->num_phys_encs);
  602. sde_enc->num_phys_encs = 0;
  603. mutex_unlock(&sde_enc->enc_lock);
  604. drm_encoder_cleanup(drm_enc);
  605. mutex_destroy(&sde_enc->enc_lock);
  606. kfree(sde_enc->input_handler);
  607. sde_enc->input_handler = NULL;
  608. kfree(sde_enc);
  609. }
  610. void sde_encoder_helper_update_intf_cfg(
  611. struct sde_encoder_phys *phys_enc)
  612. {
  613. struct sde_encoder_virt *sde_enc;
  614. struct sde_hw_intf_cfg_v1 *intf_cfg;
  615. enum sde_3d_blend_mode mode_3d;
  616. if (!phys_enc || !phys_enc->hw_pp) {
  617. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  618. return;
  619. }
  620. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  621. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  622. SDE_DEBUG_ENC(sde_enc,
  623. "intf_cfg updated for %d at idx %d\n",
  624. phys_enc->intf_idx,
  625. intf_cfg->intf_count);
  626. /* setup interface configuration */
  627. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  628. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  629. return;
  630. }
  631. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  632. if (phys_enc == sde_enc->cur_master) {
  633. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  634. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  635. else
  636. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  637. }
  638. /* configure this interface as master for split display */
  639. if (phys_enc->split_role == ENC_ROLE_MASTER)
  640. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  641. /* setup which pp blk will connect to this intf */
  642. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  643. phys_enc->hw_intf->ops.bind_pingpong_blk(
  644. phys_enc->hw_intf,
  645. true,
  646. phys_enc->hw_pp->idx);
  647. /*setup merge_3d configuration */
  648. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  649. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  650. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  651. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  652. phys_enc->hw_pp->merge_3d->idx;
  653. if (phys_enc->hw_pp->ops.setup_3d_mode)
  654. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  655. mode_3d);
  656. }
  657. void sde_encoder_helper_split_config(
  658. struct sde_encoder_phys *phys_enc,
  659. enum sde_intf interface)
  660. {
  661. struct sde_encoder_virt *sde_enc;
  662. struct split_pipe_cfg *cfg;
  663. struct sde_hw_mdp *hw_mdptop;
  664. enum sde_rm_topology_name topology;
  665. struct msm_display_info *disp_info;
  666. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  667. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  668. return;
  669. }
  670. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  671. hw_mdptop = phys_enc->hw_mdptop;
  672. disp_info = &sde_enc->disp_info;
  673. cfg = &phys_enc->hw_intf->cfg;
  674. memset(cfg, 0, sizeof(*cfg));
  675. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  676. return;
  677. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  678. cfg->split_link_en = true;
  679. /**
  680. * disable split modes since encoder will be operating in as the only
  681. * encoder, either for the entire use case in the case of, for example,
  682. * single DSI, or for this frame in the case of left/right only partial
  683. * update.
  684. */
  685. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  686. if (hw_mdptop->ops.setup_split_pipe)
  687. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  688. if (hw_mdptop->ops.setup_pp_split)
  689. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  690. return;
  691. }
  692. cfg->en = true;
  693. cfg->mode = phys_enc->intf_mode;
  694. cfg->intf = interface;
  695. if (cfg->en && phys_enc->ops.needs_single_flush &&
  696. phys_enc->ops.needs_single_flush(phys_enc))
  697. cfg->split_flush_en = true;
  698. topology = sde_connector_get_topology_name(phys_enc->connector);
  699. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  700. cfg->pp_split_slave = cfg->intf;
  701. else
  702. cfg->pp_split_slave = INTF_MAX;
  703. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  704. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  705. if (hw_mdptop->ops.setup_split_pipe)
  706. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  707. } else if (sde_enc->hw_pp[0]) {
  708. /*
  709. * slave encoder
  710. * - determine split index from master index,
  711. * assume master is first pp
  712. */
  713. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  714. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  715. cfg->pp_split_index);
  716. if (hw_mdptop->ops.setup_pp_split)
  717. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  718. }
  719. }
  720. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  721. {
  722. struct sde_encoder_virt *sde_enc;
  723. int i = 0;
  724. if (!drm_enc)
  725. return false;
  726. sde_enc = to_sde_encoder_virt(drm_enc);
  727. if (!sde_enc)
  728. return false;
  729. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  730. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  731. if (phys && phys->in_clone_mode)
  732. return true;
  733. }
  734. return false;
  735. }
  736. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  737. struct drm_crtc *crtc)
  738. {
  739. struct sde_encoder_virt *sde_enc;
  740. int i;
  741. if (!drm_enc)
  742. return false;
  743. sde_enc = to_sde_encoder_virt(drm_enc);
  744. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  745. return false;
  746. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  747. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  748. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  749. return true;
  750. }
  751. return false;
  752. }
  753. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  754. struct drm_crtc_state *crtc_state)
  755. {
  756. struct sde_encoder_virt *sde_enc;
  757. struct sde_crtc_state *sde_crtc_state;
  758. int i = 0;
  759. if (!drm_enc || !crtc_state) {
  760. SDE_DEBUG("invalid params\n");
  761. return;
  762. }
  763. sde_enc = to_sde_encoder_virt(drm_enc);
  764. sde_crtc_state = to_sde_crtc_state(crtc_state);
  765. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  766. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  767. return;
  768. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  769. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  770. if (phys) {
  771. phys->in_clone_mode = true;
  772. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  773. }
  774. }
  775. sde_crtc_state->cached_cwb_enc_mask = sde_crtc_state->cwb_enc_mask;
  776. sde_crtc_state->cwb_enc_mask = 0;
  777. }
  778. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  779. struct drm_crtc_state *crtc_state,
  780. struct drm_connector_state *conn_state)
  781. {
  782. const struct drm_display_mode *mode;
  783. struct drm_display_mode *adj_mode;
  784. int i = 0;
  785. int ret = 0;
  786. mode = &crtc_state->mode;
  787. adj_mode = &crtc_state->adjusted_mode;
  788. /* perform atomic check on the first physical encoder (master) */
  789. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  790. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  791. if (phys && phys->ops.atomic_check)
  792. ret = phys->ops.atomic_check(phys, crtc_state,
  793. conn_state);
  794. else if (phys && phys->ops.mode_fixup)
  795. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  796. ret = -EINVAL;
  797. if (ret) {
  798. SDE_ERROR_ENC(sde_enc,
  799. "mode unsupported, phys idx %d\n", i);
  800. break;
  801. }
  802. }
  803. return ret;
  804. }
  805. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  806. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  807. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  808. {
  809. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  810. int ret = 0;
  811. if (crtc_state->mode_changed || crtc_state->active_changed) {
  812. struct sde_rect mode_roi, roi;
  813. u32 width, height;
  814. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  815. mode_roi.x = 0;
  816. mode_roi.y = 0;
  817. mode_roi.w = width;
  818. mode_roi.h = height;
  819. if (sde_conn_state->rois.num_rects) {
  820. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  821. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  822. SDE_ERROR_ENC(sde_enc,
  823. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  824. roi.x, roi.y, roi.w, roi.h);
  825. ret = -EINVAL;
  826. }
  827. }
  828. if (sde_crtc_state->user_roi_list.num_rects) {
  829. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  830. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  831. SDE_ERROR_ENC(sde_enc,
  832. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  833. roi.x, roi.y, roi.w, roi.h);
  834. ret = -EINVAL;
  835. }
  836. }
  837. }
  838. return ret;
  839. }
  840. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  841. struct drm_crtc_state *crtc_state,
  842. struct drm_connector_state *conn_state,
  843. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  844. struct sde_connector *sde_conn,
  845. struct sde_connector_state *sde_conn_state)
  846. {
  847. int ret = 0;
  848. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  849. struct msm_sub_mode sub_mode;
  850. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  851. struct msm_display_topology *topology = NULL;
  852. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  853. CONNECTOR_PROP_DSC_MODE);
  854. ret = sde_connector_get_mode_info(&sde_conn->base,
  855. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  856. if (ret) {
  857. SDE_ERROR_ENC(sde_enc,
  858. "failed to get mode info, rc = %d\n", ret);
  859. return ret;
  860. }
  861. if (sde_conn_state->mode_info.comp_info.comp_type &&
  862. sde_conn_state->mode_info.comp_info.comp_ratio >=
  863. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  864. SDE_ERROR_ENC(sde_enc,
  865. "invalid compression ratio: %d\n",
  866. sde_conn_state->mode_info.comp_info.comp_ratio);
  867. ret = -EINVAL;
  868. return ret;
  869. }
  870. /* Reserve dynamic resources, indicating atomic_check phase */
  871. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  872. conn_state, true);
  873. if (ret) {
  874. if (ret != -EAGAIN)
  875. SDE_ERROR_ENC(sde_enc,
  876. "RM failed to reserve resources, rc = %d\n", ret);
  877. return ret;
  878. }
  879. /**
  880. * Update connector state with the topology selected for the
  881. * resource set validated. Reset the topology if we are
  882. * de-activating crtc.
  883. */
  884. if (crtc_state->active) {
  885. topology = &sde_conn_state->mode_info.topology;
  886. ret = sde_rm_update_topology(&sde_kms->rm,
  887. conn_state, topology);
  888. if (ret) {
  889. SDE_ERROR_ENC(sde_enc,
  890. "RM failed to update topology, rc: %d\n", ret);
  891. return ret;
  892. }
  893. }
  894. ret = sde_connector_set_blob_data(conn_state->connector,
  895. conn_state,
  896. CONNECTOR_PROP_SDE_INFO);
  897. if (ret) {
  898. SDE_ERROR_ENC(sde_enc,
  899. "connector failed to update info, rc: %d\n",
  900. ret);
  901. return ret;
  902. }
  903. }
  904. return ret;
  905. }
  906. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  907. {
  908. struct sde_connector *sde_conn = NULL;
  909. struct sde_kms *sde_kms = NULL;
  910. struct drm_connector *conn = NULL;
  911. if (!drm_enc) {
  912. SDE_ERROR("invalid drm encoder\n");
  913. return false;
  914. }
  915. sde_kms = sde_encoder_get_kms(drm_enc);
  916. if (!sde_kms)
  917. return false;
  918. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  919. if (!conn || !conn->state)
  920. return false;
  921. sde_conn = to_sde_connector(conn);
  922. if (!sde_conn)
  923. return false;
  924. return sde_connector_is_line_insertion_supported(sde_conn);
  925. }
  926. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  927. u32 *qsync_fps, struct drm_connector_state *conn_state)
  928. {
  929. struct sde_encoder_virt *sde_enc;
  930. int rc = 0;
  931. struct sde_connector *sde_conn;
  932. if (!qsync_fps)
  933. return;
  934. *qsync_fps = 0;
  935. if (!drm_enc) {
  936. SDE_ERROR("invalid drm encoder\n");
  937. return;
  938. }
  939. sde_enc = to_sde_encoder_virt(drm_enc);
  940. if (!sde_enc->cur_master) {
  941. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  942. return;
  943. }
  944. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  945. if (sde_conn->ops.get_qsync_min_fps)
  946. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  947. if (rc < 0) {
  948. SDE_ERROR("invalid qsync min fps %d\n", rc);
  949. return;
  950. }
  951. *qsync_fps = rc;
  952. }
  953. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  954. struct sde_connector_state *sde_conn_state, u32 step)
  955. {
  956. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  957. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  958. u32 min_fps, req_fps = 0;
  959. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  960. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  961. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  962. CONNECTOR_PROP_QSYNC_MODE);
  963. if (has_panel_req) {
  964. if (!sde_conn->ops.get_avr_step_req) {
  965. SDE_ERROR("unable to retrieve required step rate\n");
  966. return -EINVAL;
  967. }
  968. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  969. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  970. if (qsync_mode && req_fps != step) {
  971. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  972. step, req_fps, nom_fps);
  973. return -EINVAL;
  974. }
  975. }
  976. if (!step)
  977. return 0;
  978. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  979. &sde_conn_state->base);
  980. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  981. (vtotal * nom_fps) % step) {
  982. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  983. min_fps, step, vtotal);
  984. return -EINVAL;
  985. }
  986. return 0;
  987. }
  988. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  989. struct sde_connector_state *sde_conn_state)
  990. {
  991. int rc = 0;
  992. u32 avr_step;
  993. bool qsync_dirty, has_modeset;
  994. struct drm_connector_state *conn_state = &sde_conn_state->base;
  995. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  996. CONNECTOR_PROP_QSYNC_MODE);
  997. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  998. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  999. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  1000. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  1001. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  1002. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  1003. sde_conn_state->msm_mode.private_flags);
  1004. return -EINVAL;
  1005. }
  1006. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  1007. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  1008. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  1009. return rc;
  1010. }
  1011. static int sde_encoder_virt_atomic_check(
  1012. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1013. struct drm_connector_state *conn_state)
  1014. {
  1015. struct sde_encoder_virt *sde_enc;
  1016. struct sde_kms *sde_kms;
  1017. const struct drm_display_mode *mode;
  1018. struct drm_display_mode *adj_mode;
  1019. struct sde_connector *sde_conn = NULL;
  1020. struct sde_connector_state *sde_conn_state = NULL;
  1021. struct sde_crtc_state *sde_crtc_state = NULL;
  1022. enum sde_rm_topology_name old_top;
  1023. enum sde_rm_topology_name top_name;
  1024. struct msm_display_info *disp_info;
  1025. int ret = 0;
  1026. if (!drm_enc || !crtc_state || !conn_state) {
  1027. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1028. !drm_enc, !crtc_state, !conn_state);
  1029. return -EINVAL;
  1030. }
  1031. sde_enc = to_sde_encoder_virt(drm_enc);
  1032. disp_info = &sde_enc->disp_info;
  1033. SDE_DEBUG_ENC(sde_enc, "\n");
  1034. sde_kms = sde_encoder_get_kms(drm_enc);
  1035. if (!sde_kms)
  1036. return -EINVAL;
  1037. mode = &crtc_state->mode;
  1038. adj_mode = &crtc_state->adjusted_mode;
  1039. sde_conn = to_sde_connector(conn_state->connector);
  1040. sde_conn_state = to_sde_connector_state(conn_state);
  1041. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1042. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1043. if (ret)
  1044. return ret;
  1045. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1046. crtc_state->active_changed, crtc_state->connectors_changed);
  1047. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1048. conn_state);
  1049. if (ret)
  1050. return ret;
  1051. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1052. conn_state, sde_conn_state, sde_crtc_state);
  1053. if (ret)
  1054. return ret;
  1055. /**
  1056. * record topology in previous atomic state to be able to handle
  1057. * topology transitions correctly.
  1058. */
  1059. old_top = sde_connector_get_property(conn_state,
  1060. CONNECTOR_PROP_TOPOLOGY_NAME);
  1061. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1062. if (ret)
  1063. return ret;
  1064. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1065. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1066. if (ret)
  1067. return ret;
  1068. top_name = sde_connector_get_property(conn_state,
  1069. CONNECTOR_PROP_TOPOLOGY_NAME);
  1070. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1071. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1072. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1073. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1074. top_name);
  1075. return -EINVAL;
  1076. }
  1077. }
  1078. ret = sde_connector_roi_v1_check_roi(conn_state);
  1079. if (ret) {
  1080. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1081. ret);
  1082. return ret;
  1083. }
  1084. drm_mode_set_crtcinfo(adj_mode, 0);
  1085. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1086. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1087. sde_conn_state->msm_mode.private_flags,
  1088. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1089. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1090. return ret;
  1091. }
  1092. static void _sde_encoder_get_connector_roi(
  1093. struct sde_encoder_virt *sde_enc,
  1094. struct sde_rect *merged_conn_roi)
  1095. {
  1096. struct drm_connector *drm_conn;
  1097. struct sde_connector_state *c_state;
  1098. if (!sde_enc || !merged_conn_roi)
  1099. return;
  1100. drm_conn = sde_enc->phys_encs[0]->connector;
  1101. if (!drm_conn || !drm_conn->state)
  1102. return;
  1103. c_state = to_sde_connector_state(drm_conn->state);
  1104. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1105. }
  1106. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1107. {
  1108. struct sde_encoder_virt *sde_enc;
  1109. struct drm_connector *drm_conn;
  1110. struct drm_display_mode *adj_mode;
  1111. struct sde_rect roi;
  1112. if (!drm_enc) {
  1113. SDE_ERROR("invalid encoder parameter\n");
  1114. return -EINVAL;
  1115. }
  1116. sde_enc = to_sde_encoder_virt(drm_enc);
  1117. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1118. SDE_ERROR("invalid crtc parameter\n");
  1119. return -EINVAL;
  1120. }
  1121. if (!sde_enc->cur_master) {
  1122. SDE_ERROR("invalid cur_master parameter\n");
  1123. return -EINVAL;
  1124. }
  1125. adj_mode = &sde_enc->cur_master->cached_mode;
  1126. drm_conn = sde_enc->cur_master->connector;
  1127. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1128. if (sde_kms_rect_is_null(&roi)) {
  1129. roi.w = adj_mode->hdisplay;
  1130. roi.h = adj_mode->vdisplay;
  1131. }
  1132. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1133. sizeof(sde_enc->prv_conn_roi));
  1134. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1135. return 0;
  1136. }
  1137. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1138. {
  1139. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1140. struct sde_kms *sde_kms;
  1141. struct sde_hw_mdp *hw_mdptop;
  1142. struct sde_encoder_virt *sde_enc;
  1143. int i;
  1144. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1145. if (!sde_enc) {
  1146. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1147. return;
  1148. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1149. SDE_ERROR("invalid num phys enc %d/%d\n",
  1150. sde_enc->num_phys_encs,
  1151. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1152. return;
  1153. }
  1154. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1155. if (!sde_kms) {
  1156. SDE_ERROR("invalid sde_kms\n");
  1157. return;
  1158. }
  1159. hw_mdptop = sde_kms->hw_mdp;
  1160. if (!hw_mdptop) {
  1161. SDE_ERROR("invalid mdptop\n");
  1162. return;
  1163. }
  1164. if (hw_mdptop->ops.setup_vsync_source) {
  1165. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1166. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1167. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1168. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1169. vsync_cfg.vsync_source = vsync_source;
  1170. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1171. }
  1172. }
  1173. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1174. struct msm_display_info *disp_info)
  1175. {
  1176. struct sde_encoder_phys *phys;
  1177. struct sde_connector *sde_conn;
  1178. int i;
  1179. u32 vsync_source;
  1180. if (!sde_enc || !disp_info) {
  1181. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1182. sde_enc != NULL, disp_info != NULL);
  1183. return;
  1184. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1185. SDE_ERROR("invalid num phys enc %d/%d\n",
  1186. sde_enc->num_phys_encs,
  1187. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1188. return;
  1189. }
  1190. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1191. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1192. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1193. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1194. else
  1195. vsync_source = sde_enc->te_source;
  1196. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1197. disp_info->is_te_using_watchdog_timer);
  1198. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1199. phys = sde_enc->phys_encs[i];
  1200. if (phys && phys->ops.setup_vsync_source)
  1201. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1202. }
  1203. }
  1204. }
  1205. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1206. bool watchdog_te)
  1207. {
  1208. struct sde_encoder_virt *sde_enc;
  1209. struct msm_display_info disp_info;
  1210. if (!drm_enc) {
  1211. pr_err("invalid drm encoder\n");
  1212. return -EINVAL;
  1213. }
  1214. sde_enc = to_sde_encoder_virt(drm_enc);
  1215. sde_encoder_control_te(drm_enc, false);
  1216. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1217. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1218. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1219. sde_encoder_control_te(drm_enc, true);
  1220. return 0;
  1221. }
  1222. static int _sde_encoder_rsc_client_update_vsync_wait(
  1223. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1224. int wait_vblank_crtc_id)
  1225. {
  1226. int wait_refcount = 0, ret = 0;
  1227. int pipe = -1;
  1228. int wait_count = 0;
  1229. struct drm_crtc *primary_crtc;
  1230. struct drm_crtc *crtc;
  1231. crtc = sde_enc->crtc;
  1232. if (wait_vblank_crtc_id)
  1233. wait_refcount =
  1234. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1235. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1236. SDE_EVTLOG_FUNC_ENTRY);
  1237. if (crtc->base.id != wait_vblank_crtc_id) {
  1238. primary_crtc = drm_crtc_find(drm_enc->dev,
  1239. NULL, wait_vblank_crtc_id);
  1240. if (!primary_crtc) {
  1241. SDE_ERROR_ENC(sde_enc,
  1242. "failed to find primary crtc id %d\n",
  1243. wait_vblank_crtc_id);
  1244. return -EINVAL;
  1245. }
  1246. pipe = drm_crtc_index(primary_crtc);
  1247. }
  1248. /**
  1249. * note: VBLANK is expected to be enabled at this point in
  1250. * resource control state machine if on primary CRTC
  1251. */
  1252. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1253. if (sde_rsc_client_is_state_update_complete(
  1254. sde_enc->rsc_client))
  1255. break;
  1256. if (crtc->base.id == wait_vblank_crtc_id)
  1257. ret = sde_encoder_wait_for_event(drm_enc,
  1258. MSM_ENC_VBLANK);
  1259. else
  1260. drm_wait_one_vblank(drm_enc->dev, pipe);
  1261. if (ret) {
  1262. SDE_ERROR_ENC(sde_enc,
  1263. "wait for vblank failed ret:%d\n", ret);
  1264. /**
  1265. * rsc hardware may hang without vsync. avoid rsc hang
  1266. * by generating the vsync from watchdog timer.
  1267. */
  1268. if (crtc->base.id == wait_vblank_crtc_id)
  1269. sde_encoder_helper_switch_vsync(drm_enc, true);
  1270. }
  1271. }
  1272. if (wait_count >= MAX_RSC_WAIT)
  1273. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1274. SDE_EVTLOG_ERROR);
  1275. if (wait_refcount)
  1276. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1277. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1278. SDE_EVTLOG_FUNC_EXIT);
  1279. return ret;
  1280. }
  1281. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1282. {
  1283. struct sde_encoder_virt *sde_enc;
  1284. struct msm_display_info *disp_info;
  1285. struct sde_rsc_cmd_config *rsc_config;
  1286. struct drm_crtc *crtc;
  1287. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1288. int ret;
  1289. /**
  1290. * Already checked drm_enc, sde_enc is valid in function
  1291. * _sde_encoder_update_rsc_client() which pass the parameters
  1292. * to this function.
  1293. */
  1294. sde_enc = to_sde_encoder_virt(drm_enc);
  1295. crtc = sde_enc->crtc;
  1296. disp_info = &sde_enc->disp_info;
  1297. rsc_config = &sde_enc->rsc_config;
  1298. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1299. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1300. /* update it only once */
  1301. sde_enc->rsc_state_init = true;
  1302. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1303. rsc_state, rsc_config, crtc->base.id,
  1304. &wait_vblank_crtc_id);
  1305. } else {
  1306. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1307. rsc_state, NULL, crtc->base.id,
  1308. &wait_vblank_crtc_id);
  1309. }
  1310. /**
  1311. * if RSC performed a state change that requires a VBLANK wait, it will
  1312. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1313. *
  1314. * if we are the primary display, we will need to enable and wait
  1315. * locally since we hold the commit thread
  1316. *
  1317. * if we are an external display, we must send a signal to the primary
  1318. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1319. * by the primary panel's VBLANK signals
  1320. */
  1321. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1322. if (ret) {
  1323. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1324. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1325. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1326. sde_enc, wait_vblank_crtc_id);
  1327. }
  1328. return ret;
  1329. }
  1330. static int _sde_encoder_update_rsc_client(
  1331. struct drm_encoder *drm_enc, bool enable)
  1332. {
  1333. struct sde_encoder_virt *sde_enc;
  1334. struct drm_crtc *crtc;
  1335. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1336. struct sde_rsc_cmd_config *rsc_config;
  1337. int ret;
  1338. struct msm_display_info *disp_info;
  1339. struct msm_mode_info *mode_info;
  1340. u32 qsync_mode = 0, v_front_porch;
  1341. struct drm_display_mode *mode;
  1342. bool is_vid_mode;
  1343. struct drm_encoder *enc;
  1344. if (!drm_enc || !drm_enc->dev) {
  1345. SDE_ERROR("invalid encoder arguments\n");
  1346. return -EINVAL;
  1347. }
  1348. sde_enc = to_sde_encoder_virt(drm_enc);
  1349. mode_info = &sde_enc->mode_info;
  1350. crtc = sde_enc->crtc;
  1351. if (!sde_enc->crtc) {
  1352. SDE_ERROR("invalid crtc parameter\n");
  1353. return -EINVAL;
  1354. }
  1355. disp_info = &sde_enc->disp_info;
  1356. rsc_config = &sde_enc->rsc_config;
  1357. if (!sde_enc->rsc_client) {
  1358. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1359. return 0;
  1360. }
  1361. /**
  1362. * only primary command mode panel without Qsync can request CMD state.
  1363. * all other panels/displays can request for VID state including
  1364. * secondary command mode panel.
  1365. * Clone mode encoder can request CLK STATE only.
  1366. */
  1367. if (sde_enc->cur_master) {
  1368. qsync_mode = sde_connector_get_qsync_mode(
  1369. sde_enc->cur_master->connector);
  1370. sde_enc->autorefresh_solver_disable =
  1371. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1372. }
  1373. /* left primary encoder keep vote */
  1374. if (sde_encoder_in_clone_mode(drm_enc)) {
  1375. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1376. return 0;
  1377. }
  1378. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1379. (disp_info->display_type && qsync_mode) ||
  1380. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1381. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1382. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1383. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1384. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1385. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1386. drm_for_each_encoder(enc, drm_enc->dev) {
  1387. if (enc->base.id != drm_enc->base.id &&
  1388. sde_encoder_in_cont_splash(enc))
  1389. rsc_state = SDE_RSC_CLK_STATE;
  1390. }
  1391. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1392. MSM_DISPLAY_VIDEO_MODE);
  1393. mode = &sde_enc->crtc->state->mode;
  1394. v_front_porch = mode->vsync_start - mode->vdisplay;
  1395. /* compare specific items and reconfigure the rsc */
  1396. if ((rsc_config->fps != mode_info->frame_rate) ||
  1397. (rsc_config->vtotal != mode_info->vtotal) ||
  1398. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1399. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1400. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1401. rsc_config->fps = mode_info->frame_rate;
  1402. rsc_config->vtotal = mode_info->vtotal;
  1403. rsc_config->prefill_lines = mode_info->prefill_lines;
  1404. rsc_config->jitter_numer = mode_info->jitter_numer;
  1405. rsc_config->jitter_denom = mode_info->jitter_denom;
  1406. sde_enc->rsc_state_init = false;
  1407. }
  1408. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1409. rsc_config->fps, sde_enc->rsc_state_init);
  1410. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1411. return ret;
  1412. }
  1413. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1414. {
  1415. struct sde_encoder_virt *sde_enc;
  1416. int i;
  1417. if (!drm_enc) {
  1418. SDE_ERROR("invalid encoder\n");
  1419. return;
  1420. }
  1421. sde_enc = to_sde_encoder_virt(drm_enc);
  1422. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1423. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1424. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1425. if (phys && phys->ops.irq_control)
  1426. phys->ops.irq_control(phys, enable);
  1427. }
  1428. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1429. }
  1430. /* keep track of the userspace vblank during modeset */
  1431. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1432. u32 sw_event)
  1433. {
  1434. struct sde_encoder_virt *sde_enc;
  1435. bool enable;
  1436. int i;
  1437. if (!drm_enc) {
  1438. SDE_ERROR("invalid encoder\n");
  1439. return;
  1440. }
  1441. sde_enc = to_sde_encoder_virt(drm_enc);
  1442. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1443. sw_event, sde_enc->vblank_enabled);
  1444. /* nothing to do if vblank not enabled by userspace */
  1445. if (!sde_enc->vblank_enabled)
  1446. return;
  1447. /* disable vblank on pre_modeset */
  1448. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1449. enable = false;
  1450. /* enable vblank on post_modeset */
  1451. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1452. enable = true;
  1453. else
  1454. return;
  1455. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1456. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1457. if (phys && phys->ops.control_vblank_irq)
  1458. phys->ops.control_vblank_irq(phys, enable);
  1459. }
  1460. }
  1461. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1462. {
  1463. struct sde_encoder_virt *sde_enc;
  1464. if (!drm_enc)
  1465. return NULL;
  1466. sde_enc = to_sde_encoder_virt(drm_enc);
  1467. return sde_enc->rsc_client;
  1468. }
  1469. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1470. bool enable)
  1471. {
  1472. struct sde_kms *sde_kms;
  1473. struct sde_encoder_virt *sde_enc;
  1474. int rc;
  1475. sde_enc = to_sde_encoder_virt(drm_enc);
  1476. sde_kms = sde_encoder_get_kms(drm_enc);
  1477. if (!sde_kms)
  1478. return -EINVAL;
  1479. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1480. SDE_EVT32(DRMID(drm_enc), enable);
  1481. if (!sde_enc->cur_master) {
  1482. SDE_ERROR("encoder master not set\n");
  1483. return -EINVAL;
  1484. }
  1485. if (enable) {
  1486. /* enable SDE core clks */
  1487. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1488. if (rc < 0) {
  1489. SDE_ERROR("failed to enable power resource %d\n", rc);
  1490. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1491. return rc;
  1492. }
  1493. sde_enc->elevated_ahb_vote = true;
  1494. /* enable DSI clks */
  1495. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1496. true);
  1497. if (rc) {
  1498. SDE_ERROR("failed to enable clk control %d\n", rc);
  1499. pm_runtime_put_sync(drm_enc->dev->dev);
  1500. return rc;
  1501. }
  1502. /* enable all the irq */
  1503. sde_encoder_irq_control(drm_enc, true);
  1504. _sde_encoder_pm_qos_add_request(drm_enc);
  1505. } else {
  1506. _sde_encoder_pm_qos_remove_request(drm_enc);
  1507. /* disable all the irq */
  1508. sde_encoder_irq_control(drm_enc, false);
  1509. /* disable DSI clks */
  1510. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1511. /* disable SDE core clks */
  1512. pm_runtime_put_sync(drm_enc->dev->dev);
  1513. }
  1514. return 0;
  1515. }
  1516. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1517. bool enable, u32 frame_count)
  1518. {
  1519. struct sde_encoder_virt *sde_enc;
  1520. int i;
  1521. if (!drm_enc) {
  1522. SDE_ERROR("invalid encoder\n");
  1523. return;
  1524. }
  1525. sde_enc = to_sde_encoder_virt(drm_enc);
  1526. if (!sde_enc->misr_reconfigure)
  1527. return;
  1528. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1529. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1530. if (!phys || !phys->ops.setup_misr)
  1531. continue;
  1532. phys->ops.setup_misr(phys, enable, frame_count);
  1533. }
  1534. sde_enc->misr_reconfigure = false;
  1535. }
  1536. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1537. unsigned int type, unsigned int code, int value)
  1538. {
  1539. struct drm_encoder *drm_enc = NULL;
  1540. struct sde_encoder_virt *sde_enc = NULL;
  1541. struct msm_drm_thread *disp_thread = NULL;
  1542. struct msm_drm_private *priv = NULL;
  1543. if (!handle || !handle->handler || !handle->handler->private) {
  1544. SDE_ERROR("invalid encoder for the input event\n");
  1545. return;
  1546. }
  1547. drm_enc = (struct drm_encoder *)handle->handler->private;
  1548. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1549. SDE_ERROR("invalid parameters\n");
  1550. return;
  1551. }
  1552. priv = drm_enc->dev->dev_private;
  1553. sde_enc = to_sde_encoder_virt(drm_enc);
  1554. if (!sde_enc->crtc || (sde_enc->crtc->index
  1555. >= ARRAY_SIZE(priv->disp_thread))) {
  1556. SDE_DEBUG_ENC(sde_enc,
  1557. "invalid cached CRTC: %d or crtc index: %d\n",
  1558. sde_enc->crtc == NULL,
  1559. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1560. return;
  1561. }
  1562. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1563. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1564. kthread_queue_work(&disp_thread->worker,
  1565. &sde_enc->input_event_work);
  1566. }
  1567. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1568. {
  1569. struct sde_encoder_virt *sde_enc;
  1570. if (!drm_enc) {
  1571. SDE_ERROR("invalid encoder\n");
  1572. return;
  1573. }
  1574. sde_enc = to_sde_encoder_virt(drm_enc);
  1575. /* return early if there is no state change */
  1576. if (sde_enc->idle_pc_enabled == enable)
  1577. return;
  1578. sde_enc->idle_pc_enabled = enable;
  1579. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1580. SDE_EVT32(sde_enc->idle_pc_enabled);
  1581. }
  1582. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1583. u32 sw_event)
  1584. {
  1585. struct drm_encoder *drm_enc = &sde_enc->base;
  1586. struct msm_drm_private *priv;
  1587. unsigned int lp, idle_pc_duration;
  1588. struct msm_drm_thread *disp_thread;
  1589. /* return early if called from esd thread */
  1590. if (sde_enc->delay_kickoff)
  1591. return;
  1592. /* set idle timeout based on master connector's lp value */
  1593. if (sde_enc->cur_master)
  1594. lp = sde_connector_get_lp(
  1595. sde_enc->cur_master->connector);
  1596. else
  1597. lp = SDE_MODE_DPMS_ON;
  1598. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1599. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1600. else
  1601. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1602. priv = drm_enc->dev->dev_private;
  1603. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1604. kthread_mod_delayed_work(
  1605. &disp_thread->worker,
  1606. &sde_enc->delayed_off_work,
  1607. msecs_to_jiffies(idle_pc_duration));
  1608. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1609. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1610. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1611. sw_event);
  1612. }
  1613. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1614. u32 sw_event)
  1615. {
  1616. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1617. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1618. sw_event);
  1619. }
  1620. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1621. {
  1622. struct sde_encoder_virt *sde_enc;
  1623. if (!encoder)
  1624. return;
  1625. sde_enc = to_sde_encoder_virt(encoder);
  1626. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1627. }
  1628. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1629. u32 sw_event)
  1630. {
  1631. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1632. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1633. else
  1634. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1635. }
  1636. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1637. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1638. {
  1639. int ret = 0;
  1640. mutex_lock(&sde_enc->rc_lock);
  1641. /* return if the resource control is already in ON state */
  1642. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1643. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1644. sw_event);
  1645. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1646. SDE_EVTLOG_FUNC_CASE1);
  1647. goto end;
  1648. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1649. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1650. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1651. sw_event, sde_enc->rc_state);
  1652. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1653. SDE_EVTLOG_ERROR);
  1654. goto end;
  1655. }
  1656. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1657. sde_encoder_irq_control(drm_enc, true);
  1658. _sde_encoder_pm_qos_add_request(drm_enc);
  1659. } else {
  1660. /* enable all the clks and resources */
  1661. ret = _sde_encoder_resource_control_helper(drm_enc,
  1662. true);
  1663. if (ret) {
  1664. SDE_ERROR_ENC(sde_enc,
  1665. "sw_event:%d, rc in state %d\n",
  1666. sw_event, sde_enc->rc_state);
  1667. SDE_EVT32(DRMID(drm_enc), sw_event,
  1668. sde_enc->rc_state,
  1669. SDE_EVTLOG_ERROR);
  1670. goto end;
  1671. }
  1672. _sde_encoder_update_rsc_client(drm_enc, true);
  1673. }
  1674. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1675. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1676. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1677. end:
  1678. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1679. mutex_unlock(&sde_enc->rc_lock);
  1680. return ret;
  1681. }
  1682. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1683. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1684. {
  1685. /* cancel delayed off work, if any */
  1686. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1687. mutex_lock(&sde_enc->rc_lock);
  1688. if (is_vid_mode &&
  1689. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1690. sde_encoder_irq_control(drm_enc, true);
  1691. }
  1692. /* skip if is already OFF or IDLE, resources are off already */
  1693. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1694. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1695. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1696. sw_event, sde_enc->rc_state);
  1697. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1698. SDE_EVTLOG_FUNC_CASE3);
  1699. goto end;
  1700. }
  1701. /**
  1702. * IRQs are still enabled currently, which allows wait for
  1703. * VBLANK which RSC may require to correctly transition to OFF
  1704. */
  1705. _sde_encoder_update_rsc_client(drm_enc, false);
  1706. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1707. SDE_ENC_RC_STATE_PRE_OFF,
  1708. SDE_EVTLOG_FUNC_CASE3);
  1709. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1710. end:
  1711. mutex_unlock(&sde_enc->rc_lock);
  1712. return 0;
  1713. }
  1714. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1715. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1716. {
  1717. int ret = 0;
  1718. mutex_lock(&sde_enc->rc_lock);
  1719. /* return if the resource control is already in OFF state */
  1720. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1721. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1722. sw_event);
  1723. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1724. SDE_EVTLOG_FUNC_CASE4);
  1725. goto end;
  1726. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1727. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1728. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1729. sw_event, sde_enc->rc_state);
  1730. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1731. SDE_EVTLOG_ERROR);
  1732. ret = -EINVAL;
  1733. goto end;
  1734. }
  1735. /**
  1736. * expect to arrive here only if in either idle state or pre-off
  1737. * and in IDLE state the resources are already disabled
  1738. */
  1739. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1740. _sde_encoder_resource_control_helper(drm_enc, false);
  1741. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1742. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1743. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1744. end:
  1745. mutex_unlock(&sde_enc->rc_lock);
  1746. return ret;
  1747. }
  1748. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1749. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1750. {
  1751. int ret = 0;
  1752. mutex_lock(&sde_enc->rc_lock);
  1753. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1754. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1755. sw_event);
  1756. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1757. SDE_EVTLOG_FUNC_CASE5);
  1758. goto end;
  1759. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1760. /* enable all the clks and resources */
  1761. ret = _sde_encoder_resource_control_helper(drm_enc,
  1762. true);
  1763. if (ret) {
  1764. SDE_ERROR_ENC(sde_enc,
  1765. "sw_event:%d, rc in state %d\n",
  1766. sw_event, sde_enc->rc_state);
  1767. SDE_EVT32(DRMID(drm_enc), sw_event,
  1768. sde_enc->rc_state,
  1769. SDE_EVTLOG_ERROR);
  1770. goto end;
  1771. }
  1772. _sde_encoder_update_rsc_client(drm_enc, true);
  1773. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1774. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1775. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1776. }
  1777. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1778. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1779. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1780. _sde_encoder_pm_qos_remove_request(drm_enc);
  1781. end:
  1782. mutex_unlock(&sde_enc->rc_lock);
  1783. return ret;
  1784. }
  1785. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1786. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1787. {
  1788. int ret = 0;
  1789. mutex_lock(&sde_enc->rc_lock);
  1790. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1791. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1792. sw_event);
  1793. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1794. SDE_EVTLOG_FUNC_CASE5);
  1795. goto end;
  1796. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1797. SDE_ERROR_ENC(sde_enc,
  1798. "sw_event:%d, rc:%d !MODESET state\n",
  1799. sw_event, sde_enc->rc_state);
  1800. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1801. SDE_EVTLOG_ERROR);
  1802. ret = -EINVAL;
  1803. goto end;
  1804. }
  1805. /* toggle te bit to update vsync source for sim cmd mode panels */
  1806. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)
  1807. && sde_enc->disp_info.is_te_using_watchdog_timer) {
  1808. sde_encoder_control_te(drm_enc, false);
  1809. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  1810. sde_encoder_control_te(drm_enc, true);
  1811. }
  1812. _sde_encoder_update_rsc_client(drm_enc, true);
  1813. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1814. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1815. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1816. _sde_encoder_pm_qos_add_request(drm_enc);
  1817. end:
  1818. mutex_unlock(&sde_enc->rc_lock);
  1819. return ret;
  1820. }
  1821. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1822. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1823. {
  1824. struct msm_drm_private *priv;
  1825. struct sde_kms *sde_kms;
  1826. struct drm_crtc *crtc = drm_enc->crtc;
  1827. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1828. struct sde_connector *sde_conn;
  1829. int crtc_id = 0;
  1830. priv = drm_enc->dev->dev_private;
  1831. sde_kms = to_sde_kms(priv->kms);
  1832. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1833. mutex_lock(&sde_enc->rc_lock);
  1834. if (sde_conn->panel_dead) {
  1835. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1836. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1837. goto end;
  1838. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1839. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1840. sw_event, sde_enc->rc_state);
  1841. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1842. goto end;
  1843. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1844. sde_crtc->kickoff_in_progress) {
  1845. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1846. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1847. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1848. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1849. goto end;
  1850. }
  1851. crtc_id = drm_crtc_index(crtc);
  1852. if (is_vid_mode) {
  1853. sde_encoder_irq_control(drm_enc, false);
  1854. _sde_encoder_pm_qos_remove_request(drm_enc);
  1855. } else {
  1856. if (priv->event_thread[crtc_id].thread)
  1857. kthread_flush_worker(&priv->event_thread[crtc_id].worker);
  1858. /* disable all the clks and resources */
  1859. _sde_encoder_update_rsc_client(drm_enc, false);
  1860. _sde_encoder_resource_control_helper(drm_enc, false);
  1861. if (!sde_kms->perf.bw_vote_mode)
  1862. memset(&sde_crtc->cur_perf, 0,
  1863. sizeof(struct sde_core_perf_params));
  1864. }
  1865. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1866. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1867. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1868. end:
  1869. mutex_unlock(&sde_enc->rc_lock);
  1870. return 0;
  1871. }
  1872. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1873. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1874. struct msm_drm_private *priv, bool is_vid_mode)
  1875. {
  1876. bool autorefresh_enabled = false;
  1877. struct msm_drm_thread *disp_thread;
  1878. int ret = 0;
  1879. if (!sde_enc->crtc ||
  1880. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1881. SDE_DEBUG_ENC(sde_enc,
  1882. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1883. sde_enc->crtc == NULL,
  1884. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1885. sw_event);
  1886. return -EINVAL;
  1887. }
  1888. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1889. mutex_lock(&sde_enc->rc_lock);
  1890. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1891. if (sde_enc->cur_master &&
  1892. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1893. autorefresh_enabled =
  1894. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1895. sde_enc->cur_master);
  1896. if (autorefresh_enabled) {
  1897. SDE_DEBUG_ENC(sde_enc,
  1898. "not handling early wakeup since auto refresh is enabled\n");
  1899. goto end;
  1900. }
  1901. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1902. kthread_mod_delayed_work(&disp_thread->worker,
  1903. &sde_enc->delayed_off_work,
  1904. msecs_to_jiffies(
  1905. IDLE_POWERCOLLAPSE_DURATION));
  1906. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1907. /* enable all the clks and resources */
  1908. ret = _sde_encoder_resource_control_helper(drm_enc,
  1909. true);
  1910. if (ret) {
  1911. SDE_ERROR_ENC(sde_enc,
  1912. "sw_event:%d, rc in state %d\n",
  1913. sw_event, sde_enc->rc_state);
  1914. SDE_EVT32(DRMID(drm_enc), sw_event,
  1915. sde_enc->rc_state,
  1916. SDE_EVTLOG_ERROR);
  1917. goto end;
  1918. }
  1919. _sde_encoder_update_rsc_client(drm_enc, true);
  1920. /*
  1921. * In some cases, commit comes with slight delay
  1922. * (> 80 ms)after early wake up, prevent clock switch
  1923. * off to avoid jank in next update. So, increase the
  1924. * command mode idle timeout sufficiently to prevent
  1925. * such case.
  1926. */
  1927. kthread_mod_delayed_work(&disp_thread->worker,
  1928. &sde_enc->delayed_off_work,
  1929. msecs_to_jiffies(
  1930. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1931. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1932. }
  1933. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1934. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1935. end:
  1936. mutex_unlock(&sde_enc->rc_lock);
  1937. return ret;
  1938. }
  1939. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1940. u32 sw_event)
  1941. {
  1942. struct sde_encoder_virt *sde_enc;
  1943. struct msm_drm_private *priv;
  1944. int ret = 0;
  1945. bool is_vid_mode = false;
  1946. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1947. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1948. sw_event);
  1949. return -EINVAL;
  1950. }
  1951. sde_enc = to_sde_encoder_virt(drm_enc);
  1952. priv = drm_enc->dev->dev_private;
  1953. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1954. is_vid_mode = true;
  1955. /*
  1956. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1957. * events and return early for other events (ie wb display).
  1958. */
  1959. if (!sde_enc->idle_pc_enabled &&
  1960. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1961. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1962. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1963. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1964. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1965. return 0;
  1966. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1967. sw_event, sde_enc->idle_pc_enabled);
  1968. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1969. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1970. switch (sw_event) {
  1971. case SDE_ENC_RC_EVENT_KICKOFF:
  1972. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1973. is_vid_mode);
  1974. break;
  1975. case SDE_ENC_RC_EVENT_PRE_STOP:
  1976. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1977. is_vid_mode);
  1978. break;
  1979. case SDE_ENC_RC_EVENT_STOP:
  1980. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1981. break;
  1982. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1983. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1984. break;
  1985. case SDE_ENC_RC_EVENT_POST_MODESET:
  1986. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1987. break;
  1988. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1989. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1990. is_vid_mode);
  1991. break;
  1992. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1993. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1994. priv, is_vid_mode);
  1995. break;
  1996. default:
  1997. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1998. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1999. break;
  2000. }
  2001. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  2002. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  2003. return ret;
  2004. }
  2005. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  2006. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  2007. {
  2008. int i = 0;
  2009. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2010. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  2011. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  2012. if (poms_to_vid)
  2013. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  2014. else if (poms_to_cmd)
  2015. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  2016. _sde_encoder_update_rsc_client(drm_enc, true);
  2017. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  2018. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2019. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  2020. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2021. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2022. SDE_EVTLOG_FUNC_CASE1);
  2023. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2024. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2025. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2026. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2027. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2028. SDE_EVTLOG_FUNC_CASE2);
  2029. }
  2030. }
  2031. struct drm_connector *sde_encoder_get_connector(
  2032. struct drm_device *dev, struct drm_encoder *drm_enc)
  2033. {
  2034. struct drm_connector_list_iter conn_iter;
  2035. struct drm_connector *conn = NULL, *conn_search;
  2036. drm_connector_list_iter_begin(dev, &conn_iter);
  2037. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2038. if (conn_search->encoder == drm_enc) {
  2039. conn = conn_search;
  2040. break;
  2041. }
  2042. }
  2043. drm_connector_list_iter_end(&conn_iter);
  2044. return conn;
  2045. }
  2046. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2047. {
  2048. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2049. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2050. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2051. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2052. struct sde_rm_hw_request request_hw;
  2053. int i, j;
  2054. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2055. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2056. sde_enc->hw_pp[i] = NULL;
  2057. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2058. break;
  2059. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2060. }
  2061. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2062. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2063. if (phys) {
  2064. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2065. SDE_HW_BLK_QDSS);
  2066. for (j = 0; j < QDSS_MAX; j++) {
  2067. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2068. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2069. break;
  2070. }
  2071. }
  2072. }
  2073. }
  2074. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2075. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2076. sde_enc->hw_dsc[i] = NULL;
  2077. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2078. continue;
  2079. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2080. }
  2081. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2082. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2083. sde_enc->hw_vdc[i] = NULL;
  2084. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2085. continue;
  2086. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2087. }
  2088. /* Get PP for DSC configuration */
  2089. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2090. struct sde_hw_pingpong *pp = NULL;
  2091. unsigned long features = 0;
  2092. if (!sde_enc->hw_dsc[i])
  2093. continue;
  2094. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2095. request_hw.type = SDE_HW_BLK_PINGPONG;
  2096. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2097. break;
  2098. pp = to_sde_hw_pingpong(request_hw.hw);
  2099. features = pp->ops.get_hw_caps(pp);
  2100. if (test_bit(SDE_PINGPONG_DSC, &features))
  2101. sde_enc->hw_dsc_pp[i] = pp;
  2102. else
  2103. sde_enc->hw_dsc_pp[i] = NULL;
  2104. }
  2105. }
  2106. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2107. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2108. {
  2109. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2110. enum sde_intf_mode intf_mode;
  2111. struct drm_display_mode *old_adj_mode = NULL;
  2112. int ret;
  2113. bool is_cmd_mode = false, res_switch = false;
  2114. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2115. is_cmd_mode = true;
  2116. if (pre_modeset) {
  2117. if (sde_enc->cur_master)
  2118. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2119. if (old_adj_mode && is_cmd_mode)
  2120. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2121. DRM_MODE_MATCH_TIMINGS);
  2122. if ((res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) ||
  2123. sde_encoder_is_cwb_disabling(drm_enc, drm_enc->crtc)) {
  2124. /*
  2125. * add tx wait for sim panel to avoid wd timer getting
  2126. * updated in middle of frame to avoid early vsync
  2127. */
  2128. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2129. if (ret && ret != -EWOULDBLOCK) {
  2130. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2131. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2132. return ret;
  2133. }
  2134. }
  2135. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2136. if (msm_is_mode_seamless_dms(msm_mode) ||
  2137. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2138. is_cmd_mode)) {
  2139. /* restore resource state before releasing them */
  2140. ret = sde_encoder_resource_control(drm_enc,
  2141. SDE_ENC_RC_EVENT_PRE_MODESET);
  2142. if (ret) {
  2143. SDE_ERROR_ENC(sde_enc,
  2144. "sde resource control failed: %d\n",
  2145. ret);
  2146. return ret;
  2147. }
  2148. /*
  2149. * Disable dce before switching the mode and after pre-
  2150. * modeset to guarantee previous kickoff has finished.
  2151. */
  2152. sde_encoder_dce_disable(sde_enc);
  2153. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2154. _sde_encoder_modeset_helper_locked(drm_enc,
  2155. SDE_ENC_RC_EVENT_PRE_MODESET);
  2156. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2157. msm_mode);
  2158. }
  2159. } else {
  2160. if (msm_is_mode_seamless_dms(msm_mode) ||
  2161. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2162. is_cmd_mode))
  2163. sde_encoder_resource_control(&sde_enc->base,
  2164. SDE_ENC_RC_EVENT_POST_MODESET);
  2165. else if (msm_is_mode_seamless_poms(msm_mode))
  2166. _sde_encoder_modeset_helper_locked(drm_enc,
  2167. SDE_ENC_RC_EVENT_POST_MODESET);
  2168. }
  2169. return 0;
  2170. }
  2171. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2172. struct drm_display_mode *mode,
  2173. struct drm_display_mode *adj_mode)
  2174. {
  2175. struct sde_encoder_virt *sde_enc;
  2176. struct sde_kms *sde_kms;
  2177. struct drm_connector *conn;
  2178. struct drm_crtc_state *crtc_state;
  2179. struct sde_crtc_state *sde_crtc_state;
  2180. struct sde_connector_state *c_state;
  2181. struct msm_display_mode *msm_mode;
  2182. struct sde_crtc *sde_crtc;
  2183. int i = 0, ret;
  2184. int num_lm, num_intf, num_pp_per_intf;
  2185. if (!drm_enc) {
  2186. SDE_ERROR("invalid encoder\n");
  2187. return;
  2188. }
  2189. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2190. SDE_ERROR("power resource is not enabled\n");
  2191. return;
  2192. }
  2193. sde_kms = sde_encoder_get_kms(drm_enc);
  2194. if (!sde_kms)
  2195. return;
  2196. sde_enc = to_sde_encoder_virt(drm_enc);
  2197. SDE_DEBUG_ENC(sde_enc, "\n");
  2198. SDE_EVT32(DRMID(drm_enc));
  2199. /*
  2200. * cache the crtc in sde_enc on enable for duration of use case
  2201. * for correctly servicing asynchronous irq events and timers
  2202. */
  2203. if (!drm_enc->crtc) {
  2204. SDE_ERROR("invalid crtc\n");
  2205. return;
  2206. }
  2207. sde_enc->crtc = drm_enc->crtc;
  2208. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2209. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2210. /* get and store the mode_info */
  2211. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2212. if (!conn) {
  2213. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2214. return;
  2215. } else if (!conn->state) {
  2216. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2217. return;
  2218. }
  2219. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2220. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2221. c_state = to_sde_connector_state(conn->state);
  2222. if (!c_state) {
  2223. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2224. return;
  2225. }
  2226. /* cancel delayed off work, if any */
  2227. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2228. /* release resources before seamless mode change */
  2229. msm_mode = &c_state->msm_mode;
  2230. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2231. if (ret)
  2232. return;
  2233. crtc_state = sde_crtc->base.state;
  2234. sde_crtc_state = to_sde_crtc_state(crtc_state);
  2235. if ((sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_VIRTUAL) &&
  2236. ((sde_crtc_state->cached_cwb_enc_mask & drm_encoder_mask(drm_enc)))) {
  2237. SDE_EVT32(DRMID(drm_enc), sde_crtc_state->cwb_enc_mask,
  2238. sde_crtc_state->cached_cwb_enc_mask);
  2239. sde_crtc_state->cwb_enc_mask = sde_crtc_state->cached_cwb_enc_mask;
  2240. sde_encoder_set_clone_mode(drm_enc, crtc_state);
  2241. }
  2242. /* reserve dynamic resources now, indicating non test-only */
  2243. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2244. if (ret) {
  2245. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2246. return;
  2247. }
  2248. /* assign the reserved HW blocks to this encoder */
  2249. _sde_encoder_virt_populate_hw_res(drm_enc);
  2250. /* determine left HW PP block to map to INTF */
  2251. num_lm = sde_enc->mode_info.topology.num_lm;
  2252. num_intf = sde_enc->mode_info.topology.num_intf;
  2253. num_pp_per_intf = num_lm / num_intf;
  2254. if (!num_pp_per_intf)
  2255. num_pp_per_intf = 1;
  2256. /* perform mode_set on phys_encs */
  2257. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2258. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2259. if (phys) {
  2260. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2261. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2262. i, num_pp_per_intf);
  2263. return;
  2264. }
  2265. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2266. phys->connector = conn;
  2267. if (phys->ops.mode_set)
  2268. phys->ops.mode_set(phys, mode, adj_mode,
  2269. &sde_crtc->reinit_crtc_mixers);
  2270. }
  2271. }
  2272. /* update resources after seamless mode change */
  2273. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2274. }
  2275. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2276. {
  2277. struct sde_encoder_virt *sde_enc;
  2278. struct sde_encoder_phys *phys;
  2279. int i;
  2280. if (!drm_enc) {
  2281. SDE_ERROR("invalid parameters\n");
  2282. return;
  2283. }
  2284. sde_enc = to_sde_encoder_virt(drm_enc);
  2285. if (!sde_enc) {
  2286. SDE_ERROR("invalid sde encoder\n");
  2287. return;
  2288. }
  2289. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2290. phys = sde_enc->phys_encs[i];
  2291. if (phys && phys->ops.control_te)
  2292. phys->ops.control_te(phys, enable);
  2293. }
  2294. }
  2295. static int _sde_encoder_input_connect(struct input_handler *handler,
  2296. struct input_dev *dev, const struct input_device_id *id)
  2297. {
  2298. struct input_handle *handle;
  2299. int rc = 0;
  2300. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2301. if (!handle)
  2302. return -ENOMEM;
  2303. handle->dev = dev;
  2304. handle->handler = handler;
  2305. handle->name = handler->name;
  2306. rc = input_register_handle(handle);
  2307. if (rc) {
  2308. pr_err("failed to register input handle\n");
  2309. goto error;
  2310. }
  2311. rc = input_open_device(handle);
  2312. if (rc) {
  2313. pr_err("failed to open input device\n");
  2314. goto error_unregister;
  2315. }
  2316. return 0;
  2317. error_unregister:
  2318. input_unregister_handle(handle);
  2319. error:
  2320. kfree(handle);
  2321. return rc;
  2322. }
  2323. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2324. {
  2325. input_close_device(handle);
  2326. input_unregister_handle(handle);
  2327. kfree(handle);
  2328. }
  2329. /**
  2330. * Structure for specifying event parameters on which to receive callbacks.
  2331. * This structure will trigger a callback in case of a touch event (specified by
  2332. * EV_ABS) where there is a change in X and Y coordinates,
  2333. */
  2334. static const struct input_device_id sde_input_ids[] = {
  2335. {
  2336. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2337. .evbit = { BIT_MASK(EV_ABS) },
  2338. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2339. BIT_MASK(ABS_MT_POSITION_X) |
  2340. BIT_MASK(ABS_MT_POSITION_Y) },
  2341. },
  2342. { },
  2343. };
  2344. static void _sde_encoder_input_handler_register(
  2345. struct drm_encoder *drm_enc)
  2346. {
  2347. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2348. int rc;
  2349. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2350. !sde_enc->input_event_enabled)
  2351. return;
  2352. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2353. sde_enc->input_handler->private = sde_enc;
  2354. /* register input handler if not already registered */
  2355. rc = input_register_handler(sde_enc->input_handler);
  2356. if (rc) {
  2357. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2358. rc);
  2359. kfree(sde_enc->input_handler);
  2360. }
  2361. }
  2362. }
  2363. static void _sde_encoder_input_handler_unregister(
  2364. struct drm_encoder *drm_enc)
  2365. {
  2366. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2367. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2368. !sde_enc->input_event_enabled)
  2369. return;
  2370. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2371. input_unregister_handler(sde_enc->input_handler);
  2372. sde_enc->input_handler->private = NULL;
  2373. }
  2374. }
  2375. static int _sde_encoder_input_handler(
  2376. struct sde_encoder_virt *sde_enc)
  2377. {
  2378. struct input_handler *input_handler = NULL;
  2379. int rc = 0;
  2380. if (sde_enc->input_handler) {
  2381. SDE_ERROR_ENC(sde_enc,
  2382. "input_handle is active. unexpected\n");
  2383. return -EINVAL;
  2384. }
  2385. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2386. if (!input_handler)
  2387. return -ENOMEM;
  2388. input_handler->event = sde_encoder_input_event_handler;
  2389. input_handler->connect = _sde_encoder_input_connect;
  2390. input_handler->disconnect = _sde_encoder_input_disconnect;
  2391. input_handler->name = "sde";
  2392. input_handler->id_table = sde_input_ids;
  2393. sde_enc->input_handler = input_handler;
  2394. return rc;
  2395. }
  2396. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2397. {
  2398. struct sde_encoder_virt *sde_enc = NULL;
  2399. struct sde_kms *sde_kms;
  2400. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2401. SDE_ERROR("invalid parameters\n");
  2402. return;
  2403. }
  2404. sde_kms = sde_encoder_get_kms(drm_enc);
  2405. if (!sde_kms)
  2406. return;
  2407. sde_enc = to_sde_encoder_virt(drm_enc);
  2408. if (!sde_enc || !sde_enc->cur_master) {
  2409. SDE_DEBUG("invalid sde encoder/master\n");
  2410. return;
  2411. }
  2412. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2413. sde_enc->cur_master->hw_mdptop &&
  2414. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2415. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2416. sde_enc->cur_master->hw_mdptop);
  2417. if (sde_enc->cur_master->hw_mdptop &&
  2418. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2419. !sde_in_trusted_vm(sde_kms))
  2420. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2421. sde_enc->cur_master->hw_mdptop,
  2422. sde_kms->catalog);
  2423. if (sde_enc->cur_master->hw_ctl &&
  2424. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2425. !sde_enc->cur_master->cont_splash_enabled)
  2426. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2427. sde_enc->cur_master->hw_ctl,
  2428. &sde_enc->cur_master->intf_cfg_v1);
  2429. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2430. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2431. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2432. _sde_encoder_control_fal10_veto(drm_enc, true);
  2433. }
  2434. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2435. {
  2436. struct sde_kms *sde_kms;
  2437. void *dither_cfg = NULL;
  2438. int ret = 0, i = 0;
  2439. size_t len = 0;
  2440. enum sde_rm_topology_name topology;
  2441. struct drm_encoder *drm_enc;
  2442. struct msm_display_dsc_info *dsc = NULL;
  2443. struct sde_encoder_virt *sde_enc;
  2444. struct sde_hw_pingpong *hw_pp;
  2445. u32 bpp, bpc;
  2446. int num_lm;
  2447. if (!phys || !phys->connector || !phys->hw_pp ||
  2448. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2449. return;
  2450. sde_kms = sde_encoder_get_kms(phys->parent);
  2451. if (!sde_kms)
  2452. return;
  2453. topology = sde_connector_get_topology_name(phys->connector);
  2454. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2455. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2456. (phys->split_role == ENC_ROLE_SLAVE)))
  2457. return;
  2458. drm_enc = phys->parent;
  2459. sde_enc = to_sde_encoder_virt(drm_enc);
  2460. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2461. bpc = dsc->config.bits_per_component;
  2462. bpp = dsc->config.bits_per_pixel;
  2463. /* disable dither for 10 bpp or 10bpc dsc config */
  2464. if (bpp == 10 || bpc == 10) {
  2465. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2466. return;
  2467. }
  2468. ret = sde_connector_get_dither_cfg(phys->connector,
  2469. phys->connector->state, &dither_cfg,
  2470. &len, sde_enc->idle_pc_restore);
  2471. /* skip reg writes when return values are invalid or no data */
  2472. if (ret && ret == -ENODATA)
  2473. return;
  2474. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2475. for (i = 0; i < num_lm; i++) {
  2476. hw_pp = sde_enc->hw_pp[i];
  2477. phys->hw_pp->ops.setup_dither(hw_pp,
  2478. dither_cfg, len);
  2479. }
  2480. }
  2481. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2482. {
  2483. struct sde_encoder_virt *sde_enc = NULL;
  2484. int i;
  2485. if (!drm_enc) {
  2486. SDE_ERROR("invalid encoder\n");
  2487. return;
  2488. }
  2489. sde_enc = to_sde_encoder_virt(drm_enc);
  2490. if (!sde_enc->cur_master) {
  2491. SDE_DEBUG("virt encoder has no master\n");
  2492. return;
  2493. }
  2494. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2495. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2496. sde_enc->idle_pc_restore = true;
  2497. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2498. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2499. if (!phys)
  2500. continue;
  2501. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2502. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2503. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2504. phys->ops.restore(phys);
  2505. _sde_encoder_setup_dither(phys);
  2506. }
  2507. if (sde_enc->cur_master->ops.restore)
  2508. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2509. _sde_encoder_virt_enable_helper(drm_enc);
  2510. sde_encoder_control_te(drm_enc, true);
  2511. /*
  2512. * During IPC misr ctl register is reset.
  2513. * Need to reconfigure misr after every IPC.
  2514. */
  2515. if (atomic_read(&sde_enc->misr_enable))
  2516. sde_enc->misr_reconfigure = true;
  2517. }
  2518. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2519. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2520. {
  2521. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2522. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2523. int i;
  2524. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2525. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2526. if (!phys)
  2527. continue;
  2528. phys->comp_type = comp_info->comp_type;
  2529. phys->comp_ratio = comp_info->comp_ratio;
  2530. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2531. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2532. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2533. phys->dsc_extra_pclk_cycle_cnt =
  2534. comp_info->dsc_info.pclk_per_line;
  2535. phys->dsc_extra_disp_width =
  2536. comp_info->dsc_info.extra_width;
  2537. phys->dce_bytes_per_line =
  2538. comp_info->dsc_info.bytes_per_pkt *
  2539. comp_info->dsc_info.pkt_per_line;
  2540. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2541. phys->dce_bytes_per_line =
  2542. comp_info->vdc_info.bytes_per_pkt *
  2543. comp_info->vdc_info.pkt_per_line;
  2544. }
  2545. if (phys != sde_enc->cur_master) {
  2546. /**
  2547. * on DMS request, the encoder will be enabled
  2548. * already. Invoke restore to reconfigure the
  2549. * new mode.
  2550. */
  2551. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2552. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2553. phys->ops.restore)
  2554. phys->ops.restore(phys);
  2555. else if (phys->ops.enable)
  2556. phys->ops.enable(phys);
  2557. }
  2558. if (atomic_read(&sde_enc->misr_enable) && phys->ops.setup_misr &&
  2559. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2560. phys->ops.setup_misr(phys, true,
  2561. sde_enc->misr_frame_count);
  2562. }
  2563. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2564. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2565. sde_enc->cur_master->ops.restore)
  2566. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2567. else if (sde_enc->cur_master->ops.enable)
  2568. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2569. }
  2570. static void sde_encoder_off_work(struct kthread_work *work)
  2571. {
  2572. struct sde_encoder_virt *sde_enc = container_of(work,
  2573. struct sde_encoder_virt, delayed_off_work.work);
  2574. struct drm_encoder *drm_enc;
  2575. if (!sde_enc) {
  2576. SDE_ERROR("invalid sde encoder\n");
  2577. return;
  2578. }
  2579. drm_enc = &sde_enc->base;
  2580. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2581. sde_encoder_idle_request(drm_enc);
  2582. SDE_ATRACE_END("sde_encoder_off_work");
  2583. }
  2584. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2585. {
  2586. struct sde_encoder_virt *sde_enc = NULL;
  2587. bool has_master_enc = false;
  2588. int i, ret = 0;
  2589. struct sde_connector_state *c_state;
  2590. struct drm_display_mode *cur_mode = NULL;
  2591. struct msm_display_mode *msm_mode;
  2592. if (!drm_enc || !drm_enc->crtc) {
  2593. SDE_ERROR("invalid encoder\n");
  2594. return;
  2595. }
  2596. sde_enc = to_sde_encoder_virt(drm_enc);
  2597. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2598. SDE_ERROR("power resource is not enabled\n");
  2599. return;
  2600. }
  2601. if (!sde_enc->crtc)
  2602. sde_enc->crtc = drm_enc->crtc;
  2603. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2604. SDE_DEBUG_ENC(sde_enc, "\n");
  2605. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2606. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2607. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2608. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2609. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2610. sde_enc->cur_master = phys;
  2611. has_master_enc = true;
  2612. break;
  2613. }
  2614. }
  2615. if (!has_master_enc) {
  2616. sde_enc->cur_master = NULL;
  2617. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2618. return;
  2619. }
  2620. _sde_encoder_input_handler_register(drm_enc);
  2621. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2622. if (!c_state) {
  2623. SDE_ERROR("invalid connector state\n");
  2624. return;
  2625. }
  2626. msm_mode = &c_state->msm_mode;
  2627. if ((drm_enc->crtc->state->connectors_changed &&
  2628. sde_encoder_in_clone_mode(drm_enc)) ||
  2629. !(msm_is_mode_seamless_vrr(msm_mode)
  2630. || msm_is_mode_seamless_dms(msm_mode)
  2631. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2632. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2633. sde_encoder_off_work);
  2634. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2635. if (ret) {
  2636. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2637. ret);
  2638. return;
  2639. }
  2640. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2641. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2642. /* turn off vsync_in to update tear check configuration */
  2643. sde_encoder_control_te(drm_enc, false);
  2644. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2645. _sde_encoder_virt_enable_helper(drm_enc);
  2646. sde_encoder_control_te(drm_enc, true);
  2647. }
  2648. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2649. {
  2650. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2651. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2652. int i = 0;
  2653. _sde_encoder_control_fal10_veto(drm_enc, false);
  2654. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2655. if (sde_enc->phys_encs[i]) {
  2656. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2657. sde_enc->phys_encs[i]->connector = NULL;
  2658. sde_enc->phys_encs[i]->hw_ctl = NULL;
  2659. }
  2660. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2661. }
  2662. sde_enc->cur_master = NULL;
  2663. /*
  2664. * clear the cached crtc in sde_enc on use case finish, after all the
  2665. * outstanding events and timers have been completed
  2666. */
  2667. sde_enc->crtc = NULL;
  2668. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2669. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2670. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2671. }
  2672. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2673. {
  2674. struct sde_encoder_virt *sde_enc = NULL;
  2675. struct sde_connector *sde_conn;
  2676. struct sde_kms *sde_kms;
  2677. enum sde_intf_mode intf_mode;
  2678. int ret, i = 0;
  2679. if (!drm_enc) {
  2680. SDE_ERROR("invalid encoder\n");
  2681. return;
  2682. } else if (!drm_enc->dev) {
  2683. SDE_ERROR("invalid dev\n");
  2684. return;
  2685. } else if (!drm_enc->dev->dev_private) {
  2686. SDE_ERROR("invalid dev_private\n");
  2687. return;
  2688. }
  2689. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2690. SDE_ERROR("power resource is not enabled\n");
  2691. return;
  2692. }
  2693. sde_enc = to_sde_encoder_virt(drm_enc);
  2694. if (!sde_enc->cur_master) {
  2695. SDE_ERROR("Invalid cur_master\n");
  2696. return;
  2697. }
  2698. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2699. SDE_DEBUG_ENC(sde_enc, "\n");
  2700. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2701. if (!sde_kms)
  2702. return;
  2703. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2704. SDE_EVT32(DRMID(drm_enc));
  2705. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2706. /* disable autorefresh */
  2707. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2708. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2709. if (phys && phys->ops.disable_autorefresh)
  2710. phys->ops.disable_autorefresh(phys);
  2711. }
  2712. /* wait for idle */
  2713. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2714. }
  2715. _sde_encoder_input_handler_unregister(drm_enc);
  2716. flush_delayed_work(&sde_conn->status_work);
  2717. /*
  2718. * For primary command mode and video mode encoders, execute the
  2719. * resource control pre-stop operations before the physical encoders
  2720. * are disabled, to allow the rsc to transition its states properly.
  2721. *
  2722. * For other encoder types, rsc should not be enabled until after
  2723. * they have been fully disabled, so delay the pre-stop operations
  2724. * until after the physical disable calls have returned.
  2725. */
  2726. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2727. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2728. sde_encoder_resource_control(drm_enc,
  2729. SDE_ENC_RC_EVENT_PRE_STOP);
  2730. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2731. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2732. if (phys && phys->ops.disable)
  2733. phys->ops.disable(phys);
  2734. }
  2735. } else {
  2736. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2737. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2738. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2739. if (phys && phys->ops.disable)
  2740. phys->ops.disable(phys);
  2741. }
  2742. sde_encoder_resource_control(drm_enc,
  2743. SDE_ENC_RC_EVENT_PRE_STOP);
  2744. }
  2745. /*
  2746. * disable dce after the transfer is complete (for command mode)
  2747. * and after physical encoder is disabled, to make sure timing
  2748. * engine is already disabled (for video mode).
  2749. */
  2750. if (!sde_in_trusted_vm(sde_kms))
  2751. sde_encoder_dce_disable(sde_enc);
  2752. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2753. /* reset connector topology name property */
  2754. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2755. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2756. ret = sde_rm_update_topology(&sde_kms->rm,
  2757. sde_enc->cur_master->connector->state, NULL);
  2758. if (ret) {
  2759. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2760. return;
  2761. }
  2762. }
  2763. if (!sde_encoder_in_clone_mode(drm_enc))
  2764. sde_encoder_virt_reset(drm_enc);
  2765. }
  2766. static void _trigger_encoder_hw_fences_override(struct sde_kms *sde_kms, struct sde_hw_ctl *ctl)
  2767. {
  2768. /* trigger hw-fences override signal */
  2769. if (sde_kms && sde_kms->catalog->hw_fence_rev && ctl->ops.hw_fence_trigger_sw_override)
  2770. ctl->ops.hw_fence_trigger_sw_override(ctl);
  2771. }
  2772. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2773. struct sde_encoder_phys_wb *wb_enc)
  2774. {
  2775. struct sde_encoder_virt *sde_enc;
  2776. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2777. struct sde_ctl_flush_cfg cfg;
  2778. struct sde_hw_dsc *hw_dsc = NULL;
  2779. int i;
  2780. ctl->ops.reset(ctl);
  2781. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2782. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2783. if (wb_enc) {
  2784. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2785. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2786. false, phys_enc->hw_pp->idx);
  2787. if (ctl->ops.update_bitmask)
  2788. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2789. wb_enc->hw_wb->idx, true);
  2790. }
  2791. } else {
  2792. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2793. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2794. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2795. sde_enc->phys_encs[i]->hw_intf, false,
  2796. sde_enc->phys_encs[i]->hw_pp->idx);
  2797. if (ctl->ops.update_bitmask)
  2798. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2799. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2800. }
  2801. }
  2802. }
  2803. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2804. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2805. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2806. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2807. phys_enc->hw_pp->merge_3d->idx, true);
  2808. }
  2809. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2810. phys_enc->hw_pp) {
  2811. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2812. false, phys_enc->hw_pp->idx);
  2813. if (ctl->ops.update_bitmask)
  2814. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2815. phys_enc->hw_cdm->idx, true);
  2816. }
  2817. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2818. phys_enc->hw_pp) {
  2819. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2820. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2821. if (ctl->ops.update_dnsc_blur_bitmask)
  2822. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2823. }
  2824. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2825. ctl->ops.reset_post_disable)
  2826. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2827. phys_enc->hw_pp->merge_3d ?
  2828. phys_enc->hw_pp->merge_3d->idx : 0);
  2829. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2830. hw_dsc = sde_enc->hw_dsc[i];
  2831. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2832. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2833. if (ctl->ops.update_bitmask)
  2834. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2835. }
  2836. }
  2837. _trigger_encoder_hw_fences_override(phys_enc->sde_kms, ctl);
  2838. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2839. ctl->ops.get_pending_flush(ctl, &cfg);
  2840. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2841. ctl->ops.trigger_flush(ctl);
  2842. ctl->ops.trigger_start(ctl);
  2843. ctl->ops.clear_pending_flush(ctl);
  2844. }
  2845. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2846. {
  2847. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2848. struct sde_ctl_flush_cfg cfg;
  2849. ctl->ops.reset(ctl);
  2850. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2851. ctl->ops.get_pending_flush(ctl, &cfg);
  2852. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2853. ctl->ops.trigger_flush(ctl);
  2854. ctl->ops.trigger_start(ctl);
  2855. }
  2856. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2857. enum sde_intf_type type, u32 controller_id)
  2858. {
  2859. int i = 0;
  2860. for (i = 0; i < catalog->intf_count; i++) {
  2861. if (catalog->intf[i].type == type
  2862. && catalog->intf[i].controller_id == controller_id) {
  2863. return catalog->intf[i].id;
  2864. }
  2865. }
  2866. return INTF_MAX;
  2867. }
  2868. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2869. enum sde_intf_type type, u32 controller_id)
  2870. {
  2871. if (controller_id < catalog->wb_count)
  2872. return catalog->wb[controller_id].id;
  2873. return WB_MAX;
  2874. }
  2875. void sde_encoder_hw_fence_status(struct sde_kms *sde_kms,
  2876. struct drm_crtc *crtc, struct sde_hw_ctl *hw_ctl)
  2877. {
  2878. u64 start_timestamp, end_timestamp;
  2879. if (!sde_kms || !hw_ctl || !sde_kms->hw_mdp) {
  2880. SDE_ERROR("invalid inputs\n");
  2881. return;
  2882. }
  2883. if ((sde_kms->debugfs_hw_fence & SDE_INPUT_HW_FENCE_TIMESTAMP)
  2884. && sde_kms->hw_mdp->ops.hw_fence_input_status) {
  2885. sde_kms->hw_mdp->ops.hw_fence_input_status(sde_kms->hw_mdp,
  2886. &start_timestamp, &end_timestamp);
  2887. trace_sde_hw_fence_status(crtc->base.id, "input",
  2888. start_timestamp, end_timestamp);
  2889. }
  2890. if ((sde_kms->debugfs_hw_fence & SDE_OUTPUT_HW_FENCE_TIMESTAMP)
  2891. && hw_ctl->ops.hw_fence_output_status) {
  2892. hw_ctl->ops.hw_fence_output_status(hw_ctl,
  2893. &start_timestamp, &end_timestamp);
  2894. trace_sde_hw_fence_status(crtc->base.id, "output",
  2895. start_timestamp, end_timestamp);
  2896. }
  2897. }
  2898. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2899. struct drm_crtc *crtc)
  2900. {
  2901. struct sde_hw_uidle *uidle;
  2902. struct sde_uidle_cntr cntr;
  2903. struct sde_uidle_status status;
  2904. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2905. pr_err("invalid params %d %d\n",
  2906. !sde_kms, !crtc);
  2907. return;
  2908. }
  2909. /* check if perf counters are enabled and setup */
  2910. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2911. return;
  2912. uidle = sde_kms->hw_uidle;
  2913. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2914. && uidle->ops.uidle_get_status) {
  2915. uidle->ops.uidle_get_status(uidle, &status);
  2916. trace_sde_perf_uidle_status(
  2917. crtc->base.id,
  2918. status.uidle_danger_status_0,
  2919. status.uidle_danger_status_1,
  2920. status.uidle_safe_status_0,
  2921. status.uidle_safe_status_1,
  2922. status.uidle_idle_status_0,
  2923. status.uidle_idle_status_1,
  2924. status.uidle_fal_status_0,
  2925. status.uidle_fal_status_1,
  2926. status.uidle_status,
  2927. status.uidle_en_fal10);
  2928. }
  2929. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2930. && uidle->ops.uidle_get_cntr) {
  2931. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2932. trace_sde_perf_uidle_cntr(
  2933. crtc->base.id,
  2934. cntr.fal1_gate_cntr,
  2935. cntr.fal10_gate_cntr,
  2936. cntr.fal_wait_gate_cntr,
  2937. cntr.fal1_num_transitions_cntr,
  2938. cntr.fal10_num_transitions_cntr,
  2939. cntr.min_gate_cntr,
  2940. cntr.max_gate_cntr);
  2941. }
  2942. }
  2943. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2944. struct sde_encoder_phys *phy_enc)
  2945. {
  2946. struct sde_encoder_virt *sde_enc = NULL;
  2947. unsigned long lock_flags;
  2948. ktime_t ts = 0;
  2949. if (!drm_enc || !phy_enc || !phy_enc->sde_kms)
  2950. return;
  2951. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2952. sde_enc = to_sde_encoder_virt(drm_enc);
  2953. /*
  2954. * calculate accurate vsync timestamp when available
  2955. * set current time otherwise
  2956. */
  2957. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, phy_enc->sde_kms->catalog->features))
  2958. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2959. if (!ts)
  2960. ts = ktime_get();
  2961. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2962. phy_enc->last_vsync_timestamp = ts;
  2963. atomic_inc(&phy_enc->vsync_cnt);
  2964. if (sde_enc->crtc_vblank_cb)
  2965. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2966. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2967. if (phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2968. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2969. if (phy_enc->sde_kms->debugfs_hw_fence)
  2970. sde_encoder_hw_fence_status(phy_enc->sde_kms, sde_enc->crtc, phy_enc->hw_ctl);
  2971. SDE_EVT32(DRMID(drm_enc), ktime_to_us(ts), atomic_read(&phy_enc->vsync_cnt));
  2972. SDE_ATRACE_END("encoder_vblank_callback");
  2973. }
  2974. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2975. struct sde_encoder_phys *phy_enc)
  2976. {
  2977. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2978. if (!phy_enc)
  2979. return;
  2980. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2981. atomic_inc(&phy_enc->underrun_cnt);
  2982. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2983. if (sde_enc->cur_master &&
  2984. sde_enc->cur_master->ops.get_underrun_line_count)
  2985. sde_enc->cur_master->ops.get_underrun_line_count(
  2986. sde_enc->cur_master);
  2987. trace_sde_encoder_underrun(DRMID(drm_enc),
  2988. atomic_read(&phy_enc->underrun_cnt));
  2989. if (phy_enc->sde_kms &&
  2990. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2991. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2992. SDE_DBG_CTRL("stop_ftrace");
  2993. SDE_DBG_CTRL("panic_underrun");
  2994. SDE_ATRACE_END("encoder_underrun_callback");
  2995. }
  2996. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2997. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2998. {
  2999. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3000. unsigned long lock_flags;
  3001. bool enable;
  3002. int i;
  3003. enable = vbl_cb ? true : false;
  3004. if (!drm_enc) {
  3005. SDE_ERROR("invalid encoder\n");
  3006. return;
  3007. }
  3008. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  3009. SDE_EVT32(DRMID(drm_enc), enable);
  3010. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3011. sde_enc->crtc_vblank_cb = vbl_cb;
  3012. sde_enc->crtc_vblank_cb_data = vbl_data;
  3013. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3014. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3015. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3016. if (phys && phys->ops.control_vblank_irq)
  3017. phys->ops.control_vblank_irq(phys, enable);
  3018. }
  3019. sde_enc->vblank_enabled = enable;
  3020. }
  3021. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  3022. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  3023. struct drm_crtc *crtc)
  3024. {
  3025. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3026. unsigned long lock_flags;
  3027. bool enable;
  3028. enable = frame_event_cb ? true : false;
  3029. if (!drm_enc) {
  3030. SDE_ERROR("invalid encoder\n");
  3031. return;
  3032. }
  3033. SDE_DEBUG_ENC(sde_enc, "\n");
  3034. SDE_EVT32(DRMID(drm_enc), enable, 0);
  3035. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3036. sde_enc->crtc_frame_event_cb = frame_event_cb;
  3037. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  3038. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3039. }
  3040. static void sde_encoder_frame_done_callback(
  3041. struct drm_encoder *drm_enc,
  3042. struct sde_encoder_phys *ready_phys, u32 event)
  3043. {
  3044. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3045. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3046. unsigned int i;
  3047. bool trigger = true;
  3048. bool is_cmd_mode = false;
  3049. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3050. ktime_t ts = 0;
  3051. if (!sde_kms || !sde_enc->cur_master) {
  3052. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  3053. sde_kms, sde_enc->cur_master);
  3054. return;
  3055. }
  3056. sde_enc->crtc_frame_event_cb_data.connector =
  3057. sde_enc->cur_master->connector;
  3058. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  3059. is_cmd_mode = true;
  3060. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  3061. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  3062. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  3063. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  3064. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  3065. /*
  3066. * get current ktime for other events and when precise timestamp is not
  3067. * available for retire-fence
  3068. */
  3069. if (!ts)
  3070. ts = ktime_get();
  3071. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3072. | SDE_ENCODER_FRAME_EVENT_ERROR
  3073. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3074. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3075. if (ready_phys->connector)
  3076. topology = sde_connector_get_topology_name(
  3077. ready_phys->connector);
  3078. /* One of the physical encoders has become idle */
  3079. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3080. if (sde_enc->phys_encs[i] == ready_phys) {
  3081. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3082. atomic_read(&sde_enc->frame_done_cnt[i]));
  3083. if (!atomic_add_unless(
  3084. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3085. SDE_EVT32(DRMID(drm_enc), event,
  3086. ready_phys->intf_idx,
  3087. SDE_EVTLOG_ERROR);
  3088. SDE_ERROR_ENC(sde_enc,
  3089. "intf idx:%d, event:%d\n",
  3090. ready_phys->intf_idx, event);
  3091. return;
  3092. }
  3093. }
  3094. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3095. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3096. trigger = false;
  3097. }
  3098. if (trigger) {
  3099. if (sde_enc->crtc_frame_event_cb)
  3100. sde_enc->crtc_frame_event_cb(
  3101. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3102. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3103. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3104. -1, 0);
  3105. }
  3106. } else if (sde_enc->crtc_frame_event_cb) {
  3107. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3108. }
  3109. }
  3110. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3111. {
  3112. struct sde_encoder_virt *sde_enc;
  3113. if (!drm_enc) {
  3114. SDE_ERROR("invalid drm encoder\n");
  3115. return -EINVAL;
  3116. }
  3117. sde_enc = to_sde_encoder_virt(drm_enc);
  3118. sde_encoder_resource_control(&sde_enc->base,
  3119. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3120. return 0;
  3121. }
  3122. /**
  3123. * _sde_encoder_update_retire_txq - update tx queue for a retire hw fence
  3124. * phys: Pointer to physical encoder structure
  3125. *
  3126. */
  3127. static inline void _sde_encoder_update_retire_txq(struct sde_encoder_phys *phys,
  3128. struct sde_kms *sde_kms)
  3129. {
  3130. struct sde_connector *c_conn;
  3131. int line_count;
  3132. c_conn = to_sde_connector(phys->connector);
  3133. if (!c_conn) {
  3134. SDE_ERROR("invalid connector");
  3135. return;
  3136. }
  3137. line_count = sde_connector_get_property(phys->connector->state,
  3138. CONNECTOR_PROP_EARLY_FENCE_LINE);
  3139. if (c_conn->hwfence_wb_retire_fences_enable)
  3140. sde_fence_update_hw_fences_txq(c_conn->retire_fence, false, line_count,
  3141. sde_kms->debugfs_hw_fence);
  3142. }
  3143. /**
  3144. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3145. * drm_enc: Pointer to drm encoder structure
  3146. * phys: Pointer to physical encoder structure
  3147. * extra_flush: Additional bit mask to include in flush trigger
  3148. * config_changed: if true new config is applied, avoid increment of retire
  3149. * count if false
  3150. */
  3151. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3152. struct sde_encoder_phys *phys,
  3153. struct sde_ctl_flush_cfg *extra_flush,
  3154. bool config_changed)
  3155. {
  3156. struct sde_hw_ctl *ctl;
  3157. unsigned long lock_flags;
  3158. struct sde_encoder_virt *sde_enc;
  3159. int pend_ret_fence_cnt;
  3160. struct sde_connector *c_conn;
  3161. if (!drm_enc || !phys) {
  3162. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3163. !drm_enc, !phys);
  3164. return;
  3165. }
  3166. sde_enc = to_sde_encoder_virt(drm_enc);
  3167. c_conn = to_sde_connector(phys->connector);
  3168. if (!phys->hw_pp) {
  3169. SDE_ERROR("invalid pingpong hw\n");
  3170. return;
  3171. }
  3172. ctl = phys->hw_ctl;
  3173. if (!ctl || !phys->ops.trigger_flush) {
  3174. SDE_ERROR("missing ctl/trigger cb\n");
  3175. return;
  3176. }
  3177. if (phys->split_role == ENC_ROLE_SKIP) {
  3178. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3179. "skip flush pp%d ctl%d\n",
  3180. phys->hw_pp->idx - PINGPONG_0,
  3181. ctl->idx - CTL_0);
  3182. return;
  3183. }
  3184. /* update pending counts and trigger kickoff ctl flush atomically */
  3185. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3186. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3187. atomic_inc(&phys->pending_retire_fence_cnt);
  3188. atomic_inc(&phys->pending_ctl_start_cnt);
  3189. }
  3190. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3191. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3192. ctl->ops.update_bitmask) {
  3193. /* perform peripheral flush on every frame update for dp dsc */
  3194. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3195. phys->comp_ratio && c_conn->ops.update_pps) {
  3196. c_conn->ops.update_pps(phys->connector, NULL,
  3197. c_conn->display);
  3198. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3199. phys->hw_intf->idx, 1);
  3200. }
  3201. if (sde_enc->dynamic_hdr_updated)
  3202. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3203. phys->hw_intf->idx, 1);
  3204. }
  3205. if ((extra_flush && extra_flush->pending_flush_mask)
  3206. && ctl->ops.update_pending_flush)
  3207. ctl->ops.update_pending_flush(ctl, extra_flush);
  3208. phys->ops.trigger_flush(phys);
  3209. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3210. if (ctl->ops.get_pending_flush) {
  3211. struct sde_ctl_flush_cfg pending_flush = {0,};
  3212. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3213. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3214. ctl->idx - CTL_0,
  3215. pending_flush.pending_flush_mask,
  3216. pend_ret_fence_cnt);
  3217. } else {
  3218. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3219. ctl->idx - CTL_0,
  3220. pend_ret_fence_cnt);
  3221. }
  3222. }
  3223. /**
  3224. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3225. * phys: Pointer to physical encoder structure
  3226. */
  3227. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3228. {
  3229. struct sde_hw_ctl *ctl;
  3230. struct sde_encoder_virt *sde_enc;
  3231. if (!phys) {
  3232. SDE_ERROR("invalid argument(s)\n");
  3233. return;
  3234. }
  3235. if (!phys->hw_pp) {
  3236. SDE_ERROR("invalid pingpong hw\n");
  3237. return;
  3238. }
  3239. if (!phys->parent) {
  3240. SDE_ERROR("invalid parent\n");
  3241. return;
  3242. }
  3243. /* avoid ctrl start for encoder in clone mode */
  3244. if (phys->in_clone_mode)
  3245. return;
  3246. ctl = phys->hw_ctl;
  3247. sde_enc = to_sde_encoder_virt(phys->parent);
  3248. if (phys->split_role == ENC_ROLE_SKIP) {
  3249. SDE_DEBUG_ENC(sde_enc,
  3250. "skip start pp%d ctl%d\n",
  3251. phys->hw_pp->idx - PINGPONG_0,
  3252. ctl->idx - CTL_0);
  3253. return;
  3254. }
  3255. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3256. phys->ops.trigger_start(phys);
  3257. }
  3258. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3259. {
  3260. struct sde_hw_ctl *ctl;
  3261. if (!phys_enc) {
  3262. SDE_ERROR("invalid encoder\n");
  3263. return;
  3264. }
  3265. ctl = phys_enc->hw_ctl;
  3266. if (ctl && ctl->ops.trigger_flush)
  3267. ctl->ops.trigger_flush(ctl);
  3268. }
  3269. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3270. {
  3271. struct sde_hw_ctl *ctl;
  3272. if (!phys_enc) {
  3273. SDE_ERROR("invalid encoder\n");
  3274. return;
  3275. }
  3276. ctl = phys_enc->hw_ctl;
  3277. if (ctl && ctl->ops.trigger_start) {
  3278. ctl->ops.trigger_start(ctl);
  3279. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3280. }
  3281. }
  3282. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3283. {
  3284. struct sde_encoder_virt *sde_enc;
  3285. struct sde_connector *sde_con;
  3286. void *sde_con_disp;
  3287. struct sde_hw_ctl *ctl;
  3288. int rc;
  3289. if (!phys_enc) {
  3290. SDE_ERROR("invalid encoder\n");
  3291. return;
  3292. }
  3293. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3294. ctl = phys_enc->hw_ctl;
  3295. if (!ctl || !ctl->ops.reset)
  3296. return;
  3297. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3298. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3299. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3300. phys_enc->connector) {
  3301. sde_con = to_sde_connector(phys_enc->connector);
  3302. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3303. if (sde_con->ops.soft_reset) {
  3304. rc = sde_con->ops.soft_reset(sde_con_disp);
  3305. if (rc) {
  3306. SDE_ERROR_ENC(sde_enc,
  3307. "connector soft reset failure\n");
  3308. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3309. }
  3310. }
  3311. }
  3312. phys_enc->enable_state = SDE_ENC_ENABLED;
  3313. }
  3314. void sde_encoder_helper_update_out_fence_txq(struct sde_encoder_virt *sde_enc, bool is_vid)
  3315. {
  3316. struct sde_crtc *sde_crtc;
  3317. struct sde_kms *sde_kms = NULL;
  3318. if (!sde_enc || !sde_enc->crtc) {
  3319. SDE_ERROR("invalid encoder %d\n", !sde_enc);
  3320. return;
  3321. }
  3322. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3323. if (!sde_kms) {
  3324. SDE_ERROR("invalid kms\n");
  3325. return;
  3326. }
  3327. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3328. SDE_EVT32(DRMID(sde_enc->crtc), is_vid);
  3329. sde_fence_update_hw_fences_txq(sde_crtc->output_fence, is_vid, 0, sde_kms ?
  3330. sde_kms->debugfs_hw_fence : 0);
  3331. }
  3332. /**
  3333. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3334. * Iterate through the physical encoders and perform consolidated flush
  3335. * and/or control start triggering as needed. This is done in the virtual
  3336. * encoder rather than the individual physical ones in order to handle
  3337. * use cases that require visibility into multiple physical encoders at
  3338. * a time.
  3339. * sde_enc: Pointer to virtual encoder structure
  3340. * config_changed: if true new config is applied. Avoid regdma_flush and
  3341. * incrementing the retire count if false.
  3342. */
  3343. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3344. bool config_changed)
  3345. {
  3346. struct sde_hw_ctl *ctl;
  3347. uint32_t i;
  3348. struct sde_ctl_flush_cfg pending_flush = {0,};
  3349. u32 pending_kickoff_cnt;
  3350. struct msm_drm_private *priv = NULL;
  3351. struct sde_kms *sde_kms = NULL;
  3352. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3353. bool is_regdma_blocking = false, is_vid_mode = false;
  3354. struct sde_crtc *sde_crtc;
  3355. if (!sde_enc) {
  3356. SDE_ERROR("invalid encoder\n");
  3357. return;
  3358. }
  3359. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3360. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3361. is_vid_mode = true;
  3362. is_regdma_blocking = (is_vid_mode ||
  3363. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3364. /* don't perform flush/start operations for slave encoders */
  3365. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3366. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3367. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3368. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3369. continue;
  3370. ctl = phys->hw_ctl;
  3371. if (!ctl)
  3372. continue;
  3373. if (phys->connector)
  3374. topology = sde_connector_get_topology_name(
  3375. phys->connector);
  3376. if (!phys->ops.needs_single_flush ||
  3377. !phys->ops.needs_single_flush(phys)) {
  3378. if (config_changed && ctl->ops.reg_dma_flush)
  3379. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3380. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3381. config_changed);
  3382. } else if (ctl->ops.get_pending_flush) {
  3383. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3384. }
  3385. }
  3386. /* for split flush, combine pending flush masks and send to master */
  3387. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3388. ctl = sde_enc->cur_master->hw_ctl;
  3389. if (config_changed && ctl->ops.reg_dma_flush)
  3390. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3391. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3392. &pending_flush,
  3393. config_changed);
  3394. }
  3395. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3396. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3397. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3398. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3399. continue;
  3400. if (!phys->ops.needs_single_flush ||
  3401. !phys->ops.needs_single_flush(phys)) {
  3402. pending_kickoff_cnt =
  3403. sde_encoder_phys_inc_pending(phys);
  3404. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3405. } else {
  3406. pending_kickoff_cnt =
  3407. sde_encoder_phys_inc_pending(phys);
  3408. SDE_EVT32(pending_kickoff_cnt,
  3409. pending_flush.pending_flush_mask, SDE_EVTLOG_FUNC_CASE2);
  3410. }
  3411. }
  3412. if (atomic_read(&sde_enc->misr_enable))
  3413. sde_encoder_misr_configure(&sde_enc->base, true,
  3414. sde_enc->misr_frame_count);
  3415. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3416. if (crtc_misr_info.misr_enable && sde_crtc &&
  3417. sde_crtc->misr_reconfigure) {
  3418. sde_crtc_misr_setup(sde_enc->crtc, true,
  3419. crtc_misr_info.misr_frame_count);
  3420. sde_crtc->misr_reconfigure = false;
  3421. }
  3422. _sde_encoder_trigger_start(sde_enc->cur_master);
  3423. if (sde_enc->elevated_ahb_vote) {
  3424. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3425. priv = sde_enc->base.dev->dev_private;
  3426. if (sde_kms != NULL) {
  3427. sde_power_scale_reg_bus(&priv->phandle,
  3428. VOTE_INDEX_LOW,
  3429. false);
  3430. }
  3431. sde_enc->elevated_ahb_vote = false;
  3432. }
  3433. }
  3434. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3435. struct drm_encoder *drm_enc,
  3436. unsigned long *affected_displays,
  3437. int num_active_phys)
  3438. {
  3439. struct sde_encoder_virt *sde_enc;
  3440. struct sde_encoder_phys *master;
  3441. enum sde_rm_topology_name topology;
  3442. bool is_right_only;
  3443. if (!drm_enc || !affected_displays)
  3444. return;
  3445. sde_enc = to_sde_encoder_virt(drm_enc);
  3446. master = sde_enc->cur_master;
  3447. if (!master || !master->connector)
  3448. return;
  3449. topology = sde_connector_get_topology_name(master->connector);
  3450. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3451. return;
  3452. /*
  3453. * For pingpong split, the slave pingpong won't generate IRQs. For
  3454. * right-only updates, we can't swap pingpongs, or simply swap the
  3455. * master/slave assignment, we actually have to swap the interfaces
  3456. * so that the master physical encoder will use a pingpong/interface
  3457. * that generates irqs on which to wait.
  3458. */
  3459. is_right_only = !test_bit(0, affected_displays) &&
  3460. test_bit(1, affected_displays);
  3461. if (is_right_only && !sde_enc->intfs_swapped) {
  3462. /* right-only update swap interfaces */
  3463. swap(sde_enc->phys_encs[0]->intf_idx,
  3464. sde_enc->phys_encs[1]->intf_idx);
  3465. sde_enc->intfs_swapped = true;
  3466. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3467. /* left-only or full update, swap back */
  3468. swap(sde_enc->phys_encs[0]->intf_idx,
  3469. sde_enc->phys_encs[1]->intf_idx);
  3470. sde_enc->intfs_swapped = false;
  3471. }
  3472. SDE_DEBUG_ENC(sde_enc,
  3473. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3474. is_right_only, sde_enc->intfs_swapped,
  3475. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3476. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3477. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3478. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3479. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3480. *affected_displays);
  3481. /* ppsplit always uses master since ppslave invalid for irqs*/
  3482. if (num_active_phys == 1)
  3483. *affected_displays = BIT(0);
  3484. }
  3485. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3486. struct sde_encoder_kickoff_params *params)
  3487. {
  3488. struct sde_encoder_virt *sde_enc;
  3489. struct sde_encoder_phys *phys;
  3490. int i, num_active_phys;
  3491. bool master_assigned = false;
  3492. if (!drm_enc || !params)
  3493. return;
  3494. sde_enc = to_sde_encoder_virt(drm_enc);
  3495. if (sde_enc->num_phys_encs <= 1)
  3496. return;
  3497. /* count bits set */
  3498. num_active_phys = hweight_long(params->affected_displays);
  3499. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3500. params->affected_displays, num_active_phys);
  3501. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3502. num_active_phys);
  3503. /* for left/right only update, ppsplit master switches interface */
  3504. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3505. &params->affected_displays, num_active_phys);
  3506. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3507. enum sde_enc_split_role prv_role, new_role;
  3508. bool active = false;
  3509. phys = sde_enc->phys_encs[i];
  3510. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3511. continue;
  3512. active = test_bit(i, &params->affected_displays);
  3513. prv_role = phys->split_role;
  3514. if (active && num_active_phys == 1)
  3515. new_role = ENC_ROLE_SOLO;
  3516. else if (active && !master_assigned)
  3517. new_role = ENC_ROLE_MASTER;
  3518. else if (active)
  3519. new_role = ENC_ROLE_SLAVE;
  3520. else
  3521. new_role = ENC_ROLE_SKIP;
  3522. phys->ops.update_split_role(phys, new_role);
  3523. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3524. sde_enc->cur_master = phys;
  3525. master_assigned = true;
  3526. }
  3527. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3528. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3529. phys->split_role, active);
  3530. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3531. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3532. phys->split_role, active, num_active_phys);
  3533. }
  3534. }
  3535. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3536. {
  3537. struct sde_encoder_virt *sde_enc;
  3538. struct msm_display_info *disp_info;
  3539. if (!drm_enc) {
  3540. SDE_ERROR("invalid encoder\n");
  3541. return false;
  3542. }
  3543. sde_enc = to_sde_encoder_virt(drm_enc);
  3544. disp_info = &sde_enc->disp_info;
  3545. return (disp_info->curr_panel_mode == mode);
  3546. }
  3547. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3548. {
  3549. struct sde_encoder_virt *sde_enc;
  3550. struct sde_encoder_phys *phys;
  3551. unsigned int i;
  3552. struct sde_hw_ctl *ctl;
  3553. if (!drm_enc) {
  3554. SDE_ERROR("invalid encoder\n");
  3555. return;
  3556. }
  3557. sde_enc = to_sde_encoder_virt(drm_enc);
  3558. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3559. phys = sde_enc->phys_encs[i];
  3560. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3561. sde_encoder_check_curr_mode(drm_enc,
  3562. MSM_DISPLAY_CMD_MODE)) {
  3563. ctl = phys->hw_ctl;
  3564. if (ctl->ops.trigger_pending)
  3565. /* update only for command mode primary ctl */
  3566. ctl->ops.trigger_pending(ctl);
  3567. }
  3568. }
  3569. sde_enc->idle_pc_restore = false;
  3570. }
  3571. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3572. {
  3573. struct sde_encoder_virt *sde_enc = container_of(work,
  3574. struct sde_encoder_virt, esd_trigger_work);
  3575. if (!sde_enc) {
  3576. SDE_ERROR("invalid sde encoder\n");
  3577. return;
  3578. }
  3579. sde_encoder_resource_control(&sde_enc->base,
  3580. SDE_ENC_RC_EVENT_KICKOFF);
  3581. }
  3582. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3583. {
  3584. struct sde_encoder_virt *sde_enc = container_of(work,
  3585. struct sde_encoder_virt, input_event_work);
  3586. if (!sde_enc) {
  3587. SDE_ERROR("invalid sde encoder\n");
  3588. return;
  3589. }
  3590. sde_encoder_resource_control(&sde_enc->base,
  3591. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3592. }
  3593. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3594. {
  3595. struct sde_encoder_virt *sde_enc = container_of(work,
  3596. struct sde_encoder_virt, early_wakeup_work);
  3597. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3598. if (!sde_kms)
  3599. return;
  3600. sde_vm_lock(sde_kms);
  3601. if (!sde_vm_owns_hw(sde_kms)) {
  3602. sde_vm_unlock(sde_kms);
  3603. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3604. DRMID(&sde_enc->base));
  3605. return;
  3606. }
  3607. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3608. sde_encoder_resource_control(&sde_enc->base,
  3609. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3610. SDE_ATRACE_END("encoder_early_wakeup");
  3611. sde_vm_unlock(sde_kms);
  3612. }
  3613. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3614. {
  3615. struct sde_encoder_virt *sde_enc = NULL;
  3616. struct msm_drm_thread *disp_thread = NULL;
  3617. struct msm_drm_private *priv = NULL;
  3618. priv = drm_enc->dev->dev_private;
  3619. sde_enc = to_sde_encoder_virt(drm_enc);
  3620. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3621. SDE_DEBUG_ENC(sde_enc,
  3622. "should only early wake up command mode display\n");
  3623. return;
  3624. }
  3625. if (!sde_enc->crtc || (sde_enc->crtc->index
  3626. >= ARRAY_SIZE(priv->event_thread))) {
  3627. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3628. sde_enc->crtc == NULL,
  3629. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3630. return;
  3631. }
  3632. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3633. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3634. kthread_queue_work(&disp_thread->worker,
  3635. &sde_enc->early_wakeup_work);
  3636. SDE_ATRACE_END("queue_early_wakeup_work");
  3637. }
  3638. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3639. {
  3640. static const uint64_t timeout_us = 50000;
  3641. static const uint64_t sleep_us = 20;
  3642. struct sde_encoder_virt *sde_enc;
  3643. ktime_t cur_ktime, exp_ktime;
  3644. uint32_t line_count, tmp, i;
  3645. if (!drm_enc) {
  3646. SDE_ERROR("invalid encoder\n");
  3647. return -EINVAL;
  3648. }
  3649. sde_enc = to_sde_encoder_virt(drm_enc);
  3650. if (!sde_enc->cur_master ||
  3651. !sde_enc->cur_master->ops.get_line_count) {
  3652. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3653. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3654. return -EINVAL;
  3655. }
  3656. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3657. line_count = sde_enc->cur_master->ops.get_line_count(
  3658. sde_enc->cur_master);
  3659. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3660. tmp = line_count;
  3661. line_count = sde_enc->cur_master->ops.get_line_count(
  3662. sde_enc->cur_master);
  3663. if (line_count < tmp) {
  3664. SDE_EVT32(DRMID(drm_enc), line_count);
  3665. return 0;
  3666. }
  3667. cur_ktime = ktime_get();
  3668. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3669. break;
  3670. usleep_range(sleep_us / 2, sleep_us);
  3671. }
  3672. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3673. return -ETIMEDOUT;
  3674. }
  3675. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3676. {
  3677. struct drm_encoder *drm_enc;
  3678. struct sde_rm_hw_iter rm_iter;
  3679. bool lm_valid = false;
  3680. bool intf_valid = false;
  3681. if (!phys_enc || !phys_enc->parent) {
  3682. SDE_ERROR("invalid encoder\n");
  3683. return -EINVAL;
  3684. }
  3685. drm_enc = phys_enc->parent;
  3686. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3687. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3688. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3689. phys_enc->has_intf_te)) {
  3690. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3691. SDE_HW_BLK_INTF);
  3692. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3693. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3694. if (!hw_intf)
  3695. continue;
  3696. if (phys_enc->hw_ctl->ops.update_bitmask)
  3697. phys_enc->hw_ctl->ops.update_bitmask(
  3698. phys_enc->hw_ctl,
  3699. SDE_HW_FLUSH_INTF,
  3700. hw_intf->idx, 1);
  3701. intf_valid = true;
  3702. }
  3703. if (!intf_valid) {
  3704. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3705. "intf not found to flush\n");
  3706. return -EFAULT;
  3707. }
  3708. } else {
  3709. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3710. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3711. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3712. if (!hw_lm)
  3713. continue;
  3714. /* update LM flush for HW without INTF TE */
  3715. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3716. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3717. phys_enc->hw_ctl,
  3718. hw_lm->idx, 1);
  3719. lm_valid = true;
  3720. }
  3721. if (!lm_valid) {
  3722. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3723. "lm not found to flush\n");
  3724. return -EFAULT;
  3725. }
  3726. }
  3727. return 0;
  3728. }
  3729. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3730. struct sde_encoder_virt *sde_enc)
  3731. {
  3732. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3733. struct sde_hw_mdp *mdptop = NULL;
  3734. sde_enc->dynamic_hdr_updated = false;
  3735. if (sde_enc->cur_master) {
  3736. mdptop = sde_enc->cur_master->hw_mdptop;
  3737. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3738. sde_enc->cur_master->connector);
  3739. }
  3740. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3741. return;
  3742. if (mdptop->ops.set_hdr_plus_metadata) {
  3743. sde_enc->dynamic_hdr_updated = true;
  3744. mdptop->ops.set_hdr_plus_metadata(
  3745. mdptop, dhdr_meta->dynamic_hdr_payload,
  3746. dhdr_meta->dynamic_hdr_payload_size,
  3747. sde_enc->cur_master->intf_idx == INTF_0 ?
  3748. 0 : 1);
  3749. }
  3750. }
  3751. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3752. {
  3753. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3754. struct sde_encoder_phys *phys;
  3755. int i;
  3756. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3757. phys = sde_enc->phys_encs[i];
  3758. if (phys && phys->ops.hw_reset)
  3759. phys->ops.hw_reset(phys);
  3760. }
  3761. }
  3762. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3763. struct sde_encoder_kickoff_params *params,
  3764. struct sde_encoder_virt *sde_enc,
  3765. struct sde_kms *sde_kms,
  3766. bool needs_hw_reset, bool is_cmd_mode)
  3767. {
  3768. int rc, ret = 0;
  3769. /* if any phys needs reset, reset all phys, in-order */
  3770. if (needs_hw_reset)
  3771. sde_encoder_needs_hw_reset(drm_enc);
  3772. _sde_encoder_update_master(drm_enc, params);
  3773. _sde_encoder_update_roi(drm_enc);
  3774. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3775. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3776. if (rc) {
  3777. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3778. sde_enc->cur_master->connector->base.id, rc);
  3779. ret = rc;
  3780. }
  3781. }
  3782. if (sde_enc->cur_master &&
  3783. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3784. !sde_enc->cur_master->cont_splash_enabled)) {
  3785. rc = sde_encoder_dce_setup(sde_enc, params);
  3786. if (rc) {
  3787. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3788. ret = rc;
  3789. }
  3790. }
  3791. sde_encoder_dce_flush(sde_enc);
  3792. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3793. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3794. sde_enc->cur_master, sde_kms->qdss_enabled);
  3795. return ret;
  3796. }
  3797. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3798. struct sde_encoder_kickoff_params *params)
  3799. {
  3800. struct sde_encoder_virt *sde_enc;
  3801. struct sde_encoder_phys *phys, *cur_master;
  3802. struct sde_kms *sde_kms = NULL;
  3803. struct sde_crtc *sde_crtc;
  3804. bool needs_hw_reset = false, is_cmd_mode;
  3805. int i, rc, ret = 0;
  3806. struct msm_display_info *disp_info;
  3807. if (!drm_enc || !params || !drm_enc->dev ||
  3808. !drm_enc->dev->dev_private) {
  3809. SDE_ERROR("invalid args\n");
  3810. return -EINVAL;
  3811. }
  3812. sde_enc = to_sde_encoder_virt(drm_enc);
  3813. sde_kms = sde_encoder_get_kms(drm_enc);
  3814. if (!sde_kms)
  3815. return -EINVAL;
  3816. disp_info = &sde_enc->disp_info;
  3817. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3818. SDE_DEBUG_ENC(sde_enc, "\n");
  3819. SDE_EVT32(DRMID(drm_enc));
  3820. cur_master = sde_enc->cur_master;
  3821. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3822. if (cur_master && cur_master->connector)
  3823. sde_enc->frame_trigger_mode =
  3824. sde_connector_get_property(cur_master->connector->state,
  3825. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3826. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3827. /* prepare for next kickoff, may include waiting on previous kickoff */
  3828. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3829. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3830. phys = sde_enc->phys_encs[i];
  3831. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3832. params->recovery_events_enabled =
  3833. sde_enc->recovery_events_enabled;
  3834. if (phys) {
  3835. if (phys->ops.prepare_for_kickoff) {
  3836. rc = phys->ops.prepare_for_kickoff(
  3837. phys, params);
  3838. if (rc)
  3839. ret = rc;
  3840. }
  3841. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3842. needs_hw_reset = true;
  3843. _sde_encoder_setup_dither(phys);
  3844. if (sde_enc->cur_master &&
  3845. sde_connector_is_qsync_updated(
  3846. sde_enc->cur_master->connector))
  3847. _helper_flush_qsync(phys);
  3848. }
  3849. }
  3850. if (is_cmd_mode && sde_enc->cur_master &&
  3851. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3852. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3853. _sde_encoder_update_rsc_client(drm_enc, true);
  3854. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3855. if (rc) {
  3856. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3857. ret = rc;
  3858. goto end;
  3859. }
  3860. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3861. needs_hw_reset, is_cmd_mode);
  3862. end:
  3863. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3864. return ret;
  3865. }
  3866. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3867. {
  3868. struct sde_encoder_virt *sde_enc;
  3869. struct sde_encoder_phys *phys;
  3870. struct sde_kms *sde_kms;
  3871. unsigned int i;
  3872. if (!drm_enc) {
  3873. SDE_ERROR("invalid encoder\n");
  3874. return;
  3875. }
  3876. SDE_ATRACE_BEGIN("encoder_kickoff");
  3877. sde_enc = to_sde_encoder_virt(drm_enc);
  3878. SDE_DEBUG_ENC(sde_enc, "\n");
  3879. if (sde_enc->delay_kickoff) {
  3880. u32 loop_count = 20;
  3881. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3882. for (i = 0; i < loop_count; i++) {
  3883. usleep_range(sleep, sleep * 2);
  3884. if (!sde_enc->delay_kickoff)
  3885. break;
  3886. }
  3887. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3888. }
  3889. /* update txq for any output retire hw-fence (wb-path) */
  3890. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3891. if (!sde_kms) {
  3892. SDE_ERROR("invalid sde_kms\n");
  3893. return;
  3894. }
  3895. if (sde_enc->cur_master)
  3896. _sde_encoder_update_retire_txq(sde_enc->cur_master, sde_kms);
  3897. /* All phys encs are ready to go, trigger the kickoff */
  3898. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3899. /* allow phys encs to handle any post-kickoff business */
  3900. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3901. phys = sde_enc->phys_encs[i];
  3902. if (phys && phys->ops.handle_post_kickoff)
  3903. phys->ops.handle_post_kickoff(phys);
  3904. }
  3905. if (sde_enc->autorefresh_solver_disable &&
  3906. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3907. _sde_encoder_update_rsc_client(drm_enc, true);
  3908. SDE_ATRACE_END("encoder_kickoff");
  3909. }
  3910. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3911. struct sde_hw_pp_vsync_info *info)
  3912. {
  3913. struct sde_encoder_virt *sde_enc;
  3914. struct sde_encoder_phys *phys;
  3915. int i, ret;
  3916. if (!drm_enc || !info)
  3917. return;
  3918. sde_enc = to_sde_encoder_virt(drm_enc);
  3919. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3920. phys = sde_enc->phys_encs[i];
  3921. if (phys && phys->hw_intf && phys->hw_pp
  3922. && phys->hw_intf->ops.get_vsync_info) {
  3923. ret = phys->hw_intf->ops.get_vsync_info(
  3924. phys->hw_intf, &info[i]);
  3925. if (!ret) {
  3926. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3927. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3928. }
  3929. }
  3930. }
  3931. }
  3932. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3933. u32 *transfer_time_us)
  3934. {
  3935. struct sde_encoder_virt *sde_enc;
  3936. struct msm_mode_info *info;
  3937. if (!drm_enc || !transfer_time_us) {
  3938. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3939. !transfer_time_us);
  3940. return;
  3941. }
  3942. sde_enc = to_sde_encoder_virt(drm_enc);
  3943. info = &sde_enc->mode_info;
  3944. *transfer_time_us = info->mdp_transfer_time_us;
  3945. }
  3946. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3947. {
  3948. struct drm_encoder *src_enc = drm_enc;
  3949. struct sde_encoder_virt *sde_enc;
  3950. struct sde_kms *sde_kms;
  3951. u32 fps;
  3952. if (!drm_enc) {
  3953. SDE_ERROR("invalid encoder\n");
  3954. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3955. }
  3956. sde_kms = sde_encoder_get_kms(drm_enc);
  3957. if (!sde_kms)
  3958. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3959. if (sde_encoder_in_clone_mode(drm_enc))
  3960. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3961. if (!src_enc)
  3962. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3963. if (test_bit(SDE_FEATURE_EMULATED_ENV, sde_kms->catalog->features))
  3964. return MAX_KICKOFF_TIMEOUT_MS;
  3965. sde_enc = to_sde_encoder_virt(src_enc);
  3966. fps = sde_enc->mode_info.frame_rate;
  3967. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3968. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3969. else
  3970. return (SEC_TO_MILLI_SEC / fps) * 2;
  3971. }
  3972. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3973. {
  3974. struct sde_encoder_virt *sde_enc;
  3975. struct sde_encoder_phys *master;
  3976. bool is_vid_mode;
  3977. if (!drm_enc)
  3978. return -EINVAL;
  3979. sde_enc = to_sde_encoder_virt(drm_enc);
  3980. master = sde_enc->cur_master;
  3981. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3982. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3983. return -ENODATA;
  3984. if (!master->hw_intf->ops.get_avr_status)
  3985. return -EOPNOTSUPP;
  3986. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3987. }
  3988. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3989. struct drm_framebuffer *fb)
  3990. {
  3991. struct drm_encoder *drm_enc;
  3992. struct sde_hw_mixer_cfg mixer;
  3993. struct sde_rm_hw_iter lm_iter;
  3994. bool lm_valid = false;
  3995. if (!phys_enc || !phys_enc->parent) {
  3996. SDE_ERROR("invalid encoder\n");
  3997. return -EINVAL;
  3998. }
  3999. drm_enc = phys_enc->parent;
  4000. memset(&mixer, 0, sizeof(mixer));
  4001. /* reset associated CTL/LMs */
  4002. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  4003. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  4004. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  4005. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  4006. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  4007. if (!hw_lm)
  4008. continue;
  4009. /* need to flush LM to remove it */
  4010. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  4011. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  4012. phys_enc->hw_ctl,
  4013. hw_lm->idx, 1);
  4014. if (fb) {
  4015. /* assume a single LM if targeting a frame buffer */
  4016. if (lm_valid)
  4017. continue;
  4018. mixer.out_height = fb->height;
  4019. mixer.out_width = fb->width;
  4020. if (hw_lm->ops.setup_mixer_out)
  4021. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  4022. }
  4023. lm_valid = true;
  4024. /* only enable border color on LM */
  4025. if (phys_enc->hw_ctl->ops.setup_blendstage)
  4026. phys_enc->hw_ctl->ops.setup_blendstage(
  4027. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  4028. }
  4029. if (!lm_valid) {
  4030. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  4031. return -EFAULT;
  4032. }
  4033. return 0;
  4034. }
  4035. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  4036. {
  4037. struct sde_encoder_virt *sde_enc;
  4038. struct sde_encoder_phys *phys;
  4039. int i, rc = 0, ret = 0;
  4040. struct sde_hw_ctl *ctl;
  4041. if (!drm_enc) {
  4042. SDE_ERROR("invalid encoder\n");
  4043. return -EINVAL;
  4044. }
  4045. sde_enc = to_sde_encoder_virt(drm_enc);
  4046. /* update the qsync parameters for the current frame */
  4047. if (sde_enc->cur_master)
  4048. sde_connector_set_qsync_params(
  4049. sde_enc->cur_master->connector);
  4050. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4051. phys = sde_enc->phys_encs[i];
  4052. if (phys && phys->ops.prepare_commit)
  4053. phys->ops.prepare_commit(phys);
  4054. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  4055. ret = -ETIMEDOUT;
  4056. if (phys && phys->hw_ctl) {
  4057. ctl = phys->hw_ctl;
  4058. /*
  4059. * avoid clearing the pending flush during the first
  4060. * frame update after idle power collpase as the
  4061. * restore path would have updated the pending flush
  4062. */
  4063. if (!sde_enc->idle_pc_restore &&
  4064. ctl->ops.clear_pending_flush)
  4065. ctl->ops.clear_pending_flush(ctl);
  4066. }
  4067. }
  4068. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  4069. rc = sde_connector_prepare_commit(
  4070. sde_enc->cur_master->connector);
  4071. if (rc)
  4072. SDE_ERROR_ENC(sde_enc,
  4073. "prepare commit failed conn %d rc %d\n",
  4074. sde_enc->cur_master->connector->base.id,
  4075. rc);
  4076. }
  4077. return ret;
  4078. }
  4079. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  4080. bool enable, u32 frame_count)
  4081. {
  4082. if (!phys_enc)
  4083. return;
  4084. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  4085. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  4086. enable, frame_count);
  4087. }
  4088. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  4089. bool nonblock, u32 *misr_value)
  4090. {
  4091. if (!phys_enc)
  4092. return -EINVAL;
  4093. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  4094. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  4095. nonblock, misr_value) : -ENOTSUPP;
  4096. }
  4097. #if IS_ENABLED(CONFIG_DEBUG_FS)
  4098. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  4099. {
  4100. struct sde_encoder_virt *sde_enc;
  4101. int i;
  4102. if (!s || !s->private)
  4103. return -EINVAL;
  4104. sde_enc = s->private;
  4105. mutex_lock(&sde_enc->enc_lock);
  4106. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4107. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4108. if (!phys)
  4109. continue;
  4110. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  4111. phys->intf_idx - INTF_0,
  4112. atomic_read(&phys->vsync_cnt),
  4113. atomic_read(&phys->underrun_cnt));
  4114. switch (phys->intf_mode) {
  4115. case INTF_MODE_VIDEO:
  4116. seq_puts(s, "mode: video\n");
  4117. break;
  4118. case INTF_MODE_CMD:
  4119. seq_puts(s, "mode: command\n");
  4120. break;
  4121. case INTF_MODE_WB_BLOCK:
  4122. seq_puts(s, "mode: wb block\n");
  4123. break;
  4124. case INTF_MODE_WB_LINE:
  4125. seq_puts(s, "mode: wb line\n");
  4126. break;
  4127. default:
  4128. seq_puts(s, "mode: ???\n");
  4129. break;
  4130. }
  4131. }
  4132. mutex_unlock(&sde_enc->enc_lock);
  4133. return 0;
  4134. }
  4135. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4136. struct file *file)
  4137. {
  4138. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4139. }
  4140. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4141. const char __user *user_buf, size_t count, loff_t *ppos)
  4142. {
  4143. struct sde_encoder_virt *sde_enc;
  4144. char buf[MISR_BUFF_SIZE + 1];
  4145. size_t buff_copy;
  4146. u32 frame_count, enable;
  4147. struct sde_kms *sde_kms = NULL;
  4148. struct drm_encoder *drm_enc;
  4149. if (!file || !file->private_data)
  4150. return -EINVAL;
  4151. sde_enc = file->private_data;
  4152. if (!sde_enc)
  4153. return -EINVAL;
  4154. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4155. if (!sde_kms)
  4156. return -EINVAL;
  4157. drm_enc = &sde_enc->base;
  4158. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4159. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4160. return -ENOTSUPP;
  4161. }
  4162. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4163. if (copy_from_user(buf, user_buf, buff_copy))
  4164. return -EINVAL;
  4165. buf[buff_copy] = 0; /* end of string */
  4166. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4167. return -EINVAL;
  4168. atomic_set(&sde_enc->misr_enable, enable);
  4169. sde_enc->misr_reconfigure = true;
  4170. sde_enc->misr_frame_count = frame_count;
  4171. return count;
  4172. }
  4173. static ssize_t _sde_encoder_misr_read(struct file *file,
  4174. char __user *user_buff, size_t count, loff_t *ppos)
  4175. {
  4176. struct sde_encoder_virt *sde_enc;
  4177. struct sde_kms *sde_kms = NULL;
  4178. struct drm_encoder *drm_enc;
  4179. int i = 0, len = 0;
  4180. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4181. int rc;
  4182. if (*ppos)
  4183. return 0;
  4184. if (!file || !file->private_data)
  4185. return -EINVAL;
  4186. sde_enc = file->private_data;
  4187. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4188. if (!sde_kms)
  4189. return -EINVAL;
  4190. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4191. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4192. return -ENOTSUPP;
  4193. }
  4194. drm_enc = &sde_enc->base;
  4195. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4196. if (rc < 0) {
  4197. SDE_ERROR("failed to enable power resource %d\n", rc);
  4198. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4199. return rc;
  4200. }
  4201. sde_vm_lock(sde_kms);
  4202. if (!sde_vm_owns_hw(sde_kms)) {
  4203. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4204. rc = -EOPNOTSUPP;
  4205. goto end;
  4206. }
  4207. if (!atomic_read(&sde_enc->misr_enable)) {
  4208. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4209. "disabled\n");
  4210. goto buff_check;
  4211. }
  4212. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4213. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4214. u32 misr_value = 0;
  4215. if (!phys || !phys->ops.collect_misr) {
  4216. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4217. "invalid\n");
  4218. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4219. continue;
  4220. }
  4221. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4222. if (rc) {
  4223. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4224. "invalid\n");
  4225. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4226. rc);
  4227. continue;
  4228. } else {
  4229. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4230. "Intf idx:%d\n",
  4231. phys->intf_idx - INTF_0);
  4232. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4233. "0x%x\n", misr_value);
  4234. }
  4235. }
  4236. buff_check:
  4237. if (count <= len) {
  4238. len = 0;
  4239. goto end;
  4240. }
  4241. if (copy_to_user(user_buff, buf, len)) {
  4242. len = -EFAULT;
  4243. goto end;
  4244. }
  4245. *ppos += len; /* increase offset */
  4246. end:
  4247. sde_vm_unlock(sde_kms);
  4248. pm_runtime_put_sync(drm_enc->dev->dev);
  4249. return len;
  4250. }
  4251. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4252. {
  4253. struct sde_encoder_virt *sde_enc;
  4254. struct sde_kms *sde_kms;
  4255. int i;
  4256. static const struct file_operations debugfs_status_fops = {
  4257. .open = _sde_encoder_debugfs_status_open,
  4258. .read = seq_read,
  4259. .llseek = seq_lseek,
  4260. .release = single_release,
  4261. };
  4262. static const struct file_operations debugfs_misr_fops = {
  4263. .open = simple_open,
  4264. .read = _sde_encoder_misr_read,
  4265. .write = _sde_encoder_misr_setup,
  4266. };
  4267. char name[SDE_NAME_SIZE];
  4268. if (!drm_enc) {
  4269. SDE_ERROR("invalid encoder\n");
  4270. return -EINVAL;
  4271. }
  4272. sde_enc = to_sde_encoder_virt(drm_enc);
  4273. sde_kms = sde_encoder_get_kms(drm_enc);
  4274. if (!sde_kms) {
  4275. SDE_ERROR("invalid sde_kms\n");
  4276. return -EINVAL;
  4277. }
  4278. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4279. /* create overall sub-directory for the encoder */
  4280. sde_enc->debugfs_root = debugfs_create_dir(name,
  4281. drm_enc->dev->primary->debugfs_root);
  4282. if (!sde_enc->debugfs_root)
  4283. return -ENOMEM;
  4284. /* don't error check these */
  4285. debugfs_create_file("status", 0400,
  4286. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4287. debugfs_create_file("misr_data", 0600,
  4288. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4289. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4290. &sde_enc->idle_pc_enabled);
  4291. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4292. &sde_enc->frame_trigger_mode);
  4293. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4294. if (sde_enc->phys_encs[i] &&
  4295. sde_enc->phys_encs[i]->ops.late_register)
  4296. sde_enc->phys_encs[i]->ops.late_register(
  4297. sde_enc->phys_encs[i],
  4298. sde_enc->debugfs_root);
  4299. return 0;
  4300. }
  4301. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4302. {
  4303. struct sde_encoder_virt *sde_enc;
  4304. if (!drm_enc)
  4305. return;
  4306. sde_enc = to_sde_encoder_virt(drm_enc);
  4307. debugfs_remove_recursive(sde_enc->debugfs_root);
  4308. }
  4309. #else
  4310. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4311. {
  4312. return 0;
  4313. }
  4314. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4315. {
  4316. }
  4317. #endif /* CONFIG_DEBUG_FS */
  4318. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4319. {
  4320. return _sde_encoder_init_debugfs(encoder);
  4321. }
  4322. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4323. {
  4324. _sde_encoder_destroy_debugfs(encoder);
  4325. }
  4326. static int sde_encoder_virt_add_phys_encs(
  4327. struct msm_display_info *disp_info,
  4328. struct sde_encoder_virt *sde_enc,
  4329. struct sde_enc_phys_init_params *params)
  4330. {
  4331. struct sde_encoder_phys *enc = NULL;
  4332. u32 display_caps = disp_info->capabilities;
  4333. SDE_DEBUG_ENC(sde_enc, "\n");
  4334. /*
  4335. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4336. * in this function, check up-front.
  4337. */
  4338. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4339. ARRAY_SIZE(sde_enc->phys_encs)) {
  4340. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4341. sde_enc->num_phys_encs);
  4342. return -EINVAL;
  4343. }
  4344. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4345. enc = sde_encoder_phys_vid_init(params);
  4346. if (IS_ERR_OR_NULL(enc)) {
  4347. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4348. PTR_ERR(enc));
  4349. return !enc ? -EINVAL : PTR_ERR(enc);
  4350. }
  4351. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4352. }
  4353. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4354. enc = sde_encoder_phys_cmd_init(params);
  4355. if (IS_ERR_OR_NULL(enc)) {
  4356. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4357. PTR_ERR(enc));
  4358. return !enc ? -EINVAL : PTR_ERR(enc);
  4359. }
  4360. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4361. }
  4362. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4363. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4364. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4365. else
  4366. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4367. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4368. ++sde_enc->num_phys_encs;
  4369. return 0;
  4370. }
  4371. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4372. struct sde_enc_phys_init_params *params)
  4373. {
  4374. struct sde_encoder_phys *enc = NULL;
  4375. if (!sde_enc) {
  4376. SDE_ERROR("invalid encoder\n");
  4377. return -EINVAL;
  4378. }
  4379. SDE_DEBUG_ENC(sde_enc, "\n");
  4380. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4381. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4382. sde_enc->num_phys_encs);
  4383. return -EINVAL;
  4384. }
  4385. enc = sde_encoder_phys_wb_init(params);
  4386. if (IS_ERR_OR_NULL(enc)) {
  4387. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4388. PTR_ERR(enc));
  4389. return !enc ? -EINVAL : PTR_ERR(enc);
  4390. }
  4391. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4392. ++sde_enc->num_phys_encs;
  4393. return 0;
  4394. }
  4395. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4396. struct sde_kms *sde_kms,
  4397. struct msm_display_info *disp_info,
  4398. int *drm_enc_mode)
  4399. {
  4400. int ret = 0;
  4401. int i = 0;
  4402. enum sde_intf_type intf_type;
  4403. struct sde_encoder_virt_ops parent_ops = {
  4404. sde_encoder_vblank_callback,
  4405. sde_encoder_underrun_callback,
  4406. sde_encoder_frame_done_callback,
  4407. _sde_encoder_get_qsync_fps_callback,
  4408. };
  4409. struct sde_enc_phys_init_params phys_params;
  4410. if (!sde_enc || !sde_kms) {
  4411. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4412. !sde_enc, !sde_kms);
  4413. return -EINVAL;
  4414. }
  4415. memset(&phys_params, 0, sizeof(phys_params));
  4416. phys_params.sde_kms = sde_kms;
  4417. phys_params.parent = &sde_enc->base;
  4418. phys_params.parent_ops = parent_ops;
  4419. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4420. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4421. SDE_DEBUG("\n");
  4422. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4423. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4424. intf_type = INTF_DSI;
  4425. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4426. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4427. intf_type = INTF_HDMI;
  4428. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4429. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4430. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4431. else
  4432. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4433. intf_type = INTF_DP;
  4434. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4435. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4436. intf_type = INTF_WB;
  4437. } else {
  4438. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4439. return -EINVAL;
  4440. }
  4441. WARN_ON(disp_info->num_of_h_tiles < 1);
  4442. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4443. sde_enc->te_source = disp_info->te_source;
  4444. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4445. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4446. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4447. sde_kms->catalog->features);
  4448. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4449. sde_kms->catalog->features);
  4450. mutex_lock(&sde_enc->enc_lock);
  4451. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4452. /*
  4453. * Left-most tile is at index 0, content is controller id
  4454. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4455. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4456. */
  4457. u32 controller_id = disp_info->h_tile_instance[i];
  4458. if (disp_info->num_of_h_tiles > 1) {
  4459. if (i == 0)
  4460. phys_params.split_role = ENC_ROLE_MASTER;
  4461. else
  4462. phys_params.split_role = ENC_ROLE_SLAVE;
  4463. } else {
  4464. phys_params.split_role = ENC_ROLE_SOLO;
  4465. }
  4466. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4467. i, controller_id, phys_params.split_role);
  4468. if (intf_type == INTF_WB) {
  4469. phys_params.intf_idx = INTF_MAX;
  4470. phys_params.wb_idx = sde_encoder_get_wb(
  4471. sde_kms->catalog,
  4472. intf_type, controller_id);
  4473. if (phys_params.wb_idx == WB_MAX) {
  4474. SDE_ERROR_ENC(sde_enc,
  4475. "could not get wb: type %d, id %d\n",
  4476. intf_type, controller_id);
  4477. ret = -EINVAL;
  4478. }
  4479. } else {
  4480. phys_params.wb_idx = WB_MAX;
  4481. phys_params.intf_idx = sde_encoder_get_intf(
  4482. sde_kms->catalog, intf_type,
  4483. controller_id);
  4484. if (phys_params.intf_idx == INTF_MAX) {
  4485. SDE_ERROR_ENC(sde_enc,
  4486. "could not get wb: type %d, id %d\n",
  4487. intf_type, controller_id);
  4488. ret = -EINVAL;
  4489. }
  4490. }
  4491. if (!ret) {
  4492. if (intf_type == INTF_WB)
  4493. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4494. &phys_params);
  4495. else
  4496. ret = sde_encoder_virt_add_phys_encs(
  4497. disp_info,
  4498. sde_enc,
  4499. &phys_params);
  4500. if (ret)
  4501. SDE_ERROR_ENC(sde_enc,
  4502. "failed to add phys encs\n");
  4503. }
  4504. }
  4505. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4506. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4507. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4508. if (vid_phys) {
  4509. atomic_set(&vid_phys->vsync_cnt, 0);
  4510. atomic_set(&vid_phys->underrun_cnt, 0);
  4511. }
  4512. if (cmd_phys) {
  4513. atomic_set(&cmd_phys->vsync_cnt, 0);
  4514. atomic_set(&cmd_phys->underrun_cnt, 0);
  4515. }
  4516. }
  4517. mutex_unlock(&sde_enc->enc_lock);
  4518. return ret;
  4519. }
  4520. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4521. .mode_set = sde_encoder_virt_mode_set,
  4522. .disable = sde_encoder_virt_disable,
  4523. .enable = sde_encoder_virt_enable,
  4524. .atomic_check = sde_encoder_virt_atomic_check,
  4525. };
  4526. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4527. .destroy = sde_encoder_destroy,
  4528. .late_register = sde_encoder_late_register,
  4529. .early_unregister = sde_encoder_early_unregister,
  4530. };
  4531. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4532. {
  4533. struct msm_drm_private *priv = dev->dev_private;
  4534. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4535. struct drm_encoder *drm_enc = NULL;
  4536. struct sde_encoder_virt *sde_enc = NULL;
  4537. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4538. char name[SDE_NAME_SIZE];
  4539. int ret = 0, i, intf_index = INTF_MAX;
  4540. struct sde_encoder_phys *phys = NULL;
  4541. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4542. if (!sde_enc) {
  4543. ret = -ENOMEM;
  4544. goto fail;
  4545. }
  4546. mutex_init(&sde_enc->enc_lock);
  4547. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4548. &drm_enc_mode);
  4549. if (ret)
  4550. goto fail;
  4551. sde_enc->cur_master = NULL;
  4552. spin_lock_init(&sde_enc->enc_spinlock);
  4553. mutex_init(&sde_enc->vblank_ctl_lock);
  4554. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4555. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4556. drm_enc = &sde_enc->base;
  4557. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4558. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4559. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4560. phys = sde_enc->phys_encs[i];
  4561. if (!phys)
  4562. continue;
  4563. if (phys->ops.is_master && phys->ops.is_master(phys))
  4564. intf_index = phys->intf_idx - INTF_0;
  4565. }
  4566. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4567. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4568. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4569. SDE_RSC_PRIMARY_DISP_CLIENT :
  4570. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4571. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4572. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4573. PTR_ERR(sde_enc->rsc_client));
  4574. sde_enc->rsc_client = NULL;
  4575. }
  4576. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4577. sde_enc->input_event_enabled) {
  4578. ret = _sde_encoder_input_handler(sde_enc);
  4579. if (ret)
  4580. SDE_ERROR(
  4581. "input handler registration failed, rc = %d\n", ret);
  4582. }
  4583. /* Keep posted start as default configuration in driver
  4584. if SBLUT is supported on target. Do not allow HAL to
  4585. override driver's default frame trigger mode.
  4586. */
  4587. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4588. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4589. mutex_init(&sde_enc->rc_lock);
  4590. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4591. sde_encoder_off_work);
  4592. sde_enc->vblank_enabled = false;
  4593. sde_enc->qdss_status = false;
  4594. kthread_init_work(&sde_enc->input_event_work,
  4595. sde_encoder_input_event_work_handler);
  4596. kthread_init_work(&sde_enc->early_wakeup_work,
  4597. sde_encoder_early_wakeup_work_handler);
  4598. kthread_init_work(&sde_enc->esd_trigger_work,
  4599. sde_encoder_esd_trigger_work_handler);
  4600. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4601. SDE_DEBUG_ENC(sde_enc, "created\n");
  4602. return drm_enc;
  4603. fail:
  4604. SDE_ERROR("failed to create encoder\n");
  4605. if (drm_enc)
  4606. sde_encoder_destroy(drm_enc);
  4607. return ERR_PTR(ret);
  4608. }
  4609. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4610. enum msm_event_wait event)
  4611. {
  4612. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4613. struct sde_encoder_virt *sde_enc = NULL;
  4614. int i, ret = 0;
  4615. char atrace_buf[32];
  4616. if (!drm_enc) {
  4617. SDE_ERROR("invalid encoder\n");
  4618. return -EINVAL;
  4619. }
  4620. sde_enc = to_sde_encoder_virt(drm_enc);
  4621. SDE_DEBUG_ENC(sde_enc, "\n");
  4622. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4623. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4624. switch (event) {
  4625. case MSM_ENC_COMMIT_DONE:
  4626. fn_wait = phys->ops.wait_for_commit_done;
  4627. break;
  4628. case MSM_ENC_TX_COMPLETE:
  4629. fn_wait = phys->ops.wait_for_tx_complete;
  4630. break;
  4631. case MSM_ENC_VBLANK:
  4632. fn_wait = phys->ops.wait_for_vblank;
  4633. break;
  4634. case MSM_ENC_ACTIVE_REGION:
  4635. fn_wait = phys->ops.wait_for_active;
  4636. break;
  4637. default:
  4638. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4639. event);
  4640. return -EINVAL;
  4641. }
  4642. if (phys && fn_wait) {
  4643. snprintf(atrace_buf, sizeof(atrace_buf),
  4644. "wait_completion_event_%d", event);
  4645. SDE_ATRACE_BEGIN(atrace_buf);
  4646. ret = fn_wait(phys);
  4647. SDE_ATRACE_END(atrace_buf);
  4648. if (ret) {
  4649. SDE_ERROR_ENC(sde_enc, "intf_type:%d, event:%d i:%d, failed:%d\n",
  4650. sde_enc->disp_info.intf_type, event, i, ret);
  4651. SDE_EVT32(DRMID(drm_enc), sde_enc->disp_info.intf_type, event,
  4652. i, ret, SDE_EVTLOG_ERROR);
  4653. return ret;
  4654. }
  4655. }
  4656. }
  4657. return ret;
  4658. }
  4659. void sde_encoder_helper_get_jitter_bounds_ns(u32 frame_rate,
  4660. u32 jitter_num, u32 jitter_denom,
  4661. ktime_t *l_bound, ktime_t *u_bound)
  4662. {
  4663. ktime_t jitter_ns, frametime_ns;
  4664. frametime_ns = (1 * 1000000000) / frame_rate;
  4665. jitter_ns = jitter_num * frametime_ns;
  4666. do_div(jitter_ns, jitter_denom * 100);
  4667. *l_bound = frametime_ns - jitter_ns;
  4668. *u_bound = frametime_ns + jitter_ns;
  4669. }
  4670. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4671. {
  4672. struct sde_encoder_virt *sde_enc;
  4673. if (!drm_enc) {
  4674. SDE_ERROR("invalid encoder\n");
  4675. return 0;
  4676. }
  4677. sde_enc = to_sde_encoder_virt(drm_enc);
  4678. return sde_enc->mode_info.frame_rate;
  4679. }
  4680. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4681. {
  4682. struct sde_encoder_virt *sde_enc = NULL;
  4683. int i;
  4684. if (!encoder) {
  4685. SDE_ERROR("invalid encoder\n");
  4686. return INTF_MODE_NONE;
  4687. }
  4688. sde_enc = to_sde_encoder_virt(encoder);
  4689. if (sde_enc->cur_master)
  4690. return sde_enc->cur_master->intf_mode;
  4691. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4692. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4693. if (phys)
  4694. return phys->intf_mode;
  4695. }
  4696. return INTF_MODE_NONE;
  4697. }
  4698. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4699. {
  4700. struct sde_encoder_virt *sde_enc = NULL;
  4701. struct sde_encoder_phys *phys;
  4702. if (!encoder) {
  4703. SDE_ERROR("invalid encoder\n");
  4704. return 0;
  4705. }
  4706. sde_enc = to_sde_encoder_virt(encoder);
  4707. phys = sde_enc->cur_master;
  4708. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4709. }
  4710. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4711. ktime_t *tvblank)
  4712. {
  4713. struct sde_encoder_virt *sde_enc = NULL;
  4714. struct sde_encoder_phys *phys;
  4715. if (!encoder) {
  4716. SDE_ERROR("invalid encoder\n");
  4717. return false;
  4718. }
  4719. sde_enc = to_sde_encoder_virt(encoder);
  4720. phys = sde_enc->cur_master;
  4721. if (!phys)
  4722. return false;
  4723. *tvblank = phys->last_vsync_timestamp;
  4724. return *tvblank ? true : false;
  4725. }
  4726. static void _sde_encoder_cache_hw_res_cont_splash(
  4727. struct drm_encoder *encoder,
  4728. struct sde_kms *sde_kms)
  4729. {
  4730. int i, idx;
  4731. struct sde_encoder_virt *sde_enc;
  4732. struct sde_encoder_phys *phys_enc;
  4733. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4734. sde_enc = to_sde_encoder_virt(encoder);
  4735. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4736. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4737. sde_enc->hw_pp[i] = NULL;
  4738. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4739. break;
  4740. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4741. }
  4742. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4743. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4744. sde_enc->hw_dsc[i] = NULL;
  4745. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4746. break;
  4747. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4748. }
  4749. /*
  4750. * If we have multiple phys encoders with one controller, make
  4751. * sure to populate the controller pointer in both phys encoders.
  4752. */
  4753. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4754. phys_enc = sde_enc->phys_encs[idx];
  4755. phys_enc->hw_ctl = NULL;
  4756. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4757. SDE_HW_BLK_CTL);
  4758. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4759. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4760. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4761. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4762. phys_enc->intf_idx, phys_enc->hw_ctl);
  4763. }
  4764. }
  4765. }
  4766. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4767. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4768. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4769. phys->hw_intf = NULL;
  4770. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4771. break;
  4772. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4773. }
  4774. }
  4775. /**
  4776. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4777. * device bootup when cont_splash is enabled
  4778. * @drm_enc: Pointer to drm encoder structure
  4779. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4780. * @enable: boolean indicates enable or displae state of splash
  4781. * @Return: true if successful in updating the encoder structure
  4782. */
  4783. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4784. struct sde_splash_display *splash_display, bool enable)
  4785. {
  4786. struct sde_encoder_virt *sde_enc;
  4787. struct msm_drm_private *priv;
  4788. struct sde_kms *sde_kms;
  4789. struct drm_connector *conn = NULL;
  4790. struct sde_connector *sde_conn = NULL;
  4791. struct sde_connector_state *sde_conn_state = NULL;
  4792. struct drm_display_mode *drm_mode = NULL;
  4793. struct sde_encoder_phys *phys_enc;
  4794. struct drm_bridge *bridge;
  4795. int ret = 0, i;
  4796. struct msm_sub_mode sub_mode;
  4797. if (!encoder) {
  4798. SDE_ERROR("invalid drm enc\n");
  4799. return -EINVAL;
  4800. }
  4801. sde_enc = to_sde_encoder_virt(encoder);
  4802. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4803. if (!sde_kms) {
  4804. SDE_ERROR("invalid sde_kms\n");
  4805. return -EINVAL;
  4806. }
  4807. priv = encoder->dev->dev_private;
  4808. if (!priv->num_connectors) {
  4809. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4810. return -EINVAL;
  4811. }
  4812. SDE_DEBUG_ENC(sde_enc,
  4813. "num of connectors: %d\n", priv->num_connectors);
  4814. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4815. if (!enable) {
  4816. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4817. phys_enc = sde_enc->phys_encs[i];
  4818. if (phys_enc)
  4819. phys_enc->cont_splash_enabled = false;
  4820. }
  4821. return ret;
  4822. }
  4823. if (!splash_display) {
  4824. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4825. return -EINVAL;
  4826. }
  4827. for (i = 0; i < priv->num_connectors; i++) {
  4828. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4829. priv->connectors[i]->base.id);
  4830. sde_conn = to_sde_connector(priv->connectors[i]);
  4831. if (!sde_conn->encoder) {
  4832. SDE_DEBUG_ENC(sde_enc,
  4833. "encoder not attached to connector\n");
  4834. continue;
  4835. }
  4836. if (sde_conn->encoder->base.id
  4837. == encoder->base.id) {
  4838. conn = (priv->connectors[i]);
  4839. break;
  4840. }
  4841. }
  4842. if (!conn || !conn->state) {
  4843. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4844. return -EINVAL;
  4845. }
  4846. sde_conn_state = to_sde_connector_state(conn->state);
  4847. if (!sde_conn->ops.get_mode_info) {
  4848. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4849. return -EINVAL;
  4850. }
  4851. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4852. MSM_DISPLAY_DSC_MODE_DISABLED;
  4853. drm_mode = &encoder->crtc->state->adjusted_mode;
  4854. ret = sde_connector_get_mode_info(&sde_conn->base,
  4855. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4856. if (ret) {
  4857. SDE_ERROR_ENC(sde_enc,
  4858. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4859. return ret;
  4860. }
  4861. if (sde_conn->encoder) {
  4862. conn->state->best_encoder = sde_conn->encoder;
  4863. SDE_DEBUG_ENC(sde_enc,
  4864. "configured cstate->best_encoder to ID = %d\n",
  4865. conn->state->best_encoder->base.id);
  4866. } else {
  4867. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4868. conn->base.id);
  4869. }
  4870. sde_enc->crtc = encoder->crtc;
  4871. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4872. conn->state, false);
  4873. if (ret) {
  4874. SDE_ERROR_ENC(sde_enc,
  4875. "failed to reserve hw resources, %d\n", ret);
  4876. return ret;
  4877. }
  4878. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4879. sde_connector_get_topology_name(conn));
  4880. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4881. drm_mode->hdisplay, drm_mode->vdisplay);
  4882. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4883. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4884. if (bridge) {
  4885. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4886. /*
  4887. * For cont-splash use case, we update the mode
  4888. * configurations manually. This will skip the
  4889. * usually mode set call when actual frame is
  4890. * pushed from framework. The bridge needs to
  4891. * be updated with the current drm mode by
  4892. * calling the bridge mode set ops.
  4893. */
  4894. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4895. } else {
  4896. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4897. }
  4898. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4899. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4900. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4901. if (!phys) {
  4902. SDE_ERROR_ENC(sde_enc,
  4903. "phys encoders not initialized\n");
  4904. return -EINVAL;
  4905. }
  4906. /* update connector for master and slave phys encoders */
  4907. phys->connector = conn;
  4908. phys->cont_splash_enabled = true;
  4909. phys->hw_pp = sde_enc->hw_pp[i];
  4910. if (phys->ops.cont_splash_mode_set)
  4911. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4912. if (phys->ops.is_master && phys->ops.is_master(phys))
  4913. sde_enc->cur_master = phys;
  4914. }
  4915. return ret;
  4916. }
  4917. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4918. bool skip_pre_kickoff)
  4919. {
  4920. struct msm_drm_thread *event_thread = NULL;
  4921. struct msm_drm_private *priv = NULL;
  4922. struct sde_encoder_virt *sde_enc = NULL;
  4923. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4924. SDE_ERROR("invalid parameters\n");
  4925. return -EINVAL;
  4926. }
  4927. priv = enc->dev->dev_private;
  4928. sde_enc = to_sde_encoder_virt(enc);
  4929. if (!sde_enc->crtc || (sde_enc->crtc->index
  4930. >= ARRAY_SIZE(priv->event_thread))) {
  4931. SDE_DEBUG_ENC(sde_enc,
  4932. "invalid cached CRTC: %d or crtc index: %d\n",
  4933. sde_enc->crtc == NULL,
  4934. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4935. return -EINVAL;
  4936. }
  4937. SDE_EVT32_VERBOSE(DRMID(enc));
  4938. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4939. if (!skip_pre_kickoff) {
  4940. sde_enc->delay_kickoff = true;
  4941. kthread_queue_work(&event_thread->worker,
  4942. &sde_enc->esd_trigger_work);
  4943. kthread_flush_work(&sde_enc->esd_trigger_work);
  4944. }
  4945. /*
  4946. * panel may stop generating te signal (vsync) during esd failure. rsc
  4947. * hardware may hang without vsync. Avoid rsc hang by generating the
  4948. * vsync from watchdog timer instead of panel.
  4949. */
  4950. sde_encoder_helper_switch_vsync(enc, true);
  4951. if (!skip_pre_kickoff) {
  4952. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4953. sde_enc->delay_kickoff = false;
  4954. }
  4955. return 0;
  4956. }
  4957. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4958. {
  4959. struct sde_encoder_virt *sde_enc;
  4960. if (!encoder) {
  4961. SDE_ERROR("invalid drm enc\n");
  4962. return false;
  4963. }
  4964. sde_enc = to_sde_encoder_virt(encoder);
  4965. return sde_enc->recovery_events_enabled;
  4966. }
  4967. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4968. {
  4969. struct sde_encoder_virt *sde_enc;
  4970. if (!encoder) {
  4971. SDE_ERROR("invalid drm enc\n");
  4972. return;
  4973. }
  4974. sde_enc = to_sde_encoder_virt(encoder);
  4975. sde_enc->recovery_events_enabled = true;
  4976. }
  4977. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4978. {
  4979. struct sde_kms *sde_kms;
  4980. struct drm_connector *conn;
  4981. struct sde_connector_state *conn_state;
  4982. if (!drm_enc)
  4983. return false;
  4984. sde_kms = sde_encoder_get_kms(drm_enc);
  4985. if (!sde_kms)
  4986. return false;
  4987. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4988. if (!conn || !conn->state)
  4989. return false;
  4990. conn_state = to_sde_connector_state(conn->state);
  4991. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4992. }
  4993. struct sde_hw_ctl *sde_encoder_get_hw_ctl(struct sde_connector *c_conn)
  4994. {
  4995. struct drm_encoder *drm_enc;
  4996. struct sde_encoder_virt *sde_enc;
  4997. struct sde_encoder_phys *cur_master;
  4998. struct sde_hw_ctl *hw_ctl = NULL;
  4999. if (!c_conn || !c_conn->hwfence_wb_retire_fences_enable)
  5000. goto exit;
  5001. /* get encoder to find the hw_ctl for this connector */
  5002. drm_enc = c_conn->encoder;
  5003. if (!drm_enc)
  5004. goto exit;
  5005. sde_enc = to_sde_encoder_virt(drm_enc);
  5006. cur_master = sde_enc->phys_encs[0];
  5007. if (!cur_master || !cur_master->hw_ctl)
  5008. goto exit;
  5009. hw_ctl = cur_master->hw_ctl;
  5010. SDE_DEBUG("conn hw_ctl idx:%d intf_mode:%d\n", hw_ctl->idx, cur_master->intf_mode);
  5011. exit:
  5012. return hw_ctl;
  5013. }
  5014. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  5015. {
  5016. struct sde_encoder_virt *sde_enc;
  5017. struct sde_encoder_phys *phys_enc;
  5018. u32 i;
  5019. sde_enc = to_sde_encoder_virt(drm_enc);
  5020. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  5021. {
  5022. phys_enc = sde_enc->phys_encs[i];
  5023. if(phys_enc && phys_enc->ops.add_to_minidump)
  5024. phys_enc->ops.add_to_minidump(phys_enc);
  5025. phys_enc = sde_enc->phys_cmd_encs[i];
  5026. if(phys_enc && phys_enc->ops.add_to_minidump)
  5027. phys_enc->ops.add_to_minidump(phys_enc);
  5028. phys_enc = sde_enc->phys_vid_encs[i];
  5029. if(phys_enc && phys_enc->ops.add_to_minidump)
  5030. phys_enc->ops.add_to_minidump(phys_enc);
  5031. }
  5032. }
  5033. void sde_encoder_misr_sign_event_notify(struct drm_encoder *drm_enc)
  5034. {
  5035. struct drm_event event;
  5036. struct drm_connector *connector;
  5037. struct sde_connector *c_conn = NULL;
  5038. struct sde_connector_state *c_state = NULL;
  5039. struct sde_encoder_virt *sde_enc = NULL;
  5040. struct sde_encoder_phys *phys = NULL;
  5041. u32 current_misr_value[MAX_DSI_DISPLAYS] = {0};
  5042. int rc = 0, i = 0;
  5043. bool misr_updated = false, roi_updated = false;
  5044. struct msm_roi_list *prev_roi, *c_state_roi;
  5045. if (!drm_enc)
  5046. return;
  5047. sde_enc = to_sde_encoder_virt(drm_enc);
  5048. if (!atomic_read(&sde_enc->misr_enable)) {
  5049. SDE_DEBUG("MISR is disabled\n");
  5050. return;
  5051. }
  5052. connector = sde_enc->cur_master->connector;
  5053. if (!connector)
  5054. return;
  5055. c_conn = to_sde_connector(connector);
  5056. c_state = to_sde_connector_state(connector->state);
  5057. atomic64_set(&c_conn->previous_misr_sign.num_valid_misr, 0);
  5058. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5059. phys = sde_enc->phys_encs[i];
  5060. if (!phys || !phys->ops.collect_misr) {
  5061. SDE_DEBUG("invalid misr ops\n", i);
  5062. continue;
  5063. }
  5064. rc = phys->ops.collect_misr(phys, true, &current_misr_value[i]);
  5065. if (rc) {
  5066. SDE_ERROR("failed to collect misr %d\n", rc);
  5067. return;
  5068. }
  5069. atomic64_inc(&c_conn->previous_misr_sign.num_valid_misr);
  5070. }
  5071. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  5072. if (current_misr_value[i] != c_conn->previous_misr_sign.misr_sign_value[i]) {
  5073. c_conn->previous_misr_sign.misr_sign_value[i] = current_misr_value[i];
  5074. misr_updated = true;
  5075. }
  5076. }
  5077. prev_roi = &c_conn->previous_misr_sign.roi_list;
  5078. c_state_roi = &c_state->rois;
  5079. if (prev_roi->num_rects != c_state_roi->num_rects) {
  5080. roi_updated = true;
  5081. } else {
  5082. for (i = 0; i < prev_roi->num_rects; i++) {
  5083. if (IS_ROI_UPDATED(prev_roi->roi[i], c_state_roi->roi[i]))
  5084. roi_updated = true;
  5085. }
  5086. }
  5087. if (roi_updated)
  5088. memcpy(&c_conn->previous_misr_sign.roi_list, &c_state->rois, sizeof(c_state->rois));
  5089. if (misr_updated || roi_updated) {
  5090. event.type = DRM_EVENT_MISR_SIGN;
  5091. event.length = sizeof(c_conn->previous_misr_sign);
  5092. msm_mode_object_event_notify(&connector->base, connector->dev, &event,
  5093. (u8 *)&c_conn->previous_misr_sign);
  5094. }
  5095. }