htt.h 678 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. *
  4. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  5. *
  6. *
  7. * Permission to use, copy, modify, and/or distribute this software for
  8. * any purpose with or without fee is hereby granted, provided that the
  9. * above copyright notice and this permission notice appear in all
  10. * copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  13. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  14. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  15. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  16. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  17. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  18. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  19. * PERFORMANCE OF THIS SOFTWARE.
  20. */
  21. /*
  22. * This file was originally distributed by Qualcomm Atheros, Inc.
  23. * under proprietary terms before Copyright ownership was assigned
  24. * to the Linux Foundation.
  25. */
  26. /**
  27. * @file htt.h
  28. *
  29. * @details the public header file of HTT layer
  30. */
  31. #ifndef _HTT_H_
  32. #define _HTT_H_
  33. #include <htt_deps.h>
  34. #include <htt_common.h>
  35. /*
  36. * Unless explicitly specified to use 64 bits to represent physical addresses
  37. * (or more precisely, bus addresses), default to 32 bits.
  38. */
  39. #ifndef HTT_PADDR64
  40. #define HTT_PADDR64 0
  41. #endif
  42. #ifndef offsetof
  43. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  44. #endif
  45. /*
  46. * HTT version history:
  47. * 1.0 initial numbered version
  48. * 1.1 modifications to STATS messages.
  49. * These modifications are not backwards compatible, but since the
  50. * STATS messages themselves are non-essential (they are for debugging),
  51. * the 1.1 version of the HTT message library as a whole is compatible
  52. * with the 1.0 version.
  53. * 1.2 reset mask IE added to STATS_REQ message
  54. * 1.3 stat config IE added to STATS_REQ message
  55. *----
  56. * 2.0 FW rx PPDU desc added to RX_IND message
  57. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  58. *----
  59. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  60. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  61. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  62. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  63. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  64. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  65. * 3.5 Added flush and fail stats in rx_reorder stats structure
  66. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  67. * 3.7 Made changes to support EOS Mac_core 3.0
  68. * 3.8 Added txq_group information element definition;
  69. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  70. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  71. * Allow buffer addresses in bus-address format to be stored as
  72. * either 32 bits or 64 bits.
  73. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  74. * messages to specify which HTT options to use.
  75. * Initial TLV options cover:
  76. * - whether to use 32 or 64 bits to represent LL bus addresses
  77. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  78. * - how many tx queue groups to use
  79. * 3.11 Expand rx debug stats:
  80. * - Expand the rx_reorder_stats struct with stats about successful and
  81. * failed rx buffer allcoations.
  82. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  83. * the supply, allocation, use, and recycling of rx buffers for the
  84. * "remote ring" of rx buffers in host member in LL systems.
  85. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  86. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  87. * 3.13 Add constants + macros to support 64-bit address format for the
  88. * tx fragments descriptor, the rx ring buffer, and the rx ring
  89. * index shadow register.
  90. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  91. * - Add htt_tx_msdu_desc_ext_t struct def.
  92. * - Add TLV to specify whether the target supports the HTT tx MSDU
  93. * extension descriptor.
  94. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  95. * "extension" bit, to specify whether a HTT tx MSDU extension
  96. * descriptor is present.
  97. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  98. * (This allows the host to obtain key information about the MSDU
  99. * from a memory location already in the cache, rather than taking a
  100. * cache miss for each MSDU by reading the HW rx descs.)
  101. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  102. * whether a copy-engine classification result is appended to TX_FRM.
  103. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  104. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  105. * tx frames in the target after the peer has already been deleted.
  106. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  107. * 3.20 Expand rx_reorder_stats.
  108. * 3.21 Add optional rx channel spec to HL RX_IND.
  109. * 3.22 Expand rx_reorder_stats
  110. * (distinguish duplicates within vs. outside block ack window)
  111. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  112. * The justified rate is calculated by two steps. The first is to multiply
  113. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  114. * by a low pass filter.
  115. * This change allows HL download scheduling to consider the WLAN rate
  116. * that will be used for transmitting the downloaded frames.
  117. * 3.24 Expand rx_reorder_stats
  118. * (add counter for decrypt / MIC errors)
  119. * 3.25 Expand rx_reorder_stats
  120. * (add counter of frames received into both local + remote rings)
  121. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  122. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  123. * 3.27 Add a new interface for flow-control. The following t2h messages have
  124. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  125. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  126. * 3.28 Add a new interface for ring interface change. The following two h2t
  127. * and one t2h messages have been included:
  128. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  129. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  130. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  131. * information elements passed from the host to a Lithium target,
  132. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  133. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  134. * targets).
  135. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  136. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  137. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  138. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  139. * sharing stats
  140. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  141. * 3.34 Add HW_PEER_ID field to PEER_MAP
  142. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  143. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  144. * not yet in use)
  145. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  146. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  147. * 3.38 Add holes_no_filled field to rx_reorder_stats
  148. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  149. * 3.40 Add optional timestamps in the HTT tx completion
  150. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  151. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  152. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  153. * 3.44 Add htt_tx_wbm_completion_v2
  154. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  155. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  156. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  157. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  158. * HTT_T2H_MSG_TYPE_PKTLOG
  159. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  160. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  161. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  162. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  163. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  165. * 3.55 Add initiator / responder flags to RX_DELBA indication
  166. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  167. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  168. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  169. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  170. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  171. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  172. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  173. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  174. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  175. * array to the end of HTT_T2H TX_COMPL_IND msg
  176. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  177. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  178. * for a MSDU.
  179. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  180. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  181. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  182. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  183. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  184. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  185. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  186. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  187. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  188. * htt_tx_data_hdr_information
  189. * 3.73 Add channel pre-calibration data upload and download messages defs for
  190. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  191. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  192. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  193. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  194. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  195. * 3.78 Add htt_ppdu_id def.
  196. * 3.79 Add HTT_NUM_AC_WMM def.
  197. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  198. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  199. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  200. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  201. * 3.84 Add fisa_control_bits_v2 def.
  202. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  203. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  204. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  205. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  206. * 3.89 Add MSDU queue enumerations.
  207. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  208. * 3.91 Add TT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  209. */
  210. #define HTT_CURRENT_VERSION_MAJOR 3
  211. #define HTT_CURRENT_VERSION_MINOR 91
  212. #define HTT_NUM_TX_FRAG_DESC 1024
  213. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  214. #define HTT_CHECK_SET_VAL(field, val) \
  215. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  216. /* macros to assist in sign-extending fields from HTT messages */
  217. #define HTT_SIGN_BIT_MASK(field) \
  218. ((field ## _M + (1 << field ## _S)) >> 1)
  219. #define HTT_SIGN_BIT(_val, field) \
  220. (_val & HTT_SIGN_BIT_MASK(field))
  221. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  222. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  223. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  224. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  225. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  226. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  227. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  228. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  229. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  230. /*
  231. * TEMPORARY:
  232. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  233. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  234. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  235. * updated.
  236. */
  237. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  238. /*
  239. * TEMPORARY:
  240. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  241. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  242. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  243. * updated.
  244. */
  245. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  246. /*
  247. * htt_dbg_stats_type -
  248. * bit positions for each stats type within a stats type bitmask
  249. * The bitmask contains 24 bits.
  250. */
  251. enum htt_dbg_stats_type {
  252. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  253. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  254. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  255. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  256. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  257. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  258. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  259. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  260. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  261. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  262. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  263. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  264. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  265. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  266. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  267. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  268. /* bits 16-23 currently reserved */
  269. /* keep this last */
  270. HTT_DBG_NUM_STATS
  271. };
  272. /*=== HTT option selection TLVs ===
  273. * Certain HTT messages have alternatives or options.
  274. * For such cases, the host and target need to agree on which option to use.
  275. * Option specification TLVs can be appended to the VERSION_REQ and
  276. * VERSION_CONF messages to select options other than the default.
  277. * These TLVs are entirely optional - if they are not provided, there is a
  278. * well-defined default for each option. If they are provided, they can be
  279. * provided in any order. Each TLV can be present or absent independent of
  280. * the presence / absence of other TLVs.
  281. *
  282. * The HTT option selection TLVs use the following format:
  283. * |31 16|15 8|7 0|
  284. * |---------------------------------+----------------+----------------|
  285. * | value (payload) | length | tag |
  286. * |-------------------------------------------------------------------|
  287. * The value portion need not be only 2 bytes; it can be extended by any
  288. * integer number of 4-byte units. The total length of the TLV, including
  289. * the tag and length fields, must be a multiple of 4 bytes. The length
  290. * field specifies the total TLV size in 4-byte units. Thus, the typical
  291. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  292. * field, would store 0x1 in its length field, to show that the TLV occupies
  293. * a single 4-byte unit.
  294. */
  295. /*--- TLV header format - applies to all HTT option TLVs ---*/
  296. enum HTT_OPTION_TLV_TAGS {
  297. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  298. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  299. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  300. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  301. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  302. };
  303. PREPACK struct htt_option_tlv_header_t {
  304. A_UINT8 tag;
  305. A_UINT8 length;
  306. } POSTPACK;
  307. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  308. #define HTT_OPTION_TLV_TAG_S 0
  309. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  310. #define HTT_OPTION_TLV_LENGTH_S 8
  311. /*
  312. * value0 - 16 bit value field stored in word0
  313. * The TLV's value field may be longer than 2 bytes, in which case
  314. * the remainder of the value is stored in word1, word2, etc.
  315. */
  316. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  317. #define HTT_OPTION_TLV_VALUE0_S 16
  318. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  319. do { \
  320. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  321. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  322. } while (0)
  323. #define HTT_OPTION_TLV_TAG_GET(word) \
  324. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  325. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  326. do { \
  327. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  328. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  329. } while (0)
  330. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  331. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  332. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  333. do { \
  334. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  335. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  336. } while (0)
  337. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  338. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  339. /*--- format of specific HTT option TLVs ---*/
  340. /*
  341. * HTT option TLV for specifying LL bus address size
  342. * Some chips require bus addresses used by the target to access buffers
  343. * within the host's memory to be 32 bits; others require bus addresses
  344. * used by the target to access buffers within the host's memory to be
  345. * 64 bits.
  346. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  347. * a suffix to the VERSION_CONF message to specify which bus address format
  348. * the target requires.
  349. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  350. * default to providing bus addresses to the target in 32-bit format.
  351. */
  352. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  353. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  354. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  355. };
  356. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  357. struct htt_option_tlv_header_t hdr;
  358. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  359. } POSTPACK;
  360. /*
  361. * HTT option TLV for specifying whether HL systems should indicate
  362. * over-the-air tx completion for individual frames, or should instead
  363. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  364. * requests an OTA tx completion for a particular tx frame.
  365. * This option does not apply to LL systems, where the TX_COMPL_IND
  366. * is mandatory.
  367. * This option is primarily intended for HL systems in which the tx frame
  368. * downloads over the host --> target bus are as slow as or slower than
  369. * the transmissions over the WLAN PHY. For cases where the bus is faster
  370. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  371. * and consquently will send one TX_COMPL_IND message that covers several
  372. * tx frames. For cases where the WLAN PHY is faster than the bus,
  373. * the target will end up transmitting very short A-MPDUs, and consequently
  374. * sending many TX_COMPL_IND messages, which each cover a very small number
  375. * of tx frames.
  376. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  377. * a suffix to the VERSION_REQ message to request whether the host desires to
  378. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  379. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  380. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  381. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  382. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  383. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  384. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  385. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  386. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  387. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  388. * TLV.
  389. */
  390. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  391. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  392. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  393. };
  394. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  395. struct htt_option_tlv_header_t hdr;
  396. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  397. } POSTPACK;
  398. /*
  399. * HTT option TLV for specifying how many tx queue groups the target
  400. * may establish.
  401. * This TLV specifies the maximum value the target may send in the
  402. * txq_group_id field of any TXQ_GROUP information elements sent by
  403. * the target to the host. This allows the host to pre-allocate an
  404. * appropriate number of tx queue group structs.
  405. *
  406. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  407. * a suffix to the VERSION_REQ message to specify whether the host supports
  408. * tx queue groups at all, and if so if there is any limit on the number of
  409. * tx queue groups that the host supports.
  410. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  411. * a suffix to the VERSION_CONF message. If the host has specified in the
  412. * VER_REQ message a limit on the number of tx queue groups the host can
  413. * supprt, the target shall limit its specification of the maximum tx groups
  414. * to be no larger than this host-specified limit.
  415. *
  416. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  417. * shall preallocate 4 tx queue group structs, and the target shall not
  418. * specify a txq_group_id larger than 3.
  419. */
  420. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  421. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  422. /*
  423. * values 1 through N specify the max number of tx queue groups
  424. * the sender supports
  425. */
  426. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  427. };
  428. /* TEMPORARY backwards-compatibility alias for a typo fix -
  429. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  430. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  431. * to support the old name (with the typo) until all references to the
  432. * old name are replaced with the new name.
  433. */
  434. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  435. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  436. struct htt_option_tlv_header_t hdr;
  437. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  438. } POSTPACK;
  439. /*
  440. * HTT option TLV for specifying whether the target supports an extended
  441. * version of the HTT tx descriptor. If the target provides this TLV
  442. * and specifies in the TLV that the target supports an extended version
  443. * of the HTT tx descriptor, the target must check the "extension" bit in
  444. * the HTT tx descriptor, and if the extension bit is set, to expect a
  445. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  446. * descriptor. Furthermore, the target must provide room for the HTT
  447. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  448. * This option is intended for systems where the host needs to explicitly
  449. * control the transmission parameters such as tx power for individual
  450. * tx frames.
  451. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  452. * as a suffix to the VERSION_CONF message to explicitly specify whether
  453. * the target supports the HTT tx MSDU extension descriptor.
  454. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  455. * by the host as lack of target support for the HTT tx MSDU extension
  456. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  457. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  458. * the HTT tx MSDU extension descriptor.
  459. * The host is not required to provide the HTT tx MSDU extension descriptor
  460. * just because the target supports it; the target must check the
  461. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  462. * extension descriptor is present.
  463. */
  464. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  465. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  466. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  467. };
  468. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  469. struct htt_option_tlv_header_t hdr;
  470. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  471. } POSTPACK;
  472. /*=== host -> target messages ===============================================*/
  473. enum htt_h2t_msg_type {
  474. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  475. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  476. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  477. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  478. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  479. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  480. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  481. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  482. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  483. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  484. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  485. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  486. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  487. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  488. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  489. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  490. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  491. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  492. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  493. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  494. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  495. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  496. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  497. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  498. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  499. /* keep this last */
  500. HTT_H2T_NUM_MSGS
  501. };
  502. /*
  503. * HTT host to target message type -
  504. * stored in bits 7:0 of the first word of the message
  505. */
  506. #define HTT_H2T_MSG_TYPE_M 0xff
  507. #define HTT_H2T_MSG_TYPE_S 0
  508. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  509. do { \
  510. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  511. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  512. } while (0)
  513. #define HTT_H2T_MSG_TYPE_GET(word) \
  514. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  515. /**
  516. * @brief host -> target version number request message definition
  517. *
  518. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  519. *
  520. *
  521. * |31 24|23 16|15 8|7 0|
  522. * |----------------+----------------+----------------+----------------|
  523. * | reserved | msg type |
  524. * |-------------------------------------------------------------------|
  525. * : option request TLV (optional) |
  526. * :...................................................................:
  527. *
  528. * The VER_REQ message may consist of a single 4-byte word, or may be
  529. * extended with TLVs that specify which HTT options the host is requesting
  530. * from the target.
  531. * The following option TLVs may be appended to the VER_REQ message:
  532. * - HL_SUPPRESS_TX_COMPL_IND
  533. * - HL_MAX_TX_QUEUE_GROUPS
  534. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  535. * may be appended to the VER_REQ message (but only one TLV of each type).
  536. *
  537. * Header fields:
  538. * - MSG_TYPE
  539. * Bits 7:0
  540. * Purpose: identifies this as a version number request message
  541. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  542. */
  543. #define HTT_VER_REQ_BYTES 4
  544. /* TBDXXX: figure out a reasonable number */
  545. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  546. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  547. /**
  548. * @brief HTT tx MSDU descriptor
  549. *
  550. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  551. *
  552. * @details
  553. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  554. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  555. * the target firmware needs for the FW's tx processing, particularly
  556. * for creating the HW msdu descriptor.
  557. * The same HTT tx descriptor is used for HL and LL systems, though
  558. * a few fields within the tx descriptor are used only by LL or
  559. * only by HL.
  560. * The HTT tx descriptor is defined in two manners: by a struct with
  561. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  562. * definitions.
  563. * The target should use the struct def, for simplicitly and clarity,
  564. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  565. * neutral. Specifically, the host shall use the get/set macros built
  566. * around the mask + shift defs.
  567. */
  568. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  569. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  570. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  571. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  572. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  573. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  574. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  575. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  576. #define HTT_TX_VDEV_ID_WORD 0
  577. #define HTT_TX_VDEV_ID_MASK 0x3f
  578. #define HTT_TX_VDEV_ID_SHIFT 16
  579. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  580. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  581. #define HTT_TX_MSDU_LEN_DWORD 1
  582. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  583. /*
  584. * HTT_VAR_PADDR macros
  585. * Allow physical / bus addresses to be either a single 32-bit value,
  586. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  587. */
  588. #define HTT_VAR_PADDR32(var_name) \
  589. A_UINT32 var_name
  590. #define HTT_VAR_PADDR64_LE(var_name) \
  591. struct { \
  592. /* little-endian: lo precedes hi */ \
  593. A_UINT32 lo; \
  594. A_UINT32 hi; \
  595. } var_name
  596. /*
  597. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  598. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  599. * addresses are stored in a XXX-bit field.
  600. * This macro is used to define both htt_tx_msdu_desc32_t and
  601. * htt_tx_msdu_desc64_t structs.
  602. */
  603. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  604. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  605. { \
  606. /* DWORD 0: flags and meta-data */ \
  607. A_UINT32 \
  608. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  609. \
  610. /* pkt_subtype - \
  611. * Detailed specification of the tx frame contents, extending the \
  612. * general specification provided by pkt_type. \
  613. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  614. * pkt_type | pkt_subtype \
  615. * ============================================================== \
  616. * 802.3 | bit 0:3 - Reserved \
  617. * | bit 4: 0x0 - Copy-Engine Classification Results \
  618. * | not appended to the HTT message \
  619. * | 0x1 - Copy-Engine Classification Results \
  620. * | appended to the HTT message in the \
  621. * | format: \
  622. * | [HTT tx desc, frame header, \
  623. * | CE classification results] \
  624. * | The CE classification results begin \
  625. * | at the next 4-byte boundary after \
  626. * | the frame header. \
  627. * ------------+------------------------------------------------- \
  628. * Eth2 | bit 0:3 - Reserved \
  629. * | bit 4: 0x0 - Copy-Engine Classification Results \
  630. * | not appended to the HTT message \
  631. * | 0x1 - Copy-Engine Classification Results \
  632. * | appended to the HTT message. \
  633. * | See the above specification of the \
  634. * | CE classification results location. \
  635. * ------------+------------------------------------------------- \
  636. * native WiFi | bit 0:3 - Reserved \
  637. * | bit 4: 0x0 - Copy-Engine Classification Results \
  638. * | not appended to the HTT message \
  639. * | 0x1 - Copy-Engine Classification Results \
  640. * | appended to the HTT message. \
  641. * | See the above specification of the \
  642. * | CE classification results location. \
  643. * ------------+------------------------------------------------- \
  644. * mgmt | 0x0 - 802.11 MAC header absent \
  645. * | 0x1 - 802.11 MAC header present \
  646. * ------------+------------------------------------------------- \
  647. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  648. * | 0x1 - 802.11 MAC header present \
  649. * | bit 1: 0x0 - allow aggregation \
  650. * | 0x1 - don't allow aggregation \
  651. * | bit 2: 0x0 - perform encryption \
  652. * | 0x1 - don't perform encryption \
  653. * | bit 3: 0x0 - perform tx classification / queuing \
  654. * | 0x1 - don't perform tx classification; \
  655. * | insert the frame into the "misc" \
  656. * | tx queue \
  657. * | bit 4: 0x0 - Copy-Engine Classification Results \
  658. * | not appended to the HTT message \
  659. * | 0x1 - Copy-Engine Classification Results \
  660. * | appended to the HTT message. \
  661. * | See the above specification of the \
  662. * | CE classification results location. \
  663. */ \
  664. pkt_subtype: 5, \
  665. \
  666. /* pkt_type - \
  667. * General specification of the tx frame contents. \
  668. * The htt_pkt_type enum should be used to specify and check the \
  669. * value of this field. \
  670. */ \
  671. pkt_type: 3, \
  672. \
  673. /* vdev_id - \
  674. * ID for the vdev that is sending this tx frame. \
  675. * For certain non-standard packet types, e.g. pkt_type == raw \
  676. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  677. * This field is used primarily for determining where to queue \
  678. * broadcast and multicast frames. \
  679. */ \
  680. vdev_id: 6, \
  681. /* ext_tid - \
  682. * The extended traffic ID. \
  683. * If the TID is unknown, the extended TID is set to \
  684. * HTT_TX_EXT_TID_INVALID. \
  685. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  686. * value of the QoS TID. \
  687. * If the tx frame is non-QoS data, then the extended TID is set to \
  688. * HTT_TX_EXT_TID_NON_QOS. \
  689. * If the tx frame is multicast or broadcast, then the extended TID \
  690. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  691. */ \
  692. ext_tid: 5, \
  693. \
  694. /* postponed - \
  695. * This flag indicates whether the tx frame has been downloaded to \
  696. * the target before but discarded by the target, and now is being \
  697. * downloaded again; or if this is a new frame that is being \
  698. * downloaded for the first time. \
  699. * This flag allows the target to determine the correct order for \
  700. * transmitting new vs. old frames. \
  701. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  702. * This flag only applies to HL systems, since in LL systems, \
  703. * the tx flow control is handled entirely within the target. \
  704. */ \
  705. postponed: 1, \
  706. \
  707. /* extension - \
  708. * This flag indicates whether a HTT tx MSDU extension descriptor \
  709. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  710. * \
  711. * 0x0 - no extension MSDU descriptor is present \
  712. * 0x1 - an extension MSDU descriptor immediately follows the \
  713. * regular MSDU descriptor \
  714. */ \
  715. extension: 1, \
  716. \
  717. /* cksum_offload - \
  718. * This flag indicates whether checksum offload is enabled or not \
  719. * for this frame. Target FW use this flag to turn on HW checksumming \
  720. * 0x0 - No checksum offload \
  721. * 0x1 - L3 header checksum only \
  722. * 0x2 - L4 checksum only \
  723. * 0x3 - L3 header checksum + L4 checksum \
  724. */ \
  725. cksum_offload: 2, \
  726. \
  727. /* tx_comp_req - \
  728. * This flag indicates whether Tx Completion \
  729. * from fw is required or not. \
  730. * This flag is only relevant if tx completion is not \
  731. * universally enabled. \
  732. * For all LL systems, tx completion is mandatory, \
  733. * so this flag will be irrelevant. \
  734. * For HL systems tx completion is optional, but HL systems in which \
  735. * the bus throughput exceeds the WLAN throughput will \
  736. * probably want to always use tx completion, and thus \
  737. * would not check this flag. \
  738. * This flag is required when tx completions are not used universally, \
  739. * but are still required for certain tx frames for which \
  740. * an OTA delivery acknowledgment is needed by the host. \
  741. * In practice, this would be for HL systems in which the \
  742. * bus throughput is less than the WLAN throughput. \
  743. * \
  744. * 0x0 - Tx Completion Indication from Fw not required \
  745. * 0x1 - Tx Completion Indication from Fw is required \
  746. */ \
  747. tx_compl_req: 1; \
  748. \
  749. \
  750. /* DWORD 1: MSDU length and ID */ \
  751. A_UINT32 \
  752. len: 16, /* MSDU length, in bytes */ \
  753. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  754. * and this id is used to calculate fragmentation \
  755. * descriptor pointer inside the target based on \
  756. * the base address, configured inside the target. \
  757. */ \
  758. \
  759. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  760. /* frags_desc_ptr - \
  761. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  762. * where the tx frame's fragments reside in memory. \
  763. * This field only applies to LL systems, since in HL systems the \
  764. * (degenerate single-fragment) fragmentation descriptor is created \
  765. * within the target. \
  766. */ \
  767. _paddr__frags_desc_ptr_; \
  768. \
  769. /* DWORD 3 (or 4): peerid, chanfreq */ \
  770. /* \
  771. * Peer ID : Target can use this value to know which peer-id packet \
  772. * destined to. \
  773. * It's intended to be specified by host in case of NAWDS. \
  774. */ \
  775. A_UINT16 peerid; \
  776. \
  777. /* \
  778. * Channel frequency: This identifies the desired channel \
  779. * frequency (in mhz) for tx frames. This is used by FW to help \
  780. * determine when it is safe to transmit or drop frames for \
  781. * off-channel operation. \
  782. * The default value of zero indicates to FW that the corresponding \
  783. * VDEV's home channel (if there is one) is the desired channel \
  784. * frequency. \
  785. */ \
  786. A_UINT16 chanfreq; \
  787. \
  788. /* Reason reserved is commented is increasing the htt structure size \
  789. * leads to some wierd issues. Contact Raj/Kyeyoon for more info \
  790. * A_UINT32 reserved_dword3_bits0_31; \
  791. */ \
  792. } POSTPACK
  793. /* define a htt_tx_msdu_desc32_t type */
  794. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  795. /* define a htt_tx_msdu_desc64_t type */
  796. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  797. /*
  798. * Make htt_tx_msdu_desc_t be an alias for either
  799. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  800. */
  801. #if HTT_PADDR64
  802. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  803. #else
  804. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  805. #endif
  806. /* decriptor information for Management frame*/
  807. /*
  808. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  809. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  810. */
  811. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  812. extern A_UINT32 mgmt_hdr_len;
  813. PREPACK struct htt_mgmt_tx_desc_t {
  814. A_UINT32 msg_type;
  815. #if HTT_PADDR64
  816. A_UINT64 frag_paddr; /* DMAble address of the data */
  817. #else
  818. A_UINT32 frag_paddr; /* DMAble address of the data */
  819. #endif
  820. A_UINT32 desc_id; /* returned to host during completion
  821. * to free the meory*/
  822. A_UINT32 len; /* Fragment length */
  823. A_UINT32 vdev_id; /* virtual device ID*/
  824. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  825. } POSTPACK;
  826. PREPACK struct htt_mgmt_tx_compl_ind {
  827. A_UINT32 desc_id;
  828. A_UINT32 status;
  829. } POSTPACK;
  830. /*
  831. * This SDU header size comes from the summation of the following:
  832. * 1. Max of:
  833. * a. Native WiFi header, for native WiFi frames: 24 bytes
  834. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  835. * b. 802.11 header, for raw frames: 36 bytes
  836. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  837. * QoS header, HT header)
  838. * c. 802.3 header, for ethernet frames: 14 bytes
  839. * (destination address, source address, ethertype / length)
  840. * 2. Max of:
  841. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  842. * b. IPv6 header, up through the Traffic Class: 2 bytes
  843. * 3. 802.1Q VLAN header: 4 bytes
  844. * 4. LLC/SNAP header: 8 bytes
  845. */
  846. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  847. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  848. #define HTT_TX_HDR_SIZE_ETHERNET 14
  849. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  850. A_COMPILE_TIME_ASSERT(
  851. htt_encap_hdr_size_max_check_nwifi,
  852. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  853. A_COMPILE_TIME_ASSERT(
  854. htt_encap_hdr_size_max_check_enet,
  855. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  856. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  857. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  858. #define HTT_TX_HDR_SIZE_802_1Q 4
  859. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  860. #define HTT_COMMON_TX_FRM_HDR_LEN \
  861. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  862. HTT_TX_HDR_SIZE_802_1Q + \
  863. HTT_TX_HDR_SIZE_LLC_SNAP)
  864. #define HTT_HL_TX_FRM_HDR_LEN \
  865. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  866. #define HTT_LL_TX_FRM_HDR_LEN \
  867. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  868. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  869. /* dword 0 */
  870. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  871. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  872. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  873. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  874. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  875. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  876. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  877. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  878. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  879. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  880. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  881. #define HTT_TX_DESC_PKT_TYPE_S 13
  882. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  883. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  884. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  885. #define HTT_TX_DESC_VDEV_ID_S 16
  886. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  887. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  888. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  889. #define HTT_TX_DESC_EXT_TID_S 22
  890. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  891. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  892. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  893. #define HTT_TX_DESC_POSTPONED_S 27
  894. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  895. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  896. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  897. #define HTT_TX_DESC_EXTENSION_S 28
  898. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  899. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  900. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  901. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  902. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  903. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  904. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  905. #define HTT_TX_DESC_TX_COMP_S 31
  906. /* dword 1 */
  907. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  908. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  909. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  910. #define HTT_TX_DESC_FRM_LEN_S 0
  911. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  912. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  913. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  914. #define HTT_TX_DESC_FRM_ID_S 16
  915. /* dword 2 */
  916. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  917. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  918. /* for systems using 64-bit format for bus addresses */
  919. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  920. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  921. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  922. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  923. /* for systems using 32-bit format for bus addresses */
  924. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  925. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  926. /* dword 3 */
  927. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  928. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  929. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  930. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  931. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  932. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  933. #if HTT_PADDR64
  934. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  935. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  936. #else
  937. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  938. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  939. #endif
  940. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  941. #define HTT_TX_DESC_PEER_ID_S 0
  942. /*
  943. * TEMPORARY:
  944. * The original definitions for the PEER_ID fields contained typos
  945. * (with _DESC_PADDR appended to this PEER_ID field name).
  946. * Retain deprecated original names for PEER_ID fields until all code that
  947. * refers to them has been updated.
  948. */
  949. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  950. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  951. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  952. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  953. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  954. HTT_TX_DESC_PEER_ID_M
  955. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  956. HTT_TX_DESC_PEER_ID_S
  957. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  958. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  959. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  960. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  961. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  962. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  963. #if HTT_PADDR64
  964. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  965. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  966. #else
  967. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  968. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  969. #endif
  970. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  971. #define HTT_TX_DESC_CHAN_FREQ_S 16
  972. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  973. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  974. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  975. do { \
  976. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  977. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  978. } while (0)
  979. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  980. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  981. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  982. do { \
  983. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  984. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  985. } while (0)
  986. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  987. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  988. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  989. do { \
  990. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  991. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  992. } while (0)
  993. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  994. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  995. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  996. do { \
  997. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  998. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  999. } while (0)
  1000. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1001. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1002. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1003. do { \
  1004. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1005. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1006. } while (0)
  1007. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1008. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1009. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1010. do { \
  1011. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1012. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1013. } while (0)
  1014. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1015. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1016. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1017. do { \
  1018. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1019. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1020. } while (0)
  1021. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1022. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1023. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1024. do { \
  1025. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1026. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1027. } while (0)
  1028. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1029. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1030. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1031. do { \
  1032. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1033. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1034. } while (0)
  1035. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1036. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1037. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1038. do { \
  1039. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1040. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1041. } while (0)
  1042. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1043. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1044. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1045. do { \
  1046. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1047. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1048. } while (0)
  1049. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1050. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1051. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1052. do { \
  1053. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1054. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1055. } while (0)
  1056. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1057. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1058. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1059. do { \
  1060. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1061. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1062. } while (0)
  1063. /* enums used in the HTT tx MSDU extension descriptor */
  1064. enum {
  1065. htt_tx_guard_interval_regular = 0,
  1066. htt_tx_guard_interval_short = 1,
  1067. };
  1068. enum {
  1069. htt_tx_preamble_type_ofdm = 0,
  1070. htt_tx_preamble_type_cck = 1,
  1071. htt_tx_preamble_type_ht = 2,
  1072. htt_tx_preamble_type_vht = 3,
  1073. };
  1074. enum {
  1075. htt_tx_bandwidth_5MHz = 0,
  1076. htt_tx_bandwidth_10MHz = 1,
  1077. htt_tx_bandwidth_20MHz = 2,
  1078. htt_tx_bandwidth_40MHz = 3,
  1079. htt_tx_bandwidth_80MHz = 4,
  1080. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1081. };
  1082. /**
  1083. * @brief HTT tx MSDU extension descriptor
  1084. * @details
  1085. * If the target supports HTT tx MSDU extension descriptors, the host has
  1086. * the option of appending the following struct following the regular
  1087. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1088. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1089. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1090. * tx specs for each frame.
  1091. */
  1092. PREPACK struct htt_tx_msdu_desc_ext_t {
  1093. /* DWORD 0: flags */
  1094. A_UINT32
  1095. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1096. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1097. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1098. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1099. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1100. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1101. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1102. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1103. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1104. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1105. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1106. /* DWORD 1: tx power, tx rate, tx BW */
  1107. A_UINT32
  1108. /* pwr -
  1109. * Specify what power the tx frame needs to be transmitted at.
  1110. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1111. * The value needs to be appropriately sign-extended when extracting
  1112. * the value from the message and storing it in a variable that is
  1113. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1114. * automatically handles this sign-extension.)
  1115. * If the transmission uses multiple tx chains, this power spec is
  1116. * the total transmit power, assuming incoherent combination of
  1117. * per-chain power to produce the total power.
  1118. */
  1119. pwr: 8,
  1120. /* mcs_mask -
  1121. * Specify the allowable values for MCS index (modulation and coding)
  1122. * to use for transmitting the frame.
  1123. *
  1124. * For HT / VHT preamble types, this mask directly corresponds to
  1125. * the HT or VHT MCS indices that are allowed. For each bit N set
  1126. * within the mask, MCS index N is allowed for transmitting the frame.
  1127. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1128. * rates versus OFDM rates, so the host has the option of specifying
  1129. * that the target must transmit the frame with CCK or OFDM rates
  1130. * (not HT or VHT), but leaving the decision to the target whether
  1131. * to use CCK or OFDM.
  1132. *
  1133. * For CCK and OFDM, the bits within this mask are interpreted as
  1134. * follows:
  1135. * bit 0 -> CCK 1 Mbps rate is allowed
  1136. * bit 1 -> CCK 2 Mbps rate is allowed
  1137. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1138. * bit 3 -> CCK 11 Mbps rate is allowed
  1139. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1140. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1141. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1142. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1143. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1144. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1145. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1146. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1147. *
  1148. * The MCS index specification needs to be compatible with the
  1149. * bandwidth mask specification. For example, a MCS index == 9
  1150. * specification is inconsistent with a preamble type == VHT,
  1151. * Nss == 1, and channel bandwidth == 20 MHz.
  1152. *
  1153. * Furthermore, the host has only a limited ability to specify to
  1154. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1155. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1156. */
  1157. mcs_mask: 12,
  1158. /* nss_mask -
  1159. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1160. * Each bit in this mask corresponds to a Nss value:
  1161. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1162. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1163. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1164. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1165. * The values in the Nss mask must be suitable for the recipient, e.g.
  1166. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1167. * recipient which only supports 2x2 MIMO.
  1168. */
  1169. nss_mask: 4,
  1170. /* guard_interval -
  1171. * Specify a htt_tx_guard_interval enum value to indicate whether
  1172. * the transmission should use a regular guard interval or a
  1173. * short guard interval.
  1174. */
  1175. guard_interval: 1,
  1176. /* preamble_type_mask -
  1177. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1178. * may choose from for transmitting this frame.
  1179. * The bits in this mask correspond to the values in the
  1180. * htt_tx_preamble_type enum. For example, to allow the target
  1181. * to transmit the frame as either CCK or OFDM, this field would
  1182. * be set to
  1183. * (1 << htt_tx_preamble_type_ofdm) |
  1184. * (1 << htt_tx_preamble_type_cck)
  1185. */
  1186. preamble_type_mask: 4,
  1187. reserved1_31_29: 3; /* unused, set to 0x0 */
  1188. /* DWORD 2: tx chain mask, tx retries */
  1189. A_UINT32
  1190. /* chain_mask - specify which chains to transmit from */
  1191. chain_mask: 4,
  1192. /* retry_limit -
  1193. * Specify the maximum number of transmissions, including the
  1194. * initial transmission, to attempt before giving up if no ack
  1195. * is received.
  1196. * If the tx rate is specified, then all retries shall use the
  1197. * same rate as the initial transmission.
  1198. * If no tx rate is specified, the target can choose whether to
  1199. * retain the original rate during the retransmissions, or to
  1200. * fall back to a more robust rate.
  1201. */
  1202. retry_limit: 4,
  1203. /* bandwidth_mask -
  1204. * Specify what channel widths may be used for the transmission.
  1205. * A value of zero indicates "don't care" - the target may choose
  1206. * the transmission bandwidth.
  1207. * The bits within this mask correspond to the htt_tx_bandwidth
  1208. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1209. * The bandwidth_mask must be consistent with the preamble_type_mask
  1210. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1211. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1212. */
  1213. bandwidth_mask: 6,
  1214. reserved2_31_14: 18; /* unused, set to 0x0 */
  1215. /* DWORD 3: tx expiry time (TSF) LSBs */
  1216. A_UINT32 expire_tsf_lo;
  1217. /* DWORD 4: tx expiry time (TSF) MSBs */
  1218. A_UINT32 expire_tsf_hi;
  1219. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1220. } POSTPACK;
  1221. /* DWORD 0 */
  1222. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1223. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1224. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1225. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1226. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1227. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1228. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1229. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1230. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1231. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1232. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1233. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1234. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1235. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1236. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1237. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1238. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1239. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1240. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1241. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1242. /* DWORD 1 */
  1243. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1244. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1245. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1246. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1247. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1248. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1249. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1250. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1251. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1252. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1253. /* DWORD 2 */
  1254. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1255. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1256. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1257. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1258. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1259. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1260. /* DWORD 0 */
  1261. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1262. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1263. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1264. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1265. do { \
  1266. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1267. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1268. } while (0)
  1269. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1270. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1271. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1272. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1273. do { \
  1274. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1275. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1276. } while (0)
  1277. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1278. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1279. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1280. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1281. do { \
  1282. HTT_CHECK_SET_VAL( \
  1283. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1284. ((_var) |= ((_val) \
  1285. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1286. } while (0)
  1287. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1288. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1289. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1290. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1291. do { \
  1292. HTT_CHECK_SET_VAL( \
  1293. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1294. ((_var) |= ((_val) \
  1295. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1296. } while (0)
  1297. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1298. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1299. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1300. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1301. do { \
  1302. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1303. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1304. } while (0)
  1305. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1306. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1307. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1308. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1309. do { \
  1310. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1311. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1312. } while (0)
  1313. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1314. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1315. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1316. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1317. do { \
  1318. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1319. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1320. } while (0)
  1321. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1322. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1323. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1324. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1325. do { \
  1326. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1327. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1328. } while (0)
  1329. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1330. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1331. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1332. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1333. do { \
  1334. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1335. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1336. } while (0)
  1337. /* DWORD 1 */
  1338. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1339. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1340. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1341. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1342. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1343. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1344. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1345. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1346. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1347. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1348. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1349. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1350. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1351. do { \
  1352. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1353. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1354. } while (0)
  1355. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1356. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1357. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1358. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1359. do { \
  1360. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1361. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1362. } while (0)
  1363. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1364. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1365. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1366. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1367. do { \
  1368. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1369. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1370. } while (0)
  1371. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1372. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1373. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1374. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1375. do { \
  1376. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1377. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1378. } while (0)
  1379. /* DWORD 2 */
  1380. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1381. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1382. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1383. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1384. do { \
  1385. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1386. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1387. } while (0)
  1388. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1389. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1390. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1391. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1392. do { \
  1393. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1394. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1395. } while (0)
  1396. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1397. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1398. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1399. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1400. do { \
  1401. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1402. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1403. } while (0)
  1404. typedef enum {
  1405. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1406. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1407. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1408. } htt_11ax_ltf_subtype_t;
  1409. typedef enum {
  1410. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1411. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1412. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1413. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1414. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1415. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1416. } htt_tx_ext2_preamble_type_t;
  1417. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1418. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1419. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1420. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1421. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1422. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1423. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1424. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1425. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1426. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1427. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1428. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1429. /**
  1430. * @brief HTT tx MSDU extension descriptor v2
  1431. * @details
  1432. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1433. * is received as tcl_exit_base->host_meta_info in firmware.
  1434. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1435. * are already part of tcl_exit_base.
  1436. */
  1437. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1438. /* DWORD 0: flags */
  1439. A_UINT32
  1440. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1441. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1442. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1443. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1444. valid_retries : 1, /* if set, tx retries spec is valid */
  1445. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1446. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1447. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1448. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1449. valid_key_flags : 1, /* if set, key flags is valid */
  1450. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1451. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1452. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1453. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1454. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1455. 1 = ENCRYPT,
  1456. 2 ~ 3 - Reserved */
  1457. /* retry_limit -
  1458. * Specify the maximum number of transmissions, including the
  1459. * initial transmission, to attempt before giving up if no ack
  1460. * is received.
  1461. * If the tx rate is specified, then all retries shall use the
  1462. * same rate as the initial transmission.
  1463. * If no tx rate is specified, the target can choose whether to
  1464. * retain the original rate during the retransmissions, or to
  1465. * fall back to a more robust rate.
  1466. */
  1467. retry_limit : 4,
  1468. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1469. * Valid only for 11ax preamble types HE_SU
  1470. * and HE_EXT_SU
  1471. */
  1472. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1473. * Valid only for 11ax preamble types HE_SU
  1474. * and HE_EXT_SU
  1475. */
  1476. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1477. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1478. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1479. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1480. */
  1481. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1482. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1483. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1484. * Use cases:
  1485. * Any time firmware uses TQM-BYPASS for Data
  1486. * TID, firmware expect host to set this bit.
  1487. */
  1488. /* DWORD 1: tx power, tx rate */
  1489. A_UINT32
  1490. power : 8, /* unit of the power field is 0.5 dbm
  1491. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1492. * signed value ranging from -64dbm to 63.5 dbm
  1493. */
  1494. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1495. * Setting more than one MCS isn't currently
  1496. * supported by the target (but is supported
  1497. * in the interface in case in the future
  1498. * the target supports specifications of
  1499. * a limited set of MCS values.
  1500. */
  1501. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1502. * Setting more than one Nss isn't currently
  1503. * supported by the target (but is supported
  1504. * in the interface in case in the future
  1505. * the target supports specifications of
  1506. * a limited set of Nss values.
  1507. */
  1508. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1509. update_peer_cache : 1; /* When set these custom values will be
  1510. * used for all packets, until the next
  1511. * update via this ext header.
  1512. * This is to make sure not all packets
  1513. * need to include this header.
  1514. */
  1515. /* DWORD 2: tx chain mask, tx retries */
  1516. A_UINT32
  1517. /* chain_mask - specify which chains to transmit from */
  1518. chain_mask : 8,
  1519. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1520. * TODO: Update Enum values for key_flags
  1521. */
  1522. /*
  1523. * Channel frequency: This identifies the desired channel
  1524. * frequency (in MHz) for tx frames. This is used by FW to help
  1525. * determine when it is safe to transmit or drop frames for
  1526. * off-channel operation.
  1527. * The default value of zero indicates to FW that the corresponding
  1528. * VDEV's home channel (if there is one) is the desired channel
  1529. * frequency.
  1530. */
  1531. chanfreq : 16;
  1532. /* DWORD 3: tx expiry time (TSF) LSBs */
  1533. A_UINT32 expire_tsf_lo;
  1534. /* DWORD 4: tx expiry time (TSF) MSBs */
  1535. A_UINT32 expire_tsf_hi;
  1536. /* DWORD 5: flags to control routing / processing of the MSDU */
  1537. A_UINT32
  1538. /* learning_frame
  1539. * When this flag is set, this frame will be dropped by FW
  1540. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1541. */
  1542. learning_frame : 1,
  1543. /* send_as_standalone
  1544. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1545. * i.e. with no A-MSDU or A-MPDU aggregation.
  1546. * The scope is extended to other use-cases.
  1547. */
  1548. send_as_standalone : 1,
  1549. /* is_host_opaque_valid
  1550. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1551. * with valid information.
  1552. */
  1553. is_host_opaque_valid : 1,
  1554. rsvd0 : 29;
  1555. /* DWORD 6 : Host opaque cookie for special frames */
  1556. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1557. rsvd1 : 16;
  1558. /*
  1559. * This structure can be expanded further up to 40 bytes
  1560. * by adding further DWORDs as needed.
  1561. */
  1562. } POSTPACK;
  1563. /* DWORD 0 */
  1564. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1565. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1566. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1567. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1568. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1569. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1570. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1571. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1572. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1573. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1574. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1575. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1576. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1577. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1578. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1579. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1580. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1581. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1582. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1583. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1584. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1585. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1586. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1587. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1588. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1589. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1590. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1591. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1592. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1593. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1594. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1595. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1596. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1597. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1598. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1599. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1600. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1601. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1602. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1603. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1604. /* DWORD 1 */
  1605. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1606. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1607. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1608. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1609. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1610. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1611. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1612. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1613. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1614. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1615. /* DWORD 2 */
  1616. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1617. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1618. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1619. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1620. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1621. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1622. /* DWORD 5 */
  1623. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1624. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1625. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1626. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1627. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1628. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1629. /* DWORD 6 */
  1630. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1631. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1632. /* DWORD 0 */
  1633. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1634. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1635. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1636. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1637. do { \
  1638. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1639. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1640. } while (0)
  1641. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1642. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1643. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1644. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1645. do { \
  1646. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1647. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1648. } while (0)
  1649. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1650. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1651. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1652. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1653. do { \
  1654. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1655. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1656. } while (0)
  1657. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1658. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1659. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1660. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1661. do { \
  1662. HTT_CHECK_SET_VAL( \
  1663. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  1664. ((_var) |= ((_val) \
  1665. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  1666. } while (0)
  1667. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1668. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  1669. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  1670. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1671. do { \
  1672. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  1673. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  1674. } while (0)
  1675. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  1676. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  1677. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  1678. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  1679. do { \
  1680. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  1681. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  1682. } while (0)
  1683. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1684. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1685. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1686. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1687. do { \
  1688. HTT_CHECK_SET_VAL( \
  1689. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1690. ((_var) |= ((_val) \
  1691. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1692. } while (0)
  1693. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1694. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1695. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  1696. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1697. do { \
  1698. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1699. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1700. } while (0)
  1701. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  1702. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  1703. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  1704. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  1705. do { \
  1706. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  1707. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  1708. } while (0)
  1709. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  1710. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  1711. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  1712. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  1713. do { \
  1714. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  1715. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  1716. } while (0)
  1717. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1718. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1719. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1720. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1721. do { \
  1722. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1723. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1724. } while (0)
  1725. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  1726. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  1727. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  1728. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  1729. do { \
  1730. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  1731. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  1732. } while (0)
  1733. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  1734. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  1735. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  1736. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1737. do { \
  1738. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  1739. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  1740. } while (0)
  1741. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  1742. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  1743. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  1744. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1745. do { \
  1746. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  1747. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  1748. } while (0)
  1749. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  1750. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  1751. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  1752. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  1753. do { \
  1754. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  1755. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  1756. } while (0)
  1757. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  1758. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  1759. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  1760. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  1761. do { \
  1762. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  1763. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  1764. } while (0)
  1765. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  1766. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  1767. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  1768. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  1769. do { \
  1770. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  1771. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  1772. } while (0)
  1773. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  1774. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  1775. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  1776. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  1777. do { \
  1778. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  1779. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  1780. } while (0)
  1781. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  1782. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  1783. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  1784. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  1785. do { \
  1786. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  1787. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  1788. } while (0)
  1789. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  1790. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  1791. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  1792. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  1793. do { \
  1794. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  1795. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  1796. } while (0)
  1797. /* DWORD 1 */
  1798. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  1799. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  1800. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  1801. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  1802. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  1803. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  1804. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  1805. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  1806. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  1807. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  1808. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  1809. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  1810. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  1811. do { \
  1812. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  1813. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  1814. } while (0)
  1815. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  1816. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  1817. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  1818. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  1819. do { \
  1820. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  1821. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  1822. } while (0)
  1823. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  1824. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  1825. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  1826. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  1827. do { \
  1828. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  1829. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  1830. } while (0)
  1831. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  1832. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  1833. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  1834. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  1835. do { \
  1836. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  1837. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  1838. } while (0)
  1839. /* DWORD 2 */
  1840. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  1841. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  1842. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  1843. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  1844. do { \
  1845. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  1846. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  1847. } while (0)
  1848. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  1849. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  1850. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  1851. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  1852. do { \
  1853. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  1854. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  1855. } while (0)
  1856. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  1857. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  1858. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  1859. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  1860. do { \
  1861. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  1862. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  1863. } while (0)
  1864. /* DWORD 5 */
  1865. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  1866. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  1867. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  1868. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  1869. do { \
  1870. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  1871. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  1872. } while (0)
  1873. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  1874. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  1875. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  1876. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  1877. do { \
  1878. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  1879. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  1880. } while (0)
  1881. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  1882. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  1883. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  1884. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  1885. do { \
  1886. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  1887. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  1888. } while (0)
  1889. /* DWORD 6 */
  1890. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  1891. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  1892. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  1893. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  1894. do { \
  1895. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  1896. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  1897. } while (0)
  1898. typedef enum {
  1899. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  1900. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  1901. } htt_tcl_metadata_type;
  1902. /**
  1903. * @brief HTT TCL command number format
  1904. * @details
  1905. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  1906. * available to firmware as tcl_exit_base->tcl_status_number.
  1907. * For regular / multicast packets host will send vdev and mac id and for
  1908. * NAWDS packets, host will send peer id.
  1909. * A_UINT32 is used to avoid endianness conversion problems.
  1910. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  1911. */
  1912. typedef struct {
  1913. A_UINT32
  1914. type: 1, /* vdev_id based or peer_id based */
  1915. rsvd: 31;
  1916. } htt_tx_tcl_vdev_or_peer_t;
  1917. typedef struct {
  1918. A_UINT32
  1919. type: 1, /* vdev_id based or peer_id based */
  1920. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  1921. vdev_id: 8,
  1922. pdev_id: 2,
  1923. host_inspected:1,
  1924. rsvd: 19;
  1925. } htt_tx_tcl_vdev_metadata;
  1926. typedef struct {
  1927. A_UINT32
  1928. type: 1, /* vdev_id based or peer_id based */
  1929. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  1930. peer_id: 14,
  1931. rsvd: 16;
  1932. } htt_tx_tcl_peer_metadata;
  1933. PREPACK struct htt_tx_tcl_metadata {
  1934. union {
  1935. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  1936. htt_tx_tcl_vdev_metadata vdev_meta;
  1937. htt_tx_tcl_peer_metadata peer_meta;
  1938. };
  1939. } POSTPACK;
  1940. /* DWORD 0 */
  1941. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  1942. #define HTT_TX_TCL_METADATA_TYPE_S 0
  1943. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  1944. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  1945. /* VDEV metadata */
  1946. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  1947. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  1948. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  1949. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  1950. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  1951. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  1952. /* PEER metadata */
  1953. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  1954. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  1955. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  1956. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  1957. HTT_TX_TCL_METADATA_TYPE_S)
  1958. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  1959. do { \
  1960. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  1961. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  1962. } while (0)
  1963. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  1964. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  1965. HTT_TX_TCL_METADATA_VALID_HTT_S)
  1966. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  1967. do { \
  1968. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  1969. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  1970. } while (0)
  1971. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  1972. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  1973. HTT_TX_TCL_METADATA_VDEV_ID_S)
  1974. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  1975. do { \
  1976. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  1977. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  1978. } while (0)
  1979. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  1980. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  1981. HTT_TX_TCL_METADATA_PDEV_ID_S)
  1982. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  1983. do { \
  1984. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  1985. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  1986. } while (0)
  1987. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  1988. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  1989. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  1990. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  1991. do { \
  1992. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  1993. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  1994. } while (0)
  1995. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  1996. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  1997. HTT_TX_TCL_METADATA_PEER_ID_S)
  1998. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  1999. do { \
  2000. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2001. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2002. } while (0)
  2003. typedef enum {
  2004. HTT_TX_FW2WBM_TX_STATUS_OK,
  2005. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2006. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2007. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2008. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2009. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2010. HTT_TX_FW2WBM_TX_STATUS_MAX
  2011. } htt_tx_fw2wbm_tx_status_t;
  2012. typedef enum {
  2013. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2014. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2015. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2016. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2017. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2018. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2019. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2020. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2021. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2022. } htt_tx_fw2wbm_reinject_reason_t;
  2023. /**
  2024. * @brief HTT TX WBM Completion from firmware to host
  2025. * @details
  2026. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2027. * DWORD 3 and 4 for software based completions (Exception frames and
  2028. * TQM bypass frames)
  2029. * For software based completions, wbm_release_ring->release_source_module will
  2030. * be set to release_source_fw
  2031. */
  2032. PREPACK struct htt_tx_wbm_completion {
  2033. A_UINT32
  2034. sch_cmd_id: 24,
  2035. exception_frame: 1, /* If set, this packet was queued via exception path */
  2036. rsvd0_31_25: 7;
  2037. A_UINT32
  2038. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2039. * reception of an ACK or BA, this field indicates
  2040. * the RSSI of the received ACK or BA frame.
  2041. * When the frame is removed as result of a direct
  2042. * remove command from the SW, this field is set
  2043. * to 0x0 (which is never a valid value when real
  2044. * RSSI is available).
  2045. * Units: dB w.r.t noise floor
  2046. */
  2047. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2048. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2049. rsvd1_31_16: 16;
  2050. } POSTPACK;
  2051. /* DWORD 0 */
  2052. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2053. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2054. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2055. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2056. /* DWORD 1 */
  2057. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2058. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2059. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2060. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2061. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2062. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2063. /* DWORD 0 */
  2064. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2065. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2066. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2067. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2068. do { \
  2069. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2070. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2071. } while (0)
  2072. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2073. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2074. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2075. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2076. do { \
  2077. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2078. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2079. } while (0)
  2080. /* DWORD 1 */
  2081. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2082. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2083. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2084. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2085. do { \
  2086. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2087. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2088. } while (0)
  2089. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2090. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2091. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2092. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2093. do { \
  2094. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2095. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2096. } while (0)
  2097. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2098. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2099. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2100. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2101. do { \
  2102. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2103. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2104. } while (0)
  2105. /**
  2106. * @brief HTT TX WBM Completion from firmware to host
  2107. * @details
  2108. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2109. * (WBM) offload HW.
  2110. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2111. * For software based completions, release_source_module will
  2112. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2113. * struct wbm_release_ring and then switch to this after looking at
  2114. * release_source_module.
  2115. */
  2116. PREPACK struct htt_tx_wbm_completion_v2 {
  2117. A_UINT32
  2118. used_by_hw0; /* Refer to struct wbm_release_ring */
  2119. A_UINT32
  2120. used_by_hw1; /* Refer to struct wbm_release_ring */
  2121. A_UINT32
  2122. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2123. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2124. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2125. exception_frame: 1,
  2126. rsvd0: 12, /* For future use */
  2127. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2128. rsvd1: 1; /* For future use */
  2129. A_UINT32
  2130. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2131. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2132. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2133. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2134. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2135. */
  2136. A_UINT32
  2137. data1: 32;
  2138. A_UINT32
  2139. data2: 32;
  2140. A_UINT32
  2141. used_by_hw3; /* Refer to struct wbm_release_ring */
  2142. } POSTPACK;
  2143. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2144. /* DWORD 3 */
  2145. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2146. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2147. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2148. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2149. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2150. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2151. /* DWORD 3 */
  2152. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2153. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2154. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2155. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2156. do { \
  2157. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2158. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2159. } while (0)
  2160. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2161. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2162. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2163. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2164. do { \
  2165. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2166. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2167. } while (0)
  2168. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2169. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2170. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2171. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2172. do { \
  2173. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2174. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2175. } while (0)
  2176. /**
  2177. * @brief HTT TX WBM transmit status from firmware to host
  2178. * @details
  2179. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2180. * (WBM) offload HW.
  2181. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2182. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2183. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2184. */
  2185. PREPACK struct htt_tx_wbm_transmit_status {
  2186. A_UINT32
  2187. sch_cmd_id: 24,
  2188. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2189. * reception of an ACK or BA, this field indicates
  2190. * the RSSI of the received ACK or BA frame.
  2191. * When the frame is removed as result of a direct
  2192. * remove command from the SW, this field is set
  2193. * to 0x0 (which is never a valid value when real
  2194. * RSSI is available).
  2195. * Units: dB w.r.t noise floor
  2196. */
  2197. A_UINT32
  2198. sw_peer_id: 16,
  2199. tid_num: 5,
  2200. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2201. * and tid_num fields contain valid data.
  2202. * If this "valid" flag is not set, the
  2203. * sw_peer_id and tid_num fields must be ignored.
  2204. */
  2205. mcast: 1,
  2206. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2207. * contains valid data.
  2208. */
  2209. reserved0: 8;
  2210. A_UINT32
  2211. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2212. * packets in the wbm completion path
  2213. */
  2214. } POSTPACK;
  2215. /* DWORD 4 */
  2216. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2217. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2218. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2219. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2220. /* DWORD 5 */
  2221. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2222. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2223. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2224. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2225. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2226. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2227. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2228. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2229. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2230. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2231. /* DWORD 4 */
  2232. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2233. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2234. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2235. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2236. do { \
  2237. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2238. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2239. } while (0)
  2240. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2241. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2242. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2243. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2244. do { \
  2245. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2246. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2247. } while (0)
  2248. /* DWORD 5 */
  2249. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2250. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2251. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2252. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2253. do { \
  2254. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2255. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2256. } while (0)
  2257. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2258. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2259. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2260. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2261. do { \
  2262. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2263. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2264. } while (0)
  2265. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2266. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2267. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2268. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2269. do { \
  2270. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2271. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2272. } while (0)
  2273. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2274. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2275. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2276. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2277. do { \
  2278. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2279. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2280. } while (0)
  2281. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2282. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2283. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2284. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2285. do { \
  2286. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2287. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2288. } while (0)
  2289. /**
  2290. * @brief HTT TX WBM reinject status from firmware to host
  2291. * @details
  2292. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2293. * (WBM) offload HW.
  2294. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2295. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2296. */
  2297. PREPACK struct htt_tx_wbm_reinject_status {
  2298. A_UINT32
  2299. reserved0: 32;
  2300. A_UINT32
  2301. reserved1: 32;
  2302. A_UINT32
  2303. reserved2: 32;
  2304. } POSTPACK;
  2305. /**
  2306. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2307. * @details
  2308. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2309. * (WBM) offload HW.
  2310. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2311. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2312. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2313. * STA side.
  2314. */
  2315. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2316. A_UINT32
  2317. mec_sa_addr_31_0;
  2318. A_UINT32
  2319. mec_sa_addr_47_32: 16,
  2320. sa_ast_index: 16;
  2321. A_UINT32
  2322. vdev_id: 8,
  2323. reserved0: 24;
  2324. } POSTPACK;
  2325. /* DWORD 4 - mec_sa_addr_31_0 */
  2326. /* DWORD 5 */
  2327. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2328. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2329. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2330. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2331. /* DWORD 6 */
  2332. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2333. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2334. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2335. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2336. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2337. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2338. do { \
  2339. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2340. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2341. } while (0)
  2342. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2343. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2344. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2345. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2346. do { \
  2347. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2348. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2349. } while (0)
  2350. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2351. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2352. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2353. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2354. do { \
  2355. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2356. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2357. } while (0)
  2358. typedef enum {
  2359. TX_FLOW_PRIORITY_BE,
  2360. TX_FLOW_PRIORITY_HIGH,
  2361. TX_FLOW_PRIORITY_LOW,
  2362. } htt_tx_flow_priority_t;
  2363. typedef enum {
  2364. TX_FLOW_LATENCY_SENSITIVE,
  2365. TX_FLOW_LATENCY_INSENSITIVE,
  2366. } htt_tx_flow_latency_t;
  2367. typedef enum {
  2368. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2369. TX_FLOW_INTERACTIVE_TRAFFIC,
  2370. TX_FLOW_PERIODIC_TRAFFIC,
  2371. TX_FLOW_BURSTY_TRAFFIC,
  2372. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2373. } htt_tx_flow_traffic_pattern_t;
  2374. /**
  2375. * @brief HTT TX Flow search metadata format
  2376. * @details
  2377. * Host will set this metadata in flow table's flow search entry along with
  2378. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2379. * firmware and TQM ring if the flow search entry wins.
  2380. * This metadata is available to firmware in that first MSDU's
  2381. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2382. * to one of the available flows for specific tid and returns the tqm flow
  2383. * pointer as part of htt_tx_map_flow_info message.
  2384. */
  2385. PREPACK struct htt_tx_flow_metadata {
  2386. A_UINT32
  2387. rsvd0_1_0: 2,
  2388. tid: 4,
  2389. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2390. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2391. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2392. * Else choose final tid based on latency, priority.
  2393. */
  2394. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2395. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2396. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2397. } POSTPACK;
  2398. /* DWORD 0 */
  2399. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2400. #define HTT_TX_FLOW_METADATA_TID_S 2
  2401. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2402. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2403. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2404. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2405. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2406. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2407. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2408. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2409. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2410. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2411. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2412. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2413. /* DWORD 0 */
  2414. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2415. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2416. HTT_TX_FLOW_METADATA_TID_S)
  2417. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2418. do { \
  2419. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2420. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  2421. } while (0)
  2422. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  2423. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  2424. HTT_TX_FLOW_METADATA_PRIORITY_S)
  2425. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  2426. do { \
  2427. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  2428. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  2429. } while (0)
  2430. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  2431. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  2432. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  2433. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  2434. do { \
  2435. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  2436. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  2437. } while (0)
  2438. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  2439. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  2440. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  2441. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  2442. do { \
  2443. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  2444. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  2445. } while (0)
  2446. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  2447. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  2448. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  2449. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  2450. do { \
  2451. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  2452. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  2453. } while (0)
  2454. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  2455. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  2456. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  2457. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  2458. do { \
  2459. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  2460. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  2461. } while (0)
  2462. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  2463. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  2464. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  2465. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  2466. do { \
  2467. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  2468. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  2469. } while (0)
  2470. /**
  2471. * @brief host -> target ADD WDS Entry
  2472. *
  2473. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  2474. *
  2475. * @brief host -> target DELETE WDS Entry
  2476. *
  2477. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  2478. *
  2479. * @details
  2480. * HTT wds entry from source port learning
  2481. * Host will learn wds entries from rx and send this message to firmware
  2482. * to enable firmware to configure/delete AST entries for wds clients.
  2483. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  2484. * and when SA's entry is deleted, firmware removes this AST entry
  2485. *
  2486. * The message would appear as follows:
  2487. *
  2488. * |31 30|29 |17 16|15 8|7 0|
  2489. * |----------------+----------------+----------------+----------------|
  2490. * | rsvd0 |PDVID| vdev_id | msg_type |
  2491. * |-------------------------------------------------------------------|
  2492. * | sa_addr_31_0 |
  2493. * |-------------------------------------------------------------------|
  2494. * | | ta_peer_id | sa_addr_47_32 |
  2495. * |-------------------------------------------------------------------|
  2496. * Where PDVID = pdev_id
  2497. *
  2498. * The message is interpreted as follows:
  2499. *
  2500. * dword0 - b'0:7 - msg_type: This will be set to
  2501. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  2502. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  2503. *
  2504. * dword0 - b'8:15 - vdev_id
  2505. *
  2506. * dword0 - b'16:17 - pdev_id
  2507. *
  2508. * dword0 - b'18:31 - rsvd10: Reserved for future use
  2509. *
  2510. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  2511. *
  2512. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  2513. *
  2514. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  2515. */
  2516. PREPACK struct htt_wds_entry {
  2517. A_UINT32
  2518. msg_type: 8,
  2519. vdev_id: 8,
  2520. pdev_id: 2,
  2521. rsvd0: 14;
  2522. A_UINT32 sa_addr_31_0;
  2523. A_UINT32
  2524. sa_addr_47_32: 16,
  2525. ta_peer_id: 14,
  2526. rsvd2: 2;
  2527. } POSTPACK;
  2528. /* DWORD 0 */
  2529. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  2530. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  2531. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  2532. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  2533. /* DWORD 2 */
  2534. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  2535. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  2536. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  2537. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  2538. /* DWORD 0 */
  2539. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  2540. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  2541. HTT_WDS_ENTRY_VDEV_ID_S)
  2542. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  2543. do { \
  2544. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  2545. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  2546. } while (0)
  2547. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  2548. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  2549. HTT_WDS_ENTRY_PDEV_ID_S)
  2550. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  2551. do { \
  2552. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  2553. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  2554. } while (0)
  2555. /* DWORD 2 */
  2556. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  2557. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  2558. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  2559. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  2560. do { \
  2561. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  2562. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  2563. } while (0)
  2564. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  2565. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  2566. HTT_WDS_ENTRY_TA_PEER_ID_S)
  2567. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  2568. do { \
  2569. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  2570. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  2571. } while (0)
  2572. /**
  2573. * @brief MAC DMA rx ring setup specification
  2574. *
  2575. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  2576. *
  2577. * @details
  2578. * To allow for dynamic rx ring reconfiguration and to avoid race
  2579. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  2580. * it uses. Instead, it sends this message to the target, indicating how
  2581. * the rx ring used by the host should be set up and maintained.
  2582. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  2583. * specifications.
  2584. *
  2585. * |31 16|15 8|7 0|
  2586. * |---------------------------------------------------------------|
  2587. * header: | reserved | num rings | msg type |
  2588. * |---------------------------------------------------------------|
  2589. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  2590. #if HTT_PADDR64
  2591. * | FW_IDX shadow register physical address (bits 63:32) |
  2592. #endif
  2593. * |---------------------------------------------------------------|
  2594. * | rx ring base physical address (bits 31:0) |
  2595. #if HTT_PADDR64
  2596. * | rx ring base physical address (bits 63:32) |
  2597. #endif
  2598. * |---------------------------------------------------------------|
  2599. * | rx ring buffer size | rx ring length |
  2600. * |---------------------------------------------------------------|
  2601. * | FW_IDX initial value | enabled flags |
  2602. * |---------------------------------------------------------------|
  2603. * | MSDU payload offset | 802.11 header offset |
  2604. * |---------------------------------------------------------------|
  2605. * | PPDU end offset | PPDU start offset |
  2606. * |---------------------------------------------------------------|
  2607. * | MPDU end offset | MPDU start offset |
  2608. * |---------------------------------------------------------------|
  2609. * | MSDU end offset | MSDU start offset |
  2610. * |---------------------------------------------------------------|
  2611. * | frag info offset | rx attention offset |
  2612. * |---------------------------------------------------------------|
  2613. * payload 2, if present, has the same format as payload 1
  2614. * Header fields:
  2615. * - MSG_TYPE
  2616. * Bits 7:0
  2617. * Purpose: identifies this as an rx ring configuration message
  2618. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  2619. * - NUM_RINGS
  2620. * Bits 15:8
  2621. * Purpose: indicates whether the host is setting up one rx ring or two
  2622. * Value: 1 or 2
  2623. * Payload:
  2624. * for systems using 64-bit format for bus addresses:
  2625. * - IDX_SHADOW_REG_PADDR_LO
  2626. * Bits 31:0
  2627. * Value: lower 4 bytes of physical address of the host's
  2628. * FW_IDX shadow register
  2629. * - IDX_SHADOW_REG_PADDR_HI
  2630. * Bits 31:0
  2631. * Value: upper 4 bytes of physical address of the host's
  2632. * FW_IDX shadow register
  2633. * - RING_BASE_PADDR_LO
  2634. * Bits 31:0
  2635. * Value: lower 4 bytes of physical address of the host's rx ring
  2636. * - RING_BASE_PADDR_HI
  2637. * Bits 31:0
  2638. * Value: uppper 4 bytes of physical address of the host's rx ring
  2639. * for systems using 32-bit format for bus addresses:
  2640. * - IDX_SHADOW_REG_PADDR
  2641. * Bits 31:0
  2642. * Value: physical address of the host's FW_IDX shadow register
  2643. * - RING_BASE_PADDR
  2644. * Bits 31:0
  2645. * Value: physical address of the host's rx ring
  2646. * - RING_LEN
  2647. * Bits 15:0
  2648. * Value: number of elements in the rx ring
  2649. * - RING_BUF_SZ
  2650. * Bits 31:16
  2651. * Value: size of the buffers referenced by the rx ring, in byte units
  2652. * - ENABLED_FLAGS
  2653. * Bits 15:0
  2654. * Value: 1-bit flags to show whether different rx fields are enabled
  2655. * bit 0: 802.11 header enabled (1) or disabled (0)
  2656. * bit 1: MSDU payload enabled (1) or disabled (0)
  2657. * bit 2: PPDU start enabled (1) or disabled (0)
  2658. * bit 3: PPDU end enabled (1) or disabled (0)
  2659. * bit 4: MPDU start enabled (1) or disabled (0)
  2660. * bit 5: MPDU end enabled (1) or disabled (0)
  2661. * bit 6: MSDU start enabled (1) or disabled (0)
  2662. * bit 7: MSDU end enabled (1) or disabled (0)
  2663. * bit 8: rx attention enabled (1) or disabled (0)
  2664. * bit 9: frag info enabled (1) or disabled (0)
  2665. * bit 10: unicast rx enabled (1) or disabled (0)
  2666. * bit 11: multicast rx enabled (1) or disabled (0)
  2667. * bit 12: ctrl rx enabled (1) or disabled (0)
  2668. * bit 13: mgmt rx enabled (1) or disabled (0)
  2669. * bit 14: null rx enabled (1) or disabled (0)
  2670. * bit 15: phy data rx enabled (1) or disabled (0)
  2671. * - IDX_INIT_VAL
  2672. * Bits 31:16
  2673. * Purpose: Specify the initial value for the FW_IDX.
  2674. * Value: the number of buffers initially present in the host's rx ring
  2675. * - OFFSET_802_11_HDR
  2676. * Bits 15:0
  2677. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  2678. * - OFFSET_MSDU_PAYLOAD
  2679. * Bits 31:16
  2680. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  2681. * - OFFSET_PPDU_START
  2682. * Bits 15:0
  2683. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  2684. * - OFFSET_PPDU_END
  2685. * Bits 31:16
  2686. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  2687. * - OFFSET_MPDU_START
  2688. * Bits 15:0
  2689. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  2690. * - OFFSET_MPDU_END
  2691. * Bits 31:16
  2692. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  2693. * - OFFSET_MSDU_START
  2694. * Bits 15:0
  2695. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  2696. * - OFFSET_MSDU_END
  2697. * Bits 31:16
  2698. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  2699. * - OFFSET_RX_ATTN
  2700. * Bits 15:0
  2701. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  2702. * - OFFSET_FRAG_INFO
  2703. * Bits 31:16
  2704. * Value: offset in QUAD-bytes of frag info table
  2705. */
  2706. /* header fields */
  2707. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  2708. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  2709. /* payload fields */
  2710. /* for systems using a 64-bit format for bus addresses */
  2711. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  2712. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  2713. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  2714. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  2715. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  2716. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  2717. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  2718. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  2719. /* for systems using a 32-bit format for bus addresses */
  2720. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  2721. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  2722. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  2723. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  2724. #define HTT_RX_RING_CFG_LEN_M 0xffff
  2725. #define HTT_RX_RING_CFG_LEN_S 0
  2726. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  2727. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  2728. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  2729. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  2730. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  2731. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  2732. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  2733. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  2734. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  2735. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  2736. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  2737. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  2738. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  2739. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  2740. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  2741. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  2742. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  2743. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  2744. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  2745. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  2746. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  2747. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  2748. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  2749. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  2750. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  2751. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  2752. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  2753. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  2754. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  2755. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  2756. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  2757. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  2758. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  2759. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  2760. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  2761. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  2762. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  2763. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  2764. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  2765. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  2766. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  2767. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  2768. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  2769. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  2770. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  2771. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  2772. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  2773. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  2774. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  2775. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  2776. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  2777. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  2778. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  2779. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  2780. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  2781. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  2782. #define HTT_RX_RING_CFG_HDR_BYTES 4
  2783. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  2784. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  2785. #if HTT_PADDR64
  2786. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  2787. #else
  2788. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  2789. #endif
  2790. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  2791. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  2792. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  2793. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  2794. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  2795. do { \
  2796. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  2797. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  2798. } while (0)
  2799. /* degenerate case for 32-bit fields */
  2800. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  2801. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  2802. ((_var) = (_val))
  2803. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  2804. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  2805. ((_var) = (_val))
  2806. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  2807. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  2808. ((_var) = (_val))
  2809. /* degenerate case for 32-bit fields */
  2810. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  2811. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  2812. ((_var) = (_val))
  2813. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  2814. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  2815. ((_var) = (_val))
  2816. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  2817. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  2818. ((_var) = (_val))
  2819. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  2820. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  2821. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  2822. do { \
  2823. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  2824. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  2825. } while (0)
  2826. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  2827. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  2828. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  2829. do { \
  2830. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  2831. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  2832. } while (0)
  2833. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  2834. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  2835. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  2836. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  2837. do { \
  2838. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  2839. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  2840. } while (0)
  2841. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  2842. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  2843. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  2844. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  2845. do { \
  2846. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  2847. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  2848. } while (0)
  2849. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  2850. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  2851. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  2852. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  2853. do { \
  2854. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  2855. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  2856. } while (0)
  2857. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  2858. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  2859. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  2860. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  2861. do { \
  2862. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  2863. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  2864. } while (0)
  2865. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  2866. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  2867. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  2868. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  2869. do { \
  2870. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  2871. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  2872. } while (0)
  2873. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  2874. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  2875. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  2876. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  2877. do { \
  2878. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  2879. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  2880. } while (0)
  2881. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  2882. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  2883. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  2884. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  2885. do { \
  2886. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  2887. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  2888. } while (0)
  2889. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  2890. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  2891. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  2892. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  2893. do { \
  2894. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  2895. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  2896. } while (0)
  2897. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  2898. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  2899. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  2900. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  2901. do { \
  2902. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  2903. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  2904. } while (0)
  2905. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  2906. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  2907. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  2908. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  2909. do { \
  2910. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  2911. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  2912. } while (0)
  2913. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  2914. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  2915. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  2916. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  2917. do { \
  2918. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  2919. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  2920. } while (0)
  2921. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  2922. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  2923. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  2924. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  2925. do { \
  2926. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  2927. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  2928. } while (0)
  2929. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  2930. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  2931. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  2932. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  2933. do { \
  2934. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  2935. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  2936. } while (0)
  2937. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  2938. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  2939. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  2940. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  2941. do { \
  2942. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  2943. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  2944. } while (0)
  2945. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  2946. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  2947. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  2948. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  2949. do { \
  2950. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  2951. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  2952. } while (0)
  2953. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  2954. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  2955. HTT_RX_RING_CFG_ENABLED_NULL_S)
  2956. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  2957. do { \
  2958. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  2959. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  2960. } while (0)
  2961. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  2962. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  2963. HTT_RX_RING_CFG_ENABLED_PHY_S)
  2964. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  2965. do { \
  2966. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  2967. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  2968. } while (0)
  2969. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  2970. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  2971. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  2972. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  2973. do { \
  2974. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  2975. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  2976. } while (0)
  2977. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  2978. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  2979. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  2980. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  2981. do { \
  2982. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  2983. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  2984. } while (0)
  2985. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  2986. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  2987. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  2988. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  2989. do { \
  2990. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  2991. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  2992. } while (0)
  2993. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  2994. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  2995. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  2996. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  2997. do { \
  2998. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  2999. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3000. } while (0)
  3001. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3002. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3003. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3004. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3005. do { \
  3006. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3007. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3008. } while (0)
  3009. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3010. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3011. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3012. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3013. do { \
  3014. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3015. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3016. } while (0)
  3017. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3018. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3019. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3020. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3021. do { \
  3022. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3023. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3024. } while (0)
  3025. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3026. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3027. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3028. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3029. do { \
  3030. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3031. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3032. } while (0)
  3033. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3034. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3035. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3036. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3037. do { \
  3038. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3039. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3040. } while (0)
  3041. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3042. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3043. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3044. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3045. do { \
  3046. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3047. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3048. } while (0)
  3049. /**
  3050. * @brief host -> target FW statistics retrieve
  3051. *
  3052. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3053. *
  3054. * @details
  3055. * The following field definitions describe the format of the HTT host
  3056. * to target FW stats retrieve message. The message specifies the type of
  3057. * stats host wants to retrieve.
  3058. *
  3059. * |31 24|23 16|15 8|7 0|
  3060. * |-----------------------------------------------------------|
  3061. * | stats types request bitmask | msg type |
  3062. * |-----------------------------------------------------------|
  3063. * | stats types reset bitmask | reserved |
  3064. * |-----------------------------------------------------------|
  3065. * | stats type | config value |
  3066. * |-----------------------------------------------------------|
  3067. * | cookie LSBs |
  3068. * |-----------------------------------------------------------|
  3069. * | cookie MSBs |
  3070. * |-----------------------------------------------------------|
  3071. * Header fields:
  3072. * - MSG_TYPE
  3073. * Bits 7:0
  3074. * Purpose: identifies this is a stats upload request message
  3075. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3076. * - UPLOAD_TYPES
  3077. * Bits 31:8
  3078. * Purpose: identifies which types of FW statistics to upload
  3079. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3080. * - RESET_TYPES
  3081. * Bits 31:8
  3082. * Purpose: identifies which types of FW statistics to reset
  3083. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3084. * - CFG_VAL
  3085. * Bits 23:0
  3086. * Purpose: give an opaque configuration value to the specified stats type
  3087. * Value: stats-type specific configuration value
  3088. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3089. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3090. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3091. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3092. * - CFG_STAT_TYPE
  3093. * Bits 31:24
  3094. * Purpose: specify which stats type (if any) the config value applies to
  3095. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3096. * a valid configuration specification
  3097. * - COOKIE_LSBS
  3098. * Bits 31:0
  3099. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3100. * message with its preceding host->target stats request message.
  3101. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3102. * - COOKIE_MSBS
  3103. * Bits 31:0
  3104. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3105. * message with its preceding host->target stats request message.
  3106. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3107. */
  3108. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3109. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3110. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3111. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3112. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3113. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3114. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3115. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3116. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3117. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3118. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3119. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3120. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3121. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3122. do { \
  3123. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3124. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3125. } while (0)
  3126. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3127. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3128. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3129. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3130. do { \
  3131. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3132. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3133. } while (0)
  3134. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3135. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3136. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3137. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3138. do { \
  3139. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3140. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3141. } while (0)
  3142. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3143. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3144. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3145. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3146. do { \
  3147. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3148. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3149. } while (0)
  3150. /**
  3151. * @brief host -> target HTT out-of-band sync request
  3152. *
  3153. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3154. *
  3155. * @details
  3156. * The HTT SYNC tells the target to suspend processing of subsequent
  3157. * HTT host-to-target messages until some other target agent locally
  3158. * informs the target HTT FW that the current sync counter is equal to
  3159. * or greater than (in a modulo sense) the sync counter specified in
  3160. * the SYNC message.
  3161. * This allows other host-target components to synchronize their operation
  3162. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3163. * security key has been downloaded to and activated by the target.
  3164. * In the absence of any explicit synchronization counter value
  3165. * specification, the target HTT FW will use zero as the default current
  3166. * sync value.
  3167. *
  3168. * |31 24|23 16|15 8|7 0|
  3169. * |-----------------------------------------------------------|
  3170. * | reserved | sync count | msg type |
  3171. * |-----------------------------------------------------------|
  3172. * Header fields:
  3173. * - MSG_TYPE
  3174. * Bits 7:0
  3175. * Purpose: identifies this as a sync message
  3176. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3177. * - SYNC_COUNT
  3178. * Bits 15:8
  3179. * Purpose: specifies what sync value the HTT FW will wait for from
  3180. * an out-of-band specification to resume its operation
  3181. * Value: in-band sync counter value to compare against the out-of-band
  3182. * counter spec.
  3183. * The HTT target FW will suspend its host->target message processing
  3184. * as long as
  3185. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3186. */
  3187. #define HTT_H2T_SYNC_MSG_SZ 4
  3188. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3189. #define HTT_H2T_SYNC_COUNT_S 8
  3190. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3191. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3192. HTT_H2T_SYNC_COUNT_S)
  3193. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3194. do { \
  3195. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3196. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3197. } while (0)
  3198. /**
  3199. * @brief host -> target HTT aggregation configuration
  3200. *
  3201. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3202. */
  3203. #define HTT_AGGR_CFG_MSG_SZ 4
  3204. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3205. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3206. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3207. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3208. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3209. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3210. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3211. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3212. do { \
  3213. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3214. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3215. } while (0)
  3216. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3217. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3218. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3219. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3220. do { \
  3221. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3222. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3223. } while (0)
  3224. /**
  3225. * @brief host -> target HTT configure max amsdu info per vdev
  3226. *
  3227. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3228. *
  3229. * @details
  3230. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3231. *
  3232. * |31 21|20 16|15 8|7 0|
  3233. * |-----------------------------------------------------------|
  3234. * | reserved | vdev id | max amsdu | msg type |
  3235. * |-----------------------------------------------------------|
  3236. * Header fields:
  3237. * - MSG_TYPE
  3238. * Bits 7:0
  3239. * Purpose: identifies this as a aggr cfg ex message
  3240. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3241. * - MAX_NUM_AMSDU_SUBFRM
  3242. * Bits 15:8
  3243. * Purpose: max MSDUs per A-MSDU
  3244. * - VDEV_ID
  3245. * Bits 20:16
  3246. * Purpose: ID of the vdev to which this limit is applied
  3247. */
  3248. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3249. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3250. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3251. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3252. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3253. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3254. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3255. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3256. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3257. do { \
  3258. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3259. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3260. } while (0)
  3261. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3262. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3263. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3264. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3265. do { \
  3266. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3267. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3268. } while (0)
  3269. /**
  3270. * @brief HTT WDI_IPA Config Message
  3271. *
  3272. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  3273. *
  3274. * @details
  3275. * The HTT WDI_IPA config message is created/sent by host at driver
  3276. * init time. It contains information about data structures used on
  3277. * WDI_IPA TX and RX path.
  3278. * TX CE ring is used for pushing packet metadata from IPA uC
  3279. * to WLAN FW
  3280. * TX Completion ring is used for generating TX completions from
  3281. * WLAN FW to IPA uC
  3282. * RX Indication ring is used for indicating RX packets from FW
  3283. * to IPA uC
  3284. * RX Ring2 is used as either completion ring or as second
  3285. * indication ring. when Ring2 is used as completion ring, IPA uC
  3286. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3287. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3288. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3289. * indicated in RX Indication ring. Please see WDI_IPA specification
  3290. * for more details.
  3291. * |31 24|23 16|15 8|7 0|
  3292. * |----------------+----------------+----------------+----------------|
  3293. * | tx pkt pool size | Rsvd | msg_type |
  3294. * |-------------------------------------------------------------------|
  3295. * | tx comp ring base (bits 31:0) |
  3296. #if HTT_PADDR64
  3297. * | tx comp ring base (bits 63:32) |
  3298. #endif
  3299. * |-------------------------------------------------------------------|
  3300. * | tx comp ring size |
  3301. * |-------------------------------------------------------------------|
  3302. * | tx comp WR_IDX physical address (bits 31:0) |
  3303. #if HTT_PADDR64
  3304. * | tx comp WR_IDX physical address (bits 63:32) |
  3305. #endif
  3306. * |-------------------------------------------------------------------|
  3307. * | tx CE WR_IDX physical address (bits 31:0) |
  3308. #if HTT_PADDR64
  3309. * | tx CE WR_IDX physical address (bits 63:32) |
  3310. #endif
  3311. * |-------------------------------------------------------------------|
  3312. * | rx indication ring base (bits 31:0) |
  3313. #if HTT_PADDR64
  3314. * | rx indication ring base (bits 63:32) |
  3315. #endif
  3316. * |-------------------------------------------------------------------|
  3317. * | rx indication ring size |
  3318. * |-------------------------------------------------------------------|
  3319. * | rx ind RD_IDX physical address (bits 31:0) |
  3320. #if HTT_PADDR64
  3321. * | rx ind RD_IDX physical address (bits 63:32) |
  3322. #endif
  3323. * |-------------------------------------------------------------------|
  3324. * | rx ind WR_IDX physical address (bits 31:0) |
  3325. #if HTT_PADDR64
  3326. * | rx ind WR_IDX physical address (bits 63:32) |
  3327. #endif
  3328. * |-------------------------------------------------------------------|
  3329. * |-------------------------------------------------------------------|
  3330. * | rx ring2 base (bits 31:0) |
  3331. #if HTT_PADDR64
  3332. * | rx ring2 base (bits 63:32) |
  3333. #endif
  3334. * |-------------------------------------------------------------------|
  3335. * | rx ring2 size |
  3336. * |-------------------------------------------------------------------|
  3337. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3338. #if HTT_PADDR64
  3339. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3340. #endif
  3341. * |-------------------------------------------------------------------|
  3342. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3343. #if HTT_PADDR64
  3344. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3345. #endif
  3346. * |-------------------------------------------------------------------|
  3347. *
  3348. * Header fields:
  3349. * Header fields:
  3350. * - MSG_TYPE
  3351. * Bits 7:0
  3352. * Purpose: Identifies this as WDI_IPA config message
  3353. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  3354. * - TX_PKT_POOL_SIZE
  3355. * Bits 15:0
  3356. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3357. * WDI_IPA TX path
  3358. * For systems using 32-bit format for bus addresses:
  3359. * - TX_COMP_RING_BASE_ADDR
  3360. * Bits 31:0
  3361. * Purpose: TX Completion Ring base address in DDR
  3362. * - TX_COMP_RING_SIZE
  3363. * Bits 31:0
  3364. * Purpose: TX Completion Ring size (must be power of 2)
  3365. * - TX_COMP_WR_IDX_ADDR
  3366. * Bits 31:0
  3367. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3368. * updates the Write Index for WDI_IPA TX completion ring
  3369. * - TX_CE_WR_IDX_ADDR
  3370. * Bits 31:0
  3371. * Purpose: DDR address where IPA uC
  3372. * updates the WR Index for TX CE ring
  3373. * (needed for fusion platforms)
  3374. * - RX_IND_RING_BASE_ADDR
  3375. * Bits 31:0
  3376. * Purpose: RX Indication Ring base address in DDR
  3377. * - RX_IND_RING_SIZE
  3378. * Bits 31:0
  3379. * Purpose: RX Indication Ring size
  3380. * - RX_IND_RD_IDX_ADDR
  3381. * Bits 31:0
  3382. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3383. * RX indication ring
  3384. * - RX_IND_WR_IDX_ADDR
  3385. * Bits 31:0
  3386. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3387. * updates the Write Index for WDI_IPA RX indication ring
  3388. * - RX_RING2_BASE_ADDR
  3389. * Bits 31:0
  3390. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3391. * - RX_RING2_SIZE
  3392. * Bits 31:0
  3393. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3394. * - RX_RING2_RD_IDX_ADDR
  3395. * Bits 31:0
  3396. * Purpose: If Second RX ring is Indication ring, DDR address where
  3397. * IPA uC updates the Read Index for Ring2.
  3398. * If Second RX ring is completion ring, this is NOT used
  3399. * - RX_RING2_WR_IDX_ADDR
  3400. * Bits 31:0
  3401. * Purpose: If Second RX ring is Indication ring, DDR address where
  3402. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3403. * If second RX ring is completion ring, DDR address where
  3404. * IPA uC updates the Write Index for Ring 2.
  3405. * For systems using 64-bit format for bus addresses:
  3406. * - TX_COMP_RING_BASE_ADDR_LO
  3407. * Bits 31:0
  3408. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3409. * - TX_COMP_RING_BASE_ADDR_HI
  3410. * Bits 31:0
  3411. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3412. * - TX_COMP_RING_SIZE
  3413. * Bits 31:0
  3414. * Purpose: TX Completion Ring size (must be power of 2)
  3415. * - TX_COMP_WR_IDX_ADDR_LO
  3416. * Bits 31:0
  3417. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3418. * Lower 4 bytes of DDR address where WIFI FW
  3419. * updates the Write Index for WDI_IPA TX completion ring
  3420. * - TX_COMP_WR_IDX_ADDR_HI
  3421. * Bits 31:0
  3422. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3423. * Higher 4 bytes of DDR address where WIFI FW
  3424. * updates the Write Index for WDI_IPA TX completion ring
  3425. * - TX_CE_WR_IDX_ADDR_LO
  3426. * Bits 31:0
  3427. * Purpose: Lower 4 bytes of DDR address where IPA uC
  3428. * updates the WR Index for TX CE ring
  3429. * (needed for fusion platforms)
  3430. * - TX_CE_WR_IDX_ADDR_HI
  3431. * Bits 31:0
  3432. * Purpose: Higher 4 bytes of DDR address where IPA uC
  3433. * updates the WR Index for TX CE ring
  3434. * (needed for fusion platforms)
  3435. * - RX_IND_RING_BASE_ADDR_LO
  3436. * Bits 31:0
  3437. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  3438. * - RX_IND_RING_BASE_ADDR_HI
  3439. * Bits 31:0
  3440. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  3441. * - RX_IND_RING_SIZE
  3442. * Bits 31:0
  3443. * Purpose: RX Indication Ring size
  3444. * - RX_IND_RD_IDX_ADDR_LO
  3445. * Bits 31:0
  3446. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  3447. * for WDI_IPA RX indication ring
  3448. * - RX_IND_RD_IDX_ADDR_HI
  3449. * Bits 31:0
  3450. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  3451. * for WDI_IPA RX indication ring
  3452. * - RX_IND_WR_IDX_ADDR_LO
  3453. * Bits 31:0
  3454. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3455. * Lower 4 bytes of DDR address where WIFI FW
  3456. * updates the Write Index for WDI_IPA RX indication ring
  3457. * - RX_IND_WR_IDX_ADDR_HI
  3458. * Bits 31:0
  3459. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3460. * Higher 4 bytes of DDR address where WIFI FW
  3461. * updates the Write Index for WDI_IPA RX indication ring
  3462. * - RX_RING2_BASE_ADDR_LO
  3463. * Bits 31:0
  3464. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3465. * - RX_RING2_BASE_ADDR_HI
  3466. * Bits 31:0
  3467. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3468. * - RX_RING2_SIZE
  3469. * Bits 31:0
  3470. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3471. * - RX_RING2_RD_IDX_ADDR_LO
  3472. * Bits 31:0
  3473. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3474. * DDR address where IPA uC updates the Read Index for Ring2.
  3475. * If Second RX ring is completion ring, this is NOT used
  3476. * - RX_RING2_RD_IDX_ADDR_HI
  3477. * Bits 31:0
  3478. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3479. * DDR address where IPA uC updates the Read Index for Ring2.
  3480. * If Second RX ring is completion ring, this is NOT used
  3481. * - RX_RING2_WR_IDX_ADDR_LO
  3482. * Bits 31:0
  3483. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3484. * DDR address where WIFI FW updates the Write Index
  3485. * for WDI_IPA RX ring2
  3486. * If second RX ring is completion ring, lower 4 bytes of
  3487. * DDR address where IPA uC updates the Write Index for Ring 2.
  3488. * - RX_RING2_WR_IDX_ADDR_HI
  3489. * Bits 31:0
  3490. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3491. * DDR address where WIFI FW updates the Write Index
  3492. * for WDI_IPA RX ring2
  3493. * If second RX ring is completion ring, higher 4 bytes of
  3494. * DDR address where IPA uC updates the Write Index for Ring 2.
  3495. */
  3496. #if HTT_PADDR64
  3497. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  3498. #else
  3499. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  3500. #endif
  3501. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  3502. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  3503. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  3504. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  3505. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  3506. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  3507. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  3508. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  3509. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  3510. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  3511. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  3512. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  3513. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  3514. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  3515. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  3516. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  3517. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  3518. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  3519. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  3520. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  3521. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  3522. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  3523. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  3524. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  3525. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  3526. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  3527. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  3528. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  3529. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  3530. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  3531. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  3532. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  3533. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  3534. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  3535. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  3536. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  3537. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  3538. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  3539. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  3540. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  3541. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  3542. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  3543. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  3544. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  3545. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  3546. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  3547. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  3548. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  3549. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  3550. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  3551. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  3552. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  3553. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  3554. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  3555. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  3556. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  3557. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  3558. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  3559. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  3560. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  3561. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  3562. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  3563. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  3564. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  3565. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  3566. do { \
  3567. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  3568. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  3569. } while (0)
  3570. /* for systems using 32-bit format for bus addr */
  3571. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  3572. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  3573. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  3574. do { \
  3575. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  3576. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  3577. } while (0)
  3578. /* for systems using 64-bit format for bus addr */
  3579. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  3580. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  3581. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  3582. do { \
  3583. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  3584. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  3585. } while (0)
  3586. /* for systems using 64-bit format for bus addr */
  3587. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  3588. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  3589. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  3590. do { \
  3591. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  3592. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  3593. } while (0)
  3594. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  3595. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  3596. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  3597. do { \
  3598. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  3599. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  3600. } while (0)
  3601. /* for systems using 32-bit format for bus addr */
  3602. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  3603. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  3604. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  3605. do { \
  3606. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  3607. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  3608. } while (0)
  3609. /* for systems using 64-bit format for bus addr */
  3610. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  3611. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  3612. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  3613. do { \
  3614. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  3615. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  3616. } while (0)
  3617. /* for systems using 64-bit format for bus addr */
  3618. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  3619. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  3620. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  3621. do { \
  3622. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  3623. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  3624. } while (0)
  3625. /* for systems using 32-bit format for bus addr */
  3626. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  3627. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  3628. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  3629. do { \
  3630. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  3631. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  3632. } while (0)
  3633. /* for systems using 64-bit format for bus addr */
  3634. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  3635. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  3636. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  3637. do { \
  3638. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  3639. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  3640. } while (0)
  3641. /* for systems using 64-bit format for bus addr */
  3642. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  3643. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  3644. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  3645. do { \
  3646. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  3647. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  3648. } while (0)
  3649. /* for systems using 32-bit format for bus addr */
  3650. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  3651. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  3652. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  3653. do { \
  3654. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  3655. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  3656. } while (0)
  3657. /* for systems using 64-bit format for bus addr */
  3658. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  3659. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  3660. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  3661. do { \
  3662. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  3663. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  3664. } while (0)
  3665. /* for systems using 64-bit format for bus addr */
  3666. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  3667. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  3668. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  3669. do { \
  3670. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  3671. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  3672. } while (0)
  3673. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  3674. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  3675. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  3676. do { \
  3677. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  3678. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  3679. } while (0)
  3680. /* for systems using 32-bit format for bus addr */
  3681. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  3682. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  3683. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  3684. do { \
  3685. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  3686. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  3687. } while (0)
  3688. /* for systems using 64-bit format for bus addr */
  3689. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  3690. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  3691. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  3692. do { \
  3693. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  3694. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  3695. } while (0)
  3696. /* for systems using 64-bit format for bus addr */
  3697. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  3698. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  3699. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  3700. do { \
  3701. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  3702. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  3703. } while (0)
  3704. /* for systems using 32-bit format for bus addr */
  3705. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  3706. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  3707. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  3708. do { \
  3709. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  3710. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  3711. } while (0)
  3712. /* for systems using 64-bit format for bus addr */
  3713. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  3714. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  3715. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  3716. do { \
  3717. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  3718. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  3719. } while (0)
  3720. /* for systems using 64-bit format for bus addr */
  3721. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  3722. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  3723. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  3724. do { \
  3725. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  3726. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  3727. } while (0)
  3728. /* for systems using 32-bit format for bus addr */
  3729. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  3730. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  3731. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  3732. do { \
  3733. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  3734. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  3735. } while (0)
  3736. /* for systems using 64-bit format for bus addr */
  3737. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  3738. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  3739. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  3740. do { \
  3741. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  3742. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  3743. } while (0)
  3744. /* for systems using 64-bit format for bus addr */
  3745. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  3746. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  3747. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  3748. do { \
  3749. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  3750. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  3751. } while (0)
  3752. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  3753. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  3754. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  3755. do { \
  3756. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  3757. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  3758. } while (0)
  3759. /* for systems using 32-bit format for bus addr */
  3760. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  3761. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  3762. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  3763. do { \
  3764. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  3765. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  3766. } while (0)
  3767. /* for systems using 64-bit format for bus addr */
  3768. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  3769. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  3770. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  3771. do { \
  3772. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  3773. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  3774. } while (0)
  3775. /* for systems using 64-bit format for bus addr */
  3776. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  3777. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  3778. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  3779. do { \
  3780. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  3781. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  3782. } while (0)
  3783. /* for systems using 32-bit format for bus addr */
  3784. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  3785. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  3786. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  3787. do { \
  3788. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  3789. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  3790. } while (0)
  3791. /* for systems using 64-bit format for bus addr */
  3792. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  3793. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  3794. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  3795. do { \
  3796. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  3797. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  3798. } while (0)
  3799. /* for systems using 64-bit format for bus addr */
  3800. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  3801. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  3802. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  3803. do { \
  3804. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  3805. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  3806. } while (0)
  3807. /*
  3808. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  3809. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  3810. * addresses are stored in a XXX-bit field.
  3811. * This macro is used to define both htt_wdi_ipa_config32_t and
  3812. * htt_wdi_ipa_config64_t structs.
  3813. */
  3814. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  3815. _paddr__tx_comp_ring_base_addr_, \
  3816. _paddr__tx_comp_wr_idx_addr_, \
  3817. _paddr__tx_ce_wr_idx_addr_, \
  3818. _paddr__rx_ind_ring_base_addr_, \
  3819. _paddr__rx_ind_rd_idx_addr_, \
  3820. _paddr__rx_ind_wr_idx_addr_, \
  3821. _paddr__rx_ring2_base_addr_,\
  3822. _paddr__rx_ring2_rd_idx_addr_,\
  3823. _paddr__rx_ring2_wr_idx_addr_) \
  3824. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  3825. { \
  3826. /* DWORD 0: flags and meta-data */ \
  3827. A_UINT32 \
  3828. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  3829. reserved: 8, \
  3830. tx_pkt_pool_size: 16;\
  3831. /* DWORD 1 */\
  3832. _paddr__tx_comp_ring_base_addr_;\
  3833. /* DWORD 2 (or 3)*/\
  3834. A_UINT32 tx_comp_ring_size;\
  3835. /* DWORD 3 (or 4)*/\
  3836. _paddr__tx_comp_wr_idx_addr_;\
  3837. /* DWORD 4 (or 6)*/\
  3838. _paddr__tx_ce_wr_idx_addr_;\
  3839. /* DWORD 5 (or 8)*/\
  3840. _paddr__rx_ind_ring_base_addr_;\
  3841. /* DWORD 6 (or 10)*/\
  3842. A_UINT32 rx_ind_ring_size;\
  3843. /* DWORD 7 (or 11)*/\
  3844. _paddr__rx_ind_rd_idx_addr_;\
  3845. /* DWORD 8 (or 13)*/\
  3846. _paddr__rx_ind_wr_idx_addr_;\
  3847. /* DWORD 9 (or 15)*/\
  3848. _paddr__rx_ring2_base_addr_;\
  3849. /* DWORD 10 (or 17) */\
  3850. A_UINT32 rx_ring2_size;\
  3851. /* DWORD 11 (or 18) */\
  3852. _paddr__rx_ring2_rd_idx_addr_;\
  3853. /* DWORD 12 (or 20) */\
  3854. _paddr__rx_ring2_wr_idx_addr_;\
  3855. } POSTPACK
  3856. /* define a htt_wdi_ipa_config32_t type */
  3857. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  3858. /* define a htt_wdi_ipa_config64_t type */
  3859. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  3860. #if HTT_PADDR64
  3861. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  3862. #else
  3863. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  3864. #endif
  3865. enum htt_wdi_ipa_op_code {
  3866. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  3867. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  3868. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  3869. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  3870. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  3871. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  3872. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  3873. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  3874. /* keep this last */
  3875. HTT_WDI_IPA_OPCODE_MAX
  3876. };
  3877. /**
  3878. * @brief HTT WDI_IPA Operation Request Message
  3879. *
  3880. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  3881. *
  3882. * @details
  3883. * HTT WDI_IPA Operation Request message is sent by host
  3884. * to either suspend or resume WDI_IPA TX or RX path.
  3885. * |31 24|23 16|15 8|7 0|
  3886. * |----------------+----------------+----------------+----------------|
  3887. * | op_code | Rsvd | msg_type |
  3888. * |-------------------------------------------------------------------|
  3889. *
  3890. * Header fields:
  3891. * - MSG_TYPE
  3892. * Bits 7:0
  3893. * Purpose: Identifies this as WDI_IPA Operation Request message
  3894. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  3895. * - OP_CODE
  3896. * Bits 31:16
  3897. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  3898. * value: = enum htt_wdi_ipa_op_code
  3899. */
  3900. PREPACK struct htt_wdi_ipa_op_request_t
  3901. {
  3902. /* DWORD 0: flags and meta-data */
  3903. A_UINT32
  3904. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  3905. reserved: 8,
  3906. op_code: 16;
  3907. } POSTPACK;
  3908. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  3909. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  3910. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  3911. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  3912. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  3913. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  3914. do { \
  3915. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  3916. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  3917. } while (0)
  3918. /*
  3919. * @brief host -> target HTT_SRING_SETUP message
  3920. *
  3921. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  3922. *
  3923. * @details
  3924. * After target is booted up, Host can send SRING setup message for
  3925. * each host facing LMAC SRING. Target setups up HW registers based
  3926. * on setup message and confirms back to Host if response_required is set.
  3927. * Host should wait for confirmation message before sending new SRING
  3928. * setup message
  3929. *
  3930. * The message would appear as follows:
  3931. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  3932. * |--------------- +-----------------+-----------------+-----------------|
  3933. * | ring_type | ring_id | pdev_id | msg_type |
  3934. * |----------------------------------------------------------------------|
  3935. * | ring_base_addr_lo |
  3936. * |----------------------------------------------------------------------|
  3937. * | ring_base_addr_hi |
  3938. * |----------------------------------------------------------------------|
  3939. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  3940. * |----------------------------------------------------------------------|
  3941. * | ring_head_offset32_remote_addr_lo |
  3942. * |----------------------------------------------------------------------|
  3943. * | ring_head_offset32_remote_addr_hi |
  3944. * |----------------------------------------------------------------------|
  3945. * | ring_tail_offset32_remote_addr_lo |
  3946. * |----------------------------------------------------------------------|
  3947. * | ring_tail_offset32_remote_addr_hi |
  3948. * |----------------------------------------------------------------------|
  3949. * | ring_msi_addr_lo |
  3950. * |----------------------------------------------------------------------|
  3951. * | ring_msi_addr_hi |
  3952. * |----------------------------------------------------------------------|
  3953. * | ring_msi_data |
  3954. * |----------------------------------------------------------------------|
  3955. * | intr_timer_th |IM| intr_batch_counter_th |
  3956. * |----------------------------------------------------------------------|
  3957. * | reserved |ID|RR| PTCF| intr_low_threshold |
  3958. * |----------------------------------------------------------------------|
  3959. * | reserved |IPA drop thres hi|IPA drop thres lo|
  3960. * |----------------------------------------------------------------------|
  3961. * Where
  3962. * IM = sw_intr_mode
  3963. * RR = response_required
  3964. * PTCF = prefetch_timer_cfg
  3965. * IP = IPA drop flag
  3966. *
  3967. * The message is interpreted as follows:
  3968. * dword0 - b'0:7 - msg_type: This will be set to
  3969. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  3970. * b'8:15 - pdev_id:
  3971. * 0 (for rings at SOC/UMAC level),
  3972. * 1/2/3 mac id (for rings at LMAC level)
  3973. * b'16:23 - ring_id: identify which ring is to setup,
  3974. * more details can be got from enum htt_srng_ring_id
  3975. * b'24:31 - ring_type: identify type of host rings,
  3976. * more details can be got from enum htt_srng_ring_type
  3977. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  3978. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  3979. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  3980. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  3981. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  3982. * SW_TO_HW_RING.
  3983. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  3984. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  3985. * Lower 32 bits of memory address of the remote variable
  3986. * storing the 4-byte word offset that identifies the head
  3987. * element within the ring.
  3988. * (The head offset variable has type A_UINT32.)
  3989. * Valid for HW_TO_SW and SW_TO_SW rings.
  3990. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  3991. * Upper 32 bits of memory address of the remote variable
  3992. * storing the 4-byte word offset that identifies the head
  3993. * element within the ring.
  3994. * (The head offset variable has type A_UINT32.)
  3995. * Valid for HW_TO_SW and SW_TO_SW rings.
  3996. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  3997. * Lower 32 bits of memory address of the remote variable
  3998. * storing the 4-byte word offset that identifies the tail
  3999. * element within the ring.
  4000. * (The tail offset variable has type A_UINT32.)
  4001. * Valid for HW_TO_SW and SW_TO_SW rings.
  4002. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4003. * Upper 32 bits of memory address of the remote variable
  4004. * storing the 4-byte word offset that identifies the tail
  4005. * element within the ring.
  4006. * (The tail offset variable has type A_UINT32.)
  4007. * Valid for HW_TO_SW and SW_TO_SW rings.
  4008. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4009. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4010. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4011. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4012. * dword10 - b'0:31 - ring_msi_data: MSI data
  4013. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4014. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4015. * dword11 - b'0:14 - intr_batch_counter_th:
  4016. * batch counter threshold is in units of 4-byte words.
  4017. * HW internally maintains and increments batch count.
  4018. * (see SRING spec for detail description).
  4019. * When batch count reaches threshold value, an interrupt
  4020. * is generated by HW.
  4021. * b'15 - sw_intr_mode:
  4022. * This configuration shall be static.
  4023. * Only programmed at power up.
  4024. * 0: generate pulse style sw interrupts
  4025. * 1: generate level style sw interrupts
  4026. * b'16:31 - intr_timer_th:
  4027. * The timer init value when timer is idle or is
  4028. * initialized to start downcounting.
  4029. * In 8us units (to cover a range of 0 to 524 ms)
  4030. * dword12 - b'0:15 - intr_low_threshold:
  4031. * Used only by Consumer ring to generate ring_sw_int_p.
  4032. * Ring entries low threshold water mark, that is used
  4033. * in combination with the interrupt timer as well as
  4034. * the the clearing of the level interrupt.
  4035. * b'16:18 - prefetch_timer_cfg:
  4036. * Used only by Consumer ring to set timer mode to
  4037. * support Application prefetch handling.
  4038. * The external tail offset/pointer will be updated
  4039. * at following intervals:
  4040. * 3'b000: (Prefetch feature disabled; used only for debug)
  4041. * 3'b001: 1 usec
  4042. * 3'b010: 4 usec
  4043. * 3'b011: 8 usec (default)
  4044. * 3'b100: 16 usec
  4045. * Others: Reserverd
  4046. * b'19 - response_required:
  4047. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4048. * b'20 - ipa_drop_flag:
  4049. Indicates that host will config ipa drop threshold percentage
  4050. * b'21:31 - reserved: reserved for future use
  4051. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4052. * b'8:15 - ipa drop high threshold percentage:
  4053. * b'16:31 - Reserved
  4054. */
  4055. PREPACK struct htt_sring_setup_t {
  4056. A_UINT32 msg_type: 8,
  4057. pdev_id: 8,
  4058. ring_id: 8,
  4059. ring_type: 8;
  4060. A_UINT32 ring_base_addr_lo;
  4061. A_UINT32 ring_base_addr_hi;
  4062. A_UINT32 ring_size: 16,
  4063. ring_entry_size: 8,
  4064. ring_misc_cfg_flag: 8;
  4065. A_UINT32 ring_head_offset32_remote_addr_lo;
  4066. A_UINT32 ring_head_offset32_remote_addr_hi;
  4067. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4068. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4069. A_UINT32 ring_msi_addr_lo;
  4070. A_UINT32 ring_msi_addr_hi;
  4071. A_UINT32 ring_msi_data;
  4072. A_UINT32 intr_batch_counter_th: 15,
  4073. sw_intr_mode: 1,
  4074. intr_timer_th: 16;
  4075. A_UINT32 intr_low_threshold: 16,
  4076. prefetch_timer_cfg: 3,
  4077. response_required: 1,
  4078. ipa_drop_flag: 1,
  4079. reserved1: 11;
  4080. A_UINT32 ipa_drop_low_threshold: 8,
  4081. ipa_drop_high_threshold: 8,
  4082. reserved: 16;
  4083. } POSTPACK;
  4084. enum htt_srng_ring_type {
  4085. HTT_HW_TO_SW_RING = 0,
  4086. HTT_SW_TO_HW_RING,
  4087. HTT_SW_TO_SW_RING,
  4088. /* Insert new ring types above this line */
  4089. };
  4090. enum htt_srng_ring_id {
  4091. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4092. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4093. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4094. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4095. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4096. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4097. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4098. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4099. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4100. /* Add Other SRING which can't be directly configured by host software above this line */
  4101. };
  4102. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4103. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4104. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4105. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4106. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4107. HTT_SRING_SETUP_PDEV_ID_S)
  4108. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4109. do { \
  4110. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4111. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4112. } while (0)
  4113. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4114. #define HTT_SRING_SETUP_RING_ID_S 16
  4115. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4116. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4117. HTT_SRING_SETUP_RING_ID_S)
  4118. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4119. do { \
  4120. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4121. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4122. } while (0)
  4123. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4124. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4125. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4126. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4127. HTT_SRING_SETUP_RING_TYPE_S)
  4128. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4129. do { \
  4130. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4131. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4132. } while (0)
  4133. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4134. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4135. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4136. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4137. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4138. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4139. do { \
  4140. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4141. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4142. } while (0)
  4143. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4144. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4145. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4146. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4147. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4148. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4149. do { \
  4150. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4151. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4152. } while (0)
  4153. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4154. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4155. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4156. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4157. HTT_SRING_SETUP_RING_SIZE_S)
  4158. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4159. do { \
  4160. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4161. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4162. } while (0)
  4163. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4164. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4165. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4166. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4167. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4168. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4169. do { \
  4170. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4171. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4172. } while (0)
  4173. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4174. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4175. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4176. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4177. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4178. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4179. do { \
  4180. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4181. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4182. } while (0)
  4183. /* This control bit is applicable to only Producer, which updates Ring ID field
  4184. * of each descriptor before pushing into the ring.
  4185. * 0: updates ring_id(default)
  4186. * 1: ring_id updating disabled */
  4187. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4188. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4189. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4190. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4191. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4192. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4193. do { \
  4194. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4195. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4196. } while (0)
  4197. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4198. * of each descriptor before pushing into the ring.
  4199. * 0: updates Loopcnt(default)
  4200. * 1: Loopcnt updating disabled */
  4201. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4202. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4203. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4204. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4205. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4206. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4207. do { \
  4208. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4209. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4210. } while (0)
  4211. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4212. * into security_id port of GXI/AXI. */
  4213. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4214. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4215. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4216. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4217. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4218. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4219. do { \
  4220. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4221. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4222. } while (0)
  4223. /* During MSI write operation, SRNG drives value of this register bit into
  4224. * swap bit of GXI/AXI. */
  4225. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4226. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4227. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4228. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4229. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4230. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4231. do { \
  4232. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4233. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4234. } while (0)
  4235. /* During Pointer write operation, SRNG drives value of this register bit into
  4236. * swap bit of GXI/AXI. */
  4237. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4238. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4239. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4240. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4241. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4242. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4243. do { \
  4244. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4245. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4246. } while (0)
  4247. /* During any data or TLV write operation, SRNG drives value of this register
  4248. * bit into swap bit of GXI/AXI. */
  4249. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4250. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4251. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4252. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4253. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4254. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4255. do { \
  4256. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4257. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4258. } while (0)
  4259. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4260. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4261. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4262. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4263. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4264. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4265. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4266. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4267. do { \
  4268. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4269. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4270. } while (0)
  4271. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4272. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4273. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4274. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4275. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4276. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4277. do { \
  4278. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4279. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4280. } while (0)
  4281. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4282. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4283. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4284. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4285. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4286. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4287. do { \
  4288. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4289. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4290. } while (0)
  4291. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4292. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4293. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4294. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4295. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4296. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4297. do { \
  4298. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4299. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4300. } while (0)
  4301. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4302. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4303. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4304. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4305. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4306. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4307. do { \
  4308. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4309. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4310. } while (0)
  4311. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4312. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4313. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4314. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4315. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4316. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  4317. do { \
  4318. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  4319. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  4320. } while (0)
  4321. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  4322. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  4323. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  4324. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  4325. HTT_SRING_SETUP_RING_MSI_DATA_S)
  4326. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  4327. do { \
  4328. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  4329. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  4330. } while (0)
  4331. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  4332. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  4333. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  4334. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  4335. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  4336. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  4337. do { \
  4338. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  4339. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  4340. } while (0)
  4341. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  4342. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  4343. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  4344. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  4345. HTT_SRING_SETUP_SW_INTR_MODE_S)
  4346. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  4347. do { \
  4348. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  4349. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  4350. } while (0)
  4351. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  4352. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  4353. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  4354. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  4355. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  4356. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  4357. do { \
  4358. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  4359. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  4360. } while (0)
  4361. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  4362. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  4363. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  4364. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  4365. HTT_SRING_SETUP_INTR_LOW_TH_S)
  4366. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  4367. do { \
  4368. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  4369. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  4370. } while (0)
  4371. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  4372. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  4373. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  4374. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  4375. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  4376. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  4377. do { \
  4378. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  4379. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  4380. } while (0)
  4381. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  4382. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  4383. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  4384. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  4385. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  4386. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  4387. do { \
  4388. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  4389. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  4390. } while (0)
  4391. /**
  4392. * @brief host -> target RX ring selection config message
  4393. *
  4394. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  4395. *
  4396. * @details
  4397. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  4398. * configure RXDMA rings.
  4399. * The configuration is per ring based and includes both packet subtypes
  4400. * and PPDU/MPDU TLVs.
  4401. *
  4402. * The message would appear as follows:
  4403. *
  4404. * |31 28|27|26|25|24|23 16|15 | 11| 10|9 8|7 0|
  4405. * |-----+--+--+--+--+----------------+----+---+---+---+---------------|
  4406. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  4407. * |-------------------------------------------------------------------|
  4408. * | rsvd2 | ring_buffer_size |
  4409. * |-------------------------------------------------------------------|
  4410. * | packet_type_enable_flags_0 |
  4411. * |-------------------------------------------------------------------|
  4412. * | packet_type_enable_flags_1 |
  4413. * |-------------------------------------------------------------------|
  4414. * | packet_type_enable_flags_2 |
  4415. * |-------------------------------------------------------------------|
  4416. * | packet_type_enable_flags_3 |
  4417. * |-------------------------------------------------------------------|
  4418. * | tlv_filter_in_flags |
  4419. * |-------------------------------------------------------------------|
  4420. * | rx_header_offset | rx_packet_offset |
  4421. * |-------------------------------------------------------------------|
  4422. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  4423. * |-------------------------------------------------------------------|
  4424. * | rx_msdu_start_offset | rx_msdu_end_offset |
  4425. * |-------------------------------------------------------------------|
  4426. * | rsvd3 | rx_attention_offset |
  4427. * |-------------------------------------------------------------------|
  4428. * | rsvd4 | mo| fp| rx_drop_threshold |
  4429. * | |ndp|ndp| |
  4430. * |-------------------------------------------------------------------|
  4431. * Where:
  4432. * PS = pkt_swap
  4433. * SS = status_swap
  4434. * OV = rx_offsets_valid
  4435. * DT = drop_thresh_valid
  4436. * The message is interpreted as follows:
  4437. * dword0 - b'0:7 - msg_type: This will be set to
  4438. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  4439. * b'8:15 - pdev_id:
  4440. * 0 (for rings at SOC/UMAC level),
  4441. * 1/2/3 mac id (for rings at LMAC level)
  4442. * b'16:23 - ring_id : Identify the ring to configure.
  4443. * More details can be got from enum htt_srng_ring_id
  4444. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  4445. * BUF_RING_CFG_0 defs within HW .h files,
  4446. * e.g. wmac_top_reg_seq_hwioreg.h
  4447. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  4448. * BUF_RING_CFG_0 defs within HW .h files,
  4449. * e.g. wmac_top_reg_seq_hwioreg.h
  4450. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  4451. * configuration fields are valid
  4452. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  4453. * rx_drop_threshold field is valid
  4454. * b'28:31 - rsvd1: reserved for future use
  4455. * dword1 - b'0:16 - ring_buffer_size: size of bufferes referenced by rx ring,
  4456. * in byte units.
  4457. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4458. * - b'16:31 - rsvd2: Reserved for future use
  4459. * dword2 - b'0:31 - packet_type_enable_flags_0:
  4460. * Enable MGMT packet from 0b0000 to 0b1001
  4461. * bits from low to high: FP, MD, MO - 3 bits
  4462. * FP: Filter_Pass
  4463. * MD: Monitor_Direct
  4464. * MO: Monitor_Other
  4465. * 10 mgmt subtypes * 3 bits -> 30 bits
  4466. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  4467. * dword3 - b'0:31 - packet_type_enable_flags_1:
  4468. * Enable MGMT packet from 0b1010 to 0b1111
  4469. * bits from low to high: FP, MD, MO - 3 bits
  4470. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  4471. * dword4 - b'0:31 - packet_type_enable_flags_2:
  4472. * Enable CTRL packet from 0b0000 to 0b1001
  4473. * bits from low to high: FP, MD, MO - 3 bits
  4474. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  4475. * dword5 - b'0:31 - packet_type_enable_flags_3:
  4476. * Enable CTRL packet from 0b1010 to 0b1111,
  4477. * MCAST_DATA, UCAST_DATA, NULL_DATA
  4478. * bits from low to high: FP, MD, MO - 3 bits
  4479. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  4480. * dword6 - b'0:31 - tlv_filter_in_flags:
  4481. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  4482. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  4483. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  4484. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4485. * A value of 0 will be considered as ignore this config.
  4486. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  4487. * e.g. wmac_top_reg_seq_hwioreg.h
  4488. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  4489. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4490. * A value of 0 will be considered as ignore this config.
  4491. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  4492. * e.g. wmac_top_reg_seq_hwioreg.h
  4493. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  4494. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4495. * A value of 0 will be considered as ignore this config.
  4496. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  4497. * e.g. wmac_top_reg_seq_hwioreg.h
  4498. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  4499. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4500. * A value of 0 will be considered as ignore this config.
  4501. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  4502. * e.g. wmac_top_reg_seq_hwioreg.h
  4503. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  4504. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4505. * A value of 0 will be considered as ignore this config.
  4506. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  4507. * e.g. wmac_top_reg_seq_hwioreg.h
  4508. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  4509. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4510. * A value of 0 will be considered as ignore this config.
  4511. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  4512. * e.g. wmac_top_reg_seq_hwioreg.h
  4513. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  4514. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4515. * A value of 0 will be considered as ignore this config.
  4516. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  4517. * e.g. wmac_top_reg_seq_hwioreg.h
  4518. * - b'16:31 - rsvd3 for future use
  4519. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  4520. * to source rings. Consumer drops packets if the available
  4521. * words in the ring falls below the configured threshold
  4522. * value.
  4523. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  4524. * by host. 1 -> subscribed
  4525. * - b`11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  4526. * by host. 1 -> subscribed
  4527. */
  4528. PREPACK struct htt_rx_ring_selection_cfg_t {
  4529. A_UINT32 msg_type: 8,
  4530. pdev_id: 8,
  4531. ring_id: 8,
  4532. status_swap: 1,
  4533. pkt_swap: 1,
  4534. rx_offsets_valid: 1,
  4535. drop_thresh_valid: 1,
  4536. rsvd1: 4;
  4537. A_UINT32 ring_buffer_size: 16,
  4538. rsvd2: 16;
  4539. A_UINT32 packet_type_enable_flags_0;
  4540. A_UINT32 packet_type_enable_flags_1;
  4541. A_UINT32 packet_type_enable_flags_2;
  4542. A_UINT32 packet_type_enable_flags_3;
  4543. A_UINT32 tlv_filter_in_flags;
  4544. A_UINT32 rx_packet_offset: 16,
  4545. rx_header_offset: 16;
  4546. A_UINT32 rx_mpdu_end_offset: 16,
  4547. rx_mpdu_start_offset: 16;
  4548. A_UINT32 rx_msdu_end_offset: 16,
  4549. rx_msdu_start_offset: 16;
  4550. A_UINT32 rx_attn_offset: 16,
  4551. rsvd3: 16;
  4552. A_UINT32 rx_drop_threshold: 10,
  4553. fp_ndp: 1,
  4554. mo_ndp: 1,
  4555. rsvd4: 20;
  4556. } POSTPACK;
  4557. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  4558. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  4559. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  4560. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  4561. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  4562. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  4563. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  4564. do { \
  4565. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  4566. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  4567. } while (0)
  4568. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  4569. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  4570. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  4571. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  4572. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  4573. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  4574. do { \
  4575. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  4576. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  4577. } while (0)
  4578. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  4579. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  4580. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  4581. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  4582. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  4583. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  4584. do { \
  4585. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  4586. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  4587. } while (0)
  4588. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  4589. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  4590. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  4591. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  4592. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  4593. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  4594. do { \
  4595. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  4596. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  4597. } while (0)
  4598. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  4599. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  4600. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  4601. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  4602. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  4603. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  4604. do { \
  4605. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  4606. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  4607. } while (0)
  4608. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  4609. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  4610. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  4611. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  4612. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  4613. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  4614. do { \
  4615. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  4616. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  4617. } while (0)
  4618. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  4619. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  4620. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  4621. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  4622. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  4623. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  4624. do { \
  4625. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  4626. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  4627. } while (0)
  4628. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  4629. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  4630. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  4631. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  4632. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  4633. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  4634. do { \
  4635. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  4636. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  4637. } while (0)
  4638. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  4639. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  4640. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  4641. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  4642. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  4643. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  4644. do { \
  4645. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  4646. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  4647. } while (0)
  4648. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  4649. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  4650. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  4651. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  4652. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  4653. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  4654. do { \
  4655. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  4656. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  4657. } while (0)
  4658. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  4659. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  4660. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  4661. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  4662. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  4663. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  4664. do { \
  4665. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  4666. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  4667. } while (0)
  4668. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  4669. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  4670. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  4671. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  4672. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  4673. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  4674. do { \
  4675. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  4676. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  4677. } while (0)
  4678. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  4679. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  4680. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  4681. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  4682. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  4683. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  4684. do { \
  4685. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  4686. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  4687. } while (0)
  4688. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  4689. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  4690. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  4691. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  4692. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  4693. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  4694. do { \
  4695. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  4696. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  4697. } while (0)
  4698. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  4699. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  4700. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  4701. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  4702. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  4703. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  4704. do { \
  4705. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  4706. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  4707. } while (0)
  4708. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  4709. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  4710. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  4711. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  4712. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  4713. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  4714. do { \
  4715. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  4716. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  4717. } while (0)
  4718. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  4719. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  4720. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  4721. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  4722. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  4723. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  4724. do { \
  4725. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  4726. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  4727. } while (0)
  4728. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  4729. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  4730. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  4731. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  4732. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  4733. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  4734. do { \
  4735. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  4736. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  4737. } while (0)
  4738. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  4739. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  4740. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  4741. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  4742. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  4743. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  4744. do { \
  4745. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  4746. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  4747. } while (0)
  4748. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  4749. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  4750. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  4751. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  4752. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  4753. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  4754. do { \
  4755. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  4756. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  4757. } while (0)
  4758. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  4759. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  4760. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  4761. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  4762. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  4763. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  4764. do { \
  4765. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  4766. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  4767. } while (0)
  4768. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  4769. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  4770. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  4771. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  4772. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  4773. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  4774. do { \
  4775. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  4776. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  4777. } while (0)
  4778. /*
  4779. * Subtype based MGMT frames enable bits.
  4780. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  4781. */
  4782. /* association request */
  4783. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  4784. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  4785. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  4786. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  4787. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  4788. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  4789. /* association response */
  4790. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  4791. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  4792. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  4793. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  4794. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  4795. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  4796. /* Reassociation request */
  4797. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  4798. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  4799. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  4800. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  4801. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  4802. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  4803. /* Reassociation response */
  4804. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  4805. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  4806. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  4807. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  4808. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  4809. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  4810. /* Probe request */
  4811. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  4812. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  4813. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  4814. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  4815. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  4816. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  4817. /* Probe response */
  4818. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  4819. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  4820. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  4821. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  4822. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  4823. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  4824. /* Timing Advertisement */
  4825. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  4826. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  4827. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  4828. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  4829. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  4830. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  4831. /* Reserved */
  4832. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  4833. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  4834. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  4835. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  4836. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  4837. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  4838. /* Beacon */
  4839. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  4840. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  4841. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  4842. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  4843. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  4844. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  4845. /* ATIM */
  4846. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  4847. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  4848. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  4849. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  4850. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  4851. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  4852. /* Disassociation */
  4853. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  4854. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  4855. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  4856. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  4857. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  4858. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  4859. /* Authentication */
  4860. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  4861. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  4862. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  4863. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  4864. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  4865. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  4866. /* Deauthentication */
  4867. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  4868. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  4869. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  4870. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  4871. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  4872. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  4873. /* Action */
  4874. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  4875. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  4876. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  4877. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  4878. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  4879. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  4880. /* Action No Ack */
  4881. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  4882. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  4883. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  4884. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  4885. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  4886. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  4887. /* Reserved */
  4888. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  4889. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  4890. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  4891. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  4892. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  4893. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  4894. /*
  4895. * Subtype based CTRL frames enable bits.
  4896. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  4897. */
  4898. /* Reserved */
  4899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  4900. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  4901. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  4902. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  4903. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  4904. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  4905. /* Reserved */
  4906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  4907. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  4908. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  4909. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  4910. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  4911. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  4912. /* Reserved */
  4913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  4914. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  4915. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  4916. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  4917. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  4918. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  4919. /* Reserved */
  4920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  4921. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  4922. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  4923. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  4924. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  4925. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  4926. /* Reserved */
  4927. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  4928. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  4929. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  4930. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  4931. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  4932. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  4933. /* Reserved */
  4934. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  4935. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  4936. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  4937. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  4938. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  4939. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  4940. /* Reserved */
  4941. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  4942. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  4943. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  4944. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  4945. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  4946. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  4947. /* Control Wrapper */
  4948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  4949. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  4950. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  4951. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  4952. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  4953. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  4954. /* Block Ack Request */
  4955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  4956. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  4957. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  4958. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  4959. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  4960. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  4961. /* Block Ack*/
  4962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  4963. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  4964. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  4965. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  4966. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  4967. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  4968. /* PS-POLL */
  4969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  4970. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  4971. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  4972. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  4973. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  4974. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  4975. /* RTS */
  4976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  4977. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  4978. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  4979. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  4980. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  4981. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  4982. /* CTS */
  4983. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  4984. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  4985. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  4986. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  4987. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  4988. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  4989. /* ACK */
  4990. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  4991. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  4992. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  4993. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  4994. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  4995. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  4996. /* CF-END */
  4997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  4998. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  4999. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  5000. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  5001. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  5002. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  5003. /* CF-END + CF-ACK */
  5004. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  5005. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  5006. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  5007. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  5008. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  5009. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  5010. /* Multicast data */
  5011. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  5012. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  5013. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  5014. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  5015. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  5016. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  5017. /* Unicast data */
  5018. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  5019. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  5020. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  5021. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  5022. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  5023. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  5024. /* NULL data */
  5025. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  5026. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  5027. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  5028. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  5029. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  5030. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  5031. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  5032. do { \
  5033. HTT_CHECK_SET_VAL(httsym, value); \
  5034. (word) |= (value) << httsym##_S; \
  5035. } while (0)
  5036. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  5037. (((word) & httsym##_M) >> httsym##_S)
  5038. #define htt_rx_ring_pkt_enable_subtype_set( \
  5039. word, flag, mode, type, subtype, val) \
  5040. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  5041. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  5042. #define htt_rx_ring_pkt_enable_subtype_get( \
  5043. word, flag, mode, type, subtype) \
  5044. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  5045. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  5046. /* Definition to filter in TLVs */
  5047. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  5048. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  5049. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  5050. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  5051. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  5052. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  5053. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  5054. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  5055. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  5056. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  5057. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  5058. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  5059. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  5060. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  5061. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  5062. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  5063. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  5064. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  5065. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  5066. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  5067. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  5068. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  5069. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  5070. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  5071. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  5072. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  5073. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  5074. do { \
  5075. HTT_CHECK_SET_VAL(httsym, enable); \
  5076. (word) |= (enable) << httsym##_S; \
  5077. } while (0)
  5078. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  5079. (((word) & httsym##_M) >> httsym##_S)
  5080. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  5081. HTT_RX_RING_TLV_ENABLE_SET( \
  5082. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  5083. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  5084. HTT_RX_RING_TLV_ENABLE_GET( \
  5085. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  5086. /**
  5087. * @brief host --> target Receive Flow Steering configuration message definition
  5088. *
  5089. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  5090. *
  5091. * host --> target Receive Flow Steering configuration message definition.
  5092. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  5093. * The reason for this is we want RFS to be configured and ready before MAC
  5094. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  5095. *
  5096. * |31 24|23 16|15 9|8|7 0|
  5097. * |----------------+----------------+----------------+----------------|
  5098. * | reserved |E| msg type |
  5099. * |-------------------------------------------------------------------|
  5100. * Where E = RFS enable flag
  5101. *
  5102. * The RFS_CONFIG message consists of a single 4-byte word.
  5103. *
  5104. * Header fields:
  5105. * - MSG_TYPE
  5106. * Bits 7:0
  5107. * Purpose: identifies this as a RFS config msg
  5108. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  5109. * - RFS_CONFIG
  5110. * Bit 8
  5111. * Purpose: Tells target whether to enable (1) or disable (0)
  5112. * flow steering feature when sending rx indication messages to host
  5113. */
  5114. #define HTT_H2T_RFS_CONFIG_M 0x100
  5115. #define HTT_H2T_RFS_CONFIG_S 8
  5116. #define HTT_RX_RFS_CONFIG_GET(_var) \
  5117. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  5118. HTT_H2T_RFS_CONFIG_S)
  5119. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  5120. do { \
  5121. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  5122. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  5123. } while (0)
  5124. #define HTT_RFS_CFG_REQ_BYTES 4
  5125. /**
  5126. * @brief host -> target FW extended statistics retrieve
  5127. *
  5128. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  5129. *
  5130. * @details
  5131. * The following field definitions describe the format of the HTT host
  5132. * to target FW extended stats retrieve message.
  5133. * The message specifies the type of stats the host wants to retrieve.
  5134. *
  5135. * |31 24|23 16|15 8|7 0|
  5136. * |-----------------------------------------------------------|
  5137. * | reserved | stats type | pdev_mask | msg type |
  5138. * |-----------------------------------------------------------|
  5139. * | config param [0] |
  5140. * |-----------------------------------------------------------|
  5141. * | config param [1] |
  5142. * |-----------------------------------------------------------|
  5143. * | config param [2] |
  5144. * |-----------------------------------------------------------|
  5145. * | config param [3] |
  5146. * |-----------------------------------------------------------|
  5147. * | reserved |
  5148. * |-----------------------------------------------------------|
  5149. * | cookie LSBs |
  5150. * |-----------------------------------------------------------|
  5151. * | cookie MSBs |
  5152. * |-----------------------------------------------------------|
  5153. * Header fields:
  5154. * - MSG_TYPE
  5155. * Bits 7:0
  5156. * Purpose: identifies this is a extended stats upload request message
  5157. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  5158. * - PDEV_MASK
  5159. * Bits 8:15
  5160. * Purpose: identifies the mask of PDEVs to retrieve stats from
  5161. * Value: This is a overloaded field, refer to usage and interpretation of
  5162. * PDEV in interface document.
  5163. * Bit 8 : Reserved for SOC stats
  5164. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  5165. * Indicates MACID_MASK in DBS
  5166. * - STATS_TYPE
  5167. * Bits 23:16
  5168. * Purpose: identifies which FW statistics to upload
  5169. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  5170. * - Reserved
  5171. * Bits 31:24
  5172. * - CONFIG_PARAM [0]
  5173. * Bits 31:0
  5174. * Purpose: give an opaque configuration value to the specified stats type
  5175. * Value: stats-type specific configuration value
  5176. * Refer to htt_stats.h for interpretation for each stats sub_type
  5177. * - CONFIG_PARAM [1]
  5178. * Bits 31:0
  5179. * Purpose: give an opaque configuration value to the specified stats type
  5180. * Value: stats-type specific configuration value
  5181. * Refer to htt_stats.h for interpretation for each stats sub_type
  5182. * - CONFIG_PARAM [2]
  5183. * Bits 31:0
  5184. * Purpose: give an opaque configuration value to the specified stats type
  5185. * Value: stats-type specific configuration value
  5186. * Refer to htt_stats.h for interpretation for each stats sub_type
  5187. * - CONFIG_PARAM [3]
  5188. * Bits 31:0
  5189. * Purpose: give an opaque configuration value to the specified stats type
  5190. * Value: stats-type specific configuration value
  5191. * Refer to htt_stats.h for interpretation for each stats sub_type
  5192. * - Reserved [31:0] for future use.
  5193. * - COOKIE_LSBS
  5194. * Bits 31:0
  5195. * Purpose: Provide a mechanism to match a target->host stats confirmation
  5196. * message with its preceding host->target stats request message.
  5197. * Value: LSBs of the opaque cookie specified by the host-side requestor
  5198. * - COOKIE_MSBS
  5199. * Bits 31:0
  5200. * Purpose: Provide a mechanism to match a target->host stats confirmation
  5201. * message with its preceding host->target stats request message.
  5202. * Value: MSBs of the opaque cookie specified by the host-side requestor
  5203. */
  5204. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  5205. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  5206. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  5207. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  5208. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  5209. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  5210. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  5211. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  5212. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  5213. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  5214. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  5215. do { \
  5216. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  5217. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  5218. } while (0)
  5219. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  5220. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  5221. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  5222. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  5223. do { \
  5224. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  5225. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  5226. } while (0)
  5227. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  5228. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  5229. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  5230. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  5231. do { \
  5232. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  5233. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  5234. } while (0)
  5235. /**
  5236. * @brief host -> target FW PPDU_STATS request message
  5237. *
  5238. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  5239. *
  5240. * @details
  5241. * The following field definitions describe the format of the HTT host
  5242. * to target FW for PPDU_STATS_CFG msg.
  5243. * The message allows the host to configure the PPDU_STATS_IND messages
  5244. * produced by the target.
  5245. *
  5246. * |31 24|23 16|15 8|7 0|
  5247. * |-----------------------------------------------------------|
  5248. * | REQ bit mask | pdev_mask | msg type |
  5249. * |-----------------------------------------------------------|
  5250. * Header fields:
  5251. * - MSG_TYPE
  5252. * Bits 7:0
  5253. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  5254. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  5255. * - PDEV_MASK
  5256. * Bits 8:15
  5257. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  5258. * Value: This is a overloaded field, refer to usage and interpretation of
  5259. * PDEV in interface document.
  5260. * Bit 8 : Reserved for SOC stats
  5261. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  5262. * Indicates MACID_MASK in DBS
  5263. * - REQ_TLV_BIT_MASK
  5264. * Bits 16:31
  5265. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  5266. * needs to be included in the target's PPDU_STATS_IND messages.
  5267. * Value: refer htt_ppdu_stats_tlv_tag_t
  5268. *
  5269. */
  5270. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  5271. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  5272. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  5273. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  5274. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  5275. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  5276. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  5277. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  5278. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  5279. do { \
  5280. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  5281. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  5282. } while (0)
  5283. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  5284. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  5285. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  5286. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  5287. do { \
  5288. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  5289. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  5290. } while (0)
  5291. /**
  5292. * @brief Host-->target HTT RX FSE setup message
  5293. *
  5294. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  5295. *
  5296. * @details
  5297. * Through this message, the host will provide details of the flow tables
  5298. * in host DDR along with hash keys.
  5299. * This message can be sent per SOC or per PDEV, which is differentiated
  5300. * by pdev id values.
  5301. * The host will allocate flow search table and sends table size,
  5302. * physical DMA address of flow table, and hash keys to firmware to
  5303. * program into the RXOLE FSE HW block.
  5304. *
  5305. * The following field definitions describe the format of the RX FSE setup
  5306. * message sent from the host to target
  5307. *
  5308. * Header fields:
  5309. * dword0 - b'7:0 - msg_type: This will be set to
  5310. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  5311. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5312. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  5313. * pdev's LMAC ring.
  5314. * b'31:16 - reserved : Reserved for future use
  5315. * dword1 - b'19:0 - number of records: This field indicates the number of
  5316. * entries in the flow table. For example: 8k number of
  5317. * records is equivalent to
  5318. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  5319. * b'27:20 - max search: This field specifies the skid length to FSE
  5320. * parser HW module whenever match is not found at the
  5321. * exact index pointed by hash.
  5322. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  5323. * Refer htt_ip_da_sa_prefix below for more details.
  5324. * b'31:30 - reserved: Reserved for future use
  5325. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  5326. * table allocated by host in DDR
  5327. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  5328. * table allocated by host in DDR
  5329. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  5330. * entry hashing
  5331. *
  5332. *
  5333. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  5334. * |---------------------------------------------------------------|
  5335. * | reserved | pdev_id | MSG_TYPE |
  5336. * |---------------------------------------------------------------|
  5337. * |resvd|IPDSA| max_search | Number of records |
  5338. * |---------------------------------------------------------------|
  5339. * | base address lo |
  5340. * |---------------------------------------------------------------|
  5341. * | base address high |
  5342. * |---------------------------------------------------------------|
  5343. * | toeplitz key 31_0 |
  5344. * |---------------------------------------------------------------|
  5345. * | toeplitz key 63_32 |
  5346. * |---------------------------------------------------------------|
  5347. * | toeplitz key 95_64 |
  5348. * |---------------------------------------------------------------|
  5349. * | toeplitz key 127_96 |
  5350. * |---------------------------------------------------------------|
  5351. * | toeplitz key 159_128 |
  5352. * |---------------------------------------------------------------|
  5353. * | toeplitz key 191_160 |
  5354. * |---------------------------------------------------------------|
  5355. * | toeplitz key 223_192 |
  5356. * |---------------------------------------------------------------|
  5357. * | toeplitz key 255_224 |
  5358. * |---------------------------------------------------------------|
  5359. * | toeplitz key 287_256 |
  5360. * |---------------------------------------------------------------|
  5361. * | reserved | toeplitz key 314_288(26:0 bits) |
  5362. * |---------------------------------------------------------------|
  5363. * where:
  5364. * IPDSA = ip_da_sa
  5365. */
  5366. /**
  5367. * @brief: htt_ip_da_sa_prefix
  5368. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  5369. * IPv6 addresses beginning with 0x20010db8 are reserved for
  5370. * documentation per RFC3849
  5371. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  5372. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  5373. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  5374. */
  5375. enum htt_ip_da_sa_prefix {
  5376. HTT_RX_IPV6_20010db8,
  5377. HTT_RX_IPV4_MAPPED_IPV6,
  5378. HTT_RX_IPV4_COMPATIBLE_IPV6,
  5379. HTT_RX_IPV6_64FF9B,
  5380. };
  5381. /**
  5382. * @brief Host-->target HTT RX FISA configure and enable
  5383. *
  5384. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  5385. *
  5386. * @details
  5387. * The host will send this command down to configure and enable the FISA
  5388. * operational params.
  5389. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  5390. * register.
  5391. * Should configure both the MACs.
  5392. *
  5393. * dword0 - b'7:0 - msg_type:
  5394. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  5395. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5396. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  5397. * pdev's LMAC ring.
  5398. * b'31:16 - reserved : Reserved for future use
  5399. *
  5400. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  5401. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  5402. * packets. 1 flow search will be skipped
  5403. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  5404. * tcp,udp packets
  5405. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  5406. * calculation
  5407. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  5408. * calculation
  5409. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  5410. * calculation
  5411. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  5412. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  5413. * length
  5414. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  5415. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  5416. * length
  5417. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  5418. * num jump
  5419. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  5420. * num jump
  5421. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  5422. * data type switch has happend for MPDU Sequence num jump
  5423. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  5424. * for MPDU Sequence num jump
  5425. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  5426. * for decrypt errors
  5427. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  5428. * while aggregating a msdu
  5429. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  5430. * The aggregation is done until (number of MSDUs aggregated
  5431. * < LIMIT + 1)
  5432. * b'31:18 - Reserved
  5433. *
  5434. * fisa_control_value - 32bit value FW can write to register
  5435. *
  5436. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  5437. * Threshold value for FISA timeout (units are microseconds).
  5438. * When the global timestamp exceeds this threshold, FISA
  5439. * aggregation will be restarted.
  5440. * A value of 0 means timeout is disabled.
  5441. * Compare the threshold register with timestamp field in
  5442. * flow entry to generate timeout for the flow.
  5443. *
  5444. * |31 18 |17 16|15 8|7 0|
  5445. * |-------------------------------------------------------------|
  5446. * | reserved | pdev_mask | msg type |
  5447. * |-------------------------------------------------------------|
  5448. * | reserved | FISA_CTRL |
  5449. * |-------------------------------------------------------------|
  5450. * | FISA_TIMEOUT_THRESH |
  5451. * |-------------------------------------------------------------|
  5452. */
  5453. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  5454. A_UINT32 msg_type:8,
  5455. pdev_id:8,
  5456. reserved0:16;
  5457. /**
  5458. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  5459. * [17:0]
  5460. */
  5461. union {
  5462. /*
  5463. * fisa_control_bits structure is deprecated.
  5464. * Please use fisa_control_bits_v2 going forward.
  5465. */
  5466. struct {
  5467. A_UINT32 fisa_enable: 1,
  5468. ipsec_skip_search: 1,
  5469. nontcp_skip_search: 1,
  5470. add_ipv4_fixed_hdr_len: 1,
  5471. add_ipv6_fixed_hdr_len: 1,
  5472. add_tcp_fixed_hdr_len: 1,
  5473. add_udp_hdr_len: 1,
  5474. chksum_cum_ip_len_en: 1,
  5475. disable_tid_check: 1,
  5476. disable_ta_check: 1,
  5477. disable_qos_check: 1,
  5478. disable_raw_check: 1,
  5479. disable_decrypt_err_check: 1,
  5480. disable_msdu_drop_check: 1,
  5481. fisa_aggr_limit: 4,
  5482. reserved: 14;
  5483. } fisa_control_bits;
  5484. struct {
  5485. A_UINT32 fisa_enable: 1,
  5486. fisa_aggr_limit: 4,
  5487. reserved: 27;
  5488. } fisa_control_bits_v2;
  5489. A_UINT32 fisa_control_value;
  5490. } u_fisa_control;
  5491. /**
  5492. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  5493. * timeout threshold for aggregation. Unit in usec.
  5494. * [31:0]
  5495. */
  5496. A_UINT32 fisa_timeout_threshold;
  5497. } POSTPACK;
  5498. /* DWord 0: pdev-ID */
  5499. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  5500. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  5501. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  5502. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  5503. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  5504. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  5505. do { \
  5506. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  5507. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  5508. } while (0)
  5509. /* Dword 1: fisa_control_value fisa config */
  5510. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  5511. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  5512. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  5513. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  5514. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  5515. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  5516. do { \
  5517. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  5518. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  5519. } while (0)
  5520. /* Dword 1: fisa_control_value ipsec_skip_search */
  5521. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  5522. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  5523. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  5524. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  5525. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  5526. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  5527. do { \
  5528. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  5529. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  5530. } while (0)
  5531. /* Dword 1: fisa_control_value non_tcp_skip_search */
  5532. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  5533. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  5534. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  5535. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  5536. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  5537. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  5538. do { \
  5539. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  5540. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  5541. } while (0)
  5542. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  5543. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  5544. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  5545. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  5546. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  5547. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  5548. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  5549. do { \
  5550. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  5551. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  5552. } while (0)
  5553. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  5554. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  5555. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  5556. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  5557. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  5558. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  5559. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  5560. do { \
  5561. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  5562. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  5563. } while (0)
  5564. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  5565. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  5566. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  5567. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  5568. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  5569. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  5570. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  5571. do { \
  5572. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  5573. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  5574. } while (0)
  5575. /* Dword 1: fisa_control_value add_udp_hdr_len */
  5576. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  5577. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  5578. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  5579. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  5580. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  5581. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  5582. do { \
  5583. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  5584. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  5585. } while (0)
  5586. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  5587. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  5588. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  5589. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  5590. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  5591. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  5592. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  5593. do { \
  5594. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  5595. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  5596. } while (0)
  5597. /* Dword 1: fisa_control_value disable_tid_check */
  5598. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  5599. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  5600. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  5601. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  5602. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  5603. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  5604. do { \
  5605. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  5606. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  5607. } while (0)
  5608. /* Dword 1: fisa_control_value disable_ta_check */
  5609. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  5610. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  5611. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  5612. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  5613. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  5614. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  5615. do { \
  5616. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  5617. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  5618. } while (0)
  5619. /* Dword 1: fisa_control_value disable_qos_check */
  5620. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  5621. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  5622. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  5623. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  5624. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  5625. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  5626. do { \
  5627. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  5628. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  5629. } while (0)
  5630. /* Dword 1: fisa_control_value disable_raw_check */
  5631. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  5632. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  5633. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  5634. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  5635. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  5636. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  5637. do { \
  5638. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  5639. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  5640. } while (0)
  5641. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  5642. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  5643. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  5644. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  5645. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  5646. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  5647. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  5648. do { \
  5649. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  5650. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  5651. } while (0)
  5652. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  5653. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  5654. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  5655. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  5656. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  5657. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  5658. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  5659. do { \
  5660. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  5661. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  5662. } while (0)
  5663. /* Dword 1: fisa_control_value fisa_aggr_limit */
  5664. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  5665. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  5666. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  5667. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  5668. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  5669. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  5670. do { \
  5671. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  5672. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  5673. } while (0)
  5674. /* Dword 1: fisa_control_value fisa config */
  5675. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  5676. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  5677. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  5678. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  5679. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  5680. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  5681. do { \
  5682. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  5683. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  5684. } while (0)
  5685. /* Dword 1: fisa_control_value fisa_aggr_limit */
  5686. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000001e
  5687. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  5688. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  5689. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  5690. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  5691. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  5692. do { \
  5693. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  5694. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  5695. } while (0)
  5696. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  5697. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  5698. pdev_id:8,
  5699. reserved0:16;
  5700. A_UINT32 num_records:20,
  5701. max_search:8,
  5702. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  5703. reserved1:2;
  5704. A_UINT32 base_addr_lo;
  5705. A_UINT32 base_addr_hi;
  5706. A_UINT32 toeplitz31_0;
  5707. A_UINT32 toeplitz63_32;
  5708. A_UINT32 toeplitz95_64;
  5709. A_UINT32 toeplitz127_96;
  5710. A_UINT32 toeplitz159_128;
  5711. A_UINT32 toeplitz191_160;
  5712. A_UINT32 toeplitz223_192;
  5713. A_UINT32 toeplitz255_224;
  5714. A_UINT32 toeplitz287_256;
  5715. A_UINT32 toeplitz314_288:27,
  5716. reserved2:5;
  5717. } POSTPACK;
  5718. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  5719. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  5720. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  5721. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  5722. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  5723. /* DWORD 0: Pdev ID */
  5724. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  5725. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  5726. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  5727. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  5728. HTT_RX_FSE_SETUP_PDEV_ID_S)
  5729. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  5730. do { \
  5731. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  5732. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  5733. } while (0)
  5734. /* DWORD 1:num of records */
  5735. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  5736. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  5737. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  5738. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  5739. HTT_RX_FSE_SETUP_NUM_REC_S)
  5740. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  5741. do { \
  5742. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  5743. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  5744. } while (0)
  5745. /* DWORD 1:max_search */
  5746. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  5747. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  5748. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  5749. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  5750. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  5751. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  5752. do { \
  5753. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  5754. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  5755. } while (0)
  5756. /* DWORD 1:ip_da_sa prefix */
  5757. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  5758. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  5759. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  5760. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  5761. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  5762. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  5763. do { \
  5764. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  5765. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  5766. } while (0)
  5767. /* DWORD 2: Base Address LO */
  5768. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  5769. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  5770. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  5771. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  5772. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  5773. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  5774. do { \
  5775. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  5776. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  5777. } while (0)
  5778. /* DWORD 3: Base Address High */
  5779. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  5780. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  5781. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  5782. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  5783. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  5784. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  5785. do { \
  5786. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  5787. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  5788. } while (0)
  5789. /* DWORD 4-12: Hash Value */
  5790. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  5791. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  5792. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  5793. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  5794. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  5795. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  5796. do { \
  5797. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  5798. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  5799. } while (0)
  5800. /* DWORD 13: Hash Value 314:288 bits */
  5801. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  5802. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  5803. HTT_RX_FSE_SETUP_HASH_314_288_S)
  5804. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  5805. do { \
  5806. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  5807. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  5808. } while (0)
  5809. /**
  5810. * @brief Host-->target HTT RX FSE operation message
  5811. *
  5812. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  5813. *
  5814. * @details
  5815. * The host will send this Flow Search Engine (FSE) operation message for
  5816. * every flow add/delete operation.
  5817. * The FSE operation includes FSE full cache invalidation or individual entry
  5818. * invalidation.
  5819. * This message can be sent per SOC or per PDEV which is differentiated
  5820. * by pdev id values.
  5821. *
  5822. * |31 16|15 8|7 1|0|
  5823. * |-------------------------------------------------------------|
  5824. * | reserved | pdev_id | MSG_TYPE |
  5825. * |-------------------------------------------------------------|
  5826. * | reserved | operation |I|
  5827. * |-------------------------------------------------------------|
  5828. * | ip_src_addr_31_0 |
  5829. * |-------------------------------------------------------------|
  5830. * | ip_src_addr_63_32 |
  5831. * |-------------------------------------------------------------|
  5832. * | ip_src_addr_95_64 |
  5833. * |-------------------------------------------------------------|
  5834. * | ip_src_addr_127_96 |
  5835. * |-------------------------------------------------------------|
  5836. * | ip_dst_addr_31_0 |
  5837. * |-------------------------------------------------------------|
  5838. * | ip_dst_addr_63_32 |
  5839. * |-------------------------------------------------------------|
  5840. * | ip_dst_addr_95_64 |
  5841. * |-------------------------------------------------------------|
  5842. * | ip_dst_addr_127_96 |
  5843. * |-------------------------------------------------------------|
  5844. * | l4_dst_port | l4_src_port |
  5845. * | (32-bit SPI incase of IPsec) |
  5846. * |-------------------------------------------------------------|
  5847. * | reserved | l4_proto |
  5848. * |-------------------------------------------------------------|
  5849. *
  5850. * where I is 1-bit ipsec_valid.
  5851. *
  5852. * The following field definitions describe the format of the RX FSE operation
  5853. * message sent from the host to target for every add/delete flow entry to flow
  5854. * table.
  5855. *
  5856. * Header fields:
  5857. * dword0 - b'7:0 - msg_type: This will be set to
  5858. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  5859. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5860. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  5861. * specified pdev's LMAC ring.
  5862. * b'31:16 - reserved : Reserved for future use
  5863. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  5864. * (Internet Protocol Security).
  5865. * IPsec describes the framework for providing security at
  5866. * IP layer. IPsec is defined for both versions of IP:
  5867. * IPV4 and IPV6.
  5868. * Please refer to htt_rx_flow_proto enumeration below for
  5869. * more info.
  5870. * ipsec_valid = 1 for IPSEC packets
  5871. * ipsec_valid = 0 for IP Packets
  5872. * b'7:1 - operation: This indicates types of FSE operation.
  5873. * Refer to htt_rx_fse_operation enumeration:
  5874. * 0 - No Cache Invalidation required
  5875. * 1 - Cache invalidate only one entry given by IP
  5876. * src/dest address at DWORD[2:9]
  5877. * 2 - Complete FSE Cache Invalidation
  5878. * 3 - FSE Disable
  5879. * 4 - FSE Enable
  5880. * b'31:8 - reserved: Reserved for future use
  5881. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  5882. * for per flow addition/deletion
  5883. * For IPV4 src/dest addresses, the first A_UINT32 is used
  5884. * and the subsequent 3 A_UINT32 will be padding bytes.
  5885. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  5886. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  5887. * from 0 to 65535 but only 0 to 1023 are designated as
  5888. * well-known ports. Refer to [RFC1700] for more details.
  5889. * This field is valid only if
  5890. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  5891. * - L4 dest port (31:16): 16-bit Destination Port numbers
  5892. * range from 0 to 65535 but only 0 to 1023 are designated
  5893. * as well-known ports. Refer to [RFC1700] for more details.
  5894. * This field is valid only if
  5895. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  5896. * - SPI (31:0): Security Parameters Index is an
  5897. * identification tag added to the header while using IPsec
  5898. * for tunneling the IP traffici.
  5899. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  5900. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  5901. * Assigned Internet Protocol Numbers.
  5902. * l4_proto numbers for standard protocol like UDP/TCP
  5903. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  5904. * l4_proto = 17 for UDP etc.
  5905. * b'31:8 - reserved: Reserved for future use.
  5906. *
  5907. */
  5908. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  5909. A_UINT32 msg_type:8,
  5910. pdev_id:8,
  5911. reserved0:16;
  5912. A_UINT32 ipsec_valid:1,
  5913. operation:7,
  5914. reserved1:24;
  5915. A_UINT32 ip_src_addr_31_0;
  5916. A_UINT32 ip_src_addr_63_32;
  5917. A_UINT32 ip_src_addr_95_64;
  5918. A_UINT32 ip_src_addr_127_96;
  5919. A_UINT32 ip_dest_addr_31_0;
  5920. A_UINT32 ip_dest_addr_63_32;
  5921. A_UINT32 ip_dest_addr_95_64;
  5922. A_UINT32 ip_dest_addr_127_96;
  5923. union {
  5924. A_UINT32 spi;
  5925. struct {
  5926. A_UINT32 l4_src_port:16,
  5927. l4_dest_port:16;
  5928. } ip;
  5929. } u;
  5930. A_UINT32 l4_proto:8,
  5931. reserved:24;
  5932. } POSTPACK;
  5933. /**
  5934. * @brief Host-->target HTT RX Full monitor mode register configuration message
  5935. *
  5936. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  5937. *
  5938. * @details
  5939. * The host will send this Full monitor mode register configuration message.
  5940. * This message can be sent per SOC or per PDEV which is differentiated
  5941. * by pdev id values.
  5942. *
  5943. * |31 16|15 11|10 8|7 3|2|1|0|
  5944. * |-------------------------------------------------------------|
  5945. * | reserved | pdev_id | MSG_TYPE |
  5946. * |-------------------------------------------------------------|
  5947. * | reserved |Release Ring |N|Z|E|
  5948. * |-------------------------------------------------------------|
  5949. *
  5950. * where E is 1-bit full monitor mode enable/disable.
  5951. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  5952. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  5953. *
  5954. * The following field definitions describe the format of the full monitor
  5955. * mode configuration message sent from the host to target for each pdev.
  5956. *
  5957. * Header fields:
  5958. * dword0 - b'7:0 - msg_type: This will be set to
  5959. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  5960. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5961. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  5962. * specified pdev's LMAC ring.
  5963. * b'31:16 - reserved : Reserved for future use.
  5964. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  5965. * monitor mode rxdma register is to be enabled or disabled.
  5966. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  5967. * additional descriptors at ppdu end for zero mpdus
  5968. * enabled or disabled.
  5969. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  5970. * additional descriptors at ppdu end for non zero mpdus
  5971. * enabled or disabled.
  5972. * b'10:3 - release_ring: This indicates the destination ring
  5973. * selection for the descriptor at the end of PPDU
  5974. * 0 - REO ring select
  5975. * 1 - FW ring select
  5976. * 2 - SW ring select
  5977. * 3 - Release ring select
  5978. * Refer to htt_rx_full_mon_release_ring.
  5979. * b'31:11 - reserved for future use
  5980. */
  5981. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  5982. A_UINT32 msg_type:8,
  5983. pdev_id:8,
  5984. reserved0:16;
  5985. A_UINT32 full_monitor_mode_enable:1,
  5986. addnl_descs_zero_mpdus_end:1,
  5987. addnl_descs_non_zero_mpdus_end:1,
  5988. release_ring:8,
  5989. reserved1:21;
  5990. } POSTPACK;
  5991. /**
  5992. * Enumeration for full monitor mode destination ring select
  5993. * 0 - REO destination ring select
  5994. * 1 - FW destination ring select
  5995. * 2 - SW destination ring select
  5996. * 3 - Release destination ring select
  5997. */
  5998. enum htt_rx_full_mon_release_ring {
  5999. HTT_RX_MON_RING_REO,
  6000. HTT_RX_MON_RING_FW,
  6001. HTT_RX_MON_RING_SW,
  6002. HTT_RX_MON_RING_RELEASE,
  6003. };
  6004. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  6005. /* DWORD 0: Pdev ID */
  6006. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  6007. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  6008. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  6009. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  6010. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  6011. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  6012. do { \
  6013. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  6014. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  6015. } while (0)
  6016. /* DWORD 1:ENABLE */
  6017. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  6018. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  6019. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  6020. do { \
  6021. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  6022. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  6023. } while (0)
  6024. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  6025. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  6026. /* DWORD 1:ZERO_MPDU */
  6027. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  6028. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  6029. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  6030. do { \
  6031. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  6032. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  6033. } while (0)
  6034. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  6035. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  6036. /* DWORD 1:NON_ZERO_MPDU */
  6037. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  6038. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  6039. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  6040. do { \
  6041. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  6042. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  6043. } while (0)
  6044. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  6045. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  6046. /* DWORD 1:RELEASE_RINGS */
  6047. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  6048. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  6049. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  6050. do { \
  6051. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  6052. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  6053. } while (0)
  6054. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  6055. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  6056. /**
  6057. * Enumeration for IP Protocol or IPSEC Protocol
  6058. * IPsec describes the framework for providing security at IP layer.
  6059. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  6060. */
  6061. enum htt_rx_flow_proto {
  6062. HTT_RX_FLOW_IP_PROTO,
  6063. HTT_RX_FLOW_IPSEC_PROTO,
  6064. };
  6065. /**
  6066. * Enumeration for FSE Cache Invalidation
  6067. * 0 - No Cache Invalidation required
  6068. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  6069. * 2 - Complete FSE Cache Invalidation
  6070. * 3 - FSE Disable
  6071. * 4 - FSE Enable
  6072. */
  6073. enum htt_rx_fse_operation {
  6074. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  6075. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  6076. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  6077. HTT_RX_FSE_DISABLE,
  6078. HTT_RX_FSE_ENABLE,
  6079. };
  6080. /* DWORD 0: Pdev ID */
  6081. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  6082. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  6083. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  6084. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  6085. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  6086. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  6087. do { \
  6088. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  6089. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  6090. } while (0)
  6091. /* DWORD 1:IP PROTO or IPSEC */
  6092. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  6093. #define HTT_RX_FSE_IPSEC_VALID_S 0
  6094. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  6095. do { \
  6096. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  6097. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  6098. } while (0)
  6099. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  6100. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  6101. /* DWORD 1:FSE Operation */
  6102. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  6103. #define HTT_RX_FSE_OPERATION_S 1
  6104. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  6105. do { \
  6106. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  6107. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  6108. } while (0)
  6109. #define HTT_RX_FSE_OPERATION_GET(word) \
  6110. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  6111. /* DWORD 2-9:IP Address */
  6112. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  6113. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  6114. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  6115. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  6116. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  6117. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  6118. do { \
  6119. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  6120. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  6121. } while (0)
  6122. /* DWORD 10:Source Port Number */
  6123. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  6124. #define HTT_RX_FSE_SOURCEPORT_S 0
  6125. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  6126. do { \
  6127. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  6128. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  6129. } while (0)
  6130. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  6131. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  6132. /* DWORD 11:Destination Port Number */
  6133. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  6134. #define HTT_RX_FSE_DESTPORT_S 16
  6135. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  6136. do { \
  6137. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  6138. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  6139. } while (0)
  6140. #define HTT_RX_FSE_DESTPORT_GET(word) \
  6141. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  6142. /* DWORD 10-11:SPI (In case of IPSEC) */
  6143. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  6144. #define HTT_RX_FSE_OPERATION_SPI_S 0
  6145. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  6146. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  6147. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  6148. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  6149. do { \
  6150. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  6151. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  6152. } while (0)
  6153. /* DWORD 12:L4 PROTO */
  6154. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  6155. #define HTT_RX_FSE_L4_PROTO_S 0
  6156. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  6157. do { \
  6158. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  6159. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  6160. } while (0)
  6161. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  6162. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  6163. /**
  6164. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  6165. *
  6166. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  6167. *
  6168. * |31 24|23 |15 8|7 2|1|0|
  6169. * |----------------+----------------+----------------+----------------|
  6170. * | reserved | pdev_id | msg_type |
  6171. * |---------------------------------+----------------+----------------|
  6172. * | reserved |E|F|
  6173. * |---------------------------------+----------------+----------------|
  6174. * Where E = Configure the target to provide the 3-tuple hash value in
  6175. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  6176. * F = Configure the target to provide the 3-tuple hash value in
  6177. * flow_id_toeplitz field of rx_msdu_start tlv
  6178. *
  6179. * The following field definitions describe the format of the 3 tuple hash value
  6180. * message sent from the host to target as part of initialization sequence.
  6181. *
  6182. * Header fields:
  6183. * dword0 - b'7:0 - msg_type: This will be set to
  6184. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  6185. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  6186. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  6187. * specified pdev's LMAC ring.
  6188. * b'31:16 - reserved : Reserved for future use
  6189. * dword1 - b'0 - flow_id_toeplitz_field_enable
  6190. * b'1 - toeplitz_hash_2_or_4_field_enable
  6191. * b'31:2 - reserved : Reserved for future use
  6192. * ---------+------+----------------------------------------------------------
  6193. * bit1 | bit0 | Functionality
  6194. * ---------+------+----------------------------------------------------------
  6195. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  6196. * | | in flow_id_toeplitz field
  6197. * ---------+------+----------------------------------------------------------
  6198. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  6199. * | | in toeplitz_hash_2_or_4 field
  6200. * ---------+------+----------------------------------------------------------
  6201. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  6202. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  6203. * ---------+------+----------------------------------------------------------
  6204. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  6205. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  6206. * | | toeplitz_hash_2_or_4 field
  6207. *----------------------------------------------------------------------------
  6208. */
  6209. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  6210. A_UINT32 msg_type :8,
  6211. pdev_id :8,
  6212. reserved0 :16;
  6213. A_UINT32 flow_id_toeplitz_field_enable :1,
  6214. toeplitz_hash_2_or_4_field_enable :1,
  6215. reserved1 :30;
  6216. } POSTPACK;
  6217. /* DWORD0 : pdev_id configuration Macros */
  6218. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  6219. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  6220. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  6221. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  6222. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  6223. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  6224. do { \
  6225. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  6226. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  6227. } while (0)
  6228. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  6229. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  6230. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  6231. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  6232. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  6233. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  6234. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  6235. do { \
  6236. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  6237. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  6238. } while (0)
  6239. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  6240. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  6241. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  6242. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  6243. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  6244. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  6245. do { \
  6246. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  6247. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  6248. } while (0)
  6249. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  6250. /**
  6251. * @brief host --> target Host PA Address Size
  6252. *
  6253. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  6254. *
  6255. * @details
  6256. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  6257. * provide the physical start address and size of each of the memory
  6258. * areas within host DDR that the target FW may need to access.
  6259. *
  6260. * For example, the host can use this message to allow the target FW
  6261. * to set up access to the host's pools of TQM link descriptors.
  6262. * The message would appear as follows:
  6263. *
  6264. * |31 24|23 16|15 8|7 0|
  6265. * |----------------+----------------+----------------+----------------|
  6266. * | reserved | num_entries | msg_type |
  6267. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  6268. * | mem area 0 size |
  6269. * |----------------+----------------+----------------+----------------|
  6270. * | mem area 0 physical_address_lo |
  6271. * |----------------+----------------+----------------+----------------|
  6272. * | mem area 0 physical_address_hi |
  6273. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  6274. * | mem area 1 size |
  6275. * |----------------+----------------+----------------+----------------|
  6276. * | mem area 1 physical_address_lo |
  6277. * |----------------+----------------+----------------+----------------|
  6278. * | mem area 1 physical_address_hi |
  6279. * |----------------+----------------+----------------+----------------|
  6280. * ...
  6281. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  6282. * | mem area N size |
  6283. * |----------------+----------------+----------------+----------------|
  6284. * | mem area N physical_address_lo |
  6285. * |----------------+----------------+----------------+----------------|
  6286. * | mem area N physical_address_hi |
  6287. * |----------------+----------------+----------------+----------------|
  6288. *
  6289. * The message is interpreted as follows:
  6290. * dword0 - b'0:7 - msg_type: This will be set to
  6291. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  6292. * b'8:15 - number_entries: Indicated the number of host memory
  6293. * areas specified within the remainder of the message
  6294. * b'16:31 - reserved.
  6295. * dword1 - b'0:31 - memory area 0 size in bytes
  6296. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  6297. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  6298. * and similar for memory area 1 through memory area N.
  6299. */
  6300. PREPACK struct htt_h2t_host_paddr_size {
  6301. A_UINT32 msg_type: 8,
  6302. num_entries: 8,
  6303. reserved: 16;
  6304. } POSTPACK;
  6305. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  6306. A_UINT32 size;
  6307. A_UINT32 physical_address_lo;
  6308. A_UINT32 physical_address_hi;
  6309. } POSTPACK;
  6310. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  6311. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  6312. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  6313. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  6314. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  6315. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  6316. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  6317. do { \
  6318. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  6319. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  6320. } while (0)
  6321. /*=== target -> host messages ===============================================*/
  6322. enum htt_t2h_msg_type {
  6323. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  6324. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  6325. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  6326. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  6327. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  6328. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  6329. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  6330. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  6331. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  6332. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  6333. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  6334. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  6335. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  6336. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  6337. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  6338. /* only used for HL, add HTT MSG for HTT CREDIT update */
  6339. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  6340. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  6341. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  6342. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  6343. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  6344. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  6345. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  6346. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  6347. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  6348. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  6349. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  6350. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  6351. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  6352. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  6353. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  6354. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  6355. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  6356. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  6357. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  6358. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  6359. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  6360. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  6361. /* TX_OFFLOAD_DELIVER_IND:
  6362. * Forward the target's locally-generated packets to the host,
  6363. * to provide to the monitor mode interface.
  6364. */
  6365. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  6366. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  6367. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  6368. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  6369. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  6370. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  6371. HTT_T2H_MSG_TYPE_TEST,
  6372. /* keep this last */
  6373. HTT_T2H_NUM_MSGS
  6374. };
  6375. /*
  6376. * HTT target to host message type -
  6377. * stored in bits 7:0 of the first word of the message
  6378. */
  6379. #define HTT_T2H_MSG_TYPE_M 0xff
  6380. #define HTT_T2H_MSG_TYPE_S 0
  6381. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  6382. do { \
  6383. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  6384. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  6385. } while (0)
  6386. #define HTT_T2H_MSG_TYPE_GET(word) \
  6387. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  6388. /**
  6389. * @brief target -> host version number confirmation message definition
  6390. *
  6391. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  6392. *
  6393. * |31 24|23 16|15 8|7 0|
  6394. * |----------------+----------------+----------------+----------------|
  6395. * | reserved | major number | minor number | msg type |
  6396. * |-------------------------------------------------------------------|
  6397. * : option request TLV (optional) |
  6398. * :...................................................................:
  6399. *
  6400. * The VER_CONF message may consist of a single 4-byte word, or may be
  6401. * extended with TLVs that specify HTT options selected by the target.
  6402. * The following option TLVs may be appended to the VER_CONF message:
  6403. * - LL_BUS_ADDR_SIZE
  6404. * - HL_SUPPRESS_TX_COMPL_IND
  6405. * - MAX_TX_QUEUE_GROUPS
  6406. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  6407. * may be appended to the VER_CONF message (but only one TLV of each type).
  6408. *
  6409. * Header fields:
  6410. * - MSG_TYPE
  6411. * Bits 7:0
  6412. * Purpose: identifies this as a version number confirmation message
  6413. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  6414. * - VER_MINOR
  6415. * Bits 15:8
  6416. * Purpose: Specify the minor number of the HTT message library version
  6417. * in use by the target firmware.
  6418. * The minor number specifies the specific revision within a range
  6419. * of fundamentally compatible HTT message definition revisions.
  6420. * Compatible revisions involve adding new messages or perhaps
  6421. * adding new fields to existing messages, in a backwards-compatible
  6422. * manner.
  6423. * Incompatible revisions involve changing the message type values,
  6424. * or redefining existing messages.
  6425. * Value: minor number
  6426. * - VER_MAJOR
  6427. * Bits 15:8
  6428. * Purpose: Specify the major number of the HTT message library version
  6429. * in use by the target firmware.
  6430. * The major number specifies the family of minor revisions that are
  6431. * fundamentally compatible with each other, but not with prior or
  6432. * later families.
  6433. * Value: major number
  6434. */
  6435. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  6436. #define HTT_VER_CONF_MINOR_S 8
  6437. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  6438. #define HTT_VER_CONF_MAJOR_S 16
  6439. #define HTT_VER_CONF_MINOR_SET(word, value) \
  6440. do { \
  6441. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  6442. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  6443. } while (0)
  6444. #define HTT_VER_CONF_MINOR_GET(word) \
  6445. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  6446. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  6447. do { \
  6448. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  6449. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  6450. } while (0)
  6451. #define HTT_VER_CONF_MAJOR_GET(word) \
  6452. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  6453. #define HTT_VER_CONF_BYTES 4
  6454. /**
  6455. * @brief - target -> host HTT Rx In order indication message
  6456. *
  6457. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  6458. *
  6459. * @details
  6460. *
  6461. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  6462. * |----------------+-------------------+---------------------+---------------|
  6463. * | peer ID | P| F| O| ext TID | msg type |
  6464. * |--------------------------------------------------------------------------|
  6465. * | MSDU count | Reserved | vdev id |
  6466. * |--------------------------------------------------------------------------|
  6467. * | MSDU 0 bus address (bits 31:0) |
  6468. #if HTT_PADDR64
  6469. * | MSDU 0 bus address (bits 63:32) |
  6470. #endif
  6471. * |--------------------------------------------------------------------------|
  6472. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  6473. * |--------------------------------------------------------------------------|
  6474. * | MSDU 1 bus address (bits 31:0) |
  6475. #if HTT_PADDR64
  6476. * | MSDU 1 bus address (bits 63:32) |
  6477. #endif
  6478. * |--------------------------------------------------------------------------|
  6479. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  6480. * |--------------------------------------------------------------------------|
  6481. */
  6482. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  6483. *
  6484. * @details
  6485. * bits
  6486. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  6487. * |-----+----+-------+--------+--------+---------+---------+-----------|
  6488. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  6489. * | | frag | | | | fail |chksum fail|
  6490. * |-----+----+-------+--------+--------+---------+---------+-----------|
  6491. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  6492. */
  6493. struct htt_rx_in_ord_paddr_ind_hdr_t
  6494. {
  6495. A_UINT32 /* word 0 */
  6496. msg_type: 8,
  6497. ext_tid: 5,
  6498. offload: 1,
  6499. frag: 1,
  6500. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  6501. peer_id: 16;
  6502. A_UINT32 /* word 1 */
  6503. vap_id: 8,
  6504. /* NOTE:
  6505. * This reserved_1 field is not truly reserved - certain targets use
  6506. * this field internally to store debug information, and do not zero
  6507. * out the contents of the field before uploading the message to the
  6508. * host. Thus, any host-target communication supported by this field
  6509. * is limited to using values that are never used by the debug
  6510. * information stored by certain targets in the reserved_1 field.
  6511. * In particular, the targets in question don't use the value 0x3
  6512. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  6513. * so this previously-unused value within these bits is available to
  6514. * use as the host / target PKT_CAPTURE_MODE flag.
  6515. */
  6516. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  6517. /* if pkt_capture_mode == 0x3, host should
  6518. * send rx frames to monitor mode interface
  6519. */
  6520. msdu_cnt: 16;
  6521. };
  6522. struct htt_rx_in_ord_paddr_ind_msdu32_t
  6523. {
  6524. A_UINT32 dma_addr;
  6525. A_UINT32
  6526. length: 16,
  6527. fw_desc: 8,
  6528. msdu_info:8;
  6529. };
  6530. struct htt_rx_in_ord_paddr_ind_msdu64_t
  6531. {
  6532. A_UINT32 dma_addr_lo;
  6533. A_UINT32 dma_addr_hi;
  6534. A_UINT32
  6535. length: 16,
  6536. fw_desc: 8,
  6537. msdu_info:8;
  6538. };
  6539. #if HTT_PADDR64
  6540. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  6541. #else
  6542. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  6543. #endif
  6544. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  6545. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  6546. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  6547. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  6548. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  6549. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  6550. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  6551. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  6552. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  6553. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  6554. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  6555. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  6556. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  6557. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  6558. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  6559. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  6560. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  6561. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  6562. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  6563. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  6564. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  6565. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  6566. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  6567. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  6568. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  6569. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  6570. /* for systems using 64-bit format for bus addresses */
  6571. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  6572. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  6573. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  6574. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  6575. /* for systems using 32-bit format for bus addresses */
  6576. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  6577. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  6578. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  6579. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  6580. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  6581. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  6582. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  6583. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  6584. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  6585. do { \
  6586. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  6587. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  6588. } while (0)
  6589. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  6590. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  6591. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  6592. do { \
  6593. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  6594. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  6595. } while (0)
  6596. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  6597. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  6598. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  6599. do { \
  6600. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  6601. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  6602. } while (0)
  6603. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  6604. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  6605. /*
  6606. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  6607. * deliver the rx frames to the monitor mode interface.
  6608. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  6609. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  6610. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  6611. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  6612. */
  6613. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  6614. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  6615. do { \
  6616. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  6617. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  6618. } while (0)
  6619. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  6620. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  6621. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  6622. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  6623. do { \
  6624. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  6625. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  6626. } while (0)
  6627. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  6628. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  6629. /* for systems using 64-bit format for bus addresses */
  6630. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  6631. do { \
  6632. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  6633. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  6634. } while (0)
  6635. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  6636. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  6637. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  6638. do { \
  6639. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  6640. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  6641. } while (0)
  6642. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  6643. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  6644. /* for systems using 32-bit format for bus addresses */
  6645. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  6646. do { \
  6647. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  6648. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  6649. } while (0)
  6650. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  6651. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  6652. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  6653. do { \
  6654. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  6655. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  6656. } while (0)
  6657. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  6658. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  6659. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  6660. do { \
  6661. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  6662. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  6663. } while (0)
  6664. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  6665. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  6666. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  6667. do { \
  6668. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  6669. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  6670. } while (0)
  6671. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  6672. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  6673. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  6674. do { \
  6675. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  6676. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  6677. } while (0)
  6678. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  6679. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  6680. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  6681. do { \
  6682. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  6683. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  6684. } while (0)
  6685. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  6686. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  6687. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  6688. do { \
  6689. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  6690. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  6691. } while (0)
  6692. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  6693. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  6694. /* definitions used within target -> host rx indication message */
  6695. PREPACK struct htt_rx_ind_hdr_prefix_t
  6696. {
  6697. A_UINT32 /* word 0 */
  6698. msg_type: 8,
  6699. ext_tid: 5,
  6700. release_valid: 1,
  6701. flush_valid: 1,
  6702. reserved0: 1,
  6703. peer_id: 16;
  6704. A_UINT32 /* word 1 */
  6705. flush_start_seq_num: 6,
  6706. flush_end_seq_num: 6,
  6707. release_start_seq_num: 6,
  6708. release_end_seq_num: 6,
  6709. num_mpdu_ranges: 8;
  6710. } POSTPACK;
  6711. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  6712. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  6713. #define HTT_TGT_RSSI_INVALID 0x80
  6714. PREPACK struct htt_rx_ppdu_desc_t
  6715. {
  6716. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  6717. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  6718. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  6719. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  6720. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  6721. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  6722. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  6723. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  6724. A_UINT32 /* word 0 */
  6725. rssi_cmb: 8,
  6726. timestamp_submicrosec: 8,
  6727. phy_err_code: 8,
  6728. phy_err: 1,
  6729. legacy_rate: 4,
  6730. legacy_rate_sel: 1,
  6731. end_valid: 1,
  6732. start_valid: 1;
  6733. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  6734. union {
  6735. A_UINT32 /* word 1 */
  6736. rssi0_pri20: 8,
  6737. rssi0_ext20: 8,
  6738. rssi0_ext40: 8,
  6739. rssi0_ext80: 8;
  6740. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  6741. } u0;
  6742. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  6743. union {
  6744. A_UINT32 /* word 2 */
  6745. rssi1_pri20: 8,
  6746. rssi1_ext20: 8,
  6747. rssi1_ext40: 8,
  6748. rssi1_ext80: 8;
  6749. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  6750. } u1;
  6751. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  6752. union {
  6753. A_UINT32 /* word 3 */
  6754. rssi2_pri20: 8,
  6755. rssi2_ext20: 8,
  6756. rssi2_ext40: 8,
  6757. rssi2_ext80: 8;
  6758. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  6759. } u2;
  6760. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  6761. union {
  6762. A_UINT32 /* word 4 */
  6763. rssi3_pri20: 8,
  6764. rssi3_ext20: 8,
  6765. rssi3_ext40: 8,
  6766. rssi3_ext80: 8;
  6767. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  6768. } u3;
  6769. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  6770. A_UINT32 tsf32; /* word 5 */
  6771. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  6772. A_UINT32 timestamp_microsec; /* word 6 */
  6773. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  6774. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  6775. A_UINT32 /* word 7 */
  6776. vht_sig_a1: 24,
  6777. preamble_type: 8;
  6778. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  6779. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  6780. A_UINT32 /* word 8 */
  6781. vht_sig_a2: 24,
  6782. /* sa_ant_matrix
  6783. * For cases where a single rx chain has options to be connected to
  6784. * different rx antennas, show which rx antennas were in use during
  6785. * receipt of a given PPDU.
  6786. * This sa_ant_matrix provides a bitmask of the antennas used while
  6787. * receiving this frame.
  6788. */
  6789. sa_ant_matrix: 8;
  6790. } POSTPACK;
  6791. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  6792. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  6793. PREPACK struct htt_rx_ind_hdr_suffix_t
  6794. {
  6795. A_UINT32 /* word 0 */
  6796. fw_rx_desc_bytes: 16,
  6797. reserved0: 16;
  6798. } POSTPACK;
  6799. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  6800. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  6801. PREPACK struct htt_rx_ind_hdr_t
  6802. {
  6803. struct htt_rx_ind_hdr_prefix_t prefix;
  6804. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  6805. struct htt_rx_ind_hdr_suffix_t suffix;
  6806. } POSTPACK;
  6807. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  6808. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  6809. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  6810. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  6811. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  6812. /*
  6813. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  6814. * the offset into the HTT rx indication message at which the
  6815. * FW rx PPDU descriptor resides
  6816. */
  6817. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  6818. /*
  6819. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  6820. * the offset into the HTT rx indication message at which the
  6821. * header suffix (FW rx MSDU byte count) resides
  6822. */
  6823. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  6824. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  6825. /*
  6826. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  6827. * the offset into the HTT rx indication message at which the per-MSDU
  6828. * information starts
  6829. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  6830. * per-MSDU information portion of the message. The per-MSDU info itself
  6831. * starts at byte 12.
  6832. */
  6833. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  6834. /**
  6835. * @brief target -> host rx indication message definition
  6836. *
  6837. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  6838. *
  6839. * @details
  6840. * The following field definitions describe the format of the rx indication
  6841. * message sent from the target to the host.
  6842. * The message consists of three major sections:
  6843. * 1. a fixed-length header
  6844. * 2. a variable-length list of firmware rx MSDU descriptors
  6845. * 3. one or more 4-octet MPDU range information elements
  6846. * The fixed length header itself has two sub-sections
  6847. * 1. the message meta-information, including identification of the
  6848. * sender and type of the received data, and a 4-octet flush/release IE
  6849. * 2. the firmware rx PPDU descriptor
  6850. *
  6851. * The format of the message is depicted below.
  6852. * in this depiction, the following abbreviations are used for information
  6853. * elements within the message:
  6854. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  6855. * elements associated with the PPDU start are valid.
  6856. * Specifically, the following fields are valid only if SV is set:
  6857. * RSSI (all variants), L, legacy rate, preamble type, service,
  6858. * VHT-SIG-A
  6859. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  6860. * elements associated with the PPDU end are valid.
  6861. * Specifically, the following fields are valid only if EV is set:
  6862. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  6863. * - L - Legacy rate selector - if legacy rates are used, this flag
  6864. * indicates whether the rate is from a CCK (L == 1) or OFDM
  6865. * (L == 0) PHY.
  6866. * - P - PHY error flag - boolean indication of whether the rx frame had
  6867. * a PHY error
  6868. *
  6869. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  6870. * |----------------+-------------------+---------------------+---------------|
  6871. * | peer ID | |RV|FV| ext TID | msg type |
  6872. * |--------------------------------------------------------------------------|
  6873. * | num | release | release | flush | flush |
  6874. * | MPDU | end | start | end | start |
  6875. * | ranges | seq num | seq num | seq num | seq num |
  6876. * |==========================================================================|
  6877. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  6878. * |V|V| | rate | | | timestamp | RSSI |
  6879. * |--------------------------------------------------------------------------|
  6880. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  6881. * |--------------------------------------------------------------------------|
  6882. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  6883. * |--------------------------------------------------------------------------|
  6884. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  6885. * |--------------------------------------------------------------------------|
  6886. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  6887. * |--------------------------------------------------------------------------|
  6888. * | TSF LSBs |
  6889. * |--------------------------------------------------------------------------|
  6890. * | microsec timestamp |
  6891. * |--------------------------------------------------------------------------|
  6892. * | preamble type | HT-SIG / VHT-SIG-A1 |
  6893. * |--------------------------------------------------------------------------|
  6894. * | service | HT-SIG / VHT-SIG-A2 |
  6895. * |==========================================================================|
  6896. * | reserved | FW rx desc bytes |
  6897. * |--------------------------------------------------------------------------|
  6898. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  6899. * | desc B3 | desc B2 | desc B1 | desc B0 |
  6900. * |--------------------------------------------------------------------------|
  6901. * : : :
  6902. * |--------------------------------------------------------------------------|
  6903. * | alignment | MSDU Rx |
  6904. * | padding | desc Bn |
  6905. * |--------------------------------------------------------------------------|
  6906. * | reserved | MPDU range status | MPDU count |
  6907. * |--------------------------------------------------------------------------|
  6908. * : reserved : MPDU range status : MPDU count :
  6909. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  6910. *
  6911. * Header fields:
  6912. * - MSG_TYPE
  6913. * Bits 7:0
  6914. * Purpose: identifies this as an rx indication message
  6915. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  6916. * - EXT_TID
  6917. * Bits 12:8
  6918. * Purpose: identify the traffic ID of the rx data, including
  6919. * special "extended" TID values for multicast, broadcast, and
  6920. * non-QoS data frames
  6921. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  6922. * - FLUSH_VALID (FV)
  6923. * Bit 13
  6924. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  6925. * is valid
  6926. * Value:
  6927. * 1 -> flush IE is valid and needs to be processed
  6928. * 0 -> flush IE is not valid and should be ignored
  6929. * - REL_VALID (RV)
  6930. * Bit 13
  6931. * Purpose: indicate whether the release IE (start/end sequence numbers)
  6932. * is valid
  6933. * Value:
  6934. * 1 -> release IE is valid and needs to be processed
  6935. * 0 -> release IE is not valid and should be ignored
  6936. * - PEER_ID
  6937. * Bits 31:16
  6938. * Purpose: Identify, by ID, which peer sent the rx data
  6939. * Value: ID of the peer who sent the rx data
  6940. * - FLUSH_SEQ_NUM_START
  6941. * Bits 5:0
  6942. * Purpose: Indicate the start of a series of MPDUs to flush
  6943. * Not all MPDUs within this series are necessarily valid - the host
  6944. * must check each sequence number within this range to see if the
  6945. * corresponding MPDU is actually present.
  6946. * This field is only valid if the FV bit is set.
  6947. * Value:
  6948. * The sequence number for the first MPDUs to check to flush.
  6949. * The sequence number is masked by 0x3f.
  6950. * - FLUSH_SEQ_NUM_END
  6951. * Bits 11:6
  6952. * Purpose: Indicate the end of a series of MPDUs to flush
  6953. * Value:
  6954. * The sequence number one larger than the sequence number of the
  6955. * last MPDU to check to flush.
  6956. * The sequence number is masked by 0x3f.
  6957. * Not all MPDUs within this series are necessarily valid - the host
  6958. * must check each sequence number within this range to see if the
  6959. * corresponding MPDU is actually present.
  6960. * This field is only valid if the FV bit is set.
  6961. * - REL_SEQ_NUM_START
  6962. * Bits 17:12
  6963. * Purpose: Indicate the start of a series of MPDUs to release.
  6964. * All MPDUs within this series are present and valid - the host
  6965. * need not check each sequence number within this range to see if
  6966. * the corresponding MPDU is actually present.
  6967. * This field is only valid if the RV bit is set.
  6968. * Value:
  6969. * The sequence number for the first MPDUs to check to release.
  6970. * The sequence number is masked by 0x3f.
  6971. * - REL_SEQ_NUM_END
  6972. * Bits 23:18
  6973. * Purpose: Indicate the end of a series of MPDUs to release.
  6974. * Value:
  6975. * The sequence number one larger than the sequence number of the
  6976. * last MPDU to check to release.
  6977. * The sequence number is masked by 0x3f.
  6978. * All MPDUs within this series are present and valid - the host
  6979. * need not check each sequence number within this range to see if
  6980. * the corresponding MPDU is actually present.
  6981. * This field is only valid if the RV bit is set.
  6982. * - NUM_MPDU_RANGES
  6983. * Bits 31:24
  6984. * Purpose: Indicate how many ranges of MPDUs are present.
  6985. * Each MPDU range consists of a series of contiguous MPDUs within the
  6986. * rx frame sequence which all have the same MPDU status.
  6987. * Value: 1-63 (typically a small number, like 1-3)
  6988. *
  6989. * Rx PPDU descriptor fields:
  6990. * - RSSI_CMB
  6991. * Bits 7:0
  6992. * Purpose: Combined RSSI from all active rx chains, across the active
  6993. * bandwidth.
  6994. * Value: RSSI dB units w.r.t. noise floor
  6995. * - TIMESTAMP_SUBMICROSEC
  6996. * Bits 15:8
  6997. * Purpose: high-resolution timestamp
  6998. * Value:
  6999. * Sub-microsecond time of PPDU reception.
  7000. * This timestamp ranges from [0,MAC clock MHz).
  7001. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  7002. * to form a high-resolution, large range rx timestamp.
  7003. * - PHY_ERR_CODE
  7004. * Bits 23:16
  7005. * Purpose:
  7006. * If the rx frame processing resulted in a PHY error, indicate what
  7007. * type of rx PHY error occurred.
  7008. * Value:
  7009. * This field is valid if the "P" (PHY_ERR) flag is set.
  7010. * TBD: document/specify the values for this field
  7011. * - PHY_ERR
  7012. * Bit 24
  7013. * Purpose: indicate whether the rx PPDU had a PHY error
  7014. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  7015. * - LEGACY_RATE
  7016. * Bits 28:25
  7017. * Purpose:
  7018. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  7019. * specify which rate was used.
  7020. * Value:
  7021. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  7022. * flag.
  7023. * If LEGACY_RATE_SEL is 0:
  7024. * 0x8: OFDM 48 Mbps
  7025. * 0x9: OFDM 24 Mbps
  7026. * 0xA: OFDM 12 Mbps
  7027. * 0xB: OFDM 6 Mbps
  7028. * 0xC: OFDM 54 Mbps
  7029. * 0xD: OFDM 36 Mbps
  7030. * 0xE: OFDM 18 Mbps
  7031. * 0xF: OFDM 9 Mbps
  7032. * If LEGACY_RATE_SEL is 1:
  7033. * 0x8: CCK 11 Mbps long preamble
  7034. * 0x9: CCK 5.5 Mbps long preamble
  7035. * 0xA: CCK 2 Mbps long preamble
  7036. * 0xB: CCK 1 Mbps long preamble
  7037. * 0xC: CCK 11 Mbps short preamble
  7038. * 0xD: CCK 5.5 Mbps short preamble
  7039. * 0xE: CCK 2 Mbps short preamble
  7040. * - LEGACY_RATE_SEL
  7041. * Bit 29
  7042. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  7043. * Value:
  7044. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  7045. * used a legacy rate.
  7046. * 0 -> OFDM, 1 -> CCK
  7047. * - END_VALID
  7048. * Bit 30
  7049. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  7050. * the start of the PPDU are valid. Specifically, the following
  7051. * fields are only valid if END_VALID is set:
  7052. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  7053. * TIMESTAMP_SUBMICROSEC
  7054. * Value:
  7055. * 0 -> rx PPDU desc end fields are not valid
  7056. * 1 -> rx PPDU desc end fields are valid
  7057. * - START_VALID
  7058. * Bit 31
  7059. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  7060. * the end of the PPDU are valid. Specifically, the following
  7061. * fields are only valid if START_VALID is set:
  7062. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  7063. * VHT-SIG-A
  7064. * Value:
  7065. * 0 -> rx PPDU desc start fields are not valid
  7066. * 1 -> rx PPDU desc start fields are valid
  7067. * - RSSI0_PRI20
  7068. * Bits 7:0
  7069. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  7070. * Value: RSSI dB units w.r.t. noise floor
  7071. *
  7072. * - RSSI0_EXT20
  7073. * Bits 7:0
  7074. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  7075. * (if the rx bandwidth was >= 40 MHz)
  7076. * Value: RSSI dB units w.r.t. noise floor
  7077. * - RSSI0_EXT40
  7078. * Bits 7:0
  7079. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  7080. * (if the rx bandwidth was >= 80 MHz)
  7081. * Value: RSSI dB units w.r.t. noise floor
  7082. * - RSSI0_EXT80
  7083. * Bits 7:0
  7084. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  7085. * (if the rx bandwidth was >= 160 MHz)
  7086. * Value: RSSI dB units w.r.t. noise floor
  7087. *
  7088. * - RSSI1_PRI20
  7089. * Bits 7:0
  7090. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  7091. * Value: RSSI dB units w.r.t. noise floor
  7092. * - RSSI1_EXT20
  7093. * Bits 7:0
  7094. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  7095. * (if the rx bandwidth was >= 40 MHz)
  7096. * Value: RSSI dB units w.r.t. noise floor
  7097. * - RSSI1_EXT40
  7098. * Bits 7:0
  7099. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  7100. * (if the rx bandwidth was >= 80 MHz)
  7101. * Value: RSSI dB units w.r.t. noise floor
  7102. * - RSSI1_EXT80
  7103. * Bits 7:0
  7104. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  7105. * (if the rx bandwidth was >= 160 MHz)
  7106. * Value: RSSI dB units w.r.t. noise floor
  7107. *
  7108. * - RSSI2_PRI20
  7109. * Bits 7:0
  7110. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  7111. * Value: RSSI dB units w.r.t. noise floor
  7112. * - RSSI2_EXT20
  7113. * Bits 7:0
  7114. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  7115. * (if the rx bandwidth was >= 40 MHz)
  7116. * Value: RSSI dB units w.r.t. noise floor
  7117. * - RSSI2_EXT40
  7118. * Bits 7:0
  7119. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  7120. * (if the rx bandwidth was >= 80 MHz)
  7121. * Value: RSSI dB units w.r.t. noise floor
  7122. * - RSSI2_EXT80
  7123. * Bits 7:0
  7124. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  7125. * (if the rx bandwidth was >= 160 MHz)
  7126. * Value: RSSI dB units w.r.t. noise floor
  7127. *
  7128. * - RSSI3_PRI20
  7129. * Bits 7:0
  7130. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  7131. * Value: RSSI dB units w.r.t. noise floor
  7132. * - RSSI3_EXT20
  7133. * Bits 7:0
  7134. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  7135. * (if the rx bandwidth was >= 40 MHz)
  7136. * Value: RSSI dB units w.r.t. noise floor
  7137. * - RSSI3_EXT40
  7138. * Bits 7:0
  7139. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  7140. * (if the rx bandwidth was >= 80 MHz)
  7141. * Value: RSSI dB units w.r.t. noise floor
  7142. * - RSSI3_EXT80
  7143. * Bits 7:0
  7144. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  7145. * (if the rx bandwidth was >= 160 MHz)
  7146. * Value: RSSI dB units w.r.t. noise floor
  7147. *
  7148. * - TSF32
  7149. * Bits 31:0
  7150. * Purpose: specify the time the rx PPDU was received, in TSF units
  7151. * Value: 32 LSBs of the TSF
  7152. * - TIMESTAMP_MICROSEC
  7153. * Bits 31:0
  7154. * Purpose: specify the time the rx PPDU was received, in microsecond units
  7155. * Value: PPDU rx time, in microseconds
  7156. * - VHT_SIG_A1
  7157. * Bits 23:0
  7158. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  7159. * from the rx PPDU
  7160. * Value:
  7161. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  7162. * VHT-SIG-A1 data.
  7163. * If PREAMBLE_TYPE specifies HT, then this field contains the
  7164. * first 24 bits of the HT-SIG data.
  7165. * Otherwise, this field is invalid.
  7166. * Refer to the the 802.11 protocol for the definition of the
  7167. * HT-SIG and VHT-SIG-A1 fields
  7168. * - VHT_SIG_A2
  7169. * Bits 23:0
  7170. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  7171. * from the rx PPDU
  7172. * Value:
  7173. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  7174. * VHT-SIG-A2 data.
  7175. * If PREAMBLE_TYPE specifies HT, then this field contains the
  7176. * last 24 bits of the HT-SIG data.
  7177. * Otherwise, this field is invalid.
  7178. * Refer to the the 802.11 protocol for the definition of the
  7179. * HT-SIG and VHT-SIG-A2 fields
  7180. * - PREAMBLE_TYPE
  7181. * Bits 31:24
  7182. * Purpose: indicate the PHY format of the received burst
  7183. * Value:
  7184. * 0x4: Legacy (OFDM/CCK)
  7185. * 0x8: HT
  7186. * 0x9: HT with TxBF
  7187. * 0xC: VHT
  7188. * 0xD: VHT with TxBF
  7189. * - SERVICE
  7190. * Bits 31:24
  7191. * Purpose: TBD
  7192. * Value: TBD
  7193. *
  7194. * Rx MSDU descriptor fields:
  7195. * - FW_RX_DESC_BYTES
  7196. * Bits 15:0
  7197. * Purpose: Indicate how many bytes in the Rx indication are used for
  7198. * FW Rx descriptors
  7199. *
  7200. * Payload fields:
  7201. * - MPDU_COUNT
  7202. * Bits 7:0
  7203. * Purpose: Indicate how many sequential MPDUs share the same status.
  7204. * All MPDUs within the indicated list are from the same RA-TA-TID.
  7205. * - MPDU_STATUS
  7206. * Bits 15:8
  7207. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  7208. * received successfully.
  7209. * Value:
  7210. * 0x1: success
  7211. * 0x2: FCS error
  7212. * 0x3: duplicate error
  7213. * 0x4: replay error
  7214. * 0x5: invalid peer
  7215. */
  7216. /* header fields */
  7217. #define HTT_RX_IND_EXT_TID_M 0x1f00
  7218. #define HTT_RX_IND_EXT_TID_S 8
  7219. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  7220. #define HTT_RX_IND_FLUSH_VALID_S 13
  7221. #define HTT_RX_IND_REL_VALID_M 0x4000
  7222. #define HTT_RX_IND_REL_VALID_S 14
  7223. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  7224. #define HTT_RX_IND_PEER_ID_S 16
  7225. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  7226. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  7227. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  7228. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  7229. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  7230. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  7231. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  7232. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  7233. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  7234. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  7235. /* rx PPDU descriptor fields */
  7236. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  7237. #define HTT_RX_IND_RSSI_CMB_S 0
  7238. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  7239. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  7240. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  7241. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  7242. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  7243. #define HTT_RX_IND_PHY_ERR_S 24
  7244. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  7245. #define HTT_RX_IND_LEGACY_RATE_S 25
  7246. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  7247. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  7248. #define HTT_RX_IND_END_VALID_M 0x40000000
  7249. #define HTT_RX_IND_END_VALID_S 30
  7250. #define HTT_RX_IND_START_VALID_M 0x80000000
  7251. #define HTT_RX_IND_START_VALID_S 31
  7252. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  7253. #define HTT_RX_IND_RSSI_PRI20_S 0
  7254. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  7255. #define HTT_RX_IND_RSSI_EXT20_S 8
  7256. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  7257. #define HTT_RX_IND_RSSI_EXT40_S 16
  7258. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  7259. #define HTT_RX_IND_RSSI_EXT80_S 24
  7260. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  7261. #define HTT_RX_IND_VHT_SIG_A1_S 0
  7262. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  7263. #define HTT_RX_IND_VHT_SIG_A2_S 0
  7264. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  7265. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  7266. #define HTT_RX_IND_SERVICE_M 0xff000000
  7267. #define HTT_RX_IND_SERVICE_S 24
  7268. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  7269. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  7270. /* rx MSDU descriptor fields */
  7271. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  7272. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  7273. /* payload fields */
  7274. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  7275. #define HTT_RX_IND_MPDU_COUNT_S 0
  7276. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  7277. #define HTT_RX_IND_MPDU_STATUS_S 8
  7278. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  7279. do { \
  7280. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  7281. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  7282. } while (0)
  7283. #define HTT_RX_IND_EXT_TID_GET(word) \
  7284. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  7285. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  7286. do { \
  7287. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  7288. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  7289. } while (0)
  7290. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  7291. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  7292. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  7293. do { \
  7294. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  7295. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  7296. } while (0)
  7297. #define HTT_RX_IND_REL_VALID_GET(word) \
  7298. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  7299. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  7300. do { \
  7301. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  7302. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  7303. } while (0)
  7304. #define HTT_RX_IND_PEER_ID_GET(word) \
  7305. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  7306. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  7307. do { \
  7308. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  7309. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  7310. } while (0)
  7311. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  7312. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  7313. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  7314. do { \
  7315. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  7316. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  7317. } while (0)
  7318. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  7319. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  7320. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  7321. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  7322. do { \
  7323. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  7324. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  7325. } while (0)
  7326. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  7327. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  7328. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  7329. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  7330. do { \
  7331. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  7332. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  7333. } while (0)
  7334. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  7335. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  7336. HTT_RX_IND_REL_SEQ_NUM_START_S)
  7337. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  7338. do { \
  7339. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  7340. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  7341. } while (0)
  7342. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  7343. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  7344. HTT_RX_IND_REL_SEQ_NUM_END_S)
  7345. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  7346. do { \
  7347. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  7348. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  7349. } while (0)
  7350. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  7351. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  7352. HTT_RX_IND_NUM_MPDU_RANGES_S)
  7353. /* FW rx PPDU descriptor fields */
  7354. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  7355. do { \
  7356. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  7357. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  7358. } while (0)
  7359. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  7360. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  7361. HTT_RX_IND_RSSI_CMB_S)
  7362. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  7363. do { \
  7364. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  7365. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  7366. } while (0)
  7367. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  7368. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  7369. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  7370. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  7371. do { \
  7372. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  7373. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  7374. } while (0)
  7375. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  7376. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  7377. HTT_RX_IND_PHY_ERR_CODE_S)
  7378. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  7379. do { \
  7380. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  7381. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  7382. } while (0)
  7383. #define HTT_RX_IND_PHY_ERR_GET(word) \
  7384. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  7385. HTT_RX_IND_PHY_ERR_S)
  7386. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  7387. do { \
  7388. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  7389. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  7390. } while (0)
  7391. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  7392. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  7393. HTT_RX_IND_LEGACY_RATE_S)
  7394. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  7395. do { \
  7396. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  7397. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  7398. } while (0)
  7399. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  7400. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  7401. HTT_RX_IND_LEGACY_RATE_SEL_S)
  7402. #define HTT_RX_IND_END_VALID_SET(word, value) \
  7403. do { \
  7404. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  7405. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  7406. } while (0)
  7407. #define HTT_RX_IND_END_VALID_GET(word) \
  7408. (((word) & HTT_RX_IND_END_VALID_M) >> \
  7409. HTT_RX_IND_END_VALID_S)
  7410. #define HTT_RX_IND_START_VALID_SET(word, value) \
  7411. do { \
  7412. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  7413. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  7414. } while (0)
  7415. #define HTT_RX_IND_START_VALID_GET(word) \
  7416. (((word) & HTT_RX_IND_START_VALID_M) >> \
  7417. HTT_RX_IND_START_VALID_S)
  7418. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  7419. do { \
  7420. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  7421. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  7422. } while (0)
  7423. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  7424. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  7425. HTT_RX_IND_RSSI_PRI20_S)
  7426. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  7427. do { \
  7428. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  7429. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  7430. } while (0)
  7431. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  7432. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  7433. HTT_RX_IND_RSSI_EXT20_S)
  7434. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  7435. do { \
  7436. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  7437. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  7438. } while (0)
  7439. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  7440. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  7441. HTT_RX_IND_RSSI_EXT40_S)
  7442. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  7443. do { \
  7444. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  7445. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  7446. } while (0)
  7447. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  7448. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  7449. HTT_RX_IND_RSSI_EXT80_S)
  7450. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  7451. do { \
  7452. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  7453. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  7454. } while (0)
  7455. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  7456. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  7457. HTT_RX_IND_VHT_SIG_A1_S)
  7458. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  7459. do { \
  7460. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  7461. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  7462. } while (0)
  7463. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  7464. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  7465. HTT_RX_IND_VHT_SIG_A2_S)
  7466. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  7467. do { \
  7468. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  7469. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  7470. } while (0)
  7471. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  7472. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  7473. HTT_RX_IND_PREAMBLE_TYPE_S)
  7474. #define HTT_RX_IND_SERVICE_SET(word, value) \
  7475. do { \
  7476. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  7477. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  7478. } while (0)
  7479. #define HTT_RX_IND_SERVICE_GET(word) \
  7480. (((word) & HTT_RX_IND_SERVICE_M) >> \
  7481. HTT_RX_IND_SERVICE_S)
  7482. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  7483. do { \
  7484. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  7485. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  7486. } while (0)
  7487. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  7488. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  7489. HTT_RX_IND_SA_ANT_MATRIX_S)
  7490. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  7491. do { \
  7492. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  7493. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  7494. } while (0)
  7495. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  7496. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  7497. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  7498. do { \
  7499. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  7500. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  7501. } while (0)
  7502. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  7503. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  7504. #define HTT_RX_IND_HL_BYTES \
  7505. (HTT_RX_IND_HDR_BYTES + \
  7506. 4 /* single FW rx MSDU descriptor */ + \
  7507. 4 /* single MPDU range information element */)
  7508. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  7509. /* Could we use one macro entry? */
  7510. #define HTT_WORD_SET(word, field, value) \
  7511. do { \
  7512. HTT_CHECK_SET_VAL(field, value); \
  7513. (word) |= ((value) << field ## _S); \
  7514. } while (0)
  7515. #define HTT_WORD_GET(word, field) \
  7516. (((word) & field ## _M) >> field ## _S)
  7517. PREPACK struct hl_htt_rx_ind_base {
  7518. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  7519. } POSTPACK;
  7520. /*
  7521. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  7522. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  7523. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  7524. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  7525. * htt_rx_ind_hl_rx_desc_t.
  7526. */
  7527. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  7528. struct htt_rx_ind_hl_rx_desc_t {
  7529. A_UINT8 ver;
  7530. A_UINT8 len;
  7531. struct {
  7532. A_UINT8
  7533. first_msdu: 1,
  7534. last_msdu: 1,
  7535. c3_failed: 1,
  7536. c4_failed: 1,
  7537. ipv6: 1,
  7538. tcp: 1,
  7539. udp: 1,
  7540. reserved: 1;
  7541. } flags;
  7542. /* NOTE: no reserved space - don't append any new fields here */
  7543. };
  7544. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  7545. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7546. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  7547. #define HTT_RX_IND_HL_RX_DESC_VER 0
  7548. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  7549. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7550. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  7551. #define HTT_RX_IND_HL_FLAG_OFFSET \
  7552. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7553. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  7554. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  7555. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  7556. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  7557. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  7558. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  7559. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  7560. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  7561. /* This structure is used in HL, the basic descriptor information
  7562. * used by host. the structure is translated by FW from HW desc
  7563. * or generated by FW. But in HL monitor mode, the host would use
  7564. * the same structure with LL.
  7565. */
  7566. PREPACK struct hl_htt_rx_desc_base {
  7567. A_UINT32
  7568. seq_num:12,
  7569. encrypted:1,
  7570. chan_info_present:1,
  7571. resv0:2,
  7572. mcast_bcast:1,
  7573. fragment:1,
  7574. key_id_oct:8,
  7575. resv1:6;
  7576. A_UINT32
  7577. pn_31_0;
  7578. union {
  7579. struct {
  7580. A_UINT16 pn_47_32;
  7581. A_UINT16 pn_63_48;
  7582. } pn16;
  7583. A_UINT32 pn_63_32;
  7584. } u0;
  7585. A_UINT32
  7586. pn_95_64;
  7587. A_UINT32
  7588. pn_127_96;
  7589. } POSTPACK;
  7590. /*
  7591. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  7592. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  7593. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  7594. * Please see htt_chan_change_t for description of the fields.
  7595. */
  7596. PREPACK struct htt_chan_info_t
  7597. {
  7598. A_UINT32 primary_chan_center_freq_mhz: 16,
  7599. contig_chan1_center_freq_mhz: 16;
  7600. A_UINT32 contig_chan2_center_freq_mhz: 16,
  7601. phy_mode: 8,
  7602. reserved: 8;
  7603. } POSTPACK;
  7604. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  7605. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  7606. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  7607. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  7608. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  7609. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  7610. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  7611. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  7612. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  7613. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  7614. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  7615. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  7616. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  7617. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  7618. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  7619. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  7620. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  7621. /* Channel information */
  7622. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  7623. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  7624. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  7625. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  7626. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  7627. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  7628. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  7629. #define HTT_CHAN_INFO_PHY_MODE_S 16
  7630. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  7631. do { \
  7632. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  7633. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  7634. } while (0)
  7635. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  7636. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  7637. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  7638. do { \
  7639. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  7640. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  7641. } while (0)
  7642. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  7643. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  7644. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  7645. do { \
  7646. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  7647. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  7648. } while (0)
  7649. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  7650. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  7651. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  7652. do { \
  7653. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  7654. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  7655. } while (0)
  7656. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  7657. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  7658. /*
  7659. * @brief target -> host message definition for FW offloaded pkts
  7660. *
  7661. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  7662. *
  7663. * @details
  7664. * The following field definitions describe the format of the firmware
  7665. * offload deliver message sent from the target to the host.
  7666. *
  7667. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  7668. *
  7669. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  7670. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  7671. * | reserved_1 | msg type |
  7672. * |--------------------------------------------------------------------------|
  7673. * | phy_timestamp_l32 |
  7674. * |--------------------------------------------------------------------------|
  7675. * | WORD2 (see below) |
  7676. * |--------------------------------------------------------------------------|
  7677. * | seqno | framectrl |
  7678. * |--------------------------------------------------------------------------|
  7679. * | reserved_3 | vdev_id | tid_num|
  7680. * |--------------------------------------------------------------------------|
  7681. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  7682. * |--------------------------------------------------------------------------|
  7683. *
  7684. * where:
  7685. * STAT = status
  7686. * F = format (802.3 vs. 802.11)
  7687. *
  7688. * definition for word 2
  7689. *
  7690. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  7691. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  7692. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  7693. * |--------------------------------------------------------------------------|
  7694. *
  7695. * where:
  7696. * PR = preamble
  7697. * BF = beamformed
  7698. */
  7699. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  7700. {
  7701. A_UINT32 /* word 0 */
  7702. msg_type:8, /* [ 7: 0] */
  7703. reserved_1:24; /* [31: 8] */
  7704. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  7705. A_UINT32 /* word 2 */
  7706. /* preamble:
  7707. * 0-OFDM,
  7708. * 1-CCk,
  7709. * 2-HT,
  7710. * 3-VHT
  7711. */
  7712. preamble: 2, /* [1:0] */
  7713. /* mcs:
  7714. * In case of HT preamble interpret
  7715. * MCS along with NSS.
  7716. * Valid values for HT are 0 to 7.
  7717. * HT mcs 0 with NSS 2 is mcs 8.
  7718. * Valid values for VHT are 0 to 9.
  7719. */
  7720. mcs: 4, /* [5:2] */
  7721. /* rate:
  7722. * This is applicable only for
  7723. * CCK and OFDM preamble type
  7724. * rate 0: OFDM 48 Mbps,
  7725. * 1: OFDM 24 Mbps,
  7726. * 2: OFDM 12 Mbps
  7727. * 3: OFDM 6 Mbps
  7728. * 4: OFDM 54 Mbps
  7729. * 5: OFDM 36 Mbps
  7730. * 6: OFDM 18 Mbps
  7731. * 7: OFDM 9 Mbps
  7732. * rate 0: CCK 11 Mbps Long
  7733. * 1: CCK 5.5 Mbps Long
  7734. * 2: CCK 2 Mbps Long
  7735. * 3: CCK 1 Mbps Long
  7736. * 4: CCK 11 Mbps Short
  7737. * 5: CCK 5.5 Mbps Short
  7738. * 6: CCK 2 Mbps Short
  7739. */
  7740. rate : 3, /* [ 8: 6] */
  7741. rssi : 8, /* [16: 9] units=dBm */
  7742. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  7743. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  7744. stbc : 1, /* [22] */
  7745. sgi : 1, /* [23] */
  7746. ldpc : 1, /* [24] */
  7747. beamformed: 1, /* [25] */
  7748. reserved_2: 6; /* [31:26] */
  7749. A_UINT32 /* word 3 */
  7750. framectrl:16, /* [15: 0] */
  7751. seqno:16; /* [31:16] */
  7752. A_UINT32 /* word 4 */
  7753. tid_num:5, /* [ 4: 0] actual TID number */
  7754. vdev_id:8, /* [12: 5] */
  7755. reserved_3:19; /* [31:13] */
  7756. A_UINT32 /* word 5 */
  7757. /* status:
  7758. * 0: tx_ok
  7759. * 1: retry
  7760. * 2: drop
  7761. * 3: filtered
  7762. * 4: abort
  7763. * 5: tid delete
  7764. * 6: sw abort
  7765. * 7: dropped by peer migration
  7766. */
  7767. status:3, /* [2:0] */
  7768. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  7769. tx_mpdu_bytes:16, /* [19:4] */
  7770. /* Indicates retry count of offloaded/local generated Data tx frames */
  7771. tx_retry_cnt:6, /* [25:20] */
  7772. reserved_4:6; /* [31:26] */
  7773. } POSTPACK;
  7774. /* FW offload deliver ind message header fields */
  7775. /* DWORD one */
  7776. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  7777. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  7778. /* DWORD two */
  7779. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  7780. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  7781. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  7782. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  7783. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  7784. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  7785. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  7786. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  7787. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  7788. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  7789. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  7790. #define HTT_FW_OFFLOAD_IND_BW_S 19
  7791. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  7792. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  7793. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  7794. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  7795. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  7796. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  7797. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  7798. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  7799. /* DWORD three*/
  7800. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  7801. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  7802. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  7803. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  7804. /* DWORD four */
  7805. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  7806. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  7807. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  7808. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  7809. /* DWORD five */
  7810. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  7811. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  7812. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  7813. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  7814. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  7815. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  7816. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  7817. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  7818. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  7819. do { \
  7820. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  7821. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  7822. } while (0)
  7823. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  7824. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  7825. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  7826. do { \
  7827. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  7828. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  7829. } while (0)
  7830. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  7831. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  7832. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  7833. do { \
  7834. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  7835. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  7836. } while (0)
  7837. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  7838. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  7839. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  7840. do { \
  7841. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  7842. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  7843. } while (0)
  7844. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  7845. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  7846. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  7847. do { \
  7848. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  7849. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  7850. } while (0)
  7851. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  7852. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  7853. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  7854. do { \
  7855. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  7856. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  7857. } while (0)
  7858. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  7859. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  7860. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  7861. do { \
  7862. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  7863. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  7864. } while (0)
  7865. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  7866. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  7867. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  7868. do { \
  7869. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  7870. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  7871. } while (0)
  7872. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  7873. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  7874. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  7875. do { \
  7876. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  7877. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  7878. } while (0)
  7879. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  7880. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  7881. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  7882. do { \
  7883. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  7884. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  7885. } while (0)
  7886. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  7887. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  7888. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  7889. do { \
  7890. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  7891. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  7892. } while (0)
  7893. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  7894. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  7895. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  7896. do { \
  7897. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  7898. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  7899. } while (0)
  7900. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  7901. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  7902. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  7903. do { \
  7904. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  7905. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  7906. } while (0)
  7907. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  7908. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  7909. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  7910. do { \
  7911. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  7912. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  7913. } while (0)
  7914. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  7915. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  7916. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  7917. do { \
  7918. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  7919. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  7920. } while (0)
  7921. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  7922. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  7923. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  7924. do { \
  7925. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  7926. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  7927. } while (0)
  7928. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  7929. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  7930. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  7931. do { \
  7932. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  7933. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  7934. } while (0)
  7935. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  7936. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  7937. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  7938. do { \
  7939. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  7940. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  7941. } while (0)
  7942. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  7943. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  7944. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  7945. do { \
  7946. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  7947. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  7948. } while (0)
  7949. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  7950. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  7951. /*
  7952. * @brief target -> host rx reorder flush message definition
  7953. *
  7954. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  7955. *
  7956. * @details
  7957. * The following field definitions describe the format of the rx flush
  7958. * message sent from the target to the host.
  7959. * The message consists of a 4-octet header, followed by one or more
  7960. * 4-octet payload information elements.
  7961. *
  7962. * |31 24|23 8|7 0|
  7963. * |--------------------------------------------------------------|
  7964. * | TID | peer ID | msg type |
  7965. * |--------------------------------------------------------------|
  7966. * | seq num end | seq num start | MPDU status | reserved |
  7967. * |--------------------------------------------------------------|
  7968. * First DWORD:
  7969. * - MSG_TYPE
  7970. * Bits 7:0
  7971. * Purpose: identifies this as an rx flush message
  7972. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  7973. * - PEER_ID
  7974. * Bits 23:8 (only bits 18:8 actually used)
  7975. * Purpose: identify which peer's rx data is being flushed
  7976. * Value: (rx) peer ID
  7977. * - TID
  7978. * Bits 31:24 (only bits 27:24 actually used)
  7979. * Purpose: Specifies which traffic identifier's rx data is being flushed
  7980. * Value: traffic identifier
  7981. * Second DWORD:
  7982. * - MPDU_STATUS
  7983. * Bits 15:8
  7984. * Purpose:
  7985. * Indicate whether the flushed MPDUs should be discarded or processed.
  7986. * Value:
  7987. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  7988. * stages of rx processing
  7989. * other: discard the MPDUs
  7990. * It is anticipated that flush messages will always have
  7991. * MPDU status == 1, but the status flag is included for
  7992. * flexibility.
  7993. * - SEQ_NUM_START
  7994. * Bits 23:16
  7995. * Purpose:
  7996. * Indicate the start of a series of consecutive MPDUs being flushed.
  7997. * Not all MPDUs within this range are necessarily valid - the host
  7998. * must check each sequence number within this range to see if the
  7999. * corresponding MPDU is actually present.
  8000. * Value:
  8001. * The sequence number for the first MPDU in the sequence.
  8002. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  8003. * - SEQ_NUM_END
  8004. * Bits 30:24
  8005. * Purpose:
  8006. * Indicate the end of a series of consecutive MPDUs being flushed.
  8007. * Value:
  8008. * The sequence number one larger than the sequence number of the
  8009. * last MPDU being flushed.
  8010. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  8011. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  8012. * are to be released for further rx processing.
  8013. * Not all MPDUs within this range are necessarily valid - the host
  8014. * must check each sequence number within this range to see if the
  8015. * corresponding MPDU is actually present.
  8016. */
  8017. /* first DWORD */
  8018. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  8019. #define HTT_RX_FLUSH_PEER_ID_S 8
  8020. #define HTT_RX_FLUSH_TID_M 0xff000000
  8021. #define HTT_RX_FLUSH_TID_S 24
  8022. /* second DWORD */
  8023. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  8024. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  8025. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  8026. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  8027. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  8028. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  8029. #define HTT_RX_FLUSH_BYTES 8
  8030. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  8031. do { \
  8032. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  8033. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  8034. } while (0)
  8035. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  8036. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  8037. #define HTT_RX_FLUSH_TID_SET(word, value) \
  8038. do { \
  8039. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  8040. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  8041. } while (0)
  8042. #define HTT_RX_FLUSH_TID_GET(word) \
  8043. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  8044. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  8045. do { \
  8046. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  8047. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  8048. } while (0)
  8049. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  8050. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  8051. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  8052. do { \
  8053. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  8054. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  8055. } while (0)
  8056. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  8057. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  8058. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  8059. do { \
  8060. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  8061. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  8062. } while (0)
  8063. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  8064. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  8065. /*
  8066. * @brief target -> host rx pn check indication message
  8067. *
  8068. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  8069. *
  8070. * @details
  8071. * The following field definitions describe the format of the Rx PN check
  8072. * indication message sent from the target to the host.
  8073. * The message consists of a 4-octet header, followed by the start and
  8074. * end sequence numbers to be released, followed by the PN IEs. Each PN
  8075. * IE is one octet containing the sequence number that failed the PN
  8076. * check.
  8077. *
  8078. * |31 24|23 8|7 0|
  8079. * |--------------------------------------------------------------|
  8080. * | TID | peer ID | msg type |
  8081. * |--------------------------------------------------------------|
  8082. * | Reserved | PN IE count | seq num end | seq num start|
  8083. * |--------------------------------------------------------------|
  8084. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  8085. * |--------------------------------------------------------------|
  8086. * First DWORD:
  8087. * - MSG_TYPE
  8088. * Bits 7:0
  8089. * Purpose: Identifies this as an rx pn check indication message
  8090. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  8091. * - PEER_ID
  8092. * Bits 23:8 (only bits 18:8 actually used)
  8093. * Purpose: identify which peer
  8094. * Value: (rx) peer ID
  8095. * - TID
  8096. * Bits 31:24 (only bits 27:24 actually used)
  8097. * Purpose: identify traffic identifier
  8098. * Value: traffic identifier
  8099. * Second DWORD:
  8100. * - SEQ_NUM_START
  8101. * Bits 7:0
  8102. * Purpose:
  8103. * Indicates the starting sequence number of the MPDU in this
  8104. * series of MPDUs that went though PN check.
  8105. * Value:
  8106. * The sequence number for the first MPDU in the sequence.
  8107. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  8108. * - SEQ_NUM_END
  8109. * Bits 15:8
  8110. * Purpose:
  8111. * Indicates the ending sequence number of the MPDU in this
  8112. * series of MPDUs that went though PN check.
  8113. * Value:
  8114. * The sequence number one larger then the sequence number of the last
  8115. * MPDU being flushed.
  8116. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  8117. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  8118. * for invalid PN numbers and are ready to be released for further processing.
  8119. * Not all MPDUs within this range are necessarily valid - the host
  8120. * must check each sequence number within this range to see if the
  8121. * corresponding MPDU is actually present.
  8122. * - PN_IE_COUNT
  8123. * Bits 23:16
  8124. * Purpose:
  8125. * Used to determine the variable number of PN information elements in this
  8126. * message
  8127. *
  8128. * PN information elements:
  8129. * - PN_IE_x-
  8130. * Purpose:
  8131. * Each PN information element contains the sequence number of the MPDU that
  8132. * has failed the target PN check.
  8133. * Value:
  8134. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  8135. * that failed the PN check.
  8136. */
  8137. /* first DWORD */
  8138. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  8139. #define HTT_RX_PN_IND_PEER_ID_S 8
  8140. #define HTT_RX_PN_IND_TID_M 0xff000000
  8141. #define HTT_RX_PN_IND_TID_S 24
  8142. /* second DWORD */
  8143. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  8144. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  8145. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  8146. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  8147. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  8148. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  8149. #define HTT_RX_PN_IND_BYTES 8
  8150. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  8151. do { \
  8152. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  8153. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  8154. } while (0)
  8155. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  8156. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  8157. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  8158. do { \
  8159. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  8160. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  8161. } while (0)
  8162. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  8163. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  8164. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  8165. do { \
  8166. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  8167. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  8168. } while (0)
  8169. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  8170. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  8171. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  8172. do { \
  8173. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  8174. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  8175. } while (0)
  8176. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  8177. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  8178. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  8179. do { \
  8180. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  8181. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  8182. } while (0)
  8183. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  8184. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  8185. /*
  8186. * @brief target -> host rx offload deliver message for LL system
  8187. *
  8188. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  8189. *
  8190. * @details
  8191. * In a low latency system this message is sent whenever the offload
  8192. * manager flushes out the packets it has coalesced in its coalescing buffer.
  8193. * The DMA of the actual packets into host memory is done before sending out
  8194. * this message. This message indicates only how many MSDUs to reap. The
  8195. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  8196. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  8197. * DMA'd by the MAC directly into host memory these packets do not contain
  8198. * the MAC descriptors in the header portion of the packet. Instead they contain
  8199. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  8200. * message, the packets are delivered directly to the NW stack without going
  8201. * through the regular reorder buffering and PN checking path since it has
  8202. * already been done in target.
  8203. *
  8204. * |31 24|23 16|15 8|7 0|
  8205. * |-----------------------------------------------------------------------|
  8206. * | Total MSDU count | reserved | msg type |
  8207. * |-----------------------------------------------------------------------|
  8208. *
  8209. * @brief target -> host rx offload deliver message for HL system
  8210. *
  8211. * @details
  8212. * In a high latency system this message is sent whenever the offload manager
  8213. * flushes out the packets it has coalesced in its coalescing buffer. The
  8214. * actual packets are also carried along with this message. When the host
  8215. * receives this message, it is expected to deliver these packets to the NW
  8216. * stack directly instead of routing them through the reorder buffering and
  8217. * PN checking path since it has already been done in target.
  8218. *
  8219. * |31 24|23 16|15 8|7 0|
  8220. * |-----------------------------------------------------------------------|
  8221. * | Total MSDU count | reserved | msg type |
  8222. * |-----------------------------------------------------------------------|
  8223. * | peer ID | MSDU length |
  8224. * |-----------------------------------------------------------------------|
  8225. * | MSDU payload | FW Desc | tid | vdev ID |
  8226. * |-----------------------------------------------------------------------|
  8227. * | MSDU payload contd. |
  8228. * |-----------------------------------------------------------------------|
  8229. * | peer ID | MSDU length |
  8230. * |-----------------------------------------------------------------------|
  8231. * | MSDU payload | FW Desc | tid | vdev ID |
  8232. * |-----------------------------------------------------------------------|
  8233. * | MSDU payload contd. |
  8234. * |-----------------------------------------------------------------------|
  8235. *
  8236. */
  8237. /* first DWORD */
  8238. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  8239. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  8240. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  8241. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  8242. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  8243. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  8244. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  8245. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  8246. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  8247. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  8248. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  8249. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  8250. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  8251. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  8252. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  8253. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  8254. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  8255. do { \
  8256. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  8257. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  8258. } while (0)
  8259. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  8260. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  8261. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  8262. do { \
  8263. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  8264. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  8265. } while (0)
  8266. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  8267. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  8268. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  8269. do { \
  8270. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  8271. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  8272. } while (0)
  8273. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  8274. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  8275. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  8276. do { \
  8277. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  8278. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  8279. } while (0)
  8280. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  8281. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  8282. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  8283. do { \
  8284. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  8285. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  8286. } while (0)
  8287. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  8288. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  8289. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  8290. do { \
  8291. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  8292. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  8293. } while (0)
  8294. /**
  8295. * @brief target -> host rx peer map/unmap message definition
  8296. *
  8297. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  8298. *
  8299. * @details
  8300. * The following diagram shows the format of the rx peer map message sent
  8301. * from the target to the host. This layout assumes the target operates
  8302. * as little-endian.
  8303. *
  8304. * This message always contains a SW peer ID. The main purpose of the
  8305. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  8306. * with, so that the host can use that peer ID to determine which peer
  8307. * transmitted the rx frame. This SW peer ID is sometimes also used for
  8308. * other purposes, such as identifying during tx completions which peer
  8309. * the tx frames in question were transmitted to.
  8310. *
  8311. * In certain generations of chips, the peer map message also contains
  8312. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  8313. * to identify which peer the frame needs to be forwarded to (i.e. the
  8314. * peer assocated with the Destination MAC Address within the packet),
  8315. * and particularly which vdev needs to transmit the frame (for cases
  8316. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  8317. * meaning as AST_INDEX_0.
  8318. * This DA-based peer ID that is provided for certain rx frames
  8319. * (the rx frames that need to be re-transmitted as tx frames)
  8320. * is the ID that the HW uses for referring to the peer in question,
  8321. * rather than the peer ID that the SW+FW use to refer to the peer.
  8322. *
  8323. *
  8324. * |31 24|23 16|15 8|7 0|
  8325. * |-----------------------------------------------------------------------|
  8326. * | SW peer ID | VDEV ID | msg type |
  8327. * |-----------------------------------------------------------------------|
  8328. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8329. * |-----------------------------------------------------------------------|
  8330. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  8331. * |-----------------------------------------------------------------------|
  8332. *
  8333. *
  8334. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  8335. *
  8336. * The following diagram shows the format of the rx peer unmap message sent
  8337. * from the target to the host.
  8338. *
  8339. * |31 24|23 16|15 8|7 0|
  8340. * |-----------------------------------------------------------------------|
  8341. * | SW peer ID | VDEV ID | msg type |
  8342. * |-----------------------------------------------------------------------|
  8343. *
  8344. * The following field definitions describe the format of the rx peer map
  8345. * and peer unmap messages sent from the target to the host.
  8346. * - MSG_TYPE
  8347. * Bits 7:0
  8348. * Purpose: identifies this as an rx peer map or peer unmap message
  8349. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  8350. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  8351. * - VDEV_ID
  8352. * Bits 15:8
  8353. * Purpose: Indicates which virtual device the peer is associated
  8354. * with.
  8355. * Value: vdev ID (used in the host to look up the vdev object)
  8356. * - PEER_ID (a.k.a. SW_PEER_ID)
  8357. * Bits 31:16
  8358. * Purpose: The peer ID (index) that WAL is allocating (map) or
  8359. * freeing (unmap)
  8360. * Value: (rx) peer ID
  8361. * - MAC_ADDR_L32 (peer map only)
  8362. * Bits 31:0
  8363. * Purpose: Identifies which peer node the peer ID is for.
  8364. * Value: lower 4 bytes of peer node's MAC address
  8365. * - MAC_ADDR_U16 (peer map only)
  8366. * Bits 15:0
  8367. * Purpose: Identifies which peer node the peer ID is for.
  8368. * Value: upper 2 bytes of peer node's MAC address
  8369. * - HW_PEER_ID
  8370. * Bits 31:16
  8371. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  8372. * address, so for rx frames marked for rx --> tx forwarding, the
  8373. * host can determine from the HW peer ID provided as meta-data with
  8374. * the rx frame which peer the frame is supposed to be forwarded to.
  8375. * Value: ID used by the MAC HW to identify the peer
  8376. */
  8377. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  8378. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  8379. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  8380. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  8381. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  8382. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  8383. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  8384. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  8385. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  8386. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  8387. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  8388. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  8389. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  8390. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  8391. do { \
  8392. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  8393. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  8394. } while (0)
  8395. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  8396. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  8397. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  8398. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  8399. do { \
  8400. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  8401. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  8402. } while (0)
  8403. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  8404. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  8405. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  8406. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  8407. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  8408. do { \
  8409. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  8410. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  8411. } while (0)
  8412. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  8413. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  8414. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  8415. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  8416. #define HTT_RX_PEER_MAP_BYTES 12
  8417. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  8418. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  8419. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  8420. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  8421. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  8422. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  8423. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  8424. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  8425. #define HTT_RX_PEER_UNMAP_BYTES 4
  8426. /**
  8427. * @brief target -> host rx peer map V2 message definition
  8428. *
  8429. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  8430. *
  8431. * @details
  8432. * The following diagram shows the format of the rx peer map v2 message sent
  8433. * from the target to the host. This layout assumes the target operates
  8434. * as little-endian.
  8435. *
  8436. * This message always contains a SW peer ID. The main purpose of the
  8437. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  8438. * with, so that the host can use that peer ID to determine which peer
  8439. * transmitted the rx frame. This SW peer ID is sometimes also used for
  8440. * other purposes, such as identifying during tx completions which peer
  8441. * the tx frames in question were transmitted to.
  8442. *
  8443. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  8444. * is used during rx --> tx frame forwarding to identify which peer the
  8445. * frame needs to be forwarded to (i.e. the peer assocated with the
  8446. * Destination MAC Address within the packet), and particularly which vdev
  8447. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  8448. * This DA-based peer ID that is provided for certain rx frames
  8449. * (the rx frames that need to be re-transmitted as tx frames)
  8450. * is the ID that the HW uses for referring to the peer in question,
  8451. * rather than the peer ID that the SW+FW use to refer to the peer.
  8452. *
  8453. * The HW peer id here is the same meaning as AST_INDEX_0.
  8454. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  8455. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  8456. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  8457. * AST is valid.
  8458. *
  8459. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  8460. * |-------------------------------------------------------------------------|
  8461. * | SW peer ID | VDEV ID | msg type |
  8462. * |-------------------------------------------------------------------------|
  8463. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8464. * |-------------------------------------------------------------------------|
  8465. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  8466. * |-------------------------------------------------------------------------|
  8467. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  8468. * |-------------------------------------------------------------------------|
  8469. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  8470. * |-------------------------------------------------------------------------|
  8471. * |TID valid low pri| TID valid hi pri | AST index 2 |
  8472. * |-------------------------------------------------------------------------|
  8473. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  8474. * |-------------------------------------------------------------------------|
  8475. * | Reserved_2 |
  8476. * |-------------------------------------------------------------------------|
  8477. * Where:
  8478. * NH = Next Hop
  8479. * ASTVM = AST valid mask
  8480. * OA = on-chip AST valid bit
  8481. * ASTFM = AST flow mask
  8482. *
  8483. * The following field definitions describe the format of the rx peer map v2
  8484. * messages sent from the target to the host.
  8485. * - MSG_TYPE
  8486. * Bits 7:0
  8487. * Purpose: identifies this as an rx peer map v2 message
  8488. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  8489. * - VDEV_ID
  8490. * Bits 15:8
  8491. * Purpose: Indicates which virtual device the peer is associated with.
  8492. * Value: vdev ID (used in the host to look up the vdev object)
  8493. * - SW_PEER_ID
  8494. * Bits 31:16
  8495. * Purpose: The peer ID (index) that WAL is allocating
  8496. * Value: (rx) peer ID
  8497. * - MAC_ADDR_L32
  8498. * Bits 31:0
  8499. * Purpose: Identifies which peer node the peer ID is for.
  8500. * Value: lower 4 bytes of peer node's MAC address
  8501. * - MAC_ADDR_U16
  8502. * Bits 15:0
  8503. * Purpose: Identifies which peer node the peer ID is for.
  8504. * Value: upper 2 bytes of peer node's MAC address
  8505. * - HW_PEER_ID / AST_INDEX_0
  8506. * Bits 31:16
  8507. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  8508. * address, so for rx frames marked for rx --> tx forwarding, the
  8509. * host can determine from the HW peer ID provided as meta-data with
  8510. * the rx frame which peer the frame is supposed to be forwarded to.
  8511. * Value: ID used by the MAC HW to identify the peer
  8512. * - AST_HASH_VALUE
  8513. * Bits 15:0
  8514. * Purpose: Indicates AST Hash value is required for the TCL AST index
  8515. * override feature.
  8516. * - NEXT_HOP
  8517. * Bit 16
  8518. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  8519. * (Wireless Distribution System).
  8520. * - AST_VALID_MASK
  8521. * Bits 19:17
  8522. * Purpose: Indicate if the AST 1 through AST 3 are valid
  8523. * - ONCHIP_AST_VALID_FLAG
  8524. * Bit 20
  8525. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  8526. * is valid.
  8527. * - AST_INDEX_1
  8528. * Bits 15:0
  8529. * Purpose: indicate the second AST index for this peer
  8530. * - AST_0_FLOW_MASK
  8531. * Bits 19:16
  8532. * Purpose: identify the which flow the AST 0 entry corresponds to.
  8533. * - AST_1_FLOW_MASK
  8534. * Bits 23:20
  8535. * Purpose: identify the which flow the AST 1 entry corresponds to.
  8536. * - AST_2_FLOW_MASK
  8537. * Bits 27:24
  8538. * Purpose: identify the which flow the AST 2 entry corresponds to.
  8539. * - AST_3_FLOW_MASK
  8540. * Bits 31:28
  8541. * Purpose: identify the which flow the AST 3 entry corresponds to.
  8542. * - AST_INDEX_2
  8543. * Bits 15:0
  8544. * Purpose: indicate the third AST index for this peer
  8545. * - TID_VALID_HI_PRI
  8546. * Bits 23:16
  8547. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  8548. * - TID_VALID_LOW_PRI
  8549. * Bits 31:24
  8550. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  8551. * - AST_INDEX_3
  8552. * Bits 15:0
  8553. * Purpose: indicate the fourth AST index for this peer
  8554. * - ONCHIP_AST_IDX / RESERVED
  8555. * Bits 31:16
  8556. * Purpose: This field is valid only when split AST feature is enabled.
  8557. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  8558. * If valid, identifies the HW peer ID corresponding to the peer MAC
  8559. * address, this ast_idx is used for LMAC modules for RXPCU.
  8560. * Value: ID used by the LMAC HW to identify the peer
  8561. */
  8562. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  8563. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  8564. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  8565. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  8566. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  8567. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  8568. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  8569. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  8570. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  8571. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  8572. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  8573. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  8574. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  8575. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  8576. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  8577. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  8578. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  8579. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  8580. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  8581. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  8582. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  8583. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  8584. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  8585. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  8586. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  8587. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  8588. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  8589. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  8590. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  8591. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  8592. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  8593. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  8594. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  8595. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  8596. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  8597. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  8598. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  8599. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  8600. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  8601. do { \
  8602. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  8603. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  8604. } while (0)
  8605. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  8606. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  8607. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  8608. do { \
  8609. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  8610. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  8611. } while (0)
  8612. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  8613. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  8614. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  8615. do { \
  8616. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  8617. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  8618. } while (0)
  8619. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  8620. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  8621. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  8622. do { \
  8623. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  8624. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  8625. } while (0)
  8626. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  8627. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  8628. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  8629. do { \
  8630. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  8631. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  8632. } while (0)
  8633. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  8634. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  8635. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  8636. do { \
  8637. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  8638. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  8639. } while (0)
  8640. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  8641. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  8642. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  8643. do { \
  8644. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  8645. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  8646. } while (0)
  8647. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  8648. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  8649. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  8650. do { \
  8651. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  8652. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  8653. } while (0)
  8654. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  8655. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  8656. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  8657. do { \
  8658. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  8659. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  8660. } while (0)
  8661. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  8662. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  8663. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  8664. do { \
  8665. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  8666. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  8667. } while (0)
  8668. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  8669. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  8670. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  8671. do { \
  8672. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  8673. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  8674. } while (0)
  8675. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  8676. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  8677. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  8678. do { \
  8679. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  8680. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  8681. } while (0)
  8682. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  8683. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  8684. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  8685. do { \
  8686. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  8687. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  8688. } while (0)
  8689. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  8690. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  8691. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  8692. do { \
  8693. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  8694. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  8695. } while (0)
  8696. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  8697. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  8698. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  8699. do { \
  8700. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  8701. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  8702. } while (0)
  8703. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  8704. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  8705. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  8706. do { \
  8707. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  8708. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  8709. } while (0)
  8710. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  8711. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  8712. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  8713. do { \
  8714. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  8715. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  8716. } while (0)
  8717. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  8718. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  8719. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  8720. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  8721. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  8722. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  8723. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  8724. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  8725. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  8726. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  8727. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  8728. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  8729. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  8730. #define HTT_RX_PEER_MAP_V2_BYTES 32
  8731. /**
  8732. * @brief target -> host rx peer unmap V2 message definition
  8733. *
  8734. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  8735. *
  8736. * The following diagram shows the format of the rx peer unmap message sent
  8737. * from the target to the host.
  8738. *
  8739. * |31 24|23 16|15 8|7 0|
  8740. * |-----------------------------------------------------------------------|
  8741. * | SW peer ID | VDEV ID | msg type |
  8742. * |-----------------------------------------------------------------------|
  8743. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8744. * |-----------------------------------------------------------------------|
  8745. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  8746. * |-----------------------------------------------------------------------|
  8747. * | Peer Delete Duration |
  8748. * |-----------------------------------------------------------------------|
  8749. * | Reserved_0 | WDS Free Count |
  8750. * |-----------------------------------------------------------------------|
  8751. * | Reserved_1 |
  8752. * |-----------------------------------------------------------------------|
  8753. * | Reserved_2 |
  8754. * |-----------------------------------------------------------------------|
  8755. *
  8756. *
  8757. * The following field definitions describe the format of the rx peer unmap
  8758. * messages sent from the target to the host.
  8759. * - MSG_TYPE
  8760. * Bits 7:0
  8761. * Purpose: identifies this as an rx peer unmap v2 message
  8762. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  8763. * - VDEV_ID
  8764. * Bits 15:8
  8765. * Purpose: Indicates which virtual device the peer is associated
  8766. * with.
  8767. * Value: vdev ID (used in the host to look up the vdev object)
  8768. * - SW_PEER_ID
  8769. * Bits 31:16
  8770. * Purpose: The peer ID (index) that WAL is freeing
  8771. * Value: (rx) peer ID
  8772. * - MAC_ADDR_L32
  8773. * Bits 31:0
  8774. * Purpose: Identifies which peer node the peer ID is for.
  8775. * Value: lower 4 bytes of peer node's MAC address
  8776. * - MAC_ADDR_U16
  8777. * Bits 15:0
  8778. * Purpose: Identifies which peer node the peer ID is for.
  8779. * Value: upper 2 bytes of peer node's MAC address
  8780. * - NEXT_HOP
  8781. * Bits 16
  8782. * Purpose: Bit indicates next_hop AST entry used for WDS
  8783. * (Wireless Distribution System).
  8784. * - PEER_DELETE_DURATION
  8785. * Bits 31:0
  8786. * Purpose: Time taken to delete peer, in msec,
  8787. * Used for monitoring / debugging PEER delete response delay
  8788. * - PEER_WDS_FREE_COUNT
  8789. * Bits 15:0
  8790. * Purpose: Count of WDS entries deleted associated to peer deleted
  8791. */
  8792. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  8793. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  8794. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  8795. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  8796. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  8797. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  8798. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  8799. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  8800. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  8801. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  8802. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  8803. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  8804. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  8805. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  8806. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  8807. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  8808. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  8809. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  8810. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  8811. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  8812. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  8813. do { \
  8814. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  8815. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  8816. } while (0)
  8817. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  8818. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  8819. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  8820. do { \
  8821. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  8822. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  8823. } while (0)
  8824. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  8825. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  8826. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  8827. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  8828. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  8829. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  8830. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  8831. /**
  8832. * @brief target -> host rx peer mlo map message definition
  8833. *
  8834. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  8835. *
  8836. * @details
  8837. * The following diagram shows the format of the rx mlo peer map message sent
  8838. * from the target to the host. This layout assumes the target operates
  8839. * as little-endian.
  8840. *
  8841. * MCC:
  8842. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  8843. *
  8844. * WIN:
  8845. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  8846. * It will be sent on the Assoc Link.
  8847. *
  8848. * This message always contains a MLO peer ID. The main purpose of the
  8849. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  8850. * with, so that the host can use that MLO peer ID to determine which peer
  8851. * transmitted the rx frame.
  8852. *
  8853. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  8854. * |-------------------------------------------------------------------------|
  8855. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  8856. * |-------------------------------------------------------------------------|
  8857. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8858. * |-------------------------------------------------------------------------|
  8859. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  8860. * |-------------------------------------------------------------------------|
  8861. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  8862. * |-------------------------------------------------------------------------|
  8863. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  8864. * |-------------------------------------------------------------------------|
  8865. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  8866. * |-------------------------------------------------------------------------|
  8867. * |RSVD |
  8868. * |-------------------------------------------------------------------------|
  8869. * |RSVD |
  8870. * |-------------------------------------------------------------------------|
  8871. * | htt_tlv_hdr_t |
  8872. * |-------------------------------------------------------------------------|
  8873. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  8874. * |-------------------------------------------------------------------------|
  8875. * | htt_tlv_hdr_t |
  8876. * |-------------------------------------------------------------------------|
  8877. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  8878. * |-------------------------------------------------------------------------|
  8879. * | htt_tlv_hdr_t |
  8880. * |-------------------------------------------------------------------------|
  8881. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  8882. * |-------------------------------------------------------------------------|
  8883. *
  8884. * Where:
  8885. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  8886. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  8887. * V (valid) - 1 Bit Bit17
  8888. * CHIPID - 3 Bits
  8889. * TIDMASK - 8 Bits
  8890. * CACHE_SET_NUM - 8 Bits
  8891. *
  8892. * The following field definitions describe the format of the rx MLO peer map
  8893. * messages sent from the target to the host.
  8894. * - MSG_TYPE
  8895. * Bits 7:0
  8896. * Purpose: identifies this as an rx mlo peer map message
  8897. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  8898. *
  8899. * - MLO_PEER_ID
  8900. * Bits 23:8
  8901. * Purpose: The MLO peer ID (index).
  8902. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  8903. * Value: MLO peer ID
  8904. *
  8905. * - NUMLINK
  8906. * Bits: 26:24 (3Bits)
  8907. * Purpose: Indicate the max number of logical links supported per client.
  8908. * Value: number of logical links
  8909. *
  8910. * - PRC
  8911. * Bits: 29:27 (3Bits)
  8912. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  8913. * if there is migration of the primary chip.
  8914. * Value: Primary REO CHIPID
  8915. *
  8916. * - MAC_ADDR_L32
  8917. * Bits 31:0
  8918. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  8919. * Value: lower 4 bytes of peer node's MAC address
  8920. *
  8921. * - MAC_ADDR_U16
  8922. * Bits 15:0
  8923. * Purpose: Identifies which peer node the peer ID is for.
  8924. * Value: upper 2 bytes of peer node's MAC address
  8925. *
  8926. * - PRIMARY_TCL_AST_IDX
  8927. * Bits 15:0
  8928. * Purpose: Primary TCL AST index for this peer.
  8929. *
  8930. * - V
  8931. * 1 Bit Position 16
  8932. * Purpose: If the ast idx is valid.
  8933. *
  8934. * - CHIPID
  8935. * Bits 19:17
  8936. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  8937. *
  8938. * - TIDMASK
  8939. * Bits 27:20
  8940. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  8941. *
  8942. * - CACHE_SET_NUM
  8943. * Bits 31:28
  8944. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  8945. * Cache set number that should be used to cache the index based
  8946. * search results, for address and flow search.
  8947. * This value should be equal to LSB four bits of the hash value
  8948. * of match data, in case of search index points to an entry which
  8949. * may be used in content based search also. The value can be
  8950. * anything when the entry pointed by search index will not be
  8951. * used for content based search.
  8952. *
  8953. * - htt_tlv_hdr_t
  8954. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  8955. *
  8956. * Bits 11:0
  8957. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  8958. *
  8959. * Bits 23:12
  8960. * Purpose: Length, Length of the value that follows the header
  8961. *
  8962. * Bits 31:28
  8963. * Purpose: Reserved.
  8964. *
  8965. *
  8966. * - SW_PEER_ID
  8967. * Bits 15:0
  8968. * Purpose: The peer ID (index) that WAL is allocating
  8969. * Value: (rx) peer ID
  8970. *
  8971. * - VDEV_ID
  8972. * Bits 23:16
  8973. * Purpose: Indicates which virtual device the peer is associated with.
  8974. * Value: vdev ID (used in the host to look up the vdev object)
  8975. *
  8976. * - CHIPID
  8977. * Bits 26:24
  8978. * Purpose: Indicates which Chip id the peer is associated with.
  8979. * Value: chip ID (Provided by Host as part of QMI exchange)
  8980. */
  8981. typedef enum {
  8982. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  8983. } MLO_PEER_MAP_TLV_TAG_ID;
  8984. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  8985. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  8986. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  8987. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  8988. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  8989. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  8990. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  8991. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  8992. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  8993. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  8994. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  8995. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  8996. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  8997. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  8998. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  8999. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  9000. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  9001. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  9002. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  9003. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  9004. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  9005. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  9006. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  9007. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  9008. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  9009. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  9010. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  9011. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  9012. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  9013. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  9014. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  9015. do { \
  9016. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  9017. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  9018. } while (0)
  9019. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  9020. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  9021. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  9022. do { \
  9023. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  9024. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  9025. } while (0)
  9026. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  9027. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  9028. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  9029. do { \
  9030. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  9031. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  9032. } while (0)
  9033. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  9034. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  9035. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  9036. do { \
  9037. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  9038. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  9039. } while (0)
  9040. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  9041. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  9042. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  9043. do { \
  9044. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  9045. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  9046. } while (0)
  9047. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  9048. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  9049. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  9050. do { \
  9051. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  9052. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  9053. } while (0)
  9054. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  9055. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  9056. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  9057. do { \
  9058. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  9059. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  9060. } while (0)
  9061. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  9062. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  9063. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  9064. do { \
  9065. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  9066. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  9067. } while (0)
  9068. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  9069. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  9070. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  9071. do { \
  9072. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  9073. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  9074. } while (0)
  9075. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  9076. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  9077. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  9078. do { \
  9079. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  9080. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  9081. } while (0)
  9082. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  9083. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  9084. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  9085. do { \
  9086. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  9087. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  9088. } while (0)
  9089. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  9090. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  9091. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  9092. do { \
  9093. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  9094. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  9095. } while (0)
  9096. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  9097. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  9098. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  9099. do { \
  9100. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  9101. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  9102. } while (0)
  9103. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  9104. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  9105. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  9106. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  9107. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  9108. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  9109. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  9110. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  9111. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  9112. *
  9113. * The following diagram shows the format of the rx mlo peer unmap message sent
  9114. * from the target to the host.
  9115. *
  9116. * |31 24|23 16|15 8|7 0|
  9117. * |-----------------------------------------------------------------------|
  9118. * | RSVD_24_31 | MLO peer ID | msg type |
  9119. * |-----------------------------------------------------------------------|
  9120. */
  9121. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  9122. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  9123. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  9124. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  9125. /**
  9126. * @brief target -> host message specifying security parameters
  9127. *
  9128. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  9129. *
  9130. * @details
  9131. * The following diagram shows the format of the security specification
  9132. * message sent from the target to the host.
  9133. * This security specification message tells the host whether a PN check is
  9134. * necessary on rx data frames, and if so, how large the PN counter is.
  9135. * This message also tells the host about the security processing to apply
  9136. * to defragmented rx frames - specifically, whether a Message Integrity
  9137. * Check is required, and the Michael key to use.
  9138. *
  9139. * |31 24|23 16|15|14 8|7 0|
  9140. * |-----------------------------------------------------------------------|
  9141. * | peer ID | U| security type | msg type |
  9142. * |-----------------------------------------------------------------------|
  9143. * | Michael Key K0 |
  9144. * |-----------------------------------------------------------------------|
  9145. * | Michael Key K1 |
  9146. * |-----------------------------------------------------------------------|
  9147. * | WAPI RSC Low0 |
  9148. * |-----------------------------------------------------------------------|
  9149. * | WAPI RSC Low1 |
  9150. * |-----------------------------------------------------------------------|
  9151. * | WAPI RSC Hi0 |
  9152. * |-----------------------------------------------------------------------|
  9153. * | WAPI RSC Hi1 |
  9154. * |-----------------------------------------------------------------------|
  9155. *
  9156. * The following field definitions describe the format of the security
  9157. * indication message sent from the target to the host.
  9158. * - MSG_TYPE
  9159. * Bits 7:0
  9160. * Purpose: identifies this as a security specification message
  9161. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  9162. * - SEC_TYPE
  9163. * Bits 14:8
  9164. * Purpose: specifies which type of security applies to the peer
  9165. * Value: htt_sec_type enum value
  9166. * - UNICAST
  9167. * Bit 15
  9168. * Purpose: whether this security is applied to unicast or multicast data
  9169. * Value: 1 -> unicast, 0 -> multicast
  9170. * - PEER_ID
  9171. * Bits 31:16
  9172. * Purpose: The ID number for the peer the security specification is for
  9173. * Value: peer ID
  9174. * - MICHAEL_KEY_K0
  9175. * Bits 31:0
  9176. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  9177. * Value: Michael Key K0 (if security type is TKIP)
  9178. * - MICHAEL_KEY_K1
  9179. * Bits 31:0
  9180. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  9181. * Value: Michael Key K1 (if security type is TKIP)
  9182. * - WAPI_RSC_LOW0
  9183. * Bits 31:0
  9184. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  9185. * Value: WAPI RSC Low0 (if security type is WAPI)
  9186. * - WAPI_RSC_LOW1
  9187. * Bits 31:0
  9188. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  9189. * Value: WAPI RSC Low1 (if security type is WAPI)
  9190. * - WAPI_RSC_HI0
  9191. * Bits 31:0
  9192. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  9193. * Value: WAPI RSC Hi0 (if security type is WAPI)
  9194. * - WAPI_RSC_HI1
  9195. * Bits 31:0
  9196. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  9197. * Value: WAPI RSC Hi1 (if security type is WAPI)
  9198. */
  9199. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  9200. #define HTT_SEC_IND_SEC_TYPE_S 8
  9201. #define HTT_SEC_IND_UNICAST_M 0x00008000
  9202. #define HTT_SEC_IND_UNICAST_S 15
  9203. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  9204. #define HTT_SEC_IND_PEER_ID_S 16
  9205. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  9206. do { \
  9207. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  9208. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  9209. } while (0)
  9210. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  9211. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  9212. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  9213. do { \
  9214. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  9215. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  9216. } while (0)
  9217. #define HTT_SEC_IND_UNICAST_GET(word) \
  9218. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  9219. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  9220. do { \
  9221. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  9222. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  9223. } while (0)
  9224. #define HTT_SEC_IND_PEER_ID_GET(word) \
  9225. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  9226. #define HTT_SEC_IND_BYTES 28
  9227. /**
  9228. * @brief target -> host rx ADDBA / DELBA message definitions
  9229. *
  9230. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  9231. *
  9232. * @details
  9233. * The following diagram shows the format of the rx ADDBA message sent
  9234. * from the target to the host:
  9235. *
  9236. * |31 20|19 16|15 8|7 0|
  9237. * |---------------------------------------------------------------------|
  9238. * | peer ID | TID | window size | msg type |
  9239. * |---------------------------------------------------------------------|
  9240. *
  9241. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  9242. *
  9243. * The following diagram shows the format of the rx DELBA message sent
  9244. * from the target to the host:
  9245. *
  9246. * |31 20|19 16|15 10|9 8|7 0|
  9247. * |---------------------------------------------------------------------|
  9248. * | peer ID | TID | window size | IR| msg type |
  9249. * |---------------------------------------------------------------------|
  9250. *
  9251. * The following field definitions describe the format of the rx ADDBA
  9252. * and DELBA messages sent from the target to the host.
  9253. * - MSG_TYPE
  9254. * Bits 7:0
  9255. * Purpose: identifies this as an rx ADDBA or DELBA message
  9256. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  9257. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  9258. * - IR (initiator / recipient)
  9259. * Bits 9:8 (DELBA only)
  9260. * Purpose: specify whether the DELBA handshake was initiated by the
  9261. * local STA/AP, or by the peer STA/AP
  9262. * Value:
  9263. * 0 - unspecified
  9264. * 1 - initiator (a.k.a. originator)
  9265. * 2 - recipient (a.k.a. responder)
  9266. * 3 - unused / reserved
  9267. * - WIN_SIZE
  9268. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  9269. * Purpose: Specifies the length of the block ack window (max = 64).
  9270. * Value:
  9271. * block ack window length specified by the received ADDBA/DELBA
  9272. * management message.
  9273. * - TID
  9274. * Bits 19:16
  9275. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  9276. * Value:
  9277. * TID specified by the received ADDBA or DELBA management message.
  9278. * - PEER_ID
  9279. * Bits 31:20
  9280. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  9281. * Value:
  9282. * ID (hash value) used by the host for fast, direct lookup of
  9283. * host SW peer info, including rx reorder states.
  9284. */
  9285. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  9286. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  9287. #define HTT_RX_ADDBA_TID_M 0xf0000
  9288. #define HTT_RX_ADDBA_TID_S 16
  9289. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  9290. #define HTT_RX_ADDBA_PEER_ID_S 20
  9291. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  9292. do { \
  9293. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  9294. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  9295. } while (0)
  9296. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  9297. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  9298. #define HTT_RX_ADDBA_TID_SET(word, value) \
  9299. do { \
  9300. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  9301. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  9302. } while (0)
  9303. #define HTT_RX_ADDBA_TID_GET(word) \
  9304. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  9305. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  9306. do { \
  9307. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  9308. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  9309. } while (0)
  9310. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  9311. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  9312. #define HTT_RX_ADDBA_BYTES 4
  9313. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  9314. #define HTT_RX_DELBA_INITIATOR_S 8
  9315. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  9316. #define HTT_RX_DELBA_WIN_SIZE_S 10
  9317. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  9318. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  9319. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  9320. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  9321. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  9322. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  9323. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  9324. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  9325. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  9326. do { \
  9327. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  9328. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  9329. } while (0)
  9330. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  9331. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  9332. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  9333. do { \
  9334. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  9335. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  9336. } while (0)
  9337. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  9338. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  9339. #define HTT_RX_DELBA_BYTES 4
  9340. /**
  9341. * @brief tx queue group information element definition
  9342. *
  9343. * @details
  9344. * The following diagram shows the format of the tx queue group
  9345. * information element, which can be included in target --> host
  9346. * messages to specify the number of tx "credits" (tx descriptors
  9347. * for LL, or tx buffers for HL) available to a particular group
  9348. * of host-side tx queues, and which host-side tx queues belong to
  9349. * the group.
  9350. *
  9351. * |31|30 24|23 16|15|14|13 0|
  9352. * |------------------------------------------------------------------------|
  9353. * | X| reserved | tx queue grp ID | A| S| credit count |
  9354. * |------------------------------------------------------------------------|
  9355. * | vdev ID mask | AC mask |
  9356. * |------------------------------------------------------------------------|
  9357. *
  9358. * The following definitions describe the fields within the tx queue group
  9359. * information element:
  9360. * - credit_count
  9361. * Bits 13:1
  9362. * Purpose: specify how many tx credits are available to the tx queue group
  9363. * Value: An absolute or relative, positive or negative credit value
  9364. * The 'A' bit specifies whether the value is absolute or relative.
  9365. * The 'S' bit specifies whether the value is positive or negative.
  9366. * A negative value can only be relative, not absolute.
  9367. * An absolute value replaces any prior credit value the host has for
  9368. * the tx queue group in question.
  9369. * A relative value is added to the prior credit value the host has for
  9370. * the tx queue group in question.
  9371. * - sign
  9372. * Bit 14
  9373. * Purpose: specify whether the credit count is positive or negative
  9374. * Value: 0 -> positive, 1 -> negative
  9375. * - absolute
  9376. * Bit 15
  9377. * Purpose: specify whether the credit count is absolute or relative
  9378. * Value: 0 -> relative, 1 -> absolute
  9379. * - txq_group_id
  9380. * Bits 23:16
  9381. * Purpose: indicate which tx queue group's credit and/or membership are
  9382. * being specified
  9383. * Value: 0 to max_tx_queue_groups-1
  9384. * - reserved
  9385. * Bits 30:16
  9386. * Value: 0x0
  9387. * - eXtension
  9388. * Bit 31
  9389. * Purpose: specify whether another tx queue group info element follows
  9390. * Value: 0 -> no more tx queue group information elements
  9391. * 1 -> another tx queue group information element immediately follows
  9392. * - ac_mask
  9393. * Bits 15:0
  9394. * Purpose: specify which Access Categories belong to the tx queue group
  9395. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  9396. * the tx queue group.
  9397. * The AC bit-mask values are obtained by left-shifting by the
  9398. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  9399. * - vdev_id_mask
  9400. * Bits 31:16
  9401. * Purpose: specify which vdev's tx queues belong to the tx queue group
  9402. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  9403. * belong to the tx queue group.
  9404. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  9405. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  9406. */
  9407. PREPACK struct htt_txq_group {
  9408. A_UINT32
  9409. credit_count: 14,
  9410. sign: 1,
  9411. absolute: 1,
  9412. tx_queue_group_id: 8,
  9413. reserved0: 7,
  9414. extension: 1;
  9415. A_UINT32
  9416. ac_mask: 16,
  9417. vdev_id_mask: 16;
  9418. } POSTPACK;
  9419. /* first word */
  9420. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  9421. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  9422. #define HTT_TXQ_GROUP_SIGN_S 14
  9423. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  9424. #define HTT_TXQ_GROUP_ABS_S 15
  9425. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  9426. #define HTT_TXQ_GROUP_ID_S 16
  9427. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  9428. #define HTT_TXQ_GROUP_EXT_S 31
  9429. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  9430. /* second word */
  9431. #define HTT_TXQ_GROUP_AC_MASK_S 0
  9432. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  9433. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  9434. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  9435. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  9436. do { \
  9437. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  9438. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  9439. } while (0)
  9440. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  9441. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  9442. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  9443. do { \
  9444. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  9445. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  9446. } while (0)
  9447. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  9448. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  9449. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  9450. do { \
  9451. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  9452. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  9453. } while (0)
  9454. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  9455. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  9456. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  9457. do { \
  9458. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  9459. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  9460. } while (0)
  9461. #define HTT_TXQ_GROUP_ID_GET(_info) \
  9462. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  9463. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  9464. do { \
  9465. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  9466. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  9467. } while (0)
  9468. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  9469. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  9470. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  9471. do { \
  9472. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  9473. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  9474. } while (0)
  9475. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  9476. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  9477. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  9478. do { \
  9479. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  9480. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  9481. } while (0)
  9482. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  9483. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  9484. /**
  9485. * @brief target -> host TX completion indication message definition
  9486. *
  9487. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  9488. *
  9489. * @details
  9490. * The following diagram shows the format of the TX completion indication sent
  9491. * from the target to the host
  9492. *
  9493. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  9494. * |-------------------------------------------------------------------|
  9495. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  9496. * |-------------------------------------------------------------------|
  9497. * payload:| MSDU1 ID | MSDU0 ID |
  9498. * |-------------------------------------------------------------------|
  9499. * : MSDU3 ID | MSDU2 ID :
  9500. * |-------------------------------------------------------------------|
  9501. * | struct htt_tx_compl_ind_append_retries |
  9502. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9503. * | struct htt_tx_compl_ind_append_tx_tstamp |
  9504. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9505. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  9506. * |-------------------------------------------------------------------|
  9507. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  9508. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9509. * | MSDU0 tx_tsf64_low |
  9510. * |-------------------------------------------------------------------|
  9511. * | MSDU0 tx_tsf64_high |
  9512. * |-------------------------------------------------------------------|
  9513. * | MSDU1 tx_tsf64_low |
  9514. * |-------------------------------------------------------------------|
  9515. * | MSDU1 tx_tsf64_high |
  9516. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9517. * | phy_timestamp |
  9518. * |-------------------------------------------------------------------|
  9519. * | rate specs (see below) |
  9520. * |-------------------------------------------------------------------|
  9521. * | seqctrl | framectrl |
  9522. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9523. * Where:
  9524. * A0 = append (a.k.a. append0)
  9525. * A1 = append1
  9526. * TP = MSDU tx power presence
  9527. * A2 = append2
  9528. * A3 = append3
  9529. * A4 = append4
  9530. *
  9531. * The following field definitions describe the format of the TX completion
  9532. * indication sent from the target to the host
  9533. * Header fields:
  9534. * - msg_type
  9535. * Bits 7:0
  9536. * Purpose: identifies this as HTT TX completion indication
  9537. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  9538. * - status
  9539. * Bits 10:8
  9540. * Purpose: the TX completion status of payload fragmentations descriptors
  9541. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  9542. * - tid
  9543. * Bits 14:11
  9544. * Purpose: the tid associated with those fragmentation descriptors. It is
  9545. * valid or not, depending on the tid_invalid bit.
  9546. * Value: 0 to 15
  9547. * - tid_invalid
  9548. * Bits 15:15
  9549. * Purpose: this bit indicates whether the tid field is valid or not
  9550. * Value: 0 indicates valid; 1 indicates invalid
  9551. * - num
  9552. * Bits 23:16
  9553. * Purpose: the number of payload in this indication
  9554. * Value: 1 to 255
  9555. * - append (a.k.a. append0)
  9556. * Bits 24:24
  9557. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  9558. * the number of tx retries for one MSDU at the end of this message
  9559. * Value: 0 indicates no appending; 1 indicates appending
  9560. * - append1
  9561. * Bits 25:25
  9562. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  9563. * contains the timestamp info for each TX msdu id in payload.
  9564. * The order of the timestamps matches the order of the MSDU IDs.
  9565. * Note that a big-endian host needs to account for the reordering
  9566. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  9567. * conversion) when determining which tx timestamp corresponds to
  9568. * which MSDU ID.
  9569. * Value: 0 indicates no appending; 1 indicates appending
  9570. * - msdu_tx_power_presence
  9571. * Bits 26:26
  9572. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  9573. * for each MSDU referenced by the TX_COMPL_IND message.
  9574. * The tx power is reported in 0.5 dBm units.
  9575. * The order of the per-MSDU tx power reports matches the order
  9576. * of the MSDU IDs.
  9577. * Note that a big-endian host needs to account for the reordering
  9578. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  9579. * conversion) when determining which Tx Power corresponds to
  9580. * which MSDU ID.
  9581. * Value: 0 indicates MSDU tx power reports are not appended,
  9582. * 1 indicates MSDU tx power reports are appended
  9583. * - append2
  9584. * Bits 27:27
  9585. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  9586. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  9587. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  9588. * same for all MSDUs witin a single PPDU, the RSSI is duplicated
  9589. * for each MSDU, for convenience.
  9590. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  9591. * this append2 bit is set).
  9592. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  9593. * dB above the noise floor.
  9594. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  9595. * 1 indicates MSDU ACK RSSI values are appended.
  9596. * - append3
  9597. * Bits 28:28
  9598. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  9599. * contains the tx tsf info based on wlan global TSF for
  9600. * each TX msdu id in payload.
  9601. * The order of the tx tsf matches the order of the MSDU IDs.
  9602. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  9603. * values to indicate the the lower 32 bits and higher 32 bits of
  9604. * the tx tsf.
  9605. * The tx_tsf64 here represents the time MSDU was acked and the
  9606. * tx_tsf64 has microseconds units.
  9607. * Value: 0 indicates no appending; 1 indicates appending
  9608. * - append4
  9609. * Bits 29:29
  9610. * Purpose: Indicate whether data frame control fields and fields required
  9611. * for radio tap header are appended for each MSDU in TX_COMP_IND
  9612. * message. The order of the this message matches the order of
  9613. * the MSDU IDs.
  9614. * Value: 0 indicates frame control fields and fields required for
  9615. * radio tap header values are not appended,
  9616. * 1 indicates frame control fields and fields required for
  9617. * radio tap header values are appended.
  9618. * Payload fields:
  9619. * - hmsdu_id
  9620. * Bits 15:0
  9621. * Purpose: this ID is used to track the Tx buffer in host
  9622. * Value: 0 to "size of host MSDU descriptor pool - 1"
  9623. */
  9624. PREPACK struct htt_tx_data_hdr_information {
  9625. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  9626. A_UINT32 /* word 1 */
  9627. /* preamble:
  9628. * 0-OFDM,
  9629. * 1-CCk,
  9630. * 2-HT,
  9631. * 3-VHT
  9632. */
  9633. preamble: 2, /* [1:0] */
  9634. /* mcs:
  9635. * In case of HT preamble interpret
  9636. * MCS along with NSS.
  9637. * Valid values for HT are 0 to 7.
  9638. * HT mcs 0 with NSS 2 is mcs 8.
  9639. * Valid values for VHT are 0 to 9.
  9640. */
  9641. mcs: 4, /* [5:2] */
  9642. /* rate:
  9643. * This is applicable only for
  9644. * CCK and OFDM preamble type
  9645. * rate 0: OFDM 48 Mbps,
  9646. * 1: OFDM 24 Mbps,
  9647. * 2: OFDM 12 Mbps
  9648. * 3: OFDM 6 Mbps
  9649. * 4: OFDM 54 Mbps
  9650. * 5: OFDM 36 Mbps
  9651. * 6: OFDM 18 Mbps
  9652. * 7: OFDM 9 Mbps
  9653. * rate 0: CCK 11 Mbps Long
  9654. * 1: CCK 5.5 Mbps Long
  9655. * 2: CCK 2 Mbps Long
  9656. * 3: CCK 1 Mbps Long
  9657. * 4: CCK 11 Mbps Short
  9658. * 5: CCK 5.5 Mbps Short
  9659. * 6: CCK 2 Mbps Short
  9660. */
  9661. rate : 3, /* [ 8: 6] */
  9662. rssi : 8, /* [16: 9] units=dBm */
  9663. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  9664. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  9665. stbc : 1, /* [22] */
  9666. sgi : 1, /* [23] */
  9667. ldpc : 1, /* [24] */
  9668. beamformed: 1, /* [25] */
  9669. /* tx_retry_cnt:
  9670. * Indicates retry count of data tx frames provided by the host.
  9671. */
  9672. tx_retry_cnt: 6; /* [31:26] */
  9673. A_UINT32 /* word 2 */
  9674. framectrl:16, /* [15: 0] */
  9675. seqno:16; /* [31:16] */
  9676. } POSTPACK;
  9677. #define HTT_TX_COMPL_IND_STATUS_S 8
  9678. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  9679. #define HTT_TX_COMPL_IND_TID_S 11
  9680. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  9681. #define HTT_TX_COMPL_IND_TID_INV_S 15
  9682. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  9683. #define HTT_TX_COMPL_IND_NUM_S 16
  9684. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  9685. #define HTT_TX_COMPL_IND_APPEND_S 24
  9686. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  9687. #define HTT_TX_COMPL_IND_APPEND1_S 25
  9688. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  9689. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  9690. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  9691. #define HTT_TX_COMPL_IND_APPEND2_S 27
  9692. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  9693. #define HTT_TX_COMPL_IND_APPEND3_S 28
  9694. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  9695. #define HTT_TX_COMPL_IND_APPEND4_S 29
  9696. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  9697. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  9698. do { \
  9699. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  9700. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  9701. } while (0)
  9702. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  9703. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  9704. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  9705. do { \
  9706. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  9707. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  9708. } while (0)
  9709. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  9710. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  9711. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  9712. do { \
  9713. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  9714. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  9715. } while (0)
  9716. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  9717. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  9718. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  9719. do { \
  9720. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  9721. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  9722. } while (0)
  9723. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  9724. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  9725. HTT_TX_COMPL_IND_TID_INV_S)
  9726. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  9727. do { \
  9728. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  9729. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  9730. } while (0)
  9731. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  9732. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  9733. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  9734. do { \
  9735. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  9736. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  9737. } while (0)
  9738. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  9739. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  9740. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  9741. do { \
  9742. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  9743. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  9744. } while (0)
  9745. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  9746. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  9747. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  9748. do { \
  9749. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  9750. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  9751. } while (0)
  9752. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  9753. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  9754. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  9755. do { \
  9756. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  9757. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  9758. } while (0)
  9759. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  9760. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  9761. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  9762. do { \
  9763. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  9764. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  9765. } while (0)
  9766. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  9767. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  9768. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  9769. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  9770. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  9771. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  9772. #define HTT_TX_COMPL_IND_STAT_OK 0
  9773. /* DISCARD:
  9774. * current meaning:
  9775. * MSDUs were queued for transmission but filtered by HW or SW
  9776. * without any over the air attempts
  9777. * legacy meaning (HL Rome):
  9778. * MSDUs were discarded by the target FW without any over the air
  9779. * attempts due to lack of space
  9780. */
  9781. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  9782. /* NO_ACK:
  9783. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  9784. */
  9785. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  9786. /* POSTPONE:
  9787. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  9788. * be downloaded again later (in the appropriate order), when they are
  9789. * deliverable.
  9790. */
  9791. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  9792. /*
  9793. * The PEER_DEL tx completion status is used for HL cases
  9794. * where the peer the frame is for has been deleted.
  9795. * The host has already discarded its copy of the frame, but
  9796. * it still needs the tx completion to restore its credit.
  9797. */
  9798. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  9799. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  9800. #define HTT_TX_COMPL_IND_STAT_DROP 5
  9801. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  9802. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  9803. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  9804. PREPACK struct htt_tx_compl_ind_base {
  9805. A_UINT32 hdr;
  9806. A_UINT16 payload[1/*or more*/];
  9807. } POSTPACK;
  9808. PREPACK struct htt_tx_compl_ind_append_retries {
  9809. A_UINT16 msdu_id;
  9810. A_UINT8 tx_retries;
  9811. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  9812. 0: this is the last append_retries struct */
  9813. } POSTPACK;
  9814. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  9815. A_UINT32 timestamp[1/*or more*/];
  9816. } POSTPACK;
  9817. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  9818. A_UINT32 tx_tsf64_low;
  9819. A_UINT32 tx_tsf64_high;
  9820. } POSTPACK;
  9821. /* htt_tx_data_hdr_information payload extension fields: */
  9822. /* DWORD zero */
  9823. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  9824. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  9825. /* DWORD one */
  9826. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  9827. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  9828. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  9829. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  9830. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  9831. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  9832. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  9833. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  9834. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  9835. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  9836. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  9837. #define HTT_FW_TX_DATA_HDR_BW_S 19
  9838. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  9839. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  9840. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  9841. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  9842. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  9843. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  9844. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  9845. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  9846. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  9847. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  9848. /* DWORD two */
  9849. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  9850. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  9851. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  9852. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  9853. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  9854. do { \
  9855. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  9856. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  9857. } while (0)
  9858. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  9859. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  9860. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  9861. do { \
  9862. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  9863. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  9864. } while (0)
  9865. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  9866. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  9867. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  9868. do { \
  9869. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  9870. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  9871. } while (0)
  9872. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  9873. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  9874. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  9875. do { \
  9876. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  9877. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  9878. } while (0)
  9879. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  9880. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  9881. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  9882. do { \
  9883. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  9884. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  9885. } while (0)
  9886. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  9887. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  9888. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  9889. do { \
  9890. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  9891. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  9892. } while (0)
  9893. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  9894. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  9895. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  9896. do { \
  9897. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  9898. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  9899. } while (0)
  9900. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  9901. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  9902. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  9903. do { \
  9904. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  9905. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  9906. } while (0)
  9907. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  9908. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  9909. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  9910. do { \
  9911. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  9912. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  9913. } while (0)
  9914. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  9915. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  9916. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  9917. do { \
  9918. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  9919. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  9920. } while (0)
  9921. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  9922. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  9923. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  9924. do { \
  9925. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  9926. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  9927. } while (0)
  9928. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  9929. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  9930. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  9931. do { \
  9932. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  9933. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  9934. } while (0)
  9935. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  9936. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  9937. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  9938. do { \
  9939. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  9940. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  9941. } while (0)
  9942. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  9943. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  9944. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  9945. do { \
  9946. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  9947. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  9948. } while (0)
  9949. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  9950. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  9951. /**
  9952. * @brief target -> host rate-control update indication message
  9953. *
  9954. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  9955. *
  9956. * @details
  9957. * The following diagram shows the format of the RC Update message
  9958. * sent from the target to the host, while processing the tx-completion
  9959. * of a transmitted PPDU.
  9960. *
  9961. * |31 24|23 16|15 8|7 0|
  9962. * |-------------------------------------------------------------|
  9963. * | peer ID | vdev ID | msg_type |
  9964. * |-------------------------------------------------------------|
  9965. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  9966. * |-------------------------------------------------------------|
  9967. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  9968. * |-------------------------------------------------------------|
  9969. * | : |
  9970. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  9971. * | : |
  9972. * |-------------------------------------------------------------|
  9973. * | : |
  9974. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  9975. * | : |
  9976. * |-------------------------------------------------------------|
  9977. * : :
  9978. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  9979. *
  9980. */
  9981. typedef struct {
  9982. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  9983. A_UINT32 rate_code_flags;
  9984. A_UINT32 flags; /* Encodes information such as excessive
  9985. retransmission, aggregate, some info
  9986. from .11 frame control,
  9987. STBC, LDPC, (SGI and Tx Chain Mask
  9988. are encoded in ptx_rc->flags field),
  9989. AMPDU truncation (BT/time based etc.),
  9990. RTS/CTS attempt */
  9991. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  9992. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  9993. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  9994. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  9995. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  9996. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  9997. } HTT_RC_TX_DONE_PARAMS;
  9998. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  9999. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  10000. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  10001. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  10002. #define HTT_RC_UPDATE_VDEVID_S 8
  10003. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  10004. #define HTT_RC_UPDATE_PEERID_S 16
  10005. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  10006. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  10007. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  10008. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  10009. do { \
  10010. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  10011. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  10012. } while (0)
  10013. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  10014. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  10015. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  10016. do { \
  10017. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  10018. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  10019. } while (0)
  10020. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  10021. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  10022. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  10023. do { \
  10024. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  10025. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  10026. } while (0)
  10027. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  10028. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  10029. /**
  10030. * @brief target -> host rx fragment indication message definition
  10031. *
  10032. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  10033. *
  10034. * @details
  10035. * The following field definitions describe the format of the rx fragment
  10036. * indication message sent from the target to the host.
  10037. * The rx fragment indication message shares the format of the
  10038. * rx indication message, but not all fields from the rx indication message
  10039. * are relevant to the rx fragment indication message.
  10040. *
  10041. *
  10042. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  10043. * |-----------+-------------------+---------------------+-------------|
  10044. * | peer ID | |FV| ext TID | msg type |
  10045. * |-------------------------------------------------------------------|
  10046. * | | flush | flush |
  10047. * | | end | start |
  10048. * | | seq num | seq num |
  10049. * |-------------------------------------------------------------------|
  10050. * | reserved | FW rx desc bytes |
  10051. * |-------------------------------------------------------------------|
  10052. * | | FW MSDU Rx |
  10053. * | | desc B0 |
  10054. * |-------------------------------------------------------------------|
  10055. * Header fields:
  10056. * - MSG_TYPE
  10057. * Bits 7:0
  10058. * Purpose: identifies this as an rx fragment indication message
  10059. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  10060. * - EXT_TID
  10061. * Bits 12:8
  10062. * Purpose: identify the traffic ID of the rx data, including
  10063. * special "extended" TID values for multicast, broadcast, and
  10064. * non-QoS data frames
  10065. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  10066. * - FLUSH_VALID (FV)
  10067. * Bit 13
  10068. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  10069. * is valid
  10070. * Value:
  10071. * 1 -> flush IE is valid and needs to be processed
  10072. * 0 -> flush IE is not valid and should be ignored
  10073. * - PEER_ID
  10074. * Bits 31:16
  10075. * Purpose: Identify, by ID, which peer sent the rx data
  10076. * Value: ID of the peer who sent the rx data
  10077. * - FLUSH_SEQ_NUM_START
  10078. * Bits 5:0
  10079. * Purpose: Indicate the start of a series of MPDUs to flush
  10080. * Not all MPDUs within this series are necessarily valid - the host
  10081. * must check each sequence number within this range to see if the
  10082. * corresponding MPDU is actually present.
  10083. * This field is only valid if the FV bit is set.
  10084. * Value:
  10085. * The sequence number for the first MPDUs to check to flush.
  10086. * The sequence number is masked by 0x3f.
  10087. * - FLUSH_SEQ_NUM_END
  10088. * Bits 11:6
  10089. * Purpose: Indicate the end of a series of MPDUs to flush
  10090. * Value:
  10091. * The sequence number one larger than the sequence number of the
  10092. * last MPDU to check to flush.
  10093. * The sequence number is masked by 0x3f.
  10094. * Not all MPDUs within this series are necessarily valid - the host
  10095. * must check each sequence number within this range to see if the
  10096. * corresponding MPDU is actually present.
  10097. * This field is only valid if the FV bit is set.
  10098. * Rx descriptor fields:
  10099. * - FW_RX_DESC_BYTES
  10100. * Bits 15:0
  10101. * Purpose: Indicate how many bytes in the Rx indication are used for
  10102. * FW Rx descriptors
  10103. * Value: 1
  10104. */
  10105. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  10106. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  10107. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  10108. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  10109. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  10110. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  10111. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  10112. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  10113. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  10114. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  10115. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  10116. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  10117. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  10118. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  10119. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  10120. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  10121. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  10122. #define HTT_RX_FRAG_IND_BYTES \
  10123. (4 /* msg hdr */ + \
  10124. 4 /* flush spec */ + \
  10125. 4 /* (unused) FW rx desc bytes spec */ + \
  10126. 4 /* FW rx desc */)
  10127. /**
  10128. * @brief target -> host test message definition
  10129. *
  10130. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  10131. *
  10132. * @details
  10133. * The following field definitions describe the format of the test
  10134. * message sent from the target to the host.
  10135. * The message consists of a 4-octet header, followed by a variable
  10136. * number of 32-bit integer values, followed by a variable number
  10137. * of 8-bit character values.
  10138. *
  10139. * |31 16|15 8|7 0|
  10140. * |-----------------------------------------------------------|
  10141. * | num chars | num ints | msg type |
  10142. * |-----------------------------------------------------------|
  10143. * | int 0 |
  10144. * |-----------------------------------------------------------|
  10145. * | int 1 |
  10146. * |-----------------------------------------------------------|
  10147. * | ... |
  10148. * |-----------------------------------------------------------|
  10149. * | char 3 | char 2 | char 1 | char 0 |
  10150. * |-----------------------------------------------------------|
  10151. * | | | ... | char 4 |
  10152. * |-----------------------------------------------------------|
  10153. * - MSG_TYPE
  10154. * Bits 7:0
  10155. * Purpose: identifies this as a test message
  10156. * Value: HTT_MSG_TYPE_TEST
  10157. * - NUM_INTS
  10158. * Bits 15:8
  10159. * Purpose: indicate how many 32-bit integers follow the message header
  10160. * - NUM_CHARS
  10161. * Bits 31:16
  10162. * Purpose: indicate how many 8-bit charaters follow the series of integers
  10163. */
  10164. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  10165. #define HTT_RX_TEST_NUM_INTS_S 8
  10166. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  10167. #define HTT_RX_TEST_NUM_CHARS_S 16
  10168. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  10169. do { \
  10170. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  10171. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  10172. } while (0)
  10173. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  10174. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  10175. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  10176. do { \
  10177. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  10178. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  10179. } while (0)
  10180. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  10181. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  10182. /**
  10183. * @brief target -> host packet log message
  10184. *
  10185. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  10186. *
  10187. * @details
  10188. * The following field definitions describe the format of the packet log
  10189. * message sent from the target to the host.
  10190. * The message consists of a 4-octet header,followed by a variable number
  10191. * of 32-bit character values.
  10192. *
  10193. * |31 16|15 12|11 10|9 8|7 0|
  10194. * |------------------------------------------------------------------|
  10195. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  10196. * |------------------------------------------------------------------|
  10197. * | payload |
  10198. * |------------------------------------------------------------------|
  10199. * - MSG_TYPE
  10200. * Bits 7:0
  10201. * Purpose: identifies this as a pktlog message
  10202. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  10203. * - mac_id
  10204. * Bits 9:8
  10205. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  10206. * Value: 0-3
  10207. * - pdev_id
  10208. * Bits 11:10
  10209. * Purpose: pdev_id
  10210. * Value: 0-3
  10211. * 0 (for rings at SOC level),
  10212. * 1/2/3 PDEV -> 0/1/2
  10213. * - payload_size
  10214. * Bits 31:16
  10215. * Purpose: explicitly specify the payload size
  10216. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  10217. */
  10218. PREPACK struct htt_pktlog_msg {
  10219. A_UINT32 header;
  10220. A_UINT32 payload[1/* or more */];
  10221. } POSTPACK;
  10222. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  10223. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  10224. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  10225. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  10226. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  10227. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  10228. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  10229. do { \
  10230. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  10231. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  10232. } while (0)
  10233. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  10234. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  10235. HTT_T2H_PKTLOG_MAC_ID_S)
  10236. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  10237. do { \
  10238. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  10239. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  10240. } while (0)
  10241. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  10242. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  10243. HTT_T2H_PKTLOG_PDEV_ID_S)
  10244. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  10245. do { \
  10246. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  10247. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  10248. } while (0)
  10249. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  10250. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  10251. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  10252. /*
  10253. * Rx reorder statistics
  10254. * NB: all the fields must be defined in 4 octets size.
  10255. */
  10256. struct rx_reorder_stats {
  10257. /* Non QoS MPDUs received */
  10258. A_UINT32 deliver_non_qos;
  10259. /* MPDUs received in-order */
  10260. A_UINT32 deliver_in_order;
  10261. /* Flush due to reorder timer expired */
  10262. A_UINT32 deliver_flush_timeout;
  10263. /* Flush due to move out of window */
  10264. A_UINT32 deliver_flush_oow;
  10265. /* Flush due to DELBA */
  10266. A_UINT32 deliver_flush_delba;
  10267. /* MPDUs dropped due to FCS error */
  10268. A_UINT32 fcs_error;
  10269. /* MPDUs dropped due to monitor mode non-data packet */
  10270. A_UINT32 mgmt_ctrl;
  10271. /* Unicast-data MPDUs dropped due to invalid peer */
  10272. A_UINT32 invalid_peer;
  10273. /* MPDUs dropped due to duplication (non aggregation) */
  10274. A_UINT32 dup_non_aggr;
  10275. /* MPDUs dropped due to processed before */
  10276. A_UINT32 dup_past;
  10277. /* MPDUs dropped due to duplicate in reorder queue */
  10278. A_UINT32 dup_in_reorder;
  10279. /* Reorder timeout happened */
  10280. A_UINT32 reorder_timeout;
  10281. /* invalid bar ssn */
  10282. A_UINT32 invalid_bar_ssn;
  10283. /* reorder reset due to bar ssn */
  10284. A_UINT32 ssn_reset;
  10285. /* Flush due to delete peer */
  10286. A_UINT32 deliver_flush_delpeer;
  10287. /* Flush due to offload*/
  10288. A_UINT32 deliver_flush_offload;
  10289. /* Flush due to out of buffer*/
  10290. A_UINT32 deliver_flush_oob;
  10291. /* MPDUs dropped due to PN check fail */
  10292. A_UINT32 pn_fail;
  10293. /* MPDUs dropped due to unable to allocate memory */
  10294. A_UINT32 store_fail;
  10295. /* Number of times the tid pool alloc succeeded */
  10296. A_UINT32 tid_pool_alloc_succ;
  10297. /* Number of times the MPDU pool alloc succeeded */
  10298. A_UINT32 mpdu_pool_alloc_succ;
  10299. /* Number of times the MSDU pool alloc succeeded */
  10300. A_UINT32 msdu_pool_alloc_succ;
  10301. /* Number of times the tid pool alloc failed */
  10302. A_UINT32 tid_pool_alloc_fail;
  10303. /* Number of times the MPDU pool alloc failed */
  10304. A_UINT32 mpdu_pool_alloc_fail;
  10305. /* Number of times the MSDU pool alloc failed */
  10306. A_UINT32 msdu_pool_alloc_fail;
  10307. /* Number of times the tid pool freed */
  10308. A_UINT32 tid_pool_free;
  10309. /* Number of times the MPDU pool freed */
  10310. A_UINT32 mpdu_pool_free;
  10311. /* Number of times the MSDU pool freed */
  10312. A_UINT32 msdu_pool_free;
  10313. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  10314. A_UINT32 msdu_queued;
  10315. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  10316. A_UINT32 msdu_recycled;
  10317. /* Number of MPDUs with invalid peer but A2 found in AST */
  10318. A_UINT32 invalid_peer_a2_in_ast;
  10319. /* Number of MPDUs with invalid peer but A3 found in AST */
  10320. A_UINT32 invalid_peer_a3_in_ast;
  10321. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  10322. A_UINT32 invalid_peer_bmc_mpdus;
  10323. /* Number of MSDUs with err attention word */
  10324. A_UINT32 rxdesc_err_att;
  10325. /* Number of MSDUs with flag of peer_idx_invalid */
  10326. A_UINT32 rxdesc_err_peer_idx_inv;
  10327. /* Number of MSDUs with flag of peer_idx_timeout */
  10328. A_UINT32 rxdesc_err_peer_idx_to;
  10329. /* Number of MSDUs with flag of overflow */
  10330. A_UINT32 rxdesc_err_ov;
  10331. /* Number of MSDUs with flag of msdu_length_err */
  10332. A_UINT32 rxdesc_err_msdu_len;
  10333. /* Number of MSDUs with flag of mpdu_length_err */
  10334. A_UINT32 rxdesc_err_mpdu_len;
  10335. /* Number of MSDUs with flag of tkip_mic_err */
  10336. A_UINT32 rxdesc_err_tkip_mic;
  10337. /* Number of MSDUs with flag of decrypt_err */
  10338. A_UINT32 rxdesc_err_decrypt;
  10339. /* Number of MSDUs with flag of fcs_err */
  10340. A_UINT32 rxdesc_err_fcs;
  10341. /* Number of Unicast (bc_mc bit is not set in attention word)
  10342. * frames with invalid peer handler
  10343. */
  10344. A_UINT32 rxdesc_uc_msdus_inv_peer;
  10345. /* Number of unicast frame directly (direct bit is set in attention word)
  10346. * to DUT with invalid peer handler
  10347. */
  10348. A_UINT32 rxdesc_direct_msdus_inv_peer;
  10349. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  10350. * frames with invalid peer handler
  10351. */
  10352. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  10353. /* Number of MSDUs dropped due to no first MSDU flag */
  10354. A_UINT32 rxdesc_no_1st_msdu;
  10355. /* Number of MSDUs droped due to ring overflow */
  10356. A_UINT32 msdu_drop_ring_ov;
  10357. /* Number of MSDUs dropped due to FC mismatch */
  10358. A_UINT32 msdu_drop_fc_mismatch;
  10359. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  10360. A_UINT32 msdu_drop_mgmt_remote_ring;
  10361. /* Number of MSDUs dropped due to errors not reported in attention word */
  10362. A_UINT32 msdu_drop_misc;
  10363. /* Number of MSDUs go to offload before reorder */
  10364. A_UINT32 offload_msdu_wal;
  10365. /* Number of data frame dropped by offload after reorder */
  10366. A_UINT32 offload_msdu_reorder;
  10367. /* Number of MPDUs with sequence number in the past and within the BA window */
  10368. A_UINT32 dup_past_within_window;
  10369. /* Number of MPDUs with sequence number in the past and outside the BA window */
  10370. A_UINT32 dup_past_outside_window;
  10371. /* Number of MSDUs with decrypt/MIC error */
  10372. A_UINT32 rxdesc_err_decrypt_mic;
  10373. /* Number of data MSDUs received on both local and remote rings */
  10374. A_UINT32 data_msdus_on_both_rings;
  10375. /* MPDUs never filled */
  10376. A_UINT32 holes_not_filled;
  10377. };
  10378. /*
  10379. * Rx Remote buffer statistics
  10380. * NB: all the fields must be defined in 4 octets size.
  10381. */
  10382. struct rx_remote_buffer_mgmt_stats {
  10383. /* Total number of MSDUs reaped for Rx processing */
  10384. A_UINT32 remote_reaped;
  10385. /* MSDUs recycled within firmware */
  10386. A_UINT32 remote_recycled;
  10387. /* MSDUs stored by Data Rx */
  10388. A_UINT32 data_rx_msdus_stored;
  10389. /* Number of HTT indications from WAL Rx MSDU */
  10390. A_UINT32 wal_rx_ind;
  10391. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  10392. A_UINT32 wal_rx_ind_unconsumed;
  10393. /* Number of HTT indications from Data Rx MSDU */
  10394. A_UINT32 data_rx_ind;
  10395. /* Number of unconsumed HTT indications from Data Rx MSDU */
  10396. A_UINT32 data_rx_ind_unconsumed;
  10397. /* Number of HTT indications from ATHBUF */
  10398. A_UINT32 athbuf_rx_ind;
  10399. /* Number of remote buffers requested for refill */
  10400. A_UINT32 refill_buf_req;
  10401. /* Number of remote buffers filled by the host */
  10402. A_UINT32 refill_buf_rsp;
  10403. /* Number of times MAC hw_index = f/w write_index */
  10404. A_INT32 mac_no_bufs;
  10405. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  10406. A_INT32 fw_indices_equal;
  10407. /* Number of times f/w finds no buffers to post */
  10408. A_INT32 host_no_bufs;
  10409. };
  10410. /*
  10411. * TXBF MU/SU packets and NDPA statistics
  10412. * NB: all the fields must be defined in 4 octets size.
  10413. */
  10414. struct rx_txbf_musu_ndpa_pkts_stats {
  10415. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  10416. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  10417. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  10418. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  10419. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  10420. A_UINT32 reserved[3]; /* must be set to 0x0 */
  10421. };
  10422. /*
  10423. * htt_dbg_stats_status -
  10424. * present - The requested stats have been delivered in full.
  10425. * This indicates that either the stats information was contained
  10426. * in its entirety within this message, or else this message
  10427. * completes the delivery of the requested stats info that was
  10428. * partially delivered through earlier STATS_CONF messages.
  10429. * partial - The requested stats have been delivered in part.
  10430. * One or more subsequent STATS_CONF messages with the same
  10431. * cookie value will be sent to deliver the remainder of the
  10432. * information.
  10433. * error - The requested stats could not be delivered, for example due
  10434. * to a shortage of memory to construct a message holding the
  10435. * requested stats.
  10436. * invalid - The requested stat type is either not recognized, or the
  10437. * target is configured to not gather the stats type in question.
  10438. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  10439. * series_done - This special value indicates that no further stats info
  10440. * elements are present within a series of stats info elems
  10441. * (within a stats upload confirmation message).
  10442. */
  10443. enum htt_dbg_stats_status {
  10444. HTT_DBG_STATS_STATUS_PRESENT = 0,
  10445. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  10446. HTT_DBG_STATS_STATUS_ERROR = 2,
  10447. HTT_DBG_STATS_STATUS_INVALID = 3,
  10448. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  10449. };
  10450. /**
  10451. * @brief target -> host statistics upload
  10452. *
  10453. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  10454. *
  10455. * @details
  10456. * The following field definitions describe the format of the HTT target
  10457. * to host stats upload confirmation message.
  10458. * The message contains a cookie echoed from the HTT host->target stats
  10459. * upload request, which identifies which request the confirmation is
  10460. * for, and a series of tag-length-value stats information elements.
  10461. * The tag-length header for each stats info element also includes a
  10462. * status field, to indicate whether the request for the stat type in
  10463. * question was fully met, partially met, unable to be met, or invalid
  10464. * (if the stat type in question is disabled in the target).
  10465. * A special value of all 1's in this status field is used to indicate
  10466. * the end of the series of stats info elements.
  10467. *
  10468. *
  10469. * |31 16|15 8|7 5|4 0|
  10470. * |------------------------------------------------------------|
  10471. * | reserved | msg type |
  10472. * |------------------------------------------------------------|
  10473. * | cookie LSBs |
  10474. * |------------------------------------------------------------|
  10475. * | cookie MSBs |
  10476. * |------------------------------------------------------------|
  10477. * | stats entry length | reserved | S |stat type|
  10478. * |------------------------------------------------------------|
  10479. * | |
  10480. * | type-specific stats info |
  10481. * | |
  10482. * |------------------------------------------------------------|
  10483. * | stats entry length | reserved | S |stat type|
  10484. * |------------------------------------------------------------|
  10485. * | |
  10486. * | type-specific stats info |
  10487. * | |
  10488. * |------------------------------------------------------------|
  10489. * | n/a | reserved | 111 | n/a |
  10490. * |------------------------------------------------------------|
  10491. * Header fields:
  10492. * - MSG_TYPE
  10493. * Bits 7:0
  10494. * Purpose: identifies this is a statistics upload confirmation message
  10495. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  10496. * - COOKIE_LSBS
  10497. * Bits 31:0
  10498. * Purpose: Provide a mechanism to match a target->host stats confirmation
  10499. * message with its preceding host->target stats request message.
  10500. * Value: LSBs of the opaque cookie specified by the host-side requestor
  10501. * - COOKIE_MSBS
  10502. * Bits 31:0
  10503. * Purpose: Provide a mechanism to match a target->host stats confirmation
  10504. * message with its preceding host->target stats request message.
  10505. * Value: MSBs of the opaque cookie specified by the host-side requestor
  10506. *
  10507. * Stats Information Element tag-length header fields:
  10508. * - STAT_TYPE
  10509. * Bits 4:0
  10510. * Purpose: identifies the type of statistics info held in the
  10511. * following information element
  10512. * Value: htt_dbg_stats_type
  10513. * - STATUS
  10514. * Bits 7:5
  10515. * Purpose: indicate whether the requested stats are present
  10516. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  10517. * the completion of the stats entry series
  10518. * - LENGTH
  10519. * Bits 31:16
  10520. * Purpose: indicate the stats information size
  10521. * Value: This field specifies the number of bytes of stats information
  10522. * that follows the element tag-length header.
  10523. * It is expected but not required that this length is a multiple of
  10524. * 4 bytes. Even if the length is not an integer multiple of 4, the
  10525. * subsequent stats entry header will begin on a 4-byte aligned
  10526. * boundary.
  10527. */
  10528. #define HTT_T2H_STATS_COOKIE_SIZE 8
  10529. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  10530. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  10531. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  10532. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  10533. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  10534. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  10535. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  10536. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  10537. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  10538. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  10539. do { \
  10540. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  10541. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  10542. } while (0)
  10543. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  10544. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  10545. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  10546. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  10547. do { \
  10548. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  10549. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  10550. } while (0)
  10551. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  10552. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  10553. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  10554. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  10555. do { \
  10556. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  10557. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  10558. } while (0)
  10559. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  10560. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  10561. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  10562. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  10563. #define HTT_MAX_AGGR 64
  10564. #define HTT_HL_MAX_AGGR 18
  10565. /**
  10566. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  10567. *
  10568. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  10569. *
  10570. * @details
  10571. * The following field definitions describe the format of the HTT host
  10572. * to target frag_desc/msdu_ext bank configuration message.
  10573. * The message contains the based address and the min and max id of the
  10574. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  10575. * MSDU_EXT/FRAG_DESC.
  10576. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  10577. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  10578. * the hardware does the mapping/translation.
  10579. *
  10580. * Total banks that can be configured is configured to 16.
  10581. *
  10582. * This should be called before any TX has be initiated by the HTT
  10583. *
  10584. * |31 16|15 8|7 5|4 0|
  10585. * |------------------------------------------------------------|
  10586. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  10587. * |------------------------------------------------------------|
  10588. * | BANK0_BASE_ADDRESS (bits 31:0) |
  10589. #if HTT_PADDR64
  10590. * | BANK0_BASE_ADDRESS (bits 63:32) |
  10591. #endif
  10592. * |------------------------------------------------------------|
  10593. * | ... |
  10594. * |------------------------------------------------------------|
  10595. * | BANK15_BASE_ADDRESS (bits 31:0) |
  10596. #if HTT_PADDR64
  10597. * | BANK15_BASE_ADDRESS (bits 63:32) |
  10598. #endif
  10599. * |------------------------------------------------------------|
  10600. * | BANK0_MAX_ID | BANK0_MIN_ID |
  10601. * |------------------------------------------------------------|
  10602. * | ... |
  10603. * |------------------------------------------------------------|
  10604. * | BANK15_MAX_ID | BANK15_MIN_ID |
  10605. * |------------------------------------------------------------|
  10606. * Header fields:
  10607. * - MSG_TYPE
  10608. * Bits 7:0
  10609. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  10610. * for systems with 64-bit format for bus addresses:
  10611. * - BANKx_BASE_ADDRESS_LO
  10612. * Bits 31:0
  10613. * Purpose: Provide a mechanism to specify the base address of the
  10614. * MSDU_EXT bank physical/bus address.
  10615. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  10616. * - BANKx_BASE_ADDRESS_HI
  10617. * Bits 31:0
  10618. * Purpose: Provide a mechanism to specify the base address of the
  10619. * MSDU_EXT bank physical/bus address.
  10620. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  10621. * for systems with 32-bit format for bus addresses:
  10622. * - BANKx_BASE_ADDRESS
  10623. * Bits 31:0
  10624. * Purpose: Provide a mechanism to specify the base address of the
  10625. * MSDU_EXT bank physical/bus address.
  10626. * Value: MSDU_EXT bank physical / bus address
  10627. * - BANKx_MIN_ID
  10628. * Bits 15:0
  10629. * Purpose: Provide a mechanism to specify the min index that needs to
  10630. * mapped.
  10631. * - BANKx_MAX_ID
  10632. * Bits 31:16
  10633. * Purpose: Provide a mechanism to specify the max index that needs to
  10634. * mapped.
  10635. *
  10636. */
  10637. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  10638. * safe value.
  10639. * @note MAX supported banks is 16.
  10640. */
  10641. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  10642. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  10643. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  10644. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  10645. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  10646. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  10647. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  10648. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  10649. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  10650. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  10651. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  10652. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  10653. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  10654. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  10655. do { \
  10656. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  10657. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  10658. } while (0)
  10659. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  10660. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  10661. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  10662. do { \
  10663. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  10664. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  10665. } while (0)
  10666. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  10667. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  10668. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  10669. do { \
  10670. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  10671. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  10672. } while (0)
  10673. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  10674. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  10675. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  10676. do { \
  10677. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  10678. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  10679. } while (0)
  10680. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  10681. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  10682. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  10683. do { \
  10684. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  10685. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  10686. } while (0)
  10687. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  10688. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  10689. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  10690. do { \
  10691. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  10692. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  10693. } while (0)
  10694. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  10695. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  10696. /*
  10697. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  10698. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  10699. * addresses are stored in a XXX-bit field.
  10700. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  10701. * htt_tx_frag_desc64_bank_cfg_t structs.
  10702. */
  10703. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  10704. _paddr_bits_, \
  10705. _paddr__bank_base_address_) \
  10706. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  10707. /** word 0 \
  10708. * msg_type: 8, \
  10709. * pdev_id: 2, \
  10710. * swap: 1, \
  10711. * reserved0: 5, \
  10712. * num_banks: 8, \
  10713. * desc_size: 8; \
  10714. */ \
  10715. A_UINT32 word0; \
  10716. /* \
  10717. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  10718. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  10719. * the second A_UINT32). \
  10720. */ \
  10721. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  10722. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  10723. } POSTPACK
  10724. /* define htt_tx_frag_desc32_bank_cfg_t */
  10725. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  10726. /* define htt_tx_frag_desc64_bank_cfg_t */
  10727. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  10728. /*
  10729. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  10730. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  10731. */
  10732. #if HTT_PADDR64
  10733. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  10734. #else
  10735. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  10736. #endif
  10737. /**
  10738. * @brief target -> host HTT TX Credit total count update message definition
  10739. *
  10740. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  10741. *
  10742. *|31 16|15|14 9| 8 |7 0 |
  10743. *|---------------------+--+----------+-------+----------|
  10744. *|cur htt credit delta | Q| reserved | sign | msg type |
  10745. *|------------------------------------------------------|
  10746. *
  10747. * Header fields:
  10748. * - MSG_TYPE
  10749. * Bits 7:0
  10750. * Purpose: identifies this as a htt tx credit delta update message
  10751. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  10752. * - SIGN
  10753. * Bits 8
  10754. * identifies whether credit delta is positive or negative
  10755. * Value:
  10756. * - 0x0: credit delta is positive, rebalance in some buffers
  10757. * - 0x1: credit delta is negative, rebalance out some buffers
  10758. * - reserved
  10759. * Bits 14:9
  10760. * Value: 0x0
  10761. * - TXQ_GRP
  10762. * Bit 15
  10763. * Purpose: indicates whether any tx queue group information elements
  10764. * are appended to the tx credit update message
  10765. * Value: 0 -> no tx queue group information element is present
  10766. * 1 -> a tx queue group information element immediately follows
  10767. * - DELTA_COUNT
  10768. * Bits 31:16
  10769. * Purpose: Specify current htt credit delta absolute count
  10770. */
  10771. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  10772. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  10773. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  10774. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  10775. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  10776. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  10777. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  10778. do { \
  10779. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  10780. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  10781. } while (0)
  10782. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  10783. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  10784. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  10785. do { \
  10786. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  10787. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  10788. } while (0)
  10789. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  10790. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  10791. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  10792. do { \
  10793. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  10794. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  10795. } while (0)
  10796. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  10797. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  10798. #define HTT_TX_CREDIT_MSG_BYTES 4
  10799. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  10800. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  10801. /**
  10802. * @brief HTT WDI_IPA Operation Response Message
  10803. *
  10804. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  10805. *
  10806. * @details
  10807. * HTT WDI_IPA Operation Response message is sent by target
  10808. * to host confirming suspend or resume operation.
  10809. * |31 24|23 16|15 8|7 0|
  10810. * |----------------+----------------+----------------+----------------|
  10811. * | op_code | Rsvd | msg_type |
  10812. * |-------------------------------------------------------------------|
  10813. * | Rsvd | Response len |
  10814. * |-------------------------------------------------------------------|
  10815. * | |
  10816. * | Response-type specific info |
  10817. * | |
  10818. * | |
  10819. * |-------------------------------------------------------------------|
  10820. * Header fields:
  10821. * - MSG_TYPE
  10822. * Bits 7:0
  10823. * Purpose: Identifies this as WDI_IPA Operation Response message
  10824. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  10825. * - OP_CODE
  10826. * Bits 31:16
  10827. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  10828. * value: = enum htt_wdi_ipa_op_code
  10829. * - RSP_LEN
  10830. * Bits 16:0
  10831. * Purpose: length for the response-type specific info
  10832. * value: = length in bytes for response-type specific info
  10833. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  10834. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  10835. */
  10836. PREPACK struct htt_wdi_ipa_op_response_t
  10837. {
  10838. /* DWORD 0: flags and meta-data */
  10839. A_UINT32
  10840. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  10841. reserved1: 8,
  10842. op_code: 16;
  10843. A_UINT32
  10844. rsp_len: 16,
  10845. reserved2: 16;
  10846. } POSTPACK;
  10847. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  10848. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  10849. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  10850. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  10851. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  10852. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  10853. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  10854. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  10855. do { \
  10856. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  10857. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  10858. } while (0)
  10859. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  10860. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  10861. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  10862. do { \
  10863. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  10864. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  10865. } while (0)
  10866. enum htt_phy_mode {
  10867. htt_phy_mode_11a = 0,
  10868. htt_phy_mode_11g = 1,
  10869. htt_phy_mode_11b = 2,
  10870. htt_phy_mode_11g_only = 3,
  10871. htt_phy_mode_11na_ht20 = 4,
  10872. htt_phy_mode_11ng_ht20 = 5,
  10873. htt_phy_mode_11na_ht40 = 6,
  10874. htt_phy_mode_11ng_ht40 = 7,
  10875. htt_phy_mode_11ac_vht20 = 8,
  10876. htt_phy_mode_11ac_vht40 = 9,
  10877. htt_phy_mode_11ac_vht80 = 10,
  10878. htt_phy_mode_11ac_vht20_2g = 11,
  10879. htt_phy_mode_11ac_vht40_2g = 12,
  10880. htt_phy_mode_11ac_vht80_2g = 13,
  10881. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  10882. htt_phy_mode_11ac_vht160 = 15,
  10883. htt_phy_mode_max,
  10884. };
  10885. /**
  10886. * @brief target -> host HTT channel change indication
  10887. *
  10888. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  10889. *
  10890. * @details
  10891. * Specify when a channel change occurs.
  10892. * This allows the host to precisely determine which rx frames arrived
  10893. * on the old channel and which rx frames arrived on the new channel.
  10894. *
  10895. *|31 |7 0 |
  10896. *|-------------------------------------------+----------|
  10897. *| reserved | msg type |
  10898. *|------------------------------------------------------|
  10899. *| primary_chan_center_freq_mhz |
  10900. *|------------------------------------------------------|
  10901. *| contiguous_chan1_center_freq_mhz |
  10902. *|------------------------------------------------------|
  10903. *| contiguous_chan2_center_freq_mhz |
  10904. *|------------------------------------------------------|
  10905. *| phy_mode |
  10906. *|------------------------------------------------------|
  10907. *
  10908. * Header fields:
  10909. * - MSG_TYPE
  10910. * Bits 7:0
  10911. * Purpose: identifies this as a htt channel change indication message
  10912. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  10913. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  10914. * Bits 31:0
  10915. * Purpose: identify the (center of the) new 20 MHz primary channel
  10916. * Value: center frequency of the 20 MHz primary channel, in MHz units
  10917. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  10918. * Bits 31:0
  10919. * Purpose: identify the (center of the) contiguous frequency range
  10920. * comprising the new channel.
  10921. * For example, if the new channel is a 80 MHz channel extending
  10922. * 60 MHz beyond the primary channel, this field would be 30 larger
  10923. * than the primary channel center frequency field.
  10924. * Value: center frequency of the contiguous frequency range comprising
  10925. * the full channel in MHz units
  10926. * (80+80 channels also use the CONTIG_CHAN2 field)
  10927. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  10928. * Bits 31:0
  10929. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  10930. * within a VHT 80+80 channel.
  10931. * This field is only relevant for VHT 80+80 channels.
  10932. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  10933. * channel (arbitrary value for cases besides VHT 80+80)
  10934. * - PHY_MODE
  10935. * Bits 31:0
  10936. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  10937. * and band
  10938. * Value: htt_phy_mode enum value
  10939. */
  10940. PREPACK struct htt_chan_change_t
  10941. {
  10942. /* DWORD 0: flags and meta-data */
  10943. A_UINT32
  10944. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  10945. reserved1: 24;
  10946. A_UINT32 primary_chan_center_freq_mhz;
  10947. A_UINT32 contig_chan1_center_freq_mhz;
  10948. A_UINT32 contig_chan2_center_freq_mhz;
  10949. A_UINT32 phy_mode;
  10950. } POSTPACK;
  10951. /*
  10952. * Due to historical / backwards-compatibility reasons, maintain the
  10953. * below htt_chan_change_msg struct definition, which needs to be
  10954. * consistent with the above htt_chan_change_t struct definition
  10955. * (aside from the htt_chan_change_t definition including the msg_type
  10956. * dword within the message, and the htt_chan_change_msg only containing
  10957. * the payload of the message that follows the msg_type dword).
  10958. */
  10959. PREPACK struct htt_chan_change_msg {
  10960. A_UINT32 chan_mhz; /* frequency in mhz */
  10961. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  10962. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  10963. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  10964. } POSTPACK;
  10965. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  10966. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  10967. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  10968. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  10969. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  10970. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  10971. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  10972. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  10973. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  10974. do { \
  10975. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  10976. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  10977. } while (0)
  10978. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  10979. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  10980. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  10981. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  10982. do { \
  10983. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  10984. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  10985. } while (0)
  10986. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  10987. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  10988. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  10989. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  10990. do { \
  10991. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  10992. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  10993. } while (0)
  10994. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  10995. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  10996. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  10997. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  10998. do { \
  10999. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  11000. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  11001. } while (0)
  11002. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  11003. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  11004. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  11005. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  11006. /**
  11007. * @brief rx offload packet error message
  11008. *
  11009. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  11010. *
  11011. * @details
  11012. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  11013. * of target payload like mic err.
  11014. *
  11015. * |31 24|23 16|15 8|7 0|
  11016. * |----------------+----------------+----------------+----------------|
  11017. * | tid | vdev_id | msg_sub_type | msg_type |
  11018. * |-------------------------------------------------------------------|
  11019. * : (sub-type dependent content) :
  11020. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  11021. * Header fields:
  11022. * - msg_type
  11023. * Bits 7:0
  11024. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  11025. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  11026. * - msg_sub_type
  11027. * Bits 15:8
  11028. * Purpose: Identifies which type of rx error is reported by this message
  11029. * value: htt_rx_ofld_pkt_err_type
  11030. * - vdev_id
  11031. * Bits 23:16
  11032. * Purpose: Identifies which vdev received the erroneous rx frame
  11033. * value:
  11034. * - tid
  11035. * Bits 31:24
  11036. * Purpose: Identifies the traffic type of the rx frame
  11037. * value:
  11038. *
  11039. * - The payload fields used if the sub-type == MIC error are shown below.
  11040. * Note - MIC err is per MSDU, while PN is per MPDU.
  11041. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  11042. * with MIC err in A-MSDU case, so FW will send only one HTT message
  11043. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  11044. * instead of sending separate HTT messages for each wrong MSDU within
  11045. * the MPDU.
  11046. *
  11047. * |31 24|23 16|15 8|7 0|
  11048. * |----------------+----------------+----------------+----------------|
  11049. * | Rsvd | key_id | peer_id |
  11050. * |-------------------------------------------------------------------|
  11051. * | receiver MAC addr 31:0 |
  11052. * |-------------------------------------------------------------------|
  11053. * | Rsvd | receiver MAC addr 47:32 |
  11054. * |-------------------------------------------------------------------|
  11055. * | transmitter MAC addr 31:0 |
  11056. * |-------------------------------------------------------------------|
  11057. * | Rsvd | transmitter MAC addr 47:32 |
  11058. * |-------------------------------------------------------------------|
  11059. * | PN 31:0 |
  11060. * |-------------------------------------------------------------------|
  11061. * | Rsvd | PN 47:32 |
  11062. * |-------------------------------------------------------------------|
  11063. * - peer_id
  11064. * Bits 15:0
  11065. * Purpose: identifies which peer is frame is from
  11066. * value:
  11067. * - key_id
  11068. * Bits 23:16
  11069. * Purpose: identifies key_id of rx frame
  11070. * value:
  11071. * - RA_31_0 (receiver MAC addr 31:0)
  11072. * Bits 31:0
  11073. * Purpose: identifies by MAC address which vdev received the frame
  11074. * value: MAC address lower 4 bytes
  11075. * - RA_47_32 (receiver MAC addr 47:32)
  11076. * Bits 15:0
  11077. * Purpose: identifies by MAC address which vdev received the frame
  11078. * value: MAC address upper 2 bytes
  11079. * - TA_31_0 (transmitter MAC addr 31:0)
  11080. * Bits 31:0
  11081. * Purpose: identifies by MAC address which peer transmitted the frame
  11082. * value: MAC address lower 4 bytes
  11083. * - TA_47_32 (transmitter MAC addr 47:32)
  11084. * Bits 15:0
  11085. * Purpose: identifies by MAC address which peer transmitted the frame
  11086. * value: MAC address upper 2 bytes
  11087. * - PN_31_0
  11088. * Bits 31:0
  11089. * Purpose: Identifies pn of rx frame
  11090. * value: PN lower 4 bytes
  11091. * - PN_47_32
  11092. * Bits 15:0
  11093. * Purpose: Identifies pn of rx frame
  11094. * value:
  11095. * TKIP or CCMP: PN upper 2 bytes
  11096. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  11097. */
  11098. enum htt_rx_ofld_pkt_err_type {
  11099. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  11100. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  11101. };
  11102. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  11103. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  11104. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  11105. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  11106. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  11107. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  11108. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  11109. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  11110. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  11111. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  11112. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  11113. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  11114. do { \
  11115. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  11116. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  11117. } while (0)
  11118. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  11119. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  11120. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  11121. do { \
  11122. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  11123. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  11124. } while (0)
  11125. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  11126. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  11127. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  11128. do { \
  11129. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  11130. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  11131. } while (0)
  11132. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  11133. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  11134. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  11135. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  11136. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  11137. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  11138. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  11139. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  11140. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  11141. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  11142. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  11143. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  11144. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  11145. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  11146. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  11147. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  11148. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  11149. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  11150. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  11151. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  11152. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  11153. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  11154. do { \
  11155. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  11156. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  11157. } while (0)
  11158. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  11159. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  11160. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  11161. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  11162. do { \
  11163. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  11164. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  11165. } while (0)
  11166. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  11167. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  11168. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  11169. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  11170. do { \
  11171. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  11172. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  11173. } while (0)
  11174. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  11175. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  11176. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  11177. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  11178. do { \
  11179. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  11180. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  11181. } while (0)
  11182. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  11183. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  11184. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  11185. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  11186. do { \
  11187. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  11188. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  11189. } while (0)
  11190. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  11191. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  11192. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  11193. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  11194. do { \
  11195. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  11196. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  11197. } while (0)
  11198. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  11199. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  11200. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  11201. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  11202. do { \
  11203. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  11204. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  11205. } while (0)
  11206. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  11207. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  11208. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  11209. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  11210. do { \
  11211. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  11212. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  11213. } while (0)
  11214. /**
  11215. * @brief target -> host peer rate report message
  11216. *
  11217. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  11218. *
  11219. * @details
  11220. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  11221. * justified rate of all the peers.
  11222. *
  11223. * |31 24|23 16|15 8|7 0|
  11224. * |----------------+----------------+----------------+----------------|
  11225. * | peer_count | | msg_type |
  11226. * |-------------------------------------------------------------------|
  11227. * : Payload (variant number of peer rate report) :
  11228. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  11229. * Header fields:
  11230. * - msg_type
  11231. * Bits 7:0
  11232. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  11233. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  11234. * - reserved
  11235. * Bits 15:8
  11236. * Purpose:
  11237. * value:
  11238. * - peer_count
  11239. * Bits 31:16
  11240. * Purpose: Specify how many peer rate report elements are present in the payload.
  11241. * value:
  11242. *
  11243. * Payload:
  11244. * There are variant number of peer rate report follow the first 32 bits.
  11245. * The peer rate report is defined as follows.
  11246. *
  11247. * |31 20|19 16|15 0|
  11248. * |-----------------------+---------+---------------------------------|-
  11249. * | reserved | phy | peer_id | \
  11250. * |-------------------------------------------------------------------| -> report #0
  11251. * | rate | /
  11252. * |-----------------------+---------+---------------------------------|-
  11253. * | reserved | phy | peer_id | \
  11254. * |-------------------------------------------------------------------| -> report #1
  11255. * | rate | /
  11256. * |-----------------------+---------+---------------------------------|-
  11257. * | reserved | phy | peer_id | \
  11258. * |-------------------------------------------------------------------| -> report #2
  11259. * | rate | /
  11260. * |-------------------------------------------------------------------|-
  11261. * : :
  11262. * : :
  11263. * : :
  11264. * :-------------------------------------------------------------------:
  11265. *
  11266. * - peer_id
  11267. * Bits 15:0
  11268. * Purpose: identify the peer
  11269. * value:
  11270. * - phy
  11271. * Bits 19:16
  11272. * Purpose: identify which phy is in use
  11273. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  11274. * Please see enum htt_peer_report_phy_type for detail.
  11275. * - reserved
  11276. * Bits 31:20
  11277. * Purpose:
  11278. * value:
  11279. * - rate
  11280. * Bits 31:0
  11281. * Purpose: represent the justified rate of the peer specified by peer_id
  11282. * value:
  11283. */
  11284. enum htt_peer_rate_report_phy_type {
  11285. HTT_PEER_RATE_REPORT_11B = 0,
  11286. HTT_PEER_RATE_REPORT_11A_G,
  11287. HTT_PEER_RATE_REPORT_11N,
  11288. HTT_PEER_RATE_REPORT_11AC,
  11289. };
  11290. #define HTT_PEER_RATE_REPORT_SIZE 8
  11291. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  11292. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  11293. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  11294. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  11295. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  11296. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  11297. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  11298. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  11299. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  11300. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  11301. do { \
  11302. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  11303. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  11304. } while (0)
  11305. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  11306. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  11307. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  11308. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  11309. do { \
  11310. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  11311. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  11312. } while (0)
  11313. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  11314. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  11315. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  11316. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  11317. do { \
  11318. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  11319. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  11320. } while (0)
  11321. /**
  11322. * @brief target -> host flow pool map message
  11323. *
  11324. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  11325. *
  11326. * @details
  11327. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  11328. * a flow of descriptors.
  11329. *
  11330. * This message is in TLV format and indicates the parameters to be setup a
  11331. * flow in the host. Each entry indicates that a particular flow ID is ready to
  11332. * receive descriptors from a specified pool.
  11333. *
  11334. * The message would appear as follows:
  11335. *
  11336. * |31 24|23 16|15 8|7 0|
  11337. * |----------------+----------------+----------------+----------------|
  11338. * header | reserved | num_flows | msg_type |
  11339. * |-------------------------------------------------------------------|
  11340. * | |
  11341. * : payload :
  11342. * | |
  11343. * |-------------------------------------------------------------------|
  11344. *
  11345. * The header field is one DWORD long and is interpreted as follows:
  11346. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  11347. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  11348. * this message
  11349. * b'16-31 - reserved: These bits are reserved for future use
  11350. *
  11351. * Payload:
  11352. * The payload would contain multiple objects of the following structure. Each
  11353. * object represents a flow.
  11354. *
  11355. * |31 24|23 16|15 8|7 0|
  11356. * |----------------+----------------+----------------+----------------|
  11357. * header | reserved | num_flows | msg_type |
  11358. * |-------------------------------------------------------------------|
  11359. * payload0| flow_type |
  11360. * |-------------------------------------------------------------------|
  11361. * | flow_id |
  11362. * |-------------------------------------------------------------------|
  11363. * | reserved0 | flow_pool_id |
  11364. * |-------------------------------------------------------------------|
  11365. * | reserved1 | flow_pool_size |
  11366. * |-------------------------------------------------------------------|
  11367. * | reserved2 |
  11368. * |-------------------------------------------------------------------|
  11369. * payload1| flow_type |
  11370. * |-------------------------------------------------------------------|
  11371. * | flow_id |
  11372. * |-------------------------------------------------------------------|
  11373. * | reserved0 | flow_pool_id |
  11374. * |-------------------------------------------------------------------|
  11375. * | reserved1 | flow_pool_size |
  11376. * |-------------------------------------------------------------------|
  11377. * | reserved2 |
  11378. * |-------------------------------------------------------------------|
  11379. * | . |
  11380. * | . |
  11381. * | . |
  11382. * |-------------------------------------------------------------------|
  11383. *
  11384. * Each payload is 5 DWORDS long and is interpreted as follows:
  11385. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  11386. * this flow is associated. It can be VDEV, peer,
  11387. * or tid (AC). Based on enum htt_flow_type.
  11388. *
  11389. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  11390. * object. For flow_type vdev it is set to the
  11391. * vdevid, for peer it is peerid and for tid, it is
  11392. * tid_num.
  11393. *
  11394. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  11395. * in the host for this flow
  11396. * b'16:31 - reserved0: This field in reserved for the future. In case
  11397. * we have a hierarchical implementation (HCM) of
  11398. * pools, it can be used to indicate the ID of the
  11399. * parent-pool.
  11400. *
  11401. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  11402. * Descriptors for this flow will be
  11403. * allocated from this pool in the host.
  11404. * b'16:31 - reserved1: This field in reserved for the future. In case
  11405. * we have a hierarchical implementation of pools,
  11406. * it can be used to indicate the max number of
  11407. * descriptors in the pool. The b'0:15 can be used
  11408. * to indicate min number of descriptors in the
  11409. * HCM scheme.
  11410. *
  11411. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  11412. * we have a hierarchical implementation of pools,
  11413. * b'0:15 can be used to indicate the
  11414. * priority-based borrowing (PBB) threshold of
  11415. * the flow's pool. The b'16:31 are still left
  11416. * reserved.
  11417. */
  11418. enum htt_flow_type {
  11419. FLOW_TYPE_VDEV = 0,
  11420. /* Insert new flow types above this line */
  11421. };
  11422. PREPACK struct htt_flow_pool_map_payload_t {
  11423. A_UINT32 flow_type;
  11424. A_UINT32 flow_id;
  11425. A_UINT32 flow_pool_id:16,
  11426. reserved0:16;
  11427. A_UINT32 flow_pool_size:16,
  11428. reserved1:16;
  11429. A_UINT32 reserved2;
  11430. } POSTPACK;
  11431. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  11432. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  11433. (sizeof(struct htt_flow_pool_map_payload_t))
  11434. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  11435. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  11436. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  11437. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  11438. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  11439. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  11440. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  11441. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  11442. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  11443. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  11444. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  11445. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  11446. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  11447. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  11448. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  11449. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  11450. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  11451. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  11452. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  11453. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  11454. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  11455. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  11456. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  11457. do { \
  11458. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  11459. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  11460. } while (0)
  11461. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  11462. do { \
  11463. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  11464. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  11465. } while (0)
  11466. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  11467. do { \
  11468. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  11469. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  11470. } while (0)
  11471. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  11472. do { \
  11473. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  11474. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  11475. } while (0)
  11476. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  11477. do { \
  11478. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  11479. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  11480. } while (0)
  11481. /**
  11482. * @brief target -> host flow pool unmap message
  11483. *
  11484. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  11485. *
  11486. * @details
  11487. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  11488. * down a flow of descriptors.
  11489. * This message indicates that for the flow (whose ID is provided) is wanting
  11490. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  11491. * pool of descriptors from where descriptors are being allocated for this
  11492. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  11493. * be unmapped by the host.
  11494. *
  11495. * The message would appear as follows:
  11496. *
  11497. * |31 24|23 16|15 8|7 0|
  11498. * |----------------+----------------+----------------+----------------|
  11499. * | reserved0 | msg_type |
  11500. * |-------------------------------------------------------------------|
  11501. * | flow_type |
  11502. * |-------------------------------------------------------------------|
  11503. * | flow_id |
  11504. * |-------------------------------------------------------------------|
  11505. * | reserved1 | flow_pool_id |
  11506. * |-------------------------------------------------------------------|
  11507. *
  11508. * The message is interpreted as follows:
  11509. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  11510. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  11511. * b'8:31 - reserved0: Reserved for future use
  11512. *
  11513. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  11514. * this flow is associated. It can be VDEV, peer,
  11515. * or tid (AC). Based on enum htt_flow_type.
  11516. *
  11517. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  11518. * object. For flow_type vdev it is set to the
  11519. * vdevid, for peer it is peerid and for tid, it is
  11520. * tid_num.
  11521. *
  11522. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  11523. * used in the host for this flow
  11524. * b'16:31 - reserved0: This field in reserved for the future.
  11525. *
  11526. */
  11527. PREPACK struct htt_flow_pool_unmap_t {
  11528. A_UINT32 msg_type:8,
  11529. reserved0:24;
  11530. A_UINT32 flow_type;
  11531. A_UINT32 flow_id;
  11532. A_UINT32 flow_pool_id:16,
  11533. reserved1:16;
  11534. } POSTPACK;
  11535. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  11536. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  11537. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  11538. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  11539. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  11540. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  11541. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  11542. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  11543. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  11544. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  11545. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  11546. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  11547. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  11548. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  11549. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  11550. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  11551. do { \
  11552. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  11553. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  11554. } while (0)
  11555. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  11556. do { \
  11557. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  11558. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  11559. } while (0)
  11560. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  11561. do { \
  11562. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  11563. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  11564. } while (0)
  11565. /**
  11566. * @brief target -> host SRING setup done message
  11567. *
  11568. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  11569. *
  11570. * @details
  11571. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  11572. * SRNG ring setup is done
  11573. *
  11574. * This message indicates whether the last setup operation is successful.
  11575. * It will be sent to host when host set respose_required bit in
  11576. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  11577. * The message would appear as follows:
  11578. *
  11579. * |31 24|23 16|15 8|7 0|
  11580. * |--------------- +----------------+----------------+----------------|
  11581. * | setup_status | ring_id | pdev_id | msg_type |
  11582. * |-------------------------------------------------------------------|
  11583. *
  11584. * The message is interpreted as follows:
  11585. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  11586. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  11587. * b'8:15 - pdev_id:
  11588. * 0 (for rings at SOC/UMAC level),
  11589. * 1/2/3 mac id (for rings at LMAC level)
  11590. * b'16:23 - ring_id: Identify the ring which is set up
  11591. * More details can be got from enum htt_srng_ring_id
  11592. * b'24:31 - setup_status: Indicate status of setup operation
  11593. * Refer to htt_ring_setup_status
  11594. */
  11595. PREPACK struct htt_sring_setup_done_t {
  11596. A_UINT32 msg_type: 8,
  11597. pdev_id: 8,
  11598. ring_id: 8,
  11599. setup_status: 8;
  11600. } POSTPACK;
  11601. enum htt_ring_setup_status {
  11602. htt_ring_setup_status_ok = 0,
  11603. htt_ring_setup_status_error,
  11604. };
  11605. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  11606. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  11607. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  11608. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  11609. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  11610. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  11611. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  11612. do { \
  11613. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  11614. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  11615. } while (0)
  11616. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  11617. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  11618. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  11619. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  11620. HTT_SRING_SETUP_DONE_RING_ID_S)
  11621. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  11622. do { \
  11623. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  11624. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  11625. } while (0)
  11626. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  11627. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  11628. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  11629. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  11630. HTT_SRING_SETUP_DONE_STATUS_S)
  11631. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  11632. do { \
  11633. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  11634. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  11635. } while (0)
  11636. /**
  11637. * @brief target -> flow map flow info
  11638. *
  11639. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  11640. *
  11641. * @details
  11642. * HTT TX map flow entry with tqm flow pointer
  11643. * Sent from firmware to host to add tqm flow pointer in corresponding
  11644. * flow search entry. Flow metadata is replayed back to host as part of this
  11645. * struct to enable host to find the specific flow search entry
  11646. *
  11647. * The message would appear as follows:
  11648. *
  11649. * |31 28|27 18|17 14|13 8|7 0|
  11650. * |-------+------------------------------------------+----------------|
  11651. * | rsvd0 | fse_hsh_idx | msg_type |
  11652. * |-------------------------------------------------------------------|
  11653. * | rsvd1 | tid | peer_id |
  11654. * |-------------------------------------------------------------------|
  11655. * | tqm_flow_pntr_lo |
  11656. * |-------------------------------------------------------------------|
  11657. * | tqm_flow_pntr_hi |
  11658. * |-------------------------------------------------------------------|
  11659. * | fse_meta_data |
  11660. * |-------------------------------------------------------------------|
  11661. *
  11662. * The message is interpreted as follows:
  11663. *
  11664. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  11665. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  11666. *
  11667. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  11668. * for this flow entry
  11669. *
  11670. * dword0 - b'28:31 - rsvd0: Reserved for future use
  11671. *
  11672. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  11673. *
  11674. * dword1 - b'14:17 - tid
  11675. *
  11676. * dword1 - b'18:31 - rsvd1: Reserved for future use
  11677. *
  11678. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  11679. *
  11680. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  11681. *
  11682. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  11683. * given by host
  11684. */
  11685. PREPACK struct htt_tx_map_flow_info {
  11686. A_UINT32
  11687. msg_type: 8,
  11688. fse_hsh_idx: 20,
  11689. rsvd0: 4;
  11690. A_UINT32
  11691. peer_id: 14,
  11692. tid: 4,
  11693. rsvd1: 14;
  11694. A_UINT32 tqm_flow_pntr_lo;
  11695. A_UINT32 tqm_flow_pntr_hi;
  11696. struct htt_tx_flow_metadata fse_meta_data;
  11697. } POSTPACK;
  11698. /* DWORD 0 */
  11699. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  11700. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  11701. /* DWORD 1 */
  11702. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  11703. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  11704. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  11705. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  11706. /* DWORD 0 */
  11707. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  11708. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  11709. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  11710. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  11711. do { \
  11712. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  11713. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  11714. } while (0)
  11715. /* DWORD 1 */
  11716. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  11717. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  11718. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  11719. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  11720. do { \
  11721. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  11722. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  11723. } while (0)
  11724. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  11725. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  11726. HTT_TX_MAP_FLOW_INFO_TID_S)
  11727. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  11728. do { \
  11729. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  11730. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  11731. } while (0)
  11732. /*
  11733. * htt_dbg_ext_stats_status -
  11734. * present - The requested stats have been delivered in full.
  11735. * This indicates that either the stats information was contained
  11736. * in its entirety within this message, or else this message
  11737. * completes the delivery of the requested stats info that was
  11738. * partially delivered through earlier STATS_CONF messages.
  11739. * partial - The requested stats have been delivered in part.
  11740. * One or more subsequent STATS_CONF messages with the same
  11741. * cookie value will be sent to deliver the remainder of the
  11742. * information.
  11743. * error - The requested stats could not be delivered, for example due
  11744. * to a shortage of memory to construct a message holding the
  11745. * requested stats.
  11746. * invalid - The requested stat type is either not recognized, or the
  11747. * target is configured to not gather the stats type in question.
  11748. */
  11749. enum htt_dbg_ext_stats_status {
  11750. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  11751. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  11752. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  11753. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  11754. };
  11755. /**
  11756. * @brief target -> host ppdu stats upload
  11757. *
  11758. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  11759. *
  11760. * @details
  11761. * The following field definitions describe the format of the HTT target
  11762. * to host ppdu stats indication message.
  11763. *
  11764. *
  11765. * |31 16|15 12|11 10|9 8|7 0 |
  11766. * |----------------------------------------------------------------------|
  11767. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  11768. * |----------------------------------------------------------------------|
  11769. * | ppdu_id |
  11770. * |----------------------------------------------------------------------|
  11771. * | Timestamp in us |
  11772. * |----------------------------------------------------------------------|
  11773. * | reserved |
  11774. * |----------------------------------------------------------------------|
  11775. * | type-specific stats info |
  11776. * | (see htt_ppdu_stats.h) |
  11777. * |----------------------------------------------------------------------|
  11778. * Header fields:
  11779. * - MSG_TYPE
  11780. * Bits 7:0
  11781. * Purpose: Identifies this is a PPDU STATS indication
  11782. * message.
  11783. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  11784. * - mac_id
  11785. * Bits 9:8
  11786. * Purpose: mac_id of this ppdu_id
  11787. * Value: 0-3
  11788. * - pdev_id
  11789. * Bits 11:10
  11790. * Purpose: pdev_id of this ppdu_id
  11791. * Value: 0-3
  11792. * 0 (for rings at SOC level),
  11793. * 1/2/3 PDEV -> 0/1/2
  11794. * - payload_size
  11795. * Bits 31:16
  11796. * Purpose: total tlv size
  11797. * Value: payload_size in bytes
  11798. */
  11799. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  11800. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  11801. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  11802. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  11803. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  11804. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  11805. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  11806. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0xFFFFFFFF
  11807. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  11808. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  11809. do { \
  11810. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  11811. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  11812. } while (0)
  11813. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  11814. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  11815. HTT_T2H_PPDU_STATS_MAC_ID_S)
  11816. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  11817. do { \
  11818. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  11819. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  11820. } while (0)
  11821. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  11822. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  11823. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  11824. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  11825. do { \
  11826. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  11827. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  11828. } while (0)
  11829. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  11830. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  11831. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  11832. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  11833. do { \
  11834. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value); \
  11835. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  11836. } while (0)
  11837. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  11838. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  11839. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  11840. /* htt_t2h_ppdu_stats_ind_hdr_t
  11841. * This struct contains the fields within the header of the
  11842. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  11843. * stats info.
  11844. * This struct assumes little-endian layout, and thus is only
  11845. * suitable for use within processors known to be little-endian
  11846. * (such as the target).
  11847. * In contrast, the above macros provide endian-portable methods
  11848. * to get and set the bitfields within this PPDU_STATS_IND header.
  11849. */
  11850. typedef struct {
  11851. A_UINT32 msg_type: 8, /* bits 7:0 */
  11852. mac_id: 2, /* bits 9:8 */
  11853. pdev_id: 2, /* bits 11:10 */
  11854. reserved1: 4, /* bits 15:12 */
  11855. payload_size: 16; /* bits 31:16 */
  11856. A_UINT32 ppdu_id;
  11857. A_UINT32 timestamp_us;
  11858. A_UINT32 reserved2;
  11859. } htt_t2h_ppdu_stats_ind_hdr_t;
  11860. /**
  11861. * @brief target -> host extended statistics upload
  11862. *
  11863. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  11864. *
  11865. * @details
  11866. * The following field definitions describe the format of the HTT target
  11867. * to host stats upload confirmation message.
  11868. * The message contains a cookie echoed from the HTT host->target stats
  11869. * upload request, which identifies which request the confirmation is
  11870. * for, and a single stats can span over multiple HTT stats indication
  11871. * due to the HTT message size limitation so every HTT ext stats indication
  11872. * will have tag-length-value stats information elements.
  11873. * The tag-length header for each HTT stats IND message also includes a
  11874. * status field, to indicate whether the request for the stat type in
  11875. * question was fully met, partially met, unable to be met, or invalid
  11876. * (if the stat type in question is disabled in the target).
  11877. * A Done bit 1's indicate the end of the of stats info elements.
  11878. *
  11879. *
  11880. * |31 16|15 12|11|10 8|7 5|4 0|
  11881. * |--------------------------------------------------------------|
  11882. * | reserved | msg type |
  11883. * |--------------------------------------------------------------|
  11884. * | cookie LSBs |
  11885. * |--------------------------------------------------------------|
  11886. * | cookie MSBs |
  11887. * |--------------------------------------------------------------|
  11888. * | stats entry length | rsvd | D| S | stat type |
  11889. * |--------------------------------------------------------------|
  11890. * | type-specific stats info |
  11891. * | (see htt_stats.h) |
  11892. * |--------------------------------------------------------------|
  11893. * Header fields:
  11894. * - MSG_TYPE
  11895. * Bits 7:0
  11896. * Purpose: Identifies this is a extended statistics upload confirmation
  11897. * message.
  11898. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  11899. * - COOKIE_LSBS
  11900. * Bits 31:0
  11901. * Purpose: Provide a mechanism to match a target->host stats confirmation
  11902. * message with its preceding host->target stats request message.
  11903. * Value: LSBs of the opaque cookie specified by the host-side requestor
  11904. * - COOKIE_MSBS
  11905. * Bits 31:0
  11906. * Purpose: Provide a mechanism to match a target->host stats confirmation
  11907. * message with its preceding host->target stats request message.
  11908. * Value: MSBs of the opaque cookie specified by the host-side requestor
  11909. *
  11910. * Stats Information Element tag-length header fields:
  11911. * - STAT_TYPE
  11912. * Bits 7:0
  11913. * Purpose: identifies the type of statistics info held in the
  11914. * following information element
  11915. * Value: htt_dbg_ext_stats_type
  11916. * - STATUS
  11917. * Bits 10:8
  11918. * Purpose: indicate whether the requested stats are present
  11919. * Value: htt_dbg_ext_stats_status
  11920. * - DONE
  11921. * Bits 11
  11922. * Purpose:
  11923. * Indicates the completion of the stats entry, this will be the last
  11924. * stats conf HTT segment for the requested stats type.
  11925. * Value:
  11926. * 0 -> the stats retrieval is ongoing
  11927. * 1 -> the stats retrieval is complete
  11928. * - LENGTH
  11929. * Bits 31:16
  11930. * Purpose: indicate the stats information size
  11931. * Value: This field specifies the number of bytes of stats information
  11932. * that follows the element tag-length header.
  11933. * It is expected but not required that this length is a multiple of
  11934. * 4 bytes.
  11935. */
  11936. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  11937. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  11938. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  11939. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  11940. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  11941. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  11942. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  11943. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  11944. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  11945. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  11946. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  11947. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  11948. do { \
  11949. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  11950. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  11951. } while (0)
  11952. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  11953. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  11954. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  11955. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  11956. do { \
  11957. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  11958. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  11959. } while (0)
  11960. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  11961. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  11962. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  11963. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  11964. do { \
  11965. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  11966. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  11967. } while (0)
  11968. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  11969. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  11970. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  11971. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  11972. do { \
  11973. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  11974. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  11975. } while (0)
  11976. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  11977. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  11978. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  11979. typedef enum {
  11980. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  11981. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  11982. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  11983. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  11984. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  11985. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  11986. /* Reserved from 128 - 255 for target internal use.*/
  11987. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  11988. } HTT_PEER_TYPE;
  11989. /** macro to convert MAC address from char array to HTT word format */
  11990. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  11991. (phtt_mac_addr)->mac_addr31to0 = \
  11992. (((c_macaddr)[0] << 0) | \
  11993. ((c_macaddr)[1] << 8) | \
  11994. ((c_macaddr)[2] << 16) | \
  11995. ((c_macaddr)[3] << 24)); \
  11996. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  11997. } while (0)
  11998. /**
  11999. * @brief target -> host monitor mac header indication message
  12000. *
  12001. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  12002. *
  12003. * @details
  12004. * The following diagram shows the format of the monitor mac header message
  12005. * sent from the target to the host.
  12006. * This message is primarily sent when promiscuous rx mode is enabled.
  12007. * One message is sent per rx PPDU.
  12008. *
  12009. * |31 24|23 16|15 8|7 0|
  12010. * |-------------------------------------------------------------|
  12011. * | peer_id | reserved0 | msg_type |
  12012. * |-------------------------------------------------------------|
  12013. * | reserved1 | num_mpdu |
  12014. * |-------------------------------------------------------------|
  12015. * | struct hw_rx_desc |
  12016. * | (see wal_rx_desc.h) |
  12017. * |-------------------------------------------------------------|
  12018. * | struct ieee80211_frame_addr4 |
  12019. * | (see ieee80211_defs.h) |
  12020. * |-------------------------------------------------------------|
  12021. * | struct ieee80211_frame_addr4 |
  12022. * | (see ieee80211_defs.h) |
  12023. * |-------------------------------------------------------------|
  12024. * | ...... |
  12025. * |-------------------------------------------------------------|
  12026. *
  12027. * Header fields:
  12028. * - msg_type
  12029. * Bits 7:0
  12030. * Purpose: Identifies this is a monitor mac header indication message.
  12031. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  12032. * - peer_id
  12033. * Bits 31:16
  12034. * Purpose: Software peer id given by host during association,
  12035. * During promiscuous mode, the peer ID will be invalid (0xFF)
  12036. * for rx PPDUs received from unassociated peers.
  12037. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  12038. * - num_mpdu
  12039. * Bits 15:0
  12040. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  12041. * delivered within the message.
  12042. * Value: 1 to 32
  12043. * num_mpdu is limited to a maximum value of 32, due to buffer
  12044. * size limits. For PPDUs with more than 32 MPDUs, only the
  12045. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  12046. * the PPDU will be provided.
  12047. */
  12048. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  12049. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  12050. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  12051. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  12052. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  12053. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  12054. do { \
  12055. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  12056. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  12057. } while (0)
  12058. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  12059. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  12060. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  12061. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  12062. do { \
  12063. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  12064. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  12065. } while (0)
  12066. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  12067. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  12068. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  12069. /**
  12070. * @brief target -> host flow pool resize Message
  12071. *
  12072. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  12073. *
  12074. * @details
  12075. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  12076. * the flow pool associated with the specified ID is resized
  12077. *
  12078. * The message would appear as follows:
  12079. *
  12080. * |31 16|15 8|7 0|
  12081. * |---------------------------------+----------------+----------------|
  12082. * | reserved0 | Msg type |
  12083. * |-------------------------------------------------------------------|
  12084. * | flow pool new size | flow pool ID |
  12085. * |-------------------------------------------------------------------|
  12086. *
  12087. * The message is interpreted as follows:
  12088. * b'0:7 - msg_type: This will be set to 0x21
  12089. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  12090. *
  12091. * b'0:15 - flow pool ID: Existing flow pool ID
  12092. *
  12093. * b'16:31 - flow pool new size: new pool size for exisiting flow pool ID
  12094. *
  12095. */
  12096. PREPACK struct htt_flow_pool_resize_t {
  12097. A_UINT32 msg_type:8,
  12098. reserved0:24;
  12099. A_UINT32 flow_pool_id:16,
  12100. flow_pool_new_size:16;
  12101. } POSTPACK;
  12102. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  12103. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  12104. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  12105. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  12106. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  12107. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  12108. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  12109. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  12110. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  12111. do { \
  12112. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  12113. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  12114. } while (0)
  12115. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  12116. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  12117. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  12118. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  12119. do { \
  12120. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  12121. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  12122. } while (0)
  12123. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  12124. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  12125. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  12126. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  12127. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  12128. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  12129. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  12130. /*
  12131. * The read and write indices point to the data within the host buffer.
  12132. * Because the first 4 bytes of the host buffer is used for the read index and
  12133. * the next 4 bytes for the write index, the data itself starts at offset 8.
  12134. * The read index and write index are the byte offsets from the base of the
  12135. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  12136. * Refer the ASCII text picture below.
  12137. */
  12138. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  12139. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  12140. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  12141. /*
  12142. ***************************************************************************
  12143. *
  12144. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  12145. *
  12146. ***************************************************************************
  12147. *
  12148. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  12149. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  12150. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  12151. * written into the Host memory region mentioned below.
  12152. *
  12153. * Read index is updated by the Host. At any point of time, the read index will
  12154. * indicate the index that will next be read by the Host. The read index is
  12155. * in units of bytes offset from the base of the meta-data buffer.
  12156. *
  12157. * Write index is updated by the FW. At any point of time, the write index will
  12158. * indicate from where the FW can start writing any new data. The write index is
  12159. * in units of bytes offset from the base of the meta-data buffer.
  12160. *
  12161. * If the Host is not fast enough in reading the CFR data, any new capture data
  12162. * would be dropped if there is no space left to write the new captures.
  12163. *
  12164. * The last 4 bytes of the memory region will have the magic pattern
  12165. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  12166. * not overrun the host buffer.
  12167. *
  12168. * ,--------------------. read and write indices store the
  12169. * | | byte offset from the base of the
  12170. * | ,--------+--------. meta-data buffer to the next
  12171. * | | | | location within the data buffer
  12172. * | | v v that will be read / written
  12173. * ************************************************************************
  12174. * * Read * Write * * Magic *
  12175. * * index * index * CFR data1 ...... CFR data N * pattern *
  12176. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  12177. * ************************************************************************
  12178. * |<---------- data buffer ---------->|
  12179. *
  12180. * |<----------------- meta-data buffer allocated in Host ----------------|
  12181. *
  12182. * Note:
  12183. * - Considering the 4 bytes needed to store the Read index (R) and the
  12184. * Write index (W), the initial value is as follows:
  12185. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  12186. * - Buffer empty condition:
  12187. * R = W
  12188. *
  12189. * Regarding CFR data format:
  12190. * --------------------------
  12191. *
  12192. * Each CFR tone is stored in HW as 16-bits with the following format:
  12193. * {bits[15:12], bits[11:6], bits[5:0]} =
  12194. * {unsigned exponent (4 bits),
  12195. * signed mantissa_real (6 bits),
  12196. * signed mantissa_imag (6 bits)}
  12197. *
  12198. * CFR_real = mantissa_real * 2^(exponent-5)
  12199. * CFR_imag = mantissa_imag * 2^(exponent-5)
  12200. *
  12201. *
  12202. * The CFR data is written to the 16-bit unsigned output array (buff) in
  12203. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  12204. *
  12205. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  12206. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  12207. * .
  12208. * .
  12209. * .
  12210. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  12211. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  12212. */
  12213. /* Bandwidth of peer CFR captures */
  12214. typedef enum {
  12215. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  12216. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  12217. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  12218. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  12219. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  12220. HTT_PEER_CFR_CAPTURE_BW_MAX,
  12221. } HTT_PEER_CFR_CAPTURE_BW;
  12222. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  12223. * was captured
  12224. */
  12225. typedef enum {
  12226. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  12227. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  12228. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  12229. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  12230. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  12231. } HTT_PEER_CFR_CAPTURE_MODE;
  12232. typedef enum {
  12233. /* This message type is currently used for the below purpose:
  12234. *
  12235. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  12236. * wmi_peer_cfr_capture_cmd.
  12237. * If payload_present bit is set to 0 then the associated memory region
  12238. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  12239. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  12240. * message; the CFR dump will be present at the end of the message,
  12241. * after the chan_phy_mode.
  12242. */
  12243. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  12244. /* Always keep this last */
  12245. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  12246. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  12247. /**
  12248. * @brief target -> host CFR dump completion indication message definition
  12249. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  12250. *
  12251. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  12252. *
  12253. * @details
  12254. * The following diagram shows the format of the Channel Frequency Response
  12255. * (CFR) dump completion indication. This inidcation is sent to the Host when
  12256. * the channel capture of a peer is copied by Firmware into the Host memory
  12257. *
  12258. * **************************************************************************
  12259. *
  12260. * Message format when the CFR capture message type is
  12261. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  12262. *
  12263. * **************************************************************************
  12264. *
  12265. * |31 16|15 |8|7 0|
  12266. * |----------------------------------------------------------------|
  12267. * header: | reserved |P| msg_type |
  12268. * word 0 | | | |
  12269. * |----------------------------------------------------------------|
  12270. * payload: | cfr_capture_msg_type |
  12271. * word 1 | |
  12272. * |----------------------------------------------------------------|
  12273. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  12274. * word 2 | | | | | | | | |
  12275. * |----------------------------------------------------------------|
  12276. * | mac_addr31to0 |
  12277. * word 3 | |
  12278. * |----------------------------------------------------------------|
  12279. * | unused / reserved | mac_addr47to32 |
  12280. * word 4 | | |
  12281. * |----------------------------------------------------------------|
  12282. * | index |
  12283. * word 5 | |
  12284. * |----------------------------------------------------------------|
  12285. * | length |
  12286. * word 6 | |
  12287. * |----------------------------------------------------------------|
  12288. * | timestamp |
  12289. * word 7 | |
  12290. * |----------------------------------------------------------------|
  12291. * | counter |
  12292. * word 8 | |
  12293. * |----------------------------------------------------------------|
  12294. * | chan_mhz |
  12295. * word 9 | |
  12296. * |----------------------------------------------------------------|
  12297. * | band_center_freq1 |
  12298. * word 10 | |
  12299. * |----------------------------------------------------------------|
  12300. * | band_center_freq2 |
  12301. * word 11 | |
  12302. * |----------------------------------------------------------------|
  12303. * | chan_phy_mode |
  12304. * word 12 | |
  12305. * |----------------------------------------------------------------|
  12306. * where,
  12307. * P - payload present bit (payload_present explained below)
  12308. * req_id - memory request id (mem_req_id explained below)
  12309. * S - status field (status explained below)
  12310. * capbw - capture bandwidth (capture_bw explained below)
  12311. * mode - mode of capture (mode explained below)
  12312. * sts - space time streams (sts_count explained below)
  12313. * chbw - channel bandwidth (channel_bw explained below)
  12314. * captype - capture type (cap_type explained below)
  12315. *
  12316. * The following field definitions describe the format of the CFR dump
  12317. * completion indication sent from the target to the host
  12318. *
  12319. * Header fields:
  12320. *
  12321. * Word 0
  12322. * - msg_type
  12323. * Bits 7:0
  12324. * Purpose: Identifies this as CFR TX completion indication
  12325. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  12326. * - payload_present
  12327. * Bit 8
  12328. * Purpose: Identifies how CFR data is sent to host
  12329. * Value: 0 - If CFR Payload is written to host memory
  12330. * 1 - If CFR Payload is sent as part of HTT message
  12331. * (This is the requirement for SDIO/USB where it is
  12332. * not possible to write CFR data to host memory)
  12333. * - reserved
  12334. * Bits 31:9
  12335. * Purpose: Reserved
  12336. * Value: 0
  12337. *
  12338. * Payload fields:
  12339. *
  12340. * Word 1
  12341. * - cfr_capture_msg_type
  12342. * Bits 31:0
  12343. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  12344. * to specify the format used for the remainder of the message
  12345. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  12346. * (currently only MSG_TYPE_1 is defined)
  12347. *
  12348. * Word 2
  12349. * - mem_req_id
  12350. * Bits 6:0
  12351. * Purpose: Contain the mem request id of the region where the CFR capture
  12352. * has been stored - of type WMI_HOST_MEM_REQ_ID
  12353. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  12354. this value is invalid)
  12355. * - status
  12356. * Bit 7
  12357. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  12358. * Value: 1 (True) - Successful; 0 (False) - Not successful
  12359. * - capture_bw
  12360. * Bits 10:8
  12361. * Purpose: Carry the bandwidth of the CFR capture
  12362. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  12363. * - mode
  12364. * Bits 13:11
  12365. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  12366. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  12367. * - sts_count
  12368. * Bits 16:14
  12369. * Purpose: Carry the number of space time streams
  12370. * Value: Number of space time streams
  12371. * - channel_bw
  12372. * Bits 19:17
  12373. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  12374. * measurement
  12375. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  12376. * - cap_type
  12377. * Bits 23:20
  12378. * Purpose: Carry the type of the capture
  12379. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  12380. * - vdev_id
  12381. * Bits 31:24
  12382. * Purpose: Carry the virtual device id
  12383. * Value: vdev ID
  12384. *
  12385. * Word 3
  12386. * - mac_addr31to0
  12387. * Bits 31:0
  12388. * Purpose: Contain the bits 31:0 of the peer MAC address
  12389. * Value: Bits 31:0 of the peer MAC address
  12390. *
  12391. * Word 4
  12392. * - mac_addr47to32
  12393. * Bits 15:0
  12394. * Purpose: Contain the bits 47:32 of the peer MAC address
  12395. * Value: Bits 47:32 of the peer MAC address
  12396. *
  12397. * Word 5
  12398. * - index
  12399. * Bits 31:0
  12400. * Purpose: Contain the index at which this CFR dump was written in the Host
  12401. * allocated memory. This index is the number of bytes from the base address.
  12402. * Value: Index position
  12403. *
  12404. * Word 6
  12405. * - length
  12406. * Bits 31:0
  12407. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  12408. * Value: Length of the CFR capture of the peer
  12409. *
  12410. * Word 7
  12411. * - timestamp
  12412. * Bits 31:0
  12413. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  12414. * clock used for this timestamp is private to the target and not visible to
  12415. * the host i.e., Host can interpret only the relative timestamp deltas from
  12416. * one message to the next, but can't interpret the absolute timestamp from a
  12417. * single message.
  12418. * Value: Timestamp in microseconds
  12419. *
  12420. * Word 8
  12421. * - counter
  12422. * Bits 31:0
  12423. * Purpose: Carry the count of the current CFR capture from FW. This is
  12424. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  12425. * in host memory)
  12426. * Value: Count of the current CFR capture
  12427. *
  12428. * Word 9
  12429. * - chan_mhz
  12430. * Bits 31:0
  12431. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  12432. * Value: Primary 20 channel frequency
  12433. *
  12434. * Word 10
  12435. * - band_center_freq1
  12436. * Bits 31:0
  12437. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  12438. * Value: Center frequency 1 in MHz
  12439. *
  12440. * Word 11
  12441. * - band_center_freq2
  12442. * Bits 31:0
  12443. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  12444. * the VDEV
  12445. * 80plus80 mode
  12446. * Value: Center frequency 2 in MHz
  12447. *
  12448. * Word 12
  12449. * - chan_phy_mode
  12450. * Bits 31:0
  12451. * Purpose: Carry the phy mode of the channel, of the VDEV
  12452. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  12453. */
  12454. PREPACK struct htt_cfr_dump_ind_type_1 {
  12455. A_UINT32 mem_req_id:7,
  12456. status:1,
  12457. capture_bw:3,
  12458. mode:3,
  12459. sts_count:3,
  12460. channel_bw:3,
  12461. cap_type:4,
  12462. vdev_id:8;
  12463. htt_mac_addr addr;
  12464. A_UINT32 index;
  12465. A_UINT32 length;
  12466. A_UINT32 timestamp;
  12467. A_UINT32 counter;
  12468. struct htt_chan_change_msg chan;
  12469. } POSTPACK;
  12470. PREPACK struct htt_cfr_dump_compl_ind {
  12471. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  12472. union {
  12473. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  12474. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  12475. /* If there is a need to change the memory layout and its associated
  12476. * HTT indication format, a new CFR capture message type can be
  12477. * introduced and added into this union.
  12478. */
  12479. };
  12480. } POSTPACK;
  12481. /*
  12482. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  12483. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  12484. */
  12485. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  12486. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  12487. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  12488. do { \
  12489. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  12490. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  12491. } while(0)
  12492. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  12493. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  12494. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  12495. /*
  12496. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  12497. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  12498. */
  12499. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  12500. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  12501. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  12502. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  12503. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  12504. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  12505. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  12506. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  12507. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  12508. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  12509. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  12510. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  12511. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  12512. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  12513. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  12514. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  12515. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  12516. do { \
  12517. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  12518. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  12519. } while (0)
  12520. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  12521. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  12522. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  12523. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  12524. do { \
  12525. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  12526. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  12527. } while (0)
  12528. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  12529. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  12530. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  12531. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  12532. do { \
  12533. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  12534. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  12535. } while (0)
  12536. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  12537. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  12538. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  12539. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  12540. do { \
  12541. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  12542. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  12543. } while (0)
  12544. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  12545. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  12546. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  12547. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  12548. do { \
  12549. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  12550. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  12551. } while (0)
  12552. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  12553. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  12554. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  12555. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  12556. do { \
  12557. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  12558. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  12559. } while (0)
  12560. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  12561. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  12562. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  12563. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  12564. do { \
  12565. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  12566. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  12567. } while (0)
  12568. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  12569. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  12570. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  12571. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  12572. do { \
  12573. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  12574. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  12575. } while (0)
  12576. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  12577. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  12578. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  12579. /**
  12580. * @brief target -> host peer (PPDU) stats message
  12581. *
  12582. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  12583. *
  12584. * @details
  12585. * This message is generated by FW when FW is sending stats to host
  12586. * about one or more PPDUs that the FW has transmitted to one or more peers.
  12587. * This message is sent autonomously by the target rather than upon request
  12588. * by the host.
  12589. * The following field definitions describe the format of the HTT target
  12590. * to host peer stats indication message.
  12591. *
  12592. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  12593. * or more PPDU stats records.
  12594. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  12595. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  12596. * then the message would start with the
  12597. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  12598. * below.
  12599. *
  12600. * |31 16|15|14|13 11|10 9|8|7 0|
  12601. * |-------------------------------------------------------------|
  12602. * | reserved |MSG_TYPE |
  12603. * |-------------------------------------------------------------|
  12604. * rec 0 | TLV header |
  12605. * rec 0 |-------------------------------------------------------------|
  12606. * rec 0 | ppdu successful bytes |
  12607. * rec 0 |-------------------------------------------------------------|
  12608. * rec 0 | ppdu retry bytes |
  12609. * rec 0 |-------------------------------------------------------------|
  12610. * rec 0 | ppdu failed bytes |
  12611. * rec 0 |-------------------------------------------------------------|
  12612. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  12613. * rec 0 |-------------------------------------------------------------|
  12614. * rec 0 | retried MSDUs | successful MSDUs |
  12615. * rec 0 |-------------------------------------------------------------|
  12616. * rec 0 | TX duration | failed MSDUs |
  12617. * rec 0 |-------------------------------------------------------------|
  12618. * ...
  12619. * |-------------------------------------------------------------|
  12620. * rec N | TLV header |
  12621. * rec N |-------------------------------------------------------------|
  12622. * rec N | ppdu successful bytes |
  12623. * rec N |-------------------------------------------------------------|
  12624. * rec N | ppdu retry bytes |
  12625. * rec N |-------------------------------------------------------------|
  12626. * rec N | ppdu failed bytes |
  12627. * rec N |-------------------------------------------------------------|
  12628. * rec N | peer id | S|SG| BW | BA |A|rate code|
  12629. * rec N |-------------------------------------------------------------|
  12630. * rec N | retried MSDUs | successful MSDUs |
  12631. * rec N |-------------------------------------------------------------|
  12632. * rec N | TX duration | failed MSDUs |
  12633. * rec N |-------------------------------------------------------------|
  12634. *
  12635. * where:
  12636. * A = is A-MPDU flag
  12637. * BA = block-ack failure flags
  12638. * BW = bandwidth spec
  12639. * SG = SGI enabled spec
  12640. * S = skipped rate ctrl
  12641. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  12642. *
  12643. * Header
  12644. * ------
  12645. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  12646. * dword0 - b'8:31 - reserved : Reserved for future use
  12647. *
  12648. * payload include below peer_stats information
  12649. * --------------------------------------------
  12650. * @TLV : HTT_PPDU_STATS_INFO_TLV
  12651. * @tx_success_bytes : total successful bytes in the PPDU.
  12652. * @tx_retry_bytes : total retried bytes in the PPDU.
  12653. * @tx_failed_bytes : total failed bytes in the PPDU.
  12654. * @tx_ratecode : rate code used for the PPDU.
  12655. * @is_ampdu : Indicates PPDU is AMPDU or not.
  12656. * @ba_ack_failed : BA/ACK failed for this PPDU
  12657. * b00 -> BA received
  12658. * b01 -> BA failed once
  12659. * b10 -> BA failed twice, when HW retry is enabled.
  12660. * @bw : BW
  12661. * b00 -> 20 MHz
  12662. * b01 -> 40 MHz
  12663. * b10 -> 80 MHz
  12664. * b11 -> 160 MHz (or 80+80)
  12665. * @sg : SGI enabled
  12666. * @s : skipped ratectrl
  12667. * @peer_id : peer id
  12668. * @tx_success_msdus : successful MSDUs
  12669. * @tx_retry_msdus : retried MSDUs
  12670. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  12671. * @tx_duration : Tx duration for the PPDU (microsecond units)
  12672. */
  12673. /**
  12674. * @brief target -> host backpressure event
  12675. *
  12676. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  12677. *
  12678. * @details
  12679. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  12680. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  12681. * This message will only be sent if the backpressure condition has existed
  12682. * continuously for an initial period (100 ms).
  12683. * Repeat messages with updated information will be sent after each
  12684. * subsequent period (100 ms) as long as the backpressure remains unabated.
  12685. * This message indicates the ring id along with current head and tail index
  12686. * locations (i.e. write and read indices).
  12687. * The backpressure time indicates the time in ms for which continous
  12688. * backpressure has been observed in the ring.
  12689. *
  12690. * The message format is as follows:
  12691. *
  12692. * |31 24|23 16|15 8|7 0|
  12693. * |----------------+----------------+----------------+----------------|
  12694. * | ring_id | ring_type | pdev_id | msg_type |
  12695. * |-------------------------------------------------------------------|
  12696. * | tail_idx | head_idx |
  12697. * |-------------------------------------------------------------------|
  12698. * | backpressure_time_ms |
  12699. * |-------------------------------------------------------------------|
  12700. *
  12701. * The message is interpreted as follows:
  12702. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  12703. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  12704. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  12705. * 1, 2, 3 indicates pdev_id 0,1,2 and
  12706. the msg is for LMAC ring.
  12707. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  12708. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  12709. * htt_backpressure_lmac_ring_id. This represents
  12710. * the ring id for which continous backpressure is seen
  12711. *
  12712. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  12713. * the ring indicated by the ring_id
  12714. *
  12715. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  12716. * the ring indicated by the ring id
  12717. *
  12718. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continous
  12719. * backpressure has been seen in the ring
  12720. * indicated by the ring_id.
  12721. * Units = milliseconds
  12722. */
  12723. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  12724. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  12725. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  12726. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  12727. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  12728. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  12729. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  12730. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  12731. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  12732. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  12733. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  12734. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  12735. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  12736. do { \
  12737. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  12738. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  12739. } while (0)
  12740. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  12741. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  12742. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  12743. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  12744. do { \
  12745. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  12746. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  12747. } while (0)
  12748. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  12749. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  12750. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  12751. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  12752. do { \
  12753. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  12754. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  12755. } while (0)
  12756. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  12757. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  12758. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  12759. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  12760. do { \
  12761. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  12762. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  12763. } while (0)
  12764. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  12765. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  12766. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  12767. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  12768. do { \
  12769. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  12770. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  12771. } while (0)
  12772. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  12773. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  12774. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  12775. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  12776. do { \
  12777. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  12778. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  12779. } while (0)
  12780. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  12781. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  12782. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  12783. enum htt_backpressure_ring_type {
  12784. HTT_SW_RING_TYPE_UMAC,
  12785. HTT_SW_RING_TYPE_LMAC,
  12786. HTT_SW_RING_TYPE_MAX,
  12787. };
  12788. /* Ring id for which the message is sent to host */
  12789. enum htt_backpressure_umac_ringid {
  12790. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  12791. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  12792. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  12793. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  12794. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  12795. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  12796. HTT_SW_RING_IDX_REO_REO2FW_RING,
  12797. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  12798. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  12799. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  12800. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  12801. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  12802. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  12803. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  12804. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  12805. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  12806. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  12807. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  12808. HTT_SW_UMAC_RING_IDX_MAX,
  12809. };
  12810. enum htt_backpressure_lmac_ringid {
  12811. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  12812. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  12813. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  12814. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  12815. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  12816. HTT_SW_RING_IDX_RXDMA2FW_RING,
  12817. HTT_SW_RING_IDX_RXDMA2SW_RING,
  12818. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  12819. HTT_SW_RING_IDX_RXDMA2REO_RING,
  12820. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  12821. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  12822. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  12823. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  12824. HTT_SW_LMAC_RING_IDX_MAX,
  12825. };
  12826. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  12827. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  12828. pdev_id: 8,
  12829. ring_type: 8, /* htt_backpressure_ring_type */
  12830. /*
  12831. * ring_id holds an enum value from either
  12832. * htt_backpressure_umac_ringid or
  12833. * htt_backpressure_lmac_ringid, based on
  12834. * the ring_type setting.
  12835. */
  12836. ring_id: 8;
  12837. A_UINT16 head_idx;
  12838. A_UINT16 tail_idx;
  12839. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  12840. } POSTPACK;
  12841. /*
  12842. * Defines two 32 bit words that can be used by the target to indicate a per
  12843. * user RU allocation and rate information.
  12844. *
  12845. * This information is currently provided in the "sw_response_reference_ptr"
  12846. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  12847. * "rx_ppdu_end_user_stats" TLV.
  12848. *
  12849. * VALID:
  12850. * The consumer of these words must explicitly check the valid bit,
  12851. * and only attempt interpretation of any of the remaining fields if
  12852. * the valid bit is set to 1.
  12853. *
  12854. * VERSION:
  12855. * The consumer of these words must also explicitly check the version bit,
  12856. * and only use the V0 definition if the VERSION field is set to 0.
  12857. *
  12858. * Version 1 is currently undefined, with the exception of the VALID and
  12859. * VERSION fields.
  12860. *
  12861. * Version 0:
  12862. *
  12863. * The fields below are duplicated per BW.
  12864. *
  12865. * The consumer must determine which BW field to use, based on the UL OFDMA
  12866. * PPDU BW indicated by HW.
  12867. *
  12868. * RU_START: RU26 start index for the user.
  12869. * Note that this is always using the RU26 index, regardless
  12870. * of the actual RU assigned to the user
  12871. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  12872. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  12873. *
  12874. * For example, 20MHz (the value in the top row is RU_START)
  12875. *
  12876. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  12877. * RU Size 1 (52): | | | | | |
  12878. * RU Size 2 (106): | | | |
  12879. * RU Size 3 (242): | |
  12880. *
  12881. * RU_SIZE: Indicates the RU size, as defined by enum
  12882. * htt_ul_ofdma_user_info_ru_size.
  12883. *
  12884. * LDPC: LDPC enabled (if 0, BCC is used)
  12885. *
  12886. * DCM: DCM enabled
  12887. *
  12888. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  12889. * |---------------------------------+--------------------------------|
  12890. * |Ver|Valid| FW internal |
  12891. * |---------------------------------+--------------------------------|
  12892. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  12893. * |---------------------------------+--------------------------------|
  12894. */
  12895. enum htt_ul_ofdma_user_info_ru_size {
  12896. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  12897. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  12898. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  12899. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  12900. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  12901. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  12902. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  12903. };
  12904. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  12905. struct htt_ul_ofdma_user_info_v0 {
  12906. A_UINT32 word0;
  12907. A_UINT32 word1;
  12908. };
  12909. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  12910. A_UINT32 w0_fw_rsvd:30; \
  12911. A_UINT32 w0_valid:1; \
  12912. A_UINT32 w0_version:1;
  12913. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  12914. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  12915. };
  12916. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  12917. A_UINT32 w1_nss:3; \
  12918. A_UINT32 w1_mcs:4; \
  12919. A_UINT32 w1_ldpc:1; \
  12920. A_UINT32 w1_dcm:1; \
  12921. A_UINT32 w1_ru_start:7; \
  12922. A_UINT32 w1_ru_size:3; \
  12923. A_UINT32 w1_trig_type:4; \
  12924. A_UINT32 w1_unused:9;
  12925. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  12926. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  12927. };
  12928. /* htt_up_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  12929. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  12930. union {
  12931. A_UINT32 word0;
  12932. struct {
  12933. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  12934. };
  12935. };
  12936. union {
  12937. A_UINT32 word1;
  12938. struct {
  12939. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  12940. };
  12941. };
  12942. } POSTPACK;
  12943. enum HTT_UL_OFDMA_TRIG_TYPE {
  12944. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  12945. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  12946. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  12947. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  12948. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  12949. };
  12950. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  12951. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  12952. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  12953. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  12954. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  12955. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  12956. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  12957. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  12958. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  12959. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  12960. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  12961. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  12962. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  12963. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  12964. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  12965. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  12966. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  12967. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  12968. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  12969. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  12970. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  12971. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  12972. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  12973. /*--- word 0 ---*/
  12974. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  12975. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  12976. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  12977. do { \
  12978. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  12979. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  12980. } while (0)
  12981. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  12982. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  12983. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  12984. do { \
  12985. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  12986. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  12987. } while (0)
  12988. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  12989. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  12990. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  12991. do { \
  12992. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  12993. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  12994. } while (0)
  12995. /*--- word 1 ---*/
  12996. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  12997. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  12998. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  12999. do { \
  13000. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  13001. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  13002. } while (0)
  13003. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  13004. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  13005. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  13006. do { \
  13007. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  13008. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  13009. } while (0)
  13010. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  13011. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  13012. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  13013. do { \
  13014. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  13015. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  13016. } while (0)
  13017. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  13018. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  13019. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  13020. do { \
  13021. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  13022. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  13023. } while (0)
  13024. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  13025. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  13026. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  13027. do { \
  13028. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  13029. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  13030. } while (0)
  13031. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  13032. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  13033. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  13034. do { \
  13035. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  13036. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  13037. } while (0)
  13038. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  13039. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  13040. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  13041. do { \
  13042. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  13043. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  13044. } while (0)
  13045. /**
  13046. * @brief target -> host channel calibration data message
  13047. *
  13048. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  13049. *
  13050. * @brief host -> target channel calibration data message
  13051. *
  13052. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  13053. *
  13054. * @details
  13055. * The following field definitions describe the format of the channel
  13056. * calibration data message sent from the target to the host when
  13057. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  13058. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  13059. * The message is defined as htt_chan_caldata_msg followed by a variable
  13060. * number of 32-bit character values.
  13061. *
  13062. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  13063. * |------------------------------------------------------------------|
  13064. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  13065. * |------------------------------------------------------------------|
  13066. * | payload size | mhz |
  13067. * |------------------------------------------------------------------|
  13068. * | center frequency 2 | center frequency 1 |
  13069. * |------------------------------------------------------------------|
  13070. * | check sum |
  13071. * |------------------------------------------------------------------|
  13072. * | payload |
  13073. * |------------------------------------------------------------------|
  13074. * message info field:
  13075. * - MSG_TYPE
  13076. * Bits 7:0
  13077. * Purpose: identifies this as a channel calibration data message
  13078. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  13079. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  13080. * - SUB_TYPE
  13081. * Bits 11:8
  13082. * Purpose: T2H: indicates whether target is providing chan cal data
  13083. * to the host to store, or requesting that the host
  13084. * download previously-stored data.
  13085. * H2T: indicates whether the host is providing the requested
  13086. * channel cal data, or if it is rejecting the data
  13087. * request because it does not have the requested data.
  13088. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  13089. * - CHKSUM_VALID
  13090. * Bit 12
  13091. * Purpose: indicates if the checksum field is valid
  13092. * value:
  13093. * - FRAG
  13094. * Bit 19:16
  13095. * Purpose: indicates the fragment index for message
  13096. * value: 0 for first fragment, 1 for second fragment, ...
  13097. * - APPEND
  13098. * Bit 20
  13099. * Purpose: indicates if this is the last fragment
  13100. * value: 0 = final fragment, 1 = more fragments will be appended
  13101. *
  13102. * channel and payload size field
  13103. * - MHZ
  13104. * Bits 15:0
  13105. * Purpose: indicates the channel primary frequency
  13106. * Value:
  13107. * - PAYLOAD_SIZE
  13108. * Bits 31:16
  13109. * Purpose: indicates the bytes of calibration data in payload
  13110. * Value:
  13111. *
  13112. * center frequency field
  13113. * - CENTER FREQUENCY 1
  13114. * Bits 15:0
  13115. * Purpose: indicates the channel center frequency
  13116. * Value: channel center frequency, in MHz units
  13117. * - CENTER FREQUENCY 2
  13118. * Bits 31:16
  13119. * Purpose: indicates the secondary channel center frequency,
  13120. * only for 11acvht 80plus80 mode
  13121. * Value: secondary channel center frequeny, in MHz units, if applicable
  13122. *
  13123. * checksum field
  13124. * - CHECK_SUM
  13125. * Bits 31:0
  13126. * Purpose: check the payload data, it is just for this fragment.
  13127. * This is intended for the target to check that the channel
  13128. * calibration data returned by the host is the unmodified data
  13129. * that was previously provided to the host by the target.
  13130. * value: checksum of fragment payload
  13131. */
  13132. PREPACK struct htt_chan_caldata_msg {
  13133. /* DWORD 0: message info */
  13134. A_UINT32
  13135. msg_type: 8,
  13136. sub_type: 4 ,
  13137. chksum_valid: 1, /** 1:valid, 0:invalid */
  13138. reserved1: 3,
  13139. frag_idx: 4, /** fragment index for calibration data */
  13140. appending: 1, /** 0: no fragment appending,
  13141. * 1: extra fragment appending */
  13142. reserved2: 11;
  13143. /* DWORD 1: channel and payload size */
  13144. A_UINT32
  13145. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  13146. payload_size: 16; /** unit: bytes */
  13147. /* DWORD 2: center frequency */
  13148. A_UINT32
  13149. band_center_freq1: 16, /** Center frequency 1 in MHz */
  13150. band_center_freq2: 16; /** Center frequency 2 in MHz,
  13151. * valid only for 11acvht 80plus80 mode */
  13152. /* DWORD 3: check sum */
  13153. A_UINT32 chksum;
  13154. /* variable length for calibration data */
  13155. A_UINT32 payload[1/* or more */];
  13156. } POSTPACK;
  13157. /* T2H SUBTYPE */
  13158. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  13159. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  13160. /* H2T SUBTYPE */
  13161. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  13162. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  13163. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  13164. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  13165. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  13166. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  13167. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  13168. do { \
  13169. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  13170. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  13171. } while (0)
  13172. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  13173. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  13174. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  13175. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  13176. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  13177. do { \
  13178. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  13179. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  13180. } while (0)
  13181. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  13182. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  13183. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  13184. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  13185. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  13186. do { \
  13187. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  13188. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  13189. } while (0)
  13190. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  13191. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  13192. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  13193. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  13194. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  13195. do { \
  13196. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  13197. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  13198. } while (0)
  13199. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  13200. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  13201. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  13202. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  13203. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  13204. do { \
  13205. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  13206. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  13207. } while (0)
  13208. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  13209. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  13210. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  13211. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  13212. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  13213. do { \
  13214. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  13215. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  13216. } while (0)
  13217. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  13218. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  13219. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  13220. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  13221. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  13222. do { \
  13223. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  13224. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  13225. } while (0)
  13226. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  13227. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  13228. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  13229. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  13230. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  13231. do { \
  13232. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  13233. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  13234. } while (0)
  13235. /**
  13236. * @brief target -> host FSE CMEM based send
  13237. *
  13238. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  13239. *
  13240. * @details
  13241. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  13242. * FSE placement in CMEM is enabled.
  13243. *
  13244. * This message sends the non-secure CMEM base address.
  13245. * It will be sent to host in response to message
  13246. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  13247. * The message would appear as follows:
  13248. *
  13249. * |31 24|23 16|15 8|7 0|
  13250. * |----------------+----------------+----------------+----------------|
  13251. * | reserved | num_entries | msg_type |
  13252. * |----------------+----------------+----------------+----------------|
  13253. * | base_address_lo |
  13254. * |----------------+----------------+----------------+----------------|
  13255. * | base_address_hi |
  13256. * |-------------------------------------------------------------------|
  13257. *
  13258. * The message is interpreted as follows:
  13259. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  13260. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  13261. * b'8:15 - number_entries: Indicated the number of entries
  13262. * programmed.
  13263. * b'16:31 - reserved.
  13264. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  13265. * CMEM base address
  13266. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  13267. * CMEM base address
  13268. */
  13269. PREPACK struct htt_cmem_base_send_t {
  13270. A_UINT32 msg_type: 8,
  13271. num_entries: 8,
  13272. reserved: 16;
  13273. A_UINT32 base_address_lo;
  13274. A_UINT32 base_address_hi;
  13275. } POSTPACK;
  13276. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  13277. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  13278. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  13279. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  13280. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  13281. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  13282. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  13283. do { \
  13284. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  13285. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  13286. } while (0)
  13287. /**
  13288. * @brief - HTT PPDU ID format
  13289. *
  13290. * @details
  13291. * The following field definitions describe the format of the PPDU ID.
  13292. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  13293. *
  13294. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  13295. * +--------------------------------------------------------------------------
  13296. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  13297. * +--------------------------------------------------------------------------
  13298. *
  13299. * sch id :Schedule command id
  13300. * Bits [11 : 0] : monotonically increasing counter to track the
  13301. * PPDU posted to a specific transmit queue.
  13302. *
  13303. * hwq_id: Hardware Queue ID.
  13304. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  13305. *
  13306. * mac_id: MAC ID
  13307. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  13308. *
  13309. * seq_idx: Sequence index.
  13310. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  13311. * a particular TXOP.
  13312. *
  13313. * tqm_cmd: HWSCH/TQM flag.
  13314. * Bit [23] : Always set to 0.
  13315. *
  13316. * seq_cmd_type: Sequence command type.
  13317. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  13318. * Refer to enum HTT_STATS_FTYPE for values.
  13319. */
  13320. PREPACK struct htt_ppdu_id {
  13321. A_UINT32
  13322. sch_id: 12,
  13323. hwq_id: 5,
  13324. mac_id: 2,
  13325. seq_idx: 2,
  13326. reserved1: 2,
  13327. tqm_cmd: 1,
  13328. seq_cmd_type: 6,
  13329. reserved2: 2;
  13330. } POSTPACK;
  13331. #define HTT_PPDU_ID_SCH_ID_S 0
  13332. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  13333. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  13334. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  13335. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  13336. do { \
  13337. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  13338. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  13339. } while (0)
  13340. #define HTT_PPDU_ID_HWQ_ID_S 12
  13341. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  13342. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  13343. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  13344. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  13345. do { \
  13346. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  13347. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  13348. } while (0)
  13349. #define HTT_PPDU_ID_MAC_ID_S 17
  13350. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  13351. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  13352. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  13353. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  13354. do { \
  13355. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  13356. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  13357. } while (0)
  13358. #define HTT_PPDU_ID_SEQ_IDX_S 19
  13359. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  13360. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  13361. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  13362. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  13363. do { \
  13364. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  13365. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  13366. } while (0)
  13367. #define HTT_PPDU_ID_TQM_CMD_S 23
  13368. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  13369. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  13370. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  13371. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  13372. do { \
  13373. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  13374. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  13375. } while (0)
  13376. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  13377. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  13378. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  13379. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  13380. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  13381. do { \
  13382. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  13383. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  13384. } while (0)
  13385. /**
  13386. * @brief target -> RX PEER METADATA V0 format
  13387. * Host will know the peer metadata version from the wmi_service_ready_ext2
  13388. * message from target, and will confirm to the target which peer metadata
  13389. * version to use in the wmi_init message.
  13390. *
  13391. * The following diagram shows the format of the RX PEER METADATA.
  13392. *
  13393. * |31 24|23 16|15 8|7 0|
  13394. * |-----------------------------------------------------------------------|
  13395. * | Reserved | VDEV ID | PEER ID |
  13396. * |-----------------------------------------------------------------------|
  13397. */
  13398. PREPACK struct htt_rx_peer_metadata_v0 {
  13399. A_UINT32
  13400. peer_id: 16,
  13401. vdev_id: 8,
  13402. reserved1: 8;
  13403. } POSTPACK;
  13404. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  13405. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  13406. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  13407. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  13408. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  13409. do { \
  13410. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  13411. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  13412. } while (0)
  13413. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  13414. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  13415. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  13416. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  13417. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  13418. do { \
  13419. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  13420. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  13421. } while (0)
  13422. /**
  13423. * @brief target -> RX PEER METADATA V1 format
  13424. * Host will know the peer metadata version from the wmi_service_ready_ext2
  13425. * message from target, and will confirm to the target which peer metadata
  13426. * version to use in the wmi_init message.
  13427. *
  13428. * The following diagram shows the format of the RX PEER METADATA V1 format.
  13429. *
  13430. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  13431. * |-----------------------------------------------------------------------|
  13432. * |Rsvd2|CHIP ID|LMAC ID| VDEV ID |Rsvd1|ML PEER| SW PEER ID/ML PEER ID|
  13433. * |-----------------------------------------------------------------------|
  13434. */
  13435. PREPACK struct htt_rx_peer_metadata_v1 {
  13436. A_UINT32
  13437. peer_id: 13,
  13438. ml_peer_valid: 1,
  13439. reserved1: 2,
  13440. vdev_id: 8,
  13441. lmac_id: 2,
  13442. chip_id: 3,
  13443. reserved2: 3;
  13444. } POSTPACK;
  13445. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  13446. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  13447. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  13448. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  13449. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  13450. do { \
  13451. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  13452. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  13453. } while (0)
  13454. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  13455. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  13456. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  13457. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  13458. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  13459. do { \
  13460. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  13461. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  13462. } while (0)
  13463. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  13464. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  13465. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  13466. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  13467. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  13468. do { \
  13469. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  13470. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  13471. } while (0)
  13472. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  13473. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  13474. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  13475. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  13476. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  13477. do { \
  13478. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  13479. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  13480. } while (0)
  13481. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  13482. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  13483. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  13484. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  13485. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  13486. do { \
  13487. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  13488. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  13489. } while (0)
  13490. /*
  13491. * In some systems, the host SW wants to specify priorities between
  13492. * different MSDU / flow queues within the same peer-TID.
  13493. * The below enums are used for the host to identify to the target
  13494. * which MSDU queue's priority it wants to adjust.
  13495. */
  13496. /*
  13497. * The MSDUQ index describe index of TCL HW, where each index is
  13498. * used for queuing particular types of MSDUs.
  13499. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  13500. */
  13501. enum HTT_MSDUQ_INDEX {
  13502. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  13503. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  13504. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  13505. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  13506. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  13507. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  13508. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  13509. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  13510. HTT_MSDUQ_MAX_INDEX,
  13511. };
  13512. /* MSDU qtype definition */
  13513. enum HTT_MSDU_QTYPE {
  13514. /*
  13515. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  13516. * relative priority. Instead, the relative priority of CRIT_0 versus
  13517. * CRIT_1 is controlled by the FW, through the configuration parameters
  13518. * it applies to the queues.
  13519. */
  13520. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  13521. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  13522. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  13523. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  13524. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  13525. /* New MSDU_QTYPE should be added above this line */
  13526. /*
  13527. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  13528. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  13529. * any host/target message definitions. The QTYPE_MAX value can
  13530. * only be used internally within the host or within the target.
  13531. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  13532. * it must regard the unexpected value as a default qtype value,
  13533. * or ignore it.
  13534. */
  13535. HTT_MSDU_QTYPE_MAX,
  13536. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  13537. };
  13538. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  13539. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  13540. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  13541. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  13542. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  13543. };
  13544. /**
  13545. * @brief target -> host mlo timestamp offset indication
  13546. *
  13547. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  13548. *
  13549. * @details
  13550. * The following field definitions describe the format of the HTT target
  13551. * to host mlo timestamp offset indication message.
  13552. *
  13553. *
  13554. * |31 16|15 12|11 10|9 8|7 0 |
  13555. * |----------------------------------------------------------------------|
  13556. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  13557. * |----------------------------------------------------------------------|
  13558. * | Sync time stamp lo in us |
  13559. * |----------------------------------------------------------------------|
  13560. * | Sync time stamp hi in us |
  13561. * |----------------------------------------------------------------------|
  13562. * | mlo time stamp offset lo in us |
  13563. * |----------------------------------------------------------------------|
  13564. * | mlo time stamp offset hi in us |
  13565. * |----------------------------------------------------------------------|
  13566. * | mlo time stamp offset clocks in clock ticks |
  13567. * |----------------------------------------------------------------------|
  13568. * |31 26|25 16|15 0 |
  13569. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  13570. * | | compensation in clks | |
  13571. * |----------------------------------------------------------------------|
  13572. * |31 22|21 0 |
  13573. * | rsvd 3 | mlo time stamp comp timer period |
  13574. * |----------------------------------------------------------------------|
  13575. * The message is interpreted as follows:
  13576. *
  13577. * dword0 - b'0:7 - msg_type: This will be set to
  13578. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  13579. * value: 0x28
  13580. *
  13581. * dword0 - b'9:8 - pdev_id
  13582. *
  13583. * dword0 - b'11:10 - chip_id
  13584. *
  13585. * dword0 - b'15:12 - rsvd1: Reserved for future use
  13586. *
  13587. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  13588. *
  13589. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  13590. * which last sync interrupt was received
  13591. *
  13592. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  13593. * which last sync interrupt was received
  13594. *
  13595. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  13596. *
  13597. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  13598. *
  13599. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  13600. *
  13601. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  13602. *
  13603. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  13604. * for sub us resolution
  13605. *
  13606. * dword6 - b'31:26 - rsvd2: Reserved for future use
  13607. *
  13608. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  13609. * is applied, in us
  13610. *
  13611. * dword7 - b'31:22 - rsvd3: Reserved for future use
  13612. */
  13613. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  13614. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  13615. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  13616. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  13617. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  13618. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  13619. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  13620. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  13621. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  13622. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  13623. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  13624. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  13625. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  13626. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  13627. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  13628. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  13629. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  13630. do { \
  13631. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  13632. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  13633. } while (0)
  13634. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  13635. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  13636. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  13637. do { \
  13638. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  13639. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  13640. } while (0)
  13641. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  13642. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  13643. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  13644. do { \
  13645. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  13646. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  13647. } while (0)
  13648. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  13649. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  13650. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  13651. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  13652. do { \
  13653. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  13654. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  13655. } while (0)
  13656. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  13657. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  13658. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  13659. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  13660. do { \
  13661. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  13662. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  13663. } while (0)
  13664. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  13665. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  13666. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  13667. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  13668. do { \
  13669. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  13670. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  13671. } while (0)
  13672. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  13673. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  13674. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  13675. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  13676. do { \
  13677. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  13678. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  13679. } while (0)
  13680. typedef struct {
  13681. A_UINT32 msg_type: 8, /* bits 7:0 */
  13682. pdev_id: 2, /* bits 9:8 */
  13683. chip_id: 2, /* bits 11:10 */
  13684. reserved1: 4, /* bits 15:12 */
  13685. mac_clk_freq_mhz: 16; /* bits 31:16 */
  13686. A_UINT32 sync_timestamp_lo_us;
  13687. A_UINT32 sync_timestamp_hi_us;
  13688. A_UINT32 mlo_timestamp_offset_lo_us;
  13689. A_UINT32 mlo_timestamp_offset_hi_us;
  13690. A_UINT32 mlo_timestamp_offset_clks;
  13691. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  13692. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  13693. reserved2: 6; /* bits 31:26 */
  13694. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  13695. reserved3: 10; /* bits 31:22 */
  13696. } htt_t2h_mlo_offset_ind_t;
  13697. #endif