sde_encoder.c 141 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295
  1. /*
  2. * Copyright (c) 2014-2020, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/kthread.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/input.h>
  22. #include <linux/seq_file.h>
  23. #include <linux/sde_rsc.h>
  24. #include "msm_drv.h"
  25. #include "sde_kms.h"
  26. #include <drm/drm_crtc.h>
  27. #include <drm/drm_probe_helper.h>
  28. #include "sde_hwio.h"
  29. #include "sde_hw_catalog.h"
  30. #include "sde_hw_intf.h"
  31. #include "sde_hw_ctl.h"
  32. #include "sde_formats.h"
  33. #include "sde_encoder.h"
  34. #include "sde_encoder_phys.h"
  35. #include "sde_hw_dsc.h"
  36. #include "sde_crtc.h"
  37. #include "sde_trace.h"
  38. #include "sde_core_irq.h"
  39. #include "sde_hw_top.h"
  40. #include "sde_hw_qdss.h"
  41. #include "sde_encoder_dce.h"
  42. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  43. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  44. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  45. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  46. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  47. (p) ? (p)->parent->base.id : -1, \
  48. (p) ? (p)->intf_idx - INTF_0 : -1, \
  49. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  50. ##__VA_ARGS__)
  51. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  52. (p) ? (p)->parent->base.id : -1, \
  53. (p) ? (p)->intf_idx - INTF_0 : -1, \
  54. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  55. ##__VA_ARGS__)
  56. #define MISR_BUFF_SIZE 256
  57. #define IDLE_SHORT_TIMEOUT 1
  58. #define EVT_TIME_OUT_SPLIT 2
  59. /* Maximum number of VSYNC wait attempts for RSC state transition */
  60. #define MAX_RSC_WAIT 5
  61. /**
  62. * enum sde_enc_rc_events - events for resource control state machine
  63. * @SDE_ENC_RC_EVENT_KICKOFF:
  64. * This event happens at NORMAL priority.
  65. * Event that signals the start of the transfer. When this event is
  66. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  67. * Regardless of the previous state, the resource should be in ON state
  68. * at the end of this event. At the end of this event, a delayed work is
  69. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  70. * ktime.
  71. * @SDE_ENC_RC_EVENT_PRE_STOP:
  72. * This event happens at NORMAL priority.
  73. * This event, when received during the ON state, set RSC to IDLE, and
  74. * and leave the RC STATE in the PRE_OFF state.
  75. * It should be followed by the STOP event as part of encoder disable.
  76. * If received during IDLE or OFF states, it will do nothing.
  77. * @SDE_ENC_RC_EVENT_STOP:
  78. * This event happens at NORMAL priority.
  79. * When this event is received, disable all the MDP/DSI core clocks, and
  80. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  81. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  82. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  83. * Resource state should be in OFF at the end of the event.
  84. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  85. * This event happens at NORMAL priority from a work item.
  86. * Event signals that there is a seamless mode switch is in prgoress. A
  87. * client needs to turn of only irq - leave clocks ON to reduce the mode
  88. * switch latency.
  89. * @SDE_ENC_RC_EVENT_POST_MODESET:
  90. * This event happens at NORMAL priority from a work item.
  91. * Event signals that seamless mode switch is complete and resources are
  92. * acquired. Clients wants to turn on the irq again and update the rsc
  93. * with new vtotal.
  94. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that there were no frame updates for
  97. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  98. * and request RSC with IDLE state and change the resource state to IDLE.
  99. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  100. * This event is triggered from the input event thread when touch event is
  101. * received from the input device. On receiving this event,
  102. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  103. clocks and enable RSC.
  104. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  105. * off work since a new commit is imminent.
  106. */
  107. enum sde_enc_rc_events {
  108. SDE_ENC_RC_EVENT_KICKOFF = 1,
  109. SDE_ENC_RC_EVENT_PRE_STOP,
  110. SDE_ENC_RC_EVENT_STOP,
  111. SDE_ENC_RC_EVENT_PRE_MODESET,
  112. SDE_ENC_RC_EVENT_POST_MODESET,
  113. SDE_ENC_RC_EVENT_ENTER_IDLE,
  114. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  115. };
  116. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  117. {
  118. struct sde_encoder_virt *sde_enc;
  119. int i;
  120. sde_enc = to_sde_encoder_virt(drm_enc);
  121. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  122. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  123. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  124. SDE_EVT32(DRMID(drm_enc), enable);
  125. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  126. }
  127. }
  128. }
  129. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  130. {
  131. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  132. struct msm_drm_private *priv;
  133. struct sde_kms *sde_kms;
  134. struct device *cpu_dev;
  135. struct cpumask *cpu_mask = NULL;
  136. int cpu = 0;
  137. u32 cpu_dma_latency;
  138. priv = drm_enc->dev->dev_private;
  139. sde_kms = to_sde_kms(priv->kms);
  140. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  141. return;
  142. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  143. cpumask_clear(&sde_enc->valid_cpu_mask);
  144. if (sde_enc->mode_info.frame_rate > FPS60)
  145. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  146. if (!cpu_mask &&
  147. sde_encoder_check_curr_mode(drm_enc,
  148. MSM_DISPLAY_CMD_MODE))
  149. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  150. if (!cpu_mask)
  151. return;
  152. for_each_cpu(cpu, cpu_mask) {
  153. cpu_dev = get_cpu_device(cpu);
  154. if (!cpu_dev) {
  155. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  156. cpu);
  157. return;
  158. }
  159. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  160. dev_pm_qos_add_request(cpu_dev,
  161. &sde_enc->pm_qos_cpu_req[cpu],
  162. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  163. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  164. }
  165. }
  166. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  167. {
  168. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  169. struct device *cpu_dev;
  170. int cpu = 0;
  171. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  172. cpu_dev = get_cpu_device(cpu);
  173. if (!cpu_dev) {
  174. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  175. cpu);
  176. continue;
  177. }
  178. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  179. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  180. }
  181. cpumask_clear(&sde_enc->valid_cpu_mask);
  182. }
  183. static bool _sde_encoder_is_autorefresh_enabled(
  184. struct sde_encoder_virt *sde_enc)
  185. {
  186. struct drm_connector *drm_conn;
  187. if (!sde_enc->cur_master ||
  188. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  189. return false;
  190. drm_conn = sde_enc->cur_master->connector;
  191. if (!drm_conn || !drm_conn->state)
  192. return false;
  193. return sde_connector_get_property(drm_conn->state,
  194. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  195. }
  196. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  197. struct sde_hw_qdss *hw_qdss,
  198. struct sde_encoder_phys *phys, bool enable)
  199. {
  200. if (sde_enc->qdss_status == enable)
  201. return;
  202. sde_enc->qdss_status = enable;
  203. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  204. sde_enc->qdss_status);
  205. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  206. }
  207. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  208. s64 timeout_ms, struct sde_encoder_wait_info *info)
  209. {
  210. int rc = 0;
  211. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  212. ktime_t cur_ktime;
  213. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  214. do {
  215. rc = wait_event_timeout(*(info->wq),
  216. atomic_read(info->atomic_cnt) == info->count_check,
  217. wait_time_jiffies);
  218. cur_ktime = ktime_get();
  219. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  220. timeout_ms, atomic_read(info->atomic_cnt),
  221. info->count_check);
  222. /* If we timed out, counter is valid and time is less, wait again */
  223. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  224. (rc == 0) &&
  225. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  226. return rc;
  227. }
  228. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  229. {
  230. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  231. return sde_enc &&
  232. (sde_enc->disp_info.display_type ==
  233. SDE_CONNECTOR_PRIMARY);
  234. }
  235. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  236. {
  237. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  238. return sde_enc &&
  239. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  240. }
  241. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  242. {
  243. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  244. return sde_enc && sde_enc->cur_master &&
  245. sde_enc->cur_master->cont_splash_enabled;
  246. }
  247. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  248. enum sde_intr_idx intr_idx)
  249. {
  250. SDE_EVT32(DRMID(phys_enc->parent),
  251. phys_enc->intf_idx - INTF_0,
  252. phys_enc->hw_pp->idx - PINGPONG_0,
  253. intr_idx);
  254. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  255. if (phys_enc->parent_ops.handle_frame_done)
  256. phys_enc->parent_ops.handle_frame_done(
  257. phys_enc->parent, phys_enc,
  258. SDE_ENCODER_FRAME_EVENT_ERROR);
  259. }
  260. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  261. enum sde_intr_idx intr_idx,
  262. struct sde_encoder_wait_info *wait_info)
  263. {
  264. struct sde_encoder_irq *irq;
  265. u32 irq_status;
  266. int ret, i;
  267. if (!phys_enc || !wait_info || intr_idx >= INTR_IDX_MAX) {
  268. SDE_ERROR("invalid params\n");
  269. return -EINVAL;
  270. }
  271. irq = &phys_enc->irq[intr_idx];
  272. /* note: do master / slave checking outside */
  273. /* return EWOULDBLOCK since we know the wait isn't necessary */
  274. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  275. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  276. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  277. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  278. return -EWOULDBLOCK;
  279. }
  280. if (irq->irq_idx < 0) {
  281. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  282. irq->name, irq->hw_idx);
  283. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  284. irq->irq_idx);
  285. return 0;
  286. }
  287. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  288. atomic_read(wait_info->atomic_cnt));
  289. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  290. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  291. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  292. /*
  293. * Some module X may disable interrupt for longer duration
  294. * and it may trigger all interrupts including timer interrupt
  295. * when module X again enable the interrupt.
  296. * That may cause interrupt wait timeout API in this API.
  297. * It is handled by split the wait timer in two halves.
  298. */
  299. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  300. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  301. irq->hw_idx,
  302. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  303. wait_info);
  304. if (ret)
  305. break;
  306. }
  307. if (ret <= 0) {
  308. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  309. irq->irq_idx, true);
  310. if (irq_status) {
  311. unsigned long flags;
  312. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  313. irq->hw_idx, irq->irq_idx,
  314. phys_enc->hw_pp->idx - PINGPONG_0,
  315. atomic_read(wait_info->atomic_cnt));
  316. SDE_DEBUG_PHYS(phys_enc,
  317. "done but irq %d not triggered\n",
  318. irq->irq_idx);
  319. local_irq_save(flags);
  320. irq->cb.func(phys_enc, irq->irq_idx);
  321. local_irq_restore(flags);
  322. ret = 0;
  323. } else {
  324. ret = -ETIMEDOUT;
  325. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  326. irq->hw_idx, irq->irq_idx,
  327. phys_enc->hw_pp->idx - PINGPONG_0,
  328. atomic_read(wait_info->atomic_cnt), irq_status,
  329. SDE_EVTLOG_ERROR);
  330. }
  331. } else {
  332. ret = 0;
  333. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  334. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  335. atomic_read(wait_info->atomic_cnt));
  336. }
  337. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  338. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  339. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  340. return ret;
  341. }
  342. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  343. enum sde_intr_idx intr_idx)
  344. {
  345. struct sde_encoder_irq *irq;
  346. int ret = 0;
  347. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  348. SDE_ERROR("invalid params\n");
  349. return -EINVAL;
  350. }
  351. irq = &phys_enc->irq[intr_idx];
  352. if (irq->irq_idx >= 0) {
  353. SDE_DEBUG_PHYS(phys_enc,
  354. "skipping already registered irq %s type %d\n",
  355. irq->name, irq->intr_type);
  356. return 0;
  357. }
  358. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  359. irq->intr_type, irq->hw_idx);
  360. if (irq->irq_idx < 0) {
  361. SDE_ERROR_PHYS(phys_enc,
  362. "failed to lookup IRQ index for %s type:%d\n",
  363. irq->name, irq->intr_type);
  364. return -EINVAL;
  365. }
  366. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  367. &irq->cb);
  368. if (ret) {
  369. SDE_ERROR_PHYS(phys_enc,
  370. "failed to register IRQ callback for %s\n",
  371. irq->name);
  372. irq->irq_idx = -EINVAL;
  373. return ret;
  374. }
  375. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  376. if (ret) {
  377. SDE_ERROR_PHYS(phys_enc,
  378. "enable IRQ for intr:%s failed, irq_idx %d\n",
  379. irq->name, irq->irq_idx);
  380. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  381. irq->irq_idx, &irq->cb);
  382. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  383. irq->irq_idx, SDE_EVTLOG_ERROR);
  384. irq->irq_idx = -EINVAL;
  385. return ret;
  386. }
  387. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  388. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  389. irq->name, irq->irq_idx);
  390. return ret;
  391. }
  392. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  393. enum sde_intr_idx intr_idx)
  394. {
  395. struct sde_encoder_irq *irq;
  396. int ret;
  397. if (!phys_enc) {
  398. SDE_ERROR("invalid encoder\n");
  399. return -EINVAL;
  400. }
  401. irq = &phys_enc->irq[intr_idx];
  402. /* silently skip irqs that weren't registered */
  403. if (irq->irq_idx < 0) {
  404. SDE_ERROR(
  405. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  406. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  407. irq->irq_idx);
  408. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  409. irq->irq_idx, SDE_EVTLOG_ERROR);
  410. return 0;
  411. }
  412. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  413. if (ret)
  414. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  415. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  416. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  417. &irq->cb);
  418. if (ret)
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  420. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  421. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  422. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  423. irq->irq_idx = -EINVAL;
  424. return 0;
  425. }
  426. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  427. struct sde_encoder_hw_resources *hw_res,
  428. struct drm_connector_state *conn_state)
  429. {
  430. struct sde_encoder_virt *sde_enc = NULL;
  431. int ret, i = 0;
  432. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  433. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  434. -EINVAL, !drm_enc, !hw_res, !conn_state,
  435. hw_res ? !hw_res->comp_info : 0);
  436. return;
  437. }
  438. sde_enc = to_sde_encoder_virt(drm_enc);
  439. SDE_DEBUG_ENC(sde_enc, "\n");
  440. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  441. hw_res->display_type = sde_enc->disp_info.display_type;
  442. /* Query resources used by phys encs, expected to be without overlap */
  443. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  444. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  445. if (phys && phys->ops.get_hw_resources)
  446. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  447. }
  448. /*
  449. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  450. * called from atomic_check phase. Use the below API to get mode
  451. * information of the temporary conn_state passed
  452. */
  453. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  454. if (ret)
  455. SDE_ERROR("failed to get topology ret %d\n", ret);
  456. ret = sde_connector_state_get_compression_info(conn_state,
  457. hw_res->comp_info);
  458. if (ret)
  459. SDE_ERROR("failed to get compression info ret %d\n", ret);
  460. }
  461. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  462. {
  463. struct sde_encoder_virt *sde_enc = NULL;
  464. int i = 0;
  465. if (!drm_enc) {
  466. SDE_ERROR("invalid encoder\n");
  467. return;
  468. }
  469. sde_enc = to_sde_encoder_virt(drm_enc);
  470. SDE_DEBUG_ENC(sde_enc, "\n");
  471. mutex_lock(&sde_enc->enc_lock);
  472. sde_rsc_client_destroy(sde_enc->rsc_client);
  473. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  474. struct sde_encoder_phys *phys;
  475. phys = sde_enc->phys_vid_encs[i];
  476. if (phys && phys->ops.destroy) {
  477. phys->ops.destroy(phys);
  478. --sde_enc->num_phys_encs;
  479. sde_enc->phys_encs[i] = NULL;
  480. }
  481. phys = sde_enc->phys_cmd_encs[i];
  482. if (phys && phys->ops.destroy) {
  483. phys->ops.destroy(phys);
  484. --sde_enc->num_phys_encs;
  485. sde_enc->phys_encs[i] = NULL;
  486. }
  487. }
  488. if (sde_enc->num_phys_encs)
  489. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  490. sde_enc->num_phys_encs);
  491. sde_enc->num_phys_encs = 0;
  492. mutex_unlock(&sde_enc->enc_lock);
  493. drm_encoder_cleanup(drm_enc);
  494. mutex_destroy(&sde_enc->enc_lock);
  495. kfree(sde_enc->input_handler);
  496. sde_enc->input_handler = NULL;
  497. kfree(sde_enc);
  498. }
  499. void sde_encoder_helper_update_intf_cfg(
  500. struct sde_encoder_phys *phys_enc)
  501. {
  502. struct sde_encoder_virt *sde_enc;
  503. struct sde_hw_intf_cfg_v1 *intf_cfg;
  504. enum sde_3d_blend_mode mode_3d;
  505. if (!phys_enc || !phys_enc->hw_pp) {
  506. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  507. return;
  508. }
  509. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  510. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  511. SDE_DEBUG_ENC(sde_enc,
  512. "intf_cfg updated for %d at idx %d\n",
  513. phys_enc->intf_idx,
  514. intf_cfg->intf_count);
  515. /* setup interface configuration */
  516. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  517. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  518. return;
  519. }
  520. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  521. if (phys_enc == sde_enc->cur_master) {
  522. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  523. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  524. else
  525. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  526. }
  527. /* configure this interface as master for split display */
  528. if (phys_enc->split_role == ENC_ROLE_MASTER)
  529. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  530. /* setup which pp blk will connect to this intf */
  531. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  532. phys_enc->hw_intf->ops.bind_pingpong_blk(
  533. phys_enc->hw_intf,
  534. true,
  535. phys_enc->hw_pp->idx);
  536. /*setup merge_3d configuration */
  537. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  538. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  539. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  540. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  541. phys_enc->hw_pp->merge_3d->idx;
  542. if (phys_enc->hw_pp->ops.setup_3d_mode)
  543. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  544. mode_3d);
  545. }
  546. void sde_encoder_helper_split_config(
  547. struct sde_encoder_phys *phys_enc,
  548. enum sde_intf interface)
  549. {
  550. struct sde_encoder_virt *sde_enc;
  551. struct split_pipe_cfg *cfg;
  552. struct sde_hw_mdp *hw_mdptop;
  553. enum sde_rm_topology_name topology;
  554. struct msm_display_info *disp_info;
  555. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  556. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  557. return;
  558. }
  559. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  560. hw_mdptop = phys_enc->hw_mdptop;
  561. disp_info = &sde_enc->disp_info;
  562. cfg = &phys_enc->hw_intf->cfg;
  563. memset(cfg, 0, sizeof(*cfg));
  564. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  565. return;
  566. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  567. cfg->split_link_en = true;
  568. /**
  569. * disable split modes since encoder will be operating in as the only
  570. * encoder, either for the entire use case in the case of, for example,
  571. * single DSI, or for this frame in the case of left/right only partial
  572. * update.
  573. */
  574. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  575. if (hw_mdptop->ops.setup_split_pipe)
  576. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  577. if (hw_mdptop->ops.setup_pp_split)
  578. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  579. return;
  580. }
  581. cfg->en = true;
  582. cfg->mode = phys_enc->intf_mode;
  583. cfg->intf = interface;
  584. if (cfg->en && phys_enc->ops.needs_single_flush &&
  585. phys_enc->ops.needs_single_flush(phys_enc))
  586. cfg->split_flush_en = true;
  587. topology = sde_connector_get_topology_name(phys_enc->connector);
  588. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  589. cfg->pp_split_slave = cfg->intf;
  590. else
  591. cfg->pp_split_slave = INTF_MAX;
  592. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  593. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  594. if (hw_mdptop->ops.setup_split_pipe)
  595. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  596. } else if (sde_enc->hw_pp[0]) {
  597. /*
  598. * slave encoder
  599. * - determine split index from master index,
  600. * assume master is first pp
  601. */
  602. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  603. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  604. cfg->pp_split_index);
  605. if (hw_mdptop->ops.setup_pp_split)
  606. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  607. }
  608. }
  609. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  610. {
  611. struct sde_encoder_virt *sde_enc;
  612. int i = 0;
  613. if (!drm_enc)
  614. return false;
  615. sde_enc = to_sde_encoder_virt(drm_enc);
  616. if (!sde_enc)
  617. return false;
  618. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  619. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  620. if (phys && phys->in_clone_mode)
  621. return true;
  622. }
  623. return false;
  624. }
  625. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  626. struct drm_crtc_state *crtc_state,
  627. struct drm_connector_state *conn_state)
  628. {
  629. const struct drm_display_mode *mode;
  630. struct drm_display_mode *adj_mode;
  631. int i = 0;
  632. int ret = 0;
  633. mode = &crtc_state->mode;
  634. adj_mode = &crtc_state->adjusted_mode;
  635. /* perform atomic check on the first physical encoder (master) */
  636. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  637. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  638. if (phys && phys->ops.atomic_check)
  639. ret = phys->ops.atomic_check(phys, crtc_state,
  640. conn_state);
  641. else if (phys && phys->ops.mode_fixup)
  642. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  643. ret = -EINVAL;
  644. if (ret) {
  645. SDE_ERROR_ENC(sde_enc,
  646. "mode unsupported, phys idx %d\n", i);
  647. break;
  648. }
  649. }
  650. return ret;
  651. }
  652. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  653. struct drm_crtc_state *crtc_state,
  654. struct drm_connector_state *conn_state,
  655. struct sde_connector_state *sde_conn_state,
  656. struct sde_crtc_state *sde_crtc_state)
  657. {
  658. int ret = 0;
  659. if (crtc_state->mode_changed || crtc_state->active_changed) {
  660. struct sde_rect mode_roi, roi;
  661. mode_roi.x = 0;
  662. mode_roi.y = 0;
  663. mode_roi.w = crtc_state->adjusted_mode.hdisplay;
  664. mode_roi.h = crtc_state->adjusted_mode.vdisplay;
  665. if (sde_conn_state->rois.num_rects) {
  666. sde_kms_rect_merge_rectangles(
  667. &sde_conn_state->rois, &roi);
  668. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  669. SDE_ERROR_ENC(sde_enc,
  670. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  671. roi.x, roi.y, roi.w, roi.h);
  672. ret = -EINVAL;
  673. }
  674. }
  675. if (sde_crtc_state->user_roi_list.num_rects) {
  676. sde_kms_rect_merge_rectangles(
  677. &sde_crtc_state->user_roi_list, &roi);
  678. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  679. SDE_ERROR_ENC(sde_enc,
  680. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  681. roi.x, roi.y, roi.w, roi.h);
  682. ret = -EINVAL;
  683. }
  684. }
  685. }
  686. return ret;
  687. }
  688. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  689. struct drm_crtc_state *crtc_state,
  690. struct drm_connector_state *conn_state,
  691. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  692. struct sde_connector *sde_conn,
  693. struct sde_connector_state *sde_conn_state)
  694. {
  695. int ret = 0;
  696. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  697. if (sde_conn && drm_atomic_crtc_needs_modeset(crtc_state)) {
  698. struct msm_display_topology *topology = NULL;
  699. ret = sde_connector_get_mode_info(&sde_conn->base,
  700. adj_mode, &sde_conn_state->mode_info);
  701. if (ret) {
  702. SDE_ERROR_ENC(sde_enc,
  703. "failed to get mode info, rc = %d\n", ret);
  704. return ret;
  705. }
  706. if (sde_conn_state->mode_info.comp_info.comp_type &&
  707. sde_conn_state->mode_info.comp_info.comp_ratio >=
  708. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  709. SDE_ERROR_ENC(sde_enc,
  710. "invalid compression ratio: %d\n",
  711. sde_conn_state->mode_info.comp_info.comp_ratio);
  712. ret = -EINVAL;
  713. return ret;
  714. }
  715. /* Reserve dynamic resources, indicating atomic_check phase */
  716. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  717. conn_state, true);
  718. if (ret) {
  719. SDE_ERROR_ENC(sde_enc,
  720. "RM failed to reserve resources, rc = %d\n",
  721. ret);
  722. return ret;
  723. }
  724. /**
  725. * Update connector state with the topology selected for the
  726. * resource set validated. Reset the topology if we are
  727. * de-activating crtc.
  728. */
  729. if (crtc_state->active)
  730. topology = &sde_conn_state->mode_info.topology;
  731. ret = sde_rm_update_topology(&sde_kms->rm,
  732. conn_state, topology);
  733. if (ret) {
  734. SDE_ERROR_ENC(sde_enc,
  735. "RM failed to update topology, rc: %d\n", ret);
  736. return ret;
  737. }
  738. ret = sde_connector_set_blob_data(conn_state->connector,
  739. conn_state,
  740. CONNECTOR_PROP_SDE_INFO);
  741. if (ret) {
  742. SDE_ERROR_ENC(sde_enc,
  743. "connector failed to update info, rc: %d\n",
  744. ret);
  745. return ret;
  746. }
  747. }
  748. return ret;
  749. }
  750. static int sde_encoder_virt_atomic_check(
  751. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  752. struct drm_connector_state *conn_state)
  753. {
  754. struct sde_encoder_virt *sde_enc;
  755. struct sde_kms *sde_kms;
  756. const struct drm_display_mode *mode;
  757. struct drm_display_mode *adj_mode;
  758. struct sde_connector *sde_conn = NULL;
  759. struct sde_connector_state *sde_conn_state = NULL;
  760. struct sde_crtc_state *sde_crtc_state = NULL;
  761. enum sde_rm_topology_name old_top;
  762. int ret = 0;
  763. if (!drm_enc || !crtc_state || !conn_state) {
  764. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  765. !drm_enc, !crtc_state, !conn_state);
  766. return -EINVAL;
  767. }
  768. sde_enc = to_sde_encoder_virt(drm_enc);
  769. SDE_DEBUG_ENC(sde_enc, "\n");
  770. sde_kms = sde_encoder_get_kms(drm_enc);
  771. if (!sde_kms)
  772. return -EINVAL;
  773. mode = &crtc_state->mode;
  774. adj_mode = &crtc_state->adjusted_mode;
  775. sde_conn = to_sde_connector(conn_state->connector);
  776. sde_conn_state = to_sde_connector_state(conn_state);
  777. sde_crtc_state = to_sde_crtc_state(crtc_state);
  778. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  779. crtc_state->active_changed, crtc_state->connectors_changed);
  780. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  781. conn_state);
  782. if (ret)
  783. return ret;
  784. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  785. conn_state, sde_conn_state, sde_crtc_state);
  786. if (ret)
  787. return ret;
  788. /**
  789. * record topology in previous atomic state to be able to handle
  790. * topology transitions correctly.
  791. */
  792. old_top = sde_connector_get_property(conn_state,
  793. CONNECTOR_PROP_TOPOLOGY_NAME);
  794. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  795. if (ret)
  796. return ret;
  797. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  798. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  799. if (ret)
  800. return ret;
  801. ret = sde_connector_roi_v1_check_roi(conn_state);
  802. if (ret) {
  803. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  804. ret);
  805. return ret;
  806. }
  807. drm_mode_set_crtcinfo(adj_mode, 0);
  808. SDE_EVT32(DRMID(drm_enc), adj_mode->flags, adj_mode->private_flags);
  809. return ret;
  810. }
  811. static void _sde_encoder_get_connector_roi(
  812. struct sde_encoder_virt *sde_enc,
  813. struct sde_rect *merged_conn_roi)
  814. {
  815. struct drm_connector *drm_conn;
  816. struct sde_connector_state *c_state;
  817. if (!sde_enc || !merged_conn_roi)
  818. return;
  819. drm_conn = sde_enc->phys_encs[0]->connector;
  820. if (!drm_conn || !drm_conn->state)
  821. return;
  822. c_state = to_sde_connector_state(drm_conn->state);
  823. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  824. }
  825. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  826. {
  827. struct sde_encoder_virt *sde_enc;
  828. struct drm_connector *drm_conn;
  829. struct drm_display_mode *adj_mode;
  830. struct sde_rect roi;
  831. if (!drm_enc) {
  832. SDE_ERROR("invalid encoder parameter\n");
  833. return -EINVAL;
  834. }
  835. sde_enc = to_sde_encoder_virt(drm_enc);
  836. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  837. SDE_ERROR("invalid crtc parameter\n");
  838. return -EINVAL;
  839. }
  840. if (!sde_enc->cur_master) {
  841. SDE_ERROR("invalid cur_master parameter\n");
  842. return -EINVAL;
  843. }
  844. adj_mode = &sde_enc->cur_master->cached_mode;
  845. drm_conn = sde_enc->cur_master->connector;
  846. _sde_encoder_get_connector_roi(sde_enc, &roi);
  847. if (sde_kms_rect_is_null(&roi)) {
  848. roi.w = adj_mode->hdisplay;
  849. roi.h = adj_mode->vdisplay;
  850. }
  851. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  852. sizeof(sde_enc->prv_conn_roi));
  853. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  854. return 0;
  855. }
  856. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc,
  857. u32 vsync_source, bool is_dummy)
  858. {
  859. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  860. struct sde_kms *sde_kms;
  861. struct sde_hw_mdp *hw_mdptop;
  862. struct sde_encoder_virt *sde_enc;
  863. int i;
  864. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  865. if (!sde_enc) {
  866. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  867. return;
  868. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  869. SDE_ERROR("invalid num phys enc %d/%d\n",
  870. sde_enc->num_phys_encs,
  871. (int) ARRAY_SIZE(sde_enc->hw_pp));
  872. return;
  873. }
  874. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  875. if (!sde_kms) {
  876. SDE_ERROR("invalid sde_kms\n");
  877. return;
  878. }
  879. hw_mdptop = sde_kms->hw_mdp;
  880. if (!hw_mdptop) {
  881. SDE_ERROR("invalid mdptop\n");
  882. return;
  883. }
  884. if (hw_mdptop->ops.setup_vsync_source) {
  885. for (i = 0; i < sde_enc->num_phys_encs; i++)
  886. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  887. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  888. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  889. vsync_cfg.vsync_source = vsync_source;
  890. vsync_cfg.is_dummy = is_dummy;
  891. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  892. }
  893. }
  894. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  895. struct msm_display_info *disp_info, bool is_dummy)
  896. {
  897. struct sde_encoder_phys *phys;
  898. int i;
  899. u32 vsync_source;
  900. if (!sde_enc || !disp_info) {
  901. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  902. sde_enc != NULL, disp_info != NULL);
  903. return;
  904. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  905. SDE_ERROR("invalid num phys enc %d/%d\n",
  906. sde_enc->num_phys_encs,
  907. (int) ARRAY_SIZE(sde_enc->hw_pp));
  908. return;
  909. }
  910. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  911. if (is_dummy)
  912. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_0 -
  913. sde_enc->te_source;
  914. else if (disp_info->is_te_using_watchdog_timer)
  915. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 +
  916. sde_enc->te_source;
  917. else
  918. vsync_source = sde_enc->te_source;
  919. SDE_EVT32(DRMID(&sde_enc->base), vsync_source, is_dummy,
  920. disp_info->is_te_using_watchdog_timer);
  921. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  922. phys = sde_enc->phys_encs[i];
  923. if (phys && phys->ops.setup_vsync_source)
  924. phys->ops.setup_vsync_source(phys,
  925. vsync_source, is_dummy);
  926. }
  927. }
  928. }
  929. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  930. bool watchdog_te)
  931. {
  932. struct sde_encoder_virt *sde_enc;
  933. struct msm_display_info disp_info;
  934. if (!drm_enc) {
  935. pr_err("invalid drm encoder\n");
  936. return -EINVAL;
  937. }
  938. sde_enc = to_sde_encoder_virt(drm_enc);
  939. sde_encoder_control_te(drm_enc, false);
  940. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  941. disp_info.is_te_using_watchdog_timer = watchdog_te;
  942. _sde_encoder_update_vsync_source(sde_enc, &disp_info, false);
  943. sde_encoder_control_te(drm_enc, true);
  944. return 0;
  945. }
  946. static int _sde_encoder_rsc_client_update_vsync_wait(
  947. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  948. int wait_vblank_crtc_id)
  949. {
  950. int wait_refcount = 0, ret = 0;
  951. int pipe = -1;
  952. int wait_count = 0;
  953. struct drm_crtc *primary_crtc;
  954. struct drm_crtc *crtc;
  955. crtc = sde_enc->crtc;
  956. if (wait_vblank_crtc_id)
  957. wait_refcount =
  958. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  959. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  960. SDE_EVTLOG_FUNC_ENTRY);
  961. if (crtc->base.id != wait_vblank_crtc_id) {
  962. primary_crtc = drm_crtc_find(drm_enc->dev,
  963. NULL, wait_vblank_crtc_id);
  964. if (!primary_crtc) {
  965. SDE_ERROR_ENC(sde_enc,
  966. "failed to find primary crtc id %d\n",
  967. wait_vblank_crtc_id);
  968. return -EINVAL;
  969. }
  970. pipe = drm_crtc_index(primary_crtc);
  971. }
  972. /**
  973. * note: VBLANK is expected to be enabled at this point in
  974. * resource control state machine if on primary CRTC
  975. */
  976. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  977. if (sde_rsc_client_is_state_update_complete(
  978. sde_enc->rsc_client))
  979. break;
  980. if (crtc->base.id == wait_vblank_crtc_id)
  981. ret = sde_encoder_wait_for_event(drm_enc,
  982. MSM_ENC_VBLANK);
  983. else
  984. drm_wait_one_vblank(drm_enc->dev, pipe);
  985. if (ret) {
  986. SDE_ERROR_ENC(sde_enc,
  987. "wait for vblank failed ret:%d\n", ret);
  988. /**
  989. * rsc hardware may hang without vsync. avoid rsc hang
  990. * by generating the vsync from watchdog timer.
  991. */
  992. if (crtc->base.id == wait_vblank_crtc_id)
  993. sde_encoder_helper_switch_vsync(drm_enc, true);
  994. }
  995. }
  996. if (wait_count >= MAX_RSC_WAIT)
  997. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  998. SDE_EVTLOG_ERROR);
  999. if (wait_refcount)
  1000. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1001. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1002. SDE_EVTLOG_FUNC_EXIT);
  1003. return ret;
  1004. }
  1005. static int _sde_encoder_update_rsc_client(
  1006. struct drm_encoder *drm_enc, bool enable)
  1007. {
  1008. struct sde_encoder_virt *sde_enc;
  1009. struct drm_crtc *crtc;
  1010. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1011. struct sde_rsc_cmd_config *rsc_config;
  1012. int ret;
  1013. struct msm_display_info *disp_info;
  1014. struct msm_mode_info *mode_info;
  1015. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1016. u32 qsync_mode = 0, v_front_porch;
  1017. struct drm_display_mode *mode;
  1018. bool is_vid_mode;
  1019. struct drm_encoder *enc;
  1020. if (!drm_enc || !drm_enc->dev) {
  1021. SDE_ERROR("invalid encoder arguments\n");
  1022. return -EINVAL;
  1023. }
  1024. sde_enc = to_sde_encoder_virt(drm_enc);
  1025. mode_info = &sde_enc->mode_info;
  1026. crtc = sde_enc->crtc;
  1027. if (!sde_enc->crtc) {
  1028. SDE_ERROR("invalid crtc parameter\n");
  1029. return -EINVAL;
  1030. }
  1031. disp_info = &sde_enc->disp_info;
  1032. rsc_config = &sde_enc->rsc_config;
  1033. if (!sde_enc->rsc_client) {
  1034. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1035. return 0;
  1036. }
  1037. /**
  1038. * only primary command mode panel without Qsync can request CMD state.
  1039. * all other panels/displays can request for VID state including
  1040. * secondary command mode panel.
  1041. * Clone mode encoder can request CLK STATE only.
  1042. */
  1043. if (sde_enc->cur_master)
  1044. qsync_mode = sde_connector_get_qsync_mode(
  1045. sde_enc->cur_master->connector);
  1046. if (sde_encoder_in_clone_mode(drm_enc) ||
  1047. (disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1048. (disp_info->display_type && qsync_mode))
  1049. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1050. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1051. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1052. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1053. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1054. drm_for_each_encoder(enc, drm_enc->dev) {
  1055. if (enc->base.id != drm_enc->base.id &&
  1056. sde_encoder_in_cont_splash(enc))
  1057. rsc_state = SDE_RSC_CLK_STATE;
  1058. }
  1059. SDE_EVT32(rsc_state, qsync_mode);
  1060. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1061. MSM_DISPLAY_VIDEO_MODE);
  1062. mode = &sde_enc->crtc->state->mode;
  1063. v_front_porch = mode->vsync_start - mode->vdisplay;
  1064. /* compare specific items and reconfigure the rsc */
  1065. if ((rsc_config->fps != mode_info->frame_rate) ||
  1066. (rsc_config->vtotal != mode_info->vtotal) ||
  1067. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1068. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1069. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1070. rsc_config->fps = mode_info->frame_rate;
  1071. rsc_config->vtotal = mode_info->vtotal;
  1072. /*
  1073. * for video mode, prefill lines should not go beyond vertical
  1074. * front porch for RSCC configuration. This will ensure bw
  1075. * downvotes are not sent within the active region. Additional
  1076. * -1 is to give one line time for rscc mode min_threshold.
  1077. */
  1078. if (is_vid_mode && (mode_info->prefill_lines >= v_front_porch))
  1079. rsc_config->prefill_lines = v_front_porch - 1;
  1080. else
  1081. rsc_config->prefill_lines = mode_info->prefill_lines;
  1082. rsc_config->jitter_numer = mode_info->jitter_numer;
  1083. rsc_config->jitter_denom = mode_info->jitter_denom;
  1084. sde_enc->rsc_state_init = false;
  1085. }
  1086. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1087. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1088. /* update it only once */
  1089. sde_enc->rsc_state_init = true;
  1090. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1091. rsc_state, rsc_config, crtc->base.id,
  1092. &wait_vblank_crtc_id);
  1093. } else {
  1094. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1095. rsc_state, NULL, crtc->base.id,
  1096. &wait_vblank_crtc_id);
  1097. }
  1098. /**
  1099. * if RSC performed a state change that requires a VBLANK wait, it will
  1100. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1101. *
  1102. * if we are the primary display, we will need to enable and wait
  1103. * locally since we hold the commit thread
  1104. *
  1105. * if we are an external display, we must send a signal to the primary
  1106. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1107. * by the primary panel's VBLANK signals
  1108. */
  1109. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1110. if (ret) {
  1111. SDE_ERROR_ENC(sde_enc,
  1112. "sde rsc client update failed ret:%d\n", ret);
  1113. return ret;
  1114. } else if (wait_vblank_crtc_id == SDE_RSC_INVALID_CRTC_ID) {
  1115. return ret;
  1116. }
  1117. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1118. sde_enc, wait_vblank_crtc_id);
  1119. return ret;
  1120. }
  1121. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1122. {
  1123. struct sde_encoder_virt *sde_enc;
  1124. int i;
  1125. if (!drm_enc) {
  1126. SDE_ERROR("invalid encoder\n");
  1127. return;
  1128. }
  1129. sde_enc = to_sde_encoder_virt(drm_enc);
  1130. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1131. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1132. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1133. if (phys && phys->ops.irq_control)
  1134. phys->ops.irq_control(phys, enable);
  1135. }
  1136. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1137. }
  1138. /* keep track of the userspace vblank during modeset */
  1139. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1140. u32 sw_event)
  1141. {
  1142. struct sde_encoder_virt *sde_enc;
  1143. bool enable;
  1144. int i;
  1145. if (!drm_enc) {
  1146. SDE_ERROR("invalid encoder\n");
  1147. return;
  1148. }
  1149. sde_enc = to_sde_encoder_virt(drm_enc);
  1150. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1151. sw_event, sde_enc->vblank_enabled);
  1152. /* nothing to do if vblank not enabled by userspace */
  1153. if (!sde_enc->vblank_enabled)
  1154. return;
  1155. /* disable vblank on pre_modeset */
  1156. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1157. enable = false;
  1158. /* enable vblank on post_modeset */
  1159. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1160. enable = true;
  1161. else
  1162. return;
  1163. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1164. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1165. if (phys && phys->ops.control_vblank_irq)
  1166. phys->ops.control_vblank_irq(phys, enable);
  1167. }
  1168. }
  1169. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1170. {
  1171. struct sde_encoder_virt *sde_enc;
  1172. if (!drm_enc)
  1173. return NULL;
  1174. sde_enc = to_sde_encoder_virt(drm_enc);
  1175. return sde_enc->rsc_client;
  1176. }
  1177. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1178. bool enable)
  1179. {
  1180. struct sde_kms *sde_kms;
  1181. struct sde_encoder_virt *sde_enc;
  1182. int rc;
  1183. sde_enc = to_sde_encoder_virt(drm_enc);
  1184. sde_kms = sde_encoder_get_kms(drm_enc);
  1185. if (!sde_kms)
  1186. return -EINVAL;
  1187. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1188. SDE_EVT32(DRMID(drm_enc), enable);
  1189. if (!sde_enc->cur_master) {
  1190. SDE_ERROR("encoder master not set\n");
  1191. return -EINVAL;
  1192. }
  1193. if (enable) {
  1194. /* enable SDE core clks */
  1195. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  1196. if (rc < 0) {
  1197. SDE_ERROR("failed to enable power resource %d\n", rc);
  1198. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1199. return rc;
  1200. }
  1201. sde_enc->elevated_ahb_vote = true;
  1202. /* enable DSI clks */
  1203. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1204. true);
  1205. if (rc) {
  1206. SDE_ERROR("failed to enable clk control %d\n", rc);
  1207. pm_runtime_put_sync(drm_enc->dev->dev);
  1208. return rc;
  1209. }
  1210. /* enable all the irq */
  1211. sde_encoder_irq_control(drm_enc, true);
  1212. _sde_encoder_pm_qos_add_request(drm_enc);
  1213. } else {
  1214. _sde_encoder_pm_qos_remove_request(drm_enc);
  1215. /* disable all the irq */
  1216. sde_encoder_irq_control(drm_enc, false);
  1217. /* disable DSI clks */
  1218. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1219. /* disable SDE core clks */
  1220. pm_runtime_put_sync(drm_enc->dev->dev);
  1221. }
  1222. return 0;
  1223. }
  1224. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1225. bool enable, u32 frame_count)
  1226. {
  1227. struct sde_encoder_virt *sde_enc;
  1228. int i;
  1229. if (!drm_enc) {
  1230. SDE_ERROR("invalid encoder\n");
  1231. return;
  1232. }
  1233. sde_enc = to_sde_encoder_virt(drm_enc);
  1234. if (!sde_enc->misr_reconfigure)
  1235. return;
  1236. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1237. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1238. if (!phys || !phys->ops.setup_misr)
  1239. continue;
  1240. phys->ops.setup_misr(phys, enable, frame_count);
  1241. }
  1242. sde_enc->misr_reconfigure = false;
  1243. }
  1244. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1245. unsigned int type, unsigned int code, int value)
  1246. {
  1247. struct drm_encoder *drm_enc = NULL;
  1248. struct sde_encoder_virt *sde_enc = NULL;
  1249. struct msm_drm_thread *disp_thread = NULL;
  1250. struct msm_drm_private *priv = NULL;
  1251. if (!handle || !handle->handler || !handle->handler->private) {
  1252. SDE_ERROR("invalid encoder for the input event\n");
  1253. return;
  1254. }
  1255. drm_enc = (struct drm_encoder *)handle->handler->private;
  1256. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1257. SDE_ERROR("invalid parameters\n");
  1258. return;
  1259. }
  1260. priv = drm_enc->dev->dev_private;
  1261. sde_enc = to_sde_encoder_virt(drm_enc);
  1262. if (!sde_enc->crtc || (sde_enc->crtc->index
  1263. >= ARRAY_SIZE(priv->disp_thread))) {
  1264. SDE_DEBUG_ENC(sde_enc,
  1265. "invalid cached CRTC: %d or crtc index: %d\n",
  1266. sde_enc->crtc == NULL,
  1267. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1268. return;
  1269. }
  1270. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1271. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1272. kthread_queue_work(&disp_thread->worker,
  1273. &sde_enc->input_event_work);
  1274. }
  1275. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1276. {
  1277. struct sde_encoder_virt *sde_enc;
  1278. if (!drm_enc) {
  1279. SDE_ERROR("invalid encoder\n");
  1280. return;
  1281. }
  1282. sde_enc = to_sde_encoder_virt(drm_enc);
  1283. /* return early if there is no state change */
  1284. if (sde_enc->idle_pc_enabled == enable)
  1285. return;
  1286. sde_enc->idle_pc_enabled = enable;
  1287. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1288. SDE_EVT32(sde_enc->idle_pc_enabled);
  1289. }
  1290. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1291. u32 sw_event)
  1292. {
  1293. struct drm_encoder *drm_enc = &sde_enc->base;
  1294. struct msm_drm_private *priv;
  1295. unsigned int lp, idle_pc_duration;
  1296. struct msm_drm_thread *disp_thread;
  1297. /* set idle timeout based on master connector's lp value */
  1298. if (sde_enc->cur_master)
  1299. lp = sde_connector_get_lp(
  1300. sde_enc->cur_master->connector);
  1301. else
  1302. lp = SDE_MODE_DPMS_ON;
  1303. if (lp == SDE_MODE_DPMS_LP2)
  1304. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1305. else
  1306. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1307. priv = drm_enc->dev->dev_private;
  1308. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1309. kthread_mod_delayed_work(
  1310. &disp_thread->worker,
  1311. &sde_enc->delayed_off_work,
  1312. msecs_to_jiffies(idle_pc_duration));
  1313. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1314. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1315. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1316. sw_event);
  1317. }
  1318. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1319. u32 sw_event)
  1320. {
  1321. if (kthread_cancel_delayed_work_sync(
  1322. &sde_enc->delayed_off_work))
  1323. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1324. sw_event);
  1325. }
  1326. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1327. u32 sw_event)
  1328. {
  1329. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1330. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1331. else
  1332. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1333. }
  1334. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1335. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1336. {
  1337. int ret = 0;
  1338. mutex_lock(&sde_enc->rc_lock);
  1339. /* return if the resource control is already in ON state */
  1340. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1341. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1342. sw_event);
  1343. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1344. SDE_EVTLOG_FUNC_CASE1);
  1345. goto end;
  1346. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1347. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1348. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1349. sw_event, sde_enc->rc_state);
  1350. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1351. SDE_EVTLOG_ERROR);
  1352. goto end;
  1353. }
  1354. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1355. sde_encoder_irq_control(drm_enc, true);
  1356. } else {
  1357. /* enable all the clks and resources */
  1358. ret = _sde_encoder_resource_control_helper(drm_enc,
  1359. true);
  1360. if (ret) {
  1361. SDE_ERROR_ENC(sde_enc,
  1362. "sw_event:%d, rc in state %d\n",
  1363. sw_event, sde_enc->rc_state);
  1364. SDE_EVT32(DRMID(drm_enc), sw_event,
  1365. sde_enc->rc_state,
  1366. SDE_EVTLOG_ERROR);
  1367. goto end;
  1368. }
  1369. _sde_encoder_update_rsc_client(drm_enc, true);
  1370. }
  1371. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1372. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1373. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1374. end:
  1375. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1376. mutex_unlock(&sde_enc->rc_lock);
  1377. return ret;
  1378. }
  1379. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1380. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1381. {
  1382. /* cancel delayed off work, if any */
  1383. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1384. mutex_lock(&sde_enc->rc_lock);
  1385. if (is_vid_mode &&
  1386. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1387. sde_encoder_irq_control(drm_enc, true);
  1388. }
  1389. /* skip if is already OFF or IDLE, resources are off already */
  1390. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1391. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1392. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1393. sw_event, sde_enc->rc_state);
  1394. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1395. SDE_EVTLOG_FUNC_CASE3);
  1396. goto end;
  1397. }
  1398. /**
  1399. * IRQs are still enabled currently, which allows wait for
  1400. * VBLANK which RSC may require to correctly transition to OFF
  1401. */
  1402. _sde_encoder_update_rsc_client(drm_enc, false);
  1403. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1404. SDE_ENC_RC_STATE_PRE_OFF,
  1405. SDE_EVTLOG_FUNC_CASE3);
  1406. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1407. end:
  1408. mutex_unlock(&sde_enc->rc_lock);
  1409. return 0;
  1410. }
  1411. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1412. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1413. {
  1414. int ret = 0;
  1415. mutex_lock(&sde_enc->rc_lock);
  1416. /* return if the resource control is already in OFF state */
  1417. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1418. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1419. sw_event);
  1420. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1421. SDE_EVTLOG_FUNC_CASE4);
  1422. goto end;
  1423. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1424. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1425. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1426. sw_event, sde_enc->rc_state);
  1427. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1428. SDE_EVTLOG_ERROR);
  1429. ret = -EINVAL;
  1430. goto end;
  1431. }
  1432. /**
  1433. * expect to arrive here only if in either idle state or pre-off
  1434. * and in IDLE state the resources are already disabled
  1435. */
  1436. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1437. _sde_encoder_resource_control_helper(drm_enc, false);
  1438. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1439. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1440. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1441. end:
  1442. mutex_unlock(&sde_enc->rc_lock);
  1443. return ret;
  1444. }
  1445. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1446. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1447. {
  1448. int ret = 0;
  1449. /* cancel delayed off work, if any */
  1450. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1451. mutex_lock(&sde_enc->rc_lock);
  1452. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1453. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1454. sw_event);
  1455. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1456. SDE_EVTLOG_FUNC_CASE5);
  1457. goto end;
  1458. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1459. /* enable all the clks and resources */
  1460. ret = _sde_encoder_resource_control_helper(drm_enc,
  1461. true);
  1462. if (ret) {
  1463. SDE_ERROR_ENC(sde_enc,
  1464. "sw_event:%d, rc in state %d\n",
  1465. sw_event, sde_enc->rc_state);
  1466. SDE_EVT32(DRMID(drm_enc), sw_event,
  1467. sde_enc->rc_state,
  1468. SDE_EVTLOG_ERROR);
  1469. goto end;
  1470. }
  1471. _sde_encoder_update_rsc_client(drm_enc, true);
  1472. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1473. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1474. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1475. }
  1476. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  1477. if (ret && ret != -EWOULDBLOCK) {
  1478. SDE_ERROR_ENC(sde_enc,
  1479. "wait for commit done returned %d\n",
  1480. ret);
  1481. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1482. ret, SDE_EVTLOG_ERROR);
  1483. ret = -EINVAL;
  1484. goto end;
  1485. }
  1486. sde_encoder_irq_control(drm_enc, false);
  1487. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1488. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1489. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1490. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1491. _sde_encoder_pm_qos_remove_request(drm_enc);
  1492. end:
  1493. mutex_unlock(&sde_enc->rc_lock);
  1494. return ret;
  1495. }
  1496. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1497. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1498. {
  1499. int ret = 0;
  1500. mutex_lock(&sde_enc->rc_lock);
  1501. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1502. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1503. sw_event);
  1504. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1505. SDE_EVTLOG_FUNC_CASE5);
  1506. goto end;
  1507. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1508. SDE_ERROR_ENC(sde_enc,
  1509. "sw_event:%d, rc:%d !MODESET state\n",
  1510. sw_event, sde_enc->rc_state);
  1511. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1512. SDE_EVTLOG_ERROR);
  1513. ret = -EINVAL;
  1514. goto end;
  1515. }
  1516. _sde_encoder_modeset_helper_locked(drm_enc, sw_event);
  1517. sde_encoder_irq_control(drm_enc, true);
  1518. _sde_encoder_update_rsc_client(drm_enc, true);
  1519. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1520. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1521. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1522. _sde_encoder_pm_qos_add_request(drm_enc);
  1523. end:
  1524. mutex_unlock(&sde_enc->rc_lock);
  1525. return ret;
  1526. }
  1527. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1528. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1529. {
  1530. struct msm_drm_private *priv;
  1531. struct sde_kms *sde_kms;
  1532. struct drm_crtc *crtc = drm_enc->crtc;
  1533. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1534. priv = drm_enc->dev->dev_private;
  1535. sde_kms = to_sde_kms(priv->kms);
  1536. mutex_lock(&sde_enc->rc_lock);
  1537. if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1538. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1539. sw_event, sde_enc->rc_state);
  1540. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1541. SDE_EVTLOG_ERROR);
  1542. goto end;
  1543. } else if (sde_crtc_frame_pending(sde_enc->crtc)) {
  1544. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1545. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1546. sde_crtc_frame_pending(sde_enc->crtc),
  1547. SDE_EVTLOG_ERROR);
  1548. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1549. goto end;
  1550. }
  1551. if (is_vid_mode) {
  1552. sde_encoder_irq_control(drm_enc, false);
  1553. } else {
  1554. /* disable all the clks and resources */
  1555. _sde_encoder_update_rsc_client(drm_enc, false);
  1556. _sde_encoder_resource_control_helper(drm_enc, false);
  1557. if (!sde_kms->perf.bw_vote_mode)
  1558. memset(&sde_crtc->cur_perf, 0,
  1559. sizeof(struct sde_core_perf_params));
  1560. }
  1561. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1562. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1563. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1564. end:
  1565. mutex_unlock(&sde_enc->rc_lock);
  1566. return 0;
  1567. }
  1568. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1569. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1570. struct msm_drm_private *priv, bool is_vid_mode)
  1571. {
  1572. bool autorefresh_enabled = false;
  1573. struct msm_drm_thread *disp_thread;
  1574. int ret = 0;
  1575. if (!sde_enc->crtc ||
  1576. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1577. SDE_DEBUG_ENC(sde_enc,
  1578. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1579. sde_enc->crtc == NULL,
  1580. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1581. sw_event);
  1582. return -EINVAL;
  1583. }
  1584. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1585. mutex_lock(&sde_enc->rc_lock);
  1586. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1587. if (sde_enc->cur_master &&
  1588. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1589. autorefresh_enabled =
  1590. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1591. sde_enc->cur_master);
  1592. if (autorefresh_enabled) {
  1593. SDE_DEBUG_ENC(sde_enc,
  1594. "not handling early wakeup since auto refresh is enabled\n");
  1595. goto end;
  1596. }
  1597. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1598. kthread_mod_delayed_work(&disp_thread->worker,
  1599. &sde_enc->delayed_off_work,
  1600. msecs_to_jiffies(
  1601. IDLE_POWERCOLLAPSE_DURATION));
  1602. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1603. /* enable all the clks and resources */
  1604. ret = _sde_encoder_resource_control_helper(drm_enc,
  1605. true);
  1606. if (ret) {
  1607. SDE_ERROR_ENC(sde_enc,
  1608. "sw_event:%d, rc in state %d\n",
  1609. sw_event, sde_enc->rc_state);
  1610. SDE_EVT32(DRMID(drm_enc), sw_event,
  1611. sde_enc->rc_state,
  1612. SDE_EVTLOG_ERROR);
  1613. goto end;
  1614. }
  1615. _sde_encoder_update_rsc_client(drm_enc, true);
  1616. /*
  1617. * In some cases, commit comes with slight delay
  1618. * (> 80 ms)after early wake up, prevent clock switch
  1619. * off to avoid jank in next update. So, increase the
  1620. * command mode idle timeout sufficiently to prevent
  1621. * such case.
  1622. */
  1623. kthread_mod_delayed_work(&disp_thread->worker,
  1624. &sde_enc->delayed_off_work,
  1625. msecs_to_jiffies(
  1626. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1627. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1628. }
  1629. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1630. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1631. end:
  1632. mutex_unlock(&sde_enc->rc_lock);
  1633. return ret;
  1634. }
  1635. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1636. u32 sw_event)
  1637. {
  1638. struct sde_encoder_virt *sde_enc;
  1639. struct msm_drm_private *priv;
  1640. int ret = 0;
  1641. bool is_vid_mode = false;
  1642. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1643. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1644. sw_event);
  1645. return -EINVAL;
  1646. }
  1647. sde_enc = to_sde_encoder_virt(drm_enc);
  1648. priv = drm_enc->dev->dev_private;
  1649. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1650. is_vid_mode = true;
  1651. /*
  1652. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1653. * events and return early for other events (ie wb display).
  1654. */
  1655. if (!sde_enc->idle_pc_enabled &&
  1656. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1657. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1658. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1659. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1660. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1661. return 0;
  1662. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1663. sw_event, sde_enc->idle_pc_enabled);
  1664. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1665. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1666. switch (sw_event) {
  1667. case SDE_ENC_RC_EVENT_KICKOFF:
  1668. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1669. is_vid_mode);
  1670. break;
  1671. case SDE_ENC_RC_EVENT_PRE_STOP:
  1672. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1673. is_vid_mode);
  1674. break;
  1675. case SDE_ENC_RC_EVENT_STOP:
  1676. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1677. break;
  1678. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1679. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1680. break;
  1681. case SDE_ENC_RC_EVENT_POST_MODESET:
  1682. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1683. break;
  1684. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1685. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1686. is_vid_mode);
  1687. break;
  1688. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1689. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1690. priv, is_vid_mode);
  1691. break;
  1692. default:
  1693. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1694. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1695. break;
  1696. }
  1697. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1698. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1699. return ret;
  1700. }
  1701. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1702. enum sde_intf_mode intf_mode, struct drm_display_mode *adj_mode)
  1703. {
  1704. int i = 0;
  1705. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1706. if (intf_mode == INTF_MODE_CMD)
  1707. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1708. else if (intf_mode == INTF_MODE_VIDEO)
  1709. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1710. _sde_encoder_update_rsc_client(drm_enc, true);
  1711. if (intf_mode == INTF_MODE_CMD) {
  1712. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1713. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1714. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  1715. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1716. msm_is_mode_seamless_poms(adj_mode),
  1717. SDE_EVTLOG_FUNC_CASE1);
  1718. } else if (intf_mode == INTF_MODE_VIDEO) {
  1719. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1720. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  1721. SDE_EVT32(DRMID(&sde_enc->base), intf_mode,
  1722. msm_is_mode_seamless_poms(adj_mode),
  1723. SDE_EVTLOG_FUNC_CASE2);
  1724. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  1725. }
  1726. }
  1727. static struct drm_connector *_sde_encoder_get_connector(
  1728. struct drm_device *dev, struct drm_encoder *drm_enc)
  1729. {
  1730. struct drm_connector_list_iter conn_iter;
  1731. struct drm_connector *conn = NULL, *conn_search;
  1732. drm_connector_list_iter_begin(dev, &conn_iter);
  1733. drm_for_each_connector_iter(conn_search, &conn_iter) {
  1734. if (conn_search->encoder == drm_enc) {
  1735. conn = conn_search;
  1736. break;
  1737. }
  1738. }
  1739. drm_connector_list_iter_end(&conn_iter);
  1740. return conn;
  1741. }
  1742. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  1743. {
  1744. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1745. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  1746. struct sde_rm_hw_iter pp_iter, qdss_iter;
  1747. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  1748. struct sde_rm_hw_request request_hw;
  1749. int i, j;
  1750. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  1751. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1752. sde_enc->hw_pp[i] = NULL;
  1753. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  1754. break;
  1755. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  1756. }
  1757. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1758. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1759. if (phys) {
  1760. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  1761. SDE_HW_BLK_QDSS);
  1762. for (j = 0; j < QDSS_MAX; j++) {
  1763. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  1764. phys->hw_qdss =
  1765. (struct sde_hw_qdss *)qdss_iter.hw;
  1766. break;
  1767. }
  1768. }
  1769. }
  1770. }
  1771. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  1772. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1773. sde_enc->hw_dsc[i] = NULL;
  1774. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  1775. break;
  1776. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  1777. }
  1778. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  1779. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1780. sde_enc->hw_vdc[i] = NULL;
  1781. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  1782. break;
  1783. sde_enc->hw_vdc[i] = (struct sde_hw_vdc *) vdc_iter.hw;
  1784. }
  1785. /* Get PP for DSC configuration */
  1786. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  1787. struct sde_hw_pingpong *pp = NULL;
  1788. unsigned long features = 0;
  1789. if (!sde_enc->hw_dsc[i])
  1790. continue;
  1791. request_hw.id = sde_enc->hw_dsc[i]->base.id;
  1792. request_hw.type = SDE_HW_BLK_PINGPONG;
  1793. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  1794. break;
  1795. pp = (struct sde_hw_pingpong *) request_hw.hw;
  1796. features = pp->ops.get_hw_caps(pp);
  1797. if (test_bit(SDE_PINGPONG_DSC, &features))
  1798. sde_enc->hw_dsc_pp[i] = pp;
  1799. else
  1800. sde_enc->hw_dsc_pp[i] = NULL;
  1801. }
  1802. }
  1803. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  1804. struct drm_display_mode *adj_mode, bool pre_modeset)
  1805. {
  1806. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1807. enum sde_intf_mode intf_mode;
  1808. int ret;
  1809. bool is_cmd_mode = false;
  1810. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1811. is_cmd_mode = true;
  1812. if (pre_modeset) {
  1813. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  1814. if (msm_is_mode_seamless_dms(adj_mode) ||
  1815. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1816. is_cmd_mode)) {
  1817. /* restore resource state before releasing them */
  1818. ret = sde_encoder_resource_control(drm_enc,
  1819. SDE_ENC_RC_EVENT_PRE_MODESET);
  1820. if (ret) {
  1821. SDE_ERROR_ENC(sde_enc,
  1822. "sde resource control failed: %d\n",
  1823. ret);
  1824. return ret;
  1825. }
  1826. /*
  1827. * Disable dce before switching the mode and after pre-
  1828. * modeset to guarantee previous kickoff has finished.
  1829. */
  1830. sde_encoder_dce_disable(sde_enc);
  1831. } else if (msm_is_mode_seamless_poms(adj_mode)) {
  1832. _sde_encoder_modeset_helper_locked(drm_enc,
  1833. SDE_ENC_RC_EVENT_PRE_MODESET);
  1834. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  1835. adj_mode);
  1836. }
  1837. } else {
  1838. if (msm_is_mode_seamless_dms(adj_mode) ||
  1839. (msm_is_mode_seamless_dyn_clk(adj_mode) &&
  1840. is_cmd_mode))
  1841. sde_encoder_resource_control(&sde_enc->base,
  1842. SDE_ENC_RC_EVENT_POST_MODESET);
  1843. else if (msm_is_mode_seamless_poms(adj_mode))
  1844. _sde_encoder_modeset_helper_locked(drm_enc,
  1845. SDE_ENC_RC_EVENT_POST_MODESET);
  1846. }
  1847. return 0;
  1848. }
  1849. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  1850. struct drm_display_mode *mode,
  1851. struct drm_display_mode *adj_mode)
  1852. {
  1853. struct sde_encoder_virt *sde_enc;
  1854. struct sde_kms *sde_kms;
  1855. struct drm_connector *conn;
  1856. int i = 0, ret;
  1857. int num_lm, num_intf, num_pp_per_intf;
  1858. if (!drm_enc) {
  1859. SDE_ERROR("invalid encoder\n");
  1860. return;
  1861. }
  1862. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  1863. SDE_ERROR("power resource is not enabled\n");
  1864. return;
  1865. }
  1866. sde_kms = sde_encoder_get_kms(drm_enc);
  1867. if (!sde_kms)
  1868. return;
  1869. sde_enc = to_sde_encoder_virt(drm_enc);
  1870. SDE_DEBUG_ENC(sde_enc, "\n");
  1871. SDE_EVT32(DRMID(drm_enc));
  1872. /*
  1873. * cache the crtc in sde_enc on enable for duration of use case
  1874. * for correctly servicing asynchronous irq events and timers
  1875. */
  1876. if (!drm_enc->crtc) {
  1877. SDE_ERROR("invalid crtc\n");
  1878. return;
  1879. }
  1880. sde_enc->crtc = drm_enc->crtc;
  1881. sde_crtc_set_qos_dirty(drm_enc->crtc);
  1882. /* get and store the mode_info */
  1883. conn = _sde_encoder_get_connector(sde_kms->dev, drm_enc);
  1884. if (!conn) {
  1885. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  1886. return;
  1887. } else if (!conn->state) {
  1888. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  1889. return;
  1890. }
  1891. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  1892. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  1893. /* release resources before seamless mode change */
  1894. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, true);
  1895. if (ret)
  1896. return;
  1897. /* reserve dynamic resources now, indicating non test-only */
  1898. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state,
  1899. conn->state, false);
  1900. if (ret) {
  1901. SDE_ERROR_ENC(sde_enc,
  1902. "failed to reserve hw resources, %d\n", ret);
  1903. return;
  1904. }
  1905. /* assign the reserved HW blocks to this encoder */
  1906. _sde_encoder_virt_populate_hw_res(drm_enc);
  1907. /* determine left HW PP block to map to INTF */
  1908. num_lm = sde_enc->mode_info.topology.num_lm;
  1909. num_intf = sde_enc->mode_info.topology.num_intf;
  1910. num_pp_per_intf = num_lm / num_intf;
  1911. if (!num_pp_per_intf)
  1912. num_pp_per_intf = 1;
  1913. /* perform mode_set on phys_encs */
  1914. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1915. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1916. if (phys) {
  1917. if (!sde_enc->hw_pp[i * num_pp_per_intf] &&
  1918. sde_enc->topology.num_intf) {
  1919. SDE_ERROR_ENC(sde_enc, "invalid hw_pp[%d]\n",
  1920. i * num_pp_per_intf);
  1921. return;
  1922. }
  1923. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  1924. phys->connector = conn->state->connector;
  1925. if (phys->ops.mode_set)
  1926. phys->ops.mode_set(phys, mode, adj_mode);
  1927. }
  1928. }
  1929. /* update resources after seamless mode change */
  1930. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, false);
  1931. }
  1932. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  1933. {
  1934. struct sde_encoder_virt *sde_enc;
  1935. struct sde_encoder_phys *phys;
  1936. int i;
  1937. if (!drm_enc) {
  1938. SDE_ERROR("invalid parameters\n");
  1939. return;
  1940. }
  1941. sde_enc = to_sde_encoder_virt(drm_enc);
  1942. if (!sde_enc) {
  1943. SDE_ERROR("invalid sde encoder\n");
  1944. return;
  1945. }
  1946. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1947. phys = sde_enc->phys_encs[i];
  1948. if (phys && phys->ops.control_te)
  1949. phys->ops.control_te(phys, enable);
  1950. }
  1951. }
  1952. static int _sde_encoder_input_connect(struct input_handler *handler,
  1953. struct input_dev *dev, const struct input_device_id *id)
  1954. {
  1955. struct input_handle *handle;
  1956. int rc = 0;
  1957. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  1958. if (!handle)
  1959. return -ENOMEM;
  1960. handle->dev = dev;
  1961. handle->handler = handler;
  1962. handle->name = handler->name;
  1963. rc = input_register_handle(handle);
  1964. if (rc) {
  1965. pr_err("failed to register input handle\n");
  1966. goto error;
  1967. }
  1968. rc = input_open_device(handle);
  1969. if (rc) {
  1970. pr_err("failed to open input device\n");
  1971. goto error_unregister;
  1972. }
  1973. return 0;
  1974. error_unregister:
  1975. input_unregister_handle(handle);
  1976. error:
  1977. kfree(handle);
  1978. return rc;
  1979. }
  1980. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  1981. {
  1982. input_close_device(handle);
  1983. input_unregister_handle(handle);
  1984. kfree(handle);
  1985. }
  1986. /**
  1987. * Structure for specifying event parameters on which to receive callbacks.
  1988. * This structure will trigger a callback in case of a touch event (specified by
  1989. * EV_ABS) where there is a change in X and Y coordinates,
  1990. */
  1991. static const struct input_device_id sde_input_ids[] = {
  1992. {
  1993. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  1994. .evbit = { BIT_MASK(EV_ABS) },
  1995. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  1996. BIT_MASK(ABS_MT_POSITION_X) |
  1997. BIT_MASK(ABS_MT_POSITION_Y) },
  1998. },
  1999. { },
  2000. };
  2001. static void _sde_encoder_input_handler_register(
  2002. struct drm_encoder *drm_enc)
  2003. {
  2004. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2005. int rc;
  2006. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2007. return;
  2008. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2009. sde_enc->input_handler->private = sde_enc;
  2010. /* register input handler if not already registered */
  2011. rc = input_register_handler(sde_enc->input_handler);
  2012. if (rc) {
  2013. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2014. rc);
  2015. kfree(sde_enc->input_handler);
  2016. }
  2017. }
  2018. }
  2019. static void _sde_encoder_input_handler_unregister(
  2020. struct drm_encoder *drm_enc)
  2021. {
  2022. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2023. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2024. return;
  2025. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2026. input_unregister_handler(sde_enc->input_handler);
  2027. sde_enc->input_handler->private = NULL;
  2028. }
  2029. }
  2030. static int _sde_encoder_input_handler(
  2031. struct sde_encoder_virt *sde_enc)
  2032. {
  2033. struct input_handler *input_handler = NULL;
  2034. int rc = 0;
  2035. if (sde_enc->input_handler) {
  2036. SDE_ERROR_ENC(sde_enc,
  2037. "input_handle is active. unexpected\n");
  2038. return -EINVAL;
  2039. }
  2040. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2041. if (!input_handler)
  2042. return -ENOMEM;
  2043. input_handler->event = sde_encoder_input_event_handler;
  2044. input_handler->connect = _sde_encoder_input_connect;
  2045. input_handler->disconnect = _sde_encoder_input_disconnect;
  2046. input_handler->name = "sde";
  2047. input_handler->id_table = sde_input_ids;
  2048. sde_enc->input_handler = input_handler;
  2049. return rc;
  2050. }
  2051. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2052. {
  2053. struct sde_encoder_virt *sde_enc = NULL;
  2054. struct sde_kms *sde_kms;
  2055. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2056. SDE_ERROR("invalid parameters\n");
  2057. return;
  2058. }
  2059. sde_kms = sde_encoder_get_kms(drm_enc);
  2060. if (!sde_kms)
  2061. return;
  2062. sde_enc = to_sde_encoder_virt(drm_enc);
  2063. if (!sde_enc || !sde_enc->cur_master) {
  2064. SDE_DEBUG("invalid sde encoder/master\n");
  2065. return;
  2066. }
  2067. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2068. sde_enc->cur_master->hw_mdptop &&
  2069. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2070. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2071. sde_enc->cur_master->hw_mdptop);
  2072. if (sde_enc->cur_master->hw_mdptop &&
  2073. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc)
  2074. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2075. sde_enc->cur_master->hw_mdptop,
  2076. sde_kms->catalog);
  2077. if (sde_enc->cur_master->hw_ctl &&
  2078. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2079. !sde_enc->cur_master->cont_splash_enabled)
  2080. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2081. sde_enc->cur_master->hw_ctl,
  2082. &sde_enc->cur_master->intf_cfg_v1);
  2083. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info, false);
  2084. sde_encoder_control_te(drm_enc, true);
  2085. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2086. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2087. }
  2088. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2089. {
  2090. struct sde_kms *sde_kms;
  2091. void *dither_cfg = NULL;
  2092. int ret = 0, i = 0;
  2093. size_t len = 0;
  2094. enum sde_rm_topology_name topology;
  2095. struct drm_encoder *drm_enc;
  2096. struct msm_display_dsc_info *dsc = NULL;
  2097. struct sde_encoder_virt *sde_enc;
  2098. struct sde_hw_pingpong *hw_pp;
  2099. u32 bpp, bpc;
  2100. int num_lm;
  2101. if (!phys || !phys->connector || !phys->hw_pp ||
  2102. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2103. return;
  2104. sde_kms = sde_encoder_get_kms(phys->parent);
  2105. if (!sde_kms)
  2106. return;
  2107. topology = sde_connector_get_topology_name(phys->connector);
  2108. if ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2109. (phys->split_role == ENC_ROLE_SLAVE))
  2110. return;
  2111. drm_enc = phys->parent;
  2112. sde_enc = to_sde_encoder_virt(drm_enc);
  2113. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2114. bpc = dsc->config.bits_per_component;
  2115. bpp = dsc->config.bits_per_pixel;
  2116. /* disable dither for 10 bpp or 10bpc dsc config */
  2117. if (bpp == 10 || bpc == 10) {
  2118. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2119. return;
  2120. }
  2121. ret = sde_connector_get_dither_cfg(phys->connector,
  2122. phys->connector->state, &dither_cfg,
  2123. &len, sde_enc->idle_pc_restore);
  2124. /* skip reg writes when return values are invalid or no data */
  2125. if (ret && ret == -ENODATA)
  2126. return;
  2127. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2128. for (i = 0; i < num_lm; i++) {
  2129. hw_pp = sde_enc->hw_pp[i];
  2130. phys->hw_pp->ops.setup_dither(hw_pp,
  2131. dither_cfg, len);
  2132. }
  2133. }
  2134. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2135. {
  2136. struct sde_encoder_virt *sde_enc = NULL;
  2137. int i;
  2138. if (!drm_enc) {
  2139. SDE_ERROR("invalid encoder\n");
  2140. return;
  2141. }
  2142. sde_enc = to_sde_encoder_virt(drm_enc);
  2143. if (!sde_enc->cur_master) {
  2144. SDE_DEBUG("virt encoder has no master\n");
  2145. return;
  2146. }
  2147. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2148. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2149. sde_enc->idle_pc_restore = true;
  2150. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2151. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2152. if (!phys)
  2153. continue;
  2154. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2155. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2156. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2157. phys->ops.restore(phys);
  2158. _sde_encoder_setup_dither(phys);
  2159. }
  2160. if (sde_enc->cur_master->ops.restore)
  2161. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2162. _sde_encoder_virt_enable_helper(drm_enc);
  2163. }
  2164. static void sde_encoder_off_work(struct kthread_work *work)
  2165. {
  2166. struct sde_encoder_virt *sde_enc = container_of(work,
  2167. struct sde_encoder_virt, delayed_off_work.work);
  2168. struct drm_encoder *drm_enc;
  2169. if (!sde_enc) {
  2170. SDE_ERROR("invalid sde encoder\n");
  2171. return;
  2172. }
  2173. drm_enc = &sde_enc->base;
  2174. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2175. sde_encoder_idle_request(drm_enc);
  2176. SDE_ATRACE_END("sde_encoder_off_work");
  2177. }
  2178. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2179. {
  2180. struct sde_encoder_virt *sde_enc = NULL;
  2181. int i, ret = 0;
  2182. struct msm_compression_info *comp_info = NULL;
  2183. struct drm_display_mode *cur_mode = NULL;
  2184. struct msm_display_info *disp_info;
  2185. if (!drm_enc || !drm_enc->crtc) {
  2186. SDE_ERROR("invalid encoder\n");
  2187. return;
  2188. }
  2189. sde_enc = to_sde_encoder_virt(drm_enc);
  2190. disp_info = &sde_enc->disp_info;
  2191. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2192. SDE_ERROR("power resource is not enabled\n");
  2193. return;
  2194. }
  2195. if (!sde_enc->crtc)
  2196. sde_enc->crtc = drm_enc->crtc;
  2197. comp_info = &sde_enc->mode_info.comp_info;
  2198. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2199. SDE_DEBUG_ENC(sde_enc, "\n");
  2200. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2201. sde_enc->cur_master = NULL;
  2202. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2203. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2204. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2205. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2206. sde_enc->cur_master = phys;
  2207. break;
  2208. }
  2209. }
  2210. if (!sde_enc->cur_master) {
  2211. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2212. return;
  2213. }
  2214. _sde_encoder_input_handler_register(drm_enc);
  2215. if ((drm_enc->crtc->state->connectors_changed &&
  2216. sde_encoder_in_clone_mode(drm_enc)) ||
  2217. !(msm_is_mode_seamless_vrr(cur_mode)
  2218. || msm_is_mode_seamless_dms(cur_mode)
  2219. || msm_is_mode_seamless_dyn_clk(cur_mode)))
  2220. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2221. sde_encoder_off_work);
  2222. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2223. if (ret) {
  2224. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2225. ret);
  2226. return;
  2227. }
  2228. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2229. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2230. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2231. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2232. if (!phys)
  2233. continue;
  2234. phys->comp_type = comp_info->comp_type;
  2235. phys->comp_ratio = comp_info->comp_ratio;
  2236. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2237. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2238. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2239. phys->dsc_extra_pclk_cycle_cnt =
  2240. comp_info->dsc_info.pclk_per_line;
  2241. phys->dsc_extra_disp_width =
  2242. comp_info->dsc_info.extra_width;
  2243. phys->dce_bytes_per_line =
  2244. comp_info->dsc_info.bytes_per_pkt *
  2245. comp_info->dsc_info.pkt_per_line;
  2246. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2247. phys->dce_bytes_per_line =
  2248. comp_info->vdc_info.bytes_per_pkt *
  2249. comp_info->vdc_info.pkt_per_line;
  2250. }
  2251. if (phys != sde_enc->cur_master) {
  2252. /**
  2253. * on DMS request, the encoder will be enabled
  2254. * already. Invoke restore to reconfigure the
  2255. * new mode.
  2256. */
  2257. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2258. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2259. phys->ops.restore)
  2260. phys->ops.restore(phys);
  2261. else if (phys->ops.enable)
  2262. phys->ops.enable(phys);
  2263. }
  2264. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2265. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2266. phys->ops.setup_misr(phys, true,
  2267. sde_enc->misr_frame_count);
  2268. }
  2269. if ((msm_is_mode_seamless_dms(cur_mode) ||
  2270. msm_is_mode_seamless_dyn_clk(cur_mode)) &&
  2271. sde_enc->cur_master->ops.restore)
  2272. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2273. else if (sde_enc->cur_master->ops.enable)
  2274. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2275. _sde_encoder_virt_enable_helper(drm_enc);
  2276. }
  2277. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2278. {
  2279. struct sde_encoder_virt *sde_enc = NULL;
  2280. struct sde_kms *sde_kms;
  2281. enum sde_intf_mode intf_mode;
  2282. int i = 0;
  2283. if (!drm_enc) {
  2284. SDE_ERROR("invalid encoder\n");
  2285. return;
  2286. } else if (!drm_enc->dev) {
  2287. SDE_ERROR("invalid dev\n");
  2288. return;
  2289. } else if (!drm_enc->dev->dev_private) {
  2290. SDE_ERROR("invalid dev_private\n");
  2291. return;
  2292. }
  2293. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2294. SDE_ERROR("power resource is not enabled\n");
  2295. return;
  2296. }
  2297. sde_enc = to_sde_encoder_virt(drm_enc);
  2298. SDE_DEBUG_ENC(sde_enc, "\n");
  2299. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2300. if (!sde_kms)
  2301. return;
  2302. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2303. SDE_EVT32(DRMID(drm_enc));
  2304. /* wait for idle */
  2305. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2306. _sde_encoder_input_handler_unregister(drm_enc);
  2307. /*
  2308. * For primary command mode and video mode encoders, execute the
  2309. * resource control pre-stop operations before the physical encoders
  2310. * are disabled, to allow the rsc to transition its states properly.
  2311. *
  2312. * For other encoder types, rsc should not be enabled until after
  2313. * they have been fully disabled, so delay the pre-stop operations
  2314. * until after the physical disable calls have returned.
  2315. */
  2316. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2317. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2318. sde_encoder_resource_control(drm_enc,
  2319. SDE_ENC_RC_EVENT_PRE_STOP);
  2320. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2321. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2322. if (phys && phys->ops.disable)
  2323. phys->ops.disable(phys);
  2324. }
  2325. } else {
  2326. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2327. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2328. if (phys && phys->ops.disable)
  2329. phys->ops.disable(phys);
  2330. }
  2331. sde_encoder_resource_control(drm_enc,
  2332. SDE_ENC_RC_EVENT_PRE_STOP);
  2333. }
  2334. /*
  2335. * disable dce after the transfer is complete (for command mode)
  2336. * and after physical encoder is disabled, to make sure timing
  2337. * engine is already disabled (for video mode).
  2338. */
  2339. if (!sde_in_trusted_vm(sde_kms))
  2340. sde_encoder_dce_disable(sde_enc);
  2341. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2342. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2343. if (sde_enc->phys_encs[i]) {
  2344. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2345. sde_enc->phys_encs[i]->connector = NULL;
  2346. }
  2347. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2348. }
  2349. sde_enc->cur_master = NULL;
  2350. /*
  2351. * clear the cached crtc in sde_enc on use case finish, after all the
  2352. * outstanding events and timers have been completed
  2353. */
  2354. sde_enc->crtc = NULL;
  2355. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2356. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2357. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2358. }
  2359. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2360. struct sde_encoder_phys_wb *wb_enc)
  2361. {
  2362. struct sde_encoder_virt *sde_enc;
  2363. phys_enc->hw_ctl->ops.reset(phys_enc->hw_ctl);
  2364. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2365. if (wb_enc) {
  2366. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2367. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2368. false, phys_enc->hw_pp->idx);
  2369. if (phys_enc->hw_ctl->ops.update_bitmask)
  2370. phys_enc->hw_ctl->ops.update_bitmask(
  2371. phys_enc->hw_ctl,
  2372. SDE_HW_FLUSH_WB,
  2373. wb_enc->hw_wb->idx, true);
  2374. }
  2375. } else {
  2376. if (phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2377. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2378. phys_enc->hw_intf, false,
  2379. phys_enc->hw_pp->idx);
  2380. if (phys_enc->hw_ctl->ops.update_bitmask)
  2381. phys_enc->hw_ctl->ops.update_bitmask(
  2382. phys_enc->hw_ctl,
  2383. SDE_HW_FLUSH_INTF,
  2384. phys_enc->hw_intf->idx, true);
  2385. }
  2386. }
  2387. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2388. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2389. if (phys_enc->hw_ctl->ops.update_bitmask &&
  2390. phys_enc->hw_pp->merge_3d)
  2391. phys_enc->hw_ctl->ops.update_bitmask(
  2392. phys_enc->hw_ctl, SDE_HW_FLUSH_MERGE_3D,
  2393. phys_enc->hw_pp->merge_3d->idx, true);
  2394. }
  2395. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2396. phys_enc->hw_pp) {
  2397. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2398. false, phys_enc->hw_pp->idx);
  2399. if (phys_enc->hw_ctl->ops.update_bitmask)
  2400. phys_enc->hw_ctl->ops.update_bitmask(
  2401. phys_enc->hw_ctl, SDE_HW_FLUSH_CDM,
  2402. phys_enc->hw_cdm->idx, true);
  2403. }
  2404. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2405. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2406. phys_enc->hw_ctl->ops.reset_post_disable)
  2407. phys_enc->hw_ctl->ops.reset_post_disable(
  2408. phys_enc->hw_ctl, &phys_enc->intf_cfg_v1,
  2409. phys_enc->hw_pp->merge_3d ?
  2410. phys_enc->hw_pp->merge_3d->idx : 0);
  2411. phys_enc->hw_ctl->ops.trigger_flush(phys_enc->hw_ctl);
  2412. phys_enc->hw_ctl->ops.trigger_start(phys_enc->hw_ctl);
  2413. }
  2414. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2415. enum sde_intf_type type, u32 controller_id)
  2416. {
  2417. int i = 0;
  2418. for (i = 0; i < catalog->intf_count; i++) {
  2419. if (catalog->intf[i].type == type
  2420. && catalog->intf[i].controller_id == controller_id) {
  2421. return catalog->intf[i].id;
  2422. }
  2423. }
  2424. return INTF_MAX;
  2425. }
  2426. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2427. enum sde_intf_type type, u32 controller_id)
  2428. {
  2429. if (controller_id < catalog->wb_count)
  2430. return catalog->wb[controller_id].id;
  2431. return WB_MAX;
  2432. }
  2433. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2434. struct drm_crtc *crtc)
  2435. {
  2436. struct sde_hw_uidle *uidle;
  2437. struct sde_uidle_cntr cntr;
  2438. struct sde_uidle_status status;
  2439. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2440. pr_err("invalid params %d %d\n",
  2441. !sde_kms, !crtc);
  2442. return;
  2443. }
  2444. /* check if perf counters are enabled and setup */
  2445. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2446. return;
  2447. uidle = sde_kms->hw_uidle;
  2448. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2449. && uidle->ops.uidle_get_status) {
  2450. uidle->ops.uidle_get_status(uidle, &status);
  2451. trace_sde_perf_uidle_status(
  2452. crtc->base.id,
  2453. status.uidle_danger_status_0,
  2454. status.uidle_danger_status_1,
  2455. status.uidle_safe_status_0,
  2456. status.uidle_safe_status_1,
  2457. status.uidle_idle_status_0,
  2458. status.uidle_idle_status_1,
  2459. status.uidle_fal_status_0,
  2460. status.uidle_fal_status_1,
  2461. status.uidle_status,
  2462. status.uidle_en_fal10);
  2463. }
  2464. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2465. && uidle->ops.uidle_get_cntr) {
  2466. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2467. trace_sde_perf_uidle_cntr(
  2468. crtc->base.id,
  2469. cntr.fal1_gate_cntr,
  2470. cntr.fal10_gate_cntr,
  2471. cntr.fal_wait_gate_cntr,
  2472. cntr.fal1_num_transitions_cntr,
  2473. cntr.fal10_num_transitions_cntr,
  2474. cntr.min_gate_cntr,
  2475. cntr.max_gate_cntr);
  2476. }
  2477. }
  2478. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2479. struct sde_encoder_phys *phy_enc)
  2480. {
  2481. struct sde_encoder_virt *sde_enc = NULL;
  2482. unsigned long lock_flags;
  2483. if (!drm_enc || !phy_enc)
  2484. return;
  2485. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2486. sde_enc = to_sde_encoder_virt(drm_enc);
  2487. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2488. if (sde_enc->crtc_vblank_cb)
  2489. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data);
  2490. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2491. if (phy_enc->sde_kms &&
  2492. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2493. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2494. atomic_inc(&phy_enc->vsync_cnt);
  2495. SDE_ATRACE_END("encoder_vblank_callback");
  2496. }
  2497. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2498. struct sde_encoder_phys *phy_enc)
  2499. {
  2500. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2501. if (!phy_enc)
  2502. return;
  2503. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2504. atomic_inc(&phy_enc->underrun_cnt);
  2505. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2506. if (sde_enc->cur_master->ops.get_underrun_line_count)
  2507. sde_enc->cur_master->ops.get_underrun_line_count(
  2508. sde_enc->cur_master);
  2509. trace_sde_encoder_underrun(DRMID(drm_enc),
  2510. atomic_read(&phy_enc->underrun_cnt));
  2511. SDE_DBG_CTRL("stop_ftrace");
  2512. SDE_DBG_CTRL("panic_underrun");
  2513. SDE_ATRACE_END("encoder_underrun_callback");
  2514. }
  2515. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2516. void (*vbl_cb)(void *), void *vbl_data)
  2517. {
  2518. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2519. unsigned long lock_flags;
  2520. bool enable;
  2521. int i;
  2522. enable = vbl_cb ? true : false;
  2523. if (!drm_enc) {
  2524. SDE_ERROR("invalid encoder\n");
  2525. return;
  2526. }
  2527. SDE_DEBUG_ENC(sde_enc, "\n");
  2528. SDE_EVT32(DRMID(drm_enc), enable);
  2529. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2530. sde_enc->crtc_vblank_cb = vbl_cb;
  2531. sde_enc->crtc_vblank_cb_data = vbl_data;
  2532. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2533. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2534. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2535. if (phys && phys->ops.control_vblank_irq)
  2536. phys->ops.control_vblank_irq(phys, enable);
  2537. }
  2538. sde_enc->vblank_enabled = enable;
  2539. }
  2540. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2541. void (*frame_event_cb)(void *, u32 event),
  2542. struct drm_crtc *crtc)
  2543. {
  2544. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2545. unsigned long lock_flags;
  2546. bool enable;
  2547. enable = frame_event_cb ? true : false;
  2548. if (!drm_enc) {
  2549. SDE_ERROR("invalid encoder\n");
  2550. return;
  2551. }
  2552. SDE_DEBUG_ENC(sde_enc, "\n");
  2553. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2554. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2555. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2556. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2557. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2558. }
  2559. static void sde_encoder_frame_done_callback(
  2560. struct drm_encoder *drm_enc,
  2561. struct sde_encoder_phys *ready_phys, u32 event)
  2562. {
  2563. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2564. unsigned int i;
  2565. bool trigger = true;
  2566. bool is_cmd_mode = false;
  2567. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2568. if (!drm_enc || !sde_enc->cur_master) {
  2569. SDE_ERROR("invalid param: drm_enc %pK, cur_master %pK\n",
  2570. drm_enc, drm_enc ? sde_enc->cur_master : 0);
  2571. return;
  2572. }
  2573. sde_enc->crtc_frame_event_cb_data.connector =
  2574. sde_enc->cur_master->connector;
  2575. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2576. is_cmd_mode = true;
  2577. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  2578. | SDE_ENCODER_FRAME_EVENT_ERROR
  2579. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode) {
  2580. if (ready_phys->connector)
  2581. topology = sde_connector_get_topology_name(
  2582. ready_phys->connector);
  2583. /* One of the physical encoders has become idle */
  2584. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2585. if (sde_enc->phys_encs[i] == ready_phys) {
  2586. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  2587. atomic_read(&sde_enc->frame_done_cnt[i]));
  2588. if (!atomic_add_unless(
  2589. &sde_enc->frame_done_cnt[i], 1, 2)) {
  2590. SDE_EVT32(DRMID(drm_enc), event,
  2591. ready_phys->intf_idx,
  2592. SDE_EVTLOG_ERROR);
  2593. SDE_ERROR_ENC(sde_enc,
  2594. "intf idx:%d, event:%d\n",
  2595. ready_phys->intf_idx, event);
  2596. return;
  2597. }
  2598. }
  2599. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  2600. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  2601. trigger = false;
  2602. }
  2603. if (trigger) {
  2604. if (sde_enc->crtc_frame_event_cb)
  2605. sde_enc->crtc_frame_event_cb(
  2606. &sde_enc->crtc_frame_event_cb_data,
  2607. event);
  2608. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2609. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  2610. -1, 0);
  2611. }
  2612. } else if (sde_enc->crtc_frame_event_cb) {
  2613. sde_enc->crtc_frame_event_cb(
  2614. &sde_enc->crtc_frame_event_cb_data, event);
  2615. }
  2616. }
  2617. static void sde_encoder_get_qsync_fps_callback(
  2618. struct drm_encoder *drm_enc,
  2619. u32 *qsync_fps)
  2620. {
  2621. struct msm_display_info *disp_info;
  2622. struct sde_encoder_virt *sde_enc;
  2623. if (!qsync_fps)
  2624. return;
  2625. *qsync_fps = 0;
  2626. if (!drm_enc) {
  2627. SDE_ERROR("invalid drm encoder\n");
  2628. return;
  2629. }
  2630. sde_enc = to_sde_encoder_virt(drm_enc);
  2631. disp_info = &sde_enc->disp_info;
  2632. *qsync_fps = disp_info->qsync_min_fps;
  2633. }
  2634. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  2635. {
  2636. struct sde_encoder_virt *sde_enc;
  2637. if (!drm_enc) {
  2638. SDE_ERROR("invalid drm encoder\n");
  2639. return -EINVAL;
  2640. }
  2641. sde_enc = to_sde_encoder_virt(drm_enc);
  2642. sde_encoder_resource_control(&sde_enc->base,
  2643. SDE_ENC_RC_EVENT_ENTER_IDLE);
  2644. return 0;
  2645. }
  2646. /**
  2647. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  2648. * drm_enc: Pointer to drm encoder structure
  2649. * phys: Pointer to physical encoder structure
  2650. * extra_flush: Additional bit mask to include in flush trigger
  2651. */
  2652. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  2653. struct sde_encoder_phys *phys,
  2654. struct sde_ctl_flush_cfg *extra_flush)
  2655. {
  2656. struct sde_hw_ctl *ctl;
  2657. unsigned long lock_flags;
  2658. struct sde_encoder_virt *sde_enc;
  2659. int pend_ret_fence_cnt;
  2660. struct sde_connector *c_conn;
  2661. if (!drm_enc || !phys) {
  2662. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  2663. !drm_enc, !phys);
  2664. return;
  2665. }
  2666. sde_enc = to_sde_encoder_virt(drm_enc);
  2667. c_conn = to_sde_connector(phys->connector);
  2668. if (!phys->hw_pp) {
  2669. SDE_ERROR("invalid pingpong hw\n");
  2670. return;
  2671. }
  2672. ctl = phys->hw_ctl;
  2673. if (!ctl || !phys->ops.trigger_flush) {
  2674. SDE_ERROR("missing ctl/trigger cb\n");
  2675. return;
  2676. }
  2677. if (phys->split_role == ENC_ROLE_SKIP) {
  2678. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  2679. "skip flush pp%d ctl%d\n",
  2680. phys->hw_pp->idx - PINGPONG_0,
  2681. ctl->idx - CTL_0);
  2682. return;
  2683. }
  2684. /* update pending counts and trigger kickoff ctl flush atomically */
  2685. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2686. if (phys->ops.is_master && phys->ops.is_master(phys))
  2687. atomic_inc(&phys->pending_retire_fence_cnt);
  2688. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  2689. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  2690. ctl->ops.update_bitmask) {
  2691. /* perform peripheral flush on every frame update for dp dsc */
  2692. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  2693. phys->comp_ratio && c_conn->ops.update_pps) {
  2694. c_conn->ops.update_pps(phys->connector, NULL,
  2695. c_conn->display);
  2696. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2697. phys->hw_intf->idx, 1);
  2698. }
  2699. if (sde_enc->dynamic_hdr_updated)
  2700. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  2701. phys->hw_intf->idx, 1);
  2702. }
  2703. if ((extra_flush && extra_flush->pending_flush_mask)
  2704. && ctl->ops.update_pending_flush)
  2705. ctl->ops.update_pending_flush(ctl, extra_flush);
  2706. phys->ops.trigger_flush(phys);
  2707. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2708. if (ctl->ops.get_pending_flush) {
  2709. struct sde_ctl_flush_cfg pending_flush = {0,};
  2710. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2711. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2712. ctl->idx - CTL_0,
  2713. pending_flush.pending_flush_mask,
  2714. pend_ret_fence_cnt);
  2715. } else {
  2716. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  2717. ctl->idx - CTL_0,
  2718. pend_ret_fence_cnt);
  2719. }
  2720. }
  2721. /**
  2722. * _sde_encoder_trigger_start - trigger start for a physical encoder
  2723. * phys: Pointer to physical encoder structure
  2724. */
  2725. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  2726. {
  2727. struct sde_hw_ctl *ctl;
  2728. struct sde_encoder_virt *sde_enc;
  2729. if (!phys) {
  2730. SDE_ERROR("invalid argument(s)\n");
  2731. return;
  2732. }
  2733. if (!phys->hw_pp) {
  2734. SDE_ERROR("invalid pingpong hw\n");
  2735. return;
  2736. }
  2737. if (!phys->parent) {
  2738. SDE_ERROR("invalid parent\n");
  2739. return;
  2740. }
  2741. /* avoid ctrl start for encoder in clone mode */
  2742. if (phys->in_clone_mode)
  2743. return;
  2744. ctl = phys->hw_ctl;
  2745. sde_enc = to_sde_encoder_virt(phys->parent);
  2746. if (phys->split_role == ENC_ROLE_SKIP) {
  2747. SDE_DEBUG_ENC(sde_enc,
  2748. "skip start pp%d ctl%d\n",
  2749. phys->hw_pp->idx - PINGPONG_0,
  2750. ctl->idx - CTL_0);
  2751. return;
  2752. }
  2753. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  2754. phys->ops.trigger_start(phys);
  2755. }
  2756. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  2757. {
  2758. struct sde_hw_ctl *ctl;
  2759. if (!phys_enc) {
  2760. SDE_ERROR("invalid encoder\n");
  2761. return;
  2762. }
  2763. ctl = phys_enc->hw_ctl;
  2764. if (ctl && ctl->ops.trigger_flush)
  2765. ctl->ops.trigger_flush(ctl);
  2766. }
  2767. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  2768. {
  2769. struct sde_hw_ctl *ctl;
  2770. if (!phys_enc) {
  2771. SDE_ERROR("invalid encoder\n");
  2772. return;
  2773. }
  2774. ctl = phys_enc->hw_ctl;
  2775. if (ctl && ctl->ops.trigger_start) {
  2776. ctl->ops.trigger_start(ctl);
  2777. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  2778. }
  2779. }
  2780. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  2781. {
  2782. struct sde_encoder_virt *sde_enc;
  2783. struct sde_connector *sde_con;
  2784. void *sde_con_disp;
  2785. struct sde_hw_ctl *ctl;
  2786. int rc;
  2787. if (!phys_enc) {
  2788. SDE_ERROR("invalid encoder\n");
  2789. return;
  2790. }
  2791. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2792. ctl = phys_enc->hw_ctl;
  2793. if (!ctl || !ctl->ops.reset)
  2794. return;
  2795. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  2796. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  2797. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  2798. phys_enc->connector) {
  2799. sde_con = to_sde_connector(phys_enc->connector);
  2800. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  2801. if (sde_con->ops.soft_reset) {
  2802. rc = sde_con->ops.soft_reset(sde_con_disp);
  2803. if (rc) {
  2804. SDE_ERROR_ENC(sde_enc,
  2805. "connector soft reset failure\n");
  2806. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus",
  2807. "panic");
  2808. }
  2809. }
  2810. }
  2811. phys_enc->enable_state = SDE_ENC_ENABLED;
  2812. }
  2813. /**
  2814. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  2815. * Iterate through the physical encoders and perform consolidated flush
  2816. * and/or control start triggering as needed. This is done in the virtual
  2817. * encoder rather than the individual physical ones in order to handle
  2818. * use cases that require visibility into multiple physical encoders at
  2819. * a time.
  2820. * sde_enc: Pointer to virtual encoder structure
  2821. */
  2822. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc)
  2823. {
  2824. struct sde_hw_ctl *ctl;
  2825. uint32_t i;
  2826. struct sde_ctl_flush_cfg pending_flush = {0,};
  2827. u32 pending_kickoff_cnt;
  2828. struct msm_drm_private *priv = NULL;
  2829. struct sde_kms *sde_kms = NULL;
  2830. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  2831. bool is_regdma_blocking = false, is_vid_mode = false;
  2832. if (!sde_enc) {
  2833. SDE_ERROR("invalid encoder\n");
  2834. return;
  2835. }
  2836. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  2837. is_vid_mode = true;
  2838. is_regdma_blocking = (is_vid_mode ||
  2839. _sde_encoder_is_autorefresh_enabled(sde_enc));
  2840. /* don't perform flush/start operations for slave encoders */
  2841. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2842. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2843. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2844. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2845. continue;
  2846. ctl = phys->hw_ctl;
  2847. if (!ctl)
  2848. continue;
  2849. if (phys->connector)
  2850. topology = sde_connector_get_topology_name(
  2851. phys->connector);
  2852. if (!phys->ops.needs_single_flush ||
  2853. !phys->ops.needs_single_flush(phys)) {
  2854. if (ctl->ops.reg_dma_flush)
  2855. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2856. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0);
  2857. } else if (ctl->ops.get_pending_flush) {
  2858. ctl->ops.get_pending_flush(ctl, &pending_flush);
  2859. }
  2860. }
  2861. /* for split flush, combine pending flush masks and send to master */
  2862. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  2863. ctl = sde_enc->cur_master->hw_ctl;
  2864. if (ctl->ops.reg_dma_flush)
  2865. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  2866. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  2867. &pending_flush);
  2868. }
  2869. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  2870. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2871. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2872. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  2873. continue;
  2874. if (!phys->ops.needs_single_flush ||
  2875. !phys->ops.needs_single_flush(phys)) {
  2876. pending_kickoff_cnt =
  2877. sde_encoder_phys_inc_pending(phys);
  2878. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  2879. } else {
  2880. pending_kickoff_cnt =
  2881. sde_encoder_phys_inc_pending(phys);
  2882. SDE_EVT32(pending_kickoff_cnt,
  2883. pending_flush.pending_flush_mask,
  2884. SDE_EVTLOG_FUNC_CASE2);
  2885. }
  2886. }
  2887. if (sde_enc->misr_enable)
  2888. sde_encoder_misr_configure(&sde_enc->base, true,
  2889. sde_enc->misr_frame_count);
  2890. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  2891. if (crtc_misr_info.misr_enable)
  2892. sde_crtc_misr_setup(sde_enc->crtc, true,
  2893. crtc_misr_info.misr_frame_count);
  2894. _sde_encoder_trigger_start(sde_enc->cur_master);
  2895. if (sde_enc->elevated_ahb_vote) {
  2896. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2897. priv = sde_enc->base.dev->dev_private;
  2898. if (sde_kms != NULL) {
  2899. sde_power_scale_reg_bus(&priv->phandle,
  2900. VOTE_INDEX_LOW,
  2901. false);
  2902. }
  2903. sde_enc->elevated_ahb_vote = false;
  2904. }
  2905. }
  2906. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  2907. struct drm_encoder *drm_enc,
  2908. unsigned long *affected_displays,
  2909. int num_active_phys)
  2910. {
  2911. struct sde_encoder_virt *sde_enc;
  2912. struct sde_encoder_phys *master;
  2913. enum sde_rm_topology_name topology;
  2914. bool is_right_only;
  2915. if (!drm_enc || !affected_displays)
  2916. return;
  2917. sde_enc = to_sde_encoder_virt(drm_enc);
  2918. master = sde_enc->cur_master;
  2919. if (!master || !master->connector)
  2920. return;
  2921. topology = sde_connector_get_topology_name(master->connector);
  2922. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  2923. return;
  2924. /*
  2925. * For pingpong split, the slave pingpong won't generate IRQs. For
  2926. * right-only updates, we can't swap pingpongs, or simply swap the
  2927. * master/slave assignment, we actually have to swap the interfaces
  2928. * so that the master physical encoder will use a pingpong/interface
  2929. * that generates irqs on which to wait.
  2930. */
  2931. is_right_only = !test_bit(0, affected_displays) &&
  2932. test_bit(1, affected_displays);
  2933. if (is_right_only && !sde_enc->intfs_swapped) {
  2934. /* right-only update swap interfaces */
  2935. swap(sde_enc->phys_encs[0]->intf_idx,
  2936. sde_enc->phys_encs[1]->intf_idx);
  2937. sde_enc->intfs_swapped = true;
  2938. } else if (!is_right_only && sde_enc->intfs_swapped) {
  2939. /* left-only or full update, swap back */
  2940. swap(sde_enc->phys_encs[0]->intf_idx,
  2941. sde_enc->phys_encs[1]->intf_idx);
  2942. sde_enc->intfs_swapped = false;
  2943. }
  2944. SDE_DEBUG_ENC(sde_enc,
  2945. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  2946. is_right_only, sde_enc->intfs_swapped,
  2947. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2948. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  2949. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  2950. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  2951. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  2952. *affected_displays);
  2953. /* ppsplit always uses master since ppslave invalid for irqs*/
  2954. if (num_active_phys == 1)
  2955. *affected_displays = BIT(0);
  2956. }
  2957. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  2958. struct sde_encoder_kickoff_params *params)
  2959. {
  2960. struct sde_encoder_virt *sde_enc;
  2961. struct sde_encoder_phys *phys;
  2962. int i, num_active_phys;
  2963. bool master_assigned = false;
  2964. if (!drm_enc || !params)
  2965. return;
  2966. sde_enc = to_sde_encoder_virt(drm_enc);
  2967. if (sde_enc->num_phys_encs <= 1)
  2968. return;
  2969. /* count bits set */
  2970. num_active_phys = hweight_long(params->affected_displays);
  2971. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  2972. params->affected_displays, num_active_phys);
  2973. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  2974. num_active_phys);
  2975. /* for left/right only update, ppsplit master switches interface */
  2976. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  2977. &params->affected_displays, num_active_phys);
  2978. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2979. enum sde_enc_split_role prv_role, new_role;
  2980. bool active = false;
  2981. phys = sde_enc->phys_encs[i];
  2982. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  2983. continue;
  2984. active = test_bit(i, &params->affected_displays);
  2985. prv_role = phys->split_role;
  2986. if (active && num_active_phys == 1)
  2987. new_role = ENC_ROLE_SOLO;
  2988. else if (active && !master_assigned)
  2989. new_role = ENC_ROLE_MASTER;
  2990. else if (active)
  2991. new_role = ENC_ROLE_SLAVE;
  2992. else
  2993. new_role = ENC_ROLE_SKIP;
  2994. phys->ops.update_split_role(phys, new_role);
  2995. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  2996. sde_enc->cur_master = phys;
  2997. master_assigned = true;
  2998. }
  2999. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3000. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3001. phys->split_role, active);
  3002. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3003. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3004. phys->split_role, active, num_active_phys);
  3005. }
  3006. }
  3007. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3008. {
  3009. struct sde_encoder_virt *sde_enc;
  3010. struct msm_display_info *disp_info;
  3011. if (!drm_enc) {
  3012. SDE_ERROR("invalid encoder\n");
  3013. return false;
  3014. }
  3015. sde_enc = to_sde_encoder_virt(drm_enc);
  3016. disp_info = &sde_enc->disp_info;
  3017. return (disp_info->curr_panel_mode == mode);
  3018. }
  3019. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3020. {
  3021. struct sde_encoder_virt *sde_enc;
  3022. struct sde_encoder_phys *phys;
  3023. unsigned int i;
  3024. struct sde_hw_ctl *ctl;
  3025. if (!drm_enc) {
  3026. SDE_ERROR("invalid encoder\n");
  3027. return;
  3028. }
  3029. sde_enc = to_sde_encoder_virt(drm_enc);
  3030. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3031. phys = sde_enc->phys_encs[i];
  3032. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3033. sde_encoder_check_curr_mode(drm_enc,
  3034. MSM_DISPLAY_CMD_MODE)) {
  3035. ctl = phys->hw_ctl;
  3036. if (ctl->ops.trigger_pending)
  3037. /* update only for command mode primary ctl */
  3038. ctl->ops.trigger_pending(ctl);
  3039. }
  3040. }
  3041. sde_enc->idle_pc_restore = false;
  3042. }
  3043. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3044. {
  3045. struct sde_encoder_virt *sde_enc = container_of(work,
  3046. struct sde_encoder_virt, esd_trigger_work);
  3047. if (!sde_enc) {
  3048. SDE_ERROR("invalid sde encoder\n");
  3049. return;
  3050. }
  3051. sde_encoder_resource_control(&sde_enc->base,
  3052. SDE_ENC_RC_EVENT_KICKOFF);
  3053. }
  3054. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3055. {
  3056. struct sde_encoder_virt *sde_enc = container_of(work,
  3057. struct sde_encoder_virt, input_event_work);
  3058. if (!sde_enc) {
  3059. SDE_ERROR("invalid sde encoder\n");
  3060. return;
  3061. }
  3062. sde_encoder_resource_control(&sde_enc->base,
  3063. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3064. }
  3065. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3066. {
  3067. struct sde_encoder_virt *sde_enc = container_of(work,
  3068. struct sde_encoder_virt, early_wakeup_work);
  3069. if (!sde_enc) {
  3070. SDE_ERROR("invalid sde encoder\n");
  3071. return;
  3072. }
  3073. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3074. sde_encoder_resource_control(&sde_enc->base,
  3075. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3076. SDE_ATRACE_END("encoder_early_wakeup");
  3077. }
  3078. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3079. {
  3080. struct sde_encoder_virt *sde_enc = NULL;
  3081. struct msm_drm_thread *disp_thread = NULL;
  3082. struct msm_drm_private *priv = NULL;
  3083. priv = drm_enc->dev->dev_private;
  3084. sde_enc = to_sde_encoder_virt(drm_enc);
  3085. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3086. SDE_DEBUG_ENC(sde_enc,
  3087. "should only early wake up command mode display\n");
  3088. return;
  3089. }
  3090. if (!sde_enc->crtc || (sde_enc->crtc->index
  3091. >= ARRAY_SIZE(priv->event_thread))) {
  3092. SDE_ERROR("invalid CRTC: %d or crtc index: %d\n",
  3093. sde_enc->crtc == NULL,
  3094. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3095. return;
  3096. }
  3097. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3098. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3099. kthread_queue_work(&disp_thread->worker,
  3100. &sde_enc->early_wakeup_work);
  3101. SDE_ATRACE_END("queue_early_wakeup_work");
  3102. }
  3103. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3104. {
  3105. static const uint64_t timeout_us = 50000;
  3106. static const uint64_t sleep_us = 20;
  3107. struct sde_encoder_virt *sde_enc;
  3108. ktime_t cur_ktime, exp_ktime;
  3109. uint32_t line_count, tmp, i;
  3110. if (!drm_enc) {
  3111. SDE_ERROR("invalid encoder\n");
  3112. return -EINVAL;
  3113. }
  3114. sde_enc = to_sde_encoder_virt(drm_enc);
  3115. if (!sde_enc->cur_master ||
  3116. !sde_enc->cur_master->ops.get_line_count) {
  3117. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3118. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3119. return -EINVAL;
  3120. }
  3121. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3122. line_count = sde_enc->cur_master->ops.get_line_count(
  3123. sde_enc->cur_master);
  3124. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3125. tmp = line_count;
  3126. line_count = sde_enc->cur_master->ops.get_line_count(
  3127. sde_enc->cur_master);
  3128. if (line_count < tmp) {
  3129. SDE_EVT32(DRMID(drm_enc), line_count);
  3130. return 0;
  3131. }
  3132. cur_ktime = ktime_get();
  3133. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3134. break;
  3135. usleep_range(sleep_us / 2, sleep_us);
  3136. }
  3137. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3138. return -ETIMEDOUT;
  3139. }
  3140. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3141. {
  3142. struct drm_encoder *drm_enc;
  3143. struct sde_rm_hw_iter rm_iter;
  3144. bool lm_valid = false;
  3145. bool intf_valid = false;
  3146. if (!phys_enc || !phys_enc->parent) {
  3147. SDE_ERROR("invalid encoder\n");
  3148. return -EINVAL;
  3149. }
  3150. drm_enc = phys_enc->parent;
  3151. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3152. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3153. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3154. phys_enc->has_intf_te)) {
  3155. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3156. SDE_HW_BLK_INTF);
  3157. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3158. struct sde_hw_intf *hw_intf =
  3159. (struct sde_hw_intf *)rm_iter.hw;
  3160. if (!hw_intf)
  3161. continue;
  3162. if (phys_enc->hw_ctl->ops.update_bitmask)
  3163. phys_enc->hw_ctl->ops.update_bitmask(
  3164. phys_enc->hw_ctl,
  3165. SDE_HW_FLUSH_INTF,
  3166. hw_intf->idx, 1);
  3167. intf_valid = true;
  3168. }
  3169. if (!intf_valid) {
  3170. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3171. "intf not found to flush\n");
  3172. return -EFAULT;
  3173. }
  3174. } else {
  3175. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3176. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3177. struct sde_hw_mixer *hw_lm =
  3178. (struct sde_hw_mixer *)rm_iter.hw;
  3179. if (!hw_lm)
  3180. continue;
  3181. /* update LM flush for HW without INTF TE */
  3182. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3183. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3184. phys_enc->hw_ctl,
  3185. hw_lm->idx, 1);
  3186. lm_valid = true;
  3187. }
  3188. if (!lm_valid) {
  3189. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3190. "lm not found to flush\n");
  3191. return -EFAULT;
  3192. }
  3193. }
  3194. return 0;
  3195. }
  3196. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3197. struct sde_encoder_virt *sde_enc)
  3198. {
  3199. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3200. struct sde_hw_mdp *mdptop = NULL;
  3201. sde_enc->dynamic_hdr_updated = false;
  3202. if (sde_enc->cur_master) {
  3203. mdptop = sde_enc->cur_master->hw_mdptop;
  3204. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3205. sde_enc->cur_master->connector);
  3206. }
  3207. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3208. return;
  3209. if (mdptop->ops.set_hdr_plus_metadata) {
  3210. sde_enc->dynamic_hdr_updated = true;
  3211. mdptop->ops.set_hdr_plus_metadata(
  3212. mdptop, dhdr_meta->dynamic_hdr_payload,
  3213. dhdr_meta->dynamic_hdr_payload_size,
  3214. sde_enc->cur_master->intf_idx == INTF_0 ?
  3215. 0 : 1);
  3216. }
  3217. }
  3218. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3219. {
  3220. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3221. struct sde_encoder_phys *phys;
  3222. int i;
  3223. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3224. phys = sde_enc->phys_encs[i];
  3225. if (phys && phys->ops.hw_reset)
  3226. phys->ops.hw_reset(phys);
  3227. }
  3228. }
  3229. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3230. struct sde_encoder_kickoff_params *params)
  3231. {
  3232. struct sde_encoder_virt *sde_enc;
  3233. struct sde_encoder_phys *phys;
  3234. struct sde_kms *sde_kms = NULL;
  3235. struct sde_crtc *sde_crtc;
  3236. bool needs_hw_reset = false, is_cmd_mode;
  3237. int i, rc, ret = 0;
  3238. struct msm_display_info *disp_info;
  3239. if (!drm_enc || !params || !drm_enc->dev ||
  3240. !drm_enc->dev->dev_private) {
  3241. SDE_ERROR("invalid args\n");
  3242. return -EINVAL;
  3243. }
  3244. sde_enc = to_sde_encoder_virt(drm_enc);
  3245. sde_kms = sde_encoder_get_kms(drm_enc);
  3246. if (!sde_kms)
  3247. return -EINVAL;
  3248. disp_info = &sde_enc->disp_info;
  3249. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3250. SDE_DEBUG_ENC(sde_enc, "\n");
  3251. SDE_EVT32(DRMID(drm_enc));
  3252. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc,
  3253. MSM_DISPLAY_CMD_MODE);
  3254. if (sde_enc->cur_master && sde_enc->cur_master->connector
  3255. && is_cmd_mode)
  3256. sde_enc->frame_trigger_mode = sde_connector_get_property(
  3257. sde_enc->cur_master->connector->state,
  3258. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3259. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3260. /* prepare for next kickoff, may include waiting on previous kickoff */
  3261. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3262. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3263. phys = sde_enc->phys_encs[i];
  3264. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3265. params->recovery_events_enabled =
  3266. sde_enc->recovery_events_enabled;
  3267. if (phys) {
  3268. if (phys->ops.prepare_for_kickoff) {
  3269. rc = phys->ops.prepare_for_kickoff(
  3270. phys, params);
  3271. if (rc)
  3272. ret = rc;
  3273. }
  3274. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3275. needs_hw_reset = true;
  3276. _sde_encoder_setup_dither(phys);
  3277. if (sde_enc->cur_master &&
  3278. sde_connector_is_qsync_updated(
  3279. sde_enc->cur_master->connector)) {
  3280. _helper_flush_qsync(phys);
  3281. }
  3282. }
  3283. }
  3284. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3285. if (rc) {
  3286. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3287. ret = rc;
  3288. goto end;
  3289. }
  3290. /* if any phys needs reset, reset all phys, in-order */
  3291. if (needs_hw_reset)
  3292. sde_encoder_needs_hw_reset(drm_enc);
  3293. _sde_encoder_update_master(drm_enc, params);
  3294. _sde_encoder_update_roi(drm_enc);
  3295. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3296. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3297. if (rc) {
  3298. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3299. sde_enc->cur_master->connector->base.id,
  3300. rc);
  3301. ret = rc;
  3302. }
  3303. }
  3304. if (sde_enc->cur_master &&
  3305. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3306. !sde_enc->cur_master->cont_splash_enabled)) {
  3307. rc = sde_encoder_dce_setup(sde_enc, params);
  3308. if (rc) {
  3309. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3310. ret = rc;
  3311. }
  3312. }
  3313. sde_encoder_dce_flush(sde_enc);
  3314. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3315. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3316. sde_enc->cur_master, sde_kms->qdss_enabled);
  3317. end:
  3318. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3319. return ret;
  3320. }
  3321. /**
  3322. * _sde_encoder_reset_ctl_hw - reset h/w configuration for all ctl's associated
  3323. * with the specified encoder, and unstage all pipes from it
  3324. * @encoder: encoder pointer
  3325. * Returns: 0 on success
  3326. */
  3327. static int _sde_encoder_reset_ctl_hw(struct drm_encoder *drm_enc)
  3328. {
  3329. struct sde_encoder_virt *sde_enc;
  3330. struct sde_encoder_phys *phys;
  3331. unsigned int i;
  3332. int rc = 0;
  3333. if (!drm_enc) {
  3334. SDE_ERROR("invalid encoder\n");
  3335. return -EINVAL;
  3336. }
  3337. sde_enc = to_sde_encoder_virt(drm_enc);
  3338. SDE_ATRACE_BEGIN("encoder_release_lm");
  3339. SDE_DEBUG_ENC(sde_enc, "\n");
  3340. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3341. phys = sde_enc->phys_encs[i];
  3342. if (!phys)
  3343. continue;
  3344. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0);
  3345. rc = sde_encoder_helper_reset_mixers(phys, NULL);
  3346. if (rc)
  3347. SDE_EVT32(DRMID(drm_enc), rc, SDE_EVTLOG_ERROR);
  3348. }
  3349. SDE_ATRACE_END("encoder_release_lm");
  3350. return rc;
  3351. }
  3352. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool is_error)
  3353. {
  3354. struct sde_encoder_virt *sde_enc;
  3355. struct sde_encoder_phys *phys;
  3356. unsigned int i;
  3357. if (!drm_enc) {
  3358. SDE_ERROR("invalid encoder\n");
  3359. return;
  3360. }
  3361. SDE_ATRACE_BEGIN("encoder_kickoff");
  3362. sde_enc = to_sde_encoder_virt(drm_enc);
  3363. SDE_DEBUG_ENC(sde_enc, "\n");
  3364. /* create a 'no pipes' commit to release buffers on errors */
  3365. if (is_error)
  3366. _sde_encoder_reset_ctl_hw(drm_enc);
  3367. /* All phys encs are ready to go, trigger the kickoff */
  3368. _sde_encoder_kickoff_phys(sde_enc);
  3369. /* allow phys encs to handle any post-kickoff business */
  3370. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3371. phys = sde_enc->phys_encs[i];
  3372. if (phys && phys->ops.handle_post_kickoff)
  3373. phys->ops.handle_post_kickoff(phys);
  3374. }
  3375. SDE_ATRACE_END("encoder_kickoff");
  3376. }
  3377. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3378. struct sde_hw_pp_vsync_info *info)
  3379. {
  3380. struct sde_encoder_virt *sde_enc;
  3381. struct sde_encoder_phys *phys;
  3382. int i, ret;
  3383. if (!drm_enc || !info)
  3384. return;
  3385. sde_enc = to_sde_encoder_virt(drm_enc);
  3386. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3387. phys = sde_enc->phys_encs[i];
  3388. if (phys && phys->hw_intf && phys->hw_pp
  3389. && phys->hw_intf->ops.get_vsync_info) {
  3390. ret = phys->hw_intf->ops.get_vsync_info(
  3391. phys->hw_intf, &info[i]);
  3392. if (!ret) {
  3393. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3394. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3395. }
  3396. }
  3397. }
  3398. }
  3399. void sde_encoder_helper_get_transfer_time(struct drm_encoder *drm_enc,
  3400. u32 *transfer_time_us)
  3401. {
  3402. struct sde_encoder_virt *sde_enc;
  3403. struct msm_mode_info *info;
  3404. if (!drm_enc || !transfer_time_us) {
  3405. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3406. !transfer_time_us);
  3407. return;
  3408. }
  3409. sde_enc = to_sde_encoder_virt(drm_enc);
  3410. info = &sde_enc->mode_info;
  3411. *transfer_time_us = info->mdp_transfer_time_us;
  3412. }
  3413. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3414. struct drm_framebuffer *fb)
  3415. {
  3416. struct drm_encoder *drm_enc;
  3417. struct sde_hw_mixer_cfg mixer;
  3418. struct sde_rm_hw_iter lm_iter;
  3419. bool lm_valid = false;
  3420. if (!phys_enc || !phys_enc->parent) {
  3421. SDE_ERROR("invalid encoder\n");
  3422. return -EINVAL;
  3423. }
  3424. drm_enc = phys_enc->parent;
  3425. memset(&mixer, 0, sizeof(mixer));
  3426. /* reset associated CTL/LMs */
  3427. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3428. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3429. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3430. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3431. struct sde_hw_mixer *hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  3432. if (!hw_lm)
  3433. continue;
  3434. /* need to flush LM to remove it */
  3435. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3436. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3437. phys_enc->hw_ctl,
  3438. hw_lm->idx, 1);
  3439. if (fb) {
  3440. /* assume a single LM if targeting a frame buffer */
  3441. if (lm_valid)
  3442. continue;
  3443. mixer.out_height = fb->height;
  3444. mixer.out_width = fb->width;
  3445. if (hw_lm->ops.setup_mixer_out)
  3446. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3447. }
  3448. lm_valid = true;
  3449. /* only enable border color on LM */
  3450. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3451. phys_enc->hw_ctl->ops.setup_blendstage(
  3452. phys_enc->hw_ctl, hw_lm->idx, NULL);
  3453. }
  3454. if (!lm_valid) {
  3455. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3456. return -EFAULT;
  3457. }
  3458. return 0;
  3459. }
  3460. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3461. {
  3462. struct sde_encoder_virt *sde_enc;
  3463. struct sde_encoder_phys *phys;
  3464. int i, rc = 0, ret = 0;
  3465. struct sde_hw_ctl *ctl;
  3466. if (!drm_enc) {
  3467. SDE_ERROR("invalid encoder\n");
  3468. return -EINVAL;
  3469. }
  3470. sde_enc = to_sde_encoder_virt(drm_enc);
  3471. /* update the qsync parameters for the current frame */
  3472. if (sde_enc->cur_master)
  3473. sde_connector_set_qsync_params(
  3474. sde_enc->cur_master->connector);
  3475. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3476. phys = sde_enc->phys_encs[i];
  3477. if (phys && phys->ops.prepare_commit)
  3478. phys->ops.prepare_commit(phys);
  3479. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3480. ret = -ETIMEDOUT;
  3481. if (phys && phys->hw_ctl) {
  3482. ctl = phys->hw_ctl;
  3483. /*
  3484. * avoid clearing the pending flush during the first
  3485. * frame update after idle power collpase as the
  3486. * restore path would have updated the pending flush
  3487. */
  3488. if (!sde_enc->idle_pc_restore &&
  3489. ctl->ops.clear_pending_flush)
  3490. ctl->ops.clear_pending_flush(ctl);
  3491. }
  3492. }
  3493. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3494. rc = sde_connector_prepare_commit(
  3495. sde_enc->cur_master->connector);
  3496. if (rc)
  3497. SDE_ERROR_ENC(sde_enc,
  3498. "prepare commit failed conn %d rc %d\n",
  3499. sde_enc->cur_master->connector->base.id,
  3500. rc);
  3501. }
  3502. return ret;
  3503. }
  3504. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3505. bool enable, u32 frame_count)
  3506. {
  3507. if (!phys_enc)
  3508. return;
  3509. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3510. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3511. enable, frame_count);
  3512. }
  3513. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3514. bool nonblock, u32 *misr_value)
  3515. {
  3516. if (!phys_enc)
  3517. return -EINVAL;
  3518. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3519. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3520. nonblock, misr_value) : -ENOTSUPP;
  3521. }
  3522. #ifdef CONFIG_DEBUG_FS
  3523. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3524. {
  3525. struct sde_encoder_virt *sde_enc;
  3526. int i;
  3527. if (!s || !s->private)
  3528. return -EINVAL;
  3529. sde_enc = s->private;
  3530. mutex_lock(&sde_enc->enc_lock);
  3531. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3532. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3533. if (!phys)
  3534. continue;
  3535. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3536. phys->intf_idx - INTF_0,
  3537. atomic_read(&phys->vsync_cnt),
  3538. atomic_read(&phys->underrun_cnt));
  3539. switch (phys->intf_mode) {
  3540. case INTF_MODE_VIDEO:
  3541. seq_puts(s, "mode: video\n");
  3542. break;
  3543. case INTF_MODE_CMD:
  3544. seq_puts(s, "mode: command\n");
  3545. break;
  3546. case INTF_MODE_WB_BLOCK:
  3547. seq_puts(s, "mode: wb block\n");
  3548. break;
  3549. case INTF_MODE_WB_LINE:
  3550. seq_puts(s, "mode: wb line\n");
  3551. break;
  3552. default:
  3553. seq_puts(s, "mode: ???\n");
  3554. break;
  3555. }
  3556. }
  3557. mutex_unlock(&sde_enc->enc_lock);
  3558. return 0;
  3559. }
  3560. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  3561. struct file *file)
  3562. {
  3563. return single_open(file, _sde_encoder_status_show, inode->i_private);
  3564. }
  3565. static ssize_t _sde_encoder_misr_setup(struct file *file,
  3566. const char __user *user_buf, size_t count, loff_t *ppos)
  3567. {
  3568. struct sde_encoder_virt *sde_enc;
  3569. int rc;
  3570. char buf[MISR_BUFF_SIZE + 1];
  3571. size_t buff_copy;
  3572. u32 frame_count, enable;
  3573. struct sde_kms *sde_kms = NULL;
  3574. struct drm_encoder *drm_enc;
  3575. if (!file || !file->private_data)
  3576. return -EINVAL;
  3577. sde_enc = file->private_data;
  3578. if (!sde_enc)
  3579. return -EINVAL;
  3580. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3581. if (!sde_kms)
  3582. return -EINVAL;
  3583. drm_enc = &sde_enc->base;
  3584. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3585. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  3586. return -ENOTSUPP;
  3587. }
  3588. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  3589. if (copy_from_user(buf, user_buf, buff_copy))
  3590. return -EINVAL;
  3591. buf[buff_copy] = 0; /* end of string */
  3592. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  3593. return -EINVAL;
  3594. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3595. if (rc < 0)
  3596. return rc;
  3597. sde_enc->misr_enable = enable;
  3598. sde_enc->misr_reconfigure = true;
  3599. sde_enc->misr_frame_count = frame_count;
  3600. sde_encoder_misr_configure(&sde_enc->base, enable, frame_count);
  3601. pm_runtime_put_sync(drm_enc->dev->dev);
  3602. return count;
  3603. }
  3604. static ssize_t _sde_encoder_misr_read(struct file *file,
  3605. char __user *user_buff, size_t count, loff_t *ppos)
  3606. {
  3607. struct sde_encoder_virt *sde_enc;
  3608. struct sde_kms *sde_kms = NULL;
  3609. struct drm_encoder *drm_enc;
  3610. int i = 0, len = 0;
  3611. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  3612. int rc;
  3613. if (*ppos)
  3614. return 0;
  3615. if (!file || !file->private_data)
  3616. return -EINVAL;
  3617. sde_enc = file->private_data;
  3618. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3619. if (!sde_kms)
  3620. return -EINVAL;
  3621. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  3622. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  3623. return -ENOTSUPP;
  3624. }
  3625. drm_enc = &sde_enc->base;
  3626. rc = pm_runtime_get_sync(drm_enc->dev->dev);
  3627. if (rc < 0)
  3628. return rc;
  3629. if (!sde_enc->misr_enable) {
  3630. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3631. "disabled\n");
  3632. goto buff_check;
  3633. }
  3634. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3635. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3636. u32 misr_value = 0;
  3637. if (!phys || !phys->ops.collect_misr) {
  3638. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3639. "invalid\n");
  3640. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  3641. continue;
  3642. }
  3643. rc = phys->ops.collect_misr(phys, false, &misr_value);
  3644. if (rc) {
  3645. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3646. "invalid\n");
  3647. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  3648. rc);
  3649. continue;
  3650. } else {
  3651. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3652. "Intf idx:%d\n",
  3653. phys->intf_idx - INTF_0);
  3654. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  3655. "0x%x\n", misr_value);
  3656. }
  3657. }
  3658. buff_check:
  3659. if (count <= len) {
  3660. len = 0;
  3661. goto end;
  3662. }
  3663. if (copy_to_user(user_buff, buf, len)) {
  3664. len = -EFAULT;
  3665. goto end;
  3666. }
  3667. *ppos += len; /* increase offset */
  3668. end:
  3669. pm_runtime_put_sync(drm_enc->dev->dev);
  3670. return len;
  3671. }
  3672. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3673. {
  3674. struct sde_encoder_virt *sde_enc;
  3675. struct sde_kms *sde_kms;
  3676. int i;
  3677. static const struct file_operations debugfs_status_fops = {
  3678. .open = _sde_encoder_debugfs_status_open,
  3679. .read = seq_read,
  3680. .llseek = seq_lseek,
  3681. .release = single_release,
  3682. };
  3683. static const struct file_operations debugfs_misr_fops = {
  3684. .open = simple_open,
  3685. .read = _sde_encoder_misr_read,
  3686. .write = _sde_encoder_misr_setup,
  3687. };
  3688. char name[SDE_NAME_SIZE];
  3689. if (!drm_enc) {
  3690. SDE_ERROR("invalid encoder\n");
  3691. return -EINVAL;
  3692. }
  3693. sde_enc = to_sde_encoder_virt(drm_enc);
  3694. sde_kms = sde_encoder_get_kms(drm_enc);
  3695. if (!sde_kms) {
  3696. SDE_ERROR("invalid sde_kms\n");
  3697. return -EINVAL;
  3698. }
  3699. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  3700. /* create overall sub-directory for the encoder */
  3701. sde_enc->debugfs_root = debugfs_create_dir(name,
  3702. drm_enc->dev->primary->debugfs_root);
  3703. if (!sde_enc->debugfs_root)
  3704. return -ENOMEM;
  3705. /* don't error check these */
  3706. debugfs_create_file("status", 0400,
  3707. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  3708. debugfs_create_file("misr_data", 0600,
  3709. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  3710. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  3711. &sde_enc->idle_pc_enabled);
  3712. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  3713. &sde_enc->frame_trigger_mode);
  3714. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3715. if (sde_enc->phys_encs[i] &&
  3716. sde_enc->phys_encs[i]->ops.late_register)
  3717. sde_enc->phys_encs[i]->ops.late_register(
  3718. sde_enc->phys_encs[i],
  3719. sde_enc->debugfs_root);
  3720. return 0;
  3721. }
  3722. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3723. {
  3724. struct sde_encoder_virt *sde_enc;
  3725. if (!drm_enc)
  3726. return;
  3727. sde_enc = to_sde_encoder_virt(drm_enc);
  3728. debugfs_remove_recursive(sde_enc->debugfs_root);
  3729. }
  3730. #else
  3731. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  3732. {
  3733. return 0;
  3734. }
  3735. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  3736. {
  3737. }
  3738. #endif
  3739. static int sde_encoder_late_register(struct drm_encoder *encoder)
  3740. {
  3741. return _sde_encoder_init_debugfs(encoder);
  3742. }
  3743. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  3744. {
  3745. _sde_encoder_destroy_debugfs(encoder);
  3746. }
  3747. static int sde_encoder_virt_add_phys_encs(
  3748. struct msm_display_info *disp_info,
  3749. struct sde_encoder_virt *sde_enc,
  3750. struct sde_enc_phys_init_params *params)
  3751. {
  3752. struct sde_encoder_phys *enc = NULL;
  3753. u32 display_caps = disp_info->capabilities;
  3754. SDE_DEBUG_ENC(sde_enc, "\n");
  3755. /*
  3756. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  3757. * in this function, check up-front.
  3758. */
  3759. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  3760. ARRAY_SIZE(sde_enc->phys_encs)) {
  3761. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3762. sde_enc->num_phys_encs);
  3763. return -EINVAL;
  3764. }
  3765. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  3766. enc = sde_encoder_phys_vid_init(params);
  3767. if (IS_ERR_OR_NULL(enc)) {
  3768. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  3769. PTR_ERR(enc));
  3770. return !enc ? -EINVAL : PTR_ERR(enc);
  3771. }
  3772. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  3773. }
  3774. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  3775. enc = sde_encoder_phys_cmd_init(params);
  3776. if (IS_ERR_OR_NULL(enc)) {
  3777. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  3778. PTR_ERR(enc));
  3779. return !enc ? -EINVAL : PTR_ERR(enc);
  3780. }
  3781. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  3782. }
  3783. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  3784. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3785. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  3786. else
  3787. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3788. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  3789. ++sde_enc->num_phys_encs;
  3790. return 0;
  3791. }
  3792. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  3793. struct sde_enc_phys_init_params *params)
  3794. {
  3795. struct sde_encoder_phys *enc = NULL;
  3796. if (!sde_enc) {
  3797. SDE_ERROR("invalid encoder\n");
  3798. return -EINVAL;
  3799. }
  3800. SDE_DEBUG_ENC(sde_enc, "\n");
  3801. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  3802. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  3803. sde_enc->num_phys_encs);
  3804. return -EINVAL;
  3805. }
  3806. enc = sde_encoder_phys_wb_init(params);
  3807. if (IS_ERR_OR_NULL(enc)) {
  3808. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  3809. PTR_ERR(enc));
  3810. return !enc ? -EINVAL : PTR_ERR(enc);
  3811. }
  3812. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  3813. ++sde_enc->num_phys_encs;
  3814. return 0;
  3815. }
  3816. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  3817. struct sde_kms *sde_kms,
  3818. struct msm_display_info *disp_info,
  3819. int *drm_enc_mode)
  3820. {
  3821. int ret = 0;
  3822. int i = 0;
  3823. enum sde_intf_type intf_type;
  3824. struct sde_encoder_virt_ops parent_ops = {
  3825. sde_encoder_vblank_callback,
  3826. sde_encoder_underrun_callback,
  3827. sde_encoder_frame_done_callback,
  3828. sde_encoder_get_qsync_fps_callback,
  3829. };
  3830. struct sde_enc_phys_init_params phys_params;
  3831. if (!sde_enc || !sde_kms) {
  3832. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  3833. !sde_enc, !sde_kms);
  3834. return -EINVAL;
  3835. }
  3836. memset(&phys_params, 0, sizeof(phys_params));
  3837. phys_params.sde_kms = sde_kms;
  3838. phys_params.parent = &sde_enc->base;
  3839. phys_params.parent_ops = parent_ops;
  3840. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  3841. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  3842. SDE_DEBUG("\n");
  3843. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  3844. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  3845. intf_type = INTF_DSI;
  3846. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  3847. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3848. intf_type = INTF_HDMI;
  3849. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  3850. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  3851. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  3852. else
  3853. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  3854. intf_type = INTF_DP;
  3855. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  3856. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  3857. intf_type = INTF_WB;
  3858. } else {
  3859. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  3860. return -EINVAL;
  3861. }
  3862. WARN_ON(disp_info->num_of_h_tiles < 1);
  3863. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  3864. sde_enc->te_source = disp_info->te_source;
  3865. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  3866. if ((disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) ||
  3867. (disp_info->capabilities & MSM_DISPLAY_CAP_VID_MODE))
  3868. sde_enc->idle_pc_enabled = sde_kms->catalog->has_idle_pc;
  3869. mutex_lock(&sde_enc->enc_lock);
  3870. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  3871. /*
  3872. * Left-most tile is at index 0, content is controller id
  3873. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  3874. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  3875. */
  3876. u32 controller_id = disp_info->h_tile_instance[i];
  3877. if (disp_info->num_of_h_tiles > 1) {
  3878. if (i == 0)
  3879. phys_params.split_role = ENC_ROLE_MASTER;
  3880. else
  3881. phys_params.split_role = ENC_ROLE_SLAVE;
  3882. } else {
  3883. phys_params.split_role = ENC_ROLE_SOLO;
  3884. }
  3885. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  3886. i, controller_id, phys_params.split_role);
  3887. if (sde_enc->ops.phys_init) {
  3888. struct sde_encoder_phys *enc;
  3889. enc = sde_enc->ops.phys_init(intf_type,
  3890. controller_id,
  3891. &phys_params);
  3892. if (enc) {
  3893. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  3894. enc;
  3895. ++sde_enc->num_phys_encs;
  3896. } else
  3897. SDE_ERROR_ENC(sde_enc,
  3898. "failed to add phys encs\n");
  3899. continue;
  3900. }
  3901. if (intf_type == INTF_WB) {
  3902. phys_params.intf_idx = INTF_MAX;
  3903. phys_params.wb_idx = sde_encoder_get_wb(
  3904. sde_kms->catalog,
  3905. intf_type, controller_id);
  3906. if (phys_params.wb_idx == WB_MAX) {
  3907. SDE_ERROR_ENC(sde_enc,
  3908. "could not get wb: type %d, id %d\n",
  3909. intf_type, controller_id);
  3910. ret = -EINVAL;
  3911. }
  3912. } else {
  3913. phys_params.wb_idx = WB_MAX;
  3914. phys_params.intf_idx = sde_encoder_get_intf(
  3915. sde_kms->catalog, intf_type,
  3916. controller_id);
  3917. if (phys_params.intf_idx == INTF_MAX) {
  3918. SDE_ERROR_ENC(sde_enc,
  3919. "could not get wb: type %d, id %d\n",
  3920. intf_type, controller_id);
  3921. ret = -EINVAL;
  3922. }
  3923. }
  3924. if (!ret) {
  3925. if (intf_type == INTF_WB)
  3926. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  3927. &phys_params);
  3928. else
  3929. ret = sde_encoder_virt_add_phys_encs(
  3930. disp_info,
  3931. sde_enc,
  3932. &phys_params);
  3933. if (ret)
  3934. SDE_ERROR_ENC(sde_enc,
  3935. "failed to add phys encs\n");
  3936. }
  3937. }
  3938. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3939. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  3940. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  3941. if (vid_phys) {
  3942. atomic_set(&vid_phys->vsync_cnt, 0);
  3943. atomic_set(&vid_phys->underrun_cnt, 0);
  3944. }
  3945. if (cmd_phys) {
  3946. atomic_set(&cmd_phys->vsync_cnt, 0);
  3947. atomic_set(&cmd_phys->underrun_cnt, 0);
  3948. }
  3949. }
  3950. mutex_unlock(&sde_enc->enc_lock);
  3951. return ret;
  3952. }
  3953. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  3954. .mode_set = sde_encoder_virt_mode_set,
  3955. .disable = sde_encoder_virt_disable,
  3956. .enable = sde_encoder_virt_enable,
  3957. .atomic_check = sde_encoder_virt_atomic_check,
  3958. };
  3959. static const struct drm_encoder_funcs sde_encoder_funcs = {
  3960. .destroy = sde_encoder_destroy,
  3961. .late_register = sde_encoder_late_register,
  3962. .early_unregister = sde_encoder_early_unregister,
  3963. };
  3964. struct drm_encoder *sde_encoder_init_with_ops(
  3965. struct drm_device *dev,
  3966. struct msm_display_info *disp_info,
  3967. const struct sde_encoder_ops *ops)
  3968. {
  3969. struct msm_drm_private *priv = dev->dev_private;
  3970. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  3971. struct drm_encoder *drm_enc = NULL;
  3972. struct sde_encoder_virt *sde_enc = NULL;
  3973. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  3974. char name[SDE_NAME_SIZE];
  3975. int ret = 0, i, intf_index = INTF_MAX;
  3976. struct sde_encoder_phys *phys = NULL;
  3977. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  3978. if (!sde_enc) {
  3979. ret = -ENOMEM;
  3980. goto fail;
  3981. }
  3982. if (ops)
  3983. sde_enc->ops = *ops;
  3984. mutex_init(&sde_enc->enc_lock);
  3985. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  3986. &drm_enc_mode);
  3987. if (ret)
  3988. goto fail;
  3989. sde_enc->cur_master = NULL;
  3990. spin_lock_init(&sde_enc->enc_spinlock);
  3991. mutex_init(&sde_enc->vblank_ctl_lock);
  3992. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  3993. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  3994. drm_enc = &sde_enc->base;
  3995. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  3996. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  3997. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3998. phys = sde_enc->phys_encs[i];
  3999. if (!phys)
  4000. continue;
  4001. if (phys->ops.is_master && phys->ops.is_master(phys))
  4002. intf_index = phys->intf_idx - INTF_0;
  4003. }
  4004. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4005. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4006. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4007. SDE_RSC_PRIMARY_DISP_CLIENT :
  4008. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4009. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4010. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4011. PTR_ERR(sde_enc->rsc_client));
  4012. sde_enc->rsc_client = NULL;
  4013. }
  4014. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE) {
  4015. ret = _sde_encoder_input_handler(sde_enc);
  4016. if (ret)
  4017. SDE_ERROR(
  4018. "input handler registration failed, rc = %d\n", ret);
  4019. }
  4020. mutex_init(&sde_enc->rc_lock);
  4021. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4022. sde_encoder_off_work);
  4023. sde_enc->vblank_enabled = false;
  4024. sde_enc->qdss_status = false;
  4025. kthread_init_work(&sde_enc->input_event_work,
  4026. sde_encoder_input_event_work_handler);
  4027. kthread_init_work(&sde_enc->early_wakeup_work,
  4028. sde_encoder_early_wakeup_work_handler);
  4029. kthread_init_work(&sde_enc->esd_trigger_work,
  4030. sde_encoder_esd_trigger_work_handler);
  4031. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4032. SDE_DEBUG_ENC(sde_enc, "created\n");
  4033. return drm_enc;
  4034. fail:
  4035. SDE_ERROR("failed to create encoder\n");
  4036. if (drm_enc)
  4037. sde_encoder_destroy(drm_enc);
  4038. return ERR_PTR(ret);
  4039. }
  4040. struct drm_encoder *sde_encoder_init(
  4041. struct drm_device *dev,
  4042. struct msm_display_info *disp_info)
  4043. {
  4044. return sde_encoder_init_with_ops(dev, disp_info, NULL);
  4045. }
  4046. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4047. enum msm_event_wait event)
  4048. {
  4049. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4050. struct sde_encoder_virt *sde_enc = NULL;
  4051. int i, ret = 0;
  4052. char atrace_buf[32];
  4053. if (!drm_enc) {
  4054. SDE_ERROR("invalid encoder\n");
  4055. return -EINVAL;
  4056. }
  4057. sde_enc = to_sde_encoder_virt(drm_enc);
  4058. SDE_DEBUG_ENC(sde_enc, "\n");
  4059. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4060. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4061. switch (event) {
  4062. case MSM_ENC_COMMIT_DONE:
  4063. fn_wait = phys->ops.wait_for_commit_done;
  4064. break;
  4065. case MSM_ENC_TX_COMPLETE:
  4066. fn_wait = phys->ops.wait_for_tx_complete;
  4067. break;
  4068. case MSM_ENC_VBLANK:
  4069. fn_wait = phys->ops.wait_for_vblank;
  4070. break;
  4071. case MSM_ENC_ACTIVE_REGION:
  4072. fn_wait = phys->ops.wait_for_active;
  4073. break;
  4074. default:
  4075. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4076. event);
  4077. return -EINVAL;
  4078. }
  4079. if (phys && fn_wait) {
  4080. snprintf(atrace_buf, sizeof(atrace_buf),
  4081. "wait_completion_event_%d", event);
  4082. SDE_ATRACE_BEGIN(atrace_buf);
  4083. ret = fn_wait(phys);
  4084. SDE_ATRACE_END(atrace_buf);
  4085. if (ret)
  4086. return ret;
  4087. }
  4088. }
  4089. return ret;
  4090. }
  4091. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4092. u64 *l_bound, u64 *u_bound)
  4093. {
  4094. struct sde_encoder_virt *sde_enc;
  4095. u64 jitter_ns, frametime_ns;
  4096. struct msm_mode_info *info;
  4097. if (!drm_enc) {
  4098. SDE_ERROR("invalid encoder\n");
  4099. return;
  4100. }
  4101. sde_enc = to_sde_encoder_virt(drm_enc);
  4102. info = &sde_enc->mode_info;
  4103. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4104. jitter_ns = info->jitter_numer * frametime_ns;
  4105. do_div(jitter_ns, info->jitter_denom * 100);
  4106. *l_bound = frametime_ns - jitter_ns;
  4107. *u_bound = frametime_ns + jitter_ns;
  4108. }
  4109. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4110. {
  4111. struct sde_encoder_virt *sde_enc;
  4112. if (!drm_enc) {
  4113. SDE_ERROR("invalid encoder\n");
  4114. return 0;
  4115. }
  4116. sde_enc = to_sde_encoder_virt(drm_enc);
  4117. return sde_enc->mode_info.frame_rate;
  4118. }
  4119. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4120. {
  4121. struct sde_encoder_virt *sde_enc = NULL;
  4122. int i;
  4123. if (!encoder) {
  4124. SDE_ERROR("invalid encoder\n");
  4125. return INTF_MODE_NONE;
  4126. }
  4127. sde_enc = to_sde_encoder_virt(encoder);
  4128. if (sde_enc->cur_master)
  4129. return sde_enc->cur_master->intf_mode;
  4130. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4131. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4132. if (phys)
  4133. return phys->intf_mode;
  4134. }
  4135. return INTF_MODE_NONE;
  4136. }
  4137. static void _sde_encoder_cache_hw_res_cont_splash(
  4138. struct drm_encoder *encoder,
  4139. struct sde_kms *sde_kms)
  4140. {
  4141. int i, idx;
  4142. struct sde_encoder_virt *sde_enc;
  4143. struct sde_encoder_phys *phys_enc;
  4144. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4145. sde_enc = to_sde_encoder_virt(encoder);
  4146. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4147. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4148. sde_enc->hw_pp[i] = NULL;
  4149. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4150. break;
  4151. sde_enc->hw_pp[i] = (struct sde_hw_pingpong *) pp_iter.hw;
  4152. }
  4153. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4154. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4155. sde_enc->hw_dsc[i] = NULL;
  4156. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4157. break;
  4158. sde_enc->hw_dsc[i] = (struct sde_hw_dsc *) dsc_iter.hw;
  4159. }
  4160. /*
  4161. * If we have multiple phys encoders with one controller, make
  4162. * sure to populate the controller pointer in both phys encoders.
  4163. */
  4164. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4165. phys_enc = sde_enc->phys_encs[idx];
  4166. phys_enc->hw_ctl = NULL;
  4167. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4168. SDE_HW_BLK_CTL);
  4169. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4170. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4171. phys_enc->hw_ctl =
  4172. (struct sde_hw_ctl *) ctl_iter.hw;
  4173. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4174. phys_enc->intf_idx, phys_enc->hw_ctl);
  4175. }
  4176. }
  4177. }
  4178. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4179. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4180. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4181. phys->hw_intf = NULL;
  4182. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4183. break;
  4184. phys->hw_intf = (struct sde_hw_intf *) intf_iter.hw;
  4185. }
  4186. }
  4187. /**
  4188. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4189. * device bootup when cont_splash is enabled
  4190. * @drm_enc: Pointer to drm encoder structure
  4191. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4192. * @enable: boolean indicates enable or displae state of splash
  4193. * @Return: true if successful in updating the encoder structure
  4194. */
  4195. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4196. struct sde_splash_display *splash_display, bool enable)
  4197. {
  4198. struct sde_encoder_virt *sde_enc;
  4199. struct msm_drm_private *priv;
  4200. struct sde_kms *sde_kms;
  4201. struct drm_connector *conn = NULL;
  4202. struct sde_connector *sde_conn = NULL;
  4203. struct sde_connector_state *sde_conn_state = NULL;
  4204. struct drm_display_mode *drm_mode = NULL;
  4205. struct sde_encoder_phys *phys_enc;
  4206. int ret = 0, i;
  4207. if (!encoder) {
  4208. SDE_ERROR("invalid drm enc\n");
  4209. return -EINVAL;
  4210. }
  4211. sde_enc = to_sde_encoder_virt(encoder);
  4212. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4213. if (!sde_kms) {
  4214. SDE_ERROR("invalid sde_kms\n");
  4215. return -EINVAL;
  4216. }
  4217. priv = encoder->dev->dev_private;
  4218. if (!priv->num_connectors) {
  4219. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4220. return -EINVAL;
  4221. }
  4222. SDE_DEBUG_ENC(sde_enc,
  4223. "num of connectors: %d\n", priv->num_connectors);
  4224. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4225. if (!enable) {
  4226. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4227. phys_enc = sde_enc->phys_encs[i];
  4228. if (phys_enc)
  4229. phys_enc->cont_splash_enabled = false;
  4230. }
  4231. return ret;
  4232. }
  4233. if (!splash_display) {
  4234. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4235. return -EINVAL;
  4236. }
  4237. for (i = 0; i < priv->num_connectors; i++) {
  4238. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4239. priv->connectors[i]->base.id);
  4240. sde_conn = to_sde_connector(priv->connectors[i]);
  4241. if (!sde_conn->encoder) {
  4242. SDE_DEBUG_ENC(sde_enc,
  4243. "encoder not attached to connector\n");
  4244. continue;
  4245. }
  4246. if (sde_conn->encoder->base.id
  4247. == encoder->base.id) {
  4248. conn = (priv->connectors[i]);
  4249. break;
  4250. }
  4251. }
  4252. if (!conn || !conn->state) {
  4253. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4254. return -EINVAL;
  4255. }
  4256. sde_conn_state = to_sde_connector_state(conn->state);
  4257. if (!sde_conn->ops.get_mode_info) {
  4258. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4259. return -EINVAL;
  4260. }
  4261. ret = sde_connector_get_mode_info(&sde_conn->base,
  4262. &encoder->crtc->state->adjusted_mode,
  4263. &sde_conn_state->mode_info);
  4264. if (ret) {
  4265. SDE_ERROR_ENC(sde_enc,
  4266. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4267. return ret;
  4268. }
  4269. if (sde_conn->encoder) {
  4270. conn->state->best_encoder = sde_conn->encoder;
  4271. SDE_DEBUG_ENC(sde_enc,
  4272. "configured cstate->best_encoder to ID = %d\n",
  4273. conn->state->best_encoder->base.id);
  4274. } else {
  4275. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4276. conn->base.id);
  4277. }
  4278. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4279. conn->state, false);
  4280. if (ret) {
  4281. SDE_ERROR_ENC(sde_enc,
  4282. "failed to reserve hw resources, %d\n", ret);
  4283. return ret;
  4284. }
  4285. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4286. sde_connector_get_topology_name(conn));
  4287. drm_mode = &encoder->crtc->state->adjusted_mode;
  4288. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4289. drm_mode->hdisplay, drm_mode->vdisplay);
  4290. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4291. if (encoder->bridge) {
  4292. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4293. /*
  4294. * For cont-splash use case, we update the mode
  4295. * configurations manually. This will skip the
  4296. * usually mode set call when actual frame is
  4297. * pushed from framework. The bridge needs to
  4298. * be updated with the current drm mode by
  4299. * calling the bridge mode set ops.
  4300. */
  4301. if (encoder->bridge->funcs) {
  4302. SDE_DEBUG_ENC(sde_enc, "calling mode_set\n");
  4303. encoder->bridge->funcs->mode_set(encoder->bridge,
  4304. drm_mode, drm_mode);
  4305. }
  4306. } else {
  4307. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4308. }
  4309. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4310. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4311. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4312. if (!phys) {
  4313. SDE_ERROR_ENC(sde_enc,
  4314. "phys encoders not initialized\n");
  4315. return -EINVAL;
  4316. }
  4317. /* update connector for master and slave phys encoders */
  4318. phys->connector = conn;
  4319. phys->cont_splash_enabled = true;
  4320. phys->hw_pp = sde_enc->hw_pp[i];
  4321. if (phys->ops.cont_splash_mode_set)
  4322. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4323. if (phys->ops.is_master && phys->ops.is_master(phys))
  4324. sde_enc->cur_master = phys;
  4325. }
  4326. return ret;
  4327. }
  4328. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4329. bool skip_pre_kickoff)
  4330. {
  4331. struct msm_drm_thread *event_thread = NULL;
  4332. struct msm_drm_private *priv = NULL;
  4333. struct sde_encoder_virt *sde_enc = NULL;
  4334. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4335. SDE_ERROR("invalid parameters\n");
  4336. return -EINVAL;
  4337. }
  4338. priv = enc->dev->dev_private;
  4339. sde_enc = to_sde_encoder_virt(enc);
  4340. if (!sde_enc->crtc || (sde_enc->crtc->index
  4341. >= ARRAY_SIZE(priv->event_thread))) {
  4342. SDE_DEBUG_ENC(sde_enc,
  4343. "invalid cached CRTC: %d or crtc index: %d\n",
  4344. sde_enc->crtc == NULL,
  4345. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4346. return -EINVAL;
  4347. }
  4348. SDE_EVT32_VERBOSE(DRMID(enc));
  4349. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4350. if (!skip_pre_kickoff) {
  4351. kthread_queue_work(&event_thread->worker,
  4352. &sde_enc->esd_trigger_work);
  4353. kthread_flush_work(&sde_enc->esd_trigger_work);
  4354. }
  4355. /*
  4356. * panel may stop generating te signal (vsync) during esd failure. rsc
  4357. * hardware may hang without vsync. Avoid rsc hang by generating the
  4358. * vsync from watchdog timer instead of panel.
  4359. */
  4360. sde_encoder_helper_switch_vsync(enc, true);
  4361. if (!skip_pre_kickoff)
  4362. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4363. return 0;
  4364. }
  4365. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4366. {
  4367. struct sde_encoder_virt *sde_enc;
  4368. if (!encoder) {
  4369. SDE_ERROR("invalid drm enc\n");
  4370. return false;
  4371. }
  4372. sde_enc = to_sde_encoder_virt(encoder);
  4373. return sde_enc->recovery_events_enabled;
  4374. }
  4375. void sde_encoder_recovery_events_handler(struct drm_encoder *encoder,
  4376. bool enabled)
  4377. {
  4378. struct sde_encoder_virt *sde_enc;
  4379. if (!encoder) {
  4380. SDE_ERROR("invalid drm enc\n");
  4381. return;
  4382. }
  4383. sde_enc = to_sde_encoder_virt(encoder);
  4384. sde_enc->recovery_events_enabled = enabled;
  4385. }