pci.c 207 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2024 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/completion.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/memblock.h>
  10. #include <linux/module.h>
  11. #include <linux/msi.h>
  12. #include <linux/of.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/suspend.h>
  16. #include <linux/version.h>
  17. #include <linux/sched.h>
  18. #include "main.h"
  19. #include "bus.h"
  20. #include "debug.h"
  21. #include "pci.h"
  22. #include "pci_platform.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PCI_BAR_NUM 0
  29. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  30. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  31. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  32. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  33. #define MHI_NODE_NAME "qcom,mhi"
  34. #define MHI_MSI_NAME "MHI"
  35. #define QCA6390_PATH_PREFIX "qca6390/"
  36. #define QCA6490_PATH_PREFIX "qca6490/"
  37. #define QCN7605_PATH_PREFIX "qcn7605/"
  38. #define KIWI_PATH_PREFIX "kiwi/"
  39. #define MANGO_PATH_PREFIX "mango/"
  40. #define PEACH_PATH_PREFIX "peach/"
  41. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  42. #define DEFAULT_AUX_FILE_NAME "aux_ucode.elf"
  43. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  44. #define TME_PATCH_FILE_NAME_1_0 "tmel_peach_10.elf"
  45. #define TME_PATCH_FILE_NAME_2_0 "tmel_peach_20.elf"
  46. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  47. #define DEFAULT_FW_FILE_NAME "amss.bin"
  48. #define FW_V2_FILE_NAME "amss20.bin"
  49. #define FW_V2_FTM_FILE_NAME "amss20_ftm.bin"
  50. #define DEVICE_MAJOR_VERSION_MASK 0xF
  51. #define WAKE_MSI_NAME "WAKE"
  52. #define DEV_RDDM_TIMEOUT 5000
  53. #define WAKE_EVENT_TIMEOUT 5000
  54. #ifdef CONFIG_CNSS_EMULATION
  55. #define EMULATION_HW 1
  56. #else
  57. #define EMULATION_HW 0
  58. #endif
  59. #define RAMDUMP_SIZE_DEFAULT 0x420000
  60. #define CNSS_256KB_SIZE 0x40000
  61. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  62. static bool cnss_driver_registered;
  63. static DEFINE_SPINLOCK(pci_link_down_lock);
  64. static DEFINE_SPINLOCK(pci_reg_window_lock);
  65. static DEFINE_SPINLOCK(time_sync_lock);
  66. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  67. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  68. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  69. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  70. #define RDDM_LINK_RECOVERY_RETRY 20
  71. #define RDDM_LINK_RECOVERY_RETRY_DELAY_MS 20
  72. #define FORCE_WAKE_DELAY_MIN_US 4000
  73. #define FORCE_WAKE_DELAY_MAX_US 6000
  74. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  75. #define REG_RETRY_MAX_TIMES 3
  76. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  77. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  78. #define BOOT_DEBUG_TIMEOUT_MS 7000
  79. #define HANG_DATA_LENGTH 384
  80. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  81. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  82. #define GNO_HANG_DATA_OFFSET (0x7d000 - HANG_DATA_LENGTH)
  83. #define AFC_SLOT_SIZE 0x1000
  84. #define AFC_MAX_SLOT 2
  85. #define AFC_MEM_SIZE (AFC_SLOT_SIZE * AFC_MAX_SLOT)
  86. #define AFC_AUTH_STATUS_OFFSET 1
  87. #define AFC_AUTH_SUCCESS 1
  88. #define AFC_AUTH_ERROR 0
  89. static const struct mhi_channel_config cnss_mhi_channels[] = {
  90. {
  91. .num = 0,
  92. .name = "LOOPBACK",
  93. .num_elements = 32,
  94. .event_ring = 1,
  95. .dir = DMA_TO_DEVICE,
  96. .ee_mask = 0x4,
  97. .pollcfg = 0,
  98. .doorbell = MHI_DB_BRST_DISABLE,
  99. .lpm_notify = false,
  100. .offload_channel = false,
  101. .doorbell_mode_switch = false,
  102. .auto_queue = false,
  103. },
  104. {
  105. .num = 1,
  106. .name = "LOOPBACK",
  107. .num_elements = 32,
  108. .event_ring = 1,
  109. .dir = DMA_FROM_DEVICE,
  110. .ee_mask = 0x4,
  111. .pollcfg = 0,
  112. .doorbell = MHI_DB_BRST_DISABLE,
  113. .lpm_notify = false,
  114. .offload_channel = false,
  115. .doorbell_mode_switch = false,
  116. .auto_queue = false,
  117. },
  118. {
  119. .num = 4,
  120. .name = "DIAG",
  121. .num_elements = 64,
  122. .event_ring = 1,
  123. .dir = DMA_TO_DEVICE,
  124. .ee_mask = 0x4,
  125. .pollcfg = 0,
  126. .doorbell = MHI_DB_BRST_DISABLE,
  127. .lpm_notify = false,
  128. .offload_channel = false,
  129. .doorbell_mode_switch = false,
  130. .auto_queue = false,
  131. },
  132. {
  133. .num = 5,
  134. .name = "DIAG",
  135. .num_elements = 64,
  136. .event_ring = 1,
  137. .dir = DMA_FROM_DEVICE,
  138. .ee_mask = 0x4,
  139. .pollcfg = 0,
  140. .doorbell = MHI_DB_BRST_DISABLE,
  141. .lpm_notify = false,
  142. .offload_channel = false,
  143. .doorbell_mode_switch = false,
  144. .auto_queue = false,
  145. },
  146. {
  147. .num = 20,
  148. .name = "IPCR",
  149. .num_elements = 64,
  150. .event_ring = 1,
  151. .dir = DMA_TO_DEVICE,
  152. .ee_mask = 0x4,
  153. .pollcfg = 0,
  154. .doorbell = MHI_DB_BRST_DISABLE,
  155. .lpm_notify = false,
  156. .offload_channel = false,
  157. .doorbell_mode_switch = false,
  158. .auto_queue = false,
  159. },
  160. {
  161. .num = 21,
  162. .name = "IPCR",
  163. .num_elements = 64,
  164. .event_ring = 1,
  165. .dir = DMA_FROM_DEVICE,
  166. .ee_mask = 0x4,
  167. .pollcfg = 0,
  168. .doorbell = MHI_DB_BRST_DISABLE,
  169. .lpm_notify = false,
  170. .offload_channel = false,
  171. .doorbell_mode_switch = false,
  172. .auto_queue = true,
  173. },
  174. /* All MHI satellite config to be at the end of data struct */
  175. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  176. {
  177. .num = 50,
  178. .name = "ADSP_0",
  179. .num_elements = 64,
  180. .event_ring = 3,
  181. .dir = DMA_BIDIRECTIONAL,
  182. .ee_mask = 0x4,
  183. .pollcfg = 0,
  184. .doorbell = MHI_DB_BRST_DISABLE,
  185. .lpm_notify = false,
  186. .offload_channel = true,
  187. .doorbell_mode_switch = false,
  188. .auto_queue = false,
  189. },
  190. {
  191. .num = 51,
  192. .name = "ADSP_1",
  193. .num_elements = 64,
  194. .event_ring = 3,
  195. .dir = DMA_BIDIRECTIONAL,
  196. .ee_mask = 0x4,
  197. .pollcfg = 0,
  198. .doorbell = MHI_DB_BRST_DISABLE,
  199. .lpm_notify = false,
  200. .offload_channel = true,
  201. .doorbell_mode_switch = false,
  202. .auto_queue = false,
  203. },
  204. {
  205. .num = 70,
  206. .name = "ADSP_2",
  207. .num_elements = 64,
  208. .event_ring = 3,
  209. .dir = DMA_BIDIRECTIONAL,
  210. .ee_mask = 0x4,
  211. .pollcfg = 0,
  212. .doorbell = MHI_DB_BRST_DISABLE,
  213. .lpm_notify = false,
  214. .offload_channel = true,
  215. .doorbell_mode_switch = false,
  216. .auto_queue = false,
  217. },
  218. {
  219. .num = 71,
  220. .name = "ADSP_3",
  221. .num_elements = 64,
  222. .event_ring = 3,
  223. .dir = DMA_BIDIRECTIONAL,
  224. .ee_mask = 0x4,
  225. .pollcfg = 0,
  226. .doorbell = MHI_DB_BRST_DISABLE,
  227. .lpm_notify = false,
  228. .offload_channel = true,
  229. .doorbell_mode_switch = false,
  230. .auto_queue = false,
  231. },
  232. #endif
  233. };
  234. static const struct mhi_channel_config cnss_mhi_channels_no_diag[] = {
  235. {
  236. .num = 0,
  237. .name = "LOOPBACK",
  238. .num_elements = 32,
  239. .event_ring = 1,
  240. .dir = DMA_TO_DEVICE,
  241. .ee_mask = 0x4,
  242. .pollcfg = 0,
  243. .doorbell = MHI_DB_BRST_DISABLE,
  244. .lpm_notify = false,
  245. .offload_channel = false,
  246. .doorbell_mode_switch = false,
  247. .auto_queue = false,
  248. },
  249. {
  250. .num = 1,
  251. .name = "LOOPBACK",
  252. .num_elements = 32,
  253. .event_ring = 1,
  254. .dir = DMA_FROM_DEVICE,
  255. .ee_mask = 0x4,
  256. .pollcfg = 0,
  257. .doorbell = MHI_DB_BRST_DISABLE,
  258. .lpm_notify = false,
  259. .offload_channel = false,
  260. .doorbell_mode_switch = false,
  261. .auto_queue = false,
  262. },
  263. {
  264. .num = 20,
  265. .name = "IPCR",
  266. .num_elements = 64,
  267. .event_ring = 1,
  268. .dir = DMA_TO_DEVICE,
  269. .ee_mask = 0x4,
  270. .pollcfg = 0,
  271. .doorbell = MHI_DB_BRST_DISABLE,
  272. .lpm_notify = false,
  273. .offload_channel = false,
  274. .doorbell_mode_switch = false,
  275. .auto_queue = false,
  276. },
  277. {
  278. .num = 21,
  279. .name = "IPCR",
  280. .num_elements = 64,
  281. .event_ring = 1,
  282. .dir = DMA_FROM_DEVICE,
  283. .ee_mask = 0x4,
  284. .pollcfg = 0,
  285. .doorbell = MHI_DB_BRST_DISABLE,
  286. .lpm_notify = false,
  287. .offload_channel = false,
  288. .doorbell_mode_switch = false,
  289. .auto_queue = true,
  290. },
  291. /* All MHI satellite config to be at the end of data struct */
  292. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  293. {
  294. .num = 50,
  295. .name = "ADSP_0",
  296. .num_elements = 64,
  297. .event_ring = 3,
  298. .dir = DMA_BIDIRECTIONAL,
  299. .ee_mask = 0x4,
  300. .pollcfg = 0,
  301. .doorbell = MHI_DB_BRST_DISABLE,
  302. .lpm_notify = false,
  303. .offload_channel = true,
  304. .doorbell_mode_switch = false,
  305. .auto_queue = false,
  306. },
  307. {
  308. .num = 51,
  309. .name = "ADSP_1",
  310. .num_elements = 64,
  311. .event_ring = 3,
  312. .dir = DMA_BIDIRECTIONAL,
  313. .ee_mask = 0x4,
  314. .pollcfg = 0,
  315. .doorbell = MHI_DB_BRST_DISABLE,
  316. .lpm_notify = false,
  317. .offload_channel = true,
  318. .doorbell_mode_switch = false,
  319. .auto_queue = false,
  320. },
  321. {
  322. .num = 70,
  323. .name = "ADSP_2",
  324. .num_elements = 64,
  325. .event_ring = 3,
  326. .dir = DMA_BIDIRECTIONAL,
  327. .ee_mask = 0x4,
  328. .pollcfg = 0,
  329. .doorbell = MHI_DB_BRST_DISABLE,
  330. .lpm_notify = false,
  331. .offload_channel = true,
  332. .doorbell_mode_switch = false,
  333. .auto_queue = false,
  334. },
  335. {
  336. .num = 71,
  337. .name = "ADSP_3",
  338. .num_elements = 64,
  339. .event_ring = 3,
  340. .dir = DMA_BIDIRECTIONAL,
  341. .ee_mask = 0x4,
  342. .pollcfg = 0,
  343. .doorbell = MHI_DB_BRST_DISABLE,
  344. .lpm_notify = false,
  345. .offload_channel = true,
  346. .doorbell_mode_switch = false,
  347. .auto_queue = false,
  348. },
  349. #endif
  350. };
  351. static const struct mhi_channel_config cnss_mhi_channels_genoa[] = {
  352. {
  353. .num = 0,
  354. .name = "LOOPBACK",
  355. .num_elements = 32,
  356. .event_ring = 1,
  357. .dir = DMA_TO_DEVICE,
  358. .ee_mask = 0x4,
  359. .pollcfg = 0,
  360. .doorbell = MHI_DB_BRST_DISABLE,
  361. .lpm_notify = false,
  362. .offload_channel = false,
  363. .doorbell_mode_switch = false,
  364. .auto_queue = false,
  365. },
  366. {
  367. .num = 1,
  368. .name = "LOOPBACK",
  369. .num_elements = 32,
  370. .event_ring = 1,
  371. .dir = DMA_FROM_DEVICE,
  372. .ee_mask = 0x4,
  373. .pollcfg = 0,
  374. .doorbell = MHI_DB_BRST_DISABLE,
  375. .lpm_notify = false,
  376. .offload_channel = false,
  377. .doorbell_mode_switch = false,
  378. .auto_queue = false,
  379. },
  380. {
  381. .num = 4,
  382. .name = "DIAG",
  383. .num_elements = 64,
  384. .event_ring = 1,
  385. .dir = DMA_TO_DEVICE,
  386. .ee_mask = 0x4,
  387. .pollcfg = 0,
  388. .doorbell = MHI_DB_BRST_DISABLE,
  389. .lpm_notify = false,
  390. .offload_channel = false,
  391. .doorbell_mode_switch = false,
  392. .auto_queue = false,
  393. },
  394. {
  395. .num = 5,
  396. .name = "DIAG",
  397. .num_elements = 64,
  398. .event_ring = 1,
  399. .dir = DMA_FROM_DEVICE,
  400. .ee_mask = 0x4,
  401. .pollcfg = 0,
  402. .doorbell = MHI_DB_BRST_DISABLE,
  403. .lpm_notify = false,
  404. .offload_channel = false,
  405. .doorbell_mode_switch = false,
  406. .auto_queue = false,
  407. },
  408. {
  409. .num = 16,
  410. .name = "IPCR",
  411. .num_elements = 64,
  412. .event_ring = 1,
  413. .dir = DMA_TO_DEVICE,
  414. .ee_mask = 0x4,
  415. .pollcfg = 0,
  416. .doorbell = MHI_DB_BRST_DISABLE,
  417. .lpm_notify = false,
  418. .offload_channel = false,
  419. .doorbell_mode_switch = false,
  420. .auto_queue = false,
  421. },
  422. {
  423. .num = 17,
  424. .name = "IPCR",
  425. .num_elements = 64,
  426. .event_ring = 1,
  427. .dir = DMA_FROM_DEVICE,
  428. .ee_mask = 0x4,
  429. .pollcfg = 0,
  430. .doorbell = MHI_DB_BRST_DISABLE,
  431. .lpm_notify = false,
  432. .offload_channel = false,
  433. .doorbell_mode_switch = false,
  434. .auto_queue = true,
  435. },
  436. };
  437. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  438. static struct mhi_event_config cnss_mhi_events[] = {
  439. #else
  440. static const struct mhi_event_config cnss_mhi_events[] = {
  441. #endif
  442. {
  443. .num_elements = 32,
  444. .irq_moderation_ms = 0,
  445. .irq = 1,
  446. .mode = MHI_DB_BRST_DISABLE,
  447. .data_type = MHI_ER_CTRL,
  448. .priority = 0,
  449. .hardware_event = false,
  450. .client_managed = false,
  451. .offload_channel = false,
  452. },
  453. {
  454. .num_elements = 256,
  455. .irq_moderation_ms = 0,
  456. .irq = 2,
  457. .mode = MHI_DB_BRST_DISABLE,
  458. .priority = 1,
  459. .hardware_event = false,
  460. .client_managed = false,
  461. .offload_channel = false,
  462. },
  463. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  464. {
  465. .num_elements = 32,
  466. .irq_moderation_ms = 0,
  467. .irq = 1,
  468. .mode = MHI_DB_BRST_DISABLE,
  469. .data_type = MHI_ER_BW_SCALE,
  470. .priority = 2,
  471. .hardware_event = false,
  472. .client_managed = false,
  473. .offload_channel = false,
  474. },
  475. #endif
  476. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  477. {
  478. .num_elements = 256,
  479. .irq_moderation_ms = 0,
  480. .irq = 2,
  481. .mode = MHI_DB_BRST_DISABLE,
  482. .data_type = MHI_ER_DATA,
  483. .priority = 1,
  484. .hardware_event = false,
  485. .client_managed = true,
  486. .offload_channel = true,
  487. },
  488. #endif
  489. };
  490. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  491. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 4
  492. #define CNSS_MHI_SATELLITE_EVT_COUNT 1
  493. #else
  494. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 0
  495. #define CNSS_MHI_SATELLITE_EVT_COUNT 0
  496. #endif
  497. static const struct mhi_controller_config cnss_mhi_config_no_diag = {
  498. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  499. .max_channels = 72,
  500. #else
  501. .max_channels = 32,
  502. #endif
  503. .timeout_ms = 10000,
  504. .use_bounce_buf = false,
  505. .buf_len = 0x8000,
  506. .num_channels = ARRAY_SIZE(cnss_mhi_channels_no_diag),
  507. .ch_cfg = cnss_mhi_channels_no_diag,
  508. .num_events = ARRAY_SIZE(cnss_mhi_events),
  509. .event_cfg = cnss_mhi_events,
  510. .m2_no_db = true,
  511. };
  512. static const struct mhi_controller_config cnss_mhi_config_default = {
  513. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  514. .max_channels = 72,
  515. #else
  516. .max_channels = 32,
  517. #endif
  518. .timeout_ms = 10000,
  519. .use_bounce_buf = false,
  520. .buf_len = 0x8000,
  521. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  522. .ch_cfg = cnss_mhi_channels,
  523. .num_events = ARRAY_SIZE(cnss_mhi_events),
  524. .event_cfg = cnss_mhi_events,
  525. .m2_no_db = true,
  526. };
  527. static const struct mhi_controller_config cnss_mhi_config_genoa = {
  528. .max_channels = 32,
  529. .timeout_ms = 10000,
  530. .use_bounce_buf = false,
  531. .buf_len = 0x8000,
  532. .num_channels = ARRAY_SIZE(cnss_mhi_channels_genoa),
  533. .ch_cfg = cnss_mhi_channels_genoa,
  534. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  535. CNSS_MHI_SATELLITE_EVT_COUNT,
  536. .event_cfg = cnss_mhi_events,
  537. .m2_no_db = true,
  538. #if (LINUX_VERSION_CODE < KERNEL_VERSION(6, 2, 0))
  539. .bhie_offset = 0x0324,
  540. #endif
  541. };
  542. static const struct mhi_controller_config cnss_mhi_config_no_satellite = {
  543. .max_channels = 32,
  544. .timeout_ms = 10000,
  545. .use_bounce_buf = false,
  546. .buf_len = 0x8000,
  547. .num_channels = ARRAY_SIZE(cnss_mhi_channels) -
  548. CNSS_MHI_SATELLITE_CH_CFG_COUNT,
  549. .ch_cfg = cnss_mhi_channels,
  550. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  551. CNSS_MHI_SATELLITE_EVT_COUNT,
  552. .event_cfg = cnss_mhi_events,
  553. .m2_no_db = true,
  554. };
  555. static struct cnss_pci_reg ce_src[] = {
  556. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  557. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  558. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  559. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  560. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  561. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  562. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  563. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  564. { NULL },
  565. };
  566. static struct cnss_pci_reg ce_dst[] = {
  567. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  568. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  569. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  570. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  571. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  572. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  573. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  574. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  575. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  576. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  577. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  578. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  579. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  580. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  581. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  582. { NULL },
  583. };
  584. static struct cnss_pci_reg ce_cmn[] = {
  585. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  586. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  587. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  588. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  589. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  590. { NULL },
  591. };
  592. static struct cnss_pci_reg qdss_csr[] = {
  593. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  594. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  595. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  596. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  597. { NULL },
  598. };
  599. static struct cnss_pci_reg pci_scratch[] = {
  600. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  601. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  602. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  603. { NULL },
  604. };
  605. static struct cnss_pci_reg pci_bhi_debug[] = {
  606. { "PCIE_BHIE_DEBUG_0", PCIE_PCIE_BHIE_DEBUG_0 },
  607. { "PCIE_BHIE_DEBUG_1", PCIE_PCIE_BHIE_DEBUG_1 },
  608. { "PCIE_BHIE_DEBUG_2", PCIE_PCIE_BHIE_DEBUG_2 },
  609. { "PCIE_BHIE_DEBUG_3", PCIE_PCIE_BHIE_DEBUG_3 },
  610. { "PCIE_BHIE_DEBUG_4", PCIE_PCIE_BHIE_DEBUG_4 },
  611. { "PCIE_BHIE_DEBUG_5", PCIE_PCIE_BHIE_DEBUG_5 },
  612. { "PCIE_BHIE_DEBUG_6", PCIE_PCIE_BHIE_DEBUG_6 },
  613. { "PCIE_BHIE_DEBUG_7", PCIE_PCIE_BHIE_DEBUG_7 },
  614. { "PCIE_BHIE_DEBUG_8", PCIE_PCIE_BHIE_DEBUG_8 },
  615. { "PCIE_BHIE_DEBUG_9", PCIE_PCIE_BHIE_DEBUG_9 },
  616. { "PCIE_BHIE_DEBUG_10", PCIE_PCIE_BHIE_DEBUG_10 },
  617. { NULL },
  618. };
  619. /* First field of the structure is the device bit mask. Use
  620. * enum cnss_pci_reg_mask as reference for the value.
  621. */
  622. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  623. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  624. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  625. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  626. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  627. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  628. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  629. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  630. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  631. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  632. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  633. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  634. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  635. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  636. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  637. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  638. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  639. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  640. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  641. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  642. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  643. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  644. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  645. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  646. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  647. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  648. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  649. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  650. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  651. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  652. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  653. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  654. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  655. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  656. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  657. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  658. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  659. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  660. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  661. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  662. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  663. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  664. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  665. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  666. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  667. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  668. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  669. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  670. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  671. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  672. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  673. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  674. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  675. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  676. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  677. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  678. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  679. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  680. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  681. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  682. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  683. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  684. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  685. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  686. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  687. };
  688. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  689. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  690. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  691. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  692. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  693. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  694. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  695. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  696. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  697. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  698. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  699. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  700. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  701. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  702. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  703. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  704. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  705. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  706. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  707. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  708. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  709. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  710. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  711. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  712. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  713. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  714. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  715. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  716. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  717. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  718. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  719. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  720. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  721. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  722. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  723. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  724. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  725. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  726. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  727. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  728. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  729. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  730. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  731. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  732. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  733. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  734. };
  735. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  736. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  737. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  738. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  739. {3, 0, WLAON_SW_COLD_RESET, 0},
  740. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  741. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  742. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  743. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  744. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  745. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  746. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  747. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  748. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  749. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  750. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  751. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  752. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  753. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  754. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  755. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  756. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  757. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  758. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  759. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  760. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  761. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  762. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  763. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  764. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  765. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  766. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  767. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  768. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  769. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  770. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  771. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  772. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  773. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  774. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  775. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  776. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  777. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  778. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  779. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  780. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  781. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  782. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  783. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  784. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  785. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  786. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  787. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  788. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  789. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  790. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  791. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  792. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  793. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  794. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  795. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  796. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  797. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  798. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  799. {3, 0, WLAON_DLY_CONFIG, 0},
  800. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  801. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  802. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  803. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  804. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  805. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  806. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  807. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  808. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  809. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  810. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  811. {3, 0, WLAON_DEBUG, 0},
  812. {3, 0, WLAON_SOC_PARAMETERS, 0},
  813. {3, 0, WLAON_WLPM_SIGNAL, 0},
  814. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  815. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  816. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  817. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  818. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  819. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  820. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  821. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  822. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  823. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  824. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  825. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  826. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  827. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  828. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  829. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  830. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  831. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  832. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  833. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  834. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  835. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  836. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  837. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  838. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  839. {3, 0, WLAON_WL_AON_SPARE2, 0},
  840. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  841. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  842. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  843. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  844. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  845. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  846. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  847. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  848. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  849. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  850. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  851. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  852. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  853. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  854. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  855. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  856. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  857. {3, 0, WLAON_INTR_STATUS, 0},
  858. {2, 0, WLAON_INTR_ENABLE, 0},
  859. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  860. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  861. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  862. {2, 0, WLAON_DBG_STATUS0, 0},
  863. {2, 0, WLAON_DBG_STATUS1, 0},
  864. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  865. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  866. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  867. };
  868. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  869. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  870. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  871. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  872. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  873. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  874. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  875. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  876. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  877. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  878. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  879. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  880. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  881. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  882. };
  883. static struct cnss_print_optimize print_optimize;
  884. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  885. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  886. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  887. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  888. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv);
  889. static void cnss_pci_suspend_pwroff(struct pci_dev *pci_dev);
  890. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev);
  891. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  892. enum cnss_bus_event_type type,
  893. void *data);
  894. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  895. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  896. {
  897. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  898. }
  899. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  900. {
  901. mhi_dump_sfr(pci_priv->mhi_ctrl);
  902. }
  903. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  904. u32 cookie)
  905. {
  906. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  907. }
  908. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  909. bool notify_clients)
  910. {
  911. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  912. }
  913. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  914. bool notify_clients)
  915. {
  916. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  917. }
  918. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  919. u32 timeout)
  920. {
  921. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  922. }
  923. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  924. int timeout_us, bool in_panic)
  925. {
  926. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  927. timeout_us, in_panic);
  928. }
  929. #ifdef CONFIG_CNSS2_SMMU_DB_SUPPORT
  930. static int cnss_mhi_host_notify_db_disable_trace(struct cnss_pci_data *pci_priv)
  931. {
  932. return mhi_host_notify_db_disable_trace(pci_priv->mhi_ctrl);
  933. }
  934. #endif
  935. static void
  936. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  937. int (*cb)(struct mhi_controller *mhi_ctrl,
  938. struct mhi_link_info *link_info))
  939. {
  940. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  941. }
  942. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  943. {
  944. return mhi_force_reset(pci_priv->mhi_ctrl);
  945. }
  946. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  947. phys_addr_t base)
  948. {
  949. return mhi_controller_set_base(pci_priv->mhi_ctrl, base);
  950. }
  951. #else
  952. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  953. {
  954. }
  955. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  956. {
  957. }
  958. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  959. u32 cookie)
  960. {
  961. return false;
  962. }
  963. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  964. bool notify_clients)
  965. {
  966. return -EOPNOTSUPP;
  967. }
  968. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  969. bool notify_clients)
  970. {
  971. return -EOPNOTSUPP;
  972. }
  973. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  974. u32 timeout)
  975. {
  976. }
  977. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  978. int timeout_us, bool in_panic)
  979. {
  980. return -EOPNOTSUPP;
  981. }
  982. #ifdef CONFIG_CNSS2_SMMU_DB_SUPPORT
  983. static int cnss_mhi_host_notify_db_disable_trace(struct cnss_pci_data *pci_priv)
  984. {
  985. return -EOPNOTSUPP;
  986. }
  987. #endif
  988. static void
  989. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  990. int (*cb)(struct mhi_controller *mhi_ctrl,
  991. struct mhi_link_info *link_info))
  992. {
  993. }
  994. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  995. {
  996. return -EOPNOTSUPP;
  997. }
  998. void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  999. phys_addr_t base)
  1000. {
  1001. }
  1002. #endif /* CONFIG_MHI_BUS_MISC */
  1003. #ifdef CONFIG_CNSS2_SMMU_DB_SUPPORT
  1004. #define CNSS_MHI_WAKE_TIMEOUT 500000
  1005. static void cnss_record_smmu_fault_timestamp(struct cnss_pci_data *pci_priv,
  1006. enum cnss_smmu_fault_time id)
  1007. {
  1008. if (id >= SMMU_CB_MAX)
  1009. return;
  1010. pci_priv->smmu_fault_timestamp[id] = sched_clock();
  1011. }
  1012. static void cnss_pci_smmu_fault_handler_irq(struct iommu_domain *domain,
  1013. void *handler_token)
  1014. {
  1015. struct cnss_pci_data *pci_priv = handler_token;
  1016. int ret = 0;
  1017. cnss_record_smmu_fault_timestamp(pci_priv, SMMU_CB_ENTRY);
  1018. ret = cnss_mhi_device_get_sync_atomic(pci_priv,
  1019. CNSS_MHI_WAKE_TIMEOUT, true);
  1020. if (ret < 0) {
  1021. cnss_pr_err("Failed to bring mhi in M0 state, ret %d\n", ret);
  1022. return;
  1023. }
  1024. cnss_record_smmu_fault_timestamp(pci_priv, SMMU_CB_DOORBELL_RING);
  1025. ret = cnss_mhi_host_notify_db_disable_trace(pci_priv);
  1026. if (ret < 0)
  1027. cnss_pr_err("Fail to notify wlan fw to stop trace collection, ret %d\n", ret);
  1028. cnss_record_smmu_fault_timestamp(pci_priv, SMMU_CB_EXIT);
  1029. }
  1030. void cnss_register_iommu_fault_handler_irq(struct cnss_pci_data *pci_priv)
  1031. {
  1032. qcom_iommu_set_fault_handler_irq(pci_priv->iommu_domain,
  1033. cnss_pci_smmu_fault_handler_irq, pci_priv);
  1034. }
  1035. #else
  1036. void cnss_register_iommu_fault_handler_irq(struct cnss_pci_data *pci_priv)
  1037. {
  1038. }
  1039. #endif
  1040. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  1041. {
  1042. u16 device_id;
  1043. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1044. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  1045. (void *)_RET_IP_);
  1046. return -EACCES;
  1047. }
  1048. if (pci_priv->pci_link_down_ind) {
  1049. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  1050. return -EIO;
  1051. }
  1052. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  1053. if (device_id != pci_priv->device_id) {
  1054. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  1055. (void *)_RET_IP_, device_id,
  1056. pci_priv->device_id);
  1057. return -EIO;
  1058. }
  1059. return 0;
  1060. }
  1061. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  1062. {
  1063. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1064. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  1065. u32 window_enable = WINDOW_ENABLE_BIT | window;
  1066. u32 val;
  1067. if (plat_priv->device_id == QCN7605_DEVICE_ID)
  1068. window_enable = QCN7605_WINDOW_ENABLE_BIT | window;
  1069. if (plat_priv->device_id == PEACH_DEVICE_ID) {
  1070. writel_relaxed(window_enable, pci_priv->bar +
  1071. PEACH_PCIE_REMAP_BAR_CTRL_OFFSET);
  1072. } else {
  1073. writel_relaxed(window_enable, pci_priv->bar +
  1074. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  1075. }
  1076. if (window != pci_priv->remap_window) {
  1077. pci_priv->remap_window = window;
  1078. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  1079. window_enable);
  1080. }
  1081. /* Read it back to make sure the write has taken effect */
  1082. if (plat_priv->device_id == PEACH_DEVICE_ID) {
  1083. val = readl_relaxed(pci_priv->bar +
  1084. PEACH_PCIE_REMAP_BAR_CTRL_OFFSET);
  1085. } else {
  1086. val = readl_relaxed(pci_priv->bar +
  1087. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  1088. }
  1089. if (val != window_enable) {
  1090. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  1091. window_enable, val);
  1092. if (!cnss_pci_check_link_status(pci_priv) &&
  1093. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  1094. CNSS_ASSERT(0);
  1095. }
  1096. }
  1097. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  1098. u32 offset, u32 *val)
  1099. {
  1100. int ret;
  1101. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1102. if (!in_interrupt() && !irqs_disabled()) {
  1103. ret = cnss_pci_check_link_status(pci_priv);
  1104. if (ret)
  1105. return ret;
  1106. }
  1107. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  1108. offset < MAX_UNWINDOWED_ADDRESS) {
  1109. *val = readl_relaxed(pci_priv->bar + offset);
  1110. return 0;
  1111. }
  1112. /* If in panic, assumption is kernel panic handler will hold all threads
  1113. * and interrupts. Further pci_reg_window_lock could be held before
  1114. * panic. So only lock during normal operation.
  1115. */
  1116. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  1117. cnss_pci_select_window(pci_priv, offset);
  1118. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  1119. (offset & WINDOW_RANGE_MASK));
  1120. } else {
  1121. spin_lock_bh(&pci_reg_window_lock);
  1122. cnss_pci_select_window(pci_priv, offset);
  1123. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  1124. (offset & WINDOW_RANGE_MASK));
  1125. spin_unlock_bh(&pci_reg_window_lock);
  1126. }
  1127. return 0;
  1128. }
  1129. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  1130. u32 val)
  1131. {
  1132. int ret;
  1133. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1134. if (!in_interrupt() && !irqs_disabled()) {
  1135. ret = cnss_pci_check_link_status(pci_priv);
  1136. if (ret)
  1137. return ret;
  1138. }
  1139. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  1140. offset < MAX_UNWINDOWED_ADDRESS) {
  1141. writel_relaxed(val, pci_priv->bar + offset);
  1142. return 0;
  1143. }
  1144. /* Same constraint as PCI register read in panic */
  1145. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  1146. cnss_pci_select_window(pci_priv, offset);
  1147. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  1148. (offset & WINDOW_RANGE_MASK));
  1149. } else {
  1150. spin_lock_bh(&pci_reg_window_lock);
  1151. cnss_pci_select_window(pci_priv, offset);
  1152. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  1153. (offset & WINDOW_RANGE_MASK));
  1154. spin_unlock_bh(&pci_reg_window_lock);
  1155. }
  1156. return 0;
  1157. }
  1158. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  1159. {
  1160. struct device *dev = &pci_priv->pci_dev->dev;
  1161. int ret;
  1162. ret = cnss_pci_force_wake_request_sync(dev,
  1163. FORCE_WAKE_DELAY_TIMEOUT_US);
  1164. if (ret) {
  1165. if (ret != -EAGAIN)
  1166. cnss_pr_err("Failed to request force wake\n");
  1167. return ret;
  1168. }
  1169. /* If device's M1 state-change event races here, it can be ignored,
  1170. * as the device is expected to immediately move from M2 to M0
  1171. * without entering low power state.
  1172. */
  1173. if (cnss_pci_is_device_awake(dev) != true)
  1174. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  1175. return 0;
  1176. }
  1177. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  1178. {
  1179. struct device *dev = &pci_priv->pci_dev->dev;
  1180. int ret;
  1181. ret = cnss_pci_force_wake_release(dev);
  1182. if (ret && ret != -EAGAIN)
  1183. cnss_pr_err("Failed to release force wake\n");
  1184. return ret;
  1185. }
  1186. #if IS_ENABLED(CONFIG_INTERCONNECT)
  1187. /**
  1188. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  1189. * @plat_priv: Platform private data struct
  1190. * @bw: bandwidth
  1191. * @save: toggle flag to save bandwidth to current_bw_vote
  1192. *
  1193. * Setup bandwidth votes for configured interconnect paths
  1194. *
  1195. * Return: 0 for success
  1196. */
  1197. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  1198. u32 bw, bool save)
  1199. {
  1200. int ret = 0;
  1201. struct cnss_bus_bw_info *bus_bw_info;
  1202. if (!plat_priv->icc.path_count)
  1203. return -EOPNOTSUPP;
  1204. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  1205. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  1206. return -EINVAL;
  1207. }
  1208. cnss_pr_buf("Bandwidth vote to %d, save %d\n", bw, save);
  1209. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  1210. ret = icc_set_bw(bus_bw_info->icc_path,
  1211. bus_bw_info->cfg_table[bw].avg_bw,
  1212. bus_bw_info->cfg_table[bw].peak_bw);
  1213. if (ret) {
  1214. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  1215. bw, ret, bus_bw_info->icc_name,
  1216. bus_bw_info->cfg_table[bw].avg_bw,
  1217. bus_bw_info->cfg_table[bw].peak_bw);
  1218. break;
  1219. }
  1220. }
  1221. if (ret == 0 && save)
  1222. plat_priv->icc.current_bw_vote = bw;
  1223. return ret;
  1224. }
  1225. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  1226. {
  1227. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  1228. if (!plat_priv)
  1229. return -ENODEV;
  1230. if (bandwidth < 0)
  1231. return -EINVAL;
  1232. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  1233. }
  1234. #else
  1235. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  1236. u32 bw, bool save)
  1237. {
  1238. return 0;
  1239. }
  1240. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  1241. {
  1242. return 0;
  1243. }
  1244. #endif
  1245. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  1246. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  1247. u32 *val, bool raw_access)
  1248. {
  1249. int ret = 0;
  1250. bool do_force_wake_put = true;
  1251. if (raw_access) {
  1252. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1253. goto out;
  1254. }
  1255. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1256. if (ret)
  1257. goto out;
  1258. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1259. if (ret < 0)
  1260. goto runtime_pm_put;
  1261. ret = cnss_pci_force_wake_get(pci_priv);
  1262. if (ret)
  1263. do_force_wake_put = false;
  1264. ret = cnss_pci_reg_read(pci_priv, offset, val);
  1265. if (ret) {
  1266. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1267. offset, ret);
  1268. goto force_wake_put;
  1269. }
  1270. force_wake_put:
  1271. if (do_force_wake_put)
  1272. cnss_pci_force_wake_put(pci_priv);
  1273. runtime_pm_put:
  1274. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1275. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1276. out:
  1277. return ret;
  1278. }
  1279. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  1280. u32 val, bool raw_access)
  1281. {
  1282. int ret = 0;
  1283. bool do_force_wake_put = true;
  1284. if (raw_access) {
  1285. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1286. goto out;
  1287. }
  1288. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  1289. if (ret)
  1290. goto out;
  1291. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  1292. if (ret < 0)
  1293. goto runtime_pm_put;
  1294. ret = cnss_pci_force_wake_get(pci_priv);
  1295. if (ret)
  1296. do_force_wake_put = false;
  1297. ret = cnss_pci_reg_write(pci_priv, offset, val);
  1298. if (ret) {
  1299. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  1300. val, offset, ret);
  1301. goto force_wake_put;
  1302. }
  1303. force_wake_put:
  1304. if (do_force_wake_put)
  1305. cnss_pci_force_wake_put(pci_priv);
  1306. runtime_pm_put:
  1307. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1308. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1309. out:
  1310. return ret;
  1311. }
  1312. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  1313. {
  1314. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1315. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1316. bool link_down_or_recovery;
  1317. if (!plat_priv)
  1318. return -ENODEV;
  1319. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  1320. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  1321. if (save) {
  1322. if (link_down_or_recovery) {
  1323. pci_priv->saved_state = NULL;
  1324. } else {
  1325. pci_save_state(pci_dev);
  1326. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  1327. }
  1328. } else {
  1329. if (link_down_or_recovery) {
  1330. pci_load_saved_state(pci_dev, pci_priv->default_state);
  1331. pci_restore_state(pci_dev);
  1332. } else if (pci_priv->saved_state) {
  1333. pci_load_and_free_saved_state(pci_dev,
  1334. &pci_priv->saved_state);
  1335. pci_restore_state(pci_dev);
  1336. }
  1337. }
  1338. return 0;
  1339. }
  1340. static int cnss_update_supported_link_info(struct cnss_pci_data *pci_priv)
  1341. {
  1342. int ret = 0;
  1343. struct pci_dev *root_port;
  1344. struct device_node *root_of_node;
  1345. struct cnss_plat_data *plat_priv;
  1346. if (!pci_priv)
  1347. return -EINVAL;
  1348. if (pci_priv->device_id != KIWI_DEVICE_ID)
  1349. return ret;
  1350. plat_priv = pci_priv->plat_priv;
  1351. root_port = pcie_find_root_port(pci_priv->pci_dev);
  1352. if (!root_port) {
  1353. cnss_pr_err("PCIe root port is null\n");
  1354. return -EINVAL;
  1355. }
  1356. root_of_node = root_port->dev.of_node;
  1357. if (root_of_node && root_of_node->parent) {
  1358. ret = of_property_read_u32(root_of_node->parent,
  1359. "qcom,target-link-speed",
  1360. &plat_priv->supported_link_speed);
  1361. if (!ret)
  1362. cnss_pr_dbg("Supported PCIe Link Speed: %d\n",
  1363. plat_priv->supported_link_speed);
  1364. else
  1365. plat_priv->supported_link_speed = 0;
  1366. }
  1367. return ret;
  1368. }
  1369. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1370. {
  1371. u16 link_status;
  1372. int ret;
  1373. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1374. &link_status);
  1375. if (ret)
  1376. return ret;
  1377. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1378. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1379. pci_priv->def_link_width =
  1380. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1381. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1382. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1383. pci_priv->def_link_speed, pci_priv->def_link_width);
  1384. return 0;
  1385. }
  1386. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1387. {
  1388. u32 reg_offset, val;
  1389. int i;
  1390. switch (pci_priv->device_id) {
  1391. case QCA6390_DEVICE_ID:
  1392. case QCA6490_DEVICE_ID:
  1393. case KIWI_DEVICE_ID:
  1394. case MANGO_DEVICE_ID:
  1395. case PEACH_DEVICE_ID:
  1396. break;
  1397. default:
  1398. return;
  1399. }
  1400. if (in_interrupt() || irqs_disabled())
  1401. return;
  1402. if (cnss_pci_check_link_status(pci_priv))
  1403. return;
  1404. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1405. for (i = 0; pci_scratch[i].name; i++) {
  1406. reg_offset = pci_scratch[i].offset;
  1407. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1408. return;
  1409. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1410. pci_scratch[i].name, val);
  1411. }
  1412. }
  1413. static void cnss_pci_soc_reset_cause_reg_dump(struct cnss_pci_data *pci_priv)
  1414. {
  1415. u32 val;
  1416. switch (pci_priv->device_id) {
  1417. case PEACH_DEVICE_ID:
  1418. break;
  1419. default:
  1420. return;
  1421. }
  1422. if (in_interrupt() || irqs_disabled())
  1423. return;
  1424. if (cnss_pci_check_link_status(pci_priv))
  1425. return;
  1426. cnss_pr_dbg("Start to dump SOC Reset Cause registers\n");
  1427. if (cnss_pci_reg_read(pci_priv, WLAON_SOC_RESET_CAUSE_SHADOW_REG,
  1428. &val))
  1429. return;
  1430. cnss_pr_dbg("WLAON_SOC_RESET_CAUSE_SHADOW_REG = 0x%x\n",
  1431. val);
  1432. }
  1433. static void cnss_pci_bhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  1434. {
  1435. u32 reg_offset, val;
  1436. int i;
  1437. switch (pci_priv->device_id) {
  1438. case PEACH_DEVICE_ID:
  1439. break;
  1440. default:
  1441. return;
  1442. }
  1443. if (cnss_pci_check_link_status(pci_priv))
  1444. return;
  1445. cnss_pr_dbg("Start to dump PCIE BHIE DEBUG registers\n");
  1446. for (i = 0; pci_bhi_debug[i].name; i++) {
  1447. reg_offset = pci_bhi_debug[i].offset;
  1448. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1449. return;
  1450. cnss_pr_dbg("PCIE__%s = 0x%x\n",
  1451. pci_bhi_debug[i].name, val);
  1452. }
  1453. }
  1454. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1455. {
  1456. int ret = 0;
  1457. if (!pci_priv)
  1458. return -ENODEV;
  1459. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1460. cnss_pr_info("PCI link is already suspended\n");
  1461. goto out;
  1462. }
  1463. pci_clear_master(pci_priv->pci_dev);
  1464. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1465. if (ret)
  1466. goto out;
  1467. pci_disable_device(pci_priv->pci_dev);
  1468. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1469. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D3hot);
  1470. if (ret)
  1471. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1472. }
  1473. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1474. pci_priv->drv_connected_last = 0;
  1475. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1476. if (ret)
  1477. goto out;
  1478. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1479. return 0;
  1480. out:
  1481. return ret;
  1482. }
  1483. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1484. {
  1485. int ret = 0;
  1486. if (!pci_priv)
  1487. return -ENODEV;
  1488. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1489. cnss_pr_info("PCI link is already resumed\n");
  1490. goto out;
  1491. }
  1492. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1493. if (ret) {
  1494. ret = -EAGAIN;
  1495. cnss_pci_update_link_event(pci_priv,
  1496. BUS_EVENT_PCI_LINK_RESUME_FAIL, NULL);
  1497. goto out;
  1498. }
  1499. pci_priv->pci_link_state = PCI_LINK_UP;
  1500. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1501. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1502. if (ret) {
  1503. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1504. goto out;
  1505. }
  1506. }
  1507. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1508. if (ret)
  1509. goto out;
  1510. ret = pci_enable_device(pci_priv->pci_dev);
  1511. if (ret) {
  1512. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1513. goto out;
  1514. }
  1515. pci_set_master(pci_priv->pci_dev);
  1516. if (pci_priv->pci_link_down_ind)
  1517. pci_priv->pci_link_down_ind = false;
  1518. return 0;
  1519. out:
  1520. return ret;
  1521. }
  1522. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1523. enum cnss_bus_event_type type,
  1524. void *data)
  1525. {
  1526. struct cnss_bus_event bus_event;
  1527. bus_event.etype = type;
  1528. bus_event.event_data = data;
  1529. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1530. }
  1531. void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1532. {
  1533. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1534. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1535. unsigned long flags;
  1536. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1537. &plat_priv->ctrl_params.quirks))
  1538. panic("cnss: PCI link is down\n");
  1539. spin_lock_irqsave(&pci_link_down_lock, flags);
  1540. if (pci_priv->pci_link_down_ind) {
  1541. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1542. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1543. return;
  1544. }
  1545. pci_priv->pci_link_down_ind = true;
  1546. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1547. if (pci_priv->mhi_ctrl) {
  1548. /* Notify MHI about link down*/
  1549. mhi_report_error(pci_priv->mhi_ctrl);
  1550. }
  1551. if (pci_dev->device == QCA6174_DEVICE_ID)
  1552. disable_irq_nosync(pci_dev->irq);
  1553. /* Notify bus related event. Now for all supported chips.
  1554. * Here PCIe LINK_DOWN notification taken care.
  1555. * uevent buffer can be extended later, to cover more bus info.
  1556. */
  1557. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1558. cnss_fatal_err("PCI link down, schedule recovery\n");
  1559. reinit_completion(&pci_priv->wake_event_complete);
  1560. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1561. }
  1562. int cnss_pci_link_down(struct device *dev)
  1563. {
  1564. struct pci_dev *pci_dev = to_pci_dev(dev);
  1565. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1566. struct cnss_plat_data *plat_priv = NULL;
  1567. int ret;
  1568. if (!pci_priv) {
  1569. cnss_pr_err("pci_priv is NULL\n");
  1570. return -EINVAL;
  1571. }
  1572. plat_priv = pci_priv->plat_priv;
  1573. if (!plat_priv) {
  1574. cnss_pr_err("plat_priv is NULL\n");
  1575. return -ENODEV;
  1576. }
  1577. if (pci_priv->pci_link_down_ind) {
  1578. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1579. return -EBUSY;
  1580. }
  1581. if (pci_priv->drv_connected_last &&
  1582. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1583. "cnss-enable-self-recovery"))
  1584. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1585. cnss_pr_err("PCI link down is detected by drivers\n");
  1586. ret = cnss_pci_assert_perst(pci_priv);
  1587. if (ret)
  1588. cnss_pci_handle_linkdown(pci_priv);
  1589. return ret;
  1590. }
  1591. EXPORT_SYMBOL(cnss_pci_link_down);
  1592. int cnss_pci_get_reg_dump(struct device *dev, uint8_t *buffer, uint32_t len)
  1593. {
  1594. struct pci_dev *pci_dev = to_pci_dev(dev);
  1595. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1596. if (!pci_priv) {
  1597. cnss_pr_err("pci_priv is NULL\n");
  1598. return -ENODEV;
  1599. }
  1600. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1601. cnss_pr_dbg("No PCIe reg dump since PCIe is suspended(D3)\n");
  1602. return -EACCES;
  1603. }
  1604. cnss_pr_dbg("Start to get PCIe reg dump\n");
  1605. return _cnss_pci_get_reg_dump(pci_priv, buffer, len);
  1606. }
  1607. EXPORT_SYMBOL(cnss_pci_get_reg_dump);
  1608. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1609. {
  1610. struct cnss_plat_data *plat_priv;
  1611. if (!pci_priv) {
  1612. cnss_pr_err("pci_priv is NULL\n");
  1613. return -ENODEV;
  1614. }
  1615. plat_priv = pci_priv->plat_priv;
  1616. if (!plat_priv) {
  1617. cnss_pr_err("plat_priv is NULL\n");
  1618. return -ENODEV;
  1619. }
  1620. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1621. pci_priv->pci_link_down_ind;
  1622. }
  1623. int cnss_pci_is_device_down(struct device *dev)
  1624. {
  1625. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1626. return cnss_pcie_is_device_down(pci_priv);
  1627. }
  1628. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1629. int cnss_pci_shutdown_cleanup(struct cnss_pci_data *pci_priv)
  1630. {
  1631. int ret;
  1632. if (!pci_priv) {
  1633. cnss_pr_err("pci_priv is NULL\n");
  1634. return -ENODEV;
  1635. }
  1636. ret = del_timer(&pci_priv->dev_rddm_timer);
  1637. cnss_pr_dbg("%s RDDM timer deleted", ret ? "Active" : "Inactive");
  1638. return ret;
  1639. }
  1640. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1641. {
  1642. spin_lock_bh(&pci_reg_window_lock);
  1643. }
  1644. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1645. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1646. {
  1647. spin_unlock_bh(&pci_reg_window_lock);
  1648. }
  1649. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1650. int cnss_get_pci_slot(struct device *dev)
  1651. {
  1652. struct pci_dev *pci_dev = to_pci_dev(dev);
  1653. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1654. struct cnss_plat_data *plat_priv = NULL;
  1655. if (!pci_priv) {
  1656. cnss_pr_err("pci_priv is NULL\n");
  1657. return -EINVAL;
  1658. }
  1659. plat_priv = pci_priv->plat_priv;
  1660. if (!plat_priv) {
  1661. cnss_pr_err("plat_priv is NULL\n");
  1662. return -ENODEV;
  1663. }
  1664. return plat_priv->rc_num;
  1665. }
  1666. EXPORT_SYMBOL(cnss_get_pci_slot);
  1667. /**
  1668. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1669. * @pci_priv: driver PCI bus context pointer
  1670. *
  1671. * Dump primary and secondary bootloader debug log data. For SBL check the
  1672. * log struct address and size for validity.
  1673. *
  1674. * Return: None
  1675. */
  1676. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1677. {
  1678. enum mhi_ee_type ee;
  1679. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1680. u32 pbl_log_sram_start;
  1681. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1682. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1683. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1684. u32 sbl_log_def_start = SRAM_START;
  1685. u32 sbl_log_def_end = SRAM_END;
  1686. int i;
  1687. cnss_pci_soc_reset_cause_reg_dump(pci_priv);
  1688. switch (pci_priv->device_id) {
  1689. case QCA6390_DEVICE_ID:
  1690. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1691. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1692. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1693. break;
  1694. case QCA6490_DEVICE_ID:
  1695. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1696. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1697. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1698. break;
  1699. case KIWI_DEVICE_ID:
  1700. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1701. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1702. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1703. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1704. break;
  1705. case MANGO_DEVICE_ID:
  1706. pbl_bootstrap_status_reg = MANGO_PBL_BOOTSTRAP_STATUS;
  1707. pbl_log_sram_start = MANGO_DEBUG_PBL_LOG_SRAM_START;
  1708. pbl_log_max_size = MANGO_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1709. sbl_log_max_size = MANGO_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1710. break;
  1711. case PEACH_DEVICE_ID:
  1712. pbl_bootstrap_status_reg = PEACH_PBL_BOOTSTRAP_STATUS;
  1713. pbl_log_sram_start = PEACH_DEBUG_PBL_LOG_SRAM_START;
  1714. pbl_log_max_size = PEACH_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1715. sbl_log_max_size = PEACH_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1716. break;
  1717. default:
  1718. return;
  1719. }
  1720. if (cnss_pci_check_link_status(pci_priv))
  1721. return;
  1722. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1723. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1724. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1725. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1726. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1727. &pbl_bootstrap_status);
  1728. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1729. pbl_stage, sbl_log_start, sbl_log_size);
  1730. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1731. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1732. ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  1733. if (CNSS_MHI_IN_MISSION_MODE(ee)) {
  1734. cnss_pr_err("Avoid Dumping PBL log data in Mission mode\n");
  1735. return;
  1736. }
  1737. cnss_pr_dbg("Dumping PBL log data\n");
  1738. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1739. mem_addr = pbl_log_sram_start + i;
  1740. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1741. break;
  1742. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1743. }
  1744. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1745. sbl_log_max_size : sbl_log_size);
  1746. if (sbl_log_start < sbl_log_def_start ||
  1747. sbl_log_start > sbl_log_def_end ||
  1748. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1749. cnss_pr_err("Invalid SBL log data\n");
  1750. return;
  1751. }
  1752. ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  1753. if (CNSS_MHI_IN_MISSION_MODE(ee)) {
  1754. cnss_pr_err("Avoid Dumping SBL log data in Mission mode\n");
  1755. return;
  1756. }
  1757. cnss_pr_dbg("Dumping SBL log data\n");
  1758. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1759. mem_addr = sbl_log_start + i;
  1760. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1761. break;
  1762. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1763. }
  1764. }
  1765. #ifdef CONFIG_DISABLE_CNSS_SRAM_DUMP
  1766. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1767. {
  1768. }
  1769. #else
  1770. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1771. {
  1772. struct cnss_plat_data *plat_priv;
  1773. u32 i, mem_addr;
  1774. u32 *dump_ptr;
  1775. plat_priv = pci_priv->plat_priv;
  1776. if (plat_priv->device_id != QCA6490_DEVICE_ID ||
  1777. cnss_get_host_build_type() != QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1778. return;
  1779. if (!plat_priv->sram_dump) {
  1780. cnss_pr_err("SRAM dump memory is not allocated\n");
  1781. return;
  1782. }
  1783. if (cnss_pci_check_link_status(pci_priv))
  1784. return;
  1785. cnss_pr_dbg("Dumping SRAM at 0x%lx\n", plat_priv->sram_dump);
  1786. for (i = 0; i < SRAM_DUMP_SIZE; i += sizeof(u32)) {
  1787. mem_addr = SRAM_START + i;
  1788. dump_ptr = (u32 *)(plat_priv->sram_dump + i);
  1789. if (cnss_pci_reg_read(pci_priv, mem_addr, dump_ptr)) {
  1790. cnss_pr_err("SRAM Dump failed at 0x%x\n", mem_addr);
  1791. break;
  1792. }
  1793. /* Relinquish CPU after dumping 256KB chunks*/
  1794. if (!(i % CNSS_256KB_SIZE))
  1795. cond_resched();
  1796. }
  1797. }
  1798. #endif
  1799. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1800. {
  1801. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1802. cnss_fatal_err("MHI power up returns timeout\n");
  1803. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE) ||
  1804. cnss_get_dev_sol_value(plat_priv) > 0) {
  1805. /* Wait for RDDM if RDDM cookie is set or device SOL GPIO is
  1806. * high. If RDDM times out, PBL/SBL error region may have been
  1807. * erased so no need to dump them either.
  1808. */
  1809. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1810. !pci_priv->pci_link_down_ind) {
  1811. mod_timer(&pci_priv->dev_rddm_timer,
  1812. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1813. }
  1814. } else {
  1815. cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
  1816. cnss_mhi_debug_reg_dump(pci_priv);
  1817. cnss_pci_bhi_debug_reg_dump(pci_priv);
  1818. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1819. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1820. cnss_pci_dump_bl_sram_mem(pci_priv);
  1821. cnss_pci_dump_sram(pci_priv);
  1822. return -ETIMEDOUT;
  1823. }
  1824. return 0;
  1825. }
  1826. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1827. {
  1828. switch (mhi_state) {
  1829. case CNSS_MHI_INIT:
  1830. return "INIT";
  1831. case CNSS_MHI_DEINIT:
  1832. return "DEINIT";
  1833. case CNSS_MHI_POWER_ON:
  1834. return "POWER_ON";
  1835. case CNSS_MHI_POWERING_OFF:
  1836. return "POWERING_OFF";
  1837. case CNSS_MHI_POWER_OFF:
  1838. return "POWER_OFF";
  1839. case CNSS_MHI_FORCE_POWER_OFF:
  1840. return "FORCE_POWER_OFF";
  1841. case CNSS_MHI_SUSPEND:
  1842. return "SUSPEND";
  1843. case CNSS_MHI_RESUME:
  1844. return "RESUME";
  1845. case CNSS_MHI_TRIGGER_RDDM:
  1846. return "TRIGGER_RDDM";
  1847. case CNSS_MHI_RDDM_DONE:
  1848. return "RDDM_DONE";
  1849. default:
  1850. return "UNKNOWN";
  1851. }
  1852. };
  1853. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1854. enum cnss_mhi_state mhi_state)
  1855. {
  1856. switch (mhi_state) {
  1857. case CNSS_MHI_INIT:
  1858. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1859. return 0;
  1860. break;
  1861. case CNSS_MHI_DEINIT:
  1862. case CNSS_MHI_POWER_ON:
  1863. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1864. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1865. return 0;
  1866. break;
  1867. case CNSS_MHI_FORCE_POWER_OFF:
  1868. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1869. return 0;
  1870. break;
  1871. case CNSS_MHI_POWER_OFF:
  1872. case CNSS_MHI_SUSPEND:
  1873. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1874. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1875. return 0;
  1876. break;
  1877. case CNSS_MHI_RESUME:
  1878. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1879. return 0;
  1880. break;
  1881. case CNSS_MHI_TRIGGER_RDDM:
  1882. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1883. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1884. return 0;
  1885. break;
  1886. case CNSS_MHI_RDDM_DONE:
  1887. return 0;
  1888. default:
  1889. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1890. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1891. }
  1892. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1893. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1894. pci_priv->mhi_state);
  1895. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1896. CNSS_ASSERT(0);
  1897. return -EINVAL;
  1898. }
  1899. static int cnss_rddm_trigger_debug(struct cnss_pci_data *pci_priv)
  1900. {
  1901. int read_val, ret;
  1902. if (!pci_priv || pci_priv->device_id != QCA6490_DEVICE_ID)
  1903. return -EOPNOTSUPP;
  1904. if (cnss_pci_check_link_status(pci_priv))
  1905. return -EINVAL;
  1906. cnss_pr_err("Write GCC Spare with ACE55 Pattern");
  1907. cnss_pci_reg_write(pci_priv, GCC_GCC_SPARE_REG_1, 0xACE55);
  1908. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1909. cnss_pr_err("Read back GCC Spare: 0x%x, ret: %d", read_val, ret);
  1910. ret = cnss_pci_reg_read(pci_priv, GCC_PRE_ARES_DEBUG_TIMER_VAL,
  1911. &read_val);
  1912. cnss_pr_err("Warm reset allowed check: 0x%x, ret: %d", read_val, ret);
  1913. return ret;
  1914. }
  1915. static int cnss_rddm_trigger_check(struct cnss_pci_data *pci_priv)
  1916. {
  1917. int read_val, ret;
  1918. u32 pbl_stage, sbl_log_start, sbl_log_size, pbl_wlan_boot_cfg;
  1919. if (!pci_priv || pci_priv->device_id != QCA6490_DEVICE_ID)
  1920. return -EOPNOTSUPP;
  1921. if (cnss_pci_check_link_status(pci_priv))
  1922. return -EINVAL;
  1923. ret = cnss_pci_reg_read(pci_priv, GCC_GCC_SPARE_REG_1, &read_val);
  1924. cnss_pr_err("Read GCC spare to check reset status: 0x%x, ret: %d",
  1925. read_val, ret);
  1926. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1927. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1928. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1929. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1930. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x \n",
  1931. pbl_stage, sbl_log_start, sbl_log_size);
  1932. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x\n", pbl_wlan_boot_cfg);
  1933. return ret;
  1934. }
  1935. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1936. enum cnss_mhi_state mhi_state)
  1937. {
  1938. switch (mhi_state) {
  1939. case CNSS_MHI_INIT:
  1940. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1941. break;
  1942. case CNSS_MHI_DEINIT:
  1943. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1944. break;
  1945. case CNSS_MHI_POWER_ON:
  1946. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1947. break;
  1948. case CNSS_MHI_POWERING_OFF:
  1949. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1950. break;
  1951. case CNSS_MHI_POWER_OFF:
  1952. case CNSS_MHI_FORCE_POWER_OFF:
  1953. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1954. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1955. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1956. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1957. break;
  1958. case CNSS_MHI_SUSPEND:
  1959. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1960. break;
  1961. case CNSS_MHI_RESUME:
  1962. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1963. break;
  1964. case CNSS_MHI_TRIGGER_RDDM:
  1965. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1966. break;
  1967. case CNSS_MHI_RDDM_DONE:
  1968. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1969. break;
  1970. default:
  1971. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1972. }
  1973. }
  1974. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  1975. static int cnss_mhi_pm_force_resume(struct cnss_pci_data *pci_priv)
  1976. {
  1977. return mhi_pm_resume_force(pci_priv->mhi_ctrl);
  1978. }
  1979. #else
  1980. static int cnss_mhi_pm_force_resume(struct cnss_pci_data *pci_priv)
  1981. {
  1982. return mhi_pm_resume(pci_priv->mhi_ctrl);
  1983. }
  1984. #endif
  1985. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1986. enum cnss_mhi_state mhi_state)
  1987. {
  1988. int ret = 0, retry = 0;
  1989. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1990. return 0;
  1991. if (mhi_state < 0) {
  1992. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1993. return -EINVAL;
  1994. }
  1995. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1996. if (ret)
  1997. goto out;
  1998. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1999. cnss_mhi_state_to_str(mhi_state), mhi_state);
  2000. switch (mhi_state) {
  2001. case CNSS_MHI_INIT:
  2002. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  2003. break;
  2004. case CNSS_MHI_DEINIT:
  2005. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  2006. ret = 0;
  2007. break;
  2008. case CNSS_MHI_POWER_ON:
  2009. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  2010. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  2011. /* Only set img_pre_alloc when power up succeeds */
  2012. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  2013. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  2014. pci_priv->mhi_ctrl->img_pre_alloc = true;
  2015. }
  2016. #endif
  2017. break;
  2018. case CNSS_MHI_POWER_OFF:
  2019. mhi_power_down(pci_priv->mhi_ctrl, true);
  2020. ret = 0;
  2021. break;
  2022. case CNSS_MHI_FORCE_POWER_OFF:
  2023. mhi_power_down(pci_priv->mhi_ctrl, false);
  2024. ret = 0;
  2025. break;
  2026. case CNSS_MHI_SUSPEND:
  2027. retry_mhi_suspend:
  2028. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  2029. if (pci_priv->drv_connected_last)
  2030. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  2031. else
  2032. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  2033. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  2034. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  2035. cnss_pr_vdbg("Retry MHI suspend #%d\n", retry);
  2036. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  2037. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  2038. goto retry_mhi_suspend;
  2039. }
  2040. break;
  2041. case CNSS_MHI_RESUME:
  2042. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  2043. if (pci_priv->drv_connected_last) {
  2044. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  2045. if (ret) {
  2046. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  2047. break;
  2048. }
  2049. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  2050. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  2051. } else {
  2052. if (pci_priv->device_id == QCA6390_DEVICE_ID)
  2053. ret = cnss_mhi_pm_force_resume(pci_priv);
  2054. else
  2055. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  2056. }
  2057. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  2058. break;
  2059. case CNSS_MHI_TRIGGER_RDDM:
  2060. cnss_rddm_trigger_debug(pci_priv);
  2061. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  2062. if (ret) {
  2063. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  2064. cnss_rddm_trigger_check(pci_priv);
  2065. }
  2066. break;
  2067. case CNSS_MHI_RDDM_DONE:
  2068. break;
  2069. default:
  2070. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  2071. ret = -EINVAL;
  2072. }
  2073. if (ret)
  2074. goto out;
  2075. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  2076. return 0;
  2077. out:
  2078. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  2079. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  2080. return ret;
  2081. }
  2082. static int cnss_pci_config_msi_addr(struct cnss_pci_data *pci_priv)
  2083. {
  2084. int ret = 0;
  2085. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2086. struct cnss_plat_data *plat_priv;
  2087. if (!pci_dev)
  2088. return -ENODEV;
  2089. if (!pci_dev->msix_enabled)
  2090. return ret;
  2091. plat_priv = pci_priv->plat_priv;
  2092. if (!plat_priv) {
  2093. cnss_pr_err("plat_priv is NULL\n");
  2094. return -ENODEV;
  2095. }
  2096. ret = of_property_read_u32(plat_priv->plat_dev->dev.of_node,
  2097. "msix-match-addr",
  2098. &pci_priv->msix_addr);
  2099. cnss_pr_dbg("MSI-X Match address is 0x%X\n",
  2100. pci_priv->msix_addr);
  2101. return ret;
  2102. }
  2103. static int cnss_pci_config_msi_data(struct cnss_pci_data *pci_priv)
  2104. {
  2105. struct msi_desc *msi_desc;
  2106. struct cnss_msi_config *msi_config;
  2107. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2108. msi_config = pci_priv->msi_config;
  2109. if (pci_dev->msix_enabled) {
  2110. pci_priv->msi_ep_base_data = msi_config->users[0].base_vector;
  2111. cnss_pr_dbg("MSI-X base data is %d\n",
  2112. pci_priv->msi_ep_base_data);
  2113. return 0;
  2114. }
  2115. msi_desc = irq_get_msi_desc(pci_dev->irq);
  2116. if (!msi_desc) {
  2117. cnss_pr_err("msi_desc is NULL!\n");
  2118. return -EINVAL;
  2119. }
  2120. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  2121. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  2122. return 0;
  2123. }
  2124. #ifdef CONFIG_CNSS_SUPPORT_DUAL_DEV
  2125. #define PLC_PCIE_NAME_LEN 14
  2126. static struct cnss_plat_data *
  2127. cnss_get_plat_priv_by_driver_ops(struct cnss_wlan_driver *driver_ops)
  2128. {
  2129. int plat_env_count = cnss_get_plat_env_count();
  2130. struct cnss_plat_data *plat_env;
  2131. struct cnss_pci_data *pci_priv;
  2132. int i = 0;
  2133. if (!driver_ops) {
  2134. cnss_pr_err("No cnss driver\n");
  2135. return NULL;
  2136. }
  2137. for (i = 0; i < plat_env_count; i++) {
  2138. plat_env = cnss_get_plat_env(i);
  2139. if (!plat_env)
  2140. continue;
  2141. if (driver_ops->name && plat_env->pld_bus_ops_name) {
  2142. /* driver_ops->name = PLD_PCIE_OPS_NAME
  2143. * #ifdef MULTI_IF_NAME
  2144. * #define PLD_PCIE_OPS_NAME "pld_pcie_" MULTI_IF_NAME
  2145. * #else
  2146. * #define PLD_PCIE_OPS_NAME "pld_pcie"
  2147. * #endif
  2148. */
  2149. if (memcmp(driver_ops->name,
  2150. plat_env->pld_bus_ops_name,
  2151. PLC_PCIE_NAME_LEN) == 0)
  2152. return plat_env;
  2153. }
  2154. }
  2155. cnss_pr_vdbg("Invalid cnss driver name from ko %s\n", driver_ops->name);
  2156. /* in the dual wlan card case, the pld_bus_ops_name from dts
  2157. * and driver_ops-> name from ko should match, otherwise
  2158. * wlanhost driver don't know which plat_env it can use;
  2159. * if doesn't find the match one, then get first available
  2160. * instance insteadly.
  2161. */
  2162. for (i = 0; i < plat_env_count; i++) {
  2163. plat_env = cnss_get_plat_env(i);
  2164. if (!plat_env)
  2165. continue;
  2166. pci_priv = plat_env->bus_priv;
  2167. if (!pci_priv) {
  2168. cnss_pr_err("pci_priv is NULL\n");
  2169. continue;
  2170. }
  2171. if (driver_ops == pci_priv->driver_ops)
  2172. return plat_env;
  2173. }
  2174. /* Doesn't find the existing instance,
  2175. * so return the fist empty instance
  2176. */
  2177. for (i = 0; i < plat_env_count; i++) {
  2178. plat_env = cnss_get_plat_env(i);
  2179. if (!plat_env)
  2180. continue;
  2181. pci_priv = plat_env->bus_priv;
  2182. if (!pci_priv) {
  2183. cnss_pr_err("pci_priv is NULL\n");
  2184. continue;
  2185. }
  2186. if (!pci_priv->driver_ops)
  2187. return plat_env;
  2188. }
  2189. return NULL;
  2190. }
  2191. static int cnss_pci_store_qrtr_node_id(struct cnss_pci_data *pci_priv)
  2192. {
  2193. int ret = 0;
  2194. u32 scratch = QCA6390_PCIE_SOC_PCIE_REG_PCIE_SCRATCH_2_SOC_PCIE_REG;
  2195. struct cnss_plat_data *plat_priv;
  2196. if (!pci_priv) {
  2197. cnss_pr_err("pci_priv is NULL\n");
  2198. return -ENODEV;
  2199. }
  2200. plat_priv = pci_priv->plat_priv;
  2201. /**
  2202. * in the single wlan chipset case, plat_priv->qrtr_node_id always is 0,
  2203. * wlan fw will use the hardcode 7 as the qrtr node id.
  2204. * in the dual Hastings case, we will read qrtr node id
  2205. * from device tree and pass to get plat_priv->qrtr_node_id,
  2206. * which always is not zero. And then store this new value
  2207. * to pcie register, wlan fw will read out this qrtr node id
  2208. * from this register and overwrite to the hardcode one
  2209. * while do initialization for ipc router.
  2210. * without this change, two Hastings will use the same
  2211. * qrtr node instance id, which will mess up qmi message
  2212. * exchange. According to qrtr spec, every node should
  2213. * have unique qrtr node id
  2214. */
  2215. if (plat_priv->device_id == QCA6390_DEVICE_ID &&
  2216. plat_priv->qrtr_node_id) {
  2217. u32 val;
  2218. cnss_pr_dbg("write 0x%x to SCRATCH REG\n",
  2219. plat_priv->qrtr_node_id);
  2220. ret = cnss_pci_reg_write(pci_priv, scratch,
  2221. plat_priv->qrtr_node_id);
  2222. if (ret) {
  2223. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  2224. scratch, ret);
  2225. goto out;
  2226. }
  2227. ret = cnss_pci_reg_read(pci_priv, scratch, &val);
  2228. if (ret) {
  2229. cnss_pr_err("Failed to read SCRATCH REG");
  2230. goto out;
  2231. }
  2232. if (val != plat_priv->qrtr_node_id) {
  2233. cnss_pr_err("qrtr node id write to register doesn't match with readout value");
  2234. return -ERANGE;
  2235. }
  2236. }
  2237. out:
  2238. return ret;
  2239. }
  2240. #else
  2241. static struct cnss_plat_data *
  2242. cnss_get_plat_priv_by_driver_ops(struct cnss_wlan_driver *driver_ops)
  2243. {
  2244. return cnss_bus_dev_to_plat_priv(NULL);
  2245. }
  2246. static int cnss_pci_store_qrtr_node_id(struct cnss_pci_data *pci_priv)
  2247. {
  2248. return 0;
  2249. }
  2250. #endif
  2251. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  2252. {
  2253. int ret = 0;
  2254. struct cnss_plat_data *plat_priv;
  2255. unsigned int timeout = 0;
  2256. int retry = 0;
  2257. if (!pci_priv) {
  2258. cnss_pr_err("pci_priv is NULL\n");
  2259. return -ENODEV;
  2260. }
  2261. plat_priv = pci_priv->plat_priv;
  2262. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  2263. return 0;
  2264. if (MHI_TIMEOUT_OVERWRITE_MS)
  2265. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  2266. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  2267. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  2268. if (ret)
  2269. return ret;
  2270. timeout = pci_priv->mhi_ctrl->timeout_ms;
  2271. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  2272. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  2273. pci_priv->mhi_ctrl->timeout_ms *= 6;
  2274. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  2275. pci_priv->mhi_ctrl->timeout_ms *= 3;
  2276. retry:
  2277. ret = cnss_pci_store_qrtr_node_id(pci_priv);
  2278. if (ret) {
  2279. if (retry++ < REG_RETRY_MAX_TIMES)
  2280. goto retry;
  2281. else
  2282. return ret;
  2283. }
  2284. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  2285. mod_timer(&pci_priv->boot_debug_timer,
  2286. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  2287. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  2288. del_timer_sync(&pci_priv->boot_debug_timer);
  2289. if (ret == 0)
  2290. cnss_wlan_adsp_pc_enable(pci_priv, false);
  2291. pci_priv->mhi_ctrl->timeout_ms = timeout;
  2292. if (ret == -ETIMEDOUT) {
  2293. /* This is a special case needs to be handled that if MHI
  2294. * power on returns -ETIMEDOUT, controller needs to take care
  2295. * the cleanup by calling MHI power down. Force to set the bit
  2296. * for driver internal MHI state to make sure it can be handled
  2297. * properly later.
  2298. */
  2299. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  2300. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  2301. } else if (!ret) {
  2302. /* kernel may allocate a dummy vector before request_irq and
  2303. * then allocate a real vector when request_irq is called.
  2304. * So get msi_data here again to avoid spurious interrupt
  2305. * as msi_data will configured to srngs.
  2306. */
  2307. if (cnss_pci_is_one_msi(pci_priv))
  2308. ret = cnss_pci_config_msi_data(pci_priv);
  2309. }
  2310. return ret;
  2311. }
  2312. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  2313. {
  2314. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2315. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  2316. return;
  2317. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  2318. cnss_pr_dbg("MHI is already powered off\n");
  2319. return;
  2320. }
  2321. cnss_wlan_adsp_pc_enable(pci_priv, true);
  2322. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  2323. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  2324. if (!pci_priv->pci_link_down_ind)
  2325. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  2326. else
  2327. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  2328. }
  2329. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  2330. {
  2331. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2332. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  2333. return;
  2334. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  2335. cnss_pr_dbg("MHI is already deinited\n");
  2336. return;
  2337. }
  2338. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  2339. }
  2340. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  2341. bool set_vddd4blow, bool set_shutdown,
  2342. bool do_force_wake)
  2343. {
  2344. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2345. int ret;
  2346. u32 val;
  2347. if (!plat_priv->set_wlaon_pwr_ctrl)
  2348. return;
  2349. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  2350. pci_priv->pci_link_down_ind)
  2351. return;
  2352. if (do_force_wake)
  2353. if (cnss_pci_force_wake_get(pci_priv))
  2354. return;
  2355. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  2356. if (ret) {
  2357. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  2358. WLAON_QFPROM_PWR_CTRL_REG, ret);
  2359. goto force_wake_put;
  2360. }
  2361. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  2362. WLAON_QFPROM_PWR_CTRL_REG, val);
  2363. if (set_vddd4blow)
  2364. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  2365. else
  2366. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  2367. if (set_shutdown)
  2368. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  2369. else
  2370. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  2371. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  2372. if (ret) {
  2373. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  2374. WLAON_QFPROM_PWR_CTRL_REG, ret);
  2375. goto force_wake_put;
  2376. }
  2377. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  2378. WLAON_QFPROM_PWR_CTRL_REG);
  2379. if (set_shutdown)
  2380. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  2381. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  2382. force_wake_put:
  2383. if (do_force_wake)
  2384. cnss_pci_force_wake_put(pci_priv);
  2385. }
  2386. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  2387. u64 *time_us)
  2388. {
  2389. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2390. u32 low, high;
  2391. u64 device_ticks;
  2392. if (!plat_priv->device_freq_hz) {
  2393. cnss_pr_err("Device time clock frequency is not valid\n");
  2394. return -EINVAL;
  2395. }
  2396. switch (pci_priv->device_id) {
  2397. case KIWI_DEVICE_ID:
  2398. case MANGO_DEVICE_ID:
  2399. case PEACH_DEVICE_ID:
  2400. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_LOW, &low);
  2401. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_HIGH, &high);
  2402. break;
  2403. default:
  2404. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  2405. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  2406. break;
  2407. }
  2408. device_ticks = (u64)high << 32 | low;
  2409. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  2410. *time_us = device_ticks * 10;
  2411. return 0;
  2412. }
  2413. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  2414. {
  2415. switch (pci_priv->device_id) {
  2416. case KIWI_DEVICE_ID:
  2417. case MANGO_DEVICE_ID:
  2418. case PEACH_DEVICE_ID:
  2419. return;
  2420. default:
  2421. break;
  2422. }
  2423. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  2424. TIME_SYNC_ENABLE);
  2425. }
  2426. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  2427. {
  2428. switch (pci_priv->device_id) {
  2429. case KIWI_DEVICE_ID:
  2430. case MANGO_DEVICE_ID:
  2431. case PEACH_DEVICE_ID:
  2432. return;
  2433. default:
  2434. break;
  2435. }
  2436. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  2437. TIME_SYNC_CLEAR);
  2438. }
  2439. static void cnss_pci_time_sync_reg_update(struct cnss_pci_data *pci_priv,
  2440. u32 low, u32 high)
  2441. {
  2442. u32 time_reg_low;
  2443. u32 time_reg_high;
  2444. switch (pci_priv->device_id) {
  2445. case KIWI_DEVICE_ID:
  2446. case MANGO_DEVICE_ID:
  2447. case PEACH_DEVICE_ID:
  2448. /* Use the next two shadow registers after host's usage */
  2449. time_reg_low = PCIE_SHADOW_REG_VALUE_0 +
  2450. (pci_priv->plat_priv->num_shadow_regs_v3 *
  2451. SHADOW_REG_LEN_BYTES);
  2452. time_reg_high = time_reg_low + SHADOW_REG_LEN_BYTES;
  2453. break;
  2454. default:
  2455. time_reg_low = PCIE_SHADOW_REG_VALUE_34;
  2456. time_reg_high = PCIE_SHADOW_REG_VALUE_35;
  2457. break;
  2458. }
  2459. cnss_pci_reg_write(pci_priv, time_reg_low, low);
  2460. cnss_pci_reg_write(pci_priv, time_reg_high, high);
  2461. cnss_pci_reg_read(pci_priv, time_reg_low, &low);
  2462. cnss_pci_reg_read(pci_priv, time_reg_high, &high);
  2463. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  2464. time_reg_low, low, time_reg_high, high);
  2465. }
  2466. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  2467. {
  2468. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2469. struct device *dev = &pci_priv->pci_dev->dev;
  2470. unsigned long flags = 0;
  2471. u64 host_time_us, device_time_us, offset;
  2472. u32 low, high;
  2473. int ret;
  2474. ret = cnss_pci_prevent_l1(dev);
  2475. if (ret)
  2476. goto out;
  2477. ret = cnss_pci_force_wake_get(pci_priv);
  2478. if (ret)
  2479. goto allow_l1;
  2480. spin_lock_irqsave(&time_sync_lock, flags);
  2481. cnss_pci_clear_time_sync_counter(pci_priv);
  2482. cnss_pci_enable_time_sync_counter(pci_priv);
  2483. host_time_us = cnss_get_host_timestamp(plat_priv);
  2484. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  2485. cnss_pci_clear_time_sync_counter(pci_priv);
  2486. spin_unlock_irqrestore(&time_sync_lock, flags);
  2487. if (ret)
  2488. goto force_wake_put;
  2489. if (host_time_us < device_time_us) {
  2490. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  2491. host_time_us, device_time_us);
  2492. ret = -EINVAL;
  2493. goto force_wake_put;
  2494. }
  2495. offset = host_time_us - device_time_us;
  2496. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  2497. host_time_us, device_time_us, offset);
  2498. low = offset & 0xFFFFFFFF;
  2499. high = offset >> 32;
  2500. cnss_pci_time_sync_reg_update(pci_priv, low, high);
  2501. force_wake_put:
  2502. cnss_pci_force_wake_put(pci_priv);
  2503. allow_l1:
  2504. cnss_pci_allow_l1(dev);
  2505. out:
  2506. return ret;
  2507. }
  2508. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  2509. {
  2510. struct cnss_pci_data *pci_priv =
  2511. container_of(work, struct cnss_pci_data, time_sync_work.work);
  2512. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2513. unsigned int time_sync_period_ms =
  2514. plat_priv->ctrl_params.time_sync_period;
  2515. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  2516. cnss_pr_dbg("Time sync is disabled\n");
  2517. return;
  2518. }
  2519. if (!time_sync_period_ms) {
  2520. cnss_pr_dbg("Skip time sync as time period is 0\n");
  2521. return;
  2522. }
  2523. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  2524. return;
  2525. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  2526. goto runtime_pm_put;
  2527. mutex_lock(&pci_priv->bus_lock);
  2528. cnss_pci_update_timestamp(pci_priv);
  2529. mutex_unlock(&pci_priv->bus_lock);
  2530. schedule_delayed_work(&pci_priv->time_sync_work,
  2531. msecs_to_jiffies(time_sync_period_ms));
  2532. runtime_pm_put:
  2533. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  2534. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  2535. }
  2536. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  2537. {
  2538. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2539. switch (pci_priv->device_id) {
  2540. case QCA6390_DEVICE_ID:
  2541. case QCA6490_DEVICE_ID:
  2542. case KIWI_DEVICE_ID:
  2543. case MANGO_DEVICE_ID:
  2544. case PEACH_DEVICE_ID:
  2545. break;
  2546. default:
  2547. return -EOPNOTSUPP;
  2548. }
  2549. if (!plat_priv->device_freq_hz) {
  2550. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  2551. return -EINVAL;
  2552. }
  2553. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  2554. return 0;
  2555. }
  2556. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  2557. {
  2558. switch (pci_priv->device_id) {
  2559. case QCA6390_DEVICE_ID:
  2560. case QCA6490_DEVICE_ID:
  2561. case KIWI_DEVICE_ID:
  2562. case MANGO_DEVICE_ID:
  2563. case PEACH_DEVICE_ID:
  2564. break;
  2565. default:
  2566. return;
  2567. }
  2568. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  2569. }
  2570. int cnss_pci_set_therm_cdev_state(struct cnss_pci_data *pci_priv,
  2571. unsigned long thermal_state,
  2572. int tcdev_id)
  2573. {
  2574. if (!pci_priv) {
  2575. cnss_pr_err("pci_priv is NULL!\n");
  2576. return -ENODEV;
  2577. }
  2578. if (!pci_priv->driver_ops || !pci_priv->driver_ops->set_therm_cdev_state) {
  2579. cnss_pr_err("driver_ops or set_therm_cdev_state is NULL\n");
  2580. return -EINVAL;
  2581. }
  2582. return pci_priv->driver_ops->set_therm_cdev_state(pci_priv->pci_dev,
  2583. thermal_state,
  2584. tcdev_id);
  2585. }
  2586. int cnss_pci_update_time_sync_period(struct cnss_pci_data *pci_priv,
  2587. unsigned int time_sync_period)
  2588. {
  2589. struct cnss_plat_data *plat_priv;
  2590. if (!pci_priv)
  2591. return -ENODEV;
  2592. plat_priv = pci_priv->plat_priv;
  2593. cnss_pci_stop_time_sync_update(pci_priv);
  2594. plat_priv->ctrl_params.time_sync_period = time_sync_period;
  2595. cnss_pci_start_time_sync_update(pci_priv);
  2596. cnss_pr_dbg("WLAN time sync period %u ms\n",
  2597. plat_priv->ctrl_params.time_sync_period);
  2598. return 0;
  2599. }
  2600. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  2601. {
  2602. int ret = 0;
  2603. struct cnss_plat_data *plat_priv;
  2604. if (!pci_priv)
  2605. return -ENODEV;
  2606. plat_priv = pci_priv->plat_priv;
  2607. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2608. cnss_pr_err("Reboot is in progress, skip driver probe\n");
  2609. return -EINVAL;
  2610. }
  2611. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2612. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2613. cnss_pr_dbg("Skip driver probe\n");
  2614. goto out;
  2615. }
  2616. if (!pci_priv->driver_ops) {
  2617. cnss_pr_err("driver_ops is NULL\n");
  2618. ret = -EINVAL;
  2619. goto out;
  2620. }
  2621. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2622. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2623. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  2624. pci_priv->pci_device_id);
  2625. if (ret) {
  2626. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  2627. ret);
  2628. goto out;
  2629. }
  2630. complete(&plat_priv->recovery_complete);
  2631. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  2632. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  2633. pci_priv->pci_device_id);
  2634. if (ret) {
  2635. cnss_pr_err("Failed to probe host driver, err = %d\n",
  2636. ret);
  2637. complete_all(&plat_priv->power_up_complete);
  2638. goto out;
  2639. }
  2640. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2641. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2642. cnss_pci_free_blob_mem(pci_priv);
  2643. complete_all(&plat_priv->power_up_complete);
  2644. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  2645. &plat_priv->driver_state)) {
  2646. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  2647. pci_priv->pci_device_id);
  2648. if (ret) {
  2649. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  2650. ret);
  2651. plat_priv->power_up_error = ret;
  2652. complete_all(&plat_priv->power_up_complete);
  2653. goto out;
  2654. }
  2655. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  2656. complete_all(&plat_priv->power_up_complete);
  2657. } else {
  2658. complete(&plat_priv->power_up_complete);
  2659. }
  2660. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  2661. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2662. __pm_relax(plat_priv->recovery_ws);
  2663. }
  2664. cnss_pci_start_time_sync_update(pci_priv);
  2665. return 0;
  2666. out:
  2667. return ret;
  2668. }
  2669. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  2670. {
  2671. struct cnss_plat_data *plat_priv;
  2672. int ret;
  2673. if (!pci_priv)
  2674. return -ENODEV;
  2675. plat_priv = pci_priv->plat_priv;
  2676. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  2677. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  2678. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  2679. cnss_pr_dbg("Skip driver remove\n");
  2680. return 0;
  2681. }
  2682. if (!pci_priv->driver_ops) {
  2683. cnss_pr_err("driver_ops is NULL\n");
  2684. return -EINVAL;
  2685. }
  2686. cnss_pci_stop_time_sync_update(pci_priv);
  2687. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2688. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  2689. complete(&plat_priv->rddm_complete);
  2690. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  2691. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  2692. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  2693. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  2694. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2695. &plat_priv->driver_state)) {
  2696. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  2697. if (ret == -EAGAIN) {
  2698. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  2699. &plat_priv->driver_state);
  2700. return ret;
  2701. }
  2702. }
  2703. plat_priv->get_info_cb_ctx = NULL;
  2704. plat_priv->get_info_cb = NULL;
  2705. return 0;
  2706. }
  2707. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  2708. int modem_current_status)
  2709. {
  2710. struct cnss_wlan_driver *driver_ops;
  2711. if (!pci_priv)
  2712. return -ENODEV;
  2713. driver_ops = pci_priv->driver_ops;
  2714. if (!driver_ops || !driver_ops->modem_status)
  2715. return -EINVAL;
  2716. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  2717. return 0;
  2718. }
  2719. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  2720. enum cnss_driver_status status)
  2721. {
  2722. struct cnss_wlan_driver *driver_ops;
  2723. if (!pci_priv)
  2724. return -ENODEV;
  2725. driver_ops = pci_priv->driver_ops;
  2726. if (!driver_ops || !driver_ops->update_status)
  2727. return -EINVAL;
  2728. cnss_pr_dbg("Update driver status: %d\n", status);
  2729. driver_ops->update_status(pci_priv->pci_dev, status);
  2730. return 0;
  2731. }
  2732. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2733. struct cnss_misc_reg *misc_reg,
  2734. u32 misc_reg_size,
  2735. char *reg_name)
  2736. {
  2737. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2738. bool do_force_wake_put = true;
  2739. int i;
  2740. if (!misc_reg)
  2741. return;
  2742. if (in_interrupt() || irqs_disabled())
  2743. return;
  2744. if (cnss_pci_check_link_status(pci_priv))
  2745. return;
  2746. if (cnss_pci_force_wake_get(pci_priv)) {
  2747. /* Continue to dump when device has entered RDDM already */
  2748. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2749. return;
  2750. do_force_wake_put = false;
  2751. }
  2752. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2753. for (i = 0; i < misc_reg_size; i++) {
  2754. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2755. &misc_reg[i].dev_mask))
  2756. continue;
  2757. if (misc_reg[i].wr) {
  2758. if (misc_reg[i].offset ==
  2759. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2760. i >= 1)
  2761. misc_reg[i].val =
  2762. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2763. misc_reg[i - 1].val;
  2764. if (cnss_pci_reg_write(pci_priv,
  2765. misc_reg[i].offset,
  2766. misc_reg[i].val))
  2767. goto force_wake_put;
  2768. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2769. misc_reg[i].val,
  2770. misc_reg[i].offset);
  2771. } else {
  2772. if (cnss_pci_reg_read(pci_priv,
  2773. misc_reg[i].offset,
  2774. &misc_reg[i].val))
  2775. goto force_wake_put;
  2776. }
  2777. }
  2778. force_wake_put:
  2779. if (do_force_wake_put)
  2780. cnss_pci_force_wake_put(pci_priv);
  2781. }
  2782. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2783. {
  2784. if (in_interrupt() || irqs_disabled())
  2785. return;
  2786. if (cnss_pci_check_link_status(pci_priv))
  2787. return;
  2788. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2789. WCSS_REG_SIZE, "wcss");
  2790. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2791. PCIE_REG_SIZE, "pcie");
  2792. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2793. WLAON_REG_SIZE, "wlaon");
  2794. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2795. SYSPM_REG_SIZE, "syspm");
  2796. }
  2797. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2798. {
  2799. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2800. u32 reg_offset;
  2801. bool do_force_wake_put = true;
  2802. if (in_interrupt() || irqs_disabled())
  2803. return;
  2804. if (cnss_pci_check_link_status(pci_priv))
  2805. return;
  2806. if (!pci_priv->debug_reg) {
  2807. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2808. sizeof(*pci_priv->debug_reg)
  2809. * array_size, GFP_KERNEL);
  2810. if (!pci_priv->debug_reg)
  2811. return;
  2812. }
  2813. if (cnss_pci_force_wake_get(pci_priv))
  2814. do_force_wake_put = false;
  2815. cnss_pr_dbg("Start to dump shadow registers\n");
  2816. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2817. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2818. pci_priv->debug_reg[j].offset = reg_offset;
  2819. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2820. &pci_priv->debug_reg[j].val))
  2821. goto force_wake_put;
  2822. }
  2823. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2824. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2825. pci_priv->debug_reg[j].offset = reg_offset;
  2826. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2827. &pci_priv->debug_reg[j].val))
  2828. goto force_wake_put;
  2829. }
  2830. force_wake_put:
  2831. if (do_force_wake_put)
  2832. cnss_pci_force_wake_put(pci_priv);
  2833. }
  2834. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2835. {
  2836. int ret = 0;
  2837. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2838. ret = cnss_power_on_device(plat_priv, false);
  2839. if (ret) {
  2840. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2841. goto out;
  2842. }
  2843. ret = cnss_resume_pci_link(pci_priv);
  2844. if (ret) {
  2845. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2846. goto power_off;
  2847. }
  2848. ret = cnss_pci_call_driver_probe(pci_priv);
  2849. if (ret)
  2850. goto suspend_link;
  2851. return 0;
  2852. suspend_link:
  2853. cnss_suspend_pci_link(pci_priv);
  2854. power_off:
  2855. cnss_power_off_device(plat_priv);
  2856. out:
  2857. return ret;
  2858. }
  2859. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2860. {
  2861. int ret = 0;
  2862. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2863. cnss_pci_pm_runtime_resume(pci_priv);
  2864. ret = cnss_pci_call_driver_remove(pci_priv);
  2865. if (ret == -EAGAIN)
  2866. goto out;
  2867. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2868. CNSS_BUS_WIDTH_NONE);
  2869. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2870. cnss_pci_set_auto_suspended(pci_priv, 0);
  2871. ret = cnss_suspend_pci_link(pci_priv);
  2872. if (ret)
  2873. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2874. cnss_power_off_device(plat_priv);
  2875. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2876. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2877. out:
  2878. return ret;
  2879. }
  2880. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2881. {
  2882. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2883. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2884. }
  2885. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2886. {
  2887. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2888. struct cnss_ramdump_info *ramdump_info;
  2889. ramdump_info = &plat_priv->ramdump_info;
  2890. if (!ramdump_info->ramdump_size)
  2891. return -EINVAL;
  2892. return cnss_do_ramdump(plat_priv);
  2893. }
  2894. static void cnss_get_driver_mode_update_fw_name(struct cnss_plat_data *plat_priv)
  2895. {
  2896. struct cnss_pci_data *pci_priv;
  2897. struct cnss_wlan_driver *driver_ops;
  2898. pci_priv = plat_priv->bus_priv;
  2899. driver_ops = pci_priv->driver_ops;
  2900. if (driver_ops && driver_ops->get_driver_mode) {
  2901. plat_priv->driver_mode = driver_ops->get_driver_mode();
  2902. cnss_pci_update_fw_name(pci_priv);
  2903. cnss_pr_dbg("New driver mode is %d", plat_priv->driver_mode);
  2904. }
  2905. }
  2906. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2907. {
  2908. int ret = 0;
  2909. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2910. unsigned int timeout;
  2911. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2912. int sw_ctrl_gpio = plat_priv->pinctrl_info.sw_ctrl_gpio;
  2913. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2914. cnss_pci_clear_dump_info(pci_priv);
  2915. cnss_pci_power_off_mhi(pci_priv);
  2916. cnss_suspend_pci_link(pci_priv);
  2917. cnss_pci_deinit_mhi(pci_priv);
  2918. cnss_power_off_device(plat_priv);
  2919. }
  2920. /* Clear QMI send usage count during every power up */
  2921. pci_priv->qmi_send_usage_count = 0;
  2922. plat_priv->power_up_error = 0;
  2923. cnss_get_driver_mode_update_fw_name(plat_priv);
  2924. retry:
  2925. ret = cnss_power_on_device(plat_priv, false);
  2926. if (ret) {
  2927. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2928. goto out;
  2929. }
  2930. ret = cnss_resume_pci_link(pci_priv);
  2931. if (ret) {
  2932. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2933. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2934. cnss_get_input_gpio_value(plat_priv, sw_ctrl_gpio));
  2935. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2936. &plat_priv->ctrl_params.quirks)) {
  2937. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2938. ret = 0;
  2939. goto out;
  2940. }
  2941. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2942. cnss_power_off_device(plat_priv);
  2943. /* Force toggle BT_EN GPIO low */
  2944. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2945. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2946. retry, bt_en_gpio);
  2947. if (bt_en_gpio >= 0)
  2948. gpio_direction_output(bt_en_gpio, 0);
  2949. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2950. gpio_get_value(bt_en_gpio));
  2951. }
  2952. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2953. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2954. cnss_get_input_gpio_value(plat_priv,
  2955. sw_ctrl_gpio));
  2956. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2957. goto retry;
  2958. }
  2959. /* Assert when it reaches maximum retries */
  2960. CNSS_ASSERT(0);
  2961. goto power_off;
  2962. }
  2963. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2964. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2965. ret = cnss_pci_start_mhi(pci_priv);
  2966. if (ret) {
  2967. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2968. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2969. !pci_priv->pci_link_down_ind && timeout) {
  2970. /* Start recovery directly for MHI start failures */
  2971. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2972. CNSS_REASON_DEFAULT);
  2973. }
  2974. return 0;
  2975. }
  2976. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2977. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2978. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2979. return 0;
  2980. }
  2981. cnss_set_pin_connect_status(plat_priv);
  2982. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2983. ret = cnss_pci_call_driver_probe(pci_priv);
  2984. if (ret)
  2985. goto stop_mhi;
  2986. } else if (timeout) {
  2987. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2988. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2989. else
  2990. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2991. mod_timer(&plat_priv->fw_boot_timer,
  2992. jiffies + msecs_to_jiffies(timeout));
  2993. }
  2994. return 0;
  2995. stop_mhi:
  2996. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2997. cnss_pci_power_off_mhi(pci_priv);
  2998. cnss_suspend_pci_link(pci_priv);
  2999. cnss_pci_deinit_mhi(pci_priv);
  3000. power_off:
  3001. cnss_power_off_device(plat_priv);
  3002. out:
  3003. return ret;
  3004. }
  3005. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  3006. {
  3007. int ret = 0;
  3008. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3009. int do_force_wake = true;
  3010. cnss_pci_pm_runtime_resume(pci_priv);
  3011. ret = cnss_pci_call_driver_remove(pci_priv);
  3012. if (ret == -EAGAIN)
  3013. goto out;
  3014. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  3015. CNSS_BUS_WIDTH_NONE);
  3016. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  3017. cnss_pci_set_auto_suspended(pci_priv, 0);
  3018. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  3019. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  3020. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  3021. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  3022. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  3023. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  3024. del_timer(&pci_priv->dev_rddm_timer);
  3025. cnss_pci_collect_dump_info(pci_priv, false);
  3026. if (!plat_priv->recovery_enabled)
  3027. CNSS_ASSERT(0);
  3028. }
  3029. if (!cnss_is_device_powered_on(plat_priv)) {
  3030. cnss_pr_dbg("Device is already powered off, ignore\n");
  3031. goto skip_power_off;
  3032. }
  3033. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3034. do_force_wake = false;
  3035. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  3036. /* FBC image will be freed after powering off MHI, so skip
  3037. * if RAM dump data is still valid.
  3038. */
  3039. if (plat_priv->ramdump_info_v2.dump_data_valid)
  3040. goto skip_power_off;
  3041. cnss_pci_power_off_mhi(pci_priv);
  3042. ret = cnss_suspend_pci_link(pci_priv);
  3043. if (ret)
  3044. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  3045. cnss_pci_deinit_mhi(pci_priv);
  3046. cnss_power_off_device(plat_priv);
  3047. skip_power_off:
  3048. pci_priv->remap_window = 0;
  3049. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  3050. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  3051. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  3052. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  3053. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  3054. pci_priv->pci_link_down_ind = false;
  3055. }
  3056. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  3057. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  3058. memset(&print_optimize, 0, sizeof(print_optimize));
  3059. out:
  3060. return ret;
  3061. }
  3062. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  3063. {
  3064. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3065. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  3066. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  3067. plat_priv->driver_state);
  3068. cnss_pci_collect_dump_info(pci_priv, true);
  3069. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  3070. }
  3071. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  3072. {
  3073. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3074. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  3075. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  3076. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  3077. int ret = 0;
  3078. if (!info_v2->dump_data_valid || !dump_seg ||
  3079. dump_data->nentries == 0)
  3080. return 0;
  3081. ret = cnss_do_elf_ramdump(plat_priv);
  3082. cnss_pci_clear_dump_info(pci_priv);
  3083. cnss_pci_power_off_mhi(pci_priv);
  3084. cnss_suspend_pci_link(pci_priv);
  3085. cnss_pci_deinit_mhi(pci_priv);
  3086. cnss_power_off_device(plat_priv);
  3087. return ret;
  3088. }
  3089. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  3090. {
  3091. int ret = 0;
  3092. if (!pci_priv) {
  3093. cnss_pr_err("pci_priv is NULL\n");
  3094. return -ENODEV;
  3095. }
  3096. switch (pci_priv->device_id) {
  3097. case QCA6174_DEVICE_ID:
  3098. ret = cnss_qca6174_powerup(pci_priv);
  3099. break;
  3100. case QCA6290_DEVICE_ID:
  3101. case QCA6390_DEVICE_ID:
  3102. case QCN7605_DEVICE_ID:
  3103. case QCA6490_DEVICE_ID:
  3104. case KIWI_DEVICE_ID:
  3105. case MANGO_DEVICE_ID:
  3106. case PEACH_DEVICE_ID:
  3107. ret = cnss_qca6290_powerup(pci_priv);
  3108. break;
  3109. default:
  3110. cnss_pr_err("Unknown device_id found: 0x%x\n",
  3111. pci_priv->device_id);
  3112. ret = -ENODEV;
  3113. }
  3114. return ret;
  3115. }
  3116. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  3117. {
  3118. int ret = 0;
  3119. if (!pci_priv) {
  3120. cnss_pr_err("pci_priv is NULL\n");
  3121. return -ENODEV;
  3122. }
  3123. switch (pci_priv->device_id) {
  3124. case QCA6174_DEVICE_ID:
  3125. ret = cnss_qca6174_shutdown(pci_priv);
  3126. break;
  3127. case QCA6290_DEVICE_ID:
  3128. case QCA6390_DEVICE_ID:
  3129. case QCN7605_DEVICE_ID:
  3130. case QCA6490_DEVICE_ID:
  3131. case KIWI_DEVICE_ID:
  3132. case MANGO_DEVICE_ID:
  3133. case PEACH_DEVICE_ID:
  3134. ret = cnss_qca6290_shutdown(pci_priv);
  3135. break;
  3136. default:
  3137. cnss_pr_err("Unknown device_id found: 0x%x\n",
  3138. pci_priv->device_id);
  3139. ret = -ENODEV;
  3140. }
  3141. return ret;
  3142. }
  3143. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  3144. {
  3145. int ret = 0;
  3146. if (!pci_priv) {
  3147. cnss_pr_err("pci_priv is NULL\n");
  3148. return -ENODEV;
  3149. }
  3150. switch (pci_priv->device_id) {
  3151. case QCA6174_DEVICE_ID:
  3152. cnss_qca6174_crash_shutdown(pci_priv);
  3153. break;
  3154. case QCA6290_DEVICE_ID:
  3155. case QCA6390_DEVICE_ID:
  3156. case QCN7605_DEVICE_ID:
  3157. case QCA6490_DEVICE_ID:
  3158. case KIWI_DEVICE_ID:
  3159. case MANGO_DEVICE_ID:
  3160. case PEACH_DEVICE_ID:
  3161. cnss_qca6290_crash_shutdown(pci_priv);
  3162. break;
  3163. default:
  3164. cnss_pr_err("Unknown device_id found: 0x%x\n",
  3165. pci_priv->device_id);
  3166. ret = -ENODEV;
  3167. }
  3168. return ret;
  3169. }
  3170. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  3171. {
  3172. int ret = 0;
  3173. if (!pci_priv) {
  3174. cnss_pr_err("pci_priv is NULL\n");
  3175. return -ENODEV;
  3176. }
  3177. switch (pci_priv->device_id) {
  3178. case QCA6174_DEVICE_ID:
  3179. ret = cnss_qca6174_ramdump(pci_priv);
  3180. break;
  3181. case QCA6290_DEVICE_ID:
  3182. case QCA6390_DEVICE_ID:
  3183. case QCN7605_DEVICE_ID:
  3184. case QCA6490_DEVICE_ID:
  3185. case KIWI_DEVICE_ID:
  3186. case MANGO_DEVICE_ID:
  3187. case PEACH_DEVICE_ID:
  3188. ret = cnss_qca6290_ramdump(pci_priv);
  3189. break;
  3190. default:
  3191. cnss_pr_err("Unknown device_id found: 0x%x\n",
  3192. pci_priv->device_id);
  3193. ret = -ENODEV;
  3194. }
  3195. return ret;
  3196. }
  3197. int cnss_pci_is_drv_connected(struct device *dev)
  3198. {
  3199. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3200. if (!pci_priv)
  3201. return -ENODEV;
  3202. return pci_priv->drv_connected_last;
  3203. }
  3204. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  3205. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  3206. {
  3207. struct cnss_plat_data *plat_priv =
  3208. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  3209. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  3210. struct cnss_cal_info *cal_info;
  3211. unsigned int timeout;
  3212. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state))
  3213. return;
  3214. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  3215. goto reg_driver;
  3216. } else {
  3217. if (plat_priv->charger_mode) {
  3218. cnss_pr_err("Ignore calibration timeout in charger mode\n");
  3219. return;
  3220. }
  3221. if (!test_bit(CNSS_IN_COLD_BOOT_CAL,
  3222. &plat_priv->driver_state)) {
  3223. timeout = cnss_get_timeout(plat_priv,
  3224. CNSS_TIMEOUT_CALIBRATION);
  3225. cnss_pr_dbg("File system not ready to start calibration. Wait for %ds..\n",
  3226. timeout / 1000);
  3227. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  3228. msecs_to_jiffies(timeout));
  3229. return;
  3230. }
  3231. del_timer(&plat_priv->fw_boot_timer);
  3232. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) &&
  3233. !test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  3234. cnss_pr_err("Timeout waiting for calibration to complete\n");
  3235. CNSS_ASSERT(0);
  3236. }
  3237. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  3238. if (!cal_info)
  3239. return;
  3240. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  3241. cnss_driver_event_post(plat_priv,
  3242. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  3243. 0, cal_info);
  3244. }
  3245. reg_driver:
  3246. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  3247. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  3248. return;
  3249. }
  3250. reinit_completion(&plat_priv->power_up_complete);
  3251. cnss_driver_event_post(plat_priv,
  3252. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  3253. CNSS_EVENT_SYNC_UNKILLABLE,
  3254. pci_priv->driver_ops);
  3255. }
  3256. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  3257. {
  3258. int ret = 0;
  3259. struct cnss_plat_data *plat_priv;
  3260. struct cnss_pci_data *pci_priv;
  3261. const struct pci_device_id *id_table = driver_ops->id_table;
  3262. unsigned int timeout;
  3263. if (!cnss_check_driver_loading_allowed()) {
  3264. cnss_pr_info("No cnss2 dtsi entry present");
  3265. return -ENODEV;
  3266. }
  3267. plat_priv = cnss_get_plat_priv_by_driver_ops(driver_ops);
  3268. if (!plat_priv) {
  3269. cnss_pr_buf("plat_priv is not ready for register driver\n");
  3270. return -EAGAIN;
  3271. }
  3272. pci_priv = plat_priv->bus_priv;
  3273. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state)) {
  3274. while (id_table && id_table->device) {
  3275. if (plat_priv->device_id == id_table->device) {
  3276. if (plat_priv->device_id == KIWI_DEVICE_ID &&
  3277. driver_ops->chip_version != 2) {
  3278. cnss_pr_err("WLAN HW disabled. kiwi_v2 only supported\n");
  3279. return -ENODEV;
  3280. }
  3281. cnss_pr_info("WLAN register driver deferred for device ID: 0x%x due to HW disable\n",
  3282. id_table->device);
  3283. plat_priv->driver_ops = driver_ops;
  3284. return 0;
  3285. }
  3286. id_table++;
  3287. }
  3288. return -ENODEV;
  3289. }
  3290. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  3291. cnss_pr_info("pci probe not yet done for register driver\n");
  3292. return -EAGAIN;
  3293. }
  3294. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state)) {
  3295. cnss_pr_err("Driver has already registered\n");
  3296. return -EEXIST;
  3297. }
  3298. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  3299. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  3300. return -EINVAL;
  3301. }
  3302. if (!id_table || !pci_dev_present(id_table)) {
  3303. /* id_table pointer will move from pci_dev_present(),
  3304. * so check again using local pointer.
  3305. */
  3306. id_table = driver_ops->id_table;
  3307. while (id_table && id_table->vendor) {
  3308. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  3309. id_table->device);
  3310. id_table++;
  3311. }
  3312. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  3313. pci_priv->device_id);
  3314. return -ENODEV;
  3315. }
  3316. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  3317. driver_ops->chip_version != plat_priv->device_version.major_version) {
  3318. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  3319. driver_ops->chip_version,
  3320. plat_priv->device_version.major_version);
  3321. return -ENODEV;
  3322. }
  3323. cnss_get_driver_mode_update_fw_name(plat_priv);
  3324. set_bit(CNSS_DRIVER_REGISTER, &plat_priv->driver_state);
  3325. if (!plat_priv->cbc_enabled ||
  3326. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  3327. goto register_driver;
  3328. pci_priv->driver_ops = driver_ops;
  3329. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  3330. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  3331. * loaded from vendor_modprobe.sh at early boot and must be deferred
  3332. * until CBC is complete
  3333. */
  3334. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  3335. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  3336. cnss_wlan_reg_driver_work);
  3337. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  3338. msecs_to_jiffies(timeout));
  3339. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  3340. return 0;
  3341. register_driver:
  3342. reinit_completion(&plat_priv->power_up_complete);
  3343. ret = cnss_driver_event_post(plat_priv,
  3344. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  3345. CNSS_EVENT_SYNC_UNKILLABLE,
  3346. driver_ops);
  3347. return ret;
  3348. }
  3349. EXPORT_SYMBOL(cnss_wlan_register_driver);
  3350. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  3351. {
  3352. struct cnss_plat_data *plat_priv;
  3353. int ret = 0;
  3354. unsigned int timeout;
  3355. plat_priv = cnss_get_plat_priv_by_driver_ops(driver_ops);
  3356. if (!plat_priv) {
  3357. cnss_pr_err("plat_priv is NULL\n");
  3358. return;
  3359. }
  3360. mutex_lock(&plat_priv->driver_ops_lock);
  3361. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  3362. goto skip_wait_power_up;
  3363. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  3364. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  3365. msecs_to_jiffies(timeout));
  3366. if (!ret) {
  3367. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  3368. timeout);
  3369. CNSS_ASSERT(0);
  3370. }
  3371. skip_wait_power_up:
  3372. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  3373. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3374. goto skip_wait_recovery;
  3375. reinit_completion(&plat_priv->recovery_complete);
  3376. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  3377. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  3378. msecs_to_jiffies(timeout));
  3379. if (!ret) {
  3380. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  3381. timeout);
  3382. CNSS_ASSERT(0);
  3383. }
  3384. skip_wait_recovery:
  3385. cnss_driver_event_post(plat_priv,
  3386. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  3387. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  3388. mutex_unlock(&plat_priv->driver_ops_lock);
  3389. }
  3390. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  3391. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  3392. void *data)
  3393. {
  3394. int ret = 0;
  3395. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3396. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  3397. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  3398. return -EINVAL;
  3399. }
  3400. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  3401. pci_priv->driver_ops = data;
  3402. ret = cnss_pci_dev_powerup(pci_priv);
  3403. if (ret) {
  3404. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  3405. pci_priv->driver_ops = NULL;
  3406. } else {
  3407. set_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  3408. }
  3409. return ret;
  3410. }
  3411. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  3412. {
  3413. struct cnss_plat_data *plat_priv;
  3414. if (!pci_priv)
  3415. return -EINVAL;
  3416. plat_priv = pci_priv->plat_priv;
  3417. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  3418. cnss_pci_dev_shutdown(pci_priv);
  3419. pci_priv->driver_ops = NULL;
  3420. clear_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state);
  3421. return 0;
  3422. }
  3423. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  3424. {
  3425. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3426. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  3427. int ret = 0;
  3428. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3429. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  3430. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state) &&
  3431. driver_ops && driver_ops->suspend) {
  3432. ret = driver_ops->suspend(pci_dev, state);
  3433. if (ret) {
  3434. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  3435. ret);
  3436. ret = -EAGAIN;
  3437. }
  3438. }
  3439. return ret;
  3440. }
  3441. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  3442. {
  3443. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3444. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  3445. int ret = 0;
  3446. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3447. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state) &&
  3448. driver_ops && driver_ops->resume) {
  3449. ret = driver_ops->resume(pci_dev);
  3450. if (ret)
  3451. cnss_pr_err("Failed to resume host driver, err = %d\n",
  3452. ret);
  3453. }
  3454. return ret;
  3455. }
  3456. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  3457. {
  3458. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3459. int ret = 0;
  3460. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  3461. goto out;
  3462. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  3463. ret = -EAGAIN;
  3464. goto out;
  3465. }
  3466. if (pci_priv->drv_connected_last)
  3467. goto skip_disable_pci;
  3468. pci_clear_master(pci_dev);
  3469. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  3470. pci_disable_device(pci_dev);
  3471. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  3472. if (ret)
  3473. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  3474. skip_disable_pci:
  3475. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  3476. ret = -EAGAIN;
  3477. goto resume_mhi;
  3478. }
  3479. pci_priv->pci_link_state = PCI_LINK_DOWN;
  3480. return 0;
  3481. resume_mhi:
  3482. if (!pci_is_enabled(pci_dev))
  3483. if (pci_enable_device(pci_dev))
  3484. cnss_pr_err("Failed to enable PCI device\n");
  3485. if (pci_priv->saved_state)
  3486. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  3487. pci_set_master(pci_dev);
  3488. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  3489. out:
  3490. return ret;
  3491. }
  3492. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  3493. {
  3494. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3495. int ret = 0;
  3496. if (pci_priv->pci_link_state == PCI_LINK_UP)
  3497. goto out;
  3498. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  3499. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  3500. cnss_pci_link_down(&pci_dev->dev);
  3501. ret = -EAGAIN;
  3502. goto out;
  3503. }
  3504. pci_priv->pci_link_state = PCI_LINK_UP;
  3505. if (pci_priv->drv_connected_last)
  3506. goto skip_enable_pci;
  3507. ret = pci_enable_device(pci_dev);
  3508. if (ret) {
  3509. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  3510. ret);
  3511. goto out;
  3512. }
  3513. if (pci_priv->saved_state)
  3514. cnss_set_pci_config_space(pci_priv,
  3515. RESTORE_PCI_CONFIG_SPACE);
  3516. pci_set_master(pci_dev);
  3517. skip_enable_pci:
  3518. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  3519. out:
  3520. return ret;
  3521. }
  3522. static int cnss_pci_suspend(struct device *dev)
  3523. {
  3524. int ret = 0;
  3525. struct pci_dev *pci_dev = to_pci_dev(dev);
  3526. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3527. struct cnss_plat_data *plat_priv;
  3528. if (!pci_priv)
  3529. goto out;
  3530. plat_priv = pci_priv->plat_priv;
  3531. if (!plat_priv)
  3532. goto out;
  3533. if (!cnss_is_device_powered_on(plat_priv))
  3534. goto out;
  3535. /* No mhi state bit set if only finish pcie enumeration,
  3536. * so test_bit is not applicable to check if it is INIT state.
  3537. */
  3538. if (pci_priv->mhi_state == CNSS_MHI_INIT) {
  3539. bool suspend = cnss_should_suspend_pwroff(pci_dev);
  3540. /* Do PCI link suspend and power off in the LPM case
  3541. * if chipset didn't do that after pcie enumeration.
  3542. */
  3543. if (!suspend) {
  3544. ret = cnss_suspend_pci_link(pci_priv);
  3545. if (ret)
  3546. cnss_pr_err("Failed to suspend PCI link, err = %d\n",
  3547. ret);
  3548. cnss_power_off_device(plat_priv);
  3549. goto out;
  3550. }
  3551. }
  3552. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3553. pci_priv->drv_supported) {
  3554. pci_priv->drv_connected_last =
  3555. cnss_pci_get_drv_connected(pci_priv);
  3556. if (!pci_priv->drv_connected_last) {
  3557. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3558. ret = -EAGAIN;
  3559. goto out;
  3560. }
  3561. }
  3562. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3563. ret = cnss_pci_suspend_driver(pci_priv);
  3564. if (ret)
  3565. goto clear_flag;
  3566. if (!pci_priv->disable_pc) {
  3567. mutex_lock(&pci_priv->bus_lock);
  3568. ret = cnss_pci_suspend_bus(pci_priv);
  3569. mutex_unlock(&pci_priv->bus_lock);
  3570. if (ret)
  3571. goto resume_driver;
  3572. }
  3573. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  3574. return 0;
  3575. resume_driver:
  3576. cnss_pci_resume_driver(pci_priv);
  3577. clear_flag:
  3578. pci_priv->drv_connected_last = 0;
  3579. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3580. out:
  3581. return ret;
  3582. }
  3583. static int cnss_pci_resume(struct device *dev)
  3584. {
  3585. int ret = 0;
  3586. struct pci_dev *pci_dev = to_pci_dev(dev);
  3587. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3588. struct cnss_plat_data *plat_priv;
  3589. if (!pci_priv)
  3590. goto out;
  3591. plat_priv = pci_priv->plat_priv;
  3592. if (!plat_priv)
  3593. goto out;
  3594. if (pci_priv->pci_link_down_ind)
  3595. goto out;
  3596. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3597. goto out;
  3598. if (!pci_priv->disable_pc) {
  3599. mutex_lock(&pci_priv->bus_lock);
  3600. ret = cnss_pci_resume_bus(pci_priv);
  3601. mutex_unlock(&pci_priv->bus_lock);
  3602. if (ret)
  3603. goto out;
  3604. }
  3605. ret = cnss_pci_resume_driver(pci_priv);
  3606. pci_priv->drv_connected_last = 0;
  3607. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  3608. out:
  3609. return ret;
  3610. }
  3611. static int cnss_pci_suspend_noirq(struct device *dev)
  3612. {
  3613. int ret = 0;
  3614. struct pci_dev *pci_dev = to_pci_dev(dev);
  3615. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3616. struct cnss_wlan_driver *driver_ops;
  3617. struct cnss_plat_data *plat_priv;
  3618. if (!pci_priv)
  3619. goto out;
  3620. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3621. goto out;
  3622. driver_ops = pci_priv->driver_ops;
  3623. plat_priv = pci_priv->plat_priv;
  3624. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state) &&
  3625. driver_ops && driver_ops->suspend_noirq)
  3626. ret = driver_ops->suspend_noirq(pci_dev);
  3627. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  3628. !pci_priv->plat_priv->use_pm_domain)
  3629. pci_save_state(pci_dev);
  3630. out:
  3631. return ret;
  3632. }
  3633. static int cnss_pci_resume_noirq(struct device *dev)
  3634. {
  3635. int ret = 0;
  3636. struct pci_dev *pci_dev = to_pci_dev(dev);
  3637. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3638. struct cnss_wlan_driver *driver_ops;
  3639. struct cnss_plat_data *plat_priv;
  3640. if (!pci_priv)
  3641. goto out;
  3642. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3643. goto out;
  3644. plat_priv = pci_priv->plat_priv;
  3645. driver_ops = pci_priv->driver_ops;
  3646. if (test_bit(CNSS_DRIVER_REGISTERED, &plat_priv->driver_state) &&
  3647. driver_ops && driver_ops->resume_noirq &&
  3648. !pci_priv->pci_link_down_ind)
  3649. ret = driver_ops->resume_noirq(pci_dev);
  3650. out:
  3651. return ret;
  3652. }
  3653. static int cnss_pci_runtime_suspend(struct device *dev)
  3654. {
  3655. int ret = 0;
  3656. struct pci_dev *pci_dev = to_pci_dev(dev);
  3657. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3658. struct cnss_plat_data *plat_priv;
  3659. struct cnss_wlan_driver *driver_ops;
  3660. if (!pci_priv)
  3661. return -EAGAIN;
  3662. plat_priv = pci_priv->plat_priv;
  3663. if (!plat_priv)
  3664. return -EAGAIN;
  3665. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3666. return -EAGAIN;
  3667. if (pci_priv->pci_link_down_ind) {
  3668. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3669. return -EAGAIN;
  3670. }
  3671. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  3672. pci_priv->drv_supported) {
  3673. pci_priv->drv_connected_last =
  3674. cnss_pci_get_drv_connected(pci_priv);
  3675. if (!pci_priv->drv_connected_last) {
  3676. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  3677. return -EAGAIN;
  3678. }
  3679. }
  3680. cnss_pr_vdbg("Runtime suspend start\n");
  3681. driver_ops = pci_priv->driver_ops;
  3682. if (driver_ops && driver_ops->runtime_ops &&
  3683. driver_ops->runtime_ops->runtime_suspend)
  3684. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  3685. else
  3686. ret = cnss_auto_suspend(dev);
  3687. if (ret)
  3688. pci_priv->drv_connected_last = 0;
  3689. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  3690. return ret;
  3691. }
  3692. static int cnss_pci_runtime_resume(struct device *dev)
  3693. {
  3694. int ret = 0;
  3695. struct pci_dev *pci_dev = to_pci_dev(dev);
  3696. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3697. struct cnss_wlan_driver *driver_ops;
  3698. if (!pci_priv)
  3699. return -EAGAIN;
  3700. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  3701. return -EAGAIN;
  3702. if (pci_priv->pci_link_down_ind) {
  3703. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  3704. return -EAGAIN;
  3705. }
  3706. cnss_pr_vdbg("Runtime resume start\n");
  3707. driver_ops = pci_priv->driver_ops;
  3708. if (driver_ops && driver_ops->runtime_ops &&
  3709. driver_ops->runtime_ops->runtime_resume)
  3710. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  3711. else
  3712. ret = cnss_auto_resume(dev);
  3713. if (!ret)
  3714. pci_priv->drv_connected_last = 0;
  3715. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  3716. return ret;
  3717. }
  3718. static int cnss_pci_runtime_idle(struct device *dev)
  3719. {
  3720. cnss_pr_vdbg("Runtime idle\n");
  3721. pm_request_autosuspend(dev);
  3722. return -EBUSY;
  3723. }
  3724. int cnss_wlan_pm_control(struct device *dev, bool vote)
  3725. {
  3726. struct pci_dev *pci_dev = to_pci_dev(dev);
  3727. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3728. int ret = 0;
  3729. if (!pci_priv)
  3730. return -ENODEV;
  3731. ret = cnss_pci_disable_pc(pci_priv, vote);
  3732. if (ret)
  3733. return ret;
  3734. pci_priv->disable_pc = vote;
  3735. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  3736. return 0;
  3737. }
  3738. EXPORT_SYMBOL(cnss_wlan_pm_control);
  3739. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  3740. enum cnss_rtpm_id id)
  3741. {
  3742. if (id >= RTPM_ID_MAX)
  3743. return;
  3744. atomic_inc(&pci_priv->pm_stats.runtime_get);
  3745. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  3746. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  3747. cnss_get_host_timestamp(pci_priv->plat_priv);
  3748. }
  3749. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  3750. enum cnss_rtpm_id id)
  3751. {
  3752. if (id >= RTPM_ID_MAX)
  3753. return;
  3754. atomic_inc(&pci_priv->pm_stats.runtime_put);
  3755. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  3756. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  3757. cnss_get_host_timestamp(pci_priv->plat_priv);
  3758. }
  3759. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  3760. {
  3761. struct device *dev;
  3762. if (!pci_priv)
  3763. return;
  3764. dev = &pci_priv->pci_dev->dev;
  3765. cnss_pr_dbg("Runtime PM usage count: %d\n",
  3766. atomic_read(&dev->power.usage_count));
  3767. }
  3768. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  3769. {
  3770. struct device *dev;
  3771. enum rpm_status status;
  3772. if (!pci_priv)
  3773. return -ENODEV;
  3774. dev = &pci_priv->pci_dev->dev;
  3775. status = dev->power.runtime_status;
  3776. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3777. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3778. (void *)_RET_IP_);
  3779. return pm_request_resume(dev);
  3780. }
  3781. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3782. {
  3783. struct device *dev;
  3784. enum rpm_status status;
  3785. if (!pci_priv)
  3786. return -ENODEV;
  3787. dev = &pci_priv->pci_dev->dev;
  3788. status = dev->power.runtime_status;
  3789. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3790. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3791. (void *)_RET_IP_);
  3792. return pm_runtime_resume(dev);
  3793. }
  3794. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3795. enum cnss_rtpm_id id)
  3796. {
  3797. struct device *dev;
  3798. enum rpm_status status;
  3799. if (!pci_priv)
  3800. return -ENODEV;
  3801. dev = &pci_priv->pci_dev->dev;
  3802. status = dev->power.runtime_status;
  3803. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3804. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3805. (void *)_RET_IP_);
  3806. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3807. return pm_runtime_get(dev);
  3808. }
  3809. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3810. enum cnss_rtpm_id id)
  3811. {
  3812. struct device *dev;
  3813. enum rpm_status status;
  3814. if (!pci_priv)
  3815. return -ENODEV;
  3816. dev = &pci_priv->pci_dev->dev;
  3817. status = dev->power.runtime_status;
  3818. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3819. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3820. (void *)_RET_IP_);
  3821. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3822. return pm_runtime_get_sync(dev);
  3823. }
  3824. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3825. enum cnss_rtpm_id id)
  3826. {
  3827. if (!pci_priv)
  3828. return;
  3829. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3830. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3831. }
  3832. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3833. enum cnss_rtpm_id id)
  3834. {
  3835. struct device *dev;
  3836. if (!pci_priv)
  3837. return -ENODEV;
  3838. dev = &pci_priv->pci_dev->dev;
  3839. if (atomic_read(&dev->power.usage_count) == 0) {
  3840. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3841. return -EINVAL;
  3842. }
  3843. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3844. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3845. }
  3846. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3847. enum cnss_rtpm_id id)
  3848. {
  3849. struct device *dev;
  3850. if (!pci_priv)
  3851. return;
  3852. dev = &pci_priv->pci_dev->dev;
  3853. if (atomic_read(&dev->power.usage_count) == 0) {
  3854. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3855. return;
  3856. }
  3857. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3858. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3859. }
  3860. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3861. {
  3862. if (!pci_priv)
  3863. return;
  3864. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3865. }
  3866. int cnss_auto_suspend(struct device *dev)
  3867. {
  3868. int ret = 0;
  3869. struct pci_dev *pci_dev = to_pci_dev(dev);
  3870. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3871. struct cnss_plat_data *plat_priv;
  3872. if (!pci_priv)
  3873. return -ENODEV;
  3874. plat_priv = pci_priv->plat_priv;
  3875. if (!plat_priv)
  3876. return -ENODEV;
  3877. mutex_lock(&pci_priv->bus_lock);
  3878. if (!pci_priv->qmi_send_usage_count) {
  3879. ret = cnss_pci_suspend_bus(pci_priv);
  3880. if (ret) {
  3881. mutex_unlock(&pci_priv->bus_lock);
  3882. return ret;
  3883. }
  3884. }
  3885. cnss_pci_set_auto_suspended(pci_priv, 1);
  3886. mutex_unlock(&pci_priv->bus_lock);
  3887. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3888. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3889. * current_bw_vote as in resume path we should vote for last used
  3890. * bandwidth vote. Also ignore error if bw voting is not setup.
  3891. */
  3892. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3893. return 0;
  3894. }
  3895. EXPORT_SYMBOL(cnss_auto_suspend);
  3896. int cnss_auto_resume(struct device *dev)
  3897. {
  3898. int ret = 0;
  3899. struct pci_dev *pci_dev = to_pci_dev(dev);
  3900. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3901. struct cnss_plat_data *plat_priv;
  3902. if (!pci_priv)
  3903. return -ENODEV;
  3904. plat_priv = pci_priv->plat_priv;
  3905. if (!plat_priv)
  3906. return -ENODEV;
  3907. mutex_lock(&pci_priv->bus_lock);
  3908. ret = cnss_pci_resume_bus(pci_priv);
  3909. if (ret) {
  3910. mutex_unlock(&pci_priv->bus_lock);
  3911. return ret;
  3912. }
  3913. cnss_pci_set_auto_suspended(pci_priv, 0);
  3914. mutex_unlock(&pci_priv->bus_lock);
  3915. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3916. return 0;
  3917. }
  3918. EXPORT_SYMBOL(cnss_auto_resume);
  3919. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3920. {
  3921. struct pci_dev *pci_dev = to_pci_dev(dev);
  3922. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3923. struct cnss_plat_data *plat_priv;
  3924. struct mhi_controller *mhi_ctrl;
  3925. if (!pci_priv)
  3926. return -ENODEV;
  3927. switch (pci_priv->device_id) {
  3928. case QCA6390_DEVICE_ID:
  3929. case QCA6490_DEVICE_ID:
  3930. case KIWI_DEVICE_ID:
  3931. case MANGO_DEVICE_ID:
  3932. case PEACH_DEVICE_ID:
  3933. break;
  3934. default:
  3935. return 0;
  3936. }
  3937. mhi_ctrl = pci_priv->mhi_ctrl;
  3938. if (!mhi_ctrl)
  3939. return -EINVAL;
  3940. plat_priv = pci_priv->plat_priv;
  3941. if (!plat_priv)
  3942. return -ENODEV;
  3943. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3944. return -EAGAIN;
  3945. if (timeout_us) {
  3946. /* Busy wait for timeout_us */
  3947. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3948. timeout_us, false);
  3949. } else {
  3950. /* Sleep wait for mhi_ctrl->timeout_ms */
  3951. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3952. }
  3953. }
  3954. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3955. int cnss_pci_force_wake_request(struct device *dev)
  3956. {
  3957. struct pci_dev *pci_dev = to_pci_dev(dev);
  3958. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3959. struct cnss_plat_data *plat_priv;
  3960. struct mhi_controller *mhi_ctrl;
  3961. if (!pci_priv)
  3962. return -ENODEV;
  3963. switch (pci_priv->device_id) {
  3964. case QCA6390_DEVICE_ID:
  3965. case QCA6490_DEVICE_ID:
  3966. case KIWI_DEVICE_ID:
  3967. case MANGO_DEVICE_ID:
  3968. case PEACH_DEVICE_ID:
  3969. break;
  3970. default:
  3971. return 0;
  3972. }
  3973. mhi_ctrl = pci_priv->mhi_ctrl;
  3974. if (!mhi_ctrl)
  3975. return -EINVAL;
  3976. plat_priv = pci_priv->plat_priv;
  3977. if (!plat_priv)
  3978. return -ENODEV;
  3979. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3980. return -EAGAIN;
  3981. mhi_device_get(mhi_ctrl->mhi_dev);
  3982. return 0;
  3983. }
  3984. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3985. int cnss_pci_is_device_awake(struct device *dev)
  3986. {
  3987. struct pci_dev *pci_dev = to_pci_dev(dev);
  3988. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3989. struct mhi_controller *mhi_ctrl;
  3990. if (!pci_priv)
  3991. return -ENODEV;
  3992. switch (pci_priv->device_id) {
  3993. case QCA6390_DEVICE_ID:
  3994. case QCA6490_DEVICE_ID:
  3995. case KIWI_DEVICE_ID:
  3996. case MANGO_DEVICE_ID:
  3997. case PEACH_DEVICE_ID:
  3998. break;
  3999. default:
  4000. return 0;
  4001. }
  4002. mhi_ctrl = pci_priv->mhi_ctrl;
  4003. if (!mhi_ctrl)
  4004. return -EINVAL;
  4005. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  4006. }
  4007. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  4008. int cnss_pci_force_wake_release(struct device *dev)
  4009. {
  4010. struct pci_dev *pci_dev = to_pci_dev(dev);
  4011. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  4012. struct cnss_plat_data *plat_priv;
  4013. struct mhi_controller *mhi_ctrl;
  4014. if (!pci_priv)
  4015. return -ENODEV;
  4016. switch (pci_priv->device_id) {
  4017. case QCA6390_DEVICE_ID:
  4018. case QCA6490_DEVICE_ID:
  4019. case KIWI_DEVICE_ID:
  4020. case MANGO_DEVICE_ID:
  4021. case PEACH_DEVICE_ID:
  4022. break;
  4023. default:
  4024. return 0;
  4025. }
  4026. mhi_ctrl = pci_priv->mhi_ctrl;
  4027. if (!mhi_ctrl)
  4028. return -EINVAL;
  4029. plat_priv = pci_priv->plat_priv;
  4030. if (!plat_priv)
  4031. return -ENODEV;
  4032. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  4033. return -EAGAIN;
  4034. mhi_device_put(mhi_ctrl->mhi_dev);
  4035. return 0;
  4036. }
  4037. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  4038. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  4039. {
  4040. int ret = 0;
  4041. if (!pci_priv)
  4042. return -ENODEV;
  4043. mutex_lock(&pci_priv->bus_lock);
  4044. if (cnss_pci_get_auto_suspended(pci_priv) &&
  4045. !pci_priv->qmi_send_usage_count)
  4046. ret = cnss_pci_resume_bus(pci_priv);
  4047. pci_priv->qmi_send_usage_count++;
  4048. cnss_pr_buf("Increased QMI send usage count to %d\n",
  4049. pci_priv->qmi_send_usage_count);
  4050. mutex_unlock(&pci_priv->bus_lock);
  4051. return ret;
  4052. }
  4053. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  4054. {
  4055. int ret = 0;
  4056. if (!pci_priv)
  4057. return -ENODEV;
  4058. mutex_lock(&pci_priv->bus_lock);
  4059. if (pci_priv->qmi_send_usage_count)
  4060. pci_priv->qmi_send_usage_count--;
  4061. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  4062. pci_priv->qmi_send_usage_count);
  4063. if (cnss_pci_get_auto_suspended(pci_priv) &&
  4064. !pci_priv->qmi_send_usage_count &&
  4065. !cnss_pcie_is_device_down(pci_priv))
  4066. ret = cnss_pci_suspend_bus(pci_priv);
  4067. mutex_unlock(&pci_priv->bus_lock);
  4068. return ret;
  4069. }
  4070. int cnss_send_buffer_to_afcmem(struct device *dev, const uint8_t *afcdb,
  4071. uint32_t len, uint8_t slotid)
  4072. {
  4073. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  4074. struct cnss_fw_mem *fw_mem;
  4075. void *mem = NULL;
  4076. int i, ret;
  4077. u32 *status;
  4078. if (!plat_priv)
  4079. return -EINVAL;
  4080. fw_mem = plat_priv->fw_mem;
  4081. if (slotid >= AFC_MAX_SLOT) {
  4082. cnss_pr_err("Invalid slot id %d\n", slotid);
  4083. ret = -EINVAL;
  4084. goto err;
  4085. }
  4086. if (len > AFC_SLOT_SIZE) {
  4087. cnss_pr_err("len %d greater than slot size", len);
  4088. ret = -EINVAL;
  4089. goto err;
  4090. }
  4091. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4092. if (fw_mem[i].type == QMI_WLFW_AFC_MEM_V01) {
  4093. mem = fw_mem[i].va;
  4094. status = mem + (slotid * AFC_SLOT_SIZE);
  4095. break;
  4096. }
  4097. }
  4098. if (!mem) {
  4099. cnss_pr_err("AFC mem is not available\n");
  4100. ret = -ENOMEM;
  4101. goto err;
  4102. }
  4103. memcpy(mem + (slotid * AFC_SLOT_SIZE), afcdb, len);
  4104. if (len < AFC_SLOT_SIZE)
  4105. memset(mem + (slotid * AFC_SLOT_SIZE) + len,
  4106. 0, AFC_SLOT_SIZE - len);
  4107. status[AFC_AUTH_STATUS_OFFSET] = cpu_to_le32(AFC_AUTH_SUCCESS);
  4108. return 0;
  4109. err:
  4110. return ret;
  4111. }
  4112. EXPORT_SYMBOL(cnss_send_buffer_to_afcmem);
  4113. int cnss_reset_afcmem(struct device *dev, uint8_t slotid)
  4114. {
  4115. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  4116. struct cnss_fw_mem *fw_mem;
  4117. void *mem = NULL;
  4118. int i, ret;
  4119. if (!plat_priv)
  4120. return -EINVAL;
  4121. fw_mem = plat_priv->fw_mem;
  4122. if (slotid >= AFC_MAX_SLOT) {
  4123. cnss_pr_err("Invalid slot id %d\n", slotid);
  4124. ret = -EINVAL;
  4125. goto err;
  4126. }
  4127. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4128. if (fw_mem[i].type == QMI_WLFW_AFC_MEM_V01) {
  4129. mem = fw_mem[i].va;
  4130. break;
  4131. }
  4132. }
  4133. if (!mem) {
  4134. cnss_pr_err("AFC mem is not available\n");
  4135. ret = -ENOMEM;
  4136. goto err;
  4137. }
  4138. memset(mem + (slotid * AFC_SLOT_SIZE), 0, AFC_SLOT_SIZE);
  4139. return 0;
  4140. err:
  4141. return ret;
  4142. }
  4143. EXPORT_SYMBOL(cnss_reset_afcmem);
  4144. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  4145. {
  4146. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4147. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4148. struct device *dev = &pci_priv->pci_dev->dev;
  4149. int i;
  4150. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4151. if (!fw_mem[i].va && fw_mem[i].size) {
  4152. retry:
  4153. fw_mem[i].va =
  4154. dma_alloc_attrs(dev, fw_mem[i].size,
  4155. &fw_mem[i].pa, GFP_KERNEL,
  4156. fw_mem[i].attrs);
  4157. if (!fw_mem[i].va) {
  4158. if ((fw_mem[i].attrs &
  4159. DMA_ATTR_FORCE_CONTIGUOUS)) {
  4160. fw_mem[i].attrs &=
  4161. ~DMA_ATTR_FORCE_CONTIGUOUS;
  4162. cnss_pr_dbg("Fallback to non-contiguous memory for FW, Mem type: %u\n",
  4163. fw_mem[i].type);
  4164. goto retry;
  4165. }
  4166. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  4167. fw_mem[i].size, fw_mem[i].type);
  4168. CNSS_ASSERT(0);
  4169. return -ENOMEM;
  4170. }
  4171. }
  4172. }
  4173. return 0;
  4174. }
  4175. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  4176. {
  4177. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4178. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4179. struct device *dev = &pci_priv->pci_dev->dev;
  4180. int i;
  4181. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4182. if (fw_mem[i].va && fw_mem[i].size) {
  4183. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  4184. fw_mem[i].va, &fw_mem[i].pa,
  4185. fw_mem[i].size, fw_mem[i].type);
  4186. dma_free_attrs(dev, fw_mem[i].size,
  4187. fw_mem[i].va, fw_mem[i].pa,
  4188. fw_mem[i].attrs);
  4189. fw_mem[i].va = NULL;
  4190. fw_mem[i].pa = 0;
  4191. fw_mem[i].size = 0;
  4192. fw_mem[i].type = 0;
  4193. }
  4194. }
  4195. plat_priv->fw_mem_seg_len = 0;
  4196. }
  4197. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  4198. {
  4199. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4200. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  4201. int i, j;
  4202. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  4203. if (!qdss_mem[i].va && qdss_mem[i].size) {
  4204. qdss_mem[i].va =
  4205. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  4206. qdss_mem[i].size,
  4207. &qdss_mem[i].pa,
  4208. GFP_KERNEL);
  4209. if (!qdss_mem[i].va) {
  4210. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  4211. qdss_mem[i].size,
  4212. qdss_mem[i].type, i);
  4213. break;
  4214. }
  4215. }
  4216. }
  4217. /* Best-effort allocation for QDSS trace */
  4218. if (i < plat_priv->qdss_mem_seg_len) {
  4219. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  4220. qdss_mem[j].type = 0;
  4221. qdss_mem[j].size = 0;
  4222. }
  4223. plat_priv->qdss_mem_seg_len = i;
  4224. }
  4225. return 0;
  4226. }
  4227. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  4228. {
  4229. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4230. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  4231. int i;
  4232. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  4233. if (qdss_mem[i].va && qdss_mem[i].size) {
  4234. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  4235. &qdss_mem[i].pa, qdss_mem[i].size,
  4236. qdss_mem[i].type);
  4237. dma_free_coherent(&pci_priv->pci_dev->dev,
  4238. qdss_mem[i].size, qdss_mem[i].va,
  4239. qdss_mem[i].pa);
  4240. qdss_mem[i].va = NULL;
  4241. qdss_mem[i].pa = 0;
  4242. qdss_mem[i].size = 0;
  4243. qdss_mem[i].type = 0;
  4244. }
  4245. }
  4246. plat_priv->qdss_mem_seg_len = 0;
  4247. }
  4248. int cnss_pci_load_tme_patch(struct cnss_pci_data *pci_priv)
  4249. {
  4250. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4251. struct cnss_fw_mem *tme_lite_mem = &plat_priv->tme_lite_mem;
  4252. char filename[MAX_FIRMWARE_NAME_LEN];
  4253. char *tme_patch_filename = NULL;
  4254. const struct firmware *fw_entry;
  4255. int ret = 0;
  4256. switch (pci_priv->device_id) {
  4257. case PEACH_DEVICE_ID:
  4258. if (plat_priv->device_version.major_version == FW_V1_NUMBER)
  4259. tme_patch_filename = TME_PATCH_FILE_NAME_1_0;
  4260. else if (plat_priv->device_version.major_version == FW_V2_NUMBER)
  4261. tme_patch_filename = TME_PATCH_FILE_NAME_2_0;
  4262. break;
  4263. case QCA6174_DEVICE_ID:
  4264. case QCA6290_DEVICE_ID:
  4265. case QCA6390_DEVICE_ID:
  4266. case QCA6490_DEVICE_ID:
  4267. case KIWI_DEVICE_ID:
  4268. case MANGO_DEVICE_ID:
  4269. default:
  4270. cnss_pr_dbg("TME-L not supported for device ID: (0x%x)\n",
  4271. pci_priv->device_id);
  4272. return 0;
  4273. }
  4274. if (!tme_lite_mem->va && !tme_lite_mem->size) {
  4275. scnprintf(filename, MAX_FIRMWARE_NAME_LEN, "%s", tme_patch_filename);
  4276. ret = firmware_request_nowarn(&fw_entry, filename,
  4277. &pci_priv->pci_dev->dev);
  4278. if (ret) {
  4279. cnss_pr_err("Failed to load TME-L patch: %s, ret: %d\n",
  4280. filename, ret);
  4281. return ret;
  4282. }
  4283. tme_lite_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  4284. fw_entry->size, &tme_lite_mem->pa,
  4285. GFP_KERNEL);
  4286. if (!tme_lite_mem->va) {
  4287. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  4288. fw_entry->size);
  4289. release_firmware(fw_entry);
  4290. return -ENOMEM;
  4291. }
  4292. memcpy(tme_lite_mem->va, fw_entry->data, fw_entry->size);
  4293. tme_lite_mem->size = fw_entry->size;
  4294. release_firmware(fw_entry);
  4295. }
  4296. return 0;
  4297. }
  4298. static void cnss_pci_free_tme_lite_mem(struct cnss_pci_data *pci_priv)
  4299. {
  4300. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4301. struct cnss_fw_mem *tme_lite_mem = &plat_priv->tme_lite_mem;
  4302. if (tme_lite_mem->va && tme_lite_mem->size) {
  4303. cnss_pr_dbg("Freeing memory for TME patch, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  4304. tme_lite_mem->va, &tme_lite_mem->pa, tme_lite_mem->size);
  4305. dma_free_coherent(&pci_priv->pci_dev->dev, tme_lite_mem->size,
  4306. tme_lite_mem->va, tme_lite_mem->pa);
  4307. }
  4308. tme_lite_mem->va = NULL;
  4309. tme_lite_mem->pa = 0;
  4310. tme_lite_mem->size = 0;
  4311. }
  4312. int cnss_pci_load_tme_opt_file(struct cnss_pci_data *pci_priv,
  4313. enum wlfw_tme_lite_file_type_v01 file)
  4314. {
  4315. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4316. struct cnss_fw_mem *tme_lite_mem = NULL;
  4317. char filename[MAX_FIRMWARE_NAME_LEN];
  4318. char *tme_opt_filename = NULL;
  4319. const struct firmware *fw_entry;
  4320. int ret = 0;
  4321. switch (pci_priv->device_id) {
  4322. case PEACH_DEVICE_ID:
  4323. if (file == WLFW_TME_LITE_OEM_FUSE_FILE_V01) {
  4324. tme_opt_filename = TME_OEM_FUSE_FILE_NAME;
  4325. tme_lite_mem = &plat_priv->tme_opt_file_mem[0];
  4326. } else if (file == WLFW_TME_LITE_RPR_FILE_V01) {
  4327. tme_opt_filename = TME_RPR_FILE_NAME;
  4328. tme_lite_mem = &plat_priv->tme_opt_file_mem[1];
  4329. } else if (file == WLFW_TME_LITE_DPR_FILE_V01) {
  4330. tme_opt_filename = TME_DPR_FILE_NAME;
  4331. tme_lite_mem = &plat_priv->tme_opt_file_mem[2];
  4332. }
  4333. break;
  4334. case QCA6174_DEVICE_ID:
  4335. case QCA6290_DEVICE_ID:
  4336. case QCA6390_DEVICE_ID:
  4337. case QCA6490_DEVICE_ID:
  4338. case KIWI_DEVICE_ID:
  4339. case MANGO_DEVICE_ID:
  4340. default:
  4341. cnss_pr_dbg("TME-L opt file: %s not supported for device ID: (0x%x)\n",
  4342. tme_opt_filename, pci_priv->device_id);
  4343. return 0;
  4344. }
  4345. if (!tme_lite_mem->va && !tme_lite_mem->size) {
  4346. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  4347. tme_opt_filename);
  4348. ret = firmware_request_nowarn(&fw_entry, filename,
  4349. &pci_priv->pci_dev->dev);
  4350. if (ret) {
  4351. cnss_pr_err("Failed to load TME-L opt file: %s, ret: %d\n",
  4352. filename, ret);
  4353. return ret;
  4354. }
  4355. tme_lite_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  4356. fw_entry->size, &tme_lite_mem->pa,
  4357. GFP_KERNEL);
  4358. if (!tme_lite_mem->va) {
  4359. cnss_pr_err("Failed to allocate memory for TME-L opt file %s,size: 0x%zx\n",
  4360. filename, fw_entry->size);
  4361. release_firmware(fw_entry);
  4362. return -ENOMEM;
  4363. }
  4364. memcpy(tme_lite_mem->va, fw_entry->data, fw_entry->size);
  4365. tme_lite_mem->size = fw_entry->size;
  4366. release_firmware(fw_entry);
  4367. }
  4368. return 0;
  4369. }
  4370. static void cnss_pci_free_tme_opt_file_mem(struct cnss_pci_data *pci_priv)
  4371. {
  4372. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4373. struct cnss_fw_mem *tme_opt_file_mem = plat_priv->tme_opt_file_mem;
  4374. int i = 0;
  4375. for (i = 0; i < QMI_WLFW_MAX_TME_OPT_FILE_NUM; i++) {
  4376. if (tme_opt_file_mem[i].va && tme_opt_file_mem[i].size) {
  4377. cnss_pr_dbg("Free memory for TME opt file,va:0x%pK, pa:%pa, size:0x%zx\n",
  4378. tme_opt_file_mem[i].va, &tme_opt_file_mem[i].pa,
  4379. tme_opt_file_mem[i].size);
  4380. dma_free_coherent(&pci_priv->pci_dev->dev, tme_opt_file_mem[i].size,
  4381. tme_opt_file_mem[i].va, tme_opt_file_mem[i].pa);
  4382. }
  4383. tme_opt_file_mem[i].va = NULL;
  4384. tme_opt_file_mem[i].pa = 0;
  4385. tme_opt_file_mem[i].size = 0;
  4386. }
  4387. }
  4388. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  4389. {
  4390. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4391. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  4392. char filename[MAX_FIRMWARE_NAME_LEN];
  4393. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  4394. const struct firmware *fw_entry;
  4395. int ret = 0;
  4396. /* Use forward compatibility here since for any recent device
  4397. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  4398. */
  4399. switch (pci_priv->device_id) {
  4400. case QCA6174_DEVICE_ID:
  4401. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  4402. pci_priv->device_id);
  4403. return -EINVAL;
  4404. case QCA6290_DEVICE_ID:
  4405. case QCA6390_DEVICE_ID:
  4406. case QCA6490_DEVICE_ID:
  4407. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  4408. break;
  4409. case KIWI_DEVICE_ID:
  4410. case MANGO_DEVICE_ID:
  4411. case PEACH_DEVICE_ID:
  4412. switch (plat_priv->device_version.major_version) {
  4413. case FW_V2_NUMBER:
  4414. phy_filename = PHY_UCODE_V2_FILE_NAME;
  4415. break;
  4416. default:
  4417. break;
  4418. }
  4419. break;
  4420. default:
  4421. break;
  4422. }
  4423. if (!m3_mem->va && !m3_mem->size) {
  4424. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  4425. phy_filename);
  4426. ret = firmware_request_nowarn(&fw_entry, filename,
  4427. &pci_priv->pci_dev->dev);
  4428. if (ret) {
  4429. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  4430. return ret;
  4431. }
  4432. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  4433. fw_entry->size, &m3_mem->pa,
  4434. GFP_KERNEL);
  4435. if (!m3_mem->va) {
  4436. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  4437. fw_entry->size);
  4438. release_firmware(fw_entry);
  4439. return -ENOMEM;
  4440. }
  4441. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  4442. m3_mem->size = fw_entry->size;
  4443. release_firmware(fw_entry);
  4444. }
  4445. return 0;
  4446. }
  4447. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  4448. {
  4449. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4450. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  4451. if (m3_mem->va && m3_mem->size) {
  4452. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  4453. m3_mem->va, &m3_mem->pa, m3_mem->size);
  4454. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  4455. m3_mem->va, m3_mem->pa);
  4456. }
  4457. m3_mem->va = NULL;
  4458. m3_mem->pa = 0;
  4459. m3_mem->size = 0;
  4460. }
  4461. #ifdef CONFIG_FREE_M3_BLOB_MEM
  4462. void cnss_pci_free_blob_mem(struct cnss_pci_data *pci_priv)
  4463. {
  4464. cnss_pci_free_m3_mem(pci_priv);
  4465. }
  4466. #else
  4467. void cnss_pci_free_blob_mem(struct cnss_pci_data *pci_priv)
  4468. {
  4469. }
  4470. #endif
  4471. int cnss_pci_load_aux(struct cnss_pci_data *pci_priv)
  4472. {
  4473. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4474. struct cnss_fw_mem *aux_mem = &plat_priv->aux_mem;
  4475. char filename[MAX_FIRMWARE_NAME_LEN];
  4476. char *aux_filename = DEFAULT_AUX_FILE_NAME;
  4477. const struct firmware *fw_entry;
  4478. int ret = 0;
  4479. if (!aux_mem->va && !aux_mem->size) {
  4480. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  4481. aux_filename);
  4482. ret = firmware_request_nowarn(&fw_entry, filename,
  4483. &pci_priv->pci_dev->dev);
  4484. if (ret) {
  4485. cnss_pr_err("Failed to load AUX image: %s\n", filename);
  4486. return ret;
  4487. }
  4488. aux_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  4489. fw_entry->size, &aux_mem->pa,
  4490. GFP_KERNEL);
  4491. if (!aux_mem->va) {
  4492. cnss_pr_err("Failed to allocate memory for AUX, size: 0x%zx\n",
  4493. fw_entry->size);
  4494. release_firmware(fw_entry);
  4495. return -ENOMEM;
  4496. }
  4497. memcpy(aux_mem->va, fw_entry->data, fw_entry->size);
  4498. aux_mem->size = fw_entry->size;
  4499. release_firmware(fw_entry);
  4500. }
  4501. return 0;
  4502. }
  4503. static void cnss_pci_free_aux_mem(struct cnss_pci_data *pci_priv)
  4504. {
  4505. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4506. struct cnss_fw_mem *aux_mem = &plat_priv->aux_mem;
  4507. if (aux_mem->va && aux_mem->size) {
  4508. cnss_pr_dbg("Freeing memory for AUX, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  4509. aux_mem->va, &aux_mem->pa, aux_mem->size);
  4510. dma_free_coherent(&pci_priv->pci_dev->dev, aux_mem->size,
  4511. aux_mem->va, aux_mem->pa);
  4512. }
  4513. aux_mem->va = NULL;
  4514. aux_mem->pa = 0;
  4515. aux_mem->size = 0;
  4516. }
  4517. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  4518. {
  4519. struct cnss_plat_data *plat_priv;
  4520. if (!pci_priv)
  4521. return;
  4522. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  4523. plat_priv = pci_priv->plat_priv;
  4524. if (!plat_priv)
  4525. return;
  4526. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  4527. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  4528. return;
  4529. }
  4530. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4531. CNSS_REASON_TIMEOUT);
  4532. }
  4533. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  4534. {
  4535. pci_priv->iommu_domain = NULL;
  4536. }
  4537. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  4538. {
  4539. if (!pci_priv)
  4540. return -ENODEV;
  4541. if (!pci_priv->smmu_iova_len)
  4542. return -EINVAL;
  4543. *addr = pci_priv->smmu_iova_start;
  4544. *size = pci_priv->smmu_iova_len;
  4545. return 0;
  4546. }
  4547. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  4548. {
  4549. if (!pci_priv)
  4550. return -ENODEV;
  4551. if (!pci_priv->smmu_iova_ipa_len)
  4552. return -EINVAL;
  4553. *addr = pci_priv->smmu_iova_ipa_start;
  4554. *size = pci_priv->smmu_iova_ipa_len;
  4555. return 0;
  4556. }
  4557. bool cnss_pci_is_smmu_s1_enabled(struct cnss_pci_data *pci_priv)
  4558. {
  4559. if (pci_priv)
  4560. return pci_priv->smmu_s1_enable;
  4561. return false;
  4562. }
  4563. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  4564. {
  4565. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4566. if (!pci_priv)
  4567. return NULL;
  4568. return pci_priv->iommu_domain;
  4569. }
  4570. EXPORT_SYMBOL(cnss_smmu_get_domain);
  4571. int cnss_smmu_map(struct device *dev,
  4572. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  4573. {
  4574. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4575. struct cnss_plat_data *plat_priv;
  4576. unsigned long iova;
  4577. size_t len;
  4578. int ret = 0;
  4579. int flag = IOMMU_READ | IOMMU_WRITE;
  4580. struct pci_dev *root_port;
  4581. struct device_node *root_of_node;
  4582. bool dma_coherent = false;
  4583. if (!pci_priv)
  4584. return -ENODEV;
  4585. if (!iova_addr) {
  4586. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  4587. &paddr, size);
  4588. return -EINVAL;
  4589. }
  4590. plat_priv = pci_priv->plat_priv;
  4591. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  4592. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  4593. if (pci_priv->iommu_geometry &&
  4594. iova >= pci_priv->smmu_iova_ipa_start +
  4595. pci_priv->smmu_iova_ipa_len) {
  4596. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  4597. iova,
  4598. &pci_priv->smmu_iova_ipa_start,
  4599. pci_priv->smmu_iova_ipa_len);
  4600. return -ENOMEM;
  4601. }
  4602. if (!test_bit(DISABLE_IO_COHERENCY,
  4603. &plat_priv->ctrl_params.quirks)) {
  4604. root_port = pcie_find_root_port(pci_priv->pci_dev);
  4605. if (!root_port) {
  4606. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  4607. } else {
  4608. root_of_node = root_port->dev.of_node;
  4609. if (root_of_node && root_of_node->parent) {
  4610. dma_coherent =
  4611. of_property_read_bool(root_of_node->parent,
  4612. "dma-coherent");
  4613. cnss_pr_dbg("dma-coherent is %s\n",
  4614. dma_coherent ? "enabled" : "disabled");
  4615. if (dma_coherent)
  4616. flag |= IOMMU_CACHE;
  4617. }
  4618. }
  4619. }
  4620. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  4621. ret = cnss_iommu_map(pci_priv->iommu_domain, iova,
  4622. rounddown(paddr, PAGE_SIZE), len, flag);
  4623. if (ret) {
  4624. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  4625. return ret;
  4626. }
  4627. pci_priv->smmu_iova_ipa_current = iova + len;
  4628. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  4629. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  4630. return 0;
  4631. }
  4632. EXPORT_SYMBOL(cnss_smmu_map);
  4633. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  4634. {
  4635. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4636. unsigned long iova;
  4637. size_t unmapped;
  4638. size_t len;
  4639. if (!pci_priv)
  4640. return -ENODEV;
  4641. iova = rounddown(iova_addr, PAGE_SIZE);
  4642. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  4643. if (iova >= pci_priv->smmu_iova_ipa_start +
  4644. pci_priv->smmu_iova_ipa_len) {
  4645. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  4646. iova,
  4647. &pci_priv->smmu_iova_ipa_start,
  4648. pci_priv->smmu_iova_ipa_len);
  4649. return -ENOMEM;
  4650. }
  4651. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  4652. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  4653. if (unmapped != len) {
  4654. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  4655. unmapped, len);
  4656. return -EINVAL;
  4657. }
  4658. pci_priv->smmu_iova_ipa_current = iova;
  4659. return 0;
  4660. }
  4661. EXPORT_SYMBOL(cnss_smmu_unmap);
  4662. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  4663. {
  4664. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4665. struct cnss_plat_data *plat_priv;
  4666. if (!pci_priv)
  4667. return -ENODEV;
  4668. plat_priv = pci_priv->plat_priv;
  4669. if (!plat_priv)
  4670. return -ENODEV;
  4671. info->va = pci_priv->bar;
  4672. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  4673. info->chip_id = plat_priv->chip_info.chip_id;
  4674. info->chip_family = plat_priv->chip_info.chip_family;
  4675. info->board_id = plat_priv->board_info.board_id;
  4676. info->soc_id = plat_priv->soc_info.soc_id;
  4677. info->fw_version = plat_priv->fw_version_info.fw_version;
  4678. strlcpy(info->fw_build_timestamp,
  4679. plat_priv->fw_version_info.fw_build_timestamp,
  4680. sizeof(info->fw_build_timestamp));
  4681. memcpy(&info->device_version, &plat_priv->device_version,
  4682. sizeof(info->device_version));
  4683. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  4684. sizeof(info->dev_mem_info));
  4685. memcpy(&info->fw_build_id, &plat_priv->fw_build_id,
  4686. sizeof(info->fw_build_id));
  4687. return 0;
  4688. }
  4689. EXPORT_SYMBOL(cnss_get_soc_info);
  4690. int cnss_pci_get_user_msi_assignment(struct cnss_pci_data *pci_priv,
  4691. char *user_name,
  4692. int *num_vectors,
  4693. u32 *user_base_data,
  4694. u32 *base_vector)
  4695. {
  4696. return cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4697. user_name,
  4698. num_vectors,
  4699. user_base_data,
  4700. base_vector);
  4701. }
  4702. static int cnss_pci_irq_set_affinity_hint(struct cnss_pci_data *pci_priv,
  4703. unsigned int vec,
  4704. const struct cpumask *cpumask)
  4705. {
  4706. int ret;
  4707. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4708. ret = irq_set_affinity_hint(pci_irq_vector(pci_dev, vec),
  4709. cpumask);
  4710. return ret;
  4711. }
  4712. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  4713. {
  4714. int ret = 0;
  4715. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4716. int num_vectors;
  4717. struct cnss_msi_config *msi_config;
  4718. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4719. return 0;
  4720. if (cnss_pci_is_force_one_msi(pci_priv)) {
  4721. ret = cnss_pci_get_one_msi_assignment(pci_priv);
  4722. cnss_pr_dbg("force one msi\n");
  4723. } else {
  4724. ret = cnss_pci_get_msi_assignment(pci_priv);
  4725. }
  4726. if (ret) {
  4727. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  4728. goto out;
  4729. }
  4730. msi_config = pci_priv->msi_config;
  4731. if (!msi_config) {
  4732. cnss_pr_err("msi_config is NULL!\n");
  4733. ret = -EINVAL;
  4734. goto out;
  4735. }
  4736. num_vectors = pci_alloc_irq_vectors(pci_dev,
  4737. msi_config->total_vectors,
  4738. msi_config->total_vectors,
  4739. PCI_IRQ_MSI | PCI_IRQ_MSIX);
  4740. if ((num_vectors != msi_config->total_vectors) &&
  4741. !cnss_pci_fallback_one_msi(pci_priv, &num_vectors)) {
  4742. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  4743. msi_config->total_vectors, num_vectors);
  4744. if (num_vectors >= 0)
  4745. ret = -EINVAL;
  4746. goto reset_msi_config;
  4747. }
  4748. /* With VT-d disabled on x86 platform, only one pci irq vector is
  4749. * allocated. Once suspend the irq may be migrated to CPU0 if it was
  4750. * affine to other CPU with one new msi vector re-allocated.
  4751. * The observation cause the issue about no irq handler for vector
  4752. * once resume.
  4753. * The fix is to set irq vector affinity to CPU0 before calling
  4754. * request_irq to avoid the irq migration.
  4755. */
  4756. if (cnss_pci_is_one_msi(pci_priv)) {
  4757. ret = cnss_pci_irq_set_affinity_hint(pci_priv,
  4758. 0,
  4759. cpumask_of(0));
  4760. if (ret) {
  4761. cnss_pr_err("Failed to affinize irq vector to CPU0\n");
  4762. goto free_msi_vector;
  4763. }
  4764. }
  4765. if (cnss_pci_config_msi_addr(pci_priv)) {
  4766. ret = -EINVAL;
  4767. goto free_msi_vector;
  4768. }
  4769. if (cnss_pci_config_msi_data(pci_priv)) {
  4770. ret = -EINVAL;
  4771. goto free_msi_vector;
  4772. }
  4773. return 0;
  4774. free_msi_vector:
  4775. if (cnss_pci_is_one_msi(pci_priv))
  4776. cnss_pci_irq_set_affinity_hint(pci_priv, 0, NULL);
  4777. pci_free_irq_vectors(pci_priv->pci_dev);
  4778. reset_msi_config:
  4779. pci_priv->msi_config = NULL;
  4780. out:
  4781. return ret;
  4782. }
  4783. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  4784. {
  4785. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4786. return;
  4787. if (cnss_pci_is_one_msi(pci_priv))
  4788. cnss_pci_irq_set_affinity_hint(pci_priv, 0, NULL);
  4789. pci_free_irq_vectors(pci_priv->pci_dev);
  4790. }
  4791. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  4792. int *num_vectors, u32 *user_base_data,
  4793. u32 *base_vector)
  4794. {
  4795. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4796. struct cnss_msi_config *msi_config;
  4797. int idx;
  4798. if (!pci_priv)
  4799. return -ENODEV;
  4800. msi_config = pci_priv->msi_config;
  4801. if (!msi_config) {
  4802. cnss_pr_err("MSI is not supported.\n");
  4803. return -EINVAL;
  4804. }
  4805. for (idx = 0; idx < msi_config->total_users; idx++) {
  4806. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  4807. *num_vectors = msi_config->users[idx].num_vectors;
  4808. *user_base_data = msi_config->users[idx].base_vector
  4809. + pci_priv->msi_ep_base_data;
  4810. *base_vector = msi_config->users[idx].base_vector;
  4811. /*Add only single print for each user*/
  4812. if (print_optimize.msi_log_chk[idx]++)
  4813. goto skip_print;
  4814. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  4815. user_name, *num_vectors, *user_base_data,
  4816. *base_vector);
  4817. skip_print:
  4818. return 0;
  4819. }
  4820. }
  4821. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  4822. return -EINVAL;
  4823. }
  4824. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  4825. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  4826. {
  4827. struct pci_dev *pci_dev = to_pci_dev(dev);
  4828. int irq_num;
  4829. irq_num = pci_irq_vector(pci_dev, vector);
  4830. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  4831. return irq_num;
  4832. }
  4833. EXPORT_SYMBOL(cnss_get_msi_irq);
  4834. bool cnss_is_one_msi(struct device *dev)
  4835. {
  4836. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  4837. if (!pci_priv)
  4838. return false;
  4839. return cnss_pci_is_one_msi(pci_priv);
  4840. }
  4841. EXPORT_SYMBOL(cnss_is_one_msi);
  4842. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  4843. u32 *msi_addr_high)
  4844. {
  4845. struct pci_dev *pci_dev = to_pci_dev(dev);
  4846. struct cnss_pci_data *pci_priv;
  4847. u16 control;
  4848. if (!pci_dev)
  4849. return;
  4850. pci_priv = cnss_get_pci_priv(pci_dev);
  4851. if (!pci_priv)
  4852. return;
  4853. if (pci_dev->msix_enabled) {
  4854. *msi_addr_low = pci_priv->msix_addr;
  4855. *msi_addr_high = 0;
  4856. if (!print_optimize.msi_addr_chk++)
  4857. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  4858. *msi_addr_low, *msi_addr_high);
  4859. return;
  4860. }
  4861. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  4862. &control);
  4863. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  4864. msi_addr_low);
  4865. /* Return MSI high address only when device supports 64-bit MSI */
  4866. if (control & PCI_MSI_FLAGS_64BIT)
  4867. pci_read_config_dword(pci_dev,
  4868. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  4869. msi_addr_high);
  4870. else
  4871. *msi_addr_high = 0;
  4872. /*Add only single print as the address is constant*/
  4873. if (!print_optimize.msi_addr_chk++)
  4874. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  4875. *msi_addr_low, *msi_addr_high);
  4876. }
  4877. EXPORT_SYMBOL(cnss_get_msi_address);
  4878. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  4879. {
  4880. int ret, num_vectors;
  4881. u32 user_base_data, base_vector;
  4882. if (!pci_priv)
  4883. return -ENODEV;
  4884. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4885. WAKE_MSI_NAME, &num_vectors,
  4886. &user_base_data, &base_vector);
  4887. if (ret) {
  4888. cnss_pr_err("WAKE MSI is not valid\n");
  4889. return 0;
  4890. }
  4891. return user_base_data;
  4892. }
  4893. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0))
  4894. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  4895. {
  4896. return dma_set_mask(&pci_dev->dev, mask);
  4897. }
  4898. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  4899. u64 mask)
  4900. {
  4901. return dma_set_coherent_mask(&pci_dev->dev, mask);
  4902. }
  4903. #else /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  4904. static inline int cnss_pci_set_dma_mask(struct pci_dev *pci_dev, u64 mask)
  4905. {
  4906. return pci_set_dma_mask(pci_dev, mask);
  4907. }
  4908. static inline int cnss_pci_set_coherent_dma_mask(struct pci_dev *pci_dev,
  4909. u64 mask)
  4910. {
  4911. return pci_set_consistent_dma_mask(pci_dev, mask);
  4912. }
  4913. #endif /* (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 18, 0)) */
  4914. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  4915. {
  4916. int ret = 0;
  4917. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4918. u16 device_id;
  4919. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  4920. if (device_id != pci_priv->pci_device_id->device) {
  4921. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  4922. device_id, pci_priv->pci_device_id->device);
  4923. ret = -EIO;
  4924. goto out;
  4925. }
  4926. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  4927. if (ret) {
  4928. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  4929. goto out;
  4930. }
  4931. ret = pci_enable_device(pci_dev);
  4932. if (ret) {
  4933. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  4934. goto out;
  4935. }
  4936. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  4937. if (ret) {
  4938. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  4939. goto disable_device;
  4940. }
  4941. switch (device_id) {
  4942. case QCA6174_DEVICE_ID:
  4943. case QCN7605_DEVICE_ID:
  4944. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4945. break;
  4946. case QCA6390_DEVICE_ID:
  4947. case QCA6490_DEVICE_ID:
  4948. case KIWI_DEVICE_ID:
  4949. case MANGO_DEVICE_ID:
  4950. case PEACH_DEVICE_ID:
  4951. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  4952. break;
  4953. default:
  4954. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  4955. break;
  4956. }
  4957. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  4958. ret = cnss_pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4959. if (ret) {
  4960. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  4961. goto release_region;
  4962. }
  4963. ret = cnss_pci_set_coherent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  4964. if (ret) {
  4965. cnss_pr_err("Failed to set PCI coherent DMA mask, err = %d\n",
  4966. ret);
  4967. goto release_region;
  4968. }
  4969. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  4970. if (!pci_priv->bar) {
  4971. cnss_pr_err("Failed to do PCI IO map!\n");
  4972. ret = -EIO;
  4973. goto release_region;
  4974. }
  4975. /* Save default config space without BME enabled */
  4976. pci_save_state(pci_dev);
  4977. pci_priv->default_state = pci_store_saved_state(pci_dev);
  4978. pci_set_master(pci_dev);
  4979. return 0;
  4980. release_region:
  4981. pci_release_region(pci_dev, PCI_BAR_NUM);
  4982. disable_device:
  4983. pci_disable_device(pci_dev);
  4984. out:
  4985. return ret;
  4986. }
  4987. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  4988. {
  4989. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4990. pci_clear_master(pci_dev);
  4991. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  4992. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  4993. if (pci_priv->bar) {
  4994. pci_iounmap(pci_dev, pci_priv->bar);
  4995. pci_priv->bar = NULL;
  4996. }
  4997. pci_release_region(pci_dev, PCI_BAR_NUM);
  4998. if (pci_is_enabled(pci_dev))
  4999. pci_disable_device(pci_dev);
  5000. }
  5001. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  5002. {
  5003. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5004. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  5005. gfp_t gfp = GFP_KERNEL;
  5006. u32 reg_offset;
  5007. if (in_interrupt() || irqs_disabled())
  5008. gfp = GFP_ATOMIC;
  5009. if (!plat_priv->qdss_reg) {
  5010. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  5011. sizeof(*plat_priv->qdss_reg)
  5012. * array_size, gfp);
  5013. if (!plat_priv->qdss_reg)
  5014. return;
  5015. }
  5016. cnss_pr_dbg("Start to dump qdss registers\n");
  5017. for (i = 0; qdss_csr[i].name; i++) {
  5018. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  5019. if (cnss_pci_reg_read(pci_priv, reg_offset,
  5020. &plat_priv->qdss_reg[i]))
  5021. return;
  5022. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  5023. plat_priv->qdss_reg[i]);
  5024. }
  5025. }
  5026. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  5027. enum cnss_ce_index ce)
  5028. {
  5029. int i;
  5030. u32 ce_base = ce * CE_REG_INTERVAL;
  5031. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  5032. switch (pci_priv->device_id) {
  5033. case QCA6390_DEVICE_ID:
  5034. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  5035. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  5036. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  5037. break;
  5038. case QCA6490_DEVICE_ID:
  5039. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  5040. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  5041. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  5042. break;
  5043. default:
  5044. return;
  5045. }
  5046. switch (ce) {
  5047. case CNSS_CE_09:
  5048. case CNSS_CE_10:
  5049. for (i = 0; ce_src[i].name; i++) {
  5050. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  5051. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  5052. return;
  5053. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  5054. ce, ce_src[i].name, reg_offset, val);
  5055. }
  5056. for (i = 0; ce_dst[i].name; i++) {
  5057. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  5058. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  5059. return;
  5060. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  5061. ce, ce_dst[i].name, reg_offset, val);
  5062. }
  5063. break;
  5064. case CNSS_CE_COMMON:
  5065. for (i = 0; ce_cmn[i].name; i++) {
  5066. reg_offset = cmn_base + ce_cmn[i].offset;
  5067. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  5068. return;
  5069. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  5070. ce_cmn[i].name, reg_offset, val);
  5071. }
  5072. break;
  5073. default:
  5074. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  5075. }
  5076. }
  5077. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  5078. {
  5079. if (cnss_pci_check_link_status(pci_priv))
  5080. return;
  5081. cnss_pr_dbg("Start to dump debug registers\n");
  5082. cnss_mhi_debug_reg_dump(pci_priv);
  5083. cnss_pci_bhi_debug_reg_dump(pci_priv);
  5084. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5085. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  5086. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  5087. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  5088. }
  5089. static int cnss_pci_assert_host_sol(struct cnss_pci_data *pci_priv)
  5090. {
  5091. int ret;
  5092. ret = cnss_get_host_sol_value(pci_priv->plat_priv);
  5093. if (ret) {
  5094. if (ret < 0) {
  5095. cnss_pr_dbg("Host SOL functionality is not enabled\n");
  5096. return ret;
  5097. } else {
  5098. cnss_pr_dbg("Host SOL is already high\n");
  5099. /*
  5100. * Return success if HOST SOL is already high.
  5101. * This will indicate caller that a HOST SOL is
  5102. * already asserted from some other thread and
  5103. * no further action required from the caller.
  5104. */
  5105. return 0;
  5106. }
  5107. }
  5108. cnss_pr_dbg("Assert host SOL GPIO to retry RDDM, expecting link down\n");
  5109. cnss_set_host_sol_value(pci_priv->plat_priv, 1);
  5110. return 0;
  5111. }
  5112. static void cnss_pci_mhi_reg_dump(struct cnss_pci_data *pci_priv)
  5113. {
  5114. if (!cnss_pci_check_link_status(pci_priv))
  5115. cnss_mhi_debug_reg_dump(pci_priv);
  5116. cnss_pci_bhi_debug_reg_dump(pci_priv);
  5117. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5118. cnss_pci_dump_misc_reg(pci_priv);
  5119. cnss_pci_dump_shadow_reg(pci_priv);
  5120. }
  5121. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  5122. {
  5123. int ret;
  5124. int retry = 0;
  5125. enum mhi_ee_type mhi_ee;
  5126. switch (pci_priv->device_id) {
  5127. case QCA6390_DEVICE_ID:
  5128. case QCA6490_DEVICE_ID:
  5129. case KIWI_DEVICE_ID:
  5130. case MANGO_DEVICE_ID:
  5131. case PEACH_DEVICE_ID:
  5132. break;
  5133. default:
  5134. return -EOPNOTSUPP;
  5135. }
  5136. /* Always wait here to avoid missing WAKE assert for RDDM
  5137. * before link recovery
  5138. */
  5139. ret = wait_for_completion_timeout(&pci_priv->wake_event_complete,
  5140. msecs_to_jiffies(WAKE_EVENT_TIMEOUT));
  5141. if (!ret)
  5142. cnss_pr_err("Timeout waiting for wake event after link down\n");
  5143. ret = cnss_suspend_pci_link(pci_priv);
  5144. if (ret)
  5145. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  5146. ret = cnss_resume_pci_link(pci_priv);
  5147. if (ret) {
  5148. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  5149. del_timer(&pci_priv->dev_rddm_timer);
  5150. return ret;
  5151. }
  5152. retry:
  5153. /*
  5154. * After PCIe link resumes, 20 to 400 ms delay is observerved
  5155. * before device moves to RDDM.
  5156. */
  5157. msleep(RDDM_LINK_RECOVERY_RETRY_DELAY_MS);
  5158. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  5159. if (mhi_ee == MHI_EE_RDDM) {
  5160. del_timer(&pci_priv->dev_rddm_timer);
  5161. cnss_pr_info("Device in RDDM after link recovery, try to collect dump\n");
  5162. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  5163. CNSS_REASON_RDDM);
  5164. return 0;
  5165. } else if (retry++ < RDDM_LINK_RECOVERY_RETRY) {
  5166. cnss_pr_dbg("Wait for RDDM after link recovery, retry #%d, Device EE: %d\n",
  5167. retry, mhi_ee);
  5168. goto retry;
  5169. }
  5170. if (!cnss_pci_assert_host_sol(pci_priv))
  5171. return 0;
  5172. cnss_mhi_debug_reg_dump(pci_priv);
  5173. cnss_pci_bhi_debug_reg_dump(pci_priv);
  5174. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5175. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  5176. CNSS_REASON_TIMEOUT);
  5177. return 0;
  5178. }
  5179. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  5180. {
  5181. int ret;
  5182. struct cnss_plat_data *plat_priv;
  5183. if (!pci_priv)
  5184. return -ENODEV;
  5185. plat_priv = pci_priv->plat_priv;
  5186. if (!plat_priv)
  5187. return -ENODEV;
  5188. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  5189. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  5190. return -EINVAL;
  5191. /*
  5192. * Call pm_runtime_get_sync insteat of auto_resume to get
  5193. * reference and make sure runtime_suspend wont get called.
  5194. */
  5195. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  5196. if (ret < 0)
  5197. goto runtime_pm_put;
  5198. /*
  5199. * In some scenarios, cnss_pci_pm_runtime_get_sync
  5200. * might not resume PCI bus. For those cases do auto resume.
  5201. */
  5202. cnss_auto_resume(&pci_priv->pci_dev->dev);
  5203. if (!pci_priv->is_smmu_fault)
  5204. cnss_pci_mhi_reg_dump(pci_priv);
  5205. /* If link is still down here, directly trigger link down recovery */
  5206. ret = cnss_pci_check_link_status(pci_priv);
  5207. if (ret) {
  5208. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  5209. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  5210. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  5211. return 0;
  5212. }
  5213. /*
  5214. * Fist try MHI SYS_ERR, if fails try HOST SOL and return.
  5215. * If SOL is not enabled try HOST Reset Rquest after MHI
  5216. * SYS_ERRR fails.
  5217. */
  5218. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  5219. if (ret) {
  5220. if (pci_priv->is_smmu_fault) {
  5221. cnss_pci_mhi_reg_dump(pci_priv);
  5222. pci_priv->is_smmu_fault = false;
  5223. }
  5224. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  5225. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  5226. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  5227. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  5228. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  5229. return 0;
  5230. }
  5231. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  5232. if (!cnss_pci_assert_host_sol(pci_priv)) {
  5233. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  5234. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  5235. return 0;
  5236. }
  5237. cnss_pr_dbg("Sending Host Reset Req\n");
  5238. if (!cnss_mhi_force_reset(pci_priv)) {
  5239. ret = 0;
  5240. goto runtime_pm_put;
  5241. }
  5242. cnss_pci_dump_debug_reg(pci_priv);
  5243. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  5244. CNSS_REASON_DEFAULT);
  5245. ret = 0;
  5246. goto runtime_pm_put;
  5247. }
  5248. if (pci_priv->is_smmu_fault) {
  5249. cnss_pci_mhi_reg_dump(pci_priv);
  5250. pci_priv->is_smmu_fault = false;
  5251. }
  5252. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  5253. mod_timer(&pci_priv->dev_rddm_timer,
  5254. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  5255. }
  5256. runtime_pm_put:
  5257. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  5258. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  5259. return ret;
  5260. }
  5261. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  5262. struct cnss_dump_seg *dump_seg,
  5263. enum cnss_fw_dump_type type, int seg_no,
  5264. void *va, dma_addr_t dma, size_t size)
  5265. {
  5266. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5267. struct device *dev = &pci_priv->pci_dev->dev;
  5268. phys_addr_t pa;
  5269. dump_seg->address = dma;
  5270. dump_seg->v_address = va;
  5271. dump_seg->size = size;
  5272. dump_seg->type = type;
  5273. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  5274. seg_no, va, &dma, size);
  5275. if (type == CNSS_FW_CAL || cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  5276. return;
  5277. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  5278. }
  5279. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  5280. struct cnss_dump_seg *dump_seg,
  5281. enum cnss_fw_dump_type type, int seg_no,
  5282. void *va, dma_addr_t dma, size_t size)
  5283. {
  5284. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5285. struct device *dev = &pci_priv->pci_dev->dev;
  5286. phys_addr_t pa;
  5287. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  5288. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  5289. }
  5290. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  5291. enum cnss_driver_status status, void *data)
  5292. {
  5293. struct cnss_uevent_data uevent_data;
  5294. struct cnss_wlan_driver *driver_ops;
  5295. driver_ops = pci_priv->driver_ops;
  5296. if (!driver_ops || !driver_ops->update_event) {
  5297. cnss_pr_dbg("Hang event driver ops is NULL\n");
  5298. return -EINVAL;
  5299. }
  5300. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  5301. uevent_data.status = status;
  5302. uevent_data.data = data;
  5303. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  5304. }
  5305. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  5306. {
  5307. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5308. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  5309. struct cnss_hang_event hang_event;
  5310. void *hang_data_va = NULL;
  5311. u64 offset = 0;
  5312. u16 length = 0;
  5313. int i = 0;
  5314. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  5315. return;
  5316. memset(&hang_event, 0, sizeof(hang_event));
  5317. switch (pci_priv->device_id) {
  5318. case QCA6390_DEVICE_ID:
  5319. offset = HST_HANG_DATA_OFFSET;
  5320. length = HANG_DATA_LENGTH;
  5321. break;
  5322. case QCA6490_DEVICE_ID:
  5323. /* Fallback to hard-coded values if hang event params not
  5324. * present in QMI. Once all the firmware branches have the
  5325. * fix to send params over QMI, this can be removed.
  5326. */
  5327. if (plat_priv->hang_event_data_len) {
  5328. offset = plat_priv->hang_data_addr_offset;
  5329. length = plat_priv->hang_event_data_len;
  5330. } else {
  5331. offset = HSP_HANG_DATA_OFFSET;
  5332. length = HANG_DATA_LENGTH;
  5333. }
  5334. break;
  5335. case KIWI_DEVICE_ID:
  5336. case MANGO_DEVICE_ID:
  5337. case PEACH_DEVICE_ID:
  5338. offset = plat_priv->hang_data_addr_offset;
  5339. length = plat_priv->hang_event_data_len;
  5340. break;
  5341. case QCN7605_DEVICE_ID:
  5342. offset = GNO_HANG_DATA_OFFSET;
  5343. length = HANG_DATA_LENGTH;
  5344. break;
  5345. default:
  5346. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  5347. pci_priv->device_id);
  5348. return;
  5349. }
  5350. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  5351. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  5352. fw_mem[i].va) {
  5353. /* The offset must be < (fw_mem size- hangdata length) */
  5354. if (!(offset <= fw_mem[i].size - length))
  5355. goto exit;
  5356. hang_data_va = fw_mem[i].va + offset;
  5357. hang_event.hang_event_data = kmemdup(hang_data_va,
  5358. length,
  5359. GFP_ATOMIC);
  5360. if (!hang_event.hang_event_data) {
  5361. cnss_pr_dbg("Hang data memory alloc failed\n");
  5362. return;
  5363. }
  5364. hang_event.hang_event_data_len = length;
  5365. break;
  5366. }
  5367. }
  5368. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  5369. kfree(hang_event.hang_event_data);
  5370. hang_event.hang_event_data = NULL;
  5371. return;
  5372. exit:
  5373. cnss_pr_dbg("Invalid hang event params, offset:0x%x, length:0x%x\n",
  5374. plat_priv->hang_data_addr_offset,
  5375. plat_priv->hang_event_data_len);
  5376. }
  5377. #ifdef CONFIG_CNSS2_SSR_DRIVER_DUMP
  5378. void cnss_pci_collect_host_dump_info(struct cnss_pci_data *pci_priv)
  5379. {
  5380. struct cnss_ssr_driver_dump_entry *ssr_entry;
  5381. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5382. size_t num_entries_loaded = 0;
  5383. int x;
  5384. int ret = -1;
  5385. ssr_entry = kmalloc(sizeof(*ssr_entry) * CNSS_HOST_DUMP_TYPE_MAX, GFP_KERNEL);
  5386. if (!ssr_entry) {
  5387. cnss_pr_err("ssr_entry malloc failed");
  5388. return;
  5389. }
  5390. if (pci_priv->driver_ops &&
  5391. pci_priv->driver_ops->collect_driver_dump) {
  5392. ret = pci_priv->driver_ops->collect_driver_dump(pci_priv->pci_dev,
  5393. ssr_entry,
  5394. &num_entries_loaded);
  5395. }
  5396. if (!ret) {
  5397. for (x = 0; x < num_entries_loaded; x++) {
  5398. cnss_pr_info("Idx:%d, ptr: %p, name: %s, size: %d\n",
  5399. x, ssr_entry[x].buffer_pointer,
  5400. ssr_entry[x].region_name,
  5401. ssr_entry[x].buffer_size);
  5402. }
  5403. cnss_do_host_ramdump(plat_priv, ssr_entry, num_entries_loaded);
  5404. } else {
  5405. cnss_pr_info("Host SSR elf dump collection feature disabled\n");
  5406. }
  5407. kfree(ssr_entry);
  5408. }
  5409. #endif
  5410. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  5411. {
  5412. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5413. struct cnss_dump_data *dump_data =
  5414. &plat_priv->ramdump_info_v2.dump_data;
  5415. struct cnss_dump_seg *dump_seg =
  5416. plat_priv->ramdump_info_v2.dump_data_vaddr;
  5417. struct image_info *fw_image, *rddm_image;
  5418. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  5419. int ret, i, j;
  5420. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  5421. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  5422. cnss_pci_send_hang_event(pci_priv);
  5423. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  5424. cnss_pr_dbg("RAM dump is already collected, skip\n");
  5425. return;
  5426. }
  5427. if (!cnss_is_device_powered_on(plat_priv)) {
  5428. cnss_pr_dbg("Device is already powered off, skip\n");
  5429. return;
  5430. }
  5431. if (!in_panic) {
  5432. mutex_lock(&pci_priv->bus_lock);
  5433. ret = cnss_pci_check_link_status(pci_priv);
  5434. if (ret) {
  5435. if (ret != -EACCES) {
  5436. mutex_unlock(&pci_priv->bus_lock);
  5437. return;
  5438. }
  5439. if (cnss_pci_resume_bus(pci_priv)) {
  5440. mutex_unlock(&pci_priv->bus_lock);
  5441. return;
  5442. }
  5443. }
  5444. mutex_unlock(&pci_priv->bus_lock);
  5445. } else {
  5446. if (cnss_pci_check_link_status(pci_priv))
  5447. return;
  5448. /* Inside panic handler, reduce timeout for RDDM to avoid
  5449. * unnecessary hypervisor watchdog bite.
  5450. */
  5451. pci_priv->mhi_ctrl->timeout_ms /= 2;
  5452. }
  5453. cnss_mhi_debug_reg_dump(pci_priv);
  5454. cnss_pci_bhi_debug_reg_dump(pci_priv);
  5455. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5456. cnss_pci_dump_misc_reg(pci_priv);
  5457. cnss_rddm_trigger_debug(pci_priv);
  5458. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  5459. if (ret) {
  5460. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  5461. ret);
  5462. if (!cnss_pci_assert_host_sol(pci_priv))
  5463. return;
  5464. cnss_rddm_trigger_check(pci_priv);
  5465. cnss_pci_dump_debug_reg(pci_priv);
  5466. return;
  5467. }
  5468. cnss_rddm_trigger_check(pci_priv);
  5469. fw_image = pci_priv->mhi_ctrl->fbc_image;
  5470. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  5471. dump_data->nentries = 0;
  5472. if (plat_priv->qdss_mem_seg_len)
  5473. cnss_pci_dump_qdss_reg(pci_priv);
  5474. cnss_mhi_dump_sfr(pci_priv);
  5475. if (!dump_seg) {
  5476. cnss_pr_warn("FW image dump collection not setup");
  5477. goto skip_dump;
  5478. }
  5479. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  5480. fw_image->entries);
  5481. for (i = 0; i < fw_image->entries; i++) {
  5482. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  5483. fw_image->mhi_buf[i].buf,
  5484. fw_image->mhi_buf[i].dma_addr,
  5485. fw_image->mhi_buf[i].len);
  5486. dump_seg++;
  5487. }
  5488. dump_data->nentries += fw_image->entries;
  5489. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  5490. rddm_image->entries);
  5491. for (i = 0; i < rddm_image->entries; i++) {
  5492. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  5493. rddm_image->mhi_buf[i].buf,
  5494. rddm_image->mhi_buf[i].dma_addr,
  5495. rddm_image->mhi_buf[i].len);
  5496. dump_seg++;
  5497. }
  5498. dump_data->nentries += rddm_image->entries;
  5499. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  5500. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  5501. if (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS) {
  5502. cnss_pr_dbg("Collect remote heap dump segment\n");
  5503. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  5504. CNSS_FW_REMOTE_HEAP, j,
  5505. fw_mem[i].va,
  5506. fw_mem[i].pa,
  5507. fw_mem[i].size);
  5508. dump_seg++;
  5509. dump_data->nentries++;
  5510. j++;
  5511. } else {
  5512. cnss_pr_dbg("Skip remote heap dumps as it is non-contiguous\n");
  5513. }
  5514. } else if (fw_mem[i].type == CNSS_MEM_CAL_V01) {
  5515. cnss_pr_dbg("Collect CAL memory dump segment\n");
  5516. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  5517. CNSS_FW_CAL, j,
  5518. fw_mem[i].va,
  5519. fw_mem[i].pa,
  5520. fw_mem[i].size);
  5521. dump_seg++;
  5522. dump_data->nentries++;
  5523. j++;
  5524. }
  5525. }
  5526. if (dump_data->nentries > 0)
  5527. plat_priv->ramdump_info_v2.dump_data_valid = true;
  5528. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  5529. skip_dump:
  5530. complete(&plat_priv->rddm_complete);
  5531. }
  5532. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  5533. {
  5534. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5535. struct cnss_dump_seg *dump_seg =
  5536. plat_priv->ramdump_info_v2.dump_data_vaddr;
  5537. struct image_info *fw_image, *rddm_image;
  5538. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  5539. int i, j;
  5540. if (!dump_seg)
  5541. return;
  5542. fw_image = pci_priv->mhi_ctrl->fbc_image;
  5543. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  5544. for (i = 0; i < fw_image->entries; i++) {
  5545. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  5546. fw_image->mhi_buf[i].buf,
  5547. fw_image->mhi_buf[i].dma_addr,
  5548. fw_image->mhi_buf[i].len);
  5549. dump_seg++;
  5550. }
  5551. for (i = 0; i < rddm_image->entries; i++) {
  5552. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  5553. rddm_image->mhi_buf[i].buf,
  5554. rddm_image->mhi_buf[i].dma_addr,
  5555. rddm_image->mhi_buf[i].len);
  5556. dump_seg++;
  5557. }
  5558. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  5559. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR &&
  5560. (fw_mem[i].attrs & DMA_ATTR_FORCE_CONTIGUOUS)) {
  5561. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  5562. CNSS_FW_REMOTE_HEAP, j,
  5563. fw_mem[i].va, fw_mem[i].pa,
  5564. fw_mem[i].size);
  5565. dump_seg++;
  5566. j++;
  5567. } else if (fw_mem[i].type == CNSS_MEM_CAL_V01) {
  5568. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  5569. CNSS_FW_CAL, j,
  5570. fw_mem[i].va, fw_mem[i].pa,
  5571. fw_mem[i].size);
  5572. dump_seg++;
  5573. j++;
  5574. }
  5575. }
  5576. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  5577. plat_priv->ramdump_info_v2.dump_data_valid = false;
  5578. }
  5579. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  5580. {
  5581. struct cnss_plat_data *plat_priv;
  5582. if (!pci_priv) {
  5583. cnss_pr_err("pci_priv is NULL\n");
  5584. return;
  5585. }
  5586. plat_priv = pci_priv->plat_priv;
  5587. if (!plat_priv) {
  5588. cnss_pr_err("plat_priv is NULL\n");
  5589. return;
  5590. }
  5591. if (plat_priv->recovery_enabled)
  5592. cnss_pci_collect_host_dump_info(pci_priv);
  5593. /* Call recovery handler in the DRIVER_RECOVERY event context
  5594. * instead of scheduling work. In that way complete recovery
  5595. * will be done as part of DRIVER_RECOVERY event and get
  5596. * serialized with other events.
  5597. */
  5598. cnss_recovery_handler(plat_priv);
  5599. }
  5600. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  5601. {
  5602. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5603. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  5604. }
  5605. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  5606. {
  5607. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5608. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  5609. }
  5610. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  5611. char *prefix_name, char *name)
  5612. {
  5613. struct cnss_plat_data *plat_priv;
  5614. if (!pci_priv)
  5615. return;
  5616. plat_priv = pci_priv->plat_priv;
  5617. if (!plat_priv->use_fw_path_with_prefix) {
  5618. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  5619. return;
  5620. }
  5621. switch (pci_priv->device_id) {
  5622. case QCN7605_DEVICE_ID:
  5623. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5624. QCN7605_PATH_PREFIX "%s", name);
  5625. break;
  5626. case QCA6390_DEVICE_ID:
  5627. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5628. QCA6390_PATH_PREFIX "%s", name);
  5629. break;
  5630. case QCA6490_DEVICE_ID:
  5631. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5632. QCA6490_PATH_PREFIX "%s", name);
  5633. break;
  5634. case KIWI_DEVICE_ID:
  5635. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5636. KIWI_PATH_PREFIX "%s", name);
  5637. break;
  5638. case MANGO_DEVICE_ID:
  5639. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5640. MANGO_PATH_PREFIX "%s", name);
  5641. break;
  5642. case PEACH_DEVICE_ID:
  5643. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  5644. PEACH_PATH_PREFIX "%s", name);
  5645. break;
  5646. default:
  5647. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  5648. break;
  5649. }
  5650. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  5651. }
  5652. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  5653. {
  5654. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5655. switch (pci_priv->device_id) {
  5656. case QCA6390_DEVICE_ID:
  5657. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  5658. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  5659. pci_priv->device_id,
  5660. plat_priv->device_version.major_version);
  5661. return -EINVAL;
  5662. }
  5663. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  5664. FW_V2_FILE_NAME);
  5665. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  5666. FW_V2_FILE_NAME);
  5667. break;
  5668. case QCA6490_DEVICE_ID:
  5669. switch (plat_priv->device_version.major_version) {
  5670. case FW_V2_NUMBER:
  5671. cnss_pci_add_fw_prefix_name(pci_priv,
  5672. plat_priv->firmware_name,
  5673. FW_V2_FILE_NAME);
  5674. snprintf(plat_priv->fw_fallback_name,
  5675. MAX_FIRMWARE_NAME_LEN,
  5676. FW_V2_FILE_NAME);
  5677. break;
  5678. default:
  5679. cnss_pci_add_fw_prefix_name(pci_priv,
  5680. plat_priv->firmware_name,
  5681. DEFAULT_FW_FILE_NAME);
  5682. snprintf(plat_priv->fw_fallback_name,
  5683. MAX_FIRMWARE_NAME_LEN,
  5684. DEFAULT_FW_FILE_NAME);
  5685. break;
  5686. }
  5687. break;
  5688. case KIWI_DEVICE_ID:
  5689. case MANGO_DEVICE_ID:
  5690. case PEACH_DEVICE_ID:
  5691. switch (plat_priv->device_version.major_version) {
  5692. case FW_V2_NUMBER:
  5693. /*
  5694. * kiwiv2 using seprate fw binary for MM and FTM mode,
  5695. * platform driver loads corresponding binary according
  5696. * to current mode indicated by wlan driver. Otherwise
  5697. * use default binary.
  5698. * Mission mode using same binary name as before,
  5699. * if seprate binary is not there, fall back to default.
  5700. */
  5701. if (plat_priv->driver_mode == CNSS_MISSION) {
  5702. cnss_pci_add_fw_prefix_name(pci_priv,
  5703. plat_priv->firmware_name,
  5704. FW_V2_FILE_NAME);
  5705. cnss_pci_add_fw_prefix_name(pci_priv,
  5706. plat_priv->fw_fallback_name,
  5707. FW_V2_FILE_NAME);
  5708. } else if (plat_priv->driver_mode == CNSS_FTM) {
  5709. cnss_pci_add_fw_prefix_name(pci_priv,
  5710. plat_priv->firmware_name,
  5711. FW_V2_FTM_FILE_NAME);
  5712. cnss_pci_add_fw_prefix_name(pci_priv,
  5713. plat_priv->fw_fallback_name,
  5714. FW_V2_FILE_NAME);
  5715. } else {
  5716. /*
  5717. * Since during cold boot calibration phase,
  5718. * wlan driver has not registered, so default
  5719. * fw binary will be used.
  5720. */
  5721. cnss_pci_add_fw_prefix_name(pci_priv,
  5722. plat_priv->firmware_name,
  5723. FW_V2_FILE_NAME);
  5724. snprintf(plat_priv->fw_fallback_name,
  5725. MAX_FIRMWARE_NAME_LEN,
  5726. FW_V2_FILE_NAME);
  5727. }
  5728. break;
  5729. default:
  5730. cnss_pci_add_fw_prefix_name(pci_priv,
  5731. plat_priv->firmware_name,
  5732. DEFAULT_FW_FILE_NAME);
  5733. snprintf(plat_priv->fw_fallback_name,
  5734. MAX_FIRMWARE_NAME_LEN,
  5735. DEFAULT_FW_FILE_NAME);
  5736. break;
  5737. }
  5738. break;
  5739. default:
  5740. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  5741. DEFAULT_FW_FILE_NAME);
  5742. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  5743. DEFAULT_FW_FILE_NAME);
  5744. break;
  5745. }
  5746. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  5747. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  5748. return 0;
  5749. }
  5750. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  5751. {
  5752. switch (status) {
  5753. case MHI_CB_IDLE:
  5754. return "IDLE";
  5755. case MHI_CB_EE_RDDM:
  5756. return "RDDM";
  5757. case MHI_CB_SYS_ERROR:
  5758. return "SYS_ERROR";
  5759. case MHI_CB_FATAL_ERROR:
  5760. return "FATAL_ERROR";
  5761. case MHI_CB_EE_MISSION_MODE:
  5762. return "MISSION_MODE";
  5763. #if IS_ENABLED(CONFIG_MHI_BUS_MISC) && \
  5764. (LINUX_VERSION_CODE < KERNEL_VERSION(6, 2, 0))
  5765. case MHI_CB_FALLBACK_IMG:
  5766. return "FW_FALLBACK";
  5767. #endif
  5768. default:
  5769. return "UNKNOWN";
  5770. }
  5771. };
  5772. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  5773. {
  5774. struct cnss_pci_data *pci_priv =
  5775. from_timer(pci_priv, t, dev_rddm_timer);
  5776. enum mhi_ee_type mhi_ee;
  5777. if (!pci_priv)
  5778. return;
  5779. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  5780. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  5781. if (mhi_ee == MHI_EE_PBL)
  5782. cnss_pr_err("Device MHI EE is PBL, unable to collect dump\n");
  5783. if (mhi_ee == MHI_EE_RDDM) {
  5784. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  5785. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  5786. CNSS_REASON_RDDM);
  5787. } else {
  5788. if (!cnss_pci_assert_host_sol(pci_priv))
  5789. return;
  5790. cnss_mhi_debug_reg_dump(pci_priv);
  5791. cnss_pci_bhi_debug_reg_dump(pci_priv);
  5792. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5793. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  5794. CNSS_REASON_TIMEOUT);
  5795. }
  5796. }
  5797. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  5798. {
  5799. struct cnss_pci_data *pci_priv =
  5800. from_timer(pci_priv, t, boot_debug_timer);
  5801. if (!pci_priv)
  5802. return;
  5803. if (cnss_pci_check_link_status(pci_priv))
  5804. return;
  5805. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  5806. return;
  5807. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  5808. return;
  5809. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  5810. return;
  5811. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  5812. BOOT_DEBUG_TIMEOUT_MS / 1000);
  5813. cnss_mhi_debug_reg_dump(pci_priv);
  5814. cnss_pci_bhi_debug_reg_dump(pci_priv);
  5815. cnss_pci_soc_scratch_reg_dump(pci_priv);
  5816. cnss_pci_dump_bl_sram_mem(pci_priv);
  5817. mod_timer(&pci_priv->boot_debug_timer,
  5818. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  5819. }
  5820. static int cnss_pci_handle_mhi_sys_err(struct cnss_pci_data *pci_priv)
  5821. {
  5822. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5823. cnss_ignore_qmi_failure(true);
  5824. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  5825. del_timer(&plat_priv->fw_boot_timer);
  5826. reinit_completion(&pci_priv->wake_event_complete);
  5827. mod_timer(&pci_priv->dev_rddm_timer,
  5828. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  5829. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  5830. return 0;
  5831. }
  5832. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv)
  5833. {
  5834. return cnss_pci_handle_mhi_sys_err(pci_priv);
  5835. }
  5836. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  5837. enum mhi_callback reason)
  5838. {
  5839. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5840. struct cnss_plat_data *plat_priv;
  5841. enum cnss_recovery_reason cnss_reason;
  5842. if (!pci_priv) {
  5843. cnss_pr_err("pci_priv is NULL");
  5844. return;
  5845. }
  5846. plat_priv = pci_priv->plat_priv;
  5847. if (reason != MHI_CB_IDLE)
  5848. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  5849. cnss_mhi_notify_status_to_str(reason), reason);
  5850. switch (reason) {
  5851. case MHI_CB_IDLE:
  5852. case MHI_CB_EE_MISSION_MODE:
  5853. return;
  5854. case MHI_CB_FATAL_ERROR:
  5855. cnss_ignore_qmi_failure(true);
  5856. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  5857. del_timer(&plat_priv->fw_boot_timer);
  5858. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  5859. cnss_reason = CNSS_REASON_DEFAULT;
  5860. break;
  5861. case MHI_CB_SYS_ERROR:
  5862. cnss_pci_handle_mhi_sys_err(pci_priv);
  5863. return;
  5864. case MHI_CB_EE_RDDM:
  5865. cnss_ignore_qmi_failure(true);
  5866. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  5867. del_timer(&plat_priv->fw_boot_timer);
  5868. del_timer(&pci_priv->dev_rddm_timer);
  5869. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  5870. cnss_reason = CNSS_REASON_RDDM;
  5871. break;
  5872. #if IS_ENABLED(CONFIG_MHI_BUS_MISC) && \
  5873. (LINUX_VERSION_CODE < KERNEL_VERSION(6, 2, 0))
  5874. case MHI_CB_FALLBACK_IMG:
  5875. /* for kiwi_v2 binary fallback is used, skip path fallback here */
  5876. if (!(pci_priv->device_id == KIWI_DEVICE_ID &&
  5877. plat_priv->device_version.major_version == FW_V2_NUMBER)) {
  5878. plat_priv->use_fw_path_with_prefix = false;
  5879. cnss_pci_update_fw_name(pci_priv);
  5880. }
  5881. return;
  5882. #endif
  5883. default:
  5884. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  5885. return;
  5886. }
  5887. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  5888. }
  5889. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  5890. {
  5891. int ret, num_vectors, i;
  5892. u32 user_base_data, base_vector;
  5893. int *irq;
  5894. unsigned int msi_data;
  5895. bool is_one_msi = false;
  5896. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  5897. MHI_MSI_NAME, &num_vectors,
  5898. &user_base_data, &base_vector);
  5899. if (ret)
  5900. return ret;
  5901. if (cnss_pci_is_one_msi(pci_priv)) {
  5902. is_one_msi = true;
  5903. num_vectors = cnss_pci_get_one_msi_mhi_irq_array_size(pci_priv);
  5904. }
  5905. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  5906. num_vectors, base_vector);
  5907. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  5908. if (!irq)
  5909. return -ENOMEM;
  5910. for (i = 0; i < num_vectors; i++) {
  5911. msi_data = base_vector;
  5912. if (!is_one_msi)
  5913. msi_data += i;
  5914. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev, msi_data);
  5915. }
  5916. pci_priv->mhi_ctrl->irq = irq;
  5917. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  5918. return 0;
  5919. }
  5920. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  5921. struct mhi_link_info *link_info)
  5922. {
  5923. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5924. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  5925. int ret = 0;
  5926. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  5927. link_info->target_link_speed,
  5928. link_info->target_link_width);
  5929. /* It has to set target link speed here before setting link bandwidth
  5930. * when device requests link speed change. This can avoid setting link
  5931. * bandwidth getting rejected if requested link speed is higher than
  5932. * current one.
  5933. */
  5934. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  5935. link_info->target_link_speed);
  5936. if (ret)
  5937. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  5938. link_info->target_link_speed, ret);
  5939. ret = cnss_pci_set_link_bandwidth(pci_priv,
  5940. link_info->target_link_speed,
  5941. link_info->target_link_width);
  5942. if (ret) {
  5943. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  5944. return ret;
  5945. }
  5946. pci_priv->def_link_speed = link_info->target_link_speed;
  5947. pci_priv->def_link_width = link_info->target_link_width;
  5948. return 0;
  5949. }
  5950. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  5951. void __iomem *addr, u32 *out)
  5952. {
  5953. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  5954. u32 tmp = readl_relaxed(addr);
  5955. /* Unexpected value, query the link status */
  5956. if (PCI_INVALID_READ(tmp) &&
  5957. cnss_pci_check_link_status(pci_priv))
  5958. return -EIO;
  5959. *out = tmp;
  5960. return 0;
  5961. }
  5962. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  5963. void __iomem *addr, u32 val)
  5964. {
  5965. writel_relaxed(val, addr);
  5966. }
  5967. static int cnss_get_mhi_soc_info(struct cnss_plat_data *plat_priv,
  5968. struct mhi_controller *mhi_ctrl)
  5969. {
  5970. int ret = 0;
  5971. ret = mhi_get_soc_info(mhi_ctrl);
  5972. if (ret)
  5973. goto exit;
  5974. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  5975. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  5976. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  5977. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  5978. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  5979. plat_priv->device_version.family_number,
  5980. plat_priv->device_version.device_number,
  5981. plat_priv->device_version.major_version,
  5982. plat_priv->device_version.minor_version);
  5983. /* Only keep lower 4 bits as real device major version */
  5984. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  5985. exit:
  5986. return ret;
  5987. }
  5988. static bool cnss_is_tme_supported(struct cnss_pci_data *pci_priv)
  5989. {
  5990. if (!pci_priv) {
  5991. cnss_pr_dbg("pci_priv is NULL");
  5992. return false;
  5993. }
  5994. switch (pci_priv->device_id) {
  5995. case PEACH_DEVICE_ID:
  5996. return true;
  5997. default:
  5998. return false;
  5999. }
  6000. }
  6001. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  6002. {
  6003. int ret = 0;
  6004. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  6005. struct pci_dev *pci_dev = pci_priv->pci_dev;
  6006. struct mhi_controller *mhi_ctrl;
  6007. phys_addr_t bar_start;
  6008. const struct mhi_controller_config *cnss_mhi_config =
  6009. &cnss_mhi_config_default;
  6010. ret = cnss_qmi_init(plat_priv);
  6011. if (ret)
  6012. return -EINVAL;
  6013. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  6014. return 0;
  6015. mhi_ctrl = mhi_alloc_controller();
  6016. if (!mhi_ctrl) {
  6017. cnss_pr_err("Invalid MHI controller context\n");
  6018. return -EINVAL;
  6019. }
  6020. pci_priv->mhi_ctrl = mhi_ctrl;
  6021. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  6022. mhi_ctrl->fw_image = plat_priv->firmware_name;
  6023. #if IS_ENABLED(CONFIG_MHI_BUS_MISC) && \
  6024. (LINUX_VERSION_CODE < KERNEL_VERSION(6, 2, 0))
  6025. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  6026. #endif
  6027. mhi_ctrl->regs = pci_priv->bar;
  6028. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  6029. bar_start = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  6030. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  6031. &bar_start, mhi_ctrl->reg_len);
  6032. ret = cnss_pci_get_mhi_msi(pci_priv);
  6033. if (ret) {
  6034. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  6035. goto free_mhi_ctrl;
  6036. }
  6037. if (cnss_pci_is_one_msi(pci_priv))
  6038. mhi_ctrl->irq_flags = IRQF_SHARED | IRQF_NOBALANCING;
  6039. if (pci_priv->smmu_s1_enable) {
  6040. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  6041. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  6042. pci_priv->smmu_iova_len;
  6043. } else {
  6044. mhi_ctrl->iova_start = 0;
  6045. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  6046. }
  6047. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  6048. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  6049. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  6050. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  6051. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  6052. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  6053. if (!mhi_ctrl->rddm_size)
  6054. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  6055. if (plat_priv->device_id == QCN7605_DEVICE_ID)
  6056. mhi_ctrl->sbl_size = SZ_256K;
  6057. else
  6058. mhi_ctrl->sbl_size = SZ_512K;
  6059. mhi_ctrl->seg_len = SZ_512K;
  6060. mhi_ctrl->fbc_download = true;
  6061. ret = cnss_get_mhi_soc_info(plat_priv, mhi_ctrl);
  6062. if (ret)
  6063. goto free_mhi_irq;
  6064. /* Satellite config only supported on KIWI V2 and later chipset */
  6065. if (plat_priv->device_id <= QCA6490_DEVICE_ID ||
  6066. (plat_priv->device_id == KIWI_DEVICE_ID &&
  6067. plat_priv->device_version.major_version == 1)) {
  6068. if (plat_priv->device_id == QCN7605_DEVICE_ID)
  6069. cnss_mhi_config = &cnss_mhi_config_genoa;
  6070. else
  6071. cnss_mhi_config = &cnss_mhi_config_no_satellite;
  6072. }
  6073. /* DIAG no longer supported on PEACH and later chipset */
  6074. if (plat_priv->device_id >= PEACH_DEVICE_ID) {
  6075. cnss_mhi_config = &cnss_mhi_config_no_diag;
  6076. }
  6077. mhi_ctrl->tme_supported_image = cnss_is_tme_supported(pci_priv);
  6078. ret = mhi_register_controller(mhi_ctrl, cnss_mhi_config);
  6079. if (ret) {
  6080. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  6081. goto free_mhi_irq;
  6082. }
  6083. /* MHI satellite driver only needs to connect when DRV is supported */
  6084. if (cnss_pci_get_drv_supported(pci_priv))
  6085. cnss_mhi_controller_set_base(pci_priv, bar_start);
  6086. cnss_get_bwscal_info(plat_priv);
  6087. cnss_pr_dbg("no_bwscale: %d\n", plat_priv->no_bwscale);
  6088. /* BW scale CB needs to be set after registering MHI per requirement */
  6089. if (!plat_priv->no_bwscale)
  6090. cnss_mhi_controller_set_bw_scale_cb(pci_priv,
  6091. cnss_mhi_bw_scale);
  6092. ret = cnss_pci_update_fw_name(pci_priv);
  6093. if (ret)
  6094. goto unreg_mhi;
  6095. return 0;
  6096. unreg_mhi:
  6097. mhi_unregister_controller(mhi_ctrl);
  6098. free_mhi_irq:
  6099. kfree(mhi_ctrl->irq);
  6100. free_mhi_ctrl:
  6101. mhi_free_controller(mhi_ctrl);
  6102. return ret;
  6103. }
  6104. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  6105. {
  6106. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  6107. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  6108. return;
  6109. mhi_unregister_controller(mhi_ctrl);
  6110. kfree(mhi_ctrl->irq);
  6111. mhi_ctrl->irq = NULL;
  6112. mhi_free_controller(mhi_ctrl);
  6113. pci_priv->mhi_ctrl = NULL;
  6114. }
  6115. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  6116. {
  6117. switch (pci_priv->device_id) {
  6118. case QCA6390_DEVICE_ID:
  6119. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  6120. pci_priv->wcss_reg = wcss_reg_access_seq;
  6121. pci_priv->pcie_reg = pcie_reg_access_seq;
  6122. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  6123. pci_priv->syspm_reg = syspm_reg_access_seq;
  6124. /* Configure WDOG register with specific value so that we can
  6125. * know if HW is in the process of WDOG reset recovery or not
  6126. * when reading the registers.
  6127. */
  6128. cnss_pci_reg_write
  6129. (pci_priv,
  6130. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  6131. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  6132. break;
  6133. case QCA6490_DEVICE_ID:
  6134. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  6135. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  6136. break;
  6137. default:
  6138. return;
  6139. }
  6140. }
  6141. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  6142. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  6143. {
  6144. return 0;
  6145. }
  6146. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  6147. {
  6148. struct cnss_pci_data *pci_priv = data;
  6149. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  6150. enum rpm_status status;
  6151. struct device *dev;
  6152. pci_priv->wake_counter++;
  6153. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  6154. pci_priv->wake_irq, pci_priv->wake_counter);
  6155. /* Make sure abort current suspend */
  6156. cnss_pm_stay_awake(plat_priv);
  6157. cnss_pm_relax(plat_priv);
  6158. /* Above two pm* API calls will abort system suspend only when
  6159. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  6160. * calling pm_system_wakeup() is just to guarantee system suspend
  6161. * can be aborted if it is not initiated in any case.
  6162. */
  6163. pm_system_wakeup();
  6164. dev = &pci_priv->pci_dev->dev;
  6165. status = dev->power.runtime_status;
  6166. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  6167. cnss_pci_get_auto_suspended(pci_priv)) ||
  6168. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  6169. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  6170. cnss_pci_pm_request_resume(pci_priv);
  6171. }
  6172. return IRQ_HANDLED;
  6173. }
  6174. /**
  6175. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  6176. * @pci_priv: driver PCI bus context pointer
  6177. *
  6178. * This function initializes WLAN PCI wake GPIO and corresponding
  6179. * interrupt. It should be used in non-MSM platforms whose PCIe
  6180. * root complex driver doesn't handle the GPIO.
  6181. *
  6182. * Return: 0 for success or skip, negative value for error
  6183. */
  6184. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  6185. {
  6186. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  6187. struct device *dev = &plat_priv->plat_dev->dev;
  6188. int ret = 0;
  6189. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  6190. "wlan-pci-wake-gpio", 0);
  6191. if (pci_priv->wake_gpio < 0)
  6192. goto out;
  6193. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  6194. pci_priv->wake_gpio);
  6195. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  6196. if (ret) {
  6197. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  6198. ret);
  6199. goto out;
  6200. }
  6201. gpio_direction_input(pci_priv->wake_gpio);
  6202. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  6203. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  6204. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  6205. if (ret) {
  6206. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  6207. goto free_gpio;
  6208. }
  6209. ret = enable_irq_wake(pci_priv->wake_irq);
  6210. if (ret) {
  6211. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  6212. goto free_irq;
  6213. }
  6214. return 0;
  6215. free_irq:
  6216. free_irq(pci_priv->wake_irq, pci_priv);
  6217. free_gpio:
  6218. gpio_free(pci_priv->wake_gpio);
  6219. out:
  6220. return ret;
  6221. }
  6222. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  6223. {
  6224. if (pci_priv->wake_gpio < 0)
  6225. return;
  6226. disable_irq_wake(pci_priv->wake_irq);
  6227. free_irq(pci_priv->wake_irq, pci_priv);
  6228. gpio_free(pci_priv->wake_gpio);
  6229. }
  6230. #endif
  6231. #ifdef CONFIG_CNSS_SUPPORT_DUAL_DEV
  6232. static int cnss_try_suspend(struct cnss_plat_data *plat_priv)
  6233. {
  6234. int ret = 0;
  6235. /* in the dual wlan card case, if call pci_register_driver after
  6236. * finishing the first pcie device enumeration, it will cause
  6237. * the cnss_pci_probe called in advance with the second wlan card,
  6238. * and the sequence like this:
  6239. * enter msm_pcie_enumerate -> pci_bus_add_devices -> cnss_pci_probe
  6240. * -> exit msm_pcie_enumerate.
  6241. * But the correct sequence we expected is like this:
  6242. * enter msm_pcie_enumerate -> pci_bus_add_devices ->
  6243. * exit msm_pcie_enumerate -> cnss_pci_probe.
  6244. * And this unexpected sequence will make the second wlan card do
  6245. * pcie link suspend while the pcie enumeration not finished.
  6246. * So need to add below logical to avoid doing pcie link suspend
  6247. * if the enumeration has not finish.
  6248. */
  6249. plat_priv->enumerate_done = true;
  6250. /* Now enumeration is finished, try to suspend PCIe link */
  6251. if (plat_priv->bus_priv) {
  6252. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  6253. struct pci_dev *pci_dev = pci_priv->pci_dev;
  6254. switch (pci_dev->device) {
  6255. case QCA6390_DEVICE_ID:
  6256. cnss_pci_set_wlaon_pwr_ctrl(pci_priv,
  6257. false,
  6258. true,
  6259. false);
  6260. cnss_pci_suspend_pwroff(pci_dev);
  6261. break;
  6262. default:
  6263. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  6264. pci_dev->device);
  6265. ret = -ENODEV;
  6266. }
  6267. }
  6268. return ret;
  6269. }
  6270. #else
  6271. static int cnss_try_suspend(struct cnss_plat_data *plat_priv)
  6272. {
  6273. return 0;
  6274. }
  6275. #endif
  6276. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  6277. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  6278. * has to take care everything device driver needed which is currently done
  6279. * from pci_dev_pm_ops.
  6280. */
  6281. static struct dev_pm_domain cnss_pm_domain = {
  6282. .ops = {
  6283. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  6284. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  6285. cnss_pci_resume_noirq)
  6286. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  6287. cnss_pci_runtime_resume,
  6288. cnss_pci_runtime_idle)
  6289. }
  6290. };
  6291. static int cnss_pci_get_dev_cfg_node(struct cnss_plat_data *plat_priv)
  6292. {
  6293. struct device_node *child;
  6294. u32 id, i;
  6295. int id_n, ret;
  6296. if (plat_priv->dt_type != CNSS_DTT_MULTIEXCHG)
  6297. return 0;
  6298. if (!plat_priv->device_id) {
  6299. cnss_pr_err("Invalid device id\n");
  6300. return -EINVAL;
  6301. }
  6302. for_each_available_child_of_node(plat_priv->plat_dev->dev.of_node,
  6303. child) {
  6304. if (strcmp(child->name, "chip_cfg"))
  6305. continue;
  6306. id_n = of_property_count_u32_elems(child, "supported-ids");
  6307. if (id_n <= 0) {
  6308. cnss_pr_err("Device id is NOT set\n");
  6309. return -EINVAL;
  6310. }
  6311. for (i = 0; i < id_n; i++) {
  6312. ret = of_property_read_u32_index(child,
  6313. "supported-ids",
  6314. i, &id);
  6315. if (ret) {
  6316. cnss_pr_err("Failed to read supported ids\n");
  6317. return -EINVAL;
  6318. }
  6319. if (id == plat_priv->device_id) {
  6320. plat_priv->dev_node = child;
  6321. cnss_pr_dbg("got node[%s@%d] for device[0x%x]\n",
  6322. child->name, i, id);
  6323. return 0;
  6324. }
  6325. }
  6326. }
  6327. return -EINVAL;
  6328. }
  6329. #ifdef CONFIG_CNSS2_CONDITIONAL_POWEROFF
  6330. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  6331. {
  6332. bool suspend_pwroff;
  6333. switch (pci_dev->device) {
  6334. case QCA6390_DEVICE_ID:
  6335. case QCA6490_DEVICE_ID:
  6336. suspend_pwroff = false;
  6337. break;
  6338. default:
  6339. suspend_pwroff = true;
  6340. }
  6341. return suspend_pwroff;
  6342. }
  6343. #else
  6344. static bool cnss_should_suspend_pwroff(struct pci_dev *pci_dev)
  6345. {
  6346. return true;
  6347. }
  6348. #endif
  6349. static int cnss_pci_set_gen2_speed(struct cnss_plat_data *plat_priv, u32 rc_num)
  6350. {
  6351. int ret;
  6352. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  6353. * since there may be link issues if it boots up with Gen3 link speed.
  6354. * Device is able to change it later at any time. It will be rejected
  6355. * if requested speed is higher than the one specified in PCIe DT.
  6356. */
  6357. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  6358. PCI_EXP_LNKSTA_CLS_5_0GB);
  6359. if (ret && ret != -EPROBE_DEFER)
  6360. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  6361. rc_num, ret);
  6362. return ret;
  6363. }
  6364. #ifdef CONFIG_CNSS2_ENUM_WITH_LOW_SPEED
  6365. static void
  6366. cnss_pci_downgrade_rc_speed(struct cnss_plat_data *plat_priv, u32 rc_num)
  6367. {
  6368. int ret;
  6369. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  6370. PCI_EXP_LNKSTA_CLS_2_5GB);
  6371. if (ret)
  6372. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen1, err = %d\n",
  6373. rc_num, ret);
  6374. }
  6375. static void
  6376. cnss_pci_restore_rc_speed(struct cnss_pci_data *pci_priv)
  6377. {
  6378. int ret;
  6379. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  6380. /* if not Genoa, do not restore rc speed */
  6381. if (pci_priv->device_id == QCA6490_DEVICE_ID) {
  6382. cnss_pci_set_gen2_speed(plat_priv, plat_priv->rc_num);
  6383. } else if (pci_priv->device_id != QCN7605_DEVICE_ID) {
  6384. /* The request 0 will reset maximum GEN speed to default */
  6385. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num, 0);
  6386. if (ret)
  6387. cnss_pr_err("Failed to reset max PCIe RC%x link speed to default, err = %d\n",
  6388. plat_priv->rc_num, ret);
  6389. }
  6390. }
  6391. static void
  6392. cnss_pci_link_retrain_trigger(struct cnss_pci_data *pci_priv)
  6393. {
  6394. int ret;
  6395. /* suspend/resume will trigger retain to re-establish link speed */
  6396. ret = cnss_suspend_pci_link(pci_priv);
  6397. if (ret)
  6398. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  6399. ret = cnss_resume_pci_link(pci_priv);
  6400. if (ret)
  6401. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  6402. cnss_pci_get_link_status(pci_priv);
  6403. }
  6404. #else
  6405. static void
  6406. cnss_pci_downgrade_rc_speed(struct cnss_plat_data *plat_priv, u32 rc_num)
  6407. {
  6408. }
  6409. static void
  6410. cnss_pci_restore_rc_speed(struct cnss_pci_data *pci_priv)
  6411. {
  6412. }
  6413. static void
  6414. cnss_pci_link_retrain_trigger(struct cnss_pci_data *pci_priv)
  6415. {
  6416. }
  6417. #endif
  6418. static void cnss_pci_suspend_pwroff(struct pci_dev *pci_dev)
  6419. {
  6420. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  6421. int rc_num = pci_dev->bus->domain_nr;
  6422. struct cnss_plat_data *plat_priv;
  6423. int ret = 0;
  6424. bool suspend_pwroff = cnss_should_suspend_pwroff(pci_dev);
  6425. plat_priv = cnss_get_plat_priv_by_rc_num(rc_num);
  6426. if (suspend_pwroff) {
  6427. ret = cnss_suspend_pci_link(pci_priv);
  6428. if (ret)
  6429. cnss_pr_err("Failed to suspend PCI link, err = %d\n",
  6430. ret);
  6431. cnss_power_off_device(plat_priv);
  6432. } else {
  6433. cnss_pr_dbg("bus suspend and dev power off disabled for device [0x%x]\n",
  6434. pci_dev->device);
  6435. cnss_pci_link_retrain_trigger(pci_priv);
  6436. }
  6437. }
  6438. static int cnss_pci_probe(struct pci_dev *pci_dev,
  6439. const struct pci_device_id *id)
  6440. {
  6441. int ret = 0;
  6442. struct cnss_pci_data *pci_priv;
  6443. struct device *dev = &pci_dev->dev;
  6444. int rc_num = pci_dev->bus->domain_nr;
  6445. struct cnss_plat_data *plat_priv = cnss_get_plat_priv_by_rc_num(rc_num);
  6446. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x rc_num %d\n",
  6447. id->vendor, pci_dev->device, rc_num);
  6448. if (!plat_priv) {
  6449. cnss_pr_err("Find match plat_priv with rc number failure\n");
  6450. ret = -ENODEV;
  6451. goto out;
  6452. }
  6453. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  6454. if (!pci_priv) {
  6455. ret = -ENOMEM;
  6456. goto out;
  6457. }
  6458. pci_priv->pci_link_state = PCI_LINK_UP;
  6459. pci_priv->plat_priv = plat_priv;
  6460. pci_priv->pci_dev = pci_dev;
  6461. pci_priv->pci_device_id = id;
  6462. pci_priv->device_id = pci_dev->device;
  6463. cnss_set_pci_priv(pci_dev, pci_priv);
  6464. plat_priv->device_id = pci_dev->device;
  6465. plat_priv->bus_priv = pci_priv;
  6466. mutex_init(&pci_priv->bus_lock);
  6467. if (plat_priv->use_pm_domain)
  6468. dev->pm_domain = &cnss_pm_domain;
  6469. cnss_pci_restore_rc_speed(pci_priv);
  6470. ret = cnss_pci_get_dev_cfg_node(plat_priv);
  6471. if (ret) {
  6472. cnss_pr_err("Failed to get device cfg node, err = %d\n", ret);
  6473. goto reset_ctx;
  6474. }
  6475. cnss_get_sleep_clk_supported(plat_priv);
  6476. ret = cnss_dev_specific_power_on(plat_priv);
  6477. if (ret < 0)
  6478. goto reset_ctx;
  6479. cnss_pci_of_reserved_mem_device_init(pci_priv);
  6480. ret = cnss_register_subsys(plat_priv);
  6481. if (ret)
  6482. goto reset_ctx;
  6483. ret = cnss_register_ramdump(plat_priv);
  6484. if (ret)
  6485. goto unregister_subsys;
  6486. ret = cnss_pci_init_smmu(pci_priv);
  6487. if (ret)
  6488. goto unregister_ramdump;
  6489. /* update drv support flag */
  6490. cnss_pci_update_drv_supported(pci_priv);
  6491. cnss_update_supported_link_info(pci_priv);
  6492. init_completion(&pci_priv->wake_event_complete);
  6493. ret = cnss_reg_pci_event(pci_priv);
  6494. if (ret) {
  6495. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  6496. goto deinit_smmu;
  6497. }
  6498. ret = cnss_pci_enable_bus(pci_priv);
  6499. if (ret)
  6500. goto dereg_pci_event;
  6501. ret = cnss_pci_enable_msi(pci_priv);
  6502. if (ret)
  6503. goto disable_bus;
  6504. ret = cnss_pci_register_mhi(pci_priv);
  6505. if (ret)
  6506. goto disable_msi;
  6507. switch (pci_dev->device) {
  6508. case QCA6174_DEVICE_ID:
  6509. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  6510. &pci_priv->revision_id);
  6511. break;
  6512. case QCA6290_DEVICE_ID:
  6513. case QCA6390_DEVICE_ID:
  6514. case QCN7605_DEVICE_ID:
  6515. case QCA6490_DEVICE_ID:
  6516. case KIWI_DEVICE_ID:
  6517. case MANGO_DEVICE_ID:
  6518. case PEACH_DEVICE_ID:
  6519. if ((cnss_is_dual_wlan_enabled() &&
  6520. plat_priv->enumerate_done) || !cnss_is_dual_wlan_enabled())
  6521. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false,
  6522. false);
  6523. timer_setup(&pci_priv->dev_rddm_timer,
  6524. cnss_dev_rddm_timeout_hdlr, 0);
  6525. timer_setup(&pci_priv->boot_debug_timer,
  6526. cnss_boot_debug_timeout_hdlr, 0);
  6527. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  6528. cnss_pci_time_sync_work_hdlr);
  6529. cnss_pci_get_link_status(pci_priv);
  6530. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  6531. cnss_pci_wake_gpio_init(pci_priv);
  6532. break;
  6533. default:
  6534. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  6535. pci_dev->device);
  6536. ret = -ENODEV;
  6537. goto unreg_mhi;
  6538. }
  6539. cnss_pci_config_regs(pci_priv);
  6540. if (EMULATION_HW)
  6541. goto out;
  6542. if (cnss_is_dual_wlan_enabled() && !plat_priv->enumerate_done)
  6543. goto probe_done;
  6544. cnss_pci_suspend_pwroff(pci_dev);
  6545. probe_done:
  6546. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  6547. return 0;
  6548. unreg_mhi:
  6549. cnss_pci_unregister_mhi(pci_priv);
  6550. disable_msi:
  6551. cnss_pci_disable_msi(pci_priv);
  6552. disable_bus:
  6553. cnss_pci_disable_bus(pci_priv);
  6554. dereg_pci_event:
  6555. cnss_dereg_pci_event(pci_priv);
  6556. deinit_smmu:
  6557. cnss_pci_deinit_smmu(pci_priv);
  6558. unregister_ramdump:
  6559. cnss_unregister_ramdump(plat_priv);
  6560. unregister_subsys:
  6561. cnss_unregister_subsys(plat_priv);
  6562. reset_ctx:
  6563. plat_priv->bus_priv = NULL;
  6564. out:
  6565. return ret;
  6566. }
  6567. static void cnss_pci_remove(struct pci_dev *pci_dev)
  6568. {
  6569. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  6570. struct cnss_plat_data *plat_priv =
  6571. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  6572. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  6573. cnss_pci_unregister_driver_hdlr(pci_priv);
  6574. cnss_pci_free_aux_mem(pci_priv);
  6575. cnss_pci_free_tme_lite_mem(pci_priv);
  6576. cnss_pci_free_tme_opt_file_mem(pci_priv);
  6577. cnss_pci_free_m3_mem(pci_priv);
  6578. cnss_pci_free_fw_mem(pci_priv);
  6579. cnss_pci_free_qdss_mem(pci_priv);
  6580. switch (pci_dev->device) {
  6581. case QCA6290_DEVICE_ID:
  6582. case QCA6390_DEVICE_ID:
  6583. case QCN7605_DEVICE_ID:
  6584. case QCA6490_DEVICE_ID:
  6585. case KIWI_DEVICE_ID:
  6586. case MANGO_DEVICE_ID:
  6587. case PEACH_DEVICE_ID:
  6588. cnss_pci_wake_gpio_deinit(pci_priv);
  6589. del_timer(&pci_priv->boot_debug_timer);
  6590. del_timer(&pci_priv->dev_rddm_timer);
  6591. break;
  6592. default:
  6593. break;
  6594. }
  6595. cnss_pci_unregister_mhi(pci_priv);
  6596. cnss_pci_disable_msi(pci_priv);
  6597. cnss_pci_disable_bus(pci_priv);
  6598. cnss_dereg_pci_event(pci_priv);
  6599. cnss_pci_deinit_smmu(pci_priv);
  6600. if (plat_priv) {
  6601. cnss_unregister_ramdump(plat_priv);
  6602. cnss_unregister_subsys(plat_priv);
  6603. plat_priv->bus_priv = NULL;
  6604. } else {
  6605. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  6606. }
  6607. }
  6608. static const struct pci_device_id cnss_pci_id_table[] = {
  6609. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6610. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6611. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6612. { QCN7605_VENDOR_ID, QCN7605_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6613. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6614. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6615. { MANGO_VENDOR_ID, MANGO_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6616. { PEACH_VENDOR_ID, PEACH_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  6617. { 0 }
  6618. };
  6619. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  6620. static const struct dev_pm_ops cnss_pm_ops = {
  6621. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  6622. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  6623. cnss_pci_resume_noirq)
  6624. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  6625. cnss_pci_runtime_idle)
  6626. };
  6627. static struct pci_driver cnss_pci_driver = {
  6628. .name = "cnss_pci",
  6629. .id_table = cnss_pci_id_table,
  6630. .probe = cnss_pci_probe,
  6631. .remove = cnss_pci_remove,
  6632. .driver = {
  6633. .pm = &cnss_pm_ops,
  6634. },
  6635. };
  6636. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  6637. {
  6638. int ret, retry = 0;
  6639. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  6640. cnss_pci_set_gen2_speed(plat_priv, rc_num);
  6641. } else {
  6642. cnss_pci_downgrade_rc_speed(plat_priv, rc_num);
  6643. }
  6644. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  6645. retry:
  6646. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  6647. if (ret) {
  6648. if (ret == -EPROBE_DEFER) {
  6649. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  6650. goto out;
  6651. }
  6652. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  6653. rc_num, ret);
  6654. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  6655. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  6656. goto retry;
  6657. } else {
  6658. goto out;
  6659. }
  6660. }
  6661. plat_priv->rc_num = rc_num;
  6662. out:
  6663. return ret;
  6664. }
  6665. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  6666. {
  6667. struct device *dev = &plat_priv->plat_dev->dev;
  6668. const __be32 *prop;
  6669. int ret = 0, prop_len = 0, rc_count, i;
  6670. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  6671. if (!prop || !prop_len) {
  6672. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  6673. goto out;
  6674. }
  6675. rc_count = prop_len / sizeof(__be32);
  6676. for (i = 0; i < rc_count; i++) {
  6677. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  6678. if (!ret)
  6679. break;
  6680. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  6681. goto out;
  6682. }
  6683. ret = cnss_try_suspend(plat_priv);
  6684. if (ret) {
  6685. cnss_pr_err("Failed to suspend, ret: %d\n", ret);
  6686. goto out;
  6687. }
  6688. if (!cnss_driver_registered) {
  6689. ret = pci_register_driver(&cnss_pci_driver);
  6690. if (ret) {
  6691. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  6692. ret);
  6693. goto out;
  6694. }
  6695. if (!plat_priv->bus_priv) {
  6696. cnss_pr_err("Failed to probe PCI driver\n");
  6697. ret = -ENODEV;
  6698. goto unreg_pci;
  6699. }
  6700. cnss_driver_registered = true;
  6701. }
  6702. return 0;
  6703. unreg_pci:
  6704. pci_unregister_driver(&cnss_pci_driver);
  6705. out:
  6706. return ret;
  6707. }
  6708. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  6709. {
  6710. if (cnss_driver_registered) {
  6711. pci_unregister_driver(&cnss_pci_driver);
  6712. cnss_driver_registered = false;
  6713. }
  6714. }