htt.h 634 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118
  1. /*
  2. * Copyright (c) 2011-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  5. *
  6. *
  7. * Permission to use, copy, modify, and/or distribute this software for
  8. * any purpose with or without fee is hereby granted, provided that the
  9. * above copyright notice and this permission notice appear in all
  10. * copies.
  11. *
  12. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  13. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  14. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  15. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  16. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  17. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  18. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  19. * PERFORMANCE OF THIS SOFTWARE.
  20. */
  21. /*
  22. * This file was originally distributed by Qualcomm Atheros, Inc.
  23. * under proprietary terms before Copyright ownership was assigned
  24. * to the Linux Foundation.
  25. */
  26. /**
  27. * @file htt.h
  28. *
  29. * @details the public header file of HTT layer
  30. */
  31. #ifndef _HTT_H_
  32. #define _HTT_H_
  33. #include <htt_deps.h>
  34. #include <htt_common.h>
  35. /*
  36. * Unless explicitly specified to use 64 bits to represent physical addresses
  37. * (or more precisely, bus addresses), default to 32 bits.
  38. */
  39. #ifndef HTT_PADDR64
  40. #define HTT_PADDR64 0
  41. #endif
  42. #ifndef offsetof
  43. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  44. #endif
  45. /*
  46. * HTT version history:
  47. * 1.0 initial numbered version
  48. * 1.1 modifications to STATS messages.
  49. * These modifications are not backwards compatible, but since the
  50. * STATS messages themselves are non-essential (they are for debugging),
  51. * the 1.1 version of the HTT message library as a whole is compatible
  52. * with the 1.0 version.
  53. * 1.2 reset mask IE added to STATS_REQ message
  54. * 1.3 stat config IE added to STATS_REQ message
  55. *----
  56. * 2.0 FW rx PPDU desc added to RX_IND message
  57. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  58. *----
  59. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  60. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  61. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  62. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  63. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  64. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  65. * 3.5 Added flush and fail stats in rx_reorder stats structure
  66. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  67. * 3.7 Made changes to support EOS Mac_core 3.0
  68. * 3.8 Added txq_group information element definition;
  69. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  70. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  71. * Allow buffer addresses in bus-address format to be stored as
  72. * either 32 bits or 64 bits.
  73. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  74. * messages to specify which HTT options to use.
  75. * Initial TLV options cover:
  76. * - whether to use 32 or 64 bits to represent LL bus addresses
  77. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  78. * - how many tx queue groups to use
  79. * 3.11 Expand rx debug stats:
  80. * - Expand the rx_reorder_stats struct with stats about successful and
  81. * failed rx buffer allcoations.
  82. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  83. * the supply, allocation, use, and recycling of rx buffers for the
  84. * "remote ring" of rx buffers in host member in LL systems.
  85. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  86. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  87. * 3.13 Add constants + macros to support 64-bit address format for the
  88. * tx fragments descriptor, the rx ring buffer, and the rx ring
  89. * index shadow register.
  90. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  91. * - Add htt_tx_msdu_desc_ext_t struct def.
  92. * - Add TLV to specify whether the target supports the HTT tx MSDU
  93. * extension descriptor.
  94. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  95. * "extension" bit, to specify whether a HTT tx MSDU extension
  96. * descriptor is present.
  97. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  98. * (This allows the host to obtain key information about the MSDU
  99. * from a memory location already in the cache, rather than taking a
  100. * cache miss for each MSDU by reading the HW rx descs.)
  101. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  102. * whether a copy-engine classification result is appended to TX_FRM.
  103. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  104. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  105. * tx frames in the target after the peer has already been deleted.
  106. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  107. * 3.20 Expand rx_reorder_stats.
  108. * 3.21 Add optional rx channel spec to HL RX_IND.
  109. * 3.22 Expand rx_reorder_stats
  110. * (distinguish duplicates within vs. outside block ack window)
  111. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  112. * The justified rate is calculated by two steps. The first is to multiply
  113. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  114. * by a low pass filter.
  115. * This change allows HL download scheduling to consider the WLAN rate
  116. * that will be used for transmitting the downloaded frames.
  117. * 3.24 Expand rx_reorder_stats
  118. * (add counter for decrypt / MIC errors)
  119. * 3.25 Expand rx_reorder_stats
  120. * (add counter of frames received into both local + remote rings)
  121. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  122. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  123. * 3.27 Add a new interface for flow-control. The following t2h messages have
  124. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  125. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  126. * 3.28 Add a new interface for ring interface change. The following two h2t
  127. * and one t2h messages have been included:
  128. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  129. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  130. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  131. * information elements passed from the host to a Lithium target,
  132. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  133. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  134. * targets).
  135. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  136. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  137. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  138. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  139. * sharing stats
  140. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  141. * 3.34 Add HW_PEER_ID field to PEER_MAP
  142. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  143. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  144. * not yet in use)
  145. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  146. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  147. * 3.38 Add holes_no_filled field to rx_reorder_stats
  148. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  149. * 3.40 Add optional timestamps in the HTT tx completion
  150. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  151. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  152. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  153. * 3.44 Add htt_tx_wbm_completion_v2
  154. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  155. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  156. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  157. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  158. * HTT_T2H_MSG_TYPE_PKTLOG
  159. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  160. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  161. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  162. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  163. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  165. * 3.55 Add initiator / responder flags to RX_DELBA indication
  166. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  167. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  168. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  169. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  170. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  171. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  172. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  173. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  174. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  175. * array to the end of HTT_T2H TX_COMPL_IND msg
  176. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  177. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  178. * for a MSDU.
  179. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  180. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  181. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  182. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  183. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  184. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  185. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  186. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  187. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  188. * htt_tx_data_hdr_information
  189. * 3.73 Add channel pre-calibration data upload and download messages defs for
  190. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  191. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  192. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  193. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  194. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  195. * 3.78 Add htt_ppdu_id def.
  196. */
  197. #define HTT_CURRENT_VERSION_MAJOR 3
  198. #define HTT_CURRENT_VERSION_MINOR 78
  199. #define HTT_NUM_TX_FRAG_DESC 1024
  200. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  201. #define HTT_CHECK_SET_VAL(field, val) \
  202. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  203. /* macros to assist in sign-extending fields from HTT messages */
  204. #define HTT_SIGN_BIT_MASK(field) \
  205. ((field ## _M + (1 << field ## _S)) >> 1)
  206. #define HTT_SIGN_BIT(_val, field) \
  207. (_val & HTT_SIGN_BIT_MASK(field))
  208. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  209. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  210. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  211. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  212. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  213. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  214. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  215. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  216. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  217. /*
  218. * TEMPORARY:
  219. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  220. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  221. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  222. * updated.
  223. */
  224. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  225. /*
  226. * TEMPORARY:
  227. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  228. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  229. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  230. * updated.
  231. */
  232. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  233. /* HTT Access Category values */
  234. enum HTT_AC_WMM {
  235. /* WMM Access Categories */
  236. HTT_AC_WMM_BE = 0x0,
  237. HTT_AC_WMM_BK = 0x1,
  238. HTT_AC_WMM_VI = 0x2,
  239. HTT_AC_WMM_VO = 0x3,
  240. /* extension Access Categories */
  241. HTT_AC_EXT_NON_QOS = 0x4,
  242. HTT_AC_EXT_UCAST_MGMT = 0x5,
  243. HTT_AC_EXT_MCAST_DATA = 0x6,
  244. HTT_AC_EXT_MCAST_MGMT = 0x7,
  245. };
  246. enum HTT_AC_WMM_MASK {
  247. /* WMM Access Categories */
  248. HTT_AC_WMM_BE_MASK = (1 << HTT_AC_WMM_BE),
  249. HTT_AC_WMM_BK_MASK = (1 << HTT_AC_WMM_BK),
  250. HTT_AC_WMM_VI_MASK = (1 << HTT_AC_WMM_VI),
  251. HTT_AC_WMM_VO_MASK = (1 << HTT_AC_WMM_VO),
  252. /* extension Access Categories */
  253. HTT_AC_EXT_NON_QOS_MASK = (1 << HTT_AC_EXT_NON_QOS),
  254. HTT_AC_EXT_UCAST_MGMT_MASK = (1 << HTT_AC_EXT_UCAST_MGMT),
  255. HTT_AC_EXT_MCAST_DATA_MASK = (1 << HTT_AC_EXT_MCAST_DATA),
  256. HTT_AC_EXT_MCAST_MGMT_MASK = (1 << HTT_AC_EXT_MCAST_MGMT),
  257. };
  258. #define HTT_AC_MASK_WMM \
  259. (HTT_AC_WMM_BE_MASK | HTT_AC_WMM_BK_MASK | \
  260. HTT_AC_WMM_VI_MASK | HTT_AC_WMM_VO_MASK)
  261. #define HTT_AC_MASK_EXT \
  262. (HTT_AC_EXT_NON_QOS_MASK | HTT_AC_EXT_UCAST_MGMT_MASK | \
  263. HTT_AC_EXT_MCAST_DATA_MASK | HTT_AC_EXT_MCAST_MGMT_MASK)
  264. #define HTT_AC_MASK_ALL (HTT_AC_MASK_WMM | HTT_AC_MASK_EXT)
  265. /*
  266. * htt_dbg_stats_type -
  267. * bit positions for each stats type within a stats type bitmask
  268. * The bitmask contains 24 bits.
  269. */
  270. enum htt_dbg_stats_type {
  271. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  272. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  273. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  274. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  275. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  276. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  277. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  278. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  279. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  280. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  281. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  282. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  283. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  284. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  285. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  286. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  287. /* bits 16-23 currently reserved */
  288. /* keep this last */
  289. HTT_DBG_NUM_STATS
  290. };
  291. /*=== HTT option selection TLVs ===
  292. * Certain HTT messages have alternatives or options.
  293. * For such cases, the host and target need to agree on which option to use.
  294. * Option specification TLVs can be appended to the VERSION_REQ and
  295. * VERSION_CONF messages to select options other than the default.
  296. * These TLVs are entirely optional - if they are not provided, there is a
  297. * well-defined default for each option. If they are provided, they can be
  298. * provided in any order. Each TLV can be present or absent independent of
  299. * the presence / absence of other TLVs.
  300. *
  301. * The HTT option selection TLVs use the following format:
  302. * |31 16|15 8|7 0|
  303. * |---------------------------------+----------------+----------------|
  304. * | value (payload) | length | tag |
  305. * |-------------------------------------------------------------------|
  306. * The value portion need not be only 2 bytes; it can be extended by any
  307. * integer number of 4-byte units. The total length of the TLV, including
  308. * the tag and length fields, must be a multiple of 4 bytes. The length
  309. * field specifies the total TLV size in 4-byte units. Thus, the typical
  310. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  311. * field, would store 0x1 in its length field, to show that the TLV occupies
  312. * a single 4-byte unit.
  313. */
  314. /*--- TLV header format - applies to all HTT option TLVs ---*/
  315. enum HTT_OPTION_TLV_TAGS {
  316. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  317. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  318. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  319. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  320. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  321. };
  322. PREPACK struct htt_option_tlv_header_t {
  323. A_UINT8 tag;
  324. A_UINT8 length;
  325. } POSTPACK;
  326. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  327. #define HTT_OPTION_TLV_TAG_S 0
  328. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  329. #define HTT_OPTION_TLV_LENGTH_S 8
  330. /*
  331. * value0 - 16 bit value field stored in word0
  332. * The TLV's value field may be longer than 2 bytes, in which case
  333. * the remainder of the value is stored in word1, word2, etc.
  334. */
  335. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  336. #define HTT_OPTION_TLV_VALUE0_S 16
  337. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  338. do { \
  339. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  340. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  341. } while (0)
  342. #define HTT_OPTION_TLV_TAG_GET(word) \
  343. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  344. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  345. do { \
  346. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  347. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  348. } while (0)
  349. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  350. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  351. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  352. do { \
  353. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  354. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  355. } while (0)
  356. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  357. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  358. /*--- format of specific HTT option TLVs ---*/
  359. /*
  360. * HTT option TLV for specifying LL bus address size
  361. * Some chips require bus addresses used by the target to access buffers
  362. * within the host's memory to be 32 bits; others require bus addresses
  363. * used by the target to access buffers within the host's memory to be
  364. * 64 bits.
  365. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  366. * a suffix to the VERSION_CONF message to specify which bus address format
  367. * the target requires.
  368. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  369. * default to providing bus addresses to the target in 32-bit format.
  370. */
  371. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  372. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  373. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  374. };
  375. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  376. struct htt_option_tlv_header_t hdr;
  377. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  378. } POSTPACK;
  379. /*
  380. * HTT option TLV for specifying whether HL systems should indicate
  381. * over-the-air tx completion for individual frames, or should instead
  382. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  383. * requests an OTA tx completion for a particular tx frame.
  384. * This option does not apply to LL systems, where the TX_COMPL_IND
  385. * is mandatory.
  386. * This option is primarily intended for HL systems in which the tx frame
  387. * downloads over the host --> target bus are as slow as or slower than
  388. * the transmissions over the WLAN PHY. For cases where the bus is faster
  389. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  390. * and consquently will send one TX_COMPL_IND message that covers several
  391. * tx frames. For cases where the WLAN PHY is faster than the bus,
  392. * the target will end up transmitting very short A-MPDUs, and consequently
  393. * sending many TX_COMPL_IND messages, which each cover a very small number
  394. * of tx frames.
  395. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  396. * a suffix to the VERSION_REQ message to request whether the host desires to
  397. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  398. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  399. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  400. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  401. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  402. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  403. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  404. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  405. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  406. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  407. * TLV.
  408. */
  409. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  410. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  411. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  412. };
  413. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  414. struct htt_option_tlv_header_t hdr;
  415. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  416. } POSTPACK;
  417. /*
  418. * HTT option TLV for specifying how many tx queue groups the target
  419. * may establish.
  420. * This TLV specifies the maximum value the target may send in the
  421. * txq_group_id field of any TXQ_GROUP information elements sent by
  422. * the target to the host. This allows the host to pre-allocate an
  423. * appropriate number of tx queue group structs.
  424. *
  425. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  426. * a suffix to the VERSION_REQ message to specify whether the host supports
  427. * tx queue groups at all, and if so if there is any limit on the number of
  428. * tx queue groups that the host supports.
  429. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  430. * a suffix to the VERSION_CONF message. If the host has specified in the
  431. * VER_REQ message a limit on the number of tx queue groups the host can
  432. * supprt, the target shall limit its specification of the maximum tx groups
  433. * to be no larger than this host-specified limit.
  434. *
  435. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  436. * shall preallocate 4 tx queue group structs, and the target shall not
  437. * specify a txq_group_id larger than 3.
  438. */
  439. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  440. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  441. /*
  442. * values 1 through N specify the max number of tx queue groups
  443. * the sender supports
  444. */
  445. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  446. };
  447. /* TEMPORARY backwards-compatibility alias for a typo fix -
  448. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  449. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  450. * to support the old name (with the typo) until all references to the
  451. * old name are replaced with the new name.
  452. */
  453. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  454. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  455. struct htt_option_tlv_header_t hdr;
  456. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  457. } POSTPACK;
  458. /*
  459. * HTT option TLV for specifying whether the target supports an extended
  460. * version of the HTT tx descriptor. If the target provides this TLV
  461. * and specifies in the TLV that the target supports an extended version
  462. * of the HTT tx descriptor, the target must check the "extension" bit in
  463. * the HTT tx descriptor, and if the extension bit is set, to expect a
  464. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  465. * descriptor. Furthermore, the target must provide room for the HTT
  466. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  467. * This option is intended for systems where the host needs to explicitly
  468. * control the transmission parameters such as tx power for individual
  469. * tx frames.
  470. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  471. * as a suffix to the VERSION_CONF message to explicitly specify whether
  472. * the target supports the HTT tx MSDU extension descriptor.
  473. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  474. * by the host as lack of target support for the HTT tx MSDU extension
  475. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  476. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  477. * the HTT tx MSDU extension descriptor.
  478. * The host is not required to provide the HTT tx MSDU extension descriptor
  479. * just because the target supports it; the target must check the
  480. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  481. * extension descriptor is present.
  482. */
  483. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  484. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  485. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  486. };
  487. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  488. struct htt_option_tlv_header_t hdr;
  489. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  490. } POSTPACK;
  491. /*=== host -> target messages ===============================================*/
  492. enum htt_h2t_msg_type {
  493. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  494. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  495. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  496. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  497. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  498. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  499. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  500. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  501. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  502. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  503. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  504. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  505. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  506. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  507. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  508. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  509. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  510. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  511. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  512. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  513. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  514. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  515. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  516. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  517. /* keep this last */
  518. HTT_H2T_NUM_MSGS
  519. };
  520. /*
  521. * HTT host to target message type -
  522. * stored in bits 7:0 of the first word of the message
  523. */
  524. #define HTT_H2T_MSG_TYPE_M 0xff
  525. #define HTT_H2T_MSG_TYPE_S 0
  526. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  527. do { \
  528. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  529. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  530. } while (0)
  531. #define HTT_H2T_MSG_TYPE_GET(word) \
  532. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  533. /**
  534. * @brief host -> target version number request message definition
  535. *
  536. * |31 24|23 16|15 8|7 0|
  537. * |----------------+----------------+----------------+----------------|
  538. * | reserved | msg type |
  539. * |-------------------------------------------------------------------|
  540. * : option request TLV (optional) |
  541. * :...................................................................:
  542. *
  543. * The VER_REQ message may consist of a single 4-byte word, or may be
  544. * extended with TLVs that specify which HTT options the host is requesting
  545. * from the target.
  546. * The following option TLVs may be appended to the VER_REQ message:
  547. * - HL_SUPPRESS_TX_COMPL_IND
  548. * - HL_MAX_TX_QUEUE_GROUPS
  549. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  550. * may be appended to the VER_REQ message (but only one TLV of each type).
  551. *
  552. * Header fields:
  553. * - MSG_TYPE
  554. * Bits 7:0
  555. * Purpose: identifies this as a version number request message
  556. * Value: 0x0
  557. */
  558. #define HTT_VER_REQ_BYTES 4
  559. /* TBDXXX: figure out a reasonable number */
  560. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  561. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  562. /**
  563. * @brief HTT tx MSDU descriptor
  564. *
  565. * @details
  566. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  567. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  568. * the target firmware needs for the FW's tx processing, particularly
  569. * for creating the HW msdu descriptor.
  570. * The same HTT tx descriptor is used for HL and LL systems, though
  571. * a few fields within the tx descriptor are used only by LL or
  572. * only by HL.
  573. * The HTT tx descriptor is defined in two manners: by a struct with
  574. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  575. * definitions.
  576. * The target should use the struct def, for simplicitly and clarity,
  577. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  578. * neutral. Specifically, the host shall use the get/set macros built
  579. * around the mask + shift defs.
  580. */
  581. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  582. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  583. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  584. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  585. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  586. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  587. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  588. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  589. #define HTT_TX_VDEV_ID_WORD 0
  590. #define HTT_TX_VDEV_ID_MASK 0x3f
  591. #define HTT_TX_VDEV_ID_SHIFT 16
  592. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  593. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  594. #define HTT_TX_MSDU_LEN_DWORD 1
  595. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  596. /*
  597. * HTT_VAR_PADDR macros
  598. * Allow physical / bus addresses to be either a single 32-bit value,
  599. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  600. */
  601. #define HTT_VAR_PADDR32(var_name) \
  602. A_UINT32 var_name
  603. #define HTT_VAR_PADDR64_LE(var_name) \
  604. struct { \
  605. /* little-endian: lo precedes hi */ \
  606. A_UINT32 lo; \
  607. A_UINT32 hi; \
  608. } var_name
  609. /*
  610. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  611. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  612. * addresses are stored in a XXX-bit field.
  613. * This macro is used to define both htt_tx_msdu_desc32_t and
  614. * htt_tx_msdu_desc64_t structs.
  615. */
  616. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  617. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  618. { \
  619. /* DWORD 0: flags and meta-data */ \
  620. A_UINT32 \
  621. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  622. \
  623. /* pkt_subtype - \
  624. * Detailed specification of the tx frame contents, extending the \
  625. * general specification provided by pkt_type. \
  626. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  627. * pkt_type | pkt_subtype \
  628. * ============================================================== \
  629. * 802.3 | bit 0:3 - Reserved \
  630. * | bit 4: 0x0 - Copy-Engine Classification Results \
  631. * | not appended to the HTT message \
  632. * | 0x1 - Copy-Engine Classification Results \
  633. * | appended to the HTT message in the \
  634. * | format: \
  635. * | [HTT tx desc, frame header, \
  636. * | CE classification results] \
  637. * | The CE classification results begin \
  638. * | at the next 4-byte boundary after \
  639. * | the frame header. \
  640. * ------------+------------------------------------------------- \
  641. * Eth2 | bit 0:3 - Reserved \
  642. * | bit 4: 0x0 - Copy-Engine Classification Results \
  643. * | not appended to the HTT message \
  644. * | 0x1 - Copy-Engine Classification Results \
  645. * | appended to the HTT message. \
  646. * | See the above specification of the \
  647. * | CE classification results location. \
  648. * ------------+------------------------------------------------- \
  649. * native WiFi | bit 0:3 - Reserved \
  650. * | bit 4: 0x0 - Copy-Engine Classification Results \
  651. * | not appended to the HTT message \
  652. * | 0x1 - Copy-Engine Classification Results \
  653. * | appended to the HTT message. \
  654. * | See the above specification of the \
  655. * | CE classification results location. \
  656. * ------------+------------------------------------------------- \
  657. * mgmt | 0x0 - 802.11 MAC header absent \
  658. * | 0x1 - 802.11 MAC header present \
  659. * ------------+------------------------------------------------- \
  660. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  661. * | 0x1 - 802.11 MAC header present \
  662. * | bit 1: 0x0 - allow aggregation \
  663. * | 0x1 - don't allow aggregation \
  664. * | bit 2: 0x0 - perform encryption \
  665. * | 0x1 - don't perform encryption \
  666. * | bit 3: 0x0 - perform tx classification / queuing \
  667. * | 0x1 - don't perform tx classification; \
  668. * | insert the frame into the "misc" \
  669. * | tx queue \
  670. * | bit 4: 0x0 - Copy-Engine Classification Results \
  671. * | not appended to the HTT message \
  672. * | 0x1 - Copy-Engine Classification Results \
  673. * | appended to the HTT message. \
  674. * | See the above specification of the \
  675. * | CE classification results location. \
  676. */ \
  677. pkt_subtype: 5, \
  678. \
  679. /* pkt_type - \
  680. * General specification of the tx frame contents. \
  681. * The htt_pkt_type enum should be used to specify and check the \
  682. * value of this field. \
  683. */ \
  684. pkt_type: 3, \
  685. \
  686. /* vdev_id - \
  687. * ID for the vdev that is sending this tx frame. \
  688. * For certain non-standard packet types, e.g. pkt_type == raw \
  689. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  690. * This field is used primarily for determining where to queue \
  691. * broadcast and multicast frames. \
  692. */ \
  693. vdev_id: 6, \
  694. /* ext_tid - \
  695. * The extended traffic ID. \
  696. * If the TID is unknown, the extended TID is set to \
  697. * HTT_TX_EXT_TID_INVALID. \
  698. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  699. * value of the QoS TID. \
  700. * If the tx frame is non-QoS data, then the extended TID is set to \
  701. * HTT_TX_EXT_TID_NON_QOS. \
  702. * If the tx frame is multicast or broadcast, then the extended TID \
  703. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  704. */ \
  705. ext_tid: 5, \
  706. \
  707. /* postponed - \
  708. * This flag indicates whether the tx frame has been downloaded to \
  709. * the target before but discarded by the target, and now is being \
  710. * downloaded again; or if this is a new frame that is being \
  711. * downloaded for the first time. \
  712. * This flag allows the target to determine the correct order for \
  713. * transmitting new vs. old frames. \
  714. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  715. * This flag only applies to HL systems, since in LL systems, \
  716. * the tx flow control is handled entirely within the target. \
  717. */ \
  718. postponed: 1, \
  719. \
  720. /* extension - \
  721. * This flag indicates whether a HTT tx MSDU extension descriptor \
  722. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  723. * \
  724. * 0x0 - no extension MSDU descriptor is present \
  725. * 0x1 - an extension MSDU descriptor immediately follows the \
  726. * regular MSDU descriptor \
  727. */ \
  728. extension: 1, \
  729. \
  730. /* cksum_offload - \
  731. * This flag indicates whether checksum offload is enabled or not \
  732. * for this frame. Target FW use this flag to turn on HW checksumming \
  733. * 0x0 - No checksum offload \
  734. * 0x1 - L3 header checksum only \
  735. * 0x2 - L4 checksum only \
  736. * 0x3 - L3 header checksum + L4 checksum \
  737. */ \
  738. cksum_offload: 2, \
  739. \
  740. /* tx_comp_req - \
  741. * This flag indicates whether Tx Completion \
  742. * from fw is required or not. \
  743. * This flag is only relevant if tx completion is not \
  744. * universally enabled. \
  745. * For all LL systems, tx completion is mandatory, \
  746. * so this flag will be irrelevant. \
  747. * For HL systems tx completion is optional, but HL systems in which \
  748. * the bus throughput exceeds the WLAN throughput will \
  749. * probably want to always use tx completion, and thus \
  750. * would not check this flag. \
  751. * This flag is required when tx completions are not used universally, \
  752. * but are still required for certain tx frames for which \
  753. * an OTA delivery acknowledgment is needed by the host. \
  754. * In practice, this would be for HL systems in which the \
  755. * bus throughput is less than the WLAN throughput. \
  756. * \
  757. * 0x0 - Tx Completion Indication from Fw not required \
  758. * 0x1 - Tx Completion Indication from Fw is required \
  759. */ \
  760. tx_compl_req: 1; \
  761. \
  762. \
  763. /* DWORD 1: MSDU length and ID */ \
  764. A_UINT32 \
  765. len: 16, /* MSDU length, in bytes */ \
  766. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  767. * and this id is used to calculate fragmentation \
  768. * descriptor pointer inside the target based on \
  769. * the base address, configured inside the target. \
  770. */ \
  771. \
  772. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  773. /* frags_desc_ptr - \
  774. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  775. * where the tx frame's fragments reside in memory. \
  776. * This field only applies to LL systems, since in HL systems the \
  777. * (degenerate single-fragment) fragmentation descriptor is created \
  778. * within the target. \
  779. */ \
  780. _paddr__frags_desc_ptr_; \
  781. \
  782. /* DWORD 3 (or 4): peerid, chanfreq */ \
  783. /* \
  784. * Peer ID : Target can use this value to know which peer-id packet \
  785. * destined to. \
  786. * It's intended to be specified by host in case of NAWDS. \
  787. */ \
  788. A_UINT16 peerid; \
  789. \
  790. /* \
  791. * Channel frequency: This identifies the desired channel \
  792. * frequency (in mhz) for tx frames. This is used by FW to help \
  793. * determine when it is safe to transmit or drop frames for \
  794. * off-channel operation. \
  795. * The default value of zero indicates to FW that the corresponding \
  796. * VDEV's home channel (if there is one) is the desired channel \
  797. * frequency. \
  798. */ \
  799. A_UINT16 chanfreq; \
  800. \
  801. /* Reason reserved is commented is increasing the htt structure size \
  802. * leads to some wierd issues. Contact Raj/Kyeyoon for more info \
  803. * A_UINT32 reserved_dword3_bits0_31; \
  804. */ \
  805. } POSTPACK
  806. /* define a htt_tx_msdu_desc32_t type */
  807. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  808. /* define a htt_tx_msdu_desc64_t type */
  809. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  810. /*
  811. * Make htt_tx_msdu_desc_t be an alias for either
  812. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  813. */
  814. #if HTT_PADDR64
  815. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  816. #else
  817. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  818. #endif
  819. /* decriptor information for Management frame*/
  820. /*
  821. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  822. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  823. */
  824. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  825. extern A_UINT32 mgmt_hdr_len;
  826. PREPACK struct htt_mgmt_tx_desc_t {
  827. A_UINT32 msg_type;
  828. #if HTT_PADDR64
  829. A_UINT64 frag_paddr; /* DMAble address of the data */
  830. #else
  831. A_UINT32 frag_paddr; /* DMAble address of the data */
  832. #endif
  833. A_UINT32 desc_id; /* returned to host during completion
  834. * to free the meory*/
  835. A_UINT32 len; /* Fragment length */
  836. A_UINT32 vdev_id; /* virtual device ID*/
  837. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  838. } POSTPACK;
  839. PREPACK struct htt_mgmt_tx_compl_ind {
  840. A_UINT32 desc_id;
  841. A_UINT32 status;
  842. } POSTPACK;
  843. /*
  844. * This SDU header size comes from the summation of the following:
  845. * 1. Max of:
  846. * a. Native WiFi header, for native WiFi frames: 24 bytes
  847. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  848. * b. 802.11 header, for raw frames: 36 bytes
  849. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  850. * QoS header, HT header)
  851. * c. 802.3 header, for ethernet frames: 14 bytes
  852. * (destination address, source address, ethertype / length)
  853. * 2. Max of:
  854. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  855. * b. IPv6 header, up through the Traffic Class: 2 bytes
  856. * 3. 802.1Q VLAN header: 4 bytes
  857. * 4. LLC/SNAP header: 8 bytes
  858. */
  859. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  860. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  861. #define HTT_TX_HDR_SIZE_ETHERNET 14
  862. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  863. A_COMPILE_TIME_ASSERT(
  864. htt_encap_hdr_size_max_check_nwifi,
  865. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  866. A_COMPILE_TIME_ASSERT(
  867. htt_encap_hdr_size_max_check_enet,
  868. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  869. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  870. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  871. #define HTT_TX_HDR_SIZE_802_1Q 4
  872. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  873. #define HTT_COMMON_TX_FRM_HDR_LEN \
  874. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  875. HTT_TX_HDR_SIZE_802_1Q + \
  876. HTT_TX_HDR_SIZE_LLC_SNAP)
  877. #define HTT_HL_TX_FRM_HDR_LEN \
  878. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  879. #define HTT_LL_TX_FRM_HDR_LEN \
  880. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  881. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  882. /* dword 0 */
  883. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  884. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  885. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  886. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  887. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  888. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  889. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  890. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  891. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  892. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  893. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  894. #define HTT_TX_DESC_PKT_TYPE_S 13
  895. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  896. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  897. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  898. #define HTT_TX_DESC_VDEV_ID_S 16
  899. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  900. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  901. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  902. #define HTT_TX_DESC_EXT_TID_S 22
  903. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  904. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  905. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  906. #define HTT_TX_DESC_POSTPONED_S 27
  907. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  908. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  909. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  910. #define HTT_TX_DESC_EXTENSION_S 28
  911. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  912. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  913. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  914. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  915. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  916. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  917. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  918. #define HTT_TX_DESC_TX_COMP_S 31
  919. /* dword 1 */
  920. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  921. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  922. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  923. #define HTT_TX_DESC_FRM_LEN_S 0
  924. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  925. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  926. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  927. #define HTT_TX_DESC_FRM_ID_S 16
  928. /* dword 2 */
  929. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  930. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  931. /* for systems using 64-bit format for bus addresses */
  932. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  933. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  934. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  935. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  936. /* for systems using 32-bit format for bus addresses */
  937. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  938. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  939. /* dword 3 */
  940. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  941. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  942. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  943. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  944. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  945. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  946. #if HTT_PADDR64
  947. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  948. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  949. #else
  950. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  951. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  952. #endif
  953. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  954. #define HTT_TX_DESC_PEER_ID_S 0
  955. /*
  956. * TEMPORARY:
  957. * The original definitions for the PEER_ID fields contained typos
  958. * (with _DESC_PADDR appended to this PEER_ID field name).
  959. * Retain deprecated original names for PEER_ID fields until all code that
  960. * refers to them has been updated.
  961. */
  962. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  963. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  964. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  965. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  966. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  967. HTT_TX_DESC_PEER_ID_M
  968. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  969. HTT_TX_DESC_PEER_ID_S
  970. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  971. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  972. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  973. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  974. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  975. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  976. #if HTT_PADDR64
  977. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  978. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  979. #else
  980. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  981. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  982. #endif
  983. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  984. #define HTT_TX_DESC_CHAN_FREQ_S 16
  985. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  986. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  987. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  988. do { \
  989. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  990. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  991. } while (0)
  992. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  993. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  994. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  995. do { \
  996. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  997. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  998. } while (0)
  999. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1000. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1001. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1002. do { \
  1003. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1004. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1005. } while (0)
  1006. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1007. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1008. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1009. do { \
  1010. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1011. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1012. } while (0)
  1013. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1014. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1015. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1016. do { \
  1017. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1018. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1019. } while (0)
  1020. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1021. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1022. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1023. do { \
  1024. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1025. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1026. } while (0)
  1027. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1028. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1029. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1030. do { \
  1031. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1032. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1033. } while (0)
  1034. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1035. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1036. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1037. do { \
  1038. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1039. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1040. } while (0)
  1041. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1042. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1043. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1044. do { \
  1045. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1046. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1047. } while (0)
  1048. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1049. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1050. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1051. do { \
  1052. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1053. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1054. } while (0)
  1055. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1056. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1057. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1058. do { \
  1059. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1060. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1061. } while (0)
  1062. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1063. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1064. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1065. do { \
  1066. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1067. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1068. } while (0)
  1069. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1070. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1071. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1072. do { \
  1073. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1074. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1075. } while (0)
  1076. /* enums used in the HTT tx MSDU extension descriptor */
  1077. enum {
  1078. htt_tx_guard_interval_regular = 0,
  1079. htt_tx_guard_interval_short = 1,
  1080. };
  1081. enum {
  1082. htt_tx_preamble_type_ofdm = 0,
  1083. htt_tx_preamble_type_cck = 1,
  1084. htt_tx_preamble_type_ht = 2,
  1085. htt_tx_preamble_type_vht = 3,
  1086. };
  1087. enum {
  1088. htt_tx_bandwidth_5MHz = 0,
  1089. htt_tx_bandwidth_10MHz = 1,
  1090. htt_tx_bandwidth_20MHz = 2,
  1091. htt_tx_bandwidth_40MHz = 3,
  1092. htt_tx_bandwidth_80MHz = 4,
  1093. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1094. };
  1095. /**
  1096. * @brief HTT tx MSDU extension descriptor
  1097. * @details
  1098. * If the target supports HTT tx MSDU extension descriptors, the host has
  1099. * the option of appending the following struct following the regular
  1100. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1101. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1102. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1103. * tx specs for each frame.
  1104. */
  1105. PREPACK struct htt_tx_msdu_desc_ext_t {
  1106. /* DWORD 0: flags */
  1107. A_UINT32
  1108. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1109. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1110. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1111. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1112. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1113. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1114. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1115. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1116. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1117. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1118. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1119. /* DWORD 1: tx power, tx rate, tx BW */
  1120. A_UINT32
  1121. /* pwr -
  1122. * Specify what power the tx frame needs to be transmitted at.
  1123. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1124. * The value needs to be appropriately sign-extended when extracting
  1125. * the value from the message and storing it in a variable that is
  1126. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1127. * automatically handles this sign-extension.)
  1128. * If the transmission uses multiple tx chains, this power spec is
  1129. * the total transmit power, assuming incoherent combination of
  1130. * per-chain power to produce the total power.
  1131. */
  1132. pwr: 8,
  1133. /* mcs_mask -
  1134. * Specify the allowable values for MCS index (modulation and coding)
  1135. * to use for transmitting the frame.
  1136. *
  1137. * For HT / VHT preamble types, this mask directly corresponds to
  1138. * the HT or VHT MCS indices that are allowed. For each bit N set
  1139. * within the mask, MCS index N is allowed for transmitting the frame.
  1140. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1141. * rates versus OFDM rates, so the host has the option of specifying
  1142. * that the target must transmit the frame with CCK or OFDM rates
  1143. * (not HT or VHT), but leaving the decision to the target whether
  1144. * to use CCK or OFDM.
  1145. *
  1146. * For CCK and OFDM, the bits within this mask are interpreted as
  1147. * follows:
  1148. * bit 0 -> CCK 1 Mbps rate is allowed
  1149. * bit 1 -> CCK 2 Mbps rate is allowed
  1150. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1151. * bit 3 -> CCK 11 Mbps rate is allowed
  1152. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1153. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1154. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1155. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1156. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1157. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1158. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1159. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1160. *
  1161. * The MCS index specification needs to be compatible with the
  1162. * bandwidth mask specification. For example, a MCS index == 9
  1163. * specification is inconsistent with a preamble type == VHT,
  1164. * Nss == 1, and channel bandwidth == 20 MHz.
  1165. *
  1166. * Furthermore, the host has only a limited ability to specify to
  1167. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1168. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1169. */
  1170. mcs_mask: 12,
  1171. /* nss_mask -
  1172. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1173. * Each bit in this mask corresponds to a Nss value:
  1174. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1175. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1176. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1177. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1178. * The values in the Nss mask must be suitable for the recipient, e.g.
  1179. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1180. * recipient which only supports 2x2 MIMO.
  1181. */
  1182. nss_mask: 4,
  1183. /* guard_interval -
  1184. * Specify a htt_tx_guard_interval enum value to indicate whether
  1185. * the transmission should use a regular guard interval or a
  1186. * short guard interval.
  1187. */
  1188. guard_interval: 1,
  1189. /* preamble_type_mask -
  1190. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1191. * may choose from for transmitting this frame.
  1192. * The bits in this mask correspond to the values in the
  1193. * htt_tx_preamble_type enum. For example, to allow the target
  1194. * to transmit the frame as either CCK or OFDM, this field would
  1195. * be set to
  1196. * (1 << htt_tx_preamble_type_ofdm) |
  1197. * (1 << htt_tx_preamble_type_cck)
  1198. */
  1199. preamble_type_mask: 4,
  1200. reserved1_31_29: 3; /* unused, set to 0x0 */
  1201. /* DWORD 2: tx chain mask, tx retries */
  1202. A_UINT32
  1203. /* chain_mask - specify which chains to transmit from */
  1204. chain_mask: 4,
  1205. /* retry_limit -
  1206. * Specify the maximum number of transmissions, including the
  1207. * initial transmission, to attempt before giving up if no ack
  1208. * is received.
  1209. * If the tx rate is specified, then all retries shall use the
  1210. * same rate as the initial transmission.
  1211. * If no tx rate is specified, the target can choose whether to
  1212. * retain the original rate during the retransmissions, or to
  1213. * fall back to a more robust rate.
  1214. */
  1215. retry_limit: 4,
  1216. /* bandwidth_mask -
  1217. * Specify what channel widths may be used for the transmission.
  1218. * A value of zero indicates "don't care" - the target may choose
  1219. * the transmission bandwidth.
  1220. * The bits within this mask correspond to the htt_tx_bandwidth
  1221. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1222. * The bandwidth_mask must be consistent with the preamble_type_mask
  1223. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1224. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1225. */
  1226. bandwidth_mask: 6,
  1227. reserved2_31_14: 18; /* unused, set to 0x0 */
  1228. /* DWORD 3: tx expiry time (TSF) LSBs */
  1229. A_UINT32 expire_tsf_lo;
  1230. /* DWORD 4: tx expiry time (TSF) MSBs */
  1231. A_UINT32 expire_tsf_hi;
  1232. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1233. } POSTPACK;
  1234. /* DWORD 0 */
  1235. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1236. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1237. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1238. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1239. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1240. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1241. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1242. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1243. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1244. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1245. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1246. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1247. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1248. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1249. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1250. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1251. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1252. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1253. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1254. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1255. /* DWORD 1 */
  1256. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1257. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1258. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1259. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1260. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1261. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1262. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1263. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1264. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1265. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1266. /* DWORD 2 */
  1267. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1268. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1269. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1270. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1271. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1272. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1273. /* DWORD 0 */
  1274. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1275. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1276. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1277. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1278. do { \
  1279. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1280. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1281. } while (0)
  1282. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1283. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1284. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1285. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1286. do { \
  1287. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1288. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1289. } while (0)
  1290. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1291. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1292. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1293. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1294. do { \
  1295. HTT_CHECK_SET_VAL( \
  1296. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1297. ((_var) |= ((_val) \
  1298. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1299. } while (0)
  1300. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1301. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1302. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1303. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1304. do { \
  1305. HTT_CHECK_SET_VAL( \
  1306. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1307. ((_var) |= ((_val) \
  1308. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1309. } while (0)
  1310. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1311. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1312. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1313. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1314. do { \
  1315. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1316. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1317. } while (0)
  1318. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1319. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1320. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1321. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1322. do { \
  1323. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1324. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1325. } while (0)
  1326. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1327. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1328. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1329. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1330. do { \
  1331. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1332. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1333. } while (0)
  1334. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1335. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1336. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1337. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1338. do { \
  1339. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1340. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1341. } while (0)
  1342. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1343. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1344. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1345. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1346. do { \
  1347. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1348. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1349. } while (0)
  1350. /* DWORD 1 */
  1351. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1352. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1353. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1354. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1355. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1356. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1357. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1358. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1359. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1360. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1361. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1362. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1363. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1364. do { \
  1365. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1366. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1367. } while (0)
  1368. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1369. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1370. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1371. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1372. do { \
  1373. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1374. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1375. } while (0)
  1376. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1377. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1378. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1379. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1380. do { \
  1381. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1382. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1383. } while (0)
  1384. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1385. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1386. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1387. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1388. do { \
  1389. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1390. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1391. } while (0)
  1392. /* DWORD 2 */
  1393. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1394. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1395. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1396. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1397. do { \
  1398. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1399. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1400. } while (0)
  1401. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1402. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1403. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1404. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1405. do { \
  1406. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1407. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1408. } while (0)
  1409. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1410. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1411. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1412. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1413. do { \
  1414. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1415. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1416. } while (0)
  1417. typedef enum {
  1418. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1419. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1420. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1421. } htt_11ax_ltf_subtype_t;
  1422. typedef enum {
  1423. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1424. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1425. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1426. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1427. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1428. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1429. } htt_tx_ext2_preamble_type_t;
  1430. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1431. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1432. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1433. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1434. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1435. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1436. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1437. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1438. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1439. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1440. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1441. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1442. /**
  1443. * @brief HTT tx MSDU extension descriptor v2
  1444. * @details
  1445. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1446. * is received as tcl_exit_base->host_meta_info in firmware.
  1447. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1448. * are already part of tcl_exit_base.
  1449. */
  1450. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1451. /* DWORD 0: flags */
  1452. A_UINT32
  1453. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1454. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1455. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1456. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1457. valid_retries : 1, /* if set, tx retries spec is valid */
  1458. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1459. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1460. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1461. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1462. valid_key_flags : 1, /* if set, key flags is valid */
  1463. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1464. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1465. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1466. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1467. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1468. 1 = ENCRYPT,
  1469. 2 ~ 3 - Reserved */
  1470. /* retry_limit -
  1471. * Specify the maximum number of transmissions, including the
  1472. * initial transmission, to attempt before giving up if no ack
  1473. * is received.
  1474. * If the tx rate is specified, then all retries shall use the
  1475. * same rate as the initial transmission.
  1476. * If no tx rate is specified, the target can choose whether to
  1477. * retain the original rate during the retransmissions, or to
  1478. * fall back to a more robust rate.
  1479. */
  1480. retry_limit : 4,
  1481. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1482. * Valid only for 11ax preamble types HE_SU
  1483. * and HE_EXT_SU
  1484. */
  1485. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1486. * Valid only for 11ax preamble types HE_SU
  1487. * and HE_EXT_SU
  1488. */
  1489. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1490. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1491. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1492. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1493. */
  1494. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1495. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1496. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1497. * Use cases:
  1498. * Any time firmware uses TQM-BYPASS for Data
  1499. * TID, firmware expect host to set this bit.
  1500. */
  1501. /* DWORD 1: tx power, tx rate */
  1502. A_UINT32
  1503. power : 8, /* unit of the power field is 0.5 dbm
  1504. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1505. * signed value ranging from -64dbm to 63.5 dbm
  1506. */
  1507. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1508. * Setting more than one MCS isn't currently
  1509. * supported by the target (but is supported
  1510. * in the interface in case in the future
  1511. * the target supports specifications of
  1512. * a limited set of MCS values.
  1513. */
  1514. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1515. * Setting more than one Nss isn't currently
  1516. * supported by the target (but is supported
  1517. * in the interface in case in the future
  1518. * the target supports specifications of
  1519. * a limited set of Nss values.
  1520. */
  1521. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1522. update_peer_cache : 1; /* When set these custom values will be
  1523. * used for all packets, until the next
  1524. * update via this ext header.
  1525. * This is to make sure not all packets
  1526. * need to include this header.
  1527. */
  1528. /* DWORD 2: tx chain mask, tx retries */
  1529. A_UINT32
  1530. /* chain_mask - specify which chains to transmit from */
  1531. chain_mask : 8,
  1532. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1533. * TODO: Update Enum values for key_flags
  1534. */
  1535. /*
  1536. * Channel frequency: This identifies the desired channel
  1537. * frequency (in MHz) for tx frames. This is used by FW to help
  1538. * determine when it is safe to transmit or drop frames for
  1539. * off-channel operation.
  1540. * The default value of zero indicates to FW that the corresponding
  1541. * VDEV's home channel (if there is one) is the desired channel
  1542. * frequency.
  1543. */
  1544. chanfreq : 16;
  1545. /* DWORD 3: tx expiry time (TSF) LSBs */
  1546. A_UINT32 expire_tsf_lo;
  1547. /* DWORD 4: tx expiry time (TSF) MSBs */
  1548. A_UINT32 expire_tsf_hi;
  1549. /* DWORD 5: flags to control routing / processing of the MSDU */
  1550. A_UINT32
  1551. /* learning_frame
  1552. * When this flag is set, this frame will be dropped by FW
  1553. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1554. */
  1555. learning_frame : 1,
  1556. /* send_as_standalone
  1557. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1558. * i.e. with no A-MSDU or A-MPDU aggregation.
  1559. * The scope is extended to other use-cases.
  1560. */
  1561. send_as_standalone : 1,
  1562. /* is_host_opaque_valid
  1563. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1564. * with valid information.
  1565. */
  1566. is_host_opaque_valid : 1,
  1567. rsvd0 : 29;
  1568. /* DWORD 6 : Host opaque cookie for special frames */
  1569. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1570. rsvd1 : 16;
  1571. /*
  1572. * This structure can be expanded further up to 40 bytes
  1573. * by adding further DWORDs as needed.
  1574. */
  1575. } POSTPACK;
  1576. /* DWORD 0 */
  1577. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1578. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1579. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1580. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1581. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1582. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1583. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1584. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1585. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1586. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1587. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1588. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1589. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1590. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1591. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1592. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1593. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1594. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1595. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1596. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1597. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1598. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1599. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1600. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1601. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1602. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1603. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1604. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1605. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1606. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1607. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1608. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1609. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1610. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1611. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1612. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1613. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1614. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1615. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1616. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1617. /* DWORD 1 */
  1618. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1619. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1620. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1621. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1622. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1623. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1624. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1625. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1626. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1627. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1628. /* DWORD 2 */
  1629. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1630. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1631. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1632. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1633. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1634. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1635. /* DWORD 5 */
  1636. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1637. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1638. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1639. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1640. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1641. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1642. /* DWORD 6 */
  1643. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1644. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1645. /* DWORD 0 */
  1646. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1647. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1648. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1649. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1650. do { \
  1651. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1652. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1653. } while (0)
  1654. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1655. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1656. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1657. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1658. do { \
  1659. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1660. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1661. } while (0)
  1662. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1663. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1664. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1665. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1666. do { \
  1667. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1668. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1669. } while (0)
  1670. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1671. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1672. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1673. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1674. do { \
  1675. HTT_CHECK_SET_VAL( \
  1676. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  1677. ((_var) |= ((_val) \
  1678. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  1679. } while (0)
  1680. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1681. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  1682. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  1683. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1684. do { \
  1685. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  1686. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  1687. } while (0)
  1688. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  1689. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  1690. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  1691. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  1692. do { \
  1693. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  1694. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  1695. } while (0)
  1696. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1697. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1698. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1699. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1700. do { \
  1701. HTT_CHECK_SET_VAL( \
  1702. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1703. ((_var) |= ((_val) \
  1704. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1705. } while (0)
  1706. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1707. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1708. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  1709. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1710. do { \
  1711. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1712. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1713. } while (0)
  1714. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  1715. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  1716. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  1717. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  1718. do { \
  1719. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  1720. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  1721. } while (0)
  1722. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  1723. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  1724. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  1725. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  1726. do { \
  1727. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  1728. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  1729. } while (0)
  1730. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1731. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1732. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1733. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1734. do { \
  1735. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1736. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1737. } while (0)
  1738. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  1739. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  1740. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  1741. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  1742. do { \
  1743. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  1744. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  1745. } while (0)
  1746. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  1747. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  1748. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  1749. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1750. do { \
  1751. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  1752. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  1753. } while (0)
  1754. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  1755. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  1756. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  1757. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1758. do { \
  1759. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  1760. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  1761. } while (0)
  1762. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  1763. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  1764. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  1765. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  1766. do { \
  1767. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  1768. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  1769. } while (0)
  1770. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  1771. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  1772. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  1773. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  1774. do { \
  1775. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  1776. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  1777. } while (0)
  1778. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  1779. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  1780. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  1781. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  1782. do { \
  1783. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  1784. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  1785. } while (0)
  1786. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  1787. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  1788. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  1789. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  1790. do { \
  1791. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  1792. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  1793. } while (0)
  1794. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  1795. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  1796. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  1797. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  1798. do { \
  1799. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  1800. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  1801. } while (0)
  1802. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  1803. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  1804. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  1805. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  1806. do { \
  1807. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  1808. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  1809. } while (0)
  1810. /* DWORD 1 */
  1811. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  1812. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  1813. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  1814. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  1815. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  1816. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  1817. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  1818. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  1819. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  1820. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  1821. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  1822. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  1823. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  1824. do { \
  1825. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  1826. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  1827. } while (0)
  1828. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  1829. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  1830. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  1831. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  1832. do { \
  1833. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  1834. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  1835. } while (0)
  1836. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  1837. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  1838. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  1839. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  1840. do { \
  1841. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  1842. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  1843. } while (0)
  1844. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  1845. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  1846. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  1847. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  1848. do { \
  1849. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  1850. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  1851. } while (0)
  1852. /* DWORD 2 */
  1853. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  1854. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  1855. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  1856. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  1857. do { \
  1858. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  1859. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  1860. } while (0)
  1861. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  1862. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  1863. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  1864. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  1865. do { \
  1866. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  1867. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  1868. } while (0)
  1869. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  1870. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  1871. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  1872. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  1873. do { \
  1874. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  1875. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  1876. } while (0)
  1877. /* DWORD 5 */
  1878. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  1879. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  1880. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  1881. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  1882. do { \
  1883. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  1884. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  1885. } while (0)
  1886. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  1887. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  1888. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  1889. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  1890. do { \
  1891. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  1892. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  1893. } while (0)
  1894. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  1895. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  1896. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  1897. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  1898. do { \
  1899. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  1900. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  1901. } while (0)
  1902. /* DWORD 6 */
  1903. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  1904. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  1905. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  1906. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  1907. do { \
  1908. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  1909. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  1910. } while (0)
  1911. typedef enum {
  1912. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  1913. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  1914. } htt_tcl_metadata_type;
  1915. /**
  1916. * @brief HTT TCL command number format
  1917. * @details
  1918. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  1919. * available to firmware as tcl_exit_base->tcl_status_number.
  1920. * For regular / multicast packets host will send vdev and mac id and for
  1921. * NAWDS packets, host will send peer id.
  1922. * A_UINT32 is used to avoid endianness conversion problems.
  1923. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  1924. */
  1925. typedef struct {
  1926. A_UINT32
  1927. type: 1, /* vdev_id based or peer_id based */
  1928. rsvd: 31;
  1929. } htt_tx_tcl_vdev_or_peer_t;
  1930. typedef struct {
  1931. A_UINT32
  1932. type: 1, /* vdev_id based or peer_id based */
  1933. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  1934. vdev_id: 8,
  1935. pdev_id: 2,
  1936. host_inspected:1,
  1937. rsvd: 19;
  1938. } htt_tx_tcl_vdev_metadata;
  1939. typedef struct {
  1940. A_UINT32
  1941. type: 1, /* vdev_id based or peer_id based */
  1942. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  1943. peer_id: 14,
  1944. rsvd: 16;
  1945. } htt_tx_tcl_peer_metadata;
  1946. PREPACK struct htt_tx_tcl_metadata {
  1947. union {
  1948. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  1949. htt_tx_tcl_vdev_metadata vdev_meta;
  1950. htt_tx_tcl_peer_metadata peer_meta;
  1951. };
  1952. } POSTPACK;
  1953. /* DWORD 0 */
  1954. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  1955. #define HTT_TX_TCL_METADATA_TYPE_S 0
  1956. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  1957. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  1958. /* VDEV metadata */
  1959. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  1960. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  1961. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  1962. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  1963. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  1964. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  1965. /* PEER metadata */
  1966. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  1967. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  1968. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  1969. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  1970. HTT_TX_TCL_METADATA_TYPE_S)
  1971. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  1972. do { \
  1973. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  1974. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  1975. } while (0)
  1976. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  1977. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  1978. HTT_TX_TCL_METADATA_VALID_HTT_S)
  1979. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  1980. do { \
  1981. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  1982. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  1983. } while (0)
  1984. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  1985. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  1986. HTT_TX_TCL_METADATA_VDEV_ID_S)
  1987. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  1988. do { \
  1989. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  1990. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  1991. } while (0)
  1992. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  1993. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  1994. HTT_TX_TCL_METADATA_PDEV_ID_S)
  1995. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  1996. do { \
  1997. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  1998. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  1999. } while (0)
  2000. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2001. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2002. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2003. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2004. do { \
  2005. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2006. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2007. } while (0)
  2008. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2009. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2010. HTT_TX_TCL_METADATA_PEER_ID_S)
  2011. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2012. do { \
  2013. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2014. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2015. } while (0)
  2016. typedef enum {
  2017. HTT_TX_FW2WBM_TX_STATUS_OK,
  2018. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2019. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2020. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2021. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2022. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2023. HTT_TX_FW2WBM_TX_STATUS_MAX
  2024. } htt_tx_fw2wbm_tx_status_t;
  2025. typedef enum {
  2026. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2027. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2028. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2029. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2030. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2031. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2032. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2033. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2034. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2035. } htt_tx_fw2wbm_reinject_reason_t;
  2036. /**
  2037. * @brief HTT TX WBM Completion from firmware to host
  2038. * @details
  2039. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2040. * DWORD 3 and 4 for software based completions (Exception frames and
  2041. * TQM bypass frames)
  2042. * For software based completions, wbm_release_ring->release_source_module will
  2043. * be set to release_source_fw
  2044. */
  2045. PREPACK struct htt_tx_wbm_completion {
  2046. A_UINT32
  2047. sch_cmd_id: 24,
  2048. exception_frame: 1, /* If set, this packet was queued via exception path */
  2049. rsvd0_31_25: 7;
  2050. A_UINT32
  2051. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2052. * reception of an ACK or BA, this field indicates
  2053. * the RSSI of the received ACK or BA frame.
  2054. * When the frame is removed as result of a direct
  2055. * remove command from the SW, this field is set
  2056. * to 0x0 (which is never a valid value when real
  2057. * RSSI is available).
  2058. * Units: dB w.r.t noise floor
  2059. */
  2060. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2061. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2062. rsvd1_31_16: 16;
  2063. } POSTPACK;
  2064. /* DWORD 0 */
  2065. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2066. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2067. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2068. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2069. /* DWORD 1 */
  2070. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2071. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2072. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2073. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2074. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2075. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2076. /* DWORD 0 */
  2077. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2078. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2079. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2080. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2081. do { \
  2082. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2083. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2084. } while (0)
  2085. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2086. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2087. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2088. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2089. do { \
  2090. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2091. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2092. } while (0)
  2093. /* DWORD 1 */
  2094. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2095. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2096. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2097. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2098. do { \
  2099. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2100. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2101. } while (0)
  2102. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2103. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2104. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2105. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2106. do { \
  2107. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2108. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2109. } while (0)
  2110. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2111. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2112. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2113. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2114. do { \
  2115. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2116. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2117. } while (0)
  2118. /**
  2119. * @brief HTT TX WBM Completion from firmware to host
  2120. * @details
  2121. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2122. * (WBM) offload HW.
  2123. * This structure is passed from firmware to host overlayed on wbm_release_ring
  2124. * For software based completions, release_source_module will
  2125. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2126. * struct wbm_release_ring and then switch to this after looking at
  2127. * release_source_module.
  2128. */
  2129. PREPACK struct htt_tx_wbm_completion_v2 {
  2130. A_UINT32
  2131. used_by_hw0; /* Refer to struct wbm_release_ring */
  2132. A_UINT32
  2133. used_by_hw1; /* Refer to struct wbm_release_ring */
  2134. A_UINT32
  2135. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2136. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2137. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2138. exception_frame: 1,
  2139. rsvd0: 12, /* For future use */
  2140. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2141. rsvd1: 1; /* For future use */
  2142. A_UINT32
  2143. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2144. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2145. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2146. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2147. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2148. */
  2149. A_UINT32
  2150. data1: 32;
  2151. A_UINT32
  2152. data2: 32;
  2153. A_UINT32
  2154. used_by_hw3; /* Refer to struct wbm_release_ring */
  2155. } POSTPACK;
  2156. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2157. /* DWORD 3 */
  2158. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2159. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2160. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2161. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2162. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2163. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2164. /* DWORD 3 */
  2165. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2166. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2167. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2168. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2169. do { \
  2170. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2171. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2172. } while (0)
  2173. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2174. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2175. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2176. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2177. do { \
  2178. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2179. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2180. } while (0)
  2181. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2182. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2183. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2184. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2185. do { \
  2186. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2187. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2188. } while (0)
  2189. /**
  2190. * @brief HTT TX WBM transmit status from firmware to host
  2191. * @details
  2192. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2193. * (WBM) offload HW.
  2194. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2195. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2196. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2197. */
  2198. PREPACK struct htt_tx_wbm_transmit_status {
  2199. A_UINT32
  2200. sch_cmd_id: 24,
  2201. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2202. * reception of an ACK or BA, this field indicates
  2203. * the RSSI of the received ACK or BA frame.
  2204. * When the frame is removed as result of a direct
  2205. * remove command from the SW, this field is set
  2206. * to 0x0 (which is never a valid value when real
  2207. * RSSI is available).
  2208. * Units: dB w.r.t noise floor
  2209. */
  2210. A_UINT32
  2211. sw_peer_id: 16,
  2212. tid_num: 5,
  2213. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2214. * and tid_num fields contain valid data.
  2215. * If this "valid" flag is not set, the
  2216. * sw_peer_id and tid_num fields must be ignored.
  2217. */
  2218. mcast: 1,
  2219. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2220. * contains valid data.
  2221. */
  2222. reserved0: 8;
  2223. A_UINT32
  2224. reserved1: 32;
  2225. } POSTPACK;
  2226. /* DWORD 4 */
  2227. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2228. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2229. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2230. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2231. /* DWORD 5 */
  2232. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2233. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2234. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2235. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2236. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2237. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2238. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2239. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2240. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2241. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2242. /* DWORD 4 */
  2243. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2244. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2245. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2246. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2247. do { \
  2248. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2249. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2250. } while (0)
  2251. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2252. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2253. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2254. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2255. do { \
  2256. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2257. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2258. } while (0)
  2259. /* DWORD 5 */
  2260. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2261. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2262. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2263. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2264. do { \
  2265. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2266. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2267. } while (0)
  2268. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2269. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2270. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2271. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2272. do { \
  2273. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2274. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2275. } while (0)
  2276. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2277. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2278. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2279. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2280. do { \
  2281. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2282. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2283. } while (0)
  2284. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2285. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2286. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2287. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2288. do { \
  2289. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2290. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2291. } while (0)
  2292. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2293. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2294. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2295. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2296. do { \
  2297. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2298. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2299. } while (0)
  2300. /**
  2301. * @brief HTT TX WBM reinject status from firmware to host
  2302. * @details
  2303. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2304. * (WBM) offload HW.
  2305. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2306. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2307. */
  2308. PREPACK struct htt_tx_wbm_reinject_status {
  2309. A_UINT32
  2310. reserved0: 32;
  2311. A_UINT32
  2312. reserved1: 32;
  2313. A_UINT32
  2314. reserved2: 32;
  2315. } POSTPACK;
  2316. /**
  2317. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2318. * @details
  2319. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2320. * (WBM) offload HW.
  2321. * This structure is passed from firmware to host overlayed on wbm_release_ring.
  2322. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2323. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2324. * STA side.
  2325. */
  2326. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2327. A_UINT32
  2328. mec_sa_addr_31_0;
  2329. A_UINT32
  2330. mec_sa_addr_47_32: 16,
  2331. sa_ast_index: 16;
  2332. A_UINT32
  2333. vdev_id: 8,
  2334. reserved0: 24;
  2335. } POSTPACK;
  2336. /* DWORD 4 - mec_sa_addr_31_0 */
  2337. /* DWORD 5 */
  2338. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2339. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2340. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2341. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2342. /* DWORD 6 */
  2343. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2344. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2345. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2346. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2347. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2348. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2349. do { \
  2350. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2351. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2352. } while (0)
  2353. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2354. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2355. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2356. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2357. do { \
  2358. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2359. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2360. } while (0)
  2361. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2362. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2363. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2364. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2365. do { \
  2366. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2367. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2368. } while (0)
  2369. typedef enum {
  2370. TX_FLOW_PRIORITY_BE,
  2371. TX_FLOW_PRIORITY_HIGH,
  2372. TX_FLOW_PRIORITY_LOW,
  2373. } htt_tx_flow_priority_t;
  2374. typedef enum {
  2375. TX_FLOW_LATENCY_SENSITIVE,
  2376. TX_FLOW_LATENCY_INSENSITIVE,
  2377. } htt_tx_flow_latency_t;
  2378. typedef enum {
  2379. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2380. TX_FLOW_INTERACTIVE_TRAFFIC,
  2381. TX_FLOW_PERIODIC_TRAFFIC,
  2382. TX_FLOW_BURSTY_TRAFFIC,
  2383. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2384. } htt_tx_flow_traffic_pattern_t;
  2385. /**
  2386. * @brief HTT TX Flow search metadata format
  2387. * @details
  2388. * Host will set this metadata in flow table's flow search entry along with
  2389. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2390. * firmware and TQM ring if the flow search entry wins.
  2391. * This metadata is available to firmware in that first MSDU's
  2392. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2393. * to one of the available flows for specific tid and returns the tqm flow
  2394. * pointer as part of htt_tx_map_flow_info message.
  2395. */
  2396. PREPACK struct htt_tx_flow_metadata {
  2397. A_UINT32
  2398. rsvd0_1_0: 2,
  2399. tid: 4,
  2400. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2401. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2402. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2403. * Else choose final tid based on latency, priority.
  2404. */
  2405. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2406. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2407. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2408. } POSTPACK;
  2409. /* DWORD 0 */
  2410. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2411. #define HTT_TX_FLOW_METADATA_TID_S 2
  2412. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2413. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2414. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2415. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2416. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2417. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2418. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2419. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2420. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2421. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2422. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2423. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2424. /* DWORD 0 */
  2425. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2426. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2427. HTT_TX_FLOW_METADATA_TID_S)
  2428. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2429. do { \
  2430. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2431. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  2432. } while (0)
  2433. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  2434. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  2435. HTT_TX_FLOW_METADATA_PRIORITY_S)
  2436. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  2437. do { \
  2438. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  2439. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  2440. } while (0)
  2441. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  2442. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  2443. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  2444. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  2445. do { \
  2446. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  2447. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  2448. } while (0)
  2449. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  2450. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  2451. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  2452. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  2453. do { \
  2454. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  2455. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  2456. } while (0)
  2457. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  2458. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  2459. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  2460. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  2461. do { \
  2462. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  2463. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  2464. } while (0)
  2465. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  2466. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  2467. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  2468. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  2469. do { \
  2470. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  2471. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  2472. } while (0)
  2473. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  2474. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  2475. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  2476. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  2477. do { \
  2478. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  2479. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  2480. } while (0)
  2481. /**
  2482. * @brief Used in HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY and HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY messages
  2483. *
  2484. * @details
  2485. * HTT wds entry from source port learning
  2486. * Host will learn wds entries from rx and send this message to firmware
  2487. * to enable firmware to configure/delete AST entries for wds clients.
  2488. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  2489. * and when SA's entry is deleted, firmware removes this AST entry
  2490. *
  2491. * The message would appear as follows:
  2492. *
  2493. * |31 30|29 |17 16|15 8|7 0|
  2494. * |----------------+----------------+----------------+----------------|
  2495. * | rsvd0 |PDVID| vdev_id | msg_type |
  2496. * |-------------------------------------------------------------------|
  2497. * | sa_addr_31_0 |
  2498. * |-------------------------------------------------------------------|
  2499. * | | ta_peer_id | sa_addr_47_32 |
  2500. * |-------------------------------------------------------------------|
  2501. * Where PDVID = pdev_id
  2502. *
  2503. * The message is interpreted as follows:
  2504. *
  2505. * dword0 - b'0:7 - msg_type: This will be set to
  2506. * HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY or
  2507. * HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  2508. *
  2509. * dword0 - b'8:15 - vdev_id
  2510. *
  2511. * dword0 - b'16:17 - pdev_id
  2512. *
  2513. * dword0 - b'18:31 - rsvd10: Reserved for future use
  2514. *
  2515. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  2516. *
  2517. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  2518. *
  2519. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  2520. */
  2521. PREPACK struct htt_wds_entry {
  2522. A_UINT32
  2523. msg_type: 8,
  2524. vdev_id: 8,
  2525. pdev_id: 2,
  2526. rsvd0: 14;
  2527. A_UINT32 sa_addr_31_0;
  2528. A_UINT32
  2529. sa_addr_47_32: 16,
  2530. ta_peer_id: 14,
  2531. rsvd2: 2;
  2532. } POSTPACK;
  2533. /* DWORD 0 */
  2534. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  2535. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  2536. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  2537. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  2538. /* DWORD 2 */
  2539. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  2540. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  2541. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  2542. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  2543. /* DWORD 0 */
  2544. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  2545. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  2546. HTT_WDS_ENTRY_VDEV_ID_S)
  2547. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  2548. do { \
  2549. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  2550. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  2551. } while (0)
  2552. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  2553. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  2554. HTT_WDS_ENTRY_PDEV_ID_S)
  2555. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  2556. do { \
  2557. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  2558. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  2559. } while (0)
  2560. /* DWORD 2 */
  2561. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  2562. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  2563. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  2564. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  2565. do { \
  2566. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  2567. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  2568. } while (0)
  2569. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  2570. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  2571. HTT_WDS_ENTRY_TA_PEER_ID_S)
  2572. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  2573. do { \
  2574. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  2575. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  2576. } while (0)
  2577. /**
  2578. * @brief MAC DMA rx ring setup specification
  2579. * @details
  2580. * To allow for dynamic rx ring reconfiguration and to avoid race
  2581. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  2582. * it uses. Instead, it sends this message to the target, indicating how
  2583. * the rx ring used by the host should be set up and maintained.
  2584. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  2585. * specifications.
  2586. *
  2587. * |31 16|15 8|7 0|
  2588. * |---------------------------------------------------------------|
  2589. * header: | reserved | num rings | msg type |
  2590. * |---------------------------------------------------------------|
  2591. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  2592. #if HTT_PADDR64
  2593. * | FW_IDX shadow register physical address (bits 63:32) |
  2594. #endif
  2595. * |---------------------------------------------------------------|
  2596. * | rx ring base physical address (bits 31:0) |
  2597. #if HTT_PADDR64
  2598. * | rx ring base physical address (bits 63:32) |
  2599. #endif
  2600. * |---------------------------------------------------------------|
  2601. * | rx ring buffer size | rx ring length |
  2602. * |---------------------------------------------------------------|
  2603. * | FW_IDX initial value | enabled flags |
  2604. * |---------------------------------------------------------------|
  2605. * | MSDU payload offset | 802.11 header offset |
  2606. * |---------------------------------------------------------------|
  2607. * | PPDU end offset | PPDU start offset |
  2608. * |---------------------------------------------------------------|
  2609. * | MPDU end offset | MPDU start offset |
  2610. * |---------------------------------------------------------------|
  2611. * | MSDU end offset | MSDU start offset |
  2612. * |---------------------------------------------------------------|
  2613. * | frag info offset | rx attention offset |
  2614. * |---------------------------------------------------------------|
  2615. * payload 2, if present, has the same format as payload 1
  2616. * Header fields:
  2617. * - MSG_TYPE
  2618. * Bits 7:0
  2619. * Purpose: identifies this as an rx ring configuration message
  2620. * Value: 0x2
  2621. * - NUM_RINGS
  2622. * Bits 15:8
  2623. * Purpose: indicates whether the host is setting up one rx ring or two
  2624. * Value: 1 or 2
  2625. * Payload:
  2626. * for systems using 64-bit format for bus addresses:
  2627. * - IDX_SHADOW_REG_PADDR_LO
  2628. * Bits 31:0
  2629. * Value: lower 4 bytes of physical address of the host's
  2630. * FW_IDX shadow register
  2631. * - IDX_SHADOW_REG_PADDR_HI
  2632. * Bits 31:0
  2633. * Value: upper 4 bytes of physical address of the host's
  2634. * FW_IDX shadow register
  2635. * - RING_BASE_PADDR_LO
  2636. * Bits 31:0
  2637. * Value: lower 4 bytes of physical address of the host's rx ring
  2638. * - RING_BASE_PADDR_HI
  2639. * Bits 31:0
  2640. * Value: uppper 4 bytes of physical address of the host's rx ring
  2641. * for systems using 32-bit format for bus addresses:
  2642. * - IDX_SHADOW_REG_PADDR
  2643. * Bits 31:0
  2644. * Value: physical address of the host's FW_IDX shadow register
  2645. * - RING_BASE_PADDR
  2646. * Bits 31:0
  2647. * Value: physical address of the host's rx ring
  2648. * - RING_LEN
  2649. * Bits 15:0
  2650. * Value: number of elements in the rx ring
  2651. * - RING_BUF_SZ
  2652. * Bits 31:16
  2653. * Value: size of the buffers referenced by the rx ring, in byte units
  2654. * - ENABLED_FLAGS
  2655. * Bits 15:0
  2656. * Value: 1-bit flags to show whether different rx fields are enabled
  2657. * bit 0: 802.11 header enabled (1) or disabled (0)
  2658. * bit 1: MSDU payload enabled (1) or disabled (0)
  2659. * bit 2: PPDU start enabled (1) or disabled (0)
  2660. * bit 3: PPDU end enabled (1) or disabled (0)
  2661. * bit 4: MPDU start enabled (1) or disabled (0)
  2662. * bit 5: MPDU end enabled (1) or disabled (0)
  2663. * bit 6: MSDU start enabled (1) or disabled (0)
  2664. * bit 7: MSDU end enabled (1) or disabled (0)
  2665. * bit 8: rx attention enabled (1) or disabled (0)
  2666. * bit 9: frag info enabled (1) or disabled (0)
  2667. * bit 10: unicast rx enabled (1) or disabled (0)
  2668. * bit 11: multicast rx enabled (1) or disabled (0)
  2669. * bit 12: ctrl rx enabled (1) or disabled (0)
  2670. * bit 13: mgmt rx enabled (1) or disabled (0)
  2671. * bit 14: null rx enabled (1) or disabled (0)
  2672. * bit 15: phy data rx enabled (1) or disabled (0)
  2673. * - IDX_INIT_VAL
  2674. * Bits 31:16
  2675. * Purpose: Specify the initial value for the FW_IDX.
  2676. * Value: the number of buffers initially present in the host's rx ring
  2677. * - OFFSET_802_11_HDR
  2678. * Bits 15:0
  2679. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  2680. * - OFFSET_MSDU_PAYLOAD
  2681. * Bits 31:16
  2682. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  2683. * - OFFSET_PPDU_START
  2684. * Bits 15:0
  2685. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  2686. * - OFFSET_PPDU_END
  2687. * Bits 31:16
  2688. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  2689. * - OFFSET_MPDU_START
  2690. * Bits 15:0
  2691. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  2692. * - OFFSET_MPDU_END
  2693. * Bits 31:16
  2694. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  2695. * - OFFSET_MSDU_START
  2696. * Bits 15:0
  2697. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  2698. * - OFFSET_MSDU_END
  2699. * Bits 31:16
  2700. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  2701. * - OFFSET_RX_ATTN
  2702. * Bits 15:0
  2703. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  2704. * - OFFSET_FRAG_INFO
  2705. * Bits 31:16
  2706. * Value: offset in QUAD-bytes of frag info table
  2707. */
  2708. /* header fields */
  2709. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  2710. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  2711. /* payload fields */
  2712. /* for systems using a 64-bit format for bus addresses */
  2713. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  2714. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  2715. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  2716. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  2717. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  2718. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  2719. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  2720. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  2721. /* for systems using a 32-bit format for bus addresses */
  2722. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  2723. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  2724. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  2725. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  2726. #define HTT_RX_RING_CFG_LEN_M 0xffff
  2727. #define HTT_RX_RING_CFG_LEN_S 0
  2728. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  2729. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  2730. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  2731. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  2732. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  2733. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  2734. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  2735. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  2736. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  2737. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  2738. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  2739. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  2740. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  2741. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  2742. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  2743. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  2744. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  2745. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  2746. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  2747. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  2748. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  2749. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  2750. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  2751. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  2752. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  2753. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  2754. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  2755. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  2756. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  2757. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  2758. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  2759. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  2760. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  2761. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  2762. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  2763. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  2764. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  2765. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  2766. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  2767. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  2768. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  2769. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  2770. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  2771. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  2772. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  2773. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  2774. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  2775. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  2776. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  2777. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  2778. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  2779. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  2780. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  2781. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  2782. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  2783. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  2784. #define HTT_RX_RING_CFG_HDR_BYTES 4
  2785. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  2786. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  2787. #if HTT_PADDR64
  2788. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  2789. #else
  2790. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  2791. #endif
  2792. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  2793. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  2794. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  2795. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  2796. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  2797. do { \
  2798. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  2799. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  2800. } while (0)
  2801. /* degenerate case for 32-bit fields */
  2802. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  2803. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  2804. ((_var) = (_val))
  2805. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  2806. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  2807. ((_var) = (_val))
  2808. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  2809. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  2810. ((_var) = (_val))
  2811. /* degenerate case for 32-bit fields */
  2812. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  2813. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  2814. ((_var) = (_val))
  2815. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  2816. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  2817. ((_var) = (_val))
  2818. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  2819. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  2820. ((_var) = (_val))
  2821. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  2822. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  2823. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  2824. do { \
  2825. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  2826. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  2827. } while (0)
  2828. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  2829. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  2830. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  2831. do { \
  2832. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  2833. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  2834. } while (0)
  2835. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  2836. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  2837. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  2838. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  2839. do { \
  2840. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  2841. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  2842. } while (0)
  2843. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  2844. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  2845. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  2846. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  2847. do { \
  2848. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  2849. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  2850. } while (0)
  2851. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  2852. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  2853. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  2854. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  2855. do { \
  2856. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  2857. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  2858. } while (0)
  2859. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  2860. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  2861. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  2862. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  2863. do { \
  2864. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  2865. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  2866. } while (0)
  2867. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  2868. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  2869. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  2870. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  2871. do { \
  2872. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  2873. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  2874. } while (0)
  2875. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  2876. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  2877. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  2878. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  2879. do { \
  2880. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  2881. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  2882. } while (0)
  2883. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  2884. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  2885. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  2886. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  2887. do { \
  2888. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  2889. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  2890. } while (0)
  2891. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  2892. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  2893. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  2894. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  2895. do { \
  2896. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  2897. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  2898. } while (0)
  2899. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  2900. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  2901. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  2902. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  2903. do { \
  2904. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  2905. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  2906. } while (0)
  2907. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  2908. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  2909. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  2910. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  2911. do { \
  2912. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  2913. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  2914. } while (0)
  2915. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  2916. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  2917. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  2918. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  2919. do { \
  2920. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  2921. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  2922. } while (0)
  2923. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  2924. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  2925. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  2926. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  2927. do { \
  2928. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  2929. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  2930. } while (0)
  2931. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  2932. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  2933. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  2934. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  2935. do { \
  2936. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  2937. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  2938. } while (0)
  2939. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  2940. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  2941. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  2942. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  2943. do { \
  2944. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  2945. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  2946. } while (0)
  2947. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  2948. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  2949. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  2950. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  2951. do { \
  2952. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  2953. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  2954. } while (0)
  2955. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  2956. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  2957. HTT_RX_RING_CFG_ENABLED_NULL_S)
  2958. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  2959. do { \
  2960. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  2961. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  2962. } while (0)
  2963. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  2964. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  2965. HTT_RX_RING_CFG_ENABLED_PHY_S)
  2966. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  2967. do { \
  2968. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  2969. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  2970. } while (0)
  2971. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  2972. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  2973. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  2974. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  2975. do { \
  2976. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  2977. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  2978. } while (0)
  2979. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  2980. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  2981. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  2982. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  2983. do { \
  2984. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  2985. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  2986. } while (0)
  2987. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  2988. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  2989. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  2990. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  2991. do { \
  2992. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  2993. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  2994. } while (0)
  2995. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  2996. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  2997. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  2998. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  2999. do { \
  3000. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3001. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3002. } while (0)
  3003. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3004. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3005. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3006. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3007. do { \
  3008. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3009. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3010. } while (0)
  3011. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3012. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3013. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3014. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3015. do { \
  3016. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3017. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3018. } while (0)
  3019. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3020. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3021. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3022. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3023. do { \
  3024. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3025. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3026. } while (0)
  3027. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3028. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3029. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3030. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3031. do { \
  3032. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3033. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3034. } while (0)
  3035. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3036. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3037. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3038. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3039. do { \
  3040. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3041. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3042. } while (0)
  3043. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3044. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3045. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3046. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3047. do { \
  3048. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3049. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3050. } while (0)
  3051. /**
  3052. * @brief host -> target FW statistics retrieve
  3053. *
  3054. * @details
  3055. * The following field definitions describe the format of the HTT host
  3056. * to target FW stats retrieve message. The message specifies the type of
  3057. * stats host wants to retrieve.
  3058. *
  3059. * |31 24|23 16|15 8|7 0|
  3060. * |-----------------------------------------------------------|
  3061. * | stats types request bitmask | msg type |
  3062. * |-----------------------------------------------------------|
  3063. * | stats types reset bitmask | reserved |
  3064. * |-----------------------------------------------------------|
  3065. * | stats type | config value |
  3066. * |-----------------------------------------------------------|
  3067. * | cookie LSBs |
  3068. * |-----------------------------------------------------------|
  3069. * | cookie MSBs |
  3070. * |-----------------------------------------------------------|
  3071. * Header fields:
  3072. * - MSG_TYPE
  3073. * Bits 7:0
  3074. * Purpose: identifies this is a stats upload request message
  3075. * Value: 0x3
  3076. * - UPLOAD_TYPES
  3077. * Bits 31:8
  3078. * Purpose: identifies which types of FW statistics to upload
  3079. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3080. * - RESET_TYPES
  3081. * Bits 31:8
  3082. * Purpose: identifies which types of FW statistics to reset
  3083. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3084. * - CFG_VAL
  3085. * Bits 23:0
  3086. * Purpose: give an opaque configuration value to the specified stats type
  3087. * Value: stats-type specific configuration value
  3088. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3089. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3090. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3091. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3092. * - CFG_STAT_TYPE
  3093. * Bits 31:24
  3094. * Purpose: specify which stats type (if any) the config value applies to
  3095. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3096. * a valid configuration specification
  3097. * - COOKIE_LSBS
  3098. * Bits 31:0
  3099. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3100. * message with its preceding host->target stats request message.
  3101. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3102. * - COOKIE_MSBS
  3103. * Bits 31:0
  3104. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3105. * message with its preceding host->target stats request message.
  3106. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3107. */
  3108. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3109. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3110. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3111. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3112. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3113. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3114. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3115. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3116. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3117. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3118. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3119. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3120. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3121. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3122. do { \
  3123. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3124. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3125. } while (0)
  3126. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3127. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3128. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3129. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3130. do { \
  3131. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3132. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3133. } while (0)
  3134. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3135. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3136. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3137. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3138. do { \
  3139. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3140. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3141. } while (0)
  3142. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3143. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3144. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3145. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3146. do { \
  3147. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3148. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3149. } while (0)
  3150. /**
  3151. * @brief host -> target HTT out-of-band sync request
  3152. *
  3153. * @details
  3154. * The HTT SYNC tells the target to suspend processing of subsequent
  3155. * HTT host-to-target messages until some other target agent locally
  3156. * informs the target HTT FW that the current sync counter is equal to
  3157. * or greater than (in a modulo sense) the sync counter specified in
  3158. * the SYNC message.
  3159. * This allows other host-target components to synchronize their operation
  3160. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3161. * security key has been downloaded to and activated by the target.
  3162. * In the absence of any explicit synchronization counter value
  3163. * specification, the target HTT FW will use zero as the default current
  3164. * sync value.
  3165. *
  3166. * |31 24|23 16|15 8|7 0|
  3167. * |-----------------------------------------------------------|
  3168. * | reserved | sync count | msg type |
  3169. * |-----------------------------------------------------------|
  3170. * Header fields:
  3171. * - MSG_TYPE
  3172. * Bits 7:0
  3173. * Purpose: identifies this as a sync message
  3174. * Value: 0x4
  3175. * - SYNC_COUNT
  3176. * Bits 15:8
  3177. * Purpose: specifies what sync value the HTT FW will wait for from
  3178. * an out-of-band specification to resume its operation
  3179. * Value: in-band sync counter value to compare against the out-of-band
  3180. * counter spec.
  3181. * The HTT target FW will suspend its host->target message processing
  3182. * as long as
  3183. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3184. */
  3185. #define HTT_H2T_SYNC_MSG_SZ 4
  3186. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3187. #define HTT_H2T_SYNC_COUNT_S 8
  3188. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3189. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3190. HTT_H2T_SYNC_COUNT_S)
  3191. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3192. do { \
  3193. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3194. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3195. } while (0)
  3196. /**
  3197. * @brief HTT aggregation configuration
  3198. */
  3199. #define HTT_AGGR_CFG_MSG_SZ 4
  3200. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3201. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3202. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3203. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3204. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3205. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3206. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3207. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3208. do { \
  3209. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3210. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3211. } while (0)
  3212. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3213. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3214. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3215. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3216. do { \
  3217. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3218. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3219. } while (0)
  3220. /**
  3221. * @brief host -> target HTT configure max amsdu info per vdev
  3222. *
  3223. * @details
  3224. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3225. *
  3226. * |31 21|20 16|15 8|7 0|
  3227. * |-----------------------------------------------------------|
  3228. * | reserved | vdev id | max amsdu | msg type |
  3229. * |-----------------------------------------------------------|
  3230. * Header fields:
  3231. * - MSG_TYPE
  3232. * Bits 7:0
  3233. * Purpose: identifies this as a aggr cfg ex message
  3234. * Value: 0xa
  3235. * - MAX_NUM_AMSDU_SUBFRM
  3236. * Bits 15:8
  3237. * Purpose: max MSDUs per A-MSDU
  3238. * - VDEV_ID
  3239. * Bits 20:16
  3240. * Purpose: ID of the vdev to which this limit is applied
  3241. */
  3242. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3243. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3244. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3245. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3246. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3247. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3248. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3249. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3250. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3251. do { \
  3252. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3253. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3254. } while (0)
  3255. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3256. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3257. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3258. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3259. do { \
  3260. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3261. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3262. } while (0)
  3263. /**
  3264. * @brief HTT WDI_IPA Config Message
  3265. *
  3266. * @details
  3267. * The HTT WDI_IPA config message is created/sent by host at driver
  3268. * init time. It contains information about data structures used on
  3269. * WDI_IPA TX and RX path.
  3270. * TX CE ring is used for pushing packet metadata from IPA uC
  3271. * to WLAN FW
  3272. * TX Completion ring is used for generating TX completions from
  3273. * WLAN FW to IPA uC
  3274. * RX Indication ring is used for indicating RX packets from FW
  3275. * to IPA uC
  3276. * RX Ring2 is used as either completion ring or as second
  3277. * indication ring. when Ring2 is used as completion ring, IPA uC
  3278. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3279. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3280. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3281. * indicated in RX Indication ring. Please see WDI_IPA specification
  3282. * for more details.
  3283. * |31 24|23 16|15 8|7 0|
  3284. * |----------------+----------------+----------------+----------------|
  3285. * | tx pkt pool size | Rsvd | msg_type |
  3286. * |-------------------------------------------------------------------|
  3287. * | tx comp ring base (bits 31:0) |
  3288. #if HTT_PADDR64
  3289. * | tx comp ring base (bits 63:32) |
  3290. #endif
  3291. * |-------------------------------------------------------------------|
  3292. * | tx comp ring size |
  3293. * |-------------------------------------------------------------------|
  3294. * | tx comp WR_IDX physical address (bits 31:0) |
  3295. #if HTT_PADDR64
  3296. * | tx comp WR_IDX physical address (bits 63:32) |
  3297. #endif
  3298. * |-------------------------------------------------------------------|
  3299. * | tx CE WR_IDX physical address (bits 31:0) |
  3300. #if HTT_PADDR64
  3301. * | tx CE WR_IDX physical address (bits 63:32) |
  3302. #endif
  3303. * |-------------------------------------------------------------------|
  3304. * | rx indication ring base (bits 31:0) |
  3305. #if HTT_PADDR64
  3306. * | rx indication ring base (bits 63:32) |
  3307. #endif
  3308. * |-------------------------------------------------------------------|
  3309. * | rx indication ring size |
  3310. * |-------------------------------------------------------------------|
  3311. * | rx ind RD_IDX physical address (bits 31:0) |
  3312. #if HTT_PADDR64
  3313. * | rx ind RD_IDX physical address (bits 63:32) |
  3314. #endif
  3315. * |-------------------------------------------------------------------|
  3316. * | rx ind WR_IDX physical address (bits 31:0) |
  3317. #if HTT_PADDR64
  3318. * | rx ind WR_IDX physical address (bits 63:32) |
  3319. #endif
  3320. * |-------------------------------------------------------------------|
  3321. * |-------------------------------------------------------------------|
  3322. * | rx ring2 base (bits 31:0) |
  3323. #if HTT_PADDR64
  3324. * | rx ring2 base (bits 63:32) |
  3325. #endif
  3326. * |-------------------------------------------------------------------|
  3327. * | rx ring2 size |
  3328. * |-------------------------------------------------------------------|
  3329. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3330. #if HTT_PADDR64
  3331. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3332. #endif
  3333. * |-------------------------------------------------------------------|
  3334. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3335. #if HTT_PADDR64
  3336. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3337. #endif
  3338. * |-------------------------------------------------------------------|
  3339. *
  3340. * Header fields:
  3341. * Header fields:
  3342. * - MSG_TYPE
  3343. * Bits 7:0
  3344. * Purpose: Identifies this as WDI_IPA config message
  3345. * value: = 0x8
  3346. * - TX_PKT_POOL_SIZE
  3347. * Bits 15:0
  3348. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3349. * WDI_IPA TX path
  3350. * For systems using 32-bit format for bus addresses:
  3351. * - TX_COMP_RING_BASE_ADDR
  3352. * Bits 31:0
  3353. * Purpose: TX Completion Ring base address in DDR
  3354. * - TX_COMP_RING_SIZE
  3355. * Bits 31:0
  3356. * Purpose: TX Completion Ring size (must be power of 2)
  3357. * - TX_COMP_WR_IDX_ADDR
  3358. * Bits 31:0
  3359. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3360. * updates the Write Index for WDI_IPA TX completion ring
  3361. * - TX_CE_WR_IDX_ADDR
  3362. * Bits 31:0
  3363. * Purpose: DDR address where IPA uC
  3364. * updates the WR Index for TX CE ring
  3365. * (needed for fusion platforms)
  3366. * - RX_IND_RING_BASE_ADDR
  3367. * Bits 31:0
  3368. * Purpose: RX Indication Ring base address in DDR
  3369. * - RX_IND_RING_SIZE
  3370. * Bits 31:0
  3371. * Purpose: RX Indication Ring size
  3372. * - RX_IND_RD_IDX_ADDR
  3373. * Bits 31:0
  3374. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3375. * RX indication ring
  3376. * - RX_IND_WR_IDX_ADDR
  3377. * Bits 31:0
  3378. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3379. * updates the Write Index for WDI_IPA RX indication ring
  3380. * - RX_RING2_BASE_ADDR
  3381. * Bits 31:0
  3382. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3383. * - RX_RING2_SIZE
  3384. * Bits 31:0
  3385. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3386. * - RX_RING2_RD_IDX_ADDR
  3387. * Bits 31:0
  3388. * Purpose: If Second RX ring is Indication ring, DDR address where
  3389. * IPA uC updates the Read Index for Ring2.
  3390. * If Second RX ring is completion ring, this is NOT used
  3391. * - RX_RING2_WR_IDX_ADDR
  3392. * Bits 31:0
  3393. * Purpose: If Second RX ring is Indication ring, DDR address where
  3394. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3395. * If second RX ring is completion ring, DDR address where
  3396. * IPA uC updates the Write Index for Ring 2.
  3397. * For systems using 64-bit format for bus addresses:
  3398. * - TX_COMP_RING_BASE_ADDR_LO
  3399. * Bits 31:0
  3400. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3401. * - TX_COMP_RING_BASE_ADDR_HI
  3402. * Bits 31:0
  3403. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3404. * - TX_COMP_RING_SIZE
  3405. * Bits 31:0
  3406. * Purpose: TX Completion Ring size (must be power of 2)
  3407. * - TX_COMP_WR_IDX_ADDR_LO
  3408. * Bits 31:0
  3409. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3410. * Lower 4 bytes of DDR address where WIFI FW
  3411. * updates the Write Index for WDI_IPA TX completion ring
  3412. * - TX_COMP_WR_IDX_ADDR_HI
  3413. * Bits 31:0
  3414. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3415. * Higher 4 bytes of DDR address where WIFI FW
  3416. * updates the Write Index for WDI_IPA TX completion ring
  3417. * - TX_CE_WR_IDX_ADDR_LO
  3418. * Bits 31:0
  3419. * Purpose: Lower 4 bytes of DDR address where IPA uC
  3420. * updates the WR Index for TX CE ring
  3421. * (needed for fusion platforms)
  3422. * - TX_CE_WR_IDX_ADDR_HI
  3423. * Bits 31:0
  3424. * Purpose: Higher 4 bytes of DDR address where IPA uC
  3425. * updates the WR Index for TX CE ring
  3426. * (needed for fusion platforms)
  3427. * - RX_IND_RING_BASE_ADDR_LO
  3428. * Bits 31:0
  3429. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  3430. * - RX_IND_RING_BASE_ADDR_HI
  3431. * Bits 31:0
  3432. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  3433. * - RX_IND_RING_SIZE
  3434. * Bits 31:0
  3435. * Purpose: RX Indication Ring size
  3436. * - RX_IND_RD_IDX_ADDR_LO
  3437. * Bits 31:0
  3438. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  3439. * for WDI_IPA RX indication ring
  3440. * - RX_IND_RD_IDX_ADDR_HI
  3441. * Bits 31:0
  3442. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  3443. * for WDI_IPA RX indication ring
  3444. * - RX_IND_WR_IDX_ADDR_LO
  3445. * Bits 31:0
  3446. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3447. * Lower 4 bytes of DDR address where WIFI FW
  3448. * updates the Write Index for WDI_IPA RX indication ring
  3449. * - RX_IND_WR_IDX_ADDR_HI
  3450. * Bits 31:0
  3451. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3452. * Higher 4 bytes of DDR address where WIFI FW
  3453. * updates the Write Index for WDI_IPA RX indication ring
  3454. * - RX_RING2_BASE_ADDR_LO
  3455. * Bits 31:0
  3456. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3457. * - RX_RING2_BASE_ADDR_HI
  3458. * Bits 31:0
  3459. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  3460. * - RX_RING2_SIZE
  3461. * Bits 31:0
  3462. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3463. * - RX_RING2_RD_IDX_ADDR_LO
  3464. * Bits 31:0
  3465. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3466. * DDR address where IPA uC updates the Read Index for Ring2.
  3467. * If Second RX ring is completion ring, this is NOT used
  3468. * - RX_RING2_RD_IDX_ADDR_HI
  3469. * Bits 31:0
  3470. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3471. * DDR address where IPA uC updates the Read Index for Ring2.
  3472. * If Second RX ring is completion ring, this is NOT used
  3473. * - RX_RING2_WR_IDX_ADDR_LO
  3474. * Bits 31:0
  3475. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  3476. * DDR address where WIFI FW updates the Write Index
  3477. * for WDI_IPA RX ring2
  3478. * If second RX ring is completion ring, lower 4 bytes of
  3479. * DDR address where IPA uC updates the Write Index for Ring 2.
  3480. * - RX_RING2_WR_IDX_ADDR_HI
  3481. * Bits 31:0
  3482. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  3483. * DDR address where WIFI FW updates the Write Index
  3484. * for WDI_IPA RX ring2
  3485. * If second RX ring is completion ring, higher 4 bytes of
  3486. * DDR address where IPA uC updates the Write Index for Ring 2.
  3487. */
  3488. #if HTT_PADDR64
  3489. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  3490. #else
  3491. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  3492. #endif
  3493. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  3494. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  3495. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  3496. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  3497. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  3498. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  3499. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  3500. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  3501. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  3502. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  3503. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  3504. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  3505. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  3506. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  3507. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  3508. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  3509. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  3510. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  3511. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  3512. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  3513. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  3514. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  3515. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  3516. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  3517. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  3518. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  3519. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  3520. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  3521. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  3522. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  3523. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  3524. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  3525. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  3526. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  3527. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  3528. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  3529. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  3530. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  3531. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  3532. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  3533. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  3534. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  3535. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  3536. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  3537. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  3538. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  3539. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  3540. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  3541. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  3542. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  3543. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  3544. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  3545. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  3546. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  3547. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  3548. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  3549. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  3550. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  3551. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  3552. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  3553. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  3554. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  3555. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  3556. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  3557. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  3558. do { \
  3559. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  3560. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  3561. } while (0)
  3562. /* for systems using 32-bit format for bus addr */
  3563. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  3564. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  3565. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  3566. do { \
  3567. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  3568. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  3569. } while (0)
  3570. /* for systems using 64-bit format for bus addr */
  3571. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  3572. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  3573. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  3574. do { \
  3575. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  3576. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  3577. } while (0)
  3578. /* for systems using 64-bit format for bus addr */
  3579. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  3580. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  3581. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  3582. do { \
  3583. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  3584. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  3585. } while (0)
  3586. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  3587. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  3588. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  3589. do { \
  3590. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  3591. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  3592. } while (0)
  3593. /* for systems using 32-bit format for bus addr */
  3594. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  3595. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  3596. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  3597. do { \
  3598. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  3599. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  3600. } while (0)
  3601. /* for systems using 64-bit format for bus addr */
  3602. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  3603. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  3604. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  3605. do { \
  3606. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  3607. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  3608. } while (0)
  3609. /* for systems using 64-bit format for bus addr */
  3610. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  3611. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  3612. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  3613. do { \
  3614. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  3615. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  3616. } while (0)
  3617. /* for systems using 32-bit format for bus addr */
  3618. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  3619. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  3620. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  3621. do { \
  3622. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  3623. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  3624. } while (0)
  3625. /* for systems using 64-bit format for bus addr */
  3626. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  3627. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  3628. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  3629. do { \
  3630. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  3631. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  3632. } while (0)
  3633. /* for systems using 64-bit format for bus addr */
  3634. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  3635. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  3636. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  3637. do { \
  3638. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  3639. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  3640. } while (0)
  3641. /* for systems using 32-bit format for bus addr */
  3642. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  3643. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  3644. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  3645. do { \
  3646. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  3647. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  3648. } while (0)
  3649. /* for systems using 64-bit format for bus addr */
  3650. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  3651. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  3652. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  3653. do { \
  3654. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  3655. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  3656. } while (0)
  3657. /* for systems using 64-bit format for bus addr */
  3658. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  3659. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  3660. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  3661. do { \
  3662. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  3663. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  3664. } while (0)
  3665. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  3666. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  3667. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  3668. do { \
  3669. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  3670. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  3671. } while (0)
  3672. /* for systems using 32-bit format for bus addr */
  3673. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  3674. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  3675. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  3676. do { \
  3677. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  3678. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  3679. } while (0)
  3680. /* for systems using 64-bit format for bus addr */
  3681. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  3682. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  3683. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  3684. do { \
  3685. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  3686. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  3687. } while (0)
  3688. /* for systems using 64-bit format for bus addr */
  3689. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  3690. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  3691. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  3692. do { \
  3693. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  3694. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  3695. } while (0)
  3696. /* for systems using 32-bit format for bus addr */
  3697. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  3698. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  3699. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  3700. do { \
  3701. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  3702. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  3703. } while (0)
  3704. /* for systems using 64-bit format for bus addr */
  3705. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  3706. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  3707. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  3708. do { \
  3709. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  3710. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  3711. } while (0)
  3712. /* for systems using 64-bit format for bus addr */
  3713. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  3714. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  3715. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  3716. do { \
  3717. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  3718. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  3719. } while (0)
  3720. /* for systems using 32-bit format for bus addr */
  3721. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  3722. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  3723. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  3724. do { \
  3725. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  3726. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  3727. } while (0)
  3728. /* for systems using 64-bit format for bus addr */
  3729. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  3730. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  3731. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  3732. do { \
  3733. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  3734. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  3735. } while (0)
  3736. /* for systems using 64-bit format for bus addr */
  3737. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  3738. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  3739. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  3740. do { \
  3741. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  3742. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  3743. } while (0)
  3744. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  3745. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  3746. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  3747. do { \
  3748. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  3749. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  3750. } while (0)
  3751. /* for systems using 32-bit format for bus addr */
  3752. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  3753. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  3754. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  3755. do { \
  3756. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  3757. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  3758. } while (0)
  3759. /* for systems using 64-bit format for bus addr */
  3760. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  3761. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  3762. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  3763. do { \
  3764. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  3765. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  3766. } while (0)
  3767. /* for systems using 64-bit format for bus addr */
  3768. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  3769. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  3770. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  3771. do { \
  3772. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  3773. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  3774. } while (0)
  3775. /* for systems using 32-bit format for bus addr */
  3776. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  3777. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  3778. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  3779. do { \
  3780. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  3781. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  3782. } while (0)
  3783. /* for systems using 64-bit format for bus addr */
  3784. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  3785. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  3786. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  3787. do { \
  3788. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  3789. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  3790. } while (0)
  3791. /* for systems using 64-bit format for bus addr */
  3792. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  3793. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  3794. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  3795. do { \
  3796. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  3797. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  3798. } while (0)
  3799. /*
  3800. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  3801. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  3802. * addresses are stored in a XXX-bit field.
  3803. * This macro is used to define both htt_wdi_ipa_config32_t and
  3804. * htt_wdi_ipa_config64_t structs.
  3805. */
  3806. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  3807. _paddr__tx_comp_ring_base_addr_, \
  3808. _paddr__tx_comp_wr_idx_addr_, \
  3809. _paddr__tx_ce_wr_idx_addr_, \
  3810. _paddr__rx_ind_ring_base_addr_, \
  3811. _paddr__rx_ind_rd_idx_addr_, \
  3812. _paddr__rx_ind_wr_idx_addr_, \
  3813. _paddr__rx_ring2_base_addr_,\
  3814. _paddr__rx_ring2_rd_idx_addr_,\
  3815. _paddr__rx_ring2_wr_idx_addr_) \
  3816. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  3817. { \
  3818. /* DWORD 0: flags and meta-data */ \
  3819. A_UINT32 \
  3820. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  3821. reserved: 8, \
  3822. tx_pkt_pool_size: 16;\
  3823. /* DWORD 1 */\
  3824. _paddr__tx_comp_ring_base_addr_;\
  3825. /* DWORD 2 (or 3)*/\
  3826. A_UINT32 tx_comp_ring_size;\
  3827. /* DWORD 3 (or 4)*/\
  3828. _paddr__tx_comp_wr_idx_addr_;\
  3829. /* DWORD 4 (or 6)*/\
  3830. _paddr__tx_ce_wr_idx_addr_;\
  3831. /* DWORD 5 (or 8)*/\
  3832. _paddr__rx_ind_ring_base_addr_;\
  3833. /* DWORD 6 (or 10)*/\
  3834. A_UINT32 rx_ind_ring_size;\
  3835. /* DWORD 7 (or 11)*/\
  3836. _paddr__rx_ind_rd_idx_addr_;\
  3837. /* DWORD 8 (or 13)*/\
  3838. _paddr__rx_ind_wr_idx_addr_;\
  3839. /* DWORD 9 (or 15)*/\
  3840. _paddr__rx_ring2_base_addr_;\
  3841. /* DWORD 10 (or 17) */\
  3842. A_UINT32 rx_ring2_size;\
  3843. /* DWORD 11 (or 18) */\
  3844. _paddr__rx_ring2_rd_idx_addr_;\
  3845. /* DWORD 12 (or 20) */\
  3846. _paddr__rx_ring2_wr_idx_addr_;\
  3847. } POSTPACK
  3848. /* define a htt_wdi_ipa_config32_t type */
  3849. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  3850. /* define a htt_wdi_ipa_config64_t type */
  3851. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  3852. #if HTT_PADDR64
  3853. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  3854. #else
  3855. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  3856. #endif
  3857. enum htt_wdi_ipa_op_code {
  3858. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  3859. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  3860. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  3861. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  3862. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  3863. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  3864. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  3865. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  3866. /* keep this last */
  3867. HTT_WDI_IPA_OPCODE_MAX
  3868. };
  3869. /**
  3870. * @brief HTT WDI_IPA Operation Request Message
  3871. *
  3872. * @details
  3873. * HTT WDI_IPA Operation Request message is sent by host
  3874. * to either suspend or resume WDI_IPA TX or RX path.
  3875. * |31 24|23 16|15 8|7 0|
  3876. * |----------------+----------------+----------------+----------------|
  3877. * | op_code | Rsvd | msg_type |
  3878. * |-------------------------------------------------------------------|
  3879. *
  3880. * Header fields:
  3881. * - MSG_TYPE
  3882. * Bits 7:0
  3883. * Purpose: Identifies this as WDI_IPA Operation Request message
  3884. * value: = 0x9
  3885. * - OP_CODE
  3886. * Bits 31:16
  3887. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  3888. * value: = enum htt_wdi_ipa_op_code
  3889. */
  3890. PREPACK struct htt_wdi_ipa_op_request_t
  3891. {
  3892. /* DWORD 0: flags and meta-data */
  3893. A_UINT32
  3894. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  3895. reserved: 8,
  3896. op_code: 16;
  3897. } POSTPACK;
  3898. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  3899. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  3900. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  3901. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  3902. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  3903. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  3904. do { \
  3905. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  3906. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  3907. } while (0)
  3908. /*
  3909. * @brief host -> target HTT_SRING_SETUP message
  3910. *
  3911. * @details
  3912. * After target is booted up, Host can send SRING setup message for
  3913. * each host facing LMAC SRING. Target setups up HW registers based
  3914. * on setup message and confirms back to Host if response_required is set.
  3915. * Host should wait for confirmation message before sending new SRING
  3916. * setup message
  3917. *
  3918. * The message would appear as follows:
  3919. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  3920. * |--------------- +-----------------+-----------------+-----------------|
  3921. * | ring_type | ring_id | pdev_id | msg_type |
  3922. * |----------------------------------------------------------------------|
  3923. * | ring_base_addr_lo |
  3924. * |----------------------------------------------------------------------|
  3925. * | ring_base_addr_hi |
  3926. * |----------------------------------------------------------------------|
  3927. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  3928. * |----------------------------------------------------------------------|
  3929. * | ring_head_offset32_remote_addr_lo |
  3930. * |----------------------------------------------------------------------|
  3931. * | ring_head_offset32_remote_addr_hi |
  3932. * |----------------------------------------------------------------------|
  3933. * | ring_tail_offset32_remote_addr_lo |
  3934. * |----------------------------------------------------------------------|
  3935. * | ring_tail_offset32_remote_addr_hi |
  3936. * |----------------------------------------------------------------------|
  3937. * | ring_msi_addr_lo |
  3938. * |----------------------------------------------------------------------|
  3939. * | ring_msi_addr_hi |
  3940. * |----------------------------------------------------------------------|
  3941. * | ring_msi_data |
  3942. * |----------------------------------------------------------------------|
  3943. * | intr_timer_th |IM| intr_batch_counter_th |
  3944. * |----------------------------------------------------------------------|
  3945. * | reserved |ID|RR| PTCF| intr_low_threshold |
  3946. * |----------------------------------------------------------------------|
  3947. * | reserved |IPA drop thres hi|IPA drop thres lo|
  3948. * |----------------------------------------------------------------------|
  3949. * Where
  3950. * IM = sw_intr_mode
  3951. * RR = response_required
  3952. * PTCF = prefetch_timer_cfg
  3953. * IP = IPA drop flag
  3954. *
  3955. * The message is interpreted as follows:
  3956. * dword0 - b'0:7 - msg_type: This will be set to
  3957. * HTT_H2T_MSG_TYPE_SRING_SETUP
  3958. * b'8:15 - pdev_id:
  3959. * 0 (for rings at SOC/UMAC level),
  3960. * 1/2/3 mac id (for rings at LMAC level)
  3961. * b'16:23 - ring_id: identify which ring is to setup,
  3962. * more details can be got from enum htt_srng_ring_id
  3963. * b'24:31 - ring_type: identify type of host rings,
  3964. * more details can be got from enum htt_srng_ring_type
  3965. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  3966. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  3967. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  3968. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  3969. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  3970. * SW_TO_HW_RING.
  3971. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  3972. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  3973. * Lower 32 bits of memory address of the remote variable
  3974. * storing the 4-byte word offset that identifies the head
  3975. * element within the ring.
  3976. * (The head offset variable has type A_UINT32.)
  3977. * Valid for HW_TO_SW and SW_TO_SW rings.
  3978. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  3979. * Upper 32 bits of memory address of the remote variable
  3980. * storing the 4-byte word offset that identifies the head
  3981. * element within the ring.
  3982. * (The head offset variable has type A_UINT32.)
  3983. * Valid for HW_TO_SW and SW_TO_SW rings.
  3984. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  3985. * Lower 32 bits of memory address of the remote variable
  3986. * storing the 4-byte word offset that identifies the tail
  3987. * element within the ring.
  3988. * (The tail offset variable has type A_UINT32.)
  3989. * Valid for HW_TO_SW and SW_TO_SW rings.
  3990. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  3991. * Upper 32 bits of memory address of the remote variable
  3992. * storing the 4-byte word offset that identifies the tail
  3993. * element within the ring.
  3994. * (The tail offset variable has type A_UINT32.)
  3995. * Valid for HW_TO_SW and SW_TO_SW rings.
  3996. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  3997. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  3998. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  3999. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4000. * dword10 - b'0:31 - ring_msi_data: MSI data
  4001. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4002. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4003. * dword11 - b'0:14 - intr_batch_counter_th:
  4004. * batch counter threshold is in units of 4-byte words.
  4005. * HW internally maintains and increments batch count.
  4006. * (see SRING spec for detail description).
  4007. * When batch count reaches threshold value, an interrupt
  4008. * is generated by HW.
  4009. * b'15 - sw_intr_mode:
  4010. * This configuration shall be static.
  4011. * Only programmed at power up.
  4012. * 0: generate pulse style sw interrupts
  4013. * 1: generate level style sw interrupts
  4014. * b'16:31 - intr_timer_th:
  4015. * The timer init value when timer is idle or is
  4016. * initialized to start downcounting.
  4017. * In 8us units (to cover a range of 0 to 524 ms)
  4018. * dword12 - b'0:15 - intr_low_threshold:
  4019. * Used only by Consumer ring to generate ring_sw_int_p.
  4020. * Ring entries low threshold water mark, that is used
  4021. * in combination with the interrupt timer as well as
  4022. * the the clearing of the level interrupt.
  4023. * b'16:18 - prefetch_timer_cfg:
  4024. * Used only by Consumer ring to set timer mode to
  4025. * support Application prefetch handling.
  4026. * The external tail offset/pointer will be updated
  4027. * at following intervals:
  4028. * 3'b000: (Prefetch feature disabled; used only for debug)
  4029. * 3'b001: 1 usec
  4030. * 3'b010: 4 usec
  4031. * 3'b011: 8 usec (default)
  4032. * 3'b100: 16 usec
  4033. * Others: Reserverd
  4034. * b'19 - response_required:
  4035. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4036. * b'20 - ipa_drop_flag:
  4037. Indicates that host will config ipa drop threshold percentage
  4038. * b'21:31 - reserved: reserved for future use
  4039. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4040. * b'8:15 - ipa drop high threshold percentage:
  4041. * b'16:31 - Reserved
  4042. */
  4043. PREPACK struct htt_sring_setup_t {
  4044. A_UINT32 msg_type: 8,
  4045. pdev_id: 8,
  4046. ring_id: 8,
  4047. ring_type: 8;
  4048. A_UINT32 ring_base_addr_lo;
  4049. A_UINT32 ring_base_addr_hi;
  4050. A_UINT32 ring_size: 16,
  4051. ring_entry_size: 8,
  4052. ring_misc_cfg_flag: 8;
  4053. A_UINT32 ring_head_offset32_remote_addr_lo;
  4054. A_UINT32 ring_head_offset32_remote_addr_hi;
  4055. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4056. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4057. A_UINT32 ring_msi_addr_lo;
  4058. A_UINT32 ring_msi_addr_hi;
  4059. A_UINT32 ring_msi_data;
  4060. A_UINT32 intr_batch_counter_th: 15,
  4061. sw_intr_mode: 1,
  4062. intr_timer_th: 16;
  4063. A_UINT32 intr_low_threshold: 16,
  4064. prefetch_timer_cfg: 3,
  4065. response_required: 1,
  4066. ipa_drop_flag: 1,
  4067. reserved1: 11;
  4068. A_UINT32 ipa_drop_low_threshold: 8,
  4069. ipa_drop_high_threshold: 8,
  4070. reserved: 16;
  4071. } POSTPACK;
  4072. enum htt_srng_ring_type {
  4073. HTT_HW_TO_SW_RING = 0,
  4074. HTT_SW_TO_HW_RING,
  4075. HTT_SW_TO_SW_RING,
  4076. /* Insert new ring types above this line */
  4077. };
  4078. enum htt_srng_ring_id {
  4079. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4080. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4081. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4082. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4083. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4084. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4085. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4086. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4087. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4088. /* Add Other SRING which can't be directly configured by host software above this line */
  4089. };
  4090. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4091. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4092. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4093. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4094. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4095. HTT_SRING_SETUP_PDEV_ID_S)
  4096. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4097. do { \
  4098. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4099. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4100. } while (0)
  4101. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4102. #define HTT_SRING_SETUP_RING_ID_S 16
  4103. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4104. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4105. HTT_SRING_SETUP_RING_ID_S)
  4106. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4107. do { \
  4108. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4109. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4110. } while (0)
  4111. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4112. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4113. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4114. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4115. HTT_SRING_SETUP_RING_TYPE_S)
  4116. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4117. do { \
  4118. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4119. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4120. } while (0)
  4121. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4122. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4123. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4124. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4125. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4126. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4127. do { \
  4128. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4129. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4130. } while (0)
  4131. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4132. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4133. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4134. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4135. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4136. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4137. do { \
  4138. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4139. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4140. } while (0)
  4141. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4142. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4143. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4144. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4145. HTT_SRING_SETUP_RING_SIZE_S)
  4146. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4147. do { \
  4148. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4149. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4150. } while (0)
  4151. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4152. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4153. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4154. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4155. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4156. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4157. do { \
  4158. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4159. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4160. } while (0)
  4161. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4162. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4163. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4164. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4165. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4166. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4167. do { \
  4168. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4169. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4170. } while (0)
  4171. /* This control bit is applicable to only Producer, which updates Ring ID field
  4172. * of each descriptor before pushing into the ring.
  4173. * 0: updates ring_id(default)
  4174. * 1: ring_id updating disabled */
  4175. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4176. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4177. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4178. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4179. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4180. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4181. do { \
  4182. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4183. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4184. } while (0)
  4185. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4186. * of each descriptor before pushing into the ring.
  4187. * 0: updates Loopcnt(default)
  4188. * 1: Loopcnt updating disabled */
  4189. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4190. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4191. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4192. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4193. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4194. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4195. do { \
  4196. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4197. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4198. } while (0)
  4199. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4200. * into security_id port of GXI/AXI. */
  4201. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4202. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4203. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4204. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4205. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4206. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4207. do { \
  4208. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4209. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4210. } while (0)
  4211. /* During MSI write operation, SRNG drives value of this register bit into
  4212. * swap bit of GXI/AXI. */
  4213. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4214. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4215. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4216. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4217. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4218. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4219. do { \
  4220. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4221. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4222. } while (0)
  4223. /* During Pointer write operation, SRNG drives value of this register bit into
  4224. * swap bit of GXI/AXI. */
  4225. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4226. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4227. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4228. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4229. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4230. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4231. do { \
  4232. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4233. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4234. } while (0)
  4235. /* During any data or TLV write operation, SRNG drives value of this register
  4236. * bit into swap bit of GXI/AXI. */
  4237. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4238. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4239. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4240. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4241. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4242. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4243. do { \
  4244. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4245. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4246. } while (0)
  4247. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4248. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4249. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4250. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4251. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4252. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4253. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4254. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4255. do { \
  4256. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4257. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4258. } while (0)
  4259. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4260. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4261. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4262. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4263. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4264. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4265. do { \
  4266. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4267. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4268. } while (0)
  4269. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4270. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4271. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4272. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4273. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4274. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4275. do { \
  4276. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4277. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4278. } while (0)
  4279. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4280. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4281. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4282. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4283. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4284. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4285. do { \
  4286. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4287. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4288. } while (0)
  4289. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4290. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4291. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4292. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4293. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4294. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4295. do { \
  4296. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4297. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4298. } while (0)
  4299. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4300. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4301. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4302. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4303. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4304. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  4305. do { \
  4306. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  4307. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  4308. } while (0)
  4309. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  4310. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  4311. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  4312. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  4313. HTT_SRING_SETUP_RING_MSI_DATA_S)
  4314. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  4315. do { \
  4316. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  4317. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  4318. } while (0)
  4319. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  4320. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  4321. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  4322. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  4323. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  4324. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  4325. do { \
  4326. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  4327. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  4328. } while (0)
  4329. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  4330. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  4331. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  4332. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  4333. HTT_SRING_SETUP_SW_INTR_MODE_S)
  4334. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  4335. do { \
  4336. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  4337. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  4338. } while (0)
  4339. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  4340. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  4341. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  4342. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  4343. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  4344. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  4345. do { \
  4346. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  4347. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  4348. } while (0)
  4349. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  4350. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  4351. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  4352. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  4353. HTT_SRING_SETUP_INTR_LOW_TH_S)
  4354. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  4355. do { \
  4356. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  4357. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  4358. } while (0)
  4359. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  4360. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  4361. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  4362. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  4363. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  4364. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  4365. do { \
  4366. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  4367. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  4368. } while (0)
  4369. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  4370. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  4371. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  4372. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  4373. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  4374. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  4375. do { \
  4376. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  4377. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  4378. } while (0)
  4379. /**
  4380. * @brief HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG Message
  4381. *
  4382. * @details
  4383. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  4384. * configure RXDMA rings.
  4385. * The configuration is per ring based and includes both packet subtypes
  4386. * and PPDU/MPDU TLVs.
  4387. *
  4388. * The message would appear as follows:
  4389. *
  4390. * |31 28|27|26|25|24|23 16|15 | 11| 10|9 8|7 0|
  4391. * |-----+--+--+--+--+----------------+----+---+---+---+---------------|
  4392. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  4393. * |-------------------------------------------------------------------|
  4394. * | rsvd2 | ring_buffer_size |
  4395. * |-------------------------------------------------------------------|
  4396. * | packet_type_enable_flags_0 |
  4397. * |-------------------------------------------------------------------|
  4398. * | packet_type_enable_flags_1 |
  4399. * |-------------------------------------------------------------------|
  4400. * | packet_type_enable_flags_2 |
  4401. * |-------------------------------------------------------------------|
  4402. * | packet_type_enable_flags_3 |
  4403. * |-------------------------------------------------------------------|
  4404. * | tlv_filter_in_flags |
  4405. * |-------------------------------------------------------------------|
  4406. * | rx_header_offset | rx_packet_offset |
  4407. * |-------------------------------------------------------------------|
  4408. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  4409. * |-------------------------------------------------------------------|
  4410. * | rx_msdu_start_offset | rx_msdu_end_offset |
  4411. * |-------------------------------------------------------------------|
  4412. * | rsvd3 | rx_attention_offset |
  4413. * |-------------------------------------------------------------------|
  4414. * | rsvd4 | mo| fp| rx_drop_threshold |
  4415. * | |ndp|ndp| |
  4416. * |-------------------------------------------------------------------|
  4417. * Where:
  4418. * PS = pkt_swap
  4419. * SS = status_swap
  4420. * OV = rx_offsets_valid
  4421. * DT = drop_thresh_valid
  4422. * The message is interpreted as follows:
  4423. * dword0 - b'0:7 - msg_type: This will be set to
  4424. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  4425. * b'8:15 - pdev_id:
  4426. * 0 (for rings at SOC/UMAC level),
  4427. * 1/2/3 mac id (for rings at LMAC level)
  4428. * b'16:23 - ring_id : Identify the ring to configure.
  4429. * More details can be got from enum htt_srng_ring_id
  4430. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  4431. * BUF_RING_CFG_0 defs within HW .h files,
  4432. * e.g. wmac_top_reg_seq_hwioreg.h
  4433. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  4434. * BUF_RING_CFG_0 defs within HW .h files,
  4435. * e.g. wmac_top_reg_seq_hwioreg.h
  4436. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  4437. * configuration fields are valid
  4438. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  4439. * rx_drop_threshold field is valid
  4440. * b'28:31 - rsvd1: reserved for future use
  4441. * dword1 - b'0:16 - ring_buffer_size: size of bufferes referenced by rx ring,
  4442. * in byte units.
  4443. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4444. * - b'16:31 - rsvd2: Reserved for future use
  4445. * dword2 - b'0:31 - packet_type_enable_flags_0:
  4446. * Enable MGMT packet from 0b0000 to 0b1001
  4447. * bits from low to high: FP, MD, MO - 3 bits
  4448. * FP: Filter_Pass
  4449. * MD: Monitor_Direct
  4450. * MO: Monitor_Other
  4451. * 10 mgmt subtypes * 3 bits -> 30 bits
  4452. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  4453. * dword3 - b'0:31 - packet_type_enable_flags_1:
  4454. * Enable MGMT packet from 0b1010 to 0b1111
  4455. * bits from low to high: FP, MD, MO - 3 bits
  4456. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  4457. * dword4 - b'0:31 - packet_type_enable_flags_2:
  4458. * Enable CTRL packet from 0b0000 to 0b1001
  4459. * bits from low to high: FP, MD, MO - 3 bits
  4460. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  4461. * dword5 - b'0:31 - packet_type_enable_flags_3:
  4462. * Enable CTRL packet from 0b1010 to 0b1111,
  4463. * MCAST_DATA, UCAST_DATA, NULL_DATA
  4464. * bits from low to high: FP, MD, MO - 3 bits
  4465. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  4466. * dword6 - b'0:31 - tlv_filter_in_flags:
  4467. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  4468. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  4469. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  4470. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4471. * A value of 0 will be considered as ignore this config.
  4472. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  4473. * e.g. wmac_top_reg_seq_hwioreg.h
  4474. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  4475. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4476. * A value of 0 will be considered as ignore this config.
  4477. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  4478. * e.g. wmac_top_reg_seq_hwioreg.h
  4479. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  4480. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4481. * A value of 0 will be considered as ignore this config.
  4482. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  4483. * e.g. wmac_top_reg_seq_hwioreg.h
  4484. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  4485. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4486. * A value of 0 will be considered as ignore this config.
  4487. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  4488. * e.g. wmac_top_reg_seq_hwioreg.h
  4489. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  4490. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4491. * A value of 0 will be considered as ignore this config.
  4492. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  4493. * e.g. wmac_top_reg_seq_hwioreg.h
  4494. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  4495. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4496. * A value of 0 will be considered as ignore this config.
  4497. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  4498. * e.g. wmac_top_reg_seq_hwioreg.h
  4499. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  4500. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4501. * A value of 0 will be considered as ignore this config.
  4502. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  4503. * e.g. wmac_top_reg_seq_hwioreg.h
  4504. * - b'16:31 - rsvd3 for future use
  4505. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  4506. * to source rings. Consumer drops packets if the available
  4507. * words in the ring falls below the configured threshold
  4508. * value.
  4509. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  4510. * by host. 1 -> subscribed
  4511. * - b`11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  4512. * by host. 1 -> subscribed
  4513. */
  4514. PREPACK struct htt_rx_ring_selection_cfg_t {
  4515. A_UINT32 msg_type: 8,
  4516. pdev_id: 8,
  4517. ring_id: 8,
  4518. status_swap: 1,
  4519. pkt_swap: 1,
  4520. rx_offsets_valid: 1,
  4521. drop_thresh_valid: 1,
  4522. rsvd1: 4;
  4523. A_UINT32 ring_buffer_size: 16,
  4524. rsvd2: 16;
  4525. A_UINT32 packet_type_enable_flags_0;
  4526. A_UINT32 packet_type_enable_flags_1;
  4527. A_UINT32 packet_type_enable_flags_2;
  4528. A_UINT32 packet_type_enable_flags_3;
  4529. A_UINT32 tlv_filter_in_flags;
  4530. A_UINT32 rx_packet_offset: 16,
  4531. rx_header_offset: 16;
  4532. A_UINT32 rx_mpdu_end_offset: 16,
  4533. rx_mpdu_start_offset: 16;
  4534. A_UINT32 rx_msdu_end_offset: 16,
  4535. rx_msdu_start_offset: 16;
  4536. A_UINT32 rx_attn_offset: 16,
  4537. rsvd3: 16;
  4538. A_UINT32 rx_drop_threshold: 10,
  4539. fp_ndp: 1,
  4540. mo_ndp: 1,
  4541. rsvd4: 20;
  4542. } POSTPACK;
  4543. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  4544. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  4545. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  4546. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  4547. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  4548. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  4549. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  4550. do { \
  4551. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  4552. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  4553. } while (0)
  4554. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  4555. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  4556. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  4557. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  4558. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  4559. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  4560. do { \
  4561. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  4562. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  4563. } while (0)
  4564. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  4565. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  4566. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  4567. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  4568. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  4569. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  4570. do { \
  4571. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  4572. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  4573. } while (0)
  4574. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  4575. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  4576. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  4577. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  4578. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  4579. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  4580. do { \
  4581. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  4582. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  4583. } while (0)
  4584. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  4585. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  4586. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  4587. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  4588. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  4589. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  4590. do { \
  4591. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  4592. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  4593. } while (0)
  4594. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  4595. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  4596. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  4597. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  4598. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  4599. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  4600. do { \
  4601. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  4602. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  4603. } while (0)
  4604. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  4605. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  4606. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  4607. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  4608. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  4609. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  4610. do { \
  4611. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  4612. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  4613. } while (0)
  4614. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  4615. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  4616. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  4617. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  4618. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  4619. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  4620. do { \
  4621. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  4622. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  4623. } while (0)
  4624. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  4625. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  4626. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  4627. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  4628. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  4629. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  4630. do { \
  4631. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  4632. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  4633. } while (0)
  4634. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  4635. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  4636. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  4637. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  4638. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  4639. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  4640. do { \
  4641. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  4642. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  4643. } while (0)
  4644. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  4645. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  4646. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  4647. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  4648. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  4649. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  4650. do { \
  4651. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  4652. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  4653. } while (0)
  4654. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  4655. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  4656. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  4657. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  4658. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  4659. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  4660. do { \
  4661. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  4662. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  4663. } while (0)
  4664. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  4665. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  4666. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  4667. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  4668. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  4669. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  4670. do { \
  4671. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  4672. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  4673. } while (0)
  4674. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  4675. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  4676. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  4677. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  4678. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  4679. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  4680. do { \
  4681. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  4682. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  4683. } while (0)
  4684. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  4685. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  4686. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  4687. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  4688. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  4689. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  4690. do { \
  4691. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  4692. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  4693. } while (0)
  4694. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  4695. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  4696. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  4697. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  4698. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  4699. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  4700. do { \
  4701. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  4702. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  4703. } while (0)
  4704. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  4705. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  4706. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  4707. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  4708. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  4709. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  4710. do { \
  4711. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  4712. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  4713. } while (0)
  4714. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  4715. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  4716. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  4717. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  4718. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  4719. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  4720. do { \
  4721. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  4722. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  4723. } while (0)
  4724. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  4725. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  4726. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  4727. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  4728. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  4729. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  4730. do { \
  4731. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  4732. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  4733. } while (0)
  4734. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  4735. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  4736. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  4737. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  4738. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  4739. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  4740. do { \
  4741. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  4742. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  4743. } while (0)
  4744. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  4745. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  4746. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  4747. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  4748. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  4749. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  4750. do { \
  4751. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  4752. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  4753. } while (0)
  4754. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  4755. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  4756. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  4757. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  4758. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  4759. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  4760. do { \
  4761. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  4762. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  4763. } while (0)
  4764. /*
  4765. * Subtype based MGMT frames enable bits.
  4766. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  4767. */
  4768. /* association request */
  4769. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  4770. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  4771. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  4772. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  4773. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  4774. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  4775. /* association response */
  4776. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  4777. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  4778. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  4779. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  4780. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  4781. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  4782. /* Reassociation request */
  4783. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  4784. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  4785. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  4786. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  4787. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  4788. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  4789. /* Reassociation response */
  4790. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  4791. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  4792. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  4793. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  4794. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  4795. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  4796. /* Probe request */
  4797. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  4798. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  4799. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  4800. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  4801. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  4802. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  4803. /* Probe response */
  4804. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  4805. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  4806. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  4807. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  4808. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  4809. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  4810. /* Timing Advertisement */
  4811. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  4812. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  4813. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  4814. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  4815. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  4816. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  4817. /* Reserved */
  4818. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  4819. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  4820. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  4821. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  4822. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  4823. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  4824. /* Beacon */
  4825. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  4826. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  4827. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  4828. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  4829. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  4830. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  4831. /* ATIM */
  4832. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  4833. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  4834. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  4835. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  4836. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  4837. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  4838. /* Disassociation */
  4839. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  4840. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  4841. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  4842. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  4843. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  4844. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  4845. /* Authentication */
  4846. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  4847. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  4848. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  4849. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  4850. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  4851. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  4852. /* Deauthentication */
  4853. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  4854. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  4855. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  4856. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  4857. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  4858. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  4859. /* Action */
  4860. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  4861. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  4862. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  4863. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  4864. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  4865. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  4866. /* Action No Ack */
  4867. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  4868. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  4869. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  4870. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  4871. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  4872. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  4873. /* Reserved */
  4874. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  4875. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  4876. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  4877. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  4878. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  4879. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  4880. /*
  4881. * Subtype based CTRL frames enable bits.
  4882. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  4883. */
  4884. /* Reserved */
  4885. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  4886. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  4887. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  4888. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  4889. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  4890. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  4891. /* Reserved */
  4892. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  4893. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  4894. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  4895. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  4896. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  4897. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  4898. /* Reserved */
  4899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  4900. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  4901. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  4902. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  4903. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  4904. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  4905. /* Reserved */
  4906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  4907. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  4908. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  4909. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  4910. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  4911. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  4912. /* Reserved */
  4913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  4914. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  4915. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  4916. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  4917. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  4918. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  4919. /* Reserved */
  4920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  4921. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  4922. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  4923. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  4924. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  4925. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  4926. /* Reserved */
  4927. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  4928. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  4929. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  4930. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  4931. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  4932. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  4933. /* Control Wrapper */
  4934. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  4935. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  4936. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  4937. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  4938. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  4939. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  4940. /* Block Ack Request */
  4941. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  4942. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  4943. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  4944. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  4945. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  4946. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  4947. /* Block Ack*/
  4948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  4949. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  4950. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  4951. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  4952. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  4953. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  4954. /* PS-POLL */
  4955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  4956. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  4957. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  4958. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  4959. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  4960. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  4961. /* RTS */
  4962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  4963. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  4964. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  4965. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  4966. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  4967. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  4968. /* CTS */
  4969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  4970. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  4971. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  4972. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  4973. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  4974. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  4975. /* ACK */
  4976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  4977. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  4978. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  4979. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  4980. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  4981. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  4982. /* CF-END */
  4983. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  4984. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  4985. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  4986. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  4987. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  4988. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  4989. /* CF-END + CF-ACK */
  4990. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  4991. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  4992. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  4993. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  4994. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  4995. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  4996. /* Multicast data */
  4997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  4998. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  4999. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  5000. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  5001. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  5002. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  5003. /* Unicast data */
  5004. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  5005. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  5006. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  5007. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  5008. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  5009. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  5010. /* NULL data */
  5011. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  5012. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  5013. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  5014. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  5015. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  5016. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  5017. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  5018. do { \
  5019. HTT_CHECK_SET_VAL(httsym, value); \
  5020. (word) |= (value) << httsym##_S; \
  5021. } while (0)
  5022. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  5023. (((word) & httsym##_M) >> httsym##_S)
  5024. #define htt_rx_ring_pkt_enable_subtype_set( \
  5025. word, flag, mode, type, subtype, val) \
  5026. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  5027. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  5028. #define htt_rx_ring_pkt_enable_subtype_get( \
  5029. word, flag, mode, type, subtype) \
  5030. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  5031. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  5032. /* Definition to filter in TLVs */
  5033. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  5034. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  5035. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  5036. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  5037. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  5038. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  5039. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  5040. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  5041. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  5042. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  5043. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  5044. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  5045. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  5046. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  5047. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  5048. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  5049. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  5050. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  5051. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  5052. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  5053. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  5054. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  5055. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  5056. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  5057. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  5058. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  5059. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  5060. do { \
  5061. HTT_CHECK_SET_VAL(httsym, enable); \
  5062. (word) |= (enable) << httsym##_S; \
  5063. } while (0)
  5064. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  5065. (((word) & httsym##_M) >> httsym##_S)
  5066. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  5067. HTT_RX_RING_TLV_ENABLE_SET( \
  5068. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  5069. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  5070. HTT_RX_RING_TLV_ENABLE_GET( \
  5071. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  5072. /**
  5073. * @brief HTT_H2T_MSG_TYPE_RFS_CONFIG
  5074. * host --> target Receive Flow Steering configuration message definition.
  5075. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  5076. * The reason for this is we want RFS to be configured and ready before MAC
  5077. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  5078. *
  5079. * |31 24|23 16|15 9|8|7 0|
  5080. * |----------------+----------------+----------------+----------------|
  5081. * | reserved |E| msg type |
  5082. * |-------------------------------------------------------------------|
  5083. * Where E = RFS enable flag
  5084. *
  5085. * The RFS_CONFIG message consists of a single 4-byte word.
  5086. *
  5087. * Header fields:
  5088. * - MSG_TYPE
  5089. * Bits 7:0
  5090. * Purpose: identifies this as a RFS config msg
  5091. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  5092. * - RFS_CONFIG
  5093. * Bit 8
  5094. * Purpose: Tells target whether to enable (1) or disable (0)
  5095. * flow steering feature when sending rx indication messages to host
  5096. */
  5097. #define HTT_H2T_RFS_CONFIG_M 0x100
  5098. #define HTT_H2T_RFS_CONFIG_S 8
  5099. #define HTT_RX_RFS_CONFIG_GET(_var) \
  5100. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  5101. HTT_H2T_RFS_CONFIG_S)
  5102. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  5103. do { \
  5104. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  5105. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  5106. } while (0)
  5107. #define HTT_RFS_CFG_REQ_BYTES 4
  5108. /**
  5109. * @brief host -> target FW extended statistics retrieve
  5110. *
  5111. * @details
  5112. * The following field definitions describe the format of the HTT host
  5113. * to target FW extended stats retrieve message.
  5114. * The message specifies the type of stats the host wants to retrieve.
  5115. *
  5116. * |31 24|23 16|15 8|7 0|
  5117. * |-----------------------------------------------------------|
  5118. * | reserved | stats type | pdev_mask | msg type |
  5119. * |-----------------------------------------------------------|
  5120. * | config param [0] |
  5121. * |-----------------------------------------------------------|
  5122. * | config param [1] |
  5123. * |-----------------------------------------------------------|
  5124. * | config param [2] |
  5125. * |-----------------------------------------------------------|
  5126. * | config param [3] |
  5127. * |-----------------------------------------------------------|
  5128. * | reserved |
  5129. * |-----------------------------------------------------------|
  5130. * | cookie LSBs |
  5131. * |-----------------------------------------------------------|
  5132. * | cookie MSBs |
  5133. * |-----------------------------------------------------------|
  5134. * Header fields:
  5135. * - MSG_TYPE
  5136. * Bits 7:0
  5137. * Purpose: identifies this is a extended stats upload request message
  5138. * Value: 0x10
  5139. * - PDEV_MASK
  5140. * Bits 8:15
  5141. * Purpose: identifies the mask of PDEVs to retrieve stats from
  5142. * Value: This is a overloaded field, refer to usage and interpretation of
  5143. * PDEV in interface document.
  5144. * Bit 8 : Reserved for SOC stats
  5145. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  5146. * Indicates MACID_MASK in DBS
  5147. * - STATS_TYPE
  5148. * Bits 23:16
  5149. * Purpose: identifies which FW statistics to upload
  5150. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  5151. * - Reserved
  5152. * Bits 31:24
  5153. * - CONFIG_PARAM [0]
  5154. * Bits 31:0
  5155. * Purpose: give an opaque configuration value to the specified stats type
  5156. * Value: stats-type specific configuration value
  5157. * Refer to htt_stats.h for interpretation for each stats sub_type
  5158. * - CONFIG_PARAM [1]
  5159. * Bits 31:0
  5160. * Purpose: give an opaque configuration value to the specified stats type
  5161. * Value: stats-type specific configuration value
  5162. * Refer to htt_stats.h for interpretation for each stats sub_type
  5163. * - CONFIG_PARAM [2]
  5164. * Bits 31:0
  5165. * Purpose: give an opaque configuration value to the specified stats type
  5166. * Value: stats-type specific configuration value
  5167. * Refer to htt_stats.h for interpretation for each stats sub_type
  5168. * - CONFIG_PARAM [3]
  5169. * Bits 31:0
  5170. * Purpose: give an opaque configuration value to the specified stats type
  5171. * Value: stats-type specific configuration value
  5172. * Refer to htt_stats.h for interpretation for each stats sub_type
  5173. * - Reserved [31:0] for future use.
  5174. * - COOKIE_LSBS
  5175. * Bits 31:0
  5176. * Purpose: Provide a mechanism to match a target->host stats confirmation
  5177. * message with its preceding host->target stats request message.
  5178. * Value: LSBs of the opaque cookie specified by the host-side requestor
  5179. * - COOKIE_MSBS
  5180. * Bits 31:0
  5181. * Purpose: Provide a mechanism to match a target->host stats confirmation
  5182. * message with its preceding host->target stats request message.
  5183. * Value: MSBs of the opaque cookie specified by the host-side requestor
  5184. */
  5185. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  5186. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  5187. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  5188. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  5189. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  5190. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  5191. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  5192. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  5193. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  5194. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  5195. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  5196. do { \
  5197. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  5198. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  5199. } while (0)
  5200. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  5201. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  5202. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  5203. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  5204. do { \
  5205. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  5206. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  5207. } while (0)
  5208. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  5209. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  5210. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  5211. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  5212. do { \
  5213. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  5214. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  5215. } while (0)
  5216. /**
  5217. * @brief host -> target FW PPDU_STATS request message
  5218. *
  5219. * @details
  5220. * The following field definitions describe the format of the HTT host
  5221. * to target FW for PPDU_STATS_CFG msg.
  5222. * The message allows the host to configure the PPDU_STATS_IND messages
  5223. * produced by the target.
  5224. *
  5225. * |31 24|23 16|15 8|7 0|
  5226. * |-----------------------------------------------------------|
  5227. * | REQ bit mask | pdev_mask | msg type |
  5228. * |-----------------------------------------------------------|
  5229. * Header fields:
  5230. * - MSG_TYPE
  5231. * Bits 7:0
  5232. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  5233. * Value: 0x11
  5234. * - PDEV_MASK
  5235. * Bits 8:15
  5236. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  5237. * Value: This is a overloaded field, refer to usage and interpretation of
  5238. * PDEV in interface document.
  5239. * Bit 8 : Reserved for SOC stats
  5240. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  5241. * Indicates MACID_MASK in DBS
  5242. * - REQ_TLV_BIT_MASK
  5243. * Bits 16:31
  5244. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  5245. * needs to be included in the target's PPDU_STATS_IND messages.
  5246. * Value: refer htt_ppdu_stats_tlv_tag_t
  5247. *
  5248. */
  5249. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  5250. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  5251. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  5252. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  5253. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  5254. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  5255. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  5256. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  5257. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  5258. do { \
  5259. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  5260. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  5261. } while (0)
  5262. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  5263. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  5264. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  5265. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  5266. do { \
  5267. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  5268. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  5269. } while (0)
  5270. /**
  5271. * @brief Host-->target HTT RX FSE setup message
  5272. * @details
  5273. * Through this message, the host will provide details of the flow tables
  5274. * in host DDR along with hash keys.
  5275. * This message can be sent per SOC or per PDEV, which is differentiated
  5276. * by pdev id values.
  5277. * The host will allocate flow search table and sends table size,
  5278. * physical DMA address of flow table, and hash keys to firmware to
  5279. * program into the RXOLE FSE HW block.
  5280. *
  5281. * The following field definitions describe the format of the RX FSE setup
  5282. * message sent from the host to target
  5283. *
  5284. * Header fields:
  5285. * dword0 - b'7:0 - msg_type: This will be set to
  5286. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  5287. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5288. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  5289. * pdev's LMAC ring.
  5290. * b'31:16 - reserved : Reserved for future use
  5291. * dword1 - b'19:0 - number of records: This field indicates the number of
  5292. * entries in the flow table. For example: 8k number of
  5293. * records is equivalent to
  5294. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  5295. * b'27:20 - max search: This field specifies the skid length to FSE
  5296. * parser HW module whenever match is not found at the
  5297. * exact index pointed by hash.
  5298. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  5299. * Refer htt_ip_da_sa_prefix below for more details.
  5300. * b'31:30 - reserved: Reserved for future use
  5301. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  5302. * table allocated by host in DDR
  5303. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  5304. * table allocated by host in DDR
  5305. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  5306. * entry hashing
  5307. *
  5308. *
  5309. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  5310. * |---------------------------------------------------------------|
  5311. * | reserved | pdev_id | MSG_TYPE |
  5312. * |---------------------------------------------------------------|
  5313. * |resvd|IPDSA| max_search | Number of records |
  5314. * |---------------------------------------------------------------|
  5315. * | base address lo |
  5316. * |---------------------------------------------------------------|
  5317. * | base address high |
  5318. * |---------------------------------------------------------------|
  5319. * | toeplitz key 31_0 |
  5320. * |---------------------------------------------------------------|
  5321. * | toeplitz key 63_32 |
  5322. * |---------------------------------------------------------------|
  5323. * | toeplitz key 95_64 |
  5324. * |---------------------------------------------------------------|
  5325. * | toeplitz key 127_96 |
  5326. * |---------------------------------------------------------------|
  5327. * | toeplitz key 159_128 |
  5328. * |---------------------------------------------------------------|
  5329. * | toeplitz key 191_160 |
  5330. * |---------------------------------------------------------------|
  5331. * | toeplitz key 223_192 |
  5332. * |---------------------------------------------------------------|
  5333. * | toeplitz key 255_224 |
  5334. * |---------------------------------------------------------------|
  5335. * | toeplitz key 287_256 |
  5336. * |---------------------------------------------------------------|
  5337. * | reserved | toeplitz key 314_288(26:0 bits) |
  5338. * |---------------------------------------------------------------|
  5339. * where:
  5340. * IPDSA = ip_da_sa
  5341. */
  5342. /**
  5343. * @brief: htt_ip_da_sa_prefix
  5344. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  5345. * IPv6 addresses beginning with 0x20010db8 are reserved for
  5346. * documentation per RFC3849
  5347. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  5348. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  5349. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  5350. */
  5351. enum htt_ip_da_sa_prefix {
  5352. HTT_RX_IPV6_20010db8,
  5353. HTT_RX_IPV4_MAPPED_IPV6,
  5354. HTT_RX_IPV4_COMPATIBLE_IPV6,
  5355. HTT_RX_IPV6_64FF9B,
  5356. };
  5357. /**
  5358. * @brief Host-->target HTT RX FISA configure and enable
  5359. * @details
  5360. * The host will send this command down to configure and enable the FISA
  5361. * operational params.
  5362. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  5363. * register.
  5364. * Should configure both the MACs.
  5365. *
  5366. * dword0 - b'7:0 - msg_type: This will be set to HTT_H2T_MSG_TYPE_RX_FISA_CFG
  5367. *
  5368. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5369. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  5370. * pdev's LMAC ring.
  5371. * b'31:16 - reserved : Reserved for future use
  5372. *
  5373. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  5374. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  5375. * packets. 1 flow search will be skipped
  5376. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  5377. * tcp,udp packets
  5378. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  5379. * calculation
  5380. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  5381. * calculation
  5382. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  5383. * calculation
  5384. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  5385. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  5386. * length
  5387. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  5388. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  5389. * length
  5390. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  5391. * num jump
  5392. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  5393. * num jump
  5394. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  5395. * data type switch has happend for MPDU Sequence num jump
  5396. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  5397. * for MPDU Sequence num jump
  5398. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  5399. * for decrypt errors
  5400. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  5401. * while aggregating a msdu
  5402. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  5403. * The aggregation is done until (number of MSDUs aggregated
  5404. * < LIMIT + 1)
  5405. * b'31:18 - Reserved
  5406. *
  5407. * fisa_control_value - 32bit value FW can write to register
  5408. *
  5409. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  5410. * Threshold value for FISA timeout (units are microseconds).
  5411. * When the global timestamp exceeds this threshold, FISA
  5412. * aggregation will be restarted.
  5413. * A value of 0 means timeout is disabled.
  5414. * Compare the threshold register with timestamp field in
  5415. * flow entry to generate timeout for the flow.
  5416. *
  5417. * |31 18 |17 16|15 8|7 0|
  5418. * |-------------------------------------------------------------|
  5419. * | reserved | pdev_mask | msg type |
  5420. * |-------------------------------------------------------------|
  5421. * | reserved | FISA_CTRL |
  5422. * |-------------------------------------------------------------|
  5423. * | FISA_TIMEOUT_THRESH |
  5424. * |-------------------------------------------------------------|
  5425. */
  5426. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  5427. A_UINT32 msg_type:8,
  5428. pdev_id:8,
  5429. reserved0:16;
  5430. /**
  5431. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  5432. * [17:0]
  5433. */
  5434. union {
  5435. struct {
  5436. A_UINT32 fisa_enable: 1,
  5437. ipsec_skip_search: 1,
  5438. nontcp_skip_search: 1,
  5439. add_ipv4_fixed_hdr_len: 1,
  5440. add_ipv6_fixed_hdr_len: 1,
  5441. add_tcp_fixed_hdr_len: 1,
  5442. add_udp_hdr_len: 1,
  5443. chksum_cum_ip_len_en: 1,
  5444. disable_tid_check: 1,
  5445. disable_ta_check: 1,
  5446. disable_qos_check: 1,
  5447. disable_raw_check: 1,
  5448. disable_decrypt_err_check: 1,
  5449. disable_msdu_drop_check: 1,
  5450. fisa_aggr_limit: 4,
  5451. reserved: 14;
  5452. } fisa_control_bits;
  5453. A_UINT32 fisa_control_value;
  5454. } u_fisa_control;
  5455. /**
  5456. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  5457. * timeout threshold for aggregation. Unit in usec.
  5458. * [31:0]
  5459. */
  5460. A_UINT32 fisa_timeout_threshold;
  5461. } POSTPACK;
  5462. /* DWord 0: pdev-ID */
  5463. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  5464. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  5465. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  5466. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  5467. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  5468. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  5469. do { \
  5470. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  5471. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  5472. } while (0)
  5473. /* Dword 1: fisa_control_value fisa config */
  5474. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  5475. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  5476. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  5477. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  5478. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  5479. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  5480. do { \
  5481. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  5482. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  5483. } while (0)
  5484. /* Dword 1: fisa_control_value ipsec_skip_search */
  5485. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  5486. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  5487. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  5488. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  5489. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  5490. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  5491. do { \
  5492. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  5493. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  5494. } while (0)
  5495. /* Dword 1: fisa_control_value non_tcp_skip_search */
  5496. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  5497. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  5498. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  5499. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  5500. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  5501. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  5502. do { \
  5503. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  5504. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  5505. } while (0)
  5506. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  5507. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  5508. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  5509. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  5510. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  5511. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  5512. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  5513. do { \
  5514. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  5515. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  5516. } while (0)
  5517. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  5518. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  5519. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  5520. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  5521. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  5522. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  5523. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  5524. do { \
  5525. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  5526. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  5527. } while (0)
  5528. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  5529. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  5530. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  5531. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  5532. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  5533. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  5534. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  5535. do { \
  5536. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  5537. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  5538. } while (0)
  5539. /* Dword 1: fisa_control_value add_udp_hdr_len */
  5540. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  5541. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  5542. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  5543. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  5544. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  5545. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  5546. do { \
  5547. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  5548. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  5549. } while (0)
  5550. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  5551. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  5552. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  5553. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  5554. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  5555. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  5556. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  5557. do { \
  5558. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  5559. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  5560. } while (0)
  5561. /* Dword 1: fisa_control_value disable_tid_check */
  5562. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  5563. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  5564. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  5565. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  5566. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  5567. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  5568. do { \
  5569. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  5570. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  5571. } while (0)
  5572. /* Dword 1: fisa_control_value disable_ta_check */
  5573. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  5574. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  5575. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  5576. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  5577. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  5578. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  5579. do { \
  5580. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  5581. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  5582. } while (0)
  5583. /* Dword 1: fisa_control_value disable_qos_check */
  5584. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  5585. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  5586. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  5587. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  5588. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  5589. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  5590. do { \
  5591. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  5592. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  5593. } while (0)
  5594. /* Dword 1: fisa_control_value disable_raw_check */
  5595. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  5596. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  5597. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  5598. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  5599. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  5600. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  5601. do { \
  5602. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  5603. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  5604. } while (0)
  5605. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  5606. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  5607. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  5608. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  5609. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  5610. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  5611. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  5612. do { \
  5613. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  5614. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  5615. } while (0)
  5616. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  5617. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  5618. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  5619. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  5620. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  5621. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  5622. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  5623. do { \
  5624. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  5625. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  5626. } while (0)
  5627. /* Dword 1: fisa_control_value fisa_aggr_limit */
  5628. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  5629. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  5630. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  5631. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  5632. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  5633. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  5634. do { \
  5635. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  5636. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  5637. } while (0)
  5638. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  5639. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  5640. pdev_id:8,
  5641. reserved0:16;
  5642. A_UINT32 num_records:20,
  5643. max_search:8,
  5644. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  5645. reserved1:2;
  5646. A_UINT32 base_addr_lo;
  5647. A_UINT32 base_addr_hi;
  5648. A_UINT32 toeplitz31_0;
  5649. A_UINT32 toeplitz63_32;
  5650. A_UINT32 toeplitz95_64;
  5651. A_UINT32 toeplitz127_96;
  5652. A_UINT32 toeplitz159_128;
  5653. A_UINT32 toeplitz191_160;
  5654. A_UINT32 toeplitz223_192;
  5655. A_UINT32 toeplitz255_224;
  5656. A_UINT32 toeplitz287_256;
  5657. A_UINT32 toeplitz314_288:27,
  5658. reserved2:5;
  5659. } POSTPACK;
  5660. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  5661. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  5662. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  5663. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  5664. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  5665. /* DWORD 0: Pdev ID */
  5666. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  5667. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  5668. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  5669. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  5670. HTT_RX_FSE_SETUP_PDEV_ID_S)
  5671. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  5672. do { \
  5673. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  5674. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  5675. } while (0)
  5676. /* DWORD 1:num of records */
  5677. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  5678. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  5679. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  5680. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  5681. HTT_RX_FSE_SETUP_NUM_REC_S)
  5682. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  5683. do { \
  5684. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  5685. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  5686. } while (0)
  5687. /* DWORD 1:max_search */
  5688. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  5689. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  5690. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  5691. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  5692. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  5693. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  5694. do { \
  5695. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  5696. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  5697. } while (0)
  5698. /* DWORD 1:ip_da_sa prefix */
  5699. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  5700. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  5701. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  5702. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  5703. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  5704. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  5705. do { \
  5706. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  5707. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  5708. } while (0)
  5709. /* DWORD 2: Base Address LO */
  5710. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  5711. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  5712. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  5713. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  5714. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  5715. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  5716. do { \
  5717. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  5718. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  5719. } while (0)
  5720. /* DWORD 3: Base Address High */
  5721. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  5722. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  5723. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  5724. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  5725. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  5726. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  5727. do { \
  5728. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  5729. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  5730. } while (0)
  5731. /* DWORD 4-12: Hash Value */
  5732. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  5733. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  5734. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  5735. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  5736. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  5737. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  5738. do { \
  5739. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  5740. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  5741. } while (0)
  5742. /* DWORD 13: Hash Value 314:288 bits */
  5743. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  5744. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  5745. HTT_RX_FSE_SETUP_HASH_314_288_S)
  5746. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  5747. do { \
  5748. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  5749. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  5750. } while (0)
  5751. /**
  5752. * @brief Host-->target HTT RX FSE operation message
  5753. * @details
  5754. * The host will send this Flow Search Engine (FSE) operation message for
  5755. * every flow add/delete operation.
  5756. * The FSE operation includes FSE full cache invalidation or individual entry
  5757. * invalidation.
  5758. * This message can be sent per SOC or per PDEV which is differentiated
  5759. * by pdev id values.
  5760. *
  5761. * |31 16|15 8|7 1|0|
  5762. * |-------------------------------------------------------------|
  5763. * | reserved | pdev_id | MSG_TYPE |
  5764. * |-------------------------------------------------------------|
  5765. * | reserved | operation |I|
  5766. * |-------------------------------------------------------------|
  5767. * | ip_src_addr_31_0 |
  5768. * |-------------------------------------------------------------|
  5769. * | ip_src_addr_63_32 |
  5770. * |-------------------------------------------------------------|
  5771. * | ip_src_addr_95_64 |
  5772. * |-------------------------------------------------------------|
  5773. * | ip_src_addr_127_96 |
  5774. * |-------------------------------------------------------------|
  5775. * | ip_dst_addr_31_0 |
  5776. * |-------------------------------------------------------------|
  5777. * | ip_dst_addr_63_32 |
  5778. * |-------------------------------------------------------------|
  5779. * | ip_dst_addr_95_64 |
  5780. * |-------------------------------------------------------------|
  5781. * | ip_dst_addr_127_96 |
  5782. * |-------------------------------------------------------------|
  5783. * | l4_dst_port | l4_src_port |
  5784. * | (32-bit SPI incase of IPsec) |
  5785. * |-------------------------------------------------------------|
  5786. * | reserved | l4_proto |
  5787. * |-------------------------------------------------------------|
  5788. *
  5789. * where I is 1-bit ipsec_valid.
  5790. *
  5791. * The following field definitions describe the format of the RX FSE operation
  5792. * message sent from the host to target for every add/delete flow entry to flow
  5793. * table.
  5794. *
  5795. * Header fields:
  5796. * dword0 - b'7:0 - msg_type: This will be set to
  5797. * HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  5798. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5799. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  5800. * specified pdev's LMAC ring.
  5801. * b'31:16 - reserved : Reserved for future use
  5802. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  5803. * (Internet Protocol Security).
  5804. * IPsec describes the framework for providing security at
  5805. * IP layer. IPsec is defined for both versions of IP:
  5806. * IPV4 and IPV6.
  5807. * Please refer to htt_rx_flow_proto enumeration below for
  5808. * more info.
  5809. * ipsec_valid = 1 for IPSEC packets
  5810. * ipsec_valid = 0 for IP Packets
  5811. * b'7:1 - operation: This indicates types of FSE operation.
  5812. * Refer to htt_rx_fse_operation enumeration:
  5813. * 0 - No Cache Invalidation required
  5814. * 1 - Cache invalidate only one entry given by IP
  5815. * src/dest address at DWORD[2:9]
  5816. * 2 - Complete FSE Cache Invalidation
  5817. * 3 - FSE Disable
  5818. * 4 - FSE Enable
  5819. * b'31:8 - reserved: Reserved for future use
  5820. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  5821. * for per flow addition/deletion
  5822. * For IPV4 src/dest addresses, the first A_UINT32 is used
  5823. * and the subsequent 3 A_UINT32 will be padding bytes.
  5824. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  5825. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  5826. * from 0 to 65535 but only 0 to 1023 are designated as
  5827. * well-known ports. Refer to [RFC1700] for more details.
  5828. * This field is valid only if
  5829. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  5830. * - L4 dest port (31:16): 16-bit Destination Port numbers
  5831. * range from 0 to 65535 but only 0 to 1023 are designated
  5832. * as well-known ports. Refer to [RFC1700] for more details.
  5833. * This field is valid only if
  5834. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  5835. * - SPI (31:0): Security Parameters Index is an
  5836. * identification tag added to the header while using IPsec
  5837. * for tunneling the IP traffici.
  5838. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  5839. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  5840. * Assigned Internet Protocol Numbers.
  5841. * l4_proto numbers for standard protocol like UDP/TCP
  5842. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  5843. * l4_proto = 17 for UDP etc.
  5844. * b'31:8 - reserved: Reserved for future use.
  5845. *
  5846. */
  5847. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  5848. A_UINT32 msg_type:8,
  5849. pdev_id:8,
  5850. reserved0:16;
  5851. A_UINT32 ipsec_valid:1,
  5852. operation:7,
  5853. reserved1:24;
  5854. A_UINT32 ip_src_addr_31_0;
  5855. A_UINT32 ip_src_addr_63_32;
  5856. A_UINT32 ip_src_addr_95_64;
  5857. A_UINT32 ip_src_addr_127_96;
  5858. A_UINT32 ip_dest_addr_31_0;
  5859. A_UINT32 ip_dest_addr_63_32;
  5860. A_UINT32 ip_dest_addr_95_64;
  5861. A_UINT32 ip_dest_addr_127_96;
  5862. union {
  5863. A_UINT32 spi;
  5864. struct {
  5865. A_UINT32 l4_src_port:16,
  5866. l4_dest_port:16;
  5867. } ip;
  5868. } u;
  5869. A_UINT32 l4_proto:8,
  5870. reserved:24;
  5871. } POSTPACK;
  5872. /**
  5873. * @brief Host-->target HTT RX Full monitor mode register configuration message
  5874. * @details
  5875. * The host will send this Full monitor mode register configuration message.
  5876. * This message can be sent per SOC or per PDEV which is differentiated
  5877. * by pdev id values.
  5878. *
  5879. * |31 16|15 11|10 8|7 3|2|1|0|
  5880. * |-------------------------------------------------------------|
  5881. * | reserved | pdev_id | MSG_TYPE |
  5882. * |-------------------------------------------------------------|
  5883. * | reserved |Release Ring |N|Z|E|
  5884. * |-------------------------------------------------------------|
  5885. *
  5886. * where E is 1-bit full monitor mode enable/disable.
  5887. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  5888. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  5889. *
  5890. * The following field definitions describe the format of the full monitor
  5891. * mode configuration message sent from the host to target for each pdev.
  5892. *
  5893. * Header fields:
  5894. * dword0 - b'7:0 - msg_type: This will be set to
  5895. * HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE.
  5896. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  5897. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  5898. * specified pdev's LMAC ring.
  5899. * b'31:16 - reserved : Reserved for future use.
  5900. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  5901. * monitor mode rxdma register is to be enabled or disabled.
  5902. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  5903. * additional descriptors at ppdu end for zero mpdus
  5904. * enabled or disabled.
  5905. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  5906. * additional descriptors at ppdu end for non zero mpdus
  5907. * enabled or disabled.
  5908. * b'10:3 - release_ring: This indicates the destination ring
  5909. * selection for the descriptor at the end of PPDU
  5910. * 0 - REO ring select
  5911. * 1 - FW ring select
  5912. * 2 - SW ring select
  5913. * 3 - Release ring select
  5914. * Refer to htt_rx_full_mon_release_ring.
  5915. * b'31:11 - reserved for future use
  5916. */
  5917. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  5918. A_UINT32 msg_type:8,
  5919. pdev_id:8,
  5920. reserved0:16;
  5921. A_UINT32 full_monitor_mode_enable:1,
  5922. addnl_descs_zero_mpdus_end:1,
  5923. addnl_descs_non_zero_mpdus_end:1,
  5924. release_ring:8,
  5925. reserved1:21;
  5926. } POSTPACK;
  5927. /**
  5928. * Enumeration for full monitor mode destination ring select
  5929. * 0 - REO destination ring select
  5930. * 1 - FW destination ring select
  5931. * 2 - SW destination ring select
  5932. * 3 - Release destination ring select
  5933. */
  5934. enum htt_rx_full_mon_release_ring {
  5935. HTT_RX_MON_RING_REO,
  5936. HTT_RX_MON_RING_FW,
  5937. HTT_RX_MON_RING_SW,
  5938. HTT_RX_MON_RING_RELEASE,
  5939. };
  5940. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  5941. /* DWORD 0: Pdev ID */
  5942. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  5943. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  5944. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  5945. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  5946. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  5947. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  5948. do { \
  5949. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  5950. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  5951. } while (0)
  5952. /* DWORD 1:ENABLE */
  5953. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  5954. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  5955. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  5956. do { \
  5957. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  5958. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  5959. } while (0)
  5960. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  5961. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  5962. /* DWORD 1:ZERO_MPDU */
  5963. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  5964. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  5965. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  5966. do { \
  5967. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  5968. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  5969. } while (0)
  5970. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  5971. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  5972. /* DWORD 1:NON_ZERO_MPDU */
  5973. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  5974. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  5975. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  5976. do { \
  5977. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  5978. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  5979. } while (0)
  5980. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  5981. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  5982. /* DWORD 1:RELEASE_RINGS */
  5983. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  5984. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  5985. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  5986. do { \
  5987. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  5988. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  5989. } while (0)
  5990. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  5991. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  5992. /**
  5993. * Enumeration for IP Protocol or IPSEC Protocol
  5994. * IPsec describes the framework for providing security at IP layer.
  5995. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  5996. */
  5997. enum htt_rx_flow_proto {
  5998. HTT_RX_FLOW_IP_PROTO,
  5999. HTT_RX_FLOW_IPSEC_PROTO,
  6000. };
  6001. /**
  6002. * Enumeration for FSE Cache Invalidation
  6003. * 0 - No Cache Invalidation required
  6004. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  6005. * 2 - Complete FSE Cache Invalidation
  6006. * 3 - FSE Disable
  6007. * 4 - FSE Enable
  6008. */
  6009. enum htt_rx_fse_operation {
  6010. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  6011. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  6012. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  6013. HTT_RX_FSE_DISABLE,
  6014. HTT_RX_FSE_ENABLE,
  6015. };
  6016. /* DWORD 0: Pdev ID */
  6017. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  6018. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  6019. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  6020. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  6021. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  6022. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  6023. do { \
  6024. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  6025. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  6026. } while (0)
  6027. /* DWORD 1:IP PROTO or IPSEC */
  6028. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  6029. #define HTT_RX_FSE_IPSEC_VALID_S 0
  6030. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  6031. do { \
  6032. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  6033. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  6034. } while (0)
  6035. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  6036. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  6037. /* DWORD 1:FSE Operation */
  6038. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  6039. #define HTT_RX_FSE_OPERATION_S 1
  6040. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  6041. do { \
  6042. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  6043. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  6044. } while (0)
  6045. #define HTT_RX_FSE_OPERATION_GET(word) \
  6046. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  6047. /* DWORD 2-9:IP Address */
  6048. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  6049. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  6050. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  6051. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  6052. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  6053. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  6054. do { \
  6055. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  6056. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  6057. } while (0)
  6058. /* DWORD 10:Source Port Number */
  6059. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  6060. #define HTT_RX_FSE_SOURCEPORT_S 0
  6061. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  6062. do { \
  6063. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  6064. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  6065. } while (0)
  6066. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  6067. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  6068. /* DWORD 11:Destination Port Number */
  6069. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  6070. #define HTT_RX_FSE_DESTPORT_S 16
  6071. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  6072. do { \
  6073. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  6074. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  6075. } while (0)
  6076. #define HTT_RX_FSE_DESTPORT_GET(word) \
  6077. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  6078. /* DWORD 10-11:SPI (In case of IPSEC) */
  6079. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  6080. #define HTT_RX_FSE_OPERATION_SPI_S 0
  6081. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  6082. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  6083. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  6084. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  6085. do { \
  6086. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  6087. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  6088. } while (0)
  6089. /* DWORD 12:L4 PROTO */
  6090. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  6091. #define HTT_RX_FSE_L4_PROTO_S 0
  6092. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  6093. do { \
  6094. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  6095. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  6096. } while (0)
  6097. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  6098. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  6099. /**
  6100. * @brief HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  6101. * host --> target Receive to configure the RxOLE 3-tuple Hash
  6102. *
  6103. * |31 24|23 |15 8|7 2|1|0|
  6104. * |----------------+----------------+----------------+----------------|
  6105. * | reserved | pdev_id | msg_type |
  6106. * |---------------------------------+----------------+----------------|
  6107. * | reserved |E|F|
  6108. * |---------------------------------+----------------+----------------|
  6109. * Where E = Configure the target to provide the 3-tuple hash value in
  6110. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  6111. * F = Configure the target to provide the 3-tuple hash value in
  6112. * flow_id_toeplitz field of rx_msdu_start tlv
  6113. *
  6114. * The following field definitions describe the format of the 3 tuple hash value
  6115. * message sent from the host to target as part of initialization sequence.
  6116. *
  6117. * Header fields:
  6118. * dword0 - b'7:0 - msg_type: This will be set to
  6119. * HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  6120. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  6121. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  6122. * specified pdev's LMAC ring.
  6123. * b'31:16 - reserved : Reserved for future use
  6124. * dword1 - b'0 - flow_id_toeplitz_field_enable
  6125. * b'1 - toeplitz_hash_2_or_4_field_enable
  6126. * b'31:2 - reserved : Reserved for future use
  6127. * ---------+------+----------------------------------------------------------
  6128. * bit1 | bit0 | Functionality
  6129. * ---------+------+----------------------------------------------------------
  6130. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  6131. * | | in flow_id_toeplitz field
  6132. * ---------+------+----------------------------------------------------------
  6133. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  6134. * | | in toeplitz_hash_2_or_4 field
  6135. * ---------+------+----------------------------------------------------------
  6136. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  6137. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  6138. * ---------+------+----------------------------------------------------------
  6139. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  6140. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  6141. * | | toeplitz_hash_2_or_4 field
  6142. *----------------------------------------------------------------------------
  6143. */
  6144. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  6145. A_UINT32 msg_type :8,
  6146. pdev_id :8,
  6147. reserved0 :16;
  6148. A_UINT32 flow_id_toeplitz_field_enable :1,
  6149. toeplitz_hash_2_or_4_field_enable :1,
  6150. reserved1 :30;
  6151. } POSTPACK;
  6152. /* DWORD0 : pdev_id configuration Macros */
  6153. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  6154. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  6155. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  6156. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  6157. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  6158. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  6159. do { \
  6160. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  6161. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  6162. } while (0)
  6163. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  6164. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  6165. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  6166. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  6167. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  6168. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  6169. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  6170. do { \
  6171. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  6172. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  6173. } while (0)
  6174. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  6175. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  6176. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  6177. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  6178. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  6179. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  6180. do { \
  6181. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  6182. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  6183. } while (0)
  6184. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  6185. /*=== target -> host messages ===============================================*/
  6186. enum htt_t2h_msg_type {
  6187. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  6188. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  6189. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  6190. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  6191. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  6192. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  6193. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  6194. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  6195. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  6196. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  6197. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  6198. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  6199. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  6200. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  6201. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  6202. /* only used for HL, add HTT MSG for HTT CREDIT update */
  6203. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  6204. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  6205. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  6206. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  6207. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  6208. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  6209. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  6210. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  6211. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  6212. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  6213. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  6214. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  6215. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  6216. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  6217. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  6218. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  6219. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  6220. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  6221. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  6222. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  6223. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  6224. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  6225. /* TX_OFFLOAD_DELIVER_IND:
  6226. * Forward the target's locally-generated packets to the host,
  6227. * to provide to the monitor mode interface.
  6228. */
  6229. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  6230. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  6231. HTT_T2H_MSG_TYPE_TEST,
  6232. /* keep this last */
  6233. HTT_T2H_NUM_MSGS
  6234. };
  6235. /*
  6236. * HTT target to host message type -
  6237. * stored in bits 7:0 of the first word of the message
  6238. */
  6239. #define HTT_T2H_MSG_TYPE_M 0xff
  6240. #define HTT_T2H_MSG_TYPE_S 0
  6241. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  6242. do { \
  6243. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  6244. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  6245. } while (0)
  6246. #define HTT_T2H_MSG_TYPE_GET(word) \
  6247. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  6248. /**
  6249. * @brief target -> host version number confirmation message definition
  6250. *
  6251. * |31 24|23 16|15 8|7 0|
  6252. * |----------------+----------------+----------------+----------------|
  6253. * | reserved | major number | minor number | msg type |
  6254. * |-------------------------------------------------------------------|
  6255. * : option request TLV (optional) |
  6256. * :...................................................................:
  6257. *
  6258. * The VER_CONF message may consist of a single 4-byte word, or may be
  6259. * extended with TLVs that specify HTT options selected by the target.
  6260. * The following option TLVs may be appended to the VER_CONF message:
  6261. * - LL_BUS_ADDR_SIZE
  6262. * - HL_SUPPRESS_TX_COMPL_IND
  6263. * - MAX_TX_QUEUE_GROUPS
  6264. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  6265. * may be appended to the VER_CONF message (but only one TLV of each type).
  6266. *
  6267. * Header fields:
  6268. * - MSG_TYPE
  6269. * Bits 7:0
  6270. * Purpose: identifies this as a version number confirmation message
  6271. * Value: 0x0
  6272. * - VER_MINOR
  6273. * Bits 15:8
  6274. * Purpose: Specify the minor number of the HTT message library version
  6275. * in use by the target firmware.
  6276. * The minor number specifies the specific revision within a range
  6277. * of fundamentally compatible HTT message definition revisions.
  6278. * Compatible revisions involve adding new messages or perhaps
  6279. * adding new fields to existing messages, in a backwards-compatible
  6280. * manner.
  6281. * Incompatible revisions involve changing the message type values,
  6282. * or redefining existing messages.
  6283. * Value: minor number
  6284. * - VER_MAJOR
  6285. * Bits 15:8
  6286. * Purpose: Specify the major number of the HTT message library version
  6287. * in use by the target firmware.
  6288. * The major number specifies the family of minor revisions that are
  6289. * fundamentally compatible with each other, but not with prior or
  6290. * later families.
  6291. * Value: major number
  6292. */
  6293. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  6294. #define HTT_VER_CONF_MINOR_S 8
  6295. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  6296. #define HTT_VER_CONF_MAJOR_S 16
  6297. #define HTT_VER_CONF_MINOR_SET(word, value) \
  6298. do { \
  6299. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  6300. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  6301. } while (0)
  6302. #define HTT_VER_CONF_MINOR_GET(word) \
  6303. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  6304. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  6305. do { \
  6306. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  6307. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  6308. } while (0)
  6309. #define HTT_VER_CONF_MAJOR_GET(word) \
  6310. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  6311. #define HTT_VER_CONF_BYTES 4
  6312. /**
  6313. * @brief - target -> host HTT Rx In order indication message
  6314. *
  6315. * @details
  6316. *
  6317. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  6318. * |----------------+-------------------+---------------------+---------------|
  6319. * | peer ID | P| F| O| ext TID | msg type |
  6320. * |--------------------------------------------------------------------------|
  6321. * | MSDU count | Reserved | vdev id |
  6322. * |--------------------------------------------------------------------------|
  6323. * | MSDU 0 bus address (bits 31:0) |
  6324. #if HTT_PADDR64
  6325. * | MSDU 0 bus address (bits 63:32) |
  6326. #endif
  6327. * |--------------------------------------------------------------------------|
  6328. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  6329. * |--------------------------------------------------------------------------|
  6330. * | MSDU 1 bus address (bits 31:0) |
  6331. #if HTT_PADDR64
  6332. * | MSDU 1 bus address (bits 63:32) |
  6333. #endif
  6334. * |--------------------------------------------------------------------------|
  6335. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  6336. * |--------------------------------------------------------------------------|
  6337. */
  6338. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  6339. *
  6340. * @details
  6341. * bits
  6342. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  6343. * |-----+----+-------+--------+--------+---------+---------+-----------|
  6344. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  6345. * | | frag | | | | fail |chksum fail|
  6346. * |-----+----+-------+--------+--------+---------+---------+-----------|
  6347. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  6348. */
  6349. struct htt_rx_in_ord_paddr_ind_hdr_t
  6350. {
  6351. A_UINT32 /* word 0 */
  6352. msg_type: 8,
  6353. ext_tid: 5,
  6354. offload: 1,
  6355. frag: 1,
  6356. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  6357. peer_id: 16;
  6358. A_UINT32 /* word 1 */
  6359. vap_id: 8,
  6360. /* NOTE:
  6361. * This reserved_1 field is not truly reserved - certain targets use
  6362. * this field internally to store debug information, and do not zero
  6363. * out the contents of the field before uploading the message to the
  6364. * host. Thus, any host-target communication supported by this field
  6365. * is limited to using values that are never used by the debug
  6366. * information stored by certain targets in the reserved_1 field.
  6367. * In particular, the targets in question don't use the value 0x3
  6368. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  6369. * so this previously-unused value within these bits is available to
  6370. * use as the host / target PKT_CAPTURE_MODE flag.
  6371. */
  6372. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  6373. /* if pkt_capture_mode == 0x3, host should
  6374. * send rx frames to monitor mode interface
  6375. */
  6376. msdu_cnt: 16;
  6377. };
  6378. struct htt_rx_in_ord_paddr_ind_msdu32_t
  6379. {
  6380. A_UINT32 dma_addr;
  6381. A_UINT32
  6382. length: 16,
  6383. fw_desc: 8,
  6384. msdu_info:8;
  6385. };
  6386. struct htt_rx_in_ord_paddr_ind_msdu64_t
  6387. {
  6388. A_UINT32 dma_addr_lo;
  6389. A_UINT32 dma_addr_hi;
  6390. A_UINT32
  6391. length: 16,
  6392. fw_desc: 8,
  6393. msdu_info:8;
  6394. };
  6395. #if HTT_PADDR64
  6396. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  6397. #else
  6398. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  6399. #endif
  6400. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  6401. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  6402. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  6403. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  6404. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  6405. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  6406. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  6407. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  6408. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  6409. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  6410. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  6411. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  6412. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  6413. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  6414. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  6415. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  6416. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  6417. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  6418. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  6419. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  6420. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  6421. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  6422. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  6423. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  6424. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  6425. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  6426. /* for systems using 64-bit format for bus addresses */
  6427. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  6428. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  6429. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  6430. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  6431. /* for systems using 32-bit format for bus addresses */
  6432. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  6433. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  6434. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  6435. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  6436. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  6437. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  6438. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  6439. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  6440. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  6441. do { \
  6442. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  6443. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  6444. } while (0)
  6445. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  6446. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  6447. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  6448. do { \
  6449. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  6450. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  6451. } while (0)
  6452. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  6453. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  6454. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  6455. do { \
  6456. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  6457. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  6458. } while (0)
  6459. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  6460. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  6461. /*
  6462. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  6463. * deliver the rx frames to the monitor mode interface.
  6464. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  6465. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  6466. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  6467. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  6468. */
  6469. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  6470. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  6471. do { \
  6472. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  6473. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  6474. } while (0)
  6475. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  6476. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  6477. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  6478. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  6479. do { \
  6480. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  6481. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  6482. } while (0)
  6483. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  6484. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  6485. /* for systems using 64-bit format for bus addresses */
  6486. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  6487. do { \
  6488. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  6489. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  6490. } while (0)
  6491. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  6492. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  6493. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  6494. do { \
  6495. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  6496. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  6497. } while (0)
  6498. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  6499. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  6500. /* for systems using 32-bit format for bus addresses */
  6501. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  6502. do { \
  6503. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  6504. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  6505. } while (0)
  6506. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  6507. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  6508. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  6509. do { \
  6510. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  6511. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  6512. } while (0)
  6513. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  6514. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  6515. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  6516. do { \
  6517. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  6518. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  6519. } while (0)
  6520. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  6521. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  6522. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  6523. do { \
  6524. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  6525. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  6526. } while (0)
  6527. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  6528. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  6529. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  6530. do { \
  6531. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  6532. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  6533. } while (0)
  6534. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  6535. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  6536. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  6537. do { \
  6538. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  6539. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  6540. } while (0)
  6541. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  6542. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  6543. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  6544. do { \
  6545. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  6546. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  6547. } while (0)
  6548. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  6549. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  6550. /* definitions used within target -> host rx indication message */
  6551. PREPACK struct htt_rx_ind_hdr_prefix_t
  6552. {
  6553. A_UINT32 /* word 0 */
  6554. msg_type: 8,
  6555. ext_tid: 5,
  6556. release_valid: 1,
  6557. flush_valid: 1,
  6558. reserved0: 1,
  6559. peer_id: 16;
  6560. A_UINT32 /* word 1 */
  6561. flush_start_seq_num: 6,
  6562. flush_end_seq_num: 6,
  6563. release_start_seq_num: 6,
  6564. release_end_seq_num: 6,
  6565. num_mpdu_ranges: 8;
  6566. } POSTPACK;
  6567. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  6568. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  6569. #define HTT_TGT_RSSI_INVALID 0x80
  6570. PREPACK struct htt_rx_ppdu_desc_t
  6571. {
  6572. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  6573. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  6574. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  6575. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  6576. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  6577. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  6578. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  6579. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  6580. A_UINT32 /* word 0 */
  6581. rssi_cmb: 8,
  6582. timestamp_submicrosec: 8,
  6583. phy_err_code: 8,
  6584. phy_err: 1,
  6585. legacy_rate: 4,
  6586. legacy_rate_sel: 1,
  6587. end_valid: 1,
  6588. start_valid: 1;
  6589. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  6590. union {
  6591. A_UINT32 /* word 1 */
  6592. rssi0_pri20: 8,
  6593. rssi0_ext20: 8,
  6594. rssi0_ext40: 8,
  6595. rssi0_ext80: 8;
  6596. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  6597. } u0;
  6598. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  6599. union {
  6600. A_UINT32 /* word 2 */
  6601. rssi1_pri20: 8,
  6602. rssi1_ext20: 8,
  6603. rssi1_ext40: 8,
  6604. rssi1_ext80: 8;
  6605. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  6606. } u1;
  6607. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  6608. union {
  6609. A_UINT32 /* word 3 */
  6610. rssi2_pri20: 8,
  6611. rssi2_ext20: 8,
  6612. rssi2_ext40: 8,
  6613. rssi2_ext80: 8;
  6614. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  6615. } u2;
  6616. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  6617. union {
  6618. A_UINT32 /* word 4 */
  6619. rssi3_pri20: 8,
  6620. rssi3_ext20: 8,
  6621. rssi3_ext40: 8,
  6622. rssi3_ext80: 8;
  6623. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  6624. } u3;
  6625. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  6626. A_UINT32 tsf32; /* word 5 */
  6627. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  6628. A_UINT32 timestamp_microsec; /* word 6 */
  6629. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  6630. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  6631. A_UINT32 /* word 7 */
  6632. vht_sig_a1: 24,
  6633. preamble_type: 8;
  6634. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  6635. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  6636. A_UINT32 /* word 8 */
  6637. vht_sig_a2: 24,
  6638. /* sa_ant_matrix
  6639. * For cases where a single rx chain has options to be connected to
  6640. * different rx antennas, show which rx antennas were in use during
  6641. * receipt of a given PPDU.
  6642. * This sa_ant_matrix provides a bitmask of the antennas used while
  6643. * receiving this frame.
  6644. */
  6645. sa_ant_matrix: 8;
  6646. } POSTPACK;
  6647. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  6648. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  6649. PREPACK struct htt_rx_ind_hdr_suffix_t
  6650. {
  6651. A_UINT32 /* word 0 */
  6652. fw_rx_desc_bytes: 16,
  6653. reserved0: 16;
  6654. } POSTPACK;
  6655. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  6656. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  6657. PREPACK struct htt_rx_ind_hdr_t
  6658. {
  6659. struct htt_rx_ind_hdr_prefix_t prefix;
  6660. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  6661. struct htt_rx_ind_hdr_suffix_t suffix;
  6662. } POSTPACK;
  6663. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  6664. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  6665. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  6666. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  6667. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  6668. /*
  6669. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  6670. * the offset into the HTT rx indication message at which the
  6671. * FW rx PPDU descriptor resides
  6672. */
  6673. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  6674. /*
  6675. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  6676. * the offset into the HTT rx indication message at which the
  6677. * header suffix (FW rx MSDU byte count) resides
  6678. */
  6679. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  6680. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  6681. /*
  6682. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  6683. * the offset into the HTT rx indication message at which the per-MSDU
  6684. * information starts
  6685. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  6686. * per-MSDU information portion of the message. The per-MSDU info itself
  6687. * starts at byte 12.
  6688. */
  6689. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  6690. /**
  6691. * @brief target -> host rx indication message definition
  6692. *
  6693. * @details
  6694. * The following field definitions describe the format of the rx indication
  6695. * message sent from the target to the host.
  6696. * The message consists of three major sections:
  6697. * 1. a fixed-length header
  6698. * 2. a variable-length list of firmware rx MSDU descriptors
  6699. * 3. one or more 4-octet MPDU range information elements
  6700. * The fixed length header itself has two sub-sections
  6701. * 1. the message meta-information, including identification of the
  6702. * sender and type of the received data, and a 4-octet flush/release IE
  6703. * 2. the firmware rx PPDU descriptor
  6704. *
  6705. * The format of the message is depicted below.
  6706. * in this depiction, the following abbreviations are used for information
  6707. * elements within the message:
  6708. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  6709. * elements associated with the PPDU start are valid.
  6710. * Specifically, the following fields are valid only if SV is set:
  6711. * RSSI (all variants), L, legacy rate, preamble type, service,
  6712. * VHT-SIG-A
  6713. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  6714. * elements associated with the PPDU end are valid.
  6715. * Specifically, the following fields are valid only if EV is set:
  6716. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  6717. * - L - Legacy rate selector - if legacy rates are used, this flag
  6718. * indicates whether the rate is from a CCK (L == 1) or OFDM
  6719. * (L == 0) PHY.
  6720. * - P - PHY error flag - boolean indication of whether the rx frame had
  6721. * a PHY error
  6722. *
  6723. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  6724. * |----------------+-------------------+---------------------+---------------|
  6725. * | peer ID | |RV|FV| ext TID | msg type |
  6726. * |--------------------------------------------------------------------------|
  6727. * | num | release | release | flush | flush |
  6728. * | MPDU | end | start | end | start |
  6729. * | ranges | seq num | seq num | seq num | seq num |
  6730. * |==========================================================================|
  6731. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  6732. * |V|V| | rate | | | timestamp | RSSI |
  6733. * |--------------------------------------------------------------------------|
  6734. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  6735. * |--------------------------------------------------------------------------|
  6736. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  6737. * |--------------------------------------------------------------------------|
  6738. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  6739. * |--------------------------------------------------------------------------|
  6740. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  6741. * |--------------------------------------------------------------------------|
  6742. * | TSF LSBs |
  6743. * |--------------------------------------------------------------------------|
  6744. * | microsec timestamp |
  6745. * |--------------------------------------------------------------------------|
  6746. * | preamble type | HT-SIG / VHT-SIG-A1 |
  6747. * |--------------------------------------------------------------------------|
  6748. * | service | HT-SIG / VHT-SIG-A2 |
  6749. * |==========================================================================|
  6750. * | reserved | FW rx desc bytes |
  6751. * |--------------------------------------------------------------------------|
  6752. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  6753. * | desc B3 | desc B2 | desc B1 | desc B0 |
  6754. * |--------------------------------------------------------------------------|
  6755. * : : :
  6756. * |--------------------------------------------------------------------------|
  6757. * | alignment | MSDU Rx |
  6758. * | padding | desc Bn |
  6759. * |--------------------------------------------------------------------------|
  6760. * | reserved | MPDU range status | MPDU count |
  6761. * |--------------------------------------------------------------------------|
  6762. * : reserved : MPDU range status : MPDU count :
  6763. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  6764. *
  6765. * Header fields:
  6766. * - MSG_TYPE
  6767. * Bits 7:0
  6768. * Purpose: identifies this as an rx indication message
  6769. * Value: 0x1
  6770. * - EXT_TID
  6771. * Bits 12:8
  6772. * Purpose: identify the traffic ID of the rx data, including
  6773. * special "extended" TID values for multicast, broadcast, and
  6774. * non-QoS data frames
  6775. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  6776. * - FLUSH_VALID (FV)
  6777. * Bit 13
  6778. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  6779. * is valid
  6780. * Value:
  6781. * 1 -> flush IE is valid and needs to be processed
  6782. * 0 -> flush IE is not valid and should be ignored
  6783. * - REL_VALID (RV)
  6784. * Bit 13
  6785. * Purpose: indicate whether the release IE (start/end sequence numbers)
  6786. * is valid
  6787. * Value:
  6788. * 1 -> release IE is valid and needs to be processed
  6789. * 0 -> release IE is not valid and should be ignored
  6790. * - PEER_ID
  6791. * Bits 31:16
  6792. * Purpose: Identify, by ID, which peer sent the rx data
  6793. * Value: ID of the peer who sent the rx data
  6794. * - FLUSH_SEQ_NUM_START
  6795. * Bits 5:0
  6796. * Purpose: Indicate the start of a series of MPDUs to flush
  6797. * Not all MPDUs within this series are necessarily valid - the host
  6798. * must check each sequence number within this range to see if the
  6799. * corresponding MPDU is actually present.
  6800. * This field is only valid if the FV bit is set.
  6801. * Value:
  6802. * The sequence number for the first MPDUs to check to flush.
  6803. * The sequence number is masked by 0x3f.
  6804. * - FLUSH_SEQ_NUM_END
  6805. * Bits 11:6
  6806. * Purpose: Indicate the end of a series of MPDUs to flush
  6807. * Value:
  6808. * The sequence number one larger than the sequence number of the
  6809. * last MPDU to check to flush.
  6810. * The sequence number is masked by 0x3f.
  6811. * Not all MPDUs within this series are necessarily valid - the host
  6812. * must check each sequence number within this range to see if the
  6813. * corresponding MPDU is actually present.
  6814. * This field is only valid if the FV bit is set.
  6815. * - REL_SEQ_NUM_START
  6816. * Bits 17:12
  6817. * Purpose: Indicate the start of a series of MPDUs to release.
  6818. * All MPDUs within this series are present and valid - the host
  6819. * need not check each sequence number within this range to see if
  6820. * the corresponding MPDU is actually present.
  6821. * This field is only valid if the RV bit is set.
  6822. * Value:
  6823. * The sequence number for the first MPDUs to check to release.
  6824. * The sequence number is masked by 0x3f.
  6825. * - REL_SEQ_NUM_END
  6826. * Bits 23:18
  6827. * Purpose: Indicate the end of a series of MPDUs to release.
  6828. * Value:
  6829. * The sequence number one larger than the sequence number of the
  6830. * last MPDU to check to release.
  6831. * The sequence number is masked by 0x3f.
  6832. * All MPDUs within this series are present and valid - the host
  6833. * need not check each sequence number within this range to see if
  6834. * the corresponding MPDU is actually present.
  6835. * This field is only valid if the RV bit is set.
  6836. * - NUM_MPDU_RANGES
  6837. * Bits 31:24
  6838. * Purpose: Indicate how many ranges of MPDUs are present.
  6839. * Each MPDU range consists of a series of contiguous MPDUs within the
  6840. * rx frame sequence which all have the same MPDU status.
  6841. * Value: 1-63 (typically a small number, like 1-3)
  6842. *
  6843. * Rx PPDU descriptor fields:
  6844. * - RSSI_CMB
  6845. * Bits 7:0
  6846. * Purpose: Combined RSSI from all active rx chains, across the active
  6847. * bandwidth.
  6848. * Value: RSSI dB units w.r.t. noise floor
  6849. * - TIMESTAMP_SUBMICROSEC
  6850. * Bits 15:8
  6851. * Purpose: high-resolution timestamp
  6852. * Value:
  6853. * Sub-microsecond time of PPDU reception.
  6854. * This timestamp ranges from [0,MAC clock MHz).
  6855. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  6856. * to form a high-resolution, large range rx timestamp.
  6857. * - PHY_ERR_CODE
  6858. * Bits 23:16
  6859. * Purpose:
  6860. * If the rx frame processing resulted in a PHY error, indicate what
  6861. * type of rx PHY error occurred.
  6862. * Value:
  6863. * This field is valid if the "P" (PHY_ERR) flag is set.
  6864. * TBD: document/specify the values for this field
  6865. * - PHY_ERR
  6866. * Bit 24
  6867. * Purpose: indicate whether the rx PPDU had a PHY error
  6868. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  6869. * - LEGACY_RATE
  6870. * Bits 28:25
  6871. * Purpose:
  6872. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  6873. * specify which rate was used.
  6874. * Value:
  6875. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  6876. * flag.
  6877. * If LEGACY_RATE_SEL is 0:
  6878. * 0x8: OFDM 48 Mbps
  6879. * 0x9: OFDM 24 Mbps
  6880. * 0xA: OFDM 12 Mbps
  6881. * 0xB: OFDM 6 Mbps
  6882. * 0xC: OFDM 54 Mbps
  6883. * 0xD: OFDM 36 Mbps
  6884. * 0xE: OFDM 18 Mbps
  6885. * 0xF: OFDM 9 Mbps
  6886. * If LEGACY_RATE_SEL is 1:
  6887. * 0x8: CCK 11 Mbps long preamble
  6888. * 0x9: CCK 5.5 Mbps long preamble
  6889. * 0xA: CCK 2 Mbps long preamble
  6890. * 0xB: CCK 1 Mbps long preamble
  6891. * 0xC: CCK 11 Mbps short preamble
  6892. * 0xD: CCK 5.5 Mbps short preamble
  6893. * 0xE: CCK 2 Mbps short preamble
  6894. * - LEGACY_RATE_SEL
  6895. * Bit 29
  6896. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  6897. * Value:
  6898. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  6899. * used a legacy rate.
  6900. * 0 -> OFDM, 1 -> CCK
  6901. * - END_VALID
  6902. * Bit 30
  6903. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  6904. * the start of the PPDU are valid. Specifically, the following
  6905. * fields are only valid if END_VALID is set:
  6906. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  6907. * TIMESTAMP_SUBMICROSEC
  6908. * Value:
  6909. * 0 -> rx PPDU desc end fields are not valid
  6910. * 1 -> rx PPDU desc end fields are valid
  6911. * - START_VALID
  6912. * Bit 31
  6913. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  6914. * the end of the PPDU are valid. Specifically, the following
  6915. * fields are only valid if START_VALID is set:
  6916. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  6917. * VHT-SIG-A
  6918. * Value:
  6919. * 0 -> rx PPDU desc start fields are not valid
  6920. * 1 -> rx PPDU desc start fields are valid
  6921. * - RSSI0_PRI20
  6922. * Bits 7:0
  6923. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  6924. * Value: RSSI dB units w.r.t. noise floor
  6925. *
  6926. * - RSSI0_EXT20
  6927. * Bits 7:0
  6928. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  6929. * (if the rx bandwidth was >= 40 MHz)
  6930. * Value: RSSI dB units w.r.t. noise floor
  6931. * - RSSI0_EXT40
  6932. * Bits 7:0
  6933. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  6934. * (if the rx bandwidth was >= 80 MHz)
  6935. * Value: RSSI dB units w.r.t. noise floor
  6936. * - RSSI0_EXT80
  6937. * Bits 7:0
  6938. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  6939. * (if the rx bandwidth was >= 160 MHz)
  6940. * Value: RSSI dB units w.r.t. noise floor
  6941. *
  6942. * - RSSI1_PRI20
  6943. * Bits 7:0
  6944. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  6945. * Value: RSSI dB units w.r.t. noise floor
  6946. * - RSSI1_EXT20
  6947. * Bits 7:0
  6948. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  6949. * (if the rx bandwidth was >= 40 MHz)
  6950. * Value: RSSI dB units w.r.t. noise floor
  6951. * - RSSI1_EXT40
  6952. * Bits 7:0
  6953. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  6954. * (if the rx bandwidth was >= 80 MHz)
  6955. * Value: RSSI dB units w.r.t. noise floor
  6956. * - RSSI1_EXT80
  6957. * Bits 7:0
  6958. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  6959. * (if the rx bandwidth was >= 160 MHz)
  6960. * Value: RSSI dB units w.r.t. noise floor
  6961. *
  6962. * - RSSI2_PRI20
  6963. * Bits 7:0
  6964. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  6965. * Value: RSSI dB units w.r.t. noise floor
  6966. * - RSSI2_EXT20
  6967. * Bits 7:0
  6968. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  6969. * (if the rx bandwidth was >= 40 MHz)
  6970. * Value: RSSI dB units w.r.t. noise floor
  6971. * - RSSI2_EXT40
  6972. * Bits 7:0
  6973. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  6974. * (if the rx bandwidth was >= 80 MHz)
  6975. * Value: RSSI dB units w.r.t. noise floor
  6976. * - RSSI2_EXT80
  6977. * Bits 7:0
  6978. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  6979. * (if the rx bandwidth was >= 160 MHz)
  6980. * Value: RSSI dB units w.r.t. noise floor
  6981. *
  6982. * - RSSI3_PRI20
  6983. * Bits 7:0
  6984. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  6985. * Value: RSSI dB units w.r.t. noise floor
  6986. * - RSSI3_EXT20
  6987. * Bits 7:0
  6988. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  6989. * (if the rx bandwidth was >= 40 MHz)
  6990. * Value: RSSI dB units w.r.t. noise floor
  6991. * - RSSI3_EXT40
  6992. * Bits 7:0
  6993. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  6994. * (if the rx bandwidth was >= 80 MHz)
  6995. * Value: RSSI dB units w.r.t. noise floor
  6996. * - RSSI3_EXT80
  6997. * Bits 7:0
  6998. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  6999. * (if the rx bandwidth was >= 160 MHz)
  7000. * Value: RSSI dB units w.r.t. noise floor
  7001. *
  7002. * - TSF32
  7003. * Bits 31:0
  7004. * Purpose: specify the time the rx PPDU was received, in TSF units
  7005. * Value: 32 LSBs of the TSF
  7006. * - TIMESTAMP_MICROSEC
  7007. * Bits 31:0
  7008. * Purpose: specify the time the rx PPDU was received, in microsecond units
  7009. * Value: PPDU rx time, in microseconds
  7010. * - VHT_SIG_A1
  7011. * Bits 23:0
  7012. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  7013. * from the rx PPDU
  7014. * Value:
  7015. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  7016. * VHT-SIG-A1 data.
  7017. * If PREAMBLE_TYPE specifies HT, then this field contains the
  7018. * first 24 bits of the HT-SIG data.
  7019. * Otherwise, this field is invalid.
  7020. * Refer to the the 802.11 protocol for the definition of the
  7021. * HT-SIG and VHT-SIG-A1 fields
  7022. * - VHT_SIG_A2
  7023. * Bits 23:0
  7024. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  7025. * from the rx PPDU
  7026. * Value:
  7027. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  7028. * VHT-SIG-A2 data.
  7029. * If PREAMBLE_TYPE specifies HT, then this field contains the
  7030. * last 24 bits of the HT-SIG data.
  7031. * Otherwise, this field is invalid.
  7032. * Refer to the the 802.11 protocol for the definition of the
  7033. * HT-SIG and VHT-SIG-A2 fields
  7034. * - PREAMBLE_TYPE
  7035. * Bits 31:24
  7036. * Purpose: indicate the PHY format of the received burst
  7037. * Value:
  7038. * 0x4: Legacy (OFDM/CCK)
  7039. * 0x8: HT
  7040. * 0x9: HT with TxBF
  7041. * 0xC: VHT
  7042. * 0xD: VHT with TxBF
  7043. * - SERVICE
  7044. * Bits 31:24
  7045. * Purpose: TBD
  7046. * Value: TBD
  7047. *
  7048. * Rx MSDU descriptor fields:
  7049. * - FW_RX_DESC_BYTES
  7050. * Bits 15:0
  7051. * Purpose: Indicate how many bytes in the Rx indication are used for
  7052. * FW Rx descriptors
  7053. *
  7054. * Payload fields:
  7055. * - MPDU_COUNT
  7056. * Bits 7:0
  7057. * Purpose: Indicate how many sequential MPDUs share the same status.
  7058. * All MPDUs within the indicated list are from the same RA-TA-TID.
  7059. * - MPDU_STATUS
  7060. * Bits 15:8
  7061. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  7062. * received successfully.
  7063. * Value:
  7064. * 0x1: success
  7065. * 0x2: FCS error
  7066. * 0x3: duplicate error
  7067. * 0x4: replay error
  7068. * 0x5: invalid peer
  7069. */
  7070. /* header fields */
  7071. #define HTT_RX_IND_EXT_TID_M 0x1f00
  7072. #define HTT_RX_IND_EXT_TID_S 8
  7073. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  7074. #define HTT_RX_IND_FLUSH_VALID_S 13
  7075. #define HTT_RX_IND_REL_VALID_M 0x4000
  7076. #define HTT_RX_IND_REL_VALID_S 14
  7077. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  7078. #define HTT_RX_IND_PEER_ID_S 16
  7079. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  7080. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  7081. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  7082. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  7083. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  7084. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  7085. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  7086. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  7087. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  7088. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  7089. /* rx PPDU descriptor fields */
  7090. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  7091. #define HTT_RX_IND_RSSI_CMB_S 0
  7092. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  7093. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  7094. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  7095. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  7096. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  7097. #define HTT_RX_IND_PHY_ERR_S 24
  7098. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  7099. #define HTT_RX_IND_LEGACY_RATE_S 25
  7100. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  7101. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  7102. #define HTT_RX_IND_END_VALID_M 0x40000000
  7103. #define HTT_RX_IND_END_VALID_S 30
  7104. #define HTT_RX_IND_START_VALID_M 0x80000000
  7105. #define HTT_RX_IND_START_VALID_S 31
  7106. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  7107. #define HTT_RX_IND_RSSI_PRI20_S 0
  7108. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  7109. #define HTT_RX_IND_RSSI_EXT20_S 8
  7110. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  7111. #define HTT_RX_IND_RSSI_EXT40_S 16
  7112. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  7113. #define HTT_RX_IND_RSSI_EXT80_S 24
  7114. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  7115. #define HTT_RX_IND_VHT_SIG_A1_S 0
  7116. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  7117. #define HTT_RX_IND_VHT_SIG_A2_S 0
  7118. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  7119. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  7120. #define HTT_RX_IND_SERVICE_M 0xff000000
  7121. #define HTT_RX_IND_SERVICE_S 24
  7122. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  7123. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  7124. /* rx MSDU descriptor fields */
  7125. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  7126. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  7127. /* payload fields */
  7128. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  7129. #define HTT_RX_IND_MPDU_COUNT_S 0
  7130. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  7131. #define HTT_RX_IND_MPDU_STATUS_S 8
  7132. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  7133. do { \
  7134. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  7135. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  7136. } while (0)
  7137. #define HTT_RX_IND_EXT_TID_GET(word) \
  7138. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  7139. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  7140. do { \
  7141. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  7142. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  7143. } while (0)
  7144. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  7145. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  7146. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  7147. do { \
  7148. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  7149. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  7150. } while (0)
  7151. #define HTT_RX_IND_REL_VALID_GET(word) \
  7152. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  7153. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  7154. do { \
  7155. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  7156. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  7157. } while (0)
  7158. #define HTT_RX_IND_PEER_ID_GET(word) \
  7159. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  7160. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  7161. do { \
  7162. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  7163. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  7164. } while (0)
  7165. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  7166. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  7167. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  7168. do { \
  7169. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  7170. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  7171. } while (0)
  7172. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  7173. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  7174. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  7175. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  7176. do { \
  7177. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  7178. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  7179. } while (0)
  7180. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  7181. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  7182. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  7183. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  7184. do { \
  7185. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  7186. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  7187. } while (0)
  7188. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  7189. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  7190. HTT_RX_IND_REL_SEQ_NUM_START_S)
  7191. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  7192. do { \
  7193. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  7194. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  7195. } while (0)
  7196. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  7197. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  7198. HTT_RX_IND_REL_SEQ_NUM_END_S)
  7199. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  7200. do { \
  7201. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  7202. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  7203. } while (0)
  7204. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  7205. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  7206. HTT_RX_IND_NUM_MPDU_RANGES_S)
  7207. /* FW rx PPDU descriptor fields */
  7208. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  7209. do { \
  7210. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  7211. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  7212. } while (0)
  7213. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  7214. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  7215. HTT_RX_IND_RSSI_CMB_S)
  7216. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  7217. do { \
  7218. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  7219. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  7220. } while (0)
  7221. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  7222. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  7223. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  7224. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  7225. do { \
  7226. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  7227. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  7228. } while (0)
  7229. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  7230. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  7231. HTT_RX_IND_PHY_ERR_CODE_S)
  7232. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  7233. do { \
  7234. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  7235. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  7236. } while (0)
  7237. #define HTT_RX_IND_PHY_ERR_GET(word) \
  7238. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  7239. HTT_RX_IND_PHY_ERR_S)
  7240. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  7241. do { \
  7242. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  7243. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  7244. } while (0)
  7245. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  7246. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  7247. HTT_RX_IND_LEGACY_RATE_S)
  7248. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  7249. do { \
  7250. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  7251. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  7252. } while (0)
  7253. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  7254. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  7255. HTT_RX_IND_LEGACY_RATE_SEL_S)
  7256. #define HTT_RX_IND_END_VALID_SET(word, value) \
  7257. do { \
  7258. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  7259. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  7260. } while (0)
  7261. #define HTT_RX_IND_END_VALID_GET(word) \
  7262. (((word) & HTT_RX_IND_END_VALID_M) >> \
  7263. HTT_RX_IND_END_VALID_S)
  7264. #define HTT_RX_IND_START_VALID_SET(word, value) \
  7265. do { \
  7266. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  7267. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  7268. } while (0)
  7269. #define HTT_RX_IND_START_VALID_GET(word) \
  7270. (((word) & HTT_RX_IND_START_VALID_M) >> \
  7271. HTT_RX_IND_START_VALID_S)
  7272. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  7273. do { \
  7274. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  7275. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  7276. } while (0)
  7277. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  7278. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  7279. HTT_RX_IND_RSSI_PRI20_S)
  7280. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  7281. do { \
  7282. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  7283. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  7284. } while (0)
  7285. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  7286. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  7287. HTT_RX_IND_RSSI_EXT20_S)
  7288. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  7289. do { \
  7290. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  7291. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  7292. } while (0)
  7293. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  7294. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  7295. HTT_RX_IND_RSSI_EXT40_S)
  7296. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  7297. do { \
  7298. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  7299. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  7300. } while (0)
  7301. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  7302. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  7303. HTT_RX_IND_RSSI_EXT80_S)
  7304. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  7305. do { \
  7306. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  7307. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  7308. } while (0)
  7309. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  7310. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  7311. HTT_RX_IND_VHT_SIG_A1_S)
  7312. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  7313. do { \
  7314. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  7315. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  7316. } while (0)
  7317. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  7318. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  7319. HTT_RX_IND_VHT_SIG_A2_S)
  7320. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  7321. do { \
  7322. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  7323. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  7324. } while (0)
  7325. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  7326. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  7327. HTT_RX_IND_PREAMBLE_TYPE_S)
  7328. #define HTT_RX_IND_SERVICE_SET(word, value) \
  7329. do { \
  7330. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  7331. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  7332. } while (0)
  7333. #define HTT_RX_IND_SERVICE_GET(word) \
  7334. (((word) & HTT_RX_IND_SERVICE_M) >> \
  7335. HTT_RX_IND_SERVICE_S)
  7336. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  7337. do { \
  7338. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  7339. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  7340. } while (0)
  7341. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  7342. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  7343. HTT_RX_IND_SA_ANT_MATRIX_S)
  7344. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  7345. do { \
  7346. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  7347. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  7348. } while (0)
  7349. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  7350. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  7351. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  7352. do { \
  7353. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  7354. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  7355. } while (0)
  7356. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  7357. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  7358. #define HTT_RX_IND_HL_BYTES \
  7359. (HTT_RX_IND_HDR_BYTES + \
  7360. 4 /* single FW rx MSDU descriptor */ + \
  7361. 4 /* single MPDU range information element */)
  7362. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  7363. /* Could we use one macro entry? */
  7364. #define HTT_WORD_SET(word, field, value) \
  7365. do { \
  7366. HTT_CHECK_SET_VAL(field, value); \
  7367. (word) |= ((value) << field ## _S); \
  7368. } while (0)
  7369. #define HTT_WORD_GET(word, field) \
  7370. (((word) & field ## _M) >> field ## _S)
  7371. PREPACK struct hl_htt_rx_ind_base {
  7372. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  7373. } POSTPACK;
  7374. /*
  7375. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  7376. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  7377. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  7378. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  7379. * htt_rx_ind_hl_rx_desc_t.
  7380. */
  7381. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  7382. struct htt_rx_ind_hl_rx_desc_t {
  7383. A_UINT8 ver;
  7384. A_UINT8 len;
  7385. struct {
  7386. A_UINT8
  7387. first_msdu: 1,
  7388. last_msdu: 1,
  7389. c3_failed: 1,
  7390. c4_failed: 1,
  7391. ipv6: 1,
  7392. tcp: 1,
  7393. udp: 1,
  7394. reserved: 1;
  7395. } flags;
  7396. /* NOTE: no reserved space - don't append any new fields here */
  7397. };
  7398. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  7399. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7400. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  7401. #define HTT_RX_IND_HL_RX_DESC_VER 0
  7402. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  7403. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7404. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  7405. #define HTT_RX_IND_HL_FLAG_OFFSET \
  7406. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  7407. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  7408. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  7409. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  7410. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  7411. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  7412. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  7413. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  7414. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  7415. /* This structure is used in HL, the basic descriptor information
  7416. * used by host. the structure is translated by FW from HW desc
  7417. * or generated by FW. But in HL monitor mode, the host would use
  7418. * the same structure with LL.
  7419. */
  7420. PREPACK struct hl_htt_rx_desc_base {
  7421. A_UINT32
  7422. seq_num:12,
  7423. encrypted:1,
  7424. chan_info_present:1,
  7425. resv0:2,
  7426. mcast_bcast:1,
  7427. fragment:1,
  7428. key_id_oct:8,
  7429. resv1:6;
  7430. A_UINT32
  7431. pn_31_0;
  7432. union {
  7433. struct {
  7434. A_UINT16 pn_47_32;
  7435. A_UINT16 pn_63_48;
  7436. } pn16;
  7437. A_UINT32 pn_63_32;
  7438. } u0;
  7439. A_UINT32
  7440. pn_95_64;
  7441. A_UINT32
  7442. pn_127_96;
  7443. } POSTPACK;
  7444. /*
  7445. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  7446. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  7447. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  7448. * Please see htt_chan_change_t for description of the fields.
  7449. */
  7450. PREPACK struct htt_chan_info_t
  7451. {
  7452. A_UINT32 primary_chan_center_freq_mhz: 16,
  7453. contig_chan1_center_freq_mhz: 16;
  7454. A_UINT32 contig_chan2_center_freq_mhz: 16,
  7455. phy_mode: 8,
  7456. reserved: 8;
  7457. } POSTPACK;
  7458. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  7459. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  7460. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  7461. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  7462. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  7463. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  7464. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  7465. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  7466. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  7467. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  7468. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  7469. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  7470. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  7471. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  7472. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  7473. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  7474. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  7475. /* Channel information */
  7476. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  7477. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  7478. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  7479. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  7480. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  7481. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  7482. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  7483. #define HTT_CHAN_INFO_PHY_MODE_S 16
  7484. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  7485. do { \
  7486. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  7487. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  7488. } while (0)
  7489. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  7490. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  7491. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  7492. do { \
  7493. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  7494. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  7495. } while (0)
  7496. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  7497. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  7498. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  7499. do { \
  7500. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  7501. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  7502. } while (0)
  7503. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  7504. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  7505. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  7506. do { \
  7507. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  7508. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  7509. } while (0)
  7510. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  7511. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  7512. /*
  7513. * HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  7514. * @brief target -> host message definition for FW offloaded pkts
  7515. *
  7516. * @details
  7517. * The following field definitions describe the format of the firmware
  7518. * offload deliver message sent from the target to the host.
  7519. *
  7520. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  7521. *
  7522. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  7523. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  7524. * | reserved_1 | msg type |
  7525. * |--------------------------------------------------------------------------|
  7526. * | phy_timestamp_l32 |
  7527. * |--------------------------------------------------------------------------|
  7528. * | WORD2 (see below) |
  7529. * |--------------------------------------------------------------------------|
  7530. * | seqno | framectrl |
  7531. * |--------------------------------------------------------------------------|
  7532. * | reserved_3 | vdev_id | tid_num|
  7533. * |--------------------------------------------------------------------------|
  7534. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  7535. * |--------------------------------------------------------------------------|
  7536. *
  7537. * where:
  7538. * STAT = status
  7539. * F = format (802.3 vs. 802.11)
  7540. *
  7541. * definition for word 2
  7542. *
  7543. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  7544. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  7545. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  7546. * |--------------------------------------------------------------------------|
  7547. *
  7548. * where:
  7549. * PR = preamble
  7550. * BF = beamformed
  7551. */
  7552. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  7553. {
  7554. A_UINT32 /* word 0 */
  7555. msg_type:8, /* [ 7: 0] */
  7556. reserved_1:24; /* [31: 8] */
  7557. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  7558. A_UINT32 /* word 2 */
  7559. /* preamble:
  7560. * 0-OFDM,
  7561. * 1-CCk,
  7562. * 2-HT,
  7563. * 3-VHT
  7564. */
  7565. preamble: 2, /* [1:0] */
  7566. /* mcs:
  7567. * In case of HT preamble interpret
  7568. * MCS along with NSS.
  7569. * Valid values for HT are 0 to 7.
  7570. * HT mcs 0 with NSS 2 is mcs 8.
  7571. * Valid values for VHT are 0 to 9.
  7572. */
  7573. mcs: 4, /* [5:2] */
  7574. /* rate:
  7575. * This is applicable only for
  7576. * CCK and OFDM preamble type
  7577. * rate 0: OFDM 48 Mbps,
  7578. * 1: OFDM 24 Mbps,
  7579. * 2: OFDM 12 Mbps
  7580. * 3: OFDM 6 Mbps
  7581. * 4: OFDM 54 Mbps
  7582. * 5: OFDM 36 Mbps
  7583. * 6: OFDM 18 Mbps
  7584. * 7: OFDM 9 Mbps
  7585. * rate 0: CCK 11 Mbps Long
  7586. * 1: CCK 5.5 Mbps Long
  7587. * 2: CCK 2 Mbps Long
  7588. * 3: CCK 1 Mbps Long
  7589. * 4: CCK 11 Mbps Short
  7590. * 5: CCK 5.5 Mbps Short
  7591. * 6: CCK 2 Mbps Short
  7592. */
  7593. rate : 3, /* [ 8: 6] */
  7594. rssi : 8, /* [16: 9] units=dBm */
  7595. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  7596. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  7597. stbc : 1, /* [22] */
  7598. sgi : 1, /* [23] */
  7599. ldpc : 1, /* [24] */
  7600. beamformed: 1, /* [25] */
  7601. reserved_2: 6; /* [31:26] */
  7602. A_UINT32 /* word 3 */
  7603. framectrl:16, /* [15: 0] */
  7604. seqno:16; /* [31:16] */
  7605. A_UINT32 /* word 4 */
  7606. tid_num:5, /* [ 4: 0] actual TID number */
  7607. vdev_id:8, /* [12: 5] */
  7608. reserved_3:19; /* [31:13] */
  7609. A_UINT32 /* word 5 */
  7610. /* status:
  7611. * 0: tx_ok
  7612. * 1: retry
  7613. * 2: drop
  7614. * 3: filtered
  7615. * 4: abort
  7616. * 5: tid delete
  7617. * 6: sw abort
  7618. * 7: dropped by peer migration
  7619. */
  7620. status:3, /* [2:0] */
  7621. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  7622. tx_mpdu_bytes:16, /* [19:4] */
  7623. /* Indicates retry count of offloaded/local generated Data tx frames */
  7624. tx_retry_cnt:6, /* [25:20] */
  7625. reserved_4:6; /* [31:26] */
  7626. } POSTPACK;
  7627. /* FW offload deliver ind message header fields */
  7628. /* DWORD one */
  7629. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  7630. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  7631. /* DWORD two */
  7632. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  7633. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  7634. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  7635. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  7636. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  7637. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  7638. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  7639. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  7640. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  7641. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  7642. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  7643. #define HTT_FW_OFFLOAD_IND_BW_S 19
  7644. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  7645. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  7646. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  7647. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  7648. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  7649. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  7650. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  7651. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  7652. /* DWORD three*/
  7653. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  7654. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  7655. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  7656. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  7657. /* DWORD four */
  7658. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  7659. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  7660. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  7661. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  7662. /* DWORD five */
  7663. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  7664. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  7665. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  7666. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  7667. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  7668. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  7669. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  7670. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  7671. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  7672. do { \
  7673. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  7674. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  7675. } while (0)
  7676. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  7677. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  7678. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  7679. do { \
  7680. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  7681. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  7682. } while (0)
  7683. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  7684. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  7685. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  7686. do { \
  7687. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  7688. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  7689. } while (0)
  7690. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  7691. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  7692. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  7693. do { \
  7694. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  7695. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  7696. } while (0)
  7697. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  7698. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  7699. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  7700. do { \
  7701. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  7702. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  7703. } while (0)
  7704. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  7705. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  7706. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  7707. do { \
  7708. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  7709. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  7710. } while (0)
  7711. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  7712. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  7713. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  7714. do { \
  7715. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  7716. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  7717. } while (0)
  7718. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  7719. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  7720. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  7721. do { \
  7722. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  7723. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  7724. } while (0)
  7725. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  7726. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  7727. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  7728. do { \
  7729. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  7730. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  7731. } while (0)
  7732. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  7733. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  7734. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  7735. do { \
  7736. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  7737. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  7738. } while (0)
  7739. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  7740. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  7741. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  7742. do { \
  7743. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  7744. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  7745. } while (0)
  7746. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  7747. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  7748. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  7749. do { \
  7750. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  7751. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  7752. } while (0)
  7753. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  7754. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  7755. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  7756. do { \
  7757. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  7758. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  7759. } while (0)
  7760. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  7761. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  7762. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  7763. do { \
  7764. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  7765. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  7766. } while (0)
  7767. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  7768. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  7769. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  7770. do { \
  7771. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  7772. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  7773. } while (0)
  7774. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  7775. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  7776. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  7777. do { \
  7778. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  7779. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  7780. } while (0)
  7781. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  7782. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  7783. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  7784. do { \
  7785. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  7786. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  7787. } while (0)
  7788. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  7789. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  7790. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  7791. do { \
  7792. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  7793. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  7794. } while (0)
  7795. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  7796. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  7797. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  7798. do { \
  7799. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  7800. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  7801. } while (0)
  7802. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  7803. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  7804. /*
  7805. * @brief target -> host rx reorder flush message definition
  7806. *
  7807. * @details
  7808. * The following field definitions describe the format of the rx flush
  7809. * message sent from the target to the host.
  7810. * The message consists of a 4-octet header, followed by one or more
  7811. * 4-octet payload information elements.
  7812. *
  7813. * |31 24|23 8|7 0|
  7814. * |--------------------------------------------------------------|
  7815. * | TID | peer ID | msg type |
  7816. * |--------------------------------------------------------------|
  7817. * | seq num end | seq num start | MPDU status | reserved |
  7818. * |--------------------------------------------------------------|
  7819. * First DWORD:
  7820. * - MSG_TYPE
  7821. * Bits 7:0
  7822. * Purpose: identifies this as an rx flush message
  7823. * Value: 0x2
  7824. * - PEER_ID
  7825. * Bits 23:8 (only bits 18:8 actually used)
  7826. * Purpose: identify which peer's rx data is being flushed
  7827. * Value: (rx) peer ID
  7828. * - TID
  7829. * Bits 31:24 (only bits 27:24 actually used)
  7830. * Purpose: Specifies which traffic identifier's rx data is being flushed
  7831. * Value: traffic identifier
  7832. * Second DWORD:
  7833. * - MPDU_STATUS
  7834. * Bits 15:8
  7835. * Purpose:
  7836. * Indicate whether the flushed MPDUs should be discarded or processed.
  7837. * Value:
  7838. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  7839. * stages of rx processing
  7840. * other: discard the MPDUs
  7841. * It is anticipated that flush messages will always have
  7842. * MPDU status == 1, but the status flag is included for
  7843. * flexibility.
  7844. * - SEQ_NUM_START
  7845. * Bits 23:16
  7846. * Purpose:
  7847. * Indicate the start of a series of consecutive MPDUs being flushed.
  7848. * Not all MPDUs within this range are necessarily valid - the host
  7849. * must check each sequence number within this range to see if the
  7850. * corresponding MPDU is actually present.
  7851. * Value:
  7852. * The sequence number for the first MPDU in the sequence.
  7853. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7854. * - SEQ_NUM_END
  7855. * Bits 30:24
  7856. * Purpose:
  7857. * Indicate the end of a series of consecutive MPDUs being flushed.
  7858. * Value:
  7859. * The sequence number one larger than the sequence number of the
  7860. * last MPDU being flushed.
  7861. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7862. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  7863. * are to be released for further rx processing.
  7864. * Not all MPDUs within this range are necessarily valid - the host
  7865. * must check each sequence number within this range to see if the
  7866. * corresponding MPDU is actually present.
  7867. */
  7868. /* first DWORD */
  7869. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  7870. #define HTT_RX_FLUSH_PEER_ID_S 8
  7871. #define HTT_RX_FLUSH_TID_M 0xff000000
  7872. #define HTT_RX_FLUSH_TID_S 24
  7873. /* second DWORD */
  7874. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  7875. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  7876. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  7877. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  7878. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  7879. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  7880. #define HTT_RX_FLUSH_BYTES 8
  7881. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  7882. do { \
  7883. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  7884. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  7885. } while (0)
  7886. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  7887. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  7888. #define HTT_RX_FLUSH_TID_SET(word, value) \
  7889. do { \
  7890. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  7891. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  7892. } while (0)
  7893. #define HTT_RX_FLUSH_TID_GET(word) \
  7894. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  7895. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  7896. do { \
  7897. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  7898. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  7899. } while (0)
  7900. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  7901. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  7902. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  7903. do { \
  7904. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  7905. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  7906. } while (0)
  7907. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  7908. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  7909. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  7910. do { \
  7911. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  7912. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  7913. } while (0)
  7914. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  7915. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  7916. /*
  7917. * @brief target -> host rx pn check indication message
  7918. *
  7919. * @details
  7920. * The following field definitions describe the format of the Rx PN check
  7921. * indication message sent from the target to the host.
  7922. * The message consists of a 4-octet header, followed by the start and
  7923. * end sequence numbers to be released, followed by the PN IEs. Each PN
  7924. * IE is one octet containing the sequence number that failed the PN
  7925. * check.
  7926. *
  7927. * |31 24|23 8|7 0|
  7928. * |--------------------------------------------------------------|
  7929. * | TID | peer ID | msg type |
  7930. * |--------------------------------------------------------------|
  7931. * | Reserved | PN IE count | seq num end | seq num start|
  7932. * |--------------------------------------------------------------|
  7933. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  7934. * |--------------------------------------------------------------|
  7935. * First DWORD:
  7936. * - MSG_TYPE
  7937. * Bits 7:0
  7938. * Purpose: Identifies this as an rx pn check indication message
  7939. * Value: 0x2
  7940. * - PEER_ID
  7941. * Bits 23:8 (only bits 18:8 actually used)
  7942. * Purpose: identify which peer
  7943. * Value: (rx) peer ID
  7944. * - TID
  7945. * Bits 31:24 (only bits 27:24 actually used)
  7946. * Purpose: identify traffic identifier
  7947. * Value: traffic identifier
  7948. * Second DWORD:
  7949. * - SEQ_NUM_START
  7950. * Bits 7:0
  7951. * Purpose:
  7952. * Indicates the starting sequence number of the MPDU in this
  7953. * series of MPDUs that went though PN check.
  7954. * Value:
  7955. * The sequence number for the first MPDU in the sequence.
  7956. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7957. * - SEQ_NUM_END
  7958. * Bits 15:8
  7959. * Purpose:
  7960. * Indicates the ending sequence number of the MPDU in this
  7961. * series of MPDUs that went though PN check.
  7962. * Value:
  7963. * The sequence number one larger then the sequence number of the last
  7964. * MPDU being flushed.
  7965. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  7966. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  7967. * for invalid PN numbers and are ready to be released for further processing.
  7968. * Not all MPDUs within this range are necessarily valid - the host
  7969. * must check each sequence number within this range to see if the
  7970. * corresponding MPDU is actually present.
  7971. * - PN_IE_COUNT
  7972. * Bits 23:16
  7973. * Purpose:
  7974. * Used to determine the variable number of PN information elements in this
  7975. * message
  7976. *
  7977. * PN information elements:
  7978. * - PN_IE_x-
  7979. * Purpose:
  7980. * Each PN information element contains the sequence number of the MPDU that
  7981. * has failed the target PN check.
  7982. * Value:
  7983. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  7984. * that failed the PN check.
  7985. */
  7986. /* first DWORD */
  7987. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  7988. #define HTT_RX_PN_IND_PEER_ID_S 8
  7989. #define HTT_RX_PN_IND_TID_M 0xff000000
  7990. #define HTT_RX_PN_IND_TID_S 24
  7991. /* second DWORD */
  7992. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  7993. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  7994. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  7995. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  7996. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  7997. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  7998. #define HTT_RX_PN_IND_BYTES 8
  7999. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  8000. do { \
  8001. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  8002. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  8003. } while (0)
  8004. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  8005. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  8006. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  8007. do { \
  8008. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  8009. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  8010. } while (0)
  8011. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  8012. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  8013. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  8014. do { \
  8015. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  8016. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  8017. } while (0)
  8018. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  8019. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  8020. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  8021. do { \
  8022. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  8023. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  8024. } while (0)
  8025. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  8026. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  8027. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  8028. do { \
  8029. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  8030. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  8031. } while (0)
  8032. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  8033. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  8034. /*
  8035. * @brief target -> host rx offload deliver message for LL system
  8036. *
  8037. * @details
  8038. * In a low latency system this message is sent whenever the offload
  8039. * manager flushes out the packets it has coalesced in its coalescing buffer.
  8040. * The DMA of the actual packets into host memory is done before sending out
  8041. * this message. This message indicates only how many MSDUs to reap. The
  8042. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  8043. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  8044. * DMA'd by the MAC directly into host memory these packets do not contain
  8045. * the MAC descriptors in the header portion of the packet. Instead they contain
  8046. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  8047. * message, the packets are delivered directly to the NW stack without going
  8048. * through the regular reorder buffering and PN checking path since it has
  8049. * already been done in target.
  8050. *
  8051. * |31 24|23 16|15 8|7 0|
  8052. * |-----------------------------------------------------------------------|
  8053. * | Total MSDU count | reserved | msg type |
  8054. * |-----------------------------------------------------------------------|
  8055. *
  8056. * @brief target -> host rx offload deliver message for HL system
  8057. *
  8058. * @details
  8059. * In a high latency system this message is sent whenever the offload manager
  8060. * flushes out the packets it has coalesced in its coalescing buffer. The
  8061. * actual packets are also carried along with this message. When the host
  8062. * receives this message, it is expected to deliver these packets to the NW
  8063. * stack directly instead of routing them through the reorder buffering and
  8064. * PN checking path since it has already been done in target.
  8065. *
  8066. * |31 24|23 16|15 8|7 0|
  8067. * |-----------------------------------------------------------------------|
  8068. * | Total MSDU count | reserved | msg type |
  8069. * |-----------------------------------------------------------------------|
  8070. * | peer ID | MSDU length |
  8071. * |-----------------------------------------------------------------------|
  8072. * | MSDU payload | FW Desc | tid | vdev ID |
  8073. * |-----------------------------------------------------------------------|
  8074. * | MSDU payload contd. |
  8075. * |-----------------------------------------------------------------------|
  8076. * | peer ID | MSDU length |
  8077. * |-----------------------------------------------------------------------|
  8078. * | MSDU payload | FW Desc | tid | vdev ID |
  8079. * |-----------------------------------------------------------------------|
  8080. * | MSDU payload contd. |
  8081. * |-----------------------------------------------------------------------|
  8082. *
  8083. */
  8084. /* first DWORD */
  8085. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  8086. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  8087. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  8088. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  8089. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  8090. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  8091. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  8092. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  8093. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  8094. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  8095. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  8096. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  8097. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  8098. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  8099. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  8100. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  8101. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  8102. do { \
  8103. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  8104. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  8105. } while (0)
  8106. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  8107. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  8108. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  8109. do { \
  8110. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  8111. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  8112. } while (0)
  8113. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  8114. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  8115. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  8116. do { \
  8117. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  8118. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  8119. } while (0)
  8120. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  8121. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  8122. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  8123. do { \
  8124. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  8125. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  8126. } while (0)
  8127. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  8128. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  8129. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  8130. do { \
  8131. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  8132. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  8133. } while (0)
  8134. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  8135. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  8136. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  8137. do { \
  8138. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  8139. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  8140. } while (0)
  8141. /**
  8142. * @brief target -> host rx peer map/unmap message definition
  8143. *
  8144. * @details
  8145. * The following diagram shows the format of the rx peer map message sent
  8146. * from the target to the host. This layout assumes the target operates
  8147. * as little-endian.
  8148. *
  8149. * This message always contains a SW peer ID. The main purpose of the
  8150. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  8151. * with, so that the host can use that peer ID to determine which peer
  8152. * transmitted the rx frame. This SW peer ID is sometimes also used for
  8153. * other purposes, such as identifying during tx completions which peer
  8154. * the tx frames in question were transmitted to.
  8155. *
  8156. * In certain generations of chips, the peer map message also contains
  8157. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  8158. * to identify which peer the frame needs to be forwarded to (i.e. the
  8159. * peer assocated with the Destination MAC Address within the packet),
  8160. * and particularly which vdev needs to transmit the frame (for cases
  8161. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  8162. * meaning as AST_INDEX_0.
  8163. * This DA-based peer ID that is provided for certain rx frames
  8164. * (the rx frames that need to be re-transmitted as tx frames)
  8165. * is the ID that the HW uses for referring to the peer in question,
  8166. * rather than the peer ID that the SW+FW use to refer to the peer.
  8167. *
  8168. *
  8169. * |31 24|23 16|15 8|7 0|
  8170. * |-----------------------------------------------------------------------|
  8171. * | SW peer ID | VDEV ID | msg type |
  8172. * |-----------------------------------------------------------------------|
  8173. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8174. * |-----------------------------------------------------------------------|
  8175. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  8176. * |-----------------------------------------------------------------------|
  8177. *
  8178. *
  8179. * The following diagram shows the format of the rx peer unmap message sent
  8180. * from the target to the host.
  8181. *
  8182. * |31 24|23 16|15 8|7 0|
  8183. * |-----------------------------------------------------------------------|
  8184. * | SW peer ID | VDEV ID | msg type |
  8185. * |-----------------------------------------------------------------------|
  8186. *
  8187. * The following field definitions describe the format of the rx peer map
  8188. * and peer unmap messages sent from the target to the host.
  8189. * - MSG_TYPE
  8190. * Bits 7:0
  8191. * Purpose: identifies this as an rx peer map or peer unmap message
  8192. * Value: peer map -> 0x3, peer unmap -> 0x4
  8193. * - VDEV_ID
  8194. * Bits 15:8
  8195. * Purpose: Indicates which virtual device the peer is associated
  8196. * with.
  8197. * Value: vdev ID (used in the host to look up the vdev object)
  8198. * - PEER_ID (a.k.a. SW_PEER_ID)
  8199. * Bits 31:16
  8200. * Purpose: The peer ID (index) that WAL is allocating (map) or
  8201. * freeing (unmap)
  8202. * Value: (rx) peer ID
  8203. * - MAC_ADDR_L32 (peer map only)
  8204. * Bits 31:0
  8205. * Purpose: Identifies which peer node the peer ID is for.
  8206. * Value: lower 4 bytes of peer node's MAC address
  8207. * - MAC_ADDR_U16 (peer map only)
  8208. * Bits 15:0
  8209. * Purpose: Identifies which peer node the peer ID is for.
  8210. * Value: upper 2 bytes of peer node's MAC address
  8211. * - HW_PEER_ID
  8212. * Bits 31:16
  8213. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  8214. * address, so for rx frames marked for rx --> tx forwarding, the
  8215. * host can determine from the HW peer ID provided as meta-data with
  8216. * the rx frame which peer the frame is supposed to be forwarded to.
  8217. * Value: ID used by the MAC HW to identify the peer
  8218. */
  8219. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  8220. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  8221. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  8222. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  8223. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  8224. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  8225. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  8226. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  8227. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  8228. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  8229. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  8230. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  8231. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  8232. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  8233. do { \
  8234. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  8235. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  8236. } while (0)
  8237. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  8238. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  8239. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  8240. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  8241. do { \
  8242. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  8243. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  8244. } while (0)
  8245. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  8246. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  8247. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  8248. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  8249. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  8250. do { \
  8251. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  8252. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  8253. } while (0)
  8254. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  8255. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  8256. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  8257. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  8258. #define HTT_RX_PEER_MAP_BYTES 12
  8259. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  8260. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  8261. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  8262. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  8263. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  8264. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  8265. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  8266. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  8267. #define HTT_RX_PEER_UNMAP_BYTES 4
  8268. /**
  8269. * @brief target -> host rx peer map V2 message definition
  8270. *
  8271. * @details
  8272. * The following diagram shows the format of the rx peer map v2 message sent
  8273. * from the target to the host. This layout assumes the target operates
  8274. * as little-endian.
  8275. *
  8276. * This message always contains a SW peer ID. The main purpose of the
  8277. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  8278. * with, so that the host can use that peer ID to determine which peer
  8279. * transmitted the rx frame. This SW peer ID is sometimes also used for
  8280. * other purposes, such as identifying during tx completions which peer
  8281. * the tx frames in question were transmitted to.
  8282. *
  8283. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  8284. * is used during rx --> tx frame forwarding to identify which peer the
  8285. * frame needs to be forwarded to (i.e. the peer assocated with the
  8286. * Destination MAC Address within the packet), and particularly which vdev
  8287. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  8288. * This DA-based peer ID that is provided for certain rx frames
  8289. * (the rx frames that need to be re-transmitted as tx frames)
  8290. * is the ID that the HW uses for referring to the peer in question,
  8291. * rather than the peer ID that the SW+FW use to refer to the peer.
  8292. *
  8293. * The HW peer id here is the same meaning as AST_INDEX_0.
  8294. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  8295. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  8296. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  8297. * AST is valid.
  8298. *
  8299. * |31 28|27 24|23 20|19 17|16|15 8|7 0|
  8300. * |-----------------------------------------------------------------------|
  8301. * | SW peer ID | VDEV ID | msg type |
  8302. * |-----------------------------------------------------------------------|
  8303. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8304. * |-----------------------------------------------------------------------|
  8305. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  8306. * |-----------------------------------------------------------------------|
  8307. * | Reserved_20_31 |ASTVM|NH| AST Hash Value |
  8308. * |-----------------------------------------------------------------------|
  8309. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  8310. * |-----------------------------------------------------------------------|
  8311. * |TID valid low pri| TID valid hi pri| AST index 2 |
  8312. * |-----------------------------------------------------------------------|
  8313. * | Reserved_1 | AST index 3 |
  8314. * |-----------------------------------------------------------------------|
  8315. * | Reserved_2 |
  8316. * |-----------------------------------------------------------------------|
  8317. * Where:
  8318. * NH = Next Hop
  8319. * ASTVM = AST valid mask
  8320. * ASTFM = AST flow mask
  8321. *
  8322. * The following field definitions describe the format of the rx peer map v2
  8323. * messages sent from the target to the host.
  8324. * - MSG_TYPE
  8325. * Bits 7:0
  8326. * Purpose: identifies this as an rx peer map v2 message
  8327. * Value: peer map v2 -> 0x1e
  8328. * - VDEV_ID
  8329. * Bits 15:8
  8330. * Purpose: Indicates which virtual device the peer is associated with.
  8331. * Value: vdev ID (used in the host to look up the vdev object)
  8332. * - SW_PEER_ID
  8333. * Bits 31:16
  8334. * Purpose: The peer ID (index) that WAL is allocating
  8335. * Value: (rx) peer ID
  8336. * - MAC_ADDR_L32
  8337. * Bits 31:0
  8338. * Purpose: Identifies which peer node the peer ID is for.
  8339. * Value: lower 4 bytes of peer node's MAC address
  8340. * - MAC_ADDR_U16
  8341. * Bits 15:0
  8342. * Purpose: Identifies which peer node the peer ID is for.
  8343. * Value: upper 2 bytes of peer node's MAC address
  8344. * - HW_PEER_ID / AST_INDEX_0
  8345. * Bits 31:16
  8346. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  8347. * address, so for rx frames marked for rx --> tx forwarding, the
  8348. * host can determine from the HW peer ID provided as meta-data with
  8349. * the rx frame which peer the frame is supposed to be forwarded to.
  8350. * Value: ID used by the MAC HW to identify the peer
  8351. * - AST_HASH_VALUE
  8352. * Bits 15:0
  8353. * Purpose: Indicates AST Hash value is required for the TCL AST index
  8354. * override feature.
  8355. * - NEXT_HOP
  8356. * Bit 16
  8357. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  8358. * (Wireless Distribution System).
  8359. * - AST_VALID_MASK
  8360. * Bits 19:17
  8361. * Purpose: Indicate if the AST 1 through AST 3 are valid
  8362. * - AST_INDEX_1
  8363. * Bits 15:0
  8364. * Purpose: indicate the second AST index for this peer
  8365. * - AST_0_FLOW_MASK
  8366. * Bits 19:16
  8367. * Purpose: identify the which flow the AST 0 entry corresponds to.
  8368. * - AST_1_FLOW_MASK
  8369. * Bits 23:20
  8370. * Purpose: identify the which flow the AST 1 entry corresponds to.
  8371. * - AST_2_FLOW_MASK
  8372. * Bits 27:24
  8373. * Purpose: identify the which flow the AST 2 entry corresponds to.
  8374. * - AST_3_FLOW_MASK
  8375. * Bits 31:28
  8376. * Purpose: identify the which flow the AST 3 entry corresponds to.
  8377. * - AST_INDEX_2
  8378. * Bits 15:0
  8379. * Purpose: indicate the third AST index for this peer
  8380. * - TID_VALID_HI_PRI
  8381. * Bits 23:16
  8382. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  8383. * - TID_VALID_LOW_PRI
  8384. * Bits 31:24
  8385. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  8386. * - AST_INDEX_3
  8387. * Bits 15:0
  8388. * Purpose: indicate the fourth AST index for this peer
  8389. */
  8390. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  8391. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  8392. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  8393. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  8394. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  8395. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  8396. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  8397. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  8398. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  8399. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  8400. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  8401. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  8402. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  8403. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  8404. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  8405. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  8406. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  8407. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  8408. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  8409. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  8410. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  8411. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  8412. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  8413. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  8414. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  8415. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  8416. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  8417. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  8418. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  8419. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  8420. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  8421. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  8422. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  8423. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  8424. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  8425. do { \
  8426. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  8427. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  8428. } while (0)
  8429. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  8430. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  8431. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  8432. do { \
  8433. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  8434. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  8435. } while (0)
  8436. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  8437. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  8438. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  8439. do { \
  8440. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  8441. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  8442. } while (0)
  8443. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  8444. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  8445. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  8446. do { \
  8447. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  8448. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  8449. } while (0)
  8450. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  8451. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  8452. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  8453. do { \
  8454. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  8455. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  8456. } while (0)
  8457. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  8458. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  8459. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  8460. do { \
  8461. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  8462. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  8463. } while (0)
  8464. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  8465. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  8466. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  8467. do { \
  8468. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  8469. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  8470. } while (0)
  8471. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  8472. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  8473. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  8474. do { \
  8475. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  8476. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  8477. } while (0)
  8478. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  8479. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  8480. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  8481. do { \
  8482. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  8483. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  8484. } while (0)
  8485. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  8486. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  8487. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  8488. do { \
  8489. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  8490. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  8491. } while (0)
  8492. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  8493. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  8494. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  8495. do { \
  8496. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  8497. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  8498. } while (0)
  8499. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  8500. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  8501. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  8502. do { \
  8503. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  8504. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  8505. } while (0)
  8506. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  8507. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  8508. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  8509. do { \
  8510. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  8511. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  8512. } while (0)
  8513. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  8514. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  8515. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  8516. do { \
  8517. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  8518. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  8519. } while (0)
  8520. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  8521. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  8522. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  8523. do { \
  8524. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  8525. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  8526. } while (0)
  8527. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  8528. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  8529. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  8530. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  8531. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  8532. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  8533. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  8534. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  8535. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  8536. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  8537. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  8538. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  8539. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  8540. #define HTT_RX_PEER_MAP_V2_BYTES 32
  8541. /**
  8542. * @brief target -> host rx peer unmap V2 message definition
  8543. *
  8544. *
  8545. * The following diagram shows the format of the rx peer unmap message sent
  8546. * from the target to the host.
  8547. *
  8548. * |31 24|23 16|15 8|7 0|
  8549. * |-----------------------------------------------------------------------|
  8550. * | SW peer ID | VDEV ID | msg type |
  8551. * |-----------------------------------------------------------------------|
  8552. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  8553. * |-----------------------------------------------------------------------|
  8554. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  8555. * |-----------------------------------------------------------------------|
  8556. * | Peer Delete Duration |
  8557. * |-----------------------------------------------------------------------|
  8558. * | Reserved_0 |
  8559. * |-----------------------------------------------------------------------|
  8560. * | Reserved_1 |
  8561. * |-----------------------------------------------------------------------|
  8562. * | Reserved_2 |
  8563. * |-----------------------------------------------------------------------|
  8564. *
  8565. *
  8566. * The following field definitions describe the format of the rx peer unmap
  8567. * messages sent from the target to the host.
  8568. * - MSG_TYPE
  8569. * Bits 7:0
  8570. * Purpose: identifies this as an rx peer unmap v2 message
  8571. * Value: peer unmap v2 -> 0x1f
  8572. * - VDEV_ID
  8573. * Bits 15:8
  8574. * Purpose: Indicates which virtual device the peer is associated
  8575. * with.
  8576. * Value: vdev ID (used in the host to look up the vdev object)
  8577. * - SW_PEER_ID
  8578. * Bits 31:16
  8579. * Purpose: The peer ID (index) that WAL is freeing
  8580. * Value: (rx) peer ID
  8581. * - MAC_ADDR_L32
  8582. * Bits 31:0
  8583. * Purpose: Identifies which peer node the peer ID is for.
  8584. * Value: lower 4 bytes of peer node's MAC address
  8585. * - MAC_ADDR_U16
  8586. * Bits 15:0
  8587. * Purpose: Identifies which peer node the peer ID is for.
  8588. * Value: upper 2 bytes of peer node's MAC address
  8589. * - NEXT_HOP
  8590. * Bits 16
  8591. * Purpose: Bit indicates next_hop AST entry used for WDS
  8592. * (Wireless Distribution System).
  8593. * - PEER_DELETE_DURATION
  8594. * Bits 31:0
  8595. * Purpose: Time taken to delete peer, in msec,
  8596. * Used for monitoring / debugging PEER delete response delay
  8597. */
  8598. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  8599. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  8600. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  8601. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  8602. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  8603. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  8604. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  8605. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  8606. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  8607. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  8608. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  8609. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  8610. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  8611. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  8612. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  8613. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  8614. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  8615. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  8616. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  8617. do { \
  8618. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  8619. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  8620. } while (0)
  8621. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  8622. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  8623. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  8624. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  8625. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  8626. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  8627. /**
  8628. * @brief target -> host message specifying security parameters
  8629. *
  8630. * @details
  8631. * The following diagram shows the format of the security specification
  8632. * message sent from the target to the host.
  8633. * This security specification message tells the host whether a PN check is
  8634. * necessary on rx data frames, and if so, how large the PN counter is.
  8635. * This message also tells the host about the security processing to apply
  8636. * to defragmented rx frames - specifically, whether a Message Integrity
  8637. * Check is required, and the Michael key to use.
  8638. *
  8639. * |31 24|23 16|15|14 8|7 0|
  8640. * |-----------------------------------------------------------------------|
  8641. * | peer ID | U| security type | msg type |
  8642. * |-----------------------------------------------------------------------|
  8643. * | Michael Key K0 |
  8644. * |-----------------------------------------------------------------------|
  8645. * | Michael Key K1 |
  8646. * |-----------------------------------------------------------------------|
  8647. * | WAPI RSC Low0 |
  8648. * |-----------------------------------------------------------------------|
  8649. * | WAPI RSC Low1 |
  8650. * |-----------------------------------------------------------------------|
  8651. * | WAPI RSC Hi0 |
  8652. * |-----------------------------------------------------------------------|
  8653. * | WAPI RSC Hi1 |
  8654. * |-----------------------------------------------------------------------|
  8655. *
  8656. * The following field definitions describe the format of the security
  8657. * indication message sent from the target to the host.
  8658. * - MSG_TYPE
  8659. * Bits 7:0
  8660. * Purpose: identifies this as a security specification message
  8661. * Value: 0xb
  8662. * - SEC_TYPE
  8663. * Bits 14:8
  8664. * Purpose: specifies which type of security applies to the peer
  8665. * Value: htt_sec_type enum value
  8666. * - UNICAST
  8667. * Bit 15
  8668. * Purpose: whether this security is applied to unicast or multicast data
  8669. * Value: 1 -> unicast, 0 -> multicast
  8670. * - PEER_ID
  8671. * Bits 31:16
  8672. * Purpose: The ID number for the peer the security specification is for
  8673. * Value: peer ID
  8674. * - MICHAEL_KEY_K0
  8675. * Bits 31:0
  8676. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  8677. * Value: Michael Key K0 (if security type is TKIP)
  8678. * - MICHAEL_KEY_K1
  8679. * Bits 31:0
  8680. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  8681. * Value: Michael Key K1 (if security type is TKIP)
  8682. * - WAPI_RSC_LOW0
  8683. * Bits 31:0
  8684. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  8685. * Value: WAPI RSC Low0 (if security type is WAPI)
  8686. * - WAPI_RSC_LOW1
  8687. * Bits 31:0
  8688. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  8689. * Value: WAPI RSC Low1 (if security type is WAPI)
  8690. * - WAPI_RSC_HI0
  8691. * Bits 31:0
  8692. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  8693. * Value: WAPI RSC Hi0 (if security type is WAPI)
  8694. * - WAPI_RSC_HI1
  8695. * Bits 31:0
  8696. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  8697. * Value: WAPI RSC Hi1 (if security type is WAPI)
  8698. */
  8699. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  8700. #define HTT_SEC_IND_SEC_TYPE_S 8
  8701. #define HTT_SEC_IND_UNICAST_M 0x00008000
  8702. #define HTT_SEC_IND_UNICAST_S 15
  8703. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  8704. #define HTT_SEC_IND_PEER_ID_S 16
  8705. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  8706. do { \
  8707. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  8708. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  8709. } while (0)
  8710. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  8711. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  8712. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  8713. do { \
  8714. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  8715. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  8716. } while (0)
  8717. #define HTT_SEC_IND_UNICAST_GET(word) \
  8718. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  8719. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  8720. do { \
  8721. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  8722. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  8723. } while (0)
  8724. #define HTT_SEC_IND_PEER_ID_GET(word) \
  8725. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  8726. #define HTT_SEC_IND_BYTES 28
  8727. /**
  8728. * @brief target -> host rx ADDBA / DELBA message definitions
  8729. *
  8730. * @details
  8731. * The following diagram shows the format of the rx ADDBA message sent
  8732. * from the target to the host:
  8733. *
  8734. * |31 20|19 16|15 8|7 0|
  8735. * |---------------------------------------------------------------------|
  8736. * | peer ID | TID | window size | msg type |
  8737. * |---------------------------------------------------------------------|
  8738. *
  8739. * The following diagram shows the format of the rx DELBA message sent
  8740. * from the target to the host:
  8741. *
  8742. * |31 20|19 16|15 10|9 8|7 0|
  8743. * |---------------------------------------------------------------------|
  8744. * | peer ID | TID | reserved | IR| msg type |
  8745. * |---------------------------------------------------------------------|
  8746. *
  8747. * The following field definitions describe the format of the rx ADDBA
  8748. * and DELBA messages sent from the target to the host.
  8749. * - MSG_TYPE
  8750. * Bits 7:0
  8751. * Purpose: identifies this as an rx ADDBA or DELBA message
  8752. * Value: ADDBA -> 0x5, DELBA -> 0x6
  8753. * - IR (initiator / recipient)
  8754. * Bits 9:8 (DELBA only)
  8755. * Purpose: specify whether the DELBA handshake was initiated by the
  8756. * local STA/AP, or by the peer STA/AP
  8757. * Value:
  8758. * 0 - unspecified
  8759. * 1 - initiator (a.k.a. originator)
  8760. * 2 - recipient (a.k.a. responder)
  8761. * 3 - unused / reserved
  8762. * - WIN_SIZE
  8763. * Bits 15:8 (ADDBA only)
  8764. * Purpose: Specifies the length of the block ack window (max = 64).
  8765. * Value:
  8766. * block ack window length specified by the received ADDBA
  8767. * management message.
  8768. * - TID
  8769. * Bits 19:16
  8770. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  8771. * Value:
  8772. * TID specified by the received ADDBA or DELBA management message.
  8773. * - PEER_ID
  8774. * Bits 31:20
  8775. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  8776. * Value:
  8777. * ID (hash value) used by the host for fast, direct lookup of
  8778. * host SW peer info, including rx reorder states.
  8779. */
  8780. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  8781. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  8782. #define HTT_RX_ADDBA_TID_M 0xf0000
  8783. #define HTT_RX_ADDBA_TID_S 16
  8784. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  8785. #define HTT_RX_ADDBA_PEER_ID_S 20
  8786. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  8787. do { \
  8788. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  8789. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  8790. } while (0)
  8791. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  8792. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  8793. #define HTT_RX_ADDBA_TID_SET(word, value) \
  8794. do { \
  8795. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  8796. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  8797. } while (0)
  8798. #define HTT_RX_ADDBA_TID_GET(word) \
  8799. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  8800. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  8801. do { \
  8802. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  8803. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  8804. } while (0)
  8805. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  8806. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  8807. #define HTT_RX_ADDBA_BYTES 4
  8808. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  8809. #define HTT_RX_DELBA_INITIATOR_S 8
  8810. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  8811. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  8812. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  8813. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  8814. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  8815. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  8816. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  8817. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  8818. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  8819. do { \
  8820. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  8821. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  8822. } while (0)
  8823. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  8824. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  8825. #define HTT_RX_DELBA_BYTES 4
  8826. /**
  8827. * @brief tx queue group information element definition
  8828. *
  8829. * @details
  8830. * The following diagram shows the format of the tx queue group
  8831. * information element, which can be included in target --> host
  8832. * messages to specify the number of tx "credits" (tx descriptors
  8833. * for LL, or tx buffers for HL) available to a particular group
  8834. * of host-side tx queues, and which host-side tx queues belong to
  8835. * the group.
  8836. *
  8837. * |31|30 24|23 16|15|14|13 0|
  8838. * |------------------------------------------------------------------------|
  8839. * | X| reserved | tx queue grp ID | A| S| credit count |
  8840. * |------------------------------------------------------------------------|
  8841. * | vdev ID mask | AC mask |
  8842. * |------------------------------------------------------------------------|
  8843. *
  8844. * The following definitions describe the fields within the tx queue group
  8845. * information element:
  8846. * - credit_count
  8847. * Bits 13:1
  8848. * Purpose: specify how many tx credits are available to the tx queue group
  8849. * Value: An absolute or relative, positive or negative credit value
  8850. * The 'A' bit specifies whether the value is absolute or relative.
  8851. * The 'S' bit specifies whether the value is positive or negative.
  8852. * A negative value can only be relative, not absolute.
  8853. * An absolute value replaces any prior credit value the host has for
  8854. * the tx queue group in question.
  8855. * A relative value is added to the prior credit value the host has for
  8856. * the tx queue group in question.
  8857. * - sign
  8858. * Bit 14
  8859. * Purpose: specify whether the credit count is positive or negative
  8860. * Value: 0 -> positive, 1 -> negative
  8861. * - absolute
  8862. * Bit 15
  8863. * Purpose: specify whether the credit count is absolute or relative
  8864. * Value: 0 -> relative, 1 -> absolute
  8865. * - txq_group_id
  8866. * Bits 23:16
  8867. * Purpose: indicate which tx queue group's credit and/or membership are
  8868. * being specified
  8869. * Value: 0 to max_tx_queue_groups-1
  8870. * - reserved
  8871. * Bits 30:16
  8872. * Value: 0x0
  8873. * - eXtension
  8874. * Bit 31
  8875. * Purpose: specify whether another tx queue group info element follows
  8876. * Value: 0 -> no more tx queue group information elements
  8877. * 1 -> another tx queue group information element immediately follows
  8878. * - ac_mask
  8879. * Bits 15:0
  8880. * Purpose: specify which Access Categories belong to the tx queue group
  8881. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  8882. * the tx queue group.
  8883. * The AC bit-mask values are obtained by left-shifting by the
  8884. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  8885. * - vdev_id_mask
  8886. * Bits 31:16
  8887. * Purpose: specify which vdev's tx queues belong to the tx queue group
  8888. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  8889. * belong to the tx queue group.
  8890. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  8891. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  8892. */
  8893. PREPACK struct htt_txq_group {
  8894. A_UINT32
  8895. credit_count: 14,
  8896. sign: 1,
  8897. absolute: 1,
  8898. tx_queue_group_id: 8,
  8899. reserved0: 7,
  8900. extension: 1;
  8901. A_UINT32
  8902. ac_mask: 16,
  8903. vdev_id_mask: 16;
  8904. } POSTPACK;
  8905. /* first word */
  8906. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  8907. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  8908. #define HTT_TXQ_GROUP_SIGN_S 14
  8909. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  8910. #define HTT_TXQ_GROUP_ABS_S 15
  8911. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  8912. #define HTT_TXQ_GROUP_ID_S 16
  8913. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  8914. #define HTT_TXQ_GROUP_EXT_S 31
  8915. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  8916. /* second word */
  8917. #define HTT_TXQ_GROUP_AC_MASK_S 0
  8918. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  8919. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  8920. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  8921. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  8922. do { \
  8923. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  8924. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  8925. } while (0)
  8926. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  8927. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  8928. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  8929. do { \
  8930. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  8931. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  8932. } while (0)
  8933. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  8934. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  8935. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  8936. do { \
  8937. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  8938. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  8939. } while (0)
  8940. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  8941. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  8942. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  8943. do { \
  8944. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  8945. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  8946. } while (0)
  8947. #define HTT_TXQ_GROUP_ID_GET(_info) \
  8948. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  8949. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  8950. do { \
  8951. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  8952. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  8953. } while (0)
  8954. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  8955. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  8956. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  8957. do { \
  8958. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  8959. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  8960. } while (0)
  8961. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  8962. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  8963. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  8964. do { \
  8965. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  8966. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  8967. } while (0)
  8968. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  8969. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  8970. /**
  8971. * @brief target -> host TX completion indication message definition
  8972. *
  8973. * @details
  8974. * The following diagram shows the format of the TX completion indication sent
  8975. * from the target to the host
  8976. *
  8977. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  8978. * |-------------------------------------------------------------------|
  8979. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  8980. * |-------------------------------------------------------------------|
  8981. * payload:| MSDU1 ID | MSDU0 ID |
  8982. * |-------------------------------------------------------------------|
  8983. * : MSDU3 ID | MSDU2 ID :
  8984. * |-------------------------------------------------------------------|
  8985. * | struct htt_tx_compl_ind_append_retries |
  8986. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  8987. * | struct htt_tx_compl_ind_append_tx_tstamp |
  8988. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  8989. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  8990. * |-------------------------------------------------------------------|
  8991. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  8992. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  8993. * | MSDU0 tx_tsf64_low |
  8994. * |-------------------------------------------------------------------|
  8995. * | MSDU0 tx_tsf64_high |
  8996. * |-------------------------------------------------------------------|
  8997. * | MSDU1 tx_tsf64_low |
  8998. * |-------------------------------------------------------------------|
  8999. * | MSDU1 tx_tsf64_high |
  9000. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9001. * | phy_timestamp |
  9002. * |-------------------------------------------------------------------|
  9003. * | rate specs (see below) |
  9004. * |-------------------------------------------------------------------|
  9005. * | seqctrl | framectrl |
  9006. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  9007. * Where:
  9008. * A0 = append (a.k.a. append0)
  9009. * A1 = append1
  9010. * TP = MSDU tx power presence
  9011. * A2 = append2
  9012. * A3 = append3
  9013. * A4 = append4
  9014. *
  9015. * The following field definitions describe the format of the TX completion
  9016. * indication sent from the target to the host
  9017. * Header fields:
  9018. * - msg_type
  9019. * Bits 7:0
  9020. * Purpose: identifies this as HTT TX completion indication
  9021. * Value: 0x7
  9022. * - status
  9023. * Bits 10:8
  9024. * Purpose: the TX completion status of payload fragmentations descriptors
  9025. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  9026. * - tid
  9027. * Bits 14:11
  9028. * Purpose: the tid associated with those fragmentation descriptors. It is
  9029. * valid or not, depending on the tid_invalid bit.
  9030. * Value: 0 to 15
  9031. * - tid_invalid
  9032. * Bits 15:15
  9033. * Purpose: this bit indicates whether the tid field is valid or not
  9034. * Value: 0 indicates valid; 1 indicates invalid
  9035. * - num
  9036. * Bits 23:16
  9037. * Purpose: the number of payload in this indication
  9038. * Value: 1 to 255
  9039. * - append (a.k.a. append0)
  9040. * Bits 24:24
  9041. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  9042. * the number of tx retries for one MSDU at the end of this message
  9043. * Value: 0 indicates no appending; 1 indicates appending
  9044. * - append1
  9045. * Bits 25:25
  9046. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  9047. * contains the timestamp info for each TX msdu id in payload.
  9048. * The order of the timestamps matches the order of the MSDU IDs.
  9049. * Note that a big-endian host needs to account for the reordering
  9050. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  9051. * conversion) when determining which tx timestamp corresponds to
  9052. * which MSDU ID.
  9053. * Value: 0 indicates no appending; 1 indicates appending
  9054. * - msdu_tx_power_presence
  9055. * Bits 26:26
  9056. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  9057. * for each MSDU referenced by the TX_COMPL_IND message.
  9058. * The tx power is reported in 0.5 dBm units.
  9059. * The order of the per-MSDU tx power reports matches the order
  9060. * of the MSDU IDs.
  9061. * Note that a big-endian host needs to account for the reordering
  9062. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  9063. * conversion) when determining which Tx Power corresponds to
  9064. * which MSDU ID.
  9065. * Value: 0 indicates MSDU tx power reports are not appended,
  9066. * 1 indicates MSDU tx power reports are appended
  9067. * - append2
  9068. * Bits 27:27
  9069. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  9070. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  9071. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  9072. * same for all MSDUs witin a single PPDU, the RSSI is duplicated
  9073. * for each MSDU, for convenience.
  9074. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  9075. * this append2 bit is set).
  9076. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  9077. * dB above the noise floor.
  9078. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  9079. * 1 indicates MSDU ACK RSSI values are appended.
  9080. * - append3
  9081. * Bits 28:28
  9082. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  9083. * contains the tx tsf info based on wlan global TSF for
  9084. * each TX msdu id in payload.
  9085. * The order of the tx tsf matches the order of the MSDU IDs.
  9086. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  9087. * values to indicate the the lower 32 bits and higher 32 bits of
  9088. * the tx tsf.
  9089. * The tx_tsf64 here represents the time MSDU was acked and the
  9090. * tx_tsf64 has microseconds units.
  9091. * Value: 0 indicates no appending; 1 indicates appending
  9092. * - append4
  9093. * Bits 29:29
  9094. * Purpose: Indicate whether data frame control fields and fields required
  9095. * for radio tap header are appended for each MSDU in TX_COMP_IND
  9096. * message. The order of the this message matches the order of
  9097. * the MSDU IDs.
  9098. * Value: 0 indicates frame control fields and fields required for
  9099. * radio tap header values are not appended,
  9100. * 1 indicates frame control fields and fields required for
  9101. * radio tap header values are appended.
  9102. * Payload fields:
  9103. * - hmsdu_id
  9104. * Bits 15:0
  9105. * Purpose: this ID is used to track the Tx buffer in host
  9106. * Value: 0 to "size of host MSDU descriptor pool - 1"
  9107. */
  9108. PREPACK struct htt_tx_data_hdr_information {
  9109. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  9110. A_UINT32 /* word 1 */
  9111. /* preamble:
  9112. * 0-OFDM,
  9113. * 1-CCk,
  9114. * 2-HT,
  9115. * 3-VHT
  9116. */
  9117. preamble: 2, /* [1:0] */
  9118. /* mcs:
  9119. * In case of HT preamble interpret
  9120. * MCS along with NSS.
  9121. * Valid values for HT are 0 to 7.
  9122. * HT mcs 0 with NSS 2 is mcs 8.
  9123. * Valid values for VHT are 0 to 9.
  9124. */
  9125. mcs: 4, /* [5:2] */
  9126. /* rate:
  9127. * This is applicable only for
  9128. * CCK and OFDM preamble type
  9129. * rate 0: OFDM 48 Mbps,
  9130. * 1: OFDM 24 Mbps,
  9131. * 2: OFDM 12 Mbps
  9132. * 3: OFDM 6 Mbps
  9133. * 4: OFDM 54 Mbps
  9134. * 5: OFDM 36 Mbps
  9135. * 6: OFDM 18 Mbps
  9136. * 7: OFDM 9 Mbps
  9137. * rate 0: CCK 11 Mbps Long
  9138. * 1: CCK 5.5 Mbps Long
  9139. * 2: CCK 2 Mbps Long
  9140. * 3: CCK 1 Mbps Long
  9141. * 4: CCK 11 Mbps Short
  9142. * 5: CCK 5.5 Mbps Short
  9143. * 6: CCK 2 Mbps Short
  9144. */
  9145. rate : 3, /* [ 8: 6] */
  9146. rssi : 8, /* [16: 9] units=dBm */
  9147. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  9148. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  9149. stbc : 1, /* [22] */
  9150. sgi : 1, /* [23] */
  9151. ldpc : 1, /* [24] */
  9152. beamformed: 1, /* [25] */
  9153. /* tx_retry_cnt:
  9154. * Indicates retry count of data tx frames provided by the host.
  9155. */
  9156. tx_retry_cnt: 6; /* [31:26] */
  9157. A_UINT32 /* word 2 */
  9158. framectrl:16, /* [15: 0] */
  9159. seqno:16; /* [31:16] */
  9160. } POSTPACK;
  9161. #define HTT_TX_COMPL_IND_STATUS_S 8
  9162. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  9163. #define HTT_TX_COMPL_IND_TID_S 11
  9164. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  9165. #define HTT_TX_COMPL_IND_TID_INV_S 15
  9166. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  9167. #define HTT_TX_COMPL_IND_NUM_S 16
  9168. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  9169. #define HTT_TX_COMPL_IND_APPEND_S 24
  9170. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  9171. #define HTT_TX_COMPL_IND_APPEND1_S 25
  9172. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  9173. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  9174. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  9175. #define HTT_TX_COMPL_IND_APPEND2_S 27
  9176. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  9177. #define HTT_TX_COMPL_IND_APPEND3_S 28
  9178. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  9179. #define HTT_TX_COMPL_IND_APPEND4_S 29
  9180. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  9181. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  9182. do { \
  9183. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  9184. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  9185. } while (0)
  9186. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  9187. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  9188. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  9189. do { \
  9190. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  9191. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  9192. } while (0)
  9193. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  9194. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  9195. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  9196. do { \
  9197. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  9198. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  9199. } while (0)
  9200. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  9201. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  9202. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  9203. do { \
  9204. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  9205. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  9206. } while (0)
  9207. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  9208. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  9209. HTT_TX_COMPL_IND_TID_INV_S)
  9210. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  9211. do { \
  9212. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  9213. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  9214. } while (0)
  9215. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  9216. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  9217. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  9218. do { \
  9219. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  9220. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  9221. } while (0)
  9222. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  9223. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  9224. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  9225. do { \
  9226. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  9227. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  9228. } while (0)
  9229. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  9230. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  9231. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  9232. do { \
  9233. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  9234. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  9235. } while (0)
  9236. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  9237. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  9238. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  9239. do { \
  9240. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  9241. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  9242. } while (0)
  9243. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  9244. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  9245. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  9246. do { \
  9247. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  9248. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  9249. } while (0)
  9250. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  9251. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  9252. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  9253. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  9254. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  9255. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  9256. #define HTT_TX_COMPL_IND_STAT_OK 0
  9257. /* DISCARD:
  9258. * current meaning:
  9259. * MSDUs were queued for transmission but filtered by HW or SW
  9260. * without any over the air attempts
  9261. * legacy meaning (HL Rome):
  9262. * MSDUs were discarded by the target FW without any over the air
  9263. * attempts due to lack of space
  9264. */
  9265. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  9266. /* NO_ACK:
  9267. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  9268. */
  9269. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  9270. /* POSTPONE:
  9271. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  9272. * be downloaded again later (in the appropriate order), when they are
  9273. * deliverable.
  9274. */
  9275. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  9276. /*
  9277. * The PEER_DEL tx completion status is used for HL cases
  9278. * where the peer the frame is for has been deleted.
  9279. * The host has already discarded its copy of the frame, but
  9280. * it still needs the tx completion to restore its credit.
  9281. */
  9282. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  9283. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  9284. #define HTT_TX_COMPL_IND_STAT_DROP 5
  9285. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  9286. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  9287. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  9288. PREPACK struct htt_tx_compl_ind_base {
  9289. A_UINT32 hdr;
  9290. A_UINT16 payload[1/*or more*/];
  9291. } POSTPACK;
  9292. PREPACK struct htt_tx_compl_ind_append_retries {
  9293. A_UINT16 msdu_id;
  9294. A_UINT8 tx_retries;
  9295. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  9296. 0: this is the last append_retries struct */
  9297. } POSTPACK;
  9298. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  9299. A_UINT32 timestamp[1/*or more*/];
  9300. } POSTPACK;
  9301. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  9302. A_UINT32 tx_tsf64_low;
  9303. A_UINT32 tx_tsf64_high;
  9304. } POSTPACK;
  9305. /* htt_tx_data_hdr_information payload extension fields: */
  9306. /* DWORD zero */
  9307. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  9308. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  9309. /* DWORD one */
  9310. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  9311. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  9312. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  9313. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  9314. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  9315. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  9316. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  9317. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  9318. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  9319. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  9320. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  9321. #define HTT_FW_TX_DATA_HDR_BW_S 19
  9322. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  9323. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  9324. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  9325. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  9326. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  9327. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  9328. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  9329. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  9330. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  9331. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  9332. /* DWORD two */
  9333. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  9334. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  9335. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  9336. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  9337. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  9338. do { \
  9339. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  9340. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  9341. } while (0)
  9342. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  9343. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  9344. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  9345. do { \
  9346. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  9347. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  9348. } while (0)
  9349. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  9350. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  9351. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  9352. do { \
  9353. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  9354. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  9355. } while (0)
  9356. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  9357. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  9358. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  9359. do { \
  9360. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  9361. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  9362. } while (0)
  9363. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  9364. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  9365. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  9366. do { \
  9367. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  9368. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  9369. } while (0)
  9370. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  9371. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  9372. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  9373. do { \
  9374. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  9375. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  9376. } while (0)
  9377. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  9378. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  9379. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  9380. do { \
  9381. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  9382. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  9383. } while (0)
  9384. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  9385. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  9386. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  9387. do { \
  9388. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  9389. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  9390. } while (0)
  9391. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  9392. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  9393. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  9394. do { \
  9395. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  9396. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  9397. } while (0)
  9398. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  9399. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  9400. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  9401. do { \
  9402. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  9403. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  9404. } while (0)
  9405. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  9406. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  9407. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  9408. do { \
  9409. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  9410. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  9411. } while (0)
  9412. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  9413. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  9414. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  9415. do { \
  9416. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  9417. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  9418. } while (0)
  9419. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  9420. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  9421. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  9422. do { \
  9423. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  9424. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  9425. } while (0)
  9426. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  9427. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  9428. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  9429. do { \
  9430. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  9431. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  9432. } while (0)
  9433. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  9434. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  9435. /**
  9436. * @brief target -> host rate-control update indication message
  9437. *
  9438. * @details
  9439. * The following diagram shows the format of the RC Update message
  9440. * sent from the target to the host, while processing the tx-completion
  9441. * of a transmitted PPDU.
  9442. *
  9443. * |31 24|23 16|15 8|7 0|
  9444. * |-------------------------------------------------------------|
  9445. * | peer ID | vdev ID | msg_type |
  9446. * |-------------------------------------------------------------|
  9447. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  9448. * |-------------------------------------------------------------|
  9449. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  9450. * |-------------------------------------------------------------|
  9451. * | : |
  9452. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  9453. * | : |
  9454. * |-------------------------------------------------------------|
  9455. * | : |
  9456. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  9457. * | : |
  9458. * |-------------------------------------------------------------|
  9459. * : :
  9460. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  9461. *
  9462. */
  9463. typedef struct {
  9464. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  9465. A_UINT32 rate_code_flags;
  9466. A_UINT32 flags; /* Encodes information such as excessive
  9467. retransmission, aggregate, some info
  9468. from .11 frame control,
  9469. STBC, LDPC, (SGI and Tx Chain Mask
  9470. are encoded in ptx_rc->flags field),
  9471. AMPDU truncation (BT/time based etc.),
  9472. RTS/CTS attempt */
  9473. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  9474. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  9475. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  9476. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  9477. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  9478. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  9479. } HTT_RC_TX_DONE_PARAMS;
  9480. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  9481. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  9482. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  9483. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  9484. #define HTT_RC_UPDATE_VDEVID_S 8
  9485. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  9486. #define HTT_RC_UPDATE_PEERID_S 16
  9487. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  9488. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  9489. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  9490. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  9491. do { \
  9492. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  9493. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  9494. } while (0)
  9495. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  9496. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  9497. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  9498. do { \
  9499. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  9500. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  9501. } while (0)
  9502. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  9503. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  9504. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  9505. do { \
  9506. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  9507. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  9508. } while (0)
  9509. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  9510. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  9511. /**
  9512. * @brief target -> host rx fragment indication message definition
  9513. *
  9514. * @details
  9515. * The following field definitions describe the format of the rx fragment
  9516. * indication message sent from the target to the host.
  9517. * The rx fragment indication message shares the format of the
  9518. * rx indication message, but not all fields from the rx indication message
  9519. * are relevant to the rx fragment indication message.
  9520. *
  9521. *
  9522. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  9523. * |-----------+-------------------+---------------------+-------------|
  9524. * | peer ID | |FV| ext TID | msg type |
  9525. * |-------------------------------------------------------------------|
  9526. * | | flush | flush |
  9527. * | | end | start |
  9528. * | | seq num | seq num |
  9529. * |-------------------------------------------------------------------|
  9530. * | reserved | FW rx desc bytes |
  9531. * |-------------------------------------------------------------------|
  9532. * | | FW MSDU Rx |
  9533. * | | desc B0 |
  9534. * |-------------------------------------------------------------------|
  9535. * Header fields:
  9536. * - MSG_TYPE
  9537. * Bits 7:0
  9538. * Purpose: identifies this as an rx fragment indication message
  9539. * Value: 0xa
  9540. * - EXT_TID
  9541. * Bits 12:8
  9542. * Purpose: identify the traffic ID of the rx data, including
  9543. * special "extended" TID values for multicast, broadcast, and
  9544. * non-QoS data frames
  9545. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  9546. * - FLUSH_VALID (FV)
  9547. * Bit 13
  9548. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  9549. * is valid
  9550. * Value:
  9551. * 1 -> flush IE is valid and needs to be processed
  9552. * 0 -> flush IE is not valid and should be ignored
  9553. * - PEER_ID
  9554. * Bits 31:16
  9555. * Purpose: Identify, by ID, which peer sent the rx data
  9556. * Value: ID of the peer who sent the rx data
  9557. * - FLUSH_SEQ_NUM_START
  9558. * Bits 5:0
  9559. * Purpose: Indicate the start of a series of MPDUs to flush
  9560. * Not all MPDUs within this series are necessarily valid - the host
  9561. * must check each sequence number within this range to see if the
  9562. * corresponding MPDU is actually present.
  9563. * This field is only valid if the FV bit is set.
  9564. * Value:
  9565. * The sequence number for the first MPDUs to check to flush.
  9566. * The sequence number is masked by 0x3f.
  9567. * - FLUSH_SEQ_NUM_END
  9568. * Bits 11:6
  9569. * Purpose: Indicate the end of a series of MPDUs to flush
  9570. * Value:
  9571. * The sequence number one larger than the sequence number of the
  9572. * last MPDU to check to flush.
  9573. * The sequence number is masked by 0x3f.
  9574. * Not all MPDUs within this series are necessarily valid - the host
  9575. * must check each sequence number within this range to see if the
  9576. * corresponding MPDU is actually present.
  9577. * This field is only valid if the FV bit is set.
  9578. * Rx descriptor fields:
  9579. * - FW_RX_DESC_BYTES
  9580. * Bits 15:0
  9581. * Purpose: Indicate how many bytes in the Rx indication are used for
  9582. * FW Rx descriptors
  9583. * Value: 1
  9584. */
  9585. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  9586. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  9587. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  9588. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  9589. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  9590. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  9591. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  9592. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  9593. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  9594. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  9595. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  9596. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  9597. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  9598. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  9599. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  9600. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  9601. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  9602. #define HTT_RX_FRAG_IND_BYTES \
  9603. (4 /* msg hdr */ + \
  9604. 4 /* flush spec */ + \
  9605. 4 /* (unused) FW rx desc bytes spec */ + \
  9606. 4 /* FW rx desc */)
  9607. /**
  9608. * @brief target -> host test message definition
  9609. *
  9610. * @details
  9611. * The following field definitions describe the format of the test
  9612. * message sent from the target to the host.
  9613. * The message consists of a 4-octet header, followed by a variable
  9614. * number of 32-bit integer values, followed by a variable number
  9615. * of 8-bit character values.
  9616. *
  9617. * |31 16|15 8|7 0|
  9618. * |-----------------------------------------------------------|
  9619. * | num chars | num ints | msg type |
  9620. * |-----------------------------------------------------------|
  9621. * | int 0 |
  9622. * |-----------------------------------------------------------|
  9623. * | int 1 |
  9624. * |-----------------------------------------------------------|
  9625. * | ... |
  9626. * |-----------------------------------------------------------|
  9627. * | char 3 | char 2 | char 1 | char 0 |
  9628. * |-----------------------------------------------------------|
  9629. * | | | ... | char 4 |
  9630. * |-----------------------------------------------------------|
  9631. * - MSG_TYPE
  9632. * Bits 7:0
  9633. * Purpose: identifies this as a test message
  9634. * Value: HTT_MSG_TYPE_TEST
  9635. * - NUM_INTS
  9636. * Bits 15:8
  9637. * Purpose: indicate how many 32-bit integers follow the message header
  9638. * - NUM_CHARS
  9639. * Bits 31:16
  9640. * Purpose: indicate how many 8-bit charaters follow the series of integers
  9641. */
  9642. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  9643. #define HTT_RX_TEST_NUM_INTS_S 8
  9644. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  9645. #define HTT_RX_TEST_NUM_CHARS_S 16
  9646. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  9647. do { \
  9648. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  9649. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  9650. } while (0)
  9651. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  9652. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  9653. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  9654. do { \
  9655. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  9656. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  9657. } while (0)
  9658. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  9659. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  9660. /**
  9661. * @brief target -> host packet log message
  9662. *
  9663. * @details
  9664. * The following field definitions describe the format of the packet log
  9665. * message sent from the target to the host.
  9666. * The message consists of a 4-octet header,followed by a variable number
  9667. * of 32-bit character values.
  9668. *
  9669. * |31 16|15 12|11 10|9 8|7 0|
  9670. * |------------------------------------------------------------------|
  9671. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  9672. * |------------------------------------------------------------------|
  9673. * | payload |
  9674. * |------------------------------------------------------------------|
  9675. * - MSG_TYPE
  9676. * Bits 7:0
  9677. * Purpose: identifies this as a pktlog message
  9678. * Value: HTT_T2H_MSG_TYPE_PKTLOG
  9679. * - mac_id
  9680. * Bits 9:8
  9681. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  9682. * Value: 0-3
  9683. * - pdev_id
  9684. * Bits 11:10
  9685. * Purpose: pdev_id
  9686. * Value: 0-3
  9687. * 0 (for rings at SOC level),
  9688. * 1/2/3 PDEV -> 0/1/2
  9689. * - payload_size
  9690. * Bits 31:16
  9691. * Purpose: explicitly specify the payload size
  9692. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  9693. */
  9694. PREPACK struct htt_pktlog_msg {
  9695. A_UINT32 header;
  9696. A_UINT32 payload[1/* or more */];
  9697. } POSTPACK;
  9698. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  9699. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  9700. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  9701. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  9702. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  9703. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  9704. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  9705. do { \
  9706. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  9707. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  9708. } while (0)
  9709. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  9710. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  9711. HTT_T2H_PKTLOG_MAC_ID_S)
  9712. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  9713. do { \
  9714. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  9715. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  9716. } while (0)
  9717. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  9718. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  9719. HTT_T2H_PKTLOG_PDEV_ID_S)
  9720. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  9721. do { \
  9722. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  9723. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  9724. } while (0)
  9725. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  9726. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  9727. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  9728. /*
  9729. * Rx reorder statistics
  9730. * NB: all the fields must be defined in 4 octets size.
  9731. */
  9732. struct rx_reorder_stats {
  9733. /* Non QoS MPDUs received */
  9734. A_UINT32 deliver_non_qos;
  9735. /* MPDUs received in-order */
  9736. A_UINT32 deliver_in_order;
  9737. /* Flush due to reorder timer expired */
  9738. A_UINT32 deliver_flush_timeout;
  9739. /* Flush due to move out of window */
  9740. A_UINT32 deliver_flush_oow;
  9741. /* Flush due to DELBA */
  9742. A_UINT32 deliver_flush_delba;
  9743. /* MPDUs dropped due to FCS error */
  9744. A_UINT32 fcs_error;
  9745. /* MPDUs dropped due to monitor mode non-data packet */
  9746. A_UINT32 mgmt_ctrl;
  9747. /* Unicast-data MPDUs dropped due to invalid peer */
  9748. A_UINT32 invalid_peer;
  9749. /* MPDUs dropped due to duplication (non aggregation) */
  9750. A_UINT32 dup_non_aggr;
  9751. /* MPDUs dropped due to processed before */
  9752. A_UINT32 dup_past;
  9753. /* MPDUs dropped due to duplicate in reorder queue */
  9754. A_UINT32 dup_in_reorder;
  9755. /* Reorder timeout happened */
  9756. A_UINT32 reorder_timeout;
  9757. /* invalid bar ssn */
  9758. A_UINT32 invalid_bar_ssn;
  9759. /* reorder reset due to bar ssn */
  9760. A_UINT32 ssn_reset;
  9761. /* Flush due to delete peer */
  9762. A_UINT32 deliver_flush_delpeer;
  9763. /* Flush due to offload*/
  9764. A_UINT32 deliver_flush_offload;
  9765. /* Flush due to out of buffer*/
  9766. A_UINT32 deliver_flush_oob;
  9767. /* MPDUs dropped due to PN check fail */
  9768. A_UINT32 pn_fail;
  9769. /* MPDUs dropped due to unable to allocate memory */
  9770. A_UINT32 store_fail;
  9771. /* Number of times the tid pool alloc succeeded */
  9772. A_UINT32 tid_pool_alloc_succ;
  9773. /* Number of times the MPDU pool alloc succeeded */
  9774. A_UINT32 mpdu_pool_alloc_succ;
  9775. /* Number of times the MSDU pool alloc succeeded */
  9776. A_UINT32 msdu_pool_alloc_succ;
  9777. /* Number of times the tid pool alloc failed */
  9778. A_UINT32 tid_pool_alloc_fail;
  9779. /* Number of times the MPDU pool alloc failed */
  9780. A_UINT32 mpdu_pool_alloc_fail;
  9781. /* Number of times the MSDU pool alloc failed */
  9782. A_UINT32 msdu_pool_alloc_fail;
  9783. /* Number of times the tid pool freed */
  9784. A_UINT32 tid_pool_free;
  9785. /* Number of times the MPDU pool freed */
  9786. A_UINT32 mpdu_pool_free;
  9787. /* Number of times the MSDU pool freed */
  9788. A_UINT32 msdu_pool_free;
  9789. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  9790. A_UINT32 msdu_queued;
  9791. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  9792. A_UINT32 msdu_recycled;
  9793. /* Number of MPDUs with invalid peer but A2 found in AST */
  9794. A_UINT32 invalid_peer_a2_in_ast;
  9795. /* Number of MPDUs with invalid peer but A3 found in AST */
  9796. A_UINT32 invalid_peer_a3_in_ast;
  9797. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  9798. A_UINT32 invalid_peer_bmc_mpdus;
  9799. /* Number of MSDUs with err attention word */
  9800. A_UINT32 rxdesc_err_att;
  9801. /* Number of MSDUs with flag of peer_idx_invalid */
  9802. A_UINT32 rxdesc_err_peer_idx_inv;
  9803. /* Number of MSDUs with flag of peer_idx_timeout */
  9804. A_UINT32 rxdesc_err_peer_idx_to;
  9805. /* Number of MSDUs with flag of overflow */
  9806. A_UINT32 rxdesc_err_ov;
  9807. /* Number of MSDUs with flag of msdu_length_err */
  9808. A_UINT32 rxdesc_err_msdu_len;
  9809. /* Number of MSDUs with flag of mpdu_length_err */
  9810. A_UINT32 rxdesc_err_mpdu_len;
  9811. /* Number of MSDUs with flag of tkip_mic_err */
  9812. A_UINT32 rxdesc_err_tkip_mic;
  9813. /* Number of MSDUs with flag of decrypt_err */
  9814. A_UINT32 rxdesc_err_decrypt;
  9815. /* Number of MSDUs with flag of fcs_err */
  9816. A_UINT32 rxdesc_err_fcs;
  9817. /* Number of Unicast (bc_mc bit is not set in attention word)
  9818. * frames with invalid peer handler
  9819. */
  9820. A_UINT32 rxdesc_uc_msdus_inv_peer;
  9821. /* Number of unicast frame directly (direct bit is set in attention word)
  9822. * to DUT with invalid peer handler
  9823. */
  9824. A_UINT32 rxdesc_direct_msdus_inv_peer;
  9825. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  9826. * frames with invalid peer handler
  9827. */
  9828. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  9829. /* Number of MSDUs dropped due to no first MSDU flag */
  9830. A_UINT32 rxdesc_no_1st_msdu;
  9831. /* Number of MSDUs droped due to ring overflow */
  9832. A_UINT32 msdu_drop_ring_ov;
  9833. /* Number of MSDUs dropped due to FC mismatch */
  9834. A_UINT32 msdu_drop_fc_mismatch;
  9835. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  9836. A_UINT32 msdu_drop_mgmt_remote_ring;
  9837. /* Number of MSDUs dropped due to errors not reported in attention word */
  9838. A_UINT32 msdu_drop_misc;
  9839. /* Number of MSDUs go to offload before reorder */
  9840. A_UINT32 offload_msdu_wal;
  9841. /* Number of data frame dropped by offload after reorder */
  9842. A_UINT32 offload_msdu_reorder;
  9843. /* Number of MPDUs with sequence number in the past and within the BA window */
  9844. A_UINT32 dup_past_within_window;
  9845. /* Number of MPDUs with sequence number in the past and outside the BA window */
  9846. A_UINT32 dup_past_outside_window;
  9847. /* Number of MSDUs with decrypt/MIC error */
  9848. A_UINT32 rxdesc_err_decrypt_mic;
  9849. /* Number of data MSDUs received on both local and remote rings */
  9850. A_UINT32 data_msdus_on_both_rings;
  9851. /* MPDUs never filled */
  9852. A_UINT32 holes_not_filled;
  9853. };
  9854. /*
  9855. * Rx Remote buffer statistics
  9856. * NB: all the fields must be defined in 4 octets size.
  9857. */
  9858. struct rx_remote_buffer_mgmt_stats {
  9859. /* Total number of MSDUs reaped for Rx processing */
  9860. A_UINT32 remote_reaped;
  9861. /* MSDUs recycled within firmware */
  9862. A_UINT32 remote_recycled;
  9863. /* MSDUs stored by Data Rx */
  9864. A_UINT32 data_rx_msdus_stored;
  9865. /* Number of HTT indications from WAL Rx MSDU */
  9866. A_UINT32 wal_rx_ind;
  9867. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  9868. A_UINT32 wal_rx_ind_unconsumed;
  9869. /* Number of HTT indications from Data Rx MSDU */
  9870. A_UINT32 data_rx_ind;
  9871. /* Number of unconsumed HTT indications from Data Rx MSDU */
  9872. A_UINT32 data_rx_ind_unconsumed;
  9873. /* Number of HTT indications from ATHBUF */
  9874. A_UINT32 athbuf_rx_ind;
  9875. /* Number of remote buffers requested for refill */
  9876. A_UINT32 refill_buf_req;
  9877. /* Number of remote buffers filled by the host */
  9878. A_UINT32 refill_buf_rsp;
  9879. /* Number of times MAC hw_index = f/w write_index */
  9880. A_INT32 mac_no_bufs;
  9881. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  9882. A_INT32 fw_indices_equal;
  9883. /* Number of times f/w finds no buffers to post */
  9884. A_INT32 host_no_bufs;
  9885. };
  9886. /*
  9887. * TXBF MU/SU packets and NDPA statistics
  9888. * NB: all the fields must be defined in 4 octets size.
  9889. */
  9890. struct rx_txbf_musu_ndpa_pkts_stats {
  9891. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  9892. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  9893. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  9894. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  9895. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  9896. A_UINT32 reserved[3]; /* must be set to 0x0 */
  9897. };
  9898. /*
  9899. * htt_dbg_stats_status -
  9900. * present - The requested stats have been delivered in full.
  9901. * This indicates that either the stats information was contained
  9902. * in its entirety within this message, or else this message
  9903. * completes the delivery of the requested stats info that was
  9904. * partially delivered through earlier STATS_CONF messages.
  9905. * partial - The requested stats have been delivered in part.
  9906. * One or more subsequent STATS_CONF messages with the same
  9907. * cookie value will be sent to deliver the remainder of the
  9908. * information.
  9909. * error - The requested stats could not be delivered, for example due
  9910. * to a shortage of memory to construct a message holding the
  9911. * requested stats.
  9912. * invalid - The requested stat type is either not recognized, or the
  9913. * target is configured to not gather the stats type in question.
  9914. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  9915. * series_done - This special value indicates that no further stats info
  9916. * elements are present within a series of stats info elems
  9917. * (within a stats upload confirmation message).
  9918. */
  9919. enum htt_dbg_stats_status {
  9920. HTT_DBG_STATS_STATUS_PRESENT = 0,
  9921. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  9922. HTT_DBG_STATS_STATUS_ERROR = 2,
  9923. HTT_DBG_STATS_STATUS_INVALID = 3,
  9924. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  9925. };
  9926. /**
  9927. * @brief target -> host statistics upload
  9928. *
  9929. * @details
  9930. * The following field definitions describe the format of the HTT target
  9931. * to host stats upload confirmation message.
  9932. * The message contains a cookie echoed from the HTT host->target stats
  9933. * upload request, which identifies which request the confirmation is
  9934. * for, and a series of tag-length-value stats information elements.
  9935. * The tag-length header for each stats info element also includes a
  9936. * status field, to indicate whether the request for the stat type in
  9937. * question was fully met, partially met, unable to be met, or invalid
  9938. * (if the stat type in question is disabled in the target).
  9939. * A special value of all 1's in this status field is used to indicate
  9940. * the end of the series of stats info elements.
  9941. *
  9942. *
  9943. * |31 16|15 8|7 5|4 0|
  9944. * |------------------------------------------------------------|
  9945. * | reserved | msg type |
  9946. * |------------------------------------------------------------|
  9947. * | cookie LSBs |
  9948. * |------------------------------------------------------------|
  9949. * | cookie MSBs |
  9950. * |------------------------------------------------------------|
  9951. * | stats entry length | reserved | S |stat type|
  9952. * |------------------------------------------------------------|
  9953. * | |
  9954. * | type-specific stats info |
  9955. * | |
  9956. * |------------------------------------------------------------|
  9957. * | stats entry length | reserved | S |stat type|
  9958. * |------------------------------------------------------------|
  9959. * | |
  9960. * | type-specific stats info |
  9961. * | |
  9962. * |------------------------------------------------------------|
  9963. * | n/a | reserved | 111 | n/a |
  9964. * |------------------------------------------------------------|
  9965. * Header fields:
  9966. * - MSG_TYPE
  9967. * Bits 7:0
  9968. * Purpose: identifies this is a statistics upload confirmation message
  9969. * Value: 0x9
  9970. * - COOKIE_LSBS
  9971. * Bits 31:0
  9972. * Purpose: Provide a mechanism to match a target->host stats confirmation
  9973. * message with its preceding host->target stats request message.
  9974. * Value: LSBs of the opaque cookie specified by the host-side requestor
  9975. * - COOKIE_MSBS
  9976. * Bits 31:0
  9977. * Purpose: Provide a mechanism to match a target->host stats confirmation
  9978. * message with its preceding host->target stats request message.
  9979. * Value: MSBs of the opaque cookie specified by the host-side requestor
  9980. *
  9981. * Stats Information Element tag-length header fields:
  9982. * - STAT_TYPE
  9983. * Bits 4:0
  9984. * Purpose: identifies the type of statistics info held in the
  9985. * following information element
  9986. * Value: htt_dbg_stats_type
  9987. * - STATUS
  9988. * Bits 7:5
  9989. * Purpose: indicate whether the requested stats are present
  9990. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  9991. * the completion of the stats entry series
  9992. * - LENGTH
  9993. * Bits 31:16
  9994. * Purpose: indicate the stats information size
  9995. * Value: This field specifies the number of bytes of stats information
  9996. * that follows the element tag-length header.
  9997. * It is expected but not required that this length is a multiple of
  9998. * 4 bytes. Even if the length is not an integer multiple of 4, the
  9999. * subsequent stats entry header will begin on a 4-byte aligned
  10000. * boundary.
  10001. */
  10002. #define HTT_T2H_STATS_COOKIE_SIZE 8
  10003. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  10004. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  10005. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  10006. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  10007. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  10008. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  10009. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  10010. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  10011. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  10012. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  10013. do { \
  10014. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  10015. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  10016. } while (0)
  10017. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  10018. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  10019. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  10020. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  10021. do { \
  10022. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  10023. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  10024. } while (0)
  10025. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  10026. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  10027. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  10028. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  10029. do { \
  10030. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  10031. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  10032. } while (0)
  10033. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  10034. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  10035. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  10036. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  10037. #define HTT_MAX_AGGR 64
  10038. #define HTT_HL_MAX_AGGR 18
  10039. /**
  10040. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  10041. *
  10042. * @details
  10043. * The following field definitions describe the format of the HTT host
  10044. * to target frag_desc/msdu_ext bank configuration message.
  10045. * The message contains the based address and the min and max id of the
  10046. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  10047. * MSDU_EXT/FRAG_DESC.
  10048. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  10049. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  10050. * the hardware does the mapping/translation.
  10051. *
  10052. * Total banks that can be configured is configured to 16.
  10053. *
  10054. * This should be called before any TX has be initiated by the HTT
  10055. *
  10056. * |31 16|15 8|7 5|4 0|
  10057. * |------------------------------------------------------------|
  10058. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  10059. * |------------------------------------------------------------|
  10060. * | BANK0_BASE_ADDRESS (bits 31:0) |
  10061. #if HTT_PADDR64
  10062. * | BANK0_BASE_ADDRESS (bits 63:32) |
  10063. #endif
  10064. * |------------------------------------------------------------|
  10065. * | ... |
  10066. * |------------------------------------------------------------|
  10067. * | BANK15_BASE_ADDRESS (bits 31:0) |
  10068. #if HTT_PADDR64
  10069. * | BANK15_BASE_ADDRESS (bits 63:32) |
  10070. #endif
  10071. * |------------------------------------------------------------|
  10072. * | BANK0_MAX_ID | BANK0_MIN_ID |
  10073. * |------------------------------------------------------------|
  10074. * | ... |
  10075. * |------------------------------------------------------------|
  10076. * | BANK15_MAX_ID | BANK15_MIN_ID |
  10077. * |------------------------------------------------------------|
  10078. * Header fields:
  10079. * - MSG_TYPE
  10080. * Bits 7:0
  10081. * Value: 0x6
  10082. * for systems with 64-bit format for bus addresses:
  10083. * - BANKx_BASE_ADDRESS_LO
  10084. * Bits 31:0
  10085. * Purpose: Provide a mechanism to specify the base address of the
  10086. * MSDU_EXT bank physical/bus address.
  10087. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  10088. * - BANKx_BASE_ADDRESS_HI
  10089. * Bits 31:0
  10090. * Purpose: Provide a mechanism to specify the base address of the
  10091. * MSDU_EXT bank physical/bus address.
  10092. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  10093. * for systems with 32-bit format for bus addresses:
  10094. * - BANKx_BASE_ADDRESS
  10095. * Bits 31:0
  10096. * Purpose: Provide a mechanism to specify the base address of the
  10097. * MSDU_EXT bank physical/bus address.
  10098. * Value: MSDU_EXT bank physical / bus address
  10099. * - BANKx_MIN_ID
  10100. * Bits 15:0
  10101. * Purpose: Provide a mechanism to specify the min index that needs to
  10102. * mapped.
  10103. * - BANKx_MAX_ID
  10104. * Bits 31:16
  10105. * Purpose: Provide a mechanism to specify the max index that needs to
  10106. * mapped.
  10107. *
  10108. */
  10109. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  10110. * safe value.
  10111. * @note MAX supported banks is 16.
  10112. */
  10113. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  10114. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  10115. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  10116. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  10117. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  10118. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  10119. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  10120. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  10121. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  10122. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  10123. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  10124. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  10125. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  10126. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  10127. do { \
  10128. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  10129. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  10130. } while (0)
  10131. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  10132. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  10133. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  10134. do { \
  10135. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  10136. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  10137. } while (0)
  10138. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  10139. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  10140. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  10141. do { \
  10142. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  10143. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  10144. } while (0)
  10145. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  10146. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  10147. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  10148. do { \
  10149. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  10150. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  10151. } while (0)
  10152. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  10153. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  10154. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  10155. do { \
  10156. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  10157. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  10158. } while (0)
  10159. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  10160. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  10161. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  10162. do { \
  10163. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  10164. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  10165. } while (0)
  10166. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  10167. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  10168. /*
  10169. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  10170. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  10171. * addresses are stored in a XXX-bit field.
  10172. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  10173. * htt_tx_frag_desc64_bank_cfg_t structs.
  10174. */
  10175. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  10176. _paddr_bits_, \
  10177. _paddr__bank_base_address_) \
  10178. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  10179. /** word 0 \
  10180. * msg_type: 8, \
  10181. * pdev_id: 2, \
  10182. * swap: 1, \
  10183. * reserved0: 5, \
  10184. * num_banks: 8, \
  10185. * desc_size: 8; \
  10186. */ \
  10187. A_UINT32 word0; \
  10188. /* \
  10189. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  10190. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  10191. * the second A_UINT32). \
  10192. */ \
  10193. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  10194. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  10195. } POSTPACK
  10196. /* define htt_tx_frag_desc32_bank_cfg_t */
  10197. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  10198. /* define htt_tx_frag_desc64_bank_cfg_t */
  10199. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  10200. /*
  10201. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  10202. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  10203. */
  10204. #if HTT_PADDR64
  10205. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  10206. #else
  10207. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  10208. #endif
  10209. /**
  10210. * @brief target -> host HTT TX Credit total count update message definition
  10211. *
  10212. *|31 16|15|14 9| 8 |7 0 |
  10213. *|---------------------+--+----------+-------+----------|
  10214. *|cur htt credit delta | Q| reserved | sign | msg type |
  10215. *|------------------------------------------------------|
  10216. *
  10217. * Header fields:
  10218. * - MSG_TYPE
  10219. * Bits 7:0
  10220. * Purpose: identifies this as a htt tx credit delta update message
  10221. * Value: 0xe
  10222. * - SIGN
  10223. * Bits 8
  10224. * identifies whether credit delta is positive or negative
  10225. * Value:
  10226. * - 0x0: credit delta is positive, rebalance in some buffers
  10227. * - 0x1: credit delta is negative, rebalance out some buffers
  10228. * - reserved
  10229. * Bits 14:9
  10230. * Value: 0x0
  10231. * - TXQ_GRP
  10232. * Bit 15
  10233. * Purpose: indicates whether any tx queue group information elements
  10234. * are appended to the tx credit update message
  10235. * Value: 0 -> no tx queue group information element is present
  10236. * 1 -> a tx queue group information element immediately follows
  10237. * - DELTA_COUNT
  10238. * Bits 31:16
  10239. * Purpose: Specify current htt credit delta absolute count
  10240. */
  10241. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  10242. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  10243. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  10244. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  10245. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  10246. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  10247. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  10248. do { \
  10249. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  10250. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  10251. } while (0)
  10252. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  10253. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  10254. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  10255. do { \
  10256. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  10257. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  10258. } while (0)
  10259. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  10260. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  10261. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  10262. do { \
  10263. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  10264. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  10265. } while (0)
  10266. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  10267. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  10268. #define HTT_TX_CREDIT_MSG_BYTES 4
  10269. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  10270. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  10271. /**
  10272. * @brief HTT WDI_IPA Operation Response Message
  10273. *
  10274. * @details
  10275. * HTT WDI_IPA Operation Response message is sent by target
  10276. * to host confirming suspend or resume operation.
  10277. * |31 24|23 16|15 8|7 0|
  10278. * |----------------+----------------+----------------+----------------|
  10279. * | op_code | Rsvd | msg_type |
  10280. * |-------------------------------------------------------------------|
  10281. * | Rsvd | Response len |
  10282. * |-------------------------------------------------------------------|
  10283. * | |
  10284. * | Response-type specific info |
  10285. * | |
  10286. * | |
  10287. * |-------------------------------------------------------------------|
  10288. * Header fields:
  10289. * - MSG_TYPE
  10290. * Bits 7:0
  10291. * Purpose: Identifies this as WDI_IPA Operation Response message
  10292. * value: = 0x13
  10293. * - OP_CODE
  10294. * Bits 31:16
  10295. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  10296. * value: = enum htt_wdi_ipa_op_code
  10297. * - RSP_LEN
  10298. * Bits 16:0
  10299. * Purpose: length for the response-type specific info
  10300. * value: = length in bytes for response-type specific info
  10301. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  10302. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  10303. */
  10304. PREPACK struct htt_wdi_ipa_op_response_t
  10305. {
  10306. /* DWORD 0: flags and meta-data */
  10307. A_UINT32
  10308. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  10309. reserved1: 8,
  10310. op_code: 16;
  10311. A_UINT32
  10312. rsp_len: 16,
  10313. reserved2: 16;
  10314. } POSTPACK;
  10315. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  10316. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  10317. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  10318. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  10319. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  10320. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  10321. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  10322. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  10323. do { \
  10324. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  10325. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  10326. } while (0)
  10327. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  10328. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  10329. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  10330. do { \
  10331. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  10332. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  10333. } while (0)
  10334. enum htt_phy_mode {
  10335. htt_phy_mode_11a = 0,
  10336. htt_phy_mode_11g = 1,
  10337. htt_phy_mode_11b = 2,
  10338. htt_phy_mode_11g_only = 3,
  10339. htt_phy_mode_11na_ht20 = 4,
  10340. htt_phy_mode_11ng_ht20 = 5,
  10341. htt_phy_mode_11na_ht40 = 6,
  10342. htt_phy_mode_11ng_ht40 = 7,
  10343. htt_phy_mode_11ac_vht20 = 8,
  10344. htt_phy_mode_11ac_vht40 = 9,
  10345. htt_phy_mode_11ac_vht80 = 10,
  10346. htt_phy_mode_11ac_vht20_2g = 11,
  10347. htt_phy_mode_11ac_vht40_2g = 12,
  10348. htt_phy_mode_11ac_vht80_2g = 13,
  10349. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  10350. htt_phy_mode_11ac_vht160 = 15,
  10351. htt_phy_mode_max,
  10352. };
  10353. /**
  10354. * @brief target -> host HTT channel change indication
  10355. * @details
  10356. * Specify when a channel change occurs.
  10357. * This allows the host to precisely determine which rx frames arrived
  10358. * on the old channel and which rx frames arrived on the new channel.
  10359. *
  10360. *|31 |7 0 |
  10361. *|-------------------------------------------+----------|
  10362. *| reserved | msg type |
  10363. *|------------------------------------------------------|
  10364. *| primary_chan_center_freq_mhz |
  10365. *|------------------------------------------------------|
  10366. *| contiguous_chan1_center_freq_mhz |
  10367. *|------------------------------------------------------|
  10368. *| contiguous_chan2_center_freq_mhz |
  10369. *|------------------------------------------------------|
  10370. *| phy_mode |
  10371. *|------------------------------------------------------|
  10372. *
  10373. * Header fields:
  10374. * - MSG_TYPE
  10375. * Bits 7:0
  10376. * Purpose: identifies this as a htt channel change indication message
  10377. * Value: 0x15
  10378. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  10379. * Bits 31:0
  10380. * Purpose: identify the (center of the) new 20 MHz primary channel
  10381. * Value: center frequency of the 20 MHz primary channel, in MHz units
  10382. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  10383. * Bits 31:0
  10384. * Purpose: identify the (center of the) contiguous frequency range
  10385. * comprising the new channel.
  10386. * For example, if the new channel is a 80 MHz channel extending
  10387. * 60 MHz beyond the primary channel, this field would be 30 larger
  10388. * than the primary channel center frequency field.
  10389. * Value: center frequency of the contiguous frequency range comprising
  10390. * the full channel in MHz units
  10391. * (80+80 channels also use the CONTIG_CHAN2 field)
  10392. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  10393. * Bits 31:0
  10394. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  10395. * within a VHT 80+80 channel.
  10396. * This field is only relevant for VHT 80+80 channels.
  10397. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  10398. * channel (arbitrary value for cases besides VHT 80+80)
  10399. * - PHY_MODE
  10400. * Bits 31:0
  10401. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  10402. * and band
  10403. * Value: htt_phy_mode enum value
  10404. */
  10405. PREPACK struct htt_chan_change_t
  10406. {
  10407. /* DWORD 0: flags and meta-data */
  10408. A_UINT32
  10409. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  10410. reserved1: 24;
  10411. A_UINT32 primary_chan_center_freq_mhz;
  10412. A_UINT32 contig_chan1_center_freq_mhz;
  10413. A_UINT32 contig_chan2_center_freq_mhz;
  10414. A_UINT32 phy_mode;
  10415. } POSTPACK;
  10416. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  10417. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  10418. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  10419. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  10420. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  10421. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  10422. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  10423. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  10424. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  10425. do { \
  10426. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  10427. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  10428. } while (0)
  10429. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  10430. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  10431. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  10432. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  10433. do { \
  10434. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  10435. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  10436. } while (0)
  10437. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  10438. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  10439. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  10440. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  10441. do { \
  10442. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  10443. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  10444. } while (0)
  10445. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  10446. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  10447. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  10448. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  10449. do { \
  10450. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  10451. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  10452. } while (0)
  10453. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  10454. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  10455. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  10456. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  10457. /**
  10458. * @brief rx offload packet error message
  10459. *
  10460. * @details
  10461. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  10462. * of target payload like mic err.
  10463. *
  10464. * |31 24|23 16|15 8|7 0|
  10465. * |----------------+----------------+----------------+----------------|
  10466. * | tid | vdev_id | msg_sub_type | msg_type |
  10467. * |-------------------------------------------------------------------|
  10468. * : (sub-type dependent content) :
  10469. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  10470. * Header fields:
  10471. * - msg_type
  10472. * Bits 7:0
  10473. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  10474. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  10475. * - msg_sub_type
  10476. * Bits 15:8
  10477. * Purpose: Identifies which type of rx error is reported by this message
  10478. * value: htt_rx_ofld_pkt_err_type
  10479. * - vdev_id
  10480. * Bits 23:16
  10481. * Purpose: Identifies which vdev received the erroneous rx frame
  10482. * value:
  10483. * - tid
  10484. * Bits 31:24
  10485. * Purpose: Identifies the traffic type of the rx frame
  10486. * value:
  10487. *
  10488. * - The payload fields used if the sub-type == MIC error are shown below.
  10489. * Note - MIC err is per MSDU, while PN is per MPDU.
  10490. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  10491. * with MIC err in A-MSDU case, so FW will send only one HTT message
  10492. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  10493. * instead of sending separate HTT messages for each wrong MSDU within
  10494. * the MPDU.
  10495. *
  10496. * |31 24|23 16|15 8|7 0|
  10497. * |----------------+----------------+----------------+----------------|
  10498. * | Rsvd | key_id | peer_id |
  10499. * |-------------------------------------------------------------------|
  10500. * | receiver MAC addr 31:0 |
  10501. * |-------------------------------------------------------------------|
  10502. * | Rsvd | receiver MAC addr 47:32 |
  10503. * |-------------------------------------------------------------------|
  10504. * | transmitter MAC addr 31:0 |
  10505. * |-------------------------------------------------------------------|
  10506. * | Rsvd | transmitter MAC addr 47:32 |
  10507. * |-------------------------------------------------------------------|
  10508. * | PN 31:0 |
  10509. * |-------------------------------------------------------------------|
  10510. * | Rsvd | PN 47:32 |
  10511. * |-------------------------------------------------------------------|
  10512. * - peer_id
  10513. * Bits 15:0
  10514. * Purpose: identifies which peer is frame is from
  10515. * value:
  10516. * - key_id
  10517. * Bits 23:16
  10518. * Purpose: identifies key_id of rx frame
  10519. * value:
  10520. * - RA_31_0 (receiver MAC addr 31:0)
  10521. * Bits 31:0
  10522. * Purpose: identifies by MAC address which vdev received the frame
  10523. * value: MAC address lower 4 bytes
  10524. * - RA_47_32 (receiver MAC addr 47:32)
  10525. * Bits 15:0
  10526. * Purpose: identifies by MAC address which vdev received the frame
  10527. * value: MAC address upper 2 bytes
  10528. * - TA_31_0 (transmitter MAC addr 31:0)
  10529. * Bits 31:0
  10530. * Purpose: identifies by MAC address which peer transmitted the frame
  10531. * value: MAC address lower 4 bytes
  10532. * - TA_47_32 (transmitter MAC addr 47:32)
  10533. * Bits 15:0
  10534. * Purpose: identifies by MAC address which peer transmitted the frame
  10535. * value: MAC address upper 2 bytes
  10536. * - PN_31_0
  10537. * Bits 31:0
  10538. * Purpose: Identifies pn of rx frame
  10539. * value: PN lower 4 bytes
  10540. * - PN_47_32
  10541. * Bits 15:0
  10542. * Purpose: Identifies pn of rx frame
  10543. * value:
  10544. * TKIP or CCMP: PN upper 2 bytes
  10545. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  10546. */
  10547. enum htt_rx_ofld_pkt_err_type {
  10548. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  10549. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  10550. };
  10551. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  10552. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  10553. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  10554. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  10555. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  10556. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  10557. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  10558. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  10559. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  10560. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  10561. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  10562. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  10563. do { \
  10564. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  10565. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  10566. } while (0)
  10567. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  10568. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  10569. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  10570. do { \
  10571. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  10572. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  10573. } while (0)
  10574. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  10575. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  10576. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  10577. do { \
  10578. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  10579. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  10580. } while (0)
  10581. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  10582. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  10583. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  10584. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  10585. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  10586. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  10587. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  10588. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  10589. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  10590. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  10591. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  10592. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  10593. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  10594. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  10595. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  10596. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  10597. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  10598. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  10599. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  10600. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  10601. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  10602. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  10603. do { \
  10604. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  10605. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  10606. } while (0)
  10607. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  10608. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  10609. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  10610. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  10611. do { \
  10612. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  10613. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  10614. } while (0)
  10615. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  10616. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  10617. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  10618. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  10619. do { \
  10620. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  10621. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  10622. } while (0)
  10623. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  10624. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  10625. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  10626. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  10627. do { \
  10628. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  10629. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  10630. } while (0)
  10631. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  10632. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  10633. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  10634. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  10635. do { \
  10636. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  10637. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  10638. } while (0)
  10639. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  10640. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  10641. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  10642. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  10643. do { \
  10644. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  10645. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  10646. } while (0)
  10647. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  10648. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  10649. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  10650. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  10651. do { \
  10652. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  10653. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  10654. } while (0)
  10655. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  10656. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  10657. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  10658. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  10659. do { \
  10660. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  10661. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  10662. } while (0)
  10663. /**
  10664. * @brief peer rate report message
  10665. *
  10666. * @details
  10667. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  10668. * justified rate of all the peers.
  10669. *
  10670. * |31 24|23 16|15 8|7 0|
  10671. * |----------------+----------------+----------------+----------------|
  10672. * | peer_count | | msg_type |
  10673. * |-------------------------------------------------------------------|
  10674. * : Payload (variant number of peer rate report) :
  10675. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  10676. * Header fields:
  10677. * - msg_type
  10678. * Bits 7:0
  10679. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  10680. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  10681. * - reserved
  10682. * Bits 15:8
  10683. * Purpose:
  10684. * value:
  10685. * - peer_count
  10686. * Bits 31:16
  10687. * Purpose: Specify how many peer rate report elements are present in the payload.
  10688. * value:
  10689. *
  10690. * Payload:
  10691. * There are variant number of peer rate report follow the first 32 bits.
  10692. * The peer rate report is defined as follows.
  10693. *
  10694. * |31 20|19 16|15 0|
  10695. * |-----------------------+---------+---------------------------------|-
  10696. * | reserved | phy | peer_id | \
  10697. * |-------------------------------------------------------------------| -> report #0
  10698. * | rate | /
  10699. * |-----------------------+---------+---------------------------------|-
  10700. * | reserved | phy | peer_id | \
  10701. * |-------------------------------------------------------------------| -> report #1
  10702. * | rate | /
  10703. * |-----------------------+---------+---------------------------------|-
  10704. * | reserved | phy | peer_id | \
  10705. * |-------------------------------------------------------------------| -> report #2
  10706. * | rate | /
  10707. * |-------------------------------------------------------------------|-
  10708. * : :
  10709. * : :
  10710. * : :
  10711. * :-------------------------------------------------------------------:
  10712. *
  10713. * - peer_id
  10714. * Bits 15:0
  10715. * Purpose: identify the peer
  10716. * value:
  10717. * - phy
  10718. * Bits 19:16
  10719. * Purpose: identify which phy is in use
  10720. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  10721. * Please see enum htt_peer_report_phy_type for detail.
  10722. * - reserved
  10723. * Bits 31:20
  10724. * Purpose:
  10725. * value:
  10726. * - rate
  10727. * Bits 31:0
  10728. * Purpose: represent the justified rate of the peer specified by peer_id
  10729. * value:
  10730. */
  10731. enum htt_peer_rate_report_phy_type {
  10732. HTT_PEER_RATE_REPORT_11B = 0,
  10733. HTT_PEER_RATE_REPORT_11A_G,
  10734. HTT_PEER_RATE_REPORT_11N,
  10735. HTT_PEER_RATE_REPORT_11AC,
  10736. };
  10737. #define HTT_PEER_RATE_REPORT_SIZE 8
  10738. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  10739. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  10740. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  10741. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  10742. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  10743. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  10744. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  10745. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  10746. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  10747. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  10748. do { \
  10749. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  10750. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  10751. } while (0)
  10752. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  10753. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  10754. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  10755. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  10756. do { \
  10757. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  10758. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  10759. } while (0)
  10760. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  10761. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  10762. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  10763. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  10764. do { \
  10765. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  10766. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  10767. } while (0)
  10768. /**
  10769. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_MAP Message
  10770. *
  10771. * @details
  10772. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  10773. * a flow of descriptors.
  10774. *
  10775. * This message is in TLV format and indicates the parameters to be setup a
  10776. * flow in the host. Each entry indicates that a particular flow ID is ready to
  10777. * receive descriptors from a specified pool.
  10778. *
  10779. * The message would appear as follows:
  10780. *
  10781. * |31 24|23 16|15 8|7 0|
  10782. * |----------------+----------------+----------------+----------------|
  10783. * header | reserved | num_flows | msg_type |
  10784. * |-------------------------------------------------------------------|
  10785. * | |
  10786. * : payload :
  10787. * | |
  10788. * |-------------------------------------------------------------------|
  10789. *
  10790. * The header field is one DWORD long and is interpreted as follows:
  10791. * b'0:7 - msg_type: This will be set to HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  10792. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  10793. * this message
  10794. * b'16-31 - reserved: These bits are reserved for future use
  10795. *
  10796. * Payload:
  10797. * The payload would contain multiple objects of the following structure. Each
  10798. * object represents a flow.
  10799. *
  10800. * |31 24|23 16|15 8|7 0|
  10801. * |----------------+----------------+----------------+----------------|
  10802. * header | reserved | num_flows | msg_type |
  10803. * |-------------------------------------------------------------------|
  10804. * payload0| flow_type |
  10805. * |-------------------------------------------------------------------|
  10806. * | flow_id |
  10807. * |-------------------------------------------------------------------|
  10808. * | reserved0 | flow_pool_id |
  10809. * |-------------------------------------------------------------------|
  10810. * | reserved1 | flow_pool_size |
  10811. * |-------------------------------------------------------------------|
  10812. * | reserved2 |
  10813. * |-------------------------------------------------------------------|
  10814. * payload1| flow_type |
  10815. * |-------------------------------------------------------------------|
  10816. * | flow_id |
  10817. * |-------------------------------------------------------------------|
  10818. * | reserved0 | flow_pool_id |
  10819. * |-------------------------------------------------------------------|
  10820. * | reserved1 | flow_pool_size |
  10821. * |-------------------------------------------------------------------|
  10822. * | reserved2 |
  10823. * |-------------------------------------------------------------------|
  10824. * | . |
  10825. * | . |
  10826. * | . |
  10827. * |-------------------------------------------------------------------|
  10828. *
  10829. * Each payload is 5 DWORDS long and is interpreted as follows:
  10830. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  10831. * this flow is associated. It can be VDEV, peer,
  10832. * or tid (AC). Based on enum htt_flow_type.
  10833. *
  10834. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  10835. * object. For flow_type vdev it is set to the
  10836. * vdevid, for peer it is peerid and for tid, it is
  10837. * tid_num.
  10838. *
  10839. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  10840. * in the host for this flow
  10841. * b'16:31 - reserved0: This field in reserved for the future. In case
  10842. * we have a hierarchical implementation (HCM) of
  10843. * pools, it can be used to indicate the ID of the
  10844. * parent-pool.
  10845. *
  10846. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  10847. * Descriptors for this flow will be
  10848. * allocated from this pool in the host.
  10849. * b'16:31 - reserved1: This field in reserved for the future. In case
  10850. * we have a hierarchical implementation of pools,
  10851. * it can be used to indicate the max number of
  10852. * descriptors in the pool. The b'0:15 can be used
  10853. * to indicate min number of descriptors in the
  10854. * HCM scheme.
  10855. *
  10856. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  10857. * we have a hierarchical implementation of pools,
  10858. * b'0:15 can be used to indicate the
  10859. * priority-based borrowing (PBB) threshold of
  10860. * the flow's pool. The b'16:31 are still left
  10861. * reserved.
  10862. */
  10863. enum htt_flow_type {
  10864. FLOW_TYPE_VDEV = 0,
  10865. /* Insert new flow types above this line */
  10866. };
  10867. PREPACK struct htt_flow_pool_map_payload_t {
  10868. A_UINT32 flow_type;
  10869. A_UINT32 flow_id;
  10870. A_UINT32 flow_pool_id:16,
  10871. reserved0:16;
  10872. A_UINT32 flow_pool_size:16,
  10873. reserved1:16;
  10874. A_UINT32 reserved2;
  10875. } POSTPACK;
  10876. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  10877. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  10878. (sizeof(struct htt_flow_pool_map_payload_t))
  10879. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  10880. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  10881. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  10882. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  10883. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  10884. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  10885. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  10886. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  10887. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  10888. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  10889. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  10890. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  10891. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  10892. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  10893. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  10894. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  10895. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  10896. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  10897. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  10898. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  10899. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  10900. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  10901. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  10902. do { \
  10903. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  10904. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  10905. } while (0)
  10906. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  10907. do { \
  10908. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  10909. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  10910. } while (0)
  10911. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  10912. do { \
  10913. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  10914. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  10915. } while (0)
  10916. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  10917. do { \
  10918. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  10919. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  10920. } while (0)
  10921. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  10922. do { \
  10923. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  10924. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  10925. } while (0)
  10926. /**
  10927. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP Message
  10928. *
  10929. * @details
  10930. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  10931. * down a flow of descriptors.
  10932. * This message indicates that for the flow (whose ID is provided) is wanting
  10933. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  10934. * pool of descriptors from where descriptors are being allocated for this
  10935. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  10936. * be unmapped by the host.
  10937. *
  10938. * The message would appear as follows:
  10939. *
  10940. * |31 24|23 16|15 8|7 0|
  10941. * |----------------+----------------+----------------+----------------|
  10942. * | reserved0 | msg_type |
  10943. * |-------------------------------------------------------------------|
  10944. * | flow_type |
  10945. * |-------------------------------------------------------------------|
  10946. * | flow_id |
  10947. * |-------------------------------------------------------------------|
  10948. * | reserved1 | flow_pool_id |
  10949. * |-------------------------------------------------------------------|
  10950. *
  10951. * The message is interpreted as follows:
  10952. * dword0 - b'0:7 - msg_type: This will be set to
  10953. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  10954. * b'8:31 - reserved0: Reserved for future use
  10955. *
  10956. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  10957. * this flow is associated. It can be VDEV, peer,
  10958. * or tid (AC). Based on enum htt_flow_type.
  10959. *
  10960. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  10961. * object. For flow_type vdev it is set to the
  10962. * vdevid, for peer it is peerid and for tid, it is
  10963. * tid_num.
  10964. *
  10965. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  10966. * used in the host for this flow
  10967. * b'16:31 - reserved0: This field in reserved for the future.
  10968. *
  10969. */
  10970. PREPACK struct htt_flow_pool_unmap_t {
  10971. A_UINT32 msg_type:8,
  10972. reserved0:24;
  10973. A_UINT32 flow_type;
  10974. A_UINT32 flow_id;
  10975. A_UINT32 flow_pool_id:16,
  10976. reserved1:16;
  10977. } POSTPACK;
  10978. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  10979. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  10980. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  10981. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  10982. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  10983. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  10984. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  10985. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  10986. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  10987. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  10988. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  10989. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  10990. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  10991. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  10992. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  10993. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  10994. do { \
  10995. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  10996. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  10997. } while (0)
  10998. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  10999. do { \
  11000. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  11001. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  11002. } while (0)
  11003. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  11004. do { \
  11005. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  11006. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  11007. } while (0)
  11008. /**
  11009. * @brief HTT_T2H_MSG_TYPE_SRING_SETUP_DONE Message
  11010. *
  11011. * @details
  11012. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  11013. * SRNG ring setup is done
  11014. *
  11015. * This message indicates whether the last setup operation is successful.
  11016. * It will be sent to host when host set respose_required bit in
  11017. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  11018. * The message would appear as follows:
  11019. *
  11020. * |31 24|23 16|15 8|7 0|
  11021. * |--------------- +----------------+----------------+----------------|
  11022. * | setup_status | ring_id | pdev_id | msg_type |
  11023. * |-------------------------------------------------------------------|
  11024. *
  11025. * The message is interpreted as follows:
  11026. * dword0 - b'0:7 - msg_type: This will be set to
  11027. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  11028. * b'8:15 - pdev_id:
  11029. * 0 (for rings at SOC/UMAC level),
  11030. * 1/2/3 mac id (for rings at LMAC level)
  11031. * b'16:23 - ring_id: Identify the ring which is set up
  11032. * More details can be got from enum htt_srng_ring_id
  11033. * b'24:31 - setup_status: Indicate status of setup operation
  11034. * Refer to htt_ring_setup_status
  11035. */
  11036. PREPACK struct htt_sring_setup_done_t {
  11037. A_UINT32 msg_type: 8,
  11038. pdev_id: 8,
  11039. ring_id: 8,
  11040. setup_status: 8;
  11041. } POSTPACK;
  11042. enum htt_ring_setup_status {
  11043. htt_ring_setup_status_ok = 0,
  11044. htt_ring_setup_status_error,
  11045. };
  11046. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  11047. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  11048. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  11049. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  11050. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  11051. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  11052. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  11053. do { \
  11054. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  11055. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  11056. } while (0)
  11057. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  11058. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  11059. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  11060. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  11061. HTT_SRING_SETUP_DONE_RING_ID_S)
  11062. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  11063. do { \
  11064. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  11065. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  11066. } while (0)
  11067. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  11068. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  11069. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  11070. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  11071. HTT_SRING_SETUP_DONE_STATUS_S)
  11072. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  11073. do { \
  11074. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  11075. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  11076. } while (0)
  11077. /**
  11078. * @brief HTT_T2H_MSG_TYPE_MAP_FLOW_INFO Message
  11079. *
  11080. * @details
  11081. * HTT TX map flow entry with tqm flow pointer
  11082. * Sent from firmware to host to add tqm flow pointer in corresponding
  11083. * flow search entry. Flow metadata is replayed back to host as part of this
  11084. * struct to enable host to find the specific flow search entry
  11085. *
  11086. * The message would appear as follows:
  11087. *
  11088. * |31 28|27 18|17 14|13 8|7 0|
  11089. * |-------+------------------------------------------+----------------|
  11090. * | rsvd0 | fse_hsh_idx | msg_type |
  11091. * |-------------------------------------------------------------------|
  11092. * | rsvd1 | tid | peer_id |
  11093. * |-------------------------------------------------------------------|
  11094. * | tqm_flow_pntr_lo |
  11095. * |-------------------------------------------------------------------|
  11096. * | tqm_flow_pntr_hi |
  11097. * |-------------------------------------------------------------------|
  11098. * | fse_meta_data |
  11099. * |-------------------------------------------------------------------|
  11100. *
  11101. * The message is interpreted as follows:
  11102. *
  11103. * dword0 - b'0:7 - msg_type: This will be set to
  11104. * HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  11105. *
  11106. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  11107. * for this flow entry
  11108. *
  11109. * dword0 - b'28:31 - rsvd0: Reserved for future use
  11110. *
  11111. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  11112. *
  11113. * dword1 - b'14:17 - tid
  11114. *
  11115. * dword1 - b'18:31 - rsvd1: Reserved for future use
  11116. *
  11117. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  11118. *
  11119. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  11120. *
  11121. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  11122. * given by host
  11123. */
  11124. PREPACK struct htt_tx_map_flow_info {
  11125. A_UINT32
  11126. msg_type: 8,
  11127. fse_hsh_idx: 20,
  11128. rsvd0: 4;
  11129. A_UINT32
  11130. peer_id: 14,
  11131. tid: 4,
  11132. rsvd1: 14;
  11133. A_UINT32 tqm_flow_pntr_lo;
  11134. A_UINT32 tqm_flow_pntr_hi;
  11135. struct htt_tx_flow_metadata fse_meta_data;
  11136. } POSTPACK;
  11137. /* DWORD 0 */
  11138. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  11139. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  11140. /* DWORD 1 */
  11141. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  11142. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  11143. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  11144. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  11145. /* DWORD 0 */
  11146. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  11147. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  11148. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  11149. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  11150. do { \
  11151. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  11152. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  11153. } while (0)
  11154. /* DWORD 1 */
  11155. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  11156. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  11157. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  11158. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  11159. do { \
  11160. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  11161. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  11162. } while (0)
  11163. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  11164. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  11165. HTT_TX_MAP_FLOW_INFO_TID_S)
  11166. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  11167. do { \
  11168. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  11169. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  11170. } while (0)
  11171. /*
  11172. * htt_dbg_ext_stats_status -
  11173. * present - The requested stats have been delivered in full.
  11174. * This indicates that either the stats information was contained
  11175. * in its entirety within this message, or else this message
  11176. * completes the delivery of the requested stats info that was
  11177. * partially delivered through earlier STATS_CONF messages.
  11178. * partial - The requested stats have been delivered in part.
  11179. * One or more subsequent STATS_CONF messages with the same
  11180. * cookie value will be sent to deliver the remainder of the
  11181. * information.
  11182. * error - The requested stats could not be delivered, for example due
  11183. * to a shortage of memory to construct a message holding the
  11184. * requested stats.
  11185. * invalid - The requested stat type is either not recognized, or the
  11186. * target is configured to not gather the stats type in question.
  11187. */
  11188. enum htt_dbg_ext_stats_status {
  11189. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  11190. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  11191. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  11192. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  11193. };
  11194. /**
  11195. * @brief target -> host ppdu stats upload
  11196. *
  11197. * @details
  11198. * The following field definitions describe the format of the HTT target
  11199. * to host ppdu stats indication message.
  11200. *
  11201. *
  11202. * |31 16|15 12|11 10|9 8|7 0 |
  11203. * |----------------------------------------------------------------------|
  11204. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  11205. * |----------------------------------------------------------------------|
  11206. * | ppdu_id |
  11207. * |----------------------------------------------------------------------|
  11208. * | Timestamp in us |
  11209. * |----------------------------------------------------------------------|
  11210. * | reserved |
  11211. * |----------------------------------------------------------------------|
  11212. * | type-specific stats info |
  11213. * | (see htt_ppdu_stats.h) |
  11214. * |----------------------------------------------------------------------|
  11215. * Header fields:
  11216. * - MSG_TYPE
  11217. * Bits 7:0
  11218. * Purpose: Identifies this is a PPDU STATS indication
  11219. * message.
  11220. * Value: 0x1d
  11221. * - mac_id
  11222. * Bits 9:8
  11223. * Purpose: mac_id of this ppdu_id
  11224. * Value: 0-3
  11225. * - pdev_id
  11226. * Bits 11:10
  11227. * Purpose: pdev_id of this ppdu_id
  11228. * Value: 0-3
  11229. * 0 (for rings at SOC level),
  11230. * 1/2/3 PDEV -> 0/1/2
  11231. * - payload_size
  11232. * Bits 31:16
  11233. * Purpose: total tlv size
  11234. * Value: payload_size in bytes
  11235. */
  11236. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  11237. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  11238. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  11239. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  11240. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  11241. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  11242. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  11243. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0xFFFFFFFF
  11244. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  11245. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  11246. do { \
  11247. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  11248. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  11249. } while (0)
  11250. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  11251. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  11252. HTT_T2H_PPDU_STATS_MAC_ID_S)
  11253. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  11254. do { \
  11255. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  11256. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  11257. } while (0)
  11258. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  11259. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  11260. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  11261. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  11262. do { \
  11263. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  11264. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  11265. } while (0)
  11266. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  11267. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  11268. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  11269. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  11270. do { \
  11271. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value); \
  11272. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  11273. } while (0)
  11274. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  11275. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  11276. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  11277. /* htt_t2h_ppdu_stats_ind_hdr_t
  11278. * This struct contains the fields within the header of the
  11279. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  11280. * stats info.
  11281. * This struct assumes little-endian layout, and thus is only
  11282. * suitable for use within processors known to be little-endian
  11283. * (such as the target).
  11284. * In contrast, the above macros provide endian-portable methods
  11285. * to get and set the bitfields within this PPDU_STATS_IND header.
  11286. */
  11287. typedef struct {
  11288. A_UINT32 msg_type: 8, /* bits 7:0 */
  11289. mac_id: 2, /* bits 9:8 */
  11290. pdev_id: 2, /* bits 11:10 */
  11291. reserved1: 4, /* bits 15:12 */
  11292. payload_size: 16; /* bits 31:16 */
  11293. A_UINT32 ppdu_id;
  11294. A_UINT32 timestamp_us;
  11295. A_UINT32 reserved2;
  11296. } htt_t2h_ppdu_stats_ind_hdr_t;
  11297. /**
  11298. * @brief target -> host extended statistics upload
  11299. *
  11300. * @details
  11301. * The following field definitions describe the format of the HTT target
  11302. * to host stats upload confirmation message.
  11303. * The message contains a cookie echoed from the HTT host->target stats
  11304. * upload request, which identifies which request the confirmation is
  11305. * for, and a single stats can span over multiple HTT stats indication
  11306. * due to the HTT message size limitation so every HTT ext stats indication
  11307. * will have tag-length-value stats information elements.
  11308. * The tag-length header for each HTT stats IND message also includes a
  11309. * status field, to indicate whether the request for the stat type in
  11310. * question was fully met, partially met, unable to be met, or invalid
  11311. * (if the stat type in question is disabled in the target).
  11312. * A Done bit 1's indicate the end of the of stats info elements.
  11313. *
  11314. *
  11315. * |31 16|15 12|11|10 8|7 5|4 0|
  11316. * |--------------------------------------------------------------|
  11317. * | reserved | msg type |
  11318. * |--------------------------------------------------------------|
  11319. * | cookie LSBs |
  11320. * |--------------------------------------------------------------|
  11321. * | cookie MSBs |
  11322. * |--------------------------------------------------------------|
  11323. * | stats entry length | rsvd | D| S | stat type |
  11324. * |--------------------------------------------------------------|
  11325. * | type-specific stats info |
  11326. * | (see htt_stats.h) |
  11327. * |--------------------------------------------------------------|
  11328. * Header fields:
  11329. * - MSG_TYPE
  11330. * Bits 7:0
  11331. * Purpose: Identifies this is a extended statistics upload confirmation
  11332. * message.
  11333. * Value: 0x1c
  11334. * - COOKIE_LSBS
  11335. * Bits 31:0
  11336. * Purpose: Provide a mechanism to match a target->host stats confirmation
  11337. * message with its preceding host->target stats request message.
  11338. * Value: LSBs of the opaque cookie specified by the host-side requestor
  11339. * - COOKIE_MSBS
  11340. * Bits 31:0
  11341. * Purpose: Provide a mechanism to match a target->host stats confirmation
  11342. * message with its preceding host->target stats request message.
  11343. * Value: MSBs of the opaque cookie specified by the host-side requestor
  11344. *
  11345. * Stats Information Element tag-length header fields:
  11346. * - STAT_TYPE
  11347. * Bits 7:0
  11348. * Purpose: identifies the type of statistics info held in the
  11349. * following information element
  11350. * Value: htt_dbg_ext_stats_type
  11351. * - STATUS
  11352. * Bits 10:8
  11353. * Purpose: indicate whether the requested stats are present
  11354. * Value: htt_dbg_ext_stats_status
  11355. * - DONE
  11356. * Bits 11
  11357. * Purpose:
  11358. * Indicates the completion of the stats entry, this will be the last
  11359. * stats conf HTT segment for the requested stats type.
  11360. * Value:
  11361. * 0 -> the stats retrieval is ongoing
  11362. * 1 -> the stats retrieval is complete
  11363. * - LENGTH
  11364. * Bits 31:16
  11365. * Purpose: indicate the stats information size
  11366. * Value: This field specifies the number of bytes of stats information
  11367. * that follows the element tag-length header.
  11368. * It is expected but not required that this length is a multiple of
  11369. * 4 bytes.
  11370. */
  11371. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  11372. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  11373. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  11374. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  11375. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  11376. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  11377. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  11378. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  11379. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  11380. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  11381. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  11382. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  11383. do { \
  11384. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  11385. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  11386. } while (0)
  11387. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  11388. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  11389. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  11390. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  11391. do { \
  11392. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  11393. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  11394. } while (0)
  11395. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  11396. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  11397. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  11398. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  11399. do { \
  11400. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  11401. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  11402. } while (0)
  11403. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  11404. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  11405. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  11406. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  11407. do { \
  11408. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  11409. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  11410. } while (0)
  11411. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  11412. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  11413. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  11414. typedef enum {
  11415. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  11416. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  11417. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  11418. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  11419. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  11420. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  11421. /* Reserved from 128 - 255 for target internal use.*/
  11422. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  11423. } HTT_PEER_TYPE;
  11424. /** 2 word representation of MAC addr */
  11425. typedef struct {
  11426. /** upper 4 bytes of MAC address */
  11427. A_UINT32 mac_addr31to0;
  11428. /** lower 2 bytes of MAC address */
  11429. A_UINT32 mac_addr47to32;
  11430. } htt_mac_addr;
  11431. /** macro to convert MAC address from char array to HTT word format */
  11432. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  11433. (phtt_mac_addr)->mac_addr31to0 = \
  11434. (((c_macaddr)[0] << 0) | \
  11435. ((c_macaddr)[1] << 8) | \
  11436. ((c_macaddr)[2] << 16) | \
  11437. ((c_macaddr)[3] << 24)); \
  11438. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  11439. } while (0)
  11440. /**
  11441. * @brief target -> host monitor mac header indication message
  11442. *
  11443. * @details
  11444. * The following diagram shows the format of the monitor mac header message
  11445. * sent from the target to the host.
  11446. * This message is primarily sent when promiscuous rx mode is enabled.
  11447. * One message is sent per rx PPDU.
  11448. *
  11449. * |31 24|23 16|15 8|7 0|
  11450. * |-------------------------------------------------------------|
  11451. * | peer_id | reserved0 | msg_type |
  11452. * |-------------------------------------------------------------|
  11453. * | reserved1 | num_mpdu |
  11454. * |-------------------------------------------------------------|
  11455. * | struct hw_rx_desc |
  11456. * | (see wal_rx_desc.h) |
  11457. * |-------------------------------------------------------------|
  11458. * | struct ieee80211_frame_addr4 |
  11459. * | (see ieee80211_defs.h) |
  11460. * |-------------------------------------------------------------|
  11461. * | struct ieee80211_frame_addr4 |
  11462. * | (see ieee80211_defs.h) |
  11463. * |-------------------------------------------------------------|
  11464. * | ...... |
  11465. * |-------------------------------------------------------------|
  11466. *
  11467. * Header fields:
  11468. * - msg_type
  11469. * Bits 7:0
  11470. * Purpose: Identifies this is a monitor mac header indication message.
  11471. * Value: 0x20
  11472. * - peer_id
  11473. * Bits 31:16
  11474. * Purpose: Software peer id given by host during association,
  11475. * During promiscuous mode, the peer ID will be invalid (0xFF)
  11476. * for rx PPDUs received from unassociated peers.
  11477. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  11478. * - num_mpdu
  11479. * Bits 15:0
  11480. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  11481. * delivered within the message.
  11482. * Value: 1 to 32
  11483. * num_mpdu is limited to a maximum value of 32, due to buffer
  11484. * size limits. For PPDUs with more than 32 MPDUs, only the
  11485. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  11486. * the PPDU will be provided.
  11487. */
  11488. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  11489. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  11490. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  11491. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  11492. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  11493. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  11494. do { \
  11495. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  11496. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  11497. } while (0)
  11498. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  11499. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  11500. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  11501. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  11502. do { \
  11503. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  11504. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  11505. } while (0)
  11506. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  11507. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  11508. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  11509. /**
  11510. * @brief HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE Message
  11511. *
  11512. * @details
  11513. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  11514. * the flow pool associated with the specified ID is resized
  11515. *
  11516. * The message would appear as follows:
  11517. *
  11518. * |31 16|15 8|7 0|
  11519. * |---------------------------------+----------------+----------------|
  11520. * | reserved0 | Msg type |
  11521. * |-------------------------------------------------------------------|
  11522. * | flow pool new size | flow pool ID |
  11523. * |-------------------------------------------------------------------|
  11524. *
  11525. * The message is interpreted as follows:
  11526. * b'0:7 - msg_type: This will be set to
  11527. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  11528. *
  11529. * b'0:15 - flow pool ID: Existing flow pool ID
  11530. *
  11531. * b'16:31 - flow pool new size: new pool size for exisiting flow pool ID
  11532. *
  11533. */
  11534. PREPACK struct htt_flow_pool_resize_t {
  11535. A_UINT32 msg_type:8,
  11536. reserved0:24;
  11537. A_UINT32 flow_pool_id:16,
  11538. flow_pool_new_size:16;
  11539. } POSTPACK;
  11540. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  11541. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  11542. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  11543. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  11544. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  11545. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  11546. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  11547. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  11548. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  11549. do { \
  11550. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  11551. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  11552. } while (0)
  11553. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  11554. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  11555. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  11556. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  11557. do { \
  11558. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  11559. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  11560. } while (0)
  11561. /**
  11562. * @brief host -> target channel change message
  11563. *
  11564. * @details
  11565. * the meesage is generated by FW every time FW changes channel. This will be used by host mainly
  11566. * to associate RX frames to correct channel they were received on.
  11567. * The following field definitions describe the format of the HTT target
  11568. * to host channel change message.
  11569. * |31 16|15 8|7 5|4 0|
  11570. * |------------------------------------------------------------|
  11571. * | reserved | MSG_TYPE |
  11572. * |------------------------------------------------------------|
  11573. * | CHAN_MHZ |
  11574. * |------------------------------------------------------------|
  11575. * | BAND_CENTER_FREQ1 |
  11576. * |------------------------------------------------------------|
  11577. * | BAND_CENTER_FREQ2 |
  11578. * |------------------------------------------------------------|
  11579. * | CHAN_PHY_MODE |
  11580. * |------------------------------------------------------------|
  11581. * Header fields:
  11582. * - MSG_TYPE
  11583. * Bits 7:0
  11584. * Value: 0xf
  11585. * - CHAN_MHZ
  11586. * Bits 31:0
  11587. * Purpose: frequency of the primary 20mhz channel.
  11588. * - BAND_CENTER_FREQ1
  11589. * Bits 31:0
  11590. * Purpose: centre frequency of the full channel.
  11591. * - BAND_CENTER_FREQ2
  11592. * Bits 31:0
  11593. * Purpose: centre frequency2 of the channel. is only valid for 11acvht 80plus80.
  11594. * - CHAN_PHY_MODE
  11595. * Bits 31:0
  11596. * Purpose: phy mode of the channel.
  11597. */
  11598. PREPACK struct htt_chan_change_msg {
  11599. A_UINT32 chan_mhz; /* frequency in mhz */
  11600. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz*/
  11601. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  11602. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  11603. } POSTPACK;
  11604. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  11605. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  11606. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  11607. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  11608. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  11609. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  11610. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  11611. /*
  11612. * The read and write indices point to the data within the host buffer.
  11613. * Because the first 4 bytes of the host buffer is used for the read index and
  11614. * the next 4 bytes for the write index, the data itself starts at offset 8.
  11615. * The read index and write index are the byte offsets from the base of the
  11616. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  11617. * Refer the ASCII text picture below.
  11618. */
  11619. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  11620. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  11621. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  11622. /*
  11623. ***************************************************************************
  11624. *
  11625. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  11626. *
  11627. ***************************************************************************
  11628. *
  11629. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  11630. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  11631. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  11632. * written into the Host memory region mentioned below.
  11633. *
  11634. * Read index is updated by the Host. At any point of time, the read index will
  11635. * indicate the index that will next be read by the Host. The read index is
  11636. * in units of bytes offset from the base of the meta-data buffer.
  11637. *
  11638. * Write index is updated by the FW. At any point of time, the write index will
  11639. * indicate from where the FW can start writing any new data. The write index is
  11640. * in units of bytes offset from the base of the meta-data buffer.
  11641. *
  11642. * If the Host is not fast enough in reading the CFR data, any new capture data
  11643. * would be dropped if there is no space left to write the new captures.
  11644. *
  11645. * The last 4 bytes of the memory region will have the magic pattern
  11646. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  11647. * not overrun the host buffer.
  11648. *
  11649. * ,--------------------. read and write indices store the
  11650. * | | byte offset from the base of the
  11651. * | ,--------+--------. meta-data buffer to the next
  11652. * | | | | location within the data buffer
  11653. * | | v v that will be read / written
  11654. * ************************************************************************
  11655. * * Read * Write * * Magic *
  11656. * * index * index * CFR data1 ...... CFR data N * pattern *
  11657. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  11658. * ************************************************************************
  11659. * |<---------- data buffer ---------->|
  11660. *
  11661. * |<----------------- meta-data buffer allocated in Host ----------------|
  11662. *
  11663. * Note:
  11664. * - Considering the 4 bytes needed to store the Read index (R) and the
  11665. * Write index (W), the initial value is as follows:
  11666. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  11667. * - Buffer empty condition:
  11668. * R = W
  11669. *
  11670. * Regarding CFR data format:
  11671. * --------------------------
  11672. *
  11673. * Each CFR tone is stored in HW as 16-bits with the following format:
  11674. * {bits[15:12], bits[11:6], bits[5:0]} =
  11675. * {unsigned exponent (4 bits),
  11676. * signed mantissa_real (6 bits),
  11677. * signed mantissa_imag (6 bits)}
  11678. *
  11679. * CFR_real = mantissa_real * 2^(exponent-5)
  11680. * CFR_imag = mantissa_imag * 2^(exponent-5)
  11681. *
  11682. *
  11683. * The CFR data is written to the 16-bit unsigned output array (buff) in
  11684. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  11685. *
  11686. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  11687. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  11688. * .
  11689. * .
  11690. * .
  11691. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  11692. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  11693. */
  11694. /* Bandwidth of peer CFR captures */
  11695. typedef enum {
  11696. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  11697. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  11698. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  11699. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  11700. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  11701. HTT_PEER_CFR_CAPTURE_BW_MAX,
  11702. } HTT_PEER_CFR_CAPTURE_BW;
  11703. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  11704. * was captured
  11705. */
  11706. typedef enum {
  11707. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  11708. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  11709. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  11710. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  11711. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  11712. } HTT_PEER_CFR_CAPTURE_MODE;
  11713. typedef enum {
  11714. /* This message type is currently used for the below purpose:
  11715. *
  11716. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  11717. * wmi_peer_cfr_capture_cmd.
  11718. * If payload_present bit is set to 0 then the associated memory region
  11719. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  11720. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  11721. * message; the CFR dump will be present at the end of the message,
  11722. * after the chan_phy_mode.
  11723. */
  11724. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  11725. /* Always keep this last */
  11726. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  11727. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  11728. /**
  11729. * @brief target -> host CFR dump completion indication message definition
  11730. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  11731. *
  11732. * @details
  11733. * The following diagram shows the format of the Channel Frequency Response
  11734. * (CFR) dump completion indication. This inidcation is sent to the Host when
  11735. * the channel capture of a peer is copied by Firmware into the Host memory
  11736. *
  11737. * **************************************************************************
  11738. *
  11739. * Message format when the CFR capture message type is
  11740. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  11741. *
  11742. * **************************************************************************
  11743. *
  11744. * |31 16|15 |8|7 0|
  11745. * |----------------------------------------------------------------|
  11746. * header: | reserved |P| msg_type |
  11747. * word 0 | | | |
  11748. * |----------------------------------------------------------------|
  11749. * payload: | cfr_capture_msg_type |
  11750. * word 1 | |
  11751. * |----------------------------------------------------------------|
  11752. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  11753. * word 2 | | | | | | | | |
  11754. * |----------------------------------------------------------------|
  11755. * | mac_addr31to0 |
  11756. * word 3 | |
  11757. * |----------------------------------------------------------------|
  11758. * | unused / reserved | mac_addr47to32 |
  11759. * word 4 | | |
  11760. * |----------------------------------------------------------------|
  11761. * | index |
  11762. * word 5 | |
  11763. * |----------------------------------------------------------------|
  11764. * | length |
  11765. * word 6 | |
  11766. * |----------------------------------------------------------------|
  11767. * | timestamp |
  11768. * word 7 | |
  11769. * |----------------------------------------------------------------|
  11770. * | counter |
  11771. * word 8 | |
  11772. * |----------------------------------------------------------------|
  11773. * | chan_mhz |
  11774. * word 9 | |
  11775. * |----------------------------------------------------------------|
  11776. * | band_center_freq1 |
  11777. * word 10 | |
  11778. * |----------------------------------------------------------------|
  11779. * | band_center_freq2 |
  11780. * word 11 | |
  11781. * |----------------------------------------------------------------|
  11782. * | chan_phy_mode |
  11783. * word 12 | |
  11784. * |----------------------------------------------------------------|
  11785. * where,
  11786. * P - payload present bit (payload_present explained below)
  11787. * req_id - memory request id (mem_req_id explained below)
  11788. * S - status field (status explained below)
  11789. * capbw - capture bandwidth (capture_bw explained below)
  11790. * mode - mode of capture (mode explained below)
  11791. * sts - space time streams (sts_count explained below)
  11792. * chbw - channel bandwidth (channel_bw explained below)
  11793. * captype - capture type (cap_type explained below)
  11794. *
  11795. * The following field definitions describe the format of the CFR dump
  11796. * completion indication sent from the target to the host
  11797. *
  11798. * Header fields:
  11799. *
  11800. * Word 0
  11801. * - msg_type
  11802. * Bits 7:0
  11803. * Purpose: Identifies this as CFR TX completion indication
  11804. * Value: HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  11805. * - payload_present
  11806. * Bit 8
  11807. * Purpose: Identifies how CFR data is sent to host
  11808. * Value: 0 - If CFR Payload is written to host memory
  11809. * 1 - If CFR Payload is sent as part of HTT message
  11810. * (This is the requirement for SDIO/USB where it is
  11811. * not possible to write CFR data to host memory)
  11812. * - reserved
  11813. * Bits 31:9
  11814. * Purpose: Reserved
  11815. * Value: 0
  11816. *
  11817. * Payload fields:
  11818. *
  11819. * Word 1
  11820. * - cfr_capture_msg_type
  11821. * Bits 31:0
  11822. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  11823. * to specify the format used for the remainder of the message
  11824. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11825. * (currently only MSG_TYPE_1 is defined)
  11826. *
  11827. * Word 2
  11828. * - mem_req_id
  11829. * Bits 6:0
  11830. * Purpose: Contain the mem request id of the region where the CFR capture
  11831. * has been stored - of type WMI_HOST_MEM_REQ_ID
  11832. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  11833. this value is invalid)
  11834. * - status
  11835. * Bit 7
  11836. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  11837. * Value: 1 (True) - Successful; 0 (False) - Not successful
  11838. * - capture_bw
  11839. * Bits 10:8
  11840. * Purpose: Carry the bandwidth of the CFR capture
  11841. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  11842. * - mode
  11843. * Bits 13:11
  11844. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  11845. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  11846. * - sts_count
  11847. * Bits 16:14
  11848. * Purpose: Carry the number of space time streams
  11849. * Value: Number of space time streams
  11850. * - channel_bw
  11851. * Bits 19:17
  11852. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  11853. * measurement
  11854. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  11855. * - cap_type
  11856. * Bits 23:20
  11857. * Purpose: Carry the type of the capture
  11858. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  11859. * - vdev_id
  11860. * Bits 31:24
  11861. * Purpose: Carry the virtual device id
  11862. * Value: vdev ID
  11863. *
  11864. * Word 3
  11865. * - mac_addr31to0
  11866. * Bits 31:0
  11867. * Purpose: Contain the bits 31:0 of the peer MAC address
  11868. * Value: Bits 31:0 of the peer MAC address
  11869. *
  11870. * Word 4
  11871. * - mac_addr47to32
  11872. * Bits 15:0
  11873. * Purpose: Contain the bits 47:32 of the peer MAC address
  11874. * Value: Bits 47:32 of the peer MAC address
  11875. *
  11876. * Word 5
  11877. * - index
  11878. * Bits 31:0
  11879. * Purpose: Contain the index at which this CFR dump was written in the Host
  11880. * allocated memory. This index is the number of bytes from the base address.
  11881. * Value: Index position
  11882. *
  11883. * Word 6
  11884. * - length
  11885. * Bits 31:0
  11886. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  11887. * Value: Length of the CFR capture of the peer
  11888. *
  11889. * Word 7
  11890. * - timestamp
  11891. * Bits 31:0
  11892. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  11893. * clock used for this timestamp is private to the target and not visible to
  11894. * the host i.e., Host can interpret only the relative timestamp deltas from
  11895. * one message to the next, but can't interpret the absolute timestamp from a
  11896. * single message.
  11897. * Value: Timestamp in microseconds
  11898. *
  11899. * Word 8
  11900. * - counter
  11901. * Bits 31:0
  11902. * Purpose: Carry the count of the current CFR capture from FW. This is
  11903. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  11904. * in host memory)
  11905. * Value: Count of the current CFR capture
  11906. *
  11907. * Word 9
  11908. * - chan_mhz
  11909. * Bits 31:0
  11910. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  11911. * Value: Primary 20 channel frequency
  11912. *
  11913. * Word 10
  11914. * - band_center_freq1
  11915. * Bits 31:0
  11916. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  11917. * Value: Center frequency 1 in MHz
  11918. *
  11919. * Word 11
  11920. * - band_center_freq2
  11921. * Bits 31:0
  11922. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  11923. * the VDEV
  11924. * 80plus80 mode
  11925. * Value: Center frequency 2 in MHz
  11926. *
  11927. * Word 12
  11928. * - chan_phy_mode
  11929. * Bits 31:0
  11930. * Purpose: Carry the phy mode of the channel, of the VDEV
  11931. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  11932. */
  11933. PREPACK struct htt_cfr_dump_ind_type_1 {
  11934. A_UINT32 mem_req_id:7,
  11935. status:1,
  11936. capture_bw:3,
  11937. mode:3,
  11938. sts_count:3,
  11939. channel_bw:3,
  11940. cap_type:4,
  11941. vdev_id:8;
  11942. htt_mac_addr addr;
  11943. A_UINT32 index;
  11944. A_UINT32 length;
  11945. A_UINT32 timestamp;
  11946. A_UINT32 counter;
  11947. struct htt_chan_change_msg chan;
  11948. } POSTPACK;
  11949. PREPACK struct htt_cfr_dump_compl_ind {
  11950. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  11951. union {
  11952. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  11953. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  11954. /* If there is a need to change the memory layout and its associated
  11955. * HTT indication format, a new CFR capture message type can be
  11956. * introduced and added into this union.
  11957. */
  11958. };
  11959. } POSTPACK;
  11960. /*
  11961. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  11962. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11963. */
  11964. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  11965. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  11966. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  11967. do { \
  11968. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  11969. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  11970. } while(0)
  11971. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  11972. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  11973. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  11974. /*
  11975. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  11976. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  11977. */
  11978. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  11979. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  11980. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  11981. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  11982. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  11983. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  11984. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  11985. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  11986. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  11987. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  11988. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  11989. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  11990. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  11991. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  11992. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  11993. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  11994. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  11995. do { \
  11996. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  11997. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  11998. } while (0)
  11999. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  12000. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  12001. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  12002. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  12003. do { \
  12004. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  12005. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  12006. } while (0)
  12007. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  12008. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  12009. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  12010. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  12011. do { \
  12012. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  12013. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  12014. } while (0)
  12015. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  12016. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  12017. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  12018. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  12019. do { \
  12020. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  12021. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  12022. } while (0)
  12023. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  12024. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  12025. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  12026. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  12027. do { \
  12028. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  12029. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  12030. } while (0)
  12031. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  12032. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  12033. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  12034. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  12035. do { \
  12036. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  12037. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  12038. } while (0)
  12039. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  12040. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  12041. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  12042. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  12043. do { \
  12044. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  12045. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  12046. } while (0)
  12047. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  12048. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  12049. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  12050. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  12051. do { \
  12052. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  12053. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  12054. } while (0)
  12055. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  12056. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  12057. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  12058. /**
  12059. * @brief target -> host peer (PPDU) stats message
  12060. * HTT_T2H_MSG_TYPE_PEER_STATS_IND
  12061. * @details
  12062. * This message is generated by FW when FW is sending stats to host
  12063. * about one or more PPDUs that the FW has transmitted to one or more peers.
  12064. * This message is sent autonomously by the target rather than upon request
  12065. * by the host.
  12066. * The following field definitions describe the format of the HTT target
  12067. * to host peer stats indication message.
  12068. *
  12069. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  12070. * or more PPDU stats records.
  12071. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  12072. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  12073. * then the message would start with the
  12074. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  12075. * below.
  12076. *
  12077. * |31 16|15|14|13 11|10 9|8|7 0|
  12078. * |-------------------------------------------------------------|
  12079. * | reserved |MSG_TYPE |
  12080. * |-------------------------------------------------------------|
  12081. * rec 0 | TLV header |
  12082. * rec 0 |-------------------------------------------------------------|
  12083. * rec 0 | ppdu successful bytes |
  12084. * rec 0 |-------------------------------------------------------------|
  12085. * rec 0 | ppdu retry bytes |
  12086. * rec 0 |-------------------------------------------------------------|
  12087. * rec 0 | ppdu failed bytes |
  12088. * rec 0 |-------------------------------------------------------------|
  12089. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  12090. * rec 0 |-------------------------------------------------------------|
  12091. * rec 0 | retried MSDUs | successful MSDUs |
  12092. * rec 0 |-------------------------------------------------------------|
  12093. * rec 0 | TX duration | failed MSDUs |
  12094. * rec 0 |-------------------------------------------------------------|
  12095. * ...
  12096. * |-------------------------------------------------------------|
  12097. * rec N | TLV header |
  12098. * rec N |-------------------------------------------------------------|
  12099. * rec N | ppdu successful bytes |
  12100. * rec N |-------------------------------------------------------------|
  12101. * rec N | ppdu retry bytes |
  12102. * rec N |-------------------------------------------------------------|
  12103. * rec N | ppdu failed bytes |
  12104. * rec N |-------------------------------------------------------------|
  12105. * rec N | peer id | S|SG| BW | BA |A|rate code|
  12106. * rec N |-------------------------------------------------------------|
  12107. * rec N | retried MSDUs | successful MSDUs |
  12108. * rec N |-------------------------------------------------------------|
  12109. * rec N | TX duration | failed MSDUs |
  12110. * rec N |-------------------------------------------------------------|
  12111. *
  12112. * where:
  12113. * A = is A-MPDU flag
  12114. * BA = block-ack failure flags
  12115. * BW = bandwidth spec
  12116. * SG = SGI enabled spec
  12117. * S = skipped rate ctrl
  12118. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  12119. *
  12120. * Header
  12121. * ------
  12122. * dword0 - b'0:7 - msg_type : HTT_T2H_MSG_TYPE_PEER_STATS_IND
  12123. * dword0 - b'8:31 - reserved : Reserved for future use
  12124. *
  12125. * payload include below peer_stats information
  12126. * --------------------------------------------
  12127. * @TLV : HTT_PPDU_STATS_INFO_TLV
  12128. * @tx_success_bytes : total successful bytes in the PPDU.
  12129. * @tx_retry_bytes : total retried bytes in the PPDU.
  12130. * @tx_failed_bytes : total failed bytes in the PPDU.
  12131. * @tx_ratecode : rate code used for the PPDU.
  12132. * @is_ampdu : Indicates PPDU is AMPDU or not.
  12133. * @ba_ack_failed : BA/ACK failed for this PPDU
  12134. * b00 -> BA received
  12135. * b01 -> BA failed once
  12136. * b10 -> BA failed twice, when HW retry is enabled.
  12137. * @bw : BW
  12138. * b00 -> 20 MHz
  12139. * b01 -> 40 MHz
  12140. * b10 -> 80 MHz
  12141. * b11 -> 160 MHz (or 80+80)
  12142. * @sg : SGI enabled
  12143. * @s : skipped ratectrl
  12144. * @peer_id : peer id
  12145. * @tx_success_msdus : successful MSDUs
  12146. * @tx_retry_msdus : retried MSDUs
  12147. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  12148. * @tx_duration : Tx duration for the PPDU (microsecond units)
  12149. */
  12150. /**
  12151. * @brief HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID Message
  12152. *
  12153. * @details
  12154. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  12155. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  12156. * This message will only be sent if the backpressure condition has existed
  12157. * continuously for an initial period (100 ms).
  12158. * Repeat messages with updated information will be sent after each
  12159. * subsequent period (100 ms) as long as the backpressure remains unabated.
  12160. * This message indicates the ring id along with current head and tail index
  12161. * locations (i.e. write and read indices).
  12162. * The backpressure time indicates the time in ms for which continous
  12163. * backpressure has been observed in the ring.
  12164. *
  12165. * The message format is as follows:
  12166. *
  12167. * |31 24|23 16|15 8|7 0|
  12168. * |----------------+----------------+----------------+----------------|
  12169. * | ring_id | ring_type | pdev_id | msg_type |
  12170. * |-------------------------------------------------------------------|
  12171. * | tail_idx | head_idx |
  12172. * |-------------------------------------------------------------------|
  12173. * | backpressure_time_ms |
  12174. * |-------------------------------------------------------------------|
  12175. *
  12176. * The message is interpreted as follows:
  12177. * dword0 - b'0:7 - msg_type: This will be set to
  12178. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  12179. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  12180. * 1, 2, 3 indicates pdev_id 0,1,2 and
  12181. the msg is for LMAC ring.
  12182. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  12183. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  12184. * htt_backpressure_lmac_ring_id. This represents
  12185. * the ring id for which continous backpressure is seen
  12186. *
  12187. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  12188. * the ring indicated by the ring_id
  12189. *
  12190. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  12191. * the ring indicated by the ring id
  12192. *
  12193. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continous
  12194. * backpressure has been seen in the ring
  12195. * indicated by the ring_id.
  12196. * Units = milliseconds
  12197. */
  12198. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  12199. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  12200. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  12201. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  12202. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  12203. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  12204. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  12205. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  12206. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  12207. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  12208. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  12209. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  12210. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  12211. do { \
  12212. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  12213. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  12214. } while (0)
  12215. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  12216. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  12217. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  12218. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  12219. do { \
  12220. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  12221. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  12222. } while (0)
  12223. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  12224. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  12225. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  12226. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  12227. do { \
  12228. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  12229. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  12230. } while (0)
  12231. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  12232. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  12233. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  12234. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  12235. do { \
  12236. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  12237. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  12238. } while (0)
  12239. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  12240. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  12241. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  12242. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  12243. do { \
  12244. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  12245. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  12246. } while (0)
  12247. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  12248. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  12249. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  12250. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  12251. do { \
  12252. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  12253. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  12254. } while (0)
  12255. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  12256. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  12257. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  12258. enum htt_backpressure_ring_type {
  12259. HTT_SW_RING_TYPE_UMAC,
  12260. HTT_SW_RING_TYPE_LMAC,
  12261. HTT_SW_RING_TYPE_MAX,
  12262. };
  12263. /* Ring id for which the message is sent to host */
  12264. enum htt_backpressure_umac_ringid {
  12265. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  12266. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  12267. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  12268. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  12269. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  12270. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  12271. HTT_SW_RING_IDX_REO_REO2FW_RING,
  12272. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  12273. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  12274. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  12275. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  12276. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  12277. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  12278. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  12279. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  12280. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  12281. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  12282. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  12283. HTT_SW_UMAC_RING_IDX_MAX,
  12284. };
  12285. enum htt_backpressure_lmac_ringid {
  12286. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  12287. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  12288. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  12289. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  12290. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  12291. HTT_SW_RING_IDX_RXDMA2FW_RING,
  12292. HTT_SW_RING_IDX_RXDMA2SW_RING,
  12293. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  12294. HTT_SW_RING_IDX_RXDMA2REO_RING,
  12295. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  12296. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  12297. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  12298. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  12299. HTT_SW_LMAC_RING_IDX_MAX,
  12300. };
  12301. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  12302. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  12303. pdev_id: 8,
  12304. ring_type: 8, /* htt_backpressure_ring_type */
  12305. /*
  12306. * ring_id holds an enum value from either
  12307. * htt_backpressure_umac_ringid or
  12308. * htt_backpressure_lmac_ringid, based on
  12309. * the ring_type setting.
  12310. */
  12311. ring_id: 8;
  12312. A_UINT16 head_idx;
  12313. A_UINT16 tail_idx;
  12314. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  12315. } POSTPACK;
  12316. /*
  12317. * Defines two 32 bit words that can be used by the target to indicate a per
  12318. * user RU allocation and rate information.
  12319. *
  12320. * This information is currently provided in the "sw_response_reference_ptr"
  12321. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  12322. * "rx_ppdu_end_user_stats" TLV.
  12323. *
  12324. * VALID:
  12325. * The consumer of these words must explicitly check the valid bit,
  12326. * and only attempt interpretation of any of the remaining fields if
  12327. * the valid bit is set to 1.
  12328. *
  12329. * VERSION:
  12330. * The consumer of these words must also explicitly check the version bit,
  12331. * and only use the V0 definition if the VERSION field is set to 0.
  12332. *
  12333. * Version 1 is currently undefined, with the exception of the VALID and
  12334. * VERSION fields.
  12335. *
  12336. * Version 0:
  12337. *
  12338. * The fields below are duplicated per BW.
  12339. *
  12340. * The consumer must determine which BW field to use, based on the UL OFDMA
  12341. * PPDU BW indicated by HW.
  12342. *
  12343. * RU_START: RU26 start index for the user.
  12344. * Note that this is always using the RU26 index, regardless
  12345. * of the actual RU assigned to the user
  12346. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  12347. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  12348. *
  12349. * For example, 20MHz (the value in the top row is RU_START)
  12350. *
  12351. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  12352. * RU Size 1 (52): | | | | | |
  12353. * RU Size 2 (106): | | | |
  12354. * RU Size 3 (242): | |
  12355. *
  12356. * RU_SIZE: Indicates the RU size, as defined by enum
  12357. * htt_ul_ofdma_user_info_ru_size.
  12358. *
  12359. * LDPC: LDPC enabled (if 0, BCC is used)
  12360. *
  12361. * DCM: DCM enabled
  12362. *
  12363. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  12364. * |---------------------------------+--------------------------------|
  12365. * |Ver|Valid| FW internal |
  12366. * |---------------------------------+--------------------------------|
  12367. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  12368. * |---------------------------------+--------------------------------|
  12369. */
  12370. enum htt_ul_ofdma_user_info_ru_size {
  12371. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  12372. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  12373. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  12374. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  12375. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  12376. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  12377. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  12378. };
  12379. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  12380. struct htt_ul_ofdma_user_info_v0 {
  12381. A_UINT32 word0;
  12382. A_UINT32 word1;
  12383. };
  12384. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  12385. A_UINT32 w0_fw_rsvd:30; \
  12386. A_UINT32 w0_valid:1; \
  12387. A_UINT32 w0_version:1;
  12388. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  12389. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  12390. };
  12391. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  12392. A_UINT32 w1_nss:3; \
  12393. A_UINT32 w1_mcs:4; \
  12394. A_UINT32 w1_ldpc:1; \
  12395. A_UINT32 w1_dcm:1; \
  12396. A_UINT32 w1_ru_start:7; \
  12397. A_UINT32 w1_ru_size:3; \
  12398. A_UINT32 w1_trig_type:4; \
  12399. A_UINT32 w1_unused:9;
  12400. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  12401. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  12402. };
  12403. /* htt_up_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  12404. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  12405. union {
  12406. A_UINT32 word0;
  12407. struct {
  12408. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  12409. };
  12410. };
  12411. union {
  12412. A_UINT32 word1;
  12413. struct {
  12414. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  12415. };
  12416. };
  12417. } POSTPACK;
  12418. enum HTT_UL_OFDMA_TRIG_TYPE {
  12419. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  12420. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  12421. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  12422. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  12423. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  12424. };
  12425. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  12426. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  12427. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  12428. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  12429. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  12430. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  12431. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  12432. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  12433. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  12434. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  12435. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  12436. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  12437. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  12438. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  12439. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  12440. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  12441. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  12442. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  12443. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  12444. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  12445. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  12446. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  12447. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  12448. /*--- word 0 ---*/
  12449. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  12450. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  12451. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  12452. do { \
  12453. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  12454. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  12455. } while (0)
  12456. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  12457. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  12458. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  12459. do { \
  12460. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  12461. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  12462. } while (0)
  12463. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  12464. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  12465. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  12466. do { \
  12467. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  12468. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  12469. } while (0)
  12470. /*--- word 1 ---*/
  12471. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  12472. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  12473. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  12474. do { \
  12475. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  12476. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  12477. } while (0)
  12478. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  12479. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  12480. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  12481. do { \
  12482. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  12483. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  12484. } while (0)
  12485. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  12486. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  12487. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  12488. do { \
  12489. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  12490. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  12491. } while (0)
  12492. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  12493. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  12494. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  12495. do { \
  12496. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  12497. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  12498. } while (0)
  12499. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  12500. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  12501. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  12502. do { \
  12503. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  12504. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  12505. } while (0)
  12506. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  12507. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  12508. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  12509. do { \
  12510. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  12511. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  12512. } while (0)
  12513. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  12514. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  12515. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  12516. do { \
  12517. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  12518. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  12519. } while (0)
  12520. /**
  12521. * @brief target -> host channel calibration data message
  12522. * @brief host -> target channel calibration data message
  12523. *
  12524. * @details
  12525. * The following field definitions describe the format of the channel
  12526. * calibration data message sent from the target to the host when
  12527. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  12528. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  12529. * The message is defined as htt_chan_caldata_msg followed by a variable
  12530. * number of 32-bit character values.
  12531. *
  12532. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  12533. * |------------------------------------------------------------------|
  12534. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  12535. * |------------------------------------------------------------------|
  12536. * | payload size | mhz |
  12537. * |------------------------------------------------------------------|
  12538. * | center frequency 2 | center frequency 1 |
  12539. * |------------------------------------------------------------------|
  12540. * | check sum |
  12541. * |------------------------------------------------------------------|
  12542. * | payload |
  12543. * |------------------------------------------------------------------|
  12544. * message info field:
  12545. * - MSG_TYPE
  12546. * Bits 7:0
  12547. * Purpose: identifies this as a channel calibration data message
  12548. * Value: HTT_T2H_MSG_TYPE_CHAN_CALDATA (0x15) or
  12549. * HTT_H2T_MSG_TYPE_CHAN_CALDATA (0xb)
  12550. * - SUB_TYPE
  12551. * Bits 11:8
  12552. * Purpose: T2H: indicates whether target is providing chan cal data
  12553. * to the host to store, or requesting that the host
  12554. * download previously-stored data.
  12555. * H2T: indicates whether the host is providing the requested
  12556. * channel cal data, or if it is rejecting the data
  12557. * request because it does not have the requested data.
  12558. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  12559. * - CHKSUM_VALID
  12560. * Bit 12
  12561. * Purpose: indicates if the checksum field is valid
  12562. * value:
  12563. * - FRAG
  12564. * Bit 19:16
  12565. * Purpose: indicates the fragment index for message
  12566. * value: 0 for first fragment, 1 for second fragment, ...
  12567. * - APPEND
  12568. * Bit 20
  12569. * Purpose: indicates if this is the last fragment
  12570. * value: 0 = final fragment, 1 = more fragments will be appended
  12571. *
  12572. * channel and payload size field
  12573. * - MHZ
  12574. * Bits 15:0
  12575. * Purpose: indicates the channel primary frequency
  12576. * Value:
  12577. * - PAYLOAD_SIZE
  12578. * Bits 31:16
  12579. * Purpose: indicates the bytes of calibration data in payload
  12580. * Value:
  12581. *
  12582. * center frequency field
  12583. * - CENTER FREQUENCY 1
  12584. * Bits 15:0
  12585. * Purpose: indicates the channel center frequency
  12586. * Value: channel center frequency, in MHz units
  12587. * - CENTER FREQUENCY 2
  12588. * Bits 31:16
  12589. * Purpose: indicates the secondary channel center frequency,
  12590. * only for 11acvht 80plus80 mode
  12591. * Value: secondary channel center frequeny, in MHz units, if applicable
  12592. *
  12593. * checksum field
  12594. * - CHECK_SUM
  12595. * Bits 31:0
  12596. * Purpose: check the payload data, it is just for this fragment.
  12597. * This is intended for the target to check that the channel
  12598. * calibration data returned by the host is the unmodified data
  12599. * that was previously provided to the host by the target.
  12600. * value: checksum of fragment payload
  12601. */
  12602. PREPACK struct htt_chan_caldata_msg {
  12603. /* DWORD 0: message info */
  12604. A_UINT32
  12605. msg_type: 8,
  12606. sub_type: 4 ,
  12607. chksum_valid: 1, /** 1:valid, 0:invalid */
  12608. reserved1: 3,
  12609. frag_idx: 4, /** fragment index for calibration data */
  12610. appending: 1, /** 0: no fragment appending,
  12611. * 1: extra fragment appending */
  12612. reserved2: 11;
  12613. /* DWORD 1: channel and payload size */
  12614. A_UINT32
  12615. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  12616. payload_size: 16; /** unit: bytes */
  12617. /* DWORD 2: center frequency */
  12618. A_UINT32
  12619. band_center_freq1: 16, /** Center frequency 1 in MHz */
  12620. band_center_freq2: 16; /** Center frequency 2 in MHz,
  12621. * valid only for 11acvht 80plus80 mode */
  12622. /* DWORD 3: check sum */
  12623. A_UINT32 chksum;
  12624. /* variable length for calibration data */
  12625. A_UINT32 payload[1/* or more */];
  12626. } POSTPACK;
  12627. /* T2H SUBTYPE */
  12628. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  12629. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  12630. /* H2T SUBTYPE */
  12631. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  12632. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  12633. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  12634. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  12635. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  12636. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  12637. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  12638. do { \
  12639. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  12640. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  12641. } while (0)
  12642. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  12643. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  12644. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  12645. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  12646. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  12647. do { \
  12648. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  12649. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  12650. } while (0)
  12651. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  12652. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  12653. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  12654. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  12655. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  12656. do { \
  12657. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  12658. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  12659. } while (0)
  12660. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  12661. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  12662. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  12663. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  12664. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  12665. do { \
  12666. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  12667. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  12668. } while (0)
  12669. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  12670. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  12671. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  12672. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  12673. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  12674. do { \
  12675. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  12676. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  12677. } while (0)
  12678. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  12679. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  12680. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  12681. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  12682. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  12683. do { \
  12684. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  12685. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  12686. } while (0)
  12687. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  12688. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  12689. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  12690. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  12691. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  12692. do { \
  12693. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  12694. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  12695. } while (0)
  12696. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  12697. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  12698. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  12699. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  12700. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  12701. do { \
  12702. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  12703. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  12704. } while (0)
  12705. /**
  12706. * @brief - HTT PPDU ID format
  12707. *
  12708. * @details
  12709. * The following field definitions describe the format of the PPDU ID.
  12710. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  12711. *
  12712. * |31 30|29 24| 23| 22|21 19|18 17|16 12|11 0|
  12713. * +---------------------------------------------------------------------------
  12714. * |rsvd |seq_cmd_type|tqm_cmd| rsvd |seq_idx|mac_id| hwq_ id | sch id |
  12715. * +---------------------------------------------------------------------------
  12716. *
  12717. * sch id :Schedule command id
  12718. * Bits [11 : 0] : monotonically increasing counter to track the
  12719. * PPDU posted to a specific transmit queue.
  12720. *
  12721. * hwq_id: Hardware Queue ID.
  12722. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  12723. *
  12724. * mac_id: MAC ID
  12725. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  12726. *
  12727. * seq_idx: Sequence index.
  12728. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  12729. * a particular TXOP.
  12730. *
  12731. * tqm_cmd: HWSCH/TQM flag.
  12732. * Bit [23] : Always set to 0.
  12733. *
  12734. * seq_cmd_type: Sequence command type.
  12735. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  12736. * Refer to enum HTT_STATS_FTYPE for values.
  12737. */
  12738. PREPACK struct htt_ppdu_id {
  12739. A_UINT32
  12740. sch_id: 12,
  12741. hwq_id: 5,
  12742. mac_id: 2,
  12743. seq_idx: 3,
  12744. reserved1: 1,
  12745. tqm_cmd: 1,
  12746. seq_cmd_type: 6,
  12747. reserved2: 2;
  12748. } POSTPACK;
  12749. #define HTT_PPDU_ID_SCH_ID_S 0
  12750. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  12751. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  12752. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  12753. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  12754. do { \
  12755. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  12756. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  12757. } while (0)
  12758. #define HTT_PPDU_ID_HWQ_ID_S 12
  12759. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  12760. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  12761. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  12762. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  12763. do { \
  12764. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  12765. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  12766. } while (0)
  12767. #define HTT_PPDU_ID_MAC_ID_S 17
  12768. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  12769. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  12770. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  12771. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  12772. do { \
  12773. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  12774. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  12775. } while (0)
  12776. #define HTT_PPDU_ID_SEQ_IDX_S 19
  12777. #define HTT_PPDU_ID_SEQ_IDX_M 0x00380000
  12778. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  12779. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  12780. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  12781. do { \
  12782. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  12783. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  12784. } while (0)
  12785. #define HTT_PPDU_ID_TQM_CMD_S 23
  12786. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  12787. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  12788. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  12789. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  12790. do { \
  12791. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  12792. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  12793. } while (0)
  12794. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  12795. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  12796. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  12797. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  12798. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  12799. do { \
  12800. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  12801. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  12802. } while (0)
  12803. #endif