tx_fes_status_1k_ba.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670
  1. /*
  2. * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _TX_FES_STATUS_1K_BA_H_
  17. #define _TX_FES_STATUS_1K_BA_H_
  18. #if !defined(__ASSEMBLER__)
  19. #endif
  20. #define NUM_OF_DWORDS_TX_FES_STATUS_1K_BA 34
  21. #define NUM_OF_QWORDS_TX_FES_STATUS_1K_BA 17
  22. struct tx_fes_status_1k_ba {
  23. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  24. uint32_t ack_ba_status_type : 1, // [0:0]
  25. ba_type : 1, // [1:1]
  26. ba_tid : 4, // [5:2]
  27. unexpected_ack_or_ba : 1, // [6:6]
  28. response_timeout : 1, // [7:7]
  29. ack_frame_rssi : 8, // [15:8]
  30. ssn : 12, // [27:16]
  31. reserved_0b : 4; // [31:28]
  32. uint32_t sw_peer_id : 16, // [15:0]
  33. reserved_1a : 16; // [31:16]
  34. uint32_t ba_bitmap_31_0 : 32; // [31:0]
  35. uint32_t ba_bitmap_63_32 : 32; // [31:0]
  36. uint32_t ba_bitmap_95_64 : 32; // [31:0]
  37. uint32_t ba_bitmap_127_96 : 32; // [31:0]
  38. uint32_t ba_bitmap_159_128 : 32; // [31:0]
  39. uint32_t ba_bitmap_191_160 : 32; // [31:0]
  40. uint32_t ba_bitmap_223_192 : 32; // [31:0]
  41. uint32_t ba_bitmap_255_224 : 32; // [31:0]
  42. uint32_t ba_bitmap_287_256 : 32; // [31:0]
  43. uint32_t ba_bitmap_319_288 : 32; // [31:0]
  44. uint32_t ba_bitmap_351_320 : 32; // [31:0]
  45. uint32_t ba_bitmap_383_352 : 32; // [31:0]
  46. uint32_t ba_bitmap_415_384 : 32; // [31:0]
  47. uint32_t ba_bitmap_447_416 : 32; // [31:0]
  48. uint32_t ba_bitmap_479_448 : 32; // [31:0]
  49. uint32_t ba_bitmap_511_480 : 32; // [31:0]
  50. uint32_t ba_bitmap_543_512 : 32; // [31:0]
  51. uint32_t ba_bitmap_575_544 : 32; // [31:0]
  52. uint32_t ba_bitmap_607_576 : 32; // [31:0]
  53. uint32_t ba_bitmap_639_608 : 32; // [31:0]
  54. uint32_t ba_bitmap_671_640 : 32; // [31:0]
  55. uint32_t ba_bitmap_703_672 : 32; // [31:0]
  56. uint32_t ba_bitmap_735_704 : 32; // [31:0]
  57. uint32_t ba_bitmap_767_736 : 32; // [31:0]
  58. uint32_t ba_bitmap_799_768 : 32; // [31:0]
  59. uint32_t ba_bitmap_831_800 : 32; // [31:0]
  60. uint32_t ba_bitmap_863_832 : 32; // [31:0]
  61. uint32_t ba_bitmap_895_864 : 32; // [31:0]
  62. uint32_t ba_bitmap_927_896 : 32; // [31:0]
  63. uint32_t ba_bitmap_959_928 : 32; // [31:0]
  64. uint32_t ba_bitmap_991_960 : 32; // [31:0]
  65. uint32_t ba_bitmap_1023_992 : 32; // [31:0]
  66. #else
  67. uint32_t reserved_0b : 4, // [31:28]
  68. ssn : 12, // [27:16]
  69. ack_frame_rssi : 8, // [15:8]
  70. response_timeout : 1, // [7:7]
  71. unexpected_ack_or_ba : 1, // [6:6]
  72. ba_tid : 4, // [5:2]
  73. ba_type : 1, // [1:1]
  74. ack_ba_status_type : 1; // [0:0]
  75. uint32_t reserved_1a : 16, // [31:16]
  76. sw_peer_id : 16; // [15:0]
  77. uint32_t ba_bitmap_31_0 : 32; // [31:0]
  78. uint32_t ba_bitmap_63_32 : 32; // [31:0]
  79. uint32_t ba_bitmap_95_64 : 32; // [31:0]
  80. uint32_t ba_bitmap_127_96 : 32; // [31:0]
  81. uint32_t ba_bitmap_159_128 : 32; // [31:0]
  82. uint32_t ba_bitmap_191_160 : 32; // [31:0]
  83. uint32_t ba_bitmap_223_192 : 32; // [31:0]
  84. uint32_t ba_bitmap_255_224 : 32; // [31:0]
  85. uint32_t ba_bitmap_287_256 : 32; // [31:0]
  86. uint32_t ba_bitmap_319_288 : 32; // [31:0]
  87. uint32_t ba_bitmap_351_320 : 32; // [31:0]
  88. uint32_t ba_bitmap_383_352 : 32; // [31:0]
  89. uint32_t ba_bitmap_415_384 : 32; // [31:0]
  90. uint32_t ba_bitmap_447_416 : 32; // [31:0]
  91. uint32_t ba_bitmap_479_448 : 32; // [31:0]
  92. uint32_t ba_bitmap_511_480 : 32; // [31:0]
  93. uint32_t ba_bitmap_543_512 : 32; // [31:0]
  94. uint32_t ba_bitmap_575_544 : 32; // [31:0]
  95. uint32_t ba_bitmap_607_576 : 32; // [31:0]
  96. uint32_t ba_bitmap_639_608 : 32; // [31:0]
  97. uint32_t ba_bitmap_671_640 : 32; // [31:0]
  98. uint32_t ba_bitmap_703_672 : 32; // [31:0]
  99. uint32_t ba_bitmap_735_704 : 32; // [31:0]
  100. uint32_t ba_bitmap_767_736 : 32; // [31:0]
  101. uint32_t ba_bitmap_799_768 : 32; // [31:0]
  102. uint32_t ba_bitmap_831_800 : 32; // [31:0]
  103. uint32_t ba_bitmap_863_832 : 32; // [31:0]
  104. uint32_t ba_bitmap_895_864 : 32; // [31:0]
  105. uint32_t ba_bitmap_927_896 : 32; // [31:0]
  106. uint32_t ba_bitmap_959_928 : 32; // [31:0]
  107. uint32_t ba_bitmap_991_960 : 32; // [31:0]
  108. uint32_t ba_bitmap_1023_992 : 32; // [31:0]
  109. #endif
  110. };
  111. /* Description ACK_BA_STATUS_TYPE
  112. Consumer: SW
  113. Producer: RXPCU
  114. <enum 1 1K_BA_type> This TLV represents an BA reception.
  115. <legal 1>
  116. */
  117. #define TX_FES_STATUS_1K_BA_ACK_BA_STATUS_TYPE_OFFSET 0x0000000000000000
  118. #define TX_FES_STATUS_1K_BA_ACK_BA_STATUS_TYPE_LSB 0
  119. #define TX_FES_STATUS_1K_BA_ACK_BA_STATUS_TYPE_MSB 0
  120. #define TX_FES_STATUS_1K_BA_ACK_BA_STATUS_TYPE_MASK 0x0000000000000001
  121. /* Description BA_TYPE
  122. <enum 1 1K_BA_TYPE_bitmap>
  123. <legal 1>
  124. */
  125. #define TX_FES_STATUS_1K_BA_BA_TYPE_OFFSET 0x0000000000000000
  126. #define TX_FES_STATUS_1K_BA_BA_TYPE_LSB 1
  127. #define TX_FES_STATUS_1K_BA_BA_TYPE_MSB 1
  128. #define TX_FES_STATUS_1K_BA_BA_TYPE_MASK 0x0000000000000002
  129. /* Description BA_TID
  130. The TID field copied from the BA frame
  131. <legal all>
  132. */
  133. #define TX_FES_STATUS_1K_BA_BA_TID_OFFSET 0x0000000000000000
  134. #define TX_FES_STATUS_1K_BA_BA_TID_LSB 2
  135. #define TX_FES_STATUS_1K_BA_BA_TID_MSB 5
  136. #define TX_FES_STATUS_1K_BA_BA_TID_MASK 0x000000000000003c
  137. /* Description UNEXPECTED_ACK_OR_BA
  138. Set when RXPCU received a BA for which there was no " RXPCU_USER_SETUP_EXT
  139. TLV' received.
  140. This can happen when a BA for unexpected TID is received.
  141. This message enables SW to still pass this BA information
  142. on to the right TQM queue.
  143. <legal all>
  144. */
  145. #define TX_FES_STATUS_1K_BA_UNEXPECTED_ACK_OR_BA_OFFSET 0x0000000000000000
  146. #define TX_FES_STATUS_1K_BA_UNEXPECTED_ACK_OR_BA_LSB 6
  147. #define TX_FES_STATUS_1K_BA_UNEXPECTED_ACK_OR_BA_MSB 6
  148. #define TX_FES_STATUS_1K_BA_UNEXPECTED_ACK_OR_BA_MASK 0x0000000000000040
  149. /* Description RESPONSE_TIMEOUT
  150. When set, there was delay in RXPCU (likely due to AST fetch
  151. delay) that resulted in TXPCU not being able to send the
  152. RX_RESPONSE_REQUIRED_INFO TLV within a certain timeout
  153. from the falling edge of the frame. This status TLV is still
  154. generated but RXPCU will NOT have generated the RX_RESPONSE_REQUIRED
  155. TLV.
  156. <legal all>
  157. */
  158. #define TX_FES_STATUS_1K_BA_RESPONSE_TIMEOUT_OFFSET 0x0000000000000000
  159. #define TX_FES_STATUS_1K_BA_RESPONSE_TIMEOUT_LSB 7
  160. #define TX_FES_STATUS_1K_BA_RESPONSE_TIMEOUT_MSB 7
  161. #define TX_FES_STATUS_1K_BA_RESPONSE_TIMEOUT_MASK 0x0000000000000080
  162. /* Description ACK_FRAME_RSSI
  163. RSSI of the received ACK, BA or M-BA frame.
  164. <legal all>
  165. */
  166. #define TX_FES_STATUS_1K_BA_ACK_FRAME_RSSI_OFFSET 0x0000000000000000
  167. #define TX_FES_STATUS_1K_BA_ACK_FRAME_RSSI_LSB 8
  168. #define TX_FES_STATUS_1K_BA_ACK_FRAME_RSSI_MSB 15
  169. #define TX_FES_STATUS_1K_BA_ACK_FRAME_RSSI_MASK 0x000000000000ff00
  170. /* Description SSN
  171. Consumer: TQM/FW
  172. Producer: SW/RXPCU
  173. Field only valid in case of the Ack_ba_status_type indicating:
  174. BA_type
  175. The starting Sequence number of the (B)ACK bitmap <legal
  176. all>
  177. */
  178. #define TX_FES_STATUS_1K_BA_SSN_OFFSET 0x0000000000000000
  179. #define TX_FES_STATUS_1K_BA_SSN_LSB 16
  180. #define TX_FES_STATUS_1K_BA_SSN_MSB 27
  181. #define TX_FES_STATUS_1K_BA_SSN_MASK 0x000000000fff0000
  182. /* Description RESERVED_0B
  183. <legal 0>
  184. */
  185. #define TX_FES_STATUS_1K_BA_RESERVED_0B_OFFSET 0x0000000000000000
  186. #define TX_FES_STATUS_1K_BA_RESERVED_0B_LSB 28
  187. #define TX_FES_STATUS_1K_BA_RESERVED_0B_MSB 31
  188. #define TX_FES_STATUS_1K_BA_RESERVED_0B_MASK 0x00000000f0000000
  189. /* Description SW_PEER_ID
  190. The sw_peer_id for which the bitmap is requested.
  191. SW could use this info to link this TLV back to the right
  192. TQM queue (if needed)
  193. <legal all>
  194. */
  195. #define TX_FES_STATUS_1K_BA_SW_PEER_ID_OFFSET 0x0000000000000000
  196. #define TX_FES_STATUS_1K_BA_SW_PEER_ID_LSB 32
  197. #define TX_FES_STATUS_1K_BA_SW_PEER_ID_MSB 47
  198. #define TX_FES_STATUS_1K_BA_SW_PEER_ID_MASK 0x0000ffff00000000
  199. /* Description RESERVED_1A
  200. <legal 0>
  201. */
  202. #define TX_FES_STATUS_1K_BA_RESERVED_1A_OFFSET 0x0000000000000000
  203. #define TX_FES_STATUS_1K_BA_RESERVED_1A_LSB 48
  204. #define TX_FES_STATUS_1K_BA_RESERVED_1A_MSB 63
  205. #define TX_FES_STATUS_1K_BA_RESERVED_1A_MASK 0xffff000000000000
  206. /* Description BA_BITMAP_31_0
  207. Consumer: TQM/FW
  208. Producer: SW/RXPCU
  209. Ba_bitmap_31_0
  210. <legal all>
  211. */
  212. #define TX_FES_STATUS_1K_BA_BA_BITMAP_31_0_OFFSET 0x0000000000000008
  213. #define TX_FES_STATUS_1K_BA_BA_BITMAP_31_0_LSB 0
  214. #define TX_FES_STATUS_1K_BA_BA_BITMAP_31_0_MSB 31
  215. #define TX_FES_STATUS_1K_BA_BA_BITMAP_31_0_MASK 0x00000000ffffffff
  216. /* Description BA_BITMAP_63_32
  217. Consumer: TQM/FW
  218. Producer: SW/RXPCU
  219. Ba_bitmap_63_32
  220. <legal all>
  221. */
  222. #define TX_FES_STATUS_1K_BA_BA_BITMAP_63_32_OFFSET 0x0000000000000008
  223. #define TX_FES_STATUS_1K_BA_BA_BITMAP_63_32_LSB 32
  224. #define TX_FES_STATUS_1K_BA_BA_BITMAP_63_32_MSB 63
  225. #define TX_FES_STATUS_1K_BA_BA_BITMAP_63_32_MASK 0xffffffff00000000
  226. /* Description BA_BITMAP_95_64
  227. Consumer: TQM/FW
  228. Producer: SW/RXPCU
  229. Ba_bitmap_95_64
  230. <legal all>
  231. */
  232. #define TX_FES_STATUS_1K_BA_BA_BITMAP_95_64_OFFSET 0x0000000000000010
  233. #define TX_FES_STATUS_1K_BA_BA_BITMAP_95_64_LSB 0
  234. #define TX_FES_STATUS_1K_BA_BA_BITMAP_95_64_MSB 31
  235. #define TX_FES_STATUS_1K_BA_BA_BITMAP_95_64_MASK 0x00000000ffffffff
  236. /* Description BA_BITMAP_127_96
  237. Consumer: TQM/FW
  238. Producer: SW/RXPCU
  239. Ba_bitmap_127_96
  240. <legal all>
  241. */
  242. #define TX_FES_STATUS_1K_BA_BA_BITMAP_127_96_OFFSET 0x0000000000000010
  243. #define TX_FES_STATUS_1K_BA_BA_BITMAP_127_96_LSB 32
  244. #define TX_FES_STATUS_1K_BA_BA_BITMAP_127_96_MSB 63
  245. #define TX_FES_STATUS_1K_BA_BA_BITMAP_127_96_MASK 0xffffffff00000000
  246. /* Description BA_BITMAP_159_128
  247. Consumer: TQM/FW
  248. Producer: SW/RXPCU
  249. Ba_bitmap_159_128
  250. <legal all>
  251. */
  252. #define TX_FES_STATUS_1K_BA_BA_BITMAP_159_128_OFFSET 0x0000000000000018
  253. #define TX_FES_STATUS_1K_BA_BA_BITMAP_159_128_LSB 0
  254. #define TX_FES_STATUS_1K_BA_BA_BITMAP_159_128_MSB 31
  255. #define TX_FES_STATUS_1K_BA_BA_BITMAP_159_128_MASK 0x00000000ffffffff
  256. /* Description BA_BITMAP_191_160
  257. Consumer: TQM/FW
  258. Producer: SW/RXPCU
  259. Ba_bitmap_191_160
  260. <legal all>
  261. */
  262. #define TX_FES_STATUS_1K_BA_BA_BITMAP_191_160_OFFSET 0x0000000000000018
  263. #define TX_FES_STATUS_1K_BA_BA_BITMAP_191_160_LSB 32
  264. #define TX_FES_STATUS_1K_BA_BA_BITMAP_191_160_MSB 63
  265. #define TX_FES_STATUS_1K_BA_BA_BITMAP_191_160_MASK 0xffffffff00000000
  266. /* Description BA_BITMAP_223_192
  267. Consumer: TQM/FW
  268. Producer: SW/RXPCU
  269. Ba_bitmap_223_192
  270. <legal all>
  271. */
  272. #define TX_FES_STATUS_1K_BA_BA_BITMAP_223_192_OFFSET 0x0000000000000020
  273. #define TX_FES_STATUS_1K_BA_BA_BITMAP_223_192_LSB 0
  274. #define TX_FES_STATUS_1K_BA_BA_BITMAP_223_192_MSB 31
  275. #define TX_FES_STATUS_1K_BA_BA_BITMAP_223_192_MASK 0x00000000ffffffff
  276. /* Description BA_BITMAP_255_224
  277. Consumer: TQM/FW
  278. Producer: SW/RXPCU
  279. Ba_bitmap_255_224
  280. <legal all>
  281. */
  282. #define TX_FES_STATUS_1K_BA_BA_BITMAP_255_224_OFFSET 0x0000000000000020
  283. #define TX_FES_STATUS_1K_BA_BA_BITMAP_255_224_LSB 32
  284. #define TX_FES_STATUS_1K_BA_BA_BITMAP_255_224_MSB 63
  285. #define TX_FES_STATUS_1K_BA_BA_BITMAP_255_224_MASK 0xffffffff00000000
  286. /* Description BA_BITMAP_287_256
  287. Ba_bitmap_287_256
  288. <legal all>
  289. */
  290. #define TX_FES_STATUS_1K_BA_BA_BITMAP_287_256_OFFSET 0x0000000000000028
  291. #define TX_FES_STATUS_1K_BA_BA_BITMAP_287_256_LSB 0
  292. #define TX_FES_STATUS_1K_BA_BA_BITMAP_287_256_MSB 31
  293. #define TX_FES_STATUS_1K_BA_BA_BITMAP_287_256_MASK 0x00000000ffffffff
  294. /* Description BA_BITMAP_319_288
  295. Ba_bitmap_319_288
  296. <legal all>
  297. */
  298. #define TX_FES_STATUS_1K_BA_BA_BITMAP_319_288_OFFSET 0x0000000000000028
  299. #define TX_FES_STATUS_1K_BA_BA_BITMAP_319_288_LSB 32
  300. #define TX_FES_STATUS_1K_BA_BA_BITMAP_319_288_MSB 63
  301. #define TX_FES_STATUS_1K_BA_BA_BITMAP_319_288_MASK 0xffffffff00000000
  302. /* Description BA_BITMAP_351_320
  303. Ba_bitmap_351_320
  304. <legal all>
  305. */
  306. #define TX_FES_STATUS_1K_BA_BA_BITMAP_351_320_OFFSET 0x0000000000000030
  307. #define TX_FES_STATUS_1K_BA_BA_BITMAP_351_320_LSB 0
  308. #define TX_FES_STATUS_1K_BA_BA_BITMAP_351_320_MSB 31
  309. #define TX_FES_STATUS_1K_BA_BA_BITMAP_351_320_MASK 0x00000000ffffffff
  310. /* Description BA_BITMAP_383_352
  311. Ba_bitmap_383_352
  312. <legal all>
  313. */
  314. #define TX_FES_STATUS_1K_BA_BA_BITMAP_383_352_OFFSET 0x0000000000000030
  315. #define TX_FES_STATUS_1K_BA_BA_BITMAP_383_352_LSB 32
  316. #define TX_FES_STATUS_1K_BA_BA_BITMAP_383_352_MSB 63
  317. #define TX_FES_STATUS_1K_BA_BA_BITMAP_383_352_MASK 0xffffffff00000000
  318. /* Description BA_BITMAP_415_384
  319. Ba_bitmap_415_384
  320. <legal all>
  321. */
  322. #define TX_FES_STATUS_1K_BA_BA_BITMAP_415_384_OFFSET 0x0000000000000038
  323. #define TX_FES_STATUS_1K_BA_BA_BITMAP_415_384_LSB 0
  324. #define TX_FES_STATUS_1K_BA_BA_BITMAP_415_384_MSB 31
  325. #define TX_FES_STATUS_1K_BA_BA_BITMAP_415_384_MASK 0x00000000ffffffff
  326. /* Description BA_BITMAP_447_416
  327. Ba_bitmap_447_416
  328. <legal all>
  329. */
  330. #define TX_FES_STATUS_1K_BA_BA_BITMAP_447_416_OFFSET 0x0000000000000038
  331. #define TX_FES_STATUS_1K_BA_BA_BITMAP_447_416_LSB 32
  332. #define TX_FES_STATUS_1K_BA_BA_BITMAP_447_416_MSB 63
  333. #define TX_FES_STATUS_1K_BA_BA_BITMAP_447_416_MASK 0xffffffff00000000
  334. /* Description BA_BITMAP_479_448
  335. Ba_bitmap_479_448
  336. <legal all>
  337. */
  338. #define TX_FES_STATUS_1K_BA_BA_BITMAP_479_448_OFFSET 0x0000000000000040
  339. #define TX_FES_STATUS_1K_BA_BA_BITMAP_479_448_LSB 0
  340. #define TX_FES_STATUS_1K_BA_BA_BITMAP_479_448_MSB 31
  341. #define TX_FES_STATUS_1K_BA_BA_BITMAP_479_448_MASK 0x00000000ffffffff
  342. /* Description BA_BITMAP_511_480
  343. Ba_bitmap_511_480
  344. <legal all>
  345. */
  346. #define TX_FES_STATUS_1K_BA_BA_BITMAP_511_480_OFFSET 0x0000000000000040
  347. #define TX_FES_STATUS_1K_BA_BA_BITMAP_511_480_LSB 32
  348. #define TX_FES_STATUS_1K_BA_BA_BITMAP_511_480_MSB 63
  349. #define TX_FES_STATUS_1K_BA_BA_BITMAP_511_480_MASK 0xffffffff00000000
  350. /* Description BA_BITMAP_543_512
  351. Ba_bitmap_543_512
  352. <legal all>
  353. */
  354. #define TX_FES_STATUS_1K_BA_BA_BITMAP_543_512_OFFSET 0x0000000000000048
  355. #define TX_FES_STATUS_1K_BA_BA_BITMAP_543_512_LSB 0
  356. #define TX_FES_STATUS_1K_BA_BA_BITMAP_543_512_MSB 31
  357. #define TX_FES_STATUS_1K_BA_BA_BITMAP_543_512_MASK 0x00000000ffffffff
  358. /* Description BA_BITMAP_575_544
  359. Ba_bitmap_575_544
  360. <legal all>
  361. */
  362. #define TX_FES_STATUS_1K_BA_BA_BITMAP_575_544_OFFSET 0x0000000000000048
  363. #define TX_FES_STATUS_1K_BA_BA_BITMAP_575_544_LSB 32
  364. #define TX_FES_STATUS_1K_BA_BA_BITMAP_575_544_MSB 63
  365. #define TX_FES_STATUS_1K_BA_BA_BITMAP_575_544_MASK 0xffffffff00000000
  366. /* Description BA_BITMAP_607_576
  367. Ba_bitmap_607_576
  368. <legal all>
  369. */
  370. #define TX_FES_STATUS_1K_BA_BA_BITMAP_607_576_OFFSET 0x0000000000000050
  371. #define TX_FES_STATUS_1K_BA_BA_BITMAP_607_576_LSB 0
  372. #define TX_FES_STATUS_1K_BA_BA_BITMAP_607_576_MSB 31
  373. #define TX_FES_STATUS_1K_BA_BA_BITMAP_607_576_MASK 0x00000000ffffffff
  374. /* Description BA_BITMAP_639_608
  375. Ba_bitmap_639_608
  376. <legal all>
  377. */
  378. #define TX_FES_STATUS_1K_BA_BA_BITMAP_639_608_OFFSET 0x0000000000000050
  379. #define TX_FES_STATUS_1K_BA_BA_BITMAP_639_608_LSB 32
  380. #define TX_FES_STATUS_1K_BA_BA_BITMAP_639_608_MSB 63
  381. #define TX_FES_STATUS_1K_BA_BA_BITMAP_639_608_MASK 0xffffffff00000000
  382. /* Description BA_BITMAP_671_640
  383. Ba_bitmap_671_640
  384. <legal all>
  385. */
  386. #define TX_FES_STATUS_1K_BA_BA_BITMAP_671_640_OFFSET 0x0000000000000058
  387. #define TX_FES_STATUS_1K_BA_BA_BITMAP_671_640_LSB 0
  388. #define TX_FES_STATUS_1K_BA_BA_BITMAP_671_640_MSB 31
  389. #define TX_FES_STATUS_1K_BA_BA_BITMAP_671_640_MASK 0x00000000ffffffff
  390. /* Description BA_BITMAP_703_672
  391. Ba_bitmap_703_672
  392. <legal all>
  393. */
  394. #define TX_FES_STATUS_1K_BA_BA_BITMAP_703_672_OFFSET 0x0000000000000058
  395. #define TX_FES_STATUS_1K_BA_BA_BITMAP_703_672_LSB 32
  396. #define TX_FES_STATUS_1K_BA_BA_BITMAP_703_672_MSB 63
  397. #define TX_FES_STATUS_1K_BA_BA_BITMAP_703_672_MASK 0xffffffff00000000
  398. /* Description BA_BITMAP_735_704
  399. Ba_bitmap_735_704
  400. <legal all>
  401. */
  402. #define TX_FES_STATUS_1K_BA_BA_BITMAP_735_704_OFFSET 0x0000000000000060
  403. #define TX_FES_STATUS_1K_BA_BA_BITMAP_735_704_LSB 0
  404. #define TX_FES_STATUS_1K_BA_BA_BITMAP_735_704_MSB 31
  405. #define TX_FES_STATUS_1K_BA_BA_BITMAP_735_704_MASK 0x00000000ffffffff
  406. /* Description BA_BITMAP_767_736
  407. Ba_bitmap_767_736
  408. <legal all>
  409. */
  410. #define TX_FES_STATUS_1K_BA_BA_BITMAP_767_736_OFFSET 0x0000000000000060
  411. #define TX_FES_STATUS_1K_BA_BA_BITMAP_767_736_LSB 32
  412. #define TX_FES_STATUS_1K_BA_BA_BITMAP_767_736_MSB 63
  413. #define TX_FES_STATUS_1K_BA_BA_BITMAP_767_736_MASK 0xffffffff00000000
  414. /* Description BA_BITMAP_799_768
  415. Ba_bitmap_799_768
  416. <legal all>
  417. */
  418. #define TX_FES_STATUS_1K_BA_BA_BITMAP_799_768_OFFSET 0x0000000000000068
  419. #define TX_FES_STATUS_1K_BA_BA_BITMAP_799_768_LSB 0
  420. #define TX_FES_STATUS_1K_BA_BA_BITMAP_799_768_MSB 31
  421. #define TX_FES_STATUS_1K_BA_BA_BITMAP_799_768_MASK 0x00000000ffffffff
  422. /* Description BA_BITMAP_831_800
  423. Ba_bitmap_831_800
  424. <legal all>
  425. */
  426. #define TX_FES_STATUS_1K_BA_BA_BITMAP_831_800_OFFSET 0x0000000000000068
  427. #define TX_FES_STATUS_1K_BA_BA_BITMAP_831_800_LSB 32
  428. #define TX_FES_STATUS_1K_BA_BA_BITMAP_831_800_MSB 63
  429. #define TX_FES_STATUS_1K_BA_BA_BITMAP_831_800_MASK 0xffffffff00000000
  430. /* Description BA_BITMAP_863_832
  431. Ba_bitmap_863_832
  432. <legal all>
  433. */
  434. #define TX_FES_STATUS_1K_BA_BA_BITMAP_863_832_OFFSET 0x0000000000000070
  435. #define TX_FES_STATUS_1K_BA_BA_BITMAP_863_832_LSB 0
  436. #define TX_FES_STATUS_1K_BA_BA_BITMAP_863_832_MSB 31
  437. #define TX_FES_STATUS_1K_BA_BA_BITMAP_863_832_MASK 0x00000000ffffffff
  438. /* Description BA_BITMAP_895_864
  439. Ba_bitmap_895_864
  440. <legal all>
  441. */
  442. #define TX_FES_STATUS_1K_BA_BA_BITMAP_895_864_OFFSET 0x0000000000000070
  443. #define TX_FES_STATUS_1K_BA_BA_BITMAP_895_864_LSB 32
  444. #define TX_FES_STATUS_1K_BA_BA_BITMAP_895_864_MSB 63
  445. #define TX_FES_STATUS_1K_BA_BA_BITMAP_895_864_MASK 0xffffffff00000000
  446. /* Description BA_BITMAP_927_896
  447. Ba_bitmap_927_896
  448. <legal all>
  449. */
  450. #define TX_FES_STATUS_1K_BA_BA_BITMAP_927_896_OFFSET 0x0000000000000078
  451. #define TX_FES_STATUS_1K_BA_BA_BITMAP_927_896_LSB 0
  452. #define TX_FES_STATUS_1K_BA_BA_BITMAP_927_896_MSB 31
  453. #define TX_FES_STATUS_1K_BA_BA_BITMAP_927_896_MASK 0x00000000ffffffff
  454. /* Description BA_BITMAP_959_928
  455. Ba_bitmap_959_928
  456. <legal all>
  457. */
  458. #define TX_FES_STATUS_1K_BA_BA_BITMAP_959_928_OFFSET 0x0000000000000078
  459. #define TX_FES_STATUS_1K_BA_BA_BITMAP_959_928_LSB 32
  460. #define TX_FES_STATUS_1K_BA_BA_BITMAP_959_928_MSB 63
  461. #define TX_FES_STATUS_1K_BA_BA_BITMAP_959_928_MASK 0xffffffff00000000
  462. /* Description BA_BITMAP_991_960
  463. Ba_bitmap_991_960
  464. <legal all>
  465. */
  466. #define TX_FES_STATUS_1K_BA_BA_BITMAP_991_960_OFFSET 0x0000000000000080
  467. #define TX_FES_STATUS_1K_BA_BA_BITMAP_991_960_LSB 0
  468. #define TX_FES_STATUS_1K_BA_BA_BITMAP_991_960_MSB 31
  469. #define TX_FES_STATUS_1K_BA_BA_BITMAP_991_960_MASK 0x00000000ffffffff
  470. /* Description BA_BITMAP_1023_992
  471. Ba_bitmap_1023_992
  472. <legal all>
  473. */
  474. #define TX_FES_STATUS_1K_BA_BA_BITMAP_1023_992_OFFSET 0x0000000000000080
  475. #define TX_FES_STATUS_1K_BA_BA_BITMAP_1023_992_LSB 32
  476. #define TX_FES_STATUS_1K_BA_BA_BITMAP_1023_992_MSB 63
  477. #define TX_FES_STATUS_1K_BA_BA_BITMAP_1023_992_MASK 0xffffffff00000000
  478. #endif // TX_FES_STATUS_1K_BA