wcss_seq_hwiobase.h 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. /*
  2. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef __WCSS_SEQ_BASE_H__
  17. #define __WCSS_SEQ_BASE_H__
  18. #ifdef SCALE_INCLUDES
  19. #include "HALhwio.h"
  20. #else
  21. #include "msmhwio.h"
  22. #endif
  23. ///////////////////////////////////////////////////////////////////////////////////////////////
  24. // Instance Relative Offsets from Block wcss
  25. ///////////////////////////////////////////////////////////////////////////////////////////////
  26. #define SEQ_WCSS_UMAC_NOC_OFFSET 0x00140000
  27. #define SEQ_WCSS_PHYA_OFFSET 0x00300000
  28. #define SEQ_WCSS_PHYA_WFAX_PCSS_PDMEM_REG_MAP_OFFSET 0x00300000
  29. #define SEQ_WCSS_PHYA_WFAX_PCSS_REG_MAP_OFFSET 0x00380000
  30. #define SEQ_WCSS_PHYA_WFAX_PCSS_DMAC0_REG_MAP_OFFSET 0x00380400
  31. #define SEQ_WCSS_PHYA_WFAX_PCSS_DMAC1_REG_MAP_OFFSET 0x00380800
  32. #define SEQ_WCSS_PHYA_WFAX_PCSS_DMAC2_REG_MAP_OFFSET 0x00380c00
  33. #define SEQ_WCSS_PHYA_WFAX_PCSS_DMAC3_REG_MAP_OFFSET 0x00381000
  34. #define SEQ_WCSS_PHYA_WFAX_PCSS_DMAC4_REG_MAP_OFFSET 0x00381400
  35. #define SEQ_WCSS_PHYA_WFAX_PCSS_DUAL_TIMER_REG_MAP_OFFSET 0x00381800
  36. #define SEQ_WCSS_PHYA_WFAX_PCSS_WATCHDOG_REG_MAP_OFFSET 0x00381c00
  37. #define SEQ_WCSS_PHYA_WFAX_PCSS_XDMAC5_REG_MAP_OFFSET 0x00382c00
  38. #define SEQ_WCSS_PHYA_WFAX_PCSS_XDMAC6_REG_MAP_OFFSET 0x00383000
  39. #define SEQ_WCSS_PHYA_WFAX_NOC_REG_MAP_OFFSET 0x00388000
  40. #define SEQ_WCSS_PHYA_WFAX_TXFD_REG_MAP_OFFSET 0x00390000
  41. #define SEQ_WCSS_PHYA_WFAX_RXTD_REG_MAP_OFFSET 0x003a0000
  42. #define SEQ_WCSS_PHYA_WFAX_TXTD_REG_MAP_OFFSET 0x003b0000
  43. #define SEQ_WCSS_PHYA_WFAX_TXBF_REG_MAP_OFFSET 0x003c0000
  44. #define SEQ_WCSS_PHYA_WFAX_DEMFRONT_0_REG_MAP_OFFSET 0x00400000
  45. #define SEQ_WCSS_PHYA_WFAX_PHYRF_REG_MAP_OFFSET 0x00480000
  46. #define SEQ_WCSS_PHYA_WFAX_ROBE_REG_MAP_OFFSET 0x004b0000
  47. #define SEQ_WCSS_PHYA_WFAX_DEMFRONT_1_REG_MAP_OFFSET 0x00500000
  48. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_OFFSET 0x005c0000
  49. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_OFFSET 0x005d4000
  50. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_AON_OFFSET 0x005d4000
  51. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_AON_XFEM_OFFSET 0x005d4240
  52. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_AON_COEX_OFFSET 0x005d42c0
  53. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_RFFE_M_OFFSET 0x005d4300
  54. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_RFA_SHD_OTP_OFFSET 0x005d4400
  55. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_RFA_OTP_OFFSET 0x005d4480
  56. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_CLKGEN_OFFSET 0x005d4800
  57. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_BS_OFFSET 0x005d6000
  58. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_CLBS_OFFSET 0x005d6040
  59. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_BIST_OFFSET 0x005d6100
  60. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_PC_OFFSET 0x005d6140
  61. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_KVCO_OFFSET 0x005d6180
  62. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_AC_OFFSET 0x005d61c0
  63. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_LO_OFFSET 0x005d6280
  64. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_CMN_HLS_WL_REGFILE_OFFSET 0x005d7c00
  65. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_PMU_OFFSET 0x005da000
  66. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_PMU_PMU_OFFSET 0x005da000
  67. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_OFFSET 0x005e0000
  68. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MC_CH0_OFFSET 0x005e0000
  69. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXBB_CH0_OFFSET 0x005e0400
  70. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXBB_CH0_OFFSET 0x005e0800
  71. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXFE_CH0_OFFSET 0x005e1000
  72. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXFE_CH0_OFFSET 0x005e1300
  73. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_LO_PAL_CH0_OFFSET 0x005e1600
  74. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_LO_CH0_OFFSET 0x005e1640
  75. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TPC_CH0_OFFSET 0x005e2000
  76. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MEM_CH0_OFFSET 0x005e4000
  77. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MC_CH1_OFFSET 0x005e8000
  78. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXBB_CH1_OFFSET 0x005e8400
  79. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXBB_CH1_OFFSET 0x005e8800
  80. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXFE_CH1_OFFSET 0x005e9000
  81. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXFE_CH1_OFFSET 0x005e9300
  82. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_LO_PAL_CH1_OFFSET 0x005e9600
  83. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_LO_CH1_OFFSET 0x005e9640
  84. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TPC_CH1_OFFSET 0x005ea000
  85. #define SEQ_WCSS_PHYA_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MEM_CH1_OFFSET 0x005ec000
  86. #define SEQ_WCSS_UMAC_OFFSET 0x00a00000
  87. #define SEQ_WCSS_UMAC_CXC_TOP_REG_OFFSET 0x00a20000
  88. #define SEQ_WCSS_UMAC_CXC_TOP_REG_CXC_BMH_REG_OFFSET 0x00a20000
  89. #define SEQ_WCSS_UMAC_CXC_TOP_REG_CXC_LCMH_REG_OFFSET 0x00a22000
  90. #define SEQ_WCSS_UMAC_CXC_TOP_REG_CXC_MCIBASIC_REG_OFFSET 0x00a24000
  91. #define SEQ_WCSS_UMAC_CXC_TOP_REG_CXC_LMH_REG_OFFSET 0x00a26000
  92. #define SEQ_WCSS_UMAC_CXC_TOP_REG_CXC_SMH_REG_OFFSET 0x00a28000
  93. #define SEQ_WCSS_UMAC_CXC_TOP_REG_CXC_PMH_REG_OFFSET 0x00a2a000
  94. #define SEQ_WCSS_UMAC_MAC_TRACER_REG_OFFSET 0x00a30000
  95. #define SEQ_WCSS_UMAC_WBM_REG_OFFSET 0x00a34000
  96. #define SEQ_WCSS_UMAC_REO_REG_OFFSET 0x00a38000
  97. #define SEQ_WCSS_UMAC_TQM_REG_OFFSET 0x00a3c000
  98. #define SEQ_WCSS_UMAC_MAC_UMCMN_REG_OFFSET 0x00a40000
  99. #define SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET 0x00a44000
  100. #define SEQ_WCSS_UMAC_MAC_CMN_PARSER_REG_OFFSET 0x00a47000
  101. #define SEQ_WCSS_WMAC0_OFFSET 0x00a80000
  102. #define SEQ_WCSS_WMAC0_MAC_PDG_REG_OFFSET 0x00a80000
  103. #define SEQ_WCSS_WMAC0_MAC_TXDMA_REG_OFFSET 0x00a83000
  104. #define SEQ_WCSS_WMAC0_MAC_RXDMA_REG_OFFSET 0x00a86000
  105. #define SEQ_WCSS_WMAC0_MAC_MCMN_REG_OFFSET 0x00a89000
  106. #define SEQ_WCSS_WMAC0_MAC_RXPCU_REG_OFFSET 0x00a8c000
  107. #define SEQ_WCSS_WMAC0_MAC_TXPCU_REG_OFFSET 0x00a8f000
  108. #define SEQ_WCSS_WMAC0_MAC_AMPI_REG_OFFSET 0x00a92000
  109. #define SEQ_WCSS_WMAC0_MAC_RXOLE_REG_OFFSET 0x00a95000
  110. #define SEQ_WCSS_WMAC0_MAC_RXOLE_PARSER_REG_OFFSET 0x00a98000
  111. #define SEQ_WCSS_WMAC0_MAC_CCE_REG_OFFSET 0x00a9b000
  112. #define SEQ_WCSS_WMAC0_MAC_TXOLE_REG_OFFSET 0x00a9e000
  113. #define SEQ_WCSS_WMAC0_MAC_TXOLE_PARSER_REG_OFFSET 0x00aa1000
  114. #define SEQ_WCSS_WMAC0_MAC_RRI_REG_OFFSET 0x00aa4000
  115. #define SEQ_WCSS_WMAC0_MAC_CRYPTO_REG_OFFSET 0x00aa7000
  116. #define SEQ_WCSS_WMAC0_MAC_HWSCH_REG_OFFSET 0x00aaa000
  117. #define SEQ_WCSS_WMAC0_MAC_MXI_REG_OFFSET 0x00ab0000
  118. #define SEQ_WCSS_WMAC0_MAC_SFM_REG_OFFSET 0x00ab3000
  119. #define SEQ_WCSS_WMAC0_MAC_RXDMA1_REG_OFFSET 0x00ab6000
  120. #define SEQ_WCSS_APB_TSLV_OFFSET 0x00b40000
  121. #define SEQ_WCSS_TOP_CMN_OFFSET 0x00b50000
  122. #define SEQ_WCSS_WCMN_CORE_OFFSET 0x00b58000
  123. #define SEQ_WCSS_WFSS_PMM_OFFSET 0x00b60000
  124. #define SEQ_WCSS_PMM_TOP_OFFSET 0x00b70000
  125. #define SEQ_WCSS_WL_MSIP_OFFSET 0x00b80000
  126. #define SEQ_WCSS_WL_MSIP_RBIST_TX_CH0_OFFSET 0x00b80000
  127. #define SEQ_WCSS_WL_MSIP_WL_DAC_CH0_OFFSET 0x00b80080
  128. #define SEQ_WCSS_WL_MSIP_WL_DAC_DIG_CORRECTION_CH0_OFFSET 0x00b800c0
  129. #define SEQ_WCSS_WL_MSIP_WL_DAC_MISC_CH0_OFFSET 0x00b80340
  130. #define SEQ_WCSS_WL_MSIP_WL_DAC_BBCLKGEN_CH0_OFFSET 0x00b803c4
  131. #define SEQ_WCSS_WL_MSIP_WL_ADC_CH0_OFFSET 0x00b80400
  132. #define SEQ_WCSS_WL_MSIP_WL_ADC_POSTPROC_I_EVEN_CH0_OFFSET 0x00b80800
  133. #define SEQ_WCSS_WL_MSIP_WL_ADC_POSTPROC_I_ODD_CH0_OFFSET 0x00b80840
  134. #define SEQ_WCSS_WL_MSIP_WL_ADC_POSTPROC_Q_EVEN_CH0_OFFSET 0x00b80880
  135. #define SEQ_WCSS_WL_MSIP_WL_ADC_POSTPROC_Q_ODD_CH0_OFFSET 0x00b808c0
  136. #define SEQ_WCSS_WL_MSIP_WL_ADC_POSTPROC_RO_CH0_OFFSET 0x00b80900
  137. #define SEQ_WCSS_WL_MSIP_WL_ADC_BBCLKGEN_CH0_OFFSET 0x00b8099c
  138. #define SEQ_WCSS_WL_MSIP_RBIST_TX_CH1_OFFSET 0x00b81000
  139. #define SEQ_WCSS_WL_MSIP_WL_DAC_CH1_OFFSET 0x00b81080
  140. #define SEQ_WCSS_WL_MSIP_WL_DAC_DIG_CORRECTION_CH1_OFFSET 0x00b810c0
  141. #define SEQ_WCSS_WL_MSIP_WL_DAC_MISC_CH1_OFFSET 0x00b81340
  142. #define SEQ_WCSS_WL_MSIP_WL_DAC_BBCLKGEN_CH1_OFFSET 0x00b813c4
  143. #define SEQ_WCSS_WL_MSIP_WL_ADC_CH1_OFFSET 0x00b81400
  144. #define SEQ_WCSS_WL_MSIP_WL_ADC_POSTPROC_I_EVEN_CH1_OFFSET 0x00b81800
  145. #define SEQ_WCSS_WL_MSIP_WL_ADC_POSTPROC_I_ODD_CH1_OFFSET 0x00b81840
  146. #define SEQ_WCSS_WL_MSIP_WL_ADC_POSTPROC_Q_EVEN_CH1_OFFSET 0x00b81880
  147. #define SEQ_WCSS_WL_MSIP_WL_ADC_POSTPROC_Q_ODD_CH1_OFFSET 0x00b818c0
  148. #define SEQ_WCSS_WL_MSIP_WL_ADC_POSTPROC_RO_CH1_OFFSET 0x00b81900
  149. #define SEQ_WCSS_WL_MSIP_WL_ADC_BBCLKGEN_CH1_OFFSET 0x00b8199c
  150. #define SEQ_WCSS_WL_MSIP_MSIP_TMUX_OFFSET 0x00b8d000
  151. #define SEQ_WCSS_WL_MSIP_MSIP_OTP_OFFSET 0x00b8d080
  152. #define SEQ_WCSS_WL_MSIP_MSIP_LDO_CTRL_OFFSET 0x00b8d0b4
  153. #define SEQ_WCSS_WL_MSIP_MSIP_CLKGEN_OFFSET 0x00b8d100
  154. #define SEQ_WCSS_WL_MSIP_MSIP_BIAS_OFFSET 0x00b8e000
  155. #define SEQ_WCSS_WL_MSIP_BBPLL_OFFSET 0x00b8f000
  156. #define SEQ_WCSS_WL_MSIP_WL_TOP_CLKGEN_OFFSET 0x00b8f100
  157. #define SEQ_WCSS_WL_MSIP_MSIP_DRM_REG_OFFSET 0x00b8fc00
  158. #define SEQ_WCSS_DBG_OFFSET 0x00b90000
  159. #define SEQ_WCSS_DBG_WCSS_DBG_DAPROM_OFFSET 0x00b90000
  160. #define SEQ_WCSS_DBG_CSR_WCSS_DBG_CSR_OFFSET 0x00b91000
  161. #define SEQ_WCSS_DBG_TSGEN_CXTSGEN_OFFSET 0x00b92000
  162. #define SEQ_WCSS_DBG_CTIDBG_QC_CTI_32T_8CH_OFFSET 0x00b94000
  163. #define SEQ_WCSS_DBG_CTINOC_QC_CTI_8T_8CH_OFFSET 0x00b95000
  164. #define SEQ_WCSS_DBG_CTIIRQ_QC_CTI_32T_8CH_OFFSET 0x00b96000
  165. #define SEQ_WCSS_DBG_EVENT_MACEVENT_OFFSET 0x00bb0000
  166. #define SEQ_WCSS_DBG_EVENTFUN_CXATBFUNNEL_32W8SP_OFFSET 0x00bb1000
  167. #define SEQ_WCSS_DBG_TLV_MACTLV_OFFSET 0x00bb2000
  168. #define SEQ_WCSS_DBG_TLVFUN_CXATBFUNNEL_32W8SP_OFFSET 0x00bb3000
  169. #define SEQ_WCSS_DBG_TBUS_MACTBUS_OFFSET 0x00bb4000
  170. #define SEQ_WCSS_DBG_TBUSFUN_CXATBFUNNEL_32W8SP_OFFSET 0x00bb5000
  171. #define SEQ_WCSS_DBG_CTIMAC_QC_CTI_12T_8CH_OFFSET 0x00bb6000
  172. #define SEQ_WCSS_DBG_WCSS_DBG_TSTMP_INJCTR_OFFSET 0x00bb8000
  173. #define SEQ_WCSS_DBG_TPDM_OFFSET 0x00bb9000
  174. #define SEQ_WCSS_DBG_TPDM_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_SUB_OFFSET 0x00bb9280
  175. #define SEQ_WCSS_DBG_TPDM_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_GPR_OFFSET 0x00bb9000
  176. #define SEQ_WCSS_DBG_TPDA_OFFSET 0x00bba000
  177. #define SEQ_WCSS_DBG_CXATBFUNNEL_128W8SP_OFFSET 0x00bbb000
  178. #define SEQ_WCSS_DBG_TMC_CXTMC_F128W32K_OFFSET 0x00bbc000
  179. #define SEQ_WCSS_DBG_OUTFUN_CXATBFUNNEL_128W2SP_OFFSET 0x00bbe000
  180. #define SEQ_WCSS_DBG_PHYFUN_CXATBFUNNEL_128W2SP_OFFSET 0x00bbf000
  181. #define SEQ_WCSS_DBG_OUTDMUX_ATB_DEMUX_OFFSET 0x00bc0000
  182. #define SEQ_WCSS_DBG_TRCCNTRS_OFFSET 0x00bc1000
  183. #define SEQ_WCSS_DBG_TLV_TPDM_ATB128_CMB64_OFFSET 0x00bc2000
  184. #define SEQ_WCSS_DBG_TLV_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_SUB_OFFSET 0x00bc2280
  185. #define SEQ_WCSS_DBG_TLV_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_GPR_OFFSET 0x00bc2000
  186. #define SEQ_WCSS_DBG_MISC_TPDM_ATB128_CMB64_OFFSET 0x00bc3000
  187. #define SEQ_WCSS_DBG_MISC_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_SUB_OFFSET 0x00bc3280
  188. #define SEQ_WCSS_DBG_MISC_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_GPR_OFFSET 0x00bc3000
  189. #define SEQ_WCSS_DBG_QC_TGU_APCLK_CSAE4EA8E3_OFFSET 0x00bc4000
  190. #define SEQ_WCSS_DBG_CTITGU_QC_CTI_4T_8CH_OFFSET 0x00bc5000
  191. #define SEQ_WCSS_DBG_PHYADMUX_ATB_DEMUX_OFFSET 0x00bc6000
  192. #define SEQ_WCSS_DBG_MISCFUN_CXATBFUNNEL_64W8SP_OFFSET 0x00bc8000
  193. #define SEQ_WCSS_DBG_UNOC_UMAC_NOC_OFFSET 0x00bd0000
  194. #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_OFFSET 0x00be0000
  195. #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_PHYA_NOC_OFFSET 0x00be0000
  196. #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_FUN_CXATBFUNNEL_64W8SP_OFFSET 0x00be4000
  197. #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_CTI_QC_CTI_10T_8CH_OFFSET 0x00be5000
  198. #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_TRC_PHYTRC_CTRL_OFFSET 0x00be6000
  199. #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_ITM_OFFSET 0x00be8000
  200. #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_DWT_OFFSET 0x00be9000
  201. #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_FPB_OFFSET 0x00bea000
  202. #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_SCS_OFFSET 0x00beb000
  203. #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_M3_ETM_OFFSET 0x00bec000
  204. #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_M3CTI_QC_CTI_8T_8CH_OFFSET 0x00bed000
  205. #define SEQ_WCSS_DBG_PHYA_PHYA_DBG_CPU0_M3_AHB_AP_OFFSET 0x00bee000
  206. #define SEQ_WCSS_DBG_BUS_TIMEOUT_OFFSET 0x00c31000
  207. #define SEQ_WCSS_RET_AHB_OFFSET 0x00c90000
  208. #define SEQ_WCSS_WAHB_TSLV_OFFSET 0x00ca0000
  209. #define SEQ_WCSS_CC_OFFSET 0x00cb0000
  210. #define SEQ_WCSS_UMAC_ACMT_OFFSET 0x00cc0000
  211. ///////////////////////////////////////////////////////////////////////////////////////////////
  212. // Instance Relative Offsets from Block wfax_top
  213. ///////////////////////////////////////////////////////////////////////////////////////////////
  214. #define SEQ_WFAX_TOP_WFAX_PCSS_PDMEM_REG_MAP_OFFSET 0x00000000
  215. #define SEQ_WFAX_TOP_WFAX_PCSS_REG_MAP_OFFSET 0x00080000
  216. #define SEQ_WFAX_TOP_WFAX_PCSS_DMAC0_REG_MAP_OFFSET 0x00080400
  217. #define SEQ_WFAX_TOP_WFAX_PCSS_DMAC1_REG_MAP_OFFSET 0x00080800
  218. #define SEQ_WFAX_TOP_WFAX_PCSS_DMAC2_REG_MAP_OFFSET 0x00080c00
  219. #define SEQ_WFAX_TOP_WFAX_PCSS_DMAC3_REG_MAP_OFFSET 0x00081000
  220. #define SEQ_WFAX_TOP_WFAX_PCSS_DMAC4_REG_MAP_OFFSET 0x00081400
  221. #define SEQ_WFAX_TOP_WFAX_PCSS_DUAL_TIMER_REG_MAP_OFFSET 0x00081800
  222. #define SEQ_WFAX_TOP_WFAX_PCSS_WATCHDOG_REG_MAP_OFFSET 0x00081c00
  223. #define SEQ_WFAX_TOP_WFAX_PCSS_XDMAC5_REG_MAP_OFFSET 0x00082c00
  224. #define SEQ_WFAX_TOP_WFAX_PCSS_XDMAC6_REG_MAP_OFFSET 0x00083000
  225. #define SEQ_WFAX_TOP_WFAX_NOC_REG_MAP_OFFSET 0x00088000
  226. #define SEQ_WFAX_TOP_WFAX_TXFD_REG_MAP_OFFSET 0x00090000
  227. #define SEQ_WFAX_TOP_WFAX_RXTD_REG_MAP_OFFSET 0x000a0000
  228. #define SEQ_WFAX_TOP_WFAX_TXTD_REG_MAP_OFFSET 0x000b0000
  229. #define SEQ_WFAX_TOP_WFAX_TXBF_REG_MAP_OFFSET 0x000c0000
  230. #define SEQ_WFAX_TOP_WFAX_DEMFRONT_0_REG_MAP_OFFSET 0x00100000
  231. #define SEQ_WFAX_TOP_WFAX_PHYRF_REG_MAP_OFFSET 0x00180000
  232. #define SEQ_WFAX_TOP_WFAX_ROBE_REG_MAP_OFFSET 0x001b0000
  233. #define SEQ_WFAX_TOP_WFAX_DEMFRONT_1_REG_MAP_OFFSET 0x00200000
  234. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_OFFSET 0x002c0000
  235. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_OFFSET 0x002d4000
  236. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_AON_OFFSET 0x002d4000
  237. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_AON_XFEM_OFFSET 0x002d4240
  238. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_AON_COEX_OFFSET 0x002d42c0
  239. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_RFFE_M_OFFSET 0x002d4300
  240. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_RFA_SHD_OTP_OFFSET 0x002d4400
  241. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_RFA_OTP_OFFSET 0x002d4480
  242. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_CLKGEN_OFFSET 0x002d4800
  243. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_BS_OFFSET 0x002d6000
  244. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_CLBS_OFFSET 0x002d6040
  245. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_BIST_OFFSET 0x002d6100
  246. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_PC_OFFSET 0x002d6140
  247. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_KVCO_OFFSET 0x002d6180
  248. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_AC_OFFSET 0x002d61c0
  249. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_WL_SYNTH0_LO_OFFSET 0x002d6280
  250. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_CMN_HLS_WL_REGFILE_OFFSET 0x002d7c00
  251. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_PMU_OFFSET 0x002da000
  252. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_PMU_PMU_OFFSET 0x002da000
  253. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_OFFSET 0x002e0000
  254. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MC_CH0_OFFSET 0x002e0000
  255. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXBB_CH0_OFFSET 0x002e0400
  256. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXBB_CH0_OFFSET 0x002e0800
  257. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXFE_CH0_OFFSET 0x002e1000
  258. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXFE_CH0_OFFSET 0x002e1300
  259. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_LO_PAL_CH0_OFFSET 0x002e1600
  260. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_LO_CH0_OFFSET 0x002e1640
  261. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TPC_CH0_OFFSET 0x002e2000
  262. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MEM_CH0_OFFSET 0x002e4000
  263. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MC_CH1_OFFSET 0x002e8000
  264. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXBB_CH1_OFFSET 0x002e8400
  265. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXBB_CH1_OFFSET 0x002e8800
  266. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_RXFE_CH1_OFFSET 0x002e9000
  267. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TXFE_CH1_OFFSET 0x002e9300
  268. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_LO_PAL_CH1_OFFSET 0x002e9600
  269. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_LO_CH1_OFFSET 0x002e9640
  270. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_TPC_CH1_OFFSET 0x002ea000
  271. #define SEQ_WFAX_TOP_WFAX_IRON2G_REG_MAP_RFA_WL_WL_MEM_CH1_OFFSET 0x002ec000
  272. ///////////////////////////////////////////////////////////////////////////////////////////////
  273. // Instance Relative Offsets from Block rfa_from_wsi
  274. ///////////////////////////////////////////////////////////////////////////////////////////////
  275. #define SEQ_RFA_FROM_WSI_RFA_CMN_OFFSET 0x00014000
  276. #define SEQ_RFA_FROM_WSI_RFA_CMN_AON_OFFSET 0x00014000
  277. #define SEQ_RFA_FROM_WSI_RFA_CMN_AON_XFEM_OFFSET 0x00014240
  278. #define SEQ_RFA_FROM_WSI_RFA_CMN_AON_COEX_OFFSET 0x000142c0
  279. #define SEQ_RFA_FROM_WSI_RFA_CMN_RFFE_M_OFFSET 0x00014300
  280. #define SEQ_RFA_FROM_WSI_RFA_CMN_RFA_SHD_OTP_OFFSET 0x00014400
  281. #define SEQ_RFA_FROM_WSI_RFA_CMN_RFA_OTP_OFFSET 0x00014480
  282. #define SEQ_RFA_FROM_WSI_RFA_CMN_CLKGEN_OFFSET 0x00014800
  283. #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_BS_OFFSET 0x00016000
  284. #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_CLBS_OFFSET 0x00016040
  285. #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_BIST_OFFSET 0x00016100
  286. #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_PC_OFFSET 0x00016140
  287. #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_KVCO_OFFSET 0x00016180
  288. #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_AC_OFFSET 0x000161c0
  289. #define SEQ_RFA_FROM_WSI_RFA_CMN_WL_SYNTH0_LO_OFFSET 0x00016280
  290. #define SEQ_RFA_FROM_WSI_RFA_CMN_HLS_WL_REGFILE_OFFSET 0x00017c00
  291. #define SEQ_RFA_FROM_WSI_RFA_PMU_OFFSET 0x0001a000
  292. #define SEQ_RFA_FROM_WSI_RFA_PMU_PMU_OFFSET 0x0001a000
  293. #define SEQ_RFA_FROM_WSI_RFA_WL_OFFSET 0x00020000
  294. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_MC_CH0_OFFSET 0x00020000
  295. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_RXBB_CH0_OFFSET 0x00020400
  296. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TXBB_CH0_OFFSET 0x00020800
  297. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_RXFE_CH0_OFFSET 0x00021000
  298. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TXFE_CH0_OFFSET 0x00021300
  299. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_LO_PAL_CH0_OFFSET 0x00021600
  300. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_LO_CH0_OFFSET 0x00021640
  301. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TPC_CH0_OFFSET 0x00022000
  302. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_MEM_CH0_OFFSET 0x00024000
  303. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_MC_CH1_OFFSET 0x00028000
  304. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_RXBB_CH1_OFFSET 0x00028400
  305. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TXBB_CH1_OFFSET 0x00028800
  306. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_RXFE_CH1_OFFSET 0x00029000
  307. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TXFE_CH1_OFFSET 0x00029300
  308. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_LO_PAL_CH1_OFFSET 0x00029600
  309. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_LO_CH1_OFFSET 0x00029640
  310. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_TPC_CH1_OFFSET 0x0002a000
  311. #define SEQ_RFA_FROM_WSI_RFA_WL_WL_MEM_CH1_OFFSET 0x0002c000
  312. ///////////////////////////////////////////////////////////////////////////////////////////////
  313. // Instance Relative Offsets from Block rfa_cmn
  314. ///////////////////////////////////////////////////////////////////////////////////////////////
  315. #define SEQ_RFA_CMN_AON_OFFSET 0x00000000
  316. #define SEQ_RFA_CMN_AON_XFEM_OFFSET 0x00000240
  317. #define SEQ_RFA_CMN_AON_COEX_OFFSET 0x000002c0
  318. #define SEQ_RFA_CMN_RFFE_M_OFFSET 0x00000300
  319. #define SEQ_RFA_CMN_RFA_SHD_OTP_OFFSET 0x00000400
  320. #define SEQ_RFA_CMN_RFA_OTP_OFFSET 0x00000480
  321. #define SEQ_RFA_CMN_CLKGEN_OFFSET 0x00000800
  322. #define SEQ_RFA_CMN_WL_SYNTH0_BS_OFFSET 0x00002000
  323. #define SEQ_RFA_CMN_WL_SYNTH0_CLBS_OFFSET 0x00002040
  324. #define SEQ_RFA_CMN_WL_SYNTH0_BIST_OFFSET 0x00002100
  325. #define SEQ_RFA_CMN_WL_SYNTH0_PC_OFFSET 0x00002140
  326. #define SEQ_RFA_CMN_WL_SYNTH0_KVCO_OFFSET 0x00002180
  327. #define SEQ_RFA_CMN_WL_SYNTH0_AC_OFFSET 0x000021c0
  328. #define SEQ_RFA_CMN_WL_SYNTH0_LO_OFFSET 0x00002280
  329. #define SEQ_RFA_CMN_HLS_WL_REGFILE_OFFSET 0x00003c00
  330. ///////////////////////////////////////////////////////////////////////////////////////////////
  331. // Instance Relative Offsets from Block rfa_pmu
  332. ///////////////////////////////////////////////////////////////////////////////////////////////
  333. #define SEQ_RFA_PMU_PMU_OFFSET 0x00000000
  334. ///////////////////////////////////////////////////////////////////////////////////////////////
  335. // Instance Relative Offsets from Block rfa_wl
  336. ///////////////////////////////////////////////////////////////////////////////////////////////
  337. #define SEQ_RFA_WL_WL_MC_CH0_OFFSET 0x00000000
  338. #define SEQ_RFA_WL_WL_RXBB_CH0_OFFSET 0x00000400
  339. #define SEQ_RFA_WL_WL_TXBB_CH0_OFFSET 0x00000800
  340. #define SEQ_RFA_WL_WL_RXFE_CH0_OFFSET 0x00001000
  341. #define SEQ_RFA_WL_WL_TXFE_CH0_OFFSET 0x00001300
  342. #define SEQ_RFA_WL_WL_LO_PAL_CH0_OFFSET 0x00001600
  343. #define SEQ_RFA_WL_WL_LO_CH0_OFFSET 0x00001640
  344. #define SEQ_RFA_WL_WL_TPC_CH0_OFFSET 0x00002000
  345. #define SEQ_RFA_WL_WL_MEM_CH0_OFFSET 0x00004000
  346. #define SEQ_RFA_WL_WL_MC_CH1_OFFSET 0x00008000
  347. #define SEQ_RFA_WL_WL_RXBB_CH1_OFFSET 0x00008400
  348. #define SEQ_RFA_WL_WL_TXBB_CH1_OFFSET 0x00008800
  349. #define SEQ_RFA_WL_WL_RXFE_CH1_OFFSET 0x00009000
  350. #define SEQ_RFA_WL_WL_TXFE_CH1_OFFSET 0x00009300
  351. #define SEQ_RFA_WL_WL_LO_PAL_CH1_OFFSET 0x00009600
  352. #define SEQ_RFA_WL_WL_LO_CH1_OFFSET 0x00009640
  353. #define SEQ_RFA_WL_WL_TPC_CH1_OFFSET 0x0000a000
  354. #define SEQ_RFA_WL_WL_MEM_CH1_OFFSET 0x0000c000
  355. ///////////////////////////////////////////////////////////////////////////////////////////////
  356. // Instance Relative Offsets from Block umac_top_reg
  357. ///////////////////////////////////////////////////////////////////////////////////////////////
  358. #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_OFFSET 0x00020000
  359. #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_CXC_BMH_REG_OFFSET 0x00020000
  360. #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_CXC_LCMH_REG_OFFSET 0x00022000
  361. #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_CXC_MCIBASIC_REG_OFFSET 0x00024000
  362. #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_CXC_LMH_REG_OFFSET 0x00026000
  363. #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_CXC_SMH_REG_OFFSET 0x00028000
  364. #define SEQ_UMAC_TOP_REG_CXC_TOP_REG_CXC_PMH_REG_OFFSET 0x0002a000
  365. #define SEQ_UMAC_TOP_REG_MAC_TRACER_REG_OFFSET 0x00030000
  366. #define SEQ_UMAC_TOP_REG_WBM_REG_OFFSET 0x00034000
  367. #define SEQ_UMAC_TOP_REG_REO_REG_OFFSET 0x00038000
  368. #define SEQ_UMAC_TOP_REG_TQM_REG_OFFSET 0x0003c000
  369. #define SEQ_UMAC_TOP_REG_MAC_UMCMN_REG_OFFSET 0x00040000
  370. #define SEQ_UMAC_TOP_REG_MAC_TCL_REG_OFFSET 0x00044000
  371. #define SEQ_UMAC_TOP_REG_MAC_CMN_PARSER_REG_OFFSET 0x00047000
  372. ///////////////////////////////////////////////////////////////////////////////////////////////
  373. // Instance Relative Offsets from Block cxc_top_reg
  374. ///////////////////////////////////////////////////////////////////////////////////////////////
  375. #define SEQ_CXC_TOP_REG_CXC_BMH_REG_OFFSET 0x00000000
  376. #define SEQ_CXC_TOP_REG_CXC_LCMH_REG_OFFSET 0x00002000
  377. #define SEQ_CXC_TOP_REG_CXC_MCIBASIC_REG_OFFSET 0x00004000
  378. #define SEQ_CXC_TOP_REG_CXC_LMH_REG_OFFSET 0x00006000
  379. #define SEQ_CXC_TOP_REG_CXC_SMH_REG_OFFSET 0x00008000
  380. #define SEQ_CXC_TOP_REG_CXC_PMH_REG_OFFSET 0x0000a000
  381. ///////////////////////////////////////////////////////////////////////////////////////////////
  382. // Instance Relative Offsets from Block wmac_top_reg
  383. ///////////////////////////////////////////////////////////////////////////////////////////////
  384. #define SEQ_WMAC_TOP_REG_MAC_PDG_REG_OFFSET 0x00000000
  385. #define SEQ_WMAC_TOP_REG_MAC_TXDMA_REG_OFFSET 0x00003000
  386. #define SEQ_WMAC_TOP_REG_MAC_RXDMA_REG_OFFSET 0x00006000
  387. #define SEQ_WMAC_TOP_REG_MAC_MCMN_REG_OFFSET 0x00009000
  388. #define SEQ_WMAC_TOP_REG_MAC_RXPCU_REG_OFFSET 0x0000c000
  389. #define SEQ_WMAC_TOP_REG_MAC_TXPCU_REG_OFFSET 0x0000f000
  390. #define SEQ_WMAC_TOP_REG_MAC_AMPI_REG_OFFSET 0x00012000
  391. #define SEQ_WMAC_TOP_REG_MAC_RXOLE_REG_OFFSET 0x00015000
  392. #define SEQ_WMAC_TOP_REG_MAC_RXOLE_PARSER_REG_OFFSET 0x00018000
  393. #define SEQ_WMAC_TOP_REG_MAC_CCE_REG_OFFSET 0x0001b000
  394. #define SEQ_WMAC_TOP_REG_MAC_TXOLE_REG_OFFSET 0x0001e000
  395. #define SEQ_WMAC_TOP_REG_MAC_TXOLE_PARSER_REG_OFFSET 0x00021000
  396. #define SEQ_WMAC_TOP_REG_MAC_RRI_REG_OFFSET 0x00024000
  397. #define SEQ_WMAC_TOP_REG_MAC_CRYPTO_REG_OFFSET 0x00027000
  398. #define SEQ_WMAC_TOP_REG_MAC_HWSCH_REG_OFFSET 0x0002a000
  399. #define SEQ_WMAC_TOP_REG_MAC_MXI_REG_OFFSET 0x00030000
  400. #define SEQ_WMAC_TOP_REG_MAC_SFM_REG_OFFSET 0x00033000
  401. #define SEQ_WMAC_TOP_REG_MAC_RXDMA1_REG_OFFSET 0x00036000
  402. ///////////////////////////////////////////////////////////////////////////////////////////////
  403. // Instance Relative Offsets from Block msip
  404. ///////////////////////////////////////////////////////////////////////////////////////////////
  405. #define SEQ_MSIP_RBIST_TX_CH0_OFFSET 0x00000000
  406. #define SEQ_MSIP_WL_DAC_CH0_OFFSET 0x00000080
  407. #define SEQ_MSIP_WL_DAC_DIG_CORRECTION_CH0_OFFSET 0x000000c0
  408. #define SEQ_MSIP_WL_DAC_MISC_CH0_OFFSET 0x00000340
  409. #define SEQ_MSIP_WL_DAC_BBCLKGEN_CH0_OFFSET 0x000003c4
  410. #define SEQ_MSIP_WL_ADC_CH0_OFFSET 0x00000400
  411. #define SEQ_MSIP_WL_ADC_POSTPROC_I_EVEN_CH0_OFFSET 0x00000800
  412. #define SEQ_MSIP_WL_ADC_POSTPROC_I_ODD_CH0_OFFSET 0x00000840
  413. #define SEQ_MSIP_WL_ADC_POSTPROC_Q_EVEN_CH0_OFFSET 0x00000880
  414. #define SEQ_MSIP_WL_ADC_POSTPROC_Q_ODD_CH0_OFFSET 0x000008c0
  415. #define SEQ_MSIP_WL_ADC_POSTPROC_RO_CH0_OFFSET 0x00000900
  416. #define SEQ_MSIP_WL_ADC_BBCLKGEN_CH0_OFFSET 0x0000099c
  417. #define SEQ_MSIP_RBIST_TX_CH1_OFFSET 0x00001000
  418. #define SEQ_MSIP_WL_DAC_CH1_OFFSET 0x00001080
  419. #define SEQ_MSIP_WL_DAC_DIG_CORRECTION_CH1_OFFSET 0x000010c0
  420. #define SEQ_MSIP_WL_DAC_MISC_CH1_OFFSET 0x00001340
  421. #define SEQ_MSIP_WL_DAC_BBCLKGEN_CH1_OFFSET 0x000013c4
  422. #define SEQ_MSIP_WL_ADC_CH1_OFFSET 0x00001400
  423. #define SEQ_MSIP_WL_ADC_POSTPROC_I_EVEN_CH1_OFFSET 0x00001800
  424. #define SEQ_MSIP_WL_ADC_POSTPROC_I_ODD_CH1_OFFSET 0x00001840
  425. #define SEQ_MSIP_WL_ADC_POSTPROC_Q_EVEN_CH1_OFFSET 0x00001880
  426. #define SEQ_MSIP_WL_ADC_POSTPROC_Q_ODD_CH1_OFFSET 0x000018c0
  427. #define SEQ_MSIP_WL_ADC_POSTPROC_RO_CH1_OFFSET 0x00001900
  428. #define SEQ_MSIP_WL_ADC_BBCLKGEN_CH1_OFFSET 0x0000199c
  429. #define SEQ_MSIP_MSIP_TMUX_OFFSET 0x0000d000
  430. #define SEQ_MSIP_MSIP_OTP_OFFSET 0x0000d080
  431. #define SEQ_MSIP_MSIP_LDO_CTRL_OFFSET 0x0000d0b4
  432. #define SEQ_MSIP_MSIP_CLKGEN_OFFSET 0x0000d100
  433. #define SEQ_MSIP_MSIP_BIAS_OFFSET 0x0000e000
  434. #define SEQ_MSIP_BBPLL_OFFSET 0x0000f000
  435. #define SEQ_MSIP_WL_TOP_CLKGEN_OFFSET 0x0000f100
  436. #define SEQ_MSIP_MSIP_DRM_REG_OFFSET 0x0000fc00
  437. ///////////////////////////////////////////////////////////////////////////////////////////////
  438. // Instance Relative Offsets from Block wcssdbg
  439. ///////////////////////////////////////////////////////////////////////////////////////////////
  440. #define SEQ_WCSSDBG_WCSS_DBG_DAPROM_OFFSET 0x00000000
  441. #define SEQ_WCSSDBG_CSR_WCSS_DBG_CSR_OFFSET 0x00001000
  442. #define SEQ_WCSSDBG_TSGEN_CXTSGEN_OFFSET 0x00002000
  443. #define SEQ_WCSSDBG_CTIDBG_QC_CTI_32T_8CH_OFFSET 0x00004000
  444. #define SEQ_WCSSDBG_CTINOC_QC_CTI_8T_8CH_OFFSET 0x00005000
  445. #define SEQ_WCSSDBG_CTIIRQ_QC_CTI_32T_8CH_OFFSET 0x00006000
  446. #define SEQ_WCSSDBG_EVENT_MACEVENT_OFFSET 0x00020000
  447. #define SEQ_WCSSDBG_EVENTFUN_CXATBFUNNEL_32W8SP_OFFSET 0x00021000
  448. #define SEQ_WCSSDBG_TLV_MACTLV_OFFSET 0x00022000
  449. #define SEQ_WCSSDBG_TLVFUN_CXATBFUNNEL_32W8SP_OFFSET 0x00023000
  450. #define SEQ_WCSSDBG_TBUS_MACTBUS_OFFSET 0x00024000
  451. #define SEQ_WCSSDBG_TBUSFUN_CXATBFUNNEL_32W8SP_OFFSET 0x00025000
  452. #define SEQ_WCSSDBG_CTIMAC_QC_CTI_12T_8CH_OFFSET 0x00026000
  453. #define SEQ_WCSSDBG_WCSS_DBG_TSTMP_INJCTR_OFFSET 0x00028000
  454. #define SEQ_WCSSDBG_TPDM_OFFSET 0x00029000
  455. #define SEQ_WCSSDBG_TPDM_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_SUB_OFFSET 0x00029280
  456. #define SEQ_WCSSDBG_TPDM_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_GPR_OFFSET 0x00029000
  457. #define SEQ_WCSSDBG_TPDA_OFFSET 0x0002a000
  458. #define SEQ_WCSSDBG_CXATBFUNNEL_128W8SP_OFFSET 0x0002b000
  459. #define SEQ_WCSSDBG_TMC_CXTMC_F128W32K_OFFSET 0x0002c000
  460. #define SEQ_WCSSDBG_OUTFUN_CXATBFUNNEL_128W2SP_OFFSET 0x0002e000
  461. #define SEQ_WCSSDBG_PHYFUN_CXATBFUNNEL_128W2SP_OFFSET 0x0002f000
  462. #define SEQ_WCSSDBG_OUTDMUX_ATB_DEMUX_OFFSET 0x00030000
  463. #define SEQ_WCSSDBG_TRCCNTRS_OFFSET 0x00031000
  464. #define SEQ_WCSSDBG_TLV_TPDM_ATB128_CMB64_OFFSET 0x00032000
  465. #define SEQ_WCSSDBG_TLV_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_SUB_OFFSET 0x00032280
  466. #define SEQ_WCSSDBG_TLV_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_GPR_OFFSET 0x00032000
  467. #define SEQ_WCSSDBG_MISC_TPDM_ATB128_CMB64_OFFSET 0x00033000
  468. #define SEQ_WCSSDBG_MISC_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_SUB_OFFSET 0x00033280
  469. #define SEQ_WCSSDBG_MISC_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_GPR_OFFSET 0x00033000
  470. #define SEQ_WCSSDBG_QC_TGU_APCLK_CSAE4EA8E3_OFFSET 0x00034000
  471. #define SEQ_WCSSDBG_CTITGU_QC_CTI_4T_8CH_OFFSET 0x00035000
  472. #define SEQ_WCSSDBG_PHYADMUX_ATB_DEMUX_OFFSET 0x00036000
  473. #define SEQ_WCSSDBG_MISCFUN_CXATBFUNNEL_64W8SP_OFFSET 0x00038000
  474. #define SEQ_WCSSDBG_UNOC_UMAC_NOC_OFFSET 0x00040000
  475. #define SEQ_WCSSDBG_PHYA_PHYA_DBG_OFFSET 0x00050000
  476. #define SEQ_WCSSDBG_PHYA_PHYA_DBG_PHYA_NOC_OFFSET 0x00050000
  477. #define SEQ_WCSSDBG_PHYA_PHYA_DBG_FUN_CXATBFUNNEL_64W8SP_OFFSET 0x00054000
  478. #define SEQ_WCSSDBG_PHYA_PHYA_DBG_CTI_QC_CTI_10T_8CH_OFFSET 0x00055000
  479. #define SEQ_WCSSDBG_PHYA_PHYA_DBG_TRC_PHYTRC_CTRL_OFFSET 0x00056000
  480. #define SEQ_WCSSDBG_PHYA_PHYA_DBG_ITM_OFFSET 0x00058000
  481. #define SEQ_WCSSDBG_PHYA_PHYA_DBG_DWT_OFFSET 0x00059000
  482. #define SEQ_WCSSDBG_PHYA_PHYA_DBG_FPB_OFFSET 0x0005a000
  483. #define SEQ_WCSSDBG_PHYA_PHYA_DBG_SCS_OFFSET 0x0005b000
  484. #define SEQ_WCSSDBG_PHYA_PHYA_DBG_M3_ETM_OFFSET 0x0005c000
  485. #define SEQ_WCSSDBG_PHYA_PHYA_DBG_M3CTI_QC_CTI_8T_8CH_OFFSET 0x0005d000
  486. #define SEQ_WCSSDBG_PHYA_PHYA_DBG_CPU0_M3_AHB_AP_OFFSET 0x0005e000
  487. #define SEQ_WCSSDBG_BUS_TIMEOUT_OFFSET 0x000a1000
  488. ///////////////////////////////////////////////////////////////////////////////////////////////
  489. // Instance Relative Offsets from Block tpdm_atb64_cmb40_dsb256_csbe6c04f7
  490. ///////////////////////////////////////////////////////////////////////////////////////////////
  491. #define SEQ_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_SUB_OFFSET 0x00000280
  492. #define SEQ_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_TPDM_ATB64_CMB40_DSB256_CSBE6C04F7_GPR_OFFSET 0x00000000
  493. ///////////////////////////////////////////////////////////////////////////////////////////////
  494. // Instance Relative Offsets from Block tpdm_atb128_cmb64
  495. ///////////////////////////////////////////////////////////////////////////////////////////////
  496. #define SEQ_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_SUB_OFFSET 0x00000280
  497. #define SEQ_TPDM_ATB128_CMB64_TPDM_ATB128_CMB64_GPR_OFFSET 0x00000000
  498. ///////////////////////////////////////////////////////////////////////////////////////////////
  499. // Instance Relative Offsets from Block phya_dbg
  500. ///////////////////////////////////////////////////////////////////////////////////////////////
  501. #define SEQ_PHYA_DBG_PHYA_NOC_OFFSET 0x00000000
  502. #define SEQ_PHYA_DBG_FUN_CXATBFUNNEL_64W8SP_OFFSET 0x00004000
  503. #define SEQ_PHYA_DBG_CTI_QC_CTI_10T_8CH_OFFSET 0x00005000
  504. #define SEQ_PHYA_DBG_TRC_PHYTRC_CTRL_OFFSET 0x00006000
  505. #define SEQ_PHYA_DBG_ITM_OFFSET 0x00008000
  506. #define SEQ_PHYA_DBG_DWT_OFFSET 0x00009000
  507. #define SEQ_PHYA_DBG_FPB_OFFSET 0x0000a000
  508. #define SEQ_PHYA_DBG_SCS_OFFSET 0x0000b000
  509. #define SEQ_PHYA_DBG_M3_ETM_OFFSET 0x0000c000
  510. #define SEQ_PHYA_DBG_M3CTI_QC_CTI_8T_8CH_OFFSET 0x0000d000
  511. #define SEQ_PHYA_DBG_CPU0_M3_AHB_AP_OFFSET 0x0000e000
  512. #endif