rx_msdu_desc_info.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143
  1. /*
  2. * Copyright (c) 2024 Qualcomm Innovation Center, Inc. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef _RX_MSDU_DESC_INFO_H_
  17. #define _RX_MSDU_DESC_INFO_H_
  18. #define NUM_OF_DWORDS_RX_MSDU_DESC_INFO 1
  19. struct rx_msdu_desc_info {
  20. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  21. uint32_t first_msdu_in_mpdu_flag : 1,
  22. last_msdu_in_mpdu_flag : 1,
  23. msdu_continuation : 1,
  24. msdu_length : 14,
  25. msdu_drop : 1,
  26. sa_is_valid : 1,
  27. da_is_valid : 1,
  28. da_is_mcbc : 1,
  29. l3_header_padding_msb : 1,
  30. tcp_udp_chksum_fail : 1,
  31. ip_chksum_fail : 1,
  32. fr_ds : 1,
  33. to_ds : 1,
  34. intra_bss : 1,
  35. dest_chip_id : 2,
  36. decap_format : 2,
  37. reserved_0a : 1;
  38. #else
  39. uint32_t reserved_0a : 1,
  40. decap_format : 2,
  41. dest_chip_id : 2,
  42. intra_bss : 1,
  43. to_ds : 1,
  44. fr_ds : 1,
  45. ip_chksum_fail : 1,
  46. tcp_udp_chksum_fail : 1,
  47. l3_header_padding_msb : 1,
  48. da_is_mcbc : 1,
  49. da_is_valid : 1,
  50. sa_is_valid : 1,
  51. msdu_drop : 1,
  52. msdu_length : 14,
  53. msdu_continuation : 1,
  54. last_msdu_in_mpdu_flag : 1,
  55. first_msdu_in_mpdu_flag : 1;
  56. #endif
  57. };
  58. #define RX_MSDU_DESC_INFO_FIRST_MSDU_IN_MPDU_FLAG_OFFSET 0x00000000
  59. #define RX_MSDU_DESC_INFO_FIRST_MSDU_IN_MPDU_FLAG_LSB 0
  60. #define RX_MSDU_DESC_INFO_FIRST_MSDU_IN_MPDU_FLAG_MSB 0
  61. #define RX_MSDU_DESC_INFO_FIRST_MSDU_IN_MPDU_FLAG_MASK 0x00000001
  62. #define RX_MSDU_DESC_INFO_LAST_MSDU_IN_MPDU_FLAG_OFFSET 0x00000000
  63. #define RX_MSDU_DESC_INFO_LAST_MSDU_IN_MPDU_FLAG_LSB 1
  64. #define RX_MSDU_DESC_INFO_LAST_MSDU_IN_MPDU_FLAG_MSB 1
  65. #define RX_MSDU_DESC_INFO_LAST_MSDU_IN_MPDU_FLAG_MASK 0x00000002
  66. #define RX_MSDU_DESC_INFO_MSDU_CONTINUATION_OFFSET 0x00000000
  67. #define RX_MSDU_DESC_INFO_MSDU_CONTINUATION_LSB 2
  68. #define RX_MSDU_DESC_INFO_MSDU_CONTINUATION_MSB 2
  69. #define RX_MSDU_DESC_INFO_MSDU_CONTINUATION_MASK 0x00000004
  70. #define RX_MSDU_DESC_INFO_MSDU_LENGTH_OFFSET 0x00000000
  71. #define RX_MSDU_DESC_INFO_MSDU_LENGTH_LSB 3
  72. #define RX_MSDU_DESC_INFO_MSDU_LENGTH_MSB 16
  73. #define RX_MSDU_DESC_INFO_MSDU_LENGTH_MASK 0x0001fff8
  74. #define RX_MSDU_DESC_INFO_MSDU_DROP_OFFSET 0x00000000
  75. #define RX_MSDU_DESC_INFO_MSDU_DROP_LSB 17
  76. #define RX_MSDU_DESC_INFO_MSDU_DROP_MSB 17
  77. #define RX_MSDU_DESC_INFO_MSDU_DROP_MASK 0x00020000
  78. #define RX_MSDU_DESC_INFO_SA_IS_VALID_OFFSET 0x00000000
  79. #define RX_MSDU_DESC_INFO_SA_IS_VALID_LSB 18
  80. #define RX_MSDU_DESC_INFO_SA_IS_VALID_MSB 18
  81. #define RX_MSDU_DESC_INFO_SA_IS_VALID_MASK 0x00040000
  82. #define RX_MSDU_DESC_INFO_DA_IS_VALID_OFFSET 0x00000000
  83. #define RX_MSDU_DESC_INFO_DA_IS_VALID_LSB 19
  84. #define RX_MSDU_DESC_INFO_DA_IS_VALID_MSB 19
  85. #define RX_MSDU_DESC_INFO_DA_IS_VALID_MASK 0x00080000
  86. #define RX_MSDU_DESC_INFO_DA_IS_MCBC_OFFSET 0x00000000
  87. #define RX_MSDU_DESC_INFO_DA_IS_MCBC_LSB 20
  88. #define RX_MSDU_DESC_INFO_DA_IS_MCBC_MSB 20
  89. #define RX_MSDU_DESC_INFO_DA_IS_MCBC_MASK 0x00100000
  90. #define RX_MSDU_DESC_INFO_L3_HEADER_PADDING_MSB_OFFSET 0x00000000
  91. #define RX_MSDU_DESC_INFO_L3_HEADER_PADDING_MSB_LSB 21
  92. #define RX_MSDU_DESC_INFO_L3_HEADER_PADDING_MSB_MSB 21
  93. #define RX_MSDU_DESC_INFO_L3_HEADER_PADDING_MSB_MASK 0x00200000
  94. #define RX_MSDU_DESC_INFO_TCP_UDP_CHKSUM_FAIL_OFFSET 0x00000000
  95. #define RX_MSDU_DESC_INFO_TCP_UDP_CHKSUM_FAIL_LSB 22
  96. #define RX_MSDU_DESC_INFO_TCP_UDP_CHKSUM_FAIL_MSB 22
  97. #define RX_MSDU_DESC_INFO_TCP_UDP_CHKSUM_FAIL_MASK 0x00400000
  98. #define RX_MSDU_DESC_INFO_IP_CHKSUM_FAIL_OFFSET 0x00000000
  99. #define RX_MSDU_DESC_INFO_IP_CHKSUM_FAIL_LSB 23
  100. #define RX_MSDU_DESC_INFO_IP_CHKSUM_FAIL_MSB 23
  101. #define RX_MSDU_DESC_INFO_IP_CHKSUM_FAIL_MASK 0x00800000
  102. #define RX_MSDU_DESC_INFO_FR_DS_OFFSET 0x00000000
  103. #define RX_MSDU_DESC_INFO_FR_DS_LSB 24
  104. #define RX_MSDU_DESC_INFO_FR_DS_MSB 24
  105. #define RX_MSDU_DESC_INFO_FR_DS_MASK 0x01000000
  106. #define RX_MSDU_DESC_INFO_TO_DS_OFFSET 0x00000000
  107. #define RX_MSDU_DESC_INFO_TO_DS_LSB 25
  108. #define RX_MSDU_DESC_INFO_TO_DS_MSB 25
  109. #define RX_MSDU_DESC_INFO_TO_DS_MASK 0x02000000
  110. #define RX_MSDU_DESC_INFO_INTRA_BSS_OFFSET 0x00000000
  111. #define RX_MSDU_DESC_INFO_INTRA_BSS_LSB 26
  112. #define RX_MSDU_DESC_INFO_INTRA_BSS_MSB 26
  113. #define RX_MSDU_DESC_INFO_INTRA_BSS_MASK 0x04000000
  114. #define RX_MSDU_DESC_INFO_DEST_CHIP_ID_OFFSET 0x00000000
  115. #define RX_MSDU_DESC_INFO_DEST_CHIP_ID_LSB 27
  116. #define RX_MSDU_DESC_INFO_DEST_CHIP_ID_MSB 28
  117. #define RX_MSDU_DESC_INFO_DEST_CHIP_ID_MASK 0x18000000
  118. #define RX_MSDU_DESC_INFO_DECAP_FORMAT_OFFSET 0x00000000
  119. #define RX_MSDU_DESC_INFO_DECAP_FORMAT_LSB 29
  120. #define RX_MSDU_DESC_INFO_DECAP_FORMAT_MSB 30
  121. #define RX_MSDU_DESC_INFO_DECAP_FORMAT_MASK 0x60000000
  122. #endif