rx_mpdu_start.h 58 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979
  1. /*
  2. * Copyright (c) 2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. //
  19. // DO NOT EDIT! This file is automatically generated
  20. // These definitions are tied to a particular hardware layout
  21. #ifndef _RX_MPDU_START_H_
  22. #define _RX_MPDU_START_H_
  23. #if !defined(__ASSEMBLER__)
  24. #endif
  25. #include "rx_mpdu_info.h"
  26. // ################ START SUMMARY #################
  27. //
  28. // Dword Fields
  29. // 0-22 struct rx_mpdu_info rx_mpdu_info_details;
  30. //
  31. // ################ END SUMMARY #################
  32. #define NUM_OF_DWORDS_RX_MPDU_START 23
  33. struct rx_mpdu_start {
  34. struct rx_mpdu_info rx_mpdu_info_details;
  35. };
  36. /*
  37. struct rx_mpdu_info rx_mpdu_info_details
  38. Structure containing all the MPDU header details that
  39. might be needed for other modules further down the received
  40. path
  41. */
  42. /* EXTERNAL REFERENCE : struct rx_mpdu_info rx_mpdu_info_details */
  43. /* EXTERNAL REFERENCE : struct rxpt_classify_info rxpt_classify_info_details */
  44. /* Description RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION
  45. The ID of the REO exit ring where the MSDU frame shall
  46. push after (MPDU level) reordering has finished.
  47. <enum 0 reo_destination_tcl> Reo will push the frame
  48. into the REO2TCL ring
  49. <enum 1 reo_destination_sw1> Reo will push the frame
  50. into the REO2SW1 ring
  51. <enum 2 reo_destination_sw2> Reo will push the frame
  52. into the REO2SW2 ring
  53. <enum 3 reo_destination_sw3> Reo will push the frame
  54. into the REO2SW3 ring
  55. <enum 4 reo_destination_sw4> Reo will push the frame
  56. into the REO2SW4 ring
  57. <enum 5 reo_destination_release> Reo will push the frame
  58. into the REO_release ring
  59. <enum 6 reo_destination_fw> Reo will push the frame into
  60. the REO2FW ring
  61. <enum 7 reo_destination_sw5> Reo will push the frame
  62. into the REO2SW5 ring
  63. <enum 8 reo_destination_sw6> Reo will push the frame
  64. into the REO2SW6 ring
  65. <enum 9 reo_destination_9> REO remaps this <enum 10
  66. reo_destination_10> REO remaps this
  67. <enum 11 reo_destination_11> REO remaps this
  68. <enum 12 reo_destination_12> REO remaps this <enum 13
  69. reo_destination_13> REO remaps this
  70. <enum 14 reo_destination_14> REO remaps this
  71. <enum 15 reo_destination_15> REO remaps this
  72. <enum 16 reo_destination_16> REO remaps this
  73. <enum 17 reo_destination_17> REO remaps this
  74. <enum 18 reo_destination_18> REO remaps this
  75. <enum 19 reo_destination_19> REO remaps this
  76. <enum 20 reo_destination_20> REO remaps this
  77. <enum 21 reo_destination_21> REO remaps this
  78. <enum 22 reo_destination_22> REO remaps this
  79. <enum 23 reo_destination_23> REO remaps this
  80. <enum 24 reo_destination_24> REO remaps this
  81. <enum 25 reo_destination_25> REO remaps this
  82. <enum 26 reo_destination_26> REO remaps this
  83. <enum 27 reo_destination_27> REO remaps this
  84. <enum 28 reo_destination_28> REO remaps this
  85. <enum 29 reo_destination_29> REO remaps this
  86. <enum 30 reo_destination_30> REO remaps this
  87. <enum 31 reo_destination_31> REO remaps this
  88. <legal all>
  89. */
  90. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET 0x00000000
  91. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_LSB 0
  92. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_MASK 0x0000001f
  93. /* Description RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_LMAC_PEER_ID_MSB
  94. If use_flow_id_toeplitz_clfy is set and lmac_peer_id_'sb
  95. is 2'b00, Rx OLE uses a REO desination indicati'n of {1'b1,
  96. hash[3:0]} using the chosen Toeplitz hash from Common Parser
  97. if flow search fails.
  98. If use_flow_id_toeplitz_clfy is set and lmac_peer_id_msb
  99. 's not 2'b00, Rx OLE uses a REO desination indication of
  100. {lmac_peer_id_msb, hash[2:0]} using the chosen Toeplitz hash
  101. from Common Parser if flow search fails.
  102. This LMAC/peer-based routing is not supported in
  103. Hastings80 and HastingsPrime.
  104. <legal 0>
  105. */
  106. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_LMAC_PEER_ID_MSB_OFFSET 0x00000000
  107. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_LMAC_PEER_ID_MSB_LSB 5
  108. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_LMAC_PEER_ID_MSB_MASK 0x00000060
  109. /* Description RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_USE_FLOW_ID_TOEPLITZ_CLFY
  110. Indication to Rx OLE to enable REO destination routing
  111. based on the chosen Toeplitz hash from Common Parser, in
  112. case flow search fails
  113. <legal all>
  114. */
  115. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_USE_FLOW_ID_TOEPLITZ_CLFY_OFFSET 0x00000000
  116. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_USE_FLOW_ID_TOEPLITZ_CLFY_LSB 7
  117. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_USE_FLOW_ID_TOEPLITZ_CLFY_MASK 0x00000080
  118. /* Description RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_UCAST_DATA
  119. Filter pass Unicast data frame (matching
  120. rxpcu_filter_pass and sw_frame_group_Unicast_data) routing
  121. selection
  122. 1'b0: source and destination rings are selected from the
  123. RxOLE register settings for the packet type
  124. 1'b1: source ring and destination ring is selected from
  125. the rxdma0_source_ring_selection and
  126. rxdma0_destination_ring_selection fields in this STRUCT
  127. <legal all>
  128. */
  129. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_UCAST_DATA_OFFSET 0x00000000
  130. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_UCAST_DATA_LSB 8
  131. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_UCAST_DATA_MASK 0x00000100
  132. /* Description RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_MCAST_DATA
  133. Filter pass Multicast data frame (matching
  134. rxpcu_filter_pass and sw_frame_group_Multicast_data) routing
  135. selection
  136. 1'b0: source and destination rings are selected from the
  137. RxOLE register settings for the packet type
  138. 1'b1: source ring and destination ring is selected from
  139. the rxdma0_source_ring_selection and
  140. rxdma0_destination_ring_selection fields in this STRUCT
  141. <legal all>
  142. */
  143. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_MCAST_DATA_OFFSET 0x00000000
  144. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_MCAST_DATA_LSB 9
  145. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_MCAST_DATA_MASK 0x00000200
  146. /* Description RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_1000
  147. Filter pass BAR frame (matching rxpcu_filter_pass and
  148. sw_frame_group_ctrl_1000) routing selection
  149. 1'b0: source and destination rings are selected from the
  150. RxOLE register settings for the packet type
  151. 1'b1: source ring and destination ring is selected from
  152. the rxdma0_source_ring_selection and
  153. rxdma0_destination_ring_selection fields in this STRUCT
  154. <legal all>
  155. */
  156. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_1000_OFFSET 0x00000000
  157. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_1000_LSB 10
  158. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_1000_MASK 0x00000400
  159. /* Description RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_SOURCE_RING_SELECTION
  160. Field only valid when for the received frame type the
  161. corresponding pkt_selection_fp_... bit is set
  162. <enum 0 wbm2rxdma_buf_source_ring> The data buffer for
  163. <enum 1 fw2rxdma_buf_source_ring> The data buffer for
  164. this frame shall be sourced by fw2rxdma buffer source ring.
  165. <enum 2 sw2rxdma_buf_source_ring> The data buffer for
  166. this frame shall be sourced by sw2rxdma buffer source ring.
  167. <enum 3 no_buffer_ring> The frame shall not be written
  168. to any data buffer.
  169. <legal all>
  170. */
  171. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_SOURCE_RING_SELECTION_OFFSET 0x00000000
  172. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_SOURCE_RING_SELECTION_LSB 11
  173. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_SOURCE_RING_SELECTION_MASK 0x00001800
  174. /* Description RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_DESTINATION_RING_SELECTION
  175. Field only valid when for the received frame type the
  176. corresponding pkt_selection_fp_... bit is set
  177. <enum 0 rxdma_release_ring> RXDMA0 shall push the frame
  178. to the Release ring. Effectively this means the frame needs
  179. to be dropped.
  180. <enum 1 rxdma2fw_ring> RXDMA0 shall push the frame to
  181. the FW ring.
  182. <enum 2 rxdma2sw_ring> RXDMA0 shall push the frame to
  183. the SW ring.
  184. <enum 3 rxdma2reo_ring> RXDMA0 shall push the frame to
  185. the REO entrance ring.
  186. <legal all>
  187. */
  188. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_DESTINATION_RING_SELECTION_OFFSET 0x00000000
  189. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_DESTINATION_RING_SELECTION_LSB 13
  190. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_DESTINATION_RING_SELECTION_MASK 0x00006000
  191. /* Description RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_RESERVED_0B
  192. <legal 0>
  193. */
  194. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_RESERVED_0B_OFFSET 0x00000000
  195. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_RESERVED_0B_LSB 15
  196. #define RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_RESERVED_0B_MASK 0xffff8000
  197. /* Description RX_MPDU_START_1_RX_MPDU_INFO_DETAILS_RX_REO_QUEUE_DESC_ADDR_31_0
  198. In case of ndp or phy_err or AST_based_lookup_valid ==
  199. 0, this field will be set to 0
  200. Address (lower 32 bits) of the REO queue descriptor.
  201. If no Peer entry lookup happened for this frame, the
  202. value wil be set to 0, and the frame shall never be pushed
  203. to REO entrance ring.
  204. <legal all>
  205. */
  206. #define RX_MPDU_START_1_RX_MPDU_INFO_DETAILS_RX_REO_QUEUE_DESC_ADDR_31_0_OFFSET 0x00000004
  207. #define RX_MPDU_START_1_RX_MPDU_INFO_DETAILS_RX_REO_QUEUE_DESC_ADDR_31_0_LSB 0
  208. #define RX_MPDU_START_1_RX_MPDU_INFO_DETAILS_RX_REO_QUEUE_DESC_ADDR_31_0_MASK 0xffffffff
  209. /* Description RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_RX_REO_QUEUE_DESC_ADDR_39_32
  210. In case of ndp or phy_err or AST_based_lookup_valid ==
  211. 0, this field will be set to 0
  212. Address (upper 8 bits) of the REO queue descriptor.
  213. If no Peer entry lookup happened for this frame, the
  214. value wil be set to 0, and the frame shall never be pushed
  215. to REO entrance ring.
  216. <legal all>
  217. */
  218. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_RX_REO_QUEUE_DESC_ADDR_39_32_OFFSET 0x00000008
  219. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_RX_REO_QUEUE_DESC_ADDR_39_32_LSB 0
  220. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_RX_REO_QUEUE_DESC_ADDR_39_32_MASK 0x000000ff
  221. /* Description RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_RECEIVE_QUEUE_NUMBER
  222. In case of ndp or phy_err or AST_based_lookup_valid ==
  223. 0, this field will be set to 0
  224. Indicates the MPDU queue ID to which this MPDU link
  225. descriptor belongs
  226. Used for tracking and debugging
  227. <legal all>
  228. */
  229. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_RECEIVE_QUEUE_NUMBER_OFFSET 0x00000008
  230. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_RECEIVE_QUEUE_NUMBER_LSB 8
  231. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_RECEIVE_QUEUE_NUMBER_MASK 0x00ffff00
  232. /* Description RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_PRE_DELIM_ERR_WARNING
  233. Indicates that a delimiter FCS error was found in
  234. between the Previous MPDU and this MPDU.
  235. Note that this is just a warning, and does not mean that
  236. this MPDU is corrupted in any way. If it is, there will be
  237. other errors indicated such as FCS or decrypt errors
  238. In case of ndp or phy_err, this field will indicate at
  239. least one of delimiters located after the last MPDU in the
  240. previous PPDU has been corrupted.
  241. */
  242. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_PRE_DELIM_ERR_WARNING_OFFSET 0x00000008
  243. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_PRE_DELIM_ERR_WARNING_LSB 24
  244. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_PRE_DELIM_ERR_WARNING_MASK 0x01000000
  245. /* Description RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_FIRST_DELIM_ERR
  246. Indicates that the first delimiter had a FCS failure.
  247. Only valid when first_mpdu and first_msdu are set.
  248. */
  249. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_FIRST_DELIM_ERR_OFFSET 0x00000008
  250. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_FIRST_DELIM_ERR_LSB 25
  251. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_FIRST_DELIM_ERR_MASK 0x02000000
  252. /* Description RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_RESERVED_11
  253. <legal 0>
  254. */
  255. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_RESERVED_11_OFFSET 0x00000008
  256. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_RESERVED_11_LSB 26
  257. #define RX_MPDU_START_2_RX_MPDU_INFO_DETAILS_RESERVED_11_MASK 0xfc000000
  258. /* Description RX_MPDU_START_3_RX_MPDU_INFO_DETAILS_PN_31_0
  259. WEP: IV = {key_id_octet, pn2, pn1, pn0}. Only pn[23:0]
  260. is valid.
  261. TKIP: IV = {pn5, pn4, pn3, pn2, key_id_octet, pn0,
  262. WEPSeed[1], pn1}. Only pn[47:0] is valid.
  263. AES-CCM: IV = {pn5, pn4, pn3, pn2, key_id_octet, 0x0,
  264. pn1, pn0}. Only pn[47:0] is valid.
  265. WAPI: IV = {key_id_octet, 0x0, pn15, pn14, pn13, pn12,
  266. pn11, pn10, pn9, pn8, pn7, pn6, pn5, pn4, pn3, pn2, pn1,
  267. pn0}. pn[127:0] are valid.
  268. */
  269. #define RX_MPDU_START_3_RX_MPDU_INFO_DETAILS_PN_31_0_OFFSET 0x0000000c
  270. #define RX_MPDU_START_3_RX_MPDU_INFO_DETAILS_PN_31_0_LSB 0
  271. #define RX_MPDU_START_3_RX_MPDU_INFO_DETAILS_PN_31_0_MASK 0xffffffff
  272. /* Description RX_MPDU_START_4_RX_MPDU_INFO_DETAILS_PN_63_32
  273. Bits [63:32] of the PN number. See description for
  274. pn_31_0.
  275. */
  276. #define RX_MPDU_START_4_RX_MPDU_INFO_DETAILS_PN_63_32_OFFSET 0x00000010
  277. #define RX_MPDU_START_4_RX_MPDU_INFO_DETAILS_PN_63_32_LSB 0
  278. #define RX_MPDU_START_4_RX_MPDU_INFO_DETAILS_PN_63_32_MASK 0xffffffff
  279. /* Description RX_MPDU_START_5_RX_MPDU_INFO_DETAILS_PN_95_64
  280. Bits [95:64] of the PN number. See description for
  281. pn_31_0.
  282. */
  283. #define RX_MPDU_START_5_RX_MPDU_INFO_DETAILS_PN_95_64_OFFSET 0x00000014
  284. #define RX_MPDU_START_5_RX_MPDU_INFO_DETAILS_PN_95_64_LSB 0
  285. #define RX_MPDU_START_5_RX_MPDU_INFO_DETAILS_PN_95_64_MASK 0xffffffff
  286. /* Description RX_MPDU_START_6_RX_MPDU_INFO_DETAILS_PN_127_96
  287. Bits [127:96] of the PN number. See description for
  288. pn_31_0.
  289. */
  290. #define RX_MPDU_START_6_RX_MPDU_INFO_DETAILS_PN_127_96_OFFSET 0x00000018
  291. #define RX_MPDU_START_6_RX_MPDU_INFO_DETAILS_PN_127_96_LSB 0
  292. #define RX_MPDU_START_6_RX_MPDU_INFO_DETAILS_PN_127_96_MASK 0xffffffff
  293. /* Description RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_EPD_EN
  294. Field only valid when AST_based_lookup_valid == 1.
  295. In case of ndp or phy_err or AST_based_lookup_valid ==
  296. 0, this field will be set to 0
  297. If set to one use EPD instead of LPD
  298. <legal all>
  299. */
  300. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_EPD_EN_OFFSET 0x0000001c
  301. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_EPD_EN_LSB 0
  302. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_EPD_EN_MASK 0x00000001
  303. /* Description RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_ALL_FRAMES_SHALL_BE_ENCRYPTED
  304. In case of ndp or phy_err or AST_based_lookup_valid ==
  305. 0, this field will be set to 0
  306. When set, all frames (data only ?) shall be encrypted.
  307. If not, RX CRYPTO shall set an error flag.
  308. <legal all>
  309. */
  310. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_ALL_FRAMES_SHALL_BE_ENCRYPTED_OFFSET 0x0000001c
  311. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_ALL_FRAMES_SHALL_BE_ENCRYPTED_LSB 1
  312. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_ALL_FRAMES_SHALL_BE_ENCRYPTED_MASK 0x00000002
  313. /* Description RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_ENCRYPT_TYPE
  314. In case of ndp or phy_err or AST_based_lookup_valid ==
  315. 0, this field will be set to 0
  316. Indicates type of decrypt cipher used (as defined in the
  317. peer entry)
  318. <enum 0 wep_40> WEP 40-bit
  319. <enum 1 wep_104> WEP 104-bit
  320. <enum 2 tkip_no_mic> TKIP without MIC
  321. <enum 3 wep_128> WEP 128-bit
  322. <enum 4 tkip_with_mic> TKIP with MIC
  323. <enum 5 wapi> WAPI
  324. <enum 6 aes_ccmp_128> AES CCMP 128
  325. <enum 7 no_cipher> No crypto
  326. <enum 8 aes_ccmp_256> AES CCMP 256
  327. <enum 9 aes_gcmp_128> AES CCMP 128
  328. <enum 10 aes_gcmp_256> AES CCMP 256
  329. <enum 11 wapi_gcm_sm4> WAPI GCM SM4
  330. <enum 12 wep_varied_width> WEP encryption. As for WEP
  331. per keyid the key bit width can vary, the key bit width for
  332. this MPDU will be indicated in field
  333. wep_key_width_for_variable key
  334. <legal 0-12>
  335. */
  336. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_ENCRYPT_TYPE_OFFSET 0x0000001c
  337. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_ENCRYPT_TYPE_LSB 2
  338. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_ENCRYPT_TYPE_MASK 0x0000003c
  339. /* Description RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_WEP_KEY_WIDTH_FOR_VARIABLE_KEY
  340. Field only valid when key_type is set to
  341. wep_varied_width.
  342. This field indicates the size of the wep key for this
  343. MPDU.
  344. <enum 0 wep_varied_width_40> WEP 40-bit
  345. <enum 1 wep_varied_width_104> WEP 104-bit
  346. <enum 2 wep_varied_width_128> WEP 128-bit
  347. <legal 0-2>
  348. */
  349. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_WEP_KEY_WIDTH_FOR_VARIABLE_KEY_OFFSET 0x0000001c
  350. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_WEP_KEY_WIDTH_FOR_VARIABLE_KEY_LSB 6
  351. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_WEP_KEY_WIDTH_FOR_VARIABLE_KEY_MASK 0x000000c0
  352. /* Description RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_MESH_STA
  353. In case of ndp or phy_err or AST_based_lookup_valid ==
  354. 0, this field will be set to 0
  355. When set, this is a Mesh (11s) STA.
  356. The interpretation of the A-MSDU 'Length' field in the
  357. MPDU (if any) is decided by the e-numerations below.
  358. <enum 0 MESH_DISABLE>
  359. <enum 1 MESH_Q2Q> A-MSDU 'Length' is big endian and
  360. includes the length of Mesh Control.
  361. <enum 2 MESH_11S_BE> A-MSDU 'Length' is big endian and
  362. excludes the length of Mesh Control.
  363. <enum 3 MESH_11S_LE> A-MSDU 'Length' is little endian
  364. and excludes the length of Mesh Control. This is
  365. 802.11s-compliant.
  366. <legal all>
  367. */
  368. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_MESH_STA_OFFSET 0x0000001c
  369. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_MESH_STA_LSB 8
  370. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_MESH_STA_MASK 0x00000300
  371. /* Description RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_BSSID_HIT
  372. In case of ndp or phy_err or AST_based_lookup_valid ==
  373. 0, this field will be set to 0
  374. When set, the BSSID of the incoming frame matched one of
  375. the 8 BSSID register values
  376. <legal all>
  377. */
  378. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_BSSID_HIT_OFFSET 0x0000001c
  379. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_BSSID_HIT_LSB 10
  380. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_BSSID_HIT_MASK 0x00000400
  381. /* Description RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_BSSID_NUMBER
  382. Field only valid when bssid_hit is set.
  383. This number indicates which one out of the 8 BSSID
  384. register values matched the incoming frame
  385. <legal all>
  386. */
  387. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_BSSID_NUMBER_OFFSET 0x0000001c
  388. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_BSSID_NUMBER_LSB 11
  389. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_BSSID_NUMBER_MASK 0x00007800
  390. /* Description RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_TID
  391. Field only valid when mpdu_qos_control_valid is set
  392. The TID field in the QoS control field
  393. <legal all>
  394. */
  395. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_TID_OFFSET 0x0000001c
  396. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_TID_LSB 15
  397. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_TID_MASK 0x00078000
  398. /* Description RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_RESERVED_3A
  399. <legal 0>
  400. */
  401. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_RESERVED_3A_OFFSET 0x0000001c
  402. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_RESERVED_3A_LSB 19
  403. #define RX_MPDU_START_7_RX_MPDU_INFO_DETAILS_RESERVED_3A_MASK 0xfff80000
  404. /* Description RX_MPDU_START_8_RX_MPDU_INFO_DETAILS_PEER_META_DATA
  405. In case of ndp or phy_err or AST_based_lookup_valid ==
  406. 0, this field will be set to 0
  407. Meta data that SW has programmed in the Peer table entry
  408. of the transmitting STA.
  409. <legal all>
  410. */
  411. #define RX_MPDU_START_8_RX_MPDU_INFO_DETAILS_PEER_META_DATA_OFFSET 0x00000020
  412. #define RX_MPDU_START_8_RX_MPDU_INFO_DETAILS_PEER_META_DATA_LSB 0
  413. #define RX_MPDU_START_8_RX_MPDU_INFO_DETAILS_PEER_META_DATA_MASK 0xffffffff
  414. /* Description RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY
  415. Field indicates what the reason was that this MPDU frame
  416. was allowed to come into the receive path by RXPCU
  417. <enum 0 rxpcu_filter_pass> This MPDU passed the normal
  418. frame filter programming of rxpcu
  419. <enum 1 rxpcu_monitor_client> This MPDU did NOT pass the
  420. regular frame filter and would have been dropped, were it
  421. not for the frame fitting into the 'monitor_client'
  422. category.
  423. <enum 2 rxpcu_monitor_other> This MPDU did NOT pass the
  424. regular frame filter and also did not pass the
  425. rxpcu_monitor_client filter. It would have been dropped
  426. accept that it did pass the 'monitor_other' category.
  427. Note: for ndp frame, if it was expected because the
  428. preceding NDPA was filter_pass, the setting
  429. rxpcu_filter_pass will be used. This setting will also be
  430. used for every ndp frame in case Promiscuous mode is
  431. enabled.
  432. In case promiscuous is not enabled, and an NDP is not
  433. preceded by a NPDA filter pass frame, the only other setting
  434. that could appear here for the NDP is rxpcu_monitor_other.
  435. (rxpcu has a configuration bit specifically for this
  436. scenario)
  437. Note: for
  438. <legal 0-2>
  439. */
  440. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET 0x00000024
  441. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_LSB 0
  442. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_MASK 0x00000003
  443. /* Description RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_SW_FRAME_GROUP_ID
  444. SW processes frames based on certain classifications.
  445. This field indicates to what sw classification this MPDU is
  446. mapped.
  447. The classification is given in priority order
  448. <enum 0 sw_frame_group_NDP_frame> Note: The
  449. corresponding Rxpcu_Mpdu_filter_in_category can be
  450. rxpcu_filter_pass or rxpcu_monitor_other
  451. <enum 1 sw_frame_group_Multicast_data>
  452. <enum 2 sw_frame_group_Unicast_data>
  453. <enum 3 sw_frame_group_Null_data > This includes mpdus
  454. of type Data Null as well as QoS Data Null
  455. <enum 4 sw_frame_group_mgmt_0000 >
  456. <enum 5 sw_frame_group_mgmt_0001 >
  457. <enum 6 sw_frame_group_mgmt_0010 >
  458. <enum 7 sw_frame_group_mgmt_0011 >
  459. <enum 8 sw_frame_group_mgmt_0100 >
  460. <enum 9 sw_frame_group_mgmt_0101 >
  461. <enum 10 sw_frame_group_mgmt_0110 >
  462. <enum 11 sw_frame_group_mgmt_0111 >
  463. <enum 12 sw_frame_group_mgmt_1000 >
  464. <enum 13 sw_frame_group_mgmt_1001 >
  465. <enum 14 sw_frame_group_mgmt_1010 >
  466. <enum 15 sw_frame_group_mgmt_1011 >
  467. <enum 16 sw_frame_group_mgmt_1100 >
  468. <enum 17 sw_frame_group_mgmt_1101 >
  469. <enum 18 sw_frame_group_mgmt_1110 >
  470. <enum 19 sw_frame_group_mgmt_1111 >
  471. <enum 20 sw_frame_group_ctrl_0000 >
  472. <enum 21 sw_frame_group_ctrl_0001 >
  473. <enum 22 sw_frame_group_ctrl_0010 >
  474. <enum 23 sw_frame_group_ctrl_0011 >
  475. <enum 24 sw_frame_group_ctrl_0100 >
  476. <enum 25 sw_frame_group_ctrl_0101 >
  477. <enum 26 sw_frame_group_ctrl_0110 >
  478. <enum 27 sw_frame_group_ctrl_0111 >
  479. <enum 28 sw_frame_group_ctrl_1000 >
  480. <enum 29 sw_frame_group_ctrl_1001 >
  481. <enum 30 sw_frame_group_ctrl_1010 >
  482. <enum 31 sw_frame_group_ctrl_1011 >
  483. <enum 32 sw_frame_group_ctrl_1100 >
  484. <enum 33 sw_frame_group_ctrl_1101 >
  485. <enum 34 sw_frame_group_ctrl_1110 >
  486. <enum 35 sw_frame_group_ctrl_1111 >
  487. <enum 36 sw_frame_group_unsupported> This covers type 3
  488. and protocol version != 0
  489. Note: The corresponding Rxpcu_Mpdu_filter_in_category
  490. can only be rxpcu_monitor_other
  491. Note: The corresponding Rxpcu_Mpdu_filter_in_category
  492. can be rxpcu_filter_pass
  493. <legal 0-37>
  494. */
  495. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_SW_FRAME_GROUP_ID_OFFSET 0x00000024
  496. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_SW_FRAME_GROUP_ID_LSB 2
  497. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_SW_FRAME_GROUP_ID_MASK 0x000001fc
  498. /* Description RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_NDP_FRAME
  499. When set, the received frame was an NDP frame, and thus
  500. there will be no MPDU data.
  501. <legal all>
  502. */
  503. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_NDP_FRAME_OFFSET 0x00000024
  504. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_NDP_FRAME_LSB 9
  505. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_NDP_FRAME_MASK 0x00000200
  506. /* Description RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PHY_ERR
  507. When set, a PHY error was received before MAC received
  508. any data, and thus there will be no MPDU data.
  509. <legal all>
  510. */
  511. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PHY_ERR_OFFSET 0x00000024
  512. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PHY_ERR_LSB 10
  513. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PHY_ERR_MASK 0x00000400
  514. /* Description RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PHY_ERR_DURING_MPDU_HEADER
  515. When set, a PHY error was received before MAC received
  516. the complete MPDU header which was needed for proper
  517. decoding
  518. <legal all>
  519. */
  520. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PHY_ERR_DURING_MPDU_HEADER_OFFSET 0x00000024
  521. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PHY_ERR_DURING_MPDU_HEADER_LSB 11
  522. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PHY_ERR_DURING_MPDU_HEADER_MASK 0x00000800
  523. /* Description RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PROTOCOL_VERSION_ERR
  524. Set when RXPCU detected a version error in the Frame
  525. control field
  526. <legal all>
  527. */
  528. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PROTOCOL_VERSION_ERR_OFFSET 0x00000024
  529. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PROTOCOL_VERSION_ERR_LSB 12
  530. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PROTOCOL_VERSION_ERR_MASK 0x00001000
  531. /* Description RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_AST_BASED_LOOKUP_VALID
  532. When set, AST based lookup for this frame has found a
  533. valid result.
  534. Note that for NDP frame this will never be set
  535. <legal all>
  536. */
  537. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_AST_BASED_LOOKUP_VALID_OFFSET 0x00000024
  538. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_AST_BASED_LOOKUP_VALID_LSB 13
  539. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_AST_BASED_LOOKUP_VALID_MASK 0x00002000
  540. /* Description RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RESERVED_0A
  541. <legal 0>
  542. */
  543. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RESERVED_0A_OFFSET 0x00000024
  544. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RESERVED_0A_LSB 14
  545. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_RESERVED_0A_MASK 0x0000c000
  546. /* Description RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PHY_PPDU_ID
  547. A ppdu counter value that PHY increments for every PPDU
  548. received. The counter value wraps around
  549. <legal all>
  550. */
  551. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PHY_PPDU_ID_OFFSET 0x00000024
  552. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PHY_PPDU_ID_LSB 16
  553. #define RX_MPDU_START_9_RX_MPDU_INFO_DETAILS_PHY_PPDU_ID_MASK 0xffff0000
  554. /* Description RX_MPDU_START_10_RX_MPDU_INFO_DETAILS_AST_INDEX
  555. This field indicates the index of the AST entry
  556. corresponding to this MPDU. It is provided by the GSE module
  557. instantiated in RXPCU.
  558. A value of 0xFFFF indicates an invalid AST index,
  559. meaning that No AST entry was found or NO AST search was
  560. performed
  561. In case of ndp or phy_err, this field will be set to
  562. 0xFFFF
  563. <legal all>
  564. */
  565. #define RX_MPDU_START_10_RX_MPDU_INFO_DETAILS_AST_INDEX_OFFSET 0x00000028
  566. #define RX_MPDU_START_10_RX_MPDU_INFO_DETAILS_AST_INDEX_LSB 0
  567. #define RX_MPDU_START_10_RX_MPDU_INFO_DETAILS_AST_INDEX_MASK 0x0000ffff
  568. /* Description RX_MPDU_START_10_RX_MPDU_INFO_DETAILS_SW_PEER_ID
  569. In case of ndp or phy_err or AST_based_lookup_valid ==
  570. 0, this field will be set to 0
  571. This field indicates a unique peer identifier. It is set
  572. equal to field 'sw_peer_id' from the AST entry
  573. <legal all>
  574. */
  575. #define RX_MPDU_START_10_RX_MPDU_INFO_DETAILS_SW_PEER_ID_OFFSET 0x00000028
  576. #define RX_MPDU_START_10_RX_MPDU_INFO_DETAILS_SW_PEER_ID_LSB 16
  577. #define RX_MPDU_START_10_RX_MPDU_INFO_DETAILS_SW_PEER_ID_MASK 0xffff0000
  578. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_FRAME_CONTROL_VALID
  579. When set, the field Mpdu_Frame_control_field has valid
  580. information
  581. <legal all>
  582. */
  583. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_FRAME_CONTROL_VALID_OFFSET 0x0000002c
  584. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_FRAME_CONTROL_VALID_LSB 0
  585. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_FRAME_CONTROL_VALID_MASK 0x00000001
  586. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_DURATION_VALID
  587. When set, the field Mpdu_duration_field has valid
  588. information
  589. <legal all>
  590. */
  591. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_DURATION_VALID_OFFSET 0x0000002c
  592. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_DURATION_VALID_LSB 1
  593. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_DURATION_VALID_MASK 0x00000002
  594. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD1_VALID
  595. When set, the fields mac_addr_ad1_..... have valid
  596. information
  597. <legal all>
  598. */
  599. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD1_VALID_OFFSET 0x0000002c
  600. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD1_VALID_LSB 2
  601. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD1_VALID_MASK 0x00000004
  602. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD2_VALID
  603. When set, the fields mac_addr_ad2_..... have valid
  604. information
  605. <legal all>
  606. */
  607. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD2_VALID_OFFSET 0x0000002c
  608. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD2_VALID_LSB 3
  609. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD2_VALID_MASK 0x00000008
  610. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD3_VALID
  611. When set, the fields mac_addr_ad3_..... have valid
  612. information
  613. <legal all>
  614. */
  615. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD3_VALID_OFFSET 0x0000002c
  616. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD3_VALID_LSB 4
  617. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD3_VALID_MASK 0x00000010
  618. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD4_VALID
  619. When set, the fields mac_addr_ad4_..... have valid
  620. information
  621. <legal all>
  622. */
  623. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD4_VALID_OFFSET 0x0000002c
  624. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD4_VALID_LSB 5
  625. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD4_VALID_MASK 0x00000020
  626. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_SEQUENCE_CONTROL_VALID
  627. When set, the fields mpdu_sequence_control_field and
  628. mpdu_sequence_number have valid information as well as field
  629. For MPDUs without a sequence control field, this field
  630. will not be set.
  631. <legal all>
  632. */
  633. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_SEQUENCE_CONTROL_VALID_OFFSET 0x0000002c
  634. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_SEQUENCE_CONTROL_VALID_LSB 6
  635. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_SEQUENCE_CONTROL_VALID_MASK 0x00000040
  636. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_QOS_CONTROL_VALID
  637. When set, the field mpdu_qos_control_field has valid
  638. information
  639. For MPDUs without a QoS control field, this field will
  640. not be set.
  641. <legal all>
  642. */
  643. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_QOS_CONTROL_VALID_OFFSET 0x0000002c
  644. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_QOS_CONTROL_VALID_LSB 7
  645. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_QOS_CONTROL_VALID_MASK 0x00000080
  646. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_HT_CONTROL_VALID
  647. When set, the field mpdu_HT_control_field has valid
  648. information
  649. For MPDUs without a HT control field, this field will
  650. not be set.
  651. <legal all>
  652. */
  653. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_HT_CONTROL_VALID_OFFSET 0x0000002c
  654. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_HT_CONTROL_VALID_LSB 8
  655. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_HT_CONTROL_VALID_MASK 0x00000100
  656. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_FRAME_ENCRYPTION_INFO_VALID
  657. When set, the encryption related info fields, like IV
  658. and PN are valid
  659. For MPDUs that are not encrypted, this will not be set.
  660. <legal all>
  661. */
  662. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_FRAME_ENCRYPTION_INFO_VALID_OFFSET 0x0000002c
  663. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_FRAME_ENCRYPTION_INFO_VALID_LSB 9
  664. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_FRAME_ENCRYPTION_INFO_VALID_MASK 0x00000200
  665. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_FRAGMENT_NUMBER
  666. Field only valid when Mpdu_sequence_control_valid is set
  667. AND Fragment_flag is set
  668. The fragment number from the 802.11 header
  669. <legal all>
  670. */
  671. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_FRAGMENT_NUMBER_OFFSET 0x0000002c
  672. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_FRAGMENT_NUMBER_LSB 10
  673. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_FRAGMENT_NUMBER_MASK 0x00003c00
  674. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MORE_FRAGMENT_FLAG
  675. The More Fragment bit setting from the MPDU header of
  676. the received frame
  677. <legal all>
  678. */
  679. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MORE_FRAGMENT_FLAG_OFFSET 0x0000002c
  680. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MORE_FRAGMENT_FLAG_LSB 14
  681. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MORE_FRAGMENT_FLAG_MASK 0x00004000
  682. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_RESERVED_2A
  683. <legal 0>
  684. */
  685. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_RESERVED_2A_OFFSET 0x0000002c
  686. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_RESERVED_2A_LSB 15
  687. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_RESERVED_2A_MASK 0x00008000
  688. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_FR_DS
  689. Field only valid when Mpdu_frame_control_valid is set
  690. Set if the from DS bit is set in the frame control.
  691. <legal all>
  692. */
  693. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_FR_DS_OFFSET 0x0000002c
  694. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_FR_DS_LSB 16
  695. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_FR_DS_MASK 0x00010000
  696. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_TO_DS
  697. Field only valid when Mpdu_frame_control_valid is set
  698. Set if the to DS bit is set in the frame control.
  699. <legal all>
  700. */
  701. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_TO_DS_OFFSET 0x0000002c
  702. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_TO_DS_LSB 17
  703. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_TO_DS_MASK 0x00020000
  704. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_ENCRYPTED
  705. Field only valid when Mpdu_frame_control_valid is set.
  706. Protected bit from the frame control.
  707. <legal all>
  708. */
  709. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_ENCRYPTED_OFFSET 0x0000002c
  710. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_ENCRYPTED_LSB 18
  711. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_ENCRYPTED_MASK 0x00040000
  712. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_RETRY
  713. Field only valid when Mpdu_frame_control_valid is set.
  714. Retry bit from the frame control. Only valid when
  715. first_msdu is set.
  716. <legal all>
  717. */
  718. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_RETRY_OFFSET 0x0000002c
  719. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_RETRY_LSB 19
  720. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_RETRY_MASK 0x00080000
  721. /* Description RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_SEQUENCE_NUMBER
  722. Field only valid when Mpdu_sequence_control_valid is
  723. set.
  724. The sequence number from the 802.11 header.
  725. <legal all>
  726. */
  727. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_SEQUENCE_NUMBER_OFFSET 0x0000002c
  728. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_SEQUENCE_NUMBER_LSB 20
  729. #define RX_MPDU_START_11_RX_MPDU_INFO_DETAILS_MPDU_SEQUENCE_NUMBER_MASK 0xfff00000
  730. /* Description RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_KEY_ID_OCTET
  731. The key ID octet from the IV.
  732. In case of ndp or phy_err or AST_based_lookup_valid ==
  733. 0, this field will be set to 0
  734. <legal all>
  735. */
  736. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_KEY_ID_OCTET_OFFSET 0x00000030
  737. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_KEY_ID_OCTET_LSB 0
  738. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_KEY_ID_OCTET_MASK 0x000000ff
  739. /* Description RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_NEW_PEER_ENTRY
  740. In case of ndp or phy_err or AST_based_lookup_valid ==
  741. 0, this field will be set to 0
  742. Set if new RX_PEER_ENTRY TLV follows. If clear,
  743. RX_PEER_ENTRY doesn't follow so RX DECRYPTION module either
  744. uses old peer entry or not decrypt.
  745. <legal all>
  746. */
  747. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_NEW_PEER_ENTRY_OFFSET 0x00000030
  748. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_NEW_PEER_ENTRY_LSB 8
  749. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_NEW_PEER_ENTRY_MASK 0x00000100
  750. /* Description RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_DECRYPT_NEEDED
  751. In case of ndp or phy_err or AST_based_lookup_valid ==
  752. 0, this field will be set to 0
  753. Set if decryption is needed.
  754. Note:
  755. When RXPCU sets bit 'ast_index_not_found' and/or
  756. ast_index_timeout', RXPCU will also ensure that this bit is
  757. NOT set
  758. CRYPTO for that reason only needs to evaluate this bit
  759. and non of the other ones.
  760. <legal all>
  761. */
  762. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_DECRYPT_NEEDED_OFFSET 0x00000030
  763. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_DECRYPT_NEEDED_LSB 9
  764. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_DECRYPT_NEEDED_MASK 0x00000200
  765. /* Description RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_DECAP_TYPE
  766. In case of ndp or phy_err or AST_based_lookup_valid ==
  767. 0, this field will be set to 0
  768. Used by the OLE during decapsulation.
  769. Indicates the decapsulation that HW will perform:
  770. <enum 0 RAW> No encapsulation
  771. <enum 1 Native_WiFi>
  772. <enum 2 Ethernet> Ethernet 2 (DIX) or 802.3 (uses
  773. SNAP/LLC)
  774. <enum 3 802_3> Indicate Ethernet
  775. <legal all>
  776. */
  777. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_DECAP_TYPE_OFFSET 0x00000030
  778. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_DECAP_TYPE_LSB 10
  779. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_DECAP_TYPE_MASK 0x00000c00
  780. /* Description RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RX_INSERT_VLAN_C_TAG_PADDING
  781. In case of ndp or phy_err or AST_based_lookup_valid ==
  782. 0, this field will be set to 0
  783. Insert 4 byte of all zeros as VLAN tag if the rx payload
  784. does not have VLAN. Used during decapsulation.
  785. <legal all>
  786. */
  787. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RX_INSERT_VLAN_C_TAG_PADDING_OFFSET 0x00000030
  788. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RX_INSERT_VLAN_C_TAG_PADDING_LSB 12
  789. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RX_INSERT_VLAN_C_TAG_PADDING_MASK 0x00001000
  790. /* Description RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RX_INSERT_VLAN_S_TAG_PADDING
  791. In case of ndp or phy_err or AST_based_lookup_valid ==
  792. 0, this field will be set to 0
  793. Insert 4 byte of all zeros as double VLAN tag if the rx
  794. payload does not have VLAN. Used during
  795. <legal all>
  796. */
  797. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RX_INSERT_VLAN_S_TAG_PADDING_OFFSET 0x00000030
  798. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RX_INSERT_VLAN_S_TAG_PADDING_LSB 13
  799. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RX_INSERT_VLAN_S_TAG_PADDING_MASK 0x00002000
  800. /* Description RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_STRIP_VLAN_C_TAG_DECAP
  801. In case of ndp or phy_err or AST_based_lookup_valid ==
  802. 0, this field will be set to 0
  803. Strip the VLAN during decapsulation.  Used by the OLE.
  804. <legal all>
  805. */
  806. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_STRIP_VLAN_C_TAG_DECAP_OFFSET 0x00000030
  807. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_STRIP_VLAN_C_TAG_DECAP_LSB 14
  808. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_STRIP_VLAN_C_TAG_DECAP_MASK 0x00004000
  809. /* Description RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_STRIP_VLAN_S_TAG_DECAP
  810. In case of ndp or phy_err or AST_based_lookup_valid ==
  811. 0, this field will be set to 0
  812. Strip the double VLAN during decapsulation.  Used by
  813. the OLE.
  814. <legal all>
  815. */
  816. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_STRIP_VLAN_S_TAG_DECAP_OFFSET 0x00000030
  817. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_STRIP_VLAN_S_TAG_DECAP_LSB 15
  818. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_STRIP_VLAN_S_TAG_DECAP_MASK 0x00008000
  819. /* Description RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_PRE_DELIM_COUNT
  820. The number of delimiters before this MPDU.
  821. Note that this number is cleared at PPDU start.
  822. If this MPDU is the first received MPDU in the PPDU and
  823. this MPDU gets filtered-in, this field will indicate the
  824. number of delimiters located after the last MPDU in the
  825. previous PPDU.
  826. If this MPDU is located after the first received MPDU in
  827. an PPDU, this field will indicate the number of delimiters
  828. located between the previous MPDU and this MPDU.
  829. In case of ndp or phy_err, this field will indicate the
  830. number of delimiters located after the last MPDU in the
  831. previous PPDU.
  832. <legal all>
  833. */
  834. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_PRE_DELIM_COUNT_OFFSET 0x00000030
  835. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_PRE_DELIM_COUNT_LSB 16
  836. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_PRE_DELIM_COUNT_MASK 0x0fff0000
  837. /* Description RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_AMPDU_FLAG
  838. When set, received frame was part of an A-MPDU.
  839. <legal all>
  840. */
  841. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_AMPDU_FLAG_OFFSET 0x00000030
  842. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_AMPDU_FLAG_LSB 28
  843. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_AMPDU_FLAG_MASK 0x10000000
  844. /* Description RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_BAR_FRAME
  845. In case of ndp or phy_err or AST_based_lookup_valid ==
  846. 0, this field will be set to 0
  847. When set, received frame is a BAR frame
  848. <legal all>
  849. */
  850. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_BAR_FRAME_OFFSET 0x00000030
  851. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_BAR_FRAME_LSB 29
  852. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_BAR_FRAME_MASK 0x20000000
  853. /* Description RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RAW_MPDU
  854. Consumer: SW
  855. Producer: RXOLE
  856. RXPCU sets this field to 0 and RXOLE overwrites it.
  857. Set to 1 by RXOLE when it has not performed any 802.11
  858. to Ethernet/Natvie WiFi header conversion on this MPDU.
  859. <legal all>
  860. */
  861. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RAW_MPDU_OFFSET 0x00000030
  862. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RAW_MPDU_LSB 30
  863. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RAW_MPDU_MASK 0x40000000
  864. /* Description RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RESERVED_12
  865. <legal 0>
  866. */
  867. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RESERVED_12_OFFSET 0x00000030
  868. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RESERVED_12_LSB 31
  869. #define RX_MPDU_START_12_RX_MPDU_INFO_DETAILS_RESERVED_12_MASK 0x80000000
  870. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MPDU_LENGTH
  871. In case of ndp or phy_err this field will be set to 0
  872. MPDU length before decapsulation.
  873. <legal all>
  874. */
  875. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MPDU_LENGTH_OFFSET 0x00000034
  876. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MPDU_LENGTH_LSB 0
  877. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MPDU_LENGTH_MASK 0x00003fff
  878. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_FIRST_MPDU
  879. See definition in RX attention descriptor
  880. In case of ndp or phy_err, this field will be set. Note
  881. however that there will not actually be any data contents in
  882. the MPDU.
  883. <legal all>
  884. */
  885. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_FIRST_MPDU_OFFSET 0x00000034
  886. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_FIRST_MPDU_LSB 14
  887. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_FIRST_MPDU_MASK 0x00004000
  888. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MCAST_BCAST
  889. In case of ndp or phy_err or Phy_err_during_mpdu_header
  890. this field will be set to 0
  891. See definition in RX attention descriptor
  892. <legal all>
  893. */
  894. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MCAST_BCAST_OFFSET 0x00000034
  895. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MCAST_BCAST_LSB 15
  896. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MCAST_BCAST_MASK 0x00008000
  897. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_AST_INDEX_NOT_FOUND
  898. In case of ndp or phy_err or Phy_err_during_mpdu_header
  899. this field will be set to 0
  900. See definition in RX attention descriptor
  901. <legal all>
  902. */
  903. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_AST_INDEX_NOT_FOUND_OFFSET 0x00000034
  904. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_AST_INDEX_NOT_FOUND_LSB 16
  905. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_AST_INDEX_NOT_FOUND_MASK 0x00010000
  906. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_AST_INDEX_TIMEOUT
  907. In case of ndp or phy_err or Phy_err_during_mpdu_header
  908. this field will be set to 0
  909. See definition in RX attention descriptor
  910. <legal all>
  911. */
  912. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_AST_INDEX_TIMEOUT_OFFSET 0x00000034
  913. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_AST_INDEX_TIMEOUT_LSB 17
  914. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_AST_INDEX_TIMEOUT_MASK 0x00020000
  915. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_POWER_MGMT
  916. In case of ndp or phy_err or Phy_err_during_mpdu_header
  917. this field will be set to 0
  918. See definition in RX attention descriptor
  919. <legal all>
  920. */
  921. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_POWER_MGMT_OFFSET 0x00000034
  922. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_POWER_MGMT_LSB 18
  923. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_POWER_MGMT_MASK 0x00040000
  924. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_NON_QOS
  925. In case of ndp or phy_err or Phy_err_during_mpdu_header
  926. this field will be set to 1
  927. See definition in RX attention descriptor
  928. <legal all>
  929. */
  930. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_NON_QOS_OFFSET 0x00000034
  931. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_NON_QOS_LSB 19
  932. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_NON_QOS_MASK 0x00080000
  933. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_NULL_DATA
  934. In case of ndp or phy_err or Phy_err_during_mpdu_header
  935. this field will be set to 0
  936. See definition in RX attention descriptor
  937. <legal all>
  938. */
  939. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_NULL_DATA_OFFSET 0x00000034
  940. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_NULL_DATA_LSB 20
  941. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_NULL_DATA_MASK 0x00100000
  942. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MGMT_TYPE
  943. In case of ndp or phy_err or Phy_err_during_mpdu_header
  944. this field will be set to 0
  945. See definition in RX attention descriptor
  946. <legal all>
  947. */
  948. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MGMT_TYPE_OFFSET 0x00000034
  949. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MGMT_TYPE_LSB 21
  950. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MGMT_TYPE_MASK 0x00200000
  951. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_CTRL_TYPE
  952. In case of ndp or phy_err or Phy_err_during_mpdu_header
  953. this field will be set to 0
  954. See definition in RX attention descriptor
  955. <legal all>
  956. */
  957. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_CTRL_TYPE_OFFSET 0x00000034
  958. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_CTRL_TYPE_LSB 22
  959. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_CTRL_TYPE_MASK 0x00400000
  960. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MORE_DATA
  961. In case of ndp or phy_err or Phy_err_during_mpdu_header
  962. this field will be set to 0
  963. See definition in RX attention descriptor
  964. <legal all>
  965. */
  966. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MORE_DATA_OFFSET 0x00000034
  967. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MORE_DATA_LSB 23
  968. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_MORE_DATA_MASK 0x00800000
  969. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_EOSP
  970. In case of ndp or phy_err or Phy_err_during_mpdu_header
  971. this field will be set to 0
  972. See definition in RX attention descriptor
  973. <legal all>
  974. */
  975. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_EOSP_OFFSET 0x00000034
  976. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_EOSP_LSB 24
  977. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_EOSP_MASK 0x01000000
  978. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_FRAGMENT_FLAG
  979. In case of ndp or phy_err or Phy_err_during_mpdu_header
  980. this field will be set to 0
  981. See definition in RX attention descriptor
  982. <legal all>
  983. */
  984. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_FRAGMENT_FLAG_OFFSET 0x00000034
  985. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_FRAGMENT_FLAG_LSB 25
  986. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_FRAGMENT_FLAG_MASK 0x02000000
  987. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_ORDER
  988. In case of ndp or phy_err or Phy_err_during_mpdu_header
  989. this field will be set to 0
  990. See definition in RX attention descriptor
  991. <legal all>
  992. */
  993. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_ORDER_OFFSET 0x00000034
  994. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_ORDER_LSB 26
  995. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_ORDER_MASK 0x04000000
  996. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_U_APSD_TRIGGER
  997. In case of ndp or phy_err or Phy_err_during_mpdu_header
  998. this field will be set to 0
  999. See definition in RX attention descriptor
  1000. <legal all>
  1001. */
  1002. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_U_APSD_TRIGGER_OFFSET 0x00000034
  1003. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_U_APSD_TRIGGER_LSB 27
  1004. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_U_APSD_TRIGGER_MASK 0x08000000
  1005. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_ENCRYPT_REQUIRED
  1006. In case of ndp or phy_err or Phy_err_during_mpdu_header
  1007. this field will be set to 0
  1008. See definition in RX attention descriptor
  1009. <legal all>
  1010. */
  1011. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_ENCRYPT_REQUIRED_OFFSET 0x00000034
  1012. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_ENCRYPT_REQUIRED_LSB 28
  1013. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_ENCRYPT_REQUIRED_MASK 0x10000000
  1014. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_DIRECTED
  1015. In case of ndp or phy_err or Phy_err_during_mpdu_header
  1016. this field will be set to 0
  1017. See definition in RX attention descriptor
  1018. <legal all>
  1019. */
  1020. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_DIRECTED_OFFSET 0x00000034
  1021. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_DIRECTED_LSB 29
  1022. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_DIRECTED_MASK 0x20000000
  1023. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_AMSDU_PRESENT
  1024. Field only valid when Mpdu_qos_control_valid is set
  1025. The 'amsdu_present' bit within the QoS control field of
  1026. the MPDU
  1027. <legal all>
  1028. */
  1029. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_AMSDU_PRESENT_OFFSET 0x00000034
  1030. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_AMSDU_PRESENT_LSB 30
  1031. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_AMSDU_PRESENT_MASK 0x40000000
  1032. /* Description RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_RESERVED_13
  1033. <legal 0>
  1034. */
  1035. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_RESERVED_13_OFFSET 0x00000034
  1036. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_RESERVED_13_LSB 31
  1037. #define RX_MPDU_START_13_RX_MPDU_INFO_DETAILS_RESERVED_13_MASK 0x80000000
  1038. /* Description RX_MPDU_START_14_RX_MPDU_INFO_DETAILS_MPDU_FRAME_CONTROL_FIELD
  1039. Field only valid when Mpdu_frame_control_valid is set
  1040. The frame control field of this received MPDU.
  1041. Field only valid when Ndp_frame and phy_err are NOT set
  1042. Bytes 0 + 1 of the received MPDU
  1043. <legal all>
  1044. */
  1045. #define RX_MPDU_START_14_RX_MPDU_INFO_DETAILS_MPDU_FRAME_CONTROL_FIELD_OFFSET 0x00000038
  1046. #define RX_MPDU_START_14_RX_MPDU_INFO_DETAILS_MPDU_FRAME_CONTROL_FIELD_LSB 0
  1047. #define RX_MPDU_START_14_RX_MPDU_INFO_DETAILS_MPDU_FRAME_CONTROL_FIELD_MASK 0x0000ffff
  1048. /* Description RX_MPDU_START_14_RX_MPDU_INFO_DETAILS_MPDU_DURATION_FIELD
  1049. Field only valid when Mpdu_duration_valid is set
  1050. The duration field of this received MPDU.
  1051. <legal all>
  1052. */
  1053. #define RX_MPDU_START_14_RX_MPDU_INFO_DETAILS_MPDU_DURATION_FIELD_OFFSET 0x00000038
  1054. #define RX_MPDU_START_14_RX_MPDU_INFO_DETAILS_MPDU_DURATION_FIELD_LSB 16
  1055. #define RX_MPDU_START_14_RX_MPDU_INFO_DETAILS_MPDU_DURATION_FIELD_MASK 0xffff0000
  1056. /* Description RX_MPDU_START_15_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD1_31_0
  1057. Field only valid when mac_addr_ad1_valid is set
  1058. The Least Significant 4 bytes of the Received Frames MAC
  1059. Address AD1
  1060. <legal all>
  1061. */
  1062. #define RX_MPDU_START_15_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD1_31_0_OFFSET 0x0000003c
  1063. #define RX_MPDU_START_15_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD1_31_0_LSB 0
  1064. #define RX_MPDU_START_15_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD1_31_0_MASK 0xffffffff
  1065. /* Description RX_MPDU_START_16_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD1_47_32
  1066. Field only valid when mac_addr_ad1_valid is set
  1067. The 2 most significant bytes of the Received Frames MAC
  1068. Address AD1
  1069. <legal all>
  1070. */
  1071. #define RX_MPDU_START_16_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD1_47_32_OFFSET 0x00000040
  1072. #define RX_MPDU_START_16_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD1_47_32_LSB 0
  1073. #define RX_MPDU_START_16_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD1_47_32_MASK 0x0000ffff
  1074. /* Description RX_MPDU_START_16_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD2_15_0
  1075. Field only valid when mac_addr_ad2_valid is set
  1076. The Least Significant 2 bytes of the Received Frames MAC
  1077. Address AD2
  1078. <legal all>
  1079. */
  1080. #define RX_MPDU_START_16_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD2_15_0_OFFSET 0x00000040
  1081. #define RX_MPDU_START_16_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD2_15_0_LSB 16
  1082. #define RX_MPDU_START_16_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD2_15_0_MASK 0xffff0000
  1083. /* Description RX_MPDU_START_17_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD2_47_16
  1084. Field only valid when mac_addr_ad2_valid is set
  1085. The 4 most significant bytes of the Received Frames MAC
  1086. Address AD2
  1087. <legal all>
  1088. */
  1089. #define RX_MPDU_START_17_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD2_47_16_OFFSET 0x00000044
  1090. #define RX_MPDU_START_17_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD2_47_16_LSB 0
  1091. #define RX_MPDU_START_17_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD2_47_16_MASK 0xffffffff
  1092. /* Description RX_MPDU_START_18_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD3_31_0
  1093. Field only valid when mac_addr_ad3_valid is set
  1094. The Least Significant 4 bytes of the Received Frames MAC
  1095. Address AD3
  1096. <legal all>
  1097. */
  1098. #define RX_MPDU_START_18_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD3_31_0_OFFSET 0x00000048
  1099. #define RX_MPDU_START_18_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD3_31_0_LSB 0
  1100. #define RX_MPDU_START_18_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD3_31_0_MASK 0xffffffff
  1101. /* Description RX_MPDU_START_19_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD3_47_32
  1102. Field only valid when mac_addr_ad3_valid is set
  1103. The 2 most significant bytes of the Received Frames MAC
  1104. Address AD3
  1105. <legal all>
  1106. */
  1107. #define RX_MPDU_START_19_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD3_47_32_OFFSET 0x0000004c
  1108. #define RX_MPDU_START_19_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD3_47_32_LSB 0
  1109. #define RX_MPDU_START_19_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD3_47_32_MASK 0x0000ffff
  1110. /* Description RX_MPDU_START_19_RX_MPDU_INFO_DETAILS_MPDU_SEQUENCE_CONTROL_FIELD
  1111. The sequence control field of the MPDU
  1112. <legal all>
  1113. */
  1114. #define RX_MPDU_START_19_RX_MPDU_INFO_DETAILS_MPDU_SEQUENCE_CONTROL_FIELD_OFFSET 0x0000004c
  1115. #define RX_MPDU_START_19_RX_MPDU_INFO_DETAILS_MPDU_SEQUENCE_CONTROL_FIELD_LSB 16
  1116. #define RX_MPDU_START_19_RX_MPDU_INFO_DETAILS_MPDU_SEQUENCE_CONTROL_FIELD_MASK 0xffff0000
  1117. /* Description RX_MPDU_START_20_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD4_31_0
  1118. Field only valid when mac_addr_ad4_valid is set
  1119. The Least Significant 4 bytes of the Received Frames MAC
  1120. Address AD4
  1121. <legal all>
  1122. */
  1123. #define RX_MPDU_START_20_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD4_31_0_OFFSET 0x00000050
  1124. #define RX_MPDU_START_20_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD4_31_0_LSB 0
  1125. #define RX_MPDU_START_20_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD4_31_0_MASK 0xffffffff
  1126. /* Description RX_MPDU_START_21_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD4_47_32
  1127. Field only valid when mac_addr_ad4_valid is set
  1128. The 2 most significant bytes of the Received Frames MAC
  1129. Address AD4
  1130. <legal all>
  1131. */
  1132. #define RX_MPDU_START_21_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD4_47_32_OFFSET 0x00000054
  1133. #define RX_MPDU_START_21_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD4_47_32_LSB 0
  1134. #define RX_MPDU_START_21_RX_MPDU_INFO_DETAILS_MAC_ADDR_AD4_47_32_MASK 0x0000ffff
  1135. /* Description RX_MPDU_START_21_RX_MPDU_INFO_DETAILS_MPDU_QOS_CONTROL_FIELD
  1136. Field only valid when mpdu_qos_control_valid is set
  1137. The sequence control field of the MPDU
  1138. <legal all>
  1139. */
  1140. #define RX_MPDU_START_21_RX_MPDU_INFO_DETAILS_MPDU_QOS_CONTROL_FIELD_OFFSET 0x00000054
  1141. #define RX_MPDU_START_21_RX_MPDU_INFO_DETAILS_MPDU_QOS_CONTROL_FIELD_LSB 16
  1142. #define RX_MPDU_START_21_RX_MPDU_INFO_DETAILS_MPDU_QOS_CONTROL_FIELD_MASK 0xffff0000
  1143. /* Description RX_MPDU_START_22_RX_MPDU_INFO_DETAILS_MPDU_HT_CONTROL_FIELD
  1144. Field only valid when mpdu_qos_control_valid is set
  1145. The HT control field of the MPDU
  1146. <legal all>
  1147. */
  1148. #define RX_MPDU_START_22_RX_MPDU_INFO_DETAILS_MPDU_HT_CONTROL_FIELD_OFFSET 0x00000058
  1149. #define RX_MPDU_START_22_RX_MPDU_INFO_DETAILS_MPDU_HT_CONTROL_FIELD_LSB 0
  1150. #define RX_MPDU_START_22_RX_MPDU_INFO_DETAILS_MPDU_HT_CONTROL_FIELD_MASK 0xffffffff
  1151. #endif // _RX_MPDU_START_H_