wbm2sw_completion_ring_tx.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /*
  2. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * SPDX-License-Identifier: ISC
  4. */
  5. #ifndef _WBM2SW_COMPLETION_RING_TX_H_
  6. #define _WBM2SW_COMPLETION_RING_TX_H_
  7. #if !defined(__ASSEMBLER__)
  8. #endif
  9. #include "tx_rate_stats_info.h"
  10. #define NUM_OF_DWORDS_WBM2SW_COMPLETION_RING_TX 8
  11. struct wbm2sw_completion_ring_tx {
  12. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  13. uint32_t buffer_virt_addr_31_0 : 32;
  14. uint32_t buffer_virt_addr_63_32 : 32;
  15. uint32_t release_source_module : 3,
  16. cache_id : 1,
  17. reserved_2a : 2,
  18. buffer_or_desc_type : 3,
  19. return_buffer_manager : 4,
  20. tqm_release_reason : 4,
  21. rbm_override_valid : 1,
  22. sw_buffer_cookie_11_0 : 12,
  23. cookie_conversion_status : 1,
  24. wbm_internal_error : 1;
  25. uint32_t tqm_status_number : 24,
  26. transmit_count : 7,
  27. sw_release_details_valid : 1;
  28. uint32_t ack_frame_rssi : 8,
  29. first_msdu : 1,
  30. last_msdu : 1,
  31. fw_tx_notify_frame : 3,
  32. buffer_timestamp : 19;
  33. struct tx_rate_stats_info tx_rate_stats;
  34. uint32_t sw_peer_id : 16,
  35. tid : 4,
  36. sw_buffer_cookie_19_12 : 8,
  37. looping_count : 4;
  38. #else
  39. uint32_t buffer_virt_addr_31_0 : 32;
  40. uint32_t buffer_virt_addr_63_32 : 32;
  41. uint32_t wbm_internal_error : 1,
  42. cookie_conversion_status : 1,
  43. sw_buffer_cookie_11_0 : 12,
  44. rbm_override_valid : 1,
  45. tqm_release_reason : 4,
  46. return_buffer_manager : 4,
  47. buffer_or_desc_type : 3,
  48. reserved_2a : 2,
  49. cache_id : 1,
  50. release_source_module : 3;
  51. uint32_t sw_release_details_valid : 1,
  52. transmit_count : 7,
  53. tqm_status_number : 24;
  54. uint32_t buffer_timestamp : 19,
  55. fw_tx_notify_frame : 3,
  56. last_msdu : 1,
  57. first_msdu : 1,
  58. ack_frame_rssi : 8;
  59. struct tx_rate_stats_info tx_rate_stats;
  60. uint32_t looping_count : 4,
  61. sw_buffer_cookie_19_12 : 8,
  62. tid : 4,
  63. sw_peer_id : 16;
  64. #endif
  65. };
  66. #define WBM2SW_COMPLETION_RING_TX_BUFFER_VIRT_ADDR_31_0_OFFSET 0x00000000
  67. #define WBM2SW_COMPLETION_RING_TX_BUFFER_VIRT_ADDR_31_0_LSB 0
  68. #define WBM2SW_COMPLETION_RING_TX_BUFFER_VIRT_ADDR_31_0_MSB 31
  69. #define WBM2SW_COMPLETION_RING_TX_BUFFER_VIRT_ADDR_31_0_MASK 0xffffffff
  70. #define WBM2SW_COMPLETION_RING_TX_BUFFER_VIRT_ADDR_63_32_OFFSET 0x00000004
  71. #define WBM2SW_COMPLETION_RING_TX_BUFFER_VIRT_ADDR_63_32_LSB 0
  72. #define WBM2SW_COMPLETION_RING_TX_BUFFER_VIRT_ADDR_63_32_MSB 31
  73. #define WBM2SW_COMPLETION_RING_TX_BUFFER_VIRT_ADDR_63_32_MASK 0xffffffff
  74. #define WBM2SW_COMPLETION_RING_TX_RELEASE_SOURCE_MODULE_OFFSET 0x00000008
  75. #define WBM2SW_COMPLETION_RING_TX_RELEASE_SOURCE_MODULE_LSB 0
  76. #define WBM2SW_COMPLETION_RING_TX_RELEASE_SOURCE_MODULE_MSB 2
  77. #define WBM2SW_COMPLETION_RING_TX_RELEASE_SOURCE_MODULE_MASK 0x00000007
  78. #define WBM2SW_COMPLETION_RING_TX_CACHE_ID_OFFSET 0x00000008
  79. #define WBM2SW_COMPLETION_RING_TX_CACHE_ID_LSB 3
  80. #define WBM2SW_COMPLETION_RING_TX_CACHE_ID_MSB 3
  81. #define WBM2SW_COMPLETION_RING_TX_CACHE_ID_MASK 0x00000008
  82. #define WBM2SW_COMPLETION_RING_TX_RESERVED_2A_OFFSET 0x00000008
  83. #define WBM2SW_COMPLETION_RING_TX_RESERVED_2A_LSB 4
  84. #define WBM2SW_COMPLETION_RING_TX_RESERVED_2A_MSB 5
  85. #define WBM2SW_COMPLETION_RING_TX_RESERVED_2A_MASK 0x00000030
  86. #define WBM2SW_COMPLETION_RING_TX_BUFFER_OR_DESC_TYPE_OFFSET 0x00000008
  87. #define WBM2SW_COMPLETION_RING_TX_BUFFER_OR_DESC_TYPE_LSB 6
  88. #define WBM2SW_COMPLETION_RING_TX_BUFFER_OR_DESC_TYPE_MSB 8
  89. #define WBM2SW_COMPLETION_RING_TX_BUFFER_OR_DESC_TYPE_MASK 0x000001c0
  90. #define WBM2SW_COMPLETION_RING_TX_RETURN_BUFFER_MANAGER_OFFSET 0x00000008
  91. #define WBM2SW_COMPLETION_RING_TX_RETURN_BUFFER_MANAGER_LSB 9
  92. #define WBM2SW_COMPLETION_RING_TX_RETURN_BUFFER_MANAGER_MSB 12
  93. #define WBM2SW_COMPLETION_RING_TX_RETURN_BUFFER_MANAGER_MASK 0x00001e00
  94. #define WBM2SW_COMPLETION_RING_TX_TQM_RELEASE_REASON_OFFSET 0x00000008
  95. #define WBM2SW_COMPLETION_RING_TX_TQM_RELEASE_REASON_LSB 13
  96. #define WBM2SW_COMPLETION_RING_TX_TQM_RELEASE_REASON_MSB 16
  97. #define WBM2SW_COMPLETION_RING_TX_TQM_RELEASE_REASON_MASK 0x0001e000
  98. #define WBM2SW_COMPLETION_RING_TX_RBM_OVERRIDE_VALID_OFFSET 0x00000008
  99. #define WBM2SW_COMPLETION_RING_TX_RBM_OVERRIDE_VALID_LSB 17
  100. #define WBM2SW_COMPLETION_RING_TX_RBM_OVERRIDE_VALID_MSB 17
  101. #define WBM2SW_COMPLETION_RING_TX_RBM_OVERRIDE_VALID_MASK 0x00020000
  102. #define WBM2SW_COMPLETION_RING_TX_SW_BUFFER_COOKIE_11_0_OFFSET 0x00000008
  103. #define WBM2SW_COMPLETION_RING_TX_SW_BUFFER_COOKIE_11_0_LSB 18
  104. #define WBM2SW_COMPLETION_RING_TX_SW_BUFFER_COOKIE_11_0_MSB 29
  105. #define WBM2SW_COMPLETION_RING_TX_SW_BUFFER_COOKIE_11_0_MASK 0x3ffc0000
  106. #define WBM2SW_COMPLETION_RING_TX_COOKIE_CONVERSION_STATUS_OFFSET 0x00000008
  107. #define WBM2SW_COMPLETION_RING_TX_COOKIE_CONVERSION_STATUS_LSB 30
  108. #define WBM2SW_COMPLETION_RING_TX_COOKIE_CONVERSION_STATUS_MSB 30
  109. #define WBM2SW_COMPLETION_RING_TX_COOKIE_CONVERSION_STATUS_MASK 0x40000000
  110. #define WBM2SW_COMPLETION_RING_TX_WBM_INTERNAL_ERROR_OFFSET 0x00000008
  111. #define WBM2SW_COMPLETION_RING_TX_WBM_INTERNAL_ERROR_LSB 31
  112. #define WBM2SW_COMPLETION_RING_TX_WBM_INTERNAL_ERROR_MSB 31
  113. #define WBM2SW_COMPLETION_RING_TX_WBM_INTERNAL_ERROR_MASK 0x80000000
  114. #define WBM2SW_COMPLETION_RING_TX_TQM_STATUS_NUMBER_OFFSET 0x0000000c
  115. #define WBM2SW_COMPLETION_RING_TX_TQM_STATUS_NUMBER_LSB 0
  116. #define WBM2SW_COMPLETION_RING_TX_TQM_STATUS_NUMBER_MSB 23
  117. #define WBM2SW_COMPLETION_RING_TX_TQM_STATUS_NUMBER_MASK 0x00ffffff
  118. #define WBM2SW_COMPLETION_RING_TX_TRANSMIT_COUNT_OFFSET 0x0000000c
  119. #define WBM2SW_COMPLETION_RING_TX_TRANSMIT_COUNT_LSB 24
  120. #define WBM2SW_COMPLETION_RING_TX_TRANSMIT_COUNT_MSB 30
  121. #define WBM2SW_COMPLETION_RING_TX_TRANSMIT_COUNT_MASK 0x7f000000
  122. #define WBM2SW_COMPLETION_RING_TX_SW_RELEASE_DETAILS_VALID_OFFSET 0x0000000c
  123. #define WBM2SW_COMPLETION_RING_TX_SW_RELEASE_DETAILS_VALID_LSB 31
  124. #define WBM2SW_COMPLETION_RING_TX_SW_RELEASE_DETAILS_VALID_MSB 31
  125. #define WBM2SW_COMPLETION_RING_TX_SW_RELEASE_DETAILS_VALID_MASK 0x80000000
  126. #define WBM2SW_COMPLETION_RING_TX_ACK_FRAME_RSSI_OFFSET 0x00000010
  127. #define WBM2SW_COMPLETION_RING_TX_ACK_FRAME_RSSI_LSB 0
  128. #define WBM2SW_COMPLETION_RING_TX_ACK_FRAME_RSSI_MSB 7
  129. #define WBM2SW_COMPLETION_RING_TX_ACK_FRAME_RSSI_MASK 0x000000ff
  130. #define WBM2SW_COMPLETION_RING_TX_FIRST_MSDU_OFFSET 0x00000010
  131. #define WBM2SW_COMPLETION_RING_TX_FIRST_MSDU_LSB 8
  132. #define WBM2SW_COMPLETION_RING_TX_FIRST_MSDU_MSB 8
  133. #define WBM2SW_COMPLETION_RING_TX_FIRST_MSDU_MASK 0x00000100
  134. #define WBM2SW_COMPLETION_RING_TX_LAST_MSDU_OFFSET 0x00000010
  135. #define WBM2SW_COMPLETION_RING_TX_LAST_MSDU_LSB 9
  136. #define WBM2SW_COMPLETION_RING_TX_LAST_MSDU_MSB 9
  137. #define WBM2SW_COMPLETION_RING_TX_LAST_MSDU_MASK 0x00000200
  138. #define WBM2SW_COMPLETION_RING_TX_FW_TX_NOTIFY_FRAME_OFFSET 0x00000010
  139. #define WBM2SW_COMPLETION_RING_TX_FW_TX_NOTIFY_FRAME_LSB 10
  140. #define WBM2SW_COMPLETION_RING_TX_FW_TX_NOTIFY_FRAME_MSB 12
  141. #define WBM2SW_COMPLETION_RING_TX_FW_TX_NOTIFY_FRAME_MASK 0x00001c00
  142. #define WBM2SW_COMPLETION_RING_TX_BUFFER_TIMESTAMP_OFFSET 0x00000010
  143. #define WBM2SW_COMPLETION_RING_TX_BUFFER_TIMESTAMP_LSB 13
  144. #define WBM2SW_COMPLETION_RING_TX_BUFFER_TIMESTAMP_MSB 31
  145. #define WBM2SW_COMPLETION_RING_TX_BUFFER_TIMESTAMP_MASK 0xffffe000
  146. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TX_RATE_STATS_INFO_VALID_OFFSET 0x00000014
  147. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TX_RATE_STATS_INFO_VALID_LSB 0
  148. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TX_RATE_STATS_INFO_VALID_MSB 0
  149. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TX_RATE_STATS_INFO_VALID_MASK 0x00000001
  150. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_BW_OFFSET 0x00000014
  151. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_BW_LSB 1
  152. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_BW_MSB 3
  153. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_BW_MASK 0x0000000e
  154. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_PKT_TYPE_OFFSET 0x00000014
  155. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_PKT_TYPE_LSB 4
  156. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_PKT_TYPE_MSB 7
  157. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_PKT_TYPE_MASK 0x000000f0
  158. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_STBC_OFFSET 0x00000014
  159. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_STBC_LSB 8
  160. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_STBC_MSB 8
  161. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_STBC_MASK 0x00000100
  162. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_LDPC_OFFSET 0x00000014
  163. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_LDPC_LSB 9
  164. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_LDPC_MSB 9
  165. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_LDPC_MASK 0x00000200
  166. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_SGI_OFFSET 0x00000014
  167. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_SGI_LSB 10
  168. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_SGI_MSB 11
  169. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_SGI_MASK 0x00000c00
  170. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_MCS_OFFSET 0x00000014
  171. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_MCS_LSB 12
  172. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_MCS_MSB 15
  173. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_MCS_MASK 0x0000f000
  174. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_OFDMA_TRANSMISSION_OFFSET 0x00000014
  175. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_OFDMA_TRANSMISSION_LSB 16
  176. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_OFDMA_TRANSMISSION_MSB 16
  177. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_OFDMA_TRANSMISSION_MASK 0x00010000
  178. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TONES_IN_RU_OFFSET 0x00000014
  179. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TONES_IN_RU_LSB 17
  180. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TONES_IN_RU_MSB 28
  181. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TONES_IN_RU_MASK 0x1ffe0000
  182. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_NSS_OFFSET 0x00000014
  183. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_NSS_LSB 29
  184. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_NSS_MSB 31
  185. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_TRANSMIT_NSS_MASK 0xe0000000
  186. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET 0x00000018
  187. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB 0
  188. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MSB 31
  189. #define WBM2SW_COMPLETION_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK 0xffffffff
  190. #define WBM2SW_COMPLETION_RING_TX_SW_PEER_ID_OFFSET 0x0000001c
  191. #define WBM2SW_COMPLETION_RING_TX_SW_PEER_ID_LSB 0
  192. #define WBM2SW_COMPLETION_RING_TX_SW_PEER_ID_MSB 15
  193. #define WBM2SW_COMPLETION_RING_TX_SW_PEER_ID_MASK 0x0000ffff
  194. #define WBM2SW_COMPLETION_RING_TX_TID_OFFSET 0x0000001c
  195. #define WBM2SW_COMPLETION_RING_TX_TID_LSB 16
  196. #define WBM2SW_COMPLETION_RING_TX_TID_MSB 19
  197. #define WBM2SW_COMPLETION_RING_TX_TID_MASK 0x000f0000
  198. #define WBM2SW_COMPLETION_RING_TX_SW_BUFFER_COOKIE_19_12_OFFSET 0x0000001c
  199. #define WBM2SW_COMPLETION_RING_TX_SW_BUFFER_COOKIE_19_12_LSB 20
  200. #define WBM2SW_COMPLETION_RING_TX_SW_BUFFER_COOKIE_19_12_MSB 27
  201. #define WBM2SW_COMPLETION_RING_TX_SW_BUFFER_COOKIE_19_12_MASK 0x0ff00000
  202. #define WBM2SW_COMPLETION_RING_TX_LOOPING_COUNT_OFFSET 0x0000001c
  203. #define WBM2SW_COMPLETION_RING_TX_LOOPING_COUNT_LSB 28
  204. #define WBM2SW_COMPLETION_RING_TX_LOOPING_COUNT_MSB 31
  205. #define WBM2SW_COMPLETION_RING_TX_LOOPING_COUNT_MASK 0xf0000000
  206. #endif