tx_fes_status_prot.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * SPDX-License-Identifier: ISC
  4. */
  5. #ifndef _TX_FES_STATUS_PROT_H_
  6. #define _TX_FES_STATUS_PROT_H_
  7. #if !defined(__ASSEMBLER__)
  8. #endif
  9. #include "phytx_abort_request_info.h"
  10. #define NUM_OF_DWORDS_TX_FES_STATUS_PROT 14
  11. #define NUM_OF_QWORDS_TX_FES_STATUS_PROT 7
  12. struct tx_fes_status_prot {
  13. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  14. uint32_t success : 1,
  15. phytx_pkt_end_info_valid : 1,
  16. phytx_abort_request_info_valid : 1,
  17. reserved_0 : 20,
  18. pkt_type : 4,
  19. dot11ax_su_extended : 1,
  20. rate_mcs : 4;
  21. uint32_t frame_type : 2,
  22. frame_subtype : 4,
  23. rx_pwr_mgmt : 1,
  24. status : 1,
  25. duration_field : 16,
  26. reserved_1a : 2,
  27. agc_cbw : 3,
  28. service_cbw : 3;
  29. uint32_t start_of_frame_timestamp_15_0 : 16,
  30. start_of_frame_timestamp_31_16 : 16;
  31. uint32_t end_of_frame_timestamp_15_0 : 16,
  32. end_of_frame_timestamp_31_16 : 16;
  33. uint32_t tx_group_delay : 12,
  34. timing_status : 2,
  35. dpdtrain_done : 1,
  36. reserved_4 : 1,
  37. transmit_delay : 16;
  38. uint32_t tpc_dbg_info_cmn_15_0 : 16,
  39. tpc_dbg_info_cmn_31_16 : 16;
  40. uint32_t tpc_dbg_info_cmn_47_32 : 16,
  41. tpc_dbg_info_chn1_15_0 : 16;
  42. uint32_t tpc_dbg_info_chn1_31_16 : 16,
  43. tpc_dbg_info_chn1_47_32 : 16;
  44. uint32_t tpc_dbg_info_chn1_63_48 : 16,
  45. tpc_dbg_info_chn1_79_64 : 16;
  46. uint32_t tpc_dbg_info_chn2_15_0 : 16,
  47. tpc_dbg_info_chn2_31_16 : 16;
  48. uint32_t tpc_dbg_info_chn2_47_32 : 16,
  49. tpc_dbg_info_chn2_63_48 : 16;
  50. uint32_t tpc_dbg_info_chn2_79_64 : 16;
  51. struct phytx_abort_request_info phytx_abort_request_info_details;
  52. uint32_t phytx_tx_end_sw_info_15_0 : 16,
  53. phytx_tx_end_sw_info_31_16 : 16;
  54. uint32_t phytx_tx_end_sw_info_47_32 : 16,
  55. phytx_tx_end_sw_info_63_48 : 16;
  56. #else
  57. uint32_t rate_mcs : 4,
  58. dot11ax_su_extended : 1,
  59. pkt_type : 4,
  60. reserved_0 : 20,
  61. phytx_abort_request_info_valid : 1,
  62. phytx_pkt_end_info_valid : 1,
  63. success : 1;
  64. uint32_t service_cbw : 3,
  65. agc_cbw : 3,
  66. reserved_1a : 2,
  67. duration_field : 16,
  68. status : 1,
  69. rx_pwr_mgmt : 1,
  70. frame_subtype : 4,
  71. frame_type : 2;
  72. uint32_t start_of_frame_timestamp_31_16 : 16,
  73. start_of_frame_timestamp_15_0 : 16;
  74. uint32_t end_of_frame_timestamp_31_16 : 16,
  75. end_of_frame_timestamp_15_0 : 16;
  76. uint32_t transmit_delay : 16,
  77. reserved_4 : 1,
  78. dpdtrain_done : 1,
  79. timing_status : 2,
  80. tx_group_delay : 12;
  81. uint32_t tpc_dbg_info_cmn_31_16 : 16,
  82. tpc_dbg_info_cmn_15_0 : 16;
  83. uint32_t tpc_dbg_info_chn1_15_0 : 16,
  84. tpc_dbg_info_cmn_47_32 : 16;
  85. uint32_t tpc_dbg_info_chn1_47_32 : 16,
  86. tpc_dbg_info_chn1_31_16 : 16;
  87. uint32_t tpc_dbg_info_chn1_79_64 : 16,
  88. tpc_dbg_info_chn1_63_48 : 16;
  89. uint32_t tpc_dbg_info_chn2_31_16 : 16,
  90. tpc_dbg_info_chn2_15_0 : 16;
  91. uint32_t tpc_dbg_info_chn2_63_48 : 16,
  92. tpc_dbg_info_chn2_47_32 : 16;
  93. struct phytx_abort_request_info phytx_abort_request_info_details;
  94. uint16_t tpc_dbg_info_chn2_79_64 : 16;
  95. uint32_t phytx_tx_end_sw_info_31_16 : 16,
  96. phytx_tx_end_sw_info_15_0 : 16;
  97. uint32_t phytx_tx_end_sw_info_63_48 : 16,
  98. phytx_tx_end_sw_info_47_32 : 16;
  99. #endif
  100. };
  101. #define TX_FES_STATUS_PROT_SUCCESS_OFFSET 0x0000000000000000
  102. #define TX_FES_STATUS_PROT_SUCCESS_LSB 0
  103. #define TX_FES_STATUS_PROT_SUCCESS_MSB 0
  104. #define TX_FES_STATUS_PROT_SUCCESS_MASK 0x0000000000000001
  105. #define TX_FES_STATUS_PROT_PHYTX_PKT_END_INFO_VALID_OFFSET 0x0000000000000000
  106. #define TX_FES_STATUS_PROT_PHYTX_PKT_END_INFO_VALID_LSB 1
  107. #define TX_FES_STATUS_PROT_PHYTX_PKT_END_INFO_VALID_MSB 1
  108. #define TX_FES_STATUS_PROT_PHYTX_PKT_END_INFO_VALID_MASK 0x0000000000000002
  109. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_VALID_OFFSET 0x0000000000000000
  110. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_VALID_LSB 2
  111. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_VALID_MSB 2
  112. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_VALID_MASK 0x0000000000000004
  113. #define TX_FES_STATUS_PROT_RESERVED_0_OFFSET 0x0000000000000000
  114. #define TX_FES_STATUS_PROT_RESERVED_0_LSB 3
  115. #define TX_FES_STATUS_PROT_RESERVED_0_MSB 22
  116. #define TX_FES_STATUS_PROT_RESERVED_0_MASK 0x00000000007ffff8
  117. #define TX_FES_STATUS_PROT_PKT_TYPE_OFFSET 0x0000000000000000
  118. #define TX_FES_STATUS_PROT_PKT_TYPE_LSB 23
  119. #define TX_FES_STATUS_PROT_PKT_TYPE_MSB 26
  120. #define TX_FES_STATUS_PROT_PKT_TYPE_MASK 0x0000000007800000
  121. #define TX_FES_STATUS_PROT_DOT11AX_SU_EXTENDED_OFFSET 0x0000000000000000
  122. #define TX_FES_STATUS_PROT_DOT11AX_SU_EXTENDED_LSB 27
  123. #define TX_FES_STATUS_PROT_DOT11AX_SU_EXTENDED_MSB 27
  124. #define TX_FES_STATUS_PROT_DOT11AX_SU_EXTENDED_MASK 0x0000000008000000
  125. #define TX_FES_STATUS_PROT_RATE_MCS_OFFSET 0x0000000000000000
  126. #define TX_FES_STATUS_PROT_RATE_MCS_LSB 28
  127. #define TX_FES_STATUS_PROT_RATE_MCS_MSB 31
  128. #define TX_FES_STATUS_PROT_RATE_MCS_MASK 0x00000000f0000000
  129. #define TX_FES_STATUS_PROT_FRAME_TYPE_OFFSET 0x0000000000000000
  130. #define TX_FES_STATUS_PROT_FRAME_TYPE_LSB 32
  131. #define TX_FES_STATUS_PROT_FRAME_TYPE_MSB 33
  132. #define TX_FES_STATUS_PROT_FRAME_TYPE_MASK 0x0000000300000000
  133. #define TX_FES_STATUS_PROT_FRAME_SUBTYPE_OFFSET 0x0000000000000000
  134. #define TX_FES_STATUS_PROT_FRAME_SUBTYPE_LSB 34
  135. #define TX_FES_STATUS_PROT_FRAME_SUBTYPE_MSB 37
  136. #define TX_FES_STATUS_PROT_FRAME_SUBTYPE_MASK 0x0000003c00000000
  137. #define TX_FES_STATUS_PROT_RX_PWR_MGMT_OFFSET 0x0000000000000000
  138. #define TX_FES_STATUS_PROT_RX_PWR_MGMT_LSB 38
  139. #define TX_FES_STATUS_PROT_RX_PWR_MGMT_MSB 38
  140. #define TX_FES_STATUS_PROT_RX_PWR_MGMT_MASK 0x0000004000000000
  141. #define TX_FES_STATUS_PROT_STATUS_OFFSET 0x0000000000000000
  142. #define TX_FES_STATUS_PROT_STATUS_LSB 39
  143. #define TX_FES_STATUS_PROT_STATUS_MSB 39
  144. #define TX_FES_STATUS_PROT_STATUS_MASK 0x0000008000000000
  145. #define TX_FES_STATUS_PROT_DURATION_FIELD_OFFSET 0x0000000000000000
  146. #define TX_FES_STATUS_PROT_DURATION_FIELD_LSB 40
  147. #define TX_FES_STATUS_PROT_DURATION_FIELD_MSB 55
  148. #define TX_FES_STATUS_PROT_DURATION_FIELD_MASK 0x00ffff0000000000
  149. #define TX_FES_STATUS_PROT_RESERVED_1A_OFFSET 0x0000000000000000
  150. #define TX_FES_STATUS_PROT_RESERVED_1A_LSB 56
  151. #define TX_FES_STATUS_PROT_RESERVED_1A_MSB 57
  152. #define TX_FES_STATUS_PROT_RESERVED_1A_MASK 0x0300000000000000
  153. #define TX_FES_STATUS_PROT_AGC_CBW_OFFSET 0x0000000000000000
  154. #define TX_FES_STATUS_PROT_AGC_CBW_LSB 58
  155. #define TX_FES_STATUS_PROT_AGC_CBW_MSB 60
  156. #define TX_FES_STATUS_PROT_AGC_CBW_MASK 0x1c00000000000000
  157. #define TX_FES_STATUS_PROT_SERVICE_CBW_OFFSET 0x0000000000000000
  158. #define TX_FES_STATUS_PROT_SERVICE_CBW_LSB 61
  159. #define TX_FES_STATUS_PROT_SERVICE_CBW_MSB 63
  160. #define TX_FES_STATUS_PROT_SERVICE_CBW_MASK 0xe000000000000000
  161. #define TX_FES_STATUS_PROT_START_OF_FRAME_TIMESTAMP_15_0_OFFSET 0x0000000000000008
  162. #define TX_FES_STATUS_PROT_START_OF_FRAME_TIMESTAMP_15_0_LSB 0
  163. #define TX_FES_STATUS_PROT_START_OF_FRAME_TIMESTAMP_15_0_MSB 15
  164. #define TX_FES_STATUS_PROT_START_OF_FRAME_TIMESTAMP_15_0_MASK 0x000000000000ffff
  165. #define TX_FES_STATUS_PROT_START_OF_FRAME_TIMESTAMP_31_16_OFFSET 0x0000000000000008
  166. #define TX_FES_STATUS_PROT_START_OF_FRAME_TIMESTAMP_31_16_LSB 16
  167. #define TX_FES_STATUS_PROT_START_OF_FRAME_TIMESTAMP_31_16_MSB 31
  168. #define TX_FES_STATUS_PROT_START_OF_FRAME_TIMESTAMP_31_16_MASK 0x00000000ffff0000
  169. #define TX_FES_STATUS_PROT_END_OF_FRAME_TIMESTAMP_15_0_OFFSET 0x0000000000000008
  170. #define TX_FES_STATUS_PROT_END_OF_FRAME_TIMESTAMP_15_0_LSB 32
  171. #define TX_FES_STATUS_PROT_END_OF_FRAME_TIMESTAMP_15_0_MSB 47
  172. #define TX_FES_STATUS_PROT_END_OF_FRAME_TIMESTAMP_15_0_MASK 0x0000ffff00000000
  173. #define TX_FES_STATUS_PROT_END_OF_FRAME_TIMESTAMP_31_16_OFFSET 0x0000000000000008
  174. #define TX_FES_STATUS_PROT_END_OF_FRAME_TIMESTAMP_31_16_LSB 48
  175. #define TX_FES_STATUS_PROT_END_OF_FRAME_TIMESTAMP_31_16_MSB 63
  176. #define TX_FES_STATUS_PROT_END_OF_FRAME_TIMESTAMP_31_16_MASK 0xffff000000000000
  177. #define TX_FES_STATUS_PROT_TX_GROUP_DELAY_OFFSET 0x0000000000000010
  178. #define TX_FES_STATUS_PROT_TX_GROUP_DELAY_LSB 0
  179. #define TX_FES_STATUS_PROT_TX_GROUP_DELAY_MSB 11
  180. #define TX_FES_STATUS_PROT_TX_GROUP_DELAY_MASK 0x0000000000000fff
  181. #define TX_FES_STATUS_PROT_TIMING_STATUS_OFFSET 0x0000000000000010
  182. #define TX_FES_STATUS_PROT_TIMING_STATUS_LSB 12
  183. #define TX_FES_STATUS_PROT_TIMING_STATUS_MSB 13
  184. #define TX_FES_STATUS_PROT_TIMING_STATUS_MASK 0x0000000000003000
  185. #define TX_FES_STATUS_PROT_DPDTRAIN_DONE_OFFSET 0x0000000000000010
  186. #define TX_FES_STATUS_PROT_DPDTRAIN_DONE_LSB 14
  187. #define TX_FES_STATUS_PROT_DPDTRAIN_DONE_MSB 14
  188. #define TX_FES_STATUS_PROT_DPDTRAIN_DONE_MASK 0x0000000000004000
  189. #define TX_FES_STATUS_PROT_RESERVED_4_OFFSET 0x0000000000000010
  190. #define TX_FES_STATUS_PROT_RESERVED_4_LSB 15
  191. #define TX_FES_STATUS_PROT_RESERVED_4_MSB 15
  192. #define TX_FES_STATUS_PROT_RESERVED_4_MASK 0x0000000000008000
  193. #define TX_FES_STATUS_PROT_TRANSMIT_DELAY_OFFSET 0x0000000000000010
  194. #define TX_FES_STATUS_PROT_TRANSMIT_DELAY_LSB 16
  195. #define TX_FES_STATUS_PROT_TRANSMIT_DELAY_MSB 31
  196. #define TX_FES_STATUS_PROT_TRANSMIT_DELAY_MASK 0x00000000ffff0000
  197. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CMN_15_0_OFFSET 0x0000000000000010
  198. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CMN_15_0_LSB 32
  199. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CMN_15_0_MSB 47
  200. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CMN_15_0_MASK 0x0000ffff00000000
  201. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CMN_31_16_OFFSET 0x0000000000000010
  202. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CMN_31_16_LSB 48
  203. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CMN_31_16_MSB 63
  204. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CMN_31_16_MASK 0xffff000000000000
  205. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CMN_47_32_OFFSET 0x0000000000000018
  206. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CMN_47_32_LSB 0
  207. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CMN_47_32_MSB 15
  208. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CMN_47_32_MASK 0x000000000000ffff
  209. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_15_0_OFFSET 0x0000000000000018
  210. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_15_0_LSB 16
  211. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_15_0_MSB 31
  212. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_15_0_MASK 0x00000000ffff0000
  213. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_31_16_OFFSET 0x0000000000000018
  214. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_31_16_LSB 32
  215. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_31_16_MSB 47
  216. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_31_16_MASK 0x0000ffff00000000
  217. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_47_32_OFFSET 0x0000000000000018
  218. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_47_32_LSB 48
  219. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_47_32_MSB 63
  220. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_47_32_MASK 0xffff000000000000
  221. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_63_48_OFFSET 0x0000000000000020
  222. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_63_48_LSB 0
  223. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_63_48_MSB 15
  224. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_63_48_MASK 0x000000000000ffff
  225. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_79_64_OFFSET 0x0000000000000020
  226. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_79_64_LSB 16
  227. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_79_64_MSB 31
  228. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN1_79_64_MASK 0x00000000ffff0000
  229. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_15_0_OFFSET 0x0000000000000020
  230. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_15_0_LSB 32
  231. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_15_0_MSB 47
  232. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_15_0_MASK 0x0000ffff00000000
  233. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_31_16_OFFSET 0x0000000000000020
  234. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_31_16_LSB 48
  235. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_31_16_MSB 63
  236. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_31_16_MASK 0xffff000000000000
  237. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_47_32_OFFSET 0x0000000000000028
  238. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_47_32_LSB 0
  239. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_47_32_MSB 15
  240. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_47_32_MASK 0x000000000000ffff
  241. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_63_48_OFFSET 0x0000000000000028
  242. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_63_48_LSB 16
  243. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_63_48_MSB 31
  244. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_63_48_MASK 0x00000000ffff0000
  245. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_79_64_OFFSET 0x0000000000000028
  246. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_79_64_LSB 32
  247. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_79_64_MSB 47
  248. #define TX_FES_STATUS_PROT_TPC_DBG_INFO_CHN2_79_64_MASK 0x0000ffff00000000
  249. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_DETAILS_PHYTX_ABORT_REASON_OFFSET 0x0000000000000028
  250. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_DETAILS_PHYTX_ABORT_REASON_LSB 48
  251. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_DETAILS_PHYTX_ABORT_REASON_MSB 55
  252. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_DETAILS_PHYTX_ABORT_REASON_MASK 0x00ff000000000000
  253. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_DETAILS_USER_NUMBER_OFFSET 0x0000000000000028
  254. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_DETAILS_USER_NUMBER_LSB 56
  255. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_DETAILS_USER_NUMBER_MSB 61
  256. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_DETAILS_USER_NUMBER_MASK 0x3f00000000000000
  257. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_DETAILS_RESERVED_OFFSET 0x0000000000000028
  258. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_DETAILS_RESERVED_LSB 62
  259. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_DETAILS_RESERVED_MSB 63
  260. #define TX_FES_STATUS_PROT_PHYTX_ABORT_REQUEST_INFO_DETAILS_RESERVED_MASK 0xc000000000000000
  261. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_15_0_OFFSET 0x0000000000000030
  262. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_15_0_LSB 0
  263. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_15_0_MSB 15
  264. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_15_0_MASK 0x000000000000ffff
  265. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_31_16_OFFSET 0x0000000000000030
  266. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_31_16_LSB 16
  267. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_31_16_MSB 31
  268. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_31_16_MASK 0x00000000ffff0000
  269. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_47_32_OFFSET 0x0000000000000030
  270. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_47_32_LSB 32
  271. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_47_32_MSB 47
  272. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_47_32_MASK 0x0000ffff00000000
  273. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_63_48_OFFSET 0x0000000000000030
  274. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_63_48_LSB 48
  275. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_63_48_MSB 63
  276. #define TX_FES_STATUS_PROT_PHYTX_TX_END_SW_INFO_63_48_MASK 0xffff000000000000
  277. #endif