rx_reo_queue.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733
  1. /*
  2. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * SPDX-License-Identifier: ISC
  4. */
  5. #ifndef _RX_REO_QUEUE_H_
  6. #define _RX_REO_QUEUE_H_
  7. #if !defined(__ASSEMBLER__)
  8. #endif
  9. #include "uniform_descriptor_header.h"
  10. #define NUM_OF_DWORDS_RX_REO_QUEUE 32
  11. struct rx_reo_queue {
  12. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  13. struct uniform_descriptor_header descriptor_header;
  14. uint32_t receive_queue_number : 16,
  15. reserved_1b : 16;
  16. uint32_t vld : 1,
  17. associated_link_descriptor_counter : 2,
  18. disable_duplicate_detection : 1,
  19. soft_reorder_enable : 1,
  20. ac : 2,
  21. bar : 1,
  22. rty : 1,
  23. chk_2k_mode : 1,
  24. oor_mode : 1,
  25. ba_window_size : 10,
  26. pn_check_needed : 1,
  27. pn_shall_be_even : 1,
  28. pn_shall_be_uneven : 1,
  29. pn_handling_enable : 1,
  30. pn_size : 2,
  31. ignore_ampdu_flag : 1,
  32. reserved_2b : 4;
  33. uint32_t svld : 1,
  34. ssn : 12,
  35. current_index : 10,
  36. seq_2k_error_detected_flag : 1,
  37. pn_error_detected_flag : 1,
  38. reserved_3a : 6,
  39. pn_valid : 1;
  40. uint32_t pn_31_0 : 32;
  41. uint32_t pn_63_32 : 32;
  42. uint32_t pn_95_64 : 32;
  43. uint32_t pn_127_96 : 32;
  44. uint32_t last_rx_enqueue_timestamp : 32;
  45. uint32_t last_rx_dequeue_timestamp : 32;
  46. uint32_t ptr_to_next_aging_queue_31_0 : 32;
  47. uint32_t ptr_to_next_aging_queue_39_32 : 8,
  48. reserved_11a : 24;
  49. uint32_t ptr_to_previous_aging_queue_31_0 : 32;
  50. uint32_t ptr_to_previous_aging_queue_39_32 : 8,
  51. statistics_counter_index : 6,
  52. reserved_13a : 18;
  53. uint32_t rx_bitmap_31_0 : 32;
  54. uint32_t rx_bitmap_63_32 : 32;
  55. uint32_t rx_bitmap_95_64 : 32;
  56. uint32_t rx_bitmap_127_96 : 32;
  57. uint32_t rx_bitmap_159_128 : 32;
  58. uint32_t rx_bitmap_191_160 : 32;
  59. uint32_t rx_bitmap_223_192 : 32;
  60. uint32_t rx_bitmap_255_224 : 32;
  61. uint32_t rx_bitmap_287_256 : 32;
  62. uint32_t current_mpdu_count : 7,
  63. current_msdu_count : 25;
  64. uint32_t last_sn_reg_index : 4,
  65. timeout_count : 6,
  66. forward_due_to_bar_count : 6,
  67. duplicate_count : 16;
  68. uint32_t frames_in_order_count : 24,
  69. bar_received_count : 8;
  70. uint32_t mpdu_frames_processed_count : 32;
  71. uint32_t msdu_frames_processed_count : 32;
  72. uint32_t total_processed_byte_count : 32;
  73. uint32_t late_receive_mpdu_count : 12,
  74. window_jump_2k : 4,
  75. hole_count : 16;
  76. uint32_t aging_drop_mpdu_count : 16,
  77. aging_drop_interval : 8,
  78. reserved_30 : 8;
  79. uint32_t reserved_31 : 32;
  80. #else
  81. struct uniform_descriptor_header descriptor_header;
  82. uint32_t reserved_1b : 16,
  83. receive_queue_number : 16;
  84. uint32_t reserved_2b : 4,
  85. ignore_ampdu_flag : 1,
  86. pn_size : 2,
  87. pn_handling_enable : 1,
  88. pn_shall_be_uneven : 1,
  89. pn_shall_be_even : 1,
  90. pn_check_needed : 1,
  91. ba_window_size : 10,
  92. oor_mode : 1,
  93. chk_2k_mode : 1,
  94. rty : 1,
  95. bar : 1,
  96. ac : 2,
  97. soft_reorder_enable : 1,
  98. disable_duplicate_detection : 1,
  99. associated_link_descriptor_counter : 2,
  100. vld : 1;
  101. uint32_t pn_valid : 1,
  102. reserved_3a : 6,
  103. pn_error_detected_flag : 1,
  104. seq_2k_error_detected_flag : 1,
  105. current_index : 10,
  106. ssn : 12,
  107. svld : 1;
  108. uint32_t pn_31_0 : 32;
  109. uint32_t pn_63_32 : 32;
  110. uint32_t pn_95_64 : 32;
  111. uint32_t pn_127_96 : 32;
  112. uint32_t last_rx_enqueue_timestamp : 32;
  113. uint32_t last_rx_dequeue_timestamp : 32;
  114. uint32_t ptr_to_next_aging_queue_31_0 : 32;
  115. uint32_t reserved_11a : 24,
  116. ptr_to_next_aging_queue_39_32 : 8;
  117. uint32_t ptr_to_previous_aging_queue_31_0 : 32;
  118. uint32_t reserved_13a : 18,
  119. statistics_counter_index : 6,
  120. ptr_to_previous_aging_queue_39_32 : 8;
  121. uint32_t rx_bitmap_31_0 : 32;
  122. uint32_t rx_bitmap_63_32 : 32;
  123. uint32_t rx_bitmap_95_64 : 32;
  124. uint32_t rx_bitmap_127_96 : 32;
  125. uint32_t rx_bitmap_159_128 : 32;
  126. uint32_t rx_bitmap_191_160 : 32;
  127. uint32_t rx_bitmap_223_192 : 32;
  128. uint32_t rx_bitmap_255_224 : 32;
  129. uint32_t rx_bitmap_287_256 : 32;
  130. uint32_t current_msdu_count : 25,
  131. current_mpdu_count : 7;
  132. uint32_t duplicate_count : 16,
  133. forward_due_to_bar_count : 6,
  134. timeout_count : 6,
  135. last_sn_reg_index : 4;
  136. uint32_t bar_received_count : 8,
  137. frames_in_order_count : 24;
  138. uint32_t mpdu_frames_processed_count : 32;
  139. uint32_t msdu_frames_processed_count : 32;
  140. uint32_t total_processed_byte_count : 32;
  141. uint32_t hole_count : 16,
  142. window_jump_2k : 4,
  143. late_receive_mpdu_count : 12;
  144. uint32_t reserved_30 : 8,
  145. aging_drop_interval : 8,
  146. aging_drop_mpdu_count : 16;
  147. uint32_t reserved_31 : 32;
  148. #endif
  149. };
  150. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_OWNER_OFFSET 0x00000000
  151. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_OWNER_LSB 0
  152. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_OWNER_MSB 3
  153. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_OWNER_MASK 0x0000000f
  154. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_BUFFER_TYPE_OFFSET 0x00000000
  155. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_BUFFER_TYPE_LSB 4
  156. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_BUFFER_TYPE_MSB 7
  157. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_BUFFER_TYPE_MASK 0x000000f0
  158. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_TX_MPDU_QUEUE_NUMBER_OFFSET 0x00000000
  159. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_TX_MPDU_QUEUE_NUMBER_LSB 8
  160. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_TX_MPDU_QUEUE_NUMBER_MSB 27
  161. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_TX_MPDU_QUEUE_NUMBER_MASK 0x0fffff00
  162. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_RESERVED_0A_OFFSET 0x00000000
  163. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_RESERVED_0A_LSB 28
  164. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_RESERVED_0A_MSB 31
  165. #define RX_REO_QUEUE_DESCRIPTOR_HEADER_RESERVED_0A_MASK 0xf0000000
  166. #define RX_REO_QUEUE_RECEIVE_QUEUE_NUMBER_OFFSET 0x00000004
  167. #define RX_REO_QUEUE_RECEIVE_QUEUE_NUMBER_LSB 0
  168. #define RX_REO_QUEUE_RECEIVE_QUEUE_NUMBER_MSB 15
  169. #define RX_REO_QUEUE_RECEIVE_QUEUE_NUMBER_MASK 0x0000ffff
  170. #define RX_REO_QUEUE_RESERVED_1B_OFFSET 0x00000004
  171. #define RX_REO_QUEUE_RESERVED_1B_LSB 16
  172. #define RX_REO_QUEUE_RESERVED_1B_MSB 31
  173. #define RX_REO_QUEUE_RESERVED_1B_MASK 0xffff0000
  174. #define RX_REO_QUEUE_VLD_OFFSET 0x00000008
  175. #define RX_REO_QUEUE_VLD_LSB 0
  176. #define RX_REO_QUEUE_VLD_MSB 0
  177. #define RX_REO_QUEUE_VLD_MASK 0x00000001
  178. #define RX_REO_QUEUE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_OFFSET 0x00000008
  179. #define RX_REO_QUEUE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_LSB 1
  180. #define RX_REO_QUEUE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_MSB 2
  181. #define RX_REO_QUEUE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER_MASK 0x00000006
  182. #define RX_REO_QUEUE_DISABLE_DUPLICATE_DETECTION_OFFSET 0x00000008
  183. #define RX_REO_QUEUE_DISABLE_DUPLICATE_DETECTION_LSB 3
  184. #define RX_REO_QUEUE_DISABLE_DUPLICATE_DETECTION_MSB 3
  185. #define RX_REO_QUEUE_DISABLE_DUPLICATE_DETECTION_MASK 0x00000008
  186. #define RX_REO_QUEUE_SOFT_REORDER_ENABLE_OFFSET 0x00000008
  187. #define RX_REO_QUEUE_SOFT_REORDER_ENABLE_LSB 4
  188. #define RX_REO_QUEUE_SOFT_REORDER_ENABLE_MSB 4
  189. #define RX_REO_QUEUE_SOFT_REORDER_ENABLE_MASK 0x00000010
  190. #define RX_REO_QUEUE_AC_OFFSET 0x00000008
  191. #define RX_REO_QUEUE_AC_LSB 5
  192. #define RX_REO_QUEUE_AC_MSB 6
  193. #define RX_REO_QUEUE_AC_MASK 0x00000060
  194. #define RX_REO_QUEUE_BAR_OFFSET 0x00000008
  195. #define RX_REO_QUEUE_BAR_LSB 7
  196. #define RX_REO_QUEUE_BAR_MSB 7
  197. #define RX_REO_QUEUE_BAR_MASK 0x00000080
  198. #define RX_REO_QUEUE_RTY_OFFSET 0x00000008
  199. #define RX_REO_QUEUE_RTY_LSB 8
  200. #define RX_REO_QUEUE_RTY_MSB 8
  201. #define RX_REO_QUEUE_RTY_MASK 0x00000100
  202. #define RX_REO_QUEUE_CHK_2K_MODE_OFFSET 0x00000008
  203. #define RX_REO_QUEUE_CHK_2K_MODE_LSB 9
  204. #define RX_REO_QUEUE_CHK_2K_MODE_MSB 9
  205. #define RX_REO_QUEUE_CHK_2K_MODE_MASK 0x00000200
  206. #define RX_REO_QUEUE_OOR_MODE_OFFSET 0x00000008
  207. #define RX_REO_QUEUE_OOR_MODE_LSB 10
  208. #define RX_REO_QUEUE_OOR_MODE_MSB 10
  209. #define RX_REO_QUEUE_OOR_MODE_MASK 0x00000400
  210. #define RX_REO_QUEUE_BA_WINDOW_SIZE_OFFSET 0x00000008
  211. #define RX_REO_QUEUE_BA_WINDOW_SIZE_LSB 11
  212. #define RX_REO_QUEUE_BA_WINDOW_SIZE_MSB 20
  213. #define RX_REO_QUEUE_BA_WINDOW_SIZE_MASK 0x001ff800
  214. #define RX_REO_QUEUE_PN_CHECK_NEEDED_OFFSET 0x00000008
  215. #define RX_REO_QUEUE_PN_CHECK_NEEDED_LSB 21
  216. #define RX_REO_QUEUE_PN_CHECK_NEEDED_MSB 21
  217. #define RX_REO_QUEUE_PN_CHECK_NEEDED_MASK 0x00200000
  218. #define RX_REO_QUEUE_PN_SHALL_BE_EVEN_OFFSET 0x00000008
  219. #define RX_REO_QUEUE_PN_SHALL_BE_EVEN_LSB 22
  220. #define RX_REO_QUEUE_PN_SHALL_BE_EVEN_MSB 22
  221. #define RX_REO_QUEUE_PN_SHALL_BE_EVEN_MASK 0x00400000
  222. #define RX_REO_QUEUE_PN_SHALL_BE_UNEVEN_OFFSET 0x00000008
  223. #define RX_REO_QUEUE_PN_SHALL_BE_UNEVEN_LSB 23
  224. #define RX_REO_QUEUE_PN_SHALL_BE_UNEVEN_MSB 23
  225. #define RX_REO_QUEUE_PN_SHALL_BE_UNEVEN_MASK 0x00800000
  226. #define RX_REO_QUEUE_PN_HANDLING_ENABLE_OFFSET 0x00000008
  227. #define RX_REO_QUEUE_PN_HANDLING_ENABLE_LSB 24
  228. #define RX_REO_QUEUE_PN_HANDLING_ENABLE_MSB 24
  229. #define RX_REO_QUEUE_PN_HANDLING_ENABLE_MASK 0x01000000
  230. #define RX_REO_QUEUE_PN_SIZE_OFFSET 0x00000008
  231. #define RX_REO_QUEUE_PN_SIZE_LSB 25
  232. #define RX_REO_QUEUE_PN_SIZE_MSB 26
  233. #define RX_REO_QUEUE_PN_SIZE_MASK 0x06000000
  234. #define RX_REO_QUEUE_IGNORE_AMPDU_FLAG_OFFSET 0x00000008
  235. #define RX_REO_QUEUE_IGNORE_AMPDU_FLAG_LSB 27
  236. #define RX_REO_QUEUE_IGNORE_AMPDU_FLAG_MSB 27
  237. #define RX_REO_QUEUE_IGNORE_AMPDU_FLAG_MASK 0x08000000
  238. #define RX_REO_QUEUE_RESERVED_2B_OFFSET 0x00000008
  239. #define RX_REO_QUEUE_RESERVED_2B_LSB 28
  240. #define RX_REO_QUEUE_RESERVED_2B_MSB 31
  241. #define RX_REO_QUEUE_RESERVED_2B_MASK 0xf0000000
  242. #define RX_REO_QUEUE_SVLD_OFFSET 0x0000000c
  243. #define RX_REO_QUEUE_SVLD_LSB 0
  244. #define RX_REO_QUEUE_SVLD_MSB 0
  245. #define RX_REO_QUEUE_SVLD_MASK 0x00000001
  246. #define RX_REO_QUEUE_SSN_OFFSET 0x0000000c
  247. #define RX_REO_QUEUE_SSN_LSB 1
  248. #define RX_REO_QUEUE_SSN_MSB 12
  249. #define RX_REO_QUEUE_SSN_MASK 0x00001ffe
  250. #define RX_REO_QUEUE_CURRENT_INDEX_OFFSET 0x0000000c
  251. #define RX_REO_QUEUE_CURRENT_INDEX_LSB 13
  252. #define RX_REO_QUEUE_CURRENT_INDEX_MSB 22
  253. #define RX_REO_QUEUE_CURRENT_INDEX_MASK 0x007fe000
  254. #define RX_REO_QUEUE_SEQ_2K_ERROR_DETECTED_FLAG_OFFSET 0x0000000c
  255. #define RX_REO_QUEUE_SEQ_2K_ERROR_DETECTED_FLAG_LSB 23
  256. #define RX_REO_QUEUE_SEQ_2K_ERROR_DETECTED_FLAG_MSB 23
  257. #define RX_REO_QUEUE_SEQ_2K_ERROR_DETECTED_FLAG_MASK 0x00800000
  258. #define RX_REO_QUEUE_PN_ERROR_DETECTED_FLAG_OFFSET 0x0000000c
  259. #define RX_REO_QUEUE_PN_ERROR_DETECTED_FLAG_LSB 24
  260. #define RX_REO_QUEUE_PN_ERROR_DETECTED_FLAG_MSB 24
  261. #define RX_REO_QUEUE_PN_ERROR_DETECTED_FLAG_MASK 0x01000000
  262. #define RX_REO_QUEUE_RESERVED_3A_OFFSET 0x0000000c
  263. #define RX_REO_QUEUE_RESERVED_3A_LSB 25
  264. #define RX_REO_QUEUE_RESERVED_3A_MSB 30
  265. #define RX_REO_QUEUE_RESERVED_3A_MASK 0x7e000000
  266. #define RX_REO_QUEUE_PN_VALID_OFFSET 0x0000000c
  267. #define RX_REO_QUEUE_PN_VALID_LSB 31
  268. #define RX_REO_QUEUE_PN_VALID_MSB 31
  269. #define RX_REO_QUEUE_PN_VALID_MASK 0x80000000
  270. #define RX_REO_QUEUE_PN_31_0_OFFSET 0x00000010
  271. #define RX_REO_QUEUE_PN_31_0_LSB 0
  272. #define RX_REO_QUEUE_PN_31_0_MSB 31
  273. #define RX_REO_QUEUE_PN_31_0_MASK 0xffffffff
  274. #define RX_REO_QUEUE_PN_63_32_OFFSET 0x00000014
  275. #define RX_REO_QUEUE_PN_63_32_LSB 0
  276. #define RX_REO_QUEUE_PN_63_32_MSB 31
  277. #define RX_REO_QUEUE_PN_63_32_MASK 0xffffffff
  278. #define RX_REO_QUEUE_PN_95_64_OFFSET 0x00000018
  279. #define RX_REO_QUEUE_PN_95_64_LSB 0
  280. #define RX_REO_QUEUE_PN_95_64_MSB 31
  281. #define RX_REO_QUEUE_PN_95_64_MASK 0xffffffff
  282. #define RX_REO_QUEUE_PN_127_96_OFFSET 0x0000001c
  283. #define RX_REO_QUEUE_PN_127_96_LSB 0
  284. #define RX_REO_QUEUE_PN_127_96_MSB 31
  285. #define RX_REO_QUEUE_PN_127_96_MASK 0xffffffff
  286. #define RX_REO_QUEUE_LAST_RX_ENQUEUE_TIMESTAMP_OFFSET 0x00000020
  287. #define RX_REO_QUEUE_LAST_RX_ENQUEUE_TIMESTAMP_LSB 0
  288. #define RX_REO_QUEUE_LAST_RX_ENQUEUE_TIMESTAMP_MSB 31
  289. #define RX_REO_QUEUE_LAST_RX_ENQUEUE_TIMESTAMP_MASK 0xffffffff
  290. #define RX_REO_QUEUE_LAST_RX_DEQUEUE_TIMESTAMP_OFFSET 0x00000024
  291. #define RX_REO_QUEUE_LAST_RX_DEQUEUE_TIMESTAMP_LSB 0
  292. #define RX_REO_QUEUE_LAST_RX_DEQUEUE_TIMESTAMP_MSB 31
  293. #define RX_REO_QUEUE_LAST_RX_DEQUEUE_TIMESTAMP_MASK 0xffffffff
  294. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_31_0_OFFSET 0x00000028
  295. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_31_0_LSB 0
  296. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_31_0_MSB 31
  297. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_31_0_MASK 0xffffffff
  298. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_39_32_OFFSET 0x0000002c
  299. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_39_32_LSB 0
  300. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_39_32_MSB 7
  301. #define RX_REO_QUEUE_PTR_TO_NEXT_AGING_QUEUE_39_32_MASK 0x000000ff
  302. #define RX_REO_QUEUE_RESERVED_11A_OFFSET 0x0000002c
  303. #define RX_REO_QUEUE_RESERVED_11A_LSB 8
  304. #define RX_REO_QUEUE_RESERVED_11A_MSB 31
  305. #define RX_REO_QUEUE_RESERVED_11A_MASK 0xffffff00
  306. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_31_0_OFFSET 0x00000030
  307. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_31_0_LSB 0
  308. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_31_0_MSB 31
  309. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_31_0_MASK 0xffffffff
  310. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_39_32_OFFSET 0x00000034
  311. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_39_32_LSB 0
  312. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_39_32_MSB 7
  313. #define RX_REO_QUEUE_PTR_TO_PREVIOUS_AGING_QUEUE_39_32_MASK 0x000000ff
  314. #define RX_REO_QUEUE_STATISTICS_COUNTER_INDEX_OFFSET 0x00000034
  315. #define RX_REO_QUEUE_STATISTICS_COUNTER_INDEX_LSB 8
  316. #define RX_REO_QUEUE_STATISTICS_COUNTER_INDEX_MSB 13
  317. #define RX_REO_QUEUE_STATISTICS_COUNTER_INDEX_MASK 0x00003f00
  318. #define RX_REO_QUEUE_RESERVED_13A_OFFSET 0x00000034
  319. #define RX_REO_QUEUE_RESERVED_13A_LSB 14
  320. #define RX_REO_QUEUE_RESERVED_13A_MSB 31
  321. #define RX_REO_QUEUE_RESERVED_13A_MASK 0xffffc000
  322. #define RX_REO_QUEUE_RX_BITMAP_31_0_OFFSET 0x00000038
  323. #define RX_REO_QUEUE_RX_BITMAP_31_0_LSB 0
  324. #define RX_REO_QUEUE_RX_BITMAP_31_0_MSB 31
  325. #define RX_REO_QUEUE_RX_BITMAP_31_0_MASK 0xffffffff
  326. #define RX_REO_QUEUE_RX_BITMAP_63_32_OFFSET 0x0000003c
  327. #define RX_REO_QUEUE_RX_BITMAP_63_32_LSB 0
  328. #define RX_REO_QUEUE_RX_BITMAP_63_32_MSB 31
  329. #define RX_REO_QUEUE_RX_BITMAP_63_32_MASK 0xffffffff
  330. #define RX_REO_QUEUE_RX_BITMAP_95_64_OFFSET 0x00000040
  331. #define RX_REO_QUEUE_RX_BITMAP_95_64_LSB 0
  332. #define RX_REO_QUEUE_RX_BITMAP_95_64_MSB 31
  333. #define RX_REO_QUEUE_RX_BITMAP_95_64_MASK 0xffffffff
  334. #define RX_REO_QUEUE_RX_BITMAP_127_96_OFFSET 0x00000044
  335. #define RX_REO_QUEUE_RX_BITMAP_127_96_LSB 0
  336. #define RX_REO_QUEUE_RX_BITMAP_127_96_MSB 31
  337. #define RX_REO_QUEUE_RX_BITMAP_127_96_MASK 0xffffffff
  338. #define RX_REO_QUEUE_RX_BITMAP_159_128_OFFSET 0x00000048
  339. #define RX_REO_QUEUE_RX_BITMAP_159_128_LSB 0
  340. #define RX_REO_QUEUE_RX_BITMAP_159_128_MSB 31
  341. #define RX_REO_QUEUE_RX_BITMAP_159_128_MASK 0xffffffff
  342. #define RX_REO_QUEUE_RX_BITMAP_191_160_OFFSET 0x0000004c
  343. #define RX_REO_QUEUE_RX_BITMAP_191_160_LSB 0
  344. #define RX_REO_QUEUE_RX_BITMAP_191_160_MSB 31
  345. #define RX_REO_QUEUE_RX_BITMAP_191_160_MASK 0xffffffff
  346. #define RX_REO_QUEUE_RX_BITMAP_223_192_OFFSET 0x00000050
  347. #define RX_REO_QUEUE_RX_BITMAP_223_192_LSB 0
  348. #define RX_REO_QUEUE_RX_BITMAP_223_192_MSB 31
  349. #define RX_REO_QUEUE_RX_BITMAP_223_192_MASK 0xffffffff
  350. #define RX_REO_QUEUE_RX_BITMAP_255_224_OFFSET 0x00000054
  351. #define RX_REO_QUEUE_RX_BITMAP_255_224_LSB 0
  352. #define RX_REO_QUEUE_RX_BITMAP_255_224_MSB 31
  353. #define RX_REO_QUEUE_RX_BITMAP_255_224_MASK 0xffffffff
  354. #define RX_REO_QUEUE_RX_BITMAP_287_256_OFFSET 0x00000058
  355. #define RX_REO_QUEUE_RX_BITMAP_287_256_LSB 0
  356. #define RX_REO_QUEUE_RX_BITMAP_287_256_MSB 31
  357. #define RX_REO_QUEUE_RX_BITMAP_287_256_MASK 0xffffffff
  358. #define RX_REO_QUEUE_CURRENT_MPDU_COUNT_OFFSET 0x0000005c
  359. #define RX_REO_QUEUE_CURRENT_MPDU_COUNT_LSB 0
  360. #define RX_REO_QUEUE_CURRENT_MPDU_COUNT_MSB 6
  361. #define RX_REO_QUEUE_CURRENT_MPDU_COUNT_MASK 0x0000007f
  362. #define RX_REO_QUEUE_CURRENT_MSDU_COUNT_OFFSET 0x0000005c
  363. #define RX_REO_QUEUE_CURRENT_MSDU_COUNT_LSB 7
  364. #define RX_REO_QUEUE_CURRENT_MSDU_COUNT_MSB 31
  365. #define RX_REO_QUEUE_CURRENT_MSDU_COUNT_MASK 0xffffff80
  366. #define RX_REO_QUEUE_LAST_SN_REG_INDEX_OFFSET 0x00000060
  367. #define RX_REO_QUEUE_LAST_SN_REG_INDEX_LSB 0
  368. #define RX_REO_QUEUE_LAST_SN_REG_INDEX_MSB 3
  369. #define RX_REO_QUEUE_LAST_SN_REG_INDEX_MASK 0x0000000f
  370. #define RX_REO_QUEUE_TIMEOUT_COUNT_OFFSET 0x00000060
  371. #define RX_REO_QUEUE_TIMEOUT_COUNT_LSB 4
  372. #define RX_REO_QUEUE_TIMEOUT_COUNT_MSB 9
  373. #define RX_REO_QUEUE_TIMEOUT_COUNT_MASK 0x000003f0
  374. #define RX_REO_QUEUE_FORWARD_DUE_TO_BAR_COUNT_OFFSET 0x00000060
  375. #define RX_REO_QUEUE_FORWARD_DUE_TO_BAR_COUNT_LSB 10
  376. #define RX_REO_QUEUE_FORWARD_DUE_TO_BAR_COUNT_MSB 15
  377. #define RX_REO_QUEUE_FORWARD_DUE_TO_BAR_COUNT_MASK 0x0000fc00
  378. #define RX_REO_QUEUE_DUPLICATE_COUNT_OFFSET 0x00000060
  379. #define RX_REO_QUEUE_DUPLICATE_COUNT_LSB 16
  380. #define RX_REO_QUEUE_DUPLICATE_COUNT_MSB 31
  381. #define RX_REO_QUEUE_DUPLICATE_COUNT_MASK 0xffff0000
  382. #define RX_REO_QUEUE_FRAMES_IN_ORDER_COUNT_OFFSET 0x00000064
  383. #define RX_REO_QUEUE_FRAMES_IN_ORDER_COUNT_LSB 0
  384. #define RX_REO_QUEUE_FRAMES_IN_ORDER_COUNT_MSB 23
  385. #define RX_REO_QUEUE_FRAMES_IN_ORDER_COUNT_MASK 0x00ffffff
  386. #define RX_REO_QUEUE_BAR_RECEIVED_COUNT_OFFSET 0x00000064
  387. #define RX_REO_QUEUE_BAR_RECEIVED_COUNT_LSB 24
  388. #define RX_REO_QUEUE_BAR_RECEIVED_COUNT_MSB 31
  389. #define RX_REO_QUEUE_BAR_RECEIVED_COUNT_MASK 0xff000000
  390. #define RX_REO_QUEUE_MPDU_FRAMES_PROCESSED_COUNT_OFFSET 0x00000068
  391. #define RX_REO_QUEUE_MPDU_FRAMES_PROCESSED_COUNT_LSB 0
  392. #define RX_REO_QUEUE_MPDU_FRAMES_PROCESSED_COUNT_MSB 31
  393. #define RX_REO_QUEUE_MPDU_FRAMES_PROCESSED_COUNT_MASK 0xffffffff
  394. #define RX_REO_QUEUE_MSDU_FRAMES_PROCESSED_COUNT_OFFSET 0x0000006c
  395. #define RX_REO_QUEUE_MSDU_FRAMES_PROCESSED_COUNT_LSB 0
  396. #define RX_REO_QUEUE_MSDU_FRAMES_PROCESSED_COUNT_MSB 31
  397. #define RX_REO_QUEUE_MSDU_FRAMES_PROCESSED_COUNT_MASK 0xffffffff
  398. #define RX_REO_QUEUE_TOTAL_PROCESSED_BYTE_COUNT_OFFSET 0x00000070
  399. #define RX_REO_QUEUE_TOTAL_PROCESSED_BYTE_COUNT_LSB 0
  400. #define RX_REO_QUEUE_TOTAL_PROCESSED_BYTE_COUNT_MSB 31
  401. #define RX_REO_QUEUE_TOTAL_PROCESSED_BYTE_COUNT_MASK 0xffffffff
  402. #define RX_REO_QUEUE_LATE_RECEIVE_MPDU_COUNT_OFFSET 0x00000074
  403. #define RX_REO_QUEUE_LATE_RECEIVE_MPDU_COUNT_LSB 0
  404. #define RX_REO_QUEUE_LATE_RECEIVE_MPDU_COUNT_MSB 11
  405. #define RX_REO_QUEUE_LATE_RECEIVE_MPDU_COUNT_MASK 0x00000fff
  406. #define RX_REO_QUEUE_WINDOW_JUMP_2K_OFFSET 0x00000074
  407. #define RX_REO_QUEUE_WINDOW_JUMP_2K_LSB 12
  408. #define RX_REO_QUEUE_WINDOW_JUMP_2K_MSB 15
  409. #define RX_REO_QUEUE_WINDOW_JUMP_2K_MASK 0x0000f000
  410. #define RX_REO_QUEUE_HOLE_COUNT_OFFSET 0x00000074
  411. #define RX_REO_QUEUE_HOLE_COUNT_LSB 16
  412. #define RX_REO_QUEUE_HOLE_COUNT_MSB 31
  413. #define RX_REO_QUEUE_HOLE_COUNT_MASK 0xffff0000
  414. #define RX_REO_QUEUE_AGING_DROP_MPDU_COUNT_OFFSET 0x00000078
  415. #define RX_REO_QUEUE_AGING_DROP_MPDU_COUNT_LSB 0
  416. #define RX_REO_QUEUE_AGING_DROP_MPDU_COUNT_MSB 15
  417. #define RX_REO_QUEUE_AGING_DROP_MPDU_COUNT_MASK 0x0000ffff
  418. #define RX_REO_QUEUE_AGING_DROP_INTERVAL_OFFSET 0x00000078
  419. #define RX_REO_QUEUE_AGING_DROP_INTERVAL_LSB 16
  420. #define RX_REO_QUEUE_AGING_DROP_INTERVAL_MSB 23
  421. #define RX_REO_QUEUE_AGING_DROP_INTERVAL_MASK 0x00ff0000
  422. #define RX_REO_QUEUE_RESERVED_30_OFFSET 0x00000078
  423. #define RX_REO_QUEUE_RESERVED_30_LSB 24
  424. #define RX_REO_QUEUE_RESERVED_30_MSB 31
  425. #define RX_REO_QUEUE_RESERVED_30_MASK 0xff000000
  426. #define RX_REO_QUEUE_RESERVED_31_OFFSET 0x0000007c
  427. #define RX_REO_QUEUE_RESERVED_31_LSB 0
  428. #define RX_REO_QUEUE_RESERVED_31_MSB 31
  429. #define RX_REO_QUEUE_RESERVED_31_MASK 0xffffffff
  430. #endif