rx_msdu_desc_info.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205
  1. /*
  2. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * SPDX-License-Identifier: ISC
  4. */
  5. #ifndef _RX_MSDU_DESC_INFO_H_
  6. #define _RX_MSDU_DESC_INFO_H_
  7. #if !defined(__ASSEMBLER__)
  8. #endif
  9. #define NUM_OF_DWORDS_RX_MSDU_DESC_INFO 1
  10. struct rx_msdu_desc_info {
  11. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  12. uint32_t first_msdu_in_mpdu_flag : 1,
  13. last_msdu_in_mpdu_flag : 1,
  14. msdu_continuation : 1,
  15. msdu_length : 14,
  16. msdu_drop : 1,
  17. sa_is_valid : 1,
  18. da_is_valid : 1,
  19. da_is_mcbc : 1,
  20. l3_header_padding_msb : 1,
  21. tcp_udp_chksum_fail : 1,
  22. ip_chksum_fail : 1,
  23. fr_ds : 1,
  24. to_ds : 1,
  25. intra_bss : 1,
  26. dest_chip_id : 2,
  27. decap_format : 2,
  28. dest_chip_pmac_id : 1;
  29. #else
  30. uint32_t dest_chip_pmac_id : 1,
  31. decap_format : 2,
  32. dest_chip_id : 2,
  33. intra_bss : 1,
  34. to_ds : 1,
  35. fr_ds : 1,
  36. ip_chksum_fail : 1,
  37. tcp_udp_chksum_fail : 1,
  38. l3_header_padding_msb : 1,
  39. da_is_mcbc : 1,
  40. da_is_valid : 1,
  41. sa_is_valid : 1,
  42. msdu_drop : 1,
  43. msdu_length : 14,
  44. msdu_continuation : 1,
  45. last_msdu_in_mpdu_flag : 1,
  46. first_msdu_in_mpdu_flag : 1;
  47. #endif
  48. };
  49. #define RX_MSDU_DESC_INFO_FIRST_MSDU_IN_MPDU_FLAG_OFFSET 0x00000000
  50. #define RX_MSDU_DESC_INFO_FIRST_MSDU_IN_MPDU_FLAG_LSB 0
  51. #define RX_MSDU_DESC_INFO_FIRST_MSDU_IN_MPDU_FLAG_MSB 0
  52. #define RX_MSDU_DESC_INFO_FIRST_MSDU_IN_MPDU_FLAG_MASK 0x00000001
  53. #define RX_MSDU_DESC_INFO_LAST_MSDU_IN_MPDU_FLAG_OFFSET 0x00000000
  54. #define RX_MSDU_DESC_INFO_LAST_MSDU_IN_MPDU_FLAG_LSB 1
  55. #define RX_MSDU_DESC_INFO_LAST_MSDU_IN_MPDU_FLAG_MSB 1
  56. #define RX_MSDU_DESC_INFO_LAST_MSDU_IN_MPDU_FLAG_MASK 0x00000002
  57. #define RX_MSDU_DESC_INFO_MSDU_CONTINUATION_OFFSET 0x00000000
  58. #define RX_MSDU_DESC_INFO_MSDU_CONTINUATION_LSB 2
  59. #define RX_MSDU_DESC_INFO_MSDU_CONTINUATION_MSB 2
  60. #define RX_MSDU_DESC_INFO_MSDU_CONTINUATION_MASK 0x00000004
  61. #define RX_MSDU_DESC_INFO_MSDU_LENGTH_OFFSET 0x00000000
  62. #define RX_MSDU_DESC_INFO_MSDU_LENGTH_LSB 3
  63. #define RX_MSDU_DESC_INFO_MSDU_LENGTH_MSB 16
  64. #define RX_MSDU_DESC_INFO_MSDU_LENGTH_MASK 0x0001fff8
  65. #define RX_MSDU_DESC_INFO_MSDU_DROP_OFFSET 0x00000000
  66. #define RX_MSDU_DESC_INFO_MSDU_DROP_LSB 17
  67. #define RX_MSDU_DESC_INFO_MSDU_DROP_MSB 17
  68. #define RX_MSDU_DESC_INFO_MSDU_DROP_MASK 0x00020000
  69. #define RX_MSDU_DESC_INFO_SA_IS_VALID_OFFSET 0x00000000
  70. #define RX_MSDU_DESC_INFO_SA_IS_VALID_LSB 18
  71. #define RX_MSDU_DESC_INFO_SA_IS_VALID_MSB 18
  72. #define RX_MSDU_DESC_INFO_SA_IS_VALID_MASK 0x00040000
  73. #define RX_MSDU_DESC_INFO_DA_IS_VALID_OFFSET 0x00000000
  74. #define RX_MSDU_DESC_INFO_DA_IS_VALID_LSB 19
  75. #define RX_MSDU_DESC_INFO_DA_IS_VALID_MSB 19
  76. #define RX_MSDU_DESC_INFO_DA_IS_VALID_MASK 0x00080000
  77. #define RX_MSDU_DESC_INFO_DA_IS_MCBC_OFFSET 0x00000000
  78. #define RX_MSDU_DESC_INFO_DA_IS_MCBC_LSB 20
  79. #define RX_MSDU_DESC_INFO_DA_IS_MCBC_MSB 20
  80. #define RX_MSDU_DESC_INFO_DA_IS_MCBC_MASK 0x00100000
  81. #define RX_MSDU_DESC_INFO_L3_HEADER_PADDING_MSB_OFFSET 0x00000000
  82. #define RX_MSDU_DESC_INFO_L3_HEADER_PADDING_MSB_LSB 21
  83. #define RX_MSDU_DESC_INFO_L3_HEADER_PADDING_MSB_MSB 21
  84. #define RX_MSDU_DESC_INFO_L3_HEADER_PADDING_MSB_MASK 0x00200000
  85. #define RX_MSDU_DESC_INFO_TCP_UDP_CHKSUM_FAIL_OFFSET 0x00000000
  86. #define RX_MSDU_DESC_INFO_TCP_UDP_CHKSUM_FAIL_LSB 22
  87. #define RX_MSDU_DESC_INFO_TCP_UDP_CHKSUM_FAIL_MSB 22
  88. #define RX_MSDU_DESC_INFO_TCP_UDP_CHKSUM_FAIL_MASK 0x00400000
  89. #define RX_MSDU_DESC_INFO_IP_CHKSUM_FAIL_OFFSET 0x00000000
  90. #define RX_MSDU_DESC_INFO_IP_CHKSUM_FAIL_LSB 23
  91. #define RX_MSDU_DESC_INFO_IP_CHKSUM_FAIL_MSB 23
  92. #define RX_MSDU_DESC_INFO_IP_CHKSUM_FAIL_MASK 0x00800000
  93. #define RX_MSDU_DESC_INFO_FR_DS_OFFSET 0x00000000
  94. #define RX_MSDU_DESC_INFO_FR_DS_LSB 24
  95. #define RX_MSDU_DESC_INFO_FR_DS_MSB 24
  96. #define RX_MSDU_DESC_INFO_FR_DS_MASK 0x01000000
  97. #define RX_MSDU_DESC_INFO_TO_DS_OFFSET 0x00000000
  98. #define RX_MSDU_DESC_INFO_TO_DS_LSB 25
  99. #define RX_MSDU_DESC_INFO_TO_DS_MSB 25
  100. #define RX_MSDU_DESC_INFO_TO_DS_MASK 0x02000000
  101. #define RX_MSDU_DESC_INFO_INTRA_BSS_OFFSET 0x00000000
  102. #define RX_MSDU_DESC_INFO_INTRA_BSS_LSB 26
  103. #define RX_MSDU_DESC_INFO_INTRA_BSS_MSB 26
  104. #define RX_MSDU_DESC_INFO_INTRA_BSS_MASK 0x04000000
  105. #define RX_MSDU_DESC_INFO_DEST_CHIP_ID_OFFSET 0x00000000
  106. #define RX_MSDU_DESC_INFO_DEST_CHIP_ID_LSB 27
  107. #define RX_MSDU_DESC_INFO_DEST_CHIP_ID_MSB 28
  108. #define RX_MSDU_DESC_INFO_DEST_CHIP_ID_MASK 0x18000000
  109. #define RX_MSDU_DESC_INFO_DECAP_FORMAT_OFFSET 0x00000000
  110. #define RX_MSDU_DESC_INFO_DECAP_FORMAT_LSB 29
  111. #define RX_MSDU_DESC_INFO_DECAP_FORMAT_MSB 30
  112. #define RX_MSDU_DESC_INFO_DECAP_FORMAT_MASK 0x60000000
  113. #define RX_MSDU_DESC_INFO_DEST_CHIP_PMAC_ID_OFFSET 0x00000000
  114. #define RX_MSDU_DESC_INFO_DEST_CHIP_PMAC_ID_LSB 31
  115. #define RX_MSDU_DESC_INFO_DEST_CHIP_PMAC_ID_MSB 31
  116. #define RX_MSDU_DESC_INFO_DEST_CHIP_PMAC_ID_MASK 0x80000000
  117. #endif