rx_mpdu_info.h 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243
  1. /*
  2. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * SPDX-License-Identifier: ISC
  4. */
  5. #ifndef _RX_MPDU_INFO_H_
  6. #define _RX_MPDU_INFO_H_
  7. #if !defined(__ASSEMBLER__)
  8. #endif
  9. #include "rxpt_classify_info.h"
  10. #define NUM_OF_DWORDS_RX_MPDU_INFO 30
  11. struct rx_mpdu_info {
  12. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  13. struct rxpt_classify_info rxpt_classify_info_details;
  14. uint32_t rx_reo_queue_desc_addr_31_0 : 32;
  15. uint32_t rx_reo_queue_desc_addr_39_32 : 8,
  16. receive_queue_number : 16,
  17. pre_delim_err_warning : 1,
  18. first_delim_err : 1,
  19. reserved_2a : 6;
  20. uint32_t pn_31_0 : 32;
  21. uint32_t pn_63_32 : 32;
  22. uint32_t pn_95_64 : 32;
  23. uint32_t pn_127_96 : 32;
  24. uint32_t epd_en : 1,
  25. all_frames_shall_be_encrypted : 1,
  26. encrypt_type : 4,
  27. wep_key_width_for_variable_key : 2,
  28. mesh_sta : 2,
  29. bssid_hit : 1,
  30. bssid_number : 4,
  31. tid : 4,
  32. reserved_7a : 13;
  33. uint32_t peer_meta_data : 32;
  34. uint32_t rxpcu_mpdu_filter_in_category : 2,
  35. sw_frame_group_id : 7,
  36. ndp_frame : 1,
  37. phy_err : 1,
  38. phy_err_during_mpdu_header : 1,
  39. protocol_version_err : 1,
  40. ast_based_lookup_valid : 1,
  41. ranging : 1,
  42. reserved_9a : 1,
  43. phy_ppdu_id : 16;
  44. uint32_t ast_index : 16,
  45. sw_peer_id : 16;
  46. uint32_t mpdu_frame_control_valid : 1,
  47. mpdu_duration_valid : 1,
  48. mac_addr_ad1_valid : 1,
  49. mac_addr_ad2_valid : 1,
  50. mac_addr_ad3_valid : 1,
  51. mac_addr_ad4_valid : 1,
  52. mpdu_sequence_control_valid : 1,
  53. mpdu_qos_control_valid : 1,
  54. mpdu_ht_control_valid : 1,
  55. frame_encryption_info_valid : 1,
  56. mpdu_fragment_number : 4,
  57. more_fragment_flag : 1,
  58. reserved_11a : 1,
  59. fr_ds : 1,
  60. to_ds : 1,
  61. encrypted : 1,
  62. mpdu_retry : 1,
  63. mpdu_sequence_number : 12;
  64. uint32_t key_id_octet : 8,
  65. new_peer_entry : 1,
  66. decrypt_needed : 1,
  67. decap_type : 2,
  68. rx_insert_vlan_c_tag_padding : 1,
  69. rx_insert_vlan_s_tag_padding : 1,
  70. strip_vlan_c_tag_decap : 1,
  71. strip_vlan_s_tag_decap : 1,
  72. pre_delim_count : 12,
  73. ampdu_flag : 1,
  74. bar_frame : 1,
  75. raw_mpdu : 1,
  76. reserved_12 : 1;
  77. uint32_t mpdu_length : 14,
  78. first_mpdu : 1,
  79. mcast_bcast : 1,
  80. ast_index_not_found : 1,
  81. ast_index_timeout : 1,
  82. power_mgmt : 1,
  83. non_qos : 1,
  84. null_data : 1,
  85. mgmt_type : 1,
  86. ctrl_type : 1,
  87. more_data : 1,
  88. eosp : 1,
  89. fragment_flag : 1,
  90. order : 1,
  91. u_apsd_trigger : 1,
  92. encrypt_required : 1,
  93. directed : 1,
  94. amsdu_present : 1,
  95. reserved_13 : 1;
  96. uint32_t mpdu_frame_control_field : 16,
  97. mpdu_duration_field : 16;
  98. uint32_t mac_addr_ad1_31_0 : 32;
  99. uint32_t mac_addr_ad1_47_32 : 16,
  100. mac_addr_ad2_15_0 : 16;
  101. uint32_t mac_addr_ad2_47_16 : 32;
  102. uint32_t mac_addr_ad3_31_0 : 32;
  103. uint32_t mac_addr_ad3_47_32 : 16,
  104. mpdu_sequence_control_field : 16;
  105. uint32_t mac_addr_ad4_31_0 : 32;
  106. uint32_t mac_addr_ad4_47_32 : 16,
  107. mpdu_qos_control_field : 16;
  108. uint32_t mpdu_ht_control_field : 32;
  109. uint32_t vdev_id : 8,
  110. service_code : 9,
  111. priority_valid : 1,
  112. src_info : 12,
  113. reserved_23a : 1,
  114. multi_link_addr_ad1_ad2_valid : 1;
  115. uint32_t multi_link_addr_ad1_31_0 : 32;
  116. uint32_t multi_link_addr_ad1_47_32 : 16,
  117. multi_link_addr_ad2_15_0 : 16;
  118. uint32_t multi_link_addr_ad2_47_16 : 32;
  119. uint32_t authorized_to_send_wds : 1,
  120. reserved_27a : 31;
  121. uint32_t reserved_28a : 32;
  122. uint32_t reserved_29a : 32;
  123. #else
  124. struct rxpt_classify_info rxpt_classify_info_details;
  125. uint32_t rx_reo_queue_desc_addr_31_0 : 32;
  126. uint32_t reserved_2a : 6,
  127. first_delim_err : 1,
  128. pre_delim_err_warning : 1,
  129. receive_queue_number : 16,
  130. rx_reo_queue_desc_addr_39_32 : 8;
  131. uint32_t pn_31_0 : 32;
  132. uint32_t pn_63_32 : 32;
  133. uint32_t pn_95_64 : 32;
  134. uint32_t pn_127_96 : 32;
  135. uint32_t reserved_7a : 13,
  136. tid : 4,
  137. bssid_number : 4,
  138. bssid_hit : 1,
  139. mesh_sta : 2,
  140. wep_key_width_for_variable_key : 2,
  141. encrypt_type : 4,
  142. all_frames_shall_be_encrypted : 1,
  143. epd_en : 1;
  144. uint32_t peer_meta_data : 32;
  145. uint32_t phy_ppdu_id : 16,
  146. reserved_9a : 1,
  147. ranging : 1,
  148. ast_based_lookup_valid : 1,
  149. protocol_version_err : 1,
  150. phy_err_during_mpdu_header : 1,
  151. phy_err : 1,
  152. ndp_frame : 1,
  153. sw_frame_group_id : 7,
  154. rxpcu_mpdu_filter_in_category : 2;
  155. uint32_t sw_peer_id : 16,
  156. ast_index : 16;
  157. uint32_t mpdu_sequence_number : 12,
  158. mpdu_retry : 1,
  159. encrypted : 1,
  160. to_ds : 1,
  161. fr_ds : 1,
  162. reserved_11a : 1,
  163. more_fragment_flag : 1,
  164. mpdu_fragment_number : 4,
  165. frame_encryption_info_valid : 1,
  166. mpdu_ht_control_valid : 1,
  167. mpdu_qos_control_valid : 1,
  168. mpdu_sequence_control_valid : 1,
  169. mac_addr_ad4_valid : 1,
  170. mac_addr_ad3_valid : 1,
  171. mac_addr_ad2_valid : 1,
  172. mac_addr_ad1_valid : 1,
  173. mpdu_duration_valid : 1,
  174. mpdu_frame_control_valid : 1;
  175. uint32_t reserved_12 : 1,
  176. raw_mpdu : 1,
  177. bar_frame : 1,
  178. ampdu_flag : 1,
  179. pre_delim_count : 12,
  180. strip_vlan_s_tag_decap : 1,
  181. strip_vlan_c_tag_decap : 1,
  182. rx_insert_vlan_s_tag_padding : 1,
  183. rx_insert_vlan_c_tag_padding : 1,
  184. decap_type : 2,
  185. decrypt_needed : 1,
  186. new_peer_entry : 1,
  187. key_id_octet : 8;
  188. uint32_t reserved_13 : 1,
  189. amsdu_present : 1,
  190. directed : 1,
  191. encrypt_required : 1,
  192. u_apsd_trigger : 1,
  193. order : 1,
  194. fragment_flag : 1,
  195. eosp : 1,
  196. more_data : 1,
  197. ctrl_type : 1,
  198. mgmt_type : 1,
  199. null_data : 1,
  200. non_qos : 1,
  201. power_mgmt : 1,
  202. ast_index_timeout : 1,
  203. ast_index_not_found : 1,
  204. mcast_bcast : 1,
  205. first_mpdu : 1,
  206. mpdu_length : 14;
  207. uint32_t mpdu_duration_field : 16,
  208. mpdu_frame_control_field : 16;
  209. uint32_t mac_addr_ad1_31_0 : 32;
  210. uint32_t mac_addr_ad2_15_0 : 16,
  211. mac_addr_ad1_47_32 : 16;
  212. uint32_t mac_addr_ad2_47_16 : 32;
  213. uint32_t mac_addr_ad3_31_0 : 32;
  214. uint32_t mpdu_sequence_control_field : 16,
  215. mac_addr_ad3_47_32 : 16;
  216. uint32_t mac_addr_ad4_31_0 : 32;
  217. uint32_t mpdu_qos_control_field : 16,
  218. mac_addr_ad4_47_32 : 16;
  219. uint32_t mpdu_ht_control_field : 32;
  220. uint32_t multi_link_addr_ad1_ad2_valid : 1,
  221. reserved_23a : 1,
  222. src_info : 12,
  223. priority_valid : 1,
  224. service_code : 9,
  225. vdev_id : 8;
  226. uint32_t multi_link_addr_ad1_31_0 : 32;
  227. uint32_t multi_link_addr_ad2_15_0 : 16,
  228. multi_link_addr_ad1_47_32 : 16;
  229. uint32_t multi_link_addr_ad2_47_16 : 32;
  230. uint32_t reserved_27a : 31,
  231. authorized_to_send_wds : 1;
  232. uint32_t reserved_28a : 32;
  233. uint32_t reserved_29a : 32;
  234. #endif
  235. };
  236. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET 0x00000000
  237. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_LSB 0
  238. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_MSB 4
  239. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_MASK 0x0000001f
  240. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_LMAC_PEER_ID_MSB_OFFSET 0x00000000
  241. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_LMAC_PEER_ID_MSB_LSB 5
  242. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_LMAC_PEER_ID_MSB_MSB 6
  243. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_LMAC_PEER_ID_MSB_MASK 0x00000060
  244. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_FLOW_ID_TOEPLITZ_CLFY_OFFSET 0x00000000
  245. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_FLOW_ID_TOEPLITZ_CLFY_LSB 7
  246. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_FLOW_ID_TOEPLITZ_CLFY_MSB 7
  247. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_FLOW_ID_TOEPLITZ_CLFY_MASK 0x00000080
  248. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_UCAST_DATA_OFFSET 0x00000000
  249. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_UCAST_DATA_LSB 8
  250. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_UCAST_DATA_MSB 8
  251. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_UCAST_DATA_MASK 0x00000100
  252. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_MCAST_DATA_OFFSET 0x00000000
  253. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_MCAST_DATA_LSB 9
  254. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_MCAST_DATA_MSB 9
  255. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_MCAST_DATA_MASK 0x00000200
  256. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_1000_OFFSET 0x00000000
  257. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_1000_LSB 10
  258. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_1000_MSB 10
  259. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PKT_SELECTION_FP_1000_MASK 0x00000400
  260. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_SOURCE_RING_SELECTION_OFFSET 0x00000000
  261. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_SOURCE_RING_SELECTION_LSB 11
  262. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_SOURCE_RING_SELECTION_MSB 13
  263. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_SOURCE_RING_SELECTION_MASK 0x00003800
  264. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_DESTINATION_RING_SELECTION_OFFSET 0x00000000
  265. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_DESTINATION_RING_SELECTION_LSB 14
  266. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_DESTINATION_RING_SELECTION_MSB 16
  267. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RXDMA0_DESTINATION_RING_SELECTION_MASK 0x0001c000
  268. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_MCAST_ECHO_DROP_ENABLE_OFFSET 0x00000000
  269. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_MCAST_ECHO_DROP_ENABLE_LSB 17
  270. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_MCAST_ECHO_DROP_ENABLE_MSB 17
  271. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_MCAST_ECHO_DROP_ENABLE_MASK 0x00020000
  272. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_WDS_LEARNING_DETECT_EN_OFFSET 0x00000000
  273. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_WDS_LEARNING_DETECT_EN_LSB 18
  274. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_WDS_LEARNING_DETECT_EN_MSB 18
  275. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_WDS_LEARNING_DETECT_EN_MASK 0x00040000
  276. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_INTRABSS_CHECK_EN_OFFSET 0x00000000
  277. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_INTRABSS_CHECK_EN_LSB 19
  278. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_INTRABSS_CHECK_EN_MSB 19
  279. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_INTRABSS_CHECK_EN_MASK 0x00080000
  280. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_PPE_OFFSET 0x00000000
  281. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_PPE_LSB 20
  282. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_PPE_MSB 20
  283. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_USE_PPE_MASK 0x00100000
  284. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PPE_ROUTING_ENABLE_OFFSET 0x00000000
  285. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PPE_ROUTING_ENABLE_LSB 21
  286. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PPE_ROUTING_ENABLE_MSB 21
  287. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_PPE_ROUTING_ENABLE_MASK 0x00200000
  288. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RESERVED_0B_OFFSET 0x00000000
  289. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RESERVED_0B_LSB 22
  290. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RESERVED_0B_MSB 31
  291. #define RX_MPDU_INFO_RXPT_CLASSIFY_INFO_DETAILS_RESERVED_0B_MASK 0xffc00000
  292. #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_31_0_OFFSET 0x00000004
  293. #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_31_0_LSB 0
  294. #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_31_0_MSB 31
  295. #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_31_0_MASK 0xffffffff
  296. #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_39_32_OFFSET 0x00000008
  297. #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_39_32_LSB 0
  298. #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_39_32_MSB 7
  299. #define RX_MPDU_INFO_RX_REO_QUEUE_DESC_ADDR_39_32_MASK 0x000000ff
  300. #define RX_MPDU_INFO_RECEIVE_QUEUE_NUMBER_OFFSET 0x00000008
  301. #define RX_MPDU_INFO_RECEIVE_QUEUE_NUMBER_LSB 8
  302. #define RX_MPDU_INFO_RECEIVE_QUEUE_NUMBER_MSB 23
  303. #define RX_MPDU_INFO_RECEIVE_QUEUE_NUMBER_MASK 0x00ffff00
  304. #define RX_MPDU_INFO_PRE_DELIM_ERR_WARNING_OFFSET 0x00000008
  305. #define RX_MPDU_INFO_PRE_DELIM_ERR_WARNING_LSB 24
  306. #define RX_MPDU_INFO_PRE_DELIM_ERR_WARNING_MSB 24
  307. #define RX_MPDU_INFO_PRE_DELIM_ERR_WARNING_MASK 0x01000000
  308. #define RX_MPDU_INFO_FIRST_DELIM_ERR_OFFSET 0x00000008
  309. #define RX_MPDU_INFO_FIRST_DELIM_ERR_LSB 25
  310. #define RX_MPDU_INFO_FIRST_DELIM_ERR_MSB 25
  311. #define RX_MPDU_INFO_FIRST_DELIM_ERR_MASK 0x02000000
  312. #define RX_MPDU_INFO_RESERVED_2A_OFFSET 0x00000008
  313. #define RX_MPDU_INFO_RESERVED_2A_LSB 26
  314. #define RX_MPDU_INFO_RESERVED_2A_MSB 31
  315. #define RX_MPDU_INFO_RESERVED_2A_MASK 0xfc000000
  316. #define RX_MPDU_INFO_PN_31_0_OFFSET 0x0000000c
  317. #define RX_MPDU_INFO_PN_31_0_LSB 0
  318. #define RX_MPDU_INFO_PN_31_0_MSB 31
  319. #define RX_MPDU_INFO_PN_31_0_MASK 0xffffffff
  320. #define RX_MPDU_INFO_PN_63_32_OFFSET 0x00000010
  321. #define RX_MPDU_INFO_PN_63_32_LSB 0
  322. #define RX_MPDU_INFO_PN_63_32_MSB 31
  323. #define RX_MPDU_INFO_PN_63_32_MASK 0xffffffff
  324. #define RX_MPDU_INFO_PN_95_64_OFFSET 0x00000014
  325. #define RX_MPDU_INFO_PN_95_64_LSB 0
  326. #define RX_MPDU_INFO_PN_95_64_MSB 31
  327. #define RX_MPDU_INFO_PN_95_64_MASK 0xffffffff
  328. #define RX_MPDU_INFO_PN_127_96_OFFSET 0x00000018
  329. #define RX_MPDU_INFO_PN_127_96_LSB 0
  330. #define RX_MPDU_INFO_PN_127_96_MSB 31
  331. #define RX_MPDU_INFO_PN_127_96_MASK 0xffffffff
  332. #define RX_MPDU_INFO_EPD_EN_OFFSET 0x0000001c
  333. #define RX_MPDU_INFO_EPD_EN_LSB 0
  334. #define RX_MPDU_INFO_EPD_EN_MSB 0
  335. #define RX_MPDU_INFO_EPD_EN_MASK 0x00000001
  336. #define RX_MPDU_INFO_ALL_FRAMES_SHALL_BE_ENCRYPTED_OFFSET 0x0000001c
  337. #define RX_MPDU_INFO_ALL_FRAMES_SHALL_BE_ENCRYPTED_LSB 1
  338. #define RX_MPDU_INFO_ALL_FRAMES_SHALL_BE_ENCRYPTED_MSB 1
  339. #define RX_MPDU_INFO_ALL_FRAMES_SHALL_BE_ENCRYPTED_MASK 0x00000002
  340. #define RX_MPDU_INFO_ENCRYPT_TYPE_OFFSET 0x0000001c
  341. #define RX_MPDU_INFO_ENCRYPT_TYPE_LSB 2
  342. #define RX_MPDU_INFO_ENCRYPT_TYPE_MSB 5
  343. #define RX_MPDU_INFO_ENCRYPT_TYPE_MASK 0x0000003c
  344. #define RX_MPDU_INFO_WEP_KEY_WIDTH_FOR_VARIABLE_KEY_OFFSET 0x0000001c
  345. #define RX_MPDU_INFO_WEP_KEY_WIDTH_FOR_VARIABLE_KEY_LSB 6
  346. #define RX_MPDU_INFO_WEP_KEY_WIDTH_FOR_VARIABLE_KEY_MSB 7
  347. #define RX_MPDU_INFO_WEP_KEY_WIDTH_FOR_VARIABLE_KEY_MASK 0x000000c0
  348. #define RX_MPDU_INFO_MESH_STA_OFFSET 0x0000001c
  349. #define RX_MPDU_INFO_MESH_STA_LSB 8
  350. #define RX_MPDU_INFO_MESH_STA_MSB 9
  351. #define RX_MPDU_INFO_MESH_STA_MASK 0x00000300
  352. #define RX_MPDU_INFO_BSSID_HIT_OFFSET 0x0000001c
  353. #define RX_MPDU_INFO_BSSID_HIT_LSB 10
  354. #define RX_MPDU_INFO_BSSID_HIT_MSB 10
  355. #define RX_MPDU_INFO_BSSID_HIT_MASK 0x00000400
  356. #define RX_MPDU_INFO_BSSID_NUMBER_OFFSET 0x0000001c
  357. #define RX_MPDU_INFO_BSSID_NUMBER_LSB 11
  358. #define RX_MPDU_INFO_BSSID_NUMBER_MSB 14
  359. #define RX_MPDU_INFO_BSSID_NUMBER_MASK 0x00007800
  360. #define RX_MPDU_INFO_TID_OFFSET 0x0000001c
  361. #define RX_MPDU_INFO_TID_LSB 15
  362. #define RX_MPDU_INFO_TID_MSB 18
  363. #define RX_MPDU_INFO_TID_MASK 0x00078000
  364. #define RX_MPDU_INFO_RESERVED_7A_OFFSET 0x0000001c
  365. #define RX_MPDU_INFO_RESERVED_7A_LSB 19
  366. #define RX_MPDU_INFO_RESERVED_7A_MSB 31
  367. #define RX_MPDU_INFO_RESERVED_7A_MASK 0xfff80000
  368. #define RX_MPDU_INFO_PEER_META_DATA_OFFSET 0x00000020
  369. #define RX_MPDU_INFO_PEER_META_DATA_LSB 0
  370. #define RX_MPDU_INFO_PEER_META_DATA_MSB 31
  371. #define RX_MPDU_INFO_PEER_META_DATA_MASK 0xffffffff
  372. #define RX_MPDU_INFO_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET 0x00000024
  373. #define RX_MPDU_INFO_RXPCU_MPDU_FILTER_IN_CATEGORY_LSB 0
  374. #define RX_MPDU_INFO_RXPCU_MPDU_FILTER_IN_CATEGORY_MSB 1
  375. #define RX_MPDU_INFO_RXPCU_MPDU_FILTER_IN_CATEGORY_MASK 0x00000003
  376. #define RX_MPDU_INFO_SW_FRAME_GROUP_ID_OFFSET 0x00000024
  377. #define RX_MPDU_INFO_SW_FRAME_GROUP_ID_LSB 2
  378. #define RX_MPDU_INFO_SW_FRAME_GROUP_ID_MSB 8
  379. #define RX_MPDU_INFO_SW_FRAME_GROUP_ID_MASK 0x000001fc
  380. #define RX_MPDU_INFO_NDP_FRAME_OFFSET 0x00000024
  381. #define RX_MPDU_INFO_NDP_FRAME_LSB 9
  382. #define RX_MPDU_INFO_NDP_FRAME_MSB 9
  383. #define RX_MPDU_INFO_NDP_FRAME_MASK 0x00000200
  384. #define RX_MPDU_INFO_PHY_ERR_OFFSET 0x00000024
  385. #define RX_MPDU_INFO_PHY_ERR_LSB 10
  386. #define RX_MPDU_INFO_PHY_ERR_MSB 10
  387. #define RX_MPDU_INFO_PHY_ERR_MASK 0x00000400
  388. #define RX_MPDU_INFO_PHY_ERR_DURING_MPDU_HEADER_OFFSET 0x00000024
  389. #define RX_MPDU_INFO_PHY_ERR_DURING_MPDU_HEADER_LSB 11
  390. #define RX_MPDU_INFO_PHY_ERR_DURING_MPDU_HEADER_MSB 11
  391. #define RX_MPDU_INFO_PHY_ERR_DURING_MPDU_HEADER_MASK 0x00000800
  392. #define RX_MPDU_INFO_PROTOCOL_VERSION_ERR_OFFSET 0x00000024
  393. #define RX_MPDU_INFO_PROTOCOL_VERSION_ERR_LSB 12
  394. #define RX_MPDU_INFO_PROTOCOL_VERSION_ERR_MSB 12
  395. #define RX_MPDU_INFO_PROTOCOL_VERSION_ERR_MASK 0x00001000
  396. #define RX_MPDU_INFO_AST_BASED_LOOKUP_VALID_OFFSET 0x00000024
  397. #define RX_MPDU_INFO_AST_BASED_LOOKUP_VALID_LSB 13
  398. #define RX_MPDU_INFO_AST_BASED_LOOKUP_VALID_MSB 13
  399. #define RX_MPDU_INFO_AST_BASED_LOOKUP_VALID_MASK 0x00002000
  400. #define RX_MPDU_INFO_RANGING_OFFSET 0x00000024
  401. #define RX_MPDU_INFO_RANGING_LSB 14
  402. #define RX_MPDU_INFO_RANGING_MSB 14
  403. #define RX_MPDU_INFO_RANGING_MASK 0x00004000
  404. #define RX_MPDU_INFO_RESERVED_9A_OFFSET 0x00000024
  405. #define RX_MPDU_INFO_RESERVED_9A_LSB 15
  406. #define RX_MPDU_INFO_RESERVED_9A_MSB 15
  407. #define RX_MPDU_INFO_RESERVED_9A_MASK 0x00008000
  408. #define RX_MPDU_INFO_PHY_PPDU_ID_OFFSET 0x00000024
  409. #define RX_MPDU_INFO_PHY_PPDU_ID_LSB 16
  410. #define RX_MPDU_INFO_PHY_PPDU_ID_MSB 31
  411. #define RX_MPDU_INFO_PHY_PPDU_ID_MASK 0xffff0000
  412. #define RX_MPDU_INFO_AST_INDEX_OFFSET 0x00000028
  413. #define RX_MPDU_INFO_AST_INDEX_LSB 0
  414. #define RX_MPDU_INFO_AST_INDEX_MSB 15
  415. #define RX_MPDU_INFO_AST_INDEX_MASK 0x0000ffff
  416. #define RX_MPDU_INFO_SW_PEER_ID_OFFSET 0x00000028
  417. #define RX_MPDU_INFO_SW_PEER_ID_LSB 16
  418. #define RX_MPDU_INFO_SW_PEER_ID_MSB 31
  419. #define RX_MPDU_INFO_SW_PEER_ID_MASK 0xffff0000
  420. #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_VALID_OFFSET 0x0000002c
  421. #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_VALID_LSB 0
  422. #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_VALID_MSB 0
  423. #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_VALID_MASK 0x00000001
  424. #define RX_MPDU_INFO_MPDU_DURATION_VALID_OFFSET 0x0000002c
  425. #define RX_MPDU_INFO_MPDU_DURATION_VALID_LSB 1
  426. #define RX_MPDU_INFO_MPDU_DURATION_VALID_MSB 1
  427. #define RX_MPDU_INFO_MPDU_DURATION_VALID_MASK 0x00000002
  428. #define RX_MPDU_INFO_MAC_ADDR_AD1_VALID_OFFSET 0x0000002c
  429. #define RX_MPDU_INFO_MAC_ADDR_AD1_VALID_LSB 2
  430. #define RX_MPDU_INFO_MAC_ADDR_AD1_VALID_MSB 2
  431. #define RX_MPDU_INFO_MAC_ADDR_AD1_VALID_MASK 0x00000004
  432. #define RX_MPDU_INFO_MAC_ADDR_AD2_VALID_OFFSET 0x0000002c
  433. #define RX_MPDU_INFO_MAC_ADDR_AD2_VALID_LSB 3
  434. #define RX_MPDU_INFO_MAC_ADDR_AD2_VALID_MSB 3
  435. #define RX_MPDU_INFO_MAC_ADDR_AD2_VALID_MASK 0x00000008
  436. #define RX_MPDU_INFO_MAC_ADDR_AD3_VALID_OFFSET 0x0000002c
  437. #define RX_MPDU_INFO_MAC_ADDR_AD3_VALID_LSB 4
  438. #define RX_MPDU_INFO_MAC_ADDR_AD3_VALID_MSB 4
  439. #define RX_MPDU_INFO_MAC_ADDR_AD3_VALID_MASK 0x00000010
  440. #define RX_MPDU_INFO_MAC_ADDR_AD4_VALID_OFFSET 0x0000002c
  441. #define RX_MPDU_INFO_MAC_ADDR_AD4_VALID_LSB 5
  442. #define RX_MPDU_INFO_MAC_ADDR_AD4_VALID_MSB 5
  443. #define RX_MPDU_INFO_MAC_ADDR_AD4_VALID_MASK 0x00000020
  444. #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_VALID_OFFSET 0x0000002c
  445. #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_VALID_LSB 6
  446. #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_VALID_MSB 6
  447. #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_VALID_MASK 0x00000040
  448. #define RX_MPDU_INFO_MPDU_QOS_CONTROL_VALID_OFFSET 0x0000002c
  449. #define RX_MPDU_INFO_MPDU_QOS_CONTROL_VALID_LSB 7
  450. #define RX_MPDU_INFO_MPDU_QOS_CONTROL_VALID_MSB 7
  451. #define RX_MPDU_INFO_MPDU_QOS_CONTROL_VALID_MASK 0x00000080
  452. #define RX_MPDU_INFO_MPDU_HT_CONTROL_VALID_OFFSET 0x0000002c
  453. #define RX_MPDU_INFO_MPDU_HT_CONTROL_VALID_LSB 8
  454. #define RX_MPDU_INFO_MPDU_HT_CONTROL_VALID_MSB 8
  455. #define RX_MPDU_INFO_MPDU_HT_CONTROL_VALID_MASK 0x00000100
  456. #define RX_MPDU_INFO_FRAME_ENCRYPTION_INFO_VALID_OFFSET 0x0000002c
  457. #define RX_MPDU_INFO_FRAME_ENCRYPTION_INFO_VALID_LSB 9
  458. #define RX_MPDU_INFO_FRAME_ENCRYPTION_INFO_VALID_MSB 9
  459. #define RX_MPDU_INFO_FRAME_ENCRYPTION_INFO_VALID_MASK 0x00000200
  460. #define RX_MPDU_INFO_MPDU_FRAGMENT_NUMBER_OFFSET 0x0000002c
  461. #define RX_MPDU_INFO_MPDU_FRAGMENT_NUMBER_LSB 10
  462. #define RX_MPDU_INFO_MPDU_FRAGMENT_NUMBER_MSB 13
  463. #define RX_MPDU_INFO_MPDU_FRAGMENT_NUMBER_MASK 0x00003c00
  464. #define RX_MPDU_INFO_MORE_FRAGMENT_FLAG_OFFSET 0x0000002c
  465. #define RX_MPDU_INFO_MORE_FRAGMENT_FLAG_LSB 14
  466. #define RX_MPDU_INFO_MORE_FRAGMENT_FLAG_MSB 14
  467. #define RX_MPDU_INFO_MORE_FRAGMENT_FLAG_MASK 0x00004000
  468. #define RX_MPDU_INFO_RESERVED_11A_OFFSET 0x0000002c
  469. #define RX_MPDU_INFO_RESERVED_11A_LSB 15
  470. #define RX_MPDU_INFO_RESERVED_11A_MSB 15
  471. #define RX_MPDU_INFO_RESERVED_11A_MASK 0x00008000
  472. #define RX_MPDU_INFO_FR_DS_OFFSET 0x0000002c
  473. #define RX_MPDU_INFO_FR_DS_LSB 16
  474. #define RX_MPDU_INFO_FR_DS_MSB 16
  475. #define RX_MPDU_INFO_FR_DS_MASK 0x00010000
  476. #define RX_MPDU_INFO_TO_DS_OFFSET 0x0000002c
  477. #define RX_MPDU_INFO_TO_DS_LSB 17
  478. #define RX_MPDU_INFO_TO_DS_MSB 17
  479. #define RX_MPDU_INFO_TO_DS_MASK 0x00020000
  480. #define RX_MPDU_INFO_ENCRYPTED_OFFSET 0x0000002c
  481. #define RX_MPDU_INFO_ENCRYPTED_LSB 18
  482. #define RX_MPDU_INFO_ENCRYPTED_MSB 18
  483. #define RX_MPDU_INFO_ENCRYPTED_MASK 0x00040000
  484. #define RX_MPDU_INFO_MPDU_RETRY_OFFSET 0x0000002c
  485. #define RX_MPDU_INFO_MPDU_RETRY_LSB 19
  486. #define RX_MPDU_INFO_MPDU_RETRY_MSB 19
  487. #define RX_MPDU_INFO_MPDU_RETRY_MASK 0x00080000
  488. #define RX_MPDU_INFO_MPDU_SEQUENCE_NUMBER_OFFSET 0x0000002c
  489. #define RX_MPDU_INFO_MPDU_SEQUENCE_NUMBER_LSB 20
  490. #define RX_MPDU_INFO_MPDU_SEQUENCE_NUMBER_MSB 31
  491. #define RX_MPDU_INFO_MPDU_SEQUENCE_NUMBER_MASK 0xfff00000
  492. #define RX_MPDU_INFO_KEY_ID_OCTET_OFFSET 0x00000030
  493. #define RX_MPDU_INFO_KEY_ID_OCTET_LSB 0
  494. #define RX_MPDU_INFO_KEY_ID_OCTET_MSB 7
  495. #define RX_MPDU_INFO_KEY_ID_OCTET_MASK 0x000000ff
  496. #define RX_MPDU_INFO_NEW_PEER_ENTRY_OFFSET 0x00000030
  497. #define RX_MPDU_INFO_NEW_PEER_ENTRY_LSB 8
  498. #define RX_MPDU_INFO_NEW_PEER_ENTRY_MSB 8
  499. #define RX_MPDU_INFO_NEW_PEER_ENTRY_MASK 0x00000100
  500. #define RX_MPDU_INFO_DECRYPT_NEEDED_OFFSET 0x00000030
  501. #define RX_MPDU_INFO_DECRYPT_NEEDED_LSB 9
  502. #define RX_MPDU_INFO_DECRYPT_NEEDED_MSB 9
  503. #define RX_MPDU_INFO_DECRYPT_NEEDED_MASK 0x00000200
  504. #define RX_MPDU_INFO_DECAP_TYPE_OFFSET 0x00000030
  505. #define RX_MPDU_INFO_DECAP_TYPE_LSB 10
  506. #define RX_MPDU_INFO_DECAP_TYPE_MSB 11
  507. #define RX_MPDU_INFO_DECAP_TYPE_MASK 0x00000c00
  508. #define RX_MPDU_INFO_RX_INSERT_VLAN_C_TAG_PADDING_OFFSET 0x00000030
  509. #define RX_MPDU_INFO_RX_INSERT_VLAN_C_TAG_PADDING_LSB 12
  510. #define RX_MPDU_INFO_RX_INSERT_VLAN_C_TAG_PADDING_MSB 12
  511. #define RX_MPDU_INFO_RX_INSERT_VLAN_C_TAG_PADDING_MASK 0x00001000
  512. #define RX_MPDU_INFO_RX_INSERT_VLAN_S_TAG_PADDING_OFFSET 0x00000030
  513. #define RX_MPDU_INFO_RX_INSERT_VLAN_S_TAG_PADDING_LSB 13
  514. #define RX_MPDU_INFO_RX_INSERT_VLAN_S_TAG_PADDING_MSB 13
  515. #define RX_MPDU_INFO_RX_INSERT_VLAN_S_TAG_PADDING_MASK 0x00002000
  516. #define RX_MPDU_INFO_STRIP_VLAN_C_TAG_DECAP_OFFSET 0x00000030
  517. #define RX_MPDU_INFO_STRIP_VLAN_C_TAG_DECAP_LSB 14
  518. #define RX_MPDU_INFO_STRIP_VLAN_C_TAG_DECAP_MSB 14
  519. #define RX_MPDU_INFO_STRIP_VLAN_C_TAG_DECAP_MASK 0x00004000
  520. #define RX_MPDU_INFO_STRIP_VLAN_S_TAG_DECAP_OFFSET 0x00000030
  521. #define RX_MPDU_INFO_STRIP_VLAN_S_TAG_DECAP_LSB 15
  522. #define RX_MPDU_INFO_STRIP_VLAN_S_TAG_DECAP_MSB 15
  523. #define RX_MPDU_INFO_STRIP_VLAN_S_TAG_DECAP_MASK 0x00008000
  524. #define RX_MPDU_INFO_PRE_DELIM_COUNT_OFFSET 0x00000030
  525. #define RX_MPDU_INFO_PRE_DELIM_COUNT_LSB 16
  526. #define RX_MPDU_INFO_PRE_DELIM_COUNT_MSB 27
  527. #define RX_MPDU_INFO_PRE_DELIM_COUNT_MASK 0x0fff0000
  528. #define RX_MPDU_INFO_AMPDU_FLAG_OFFSET 0x00000030
  529. #define RX_MPDU_INFO_AMPDU_FLAG_LSB 28
  530. #define RX_MPDU_INFO_AMPDU_FLAG_MSB 28
  531. #define RX_MPDU_INFO_AMPDU_FLAG_MASK 0x10000000
  532. #define RX_MPDU_INFO_BAR_FRAME_OFFSET 0x00000030
  533. #define RX_MPDU_INFO_BAR_FRAME_LSB 29
  534. #define RX_MPDU_INFO_BAR_FRAME_MSB 29
  535. #define RX_MPDU_INFO_BAR_FRAME_MASK 0x20000000
  536. #define RX_MPDU_INFO_RAW_MPDU_OFFSET 0x00000030
  537. #define RX_MPDU_INFO_RAW_MPDU_LSB 30
  538. #define RX_MPDU_INFO_RAW_MPDU_MSB 30
  539. #define RX_MPDU_INFO_RAW_MPDU_MASK 0x40000000
  540. #define RX_MPDU_INFO_RESERVED_12_OFFSET 0x00000030
  541. #define RX_MPDU_INFO_RESERVED_12_LSB 31
  542. #define RX_MPDU_INFO_RESERVED_12_MSB 31
  543. #define RX_MPDU_INFO_RESERVED_12_MASK 0x80000000
  544. #define RX_MPDU_INFO_MPDU_LENGTH_OFFSET 0x00000034
  545. #define RX_MPDU_INFO_MPDU_LENGTH_LSB 0
  546. #define RX_MPDU_INFO_MPDU_LENGTH_MSB 13
  547. #define RX_MPDU_INFO_MPDU_LENGTH_MASK 0x00003fff
  548. #define RX_MPDU_INFO_FIRST_MPDU_OFFSET 0x00000034
  549. #define RX_MPDU_INFO_FIRST_MPDU_LSB 14
  550. #define RX_MPDU_INFO_FIRST_MPDU_MSB 14
  551. #define RX_MPDU_INFO_FIRST_MPDU_MASK 0x00004000
  552. #define RX_MPDU_INFO_MCAST_BCAST_OFFSET 0x00000034
  553. #define RX_MPDU_INFO_MCAST_BCAST_LSB 15
  554. #define RX_MPDU_INFO_MCAST_BCAST_MSB 15
  555. #define RX_MPDU_INFO_MCAST_BCAST_MASK 0x00008000
  556. #define RX_MPDU_INFO_AST_INDEX_NOT_FOUND_OFFSET 0x00000034
  557. #define RX_MPDU_INFO_AST_INDEX_NOT_FOUND_LSB 16
  558. #define RX_MPDU_INFO_AST_INDEX_NOT_FOUND_MSB 16
  559. #define RX_MPDU_INFO_AST_INDEX_NOT_FOUND_MASK 0x00010000
  560. #define RX_MPDU_INFO_AST_INDEX_TIMEOUT_OFFSET 0x00000034
  561. #define RX_MPDU_INFO_AST_INDEX_TIMEOUT_LSB 17
  562. #define RX_MPDU_INFO_AST_INDEX_TIMEOUT_MSB 17
  563. #define RX_MPDU_INFO_AST_INDEX_TIMEOUT_MASK 0x00020000
  564. #define RX_MPDU_INFO_POWER_MGMT_OFFSET 0x00000034
  565. #define RX_MPDU_INFO_POWER_MGMT_LSB 18
  566. #define RX_MPDU_INFO_POWER_MGMT_MSB 18
  567. #define RX_MPDU_INFO_POWER_MGMT_MASK 0x00040000
  568. #define RX_MPDU_INFO_NON_QOS_OFFSET 0x00000034
  569. #define RX_MPDU_INFO_NON_QOS_LSB 19
  570. #define RX_MPDU_INFO_NON_QOS_MSB 19
  571. #define RX_MPDU_INFO_NON_QOS_MASK 0x00080000
  572. #define RX_MPDU_INFO_NULL_DATA_OFFSET 0x00000034
  573. #define RX_MPDU_INFO_NULL_DATA_LSB 20
  574. #define RX_MPDU_INFO_NULL_DATA_MSB 20
  575. #define RX_MPDU_INFO_NULL_DATA_MASK 0x00100000
  576. #define RX_MPDU_INFO_MGMT_TYPE_OFFSET 0x00000034
  577. #define RX_MPDU_INFO_MGMT_TYPE_LSB 21
  578. #define RX_MPDU_INFO_MGMT_TYPE_MSB 21
  579. #define RX_MPDU_INFO_MGMT_TYPE_MASK 0x00200000
  580. #define RX_MPDU_INFO_CTRL_TYPE_OFFSET 0x00000034
  581. #define RX_MPDU_INFO_CTRL_TYPE_LSB 22
  582. #define RX_MPDU_INFO_CTRL_TYPE_MSB 22
  583. #define RX_MPDU_INFO_CTRL_TYPE_MASK 0x00400000
  584. #define RX_MPDU_INFO_MORE_DATA_OFFSET 0x00000034
  585. #define RX_MPDU_INFO_MORE_DATA_LSB 23
  586. #define RX_MPDU_INFO_MORE_DATA_MSB 23
  587. #define RX_MPDU_INFO_MORE_DATA_MASK 0x00800000
  588. #define RX_MPDU_INFO_EOSP_OFFSET 0x00000034
  589. #define RX_MPDU_INFO_EOSP_LSB 24
  590. #define RX_MPDU_INFO_EOSP_MSB 24
  591. #define RX_MPDU_INFO_EOSP_MASK 0x01000000
  592. #define RX_MPDU_INFO_FRAGMENT_FLAG_OFFSET 0x00000034
  593. #define RX_MPDU_INFO_FRAGMENT_FLAG_LSB 25
  594. #define RX_MPDU_INFO_FRAGMENT_FLAG_MSB 25
  595. #define RX_MPDU_INFO_FRAGMENT_FLAG_MASK 0x02000000
  596. #define RX_MPDU_INFO_ORDER_OFFSET 0x00000034
  597. #define RX_MPDU_INFO_ORDER_LSB 26
  598. #define RX_MPDU_INFO_ORDER_MSB 26
  599. #define RX_MPDU_INFO_ORDER_MASK 0x04000000
  600. #define RX_MPDU_INFO_U_APSD_TRIGGER_OFFSET 0x00000034
  601. #define RX_MPDU_INFO_U_APSD_TRIGGER_LSB 27
  602. #define RX_MPDU_INFO_U_APSD_TRIGGER_MSB 27
  603. #define RX_MPDU_INFO_U_APSD_TRIGGER_MASK 0x08000000
  604. #define RX_MPDU_INFO_ENCRYPT_REQUIRED_OFFSET 0x00000034
  605. #define RX_MPDU_INFO_ENCRYPT_REQUIRED_LSB 28
  606. #define RX_MPDU_INFO_ENCRYPT_REQUIRED_MSB 28
  607. #define RX_MPDU_INFO_ENCRYPT_REQUIRED_MASK 0x10000000
  608. #define RX_MPDU_INFO_DIRECTED_OFFSET 0x00000034
  609. #define RX_MPDU_INFO_DIRECTED_LSB 29
  610. #define RX_MPDU_INFO_DIRECTED_MSB 29
  611. #define RX_MPDU_INFO_DIRECTED_MASK 0x20000000
  612. #define RX_MPDU_INFO_AMSDU_PRESENT_OFFSET 0x00000034
  613. #define RX_MPDU_INFO_AMSDU_PRESENT_LSB 30
  614. #define RX_MPDU_INFO_AMSDU_PRESENT_MSB 30
  615. #define RX_MPDU_INFO_AMSDU_PRESENT_MASK 0x40000000
  616. #define RX_MPDU_INFO_RESERVED_13_OFFSET 0x00000034
  617. #define RX_MPDU_INFO_RESERVED_13_LSB 31
  618. #define RX_MPDU_INFO_RESERVED_13_MSB 31
  619. #define RX_MPDU_INFO_RESERVED_13_MASK 0x80000000
  620. #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_FIELD_OFFSET 0x00000038
  621. #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_FIELD_LSB 0
  622. #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_FIELD_MSB 15
  623. #define RX_MPDU_INFO_MPDU_FRAME_CONTROL_FIELD_MASK 0x0000ffff
  624. #define RX_MPDU_INFO_MPDU_DURATION_FIELD_OFFSET 0x00000038
  625. #define RX_MPDU_INFO_MPDU_DURATION_FIELD_LSB 16
  626. #define RX_MPDU_INFO_MPDU_DURATION_FIELD_MSB 31
  627. #define RX_MPDU_INFO_MPDU_DURATION_FIELD_MASK 0xffff0000
  628. #define RX_MPDU_INFO_MAC_ADDR_AD1_31_0_OFFSET 0x0000003c
  629. #define RX_MPDU_INFO_MAC_ADDR_AD1_31_0_LSB 0
  630. #define RX_MPDU_INFO_MAC_ADDR_AD1_31_0_MSB 31
  631. #define RX_MPDU_INFO_MAC_ADDR_AD1_31_0_MASK 0xffffffff
  632. #define RX_MPDU_INFO_MAC_ADDR_AD1_47_32_OFFSET 0x00000040
  633. #define RX_MPDU_INFO_MAC_ADDR_AD1_47_32_LSB 0
  634. #define RX_MPDU_INFO_MAC_ADDR_AD1_47_32_MSB 15
  635. #define RX_MPDU_INFO_MAC_ADDR_AD1_47_32_MASK 0x0000ffff
  636. #define RX_MPDU_INFO_MAC_ADDR_AD2_15_0_OFFSET 0x00000040
  637. #define RX_MPDU_INFO_MAC_ADDR_AD2_15_0_LSB 16
  638. #define RX_MPDU_INFO_MAC_ADDR_AD2_15_0_MSB 31
  639. #define RX_MPDU_INFO_MAC_ADDR_AD2_15_0_MASK 0xffff0000
  640. #define RX_MPDU_INFO_MAC_ADDR_AD2_47_16_OFFSET 0x00000044
  641. #define RX_MPDU_INFO_MAC_ADDR_AD2_47_16_LSB 0
  642. #define RX_MPDU_INFO_MAC_ADDR_AD2_47_16_MSB 31
  643. #define RX_MPDU_INFO_MAC_ADDR_AD2_47_16_MASK 0xffffffff
  644. #define RX_MPDU_INFO_MAC_ADDR_AD3_31_0_OFFSET 0x00000048
  645. #define RX_MPDU_INFO_MAC_ADDR_AD3_31_0_LSB 0
  646. #define RX_MPDU_INFO_MAC_ADDR_AD3_31_0_MSB 31
  647. #define RX_MPDU_INFO_MAC_ADDR_AD3_31_0_MASK 0xffffffff
  648. #define RX_MPDU_INFO_MAC_ADDR_AD3_47_32_OFFSET 0x0000004c
  649. #define RX_MPDU_INFO_MAC_ADDR_AD3_47_32_LSB 0
  650. #define RX_MPDU_INFO_MAC_ADDR_AD3_47_32_MSB 15
  651. #define RX_MPDU_INFO_MAC_ADDR_AD3_47_32_MASK 0x0000ffff
  652. #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_FIELD_OFFSET 0x0000004c
  653. #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_FIELD_LSB 16
  654. #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_FIELD_MSB 31
  655. #define RX_MPDU_INFO_MPDU_SEQUENCE_CONTROL_FIELD_MASK 0xffff0000
  656. #define RX_MPDU_INFO_MAC_ADDR_AD4_31_0_OFFSET 0x00000050
  657. #define RX_MPDU_INFO_MAC_ADDR_AD4_31_0_LSB 0
  658. #define RX_MPDU_INFO_MAC_ADDR_AD4_31_0_MSB 31
  659. #define RX_MPDU_INFO_MAC_ADDR_AD4_31_0_MASK 0xffffffff
  660. #define RX_MPDU_INFO_MAC_ADDR_AD4_47_32_OFFSET 0x00000054
  661. #define RX_MPDU_INFO_MAC_ADDR_AD4_47_32_LSB 0
  662. #define RX_MPDU_INFO_MAC_ADDR_AD4_47_32_MSB 15
  663. #define RX_MPDU_INFO_MAC_ADDR_AD4_47_32_MASK 0x0000ffff
  664. #define RX_MPDU_INFO_MPDU_QOS_CONTROL_FIELD_OFFSET 0x00000054
  665. #define RX_MPDU_INFO_MPDU_QOS_CONTROL_FIELD_LSB 16
  666. #define RX_MPDU_INFO_MPDU_QOS_CONTROL_FIELD_MSB 31
  667. #define RX_MPDU_INFO_MPDU_QOS_CONTROL_FIELD_MASK 0xffff0000
  668. #define RX_MPDU_INFO_MPDU_HT_CONTROL_FIELD_OFFSET 0x00000058
  669. #define RX_MPDU_INFO_MPDU_HT_CONTROL_FIELD_LSB 0
  670. #define RX_MPDU_INFO_MPDU_HT_CONTROL_FIELD_MSB 31
  671. #define RX_MPDU_INFO_MPDU_HT_CONTROL_FIELD_MASK 0xffffffff
  672. #define RX_MPDU_INFO_VDEV_ID_OFFSET 0x0000005c
  673. #define RX_MPDU_INFO_VDEV_ID_LSB 0
  674. #define RX_MPDU_INFO_VDEV_ID_MSB 7
  675. #define RX_MPDU_INFO_VDEV_ID_MASK 0x000000ff
  676. #define RX_MPDU_INFO_SERVICE_CODE_OFFSET 0x0000005c
  677. #define RX_MPDU_INFO_SERVICE_CODE_LSB 8
  678. #define RX_MPDU_INFO_SERVICE_CODE_MSB 16
  679. #define RX_MPDU_INFO_SERVICE_CODE_MASK 0x0001ff00
  680. #define RX_MPDU_INFO_PRIORITY_VALID_OFFSET 0x0000005c
  681. #define RX_MPDU_INFO_PRIORITY_VALID_LSB 17
  682. #define RX_MPDU_INFO_PRIORITY_VALID_MSB 17
  683. #define RX_MPDU_INFO_PRIORITY_VALID_MASK 0x00020000
  684. #define RX_MPDU_INFO_SRC_INFO_OFFSET 0x0000005c
  685. #define RX_MPDU_INFO_SRC_INFO_LSB 18
  686. #define RX_MPDU_INFO_SRC_INFO_MSB 29
  687. #define RX_MPDU_INFO_SRC_INFO_MASK 0x3ffc0000
  688. #define RX_MPDU_INFO_RESERVED_23A_OFFSET 0x0000005c
  689. #define RX_MPDU_INFO_RESERVED_23A_LSB 30
  690. #define RX_MPDU_INFO_RESERVED_23A_MSB 30
  691. #define RX_MPDU_INFO_RESERVED_23A_MASK 0x40000000
  692. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_AD2_VALID_OFFSET 0x0000005c
  693. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_AD2_VALID_LSB 31
  694. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_AD2_VALID_MSB 31
  695. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_AD2_VALID_MASK 0x80000000
  696. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_31_0_OFFSET 0x00000060
  697. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_31_0_LSB 0
  698. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_31_0_MSB 31
  699. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_31_0_MASK 0xffffffff
  700. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_47_32_OFFSET 0x00000064
  701. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_47_32_LSB 0
  702. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_47_32_MSB 15
  703. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD1_47_32_MASK 0x0000ffff
  704. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_15_0_OFFSET 0x00000064
  705. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_15_0_LSB 16
  706. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_15_0_MSB 31
  707. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_15_0_MASK 0xffff0000
  708. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_47_16_OFFSET 0x00000068
  709. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_47_16_LSB 0
  710. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_47_16_MSB 31
  711. #define RX_MPDU_INFO_MULTI_LINK_ADDR_AD2_47_16_MASK 0xffffffff
  712. #define RX_MPDU_INFO_AUTHORIZED_TO_SEND_WDS_OFFSET 0x0000006c
  713. #define RX_MPDU_INFO_AUTHORIZED_TO_SEND_WDS_LSB 0
  714. #define RX_MPDU_INFO_AUTHORIZED_TO_SEND_WDS_MSB 0
  715. #define RX_MPDU_INFO_AUTHORIZED_TO_SEND_WDS_MASK 0x00000001
  716. #define RX_MPDU_INFO_RESERVED_27A_OFFSET 0x0000006c
  717. #define RX_MPDU_INFO_RESERVED_27A_LSB 1
  718. #define RX_MPDU_INFO_RESERVED_27A_MSB 31
  719. #define RX_MPDU_INFO_RESERVED_27A_MASK 0xfffffffe
  720. #define RX_MPDU_INFO_RESERVED_28A_OFFSET 0x00000070
  721. #define RX_MPDU_INFO_RESERVED_28A_LSB 0
  722. #define RX_MPDU_INFO_RESERVED_28A_MSB 31
  723. #define RX_MPDU_INFO_RESERVED_28A_MASK 0xffffffff
  724. #define RX_MPDU_INFO_RESERVED_29A_OFFSET 0x00000074
  725. #define RX_MPDU_INFO_RESERVED_29A_LSB 0
  726. #define RX_MPDU_INFO_RESERVED_29A_MSB 31
  727. #define RX_MPDU_INFO_RESERVED_29A_MASK 0xffffffff
  728. #endif