pdg_response_rate_setting.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591
  1. /*
  2. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  3. * SPDX-License-Identifier: ISC
  4. */
  5. #ifndef _PDG_RESPONSE_RATE_SETTING_H_
  6. #define _PDG_RESPONSE_RATE_SETTING_H_
  7. #if !defined(__ASSEMBLER__)
  8. #endif
  9. #include "mlo_sta_id_details.h"
  10. #define NUM_OF_DWORDS_PDG_RESPONSE_RATE_SETTING 7
  11. struct pdg_response_rate_setting {
  12. #ifndef WIFI_BIT_ORDER_BIG_ENDIAN
  13. uint32_t reserved_0a : 1,
  14. tx_antenna_sector_ctrl : 24,
  15. pkt_type : 4,
  16. smoothing : 1,
  17. ldpc : 1,
  18. stbc : 1;
  19. uint32_t alt_tx_pwr : 8,
  20. alt_min_tx_pwr : 8,
  21. alt_nss : 3,
  22. alt_tx_chain_mask : 8,
  23. alt_bw : 3,
  24. stf_ltf_3db_boost : 1,
  25. force_extra_symbol : 1;
  26. uint32_t alt_rate_mcs : 4,
  27. nss : 3,
  28. dpd_enable : 1,
  29. tx_pwr : 8,
  30. min_tx_pwr : 8,
  31. tx_chain_mask : 8;
  32. uint32_t reserved_3a : 8,
  33. sgi : 2,
  34. rate_mcs : 4,
  35. reserved_3b : 2,
  36. tx_pwr_1 : 8,
  37. alt_tx_pwr_1 : 8;
  38. uint32_t aggregation : 1,
  39. dot11ax_bss_color_id : 6,
  40. dot11ax_spatial_reuse : 4,
  41. dot11ax_cp_ltf_size : 2,
  42. dot11ax_dcm : 1,
  43. dot11ax_doppler_indication : 1,
  44. dot11ax_su_extended : 1,
  45. dot11ax_min_packet_extension : 2,
  46. dot11ax_pe_nss : 3,
  47. dot11ax_pe_content : 1,
  48. dot11ax_pe_ltf_size : 2,
  49. dot11ax_chain_csd_en : 1,
  50. dot11ax_pe_chain_csd_en : 1,
  51. dot11ax_dl_ul_flag : 1,
  52. reserved_4a : 5;
  53. uint32_t dot11ax_ext_ru_start_index : 4,
  54. dot11ax_ext_ru_size : 4,
  55. eht_duplicate_mode : 2,
  56. he_sigb_dcm : 1,
  57. he_sigb_0_mcs : 3,
  58. num_he_sigb_sym : 5,
  59. required_response_time_source : 1,
  60. reserved_5a : 6,
  61. u_sig_puncture_pattern_encoding : 6;
  62. struct mlo_sta_id_details mlo_sta_id_details_rx;
  63. uint16_t required_response_time : 12,
  64. dot11be_params_placeholder : 4;
  65. #else
  66. uint32_t stbc : 1,
  67. ldpc : 1,
  68. smoothing : 1,
  69. pkt_type : 4,
  70. tx_antenna_sector_ctrl : 24,
  71. reserved_0a : 1;
  72. uint32_t force_extra_symbol : 1,
  73. stf_ltf_3db_boost : 1,
  74. alt_bw : 3,
  75. alt_tx_chain_mask : 8,
  76. alt_nss : 3,
  77. alt_min_tx_pwr : 8,
  78. alt_tx_pwr : 8;
  79. uint32_t tx_chain_mask : 8,
  80. min_tx_pwr : 8,
  81. tx_pwr : 8,
  82. dpd_enable : 1,
  83. nss : 3,
  84. alt_rate_mcs : 4;
  85. uint32_t alt_tx_pwr_1 : 8,
  86. tx_pwr_1 : 8,
  87. reserved_3b : 2,
  88. rate_mcs : 4,
  89. sgi : 2,
  90. reserved_3a : 8;
  91. uint32_t reserved_4a : 5,
  92. dot11ax_dl_ul_flag : 1,
  93. dot11ax_pe_chain_csd_en : 1,
  94. dot11ax_chain_csd_en : 1,
  95. dot11ax_pe_ltf_size : 2,
  96. dot11ax_pe_content : 1,
  97. dot11ax_pe_nss : 3,
  98. dot11ax_min_packet_extension : 2,
  99. dot11ax_su_extended : 1,
  100. dot11ax_doppler_indication : 1,
  101. dot11ax_dcm : 1,
  102. dot11ax_cp_ltf_size : 2,
  103. dot11ax_spatial_reuse : 4,
  104. dot11ax_bss_color_id : 6,
  105. aggregation : 1;
  106. uint32_t u_sig_puncture_pattern_encoding : 6,
  107. reserved_5a : 6,
  108. required_response_time_source : 1,
  109. num_he_sigb_sym : 5,
  110. he_sigb_0_mcs : 3,
  111. he_sigb_dcm : 1,
  112. eht_duplicate_mode : 2,
  113. dot11ax_ext_ru_size : 4,
  114. dot11ax_ext_ru_start_index : 4;
  115. uint32_t dot11be_params_placeholder : 4,
  116. required_response_time : 12;
  117. struct mlo_sta_id_details mlo_sta_id_details_rx;
  118. #endif
  119. };
  120. #define PDG_RESPONSE_RATE_SETTING_RESERVED_0A_OFFSET 0x00000000
  121. #define PDG_RESPONSE_RATE_SETTING_RESERVED_0A_LSB 0
  122. #define PDG_RESPONSE_RATE_SETTING_RESERVED_0A_MSB 0
  123. #define PDG_RESPONSE_RATE_SETTING_RESERVED_0A_MASK 0x00000001
  124. #define PDG_RESPONSE_RATE_SETTING_TX_ANTENNA_SECTOR_CTRL_OFFSET 0x00000000
  125. #define PDG_RESPONSE_RATE_SETTING_TX_ANTENNA_SECTOR_CTRL_LSB 1
  126. #define PDG_RESPONSE_RATE_SETTING_TX_ANTENNA_SECTOR_CTRL_MSB 24
  127. #define PDG_RESPONSE_RATE_SETTING_TX_ANTENNA_SECTOR_CTRL_MASK 0x01fffffe
  128. #define PDG_RESPONSE_RATE_SETTING_PKT_TYPE_OFFSET 0x00000000
  129. #define PDG_RESPONSE_RATE_SETTING_PKT_TYPE_LSB 25
  130. #define PDG_RESPONSE_RATE_SETTING_PKT_TYPE_MSB 28
  131. #define PDG_RESPONSE_RATE_SETTING_PKT_TYPE_MASK 0x1e000000
  132. #define PDG_RESPONSE_RATE_SETTING_SMOOTHING_OFFSET 0x00000000
  133. #define PDG_RESPONSE_RATE_SETTING_SMOOTHING_LSB 29
  134. #define PDG_RESPONSE_RATE_SETTING_SMOOTHING_MSB 29
  135. #define PDG_RESPONSE_RATE_SETTING_SMOOTHING_MASK 0x20000000
  136. #define PDG_RESPONSE_RATE_SETTING_LDPC_OFFSET 0x00000000
  137. #define PDG_RESPONSE_RATE_SETTING_LDPC_LSB 30
  138. #define PDG_RESPONSE_RATE_SETTING_LDPC_MSB 30
  139. #define PDG_RESPONSE_RATE_SETTING_LDPC_MASK 0x40000000
  140. #define PDG_RESPONSE_RATE_SETTING_STBC_OFFSET 0x00000000
  141. #define PDG_RESPONSE_RATE_SETTING_STBC_LSB 31
  142. #define PDG_RESPONSE_RATE_SETTING_STBC_MSB 31
  143. #define PDG_RESPONSE_RATE_SETTING_STBC_MASK 0x80000000
  144. #define PDG_RESPONSE_RATE_SETTING_ALT_TX_PWR_OFFSET 0x00000004
  145. #define PDG_RESPONSE_RATE_SETTING_ALT_TX_PWR_LSB 0
  146. #define PDG_RESPONSE_RATE_SETTING_ALT_TX_PWR_MSB 7
  147. #define PDG_RESPONSE_RATE_SETTING_ALT_TX_PWR_MASK 0x000000ff
  148. #define PDG_RESPONSE_RATE_SETTING_ALT_MIN_TX_PWR_OFFSET 0x00000004
  149. #define PDG_RESPONSE_RATE_SETTING_ALT_MIN_TX_PWR_LSB 8
  150. #define PDG_RESPONSE_RATE_SETTING_ALT_MIN_TX_PWR_MSB 15
  151. #define PDG_RESPONSE_RATE_SETTING_ALT_MIN_TX_PWR_MASK 0x0000ff00
  152. #define PDG_RESPONSE_RATE_SETTING_ALT_NSS_OFFSET 0x00000004
  153. #define PDG_RESPONSE_RATE_SETTING_ALT_NSS_LSB 16
  154. #define PDG_RESPONSE_RATE_SETTING_ALT_NSS_MSB 18
  155. #define PDG_RESPONSE_RATE_SETTING_ALT_NSS_MASK 0x00070000
  156. #define PDG_RESPONSE_RATE_SETTING_ALT_TX_CHAIN_MASK_OFFSET 0x00000004
  157. #define PDG_RESPONSE_RATE_SETTING_ALT_TX_CHAIN_MASK_LSB 19
  158. #define PDG_RESPONSE_RATE_SETTING_ALT_TX_CHAIN_MASK_MSB 26
  159. #define PDG_RESPONSE_RATE_SETTING_ALT_TX_CHAIN_MASK_MASK 0x07f80000
  160. #define PDG_RESPONSE_RATE_SETTING_ALT_BW_OFFSET 0x00000004
  161. #define PDG_RESPONSE_RATE_SETTING_ALT_BW_LSB 27
  162. #define PDG_RESPONSE_RATE_SETTING_ALT_BW_MSB 29
  163. #define PDG_RESPONSE_RATE_SETTING_ALT_BW_MASK 0x38000000
  164. #define PDG_RESPONSE_RATE_SETTING_STF_LTF_3DB_BOOST_OFFSET 0x00000004
  165. #define PDG_RESPONSE_RATE_SETTING_STF_LTF_3DB_BOOST_LSB 30
  166. #define PDG_RESPONSE_RATE_SETTING_STF_LTF_3DB_BOOST_MSB 30
  167. #define PDG_RESPONSE_RATE_SETTING_STF_LTF_3DB_BOOST_MASK 0x40000000
  168. #define PDG_RESPONSE_RATE_SETTING_FORCE_EXTRA_SYMBOL_OFFSET 0x00000004
  169. #define PDG_RESPONSE_RATE_SETTING_FORCE_EXTRA_SYMBOL_LSB 31
  170. #define PDG_RESPONSE_RATE_SETTING_FORCE_EXTRA_SYMBOL_MSB 31
  171. #define PDG_RESPONSE_RATE_SETTING_FORCE_EXTRA_SYMBOL_MASK 0x80000000
  172. #define PDG_RESPONSE_RATE_SETTING_ALT_RATE_MCS_OFFSET 0x00000008
  173. #define PDG_RESPONSE_RATE_SETTING_ALT_RATE_MCS_LSB 0
  174. #define PDG_RESPONSE_RATE_SETTING_ALT_RATE_MCS_MSB 3
  175. #define PDG_RESPONSE_RATE_SETTING_ALT_RATE_MCS_MASK 0x0000000f
  176. #define PDG_RESPONSE_RATE_SETTING_NSS_OFFSET 0x00000008
  177. #define PDG_RESPONSE_RATE_SETTING_NSS_LSB 4
  178. #define PDG_RESPONSE_RATE_SETTING_NSS_MSB 6
  179. #define PDG_RESPONSE_RATE_SETTING_NSS_MASK 0x00000070
  180. #define PDG_RESPONSE_RATE_SETTING_DPD_ENABLE_OFFSET 0x00000008
  181. #define PDG_RESPONSE_RATE_SETTING_DPD_ENABLE_LSB 7
  182. #define PDG_RESPONSE_RATE_SETTING_DPD_ENABLE_MSB 7
  183. #define PDG_RESPONSE_RATE_SETTING_DPD_ENABLE_MASK 0x00000080
  184. #define PDG_RESPONSE_RATE_SETTING_TX_PWR_OFFSET 0x00000008
  185. #define PDG_RESPONSE_RATE_SETTING_TX_PWR_LSB 8
  186. #define PDG_RESPONSE_RATE_SETTING_TX_PWR_MSB 15
  187. #define PDG_RESPONSE_RATE_SETTING_TX_PWR_MASK 0x0000ff00
  188. #define PDG_RESPONSE_RATE_SETTING_MIN_TX_PWR_OFFSET 0x00000008
  189. #define PDG_RESPONSE_RATE_SETTING_MIN_TX_PWR_LSB 16
  190. #define PDG_RESPONSE_RATE_SETTING_MIN_TX_PWR_MSB 23
  191. #define PDG_RESPONSE_RATE_SETTING_MIN_TX_PWR_MASK 0x00ff0000
  192. #define PDG_RESPONSE_RATE_SETTING_TX_CHAIN_MASK_OFFSET 0x00000008
  193. #define PDG_RESPONSE_RATE_SETTING_TX_CHAIN_MASK_LSB 24
  194. #define PDG_RESPONSE_RATE_SETTING_TX_CHAIN_MASK_MSB 31
  195. #define PDG_RESPONSE_RATE_SETTING_TX_CHAIN_MASK_MASK 0xff000000
  196. #define PDG_RESPONSE_RATE_SETTING_RESERVED_3A_OFFSET 0x0000000c
  197. #define PDG_RESPONSE_RATE_SETTING_RESERVED_3A_LSB 0
  198. #define PDG_RESPONSE_RATE_SETTING_RESERVED_3A_MSB 7
  199. #define PDG_RESPONSE_RATE_SETTING_RESERVED_3A_MASK 0x000000ff
  200. #define PDG_RESPONSE_RATE_SETTING_SGI_OFFSET 0x0000000c
  201. #define PDG_RESPONSE_RATE_SETTING_SGI_LSB 8
  202. #define PDG_RESPONSE_RATE_SETTING_SGI_MSB 9
  203. #define PDG_RESPONSE_RATE_SETTING_SGI_MASK 0x00000300
  204. #define PDG_RESPONSE_RATE_SETTING_RATE_MCS_OFFSET 0x0000000c
  205. #define PDG_RESPONSE_RATE_SETTING_RATE_MCS_LSB 10
  206. #define PDG_RESPONSE_RATE_SETTING_RATE_MCS_MSB 13
  207. #define PDG_RESPONSE_RATE_SETTING_RATE_MCS_MASK 0x00003c00
  208. #define PDG_RESPONSE_RATE_SETTING_RESERVED_3B_OFFSET 0x0000000c
  209. #define PDG_RESPONSE_RATE_SETTING_RESERVED_3B_LSB 14
  210. #define PDG_RESPONSE_RATE_SETTING_RESERVED_3B_MSB 15
  211. #define PDG_RESPONSE_RATE_SETTING_RESERVED_3B_MASK 0x0000c000
  212. #define PDG_RESPONSE_RATE_SETTING_TX_PWR_1_OFFSET 0x0000000c
  213. #define PDG_RESPONSE_RATE_SETTING_TX_PWR_1_LSB 16
  214. #define PDG_RESPONSE_RATE_SETTING_TX_PWR_1_MSB 23
  215. #define PDG_RESPONSE_RATE_SETTING_TX_PWR_1_MASK 0x00ff0000
  216. #define PDG_RESPONSE_RATE_SETTING_ALT_TX_PWR_1_OFFSET 0x0000000c
  217. #define PDG_RESPONSE_RATE_SETTING_ALT_TX_PWR_1_LSB 24
  218. #define PDG_RESPONSE_RATE_SETTING_ALT_TX_PWR_1_MSB 31
  219. #define PDG_RESPONSE_RATE_SETTING_ALT_TX_PWR_1_MASK 0xff000000
  220. #define PDG_RESPONSE_RATE_SETTING_AGGREGATION_OFFSET 0x00000010
  221. #define PDG_RESPONSE_RATE_SETTING_AGGREGATION_LSB 0
  222. #define PDG_RESPONSE_RATE_SETTING_AGGREGATION_MSB 0
  223. #define PDG_RESPONSE_RATE_SETTING_AGGREGATION_MASK 0x00000001
  224. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_BSS_COLOR_ID_OFFSET 0x00000010
  225. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_BSS_COLOR_ID_LSB 1
  226. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_BSS_COLOR_ID_MSB 6
  227. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_BSS_COLOR_ID_MASK 0x0000007e
  228. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_SPATIAL_REUSE_OFFSET 0x00000010
  229. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_SPATIAL_REUSE_LSB 7
  230. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_SPATIAL_REUSE_MSB 10
  231. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_SPATIAL_REUSE_MASK 0x00000780
  232. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_CP_LTF_SIZE_OFFSET 0x00000010
  233. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_CP_LTF_SIZE_LSB 11
  234. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_CP_LTF_SIZE_MSB 12
  235. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_CP_LTF_SIZE_MASK 0x00001800
  236. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_DCM_OFFSET 0x00000010
  237. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_DCM_LSB 13
  238. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_DCM_MSB 13
  239. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_DCM_MASK 0x00002000
  240. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_DOPPLER_INDICATION_OFFSET 0x00000010
  241. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_DOPPLER_INDICATION_LSB 14
  242. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_DOPPLER_INDICATION_MSB 14
  243. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_DOPPLER_INDICATION_MASK 0x00004000
  244. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_SU_EXTENDED_OFFSET 0x00000010
  245. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_SU_EXTENDED_LSB 15
  246. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_SU_EXTENDED_MSB 15
  247. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_SU_EXTENDED_MASK 0x00008000
  248. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_MIN_PACKET_EXTENSION_OFFSET 0x00000010
  249. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_MIN_PACKET_EXTENSION_LSB 16
  250. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_MIN_PACKET_EXTENSION_MSB 17
  251. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_MIN_PACKET_EXTENSION_MASK 0x00030000
  252. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_NSS_OFFSET 0x00000010
  253. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_NSS_LSB 18
  254. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_NSS_MSB 20
  255. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_NSS_MASK 0x001c0000
  256. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_CONTENT_OFFSET 0x00000010
  257. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_CONTENT_LSB 21
  258. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_CONTENT_MSB 21
  259. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_CONTENT_MASK 0x00200000
  260. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_LTF_SIZE_OFFSET 0x00000010
  261. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_LTF_SIZE_LSB 22
  262. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_LTF_SIZE_MSB 23
  263. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_LTF_SIZE_MASK 0x00c00000
  264. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_CHAIN_CSD_EN_OFFSET 0x00000010
  265. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_CHAIN_CSD_EN_LSB 24
  266. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_CHAIN_CSD_EN_MSB 24
  267. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_CHAIN_CSD_EN_MASK 0x01000000
  268. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_CHAIN_CSD_EN_OFFSET 0x00000010
  269. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_CHAIN_CSD_EN_LSB 25
  270. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_CHAIN_CSD_EN_MSB 25
  271. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_PE_CHAIN_CSD_EN_MASK 0x02000000
  272. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_DL_UL_FLAG_OFFSET 0x00000010
  273. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_DL_UL_FLAG_LSB 26
  274. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_DL_UL_FLAG_MSB 26
  275. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_DL_UL_FLAG_MASK 0x04000000
  276. #define PDG_RESPONSE_RATE_SETTING_RESERVED_4A_OFFSET 0x00000010
  277. #define PDG_RESPONSE_RATE_SETTING_RESERVED_4A_LSB 27
  278. #define PDG_RESPONSE_RATE_SETTING_RESERVED_4A_MSB 31
  279. #define PDG_RESPONSE_RATE_SETTING_RESERVED_4A_MASK 0xf8000000
  280. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_EXT_RU_START_INDEX_OFFSET 0x00000014
  281. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_EXT_RU_START_INDEX_LSB 0
  282. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_EXT_RU_START_INDEX_MSB 3
  283. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_EXT_RU_START_INDEX_MASK 0x0000000f
  284. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_EXT_RU_SIZE_OFFSET 0x00000014
  285. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_EXT_RU_SIZE_LSB 4
  286. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_EXT_RU_SIZE_MSB 7
  287. #define PDG_RESPONSE_RATE_SETTING_DOT11AX_EXT_RU_SIZE_MASK 0x000000f0
  288. #define PDG_RESPONSE_RATE_SETTING_EHT_DUPLICATE_MODE_OFFSET 0x00000014
  289. #define PDG_RESPONSE_RATE_SETTING_EHT_DUPLICATE_MODE_LSB 8
  290. #define PDG_RESPONSE_RATE_SETTING_EHT_DUPLICATE_MODE_MSB 9
  291. #define PDG_RESPONSE_RATE_SETTING_EHT_DUPLICATE_MODE_MASK 0x00000300
  292. #define PDG_RESPONSE_RATE_SETTING_HE_SIGB_DCM_OFFSET 0x00000014
  293. #define PDG_RESPONSE_RATE_SETTING_HE_SIGB_DCM_LSB 10
  294. #define PDG_RESPONSE_RATE_SETTING_HE_SIGB_DCM_MSB 10
  295. #define PDG_RESPONSE_RATE_SETTING_HE_SIGB_DCM_MASK 0x00000400
  296. #define PDG_RESPONSE_RATE_SETTING_HE_SIGB_0_MCS_OFFSET 0x00000014
  297. #define PDG_RESPONSE_RATE_SETTING_HE_SIGB_0_MCS_LSB 11
  298. #define PDG_RESPONSE_RATE_SETTING_HE_SIGB_0_MCS_MSB 13
  299. #define PDG_RESPONSE_RATE_SETTING_HE_SIGB_0_MCS_MASK 0x00003800
  300. #define PDG_RESPONSE_RATE_SETTING_NUM_HE_SIGB_SYM_OFFSET 0x00000014
  301. #define PDG_RESPONSE_RATE_SETTING_NUM_HE_SIGB_SYM_LSB 14
  302. #define PDG_RESPONSE_RATE_SETTING_NUM_HE_SIGB_SYM_MSB 18
  303. #define PDG_RESPONSE_RATE_SETTING_NUM_HE_SIGB_SYM_MASK 0x0007c000
  304. #define PDG_RESPONSE_RATE_SETTING_REQUIRED_RESPONSE_TIME_SOURCE_OFFSET 0x00000014
  305. #define PDG_RESPONSE_RATE_SETTING_REQUIRED_RESPONSE_TIME_SOURCE_LSB 19
  306. #define PDG_RESPONSE_RATE_SETTING_REQUIRED_RESPONSE_TIME_SOURCE_MSB 19
  307. #define PDG_RESPONSE_RATE_SETTING_REQUIRED_RESPONSE_TIME_SOURCE_MASK 0x00080000
  308. #define PDG_RESPONSE_RATE_SETTING_RESERVED_5A_OFFSET 0x00000014
  309. #define PDG_RESPONSE_RATE_SETTING_RESERVED_5A_LSB 20
  310. #define PDG_RESPONSE_RATE_SETTING_RESERVED_5A_MSB 25
  311. #define PDG_RESPONSE_RATE_SETTING_RESERVED_5A_MASK 0x03f00000
  312. #define PDG_RESPONSE_RATE_SETTING_U_SIG_PUNCTURE_PATTERN_ENCODING_OFFSET 0x00000014
  313. #define PDG_RESPONSE_RATE_SETTING_U_SIG_PUNCTURE_PATTERN_ENCODING_LSB 26
  314. #define PDG_RESPONSE_RATE_SETTING_U_SIG_PUNCTURE_PATTERN_ENCODING_MSB 31
  315. #define PDG_RESPONSE_RATE_SETTING_U_SIG_PUNCTURE_PATTERN_ENCODING_MASK 0xfc000000
  316. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_OFFSET 0x00000018
  317. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_LSB 0
  318. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_MSB 9
  319. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_MASK 0x000003ff
  320. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_OFFSET 0x00000018
  321. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_LSB 10
  322. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_MSB 10
  323. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_BLOCK_SELF_ML_SYNC_MASK 0x00000400
  324. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_OFFSET 0x00000018
  325. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_LSB 11
  326. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_MSB 11
  327. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_BLOCK_PARTNER_ML_SYNC_MASK 0x00000800
  328. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_OFFSET 0x00000018
  329. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_LSB 12
  330. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_MSB 12
  331. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_NSTR_MLO_STA_ID_VALID_MASK 0x00001000
  332. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_RESERVED_0A_OFFSET 0x00000018
  333. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_RESERVED_0A_LSB 13
  334. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_RESERVED_0A_MSB 15
  335. #define PDG_RESPONSE_RATE_SETTING_MLO_STA_ID_DETAILS_RX_RESERVED_0A_MASK 0x0000e000
  336. #define PDG_RESPONSE_RATE_SETTING_REQUIRED_RESPONSE_TIME_OFFSET 0x00000018
  337. #define PDG_RESPONSE_RATE_SETTING_REQUIRED_RESPONSE_TIME_LSB 16
  338. #define PDG_RESPONSE_RATE_SETTING_REQUIRED_RESPONSE_TIME_MSB 27
  339. #define PDG_RESPONSE_RATE_SETTING_REQUIRED_RESPONSE_TIME_MASK 0x0fff0000
  340. #define PDG_RESPONSE_RATE_SETTING_DOT11BE_PARAMS_PLACEHOLDER_OFFSET 0x00000018
  341. #define PDG_RESPONSE_RATE_SETTING_DOT11BE_PARAMS_PLACEHOLDER_LSB 28
  342. #define PDG_RESPONSE_RATE_SETTING_DOT11BE_PARAMS_PLACEHOLDER_MSB 31
  343. #define PDG_RESPONSE_RATE_SETTING_DOT11BE_PARAMS_PLACEHOLDER_MASK 0xf0000000
  344. #endif