reo_reg_seq_hwioreg.h 508 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097
  1. /*
  2. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. ///////////////////////////////////////////////////////////////////////////////////////////////
  17. //
  18. // reo_reg_seq_hwioreg.h : automatically generated by Autoseq 3.8 2/21/2020
  19. // User Name:c_landav
  20. //
  21. // !! WARNING !! DO NOT MANUALLY EDIT THIS FILE.
  22. //
  23. ///////////////////////////////////////////////////////////////////////////////////////////////
  24. #ifndef __REO_REG_SEQ_REG_H__
  25. #define __REO_REG_SEQ_REG_H__
  26. #include "seq_hwio.h"
  27. #include "reo_reg_seq_hwiobase.h"
  28. #ifdef SCALE_INCLUDES
  29. #include "HALhwio.h"
  30. #else
  31. #include "msmhwio.h"
  32. #endif
  33. ///////////////////////////////////////////////////////////////////////////////////////////////
  34. // Register Data for Block REO_REG
  35. ///////////////////////////////////////////////////////////////////////////////////////////////
  36. //// Register REO_R0_GENERAL_ENABLE ////
  37. #define HWIO_REO_R0_GENERAL_ENABLE_ADDR(x) (x+0x00000000)
  38. #define HWIO_REO_R0_GENERAL_ENABLE_PHYS(x) (x+0x00000000)
  39. #define HWIO_REO_R0_GENERAL_ENABLE_RMSK 0xfbffff7f
  40. #define HWIO_REO_R0_GENERAL_ENABLE_SHFT 0
  41. #define HWIO_REO_R0_GENERAL_ENABLE_IN(x) \
  42. in_dword_masked ( HWIO_REO_R0_GENERAL_ENABLE_ADDR(x), HWIO_REO_R0_GENERAL_ENABLE_RMSK)
  43. #define HWIO_REO_R0_GENERAL_ENABLE_INM(x, mask) \
  44. in_dword_masked ( HWIO_REO_R0_GENERAL_ENABLE_ADDR(x), mask)
  45. #define HWIO_REO_R0_GENERAL_ENABLE_OUT(x, val) \
  46. out_dword( HWIO_REO_R0_GENERAL_ENABLE_ADDR(x), val)
  47. #define HWIO_REO_R0_GENERAL_ENABLE_OUTM(x, mask, val) \
  48. do {\
  49. HWIO_INTLOCK(); \
  50. out_dword_masked_ns(HWIO_REO_R0_GENERAL_ENABLE_ADDR(x), mask, val, HWIO_REO_R0_GENERAL_ENABLE_IN(x)); \
  51. HWIO_INTFREE();\
  52. } while (0)
  53. #define HWIO_REO_R0_GENERAL_ENABLE_SW2REO1_RING_ENABLE_BMSK 0x80000000
  54. #define HWIO_REO_R0_GENERAL_ENABLE_SW2REO1_RING_ENABLE_SHFT 0x1f
  55. #define HWIO_REO_R0_GENERAL_ENABLE_REO2SW6_RING_ENABLE_BMSK 0x40000000
  56. #define HWIO_REO_R0_GENERAL_ENABLE_REO2SW6_RING_ENABLE_SHFT 0x1e
  57. #define HWIO_REO_R0_GENERAL_ENABLE_REO2SW5_RING_ENABLE_BMSK 0x20000000
  58. #define HWIO_REO_R0_GENERAL_ENABLE_REO2SW5_RING_ENABLE_SHFT 0x1d
  59. #define HWIO_REO_R0_GENERAL_ENABLE_INVALIDATE_CACHE_FOR_ZERO_VLD_BMSK 0x10000000
  60. #define HWIO_REO_R0_GENERAL_ENABLE_INVALIDATE_CACHE_FOR_ZERO_VLD_SHFT 0x1c
  61. #define HWIO_REO_R0_GENERAL_ENABLE_STRUCT_SWAP_DELINK_BMSK 0x08000000
  62. #define HWIO_REO_R0_GENERAL_ENABLE_STRUCT_SWAP_DELINK_SHFT 0x1b
  63. #define HWIO_REO_R0_GENERAL_ENABLE_SOFT_REORDER_DEST_RING_BMSK 0x03800000
  64. #define HWIO_REO_R0_GENERAL_ENABLE_SOFT_REORDER_DEST_RING_SHFT 0x17
  65. #define HWIO_REO_R0_GENERAL_ENABLE_SW2REO_RING_ENABLE_BMSK 0x00400000
  66. #define HWIO_REO_R0_GENERAL_ENABLE_SW2REO_RING_ENABLE_SHFT 0x16
  67. #define HWIO_REO_R0_GENERAL_ENABLE_REO_CMD_RING_ENABLE_BMSK 0x00200000
  68. #define HWIO_REO_R0_GENERAL_ENABLE_REO_CMD_RING_ENABLE_SHFT 0x15
  69. #define HWIO_REO_R0_GENERAL_ENABLE_REO_STATUS_RING_ENABLE_BMSK 0x00100000
  70. #define HWIO_REO_R0_GENERAL_ENABLE_REO_STATUS_RING_ENABLE_SHFT 0x14
  71. #define HWIO_REO_R0_GENERAL_ENABLE_REO_RELEASE_RING_ENABLE_BMSK 0x00080000
  72. #define HWIO_REO_R0_GENERAL_ENABLE_REO_RELEASE_RING_ENABLE_SHFT 0x13
  73. #define HWIO_REO_R0_GENERAL_ENABLE_REO2TCL_RING_ENABLE_BMSK 0x00040000
  74. #define HWIO_REO_R0_GENERAL_ENABLE_REO2TCL_RING_ENABLE_SHFT 0x12
  75. #define HWIO_REO_R0_GENERAL_ENABLE_REO2FW_RING_ENABLE_BMSK 0x00020000
  76. #define HWIO_REO_R0_GENERAL_ENABLE_REO2FW_RING_ENABLE_SHFT 0x11
  77. #define HWIO_REO_R0_GENERAL_ENABLE_REO2SW4_RING_ENABLE_BMSK 0x00010000
  78. #define HWIO_REO_R0_GENERAL_ENABLE_REO2SW4_RING_ENABLE_SHFT 0x10
  79. #define HWIO_REO_R0_GENERAL_ENABLE_REO2SW3_RING_ENABLE_BMSK 0x00008000
  80. #define HWIO_REO_R0_GENERAL_ENABLE_REO2SW3_RING_ENABLE_SHFT 0xf
  81. #define HWIO_REO_R0_GENERAL_ENABLE_REO2SW2_RING_ENABLE_BMSK 0x00004000
  82. #define HWIO_REO_R0_GENERAL_ENABLE_REO2SW2_RING_ENABLE_SHFT 0xe
  83. #define HWIO_REO_R0_GENERAL_ENABLE_REO2SW1_RING_ENABLE_BMSK 0x00002000
  84. #define HWIO_REO_R0_GENERAL_ENABLE_REO2SW1_RING_ENABLE_SHFT 0xd
  85. #define HWIO_REO_R0_GENERAL_ENABLE_WBM2REO_LINK_RING_ENABLE_BMSK 0x00001000
  86. #define HWIO_REO_R0_GENERAL_ENABLE_WBM2REO_LINK_RING_ENABLE_SHFT 0xc
  87. #define HWIO_REO_R0_GENERAL_ENABLE_RXDMA2REO_RING_ENABLE_BMSK 0x00000e00
  88. #define HWIO_REO_R0_GENERAL_ENABLE_RXDMA2REO_RING_ENABLE_SHFT 0x9
  89. #define HWIO_REO_R0_GENERAL_ENABLE_GLOBAL_PN_CHK_BMSK 0x00000100
  90. #define HWIO_REO_R0_GENERAL_ENABLE_GLOBAL_PN_CHK_SHFT 0x8
  91. #define HWIO_REO_R0_GENERAL_ENABLE_BAR_DEST_RING_BMSK 0x00000070
  92. #define HWIO_REO_R0_GENERAL_ENABLE_BAR_DEST_RING_SHFT 0x4
  93. #define HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK 0x00000008
  94. #define HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_SHFT 0x3
  95. #define HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK 0x00000004
  96. #define HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_SHFT 0x2
  97. #define HWIO_REO_R0_GENERAL_ENABLE_REO_HWREORDER_DISABLE_BMSK 0x00000002
  98. #define HWIO_REO_R0_GENERAL_ENABLE_REO_HWREORDER_DISABLE_SHFT 0x1
  99. #define HWIO_REO_R0_GENERAL_ENABLE_REO_ENABLE_BMSK 0x00000001
  100. #define HWIO_REO_R0_GENERAL_ENABLE_REO_ENABLE_SHFT 0x0
  101. //// Register REO_R0_DESTINATION_RING_CTRL_IX_0 ////
  102. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(x) (x+0x00000004)
  103. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_PHYS(x) (x+0x00000004)
  104. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_RMSK 0x77777777
  105. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_SHFT 0
  106. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_IN(x) \
  107. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(x), HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_RMSK)
  108. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_INM(x, mask) \
  109. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(x), mask)
  110. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_OUT(x, val) \
  111. out_dword( HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(x), val)
  112. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_OUTM(x, mask, val) \
  113. do {\
  114. HWIO_INTLOCK(); \
  115. out_dword_masked_ns(HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_ADDR(x), mask, val, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_IN(x)); \
  116. HWIO_INTFREE();\
  117. } while (0)
  118. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_7_BMSK 0x70000000
  119. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_7_SHFT 0x1c
  120. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_6_BMSK 0x07000000
  121. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_6_SHFT 0x18
  122. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_5_BMSK 0x00700000
  123. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_5_SHFT 0x14
  124. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_4_BMSK 0x00070000
  125. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_4_SHFT 0x10
  126. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_3_BMSK 0x00007000
  127. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_3_SHFT 0xc
  128. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_2_BMSK 0x00000700
  129. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_2_SHFT 0x8
  130. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_1_BMSK 0x00000070
  131. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_1_SHFT 0x4
  132. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_0_BMSK 0x00000007
  133. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_0_DEST_RING_MAPPING_0_SHFT 0x0
  134. //// Register REO_R0_DESTINATION_RING_CTRL_IX_1 ////
  135. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(x) (x+0x00000008)
  136. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_PHYS(x) (x+0x00000008)
  137. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_RMSK 0x77777777
  138. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_SHFT 0
  139. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_IN(x) \
  140. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(x), HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_RMSK)
  141. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_INM(x, mask) \
  142. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(x), mask)
  143. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_OUT(x, val) \
  144. out_dword( HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(x), val)
  145. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_OUTM(x, mask, val) \
  146. do {\
  147. HWIO_INTLOCK(); \
  148. out_dword_masked_ns(HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(x), mask, val, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_IN(x)); \
  149. HWIO_INTFREE();\
  150. } while (0)
  151. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_15_BMSK 0x70000000
  152. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_15_SHFT 0x1c
  153. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_14_BMSK 0x07000000
  154. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_14_SHFT 0x18
  155. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_13_BMSK 0x00700000
  156. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_13_SHFT 0x14
  157. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_12_BMSK 0x00070000
  158. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_12_SHFT 0x10
  159. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_11_BMSK 0x00007000
  160. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_11_SHFT 0xc
  161. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_10_BMSK 0x00000700
  162. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_10_SHFT 0x8
  163. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_9_BMSK 0x00000070
  164. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_9_SHFT 0x4
  165. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_8_BMSK 0x00000007
  166. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_DEST_RING_MAPPING_8_SHFT 0x0
  167. //// Register REO_R0_DESTINATION_RING_CTRL_IX_2 ////
  168. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(x) (x+0x0000000c)
  169. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_PHYS(x) (x+0x0000000c)
  170. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_RMSK 0x77777777
  171. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_SHFT 0
  172. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_IN(x) \
  173. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(x), HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_RMSK)
  174. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_INM(x, mask) \
  175. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(x), mask)
  176. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_OUT(x, val) \
  177. out_dword( HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(x), val)
  178. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_OUTM(x, mask, val) \
  179. do {\
  180. HWIO_INTLOCK(); \
  181. out_dword_masked_ns(HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(x), mask, val, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_IN(x)); \
  182. HWIO_INTFREE();\
  183. } while (0)
  184. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_23_BMSK 0x70000000
  185. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_23_SHFT 0x1c
  186. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_22_BMSK 0x07000000
  187. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_22_SHFT 0x18
  188. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_21_BMSK 0x00700000
  189. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_21_SHFT 0x14
  190. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_20_BMSK 0x00070000
  191. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_20_SHFT 0x10
  192. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_19_BMSK 0x00007000
  193. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_19_SHFT 0xc
  194. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_18_BMSK 0x00000700
  195. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_18_SHFT 0x8
  196. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_17_BMSK 0x00000070
  197. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_17_SHFT 0x4
  198. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_16_BMSK 0x00000007
  199. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_DEST_RING_MAPPING_16_SHFT 0x0
  200. //// Register REO_R0_DESTINATION_RING_CTRL_IX_3 ////
  201. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(x) (x+0x00000010)
  202. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_PHYS(x) (x+0x00000010)
  203. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_RMSK 0x77777777
  204. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_SHFT 0
  205. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_IN(x) \
  206. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(x), HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_RMSK)
  207. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_INM(x, mask) \
  208. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(x), mask)
  209. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_OUT(x, val) \
  210. out_dword( HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(x), val)
  211. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_OUTM(x, mask, val) \
  212. do {\
  213. HWIO_INTLOCK(); \
  214. out_dword_masked_ns(HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(x), mask, val, HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_IN(x)); \
  215. HWIO_INTFREE();\
  216. } while (0)
  217. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_31_BMSK 0x70000000
  218. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_31_SHFT 0x1c
  219. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_30_BMSK 0x07000000
  220. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_30_SHFT 0x18
  221. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_29_BMSK 0x00700000
  222. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_29_SHFT 0x14
  223. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_28_BMSK 0x00070000
  224. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_28_SHFT 0x10
  225. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_27_BMSK 0x00007000
  226. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_27_SHFT 0xc
  227. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_26_BMSK 0x00000700
  228. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_26_SHFT 0x8
  229. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_25_BMSK 0x00000070
  230. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_25_SHFT 0x4
  231. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_24_BMSK 0x00000007
  232. #define HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_DEST_RING_MAPPING_24_SHFT 0x0
  233. //// Register REO_R0_DESTINATION_RING_ALT_CTRL_IX_0 ////
  234. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR(x) (x+0x00000014)
  235. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_PHYS(x) (x+0x00000014)
  236. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_RMSK 0x77777777
  237. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_SHFT 0
  238. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_IN(x) \
  239. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR(x), HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_RMSK)
  240. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_INM(x, mask) \
  241. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR(x), mask)
  242. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_OUT(x, val) \
  243. out_dword( HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR(x), val)
  244. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_OUTM(x, mask, val) \
  245. do {\
  246. HWIO_INTLOCK(); \
  247. out_dword_masked_ns(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_ADDR(x), mask, val, HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_IN(x)); \
  248. HWIO_INTFREE();\
  249. } while (0)
  250. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_7_BMSK 0x70000000
  251. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_7_SHFT 0x1c
  252. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_6_BMSK 0x07000000
  253. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_6_SHFT 0x18
  254. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_5_BMSK 0x00700000
  255. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_5_SHFT 0x14
  256. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_4_BMSK 0x00070000
  257. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_4_SHFT 0x10
  258. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_3_BMSK 0x00007000
  259. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_3_SHFT 0xc
  260. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_2_BMSK 0x00000700
  261. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_2_SHFT 0x8
  262. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_1_BMSK 0x00000070
  263. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_1_SHFT 0x4
  264. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_0_BMSK 0x00000007
  265. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_0_DEST_RING_ALT_MAPPING_0_SHFT 0x0
  266. //// Register REO_R0_DESTINATION_RING_ALT_CTRL_IX_1 ////
  267. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_ADDR(x) (x+0x00000018)
  268. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_PHYS(x) (x+0x00000018)
  269. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_RMSK 0x77777777
  270. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_SHFT 0
  271. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_IN(x) \
  272. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_ADDR(x), HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_RMSK)
  273. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_INM(x, mask) \
  274. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_ADDR(x), mask)
  275. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_OUT(x, val) \
  276. out_dword( HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_ADDR(x), val)
  277. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_OUTM(x, mask, val) \
  278. do {\
  279. HWIO_INTLOCK(); \
  280. out_dword_masked_ns(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_ADDR(x), mask, val, HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_IN(x)); \
  281. HWIO_INTFREE();\
  282. } while (0)
  283. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_15_BMSK 0x70000000
  284. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_15_SHFT 0x1c
  285. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_14_BMSK 0x07000000
  286. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_14_SHFT 0x18
  287. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_13_BMSK 0x00700000
  288. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_13_SHFT 0x14
  289. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_12_BMSK 0x00070000
  290. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_12_SHFT 0x10
  291. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_11_BMSK 0x00007000
  292. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_11_SHFT 0xc
  293. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_10_BMSK 0x00000700
  294. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_10_SHFT 0x8
  295. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_9_BMSK 0x00000070
  296. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_9_SHFT 0x4
  297. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_8_BMSK 0x00000007
  298. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_1_DEST_RING_ALT_MAPPING_8_SHFT 0x0
  299. //// Register REO_R0_DESTINATION_RING_ALT_CTRL_IX_2 ////
  300. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_ADDR(x) (x+0x0000001c)
  301. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_PHYS(x) (x+0x0000001c)
  302. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_RMSK 0x77777777
  303. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_SHFT 0
  304. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_IN(x) \
  305. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_ADDR(x), HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_RMSK)
  306. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_INM(x, mask) \
  307. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_ADDR(x), mask)
  308. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_OUT(x, val) \
  309. out_dword( HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_ADDR(x), val)
  310. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_OUTM(x, mask, val) \
  311. do {\
  312. HWIO_INTLOCK(); \
  313. out_dword_masked_ns(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_ADDR(x), mask, val, HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_IN(x)); \
  314. HWIO_INTFREE();\
  315. } while (0)
  316. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_23_BMSK 0x70000000
  317. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_23_SHFT 0x1c
  318. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_22_BMSK 0x07000000
  319. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_22_SHFT 0x18
  320. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_21_BMSK 0x00700000
  321. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_21_SHFT 0x14
  322. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_20_BMSK 0x00070000
  323. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_20_SHFT 0x10
  324. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_19_BMSK 0x00007000
  325. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_19_SHFT 0xc
  326. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_18_BMSK 0x00000700
  327. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_18_SHFT 0x8
  328. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_17_BMSK 0x00000070
  329. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_17_SHFT 0x4
  330. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_16_BMSK 0x00000007
  331. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_2_DEST_RING_ALT_MAPPING_16_SHFT 0x0
  332. //// Register REO_R0_DESTINATION_RING_ALT_CTRL_IX_3 ////
  333. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_ADDR(x) (x+0x00000020)
  334. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_PHYS(x) (x+0x00000020)
  335. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_RMSK 0x77777777
  336. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_SHFT 0
  337. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_IN(x) \
  338. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_ADDR(x), HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_RMSK)
  339. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_INM(x, mask) \
  340. in_dword_masked ( HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_ADDR(x), mask)
  341. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_OUT(x, val) \
  342. out_dword( HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_ADDR(x), val)
  343. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_OUTM(x, mask, val) \
  344. do {\
  345. HWIO_INTLOCK(); \
  346. out_dword_masked_ns(HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_ADDR(x), mask, val, HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_IN(x)); \
  347. HWIO_INTFREE();\
  348. } while (0)
  349. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_31_BMSK 0x70000000
  350. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_31_SHFT 0x1c
  351. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_30_BMSK 0x07000000
  352. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_30_SHFT 0x18
  353. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_29_BMSK 0x00700000
  354. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_29_SHFT 0x14
  355. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_28_BMSK 0x00070000
  356. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_28_SHFT 0x10
  357. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_27_BMSK 0x00007000
  358. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_27_SHFT 0xc
  359. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_26_BMSK 0x00000700
  360. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_26_SHFT 0x8
  361. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_25_BMSK 0x00000070
  362. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_25_SHFT 0x4
  363. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_24_BMSK 0x00000007
  364. #define HWIO_REO_R0_DESTINATION_RING_ALT_CTRL_IX_3_DEST_RING_ALT_MAPPING_24_SHFT 0x0
  365. //// Register REO_R0_TIMESTAMP ////
  366. #define HWIO_REO_R0_TIMESTAMP_ADDR(x) (x+0x00000024)
  367. #define HWIO_REO_R0_TIMESTAMP_PHYS(x) (x+0x00000024)
  368. #define HWIO_REO_R0_TIMESTAMP_RMSK 0xffffffff
  369. #define HWIO_REO_R0_TIMESTAMP_SHFT 0
  370. #define HWIO_REO_R0_TIMESTAMP_IN(x) \
  371. in_dword_masked ( HWIO_REO_R0_TIMESTAMP_ADDR(x), HWIO_REO_R0_TIMESTAMP_RMSK)
  372. #define HWIO_REO_R0_TIMESTAMP_INM(x, mask) \
  373. in_dword_masked ( HWIO_REO_R0_TIMESTAMP_ADDR(x), mask)
  374. #define HWIO_REO_R0_TIMESTAMP_OUT(x, val) \
  375. out_dword( HWIO_REO_R0_TIMESTAMP_ADDR(x), val)
  376. #define HWIO_REO_R0_TIMESTAMP_OUTM(x, mask, val) \
  377. do {\
  378. HWIO_INTLOCK(); \
  379. out_dword_masked_ns(HWIO_REO_R0_TIMESTAMP_ADDR(x), mask, val, HWIO_REO_R0_TIMESTAMP_IN(x)); \
  380. HWIO_INTFREE();\
  381. } while (0)
  382. #define HWIO_REO_R0_TIMESTAMP_TIMESTAMP_BMSK 0xffffffff
  383. #define HWIO_REO_R0_TIMESTAMP_TIMESTAMP_SHFT 0x0
  384. //// Register REO_R0_ERROR_DESTINATION_MAPPING_IX_0 ////
  385. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(x) (x+0x00000028)
  386. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_PHYS(x) (x+0x00000028)
  387. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_RMSK 0x77777777
  388. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_SHFT 0
  389. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_IN(x) \
  390. in_dword_masked ( HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(x), HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_RMSK)
  391. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_INM(x, mask) \
  392. in_dword_masked ( HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(x), mask)
  393. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_OUT(x, val) \
  394. out_dword( HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(x), val)
  395. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_OUTM(x, mask, val) \
  396. do {\
  397. HWIO_INTLOCK(); \
  398. out_dword_masked_ns(HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(x), mask, val, HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_IN(x)); \
  399. HWIO_INTFREE();\
  400. } while (0)
  401. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_7_BMSK 0x70000000
  402. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_7_SHFT 0x1c
  403. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_6_BMSK 0x07000000
  404. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_6_SHFT 0x18
  405. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_5_BMSK 0x00700000
  406. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_5_SHFT 0x14
  407. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_4_BMSK 0x00070000
  408. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_4_SHFT 0x10
  409. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_3_BMSK 0x00007000
  410. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_3_SHFT 0xc
  411. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_2_BMSK 0x00000700
  412. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_2_SHFT 0x8
  413. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_1_BMSK 0x00000070
  414. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_1_SHFT 0x4
  415. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_0_BMSK 0x00000007
  416. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ERROR_DESTINATION_RING_0_SHFT 0x0
  417. //// Register REO_R0_ERROR_DESTINATION_MAPPING_IX_1 ////
  418. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(x) (x+0x0000002c)
  419. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_PHYS(x) (x+0x0000002c)
  420. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_RMSK 0x77777777
  421. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_SHFT 0
  422. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_IN(x) \
  423. in_dword_masked ( HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(x), HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_RMSK)
  424. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_INM(x, mask) \
  425. in_dword_masked ( HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(x), mask)
  426. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_OUT(x, val) \
  427. out_dword( HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(x), val)
  428. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_OUTM(x, mask, val) \
  429. do {\
  430. HWIO_INTLOCK(); \
  431. out_dword_masked_ns(HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(x), mask, val, HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_IN(x)); \
  432. HWIO_INTFREE();\
  433. } while (0)
  434. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_OTHER_BMSK 0x70000000
  435. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_OTHER_SHFT 0x1c
  436. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_14_BMSK 0x07000000
  437. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_14_SHFT 0x18
  438. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_13_BMSK 0x00700000
  439. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_13_SHFT 0x14
  440. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_12_BMSK 0x00070000
  441. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_12_SHFT 0x10
  442. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_11_BMSK 0x00007000
  443. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_11_SHFT 0xc
  444. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_10_BMSK 0x00000700
  445. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_10_SHFT 0x8
  446. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_9_BMSK 0x00000070
  447. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_9_SHFT 0x4
  448. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_8_BMSK 0x00000007
  449. #define HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ERROR_DESTINATION_RING_8_SHFT 0x0
  450. //// Register REO_R0_IDLE_REQ_CTRL ////
  451. #define HWIO_REO_R0_IDLE_REQ_CTRL_ADDR(x) (x+0x00000030)
  452. #define HWIO_REO_R0_IDLE_REQ_CTRL_PHYS(x) (x+0x00000030)
  453. #define HWIO_REO_R0_IDLE_REQ_CTRL_RMSK 0x00000003
  454. #define HWIO_REO_R0_IDLE_REQ_CTRL_SHFT 0
  455. #define HWIO_REO_R0_IDLE_REQ_CTRL_IN(x) \
  456. in_dword_masked ( HWIO_REO_R0_IDLE_REQ_CTRL_ADDR(x), HWIO_REO_R0_IDLE_REQ_CTRL_RMSK)
  457. #define HWIO_REO_R0_IDLE_REQ_CTRL_INM(x, mask) \
  458. in_dword_masked ( HWIO_REO_R0_IDLE_REQ_CTRL_ADDR(x), mask)
  459. #define HWIO_REO_R0_IDLE_REQ_CTRL_OUT(x, val) \
  460. out_dword( HWIO_REO_R0_IDLE_REQ_CTRL_ADDR(x), val)
  461. #define HWIO_REO_R0_IDLE_REQ_CTRL_OUTM(x, mask, val) \
  462. do {\
  463. HWIO_INTLOCK(); \
  464. out_dword_masked_ns(HWIO_REO_R0_IDLE_REQ_CTRL_ADDR(x), mask, val, HWIO_REO_R0_IDLE_REQ_CTRL_IN(x)); \
  465. HWIO_INTFREE();\
  466. } while (0)
  467. #define HWIO_REO_R0_IDLE_REQ_CTRL_IDLE_REQ_FLUSH_CACHE_BMSK 0x00000002
  468. #define HWIO_REO_R0_IDLE_REQ_CTRL_IDLE_REQ_FLUSH_CACHE_SHFT 0x1
  469. #define HWIO_REO_R0_IDLE_REQ_CTRL_IDLE_REQ_FLUSH_AGE_LIST_BMSK 0x00000001
  470. #define HWIO_REO_R0_IDLE_REQ_CTRL_IDLE_REQ_FLUSH_AGE_LIST_SHFT 0x0
  471. //// Register REO_R0_RXDMA2REO0_RING_BASE_LSB ////
  472. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_ADDR(x) (x+0x00000034)
  473. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_PHYS(x) (x+0x00000034)
  474. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_RMSK 0xffffffff
  475. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_SHFT 0
  476. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_IN(x) \
  477. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_RMSK)
  478. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_INM(x, mask) \
  479. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_ADDR(x), mask)
  480. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_OUT(x, val) \
  481. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_ADDR(x), val)
  482. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_OUTM(x, mask, val) \
  483. do {\
  484. HWIO_INTLOCK(); \
  485. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_IN(x)); \
  486. HWIO_INTFREE();\
  487. } while (0)
  488. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK 0xffffffff
  489. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT 0x0
  490. //// Register REO_R0_RXDMA2REO0_RING_BASE_MSB ////
  491. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_ADDR(x) (x+0x00000038)
  492. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_PHYS(x) (x+0x00000038)
  493. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_RMSK 0x00ffffff
  494. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_SHFT 0
  495. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_IN(x) \
  496. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_RMSK)
  497. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_INM(x, mask) \
  498. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_ADDR(x), mask)
  499. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_OUT(x, val) \
  500. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_ADDR(x), val)
  501. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_OUTM(x, mask, val) \
  502. do {\
  503. HWIO_INTLOCK(); \
  504. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_IN(x)); \
  505. HWIO_INTFREE();\
  506. } while (0)
  507. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_RING_SIZE_BMSK 0x00ffff00
  508. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_RING_SIZE_SHFT 0x8
  509. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK 0x000000ff
  510. #define HWIO_REO_R0_RXDMA2REO0_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT 0x0
  511. //// Register REO_R0_RXDMA2REO0_RING_ID ////
  512. #define HWIO_REO_R0_RXDMA2REO0_RING_ID_ADDR(x) (x+0x0000003c)
  513. #define HWIO_REO_R0_RXDMA2REO0_RING_ID_PHYS(x) (x+0x0000003c)
  514. #define HWIO_REO_R0_RXDMA2REO0_RING_ID_RMSK 0x000000ff
  515. #define HWIO_REO_R0_RXDMA2REO0_RING_ID_SHFT 0
  516. #define HWIO_REO_R0_RXDMA2REO0_RING_ID_IN(x) \
  517. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_ID_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_ID_RMSK)
  518. #define HWIO_REO_R0_RXDMA2REO0_RING_ID_INM(x, mask) \
  519. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_ID_ADDR(x), mask)
  520. #define HWIO_REO_R0_RXDMA2REO0_RING_ID_OUT(x, val) \
  521. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_ID_ADDR(x), val)
  522. #define HWIO_REO_R0_RXDMA2REO0_RING_ID_OUTM(x, mask, val) \
  523. do {\
  524. HWIO_INTLOCK(); \
  525. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_ID_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_ID_IN(x)); \
  526. HWIO_INTFREE();\
  527. } while (0)
  528. #define HWIO_REO_R0_RXDMA2REO0_RING_ID_ENTRY_SIZE_BMSK 0x000000ff
  529. #define HWIO_REO_R0_RXDMA2REO0_RING_ID_ENTRY_SIZE_SHFT 0x0
  530. //// Register REO_R0_RXDMA2REO0_RING_STATUS ////
  531. #define HWIO_REO_R0_RXDMA2REO0_RING_STATUS_ADDR(x) (x+0x00000040)
  532. #define HWIO_REO_R0_RXDMA2REO0_RING_STATUS_PHYS(x) (x+0x00000040)
  533. #define HWIO_REO_R0_RXDMA2REO0_RING_STATUS_RMSK 0xffffffff
  534. #define HWIO_REO_R0_RXDMA2REO0_RING_STATUS_SHFT 0
  535. #define HWIO_REO_R0_RXDMA2REO0_RING_STATUS_IN(x) \
  536. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_STATUS_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_STATUS_RMSK)
  537. #define HWIO_REO_R0_RXDMA2REO0_RING_STATUS_INM(x, mask) \
  538. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_STATUS_ADDR(x), mask)
  539. #define HWIO_REO_R0_RXDMA2REO0_RING_STATUS_OUT(x, val) \
  540. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_STATUS_ADDR(x), val)
  541. #define HWIO_REO_R0_RXDMA2REO0_RING_STATUS_OUTM(x, mask, val) \
  542. do {\
  543. HWIO_INTLOCK(); \
  544. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_STATUS_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_STATUS_IN(x)); \
  545. HWIO_INTFREE();\
  546. } while (0)
  547. #define HWIO_REO_R0_RXDMA2REO0_RING_STATUS_NUM_AVAIL_WORDS_BMSK 0xffff0000
  548. #define HWIO_REO_R0_RXDMA2REO0_RING_STATUS_NUM_AVAIL_WORDS_SHFT 0x10
  549. #define HWIO_REO_R0_RXDMA2REO0_RING_STATUS_NUM_VALID_WORDS_BMSK 0x0000ffff
  550. #define HWIO_REO_R0_RXDMA2REO0_RING_STATUS_NUM_VALID_WORDS_SHFT 0x0
  551. //// Register REO_R0_RXDMA2REO0_RING_MISC ////
  552. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_ADDR(x) (x+0x00000044)
  553. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_PHYS(x) (x+0x00000044)
  554. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_RMSK 0x003fffff
  555. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_SHFT 0
  556. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_IN(x) \
  557. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_MISC_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_MISC_RMSK)
  558. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_INM(x, mask) \
  559. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_MISC_ADDR(x), mask)
  560. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_OUT(x, val) \
  561. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_MISC_ADDR(x), val)
  562. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_OUTM(x, mask, val) \
  563. do {\
  564. HWIO_INTLOCK(); \
  565. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_MISC_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_MISC_IN(x)); \
  566. HWIO_INTFREE();\
  567. } while (0)
  568. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_SPARE_CONTROL_BMSK 0x003fc000
  569. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_SPARE_CONTROL_SHFT 0xe
  570. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_SRNG_SM_STATE2_BMSK 0x00003000
  571. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_SRNG_SM_STATE2_SHFT 0xc
  572. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_SRNG_SM_STATE1_BMSK 0x00000f00
  573. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_SRNG_SM_STATE1_SHFT 0x8
  574. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_SRNG_IS_IDLE_BMSK 0x00000080
  575. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_SRNG_IS_IDLE_SHFT 0x7
  576. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_SRNG_ENABLE_BMSK 0x00000040
  577. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_SRNG_ENABLE_SHFT 0x6
  578. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_DATA_TLV_SWAP_BIT_BMSK 0x00000020
  579. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_DATA_TLV_SWAP_BIT_SHFT 0x5
  580. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_HOST_FW_SWAP_BIT_BMSK 0x00000010
  581. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_HOST_FW_SWAP_BIT_SHFT 0x4
  582. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_MSI_SWAP_BIT_BMSK 0x00000008
  583. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_MSI_SWAP_BIT_SHFT 0x3
  584. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_SECURITY_BIT_BMSK 0x00000004
  585. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_SECURITY_BIT_SHFT 0x2
  586. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_LOOPCNT_DISABLE_BMSK 0x00000002
  587. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_LOOPCNT_DISABLE_SHFT 0x1
  588. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_RING_ID_DISABLE_BMSK 0x00000001
  589. #define HWIO_REO_R0_RXDMA2REO0_RING_MISC_RING_ID_DISABLE_SHFT 0x0
  590. //// Register REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB ////
  591. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_ADDR(x) (x+0x00000050)
  592. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_PHYS(x) (x+0x00000050)
  593. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_RMSK 0xffffffff
  594. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_SHFT 0
  595. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_IN(x) \
  596. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_RMSK)
  597. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_INM(x, mask) \
  598. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_ADDR(x), mask)
  599. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_OUT(x, val) \
  600. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_ADDR(x), val)
  601. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_OUTM(x, mask, val) \
  602. do {\
  603. HWIO_INTLOCK(); \
  604. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_IN(x)); \
  605. HWIO_INTFREE();\
  606. } while (0)
  607. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_TAIL_PTR_MEMADDR_LSB_BMSK 0xffffffff
  608. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_LSB_TAIL_PTR_MEMADDR_LSB_SHFT 0x0
  609. //// Register REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB ////
  610. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_ADDR(x) (x+0x00000054)
  611. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_PHYS(x) (x+0x00000054)
  612. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_RMSK 0x000000ff
  613. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_SHFT 0
  614. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_IN(x) \
  615. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_RMSK)
  616. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_INM(x, mask) \
  617. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_ADDR(x), mask)
  618. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_OUT(x, val) \
  619. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_ADDR(x), val)
  620. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_OUTM(x, mask, val) \
  621. do {\
  622. HWIO_INTLOCK(); \
  623. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_IN(x)); \
  624. HWIO_INTFREE();\
  625. } while (0)
  626. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_TAIL_PTR_MEMADDR_MSB_BMSK 0x000000ff
  627. #define HWIO_REO_R0_RXDMA2REO0_RING_TP_ADDR_MSB_TAIL_PTR_MEMADDR_MSB_SHFT 0x0
  628. //// Register REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0 ////
  629. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_ADDR(x) (x+0x00000064)
  630. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_PHYS(x) (x+0x00000064)
  631. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_RMSK 0xffffffff
  632. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_SHFT 0
  633. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_IN(x) \
  634. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_RMSK)
  635. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_INM(x, mask) \
  636. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), mask)
  637. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_OUT(x, val) \
  638. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), val)
  639. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_OUTM(x, mask, val) \
  640. do {\
  641. HWIO_INTLOCK(); \
  642. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_IN(x)); \
  643. HWIO_INTFREE();\
  644. } while (0)
  645. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_INTERRUPT_TIMER_THRESHOLD_BMSK 0xffff0000
  646. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_INTERRUPT_TIMER_THRESHOLD_SHFT 0x10
  647. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_SW_INTERRUPT_MODE_BMSK 0x00008000
  648. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_SW_INTERRUPT_MODE_SHFT 0xf
  649. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_BATCH_COUNTER_THRESHOLD_BMSK 0x00007fff
  650. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX0_BATCH_COUNTER_THRESHOLD_SHFT 0x0
  651. //// Register REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1 ////
  652. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_ADDR(x) (x+0x00000068)
  653. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_PHYS(x) (x+0x00000068)
  654. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_RMSK 0x0000ffff
  655. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_SHFT 0
  656. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_IN(x) \
  657. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_RMSK)
  658. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_INM(x, mask) \
  659. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), mask)
  660. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_OUT(x, val) \
  661. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), val)
  662. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_OUTM(x, mask, val) \
  663. do {\
  664. HWIO_INTLOCK(); \
  665. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_IN(x)); \
  666. HWIO_INTFREE();\
  667. } while (0)
  668. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_LOW_THRESHOLD_BMSK 0x0000ffff
  669. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_SETUP_IX1_LOW_THRESHOLD_SHFT 0x0
  670. //// Register REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS ////
  671. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_ADDR(x) (x+0x0000006c)
  672. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_PHYS(x) (x+0x0000006c)
  673. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_RMSK 0xffffffff
  674. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_SHFT 0
  675. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_IN(x) \
  676. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_RMSK)
  677. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_INM(x, mask) \
  678. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_ADDR(x), mask)
  679. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_OUT(x, val) \
  680. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_ADDR(x), val)
  681. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_OUTM(x, mask, val) \
  682. do {\
  683. HWIO_INTLOCK(); \
  684. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_IN(x)); \
  685. HWIO_INTFREE();\
  686. } while (0)
  687. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_BMSK 0xffff0000
  688. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_SHFT 0x10
  689. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_CURRENT_INT_WIRE_VALUE_BMSK 0x00008000
  690. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_CURRENT_INT_WIRE_VALUE_SHFT 0xf
  691. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_BMSK 0x00007fff
  692. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_SHFT 0x0
  693. //// Register REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER ////
  694. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_ADDR(x) (x+0x00000070)
  695. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_PHYS(x) (x+0x00000070)
  696. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_RMSK 0x000003ff
  697. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_SHFT 0
  698. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_IN(x) \
  699. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_RMSK)
  700. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_INM(x, mask) \
  701. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), mask)
  702. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_OUT(x, val) \
  703. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), val)
  704. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_OUTM(x, mask, val) \
  705. do {\
  706. HWIO_INTLOCK(); \
  707. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_IN(x)); \
  708. HWIO_INTFREE();\
  709. } while (0)
  710. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_RING_EMPTY_COUNTER_BMSK 0x000003ff
  711. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_EMPTY_COUNTER_RING_EMPTY_COUNTER_SHFT 0x0
  712. //// Register REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER ////
  713. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_ADDR(x) (x+0x00000074)
  714. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_PHYS(x) (x+0x00000074)
  715. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_RMSK 0x00000007
  716. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_SHFT 0
  717. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_IN(x) \
  718. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_RMSK)
  719. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_INM(x, mask) \
  720. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), mask)
  721. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_OUT(x, val) \
  722. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), val)
  723. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_OUTM(x, mask, val) \
  724. do {\
  725. HWIO_INTLOCK(); \
  726. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_IN(x)); \
  727. HWIO_INTFREE();\
  728. } while (0)
  729. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_MODE_BMSK 0x00000007
  730. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_TIMER_MODE_SHFT 0x0
  731. //// Register REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS ////
  732. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_ADDR(x) (x+0x00000078)
  733. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_PHYS(x) (x+0x00000078)
  734. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_RMSK 0x00ffffff
  735. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_SHFT 0
  736. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_IN(x) \
  737. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_RMSK)
  738. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_INM(x, mask) \
  739. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), mask)
  740. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_OUT(x, val) \
  741. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), val)
  742. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_OUTM(x, mask, val) \
  743. do {\
  744. HWIO_INTLOCK(); \
  745. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_IN(x)); \
  746. HWIO_INTFREE();\
  747. } while (0)
  748. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_PREFETCH_COUNT_BMSK 0x00ff0000
  749. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_PREFETCH_COUNT_SHFT 0x10
  750. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_INTERNAL_TAIL_PTR_BMSK 0x0000ffff
  751. #define HWIO_REO_R0_RXDMA2REO0_RING_CONSUMER_PREFETCH_STATUS_INTERNAL_TAIL_PTR_SHFT 0x0
  752. //// Register REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB ////
  753. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_ADDR(x) (x+0x0000007c)
  754. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_PHYS(x) (x+0x0000007c)
  755. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_RMSK 0xffffffff
  756. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_SHFT 0
  757. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_IN(x) \
  758. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_RMSK)
  759. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_INM(x, mask) \
  760. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_ADDR(x), mask)
  761. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_OUT(x, val) \
  762. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_ADDR(x), val)
  763. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_OUTM(x, mask, val) \
  764. do {\
  765. HWIO_INTLOCK(); \
  766. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_IN(x)); \
  767. HWIO_INTFREE();\
  768. } while (0)
  769. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_ADDR_BMSK 0xffffffff
  770. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_LSB_ADDR_SHFT 0x0
  771. //// Register REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB ////
  772. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_ADDR(x) (x+0x00000080)
  773. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_PHYS(x) (x+0x00000080)
  774. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_RMSK 0x000001ff
  775. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_SHFT 0
  776. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_IN(x) \
  777. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_RMSK)
  778. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_INM(x, mask) \
  779. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_ADDR(x), mask)
  780. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_OUT(x, val) \
  781. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_ADDR(x), val)
  782. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_OUTM(x, mask, val) \
  783. do {\
  784. HWIO_INTLOCK(); \
  785. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_IN(x)); \
  786. HWIO_INTFREE();\
  787. } while (0)
  788. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK 0x00000100
  789. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT 0x8
  790. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_ADDR_BMSK 0x000000ff
  791. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_BASE_MSB_ADDR_SHFT 0x0
  792. //// Register REO_R0_RXDMA2REO0_RING_MSI1_DATA ////
  793. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_ADDR(x) (x+0x00000084)
  794. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_PHYS(x) (x+0x00000084)
  795. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_RMSK 0xffffffff
  796. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_SHFT 0
  797. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_IN(x) \
  798. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_RMSK)
  799. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_INM(x, mask) \
  800. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_ADDR(x), mask)
  801. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_OUT(x, val) \
  802. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_ADDR(x), val)
  803. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_OUTM(x, mask, val) \
  804. do {\
  805. HWIO_INTLOCK(); \
  806. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_IN(x)); \
  807. HWIO_INTFREE();\
  808. } while (0)
  809. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_VALUE_BMSK 0xffffffff
  810. #define HWIO_REO_R0_RXDMA2REO0_RING_MSI1_DATA_VALUE_SHFT 0x0
  811. //// Register REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET ////
  812. #define HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_ADDR(x) (x+0x00000088)
  813. #define HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_PHYS(x) (x+0x00000088)
  814. #define HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_RMSK 0x0000ffff
  815. #define HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_SHFT 0
  816. #define HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_IN(x) \
  817. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_ADDR(x), HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_RMSK)
  818. #define HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_INM(x, mask) \
  819. in_dword_masked ( HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_ADDR(x), mask)
  820. #define HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_OUT(x, val) \
  821. out_dword( HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_ADDR(x), val)
  822. #define HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_OUTM(x, mask, val) \
  823. do {\
  824. HWIO_INTLOCK(); \
  825. out_dword_masked_ns(HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_ADDR(x), mask, val, HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_IN(x)); \
  826. HWIO_INTFREE();\
  827. } while (0)
  828. #define HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_BMSK 0x0000ffff
  829. #define HWIO_REO_R0_RXDMA2REO0_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_SHFT 0x0
  830. //// Register REO_R0_WBM2REO_LINK_RING_BASE_LSB ////
  831. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_ADDR(x) (x+0x0000008c)
  832. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_PHYS(x) (x+0x0000008c)
  833. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_RMSK 0xffffffff
  834. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_SHFT 0
  835. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_IN(x) \
  836. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_RMSK)
  837. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_INM(x, mask) \
  838. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_ADDR(x), mask)
  839. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_OUT(x, val) \
  840. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_ADDR(x), val)
  841. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_OUTM(x, mask, val) \
  842. do {\
  843. HWIO_INTLOCK(); \
  844. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_IN(x)); \
  845. HWIO_INTFREE();\
  846. } while (0)
  847. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK 0xffffffff
  848. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT 0x0
  849. //// Register REO_R0_WBM2REO_LINK_RING_BASE_MSB ////
  850. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_ADDR(x) (x+0x00000090)
  851. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_PHYS(x) (x+0x00000090)
  852. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_RMSK 0x00ffffff
  853. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_SHFT 0
  854. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_IN(x) \
  855. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_RMSK)
  856. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_INM(x, mask) \
  857. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_ADDR(x), mask)
  858. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_OUT(x, val) \
  859. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_ADDR(x), val)
  860. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_OUTM(x, mask, val) \
  861. do {\
  862. HWIO_INTLOCK(); \
  863. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_IN(x)); \
  864. HWIO_INTFREE();\
  865. } while (0)
  866. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_RING_SIZE_BMSK 0x00ffff00
  867. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_RING_SIZE_SHFT 0x8
  868. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK 0x000000ff
  869. #define HWIO_REO_R0_WBM2REO_LINK_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT 0x0
  870. //// Register REO_R0_WBM2REO_LINK_RING_ID ////
  871. #define HWIO_REO_R0_WBM2REO_LINK_RING_ID_ADDR(x) (x+0x00000094)
  872. #define HWIO_REO_R0_WBM2REO_LINK_RING_ID_PHYS(x) (x+0x00000094)
  873. #define HWIO_REO_R0_WBM2REO_LINK_RING_ID_RMSK 0x000000ff
  874. #define HWIO_REO_R0_WBM2REO_LINK_RING_ID_SHFT 0
  875. #define HWIO_REO_R0_WBM2REO_LINK_RING_ID_IN(x) \
  876. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_ID_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_ID_RMSK)
  877. #define HWIO_REO_R0_WBM2REO_LINK_RING_ID_INM(x, mask) \
  878. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_ID_ADDR(x), mask)
  879. #define HWIO_REO_R0_WBM2REO_LINK_RING_ID_OUT(x, val) \
  880. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_ID_ADDR(x), val)
  881. #define HWIO_REO_R0_WBM2REO_LINK_RING_ID_OUTM(x, mask, val) \
  882. do {\
  883. HWIO_INTLOCK(); \
  884. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_ID_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_ID_IN(x)); \
  885. HWIO_INTFREE();\
  886. } while (0)
  887. #define HWIO_REO_R0_WBM2REO_LINK_RING_ID_ENTRY_SIZE_BMSK 0x000000ff
  888. #define HWIO_REO_R0_WBM2REO_LINK_RING_ID_ENTRY_SIZE_SHFT 0x0
  889. //// Register REO_R0_WBM2REO_LINK_RING_STATUS ////
  890. #define HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_ADDR(x) (x+0x00000098)
  891. #define HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_PHYS(x) (x+0x00000098)
  892. #define HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_RMSK 0xffffffff
  893. #define HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_SHFT 0
  894. #define HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_IN(x) \
  895. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_RMSK)
  896. #define HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_INM(x, mask) \
  897. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_ADDR(x), mask)
  898. #define HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_OUT(x, val) \
  899. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_ADDR(x), val)
  900. #define HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_OUTM(x, mask, val) \
  901. do {\
  902. HWIO_INTLOCK(); \
  903. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_IN(x)); \
  904. HWIO_INTFREE();\
  905. } while (0)
  906. #define HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_NUM_AVAIL_WORDS_BMSK 0xffff0000
  907. #define HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_NUM_AVAIL_WORDS_SHFT 0x10
  908. #define HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_NUM_VALID_WORDS_BMSK 0x0000ffff
  909. #define HWIO_REO_R0_WBM2REO_LINK_RING_STATUS_NUM_VALID_WORDS_SHFT 0x0
  910. //// Register REO_R0_WBM2REO_LINK_RING_MISC ////
  911. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_ADDR(x) (x+0x0000009c)
  912. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_PHYS(x) (x+0x0000009c)
  913. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_RMSK 0x003fffff
  914. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_SHFT 0
  915. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_IN(x) \
  916. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_MISC_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_MISC_RMSK)
  917. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_INM(x, mask) \
  918. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_MISC_ADDR(x), mask)
  919. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_OUT(x, val) \
  920. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_MISC_ADDR(x), val)
  921. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_OUTM(x, mask, val) \
  922. do {\
  923. HWIO_INTLOCK(); \
  924. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_MISC_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_MISC_IN(x)); \
  925. HWIO_INTFREE();\
  926. } while (0)
  927. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_SPARE_CONTROL_BMSK 0x003fc000
  928. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_SPARE_CONTROL_SHFT 0xe
  929. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_SRNG_SM_STATE2_BMSK 0x00003000
  930. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_SRNG_SM_STATE2_SHFT 0xc
  931. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_SRNG_SM_STATE1_BMSK 0x00000f00
  932. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_SRNG_SM_STATE1_SHFT 0x8
  933. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_SRNG_IS_IDLE_BMSK 0x00000080
  934. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_SRNG_IS_IDLE_SHFT 0x7
  935. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_SRNG_ENABLE_BMSK 0x00000040
  936. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_SRNG_ENABLE_SHFT 0x6
  937. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_DATA_TLV_SWAP_BIT_BMSK 0x00000020
  938. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_DATA_TLV_SWAP_BIT_SHFT 0x5
  939. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_HOST_FW_SWAP_BIT_BMSK 0x00000010
  940. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_HOST_FW_SWAP_BIT_SHFT 0x4
  941. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_MSI_SWAP_BIT_BMSK 0x00000008
  942. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_MSI_SWAP_BIT_SHFT 0x3
  943. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_SECURITY_BIT_BMSK 0x00000004
  944. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_SECURITY_BIT_SHFT 0x2
  945. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_LOOPCNT_DISABLE_BMSK 0x00000002
  946. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_LOOPCNT_DISABLE_SHFT 0x1
  947. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_RING_ID_DISABLE_BMSK 0x00000001
  948. #define HWIO_REO_R0_WBM2REO_LINK_RING_MISC_RING_ID_DISABLE_SHFT 0x0
  949. //// Register REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB ////
  950. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_ADDR(x) (x+0x000000a8)
  951. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_PHYS(x) (x+0x000000a8)
  952. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_RMSK 0xffffffff
  953. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_SHFT 0
  954. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_IN(x) \
  955. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_RMSK)
  956. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_INM(x, mask) \
  957. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_ADDR(x), mask)
  958. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_OUT(x, val) \
  959. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_ADDR(x), val)
  960. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_OUTM(x, mask, val) \
  961. do {\
  962. HWIO_INTLOCK(); \
  963. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_IN(x)); \
  964. HWIO_INTFREE();\
  965. } while (0)
  966. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_TAIL_PTR_MEMADDR_LSB_BMSK 0xffffffff
  967. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_LSB_TAIL_PTR_MEMADDR_LSB_SHFT 0x0
  968. //// Register REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB ////
  969. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_ADDR(x) (x+0x000000ac)
  970. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_PHYS(x) (x+0x000000ac)
  971. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_RMSK 0x000000ff
  972. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_SHFT 0
  973. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_IN(x) \
  974. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_RMSK)
  975. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_INM(x, mask) \
  976. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_ADDR(x), mask)
  977. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_OUT(x, val) \
  978. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_ADDR(x), val)
  979. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_OUTM(x, mask, val) \
  980. do {\
  981. HWIO_INTLOCK(); \
  982. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_IN(x)); \
  983. HWIO_INTFREE();\
  984. } while (0)
  985. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_TAIL_PTR_MEMADDR_MSB_BMSK 0x000000ff
  986. #define HWIO_REO_R0_WBM2REO_LINK_RING_TP_ADDR_MSB_TAIL_PTR_MEMADDR_MSB_SHFT 0x0
  987. //// Register REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0 ////
  988. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_ADDR(x) (x+0x000000bc)
  989. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_PHYS(x) (x+0x000000bc)
  990. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_RMSK 0xffffffff
  991. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_SHFT 0
  992. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_IN(x) \
  993. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_RMSK)
  994. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_INM(x, mask) \
  995. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), mask)
  996. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_OUT(x, val) \
  997. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), val)
  998. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_OUTM(x, mask, val) \
  999. do {\
  1000. HWIO_INTLOCK(); \
  1001. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_IN(x)); \
  1002. HWIO_INTFREE();\
  1003. } while (0)
  1004. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_INTERRUPT_TIMER_THRESHOLD_BMSK 0xffff0000
  1005. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_INTERRUPT_TIMER_THRESHOLD_SHFT 0x10
  1006. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_SW_INTERRUPT_MODE_BMSK 0x00008000
  1007. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_SW_INTERRUPT_MODE_SHFT 0xf
  1008. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_BATCH_COUNTER_THRESHOLD_BMSK 0x00007fff
  1009. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX0_BATCH_COUNTER_THRESHOLD_SHFT 0x0
  1010. //// Register REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1 ////
  1011. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_ADDR(x) (x+0x000000c0)
  1012. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_PHYS(x) (x+0x000000c0)
  1013. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_RMSK 0x0000ffff
  1014. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_SHFT 0
  1015. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_IN(x) \
  1016. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_RMSK)
  1017. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_INM(x, mask) \
  1018. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), mask)
  1019. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_OUT(x, val) \
  1020. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), val)
  1021. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_OUTM(x, mask, val) \
  1022. do {\
  1023. HWIO_INTLOCK(); \
  1024. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_IN(x)); \
  1025. HWIO_INTFREE();\
  1026. } while (0)
  1027. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_LOW_THRESHOLD_BMSK 0x0000ffff
  1028. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_SETUP_IX1_LOW_THRESHOLD_SHFT 0x0
  1029. //// Register REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS ////
  1030. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_ADDR(x) (x+0x000000c4)
  1031. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_PHYS(x) (x+0x000000c4)
  1032. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_RMSK 0xffffffff
  1033. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_SHFT 0
  1034. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_IN(x) \
  1035. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_RMSK)
  1036. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_INM(x, mask) \
  1037. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_ADDR(x), mask)
  1038. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_OUT(x, val) \
  1039. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_ADDR(x), val)
  1040. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_OUTM(x, mask, val) \
  1041. do {\
  1042. HWIO_INTLOCK(); \
  1043. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_IN(x)); \
  1044. HWIO_INTFREE();\
  1045. } while (0)
  1046. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_BMSK 0xffff0000
  1047. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_SHFT 0x10
  1048. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_CURRENT_INT_WIRE_VALUE_BMSK 0x00008000
  1049. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_CURRENT_INT_WIRE_VALUE_SHFT 0xf
  1050. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_BMSK 0x00007fff
  1051. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_SHFT 0x0
  1052. //// Register REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER ////
  1053. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_ADDR(x) (x+0x000000c8)
  1054. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_PHYS(x) (x+0x000000c8)
  1055. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_RMSK 0x000003ff
  1056. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_SHFT 0
  1057. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_IN(x) \
  1058. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_RMSK)
  1059. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_INM(x, mask) \
  1060. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), mask)
  1061. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_OUT(x, val) \
  1062. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), val)
  1063. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_OUTM(x, mask, val) \
  1064. do {\
  1065. HWIO_INTLOCK(); \
  1066. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_IN(x)); \
  1067. HWIO_INTFREE();\
  1068. } while (0)
  1069. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_RING_EMPTY_COUNTER_BMSK 0x000003ff
  1070. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_EMPTY_COUNTER_RING_EMPTY_COUNTER_SHFT 0x0
  1071. //// Register REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER ////
  1072. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_ADDR(x) (x+0x000000cc)
  1073. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_PHYS(x) (x+0x000000cc)
  1074. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_RMSK 0x00000007
  1075. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_SHFT 0
  1076. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_IN(x) \
  1077. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_RMSK)
  1078. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_INM(x, mask) \
  1079. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), mask)
  1080. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_OUT(x, val) \
  1081. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), val)
  1082. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_OUTM(x, mask, val) \
  1083. do {\
  1084. HWIO_INTLOCK(); \
  1085. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_IN(x)); \
  1086. HWIO_INTFREE();\
  1087. } while (0)
  1088. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_MODE_BMSK 0x00000007
  1089. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_TIMER_MODE_SHFT 0x0
  1090. //// Register REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS ////
  1091. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_ADDR(x) (x+0x000000d0)
  1092. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_PHYS(x) (x+0x000000d0)
  1093. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_RMSK 0x00ffffff
  1094. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_SHFT 0
  1095. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_IN(x) \
  1096. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_RMSK)
  1097. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_INM(x, mask) \
  1098. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), mask)
  1099. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_OUT(x, val) \
  1100. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), val)
  1101. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_OUTM(x, mask, val) \
  1102. do {\
  1103. HWIO_INTLOCK(); \
  1104. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_IN(x)); \
  1105. HWIO_INTFREE();\
  1106. } while (0)
  1107. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_PREFETCH_COUNT_BMSK 0x00ff0000
  1108. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_PREFETCH_COUNT_SHFT 0x10
  1109. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_INTERNAL_TAIL_PTR_BMSK 0x0000ffff
  1110. #define HWIO_REO_R0_WBM2REO_LINK_RING_CONSUMER_PREFETCH_STATUS_INTERNAL_TAIL_PTR_SHFT 0x0
  1111. //// Register REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB ////
  1112. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_ADDR(x) (x+0x000000d4)
  1113. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_PHYS(x) (x+0x000000d4)
  1114. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_RMSK 0xffffffff
  1115. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_SHFT 0
  1116. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_IN(x) \
  1117. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_RMSK)
  1118. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_INM(x, mask) \
  1119. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_ADDR(x), mask)
  1120. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_OUT(x, val) \
  1121. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_ADDR(x), val)
  1122. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_OUTM(x, mask, val) \
  1123. do {\
  1124. HWIO_INTLOCK(); \
  1125. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_IN(x)); \
  1126. HWIO_INTFREE();\
  1127. } while (0)
  1128. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_ADDR_BMSK 0xffffffff
  1129. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_LSB_ADDR_SHFT 0x0
  1130. //// Register REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB ////
  1131. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_ADDR(x) (x+0x000000d8)
  1132. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_PHYS(x) (x+0x000000d8)
  1133. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_RMSK 0x000001ff
  1134. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_SHFT 0
  1135. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_IN(x) \
  1136. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_RMSK)
  1137. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_INM(x, mask) \
  1138. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_ADDR(x), mask)
  1139. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_OUT(x, val) \
  1140. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_ADDR(x), val)
  1141. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_OUTM(x, mask, val) \
  1142. do {\
  1143. HWIO_INTLOCK(); \
  1144. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_IN(x)); \
  1145. HWIO_INTFREE();\
  1146. } while (0)
  1147. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK 0x00000100
  1148. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT 0x8
  1149. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_ADDR_BMSK 0x000000ff
  1150. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_BASE_MSB_ADDR_SHFT 0x0
  1151. //// Register REO_R0_WBM2REO_LINK_RING_MSI1_DATA ////
  1152. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_ADDR(x) (x+0x000000dc)
  1153. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_PHYS(x) (x+0x000000dc)
  1154. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_RMSK 0xffffffff
  1155. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_SHFT 0
  1156. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_IN(x) \
  1157. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_RMSK)
  1158. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_INM(x, mask) \
  1159. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_ADDR(x), mask)
  1160. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_OUT(x, val) \
  1161. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_ADDR(x), val)
  1162. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_OUTM(x, mask, val) \
  1163. do {\
  1164. HWIO_INTLOCK(); \
  1165. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_IN(x)); \
  1166. HWIO_INTFREE();\
  1167. } while (0)
  1168. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_VALUE_BMSK 0xffffffff
  1169. #define HWIO_REO_R0_WBM2REO_LINK_RING_MSI1_DATA_VALUE_SHFT 0x0
  1170. //// Register REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET ////
  1171. #define HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_ADDR(x) (x+0x000000e0)
  1172. #define HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_PHYS(x) (x+0x000000e0)
  1173. #define HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_RMSK 0x0000ffff
  1174. #define HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_SHFT 0
  1175. #define HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_IN(x) \
  1176. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_ADDR(x), HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_RMSK)
  1177. #define HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_INM(x, mask) \
  1178. in_dword_masked ( HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_ADDR(x), mask)
  1179. #define HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_OUT(x, val) \
  1180. out_dword( HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_ADDR(x), val)
  1181. #define HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_OUTM(x, mask, val) \
  1182. do {\
  1183. HWIO_INTLOCK(); \
  1184. out_dword_masked_ns(HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_ADDR(x), mask, val, HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_IN(x)); \
  1185. HWIO_INTFREE();\
  1186. } while (0)
  1187. #define HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_BMSK 0x0000ffff
  1188. #define HWIO_REO_R0_WBM2REO_LINK_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_SHFT 0x0
  1189. //// Register REO_R0_REO_CMD_RING_BASE_LSB ////
  1190. #define HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(x) (x+0x000000e4)
  1191. #define HWIO_REO_R0_REO_CMD_RING_BASE_LSB_PHYS(x) (x+0x000000e4)
  1192. #define HWIO_REO_R0_REO_CMD_RING_BASE_LSB_RMSK 0xffffffff
  1193. #define HWIO_REO_R0_REO_CMD_RING_BASE_LSB_SHFT 0
  1194. #define HWIO_REO_R0_REO_CMD_RING_BASE_LSB_IN(x) \
  1195. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(x), HWIO_REO_R0_REO_CMD_RING_BASE_LSB_RMSK)
  1196. #define HWIO_REO_R0_REO_CMD_RING_BASE_LSB_INM(x, mask) \
  1197. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(x), mask)
  1198. #define HWIO_REO_R0_REO_CMD_RING_BASE_LSB_OUT(x, val) \
  1199. out_dword( HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(x), val)
  1200. #define HWIO_REO_R0_REO_CMD_RING_BASE_LSB_OUTM(x, mask, val) \
  1201. do {\
  1202. HWIO_INTLOCK(); \
  1203. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_BASE_LSB_IN(x)); \
  1204. HWIO_INTFREE();\
  1205. } while (0)
  1206. #define HWIO_REO_R0_REO_CMD_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK 0xffffffff
  1207. #define HWIO_REO_R0_REO_CMD_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT 0x0
  1208. //// Register REO_R0_REO_CMD_RING_BASE_MSB ////
  1209. #define HWIO_REO_R0_REO_CMD_RING_BASE_MSB_ADDR(x) (x+0x000000e8)
  1210. #define HWIO_REO_R0_REO_CMD_RING_BASE_MSB_PHYS(x) (x+0x000000e8)
  1211. #define HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RMSK 0x00ffffff
  1212. #define HWIO_REO_R0_REO_CMD_RING_BASE_MSB_SHFT 0
  1213. #define HWIO_REO_R0_REO_CMD_RING_BASE_MSB_IN(x) \
  1214. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_BASE_MSB_ADDR(x), HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RMSK)
  1215. #define HWIO_REO_R0_REO_CMD_RING_BASE_MSB_INM(x, mask) \
  1216. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_BASE_MSB_ADDR(x), mask)
  1217. #define HWIO_REO_R0_REO_CMD_RING_BASE_MSB_OUT(x, val) \
  1218. out_dword( HWIO_REO_R0_REO_CMD_RING_BASE_MSB_ADDR(x), val)
  1219. #define HWIO_REO_R0_REO_CMD_RING_BASE_MSB_OUTM(x, mask, val) \
  1220. do {\
  1221. HWIO_INTLOCK(); \
  1222. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_BASE_MSB_IN(x)); \
  1223. HWIO_INTFREE();\
  1224. } while (0)
  1225. #define HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK 0x00ffff00
  1226. #define HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT 0x8
  1227. #define HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK 0x000000ff
  1228. #define HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT 0x0
  1229. //// Register REO_R0_REO_CMD_RING_ID ////
  1230. #define HWIO_REO_R0_REO_CMD_RING_ID_ADDR(x) (x+0x000000ec)
  1231. #define HWIO_REO_R0_REO_CMD_RING_ID_PHYS(x) (x+0x000000ec)
  1232. #define HWIO_REO_R0_REO_CMD_RING_ID_RMSK 0x000000ff
  1233. #define HWIO_REO_R0_REO_CMD_RING_ID_SHFT 0
  1234. #define HWIO_REO_R0_REO_CMD_RING_ID_IN(x) \
  1235. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_ID_ADDR(x), HWIO_REO_R0_REO_CMD_RING_ID_RMSK)
  1236. #define HWIO_REO_R0_REO_CMD_RING_ID_INM(x, mask) \
  1237. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_ID_ADDR(x), mask)
  1238. #define HWIO_REO_R0_REO_CMD_RING_ID_OUT(x, val) \
  1239. out_dword( HWIO_REO_R0_REO_CMD_RING_ID_ADDR(x), val)
  1240. #define HWIO_REO_R0_REO_CMD_RING_ID_OUTM(x, mask, val) \
  1241. do {\
  1242. HWIO_INTLOCK(); \
  1243. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_ID_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_ID_IN(x)); \
  1244. HWIO_INTFREE();\
  1245. } while (0)
  1246. #define HWIO_REO_R0_REO_CMD_RING_ID_ENTRY_SIZE_BMSK 0x000000ff
  1247. #define HWIO_REO_R0_REO_CMD_RING_ID_ENTRY_SIZE_SHFT 0x0
  1248. //// Register REO_R0_REO_CMD_RING_STATUS ////
  1249. #define HWIO_REO_R0_REO_CMD_RING_STATUS_ADDR(x) (x+0x000000f0)
  1250. #define HWIO_REO_R0_REO_CMD_RING_STATUS_PHYS(x) (x+0x000000f0)
  1251. #define HWIO_REO_R0_REO_CMD_RING_STATUS_RMSK 0xffffffff
  1252. #define HWIO_REO_R0_REO_CMD_RING_STATUS_SHFT 0
  1253. #define HWIO_REO_R0_REO_CMD_RING_STATUS_IN(x) \
  1254. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_STATUS_ADDR(x), HWIO_REO_R0_REO_CMD_RING_STATUS_RMSK)
  1255. #define HWIO_REO_R0_REO_CMD_RING_STATUS_INM(x, mask) \
  1256. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_STATUS_ADDR(x), mask)
  1257. #define HWIO_REO_R0_REO_CMD_RING_STATUS_OUT(x, val) \
  1258. out_dword( HWIO_REO_R0_REO_CMD_RING_STATUS_ADDR(x), val)
  1259. #define HWIO_REO_R0_REO_CMD_RING_STATUS_OUTM(x, mask, val) \
  1260. do {\
  1261. HWIO_INTLOCK(); \
  1262. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_STATUS_IN(x)); \
  1263. HWIO_INTFREE();\
  1264. } while (0)
  1265. #define HWIO_REO_R0_REO_CMD_RING_STATUS_NUM_AVAIL_WORDS_BMSK 0xffff0000
  1266. #define HWIO_REO_R0_REO_CMD_RING_STATUS_NUM_AVAIL_WORDS_SHFT 0x10
  1267. #define HWIO_REO_R0_REO_CMD_RING_STATUS_NUM_VALID_WORDS_BMSK 0x0000ffff
  1268. #define HWIO_REO_R0_REO_CMD_RING_STATUS_NUM_VALID_WORDS_SHFT 0x0
  1269. //// Register REO_R0_REO_CMD_RING_MISC ////
  1270. #define HWIO_REO_R0_REO_CMD_RING_MISC_ADDR(x) (x+0x000000f4)
  1271. #define HWIO_REO_R0_REO_CMD_RING_MISC_PHYS(x) (x+0x000000f4)
  1272. #define HWIO_REO_R0_REO_CMD_RING_MISC_RMSK 0x003fffff
  1273. #define HWIO_REO_R0_REO_CMD_RING_MISC_SHFT 0
  1274. #define HWIO_REO_R0_REO_CMD_RING_MISC_IN(x) \
  1275. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_MISC_ADDR(x), HWIO_REO_R0_REO_CMD_RING_MISC_RMSK)
  1276. #define HWIO_REO_R0_REO_CMD_RING_MISC_INM(x, mask) \
  1277. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_MISC_ADDR(x), mask)
  1278. #define HWIO_REO_R0_REO_CMD_RING_MISC_OUT(x, val) \
  1279. out_dword( HWIO_REO_R0_REO_CMD_RING_MISC_ADDR(x), val)
  1280. #define HWIO_REO_R0_REO_CMD_RING_MISC_OUTM(x, mask, val) \
  1281. do {\
  1282. HWIO_INTLOCK(); \
  1283. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_MISC_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_MISC_IN(x)); \
  1284. HWIO_INTFREE();\
  1285. } while (0)
  1286. #define HWIO_REO_R0_REO_CMD_RING_MISC_SPARE_CONTROL_BMSK 0x003fc000
  1287. #define HWIO_REO_R0_REO_CMD_RING_MISC_SPARE_CONTROL_SHFT 0xe
  1288. #define HWIO_REO_R0_REO_CMD_RING_MISC_SRNG_SM_STATE2_BMSK 0x00003000
  1289. #define HWIO_REO_R0_REO_CMD_RING_MISC_SRNG_SM_STATE2_SHFT 0xc
  1290. #define HWIO_REO_R0_REO_CMD_RING_MISC_SRNG_SM_STATE1_BMSK 0x00000f00
  1291. #define HWIO_REO_R0_REO_CMD_RING_MISC_SRNG_SM_STATE1_SHFT 0x8
  1292. #define HWIO_REO_R0_REO_CMD_RING_MISC_SRNG_IS_IDLE_BMSK 0x00000080
  1293. #define HWIO_REO_R0_REO_CMD_RING_MISC_SRNG_IS_IDLE_SHFT 0x7
  1294. #define HWIO_REO_R0_REO_CMD_RING_MISC_SRNG_ENABLE_BMSK 0x00000040
  1295. #define HWIO_REO_R0_REO_CMD_RING_MISC_SRNG_ENABLE_SHFT 0x6
  1296. #define HWIO_REO_R0_REO_CMD_RING_MISC_DATA_TLV_SWAP_BIT_BMSK 0x00000020
  1297. #define HWIO_REO_R0_REO_CMD_RING_MISC_DATA_TLV_SWAP_BIT_SHFT 0x5
  1298. #define HWIO_REO_R0_REO_CMD_RING_MISC_HOST_FW_SWAP_BIT_BMSK 0x00000010
  1299. #define HWIO_REO_R0_REO_CMD_RING_MISC_HOST_FW_SWAP_BIT_SHFT 0x4
  1300. #define HWIO_REO_R0_REO_CMD_RING_MISC_MSI_SWAP_BIT_BMSK 0x00000008
  1301. #define HWIO_REO_R0_REO_CMD_RING_MISC_MSI_SWAP_BIT_SHFT 0x3
  1302. #define HWIO_REO_R0_REO_CMD_RING_MISC_SECURITY_BIT_BMSK 0x00000004
  1303. #define HWIO_REO_R0_REO_CMD_RING_MISC_SECURITY_BIT_SHFT 0x2
  1304. #define HWIO_REO_R0_REO_CMD_RING_MISC_LOOPCNT_DISABLE_BMSK 0x00000002
  1305. #define HWIO_REO_R0_REO_CMD_RING_MISC_LOOPCNT_DISABLE_SHFT 0x1
  1306. #define HWIO_REO_R0_REO_CMD_RING_MISC_RING_ID_DISABLE_BMSK 0x00000001
  1307. #define HWIO_REO_R0_REO_CMD_RING_MISC_RING_ID_DISABLE_SHFT 0x0
  1308. //// Register REO_R0_REO_CMD_RING_TP_ADDR_LSB ////
  1309. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_ADDR(x) (x+0x00000100)
  1310. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_PHYS(x) (x+0x00000100)
  1311. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_RMSK 0xffffffff
  1312. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_SHFT 0
  1313. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_IN(x) \
  1314. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_ADDR(x), HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_RMSK)
  1315. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_INM(x, mask) \
  1316. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_ADDR(x), mask)
  1317. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_OUT(x, val) \
  1318. out_dword( HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_ADDR(x), val)
  1319. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_OUTM(x, mask, val) \
  1320. do {\
  1321. HWIO_INTLOCK(); \
  1322. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_IN(x)); \
  1323. HWIO_INTFREE();\
  1324. } while (0)
  1325. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_TAIL_PTR_MEMADDR_LSB_BMSK 0xffffffff
  1326. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_LSB_TAIL_PTR_MEMADDR_LSB_SHFT 0x0
  1327. //// Register REO_R0_REO_CMD_RING_TP_ADDR_MSB ////
  1328. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_ADDR(x) (x+0x00000104)
  1329. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_PHYS(x) (x+0x00000104)
  1330. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_RMSK 0x000000ff
  1331. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_SHFT 0
  1332. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_IN(x) \
  1333. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_ADDR(x), HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_RMSK)
  1334. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_INM(x, mask) \
  1335. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_ADDR(x), mask)
  1336. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_OUT(x, val) \
  1337. out_dword( HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_ADDR(x), val)
  1338. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_OUTM(x, mask, val) \
  1339. do {\
  1340. HWIO_INTLOCK(); \
  1341. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_IN(x)); \
  1342. HWIO_INTFREE();\
  1343. } while (0)
  1344. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_TAIL_PTR_MEMADDR_MSB_BMSK 0x000000ff
  1345. #define HWIO_REO_R0_REO_CMD_RING_TP_ADDR_MSB_TAIL_PTR_MEMADDR_MSB_SHFT 0x0
  1346. //// Register REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0 ////
  1347. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_ADDR(x) (x+0x00000114)
  1348. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_PHYS(x) (x+0x00000114)
  1349. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_RMSK 0xffffffff
  1350. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_SHFT 0
  1351. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_IN(x) \
  1352. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_RMSK)
  1353. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_INM(x, mask) \
  1354. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), mask)
  1355. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_OUT(x, val) \
  1356. out_dword( HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), val)
  1357. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_OUTM(x, mask, val) \
  1358. do {\
  1359. HWIO_INTLOCK(); \
  1360. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_IN(x)); \
  1361. HWIO_INTFREE();\
  1362. } while (0)
  1363. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_INTERRUPT_TIMER_THRESHOLD_BMSK 0xffff0000
  1364. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_INTERRUPT_TIMER_THRESHOLD_SHFT 0x10
  1365. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_SW_INTERRUPT_MODE_BMSK 0x00008000
  1366. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_SW_INTERRUPT_MODE_SHFT 0xf
  1367. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_BATCH_COUNTER_THRESHOLD_BMSK 0x00007fff
  1368. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX0_BATCH_COUNTER_THRESHOLD_SHFT 0x0
  1369. //// Register REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1 ////
  1370. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_ADDR(x) (x+0x00000118)
  1371. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_PHYS(x) (x+0x00000118)
  1372. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_RMSK 0x0000ffff
  1373. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_SHFT 0
  1374. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_IN(x) \
  1375. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_RMSK)
  1376. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_INM(x, mask) \
  1377. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), mask)
  1378. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_OUT(x, val) \
  1379. out_dword( HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), val)
  1380. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_OUTM(x, mask, val) \
  1381. do {\
  1382. HWIO_INTLOCK(); \
  1383. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_IN(x)); \
  1384. HWIO_INTFREE();\
  1385. } while (0)
  1386. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_LOW_THRESHOLD_BMSK 0x0000ffff
  1387. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_SETUP_IX1_LOW_THRESHOLD_SHFT 0x0
  1388. //// Register REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS ////
  1389. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_ADDR(x) (x+0x0000011c)
  1390. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_PHYS(x) (x+0x0000011c)
  1391. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_RMSK 0xffffffff
  1392. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_SHFT 0
  1393. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_IN(x) \
  1394. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_ADDR(x), HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_RMSK)
  1395. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_INM(x, mask) \
  1396. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_ADDR(x), mask)
  1397. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_OUT(x, val) \
  1398. out_dword( HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_ADDR(x), val)
  1399. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_OUTM(x, mask, val) \
  1400. do {\
  1401. HWIO_INTLOCK(); \
  1402. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_IN(x)); \
  1403. HWIO_INTFREE();\
  1404. } while (0)
  1405. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_BMSK 0xffff0000
  1406. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_SHFT 0x10
  1407. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_CURRENT_INT_WIRE_VALUE_BMSK 0x00008000
  1408. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_CURRENT_INT_WIRE_VALUE_SHFT 0xf
  1409. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_BMSK 0x00007fff
  1410. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_SHFT 0x0
  1411. //// Register REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER ////
  1412. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_ADDR(x) (x+0x00000120)
  1413. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_PHYS(x) (x+0x00000120)
  1414. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_RMSK 0x000003ff
  1415. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_SHFT 0
  1416. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_IN(x) \
  1417. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_RMSK)
  1418. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_INM(x, mask) \
  1419. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), mask)
  1420. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_OUT(x, val) \
  1421. out_dword( HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), val)
  1422. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_OUTM(x, mask, val) \
  1423. do {\
  1424. HWIO_INTLOCK(); \
  1425. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_IN(x)); \
  1426. HWIO_INTFREE();\
  1427. } while (0)
  1428. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_RING_EMPTY_COUNTER_BMSK 0x000003ff
  1429. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_EMPTY_COUNTER_RING_EMPTY_COUNTER_SHFT 0x0
  1430. //// Register REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER ////
  1431. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_ADDR(x) (x+0x00000124)
  1432. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_PHYS(x) (x+0x00000124)
  1433. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_RMSK 0x00000007
  1434. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_SHFT 0
  1435. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_IN(x) \
  1436. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_RMSK)
  1437. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_INM(x, mask) \
  1438. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), mask)
  1439. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_OUT(x, val) \
  1440. out_dword( HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), val)
  1441. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_OUTM(x, mask, val) \
  1442. do {\
  1443. HWIO_INTLOCK(); \
  1444. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_IN(x)); \
  1445. HWIO_INTFREE();\
  1446. } while (0)
  1447. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_MODE_BMSK 0x00000007
  1448. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_TIMER_MODE_SHFT 0x0
  1449. //// Register REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS ////
  1450. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_ADDR(x) (x+0x00000128)
  1451. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_PHYS(x) (x+0x00000128)
  1452. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_RMSK 0x00ffffff
  1453. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_SHFT 0
  1454. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_IN(x) \
  1455. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_RMSK)
  1456. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_INM(x, mask) \
  1457. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), mask)
  1458. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_OUT(x, val) \
  1459. out_dword( HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), val)
  1460. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_OUTM(x, mask, val) \
  1461. do {\
  1462. HWIO_INTLOCK(); \
  1463. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_IN(x)); \
  1464. HWIO_INTFREE();\
  1465. } while (0)
  1466. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_PREFETCH_COUNT_BMSK 0x00ff0000
  1467. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_PREFETCH_COUNT_SHFT 0x10
  1468. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_INTERNAL_TAIL_PTR_BMSK 0x0000ffff
  1469. #define HWIO_REO_R0_REO_CMD_RING_CONSUMER_PREFETCH_STATUS_INTERNAL_TAIL_PTR_SHFT 0x0
  1470. //// Register REO_R0_REO_CMD_RING_MSI1_BASE_LSB ////
  1471. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_ADDR(x) (x+0x0000012c)
  1472. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_PHYS(x) (x+0x0000012c)
  1473. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_RMSK 0xffffffff
  1474. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_SHFT 0
  1475. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_IN(x) \
  1476. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_ADDR(x), HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_RMSK)
  1477. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_INM(x, mask) \
  1478. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_ADDR(x), mask)
  1479. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_OUT(x, val) \
  1480. out_dword( HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_ADDR(x), val)
  1481. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_OUTM(x, mask, val) \
  1482. do {\
  1483. HWIO_INTLOCK(); \
  1484. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_IN(x)); \
  1485. HWIO_INTFREE();\
  1486. } while (0)
  1487. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_ADDR_BMSK 0xffffffff
  1488. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_LSB_ADDR_SHFT 0x0
  1489. //// Register REO_R0_REO_CMD_RING_MSI1_BASE_MSB ////
  1490. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_ADDR(x) (x+0x00000130)
  1491. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_PHYS(x) (x+0x00000130)
  1492. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_RMSK 0x000001ff
  1493. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_SHFT 0
  1494. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_IN(x) \
  1495. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_ADDR(x), HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_RMSK)
  1496. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_INM(x, mask) \
  1497. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_ADDR(x), mask)
  1498. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_OUT(x, val) \
  1499. out_dword( HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_ADDR(x), val)
  1500. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_OUTM(x, mask, val) \
  1501. do {\
  1502. HWIO_INTLOCK(); \
  1503. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_IN(x)); \
  1504. HWIO_INTFREE();\
  1505. } while (0)
  1506. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK 0x00000100
  1507. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT 0x8
  1508. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_ADDR_BMSK 0x000000ff
  1509. #define HWIO_REO_R0_REO_CMD_RING_MSI1_BASE_MSB_ADDR_SHFT 0x0
  1510. //// Register REO_R0_REO_CMD_RING_MSI1_DATA ////
  1511. #define HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_ADDR(x) (x+0x00000134)
  1512. #define HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_PHYS(x) (x+0x00000134)
  1513. #define HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_RMSK 0xffffffff
  1514. #define HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_SHFT 0
  1515. #define HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_IN(x) \
  1516. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_ADDR(x), HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_RMSK)
  1517. #define HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_INM(x, mask) \
  1518. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_ADDR(x), mask)
  1519. #define HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_OUT(x, val) \
  1520. out_dword( HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_ADDR(x), val)
  1521. #define HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_OUTM(x, mask, val) \
  1522. do {\
  1523. HWIO_INTLOCK(); \
  1524. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_IN(x)); \
  1525. HWIO_INTFREE();\
  1526. } while (0)
  1527. #define HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_VALUE_BMSK 0xffffffff
  1528. #define HWIO_REO_R0_REO_CMD_RING_MSI1_DATA_VALUE_SHFT 0x0
  1529. //// Register REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET ////
  1530. #define HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_ADDR(x) (x+0x00000138)
  1531. #define HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_PHYS(x) (x+0x00000138)
  1532. #define HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_RMSK 0x0000ffff
  1533. #define HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_SHFT 0
  1534. #define HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_IN(x) \
  1535. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_ADDR(x), HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_RMSK)
  1536. #define HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_INM(x, mask) \
  1537. in_dword_masked ( HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_ADDR(x), mask)
  1538. #define HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_OUT(x, val) \
  1539. out_dword( HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_ADDR(x), val)
  1540. #define HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_OUTM(x, mask, val) \
  1541. do {\
  1542. HWIO_INTLOCK(); \
  1543. out_dword_masked_ns(HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_ADDR(x), mask, val, HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_IN(x)); \
  1544. HWIO_INTFREE();\
  1545. } while (0)
  1546. #define HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_BMSK 0x0000ffff
  1547. #define HWIO_REO_R0_REO_CMD_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_SHFT 0x0
  1548. //// Register REO_R0_SW2REO_RING_BASE_LSB ////
  1549. #define HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(x) (x+0x0000013c)
  1550. #define HWIO_REO_R0_SW2REO_RING_BASE_LSB_PHYS(x) (x+0x0000013c)
  1551. #define HWIO_REO_R0_SW2REO_RING_BASE_LSB_RMSK 0xffffffff
  1552. #define HWIO_REO_R0_SW2REO_RING_BASE_LSB_SHFT 0
  1553. #define HWIO_REO_R0_SW2REO_RING_BASE_LSB_IN(x) \
  1554. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(x), HWIO_REO_R0_SW2REO_RING_BASE_LSB_RMSK)
  1555. #define HWIO_REO_R0_SW2REO_RING_BASE_LSB_INM(x, mask) \
  1556. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(x), mask)
  1557. #define HWIO_REO_R0_SW2REO_RING_BASE_LSB_OUT(x, val) \
  1558. out_dword( HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(x), val)
  1559. #define HWIO_REO_R0_SW2REO_RING_BASE_LSB_OUTM(x, mask, val) \
  1560. do {\
  1561. HWIO_INTLOCK(); \
  1562. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_BASE_LSB_IN(x)); \
  1563. HWIO_INTFREE();\
  1564. } while (0)
  1565. #define HWIO_REO_R0_SW2REO_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK 0xffffffff
  1566. #define HWIO_REO_R0_SW2REO_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT 0x0
  1567. //// Register REO_R0_SW2REO_RING_BASE_MSB ////
  1568. #define HWIO_REO_R0_SW2REO_RING_BASE_MSB_ADDR(x) (x+0x00000140)
  1569. #define HWIO_REO_R0_SW2REO_RING_BASE_MSB_PHYS(x) (x+0x00000140)
  1570. #define HWIO_REO_R0_SW2REO_RING_BASE_MSB_RMSK 0x00ffffff
  1571. #define HWIO_REO_R0_SW2REO_RING_BASE_MSB_SHFT 0
  1572. #define HWIO_REO_R0_SW2REO_RING_BASE_MSB_IN(x) \
  1573. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_BASE_MSB_ADDR(x), HWIO_REO_R0_SW2REO_RING_BASE_MSB_RMSK)
  1574. #define HWIO_REO_R0_SW2REO_RING_BASE_MSB_INM(x, mask) \
  1575. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_BASE_MSB_ADDR(x), mask)
  1576. #define HWIO_REO_R0_SW2REO_RING_BASE_MSB_OUT(x, val) \
  1577. out_dword( HWIO_REO_R0_SW2REO_RING_BASE_MSB_ADDR(x), val)
  1578. #define HWIO_REO_R0_SW2REO_RING_BASE_MSB_OUTM(x, mask, val) \
  1579. do {\
  1580. HWIO_INTLOCK(); \
  1581. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_BASE_MSB_IN(x)); \
  1582. HWIO_INTFREE();\
  1583. } while (0)
  1584. #define HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK 0x00ffff00
  1585. #define HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT 0x8
  1586. #define HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK 0x000000ff
  1587. #define HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT 0x0
  1588. //// Register REO_R0_SW2REO_RING_ID ////
  1589. #define HWIO_REO_R0_SW2REO_RING_ID_ADDR(x) (x+0x00000144)
  1590. #define HWIO_REO_R0_SW2REO_RING_ID_PHYS(x) (x+0x00000144)
  1591. #define HWIO_REO_R0_SW2REO_RING_ID_RMSK 0x000000ff
  1592. #define HWIO_REO_R0_SW2REO_RING_ID_SHFT 0
  1593. #define HWIO_REO_R0_SW2REO_RING_ID_IN(x) \
  1594. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_ID_ADDR(x), HWIO_REO_R0_SW2REO_RING_ID_RMSK)
  1595. #define HWIO_REO_R0_SW2REO_RING_ID_INM(x, mask) \
  1596. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_ID_ADDR(x), mask)
  1597. #define HWIO_REO_R0_SW2REO_RING_ID_OUT(x, val) \
  1598. out_dword( HWIO_REO_R0_SW2REO_RING_ID_ADDR(x), val)
  1599. #define HWIO_REO_R0_SW2REO_RING_ID_OUTM(x, mask, val) \
  1600. do {\
  1601. HWIO_INTLOCK(); \
  1602. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_ID_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_ID_IN(x)); \
  1603. HWIO_INTFREE();\
  1604. } while (0)
  1605. #define HWIO_REO_R0_SW2REO_RING_ID_ENTRY_SIZE_BMSK 0x000000ff
  1606. #define HWIO_REO_R0_SW2REO_RING_ID_ENTRY_SIZE_SHFT 0x0
  1607. //// Register REO_R0_SW2REO_RING_STATUS ////
  1608. #define HWIO_REO_R0_SW2REO_RING_STATUS_ADDR(x) (x+0x00000148)
  1609. #define HWIO_REO_R0_SW2REO_RING_STATUS_PHYS(x) (x+0x00000148)
  1610. #define HWIO_REO_R0_SW2REO_RING_STATUS_RMSK 0xffffffff
  1611. #define HWIO_REO_R0_SW2REO_RING_STATUS_SHFT 0
  1612. #define HWIO_REO_R0_SW2REO_RING_STATUS_IN(x) \
  1613. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_STATUS_ADDR(x), HWIO_REO_R0_SW2REO_RING_STATUS_RMSK)
  1614. #define HWIO_REO_R0_SW2REO_RING_STATUS_INM(x, mask) \
  1615. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_STATUS_ADDR(x), mask)
  1616. #define HWIO_REO_R0_SW2REO_RING_STATUS_OUT(x, val) \
  1617. out_dword( HWIO_REO_R0_SW2REO_RING_STATUS_ADDR(x), val)
  1618. #define HWIO_REO_R0_SW2REO_RING_STATUS_OUTM(x, mask, val) \
  1619. do {\
  1620. HWIO_INTLOCK(); \
  1621. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_STATUS_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_STATUS_IN(x)); \
  1622. HWIO_INTFREE();\
  1623. } while (0)
  1624. #define HWIO_REO_R0_SW2REO_RING_STATUS_NUM_AVAIL_WORDS_BMSK 0xffff0000
  1625. #define HWIO_REO_R0_SW2REO_RING_STATUS_NUM_AVAIL_WORDS_SHFT 0x10
  1626. #define HWIO_REO_R0_SW2REO_RING_STATUS_NUM_VALID_WORDS_BMSK 0x0000ffff
  1627. #define HWIO_REO_R0_SW2REO_RING_STATUS_NUM_VALID_WORDS_SHFT 0x0
  1628. //// Register REO_R0_SW2REO_RING_MISC ////
  1629. #define HWIO_REO_R0_SW2REO_RING_MISC_ADDR(x) (x+0x0000014c)
  1630. #define HWIO_REO_R0_SW2REO_RING_MISC_PHYS(x) (x+0x0000014c)
  1631. #define HWIO_REO_R0_SW2REO_RING_MISC_RMSK 0x003fffff
  1632. #define HWIO_REO_R0_SW2REO_RING_MISC_SHFT 0
  1633. #define HWIO_REO_R0_SW2REO_RING_MISC_IN(x) \
  1634. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_MISC_ADDR(x), HWIO_REO_R0_SW2REO_RING_MISC_RMSK)
  1635. #define HWIO_REO_R0_SW2REO_RING_MISC_INM(x, mask) \
  1636. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_MISC_ADDR(x), mask)
  1637. #define HWIO_REO_R0_SW2REO_RING_MISC_OUT(x, val) \
  1638. out_dword( HWIO_REO_R0_SW2REO_RING_MISC_ADDR(x), val)
  1639. #define HWIO_REO_R0_SW2REO_RING_MISC_OUTM(x, mask, val) \
  1640. do {\
  1641. HWIO_INTLOCK(); \
  1642. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_MISC_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_MISC_IN(x)); \
  1643. HWIO_INTFREE();\
  1644. } while (0)
  1645. #define HWIO_REO_R0_SW2REO_RING_MISC_SPARE_CONTROL_BMSK 0x003fc000
  1646. #define HWIO_REO_R0_SW2REO_RING_MISC_SPARE_CONTROL_SHFT 0xe
  1647. #define HWIO_REO_R0_SW2REO_RING_MISC_SRNG_SM_STATE2_BMSK 0x00003000
  1648. #define HWIO_REO_R0_SW2REO_RING_MISC_SRNG_SM_STATE2_SHFT 0xc
  1649. #define HWIO_REO_R0_SW2REO_RING_MISC_SRNG_SM_STATE1_BMSK 0x00000f00
  1650. #define HWIO_REO_R0_SW2REO_RING_MISC_SRNG_SM_STATE1_SHFT 0x8
  1651. #define HWIO_REO_R0_SW2REO_RING_MISC_SRNG_IS_IDLE_BMSK 0x00000080
  1652. #define HWIO_REO_R0_SW2REO_RING_MISC_SRNG_IS_IDLE_SHFT 0x7
  1653. #define HWIO_REO_R0_SW2REO_RING_MISC_SRNG_ENABLE_BMSK 0x00000040
  1654. #define HWIO_REO_R0_SW2REO_RING_MISC_SRNG_ENABLE_SHFT 0x6
  1655. #define HWIO_REO_R0_SW2REO_RING_MISC_DATA_TLV_SWAP_BIT_BMSK 0x00000020
  1656. #define HWIO_REO_R0_SW2REO_RING_MISC_DATA_TLV_SWAP_BIT_SHFT 0x5
  1657. #define HWIO_REO_R0_SW2REO_RING_MISC_HOST_FW_SWAP_BIT_BMSK 0x00000010
  1658. #define HWIO_REO_R0_SW2REO_RING_MISC_HOST_FW_SWAP_BIT_SHFT 0x4
  1659. #define HWIO_REO_R0_SW2REO_RING_MISC_MSI_SWAP_BIT_BMSK 0x00000008
  1660. #define HWIO_REO_R0_SW2REO_RING_MISC_MSI_SWAP_BIT_SHFT 0x3
  1661. #define HWIO_REO_R0_SW2REO_RING_MISC_SECURITY_BIT_BMSK 0x00000004
  1662. #define HWIO_REO_R0_SW2REO_RING_MISC_SECURITY_BIT_SHFT 0x2
  1663. #define HWIO_REO_R0_SW2REO_RING_MISC_LOOPCNT_DISABLE_BMSK 0x00000002
  1664. #define HWIO_REO_R0_SW2REO_RING_MISC_LOOPCNT_DISABLE_SHFT 0x1
  1665. #define HWIO_REO_R0_SW2REO_RING_MISC_RING_ID_DISABLE_BMSK 0x00000001
  1666. #define HWIO_REO_R0_SW2REO_RING_MISC_RING_ID_DISABLE_SHFT 0x0
  1667. //// Register REO_R0_SW2REO_RING_TP_ADDR_LSB ////
  1668. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_ADDR(x) (x+0x00000158)
  1669. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_PHYS(x) (x+0x00000158)
  1670. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_RMSK 0xffffffff
  1671. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_SHFT 0
  1672. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_IN(x) \
  1673. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_ADDR(x), HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_RMSK)
  1674. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_INM(x, mask) \
  1675. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_ADDR(x), mask)
  1676. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_OUT(x, val) \
  1677. out_dword( HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_ADDR(x), val)
  1678. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_OUTM(x, mask, val) \
  1679. do {\
  1680. HWIO_INTLOCK(); \
  1681. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_IN(x)); \
  1682. HWIO_INTFREE();\
  1683. } while (0)
  1684. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_TAIL_PTR_MEMADDR_LSB_BMSK 0xffffffff
  1685. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_LSB_TAIL_PTR_MEMADDR_LSB_SHFT 0x0
  1686. //// Register REO_R0_SW2REO_RING_TP_ADDR_MSB ////
  1687. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_ADDR(x) (x+0x0000015c)
  1688. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_PHYS(x) (x+0x0000015c)
  1689. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_RMSK 0x000000ff
  1690. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_SHFT 0
  1691. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_IN(x) \
  1692. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_ADDR(x), HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_RMSK)
  1693. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_INM(x, mask) \
  1694. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_ADDR(x), mask)
  1695. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_OUT(x, val) \
  1696. out_dword( HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_ADDR(x), val)
  1697. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_OUTM(x, mask, val) \
  1698. do {\
  1699. HWIO_INTLOCK(); \
  1700. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_IN(x)); \
  1701. HWIO_INTFREE();\
  1702. } while (0)
  1703. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_TAIL_PTR_MEMADDR_MSB_BMSK 0x000000ff
  1704. #define HWIO_REO_R0_SW2REO_RING_TP_ADDR_MSB_TAIL_PTR_MEMADDR_MSB_SHFT 0x0
  1705. //// Register REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0 ////
  1706. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_ADDR(x) (x+0x0000016c)
  1707. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_PHYS(x) (x+0x0000016c)
  1708. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_RMSK 0xffffffff
  1709. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_SHFT 0
  1710. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_IN(x) \
  1711. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_RMSK)
  1712. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_INM(x, mask) \
  1713. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), mask)
  1714. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_OUT(x, val) \
  1715. out_dword( HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), val)
  1716. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_OUTM(x, mask, val) \
  1717. do {\
  1718. HWIO_INTLOCK(); \
  1719. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_IN(x)); \
  1720. HWIO_INTFREE();\
  1721. } while (0)
  1722. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_INTERRUPT_TIMER_THRESHOLD_BMSK 0xffff0000
  1723. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_INTERRUPT_TIMER_THRESHOLD_SHFT 0x10
  1724. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_SW_INTERRUPT_MODE_BMSK 0x00008000
  1725. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_SW_INTERRUPT_MODE_SHFT 0xf
  1726. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_BATCH_COUNTER_THRESHOLD_BMSK 0x00007fff
  1727. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX0_BATCH_COUNTER_THRESHOLD_SHFT 0x0
  1728. //// Register REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1 ////
  1729. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_ADDR(x) (x+0x00000170)
  1730. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_PHYS(x) (x+0x00000170)
  1731. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_RMSK 0x0000ffff
  1732. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_SHFT 0
  1733. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_IN(x) \
  1734. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_RMSK)
  1735. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_INM(x, mask) \
  1736. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), mask)
  1737. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_OUT(x, val) \
  1738. out_dword( HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), val)
  1739. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_OUTM(x, mask, val) \
  1740. do {\
  1741. HWIO_INTLOCK(); \
  1742. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_IN(x)); \
  1743. HWIO_INTFREE();\
  1744. } while (0)
  1745. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_LOW_THRESHOLD_BMSK 0x0000ffff
  1746. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_SETUP_IX1_LOW_THRESHOLD_SHFT 0x0
  1747. //// Register REO_R0_SW2REO_RING_CONSUMER_INT_STATUS ////
  1748. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_ADDR(x) (x+0x00000174)
  1749. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_PHYS(x) (x+0x00000174)
  1750. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_RMSK 0xffffffff
  1751. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_SHFT 0
  1752. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_IN(x) \
  1753. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_ADDR(x), HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_RMSK)
  1754. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_INM(x, mask) \
  1755. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_ADDR(x), mask)
  1756. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_OUT(x, val) \
  1757. out_dword( HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_ADDR(x), val)
  1758. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_OUTM(x, mask, val) \
  1759. do {\
  1760. HWIO_INTLOCK(); \
  1761. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_IN(x)); \
  1762. HWIO_INTFREE();\
  1763. } while (0)
  1764. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_BMSK 0xffff0000
  1765. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_SHFT 0x10
  1766. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_CURRENT_INT_WIRE_VALUE_BMSK 0x00008000
  1767. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_CURRENT_INT_WIRE_VALUE_SHFT 0xf
  1768. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_BMSK 0x00007fff
  1769. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_SHFT 0x0
  1770. //// Register REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER ////
  1771. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_ADDR(x) (x+0x00000178)
  1772. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_PHYS(x) (x+0x00000178)
  1773. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_RMSK 0x000003ff
  1774. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_SHFT 0
  1775. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_IN(x) \
  1776. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_RMSK)
  1777. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_INM(x, mask) \
  1778. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), mask)
  1779. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_OUT(x, val) \
  1780. out_dword( HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), val)
  1781. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_OUTM(x, mask, val) \
  1782. do {\
  1783. HWIO_INTLOCK(); \
  1784. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_IN(x)); \
  1785. HWIO_INTFREE();\
  1786. } while (0)
  1787. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_RING_EMPTY_COUNTER_BMSK 0x000003ff
  1788. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_EMPTY_COUNTER_RING_EMPTY_COUNTER_SHFT 0x0
  1789. //// Register REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER ////
  1790. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_ADDR(x) (x+0x0000017c)
  1791. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_PHYS(x) (x+0x0000017c)
  1792. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_RMSK 0x00000007
  1793. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_SHFT 0
  1794. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_IN(x) \
  1795. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_RMSK)
  1796. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_INM(x, mask) \
  1797. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), mask)
  1798. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_OUT(x, val) \
  1799. out_dword( HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), val)
  1800. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_OUTM(x, mask, val) \
  1801. do {\
  1802. HWIO_INTLOCK(); \
  1803. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_IN(x)); \
  1804. HWIO_INTFREE();\
  1805. } while (0)
  1806. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_MODE_BMSK 0x00000007
  1807. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_TIMER_MODE_SHFT 0x0
  1808. //// Register REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS ////
  1809. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_ADDR(x) (x+0x00000180)
  1810. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_PHYS(x) (x+0x00000180)
  1811. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_RMSK 0x00ffffff
  1812. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_SHFT 0
  1813. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_IN(x) \
  1814. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_RMSK)
  1815. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_INM(x, mask) \
  1816. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), mask)
  1817. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_OUT(x, val) \
  1818. out_dword( HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), val)
  1819. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_OUTM(x, mask, val) \
  1820. do {\
  1821. HWIO_INTLOCK(); \
  1822. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_IN(x)); \
  1823. HWIO_INTFREE();\
  1824. } while (0)
  1825. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_PREFETCH_COUNT_BMSK 0x00ff0000
  1826. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_PREFETCH_COUNT_SHFT 0x10
  1827. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_INTERNAL_TAIL_PTR_BMSK 0x0000ffff
  1828. #define HWIO_REO_R0_SW2REO_RING_CONSUMER_PREFETCH_STATUS_INTERNAL_TAIL_PTR_SHFT 0x0
  1829. //// Register REO_R0_SW2REO_RING_MSI1_BASE_LSB ////
  1830. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_ADDR(x) (x+0x00000184)
  1831. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_PHYS(x) (x+0x00000184)
  1832. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_RMSK 0xffffffff
  1833. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_SHFT 0
  1834. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_IN(x) \
  1835. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_ADDR(x), HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_RMSK)
  1836. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_INM(x, mask) \
  1837. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_ADDR(x), mask)
  1838. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_OUT(x, val) \
  1839. out_dword( HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_ADDR(x), val)
  1840. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_OUTM(x, mask, val) \
  1841. do {\
  1842. HWIO_INTLOCK(); \
  1843. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_IN(x)); \
  1844. HWIO_INTFREE();\
  1845. } while (0)
  1846. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_ADDR_BMSK 0xffffffff
  1847. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_LSB_ADDR_SHFT 0x0
  1848. //// Register REO_R0_SW2REO_RING_MSI1_BASE_MSB ////
  1849. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_ADDR(x) (x+0x00000188)
  1850. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_PHYS(x) (x+0x00000188)
  1851. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_RMSK 0x000001ff
  1852. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_SHFT 0
  1853. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_IN(x) \
  1854. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_ADDR(x), HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_RMSK)
  1855. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_INM(x, mask) \
  1856. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_ADDR(x), mask)
  1857. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_OUT(x, val) \
  1858. out_dword( HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_ADDR(x), val)
  1859. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_OUTM(x, mask, val) \
  1860. do {\
  1861. HWIO_INTLOCK(); \
  1862. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_IN(x)); \
  1863. HWIO_INTFREE();\
  1864. } while (0)
  1865. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK 0x00000100
  1866. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT 0x8
  1867. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_ADDR_BMSK 0x000000ff
  1868. #define HWIO_REO_R0_SW2REO_RING_MSI1_BASE_MSB_ADDR_SHFT 0x0
  1869. //// Register REO_R0_SW2REO_RING_MSI1_DATA ////
  1870. #define HWIO_REO_R0_SW2REO_RING_MSI1_DATA_ADDR(x) (x+0x0000018c)
  1871. #define HWIO_REO_R0_SW2REO_RING_MSI1_DATA_PHYS(x) (x+0x0000018c)
  1872. #define HWIO_REO_R0_SW2REO_RING_MSI1_DATA_RMSK 0xffffffff
  1873. #define HWIO_REO_R0_SW2REO_RING_MSI1_DATA_SHFT 0
  1874. #define HWIO_REO_R0_SW2REO_RING_MSI1_DATA_IN(x) \
  1875. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_MSI1_DATA_ADDR(x), HWIO_REO_R0_SW2REO_RING_MSI1_DATA_RMSK)
  1876. #define HWIO_REO_R0_SW2REO_RING_MSI1_DATA_INM(x, mask) \
  1877. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_MSI1_DATA_ADDR(x), mask)
  1878. #define HWIO_REO_R0_SW2REO_RING_MSI1_DATA_OUT(x, val) \
  1879. out_dword( HWIO_REO_R0_SW2REO_RING_MSI1_DATA_ADDR(x), val)
  1880. #define HWIO_REO_R0_SW2REO_RING_MSI1_DATA_OUTM(x, mask, val) \
  1881. do {\
  1882. HWIO_INTLOCK(); \
  1883. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_MSI1_DATA_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_MSI1_DATA_IN(x)); \
  1884. HWIO_INTFREE();\
  1885. } while (0)
  1886. #define HWIO_REO_R0_SW2REO_RING_MSI1_DATA_VALUE_BMSK 0xffffffff
  1887. #define HWIO_REO_R0_SW2REO_RING_MSI1_DATA_VALUE_SHFT 0x0
  1888. //// Register REO_R0_SW2REO_RING_HP_TP_SW_OFFSET ////
  1889. #define HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_ADDR(x) (x+0x00000190)
  1890. #define HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_PHYS(x) (x+0x00000190)
  1891. #define HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_RMSK 0x0000ffff
  1892. #define HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_SHFT 0
  1893. #define HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_IN(x) \
  1894. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_ADDR(x), HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_RMSK)
  1895. #define HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_INM(x, mask) \
  1896. in_dword_masked ( HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_ADDR(x), mask)
  1897. #define HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_OUT(x, val) \
  1898. out_dword( HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_ADDR(x), val)
  1899. #define HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_OUTM(x, mask, val) \
  1900. do {\
  1901. HWIO_INTLOCK(); \
  1902. out_dword_masked_ns(HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_ADDR(x), mask, val, HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_IN(x)); \
  1903. HWIO_INTFREE();\
  1904. } while (0)
  1905. #define HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_BMSK 0x0000ffff
  1906. #define HWIO_REO_R0_SW2REO_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_SHFT 0x0
  1907. //// Register REO_R0_SW2REO1_RING_BASE_LSB ////
  1908. #define HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(x) (x+0x00000194)
  1909. #define HWIO_REO_R0_SW2REO1_RING_BASE_LSB_PHYS(x) (x+0x00000194)
  1910. #define HWIO_REO_R0_SW2REO1_RING_BASE_LSB_RMSK 0xffffffff
  1911. #define HWIO_REO_R0_SW2REO1_RING_BASE_LSB_SHFT 0
  1912. #define HWIO_REO_R0_SW2REO1_RING_BASE_LSB_IN(x) \
  1913. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(x), HWIO_REO_R0_SW2REO1_RING_BASE_LSB_RMSK)
  1914. #define HWIO_REO_R0_SW2REO1_RING_BASE_LSB_INM(x, mask) \
  1915. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(x), mask)
  1916. #define HWIO_REO_R0_SW2REO1_RING_BASE_LSB_OUT(x, val) \
  1917. out_dword( HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(x), val)
  1918. #define HWIO_REO_R0_SW2REO1_RING_BASE_LSB_OUTM(x, mask, val) \
  1919. do {\
  1920. HWIO_INTLOCK(); \
  1921. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_BASE_LSB_IN(x)); \
  1922. HWIO_INTFREE();\
  1923. } while (0)
  1924. #define HWIO_REO_R0_SW2REO1_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK 0xffffffff
  1925. #define HWIO_REO_R0_SW2REO1_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT 0x0
  1926. //// Register REO_R0_SW2REO1_RING_BASE_MSB ////
  1927. #define HWIO_REO_R0_SW2REO1_RING_BASE_MSB_ADDR(x) (x+0x00000198)
  1928. #define HWIO_REO_R0_SW2REO1_RING_BASE_MSB_PHYS(x) (x+0x00000198)
  1929. #define HWIO_REO_R0_SW2REO1_RING_BASE_MSB_RMSK 0x00ffffff
  1930. #define HWIO_REO_R0_SW2REO1_RING_BASE_MSB_SHFT 0
  1931. #define HWIO_REO_R0_SW2REO1_RING_BASE_MSB_IN(x) \
  1932. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_BASE_MSB_ADDR(x), HWIO_REO_R0_SW2REO1_RING_BASE_MSB_RMSK)
  1933. #define HWIO_REO_R0_SW2REO1_RING_BASE_MSB_INM(x, mask) \
  1934. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_BASE_MSB_ADDR(x), mask)
  1935. #define HWIO_REO_R0_SW2REO1_RING_BASE_MSB_OUT(x, val) \
  1936. out_dword( HWIO_REO_R0_SW2REO1_RING_BASE_MSB_ADDR(x), val)
  1937. #define HWIO_REO_R0_SW2REO1_RING_BASE_MSB_OUTM(x, mask, val) \
  1938. do {\
  1939. HWIO_INTLOCK(); \
  1940. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_BASE_MSB_IN(x)); \
  1941. HWIO_INTFREE();\
  1942. } while (0)
  1943. #define HWIO_REO_R0_SW2REO1_RING_BASE_MSB_RING_SIZE_BMSK 0x00ffff00
  1944. #define HWIO_REO_R0_SW2REO1_RING_BASE_MSB_RING_SIZE_SHFT 0x8
  1945. #define HWIO_REO_R0_SW2REO1_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK 0x000000ff
  1946. #define HWIO_REO_R0_SW2REO1_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT 0x0
  1947. //// Register REO_R0_SW2REO1_RING_ID ////
  1948. #define HWIO_REO_R0_SW2REO1_RING_ID_ADDR(x) (x+0x0000019c)
  1949. #define HWIO_REO_R0_SW2REO1_RING_ID_PHYS(x) (x+0x0000019c)
  1950. #define HWIO_REO_R0_SW2REO1_RING_ID_RMSK 0x000000ff
  1951. #define HWIO_REO_R0_SW2REO1_RING_ID_SHFT 0
  1952. #define HWIO_REO_R0_SW2REO1_RING_ID_IN(x) \
  1953. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_ID_ADDR(x), HWIO_REO_R0_SW2REO1_RING_ID_RMSK)
  1954. #define HWIO_REO_R0_SW2REO1_RING_ID_INM(x, mask) \
  1955. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_ID_ADDR(x), mask)
  1956. #define HWIO_REO_R0_SW2REO1_RING_ID_OUT(x, val) \
  1957. out_dword( HWIO_REO_R0_SW2REO1_RING_ID_ADDR(x), val)
  1958. #define HWIO_REO_R0_SW2REO1_RING_ID_OUTM(x, mask, val) \
  1959. do {\
  1960. HWIO_INTLOCK(); \
  1961. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_ID_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_ID_IN(x)); \
  1962. HWIO_INTFREE();\
  1963. } while (0)
  1964. #define HWIO_REO_R0_SW2REO1_RING_ID_ENTRY_SIZE_BMSK 0x000000ff
  1965. #define HWIO_REO_R0_SW2REO1_RING_ID_ENTRY_SIZE_SHFT 0x0
  1966. //// Register REO_R0_SW2REO1_RING_STATUS ////
  1967. #define HWIO_REO_R0_SW2REO1_RING_STATUS_ADDR(x) (x+0x000001a0)
  1968. #define HWIO_REO_R0_SW2REO1_RING_STATUS_PHYS(x) (x+0x000001a0)
  1969. #define HWIO_REO_R0_SW2REO1_RING_STATUS_RMSK 0xffffffff
  1970. #define HWIO_REO_R0_SW2REO1_RING_STATUS_SHFT 0
  1971. #define HWIO_REO_R0_SW2REO1_RING_STATUS_IN(x) \
  1972. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_STATUS_ADDR(x), HWIO_REO_R0_SW2REO1_RING_STATUS_RMSK)
  1973. #define HWIO_REO_R0_SW2REO1_RING_STATUS_INM(x, mask) \
  1974. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_STATUS_ADDR(x), mask)
  1975. #define HWIO_REO_R0_SW2REO1_RING_STATUS_OUT(x, val) \
  1976. out_dword( HWIO_REO_R0_SW2REO1_RING_STATUS_ADDR(x), val)
  1977. #define HWIO_REO_R0_SW2REO1_RING_STATUS_OUTM(x, mask, val) \
  1978. do {\
  1979. HWIO_INTLOCK(); \
  1980. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_STATUS_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_STATUS_IN(x)); \
  1981. HWIO_INTFREE();\
  1982. } while (0)
  1983. #define HWIO_REO_R0_SW2REO1_RING_STATUS_NUM_AVAIL_WORDS_BMSK 0xffff0000
  1984. #define HWIO_REO_R0_SW2REO1_RING_STATUS_NUM_AVAIL_WORDS_SHFT 0x10
  1985. #define HWIO_REO_R0_SW2REO1_RING_STATUS_NUM_VALID_WORDS_BMSK 0x0000ffff
  1986. #define HWIO_REO_R0_SW2REO1_RING_STATUS_NUM_VALID_WORDS_SHFT 0x0
  1987. //// Register REO_R0_SW2REO1_RING_MISC ////
  1988. #define HWIO_REO_R0_SW2REO1_RING_MISC_ADDR(x) (x+0x000001a4)
  1989. #define HWIO_REO_R0_SW2REO1_RING_MISC_PHYS(x) (x+0x000001a4)
  1990. #define HWIO_REO_R0_SW2REO1_RING_MISC_RMSK 0x003fffff
  1991. #define HWIO_REO_R0_SW2REO1_RING_MISC_SHFT 0
  1992. #define HWIO_REO_R0_SW2REO1_RING_MISC_IN(x) \
  1993. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_MISC_ADDR(x), HWIO_REO_R0_SW2REO1_RING_MISC_RMSK)
  1994. #define HWIO_REO_R0_SW2REO1_RING_MISC_INM(x, mask) \
  1995. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_MISC_ADDR(x), mask)
  1996. #define HWIO_REO_R0_SW2REO1_RING_MISC_OUT(x, val) \
  1997. out_dword( HWIO_REO_R0_SW2REO1_RING_MISC_ADDR(x), val)
  1998. #define HWIO_REO_R0_SW2REO1_RING_MISC_OUTM(x, mask, val) \
  1999. do {\
  2000. HWIO_INTLOCK(); \
  2001. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_MISC_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_MISC_IN(x)); \
  2002. HWIO_INTFREE();\
  2003. } while (0)
  2004. #define HWIO_REO_R0_SW2REO1_RING_MISC_SPARE_CONTROL_BMSK 0x003fc000
  2005. #define HWIO_REO_R0_SW2REO1_RING_MISC_SPARE_CONTROL_SHFT 0xe
  2006. #define HWIO_REO_R0_SW2REO1_RING_MISC_SRNG_SM_STATE2_BMSK 0x00003000
  2007. #define HWIO_REO_R0_SW2REO1_RING_MISC_SRNG_SM_STATE2_SHFT 0xc
  2008. #define HWIO_REO_R0_SW2REO1_RING_MISC_SRNG_SM_STATE1_BMSK 0x00000f00
  2009. #define HWIO_REO_R0_SW2REO1_RING_MISC_SRNG_SM_STATE1_SHFT 0x8
  2010. #define HWIO_REO_R0_SW2REO1_RING_MISC_SRNG_IS_IDLE_BMSK 0x00000080
  2011. #define HWIO_REO_R0_SW2REO1_RING_MISC_SRNG_IS_IDLE_SHFT 0x7
  2012. #define HWIO_REO_R0_SW2REO1_RING_MISC_SRNG_ENABLE_BMSK 0x00000040
  2013. #define HWIO_REO_R0_SW2REO1_RING_MISC_SRNG_ENABLE_SHFT 0x6
  2014. #define HWIO_REO_R0_SW2REO1_RING_MISC_DATA_TLV_SWAP_BIT_BMSK 0x00000020
  2015. #define HWIO_REO_R0_SW2REO1_RING_MISC_DATA_TLV_SWAP_BIT_SHFT 0x5
  2016. #define HWIO_REO_R0_SW2REO1_RING_MISC_HOST_FW_SWAP_BIT_BMSK 0x00000010
  2017. #define HWIO_REO_R0_SW2REO1_RING_MISC_HOST_FW_SWAP_BIT_SHFT 0x4
  2018. #define HWIO_REO_R0_SW2REO1_RING_MISC_MSI_SWAP_BIT_BMSK 0x00000008
  2019. #define HWIO_REO_R0_SW2REO1_RING_MISC_MSI_SWAP_BIT_SHFT 0x3
  2020. #define HWIO_REO_R0_SW2REO1_RING_MISC_SECURITY_BIT_BMSK 0x00000004
  2021. #define HWIO_REO_R0_SW2REO1_RING_MISC_SECURITY_BIT_SHFT 0x2
  2022. #define HWIO_REO_R0_SW2REO1_RING_MISC_LOOPCNT_DISABLE_BMSK 0x00000002
  2023. #define HWIO_REO_R0_SW2REO1_RING_MISC_LOOPCNT_DISABLE_SHFT 0x1
  2024. #define HWIO_REO_R0_SW2REO1_RING_MISC_RING_ID_DISABLE_BMSK 0x00000001
  2025. #define HWIO_REO_R0_SW2REO1_RING_MISC_RING_ID_DISABLE_SHFT 0x0
  2026. //// Register REO_R0_SW2REO1_RING_TP_ADDR_LSB ////
  2027. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_ADDR(x) (x+0x000001b0)
  2028. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_PHYS(x) (x+0x000001b0)
  2029. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_RMSK 0xffffffff
  2030. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_SHFT 0
  2031. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_IN(x) \
  2032. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_ADDR(x), HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_RMSK)
  2033. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_INM(x, mask) \
  2034. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_ADDR(x), mask)
  2035. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_OUT(x, val) \
  2036. out_dword( HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_ADDR(x), val)
  2037. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_OUTM(x, mask, val) \
  2038. do {\
  2039. HWIO_INTLOCK(); \
  2040. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_IN(x)); \
  2041. HWIO_INTFREE();\
  2042. } while (0)
  2043. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_TAIL_PTR_MEMADDR_LSB_BMSK 0xffffffff
  2044. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_LSB_TAIL_PTR_MEMADDR_LSB_SHFT 0x0
  2045. //// Register REO_R0_SW2REO1_RING_TP_ADDR_MSB ////
  2046. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_ADDR(x) (x+0x000001b4)
  2047. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_PHYS(x) (x+0x000001b4)
  2048. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_RMSK 0x000000ff
  2049. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_SHFT 0
  2050. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_IN(x) \
  2051. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_ADDR(x), HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_RMSK)
  2052. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_INM(x, mask) \
  2053. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_ADDR(x), mask)
  2054. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_OUT(x, val) \
  2055. out_dword( HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_ADDR(x), val)
  2056. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_OUTM(x, mask, val) \
  2057. do {\
  2058. HWIO_INTLOCK(); \
  2059. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_IN(x)); \
  2060. HWIO_INTFREE();\
  2061. } while (0)
  2062. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_TAIL_PTR_MEMADDR_MSB_BMSK 0x000000ff
  2063. #define HWIO_REO_R0_SW2REO1_RING_TP_ADDR_MSB_TAIL_PTR_MEMADDR_MSB_SHFT 0x0
  2064. //// Register REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0 ////
  2065. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_ADDR(x) (x+0x000001c4)
  2066. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_PHYS(x) (x+0x000001c4)
  2067. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_RMSK 0xffffffff
  2068. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_SHFT 0
  2069. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_IN(x) \
  2070. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_RMSK)
  2071. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_INM(x, mask) \
  2072. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), mask)
  2073. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_OUT(x, val) \
  2074. out_dword( HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), val)
  2075. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_OUTM(x, mask, val) \
  2076. do {\
  2077. HWIO_INTLOCK(); \
  2078. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_IN(x)); \
  2079. HWIO_INTFREE();\
  2080. } while (0)
  2081. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_INTERRUPT_TIMER_THRESHOLD_BMSK 0xffff0000
  2082. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_INTERRUPT_TIMER_THRESHOLD_SHFT 0x10
  2083. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_SW_INTERRUPT_MODE_BMSK 0x00008000
  2084. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_SW_INTERRUPT_MODE_SHFT 0xf
  2085. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_BATCH_COUNTER_THRESHOLD_BMSK 0x00007fff
  2086. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX0_BATCH_COUNTER_THRESHOLD_SHFT 0x0
  2087. //// Register REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1 ////
  2088. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_ADDR(x) (x+0x000001c8)
  2089. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_PHYS(x) (x+0x000001c8)
  2090. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_RMSK 0x0000ffff
  2091. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_SHFT 0
  2092. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_IN(x) \
  2093. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_RMSK)
  2094. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_INM(x, mask) \
  2095. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), mask)
  2096. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_OUT(x, val) \
  2097. out_dword( HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), val)
  2098. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_OUTM(x, mask, val) \
  2099. do {\
  2100. HWIO_INTLOCK(); \
  2101. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_IN(x)); \
  2102. HWIO_INTFREE();\
  2103. } while (0)
  2104. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_LOW_THRESHOLD_BMSK 0x0000ffff
  2105. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_SETUP_IX1_LOW_THRESHOLD_SHFT 0x0
  2106. //// Register REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS ////
  2107. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_ADDR(x) (x+0x000001cc)
  2108. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_PHYS(x) (x+0x000001cc)
  2109. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_RMSK 0xffffffff
  2110. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_SHFT 0
  2111. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_IN(x) \
  2112. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_ADDR(x), HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_RMSK)
  2113. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_INM(x, mask) \
  2114. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_ADDR(x), mask)
  2115. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_OUT(x, val) \
  2116. out_dword( HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_ADDR(x), val)
  2117. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_OUTM(x, mask, val) \
  2118. do {\
  2119. HWIO_INTLOCK(); \
  2120. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_IN(x)); \
  2121. HWIO_INTFREE();\
  2122. } while (0)
  2123. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_BMSK 0xffff0000
  2124. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_SHFT 0x10
  2125. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_CURRENT_INT_WIRE_VALUE_BMSK 0x00008000
  2126. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_CURRENT_INT_WIRE_VALUE_SHFT 0xf
  2127. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_BMSK 0x00007fff
  2128. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_SHFT 0x0
  2129. //// Register REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER ////
  2130. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_ADDR(x) (x+0x000001d0)
  2131. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_PHYS(x) (x+0x000001d0)
  2132. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_RMSK 0x000003ff
  2133. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_SHFT 0
  2134. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_IN(x) \
  2135. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_RMSK)
  2136. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_INM(x, mask) \
  2137. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), mask)
  2138. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_OUT(x, val) \
  2139. out_dword( HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), val)
  2140. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_OUTM(x, mask, val) \
  2141. do {\
  2142. HWIO_INTLOCK(); \
  2143. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_IN(x)); \
  2144. HWIO_INTFREE();\
  2145. } while (0)
  2146. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_RING_EMPTY_COUNTER_BMSK 0x000003ff
  2147. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_EMPTY_COUNTER_RING_EMPTY_COUNTER_SHFT 0x0
  2148. //// Register REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER ////
  2149. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_ADDR(x) (x+0x000001d4)
  2150. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_PHYS(x) (x+0x000001d4)
  2151. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_RMSK 0x00000007
  2152. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_SHFT 0
  2153. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_IN(x) \
  2154. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_RMSK)
  2155. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_INM(x, mask) \
  2156. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), mask)
  2157. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_OUT(x, val) \
  2158. out_dword( HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), val)
  2159. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_OUTM(x, mask, val) \
  2160. do {\
  2161. HWIO_INTLOCK(); \
  2162. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_IN(x)); \
  2163. HWIO_INTFREE();\
  2164. } while (0)
  2165. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_MODE_BMSK 0x00000007
  2166. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_TIMER_MODE_SHFT 0x0
  2167. //// Register REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS ////
  2168. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_ADDR(x) (x+0x000001d8)
  2169. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_PHYS(x) (x+0x000001d8)
  2170. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_RMSK 0x00ffffff
  2171. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_SHFT 0
  2172. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_IN(x) \
  2173. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_RMSK)
  2174. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_INM(x, mask) \
  2175. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), mask)
  2176. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_OUT(x, val) \
  2177. out_dword( HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), val)
  2178. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_OUTM(x, mask, val) \
  2179. do {\
  2180. HWIO_INTLOCK(); \
  2181. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_IN(x)); \
  2182. HWIO_INTFREE();\
  2183. } while (0)
  2184. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_PREFETCH_COUNT_BMSK 0x00ff0000
  2185. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_PREFETCH_COUNT_SHFT 0x10
  2186. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_INTERNAL_TAIL_PTR_BMSK 0x0000ffff
  2187. #define HWIO_REO_R0_SW2REO1_RING_CONSUMER_PREFETCH_STATUS_INTERNAL_TAIL_PTR_SHFT 0x0
  2188. //// Register REO_R0_SW2REO1_RING_MSI1_BASE_LSB ////
  2189. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_ADDR(x) (x+0x000001dc)
  2190. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_PHYS(x) (x+0x000001dc)
  2191. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_RMSK 0xffffffff
  2192. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_SHFT 0
  2193. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_IN(x) \
  2194. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_ADDR(x), HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_RMSK)
  2195. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_INM(x, mask) \
  2196. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_ADDR(x), mask)
  2197. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_OUT(x, val) \
  2198. out_dword( HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_ADDR(x), val)
  2199. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_OUTM(x, mask, val) \
  2200. do {\
  2201. HWIO_INTLOCK(); \
  2202. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_IN(x)); \
  2203. HWIO_INTFREE();\
  2204. } while (0)
  2205. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_ADDR_BMSK 0xffffffff
  2206. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_LSB_ADDR_SHFT 0x0
  2207. //// Register REO_R0_SW2REO1_RING_MSI1_BASE_MSB ////
  2208. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_ADDR(x) (x+0x000001e0)
  2209. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_PHYS(x) (x+0x000001e0)
  2210. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_RMSK 0x000001ff
  2211. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_SHFT 0
  2212. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_IN(x) \
  2213. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_ADDR(x), HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_RMSK)
  2214. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_INM(x, mask) \
  2215. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_ADDR(x), mask)
  2216. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_OUT(x, val) \
  2217. out_dword( HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_ADDR(x), val)
  2218. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_OUTM(x, mask, val) \
  2219. do {\
  2220. HWIO_INTLOCK(); \
  2221. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_IN(x)); \
  2222. HWIO_INTFREE();\
  2223. } while (0)
  2224. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK 0x00000100
  2225. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT 0x8
  2226. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_ADDR_BMSK 0x000000ff
  2227. #define HWIO_REO_R0_SW2REO1_RING_MSI1_BASE_MSB_ADDR_SHFT 0x0
  2228. //// Register REO_R0_SW2REO1_RING_MSI1_DATA ////
  2229. #define HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_ADDR(x) (x+0x000001e4)
  2230. #define HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_PHYS(x) (x+0x000001e4)
  2231. #define HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_RMSK 0xffffffff
  2232. #define HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_SHFT 0
  2233. #define HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_IN(x) \
  2234. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_ADDR(x), HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_RMSK)
  2235. #define HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_INM(x, mask) \
  2236. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_ADDR(x), mask)
  2237. #define HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_OUT(x, val) \
  2238. out_dword( HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_ADDR(x), val)
  2239. #define HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_OUTM(x, mask, val) \
  2240. do {\
  2241. HWIO_INTLOCK(); \
  2242. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_IN(x)); \
  2243. HWIO_INTFREE();\
  2244. } while (0)
  2245. #define HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_VALUE_BMSK 0xffffffff
  2246. #define HWIO_REO_R0_SW2REO1_RING_MSI1_DATA_VALUE_SHFT 0x0
  2247. //// Register REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET ////
  2248. #define HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_ADDR(x) (x+0x000001e8)
  2249. #define HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_PHYS(x) (x+0x000001e8)
  2250. #define HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_RMSK 0x0000ffff
  2251. #define HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_SHFT 0
  2252. #define HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_IN(x) \
  2253. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_ADDR(x), HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_RMSK)
  2254. #define HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_INM(x, mask) \
  2255. in_dword_masked ( HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_ADDR(x), mask)
  2256. #define HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_OUT(x, val) \
  2257. out_dword( HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_ADDR(x), val)
  2258. #define HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_OUTM(x, mask, val) \
  2259. do {\
  2260. HWIO_INTLOCK(); \
  2261. out_dword_masked_ns(HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_ADDR(x), mask, val, HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_IN(x)); \
  2262. HWIO_INTFREE();\
  2263. } while (0)
  2264. #define HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_BMSK 0x0000ffff
  2265. #define HWIO_REO_R0_SW2REO1_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_SHFT 0x0
  2266. //// Register REO_R0_REO2SW1_RING_BASE_LSB ////
  2267. #define HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(x) (x+0x000001ec)
  2268. #define HWIO_REO_R0_REO2SW1_RING_BASE_LSB_PHYS(x) (x+0x000001ec)
  2269. #define HWIO_REO_R0_REO2SW1_RING_BASE_LSB_RMSK 0xffffffff
  2270. #define HWIO_REO_R0_REO2SW1_RING_BASE_LSB_SHFT 0
  2271. #define HWIO_REO_R0_REO2SW1_RING_BASE_LSB_IN(x) \
  2272. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(x), HWIO_REO_R0_REO2SW1_RING_BASE_LSB_RMSK)
  2273. #define HWIO_REO_R0_REO2SW1_RING_BASE_LSB_INM(x, mask) \
  2274. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(x), mask)
  2275. #define HWIO_REO_R0_REO2SW1_RING_BASE_LSB_OUT(x, val) \
  2276. out_dword( HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(x), val)
  2277. #define HWIO_REO_R0_REO2SW1_RING_BASE_LSB_OUTM(x, mask, val) \
  2278. do {\
  2279. HWIO_INTLOCK(); \
  2280. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_BASE_LSB_IN(x)); \
  2281. HWIO_INTFREE();\
  2282. } while (0)
  2283. #define HWIO_REO_R0_REO2SW1_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK 0xffffffff
  2284. #define HWIO_REO_R0_REO2SW1_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT 0x0
  2285. //// Register REO_R0_REO2SW1_RING_BASE_MSB ////
  2286. #define HWIO_REO_R0_REO2SW1_RING_BASE_MSB_ADDR(x) (x+0x000001f0)
  2287. #define HWIO_REO_R0_REO2SW1_RING_BASE_MSB_PHYS(x) (x+0x000001f0)
  2288. #define HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RMSK 0x0fffffff
  2289. #define HWIO_REO_R0_REO2SW1_RING_BASE_MSB_SHFT 0
  2290. #define HWIO_REO_R0_REO2SW1_RING_BASE_MSB_IN(x) \
  2291. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_BASE_MSB_ADDR(x), HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RMSK)
  2292. #define HWIO_REO_R0_REO2SW1_RING_BASE_MSB_INM(x, mask) \
  2293. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_BASE_MSB_ADDR(x), mask)
  2294. #define HWIO_REO_R0_REO2SW1_RING_BASE_MSB_OUT(x, val) \
  2295. out_dword( HWIO_REO_R0_REO2SW1_RING_BASE_MSB_ADDR(x), val)
  2296. #define HWIO_REO_R0_REO2SW1_RING_BASE_MSB_OUTM(x, mask, val) \
  2297. do {\
  2298. HWIO_INTLOCK(); \
  2299. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_BASE_MSB_IN(x)); \
  2300. HWIO_INTFREE();\
  2301. } while (0)
  2302. #define HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK 0x0fffff00
  2303. #define HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT 0x8
  2304. #define HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK 0x000000ff
  2305. #define HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT 0x0
  2306. //// Register REO_R0_REO2SW1_RING_ID ////
  2307. #define HWIO_REO_R0_REO2SW1_RING_ID_ADDR(x) (x+0x000001f4)
  2308. #define HWIO_REO_R0_REO2SW1_RING_ID_PHYS(x) (x+0x000001f4)
  2309. #define HWIO_REO_R0_REO2SW1_RING_ID_RMSK 0x0000ffff
  2310. #define HWIO_REO_R0_REO2SW1_RING_ID_SHFT 0
  2311. #define HWIO_REO_R0_REO2SW1_RING_ID_IN(x) \
  2312. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_ID_ADDR(x), HWIO_REO_R0_REO2SW1_RING_ID_RMSK)
  2313. #define HWIO_REO_R0_REO2SW1_RING_ID_INM(x, mask) \
  2314. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_ID_ADDR(x), mask)
  2315. #define HWIO_REO_R0_REO2SW1_RING_ID_OUT(x, val) \
  2316. out_dword( HWIO_REO_R0_REO2SW1_RING_ID_ADDR(x), val)
  2317. #define HWIO_REO_R0_REO2SW1_RING_ID_OUTM(x, mask, val) \
  2318. do {\
  2319. HWIO_INTLOCK(); \
  2320. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_ID_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_ID_IN(x)); \
  2321. HWIO_INTFREE();\
  2322. } while (0)
  2323. #define HWIO_REO_R0_REO2SW1_RING_ID_RING_ID_BMSK 0x0000ff00
  2324. #define HWIO_REO_R0_REO2SW1_RING_ID_RING_ID_SHFT 0x8
  2325. #define HWIO_REO_R0_REO2SW1_RING_ID_ENTRY_SIZE_BMSK 0x000000ff
  2326. #define HWIO_REO_R0_REO2SW1_RING_ID_ENTRY_SIZE_SHFT 0x0
  2327. //// Register REO_R0_REO2SW1_RING_STATUS ////
  2328. #define HWIO_REO_R0_REO2SW1_RING_STATUS_ADDR(x) (x+0x000001f8)
  2329. #define HWIO_REO_R0_REO2SW1_RING_STATUS_PHYS(x) (x+0x000001f8)
  2330. #define HWIO_REO_R0_REO2SW1_RING_STATUS_RMSK 0xffffffff
  2331. #define HWIO_REO_R0_REO2SW1_RING_STATUS_SHFT 0
  2332. #define HWIO_REO_R0_REO2SW1_RING_STATUS_IN(x) \
  2333. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_STATUS_ADDR(x), HWIO_REO_R0_REO2SW1_RING_STATUS_RMSK)
  2334. #define HWIO_REO_R0_REO2SW1_RING_STATUS_INM(x, mask) \
  2335. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_STATUS_ADDR(x), mask)
  2336. #define HWIO_REO_R0_REO2SW1_RING_STATUS_OUT(x, val) \
  2337. out_dword( HWIO_REO_R0_REO2SW1_RING_STATUS_ADDR(x), val)
  2338. #define HWIO_REO_R0_REO2SW1_RING_STATUS_OUTM(x, mask, val) \
  2339. do {\
  2340. HWIO_INTLOCK(); \
  2341. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_STATUS_IN(x)); \
  2342. HWIO_INTFREE();\
  2343. } while (0)
  2344. #define HWIO_REO_R0_REO2SW1_RING_STATUS_NUM_AVAIL_WORDS_BMSK 0xffff0000
  2345. #define HWIO_REO_R0_REO2SW1_RING_STATUS_NUM_AVAIL_WORDS_SHFT 0x10
  2346. #define HWIO_REO_R0_REO2SW1_RING_STATUS_NUM_VALID_WORDS_BMSK 0x0000ffff
  2347. #define HWIO_REO_R0_REO2SW1_RING_STATUS_NUM_VALID_WORDS_SHFT 0x0
  2348. //// Register REO_R0_REO2SW1_RING_MISC ////
  2349. #define HWIO_REO_R0_REO2SW1_RING_MISC_ADDR(x) (x+0x000001fc)
  2350. #define HWIO_REO_R0_REO2SW1_RING_MISC_PHYS(x) (x+0x000001fc)
  2351. #define HWIO_REO_R0_REO2SW1_RING_MISC_RMSK 0x03ffffff
  2352. #define HWIO_REO_R0_REO2SW1_RING_MISC_SHFT 0
  2353. #define HWIO_REO_R0_REO2SW1_RING_MISC_IN(x) \
  2354. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_MISC_ADDR(x), HWIO_REO_R0_REO2SW1_RING_MISC_RMSK)
  2355. #define HWIO_REO_R0_REO2SW1_RING_MISC_INM(x, mask) \
  2356. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_MISC_ADDR(x), mask)
  2357. #define HWIO_REO_R0_REO2SW1_RING_MISC_OUT(x, val) \
  2358. out_dword( HWIO_REO_R0_REO2SW1_RING_MISC_ADDR(x), val)
  2359. #define HWIO_REO_R0_REO2SW1_RING_MISC_OUTM(x, mask, val) \
  2360. do {\
  2361. HWIO_INTLOCK(); \
  2362. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_MISC_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_MISC_IN(x)); \
  2363. HWIO_INTFREE();\
  2364. } while (0)
  2365. #define HWIO_REO_R0_REO2SW1_RING_MISC_LOOP_CNT_BMSK 0x03c00000
  2366. #define HWIO_REO_R0_REO2SW1_RING_MISC_LOOP_CNT_SHFT 0x16
  2367. #define HWIO_REO_R0_REO2SW1_RING_MISC_SPARE_CONTROL_BMSK 0x003fc000
  2368. #define HWIO_REO_R0_REO2SW1_RING_MISC_SPARE_CONTROL_SHFT 0xe
  2369. #define HWIO_REO_R0_REO2SW1_RING_MISC_SRNG_SM_STATE2_BMSK 0x00003000
  2370. #define HWIO_REO_R0_REO2SW1_RING_MISC_SRNG_SM_STATE2_SHFT 0xc
  2371. #define HWIO_REO_R0_REO2SW1_RING_MISC_SRNG_SM_STATE1_BMSK 0x00000f00
  2372. #define HWIO_REO_R0_REO2SW1_RING_MISC_SRNG_SM_STATE1_SHFT 0x8
  2373. #define HWIO_REO_R0_REO2SW1_RING_MISC_SRNG_IS_IDLE_BMSK 0x00000080
  2374. #define HWIO_REO_R0_REO2SW1_RING_MISC_SRNG_IS_IDLE_SHFT 0x7
  2375. #define HWIO_REO_R0_REO2SW1_RING_MISC_SRNG_ENABLE_BMSK 0x00000040
  2376. #define HWIO_REO_R0_REO2SW1_RING_MISC_SRNG_ENABLE_SHFT 0x6
  2377. #define HWIO_REO_R0_REO2SW1_RING_MISC_DATA_TLV_SWAP_BIT_BMSK 0x00000020
  2378. #define HWIO_REO_R0_REO2SW1_RING_MISC_DATA_TLV_SWAP_BIT_SHFT 0x5
  2379. #define HWIO_REO_R0_REO2SW1_RING_MISC_HOST_FW_SWAP_BIT_BMSK 0x00000010
  2380. #define HWIO_REO_R0_REO2SW1_RING_MISC_HOST_FW_SWAP_BIT_SHFT 0x4
  2381. #define HWIO_REO_R0_REO2SW1_RING_MISC_MSI_SWAP_BIT_BMSK 0x00000008
  2382. #define HWIO_REO_R0_REO2SW1_RING_MISC_MSI_SWAP_BIT_SHFT 0x3
  2383. #define HWIO_REO_R0_REO2SW1_RING_MISC_SECURITY_BIT_BMSK 0x00000004
  2384. #define HWIO_REO_R0_REO2SW1_RING_MISC_SECURITY_BIT_SHFT 0x2
  2385. #define HWIO_REO_R0_REO2SW1_RING_MISC_LOOPCNT_DISABLE_BMSK 0x00000002
  2386. #define HWIO_REO_R0_REO2SW1_RING_MISC_LOOPCNT_DISABLE_SHFT 0x1
  2387. #define HWIO_REO_R0_REO2SW1_RING_MISC_RING_ID_DISABLE_BMSK 0x00000001
  2388. #define HWIO_REO_R0_REO2SW1_RING_MISC_RING_ID_DISABLE_SHFT 0x0
  2389. //// Register REO_R0_REO2SW1_RING_HP_ADDR_LSB ////
  2390. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_ADDR(x) (x+0x00000200)
  2391. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_PHYS(x) (x+0x00000200)
  2392. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_RMSK 0xffffffff
  2393. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_SHFT 0
  2394. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_IN(x) \
  2395. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_ADDR(x), HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_RMSK)
  2396. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_INM(x, mask) \
  2397. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_ADDR(x), mask)
  2398. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_OUT(x, val) \
  2399. out_dword( HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_ADDR(x), val)
  2400. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_OUTM(x, mask, val) \
  2401. do {\
  2402. HWIO_INTLOCK(); \
  2403. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_IN(x)); \
  2404. HWIO_INTFREE();\
  2405. } while (0)
  2406. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_BMSK 0xffffffff
  2407. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_SHFT 0x0
  2408. //// Register REO_R0_REO2SW1_RING_HP_ADDR_MSB ////
  2409. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_ADDR(x) (x+0x00000204)
  2410. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_PHYS(x) (x+0x00000204)
  2411. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_RMSK 0x000000ff
  2412. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_SHFT 0
  2413. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_IN(x) \
  2414. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_ADDR(x), HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_RMSK)
  2415. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_INM(x, mask) \
  2416. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_ADDR(x), mask)
  2417. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_OUT(x, val) \
  2418. out_dword( HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_ADDR(x), val)
  2419. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_OUTM(x, mask, val) \
  2420. do {\
  2421. HWIO_INTLOCK(); \
  2422. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_IN(x)); \
  2423. HWIO_INTFREE();\
  2424. } while (0)
  2425. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_BMSK 0x000000ff
  2426. #define HWIO_REO_R0_REO2SW1_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_SHFT 0x0
  2427. //// Register REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP ////
  2428. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_ADDR(x) (x+0x00000210)
  2429. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_PHYS(x) (x+0x00000210)
  2430. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_RMSK 0xffffffff
  2431. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_SHFT 0
  2432. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_IN(x) \
  2433. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_ADDR(x), HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_RMSK)
  2434. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_INM(x, mask) \
  2435. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_ADDR(x), mask)
  2436. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_OUT(x, val) \
  2437. out_dword( HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_ADDR(x), val)
  2438. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_OUTM(x, mask, val) \
  2439. do {\
  2440. HWIO_INTLOCK(); \
  2441. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_IN(x)); \
  2442. HWIO_INTFREE();\
  2443. } while (0)
  2444. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_BMSK 0xffff0000
  2445. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_SHFT 0x10
  2446. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_BMSK 0x00008000
  2447. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_SHFT 0xf
  2448. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_BMSK 0x00007fff
  2449. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_SHFT 0x0
  2450. //// Register REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS ////
  2451. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_ADDR(x) (x+0x00000214)
  2452. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_PHYS(x) (x+0x00000214)
  2453. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_RMSK 0xffffffff
  2454. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_SHFT 0
  2455. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_IN(x) \
  2456. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_ADDR(x), HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_RMSK)
  2457. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_INM(x, mask) \
  2458. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_ADDR(x), mask)
  2459. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_OUT(x, val) \
  2460. out_dword( HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_ADDR(x), val)
  2461. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_OUTM(x, mask, val) \
  2462. do {\
  2463. HWIO_INTLOCK(); \
  2464. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_IN(x)); \
  2465. HWIO_INTFREE();\
  2466. } while (0)
  2467. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_BMSK 0xffff0000
  2468. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_SHFT 0x10
  2469. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_BMSK 0x00008000
  2470. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_SHFT 0xf
  2471. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_BMSK 0x00007fff
  2472. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_SHFT 0x0
  2473. //// Register REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER ////
  2474. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_ADDR(x) (x+0x00000218)
  2475. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_PHYS(x) (x+0x00000218)
  2476. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_RMSK 0x000003ff
  2477. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_SHFT 0
  2478. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_IN(x) \
  2479. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_ADDR(x), HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_RMSK)
  2480. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_INM(x, mask) \
  2481. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask)
  2482. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_OUT(x, val) \
  2483. out_dword( HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_ADDR(x), val)
  2484. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_OUTM(x, mask, val) \
  2485. do {\
  2486. HWIO_INTLOCK(); \
  2487. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_IN(x)); \
  2488. HWIO_INTFREE();\
  2489. } while (0)
  2490. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_BMSK 0x000003ff
  2491. #define HWIO_REO_R0_REO2SW1_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_SHFT 0x0
  2492. //// Register REO_R0_REO2SW1_RING_MSI1_BASE_LSB ////
  2493. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_ADDR(x) (x+0x00000234)
  2494. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_PHYS(x) (x+0x00000234)
  2495. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_RMSK 0xffffffff
  2496. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_SHFT 0
  2497. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_IN(x) \
  2498. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_ADDR(x), HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_RMSK)
  2499. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_INM(x, mask) \
  2500. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_ADDR(x), mask)
  2501. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_OUT(x, val) \
  2502. out_dword( HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_ADDR(x), val)
  2503. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_OUTM(x, mask, val) \
  2504. do {\
  2505. HWIO_INTLOCK(); \
  2506. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_IN(x)); \
  2507. HWIO_INTFREE();\
  2508. } while (0)
  2509. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_ADDR_BMSK 0xffffffff
  2510. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_LSB_ADDR_SHFT 0x0
  2511. //// Register REO_R0_REO2SW1_RING_MSI1_BASE_MSB ////
  2512. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_ADDR(x) (x+0x00000238)
  2513. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_PHYS(x) (x+0x00000238)
  2514. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_RMSK 0x000001ff
  2515. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_SHFT 0
  2516. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_IN(x) \
  2517. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_ADDR(x), HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_RMSK)
  2518. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_INM(x, mask) \
  2519. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_ADDR(x), mask)
  2520. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_OUT(x, val) \
  2521. out_dword( HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_ADDR(x), val)
  2522. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_OUTM(x, mask, val) \
  2523. do {\
  2524. HWIO_INTLOCK(); \
  2525. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_IN(x)); \
  2526. HWIO_INTFREE();\
  2527. } while (0)
  2528. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK 0x00000100
  2529. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT 0x8
  2530. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_ADDR_BMSK 0x000000ff
  2531. #define HWIO_REO_R0_REO2SW1_RING_MSI1_BASE_MSB_ADDR_SHFT 0x0
  2532. //// Register REO_R0_REO2SW1_RING_MSI1_DATA ////
  2533. #define HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_ADDR(x) (x+0x0000023c)
  2534. #define HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_PHYS(x) (x+0x0000023c)
  2535. #define HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_RMSK 0xffffffff
  2536. #define HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_SHFT 0
  2537. #define HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_IN(x) \
  2538. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_ADDR(x), HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_RMSK)
  2539. #define HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_INM(x, mask) \
  2540. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_ADDR(x), mask)
  2541. #define HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_OUT(x, val) \
  2542. out_dword( HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_ADDR(x), val)
  2543. #define HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_OUTM(x, mask, val) \
  2544. do {\
  2545. HWIO_INTLOCK(); \
  2546. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_IN(x)); \
  2547. HWIO_INTFREE();\
  2548. } while (0)
  2549. #define HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_VALUE_BMSK 0xffffffff
  2550. #define HWIO_REO_R0_REO2SW1_RING_MSI1_DATA_VALUE_SHFT 0x0
  2551. //// Register REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET ////
  2552. #define HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_ADDR(x) (x+0x00000240)
  2553. #define HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_PHYS(x) (x+0x00000240)
  2554. #define HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_RMSK 0x0000ffff
  2555. #define HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_SHFT 0
  2556. #define HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_IN(x) \
  2557. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_ADDR(x), HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_RMSK)
  2558. #define HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_INM(x, mask) \
  2559. in_dword_masked ( HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_ADDR(x), mask)
  2560. #define HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_OUT(x, val) \
  2561. out_dword( HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_ADDR(x), val)
  2562. #define HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_OUTM(x, mask, val) \
  2563. do {\
  2564. HWIO_INTLOCK(); \
  2565. out_dword_masked_ns(HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_ADDR(x), mask, val, HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_IN(x)); \
  2566. HWIO_INTFREE();\
  2567. } while (0)
  2568. #define HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_BMSK 0x0000ffff
  2569. #define HWIO_REO_R0_REO2SW1_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_SHFT 0x0
  2570. //// Register REO_R0_REO2SW2_RING_BASE_LSB ////
  2571. #define HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(x) (x+0x00000244)
  2572. #define HWIO_REO_R0_REO2SW2_RING_BASE_LSB_PHYS(x) (x+0x00000244)
  2573. #define HWIO_REO_R0_REO2SW2_RING_BASE_LSB_RMSK 0xffffffff
  2574. #define HWIO_REO_R0_REO2SW2_RING_BASE_LSB_SHFT 0
  2575. #define HWIO_REO_R0_REO2SW2_RING_BASE_LSB_IN(x) \
  2576. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(x), HWIO_REO_R0_REO2SW2_RING_BASE_LSB_RMSK)
  2577. #define HWIO_REO_R0_REO2SW2_RING_BASE_LSB_INM(x, mask) \
  2578. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(x), mask)
  2579. #define HWIO_REO_R0_REO2SW2_RING_BASE_LSB_OUT(x, val) \
  2580. out_dword( HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(x), val)
  2581. #define HWIO_REO_R0_REO2SW2_RING_BASE_LSB_OUTM(x, mask, val) \
  2582. do {\
  2583. HWIO_INTLOCK(); \
  2584. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_BASE_LSB_IN(x)); \
  2585. HWIO_INTFREE();\
  2586. } while (0)
  2587. #define HWIO_REO_R0_REO2SW2_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK 0xffffffff
  2588. #define HWIO_REO_R0_REO2SW2_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT 0x0
  2589. //// Register REO_R0_REO2SW2_RING_BASE_MSB ////
  2590. #define HWIO_REO_R0_REO2SW2_RING_BASE_MSB_ADDR(x) (x+0x00000248)
  2591. #define HWIO_REO_R0_REO2SW2_RING_BASE_MSB_PHYS(x) (x+0x00000248)
  2592. #define HWIO_REO_R0_REO2SW2_RING_BASE_MSB_RMSK 0x0fffffff
  2593. #define HWIO_REO_R0_REO2SW2_RING_BASE_MSB_SHFT 0
  2594. #define HWIO_REO_R0_REO2SW2_RING_BASE_MSB_IN(x) \
  2595. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_BASE_MSB_ADDR(x), HWIO_REO_R0_REO2SW2_RING_BASE_MSB_RMSK)
  2596. #define HWIO_REO_R0_REO2SW2_RING_BASE_MSB_INM(x, mask) \
  2597. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_BASE_MSB_ADDR(x), mask)
  2598. #define HWIO_REO_R0_REO2SW2_RING_BASE_MSB_OUT(x, val) \
  2599. out_dword( HWIO_REO_R0_REO2SW2_RING_BASE_MSB_ADDR(x), val)
  2600. #define HWIO_REO_R0_REO2SW2_RING_BASE_MSB_OUTM(x, mask, val) \
  2601. do {\
  2602. HWIO_INTLOCK(); \
  2603. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_BASE_MSB_IN(x)); \
  2604. HWIO_INTFREE();\
  2605. } while (0)
  2606. #define HWIO_REO_R0_REO2SW2_RING_BASE_MSB_RING_SIZE_BMSK 0x0fffff00
  2607. #define HWIO_REO_R0_REO2SW2_RING_BASE_MSB_RING_SIZE_SHFT 0x8
  2608. #define HWIO_REO_R0_REO2SW2_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK 0x000000ff
  2609. #define HWIO_REO_R0_REO2SW2_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT 0x0
  2610. //// Register REO_R0_REO2SW2_RING_ID ////
  2611. #define HWIO_REO_R0_REO2SW2_RING_ID_ADDR(x) (x+0x0000024c)
  2612. #define HWIO_REO_R0_REO2SW2_RING_ID_PHYS(x) (x+0x0000024c)
  2613. #define HWIO_REO_R0_REO2SW2_RING_ID_RMSK 0x0000ffff
  2614. #define HWIO_REO_R0_REO2SW2_RING_ID_SHFT 0
  2615. #define HWIO_REO_R0_REO2SW2_RING_ID_IN(x) \
  2616. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_ID_ADDR(x), HWIO_REO_R0_REO2SW2_RING_ID_RMSK)
  2617. #define HWIO_REO_R0_REO2SW2_RING_ID_INM(x, mask) \
  2618. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_ID_ADDR(x), mask)
  2619. #define HWIO_REO_R0_REO2SW2_RING_ID_OUT(x, val) \
  2620. out_dword( HWIO_REO_R0_REO2SW2_RING_ID_ADDR(x), val)
  2621. #define HWIO_REO_R0_REO2SW2_RING_ID_OUTM(x, mask, val) \
  2622. do {\
  2623. HWIO_INTLOCK(); \
  2624. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_ID_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_ID_IN(x)); \
  2625. HWIO_INTFREE();\
  2626. } while (0)
  2627. #define HWIO_REO_R0_REO2SW2_RING_ID_RING_ID_BMSK 0x0000ff00
  2628. #define HWIO_REO_R0_REO2SW2_RING_ID_RING_ID_SHFT 0x8
  2629. #define HWIO_REO_R0_REO2SW2_RING_ID_ENTRY_SIZE_BMSK 0x000000ff
  2630. #define HWIO_REO_R0_REO2SW2_RING_ID_ENTRY_SIZE_SHFT 0x0
  2631. //// Register REO_R0_REO2SW2_RING_STATUS ////
  2632. #define HWIO_REO_R0_REO2SW2_RING_STATUS_ADDR(x) (x+0x00000250)
  2633. #define HWIO_REO_R0_REO2SW2_RING_STATUS_PHYS(x) (x+0x00000250)
  2634. #define HWIO_REO_R0_REO2SW2_RING_STATUS_RMSK 0xffffffff
  2635. #define HWIO_REO_R0_REO2SW2_RING_STATUS_SHFT 0
  2636. #define HWIO_REO_R0_REO2SW2_RING_STATUS_IN(x) \
  2637. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_STATUS_ADDR(x), HWIO_REO_R0_REO2SW2_RING_STATUS_RMSK)
  2638. #define HWIO_REO_R0_REO2SW2_RING_STATUS_INM(x, mask) \
  2639. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_STATUS_ADDR(x), mask)
  2640. #define HWIO_REO_R0_REO2SW2_RING_STATUS_OUT(x, val) \
  2641. out_dword( HWIO_REO_R0_REO2SW2_RING_STATUS_ADDR(x), val)
  2642. #define HWIO_REO_R0_REO2SW2_RING_STATUS_OUTM(x, mask, val) \
  2643. do {\
  2644. HWIO_INTLOCK(); \
  2645. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_STATUS_IN(x)); \
  2646. HWIO_INTFREE();\
  2647. } while (0)
  2648. #define HWIO_REO_R0_REO2SW2_RING_STATUS_NUM_AVAIL_WORDS_BMSK 0xffff0000
  2649. #define HWIO_REO_R0_REO2SW2_RING_STATUS_NUM_AVAIL_WORDS_SHFT 0x10
  2650. #define HWIO_REO_R0_REO2SW2_RING_STATUS_NUM_VALID_WORDS_BMSK 0x0000ffff
  2651. #define HWIO_REO_R0_REO2SW2_RING_STATUS_NUM_VALID_WORDS_SHFT 0x0
  2652. //// Register REO_R0_REO2SW2_RING_MISC ////
  2653. #define HWIO_REO_R0_REO2SW2_RING_MISC_ADDR(x) (x+0x00000254)
  2654. #define HWIO_REO_R0_REO2SW2_RING_MISC_PHYS(x) (x+0x00000254)
  2655. #define HWIO_REO_R0_REO2SW2_RING_MISC_RMSK 0x03ffffff
  2656. #define HWIO_REO_R0_REO2SW2_RING_MISC_SHFT 0
  2657. #define HWIO_REO_R0_REO2SW2_RING_MISC_IN(x) \
  2658. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_MISC_ADDR(x), HWIO_REO_R0_REO2SW2_RING_MISC_RMSK)
  2659. #define HWIO_REO_R0_REO2SW2_RING_MISC_INM(x, mask) \
  2660. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_MISC_ADDR(x), mask)
  2661. #define HWIO_REO_R0_REO2SW2_RING_MISC_OUT(x, val) \
  2662. out_dword( HWIO_REO_R0_REO2SW2_RING_MISC_ADDR(x), val)
  2663. #define HWIO_REO_R0_REO2SW2_RING_MISC_OUTM(x, mask, val) \
  2664. do {\
  2665. HWIO_INTLOCK(); \
  2666. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_MISC_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_MISC_IN(x)); \
  2667. HWIO_INTFREE();\
  2668. } while (0)
  2669. #define HWIO_REO_R0_REO2SW2_RING_MISC_LOOP_CNT_BMSK 0x03c00000
  2670. #define HWIO_REO_R0_REO2SW2_RING_MISC_LOOP_CNT_SHFT 0x16
  2671. #define HWIO_REO_R0_REO2SW2_RING_MISC_SPARE_CONTROL_BMSK 0x003fc000
  2672. #define HWIO_REO_R0_REO2SW2_RING_MISC_SPARE_CONTROL_SHFT 0xe
  2673. #define HWIO_REO_R0_REO2SW2_RING_MISC_SRNG_SM_STATE2_BMSK 0x00003000
  2674. #define HWIO_REO_R0_REO2SW2_RING_MISC_SRNG_SM_STATE2_SHFT 0xc
  2675. #define HWIO_REO_R0_REO2SW2_RING_MISC_SRNG_SM_STATE1_BMSK 0x00000f00
  2676. #define HWIO_REO_R0_REO2SW2_RING_MISC_SRNG_SM_STATE1_SHFT 0x8
  2677. #define HWIO_REO_R0_REO2SW2_RING_MISC_SRNG_IS_IDLE_BMSK 0x00000080
  2678. #define HWIO_REO_R0_REO2SW2_RING_MISC_SRNG_IS_IDLE_SHFT 0x7
  2679. #define HWIO_REO_R0_REO2SW2_RING_MISC_SRNG_ENABLE_BMSK 0x00000040
  2680. #define HWIO_REO_R0_REO2SW2_RING_MISC_SRNG_ENABLE_SHFT 0x6
  2681. #define HWIO_REO_R0_REO2SW2_RING_MISC_DATA_TLV_SWAP_BIT_BMSK 0x00000020
  2682. #define HWIO_REO_R0_REO2SW2_RING_MISC_DATA_TLV_SWAP_BIT_SHFT 0x5
  2683. #define HWIO_REO_R0_REO2SW2_RING_MISC_HOST_FW_SWAP_BIT_BMSK 0x00000010
  2684. #define HWIO_REO_R0_REO2SW2_RING_MISC_HOST_FW_SWAP_BIT_SHFT 0x4
  2685. #define HWIO_REO_R0_REO2SW2_RING_MISC_MSI_SWAP_BIT_BMSK 0x00000008
  2686. #define HWIO_REO_R0_REO2SW2_RING_MISC_MSI_SWAP_BIT_SHFT 0x3
  2687. #define HWIO_REO_R0_REO2SW2_RING_MISC_SECURITY_BIT_BMSK 0x00000004
  2688. #define HWIO_REO_R0_REO2SW2_RING_MISC_SECURITY_BIT_SHFT 0x2
  2689. #define HWIO_REO_R0_REO2SW2_RING_MISC_LOOPCNT_DISABLE_BMSK 0x00000002
  2690. #define HWIO_REO_R0_REO2SW2_RING_MISC_LOOPCNT_DISABLE_SHFT 0x1
  2691. #define HWIO_REO_R0_REO2SW2_RING_MISC_RING_ID_DISABLE_BMSK 0x00000001
  2692. #define HWIO_REO_R0_REO2SW2_RING_MISC_RING_ID_DISABLE_SHFT 0x0
  2693. //// Register REO_R0_REO2SW2_RING_HP_ADDR_LSB ////
  2694. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_ADDR(x) (x+0x00000258)
  2695. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_PHYS(x) (x+0x00000258)
  2696. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_RMSK 0xffffffff
  2697. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_SHFT 0
  2698. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_IN(x) \
  2699. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_ADDR(x), HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_RMSK)
  2700. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_INM(x, mask) \
  2701. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_ADDR(x), mask)
  2702. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_OUT(x, val) \
  2703. out_dword( HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_ADDR(x), val)
  2704. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_OUTM(x, mask, val) \
  2705. do {\
  2706. HWIO_INTLOCK(); \
  2707. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_IN(x)); \
  2708. HWIO_INTFREE();\
  2709. } while (0)
  2710. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_BMSK 0xffffffff
  2711. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_SHFT 0x0
  2712. //// Register REO_R0_REO2SW2_RING_HP_ADDR_MSB ////
  2713. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_ADDR(x) (x+0x0000025c)
  2714. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_PHYS(x) (x+0x0000025c)
  2715. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_RMSK 0x000000ff
  2716. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_SHFT 0
  2717. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_IN(x) \
  2718. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_ADDR(x), HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_RMSK)
  2719. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_INM(x, mask) \
  2720. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_ADDR(x), mask)
  2721. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_OUT(x, val) \
  2722. out_dword( HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_ADDR(x), val)
  2723. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_OUTM(x, mask, val) \
  2724. do {\
  2725. HWIO_INTLOCK(); \
  2726. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_IN(x)); \
  2727. HWIO_INTFREE();\
  2728. } while (0)
  2729. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_BMSK 0x000000ff
  2730. #define HWIO_REO_R0_REO2SW2_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_SHFT 0x0
  2731. //// Register REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP ////
  2732. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_ADDR(x) (x+0x00000268)
  2733. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_PHYS(x) (x+0x00000268)
  2734. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_RMSK 0xffffffff
  2735. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_SHFT 0
  2736. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_IN(x) \
  2737. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_ADDR(x), HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_RMSK)
  2738. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_INM(x, mask) \
  2739. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_ADDR(x), mask)
  2740. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_OUT(x, val) \
  2741. out_dword( HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_ADDR(x), val)
  2742. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_OUTM(x, mask, val) \
  2743. do {\
  2744. HWIO_INTLOCK(); \
  2745. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_IN(x)); \
  2746. HWIO_INTFREE();\
  2747. } while (0)
  2748. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_BMSK 0xffff0000
  2749. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_SHFT 0x10
  2750. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_BMSK 0x00008000
  2751. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_SHFT 0xf
  2752. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_BMSK 0x00007fff
  2753. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_SHFT 0x0
  2754. //// Register REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS ////
  2755. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_ADDR(x) (x+0x0000026c)
  2756. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_PHYS(x) (x+0x0000026c)
  2757. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_RMSK 0xffffffff
  2758. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_SHFT 0
  2759. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_IN(x) \
  2760. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_ADDR(x), HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_RMSK)
  2761. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_INM(x, mask) \
  2762. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_ADDR(x), mask)
  2763. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_OUT(x, val) \
  2764. out_dword( HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_ADDR(x), val)
  2765. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_OUTM(x, mask, val) \
  2766. do {\
  2767. HWIO_INTLOCK(); \
  2768. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_IN(x)); \
  2769. HWIO_INTFREE();\
  2770. } while (0)
  2771. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_BMSK 0xffff0000
  2772. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_SHFT 0x10
  2773. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_BMSK 0x00008000
  2774. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_SHFT 0xf
  2775. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_BMSK 0x00007fff
  2776. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_SHFT 0x0
  2777. //// Register REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER ////
  2778. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_ADDR(x) (x+0x00000270)
  2779. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_PHYS(x) (x+0x00000270)
  2780. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_RMSK 0x000003ff
  2781. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_SHFT 0
  2782. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_IN(x) \
  2783. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_ADDR(x), HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_RMSK)
  2784. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_INM(x, mask) \
  2785. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask)
  2786. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_OUT(x, val) \
  2787. out_dword( HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_ADDR(x), val)
  2788. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_OUTM(x, mask, val) \
  2789. do {\
  2790. HWIO_INTLOCK(); \
  2791. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_IN(x)); \
  2792. HWIO_INTFREE();\
  2793. } while (0)
  2794. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_BMSK 0x000003ff
  2795. #define HWIO_REO_R0_REO2SW2_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_SHFT 0x0
  2796. //// Register REO_R0_REO2SW2_RING_MSI1_BASE_LSB ////
  2797. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_ADDR(x) (x+0x0000028c)
  2798. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_PHYS(x) (x+0x0000028c)
  2799. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_RMSK 0xffffffff
  2800. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_SHFT 0
  2801. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_IN(x) \
  2802. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_ADDR(x), HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_RMSK)
  2803. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_INM(x, mask) \
  2804. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_ADDR(x), mask)
  2805. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_OUT(x, val) \
  2806. out_dword( HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_ADDR(x), val)
  2807. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_OUTM(x, mask, val) \
  2808. do {\
  2809. HWIO_INTLOCK(); \
  2810. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_IN(x)); \
  2811. HWIO_INTFREE();\
  2812. } while (0)
  2813. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_ADDR_BMSK 0xffffffff
  2814. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_LSB_ADDR_SHFT 0x0
  2815. //// Register REO_R0_REO2SW2_RING_MSI1_BASE_MSB ////
  2816. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_ADDR(x) (x+0x00000290)
  2817. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_PHYS(x) (x+0x00000290)
  2818. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_RMSK 0x000001ff
  2819. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_SHFT 0
  2820. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_IN(x) \
  2821. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_ADDR(x), HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_RMSK)
  2822. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_INM(x, mask) \
  2823. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_ADDR(x), mask)
  2824. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_OUT(x, val) \
  2825. out_dword( HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_ADDR(x), val)
  2826. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_OUTM(x, mask, val) \
  2827. do {\
  2828. HWIO_INTLOCK(); \
  2829. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_IN(x)); \
  2830. HWIO_INTFREE();\
  2831. } while (0)
  2832. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK 0x00000100
  2833. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT 0x8
  2834. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_ADDR_BMSK 0x000000ff
  2835. #define HWIO_REO_R0_REO2SW2_RING_MSI1_BASE_MSB_ADDR_SHFT 0x0
  2836. //// Register REO_R0_REO2SW2_RING_MSI1_DATA ////
  2837. #define HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_ADDR(x) (x+0x00000294)
  2838. #define HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_PHYS(x) (x+0x00000294)
  2839. #define HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_RMSK 0xffffffff
  2840. #define HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_SHFT 0
  2841. #define HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_IN(x) \
  2842. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_ADDR(x), HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_RMSK)
  2843. #define HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_INM(x, mask) \
  2844. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_ADDR(x), mask)
  2845. #define HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_OUT(x, val) \
  2846. out_dword( HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_ADDR(x), val)
  2847. #define HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_OUTM(x, mask, val) \
  2848. do {\
  2849. HWIO_INTLOCK(); \
  2850. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_IN(x)); \
  2851. HWIO_INTFREE();\
  2852. } while (0)
  2853. #define HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_VALUE_BMSK 0xffffffff
  2854. #define HWIO_REO_R0_REO2SW2_RING_MSI1_DATA_VALUE_SHFT 0x0
  2855. //// Register REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET ////
  2856. #define HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_ADDR(x) (x+0x00000298)
  2857. #define HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_PHYS(x) (x+0x00000298)
  2858. #define HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_RMSK 0x0000ffff
  2859. #define HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_SHFT 0
  2860. #define HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_IN(x) \
  2861. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_ADDR(x), HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_RMSK)
  2862. #define HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_INM(x, mask) \
  2863. in_dword_masked ( HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_ADDR(x), mask)
  2864. #define HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_OUT(x, val) \
  2865. out_dword( HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_ADDR(x), val)
  2866. #define HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_OUTM(x, mask, val) \
  2867. do {\
  2868. HWIO_INTLOCK(); \
  2869. out_dword_masked_ns(HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_ADDR(x), mask, val, HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_IN(x)); \
  2870. HWIO_INTFREE();\
  2871. } while (0)
  2872. #define HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_BMSK 0x0000ffff
  2873. #define HWIO_REO_R0_REO2SW2_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_SHFT 0x0
  2874. //// Register REO_R0_REO2SW3_RING_BASE_LSB ////
  2875. #define HWIO_REO_R0_REO2SW3_RING_BASE_LSB_ADDR(x) (x+0x0000029c)
  2876. #define HWIO_REO_R0_REO2SW3_RING_BASE_LSB_PHYS(x) (x+0x0000029c)
  2877. #define HWIO_REO_R0_REO2SW3_RING_BASE_LSB_RMSK 0xffffffff
  2878. #define HWIO_REO_R0_REO2SW3_RING_BASE_LSB_SHFT 0
  2879. #define HWIO_REO_R0_REO2SW3_RING_BASE_LSB_IN(x) \
  2880. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_BASE_LSB_ADDR(x), HWIO_REO_R0_REO2SW3_RING_BASE_LSB_RMSK)
  2881. #define HWIO_REO_R0_REO2SW3_RING_BASE_LSB_INM(x, mask) \
  2882. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_BASE_LSB_ADDR(x), mask)
  2883. #define HWIO_REO_R0_REO2SW3_RING_BASE_LSB_OUT(x, val) \
  2884. out_dword( HWIO_REO_R0_REO2SW3_RING_BASE_LSB_ADDR(x), val)
  2885. #define HWIO_REO_R0_REO2SW3_RING_BASE_LSB_OUTM(x, mask, val) \
  2886. do {\
  2887. HWIO_INTLOCK(); \
  2888. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_BASE_LSB_IN(x)); \
  2889. HWIO_INTFREE();\
  2890. } while (0)
  2891. #define HWIO_REO_R0_REO2SW3_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK 0xffffffff
  2892. #define HWIO_REO_R0_REO2SW3_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT 0x0
  2893. //// Register REO_R0_REO2SW3_RING_BASE_MSB ////
  2894. #define HWIO_REO_R0_REO2SW3_RING_BASE_MSB_ADDR(x) (x+0x000002a0)
  2895. #define HWIO_REO_R0_REO2SW3_RING_BASE_MSB_PHYS(x) (x+0x000002a0)
  2896. #define HWIO_REO_R0_REO2SW3_RING_BASE_MSB_RMSK 0x0fffffff
  2897. #define HWIO_REO_R0_REO2SW3_RING_BASE_MSB_SHFT 0
  2898. #define HWIO_REO_R0_REO2SW3_RING_BASE_MSB_IN(x) \
  2899. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_BASE_MSB_ADDR(x), HWIO_REO_R0_REO2SW3_RING_BASE_MSB_RMSK)
  2900. #define HWIO_REO_R0_REO2SW3_RING_BASE_MSB_INM(x, mask) \
  2901. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_BASE_MSB_ADDR(x), mask)
  2902. #define HWIO_REO_R0_REO2SW3_RING_BASE_MSB_OUT(x, val) \
  2903. out_dword( HWIO_REO_R0_REO2SW3_RING_BASE_MSB_ADDR(x), val)
  2904. #define HWIO_REO_R0_REO2SW3_RING_BASE_MSB_OUTM(x, mask, val) \
  2905. do {\
  2906. HWIO_INTLOCK(); \
  2907. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_BASE_MSB_IN(x)); \
  2908. HWIO_INTFREE();\
  2909. } while (0)
  2910. #define HWIO_REO_R0_REO2SW3_RING_BASE_MSB_RING_SIZE_BMSK 0x0fffff00
  2911. #define HWIO_REO_R0_REO2SW3_RING_BASE_MSB_RING_SIZE_SHFT 0x8
  2912. #define HWIO_REO_R0_REO2SW3_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK 0x000000ff
  2913. #define HWIO_REO_R0_REO2SW3_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT 0x0
  2914. //// Register REO_R0_REO2SW3_RING_ID ////
  2915. #define HWIO_REO_R0_REO2SW3_RING_ID_ADDR(x) (x+0x000002a4)
  2916. #define HWIO_REO_R0_REO2SW3_RING_ID_PHYS(x) (x+0x000002a4)
  2917. #define HWIO_REO_R0_REO2SW3_RING_ID_RMSK 0x0000ffff
  2918. #define HWIO_REO_R0_REO2SW3_RING_ID_SHFT 0
  2919. #define HWIO_REO_R0_REO2SW3_RING_ID_IN(x) \
  2920. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_ID_ADDR(x), HWIO_REO_R0_REO2SW3_RING_ID_RMSK)
  2921. #define HWIO_REO_R0_REO2SW3_RING_ID_INM(x, mask) \
  2922. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_ID_ADDR(x), mask)
  2923. #define HWIO_REO_R0_REO2SW3_RING_ID_OUT(x, val) \
  2924. out_dword( HWIO_REO_R0_REO2SW3_RING_ID_ADDR(x), val)
  2925. #define HWIO_REO_R0_REO2SW3_RING_ID_OUTM(x, mask, val) \
  2926. do {\
  2927. HWIO_INTLOCK(); \
  2928. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_ID_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_ID_IN(x)); \
  2929. HWIO_INTFREE();\
  2930. } while (0)
  2931. #define HWIO_REO_R0_REO2SW3_RING_ID_RING_ID_BMSK 0x0000ff00
  2932. #define HWIO_REO_R0_REO2SW3_RING_ID_RING_ID_SHFT 0x8
  2933. #define HWIO_REO_R0_REO2SW3_RING_ID_ENTRY_SIZE_BMSK 0x000000ff
  2934. #define HWIO_REO_R0_REO2SW3_RING_ID_ENTRY_SIZE_SHFT 0x0
  2935. //// Register REO_R0_REO2SW3_RING_STATUS ////
  2936. #define HWIO_REO_R0_REO2SW3_RING_STATUS_ADDR(x) (x+0x000002a8)
  2937. #define HWIO_REO_R0_REO2SW3_RING_STATUS_PHYS(x) (x+0x000002a8)
  2938. #define HWIO_REO_R0_REO2SW3_RING_STATUS_RMSK 0xffffffff
  2939. #define HWIO_REO_R0_REO2SW3_RING_STATUS_SHFT 0
  2940. #define HWIO_REO_R0_REO2SW3_RING_STATUS_IN(x) \
  2941. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_STATUS_ADDR(x), HWIO_REO_R0_REO2SW3_RING_STATUS_RMSK)
  2942. #define HWIO_REO_R0_REO2SW3_RING_STATUS_INM(x, mask) \
  2943. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_STATUS_ADDR(x), mask)
  2944. #define HWIO_REO_R0_REO2SW3_RING_STATUS_OUT(x, val) \
  2945. out_dword( HWIO_REO_R0_REO2SW3_RING_STATUS_ADDR(x), val)
  2946. #define HWIO_REO_R0_REO2SW3_RING_STATUS_OUTM(x, mask, val) \
  2947. do {\
  2948. HWIO_INTLOCK(); \
  2949. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_STATUS_IN(x)); \
  2950. HWIO_INTFREE();\
  2951. } while (0)
  2952. #define HWIO_REO_R0_REO2SW3_RING_STATUS_NUM_AVAIL_WORDS_BMSK 0xffff0000
  2953. #define HWIO_REO_R0_REO2SW3_RING_STATUS_NUM_AVAIL_WORDS_SHFT 0x10
  2954. #define HWIO_REO_R0_REO2SW3_RING_STATUS_NUM_VALID_WORDS_BMSK 0x0000ffff
  2955. #define HWIO_REO_R0_REO2SW3_RING_STATUS_NUM_VALID_WORDS_SHFT 0x0
  2956. //// Register REO_R0_REO2SW3_RING_MISC ////
  2957. #define HWIO_REO_R0_REO2SW3_RING_MISC_ADDR(x) (x+0x000002ac)
  2958. #define HWIO_REO_R0_REO2SW3_RING_MISC_PHYS(x) (x+0x000002ac)
  2959. #define HWIO_REO_R0_REO2SW3_RING_MISC_RMSK 0x03ffffff
  2960. #define HWIO_REO_R0_REO2SW3_RING_MISC_SHFT 0
  2961. #define HWIO_REO_R0_REO2SW3_RING_MISC_IN(x) \
  2962. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_MISC_ADDR(x), HWIO_REO_R0_REO2SW3_RING_MISC_RMSK)
  2963. #define HWIO_REO_R0_REO2SW3_RING_MISC_INM(x, mask) \
  2964. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_MISC_ADDR(x), mask)
  2965. #define HWIO_REO_R0_REO2SW3_RING_MISC_OUT(x, val) \
  2966. out_dword( HWIO_REO_R0_REO2SW3_RING_MISC_ADDR(x), val)
  2967. #define HWIO_REO_R0_REO2SW3_RING_MISC_OUTM(x, mask, val) \
  2968. do {\
  2969. HWIO_INTLOCK(); \
  2970. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_MISC_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_MISC_IN(x)); \
  2971. HWIO_INTFREE();\
  2972. } while (0)
  2973. #define HWIO_REO_R0_REO2SW3_RING_MISC_LOOP_CNT_BMSK 0x03c00000
  2974. #define HWIO_REO_R0_REO2SW3_RING_MISC_LOOP_CNT_SHFT 0x16
  2975. #define HWIO_REO_R0_REO2SW3_RING_MISC_SPARE_CONTROL_BMSK 0x003fc000
  2976. #define HWIO_REO_R0_REO2SW3_RING_MISC_SPARE_CONTROL_SHFT 0xe
  2977. #define HWIO_REO_R0_REO2SW3_RING_MISC_SRNG_SM_STATE2_BMSK 0x00003000
  2978. #define HWIO_REO_R0_REO2SW3_RING_MISC_SRNG_SM_STATE2_SHFT 0xc
  2979. #define HWIO_REO_R0_REO2SW3_RING_MISC_SRNG_SM_STATE1_BMSK 0x00000f00
  2980. #define HWIO_REO_R0_REO2SW3_RING_MISC_SRNG_SM_STATE1_SHFT 0x8
  2981. #define HWIO_REO_R0_REO2SW3_RING_MISC_SRNG_IS_IDLE_BMSK 0x00000080
  2982. #define HWIO_REO_R0_REO2SW3_RING_MISC_SRNG_IS_IDLE_SHFT 0x7
  2983. #define HWIO_REO_R0_REO2SW3_RING_MISC_SRNG_ENABLE_BMSK 0x00000040
  2984. #define HWIO_REO_R0_REO2SW3_RING_MISC_SRNG_ENABLE_SHFT 0x6
  2985. #define HWIO_REO_R0_REO2SW3_RING_MISC_DATA_TLV_SWAP_BIT_BMSK 0x00000020
  2986. #define HWIO_REO_R0_REO2SW3_RING_MISC_DATA_TLV_SWAP_BIT_SHFT 0x5
  2987. #define HWIO_REO_R0_REO2SW3_RING_MISC_HOST_FW_SWAP_BIT_BMSK 0x00000010
  2988. #define HWIO_REO_R0_REO2SW3_RING_MISC_HOST_FW_SWAP_BIT_SHFT 0x4
  2989. #define HWIO_REO_R0_REO2SW3_RING_MISC_MSI_SWAP_BIT_BMSK 0x00000008
  2990. #define HWIO_REO_R0_REO2SW3_RING_MISC_MSI_SWAP_BIT_SHFT 0x3
  2991. #define HWIO_REO_R0_REO2SW3_RING_MISC_SECURITY_BIT_BMSK 0x00000004
  2992. #define HWIO_REO_R0_REO2SW3_RING_MISC_SECURITY_BIT_SHFT 0x2
  2993. #define HWIO_REO_R0_REO2SW3_RING_MISC_LOOPCNT_DISABLE_BMSK 0x00000002
  2994. #define HWIO_REO_R0_REO2SW3_RING_MISC_LOOPCNT_DISABLE_SHFT 0x1
  2995. #define HWIO_REO_R0_REO2SW3_RING_MISC_RING_ID_DISABLE_BMSK 0x00000001
  2996. #define HWIO_REO_R0_REO2SW3_RING_MISC_RING_ID_DISABLE_SHFT 0x0
  2997. //// Register REO_R0_REO2SW3_RING_HP_ADDR_LSB ////
  2998. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_ADDR(x) (x+0x000002b0)
  2999. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_PHYS(x) (x+0x000002b0)
  3000. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_RMSK 0xffffffff
  3001. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_SHFT 0
  3002. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_IN(x) \
  3003. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_ADDR(x), HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_RMSK)
  3004. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_INM(x, mask) \
  3005. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_ADDR(x), mask)
  3006. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_OUT(x, val) \
  3007. out_dword( HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_ADDR(x), val)
  3008. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_OUTM(x, mask, val) \
  3009. do {\
  3010. HWIO_INTLOCK(); \
  3011. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_IN(x)); \
  3012. HWIO_INTFREE();\
  3013. } while (0)
  3014. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_BMSK 0xffffffff
  3015. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_SHFT 0x0
  3016. //// Register REO_R0_REO2SW3_RING_HP_ADDR_MSB ////
  3017. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_ADDR(x) (x+0x000002b4)
  3018. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_PHYS(x) (x+0x000002b4)
  3019. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_RMSK 0x000000ff
  3020. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_SHFT 0
  3021. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_IN(x) \
  3022. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_ADDR(x), HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_RMSK)
  3023. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_INM(x, mask) \
  3024. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_ADDR(x), mask)
  3025. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_OUT(x, val) \
  3026. out_dword( HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_ADDR(x), val)
  3027. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_OUTM(x, mask, val) \
  3028. do {\
  3029. HWIO_INTLOCK(); \
  3030. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_IN(x)); \
  3031. HWIO_INTFREE();\
  3032. } while (0)
  3033. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_BMSK 0x000000ff
  3034. #define HWIO_REO_R0_REO2SW3_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_SHFT 0x0
  3035. //// Register REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP ////
  3036. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_ADDR(x) (x+0x000002c0)
  3037. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_PHYS(x) (x+0x000002c0)
  3038. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_RMSK 0xffffffff
  3039. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_SHFT 0
  3040. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_IN(x) \
  3041. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_ADDR(x), HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_RMSK)
  3042. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_INM(x, mask) \
  3043. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_ADDR(x), mask)
  3044. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_OUT(x, val) \
  3045. out_dword( HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_ADDR(x), val)
  3046. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_OUTM(x, mask, val) \
  3047. do {\
  3048. HWIO_INTLOCK(); \
  3049. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_IN(x)); \
  3050. HWIO_INTFREE();\
  3051. } while (0)
  3052. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_BMSK 0xffff0000
  3053. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_SHFT 0x10
  3054. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_BMSK 0x00008000
  3055. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_SHFT 0xf
  3056. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_BMSK 0x00007fff
  3057. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_SHFT 0x0
  3058. //// Register REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS ////
  3059. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_ADDR(x) (x+0x000002c4)
  3060. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_PHYS(x) (x+0x000002c4)
  3061. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_RMSK 0xffffffff
  3062. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_SHFT 0
  3063. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_IN(x) \
  3064. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_ADDR(x), HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_RMSK)
  3065. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_INM(x, mask) \
  3066. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_ADDR(x), mask)
  3067. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_OUT(x, val) \
  3068. out_dword( HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_ADDR(x), val)
  3069. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_OUTM(x, mask, val) \
  3070. do {\
  3071. HWIO_INTLOCK(); \
  3072. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_IN(x)); \
  3073. HWIO_INTFREE();\
  3074. } while (0)
  3075. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_BMSK 0xffff0000
  3076. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_SHFT 0x10
  3077. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_BMSK 0x00008000
  3078. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_SHFT 0xf
  3079. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_BMSK 0x00007fff
  3080. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_SHFT 0x0
  3081. //// Register REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER ////
  3082. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_ADDR(x) (x+0x000002c8)
  3083. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_PHYS(x) (x+0x000002c8)
  3084. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_RMSK 0x000003ff
  3085. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_SHFT 0
  3086. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_IN(x) \
  3087. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_ADDR(x), HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_RMSK)
  3088. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_INM(x, mask) \
  3089. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask)
  3090. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_OUT(x, val) \
  3091. out_dword( HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_ADDR(x), val)
  3092. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_OUTM(x, mask, val) \
  3093. do {\
  3094. HWIO_INTLOCK(); \
  3095. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_IN(x)); \
  3096. HWIO_INTFREE();\
  3097. } while (0)
  3098. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_BMSK 0x000003ff
  3099. #define HWIO_REO_R0_REO2SW3_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_SHFT 0x0
  3100. //// Register REO_R0_REO2SW3_RING_MSI1_BASE_LSB ////
  3101. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_ADDR(x) (x+0x000002e4)
  3102. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_PHYS(x) (x+0x000002e4)
  3103. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_RMSK 0xffffffff
  3104. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_SHFT 0
  3105. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_IN(x) \
  3106. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_ADDR(x), HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_RMSK)
  3107. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_INM(x, mask) \
  3108. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_ADDR(x), mask)
  3109. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_OUT(x, val) \
  3110. out_dword( HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_ADDR(x), val)
  3111. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_OUTM(x, mask, val) \
  3112. do {\
  3113. HWIO_INTLOCK(); \
  3114. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_IN(x)); \
  3115. HWIO_INTFREE();\
  3116. } while (0)
  3117. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_ADDR_BMSK 0xffffffff
  3118. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_LSB_ADDR_SHFT 0x0
  3119. //// Register REO_R0_REO2SW3_RING_MSI1_BASE_MSB ////
  3120. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_ADDR(x) (x+0x000002e8)
  3121. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_PHYS(x) (x+0x000002e8)
  3122. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_RMSK 0x000001ff
  3123. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_SHFT 0
  3124. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_IN(x) \
  3125. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_ADDR(x), HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_RMSK)
  3126. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_INM(x, mask) \
  3127. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_ADDR(x), mask)
  3128. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_OUT(x, val) \
  3129. out_dword( HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_ADDR(x), val)
  3130. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_OUTM(x, mask, val) \
  3131. do {\
  3132. HWIO_INTLOCK(); \
  3133. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_IN(x)); \
  3134. HWIO_INTFREE();\
  3135. } while (0)
  3136. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK 0x00000100
  3137. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT 0x8
  3138. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_ADDR_BMSK 0x000000ff
  3139. #define HWIO_REO_R0_REO2SW3_RING_MSI1_BASE_MSB_ADDR_SHFT 0x0
  3140. //// Register REO_R0_REO2SW3_RING_MSI1_DATA ////
  3141. #define HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_ADDR(x) (x+0x000002ec)
  3142. #define HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_PHYS(x) (x+0x000002ec)
  3143. #define HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_RMSK 0xffffffff
  3144. #define HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_SHFT 0
  3145. #define HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_IN(x) \
  3146. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_ADDR(x), HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_RMSK)
  3147. #define HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_INM(x, mask) \
  3148. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_ADDR(x), mask)
  3149. #define HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_OUT(x, val) \
  3150. out_dword( HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_ADDR(x), val)
  3151. #define HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_OUTM(x, mask, val) \
  3152. do {\
  3153. HWIO_INTLOCK(); \
  3154. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_IN(x)); \
  3155. HWIO_INTFREE();\
  3156. } while (0)
  3157. #define HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_VALUE_BMSK 0xffffffff
  3158. #define HWIO_REO_R0_REO2SW3_RING_MSI1_DATA_VALUE_SHFT 0x0
  3159. //// Register REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET ////
  3160. #define HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_ADDR(x) (x+0x000002f0)
  3161. #define HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_PHYS(x) (x+0x000002f0)
  3162. #define HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_RMSK 0x0000ffff
  3163. #define HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_SHFT 0
  3164. #define HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_IN(x) \
  3165. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_ADDR(x), HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_RMSK)
  3166. #define HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_INM(x, mask) \
  3167. in_dword_masked ( HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_ADDR(x), mask)
  3168. #define HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_OUT(x, val) \
  3169. out_dword( HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_ADDR(x), val)
  3170. #define HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_OUTM(x, mask, val) \
  3171. do {\
  3172. HWIO_INTLOCK(); \
  3173. out_dword_masked_ns(HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_ADDR(x), mask, val, HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_IN(x)); \
  3174. HWIO_INTFREE();\
  3175. } while (0)
  3176. #define HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_BMSK 0x0000ffff
  3177. #define HWIO_REO_R0_REO2SW3_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_SHFT 0x0
  3178. //// Register REO_R0_REO2SW4_RING_BASE_LSB ////
  3179. #define HWIO_REO_R0_REO2SW4_RING_BASE_LSB_ADDR(x) (x+0x000002f4)
  3180. #define HWIO_REO_R0_REO2SW4_RING_BASE_LSB_PHYS(x) (x+0x000002f4)
  3181. #define HWIO_REO_R0_REO2SW4_RING_BASE_LSB_RMSK 0xffffffff
  3182. #define HWIO_REO_R0_REO2SW4_RING_BASE_LSB_SHFT 0
  3183. #define HWIO_REO_R0_REO2SW4_RING_BASE_LSB_IN(x) \
  3184. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_BASE_LSB_ADDR(x), HWIO_REO_R0_REO2SW4_RING_BASE_LSB_RMSK)
  3185. #define HWIO_REO_R0_REO2SW4_RING_BASE_LSB_INM(x, mask) \
  3186. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_BASE_LSB_ADDR(x), mask)
  3187. #define HWIO_REO_R0_REO2SW4_RING_BASE_LSB_OUT(x, val) \
  3188. out_dword( HWIO_REO_R0_REO2SW4_RING_BASE_LSB_ADDR(x), val)
  3189. #define HWIO_REO_R0_REO2SW4_RING_BASE_LSB_OUTM(x, mask, val) \
  3190. do {\
  3191. HWIO_INTLOCK(); \
  3192. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_BASE_LSB_IN(x)); \
  3193. HWIO_INTFREE();\
  3194. } while (0)
  3195. #define HWIO_REO_R0_REO2SW4_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK 0xffffffff
  3196. #define HWIO_REO_R0_REO2SW4_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT 0x0
  3197. //// Register REO_R0_REO2SW4_RING_BASE_MSB ////
  3198. #define HWIO_REO_R0_REO2SW4_RING_BASE_MSB_ADDR(x) (x+0x000002f8)
  3199. #define HWIO_REO_R0_REO2SW4_RING_BASE_MSB_PHYS(x) (x+0x000002f8)
  3200. #define HWIO_REO_R0_REO2SW4_RING_BASE_MSB_RMSK 0x0fffffff
  3201. #define HWIO_REO_R0_REO2SW4_RING_BASE_MSB_SHFT 0
  3202. #define HWIO_REO_R0_REO2SW4_RING_BASE_MSB_IN(x) \
  3203. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_BASE_MSB_ADDR(x), HWIO_REO_R0_REO2SW4_RING_BASE_MSB_RMSK)
  3204. #define HWIO_REO_R0_REO2SW4_RING_BASE_MSB_INM(x, mask) \
  3205. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_BASE_MSB_ADDR(x), mask)
  3206. #define HWIO_REO_R0_REO2SW4_RING_BASE_MSB_OUT(x, val) \
  3207. out_dword( HWIO_REO_R0_REO2SW4_RING_BASE_MSB_ADDR(x), val)
  3208. #define HWIO_REO_R0_REO2SW4_RING_BASE_MSB_OUTM(x, mask, val) \
  3209. do {\
  3210. HWIO_INTLOCK(); \
  3211. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_BASE_MSB_IN(x)); \
  3212. HWIO_INTFREE();\
  3213. } while (0)
  3214. #define HWIO_REO_R0_REO2SW4_RING_BASE_MSB_RING_SIZE_BMSK 0x0fffff00
  3215. #define HWIO_REO_R0_REO2SW4_RING_BASE_MSB_RING_SIZE_SHFT 0x8
  3216. #define HWIO_REO_R0_REO2SW4_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK 0x000000ff
  3217. #define HWIO_REO_R0_REO2SW4_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT 0x0
  3218. //// Register REO_R0_REO2SW4_RING_ID ////
  3219. #define HWIO_REO_R0_REO2SW4_RING_ID_ADDR(x) (x+0x000002fc)
  3220. #define HWIO_REO_R0_REO2SW4_RING_ID_PHYS(x) (x+0x000002fc)
  3221. #define HWIO_REO_R0_REO2SW4_RING_ID_RMSK 0x0000ffff
  3222. #define HWIO_REO_R0_REO2SW4_RING_ID_SHFT 0
  3223. #define HWIO_REO_R0_REO2SW4_RING_ID_IN(x) \
  3224. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_ID_ADDR(x), HWIO_REO_R0_REO2SW4_RING_ID_RMSK)
  3225. #define HWIO_REO_R0_REO2SW4_RING_ID_INM(x, mask) \
  3226. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_ID_ADDR(x), mask)
  3227. #define HWIO_REO_R0_REO2SW4_RING_ID_OUT(x, val) \
  3228. out_dword( HWIO_REO_R0_REO2SW4_RING_ID_ADDR(x), val)
  3229. #define HWIO_REO_R0_REO2SW4_RING_ID_OUTM(x, mask, val) \
  3230. do {\
  3231. HWIO_INTLOCK(); \
  3232. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_ID_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_ID_IN(x)); \
  3233. HWIO_INTFREE();\
  3234. } while (0)
  3235. #define HWIO_REO_R0_REO2SW4_RING_ID_RING_ID_BMSK 0x0000ff00
  3236. #define HWIO_REO_R0_REO2SW4_RING_ID_RING_ID_SHFT 0x8
  3237. #define HWIO_REO_R0_REO2SW4_RING_ID_ENTRY_SIZE_BMSK 0x000000ff
  3238. #define HWIO_REO_R0_REO2SW4_RING_ID_ENTRY_SIZE_SHFT 0x0
  3239. //// Register REO_R0_REO2SW4_RING_STATUS ////
  3240. #define HWIO_REO_R0_REO2SW4_RING_STATUS_ADDR(x) (x+0x00000300)
  3241. #define HWIO_REO_R0_REO2SW4_RING_STATUS_PHYS(x) (x+0x00000300)
  3242. #define HWIO_REO_R0_REO2SW4_RING_STATUS_RMSK 0xffffffff
  3243. #define HWIO_REO_R0_REO2SW4_RING_STATUS_SHFT 0
  3244. #define HWIO_REO_R0_REO2SW4_RING_STATUS_IN(x) \
  3245. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_STATUS_ADDR(x), HWIO_REO_R0_REO2SW4_RING_STATUS_RMSK)
  3246. #define HWIO_REO_R0_REO2SW4_RING_STATUS_INM(x, mask) \
  3247. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_STATUS_ADDR(x), mask)
  3248. #define HWIO_REO_R0_REO2SW4_RING_STATUS_OUT(x, val) \
  3249. out_dword( HWIO_REO_R0_REO2SW4_RING_STATUS_ADDR(x), val)
  3250. #define HWIO_REO_R0_REO2SW4_RING_STATUS_OUTM(x, mask, val) \
  3251. do {\
  3252. HWIO_INTLOCK(); \
  3253. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_STATUS_IN(x)); \
  3254. HWIO_INTFREE();\
  3255. } while (0)
  3256. #define HWIO_REO_R0_REO2SW4_RING_STATUS_NUM_AVAIL_WORDS_BMSK 0xffff0000
  3257. #define HWIO_REO_R0_REO2SW4_RING_STATUS_NUM_AVAIL_WORDS_SHFT 0x10
  3258. #define HWIO_REO_R0_REO2SW4_RING_STATUS_NUM_VALID_WORDS_BMSK 0x0000ffff
  3259. #define HWIO_REO_R0_REO2SW4_RING_STATUS_NUM_VALID_WORDS_SHFT 0x0
  3260. //// Register REO_R0_REO2SW4_RING_MISC ////
  3261. #define HWIO_REO_R0_REO2SW4_RING_MISC_ADDR(x) (x+0x00000304)
  3262. #define HWIO_REO_R0_REO2SW4_RING_MISC_PHYS(x) (x+0x00000304)
  3263. #define HWIO_REO_R0_REO2SW4_RING_MISC_RMSK 0x03ffffff
  3264. #define HWIO_REO_R0_REO2SW4_RING_MISC_SHFT 0
  3265. #define HWIO_REO_R0_REO2SW4_RING_MISC_IN(x) \
  3266. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_MISC_ADDR(x), HWIO_REO_R0_REO2SW4_RING_MISC_RMSK)
  3267. #define HWIO_REO_R0_REO2SW4_RING_MISC_INM(x, mask) \
  3268. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_MISC_ADDR(x), mask)
  3269. #define HWIO_REO_R0_REO2SW4_RING_MISC_OUT(x, val) \
  3270. out_dword( HWIO_REO_R0_REO2SW4_RING_MISC_ADDR(x), val)
  3271. #define HWIO_REO_R0_REO2SW4_RING_MISC_OUTM(x, mask, val) \
  3272. do {\
  3273. HWIO_INTLOCK(); \
  3274. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_MISC_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_MISC_IN(x)); \
  3275. HWIO_INTFREE();\
  3276. } while (0)
  3277. #define HWIO_REO_R0_REO2SW4_RING_MISC_LOOP_CNT_BMSK 0x03c00000
  3278. #define HWIO_REO_R0_REO2SW4_RING_MISC_LOOP_CNT_SHFT 0x16
  3279. #define HWIO_REO_R0_REO2SW4_RING_MISC_SPARE_CONTROL_BMSK 0x003fc000
  3280. #define HWIO_REO_R0_REO2SW4_RING_MISC_SPARE_CONTROL_SHFT 0xe
  3281. #define HWIO_REO_R0_REO2SW4_RING_MISC_SRNG_SM_STATE2_BMSK 0x00003000
  3282. #define HWIO_REO_R0_REO2SW4_RING_MISC_SRNG_SM_STATE2_SHFT 0xc
  3283. #define HWIO_REO_R0_REO2SW4_RING_MISC_SRNG_SM_STATE1_BMSK 0x00000f00
  3284. #define HWIO_REO_R0_REO2SW4_RING_MISC_SRNG_SM_STATE1_SHFT 0x8
  3285. #define HWIO_REO_R0_REO2SW4_RING_MISC_SRNG_IS_IDLE_BMSK 0x00000080
  3286. #define HWIO_REO_R0_REO2SW4_RING_MISC_SRNG_IS_IDLE_SHFT 0x7
  3287. #define HWIO_REO_R0_REO2SW4_RING_MISC_SRNG_ENABLE_BMSK 0x00000040
  3288. #define HWIO_REO_R0_REO2SW4_RING_MISC_SRNG_ENABLE_SHFT 0x6
  3289. #define HWIO_REO_R0_REO2SW4_RING_MISC_DATA_TLV_SWAP_BIT_BMSK 0x00000020
  3290. #define HWIO_REO_R0_REO2SW4_RING_MISC_DATA_TLV_SWAP_BIT_SHFT 0x5
  3291. #define HWIO_REO_R0_REO2SW4_RING_MISC_HOST_FW_SWAP_BIT_BMSK 0x00000010
  3292. #define HWIO_REO_R0_REO2SW4_RING_MISC_HOST_FW_SWAP_BIT_SHFT 0x4
  3293. #define HWIO_REO_R0_REO2SW4_RING_MISC_MSI_SWAP_BIT_BMSK 0x00000008
  3294. #define HWIO_REO_R0_REO2SW4_RING_MISC_MSI_SWAP_BIT_SHFT 0x3
  3295. #define HWIO_REO_R0_REO2SW4_RING_MISC_SECURITY_BIT_BMSK 0x00000004
  3296. #define HWIO_REO_R0_REO2SW4_RING_MISC_SECURITY_BIT_SHFT 0x2
  3297. #define HWIO_REO_R0_REO2SW4_RING_MISC_LOOPCNT_DISABLE_BMSK 0x00000002
  3298. #define HWIO_REO_R0_REO2SW4_RING_MISC_LOOPCNT_DISABLE_SHFT 0x1
  3299. #define HWIO_REO_R0_REO2SW4_RING_MISC_RING_ID_DISABLE_BMSK 0x00000001
  3300. #define HWIO_REO_R0_REO2SW4_RING_MISC_RING_ID_DISABLE_SHFT 0x0
  3301. //// Register REO_R0_REO2SW4_RING_HP_ADDR_LSB ////
  3302. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_ADDR(x) (x+0x00000308)
  3303. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_PHYS(x) (x+0x00000308)
  3304. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_RMSK 0xffffffff
  3305. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_SHFT 0
  3306. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_IN(x) \
  3307. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_ADDR(x), HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_RMSK)
  3308. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_INM(x, mask) \
  3309. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_ADDR(x), mask)
  3310. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_OUT(x, val) \
  3311. out_dword( HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_ADDR(x), val)
  3312. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_OUTM(x, mask, val) \
  3313. do {\
  3314. HWIO_INTLOCK(); \
  3315. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_IN(x)); \
  3316. HWIO_INTFREE();\
  3317. } while (0)
  3318. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_BMSK 0xffffffff
  3319. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_SHFT 0x0
  3320. //// Register REO_R0_REO2SW4_RING_HP_ADDR_MSB ////
  3321. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_ADDR(x) (x+0x0000030c)
  3322. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_PHYS(x) (x+0x0000030c)
  3323. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_RMSK 0x000000ff
  3324. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_SHFT 0
  3325. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_IN(x) \
  3326. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_ADDR(x), HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_RMSK)
  3327. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_INM(x, mask) \
  3328. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_ADDR(x), mask)
  3329. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_OUT(x, val) \
  3330. out_dword( HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_ADDR(x), val)
  3331. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_OUTM(x, mask, val) \
  3332. do {\
  3333. HWIO_INTLOCK(); \
  3334. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_IN(x)); \
  3335. HWIO_INTFREE();\
  3336. } while (0)
  3337. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_BMSK 0x000000ff
  3338. #define HWIO_REO_R0_REO2SW4_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_SHFT 0x0
  3339. //// Register REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP ////
  3340. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_ADDR(x) (x+0x00000318)
  3341. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_PHYS(x) (x+0x00000318)
  3342. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_RMSK 0xffffffff
  3343. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_SHFT 0
  3344. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_IN(x) \
  3345. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_ADDR(x), HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_RMSK)
  3346. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_INM(x, mask) \
  3347. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_ADDR(x), mask)
  3348. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_OUT(x, val) \
  3349. out_dword( HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_ADDR(x), val)
  3350. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_OUTM(x, mask, val) \
  3351. do {\
  3352. HWIO_INTLOCK(); \
  3353. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_IN(x)); \
  3354. HWIO_INTFREE();\
  3355. } while (0)
  3356. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_BMSK 0xffff0000
  3357. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_SHFT 0x10
  3358. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_BMSK 0x00008000
  3359. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_SHFT 0xf
  3360. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_BMSK 0x00007fff
  3361. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_SHFT 0x0
  3362. //// Register REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS ////
  3363. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_ADDR(x) (x+0x0000031c)
  3364. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_PHYS(x) (x+0x0000031c)
  3365. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_RMSK 0xffffffff
  3366. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_SHFT 0
  3367. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_IN(x) \
  3368. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_ADDR(x), HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_RMSK)
  3369. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_INM(x, mask) \
  3370. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_ADDR(x), mask)
  3371. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_OUT(x, val) \
  3372. out_dword( HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_ADDR(x), val)
  3373. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_OUTM(x, mask, val) \
  3374. do {\
  3375. HWIO_INTLOCK(); \
  3376. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_IN(x)); \
  3377. HWIO_INTFREE();\
  3378. } while (0)
  3379. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_BMSK 0xffff0000
  3380. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_SHFT 0x10
  3381. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_BMSK 0x00008000
  3382. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_SHFT 0xf
  3383. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_BMSK 0x00007fff
  3384. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_SHFT 0x0
  3385. //// Register REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER ////
  3386. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_ADDR(x) (x+0x00000320)
  3387. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_PHYS(x) (x+0x00000320)
  3388. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_RMSK 0x000003ff
  3389. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_SHFT 0
  3390. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_IN(x) \
  3391. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_ADDR(x), HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_RMSK)
  3392. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_INM(x, mask) \
  3393. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask)
  3394. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_OUT(x, val) \
  3395. out_dword( HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_ADDR(x), val)
  3396. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_OUTM(x, mask, val) \
  3397. do {\
  3398. HWIO_INTLOCK(); \
  3399. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_IN(x)); \
  3400. HWIO_INTFREE();\
  3401. } while (0)
  3402. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_BMSK 0x000003ff
  3403. #define HWIO_REO_R0_REO2SW4_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_SHFT 0x0
  3404. //// Register REO_R0_REO2SW4_RING_MSI1_BASE_LSB ////
  3405. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_ADDR(x) (x+0x0000033c)
  3406. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_PHYS(x) (x+0x0000033c)
  3407. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_RMSK 0xffffffff
  3408. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_SHFT 0
  3409. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_IN(x) \
  3410. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_ADDR(x), HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_RMSK)
  3411. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_INM(x, mask) \
  3412. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_ADDR(x), mask)
  3413. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_OUT(x, val) \
  3414. out_dword( HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_ADDR(x), val)
  3415. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_OUTM(x, mask, val) \
  3416. do {\
  3417. HWIO_INTLOCK(); \
  3418. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_IN(x)); \
  3419. HWIO_INTFREE();\
  3420. } while (0)
  3421. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_ADDR_BMSK 0xffffffff
  3422. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_LSB_ADDR_SHFT 0x0
  3423. //// Register REO_R0_REO2SW4_RING_MSI1_BASE_MSB ////
  3424. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_ADDR(x) (x+0x00000340)
  3425. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_PHYS(x) (x+0x00000340)
  3426. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_RMSK 0x000001ff
  3427. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_SHFT 0
  3428. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_IN(x) \
  3429. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_ADDR(x), HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_RMSK)
  3430. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_INM(x, mask) \
  3431. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_ADDR(x), mask)
  3432. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_OUT(x, val) \
  3433. out_dword( HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_ADDR(x), val)
  3434. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_OUTM(x, mask, val) \
  3435. do {\
  3436. HWIO_INTLOCK(); \
  3437. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_IN(x)); \
  3438. HWIO_INTFREE();\
  3439. } while (0)
  3440. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK 0x00000100
  3441. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT 0x8
  3442. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_ADDR_BMSK 0x000000ff
  3443. #define HWIO_REO_R0_REO2SW4_RING_MSI1_BASE_MSB_ADDR_SHFT 0x0
  3444. //// Register REO_R0_REO2SW4_RING_MSI1_DATA ////
  3445. #define HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_ADDR(x) (x+0x00000344)
  3446. #define HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_PHYS(x) (x+0x00000344)
  3447. #define HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_RMSK 0xffffffff
  3448. #define HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_SHFT 0
  3449. #define HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_IN(x) \
  3450. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_ADDR(x), HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_RMSK)
  3451. #define HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_INM(x, mask) \
  3452. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_ADDR(x), mask)
  3453. #define HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_OUT(x, val) \
  3454. out_dword( HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_ADDR(x), val)
  3455. #define HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_OUTM(x, mask, val) \
  3456. do {\
  3457. HWIO_INTLOCK(); \
  3458. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_IN(x)); \
  3459. HWIO_INTFREE();\
  3460. } while (0)
  3461. #define HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_VALUE_BMSK 0xffffffff
  3462. #define HWIO_REO_R0_REO2SW4_RING_MSI1_DATA_VALUE_SHFT 0x0
  3463. //// Register REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET ////
  3464. #define HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_ADDR(x) (x+0x00000348)
  3465. #define HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_PHYS(x) (x+0x00000348)
  3466. #define HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_RMSK 0x0000ffff
  3467. #define HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_SHFT 0
  3468. #define HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_IN(x) \
  3469. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_ADDR(x), HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_RMSK)
  3470. #define HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_INM(x, mask) \
  3471. in_dword_masked ( HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_ADDR(x), mask)
  3472. #define HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_OUT(x, val) \
  3473. out_dword( HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_ADDR(x), val)
  3474. #define HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_OUTM(x, mask, val) \
  3475. do {\
  3476. HWIO_INTLOCK(); \
  3477. out_dword_masked_ns(HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_ADDR(x), mask, val, HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_IN(x)); \
  3478. HWIO_INTFREE();\
  3479. } while (0)
  3480. #define HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_BMSK 0x0000ffff
  3481. #define HWIO_REO_R0_REO2SW4_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_SHFT 0x0
  3482. //// Register REO_R0_REO2TCL_RING_BASE_LSB ////
  3483. #define HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(x) (x+0x000003fc)
  3484. #define HWIO_REO_R0_REO2TCL_RING_BASE_LSB_PHYS(x) (x+0x000003fc)
  3485. #define HWIO_REO_R0_REO2TCL_RING_BASE_LSB_RMSK 0xffffffff
  3486. #define HWIO_REO_R0_REO2TCL_RING_BASE_LSB_SHFT 0
  3487. #define HWIO_REO_R0_REO2TCL_RING_BASE_LSB_IN(x) \
  3488. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(x), HWIO_REO_R0_REO2TCL_RING_BASE_LSB_RMSK)
  3489. #define HWIO_REO_R0_REO2TCL_RING_BASE_LSB_INM(x, mask) \
  3490. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(x), mask)
  3491. #define HWIO_REO_R0_REO2TCL_RING_BASE_LSB_OUT(x, val) \
  3492. out_dword( HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(x), val)
  3493. #define HWIO_REO_R0_REO2TCL_RING_BASE_LSB_OUTM(x, mask, val) \
  3494. do {\
  3495. HWIO_INTLOCK(); \
  3496. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_BASE_LSB_IN(x)); \
  3497. HWIO_INTFREE();\
  3498. } while (0)
  3499. #define HWIO_REO_R0_REO2TCL_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK 0xffffffff
  3500. #define HWIO_REO_R0_REO2TCL_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT 0x0
  3501. //// Register REO_R0_REO2TCL_RING_BASE_MSB ////
  3502. #define HWIO_REO_R0_REO2TCL_RING_BASE_MSB_ADDR(x) (x+0x00000400)
  3503. #define HWIO_REO_R0_REO2TCL_RING_BASE_MSB_PHYS(x) (x+0x00000400)
  3504. #define HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RMSK 0x0fffffff
  3505. #define HWIO_REO_R0_REO2TCL_RING_BASE_MSB_SHFT 0
  3506. #define HWIO_REO_R0_REO2TCL_RING_BASE_MSB_IN(x) \
  3507. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_BASE_MSB_ADDR(x), HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RMSK)
  3508. #define HWIO_REO_R0_REO2TCL_RING_BASE_MSB_INM(x, mask) \
  3509. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_BASE_MSB_ADDR(x), mask)
  3510. #define HWIO_REO_R0_REO2TCL_RING_BASE_MSB_OUT(x, val) \
  3511. out_dword( HWIO_REO_R0_REO2TCL_RING_BASE_MSB_ADDR(x), val)
  3512. #define HWIO_REO_R0_REO2TCL_RING_BASE_MSB_OUTM(x, mask, val) \
  3513. do {\
  3514. HWIO_INTLOCK(); \
  3515. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_BASE_MSB_IN(x)); \
  3516. HWIO_INTFREE();\
  3517. } while (0)
  3518. #define HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK 0x0fffff00
  3519. #define HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT 0x8
  3520. #define HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK 0x000000ff
  3521. #define HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT 0x0
  3522. //// Register REO_R0_REO2TCL_RING_ID ////
  3523. #define HWIO_REO_R0_REO2TCL_RING_ID_ADDR(x) (x+0x00000404)
  3524. #define HWIO_REO_R0_REO2TCL_RING_ID_PHYS(x) (x+0x00000404)
  3525. #define HWIO_REO_R0_REO2TCL_RING_ID_RMSK 0x0000ffff
  3526. #define HWIO_REO_R0_REO2TCL_RING_ID_SHFT 0
  3527. #define HWIO_REO_R0_REO2TCL_RING_ID_IN(x) \
  3528. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_ID_ADDR(x), HWIO_REO_R0_REO2TCL_RING_ID_RMSK)
  3529. #define HWIO_REO_R0_REO2TCL_RING_ID_INM(x, mask) \
  3530. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_ID_ADDR(x), mask)
  3531. #define HWIO_REO_R0_REO2TCL_RING_ID_OUT(x, val) \
  3532. out_dword( HWIO_REO_R0_REO2TCL_RING_ID_ADDR(x), val)
  3533. #define HWIO_REO_R0_REO2TCL_RING_ID_OUTM(x, mask, val) \
  3534. do {\
  3535. HWIO_INTLOCK(); \
  3536. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_ID_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_ID_IN(x)); \
  3537. HWIO_INTFREE();\
  3538. } while (0)
  3539. #define HWIO_REO_R0_REO2TCL_RING_ID_RING_ID_BMSK 0x0000ff00
  3540. #define HWIO_REO_R0_REO2TCL_RING_ID_RING_ID_SHFT 0x8
  3541. #define HWIO_REO_R0_REO2TCL_RING_ID_ENTRY_SIZE_BMSK 0x000000ff
  3542. #define HWIO_REO_R0_REO2TCL_RING_ID_ENTRY_SIZE_SHFT 0x0
  3543. //// Register REO_R0_REO2TCL_RING_STATUS ////
  3544. #define HWIO_REO_R0_REO2TCL_RING_STATUS_ADDR(x) (x+0x00000408)
  3545. #define HWIO_REO_R0_REO2TCL_RING_STATUS_PHYS(x) (x+0x00000408)
  3546. #define HWIO_REO_R0_REO2TCL_RING_STATUS_RMSK 0xffffffff
  3547. #define HWIO_REO_R0_REO2TCL_RING_STATUS_SHFT 0
  3548. #define HWIO_REO_R0_REO2TCL_RING_STATUS_IN(x) \
  3549. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_STATUS_ADDR(x), HWIO_REO_R0_REO2TCL_RING_STATUS_RMSK)
  3550. #define HWIO_REO_R0_REO2TCL_RING_STATUS_INM(x, mask) \
  3551. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_STATUS_ADDR(x), mask)
  3552. #define HWIO_REO_R0_REO2TCL_RING_STATUS_OUT(x, val) \
  3553. out_dword( HWIO_REO_R0_REO2TCL_RING_STATUS_ADDR(x), val)
  3554. #define HWIO_REO_R0_REO2TCL_RING_STATUS_OUTM(x, mask, val) \
  3555. do {\
  3556. HWIO_INTLOCK(); \
  3557. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_STATUS_IN(x)); \
  3558. HWIO_INTFREE();\
  3559. } while (0)
  3560. #define HWIO_REO_R0_REO2TCL_RING_STATUS_NUM_AVAIL_WORDS_BMSK 0xffff0000
  3561. #define HWIO_REO_R0_REO2TCL_RING_STATUS_NUM_AVAIL_WORDS_SHFT 0x10
  3562. #define HWIO_REO_R0_REO2TCL_RING_STATUS_NUM_VALID_WORDS_BMSK 0x0000ffff
  3563. #define HWIO_REO_R0_REO2TCL_RING_STATUS_NUM_VALID_WORDS_SHFT 0x0
  3564. //// Register REO_R0_REO2TCL_RING_MISC ////
  3565. #define HWIO_REO_R0_REO2TCL_RING_MISC_ADDR(x) (x+0x0000040c)
  3566. #define HWIO_REO_R0_REO2TCL_RING_MISC_PHYS(x) (x+0x0000040c)
  3567. #define HWIO_REO_R0_REO2TCL_RING_MISC_RMSK 0x03ffffff
  3568. #define HWIO_REO_R0_REO2TCL_RING_MISC_SHFT 0
  3569. #define HWIO_REO_R0_REO2TCL_RING_MISC_IN(x) \
  3570. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_MISC_ADDR(x), HWIO_REO_R0_REO2TCL_RING_MISC_RMSK)
  3571. #define HWIO_REO_R0_REO2TCL_RING_MISC_INM(x, mask) \
  3572. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_MISC_ADDR(x), mask)
  3573. #define HWIO_REO_R0_REO2TCL_RING_MISC_OUT(x, val) \
  3574. out_dword( HWIO_REO_R0_REO2TCL_RING_MISC_ADDR(x), val)
  3575. #define HWIO_REO_R0_REO2TCL_RING_MISC_OUTM(x, mask, val) \
  3576. do {\
  3577. HWIO_INTLOCK(); \
  3578. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_MISC_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_MISC_IN(x)); \
  3579. HWIO_INTFREE();\
  3580. } while (0)
  3581. #define HWIO_REO_R0_REO2TCL_RING_MISC_LOOP_CNT_BMSK 0x03c00000
  3582. #define HWIO_REO_R0_REO2TCL_RING_MISC_LOOP_CNT_SHFT 0x16
  3583. #define HWIO_REO_R0_REO2TCL_RING_MISC_SPARE_CONTROL_BMSK 0x003fc000
  3584. #define HWIO_REO_R0_REO2TCL_RING_MISC_SPARE_CONTROL_SHFT 0xe
  3585. #define HWIO_REO_R0_REO2TCL_RING_MISC_SRNG_SM_STATE2_BMSK 0x00003000
  3586. #define HWIO_REO_R0_REO2TCL_RING_MISC_SRNG_SM_STATE2_SHFT 0xc
  3587. #define HWIO_REO_R0_REO2TCL_RING_MISC_SRNG_SM_STATE1_BMSK 0x00000f00
  3588. #define HWIO_REO_R0_REO2TCL_RING_MISC_SRNG_SM_STATE1_SHFT 0x8
  3589. #define HWIO_REO_R0_REO2TCL_RING_MISC_SRNG_IS_IDLE_BMSK 0x00000080
  3590. #define HWIO_REO_R0_REO2TCL_RING_MISC_SRNG_IS_IDLE_SHFT 0x7
  3591. #define HWIO_REO_R0_REO2TCL_RING_MISC_SRNG_ENABLE_BMSK 0x00000040
  3592. #define HWIO_REO_R0_REO2TCL_RING_MISC_SRNG_ENABLE_SHFT 0x6
  3593. #define HWIO_REO_R0_REO2TCL_RING_MISC_DATA_TLV_SWAP_BIT_BMSK 0x00000020
  3594. #define HWIO_REO_R0_REO2TCL_RING_MISC_DATA_TLV_SWAP_BIT_SHFT 0x5
  3595. #define HWIO_REO_R0_REO2TCL_RING_MISC_HOST_FW_SWAP_BIT_BMSK 0x00000010
  3596. #define HWIO_REO_R0_REO2TCL_RING_MISC_HOST_FW_SWAP_BIT_SHFT 0x4
  3597. #define HWIO_REO_R0_REO2TCL_RING_MISC_MSI_SWAP_BIT_BMSK 0x00000008
  3598. #define HWIO_REO_R0_REO2TCL_RING_MISC_MSI_SWAP_BIT_SHFT 0x3
  3599. #define HWIO_REO_R0_REO2TCL_RING_MISC_SECURITY_BIT_BMSK 0x00000004
  3600. #define HWIO_REO_R0_REO2TCL_RING_MISC_SECURITY_BIT_SHFT 0x2
  3601. #define HWIO_REO_R0_REO2TCL_RING_MISC_LOOPCNT_DISABLE_BMSK 0x00000002
  3602. #define HWIO_REO_R0_REO2TCL_RING_MISC_LOOPCNT_DISABLE_SHFT 0x1
  3603. #define HWIO_REO_R0_REO2TCL_RING_MISC_RING_ID_DISABLE_BMSK 0x00000001
  3604. #define HWIO_REO_R0_REO2TCL_RING_MISC_RING_ID_DISABLE_SHFT 0x0
  3605. //// Register REO_R0_REO2TCL_RING_HP_ADDR_LSB ////
  3606. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_ADDR(x) (x+0x00000410)
  3607. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_PHYS(x) (x+0x00000410)
  3608. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_RMSK 0xffffffff
  3609. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_SHFT 0
  3610. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_IN(x) \
  3611. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_ADDR(x), HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_RMSK)
  3612. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_INM(x, mask) \
  3613. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_ADDR(x), mask)
  3614. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_OUT(x, val) \
  3615. out_dword( HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_ADDR(x), val)
  3616. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_OUTM(x, mask, val) \
  3617. do {\
  3618. HWIO_INTLOCK(); \
  3619. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_IN(x)); \
  3620. HWIO_INTFREE();\
  3621. } while (0)
  3622. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_BMSK 0xffffffff
  3623. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_SHFT 0x0
  3624. //// Register REO_R0_REO2TCL_RING_HP_ADDR_MSB ////
  3625. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_ADDR(x) (x+0x00000414)
  3626. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_PHYS(x) (x+0x00000414)
  3627. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_RMSK 0x000000ff
  3628. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_SHFT 0
  3629. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_IN(x) \
  3630. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_ADDR(x), HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_RMSK)
  3631. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_INM(x, mask) \
  3632. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_ADDR(x), mask)
  3633. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_OUT(x, val) \
  3634. out_dword( HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_ADDR(x), val)
  3635. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_OUTM(x, mask, val) \
  3636. do {\
  3637. HWIO_INTLOCK(); \
  3638. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_IN(x)); \
  3639. HWIO_INTFREE();\
  3640. } while (0)
  3641. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_BMSK 0x000000ff
  3642. #define HWIO_REO_R0_REO2TCL_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_SHFT 0x0
  3643. //// Register REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP ////
  3644. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_ADDR(x) (x+0x00000420)
  3645. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_PHYS(x) (x+0x00000420)
  3646. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_RMSK 0xffffffff
  3647. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_SHFT 0
  3648. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_IN(x) \
  3649. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_ADDR(x), HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_RMSK)
  3650. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_INM(x, mask) \
  3651. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_ADDR(x), mask)
  3652. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_OUT(x, val) \
  3653. out_dword( HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_ADDR(x), val)
  3654. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_OUTM(x, mask, val) \
  3655. do {\
  3656. HWIO_INTLOCK(); \
  3657. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_IN(x)); \
  3658. HWIO_INTFREE();\
  3659. } while (0)
  3660. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_BMSK 0xffff0000
  3661. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_SHFT 0x10
  3662. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_BMSK 0x00008000
  3663. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_SHFT 0xf
  3664. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_BMSK 0x00007fff
  3665. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_SHFT 0x0
  3666. //// Register REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS ////
  3667. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_ADDR(x) (x+0x00000424)
  3668. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_PHYS(x) (x+0x00000424)
  3669. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_RMSK 0xffffffff
  3670. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_SHFT 0
  3671. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_IN(x) \
  3672. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_ADDR(x), HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_RMSK)
  3673. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_INM(x, mask) \
  3674. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_ADDR(x), mask)
  3675. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_OUT(x, val) \
  3676. out_dword( HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_ADDR(x), val)
  3677. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_OUTM(x, mask, val) \
  3678. do {\
  3679. HWIO_INTLOCK(); \
  3680. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_IN(x)); \
  3681. HWIO_INTFREE();\
  3682. } while (0)
  3683. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_BMSK 0xffff0000
  3684. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_SHFT 0x10
  3685. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_BMSK 0x00008000
  3686. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_SHFT 0xf
  3687. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_BMSK 0x00007fff
  3688. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_SHFT 0x0
  3689. //// Register REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER ////
  3690. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_ADDR(x) (x+0x00000428)
  3691. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_PHYS(x) (x+0x00000428)
  3692. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_RMSK 0x000003ff
  3693. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_SHFT 0
  3694. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_IN(x) \
  3695. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_ADDR(x), HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_RMSK)
  3696. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_INM(x, mask) \
  3697. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask)
  3698. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_OUT(x, val) \
  3699. out_dword( HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_ADDR(x), val)
  3700. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_OUTM(x, mask, val) \
  3701. do {\
  3702. HWIO_INTLOCK(); \
  3703. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_IN(x)); \
  3704. HWIO_INTFREE();\
  3705. } while (0)
  3706. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_BMSK 0x000003ff
  3707. #define HWIO_REO_R0_REO2TCL_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_SHFT 0x0
  3708. //// Register REO_R0_REO2TCL_RING_MSI1_BASE_LSB ////
  3709. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_ADDR(x) (x+0x00000444)
  3710. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_PHYS(x) (x+0x00000444)
  3711. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_RMSK 0xffffffff
  3712. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_SHFT 0
  3713. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_IN(x) \
  3714. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_ADDR(x), HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_RMSK)
  3715. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_INM(x, mask) \
  3716. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_ADDR(x), mask)
  3717. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_OUT(x, val) \
  3718. out_dword( HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_ADDR(x), val)
  3719. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_OUTM(x, mask, val) \
  3720. do {\
  3721. HWIO_INTLOCK(); \
  3722. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_IN(x)); \
  3723. HWIO_INTFREE();\
  3724. } while (0)
  3725. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_ADDR_BMSK 0xffffffff
  3726. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_LSB_ADDR_SHFT 0x0
  3727. //// Register REO_R0_REO2TCL_RING_MSI1_BASE_MSB ////
  3728. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_ADDR(x) (x+0x00000448)
  3729. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_PHYS(x) (x+0x00000448)
  3730. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_RMSK 0x000001ff
  3731. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_SHFT 0
  3732. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_IN(x) \
  3733. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_ADDR(x), HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_RMSK)
  3734. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_INM(x, mask) \
  3735. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_ADDR(x), mask)
  3736. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_OUT(x, val) \
  3737. out_dword( HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_ADDR(x), val)
  3738. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_OUTM(x, mask, val) \
  3739. do {\
  3740. HWIO_INTLOCK(); \
  3741. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_IN(x)); \
  3742. HWIO_INTFREE();\
  3743. } while (0)
  3744. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK 0x00000100
  3745. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT 0x8
  3746. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_ADDR_BMSK 0x000000ff
  3747. #define HWIO_REO_R0_REO2TCL_RING_MSI1_BASE_MSB_ADDR_SHFT 0x0
  3748. //// Register REO_R0_REO2TCL_RING_MSI1_DATA ////
  3749. #define HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_ADDR(x) (x+0x0000044c)
  3750. #define HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_PHYS(x) (x+0x0000044c)
  3751. #define HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_RMSK 0xffffffff
  3752. #define HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_SHFT 0
  3753. #define HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_IN(x) \
  3754. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_ADDR(x), HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_RMSK)
  3755. #define HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_INM(x, mask) \
  3756. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_ADDR(x), mask)
  3757. #define HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_OUT(x, val) \
  3758. out_dword( HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_ADDR(x), val)
  3759. #define HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_OUTM(x, mask, val) \
  3760. do {\
  3761. HWIO_INTLOCK(); \
  3762. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_IN(x)); \
  3763. HWIO_INTFREE();\
  3764. } while (0)
  3765. #define HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_VALUE_BMSK 0xffffffff
  3766. #define HWIO_REO_R0_REO2TCL_RING_MSI1_DATA_VALUE_SHFT 0x0
  3767. //// Register REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET ////
  3768. #define HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_ADDR(x) (x+0x00000450)
  3769. #define HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_PHYS(x) (x+0x00000450)
  3770. #define HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_RMSK 0x0000ffff
  3771. #define HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_SHFT 0
  3772. #define HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_IN(x) \
  3773. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_ADDR(x), HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_RMSK)
  3774. #define HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_INM(x, mask) \
  3775. in_dword_masked ( HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_ADDR(x), mask)
  3776. #define HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_OUT(x, val) \
  3777. out_dword( HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_ADDR(x), val)
  3778. #define HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_OUTM(x, mask, val) \
  3779. do {\
  3780. HWIO_INTLOCK(); \
  3781. out_dword_masked_ns(HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_ADDR(x), mask, val, HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_IN(x)); \
  3782. HWIO_INTFREE();\
  3783. } while (0)
  3784. #define HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_BMSK 0x0000ffff
  3785. #define HWIO_REO_R0_REO2TCL_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_SHFT 0x0
  3786. //// Register REO_R0_REO2FW_RING_BASE_LSB ////
  3787. #define HWIO_REO_R0_REO2FW_RING_BASE_LSB_ADDR(x) (x+0x00000454)
  3788. #define HWIO_REO_R0_REO2FW_RING_BASE_LSB_PHYS(x) (x+0x00000454)
  3789. #define HWIO_REO_R0_REO2FW_RING_BASE_LSB_RMSK 0xffffffff
  3790. #define HWIO_REO_R0_REO2FW_RING_BASE_LSB_SHFT 0
  3791. #define HWIO_REO_R0_REO2FW_RING_BASE_LSB_IN(x) \
  3792. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_BASE_LSB_ADDR(x), HWIO_REO_R0_REO2FW_RING_BASE_LSB_RMSK)
  3793. #define HWIO_REO_R0_REO2FW_RING_BASE_LSB_INM(x, mask) \
  3794. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_BASE_LSB_ADDR(x), mask)
  3795. #define HWIO_REO_R0_REO2FW_RING_BASE_LSB_OUT(x, val) \
  3796. out_dword( HWIO_REO_R0_REO2FW_RING_BASE_LSB_ADDR(x), val)
  3797. #define HWIO_REO_R0_REO2FW_RING_BASE_LSB_OUTM(x, mask, val) \
  3798. do {\
  3799. HWIO_INTLOCK(); \
  3800. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_BASE_LSB_IN(x)); \
  3801. HWIO_INTFREE();\
  3802. } while (0)
  3803. #define HWIO_REO_R0_REO2FW_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK 0xffffffff
  3804. #define HWIO_REO_R0_REO2FW_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT 0x0
  3805. //// Register REO_R0_REO2FW_RING_BASE_MSB ////
  3806. #define HWIO_REO_R0_REO2FW_RING_BASE_MSB_ADDR(x) (x+0x00000458)
  3807. #define HWIO_REO_R0_REO2FW_RING_BASE_MSB_PHYS(x) (x+0x00000458)
  3808. #define HWIO_REO_R0_REO2FW_RING_BASE_MSB_RMSK 0x0fffffff
  3809. #define HWIO_REO_R0_REO2FW_RING_BASE_MSB_SHFT 0
  3810. #define HWIO_REO_R0_REO2FW_RING_BASE_MSB_IN(x) \
  3811. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_BASE_MSB_ADDR(x), HWIO_REO_R0_REO2FW_RING_BASE_MSB_RMSK)
  3812. #define HWIO_REO_R0_REO2FW_RING_BASE_MSB_INM(x, mask) \
  3813. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_BASE_MSB_ADDR(x), mask)
  3814. #define HWIO_REO_R0_REO2FW_RING_BASE_MSB_OUT(x, val) \
  3815. out_dword( HWIO_REO_R0_REO2FW_RING_BASE_MSB_ADDR(x), val)
  3816. #define HWIO_REO_R0_REO2FW_RING_BASE_MSB_OUTM(x, mask, val) \
  3817. do {\
  3818. HWIO_INTLOCK(); \
  3819. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_BASE_MSB_IN(x)); \
  3820. HWIO_INTFREE();\
  3821. } while (0)
  3822. #define HWIO_REO_R0_REO2FW_RING_BASE_MSB_RING_SIZE_BMSK 0x0fffff00
  3823. #define HWIO_REO_R0_REO2FW_RING_BASE_MSB_RING_SIZE_SHFT 0x8
  3824. #define HWIO_REO_R0_REO2FW_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK 0x000000ff
  3825. #define HWIO_REO_R0_REO2FW_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT 0x0
  3826. //// Register REO_R0_REO2FW_RING_ID ////
  3827. #define HWIO_REO_R0_REO2FW_RING_ID_ADDR(x) (x+0x0000045c)
  3828. #define HWIO_REO_R0_REO2FW_RING_ID_PHYS(x) (x+0x0000045c)
  3829. #define HWIO_REO_R0_REO2FW_RING_ID_RMSK 0x0000ffff
  3830. #define HWIO_REO_R0_REO2FW_RING_ID_SHFT 0
  3831. #define HWIO_REO_R0_REO2FW_RING_ID_IN(x) \
  3832. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_ID_ADDR(x), HWIO_REO_R0_REO2FW_RING_ID_RMSK)
  3833. #define HWIO_REO_R0_REO2FW_RING_ID_INM(x, mask) \
  3834. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_ID_ADDR(x), mask)
  3835. #define HWIO_REO_R0_REO2FW_RING_ID_OUT(x, val) \
  3836. out_dword( HWIO_REO_R0_REO2FW_RING_ID_ADDR(x), val)
  3837. #define HWIO_REO_R0_REO2FW_RING_ID_OUTM(x, mask, val) \
  3838. do {\
  3839. HWIO_INTLOCK(); \
  3840. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_ID_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_ID_IN(x)); \
  3841. HWIO_INTFREE();\
  3842. } while (0)
  3843. #define HWIO_REO_R0_REO2FW_RING_ID_RING_ID_BMSK 0x0000ff00
  3844. #define HWIO_REO_R0_REO2FW_RING_ID_RING_ID_SHFT 0x8
  3845. #define HWIO_REO_R0_REO2FW_RING_ID_ENTRY_SIZE_BMSK 0x000000ff
  3846. #define HWIO_REO_R0_REO2FW_RING_ID_ENTRY_SIZE_SHFT 0x0
  3847. //// Register REO_R0_REO2FW_RING_STATUS ////
  3848. #define HWIO_REO_R0_REO2FW_RING_STATUS_ADDR(x) (x+0x00000460)
  3849. #define HWIO_REO_R0_REO2FW_RING_STATUS_PHYS(x) (x+0x00000460)
  3850. #define HWIO_REO_R0_REO2FW_RING_STATUS_RMSK 0xffffffff
  3851. #define HWIO_REO_R0_REO2FW_RING_STATUS_SHFT 0
  3852. #define HWIO_REO_R0_REO2FW_RING_STATUS_IN(x) \
  3853. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_STATUS_ADDR(x), HWIO_REO_R0_REO2FW_RING_STATUS_RMSK)
  3854. #define HWIO_REO_R0_REO2FW_RING_STATUS_INM(x, mask) \
  3855. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_STATUS_ADDR(x), mask)
  3856. #define HWIO_REO_R0_REO2FW_RING_STATUS_OUT(x, val) \
  3857. out_dword( HWIO_REO_R0_REO2FW_RING_STATUS_ADDR(x), val)
  3858. #define HWIO_REO_R0_REO2FW_RING_STATUS_OUTM(x, mask, val) \
  3859. do {\
  3860. HWIO_INTLOCK(); \
  3861. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_STATUS_IN(x)); \
  3862. HWIO_INTFREE();\
  3863. } while (0)
  3864. #define HWIO_REO_R0_REO2FW_RING_STATUS_NUM_AVAIL_WORDS_BMSK 0xffff0000
  3865. #define HWIO_REO_R0_REO2FW_RING_STATUS_NUM_AVAIL_WORDS_SHFT 0x10
  3866. #define HWIO_REO_R0_REO2FW_RING_STATUS_NUM_VALID_WORDS_BMSK 0x0000ffff
  3867. #define HWIO_REO_R0_REO2FW_RING_STATUS_NUM_VALID_WORDS_SHFT 0x0
  3868. //// Register REO_R0_REO2FW_RING_MISC ////
  3869. #define HWIO_REO_R0_REO2FW_RING_MISC_ADDR(x) (x+0x00000464)
  3870. #define HWIO_REO_R0_REO2FW_RING_MISC_PHYS(x) (x+0x00000464)
  3871. #define HWIO_REO_R0_REO2FW_RING_MISC_RMSK 0x03ffffff
  3872. #define HWIO_REO_R0_REO2FW_RING_MISC_SHFT 0
  3873. #define HWIO_REO_R0_REO2FW_RING_MISC_IN(x) \
  3874. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_MISC_ADDR(x), HWIO_REO_R0_REO2FW_RING_MISC_RMSK)
  3875. #define HWIO_REO_R0_REO2FW_RING_MISC_INM(x, mask) \
  3876. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_MISC_ADDR(x), mask)
  3877. #define HWIO_REO_R0_REO2FW_RING_MISC_OUT(x, val) \
  3878. out_dword( HWIO_REO_R0_REO2FW_RING_MISC_ADDR(x), val)
  3879. #define HWIO_REO_R0_REO2FW_RING_MISC_OUTM(x, mask, val) \
  3880. do {\
  3881. HWIO_INTLOCK(); \
  3882. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_MISC_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_MISC_IN(x)); \
  3883. HWIO_INTFREE();\
  3884. } while (0)
  3885. #define HWIO_REO_R0_REO2FW_RING_MISC_LOOP_CNT_BMSK 0x03c00000
  3886. #define HWIO_REO_R0_REO2FW_RING_MISC_LOOP_CNT_SHFT 0x16
  3887. #define HWIO_REO_R0_REO2FW_RING_MISC_SPARE_CONTROL_BMSK 0x003fc000
  3888. #define HWIO_REO_R0_REO2FW_RING_MISC_SPARE_CONTROL_SHFT 0xe
  3889. #define HWIO_REO_R0_REO2FW_RING_MISC_SRNG_SM_STATE2_BMSK 0x00003000
  3890. #define HWIO_REO_R0_REO2FW_RING_MISC_SRNG_SM_STATE2_SHFT 0xc
  3891. #define HWIO_REO_R0_REO2FW_RING_MISC_SRNG_SM_STATE1_BMSK 0x00000f00
  3892. #define HWIO_REO_R0_REO2FW_RING_MISC_SRNG_SM_STATE1_SHFT 0x8
  3893. #define HWIO_REO_R0_REO2FW_RING_MISC_SRNG_IS_IDLE_BMSK 0x00000080
  3894. #define HWIO_REO_R0_REO2FW_RING_MISC_SRNG_IS_IDLE_SHFT 0x7
  3895. #define HWIO_REO_R0_REO2FW_RING_MISC_SRNG_ENABLE_BMSK 0x00000040
  3896. #define HWIO_REO_R0_REO2FW_RING_MISC_SRNG_ENABLE_SHFT 0x6
  3897. #define HWIO_REO_R0_REO2FW_RING_MISC_DATA_TLV_SWAP_BIT_BMSK 0x00000020
  3898. #define HWIO_REO_R0_REO2FW_RING_MISC_DATA_TLV_SWAP_BIT_SHFT 0x5
  3899. #define HWIO_REO_R0_REO2FW_RING_MISC_HOST_FW_SWAP_BIT_BMSK 0x00000010
  3900. #define HWIO_REO_R0_REO2FW_RING_MISC_HOST_FW_SWAP_BIT_SHFT 0x4
  3901. #define HWIO_REO_R0_REO2FW_RING_MISC_MSI_SWAP_BIT_BMSK 0x00000008
  3902. #define HWIO_REO_R0_REO2FW_RING_MISC_MSI_SWAP_BIT_SHFT 0x3
  3903. #define HWIO_REO_R0_REO2FW_RING_MISC_SECURITY_BIT_BMSK 0x00000004
  3904. #define HWIO_REO_R0_REO2FW_RING_MISC_SECURITY_BIT_SHFT 0x2
  3905. #define HWIO_REO_R0_REO2FW_RING_MISC_LOOPCNT_DISABLE_BMSK 0x00000002
  3906. #define HWIO_REO_R0_REO2FW_RING_MISC_LOOPCNT_DISABLE_SHFT 0x1
  3907. #define HWIO_REO_R0_REO2FW_RING_MISC_RING_ID_DISABLE_BMSK 0x00000001
  3908. #define HWIO_REO_R0_REO2FW_RING_MISC_RING_ID_DISABLE_SHFT 0x0
  3909. //// Register REO_R0_REO2FW_RING_HP_ADDR_LSB ////
  3910. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_ADDR(x) (x+0x00000468)
  3911. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_PHYS(x) (x+0x00000468)
  3912. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_RMSK 0xffffffff
  3913. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_SHFT 0
  3914. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_IN(x) \
  3915. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_ADDR(x), HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_RMSK)
  3916. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_INM(x, mask) \
  3917. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_ADDR(x), mask)
  3918. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_OUT(x, val) \
  3919. out_dword( HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_ADDR(x), val)
  3920. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_OUTM(x, mask, val) \
  3921. do {\
  3922. HWIO_INTLOCK(); \
  3923. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_IN(x)); \
  3924. HWIO_INTFREE();\
  3925. } while (0)
  3926. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_BMSK 0xffffffff
  3927. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_SHFT 0x0
  3928. //// Register REO_R0_REO2FW_RING_HP_ADDR_MSB ////
  3929. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_ADDR(x) (x+0x0000046c)
  3930. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_PHYS(x) (x+0x0000046c)
  3931. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_RMSK 0x000000ff
  3932. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_SHFT 0
  3933. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_IN(x) \
  3934. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_ADDR(x), HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_RMSK)
  3935. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_INM(x, mask) \
  3936. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_ADDR(x), mask)
  3937. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_OUT(x, val) \
  3938. out_dword( HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_ADDR(x), val)
  3939. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_OUTM(x, mask, val) \
  3940. do {\
  3941. HWIO_INTLOCK(); \
  3942. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_IN(x)); \
  3943. HWIO_INTFREE();\
  3944. } while (0)
  3945. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_BMSK 0x000000ff
  3946. #define HWIO_REO_R0_REO2FW_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_SHFT 0x0
  3947. //// Register REO_R0_REO2FW_RING_PRODUCER_INT_SETUP ////
  3948. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_ADDR(x) (x+0x00000478)
  3949. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_PHYS(x) (x+0x00000478)
  3950. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_RMSK 0xffffffff
  3951. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_SHFT 0
  3952. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_IN(x) \
  3953. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_ADDR(x), HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_RMSK)
  3954. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_INM(x, mask) \
  3955. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_ADDR(x), mask)
  3956. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_OUT(x, val) \
  3957. out_dword( HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_ADDR(x), val)
  3958. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_OUTM(x, mask, val) \
  3959. do {\
  3960. HWIO_INTLOCK(); \
  3961. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_IN(x)); \
  3962. HWIO_INTFREE();\
  3963. } while (0)
  3964. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_BMSK 0xffff0000
  3965. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_SHFT 0x10
  3966. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_BMSK 0x00008000
  3967. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_SHFT 0xf
  3968. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_BMSK 0x00007fff
  3969. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_SHFT 0x0
  3970. //// Register REO_R0_REO2FW_RING_PRODUCER_INT_STATUS ////
  3971. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_ADDR(x) (x+0x0000047c)
  3972. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_PHYS(x) (x+0x0000047c)
  3973. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_RMSK 0xffffffff
  3974. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_SHFT 0
  3975. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_IN(x) \
  3976. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_ADDR(x), HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_RMSK)
  3977. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_INM(x, mask) \
  3978. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_ADDR(x), mask)
  3979. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_OUT(x, val) \
  3980. out_dword( HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_ADDR(x), val)
  3981. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_OUTM(x, mask, val) \
  3982. do {\
  3983. HWIO_INTLOCK(); \
  3984. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_IN(x)); \
  3985. HWIO_INTFREE();\
  3986. } while (0)
  3987. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_BMSK 0xffff0000
  3988. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_SHFT 0x10
  3989. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_BMSK 0x00008000
  3990. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_SHFT 0xf
  3991. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_BMSK 0x00007fff
  3992. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_SHFT 0x0
  3993. //// Register REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER ////
  3994. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_ADDR(x) (x+0x00000480)
  3995. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_PHYS(x) (x+0x00000480)
  3996. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_RMSK 0x000003ff
  3997. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_SHFT 0
  3998. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_IN(x) \
  3999. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_ADDR(x), HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_RMSK)
  4000. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_INM(x, mask) \
  4001. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask)
  4002. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_OUT(x, val) \
  4003. out_dword( HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_ADDR(x), val)
  4004. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_OUTM(x, mask, val) \
  4005. do {\
  4006. HWIO_INTLOCK(); \
  4007. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_IN(x)); \
  4008. HWIO_INTFREE();\
  4009. } while (0)
  4010. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_BMSK 0x000003ff
  4011. #define HWIO_REO_R0_REO2FW_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_SHFT 0x0
  4012. //// Register REO_R0_REO2FW_RING_MSI1_BASE_LSB ////
  4013. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_ADDR(x) (x+0x0000049c)
  4014. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_PHYS(x) (x+0x0000049c)
  4015. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_RMSK 0xffffffff
  4016. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_SHFT 0
  4017. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_IN(x) \
  4018. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_ADDR(x), HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_RMSK)
  4019. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_INM(x, mask) \
  4020. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_ADDR(x), mask)
  4021. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_OUT(x, val) \
  4022. out_dword( HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_ADDR(x), val)
  4023. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_OUTM(x, mask, val) \
  4024. do {\
  4025. HWIO_INTLOCK(); \
  4026. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_IN(x)); \
  4027. HWIO_INTFREE();\
  4028. } while (0)
  4029. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_ADDR_BMSK 0xffffffff
  4030. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_LSB_ADDR_SHFT 0x0
  4031. //// Register REO_R0_REO2FW_RING_MSI1_BASE_MSB ////
  4032. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_ADDR(x) (x+0x000004a0)
  4033. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_PHYS(x) (x+0x000004a0)
  4034. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_RMSK 0x000001ff
  4035. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_SHFT 0
  4036. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_IN(x) \
  4037. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_ADDR(x), HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_RMSK)
  4038. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_INM(x, mask) \
  4039. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_ADDR(x), mask)
  4040. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_OUT(x, val) \
  4041. out_dword( HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_ADDR(x), val)
  4042. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_OUTM(x, mask, val) \
  4043. do {\
  4044. HWIO_INTLOCK(); \
  4045. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_IN(x)); \
  4046. HWIO_INTFREE();\
  4047. } while (0)
  4048. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK 0x00000100
  4049. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT 0x8
  4050. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_ADDR_BMSK 0x000000ff
  4051. #define HWIO_REO_R0_REO2FW_RING_MSI1_BASE_MSB_ADDR_SHFT 0x0
  4052. //// Register REO_R0_REO2FW_RING_MSI1_DATA ////
  4053. #define HWIO_REO_R0_REO2FW_RING_MSI1_DATA_ADDR(x) (x+0x000004a4)
  4054. #define HWIO_REO_R0_REO2FW_RING_MSI1_DATA_PHYS(x) (x+0x000004a4)
  4055. #define HWIO_REO_R0_REO2FW_RING_MSI1_DATA_RMSK 0xffffffff
  4056. #define HWIO_REO_R0_REO2FW_RING_MSI1_DATA_SHFT 0
  4057. #define HWIO_REO_R0_REO2FW_RING_MSI1_DATA_IN(x) \
  4058. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_MSI1_DATA_ADDR(x), HWIO_REO_R0_REO2FW_RING_MSI1_DATA_RMSK)
  4059. #define HWIO_REO_R0_REO2FW_RING_MSI1_DATA_INM(x, mask) \
  4060. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_MSI1_DATA_ADDR(x), mask)
  4061. #define HWIO_REO_R0_REO2FW_RING_MSI1_DATA_OUT(x, val) \
  4062. out_dword( HWIO_REO_R0_REO2FW_RING_MSI1_DATA_ADDR(x), val)
  4063. #define HWIO_REO_R0_REO2FW_RING_MSI1_DATA_OUTM(x, mask, val) \
  4064. do {\
  4065. HWIO_INTLOCK(); \
  4066. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_MSI1_DATA_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_MSI1_DATA_IN(x)); \
  4067. HWIO_INTFREE();\
  4068. } while (0)
  4069. #define HWIO_REO_R0_REO2FW_RING_MSI1_DATA_VALUE_BMSK 0xffffffff
  4070. #define HWIO_REO_R0_REO2FW_RING_MSI1_DATA_VALUE_SHFT 0x0
  4071. //// Register REO_R0_REO2FW_RING_HP_TP_SW_OFFSET ////
  4072. #define HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_ADDR(x) (x+0x000004a8)
  4073. #define HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_PHYS(x) (x+0x000004a8)
  4074. #define HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_RMSK 0x0000ffff
  4075. #define HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_SHFT 0
  4076. #define HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_IN(x) \
  4077. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_ADDR(x), HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_RMSK)
  4078. #define HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_INM(x, mask) \
  4079. in_dword_masked ( HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_ADDR(x), mask)
  4080. #define HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_OUT(x, val) \
  4081. out_dword( HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_ADDR(x), val)
  4082. #define HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_OUTM(x, mask, val) \
  4083. do {\
  4084. HWIO_INTLOCK(); \
  4085. out_dword_masked_ns(HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_ADDR(x), mask, val, HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_IN(x)); \
  4086. HWIO_INTFREE();\
  4087. } while (0)
  4088. #define HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_BMSK 0x0000ffff
  4089. #define HWIO_REO_R0_REO2FW_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_SHFT 0x0
  4090. //// Register REO_R0_REO_RELEASE_RING_BASE_LSB ////
  4091. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_ADDR(x) (x+0x000004ac)
  4092. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_PHYS(x) (x+0x000004ac)
  4093. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_RMSK 0xffffffff
  4094. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_SHFT 0
  4095. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_IN(x) \
  4096. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_RMSK)
  4097. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_INM(x, mask) \
  4098. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_ADDR(x), mask)
  4099. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_OUT(x, val) \
  4100. out_dword( HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_ADDR(x), val)
  4101. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_OUTM(x, mask, val) \
  4102. do {\
  4103. HWIO_INTLOCK(); \
  4104. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_IN(x)); \
  4105. HWIO_INTFREE();\
  4106. } while (0)
  4107. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK 0xffffffff
  4108. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT 0x0
  4109. //// Register REO_R0_REO_RELEASE_RING_BASE_MSB ////
  4110. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_ADDR(x) (x+0x000004b0)
  4111. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_PHYS(x) (x+0x000004b0)
  4112. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_RMSK 0x00ffffff
  4113. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_SHFT 0
  4114. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_IN(x) \
  4115. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_RMSK)
  4116. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_INM(x, mask) \
  4117. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_ADDR(x), mask)
  4118. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_OUT(x, val) \
  4119. out_dword( HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_ADDR(x), val)
  4120. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_OUTM(x, mask, val) \
  4121. do {\
  4122. HWIO_INTLOCK(); \
  4123. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_IN(x)); \
  4124. HWIO_INTFREE();\
  4125. } while (0)
  4126. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK 0x00ffff00
  4127. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT 0x8
  4128. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK 0x000000ff
  4129. #define HWIO_REO_R0_REO_RELEASE_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT 0x0
  4130. //// Register REO_R0_REO_RELEASE_RING_ID ////
  4131. #define HWIO_REO_R0_REO_RELEASE_RING_ID_ADDR(x) (x+0x000004b4)
  4132. #define HWIO_REO_R0_REO_RELEASE_RING_ID_PHYS(x) (x+0x000004b4)
  4133. #define HWIO_REO_R0_REO_RELEASE_RING_ID_RMSK 0x0000ffff
  4134. #define HWIO_REO_R0_REO_RELEASE_RING_ID_SHFT 0
  4135. #define HWIO_REO_R0_REO_RELEASE_RING_ID_IN(x) \
  4136. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_ID_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_ID_RMSK)
  4137. #define HWIO_REO_R0_REO_RELEASE_RING_ID_INM(x, mask) \
  4138. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_ID_ADDR(x), mask)
  4139. #define HWIO_REO_R0_REO_RELEASE_RING_ID_OUT(x, val) \
  4140. out_dword( HWIO_REO_R0_REO_RELEASE_RING_ID_ADDR(x), val)
  4141. #define HWIO_REO_R0_REO_RELEASE_RING_ID_OUTM(x, mask, val) \
  4142. do {\
  4143. HWIO_INTLOCK(); \
  4144. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_ID_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_ID_IN(x)); \
  4145. HWIO_INTFREE();\
  4146. } while (0)
  4147. #define HWIO_REO_R0_REO_RELEASE_RING_ID_RING_ID_BMSK 0x0000ff00
  4148. #define HWIO_REO_R0_REO_RELEASE_RING_ID_RING_ID_SHFT 0x8
  4149. #define HWIO_REO_R0_REO_RELEASE_RING_ID_ENTRY_SIZE_BMSK 0x000000ff
  4150. #define HWIO_REO_R0_REO_RELEASE_RING_ID_ENTRY_SIZE_SHFT 0x0
  4151. //// Register REO_R0_REO_RELEASE_RING_STATUS ////
  4152. #define HWIO_REO_R0_REO_RELEASE_RING_STATUS_ADDR(x) (x+0x000004b8)
  4153. #define HWIO_REO_R0_REO_RELEASE_RING_STATUS_PHYS(x) (x+0x000004b8)
  4154. #define HWIO_REO_R0_REO_RELEASE_RING_STATUS_RMSK 0xffffffff
  4155. #define HWIO_REO_R0_REO_RELEASE_RING_STATUS_SHFT 0
  4156. #define HWIO_REO_R0_REO_RELEASE_RING_STATUS_IN(x) \
  4157. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_STATUS_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_STATUS_RMSK)
  4158. #define HWIO_REO_R0_REO_RELEASE_RING_STATUS_INM(x, mask) \
  4159. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_STATUS_ADDR(x), mask)
  4160. #define HWIO_REO_R0_REO_RELEASE_RING_STATUS_OUT(x, val) \
  4161. out_dword( HWIO_REO_R0_REO_RELEASE_RING_STATUS_ADDR(x), val)
  4162. #define HWIO_REO_R0_REO_RELEASE_RING_STATUS_OUTM(x, mask, val) \
  4163. do {\
  4164. HWIO_INTLOCK(); \
  4165. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_STATUS_IN(x)); \
  4166. HWIO_INTFREE();\
  4167. } while (0)
  4168. #define HWIO_REO_R0_REO_RELEASE_RING_STATUS_NUM_AVAIL_WORDS_BMSK 0xffff0000
  4169. #define HWIO_REO_R0_REO_RELEASE_RING_STATUS_NUM_AVAIL_WORDS_SHFT 0x10
  4170. #define HWIO_REO_R0_REO_RELEASE_RING_STATUS_NUM_VALID_WORDS_BMSK 0x0000ffff
  4171. #define HWIO_REO_R0_REO_RELEASE_RING_STATUS_NUM_VALID_WORDS_SHFT 0x0
  4172. //// Register REO_R0_REO_RELEASE_RING_MISC ////
  4173. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_ADDR(x) (x+0x000004bc)
  4174. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_PHYS(x) (x+0x000004bc)
  4175. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_RMSK 0x03ffffff
  4176. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_SHFT 0
  4177. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_IN(x) \
  4178. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_MISC_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_MISC_RMSK)
  4179. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_INM(x, mask) \
  4180. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_MISC_ADDR(x), mask)
  4181. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_OUT(x, val) \
  4182. out_dword( HWIO_REO_R0_REO_RELEASE_RING_MISC_ADDR(x), val)
  4183. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_OUTM(x, mask, val) \
  4184. do {\
  4185. HWIO_INTLOCK(); \
  4186. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_MISC_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_MISC_IN(x)); \
  4187. HWIO_INTFREE();\
  4188. } while (0)
  4189. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_LOOP_CNT_BMSK 0x03c00000
  4190. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_LOOP_CNT_SHFT 0x16
  4191. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_SPARE_CONTROL_BMSK 0x003fc000
  4192. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_SPARE_CONTROL_SHFT 0xe
  4193. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_SRNG_SM_STATE2_BMSK 0x00003000
  4194. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_SRNG_SM_STATE2_SHFT 0xc
  4195. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_SRNG_SM_STATE1_BMSK 0x00000f00
  4196. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_SRNG_SM_STATE1_SHFT 0x8
  4197. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_SRNG_IS_IDLE_BMSK 0x00000080
  4198. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_SRNG_IS_IDLE_SHFT 0x7
  4199. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_SRNG_ENABLE_BMSK 0x00000040
  4200. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_SRNG_ENABLE_SHFT 0x6
  4201. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_DATA_TLV_SWAP_BIT_BMSK 0x00000020
  4202. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_DATA_TLV_SWAP_BIT_SHFT 0x5
  4203. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_HOST_FW_SWAP_BIT_BMSK 0x00000010
  4204. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_HOST_FW_SWAP_BIT_SHFT 0x4
  4205. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_MSI_SWAP_BIT_BMSK 0x00000008
  4206. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_MSI_SWAP_BIT_SHFT 0x3
  4207. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_SECURITY_BIT_BMSK 0x00000004
  4208. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_SECURITY_BIT_SHFT 0x2
  4209. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_LOOPCNT_DISABLE_BMSK 0x00000002
  4210. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_LOOPCNT_DISABLE_SHFT 0x1
  4211. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_RING_ID_DISABLE_BMSK 0x00000001
  4212. #define HWIO_REO_R0_REO_RELEASE_RING_MISC_RING_ID_DISABLE_SHFT 0x0
  4213. //// Register REO_R0_REO_RELEASE_RING_HP_ADDR_LSB ////
  4214. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_ADDR(x) (x+0x000004c0)
  4215. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_PHYS(x) (x+0x000004c0)
  4216. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_RMSK 0xffffffff
  4217. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_SHFT 0
  4218. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_IN(x) \
  4219. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_RMSK)
  4220. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_INM(x, mask) \
  4221. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_ADDR(x), mask)
  4222. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_OUT(x, val) \
  4223. out_dword( HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_ADDR(x), val)
  4224. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_OUTM(x, mask, val) \
  4225. do {\
  4226. HWIO_INTLOCK(); \
  4227. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_IN(x)); \
  4228. HWIO_INTFREE();\
  4229. } while (0)
  4230. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_BMSK 0xffffffff
  4231. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_SHFT 0x0
  4232. //// Register REO_R0_REO_RELEASE_RING_HP_ADDR_MSB ////
  4233. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_ADDR(x) (x+0x000004c4)
  4234. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_PHYS(x) (x+0x000004c4)
  4235. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_RMSK 0x000000ff
  4236. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_SHFT 0
  4237. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_IN(x) \
  4238. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_RMSK)
  4239. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_INM(x, mask) \
  4240. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_ADDR(x), mask)
  4241. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_OUT(x, val) \
  4242. out_dword( HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_ADDR(x), val)
  4243. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_OUTM(x, mask, val) \
  4244. do {\
  4245. HWIO_INTLOCK(); \
  4246. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_IN(x)); \
  4247. HWIO_INTFREE();\
  4248. } while (0)
  4249. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_BMSK 0x000000ff
  4250. #define HWIO_REO_R0_REO_RELEASE_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_SHFT 0x0
  4251. //// Register REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP ////
  4252. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_ADDR(x) (x+0x000004d0)
  4253. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_PHYS(x) (x+0x000004d0)
  4254. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_RMSK 0xffffffff
  4255. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_SHFT 0
  4256. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_IN(x) \
  4257. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_RMSK)
  4258. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_INM(x, mask) \
  4259. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_ADDR(x), mask)
  4260. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_OUT(x, val) \
  4261. out_dword( HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_ADDR(x), val)
  4262. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_OUTM(x, mask, val) \
  4263. do {\
  4264. HWIO_INTLOCK(); \
  4265. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_IN(x)); \
  4266. HWIO_INTFREE();\
  4267. } while (0)
  4268. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_BMSK 0xffff0000
  4269. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_SHFT 0x10
  4270. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_BMSK 0x00008000
  4271. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_SHFT 0xf
  4272. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_BMSK 0x00007fff
  4273. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_SHFT 0x0
  4274. //// Register REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS ////
  4275. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_ADDR(x) (x+0x000004d4)
  4276. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_PHYS(x) (x+0x000004d4)
  4277. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_RMSK 0xffffffff
  4278. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_SHFT 0
  4279. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_IN(x) \
  4280. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_RMSK)
  4281. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_INM(x, mask) \
  4282. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_ADDR(x), mask)
  4283. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_OUT(x, val) \
  4284. out_dword( HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_ADDR(x), val)
  4285. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_OUTM(x, mask, val) \
  4286. do {\
  4287. HWIO_INTLOCK(); \
  4288. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_IN(x)); \
  4289. HWIO_INTFREE();\
  4290. } while (0)
  4291. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_BMSK 0xffff0000
  4292. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_SHFT 0x10
  4293. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_BMSK 0x00008000
  4294. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_SHFT 0xf
  4295. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_BMSK 0x00007fff
  4296. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_SHFT 0x0
  4297. //// Register REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER ////
  4298. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_ADDR(x) (x+0x000004d8)
  4299. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_PHYS(x) (x+0x000004d8)
  4300. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_RMSK 0x000003ff
  4301. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_SHFT 0
  4302. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_IN(x) \
  4303. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_RMSK)
  4304. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_INM(x, mask) \
  4305. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask)
  4306. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_OUT(x, val) \
  4307. out_dword( HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_ADDR(x), val)
  4308. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_OUTM(x, mask, val) \
  4309. do {\
  4310. HWIO_INTLOCK(); \
  4311. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_IN(x)); \
  4312. HWIO_INTFREE();\
  4313. } while (0)
  4314. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_BMSK 0x000003ff
  4315. #define HWIO_REO_R0_REO_RELEASE_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_SHFT 0x0
  4316. //// Register REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB ////
  4317. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_ADDR(x) (x+0x000004f4)
  4318. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_PHYS(x) (x+0x000004f4)
  4319. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_RMSK 0xffffffff
  4320. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_SHFT 0
  4321. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_IN(x) \
  4322. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_RMSK)
  4323. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_INM(x, mask) \
  4324. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_ADDR(x), mask)
  4325. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_OUT(x, val) \
  4326. out_dword( HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_ADDR(x), val)
  4327. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_OUTM(x, mask, val) \
  4328. do {\
  4329. HWIO_INTLOCK(); \
  4330. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_IN(x)); \
  4331. HWIO_INTFREE();\
  4332. } while (0)
  4333. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_ADDR_BMSK 0xffffffff
  4334. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_LSB_ADDR_SHFT 0x0
  4335. //// Register REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB ////
  4336. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_ADDR(x) (x+0x000004f8)
  4337. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_PHYS(x) (x+0x000004f8)
  4338. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_RMSK 0x000001ff
  4339. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_SHFT 0
  4340. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_IN(x) \
  4341. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_RMSK)
  4342. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_INM(x, mask) \
  4343. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_ADDR(x), mask)
  4344. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_OUT(x, val) \
  4345. out_dword( HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_ADDR(x), val)
  4346. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_OUTM(x, mask, val) \
  4347. do {\
  4348. HWIO_INTLOCK(); \
  4349. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_IN(x)); \
  4350. HWIO_INTFREE();\
  4351. } while (0)
  4352. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK 0x00000100
  4353. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT 0x8
  4354. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_ADDR_BMSK 0x000000ff
  4355. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_BASE_MSB_ADDR_SHFT 0x0
  4356. //// Register REO_R0_REO_RELEASE_RING_MSI1_DATA ////
  4357. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_ADDR(x) (x+0x000004fc)
  4358. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_PHYS(x) (x+0x000004fc)
  4359. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_RMSK 0xffffffff
  4360. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_SHFT 0
  4361. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_IN(x) \
  4362. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_RMSK)
  4363. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_INM(x, mask) \
  4364. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_ADDR(x), mask)
  4365. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_OUT(x, val) \
  4366. out_dword( HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_ADDR(x), val)
  4367. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_OUTM(x, mask, val) \
  4368. do {\
  4369. HWIO_INTLOCK(); \
  4370. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_IN(x)); \
  4371. HWIO_INTFREE();\
  4372. } while (0)
  4373. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_VALUE_BMSK 0xffffffff
  4374. #define HWIO_REO_R0_REO_RELEASE_RING_MSI1_DATA_VALUE_SHFT 0x0
  4375. //// Register REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET ////
  4376. #define HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_ADDR(x) (x+0x00000500)
  4377. #define HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_PHYS(x) (x+0x00000500)
  4378. #define HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_RMSK 0x0000ffff
  4379. #define HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_SHFT 0
  4380. #define HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_IN(x) \
  4381. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_ADDR(x), HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_RMSK)
  4382. #define HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_INM(x, mask) \
  4383. in_dword_masked ( HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_ADDR(x), mask)
  4384. #define HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_OUT(x, val) \
  4385. out_dword( HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_ADDR(x), val)
  4386. #define HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_OUTM(x, mask, val) \
  4387. do {\
  4388. HWIO_INTLOCK(); \
  4389. out_dword_masked_ns(HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_ADDR(x), mask, val, HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_IN(x)); \
  4390. HWIO_INTFREE();\
  4391. } while (0)
  4392. #define HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_BMSK 0x0000ffff
  4393. #define HWIO_REO_R0_REO_RELEASE_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_SHFT 0x0
  4394. //// Register REO_R0_REO_STATUS_RING_BASE_LSB ////
  4395. #define HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(x) (x+0x00000504)
  4396. #define HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_PHYS(x) (x+0x00000504)
  4397. #define HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_RMSK 0xffffffff
  4398. #define HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_SHFT 0
  4399. #define HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_IN(x) \
  4400. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_RMSK)
  4401. #define HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_INM(x, mask) \
  4402. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(x), mask)
  4403. #define HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_OUT(x, val) \
  4404. out_dword( HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(x), val)
  4405. #define HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_OUTM(x, mask, val) \
  4406. do {\
  4407. HWIO_INTLOCK(); \
  4408. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_IN(x)); \
  4409. HWIO_INTFREE();\
  4410. } while (0)
  4411. #define HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK 0xffffffff
  4412. #define HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT 0x0
  4413. //// Register REO_R0_REO_STATUS_RING_BASE_MSB ////
  4414. #define HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_ADDR(x) (x+0x00000508)
  4415. #define HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_PHYS(x) (x+0x00000508)
  4416. #define HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RMSK 0x00ffffff
  4417. #define HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_SHFT 0
  4418. #define HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_IN(x) \
  4419. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RMSK)
  4420. #define HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_INM(x, mask) \
  4421. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_ADDR(x), mask)
  4422. #define HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_OUT(x, val) \
  4423. out_dword( HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_ADDR(x), val)
  4424. #define HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_OUTM(x, mask, val) \
  4425. do {\
  4426. HWIO_INTLOCK(); \
  4427. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_IN(x)); \
  4428. HWIO_INTFREE();\
  4429. } while (0)
  4430. #define HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK 0x00ffff00
  4431. #define HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT 0x8
  4432. #define HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_BASE_ADDR_MSB_BMSK 0x000000ff
  4433. #define HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_BASE_ADDR_MSB_SHFT 0x0
  4434. //// Register REO_R0_REO_STATUS_RING_ID ////
  4435. #define HWIO_REO_R0_REO_STATUS_RING_ID_ADDR(x) (x+0x0000050c)
  4436. #define HWIO_REO_R0_REO_STATUS_RING_ID_PHYS(x) (x+0x0000050c)
  4437. #define HWIO_REO_R0_REO_STATUS_RING_ID_RMSK 0x0000ffff
  4438. #define HWIO_REO_R0_REO_STATUS_RING_ID_SHFT 0
  4439. #define HWIO_REO_R0_REO_STATUS_RING_ID_IN(x) \
  4440. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_ID_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_ID_RMSK)
  4441. #define HWIO_REO_R0_REO_STATUS_RING_ID_INM(x, mask) \
  4442. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_ID_ADDR(x), mask)
  4443. #define HWIO_REO_R0_REO_STATUS_RING_ID_OUT(x, val) \
  4444. out_dword( HWIO_REO_R0_REO_STATUS_RING_ID_ADDR(x), val)
  4445. #define HWIO_REO_R0_REO_STATUS_RING_ID_OUTM(x, mask, val) \
  4446. do {\
  4447. HWIO_INTLOCK(); \
  4448. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_ID_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_ID_IN(x)); \
  4449. HWIO_INTFREE();\
  4450. } while (0)
  4451. #define HWIO_REO_R0_REO_STATUS_RING_ID_RING_ID_BMSK 0x0000ff00
  4452. #define HWIO_REO_R0_REO_STATUS_RING_ID_RING_ID_SHFT 0x8
  4453. #define HWIO_REO_R0_REO_STATUS_RING_ID_ENTRY_SIZE_BMSK 0x000000ff
  4454. #define HWIO_REO_R0_REO_STATUS_RING_ID_ENTRY_SIZE_SHFT 0x0
  4455. //// Register REO_R0_REO_STATUS_RING_STATUS ////
  4456. #define HWIO_REO_R0_REO_STATUS_RING_STATUS_ADDR(x) (x+0x00000510)
  4457. #define HWIO_REO_R0_REO_STATUS_RING_STATUS_PHYS(x) (x+0x00000510)
  4458. #define HWIO_REO_R0_REO_STATUS_RING_STATUS_RMSK 0xffffffff
  4459. #define HWIO_REO_R0_REO_STATUS_RING_STATUS_SHFT 0
  4460. #define HWIO_REO_R0_REO_STATUS_RING_STATUS_IN(x) \
  4461. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_STATUS_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_STATUS_RMSK)
  4462. #define HWIO_REO_R0_REO_STATUS_RING_STATUS_INM(x, mask) \
  4463. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_STATUS_ADDR(x), mask)
  4464. #define HWIO_REO_R0_REO_STATUS_RING_STATUS_OUT(x, val) \
  4465. out_dword( HWIO_REO_R0_REO_STATUS_RING_STATUS_ADDR(x), val)
  4466. #define HWIO_REO_R0_REO_STATUS_RING_STATUS_OUTM(x, mask, val) \
  4467. do {\
  4468. HWIO_INTLOCK(); \
  4469. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_STATUS_IN(x)); \
  4470. HWIO_INTFREE();\
  4471. } while (0)
  4472. #define HWIO_REO_R0_REO_STATUS_RING_STATUS_NUM_AVAIL_WORDS_BMSK 0xffff0000
  4473. #define HWIO_REO_R0_REO_STATUS_RING_STATUS_NUM_AVAIL_WORDS_SHFT 0x10
  4474. #define HWIO_REO_R0_REO_STATUS_RING_STATUS_NUM_VALID_WORDS_BMSK 0x0000ffff
  4475. #define HWIO_REO_R0_REO_STATUS_RING_STATUS_NUM_VALID_WORDS_SHFT 0x0
  4476. //// Register REO_R0_REO_STATUS_RING_MISC ////
  4477. #define HWIO_REO_R0_REO_STATUS_RING_MISC_ADDR(x) (x+0x00000514)
  4478. #define HWIO_REO_R0_REO_STATUS_RING_MISC_PHYS(x) (x+0x00000514)
  4479. #define HWIO_REO_R0_REO_STATUS_RING_MISC_RMSK 0x03ffffff
  4480. #define HWIO_REO_R0_REO_STATUS_RING_MISC_SHFT 0
  4481. #define HWIO_REO_R0_REO_STATUS_RING_MISC_IN(x) \
  4482. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_MISC_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_MISC_RMSK)
  4483. #define HWIO_REO_R0_REO_STATUS_RING_MISC_INM(x, mask) \
  4484. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_MISC_ADDR(x), mask)
  4485. #define HWIO_REO_R0_REO_STATUS_RING_MISC_OUT(x, val) \
  4486. out_dword( HWIO_REO_R0_REO_STATUS_RING_MISC_ADDR(x), val)
  4487. #define HWIO_REO_R0_REO_STATUS_RING_MISC_OUTM(x, mask, val) \
  4488. do {\
  4489. HWIO_INTLOCK(); \
  4490. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_MISC_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_MISC_IN(x)); \
  4491. HWIO_INTFREE();\
  4492. } while (0)
  4493. #define HWIO_REO_R0_REO_STATUS_RING_MISC_LOOP_CNT_BMSK 0x03c00000
  4494. #define HWIO_REO_R0_REO_STATUS_RING_MISC_LOOP_CNT_SHFT 0x16
  4495. #define HWIO_REO_R0_REO_STATUS_RING_MISC_SPARE_CONTROL_BMSK 0x003fc000
  4496. #define HWIO_REO_R0_REO_STATUS_RING_MISC_SPARE_CONTROL_SHFT 0xe
  4497. #define HWIO_REO_R0_REO_STATUS_RING_MISC_SRNG_SM_STATE2_BMSK 0x00003000
  4498. #define HWIO_REO_R0_REO_STATUS_RING_MISC_SRNG_SM_STATE2_SHFT 0xc
  4499. #define HWIO_REO_R0_REO_STATUS_RING_MISC_SRNG_SM_STATE1_BMSK 0x00000f00
  4500. #define HWIO_REO_R0_REO_STATUS_RING_MISC_SRNG_SM_STATE1_SHFT 0x8
  4501. #define HWIO_REO_R0_REO_STATUS_RING_MISC_SRNG_IS_IDLE_BMSK 0x00000080
  4502. #define HWIO_REO_R0_REO_STATUS_RING_MISC_SRNG_IS_IDLE_SHFT 0x7
  4503. #define HWIO_REO_R0_REO_STATUS_RING_MISC_SRNG_ENABLE_BMSK 0x00000040
  4504. #define HWIO_REO_R0_REO_STATUS_RING_MISC_SRNG_ENABLE_SHFT 0x6
  4505. #define HWIO_REO_R0_REO_STATUS_RING_MISC_DATA_TLV_SWAP_BIT_BMSK 0x00000020
  4506. #define HWIO_REO_R0_REO_STATUS_RING_MISC_DATA_TLV_SWAP_BIT_SHFT 0x5
  4507. #define HWIO_REO_R0_REO_STATUS_RING_MISC_HOST_FW_SWAP_BIT_BMSK 0x00000010
  4508. #define HWIO_REO_R0_REO_STATUS_RING_MISC_HOST_FW_SWAP_BIT_SHFT 0x4
  4509. #define HWIO_REO_R0_REO_STATUS_RING_MISC_MSI_SWAP_BIT_BMSK 0x00000008
  4510. #define HWIO_REO_R0_REO_STATUS_RING_MISC_MSI_SWAP_BIT_SHFT 0x3
  4511. #define HWIO_REO_R0_REO_STATUS_RING_MISC_SECURITY_BIT_BMSK 0x00000004
  4512. #define HWIO_REO_R0_REO_STATUS_RING_MISC_SECURITY_BIT_SHFT 0x2
  4513. #define HWIO_REO_R0_REO_STATUS_RING_MISC_LOOPCNT_DISABLE_BMSK 0x00000002
  4514. #define HWIO_REO_R0_REO_STATUS_RING_MISC_LOOPCNT_DISABLE_SHFT 0x1
  4515. #define HWIO_REO_R0_REO_STATUS_RING_MISC_RING_ID_DISABLE_BMSK 0x00000001
  4516. #define HWIO_REO_R0_REO_STATUS_RING_MISC_RING_ID_DISABLE_SHFT 0x0
  4517. //// Register REO_R0_REO_STATUS_RING_HP_ADDR_LSB ////
  4518. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_ADDR(x) (x+0x00000518)
  4519. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_PHYS(x) (x+0x00000518)
  4520. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_RMSK 0xffffffff
  4521. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_SHFT 0
  4522. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_IN(x) \
  4523. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_RMSK)
  4524. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_INM(x, mask) \
  4525. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_ADDR(x), mask)
  4526. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_OUT(x, val) \
  4527. out_dword( HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_ADDR(x), val)
  4528. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_OUTM(x, mask, val) \
  4529. do {\
  4530. HWIO_INTLOCK(); \
  4531. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_IN(x)); \
  4532. HWIO_INTFREE();\
  4533. } while (0)
  4534. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_BMSK 0xffffffff
  4535. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_LSB_HEAD_PTR_MEMADDR_LSB_SHFT 0x0
  4536. //// Register REO_R0_REO_STATUS_RING_HP_ADDR_MSB ////
  4537. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_ADDR(x) (x+0x0000051c)
  4538. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_PHYS(x) (x+0x0000051c)
  4539. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_RMSK 0x000000ff
  4540. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_SHFT 0
  4541. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_IN(x) \
  4542. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_RMSK)
  4543. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_INM(x, mask) \
  4544. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_ADDR(x), mask)
  4545. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_OUT(x, val) \
  4546. out_dword( HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_ADDR(x), val)
  4547. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_OUTM(x, mask, val) \
  4548. do {\
  4549. HWIO_INTLOCK(); \
  4550. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_IN(x)); \
  4551. HWIO_INTFREE();\
  4552. } while (0)
  4553. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_BMSK 0x000000ff
  4554. #define HWIO_REO_R0_REO_STATUS_RING_HP_ADDR_MSB_HEAD_PTR_MEMADDR_MSB_SHFT 0x0
  4555. //// Register REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP ////
  4556. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_ADDR(x) (x+0x00000528)
  4557. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_PHYS(x) (x+0x00000528)
  4558. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_RMSK 0xffffffff
  4559. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_SHFT 0
  4560. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_IN(x) \
  4561. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_RMSK)
  4562. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_INM(x, mask) \
  4563. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_ADDR(x), mask)
  4564. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_OUT(x, val) \
  4565. out_dword( HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_ADDR(x), val)
  4566. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_OUTM(x, mask, val) \
  4567. do {\
  4568. HWIO_INTLOCK(); \
  4569. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_IN(x)); \
  4570. HWIO_INTFREE();\
  4571. } while (0)
  4572. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_BMSK 0xffff0000
  4573. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_INTERRUPT_TIMER_THRESHOLD_SHFT 0x10
  4574. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_BMSK 0x00008000
  4575. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_SW_INTERRUPT_MODE_SHFT 0xf
  4576. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_BMSK 0x00007fff
  4577. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_SETUP_BATCH_COUNTER_THRESHOLD_SHFT 0x0
  4578. //// Register REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS ////
  4579. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_ADDR(x) (x+0x0000052c)
  4580. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_PHYS(x) (x+0x0000052c)
  4581. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_RMSK 0xffffffff
  4582. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_SHFT 0
  4583. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_IN(x) \
  4584. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_RMSK)
  4585. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_INM(x, mask) \
  4586. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_ADDR(x), mask)
  4587. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_OUT(x, val) \
  4588. out_dword( HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_ADDR(x), val)
  4589. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_OUTM(x, mask, val) \
  4590. do {\
  4591. HWIO_INTLOCK(); \
  4592. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_IN(x)); \
  4593. HWIO_INTFREE();\
  4594. } while (0)
  4595. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_BMSK 0xffff0000
  4596. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_CURRENT_INTERRUPT_TIMER_VALUE_SHFT 0x10
  4597. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_BMSK 0x00008000
  4598. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_CURRENT_SW_INT_WIRE_VALUE_SHFT 0xf
  4599. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_BMSK 0x00007fff
  4600. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_INT_STATUS_INTERNAL_BATCH_COUNTER_VALUE_SHFT 0x0
  4601. //// Register REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER ////
  4602. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_ADDR(x) (x+0x00000530)
  4603. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_PHYS(x) (x+0x00000530)
  4604. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_RMSK 0x000003ff
  4605. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_SHFT 0
  4606. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_IN(x) \
  4607. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_RMSK)
  4608. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_INM(x, mask) \
  4609. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask)
  4610. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_OUT(x, val) \
  4611. out_dword( HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_ADDR(x), val)
  4612. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_OUTM(x, mask, val) \
  4613. do {\
  4614. HWIO_INTLOCK(); \
  4615. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_IN(x)); \
  4616. HWIO_INTFREE();\
  4617. } while (0)
  4618. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_BMSK 0x000003ff
  4619. #define HWIO_REO_R0_REO_STATUS_RING_PRODUCER_FULL_COUNTER_RING_FULL_COUNTER_SHFT 0x0
  4620. //// Register REO_R0_REO_STATUS_RING_MSI1_BASE_LSB ////
  4621. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_ADDR(x) (x+0x0000054c)
  4622. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_PHYS(x) (x+0x0000054c)
  4623. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_RMSK 0xffffffff
  4624. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_SHFT 0
  4625. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_IN(x) \
  4626. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_RMSK)
  4627. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_INM(x, mask) \
  4628. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_ADDR(x), mask)
  4629. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_OUT(x, val) \
  4630. out_dword( HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_ADDR(x), val)
  4631. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_OUTM(x, mask, val) \
  4632. do {\
  4633. HWIO_INTLOCK(); \
  4634. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_IN(x)); \
  4635. HWIO_INTFREE();\
  4636. } while (0)
  4637. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_ADDR_BMSK 0xffffffff
  4638. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_LSB_ADDR_SHFT 0x0
  4639. //// Register REO_R0_REO_STATUS_RING_MSI1_BASE_MSB ////
  4640. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_ADDR(x) (x+0x00000550)
  4641. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_PHYS(x) (x+0x00000550)
  4642. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_RMSK 0x000001ff
  4643. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_SHFT 0
  4644. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_IN(x) \
  4645. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_RMSK)
  4646. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_INM(x, mask) \
  4647. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_ADDR(x), mask)
  4648. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_OUT(x, val) \
  4649. out_dword( HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_ADDR(x), val)
  4650. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_OUTM(x, mask, val) \
  4651. do {\
  4652. HWIO_INTLOCK(); \
  4653. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_IN(x)); \
  4654. HWIO_INTFREE();\
  4655. } while (0)
  4656. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_MSI1_ENABLE_BMSK 0x00000100
  4657. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_MSI1_ENABLE_SHFT 0x8
  4658. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_ADDR_BMSK 0x000000ff
  4659. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_BASE_MSB_ADDR_SHFT 0x0
  4660. //// Register REO_R0_REO_STATUS_RING_MSI1_DATA ////
  4661. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_ADDR(x) (x+0x00000554)
  4662. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_PHYS(x) (x+0x00000554)
  4663. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_RMSK 0xffffffff
  4664. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_SHFT 0
  4665. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_IN(x) \
  4666. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_RMSK)
  4667. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_INM(x, mask) \
  4668. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_ADDR(x), mask)
  4669. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_OUT(x, val) \
  4670. out_dword( HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_ADDR(x), val)
  4671. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_OUTM(x, mask, val) \
  4672. do {\
  4673. HWIO_INTLOCK(); \
  4674. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_IN(x)); \
  4675. HWIO_INTFREE();\
  4676. } while (0)
  4677. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_VALUE_BMSK 0xffffffff
  4678. #define HWIO_REO_R0_REO_STATUS_RING_MSI1_DATA_VALUE_SHFT 0x0
  4679. //// Register REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET ////
  4680. #define HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_ADDR(x) (x+0x00000558)
  4681. #define HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_PHYS(x) (x+0x00000558)
  4682. #define HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_RMSK 0x0000ffff
  4683. #define HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_SHFT 0
  4684. #define HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_IN(x) \
  4685. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_ADDR(x), HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_RMSK)
  4686. #define HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_INM(x, mask) \
  4687. in_dword_masked ( HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_ADDR(x), mask)
  4688. #define HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_OUT(x, val) \
  4689. out_dword( HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_ADDR(x), val)
  4690. #define HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_OUTM(x, mask, val) \
  4691. do {\
  4692. HWIO_INTLOCK(); \
  4693. out_dword_masked_ns(HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_ADDR(x), mask, val, HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_IN(x)); \
  4694. HWIO_INTFREE();\
  4695. } while (0)
  4696. #define HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_BMSK 0x0000ffff
  4697. #define HWIO_REO_R0_REO_STATUS_RING_HP_TP_SW_OFFSET_HP_TP_OFFSET_VALUE_SHFT 0x0
  4698. //// Register REO_R0_WATCHDOG_TIMEOUT ////
  4699. #define HWIO_REO_R0_WATCHDOG_TIMEOUT_ADDR(x) (x+0x0000055c)
  4700. #define HWIO_REO_R0_WATCHDOG_TIMEOUT_PHYS(x) (x+0x0000055c)
  4701. #define HWIO_REO_R0_WATCHDOG_TIMEOUT_RMSK 0x00003fff
  4702. #define HWIO_REO_R0_WATCHDOG_TIMEOUT_SHFT 0
  4703. #define HWIO_REO_R0_WATCHDOG_TIMEOUT_IN(x) \
  4704. in_dword_masked ( HWIO_REO_R0_WATCHDOG_TIMEOUT_ADDR(x), HWIO_REO_R0_WATCHDOG_TIMEOUT_RMSK)
  4705. #define HWIO_REO_R0_WATCHDOG_TIMEOUT_INM(x, mask) \
  4706. in_dword_masked ( HWIO_REO_R0_WATCHDOG_TIMEOUT_ADDR(x), mask)
  4707. #define HWIO_REO_R0_WATCHDOG_TIMEOUT_OUT(x, val) \
  4708. out_dword( HWIO_REO_R0_WATCHDOG_TIMEOUT_ADDR(x), val)
  4709. #define HWIO_REO_R0_WATCHDOG_TIMEOUT_OUTM(x, mask, val) \
  4710. do {\
  4711. HWIO_INTLOCK(); \
  4712. out_dword_masked_ns(HWIO_REO_R0_WATCHDOG_TIMEOUT_ADDR(x), mask, val, HWIO_REO_R0_WATCHDOG_TIMEOUT_IN(x)); \
  4713. HWIO_INTFREE();\
  4714. } while (0)
  4715. #define HWIO_REO_R0_WATCHDOG_TIMEOUT_RESOLUTION_UNITS_BMSK 0x00003000
  4716. #define HWIO_REO_R0_WATCHDOG_TIMEOUT_RESOLUTION_UNITS_SHFT 0xc
  4717. #define HWIO_REO_R0_WATCHDOG_TIMEOUT_SRNG_TIMEOUT_BMSK 0x00000fff
  4718. #define HWIO_REO_R0_WATCHDOG_TIMEOUT_SRNG_TIMEOUT_SHFT 0x0
  4719. //// Register REO_R0_INTERRUPT_DATA_CAPTURE_IX_0 ////
  4720. #define HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_ADDR(x) (x+0x00000560)
  4721. #define HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_PHYS(x) (x+0x00000560)
  4722. #define HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_RMSK 0xffffffff
  4723. #define HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_SHFT 0
  4724. #define HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_IN(x) \
  4725. in_dword_masked ( HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_ADDR(x), HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_RMSK)
  4726. #define HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_INM(x, mask) \
  4727. in_dword_masked ( HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_ADDR(x), mask)
  4728. #define HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_OUT(x, val) \
  4729. out_dword( HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_ADDR(x), val)
  4730. #define HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_OUTM(x, mask, val) \
  4731. do {\
  4732. HWIO_INTLOCK(); \
  4733. out_dword_masked_ns(HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_ADDR(x), mask, val, HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_IN(x)); \
  4734. HWIO_INTFREE();\
  4735. } while (0)
  4736. #define HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_ERROR_DATA_BMSK 0xffffffff
  4737. #define HWIO_REO_R0_INTERRUPT_DATA_CAPTURE_IX_0_ERROR_DATA_SHFT 0x0
  4738. //// Register REO_R0_AGING_THRESHOLD_IX_0 ////
  4739. #define HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(x) (x+0x00000564)
  4740. #define HWIO_REO_R0_AGING_THRESHOLD_IX_0_PHYS(x) (x+0x00000564)
  4741. #define HWIO_REO_R0_AGING_THRESHOLD_IX_0_RMSK 0xffffffff
  4742. #define HWIO_REO_R0_AGING_THRESHOLD_IX_0_SHFT 0
  4743. #define HWIO_REO_R0_AGING_THRESHOLD_IX_0_IN(x) \
  4744. in_dword_masked ( HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(x), HWIO_REO_R0_AGING_THRESHOLD_IX_0_RMSK)
  4745. #define HWIO_REO_R0_AGING_THRESHOLD_IX_0_INM(x, mask) \
  4746. in_dword_masked ( HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(x), mask)
  4747. #define HWIO_REO_R0_AGING_THRESHOLD_IX_0_OUT(x, val) \
  4748. out_dword( HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(x), val)
  4749. #define HWIO_REO_R0_AGING_THRESHOLD_IX_0_OUTM(x, mask, val) \
  4750. do {\
  4751. HWIO_INTLOCK(); \
  4752. out_dword_masked_ns(HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(x), mask, val, HWIO_REO_R0_AGING_THRESHOLD_IX_0_IN(x)); \
  4753. HWIO_INTFREE();\
  4754. } while (0)
  4755. #define HWIO_REO_R0_AGING_THRESHOLD_IX_0_AGING_THRESHOLD_AC0_BMSK 0xffffffff
  4756. #define HWIO_REO_R0_AGING_THRESHOLD_IX_0_AGING_THRESHOLD_AC0_SHFT 0x0
  4757. //// Register REO_R0_AGING_THRESHOLD_IX_1 ////
  4758. #define HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(x) (x+0x00000568)
  4759. #define HWIO_REO_R0_AGING_THRESHOLD_IX_1_PHYS(x) (x+0x00000568)
  4760. #define HWIO_REO_R0_AGING_THRESHOLD_IX_1_RMSK 0xffffffff
  4761. #define HWIO_REO_R0_AGING_THRESHOLD_IX_1_SHFT 0
  4762. #define HWIO_REO_R0_AGING_THRESHOLD_IX_1_IN(x) \
  4763. in_dword_masked ( HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(x), HWIO_REO_R0_AGING_THRESHOLD_IX_1_RMSK)
  4764. #define HWIO_REO_R0_AGING_THRESHOLD_IX_1_INM(x, mask) \
  4765. in_dword_masked ( HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(x), mask)
  4766. #define HWIO_REO_R0_AGING_THRESHOLD_IX_1_OUT(x, val) \
  4767. out_dword( HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(x), val)
  4768. #define HWIO_REO_R0_AGING_THRESHOLD_IX_1_OUTM(x, mask, val) \
  4769. do {\
  4770. HWIO_INTLOCK(); \
  4771. out_dword_masked_ns(HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(x), mask, val, HWIO_REO_R0_AGING_THRESHOLD_IX_1_IN(x)); \
  4772. HWIO_INTFREE();\
  4773. } while (0)
  4774. #define HWIO_REO_R0_AGING_THRESHOLD_IX_1_AGING_THRESHOLD_AC1_BMSK 0xffffffff
  4775. #define HWIO_REO_R0_AGING_THRESHOLD_IX_1_AGING_THRESHOLD_AC1_SHFT 0x0
  4776. //// Register REO_R0_AGING_THRESHOLD_IX_2 ////
  4777. #define HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(x) (x+0x0000056c)
  4778. #define HWIO_REO_R0_AGING_THRESHOLD_IX_2_PHYS(x) (x+0x0000056c)
  4779. #define HWIO_REO_R0_AGING_THRESHOLD_IX_2_RMSK 0xffffffff
  4780. #define HWIO_REO_R0_AGING_THRESHOLD_IX_2_SHFT 0
  4781. #define HWIO_REO_R0_AGING_THRESHOLD_IX_2_IN(x) \
  4782. in_dword_masked ( HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(x), HWIO_REO_R0_AGING_THRESHOLD_IX_2_RMSK)
  4783. #define HWIO_REO_R0_AGING_THRESHOLD_IX_2_INM(x, mask) \
  4784. in_dword_masked ( HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(x), mask)
  4785. #define HWIO_REO_R0_AGING_THRESHOLD_IX_2_OUT(x, val) \
  4786. out_dword( HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(x), val)
  4787. #define HWIO_REO_R0_AGING_THRESHOLD_IX_2_OUTM(x, mask, val) \
  4788. do {\
  4789. HWIO_INTLOCK(); \
  4790. out_dword_masked_ns(HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(x), mask, val, HWIO_REO_R0_AGING_THRESHOLD_IX_2_IN(x)); \
  4791. HWIO_INTFREE();\
  4792. } while (0)
  4793. #define HWIO_REO_R0_AGING_THRESHOLD_IX_2_AGING_THRESHOLD_AC2_BMSK 0xffffffff
  4794. #define HWIO_REO_R0_AGING_THRESHOLD_IX_2_AGING_THRESHOLD_AC2_SHFT 0x0
  4795. //// Register REO_R0_AGING_THRESHOLD_IX_3 ////
  4796. #define HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(x) (x+0x00000570)
  4797. #define HWIO_REO_R0_AGING_THRESHOLD_IX_3_PHYS(x) (x+0x00000570)
  4798. #define HWIO_REO_R0_AGING_THRESHOLD_IX_3_RMSK 0xffffffff
  4799. #define HWIO_REO_R0_AGING_THRESHOLD_IX_3_SHFT 0
  4800. #define HWIO_REO_R0_AGING_THRESHOLD_IX_3_IN(x) \
  4801. in_dword_masked ( HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(x), HWIO_REO_R0_AGING_THRESHOLD_IX_3_RMSK)
  4802. #define HWIO_REO_R0_AGING_THRESHOLD_IX_3_INM(x, mask) \
  4803. in_dword_masked ( HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(x), mask)
  4804. #define HWIO_REO_R0_AGING_THRESHOLD_IX_3_OUT(x, val) \
  4805. out_dword( HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(x), val)
  4806. #define HWIO_REO_R0_AGING_THRESHOLD_IX_3_OUTM(x, mask, val) \
  4807. do {\
  4808. HWIO_INTLOCK(); \
  4809. out_dword_masked_ns(HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(x), mask, val, HWIO_REO_R0_AGING_THRESHOLD_IX_3_IN(x)); \
  4810. HWIO_INTFREE();\
  4811. } while (0)
  4812. #define HWIO_REO_R0_AGING_THRESHOLD_IX_3_AGING_THRESHOLD_AC3_BMSK 0xffffffff
  4813. #define HWIO_REO_R0_AGING_THRESHOLD_IX_3_AGING_THRESHOLD_AC3_SHFT 0x0
  4814. //// Register REO_R0_AGING_LINK_HEADPTR_LO_IX_0 ////
  4815. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_ADDR(x) (x+0x00000574)
  4816. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_PHYS(x) (x+0x00000574)
  4817. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_RMSK 0xffffffff
  4818. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_SHFT 0
  4819. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_IN(x) \
  4820. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_ADDR(x), HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_RMSK)
  4821. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_INM(x, mask) \
  4822. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_ADDR(x), mask)
  4823. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_OUT(x, val) \
  4824. out_dword( HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_ADDR(x), val)
  4825. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_OUTM(x, mask, val) \
  4826. do {\
  4827. HWIO_INTLOCK(); \
  4828. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_IN(x)); \
  4829. HWIO_INTFREE();\
  4830. } while (0)
  4831. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_AGING_HEADPTR_LO_BITS_BMSK 0xffffffff
  4832. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_0_AGING_HEADPTR_LO_BITS_SHFT 0x0
  4833. //// Register REO_R0_AGING_LINK_HEADPTR_HI_IX_0 ////
  4834. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_ADDR(x) (x+0x00000578)
  4835. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_PHYS(x) (x+0x00000578)
  4836. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_RMSK 0x000000ff
  4837. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_SHFT 0
  4838. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_IN(x) \
  4839. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_ADDR(x), HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_RMSK)
  4840. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_INM(x, mask) \
  4841. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_ADDR(x), mask)
  4842. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_OUT(x, val) \
  4843. out_dword( HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_ADDR(x), val)
  4844. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_OUTM(x, mask, val) \
  4845. do {\
  4846. HWIO_INTLOCK(); \
  4847. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_IN(x)); \
  4848. HWIO_INTFREE();\
  4849. } while (0)
  4850. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_AGING_HEADPTR_HI_BITS_BMSK 0x000000ff
  4851. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_0_AGING_HEADPTR_HI_BITS_SHFT 0x0
  4852. //// Register REO_R0_AGING_LINK_TAILPTR_LO_IX_0 ////
  4853. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_ADDR(x) (x+0x0000057c)
  4854. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_PHYS(x) (x+0x0000057c)
  4855. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_RMSK 0xffffffff
  4856. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_SHFT 0
  4857. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_IN(x) \
  4858. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_ADDR(x), HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_RMSK)
  4859. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_INM(x, mask) \
  4860. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_ADDR(x), mask)
  4861. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_OUT(x, val) \
  4862. out_dword( HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_ADDR(x), val)
  4863. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_OUTM(x, mask, val) \
  4864. do {\
  4865. HWIO_INTLOCK(); \
  4866. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_IN(x)); \
  4867. HWIO_INTFREE();\
  4868. } while (0)
  4869. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_AGING_TAILPTR_LO_BITS_BMSK 0xffffffff
  4870. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_0_AGING_TAILPTR_LO_BITS_SHFT 0x0
  4871. //// Register REO_R0_AGING_LINK_TAILPTR_HI_IX_0 ////
  4872. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_ADDR(x) (x+0x00000580)
  4873. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_PHYS(x) (x+0x00000580)
  4874. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_RMSK 0x000000ff
  4875. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_SHFT 0
  4876. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_IN(x) \
  4877. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_ADDR(x), HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_RMSK)
  4878. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_INM(x, mask) \
  4879. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_ADDR(x), mask)
  4880. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_OUT(x, val) \
  4881. out_dword( HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_ADDR(x), val)
  4882. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_OUTM(x, mask, val) \
  4883. do {\
  4884. HWIO_INTLOCK(); \
  4885. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_IN(x)); \
  4886. HWIO_INTFREE();\
  4887. } while (0)
  4888. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_AGING_TAILPTR_HI_BITS_BMSK 0x000000ff
  4889. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_0_AGING_TAILPTR_HI_BITS_SHFT 0x0
  4890. //// Register REO_R0_AGING_LINK_HEADPTR_LO_IX_1 ////
  4891. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_ADDR(x) (x+0x00000584)
  4892. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_PHYS(x) (x+0x00000584)
  4893. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_RMSK 0xffffffff
  4894. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_SHFT 0
  4895. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_IN(x) \
  4896. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_ADDR(x), HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_RMSK)
  4897. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_INM(x, mask) \
  4898. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_ADDR(x), mask)
  4899. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_OUT(x, val) \
  4900. out_dword( HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_ADDR(x), val)
  4901. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_OUTM(x, mask, val) \
  4902. do {\
  4903. HWIO_INTLOCK(); \
  4904. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_IN(x)); \
  4905. HWIO_INTFREE();\
  4906. } while (0)
  4907. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_AGING_HEADPTR_LO_BITS_BMSK 0xffffffff
  4908. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_1_AGING_HEADPTR_LO_BITS_SHFT 0x0
  4909. //// Register REO_R0_AGING_LINK_HEADPTR_HI_IX_1 ////
  4910. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_ADDR(x) (x+0x00000588)
  4911. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_PHYS(x) (x+0x00000588)
  4912. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_RMSK 0x000000ff
  4913. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_SHFT 0
  4914. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_IN(x) \
  4915. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_ADDR(x), HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_RMSK)
  4916. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_INM(x, mask) \
  4917. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_ADDR(x), mask)
  4918. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_OUT(x, val) \
  4919. out_dword( HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_ADDR(x), val)
  4920. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_OUTM(x, mask, val) \
  4921. do {\
  4922. HWIO_INTLOCK(); \
  4923. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_IN(x)); \
  4924. HWIO_INTFREE();\
  4925. } while (0)
  4926. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_AGING_HEADPTR_HI_BITS_BMSK 0x000000ff
  4927. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_1_AGING_HEADPTR_HI_BITS_SHFT 0x0
  4928. //// Register REO_R0_AGING_LINK_TAILPTR_LO_IX_1 ////
  4929. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_ADDR(x) (x+0x0000058c)
  4930. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_PHYS(x) (x+0x0000058c)
  4931. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_RMSK 0xffffffff
  4932. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_SHFT 0
  4933. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_IN(x) \
  4934. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_ADDR(x), HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_RMSK)
  4935. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_INM(x, mask) \
  4936. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_ADDR(x), mask)
  4937. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_OUT(x, val) \
  4938. out_dword( HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_ADDR(x), val)
  4939. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_OUTM(x, mask, val) \
  4940. do {\
  4941. HWIO_INTLOCK(); \
  4942. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_IN(x)); \
  4943. HWIO_INTFREE();\
  4944. } while (0)
  4945. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_AGING_TAILPTR_LO_BITS_BMSK 0xffffffff
  4946. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_1_AGING_TAILPTR_LO_BITS_SHFT 0x0
  4947. //// Register REO_R0_AGING_LINK_TAILPTR_HI_IX_1 ////
  4948. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_ADDR(x) (x+0x00000590)
  4949. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_PHYS(x) (x+0x00000590)
  4950. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_RMSK 0x000000ff
  4951. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_SHFT 0
  4952. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_IN(x) \
  4953. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_ADDR(x), HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_RMSK)
  4954. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_INM(x, mask) \
  4955. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_ADDR(x), mask)
  4956. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_OUT(x, val) \
  4957. out_dword( HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_ADDR(x), val)
  4958. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_OUTM(x, mask, val) \
  4959. do {\
  4960. HWIO_INTLOCK(); \
  4961. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_IN(x)); \
  4962. HWIO_INTFREE();\
  4963. } while (0)
  4964. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_AGING_TAILPTR_HI_BITS_BMSK 0x000000ff
  4965. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_1_AGING_TAILPTR_HI_BITS_SHFT 0x0
  4966. //// Register REO_R0_AGING_LINK_HEADPTR_LO_IX_2 ////
  4967. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_ADDR(x) (x+0x00000594)
  4968. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_PHYS(x) (x+0x00000594)
  4969. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_RMSK 0xffffffff
  4970. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_SHFT 0
  4971. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_IN(x) \
  4972. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_ADDR(x), HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_RMSK)
  4973. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_INM(x, mask) \
  4974. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_ADDR(x), mask)
  4975. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_OUT(x, val) \
  4976. out_dword( HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_ADDR(x), val)
  4977. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_OUTM(x, mask, val) \
  4978. do {\
  4979. HWIO_INTLOCK(); \
  4980. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_IN(x)); \
  4981. HWIO_INTFREE();\
  4982. } while (0)
  4983. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_AGING_HEADPTR_LO_BITS_BMSK 0xffffffff
  4984. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_2_AGING_HEADPTR_LO_BITS_SHFT 0x0
  4985. //// Register REO_R0_AGING_LINK_HEADPTR_HI_IX_2 ////
  4986. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_ADDR(x) (x+0x00000598)
  4987. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_PHYS(x) (x+0x00000598)
  4988. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_RMSK 0x000000ff
  4989. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_SHFT 0
  4990. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_IN(x) \
  4991. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_ADDR(x), HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_RMSK)
  4992. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_INM(x, mask) \
  4993. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_ADDR(x), mask)
  4994. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_OUT(x, val) \
  4995. out_dword( HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_ADDR(x), val)
  4996. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_OUTM(x, mask, val) \
  4997. do {\
  4998. HWIO_INTLOCK(); \
  4999. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_IN(x)); \
  5000. HWIO_INTFREE();\
  5001. } while (0)
  5002. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_AGING_HEADPTR_HI_BITS_BMSK 0x000000ff
  5003. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_2_AGING_HEADPTR_HI_BITS_SHFT 0x0
  5004. //// Register REO_R0_AGING_LINK_TAILPTR_LO_IX_2 ////
  5005. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_ADDR(x) (x+0x0000059c)
  5006. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_PHYS(x) (x+0x0000059c)
  5007. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_RMSK 0xffffffff
  5008. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_SHFT 0
  5009. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_IN(x) \
  5010. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_ADDR(x), HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_RMSK)
  5011. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_INM(x, mask) \
  5012. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_ADDR(x), mask)
  5013. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_OUT(x, val) \
  5014. out_dword( HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_ADDR(x), val)
  5015. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_OUTM(x, mask, val) \
  5016. do {\
  5017. HWIO_INTLOCK(); \
  5018. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_IN(x)); \
  5019. HWIO_INTFREE();\
  5020. } while (0)
  5021. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_AGING_TAILPTR_LO_BITS_BMSK 0xffffffff
  5022. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_2_AGING_TAILPTR_LO_BITS_SHFT 0x0
  5023. //// Register REO_R0_AGING_LINK_TAILPTR_HI_IX_2 ////
  5024. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_ADDR(x) (x+0x000005a0)
  5025. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_PHYS(x) (x+0x000005a0)
  5026. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_RMSK 0x000000ff
  5027. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_SHFT 0
  5028. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_IN(x) \
  5029. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_ADDR(x), HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_RMSK)
  5030. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_INM(x, mask) \
  5031. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_ADDR(x), mask)
  5032. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_OUT(x, val) \
  5033. out_dword( HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_ADDR(x), val)
  5034. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_OUTM(x, mask, val) \
  5035. do {\
  5036. HWIO_INTLOCK(); \
  5037. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_IN(x)); \
  5038. HWIO_INTFREE();\
  5039. } while (0)
  5040. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_AGING_TAILPTR_HI_BITS_BMSK 0x000000ff
  5041. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_2_AGING_TAILPTR_HI_BITS_SHFT 0x0
  5042. //// Register REO_R0_AGING_LINK_HEADPTR_LO_IX_3 ////
  5043. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_ADDR(x) (x+0x000005a4)
  5044. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_PHYS(x) (x+0x000005a4)
  5045. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_RMSK 0xffffffff
  5046. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_SHFT 0
  5047. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_IN(x) \
  5048. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_ADDR(x), HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_RMSK)
  5049. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_INM(x, mask) \
  5050. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_ADDR(x), mask)
  5051. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_OUT(x, val) \
  5052. out_dword( HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_ADDR(x), val)
  5053. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_OUTM(x, mask, val) \
  5054. do {\
  5055. HWIO_INTLOCK(); \
  5056. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_IN(x)); \
  5057. HWIO_INTFREE();\
  5058. } while (0)
  5059. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_AGING_HEADPTR_LO_BITS_BMSK 0xffffffff
  5060. #define HWIO_REO_R0_AGING_LINK_HEADPTR_LO_IX_3_AGING_HEADPTR_LO_BITS_SHFT 0x0
  5061. //// Register REO_R0_AGING_LINK_HEADPTR_HI_IX_3 ////
  5062. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_ADDR(x) (x+0x000005a8)
  5063. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_PHYS(x) (x+0x000005a8)
  5064. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_RMSK 0x000000ff
  5065. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_SHFT 0
  5066. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_IN(x) \
  5067. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_ADDR(x), HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_RMSK)
  5068. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_INM(x, mask) \
  5069. in_dword_masked ( HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_ADDR(x), mask)
  5070. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_OUT(x, val) \
  5071. out_dword( HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_ADDR(x), val)
  5072. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_OUTM(x, mask, val) \
  5073. do {\
  5074. HWIO_INTLOCK(); \
  5075. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_IN(x)); \
  5076. HWIO_INTFREE();\
  5077. } while (0)
  5078. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_AGING_HEADPTR_HI_BITS_BMSK 0x000000ff
  5079. #define HWIO_REO_R0_AGING_LINK_HEADPTR_HI_IX_3_AGING_HEADPTR_HI_BITS_SHFT 0x0
  5080. //// Register REO_R0_AGING_LINK_TAILPTR_LO_IX_3 ////
  5081. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_ADDR(x) (x+0x000005ac)
  5082. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_PHYS(x) (x+0x000005ac)
  5083. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_RMSK 0xffffffff
  5084. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_SHFT 0
  5085. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_IN(x) \
  5086. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_ADDR(x), HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_RMSK)
  5087. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_INM(x, mask) \
  5088. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_ADDR(x), mask)
  5089. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_OUT(x, val) \
  5090. out_dword( HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_ADDR(x), val)
  5091. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_OUTM(x, mask, val) \
  5092. do {\
  5093. HWIO_INTLOCK(); \
  5094. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_IN(x)); \
  5095. HWIO_INTFREE();\
  5096. } while (0)
  5097. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_AGING_TAILPTR_LO_BITS_BMSK 0xffffffff
  5098. #define HWIO_REO_R0_AGING_LINK_TAILPTR_LO_IX_3_AGING_TAILPTR_LO_BITS_SHFT 0x0
  5099. //// Register REO_R0_AGING_LINK_TAILPTR_HI_IX_3 ////
  5100. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_ADDR(x) (x+0x000005b0)
  5101. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_PHYS(x) (x+0x000005b0)
  5102. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_RMSK 0x000000ff
  5103. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_SHFT 0
  5104. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_IN(x) \
  5105. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_ADDR(x), HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_RMSK)
  5106. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_INM(x, mask) \
  5107. in_dword_masked ( HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_ADDR(x), mask)
  5108. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_OUT(x, val) \
  5109. out_dword( HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_ADDR(x), val)
  5110. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_OUTM(x, mask, val) \
  5111. do {\
  5112. HWIO_INTLOCK(); \
  5113. out_dword_masked_ns(HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_ADDR(x), mask, val, HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_IN(x)); \
  5114. HWIO_INTFREE();\
  5115. } while (0)
  5116. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_AGING_TAILPTR_HI_BITS_BMSK 0x000000ff
  5117. #define HWIO_REO_R0_AGING_LINK_TAILPTR_HI_IX_3_AGING_TAILPTR_HI_BITS_SHFT 0x0
  5118. //// Register REO_R0_AGING_NUM_QUEUES_IX_0 ////
  5119. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_ADDR(x) (x+0x000005b4)
  5120. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_PHYS(x) (x+0x000005b4)
  5121. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_RMSK 0x0000ffff
  5122. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_SHFT 0
  5123. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_IN(x) \
  5124. in_dword_masked ( HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_ADDR(x), HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_RMSK)
  5125. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_INM(x, mask) \
  5126. in_dword_masked ( HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_ADDR(x), mask)
  5127. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_OUT(x, val) \
  5128. out_dword( HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_ADDR(x), val)
  5129. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_OUTM(x, mask, val) \
  5130. do {\
  5131. HWIO_INTLOCK(); \
  5132. out_dword_masked_ns(HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_ADDR(x), mask, val, HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_IN(x)); \
  5133. HWIO_INTFREE();\
  5134. } while (0)
  5135. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_AGING_NUM_QUEUES_AC0_BMSK 0x0000ffff
  5136. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_0_AGING_NUM_QUEUES_AC0_SHFT 0x0
  5137. //// Register REO_R0_AGING_NUM_QUEUES_IX_1 ////
  5138. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_ADDR(x) (x+0x000005b8)
  5139. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_PHYS(x) (x+0x000005b8)
  5140. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_RMSK 0x0000ffff
  5141. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_SHFT 0
  5142. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_IN(x) \
  5143. in_dword_masked ( HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_ADDR(x), HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_RMSK)
  5144. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_INM(x, mask) \
  5145. in_dword_masked ( HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_ADDR(x), mask)
  5146. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_OUT(x, val) \
  5147. out_dword( HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_ADDR(x), val)
  5148. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_OUTM(x, mask, val) \
  5149. do {\
  5150. HWIO_INTLOCK(); \
  5151. out_dword_masked_ns(HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_ADDR(x), mask, val, HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_IN(x)); \
  5152. HWIO_INTFREE();\
  5153. } while (0)
  5154. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_AGING_NUM_QUEUES_AC1_BMSK 0x0000ffff
  5155. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_1_AGING_NUM_QUEUES_AC1_SHFT 0x0
  5156. //// Register REO_R0_AGING_NUM_QUEUES_IX_2 ////
  5157. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_ADDR(x) (x+0x000005bc)
  5158. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_PHYS(x) (x+0x000005bc)
  5159. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_RMSK 0x0000ffff
  5160. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_SHFT 0
  5161. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_IN(x) \
  5162. in_dword_masked ( HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_ADDR(x), HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_RMSK)
  5163. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_INM(x, mask) \
  5164. in_dword_masked ( HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_ADDR(x), mask)
  5165. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_OUT(x, val) \
  5166. out_dword( HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_ADDR(x), val)
  5167. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_OUTM(x, mask, val) \
  5168. do {\
  5169. HWIO_INTLOCK(); \
  5170. out_dword_masked_ns(HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_ADDR(x), mask, val, HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_IN(x)); \
  5171. HWIO_INTFREE();\
  5172. } while (0)
  5173. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_AGING_NUM_QUEUES_AC2_BMSK 0x0000ffff
  5174. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_2_AGING_NUM_QUEUES_AC2_SHFT 0x0
  5175. //// Register REO_R0_AGING_NUM_QUEUES_IX_3 ////
  5176. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_ADDR(x) (x+0x000005c0)
  5177. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_PHYS(x) (x+0x000005c0)
  5178. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_RMSK 0x0000ffff
  5179. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_SHFT 0
  5180. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_IN(x) \
  5181. in_dword_masked ( HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_ADDR(x), HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_RMSK)
  5182. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_INM(x, mask) \
  5183. in_dword_masked ( HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_ADDR(x), mask)
  5184. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_OUT(x, val) \
  5185. out_dword( HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_ADDR(x), val)
  5186. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_OUTM(x, mask, val) \
  5187. do {\
  5188. HWIO_INTLOCK(); \
  5189. out_dword_masked_ns(HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_ADDR(x), mask, val, HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_IN(x)); \
  5190. HWIO_INTFREE();\
  5191. } while (0)
  5192. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_AGING_NUM_QUEUES_AC3_BMSK 0x0000ffff
  5193. #define HWIO_REO_R0_AGING_NUM_QUEUES_IX_3_AGING_NUM_QUEUES_AC3_SHFT 0x0
  5194. //// Register REO_R0_AGING_TIMESTAMP_IX_0 ////
  5195. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_0_ADDR(x) (x+0x000005c4)
  5196. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_0_PHYS(x) (x+0x000005c4)
  5197. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_0_RMSK 0xffffffff
  5198. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_0_SHFT 0
  5199. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_0_IN(x) \
  5200. in_dword_masked ( HWIO_REO_R0_AGING_TIMESTAMP_IX_0_ADDR(x), HWIO_REO_R0_AGING_TIMESTAMP_IX_0_RMSK)
  5201. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_0_INM(x, mask) \
  5202. in_dword_masked ( HWIO_REO_R0_AGING_TIMESTAMP_IX_0_ADDR(x), mask)
  5203. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_0_OUT(x, val) \
  5204. out_dword( HWIO_REO_R0_AGING_TIMESTAMP_IX_0_ADDR(x), val)
  5205. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_0_OUTM(x, mask, val) \
  5206. do {\
  5207. HWIO_INTLOCK(); \
  5208. out_dword_masked_ns(HWIO_REO_R0_AGING_TIMESTAMP_IX_0_ADDR(x), mask, val, HWIO_REO_R0_AGING_TIMESTAMP_IX_0_IN(x)); \
  5209. HWIO_INTFREE();\
  5210. } while (0)
  5211. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_0_AGING_TIMESTAMP_AC0_BMSK 0xffffffff
  5212. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_0_AGING_TIMESTAMP_AC0_SHFT 0x0
  5213. //// Register REO_R0_AGING_TIMESTAMP_IX_1 ////
  5214. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_1_ADDR(x) (x+0x000005c8)
  5215. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_1_PHYS(x) (x+0x000005c8)
  5216. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_1_RMSK 0xffffffff
  5217. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_1_SHFT 0
  5218. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_1_IN(x) \
  5219. in_dword_masked ( HWIO_REO_R0_AGING_TIMESTAMP_IX_1_ADDR(x), HWIO_REO_R0_AGING_TIMESTAMP_IX_1_RMSK)
  5220. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_1_INM(x, mask) \
  5221. in_dword_masked ( HWIO_REO_R0_AGING_TIMESTAMP_IX_1_ADDR(x), mask)
  5222. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_1_OUT(x, val) \
  5223. out_dword( HWIO_REO_R0_AGING_TIMESTAMP_IX_1_ADDR(x), val)
  5224. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_1_OUTM(x, mask, val) \
  5225. do {\
  5226. HWIO_INTLOCK(); \
  5227. out_dword_masked_ns(HWIO_REO_R0_AGING_TIMESTAMP_IX_1_ADDR(x), mask, val, HWIO_REO_R0_AGING_TIMESTAMP_IX_1_IN(x)); \
  5228. HWIO_INTFREE();\
  5229. } while (0)
  5230. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_1_AGING_TIMESTAMP_AC1_BMSK 0xffffffff
  5231. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_1_AGING_TIMESTAMP_AC1_SHFT 0x0
  5232. //// Register REO_R0_AGING_TIMESTAMP_IX_2 ////
  5233. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_2_ADDR(x) (x+0x000005cc)
  5234. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_2_PHYS(x) (x+0x000005cc)
  5235. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_2_RMSK 0xffffffff
  5236. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_2_SHFT 0
  5237. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_2_IN(x) \
  5238. in_dword_masked ( HWIO_REO_R0_AGING_TIMESTAMP_IX_2_ADDR(x), HWIO_REO_R0_AGING_TIMESTAMP_IX_2_RMSK)
  5239. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_2_INM(x, mask) \
  5240. in_dword_masked ( HWIO_REO_R0_AGING_TIMESTAMP_IX_2_ADDR(x), mask)
  5241. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_2_OUT(x, val) \
  5242. out_dword( HWIO_REO_R0_AGING_TIMESTAMP_IX_2_ADDR(x), val)
  5243. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_2_OUTM(x, mask, val) \
  5244. do {\
  5245. HWIO_INTLOCK(); \
  5246. out_dword_masked_ns(HWIO_REO_R0_AGING_TIMESTAMP_IX_2_ADDR(x), mask, val, HWIO_REO_R0_AGING_TIMESTAMP_IX_2_IN(x)); \
  5247. HWIO_INTFREE();\
  5248. } while (0)
  5249. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_2_AGING_TIMESTAMP_AC2_BMSK 0xffffffff
  5250. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_2_AGING_TIMESTAMP_AC2_SHFT 0x0
  5251. //// Register REO_R0_AGING_TIMESTAMP_IX_3 ////
  5252. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_3_ADDR(x) (x+0x000005d0)
  5253. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_3_PHYS(x) (x+0x000005d0)
  5254. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_3_RMSK 0xffffffff
  5255. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_3_SHFT 0
  5256. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_3_IN(x) \
  5257. in_dword_masked ( HWIO_REO_R0_AGING_TIMESTAMP_IX_3_ADDR(x), HWIO_REO_R0_AGING_TIMESTAMP_IX_3_RMSK)
  5258. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_3_INM(x, mask) \
  5259. in_dword_masked ( HWIO_REO_R0_AGING_TIMESTAMP_IX_3_ADDR(x), mask)
  5260. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_3_OUT(x, val) \
  5261. out_dword( HWIO_REO_R0_AGING_TIMESTAMP_IX_3_ADDR(x), val)
  5262. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_3_OUTM(x, mask, val) \
  5263. do {\
  5264. HWIO_INTLOCK(); \
  5265. out_dword_masked_ns(HWIO_REO_R0_AGING_TIMESTAMP_IX_3_ADDR(x), mask, val, HWIO_REO_R0_AGING_TIMESTAMP_IX_3_IN(x)); \
  5266. HWIO_INTFREE();\
  5267. } while (0)
  5268. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_3_AGING_TIMESTAMP_AC3_BMSK 0xffffffff
  5269. #define HWIO_REO_R0_AGING_TIMESTAMP_IX_3_AGING_TIMESTAMP_AC3_SHFT 0x0
  5270. //// Register REO_R0_AGING_CONTROL ////
  5271. #define HWIO_REO_R0_AGING_CONTROL_ADDR(x) (x+0x000005d4)
  5272. #define HWIO_REO_R0_AGING_CONTROL_PHYS(x) (x+0x000005d4)
  5273. #define HWIO_REO_R0_AGING_CONTROL_RMSK 0x0000001f
  5274. #define HWIO_REO_R0_AGING_CONTROL_SHFT 0
  5275. #define HWIO_REO_R0_AGING_CONTROL_IN(x) \
  5276. in_dword_masked ( HWIO_REO_R0_AGING_CONTROL_ADDR(x), HWIO_REO_R0_AGING_CONTROL_RMSK)
  5277. #define HWIO_REO_R0_AGING_CONTROL_INM(x, mask) \
  5278. in_dword_masked ( HWIO_REO_R0_AGING_CONTROL_ADDR(x), mask)
  5279. #define HWIO_REO_R0_AGING_CONTROL_OUT(x, val) \
  5280. out_dword( HWIO_REO_R0_AGING_CONTROL_ADDR(x), val)
  5281. #define HWIO_REO_R0_AGING_CONTROL_OUTM(x, mask, val) \
  5282. do {\
  5283. HWIO_INTLOCK(); \
  5284. out_dword_masked_ns(HWIO_REO_R0_AGING_CONTROL_ADDR(x), mask, val, HWIO_REO_R0_AGING_CONTROL_IN(x)); \
  5285. HWIO_INTFREE();\
  5286. } while (0)
  5287. #define HWIO_REO_R0_AGING_CONTROL_PERMPDU_UPDATE_THRESHOLD_BMSK 0x0000001f
  5288. #define HWIO_REO_R0_AGING_CONTROL_PERMPDU_UPDATE_THRESHOLD_SHFT 0x0
  5289. //// Register REO_R0_MISC_CTL ////
  5290. #define HWIO_REO_R0_MISC_CTL_ADDR(x) (x+0x000005d8)
  5291. #define HWIO_REO_R0_MISC_CTL_PHYS(x) (x+0x000005d8)
  5292. #define HWIO_REO_R0_MISC_CTL_RMSK 0x000fffff
  5293. #define HWIO_REO_R0_MISC_CTL_SHFT 0
  5294. #define HWIO_REO_R0_MISC_CTL_IN(x) \
  5295. in_dword_masked ( HWIO_REO_R0_MISC_CTL_ADDR(x), HWIO_REO_R0_MISC_CTL_RMSK)
  5296. #define HWIO_REO_R0_MISC_CTL_INM(x, mask) \
  5297. in_dword_masked ( HWIO_REO_R0_MISC_CTL_ADDR(x), mask)
  5298. #define HWIO_REO_R0_MISC_CTL_OUT(x, val) \
  5299. out_dword( HWIO_REO_R0_MISC_CTL_ADDR(x), val)
  5300. #define HWIO_REO_R0_MISC_CTL_OUTM(x, mask, val) \
  5301. do {\
  5302. HWIO_INTLOCK(); \
  5303. out_dword_masked_ns(HWIO_REO_R0_MISC_CTL_ADDR(x), mask, val, HWIO_REO_R0_MISC_CTL_IN(x)); \
  5304. HWIO_INTFREE();\
  5305. } while (0)
  5306. #define HWIO_REO_R0_MISC_CTL_FRAGMENT_DEST_RING_BMSK 0x000e0000
  5307. #define HWIO_REO_R0_MISC_CTL_FRAGMENT_DEST_RING_SHFT 0x11
  5308. #define HWIO_REO_R0_MISC_CTL_CACHE_FLUSH_Q_DESC_ONLY_BMSK 0x00010000
  5309. #define HWIO_REO_R0_MISC_CTL_CACHE_FLUSH_Q_DESC_ONLY_SHFT 0x10
  5310. #define HWIO_REO_R0_MISC_CTL_MSI_ENABLE_CHK_BIT_BMSK 0x00008000
  5311. #define HWIO_REO_R0_MISC_CTL_MSI_ENABLE_CHK_BIT_SHFT 0xf
  5312. #define HWIO_REO_R0_MISC_CTL_SPARE_CONTROL_BMSK 0x00007fff
  5313. #define HWIO_REO_R0_MISC_CTL_SPARE_CONTROL_SHFT 0x0
  5314. //// Register REO_R0_HIGH_MEMORY_THRESHOLD ////
  5315. #define HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_ADDR(x) (x+0x000005dc)
  5316. #define HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_PHYS(x) (x+0x000005dc)
  5317. #define HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_RMSK 0xffffffff
  5318. #define HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_SHFT 0
  5319. #define HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_IN(x) \
  5320. in_dword_masked ( HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_ADDR(x), HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_RMSK)
  5321. #define HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_INM(x, mask) \
  5322. in_dword_masked ( HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_ADDR(x), mask)
  5323. #define HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_OUT(x, val) \
  5324. out_dword( HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_ADDR(x), val)
  5325. #define HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_OUTM(x, mask, val) \
  5326. do {\
  5327. HWIO_INTLOCK(); \
  5328. out_dword_masked_ns(HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_ADDR(x), mask, val, HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_IN(x)); \
  5329. HWIO_INTFREE();\
  5330. } while (0)
  5331. #define HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_HIGH_MEMORY_THRESHOLD_BMSK 0xffffffff
  5332. #define HWIO_REO_R0_HIGH_MEMORY_THRESHOLD_HIGH_MEMORY_THRESHOLD_SHFT 0x0
  5333. //// Register REO_R0_AC_BUFFERS_USED_IX_0 ////
  5334. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_0_ADDR(x) (x+0x000005e0)
  5335. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_0_PHYS(x) (x+0x000005e0)
  5336. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_0_RMSK 0xffffffff
  5337. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_0_SHFT 0
  5338. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_0_IN(x) \
  5339. in_dword_masked ( HWIO_REO_R0_AC_BUFFERS_USED_IX_0_ADDR(x), HWIO_REO_R0_AC_BUFFERS_USED_IX_0_RMSK)
  5340. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_0_INM(x, mask) \
  5341. in_dword_masked ( HWIO_REO_R0_AC_BUFFERS_USED_IX_0_ADDR(x), mask)
  5342. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_0_OUT(x, val) \
  5343. out_dword( HWIO_REO_R0_AC_BUFFERS_USED_IX_0_ADDR(x), val)
  5344. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_0_OUTM(x, mask, val) \
  5345. do {\
  5346. HWIO_INTLOCK(); \
  5347. out_dword_masked_ns(HWIO_REO_R0_AC_BUFFERS_USED_IX_0_ADDR(x), mask, val, HWIO_REO_R0_AC_BUFFERS_USED_IX_0_IN(x)); \
  5348. HWIO_INTFREE();\
  5349. } while (0)
  5350. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_0_BUFFERS_USED_BMSK 0xffffffff
  5351. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_0_BUFFERS_USED_SHFT 0x0
  5352. //// Register REO_R0_AC_BUFFERS_USED_IX_1 ////
  5353. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_1_ADDR(x) (x+0x000005e4)
  5354. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_1_PHYS(x) (x+0x000005e4)
  5355. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_1_RMSK 0xffffffff
  5356. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_1_SHFT 0
  5357. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_1_IN(x) \
  5358. in_dword_masked ( HWIO_REO_R0_AC_BUFFERS_USED_IX_1_ADDR(x), HWIO_REO_R0_AC_BUFFERS_USED_IX_1_RMSK)
  5359. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_1_INM(x, mask) \
  5360. in_dword_masked ( HWIO_REO_R0_AC_BUFFERS_USED_IX_1_ADDR(x), mask)
  5361. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_1_OUT(x, val) \
  5362. out_dword( HWIO_REO_R0_AC_BUFFERS_USED_IX_1_ADDR(x), val)
  5363. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_1_OUTM(x, mask, val) \
  5364. do {\
  5365. HWIO_INTLOCK(); \
  5366. out_dword_masked_ns(HWIO_REO_R0_AC_BUFFERS_USED_IX_1_ADDR(x), mask, val, HWIO_REO_R0_AC_BUFFERS_USED_IX_1_IN(x)); \
  5367. HWIO_INTFREE();\
  5368. } while (0)
  5369. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_1_BUFFERS_USED_BMSK 0xffffffff
  5370. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_1_BUFFERS_USED_SHFT 0x0
  5371. //// Register REO_R0_AC_BUFFERS_USED_IX_2 ////
  5372. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_2_ADDR(x) (x+0x000005e8)
  5373. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_2_PHYS(x) (x+0x000005e8)
  5374. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_2_RMSK 0xffffffff
  5375. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_2_SHFT 0
  5376. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_2_IN(x) \
  5377. in_dword_masked ( HWIO_REO_R0_AC_BUFFERS_USED_IX_2_ADDR(x), HWIO_REO_R0_AC_BUFFERS_USED_IX_2_RMSK)
  5378. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_2_INM(x, mask) \
  5379. in_dword_masked ( HWIO_REO_R0_AC_BUFFERS_USED_IX_2_ADDR(x), mask)
  5380. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_2_OUT(x, val) \
  5381. out_dword( HWIO_REO_R0_AC_BUFFERS_USED_IX_2_ADDR(x), val)
  5382. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_2_OUTM(x, mask, val) \
  5383. do {\
  5384. HWIO_INTLOCK(); \
  5385. out_dword_masked_ns(HWIO_REO_R0_AC_BUFFERS_USED_IX_2_ADDR(x), mask, val, HWIO_REO_R0_AC_BUFFERS_USED_IX_2_IN(x)); \
  5386. HWIO_INTFREE();\
  5387. } while (0)
  5388. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_2_BUFFERS_USED_BMSK 0xffffffff
  5389. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_2_BUFFERS_USED_SHFT 0x0
  5390. //// Register REO_R0_AC_BUFFERS_USED_IX_3 ////
  5391. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_3_ADDR(x) (x+0x000005ec)
  5392. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_3_PHYS(x) (x+0x000005ec)
  5393. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_3_RMSK 0xffffffff
  5394. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_3_SHFT 0
  5395. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_3_IN(x) \
  5396. in_dword_masked ( HWIO_REO_R0_AC_BUFFERS_USED_IX_3_ADDR(x), HWIO_REO_R0_AC_BUFFERS_USED_IX_3_RMSK)
  5397. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_3_INM(x, mask) \
  5398. in_dword_masked ( HWIO_REO_R0_AC_BUFFERS_USED_IX_3_ADDR(x), mask)
  5399. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_3_OUT(x, val) \
  5400. out_dword( HWIO_REO_R0_AC_BUFFERS_USED_IX_3_ADDR(x), val)
  5401. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_3_OUTM(x, mask, val) \
  5402. do {\
  5403. HWIO_INTLOCK(); \
  5404. out_dword_masked_ns(HWIO_REO_R0_AC_BUFFERS_USED_IX_3_ADDR(x), mask, val, HWIO_REO_R0_AC_BUFFERS_USED_IX_3_IN(x)); \
  5405. HWIO_INTFREE();\
  5406. } while (0)
  5407. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_3_BUFFERS_USED_BMSK 0xffffffff
  5408. #define HWIO_REO_R0_AC_BUFFERS_USED_IX_3_BUFFERS_USED_SHFT 0x0
  5409. //// Register REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0 ////
  5410. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_ADDR(x) (x+0x000005f0)
  5411. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_PHYS(x) (x+0x000005f0)
  5412. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_RMSK 0x00ffffff
  5413. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_SHFT 0
  5414. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_IN(x) \
  5415. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_ADDR(x), HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_RMSK)
  5416. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_INM(x, mask) \
  5417. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_ADDR(x), mask)
  5418. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_OUT(x, val) \
  5419. out_dword( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_ADDR(x), val)
  5420. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_OUTM(x, mask, val) \
  5421. do {\
  5422. HWIO_INTLOCK(); \
  5423. out_dword_masked_ns(HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_ADDR(x), mask, val, HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_IN(x)); \
  5424. HWIO_INTFREE();\
  5425. } while (0)
  5426. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_THRESHOLD_BMSK 0x00ffffff
  5427. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_0_THRESHOLD_SHFT 0x0
  5428. //// Register REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1 ////
  5429. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_ADDR(x) (x+0x000005f4)
  5430. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_PHYS(x) (x+0x000005f4)
  5431. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_RMSK 0x00ffffff
  5432. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_SHFT 0
  5433. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_IN(x) \
  5434. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_ADDR(x), HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_RMSK)
  5435. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_INM(x, mask) \
  5436. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_ADDR(x), mask)
  5437. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_OUT(x, val) \
  5438. out_dword( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_ADDR(x), val)
  5439. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_OUTM(x, mask, val) \
  5440. do {\
  5441. HWIO_INTLOCK(); \
  5442. out_dword_masked_ns(HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_ADDR(x), mask, val, HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_IN(x)); \
  5443. HWIO_INTFREE();\
  5444. } while (0)
  5445. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_THRESHOLD_BMSK 0x00ffffff
  5446. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_1_THRESHOLD_SHFT 0x0
  5447. //// Register REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2 ////
  5448. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_ADDR(x) (x+0x000005f8)
  5449. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_PHYS(x) (x+0x000005f8)
  5450. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_RMSK 0x00ffffff
  5451. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_SHFT 0
  5452. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_IN(x) \
  5453. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_ADDR(x), HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_RMSK)
  5454. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_INM(x, mask) \
  5455. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_ADDR(x), mask)
  5456. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_OUT(x, val) \
  5457. out_dword( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_ADDR(x), val)
  5458. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_OUTM(x, mask, val) \
  5459. do {\
  5460. HWIO_INTLOCK(); \
  5461. out_dword_masked_ns(HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_ADDR(x), mask, val, HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_IN(x)); \
  5462. HWIO_INTFREE();\
  5463. } while (0)
  5464. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_THRESHOLD_BMSK 0x00ffffff
  5465. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_IX_2_THRESHOLD_SHFT 0x0
  5466. //// Register REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL ////
  5467. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_ADDR(x) (x+0x000005fc)
  5468. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_PHYS(x) (x+0x000005fc)
  5469. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_RMSK 0x03ffffff
  5470. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_SHFT 0
  5471. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_IN(x) \
  5472. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_ADDR(x), HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_RMSK)
  5473. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_INM(x, mask) \
  5474. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_ADDR(x), mask)
  5475. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_OUT(x, val) \
  5476. out_dword( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_ADDR(x), val)
  5477. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_OUTM(x, mask, val) \
  5478. do {\
  5479. HWIO_INTLOCK(); \
  5480. out_dword_masked_ns(HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_ADDR(x), mask, val, HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_IN(x)); \
  5481. HWIO_INTFREE();\
  5482. } while (0)
  5483. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_THRESHOLD_BMSK 0x03ffffff
  5484. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_THRESH_TOTAL_THRESHOLD_SHFT 0x0
  5485. //// Register REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0 ////
  5486. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_ADDR(x) (x+0x00000600)
  5487. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_PHYS(x) (x+0x00000600)
  5488. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_RMSK 0x00ffffff
  5489. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_SHFT 0
  5490. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_IN(x) \
  5491. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_ADDR(x), HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_RMSK)
  5492. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_INM(x, mask) \
  5493. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_ADDR(x), mask)
  5494. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_OUT(x, val) \
  5495. out_dword( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_ADDR(x), val)
  5496. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_OUTM(x, mask, val) \
  5497. do {\
  5498. HWIO_INTLOCK(); \
  5499. out_dword_masked_ns(HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_ADDR(x), mask, val, HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_IN(x)); \
  5500. HWIO_INTFREE();\
  5501. } while (0)
  5502. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_COUNT_BMSK 0x00ffffff
  5503. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_0_COUNT_SHFT 0x0
  5504. //// Register REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1 ////
  5505. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_ADDR(x) (x+0x00000604)
  5506. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_PHYS(x) (x+0x00000604)
  5507. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_RMSK 0x00ffffff
  5508. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_SHFT 0
  5509. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_IN(x) \
  5510. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_ADDR(x), HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_RMSK)
  5511. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_INM(x, mask) \
  5512. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_ADDR(x), mask)
  5513. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_OUT(x, val) \
  5514. out_dword( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_ADDR(x), val)
  5515. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_OUTM(x, mask, val) \
  5516. do {\
  5517. HWIO_INTLOCK(); \
  5518. out_dword_masked_ns(HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_ADDR(x), mask, val, HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_IN(x)); \
  5519. HWIO_INTFREE();\
  5520. } while (0)
  5521. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_COUNT_BMSK 0x00ffffff
  5522. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_1_COUNT_SHFT 0x0
  5523. //// Register REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2 ////
  5524. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_ADDR(x) (x+0x00000608)
  5525. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_PHYS(x) (x+0x00000608)
  5526. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_RMSK 0x00ffffff
  5527. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_SHFT 0
  5528. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_IN(x) \
  5529. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_ADDR(x), HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_RMSK)
  5530. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_INM(x, mask) \
  5531. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_ADDR(x), mask)
  5532. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_OUT(x, val) \
  5533. out_dword( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_ADDR(x), val)
  5534. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_OUTM(x, mask, val) \
  5535. do {\
  5536. HWIO_INTLOCK(); \
  5537. out_dword_masked_ns(HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_ADDR(x), mask, val, HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_IN(x)); \
  5538. HWIO_INTFREE();\
  5539. } while (0)
  5540. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_COUNT_BMSK 0x00ffffff
  5541. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_IX_2_COUNT_SHFT 0x0
  5542. //// Register REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL ////
  5543. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_ADDR(x) (x+0x0000060c)
  5544. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_PHYS(x) (x+0x0000060c)
  5545. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_RMSK 0x00000001
  5546. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_SHFT 0
  5547. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_IN(x) \
  5548. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_ADDR(x), HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_RMSK)
  5549. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_INM(x, mask) \
  5550. in_dword_masked ( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_ADDR(x), mask)
  5551. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_OUT(x, val) \
  5552. out_dword( HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_ADDR(x), val)
  5553. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_OUTM(x, mask, val) \
  5554. do {\
  5555. HWIO_INTLOCK(); \
  5556. out_dword_masked_ns(HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_ADDR(x), mask, val, HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_IN(x)); \
  5557. HWIO_INTFREE();\
  5558. } while (0)
  5559. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_ENABLE_DESC_THRESH_TLV_BMSK 0x00000001
  5560. #define HWIO_REO_R0_GLOBAL_LINK_DESC_COUNT_CTRL_ENABLE_DESC_THRESH_TLV_SHFT 0x0
  5561. //// Register REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0 ////
  5562. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_ADDR(x) (x+0x00000610)
  5563. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_PHYS(x) (x+0x00000610)
  5564. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_RMSK 0xffffffff
  5565. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_SHFT 0
  5566. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_IN(x) \
  5567. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_ADDR(x), HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_RMSK)
  5568. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_INM(x, mask) \
  5569. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_ADDR(x), mask)
  5570. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_OUT(x, val) \
  5571. out_dword( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_ADDR(x), val)
  5572. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_OUTM(x, mask, val) \
  5573. do {\
  5574. HWIO_INTLOCK(); \
  5575. out_dword_masked_ns(HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_ADDR(x), mask, val, HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_IN(x)); \
  5576. HWIO_INTFREE();\
  5577. } while (0)
  5578. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_ADDRESS_LO_BITS_BMSK 0xffffffff
  5579. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_0_ADDRESS_LO_BITS_SHFT 0x0
  5580. //// Register REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0 ////
  5581. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_ADDR(x) (x+0x00000614)
  5582. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_PHYS(x) (x+0x00000614)
  5583. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_RMSK 0x000000ff
  5584. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_SHFT 0
  5585. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_IN(x) \
  5586. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_ADDR(x), HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_RMSK)
  5587. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_INM(x, mask) \
  5588. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_ADDR(x), mask)
  5589. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_OUT(x, val) \
  5590. out_dword( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_ADDR(x), val)
  5591. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_OUTM(x, mask, val) \
  5592. do {\
  5593. HWIO_INTLOCK(); \
  5594. out_dword_masked_ns(HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_ADDR(x), mask, val, HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_IN(x)); \
  5595. HWIO_INTFREE();\
  5596. } while (0)
  5597. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_ADDRESS_HI_BITS_BMSK 0x000000ff
  5598. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_0_ADDRESS_HI_BITS_SHFT 0x0
  5599. //// Register REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1 ////
  5600. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_ADDR(x) (x+0x00000618)
  5601. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_PHYS(x) (x+0x00000618)
  5602. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_RMSK 0xffffffff
  5603. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_SHFT 0
  5604. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_IN(x) \
  5605. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_ADDR(x), HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_RMSK)
  5606. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_INM(x, mask) \
  5607. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_ADDR(x), mask)
  5608. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_OUT(x, val) \
  5609. out_dword( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_ADDR(x), val)
  5610. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_OUTM(x, mask, val) \
  5611. do {\
  5612. HWIO_INTLOCK(); \
  5613. out_dword_masked_ns(HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_ADDR(x), mask, val, HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_IN(x)); \
  5614. HWIO_INTFREE();\
  5615. } while (0)
  5616. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_ADDRESS_LO_BITS_BMSK 0xffffffff
  5617. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_1_ADDRESS_LO_BITS_SHFT 0x0
  5618. //// Register REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1 ////
  5619. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_ADDR(x) (x+0x0000061c)
  5620. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_PHYS(x) (x+0x0000061c)
  5621. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_RMSK 0x000000ff
  5622. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_SHFT 0
  5623. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_IN(x) \
  5624. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_ADDR(x), HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_RMSK)
  5625. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_INM(x, mask) \
  5626. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_ADDR(x), mask)
  5627. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_OUT(x, val) \
  5628. out_dword( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_ADDR(x), val)
  5629. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_OUTM(x, mask, val) \
  5630. do {\
  5631. HWIO_INTLOCK(); \
  5632. out_dword_masked_ns(HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_ADDR(x), mask, val, HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_IN(x)); \
  5633. HWIO_INTFREE();\
  5634. } while (0)
  5635. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_ADDRESS_HI_BITS_BMSK 0x000000ff
  5636. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_1_ADDRESS_HI_BITS_SHFT 0x0
  5637. //// Register REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2 ////
  5638. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_ADDR(x) (x+0x00000620)
  5639. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_PHYS(x) (x+0x00000620)
  5640. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_RMSK 0xffffffff
  5641. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_SHFT 0
  5642. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_IN(x) \
  5643. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_ADDR(x), HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_RMSK)
  5644. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_INM(x, mask) \
  5645. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_ADDR(x), mask)
  5646. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_OUT(x, val) \
  5647. out_dword( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_ADDR(x), val)
  5648. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_OUTM(x, mask, val) \
  5649. do {\
  5650. HWIO_INTLOCK(); \
  5651. out_dword_masked_ns(HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_ADDR(x), mask, val, HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_IN(x)); \
  5652. HWIO_INTFREE();\
  5653. } while (0)
  5654. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_ADDRESS_LO_BITS_BMSK 0xffffffff
  5655. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_2_ADDRESS_LO_BITS_SHFT 0x0
  5656. //// Register REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2 ////
  5657. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_ADDR(x) (x+0x00000624)
  5658. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_PHYS(x) (x+0x00000624)
  5659. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_RMSK 0x000000ff
  5660. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_SHFT 0
  5661. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_IN(x) \
  5662. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_ADDR(x), HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_RMSK)
  5663. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_INM(x, mask) \
  5664. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_ADDR(x), mask)
  5665. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_OUT(x, val) \
  5666. out_dword( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_ADDR(x), val)
  5667. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_OUTM(x, mask, val) \
  5668. do {\
  5669. HWIO_INTLOCK(); \
  5670. out_dword_masked_ns(HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_ADDR(x), mask, val, HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_IN(x)); \
  5671. HWIO_INTFREE();\
  5672. } while (0)
  5673. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_ADDRESS_HI_BITS_BMSK 0x000000ff
  5674. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_2_ADDRESS_HI_BITS_SHFT 0x0
  5675. //// Register REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3 ////
  5676. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_ADDR(x) (x+0x00000628)
  5677. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_PHYS(x) (x+0x00000628)
  5678. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_RMSK 0xffffffff
  5679. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_SHFT 0
  5680. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_IN(x) \
  5681. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_ADDR(x), HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_RMSK)
  5682. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_INM(x, mask) \
  5683. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_ADDR(x), mask)
  5684. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_OUT(x, val) \
  5685. out_dword( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_ADDR(x), val)
  5686. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_OUTM(x, mask, val) \
  5687. do {\
  5688. HWIO_INTLOCK(); \
  5689. out_dword_masked_ns(HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_ADDR(x), mask, val, HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_IN(x)); \
  5690. HWIO_INTFREE();\
  5691. } while (0)
  5692. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_ADDRESS_LO_BITS_BMSK 0xffffffff
  5693. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_LO_IX_3_ADDRESS_LO_BITS_SHFT 0x0
  5694. //// Register REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3 ////
  5695. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_ADDR(x) (x+0x0000062c)
  5696. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_PHYS(x) (x+0x0000062c)
  5697. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_RMSK 0x000000ff
  5698. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_SHFT 0
  5699. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_IN(x) \
  5700. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_ADDR(x), HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_RMSK)
  5701. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_INM(x, mask) \
  5702. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_ADDR(x), mask)
  5703. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_OUT(x, val) \
  5704. out_dword( HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_ADDR(x), val)
  5705. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_OUTM(x, mask, val) \
  5706. do {\
  5707. HWIO_INTLOCK(); \
  5708. out_dword_masked_ns(HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_ADDR(x), mask, val, HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_IN(x)); \
  5709. HWIO_INTFREE();\
  5710. } while (0)
  5711. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_ADDRESS_HI_BITS_BMSK 0x000000ff
  5712. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_ADDR_HI_IX_3_ADDRESS_HI_BITS_SHFT 0x0
  5713. //// Register REO_R0_QUEUE_DESC_BLOCK_INFO ////
  5714. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_ADDR(x) (x+0x00000630)
  5715. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_PHYS(x) (x+0x00000630)
  5716. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_RMSK 0x0000001f
  5717. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_SHFT 0
  5718. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_IN(x) \
  5719. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_ADDR(x), HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_RMSK)
  5720. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_INM(x, mask) \
  5721. in_dword_masked ( HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_ADDR(x), mask)
  5722. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_OUT(x, val) \
  5723. out_dword( HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_ADDR(x), val)
  5724. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_OUTM(x, mask, val) \
  5725. do {\
  5726. HWIO_INTLOCK(); \
  5727. out_dword_masked_ns(HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_ADDR(x), mask, val, HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_IN(x)); \
  5728. HWIO_INTFREE();\
  5729. } while (0)
  5730. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_ENTIRE_CACHE_BLOCKED_BMSK 0x00000010
  5731. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_ENTIRE_CACHE_BLOCKED_SHFT 0x4
  5732. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_ADDRESS_VALID_BMSK 0x0000000f
  5733. #define HWIO_REO_R0_QUEUE_DESC_BLOCK_INFO_ADDRESS_VALID_SHFT 0x0
  5734. //// Register REO_R0_GXI_TESTBUS_LOWER ////
  5735. #define HWIO_REO_R0_GXI_TESTBUS_LOWER_ADDR(x) (x+0x00000654)
  5736. #define HWIO_REO_R0_GXI_TESTBUS_LOWER_PHYS(x) (x+0x00000654)
  5737. #define HWIO_REO_R0_GXI_TESTBUS_LOWER_RMSK 0xffffffff
  5738. #define HWIO_REO_R0_GXI_TESTBUS_LOWER_SHFT 0
  5739. #define HWIO_REO_R0_GXI_TESTBUS_LOWER_IN(x) \
  5740. in_dword_masked ( HWIO_REO_R0_GXI_TESTBUS_LOWER_ADDR(x), HWIO_REO_R0_GXI_TESTBUS_LOWER_RMSK)
  5741. #define HWIO_REO_R0_GXI_TESTBUS_LOWER_INM(x, mask) \
  5742. in_dword_masked ( HWIO_REO_R0_GXI_TESTBUS_LOWER_ADDR(x), mask)
  5743. #define HWIO_REO_R0_GXI_TESTBUS_LOWER_OUT(x, val) \
  5744. out_dword( HWIO_REO_R0_GXI_TESTBUS_LOWER_ADDR(x), val)
  5745. #define HWIO_REO_R0_GXI_TESTBUS_LOWER_OUTM(x, mask, val) \
  5746. do {\
  5747. HWIO_INTLOCK(); \
  5748. out_dword_masked_ns(HWIO_REO_R0_GXI_TESTBUS_LOWER_ADDR(x), mask, val, HWIO_REO_R0_GXI_TESTBUS_LOWER_IN(x)); \
  5749. HWIO_INTFREE();\
  5750. } while (0)
  5751. #define HWIO_REO_R0_GXI_TESTBUS_LOWER_VALUE_BMSK 0xffffffff
  5752. #define HWIO_REO_R0_GXI_TESTBUS_LOWER_VALUE_SHFT 0x0
  5753. //// Register REO_R0_GXI_TESTBUS_UPPER ////
  5754. #define HWIO_REO_R0_GXI_TESTBUS_UPPER_ADDR(x) (x+0x00000658)
  5755. #define HWIO_REO_R0_GXI_TESTBUS_UPPER_PHYS(x) (x+0x00000658)
  5756. #define HWIO_REO_R0_GXI_TESTBUS_UPPER_RMSK 0x000000ff
  5757. #define HWIO_REO_R0_GXI_TESTBUS_UPPER_SHFT 0
  5758. #define HWIO_REO_R0_GXI_TESTBUS_UPPER_IN(x) \
  5759. in_dword_masked ( HWIO_REO_R0_GXI_TESTBUS_UPPER_ADDR(x), HWIO_REO_R0_GXI_TESTBUS_UPPER_RMSK)
  5760. #define HWIO_REO_R0_GXI_TESTBUS_UPPER_INM(x, mask) \
  5761. in_dword_masked ( HWIO_REO_R0_GXI_TESTBUS_UPPER_ADDR(x), mask)
  5762. #define HWIO_REO_R0_GXI_TESTBUS_UPPER_OUT(x, val) \
  5763. out_dword( HWIO_REO_R0_GXI_TESTBUS_UPPER_ADDR(x), val)
  5764. #define HWIO_REO_R0_GXI_TESTBUS_UPPER_OUTM(x, mask, val) \
  5765. do {\
  5766. HWIO_INTLOCK(); \
  5767. out_dword_masked_ns(HWIO_REO_R0_GXI_TESTBUS_UPPER_ADDR(x), mask, val, HWIO_REO_R0_GXI_TESTBUS_UPPER_IN(x)); \
  5768. HWIO_INTFREE();\
  5769. } while (0)
  5770. #define HWIO_REO_R0_GXI_TESTBUS_UPPER_VALUE_BMSK 0x000000ff
  5771. #define HWIO_REO_R0_GXI_TESTBUS_UPPER_VALUE_SHFT 0x0
  5772. //// Register REO_R0_GXI_SM_STATES_IX_0 ////
  5773. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_ADDR(x) (x+0x0000065c)
  5774. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_PHYS(x) (x+0x0000065c)
  5775. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_RMSK 0x00000fff
  5776. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_SHFT 0
  5777. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_IN(x) \
  5778. in_dword_masked ( HWIO_REO_R0_GXI_SM_STATES_IX_0_ADDR(x), HWIO_REO_R0_GXI_SM_STATES_IX_0_RMSK)
  5779. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_INM(x, mask) \
  5780. in_dword_masked ( HWIO_REO_R0_GXI_SM_STATES_IX_0_ADDR(x), mask)
  5781. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_OUT(x, val) \
  5782. out_dword( HWIO_REO_R0_GXI_SM_STATES_IX_0_ADDR(x), val)
  5783. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_OUTM(x, mask, val) \
  5784. do {\
  5785. HWIO_INTLOCK(); \
  5786. out_dword_masked_ns(HWIO_REO_R0_GXI_SM_STATES_IX_0_ADDR(x), mask, val, HWIO_REO_R0_GXI_SM_STATES_IX_0_IN(x)); \
  5787. HWIO_INTFREE();\
  5788. } while (0)
  5789. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_SM_STATE_RD_ADDR_BMSK 0x00000e00
  5790. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_SM_STATE_RD_ADDR_SHFT 0x9
  5791. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_SM_STATE_WR_ADDR_BMSK 0x000001f0
  5792. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_SM_STATE_WR_ADDR_SHFT 0x4
  5793. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_SM_STATE_WR_DATA_BMSK 0x0000000f
  5794. #define HWIO_REO_R0_GXI_SM_STATES_IX_0_SM_STATE_WR_DATA_SHFT 0x0
  5795. //// Register REO_R0_GXI_END_OF_TEST_CHECK ////
  5796. #define HWIO_REO_R0_GXI_END_OF_TEST_CHECK_ADDR(x) (x+0x00000660)
  5797. #define HWIO_REO_R0_GXI_END_OF_TEST_CHECK_PHYS(x) (x+0x00000660)
  5798. #define HWIO_REO_R0_GXI_END_OF_TEST_CHECK_RMSK 0x00000001
  5799. #define HWIO_REO_R0_GXI_END_OF_TEST_CHECK_SHFT 0
  5800. #define HWIO_REO_R0_GXI_END_OF_TEST_CHECK_IN(x) \
  5801. in_dword_masked ( HWIO_REO_R0_GXI_END_OF_TEST_CHECK_ADDR(x), HWIO_REO_R0_GXI_END_OF_TEST_CHECK_RMSK)
  5802. #define HWIO_REO_R0_GXI_END_OF_TEST_CHECK_INM(x, mask) \
  5803. in_dword_masked ( HWIO_REO_R0_GXI_END_OF_TEST_CHECK_ADDR(x), mask)
  5804. #define HWIO_REO_R0_GXI_END_OF_TEST_CHECK_OUT(x, val) \
  5805. out_dword( HWIO_REO_R0_GXI_END_OF_TEST_CHECK_ADDR(x), val)
  5806. #define HWIO_REO_R0_GXI_END_OF_TEST_CHECK_OUTM(x, mask, val) \
  5807. do {\
  5808. HWIO_INTLOCK(); \
  5809. out_dword_masked_ns(HWIO_REO_R0_GXI_END_OF_TEST_CHECK_ADDR(x), mask, val, HWIO_REO_R0_GXI_END_OF_TEST_CHECK_IN(x)); \
  5810. HWIO_INTFREE();\
  5811. } while (0)
  5812. #define HWIO_REO_R0_GXI_END_OF_TEST_CHECK_END_OF_TEST_SELF_CHECK_BMSK 0x00000001
  5813. #define HWIO_REO_R0_GXI_END_OF_TEST_CHECK_END_OF_TEST_SELF_CHECK_SHFT 0x0
  5814. //// Register REO_R0_GXI_CLOCK_GATE_DISABLE ////
  5815. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_ADDR(x) (x+0x00000664)
  5816. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_PHYS(x) (x+0x00000664)
  5817. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_RMSK 0x80000fff
  5818. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_SHFT 0
  5819. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_IN(x) \
  5820. in_dword_masked ( HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_ADDR(x), HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_RMSK)
  5821. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_INM(x, mask) \
  5822. in_dword_masked ( HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_ADDR(x), mask)
  5823. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_OUT(x, val) \
  5824. out_dword( HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_ADDR(x), val)
  5825. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_OUTM(x, mask, val) \
  5826. do {\
  5827. HWIO_INTLOCK(); \
  5828. out_dword_masked_ns(HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_ADDR(x), mask, val, HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_IN(x)); \
  5829. HWIO_INTFREE();\
  5830. } while (0)
  5831. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_CLOCK_GATE_EXTEND_BMSK 0x80000000
  5832. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_CLOCK_GATE_EXTEND_SHFT 0x1f
  5833. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_SPARE_BMSK 0x00000800
  5834. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_SPARE_SHFT 0xb
  5835. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WDOG_CTR_BMSK 0x00000400
  5836. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WDOG_CTR_SHFT 0xa
  5837. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_RD_FIFO_BMSK 0x00000200
  5838. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_RD_FIFO_SHFT 0x9
  5839. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WR_DATA_FIFO_BMSK 0x00000100
  5840. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WR_DATA_FIFO_SHFT 0x8
  5841. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WR_ADDR_FIFO_BMSK 0x00000080
  5842. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WR_ADDR_FIFO_SHFT 0x7
  5843. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_RD_AXI_MAS_BMSK 0x00000040
  5844. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_RD_AXI_MAS_SHFT 0x6
  5845. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WR_DATA_AXI_MAS_BMSK 0x00000020
  5846. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WR_DATA_AXI_MAS_SHFT 0x5
  5847. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WR_ADDR_AXI_MAS_BMSK 0x00000010
  5848. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WR_ADDR_AXI_MAS_SHFT 0x4
  5849. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WR_DATA_CMD_BMSK 0x00000008
  5850. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WR_DATA_CMD_SHFT 0x3
  5851. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WR_ADDR_CMD_BMSK 0x00000004
  5852. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_WR_ADDR_CMD_SHFT 0x2
  5853. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_RD_CMD_BMSK 0x00000002
  5854. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_RD_CMD_SHFT 0x1
  5855. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_CORE_BMSK 0x00000001
  5856. #define HWIO_REO_R0_GXI_CLOCK_GATE_DISABLE_CORE_SHFT 0x0
  5857. //// Register REO_R0_GXI_GXI_ERR_INTS ////
  5858. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_ADDR(x) (x+0x00000668)
  5859. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_PHYS(x) (x+0x00000668)
  5860. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_RMSK 0x01010101
  5861. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_SHFT 0
  5862. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_IN(x) \
  5863. in_dword_masked ( HWIO_REO_R0_GXI_GXI_ERR_INTS_ADDR(x), HWIO_REO_R0_GXI_GXI_ERR_INTS_RMSK)
  5864. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_INM(x, mask) \
  5865. in_dword_masked ( HWIO_REO_R0_GXI_GXI_ERR_INTS_ADDR(x), mask)
  5866. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_OUT(x, val) \
  5867. out_dword( HWIO_REO_R0_GXI_GXI_ERR_INTS_ADDR(x), val)
  5868. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_OUTM(x, mask, val) \
  5869. do {\
  5870. HWIO_INTLOCK(); \
  5871. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_ERR_INTS_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_ERR_INTS_IN(x)); \
  5872. HWIO_INTFREE();\
  5873. } while (0)
  5874. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_GXI_WR_LAST_ERR_INT_BMSK 0x01000000
  5875. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_GXI_WR_LAST_ERR_INT_SHFT 0x18
  5876. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_GXI_AXI_WR_ERR_INT_BMSK 0x00010000
  5877. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_GXI_AXI_WR_ERR_INT_SHFT 0x10
  5878. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_GXI_AXI_RD_ERR_INT_BMSK 0x00000100
  5879. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_GXI_AXI_RD_ERR_INT_SHFT 0x8
  5880. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_GXI_WDTIMEOUT_INT_BMSK 0x00000001
  5881. #define HWIO_REO_R0_GXI_GXI_ERR_INTS_GXI_WDTIMEOUT_INT_SHFT 0x0
  5882. //// Register REO_R0_GXI_GXI_ERR_STATS ////
  5883. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_ADDR(x) (x+0x0000066c)
  5884. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_PHYS(x) (x+0x0000066c)
  5885. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_RMSK 0x003f3f3f
  5886. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_SHFT 0
  5887. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_IN(x) \
  5888. in_dword_masked ( HWIO_REO_R0_GXI_GXI_ERR_STATS_ADDR(x), HWIO_REO_R0_GXI_GXI_ERR_STATS_RMSK)
  5889. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_INM(x, mask) \
  5890. in_dword_masked ( HWIO_REO_R0_GXI_GXI_ERR_STATS_ADDR(x), mask)
  5891. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_OUT(x, val) \
  5892. out_dword( HWIO_REO_R0_GXI_GXI_ERR_STATS_ADDR(x), val)
  5893. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_OUTM(x, mask, val) \
  5894. do {\
  5895. HWIO_INTLOCK(); \
  5896. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_ERR_STATS_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_ERR_STATS_IN(x)); \
  5897. HWIO_INTFREE();\
  5898. } while (0)
  5899. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_AXI_WR_LAST_ERR_PORT_BMSK 0x003f0000
  5900. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_AXI_WR_LAST_ERR_PORT_SHFT 0x10
  5901. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_AXI_WR_ERR_PORT_BMSK 0x00003f00
  5902. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_AXI_WR_ERR_PORT_SHFT 0x8
  5903. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_AXI_RD_ERR_PORT_BMSK 0x0000003f
  5904. #define HWIO_REO_R0_GXI_GXI_ERR_STATS_AXI_RD_ERR_PORT_SHFT 0x0
  5905. //// Register REO_R0_GXI_GXI_DEFAULT_CONTROL ////
  5906. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_ADDR(x) (x+0x00000670)
  5907. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_PHYS(x) (x+0x00000670)
  5908. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_RMSK 0xffff3f3f
  5909. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_SHFT 0
  5910. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_IN(x) \
  5911. in_dword_masked ( HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_ADDR(x), HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_RMSK)
  5912. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_INM(x, mask) \
  5913. in_dword_masked ( HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_ADDR(x), mask)
  5914. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_OUT(x, val) \
  5915. out_dword( HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_ADDR(x), val)
  5916. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_OUTM(x, mask, val) \
  5917. do {\
  5918. HWIO_INTLOCK(); \
  5919. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_IN(x)); \
  5920. HWIO_INTFREE();\
  5921. } while (0)
  5922. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_GXI_DEFAULT_MAX_PENDING_READ_DATA_BMSK 0xff000000
  5923. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_GXI_DEFAULT_MAX_PENDING_READ_DATA_SHFT 0x18
  5924. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_GXI_DEFAULT_MAX_PENDING_WRITE_DATA_BMSK 0x00ff0000
  5925. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_GXI_DEFAULT_MAX_PENDING_WRITE_DATA_SHFT 0x10
  5926. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_GXI_DEFAULT_MAX_PENDING_READS_BMSK 0x00003f00
  5927. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_GXI_DEFAULT_MAX_PENDING_READS_SHFT 0x8
  5928. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_GXI_DEFAULT_MAX_PENDING_WRITES_BMSK 0x0000003f
  5929. #define HWIO_REO_R0_GXI_GXI_DEFAULT_CONTROL_GXI_DEFAULT_MAX_PENDING_WRITES_SHFT 0x0
  5930. //// Register REO_R0_GXI_GXI_REDUCED_CONTROL ////
  5931. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_ADDR(x) (x+0x00000674)
  5932. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_PHYS(x) (x+0x00000674)
  5933. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_RMSK 0xffff3f3f
  5934. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_SHFT 0
  5935. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_IN(x) \
  5936. in_dword_masked ( HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_ADDR(x), HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_RMSK)
  5937. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_INM(x, mask) \
  5938. in_dword_masked ( HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_ADDR(x), mask)
  5939. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_OUT(x, val) \
  5940. out_dword( HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_ADDR(x), val)
  5941. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_OUTM(x, mask, val) \
  5942. do {\
  5943. HWIO_INTLOCK(); \
  5944. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_IN(x)); \
  5945. HWIO_INTFREE();\
  5946. } while (0)
  5947. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_GXI_REDUCED_MAX_PENDING_READ_DATA_BMSK 0xff000000
  5948. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_GXI_REDUCED_MAX_PENDING_READ_DATA_SHFT 0x18
  5949. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_GXI_REDUCED_MAX_PENDING_WRITE_DATA_BMSK 0x00ff0000
  5950. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_GXI_REDUCED_MAX_PENDING_WRITE_DATA_SHFT 0x10
  5951. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_GXI_REDUCED_MAX_PENDING_READS_BMSK 0x00003f00
  5952. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_GXI_REDUCED_MAX_PENDING_READS_SHFT 0x8
  5953. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_GXI_REDUCED_MAX_PENDING_WRITES_BMSK 0x0000003f
  5954. #define HWIO_REO_R0_GXI_GXI_REDUCED_CONTROL_GXI_REDUCED_MAX_PENDING_WRITES_SHFT 0x0
  5955. //// Register REO_R0_GXI_GXI_MISC_CONTROL ////
  5956. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_ADDR(x) (x+0x00000678)
  5957. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_PHYS(x) (x+0x00000678)
  5958. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_RMSK 0x0fffffff
  5959. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_SHFT 0
  5960. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_IN(x) \
  5961. in_dword_masked ( HWIO_REO_R0_GXI_GXI_MISC_CONTROL_ADDR(x), HWIO_REO_R0_GXI_GXI_MISC_CONTROL_RMSK)
  5962. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_INM(x, mask) \
  5963. in_dword_masked ( HWIO_REO_R0_GXI_GXI_MISC_CONTROL_ADDR(x), mask)
  5964. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_OUT(x, val) \
  5965. out_dword( HWIO_REO_R0_GXI_GXI_MISC_CONTROL_ADDR(x), val)
  5966. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_OUTM(x, mask, val) \
  5967. do {\
  5968. HWIO_INTLOCK(); \
  5969. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_MISC_CONTROL_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_MISC_CONTROL_IN(x)); \
  5970. HWIO_INTFREE();\
  5971. } while (0)
  5972. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_DELAYED_RD_FLUSH_BMSK 0x08000000
  5973. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_DELAYED_RD_FLUSH_SHFT 0x1b
  5974. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_DELAYED_WR_FLUSH_BMSK 0x04000000
  5975. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_DELAYED_WR_FLUSH_SHFT 0x1a
  5976. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_DISABLE_WR_PREFIL_BMSK 0x02000000
  5977. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_DISABLE_WR_PREFIL_SHFT 0x19
  5978. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_MAX_WR_BOUNDARY_SPLIT_BMSK 0x01000000
  5979. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_MAX_WR_BOUNDARY_SPLIT_SHFT 0x18
  5980. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_MAX_RD_BOUNDARY_SPLIT_BMSK 0x00800000
  5981. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_MAX_RD_BOUNDARY_SPLIT_SHFT 0x17
  5982. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_WRITE_BURST_SIZE_BMSK 0x00700000
  5983. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_WRITE_BURST_SIZE_SHFT 0x14
  5984. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_READ_BURST_SIZE_BMSK 0x000e0000
  5985. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_READ_BURST_SIZE_SHFT 0x11
  5986. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_READ_ISSUE_THRESHOLD_BMSK 0x0001fe00
  5987. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_READ_ISSUE_THRESHOLD_SHFT 0x9
  5988. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_WRITE_PREFETCH_THRESHOLD_BMSK 0x000001fe
  5989. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_WRITE_PREFETCH_THRESHOLD_SHFT 0x1
  5990. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_CLEAR_STATS_BMSK 0x00000001
  5991. #define HWIO_REO_R0_GXI_GXI_MISC_CONTROL_GXI_CLEAR_STATS_SHFT 0x0
  5992. //// Register REO_R0_GXI_GXI_WDOG_CONTROL ////
  5993. #define HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_ADDR(x) (x+0x0000067c)
  5994. #define HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_PHYS(x) (x+0x0000067c)
  5995. #define HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_RMSK 0xffff0001
  5996. #define HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_SHFT 0
  5997. #define HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_IN(x) \
  5998. in_dword_masked ( HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_ADDR(x), HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_RMSK)
  5999. #define HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_INM(x, mask) \
  6000. in_dword_masked ( HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_ADDR(x), mask)
  6001. #define HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_OUT(x, val) \
  6002. out_dword( HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_ADDR(x), val)
  6003. #define HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_OUTM(x, mask, val) \
  6004. do {\
  6005. HWIO_INTLOCK(); \
  6006. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_IN(x)); \
  6007. HWIO_INTFREE();\
  6008. } while (0)
  6009. #define HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_GXI_WDOG_LIMIT_BMSK 0xffff0000
  6010. #define HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_GXI_WDOG_LIMIT_SHFT 0x10
  6011. #define HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_GXI_WDOG_DISABLE_BMSK 0x00000001
  6012. #define HWIO_REO_R0_GXI_GXI_WDOG_CONTROL_GXI_WDOG_DISABLE_SHFT 0x0
  6013. //// Register REO_R0_GXI_GXI_WDOG_STATUS ////
  6014. #define HWIO_REO_R0_GXI_GXI_WDOG_STATUS_ADDR(x) (x+0x00000680)
  6015. #define HWIO_REO_R0_GXI_GXI_WDOG_STATUS_PHYS(x) (x+0x00000680)
  6016. #define HWIO_REO_R0_GXI_GXI_WDOG_STATUS_RMSK 0x0000ffff
  6017. #define HWIO_REO_R0_GXI_GXI_WDOG_STATUS_SHFT 0
  6018. #define HWIO_REO_R0_GXI_GXI_WDOG_STATUS_IN(x) \
  6019. in_dword_masked ( HWIO_REO_R0_GXI_GXI_WDOG_STATUS_ADDR(x), HWIO_REO_R0_GXI_GXI_WDOG_STATUS_RMSK)
  6020. #define HWIO_REO_R0_GXI_GXI_WDOG_STATUS_INM(x, mask) \
  6021. in_dword_masked ( HWIO_REO_R0_GXI_GXI_WDOG_STATUS_ADDR(x), mask)
  6022. #define HWIO_REO_R0_GXI_GXI_WDOG_STATUS_OUT(x, val) \
  6023. out_dword( HWIO_REO_R0_GXI_GXI_WDOG_STATUS_ADDR(x), val)
  6024. #define HWIO_REO_R0_GXI_GXI_WDOG_STATUS_OUTM(x, mask, val) \
  6025. do {\
  6026. HWIO_INTLOCK(); \
  6027. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_WDOG_STATUS_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_WDOG_STATUS_IN(x)); \
  6028. HWIO_INTFREE();\
  6029. } while (0)
  6030. #define HWIO_REO_R0_GXI_GXI_WDOG_STATUS_GXI_WDOG_STATUS_BMSK 0x0000ffff
  6031. #define HWIO_REO_R0_GXI_GXI_WDOG_STATUS_GXI_WDOG_STATUS_SHFT 0x0
  6032. //// Register REO_R0_GXI_GXI_IDLE_COUNTERS ////
  6033. #define HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_ADDR(x) (x+0x00000684)
  6034. #define HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_PHYS(x) (x+0x00000684)
  6035. #define HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_RMSK 0xffffffff
  6036. #define HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_SHFT 0
  6037. #define HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_IN(x) \
  6038. in_dword_masked ( HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_ADDR(x), HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_RMSK)
  6039. #define HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_INM(x, mask) \
  6040. in_dword_masked ( HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_ADDR(x), mask)
  6041. #define HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_OUT(x, val) \
  6042. out_dword( HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_ADDR(x), val)
  6043. #define HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_OUTM(x, mask, val) \
  6044. do {\
  6045. HWIO_INTLOCK(); \
  6046. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_IN(x)); \
  6047. HWIO_INTFREE();\
  6048. } while (0)
  6049. #define HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_GXI_READ_IDLE_CNT_BMSK 0xffff0000
  6050. #define HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_GXI_READ_IDLE_CNT_SHFT 0x10
  6051. #define HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_GXI_WRITE_IDLE_CNT_BMSK 0x0000ffff
  6052. #define HWIO_REO_R0_GXI_GXI_IDLE_COUNTERS_GXI_WRITE_IDLE_CNT_SHFT 0x0
  6053. //// Register REO_R0_GXI_GXI_RD_LATENCY_CTRL ////
  6054. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_ADDR(x) (x+0x00000688)
  6055. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_PHYS(x) (x+0x00000688)
  6056. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_RMSK 0x000fffff
  6057. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_SHFT 0
  6058. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_IN(x) \
  6059. in_dword_masked ( HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_ADDR(x), HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_RMSK)
  6060. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_INM(x, mask) \
  6061. in_dword_masked ( HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_ADDR(x), mask)
  6062. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_OUT(x, val) \
  6063. out_dword( HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_ADDR(x), val)
  6064. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_OUTM(x, mask, val) \
  6065. do {\
  6066. HWIO_INTLOCK(); \
  6067. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_IN(x)); \
  6068. HWIO_INTFREE();\
  6069. } while (0)
  6070. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_AXI_LATENCY_RANGE_BMSK 0x000e0000
  6071. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_AXI_LATENCY_RANGE_SHFT 0x11
  6072. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_AXI_LATENCY_EN_BMSK 0x00010000
  6073. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_AXI_LATENCY_EN_SHFT 0x10
  6074. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_AXI_LATENCY_MIN_BMSK 0x0000ffff
  6075. #define HWIO_REO_R0_GXI_GXI_RD_LATENCY_CTRL_AXI_LATENCY_MIN_SHFT 0x0
  6076. //// Register REO_R0_GXI_GXI_WR_LATENCY_CTRL ////
  6077. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_ADDR(x) (x+0x0000068c)
  6078. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_PHYS(x) (x+0x0000068c)
  6079. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_RMSK 0x000fffff
  6080. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_SHFT 0
  6081. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_IN(x) \
  6082. in_dword_masked ( HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_ADDR(x), HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_RMSK)
  6083. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_INM(x, mask) \
  6084. in_dword_masked ( HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_ADDR(x), mask)
  6085. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_OUT(x, val) \
  6086. out_dword( HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_ADDR(x), val)
  6087. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_OUTM(x, mask, val) \
  6088. do {\
  6089. HWIO_INTLOCK(); \
  6090. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_IN(x)); \
  6091. HWIO_INTFREE();\
  6092. } while (0)
  6093. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_AXI_LATENCY_RANGE_BMSK 0x000e0000
  6094. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_AXI_LATENCY_RANGE_SHFT 0x11
  6095. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_AXI_LATENCY_EN_BMSK 0x00010000
  6096. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_AXI_LATENCY_EN_SHFT 0x10
  6097. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_AXI_LATENCY_MIN_BMSK 0x0000ffff
  6098. #define HWIO_REO_R0_GXI_GXI_WR_LATENCY_CTRL_AXI_LATENCY_MIN_SHFT 0x0
  6099. //// Register REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0 ////
  6100. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_ADDR(x) (x+0x00000690)
  6101. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_PHYS(x) (x+0x00000690)
  6102. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_RMSK 0xffffffff
  6103. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_SHFT 0
  6104. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_IN(x) \
  6105. in_dword_masked ( HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_ADDR(x), HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_RMSK)
  6106. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_INM(x, mask) \
  6107. in_dword_masked ( HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_ADDR(x), mask)
  6108. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_OUT(x, val) \
  6109. out_dword( HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_ADDR(x), val)
  6110. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_OUTM(x, mask, val) \
  6111. do {\
  6112. HWIO_INTLOCK(); \
  6113. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_IN(x)); \
  6114. HWIO_INTFREE();\
  6115. } while (0)
  6116. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_VALUE_BMSK 0xffffffff
  6117. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_0_VALUE_SHFT 0x0
  6118. //// Register REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1 ////
  6119. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_ADDR(x) (x+0x00000694)
  6120. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_PHYS(x) (x+0x00000694)
  6121. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_RMSK 0xffffffff
  6122. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_SHFT 0
  6123. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_IN(x) \
  6124. in_dword_masked ( HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_ADDR(x), HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_RMSK)
  6125. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_INM(x, mask) \
  6126. in_dword_masked ( HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_ADDR(x), mask)
  6127. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_OUT(x, val) \
  6128. out_dword( HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_ADDR(x), val)
  6129. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_OUTM(x, mask, val) \
  6130. do {\
  6131. HWIO_INTLOCK(); \
  6132. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_IN(x)); \
  6133. HWIO_INTFREE();\
  6134. } while (0)
  6135. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_VALUE_BMSK 0xffffffff
  6136. #define HWIO_REO_R0_GXI_GXI_WR_ERR_STALL_DISABLE_IX_1_VALUE_SHFT 0x0
  6137. //// Register REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0 ////
  6138. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_ADDR(x) (x+0x00000698)
  6139. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_PHYS(x) (x+0x00000698)
  6140. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_RMSK 0xffffffff
  6141. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_SHFT 0
  6142. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_IN(x) \
  6143. in_dword_masked ( HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_ADDR(x), HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_RMSK)
  6144. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_INM(x, mask) \
  6145. in_dword_masked ( HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_ADDR(x), mask)
  6146. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_OUT(x, val) \
  6147. out_dword( HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_ADDR(x), val)
  6148. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_OUTM(x, mask, val) \
  6149. do {\
  6150. HWIO_INTLOCK(); \
  6151. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_IN(x)); \
  6152. HWIO_INTFREE();\
  6153. } while (0)
  6154. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_VALUE_BMSK 0xffffffff
  6155. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_0_VALUE_SHFT 0x0
  6156. //// Register REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1 ////
  6157. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_ADDR(x) (x+0x0000069c)
  6158. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_PHYS(x) (x+0x0000069c)
  6159. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_RMSK 0xffffffff
  6160. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_SHFT 0
  6161. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_IN(x) \
  6162. in_dword_masked ( HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_ADDR(x), HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_RMSK)
  6163. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_INM(x, mask) \
  6164. in_dword_masked ( HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_ADDR(x), mask)
  6165. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_OUT(x, val) \
  6166. out_dword( HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_ADDR(x), val)
  6167. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_OUTM(x, mask, val) \
  6168. do {\
  6169. HWIO_INTLOCK(); \
  6170. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_IN(x)); \
  6171. HWIO_INTFREE();\
  6172. } while (0)
  6173. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_VALUE_BMSK 0xffffffff
  6174. #define HWIO_REO_R0_GXI_GXI_RD_ERR_STALL_DISABLE_IX_1_VALUE_SHFT 0x0
  6175. //// Register REO_R0_GXI_GXI_AXI_OUTSANDING_CTL ////
  6176. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_ADDR(x) (x+0x000006a0)
  6177. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_PHYS(x) (x+0x000006a0)
  6178. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_RMSK 0x00009f9f
  6179. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_SHFT 0
  6180. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_IN(x) \
  6181. in_dword_masked ( HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_ADDR(x), HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_RMSK)
  6182. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_INM(x, mask) \
  6183. in_dword_masked ( HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_ADDR(x), mask)
  6184. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_OUT(x, val) \
  6185. out_dword( HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_ADDR(x), val)
  6186. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_OUTM(x, mask, val) \
  6187. do {\
  6188. HWIO_INTLOCK(); \
  6189. out_dword_masked_ns(HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_ADDR(x), mask, val, HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_IN(x)); \
  6190. HWIO_INTFREE();\
  6191. } while (0)
  6192. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_WR_OVR_EN_BMSK 0x00008000
  6193. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_WR_OVR_EN_SHFT 0xf
  6194. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_WR_OVR_CNT_BMSK 0x00001f00
  6195. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_WR_OVR_CNT_SHFT 0x8
  6196. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_RD_OVR_EN_BMSK 0x00000080
  6197. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_RD_OVR_EN_SHFT 0x7
  6198. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_RD_OVR_CNT_BMSK 0x0000001f
  6199. #define HWIO_REO_R0_GXI_GXI_AXI_OUTSANDING_CTL_RD_OVR_CNT_SHFT 0x0
  6200. //// Register REO_R0_CACHE_CTL_CONFIG ////
  6201. #define HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(x) (x+0x000006a4)
  6202. #define HWIO_REO_R0_CACHE_CTL_CONFIG_PHYS(x) (x+0x000006a4)
  6203. #define HWIO_REO_R0_CACHE_CTL_CONFIG_RMSK 0xffffffff
  6204. #define HWIO_REO_R0_CACHE_CTL_CONFIG_SHFT 0
  6205. #define HWIO_REO_R0_CACHE_CTL_CONFIG_IN(x) \
  6206. in_dword_masked ( HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(x), HWIO_REO_R0_CACHE_CTL_CONFIG_RMSK)
  6207. #define HWIO_REO_R0_CACHE_CTL_CONFIG_INM(x, mask) \
  6208. in_dword_masked ( HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(x), mask)
  6209. #define HWIO_REO_R0_CACHE_CTL_CONFIG_OUT(x, val) \
  6210. out_dword( HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(x), val)
  6211. #define HWIO_REO_R0_CACHE_CTL_CONFIG_OUTM(x, mask, val) \
  6212. do {\
  6213. HWIO_INTLOCK(); \
  6214. out_dword_masked_ns(HWIO_REO_R0_CACHE_CTL_CONFIG_ADDR(x), mask, val, HWIO_REO_R0_CACHE_CTL_CONFIG_IN(x)); \
  6215. HWIO_INTFREE();\
  6216. } while (0)
  6217. #define HWIO_REO_R0_CACHE_CTL_CONFIG_DESC_TYPE_SWAP_BMSK 0xff000000
  6218. #define HWIO_REO_R0_CACHE_CTL_CONFIG_DESC_TYPE_SWAP_SHFT 0x18
  6219. #define HWIO_REO_R0_CACHE_CTL_CONFIG_ENABLE_LEGACY_SWAP_BMSK 0x00800000
  6220. #define HWIO_REO_R0_CACHE_CTL_CONFIG_ENABLE_LEGACY_SWAP_SHFT 0x17
  6221. #define HWIO_REO_R0_CACHE_CTL_CONFIG_WRITE_STRUCT_SWAP_BMSK 0x00400000
  6222. #define HWIO_REO_R0_CACHE_CTL_CONFIG_WRITE_STRUCT_SWAP_SHFT 0x16
  6223. #define HWIO_REO_R0_CACHE_CTL_CONFIG_READ_STRUCT_SWAP_BMSK 0x00200000
  6224. #define HWIO_REO_R0_CACHE_CTL_CONFIG_READ_STRUCT_SWAP_SHFT 0x15
  6225. #define HWIO_REO_R0_CACHE_CTL_CONFIG_WRITE_SECURITY_BMSK 0x00100000
  6226. #define HWIO_REO_R0_CACHE_CTL_CONFIG_WRITE_SECURITY_SHFT 0x14
  6227. #define HWIO_REO_R0_CACHE_CTL_CONFIG_READ_SECURITY_BMSK 0x00080000
  6228. #define HWIO_REO_R0_CACHE_CTL_CONFIG_READ_SECURITY_SHFT 0x13
  6229. #define HWIO_REO_R0_CACHE_CTL_CONFIG_BG_FLUSH_POST_WRITE_BMSK 0x00040000
  6230. #define HWIO_REO_R0_CACHE_CTL_CONFIG_BG_FLUSH_POST_WRITE_SHFT 0x12
  6231. #define HWIO_REO_R0_CACHE_CTL_CONFIG_CLIENT_FLUSH_POST_WRITE_BMSK 0x00020000
  6232. #define HWIO_REO_R0_CACHE_CTL_CONFIG_CLIENT_FLUSH_POST_WRITE_SHFT 0x11
  6233. #define HWIO_REO_R0_CACHE_CTL_CONFIG_CACHE_EMPTY_THRESHOLD_BMSK 0x0001fe00
  6234. #define HWIO_REO_R0_CACHE_CTL_CONFIG_CACHE_EMPTY_THRESHOLD_SHFT 0x9
  6235. #define HWIO_REO_R0_CACHE_CTL_CONFIG_CACHE_LINE_USE_NUM_BMSK 0x000001ff
  6236. #define HWIO_REO_R0_CACHE_CTL_CONFIG_CACHE_LINE_USE_NUM_SHFT 0x0
  6237. //// Register REO_R0_CACHE_CTL_CONTROL ////
  6238. #define HWIO_REO_R0_CACHE_CTL_CONTROL_ADDR(x) (x+0x000006a8)
  6239. #define HWIO_REO_R0_CACHE_CTL_CONTROL_PHYS(x) (x+0x000006a8)
  6240. #define HWIO_REO_R0_CACHE_CTL_CONTROL_RMSK 0x00000003
  6241. #define HWIO_REO_R0_CACHE_CTL_CONTROL_SHFT 0
  6242. #define HWIO_REO_R0_CACHE_CTL_CONTROL_IN(x) \
  6243. in_dword_masked ( HWIO_REO_R0_CACHE_CTL_CONTROL_ADDR(x), HWIO_REO_R0_CACHE_CTL_CONTROL_RMSK)
  6244. #define HWIO_REO_R0_CACHE_CTL_CONTROL_INM(x, mask) \
  6245. in_dword_masked ( HWIO_REO_R0_CACHE_CTL_CONTROL_ADDR(x), mask)
  6246. #define HWIO_REO_R0_CACHE_CTL_CONTROL_OUT(x, val) \
  6247. out_dword( HWIO_REO_R0_CACHE_CTL_CONTROL_ADDR(x), val)
  6248. #define HWIO_REO_R0_CACHE_CTL_CONTROL_OUTM(x, mask, val) \
  6249. do {\
  6250. HWIO_INTLOCK(); \
  6251. out_dword_masked_ns(HWIO_REO_R0_CACHE_CTL_CONTROL_ADDR(x), mask, val, HWIO_REO_R0_CACHE_CTL_CONTROL_IN(x)); \
  6252. HWIO_INTFREE();\
  6253. } while (0)
  6254. #define HWIO_REO_R0_CACHE_CTL_CONTROL_WRITE_POSTED_FOR_NON_POSTED_LINE_FLUSH_BMSK 0x00000002
  6255. #define HWIO_REO_R0_CACHE_CTL_CONTROL_WRITE_POSTED_FOR_NON_POSTED_LINE_FLUSH_SHFT 0x1
  6256. #define HWIO_REO_R0_CACHE_CTL_CONTROL_CACHE_RESET_BMSK 0x00000001
  6257. #define HWIO_REO_R0_CACHE_CTL_CONTROL_CACHE_RESET_SHFT 0x0
  6258. //// Register REO_R0_CACHE_CTL_CONFIG_SET ////
  6259. #define HWIO_REO_R0_CACHE_CTL_CONFIG_SET_ADDR(x) (x+0x000006ac)
  6260. #define HWIO_REO_R0_CACHE_CTL_CONFIG_SET_PHYS(x) (x+0x000006ac)
  6261. #define HWIO_REO_R0_CACHE_CTL_CONFIG_SET_RMSK 0x01ffffff
  6262. #define HWIO_REO_R0_CACHE_CTL_CONFIG_SET_SHFT 0
  6263. #define HWIO_REO_R0_CACHE_CTL_CONFIG_SET_IN(x) \
  6264. in_dword_masked ( HWIO_REO_R0_CACHE_CTL_CONFIG_SET_ADDR(x), HWIO_REO_R0_CACHE_CTL_CONFIG_SET_RMSK)
  6265. #define HWIO_REO_R0_CACHE_CTL_CONFIG_SET_INM(x, mask) \
  6266. in_dword_masked ( HWIO_REO_R0_CACHE_CTL_CONFIG_SET_ADDR(x), mask)
  6267. #define HWIO_REO_R0_CACHE_CTL_CONFIG_SET_OUT(x, val) \
  6268. out_dword( HWIO_REO_R0_CACHE_CTL_CONFIG_SET_ADDR(x), val)
  6269. #define HWIO_REO_R0_CACHE_CTL_CONFIG_SET_OUTM(x, mask, val) \
  6270. do {\
  6271. HWIO_INTLOCK(); \
  6272. out_dword_masked_ns(HWIO_REO_R0_CACHE_CTL_CONFIG_SET_ADDR(x), mask, val, HWIO_REO_R0_CACHE_CTL_CONFIG_SET_IN(x)); \
  6273. HWIO_INTFREE();\
  6274. } while (0)
  6275. #define HWIO_REO_R0_CACHE_CTL_CONFIG_SET_CONFIG_SET_BMSK 0x01ffffff
  6276. #define HWIO_REO_R0_CACHE_CTL_CONFIG_SET_CONFIG_SET_SHFT 0x0
  6277. //// Register REO_R0_CACHE_CTL_SET_SIZE ////
  6278. #define HWIO_REO_R0_CACHE_CTL_SET_SIZE_ADDR(x) (x+0x000006b0)
  6279. #define HWIO_REO_R0_CACHE_CTL_SET_SIZE_PHYS(x) (x+0x000006b0)
  6280. #define HWIO_REO_R0_CACHE_CTL_SET_SIZE_RMSK 0x000001ff
  6281. #define HWIO_REO_R0_CACHE_CTL_SET_SIZE_SHFT 0
  6282. #define HWIO_REO_R0_CACHE_CTL_SET_SIZE_IN(x) \
  6283. in_dword_masked ( HWIO_REO_R0_CACHE_CTL_SET_SIZE_ADDR(x), HWIO_REO_R0_CACHE_CTL_SET_SIZE_RMSK)
  6284. #define HWIO_REO_R0_CACHE_CTL_SET_SIZE_INM(x, mask) \
  6285. in_dword_masked ( HWIO_REO_R0_CACHE_CTL_SET_SIZE_ADDR(x), mask)
  6286. #define HWIO_REO_R0_CACHE_CTL_SET_SIZE_OUT(x, val) \
  6287. out_dword( HWIO_REO_R0_CACHE_CTL_SET_SIZE_ADDR(x), val)
  6288. #define HWIO_REO_R0_CACHE_CTL_SET_SIZE_OUTM(x, mask, val) \
  6289. do {\
  6290. HWIO_INTLOCK(); \
  6291. out_dword_masked_ns(HWIO_REO_R0_CACHE_CTL_SET_SIZE_ADDR(x), mask, val, HWIO_REO_R0_CACHE_CTL_SET_SIZE_IN(x)); \
  6292. HWIO_INTFREE();\
  6293. } while (0)
  6294. #define HWIO_REO_R0_CACHE_CTL_SET_SIZE_SET1_SIZE_BMSK 0x000001ff
  6295. #define HWIO_REO_R0_CACHE_CTL_SET_SIZE_SET1_SIZE_SHFT 0x0
  6296. //// Register REO_R0_CLK_GATE_CTRL ////
  6297. #define HWIO_REO_R0_CLK_GATE_CTRL_ADDR(x) (x+0x000006b4)
  6298. #define HWIO_REO_R0_CLK_GATE_CTRL_PHYS(x) (x+0x000006b4)
  6299. #define HWIO_REO_R0_CLK_GATE_CTRL_RMSK 0x0007ffff
  6300. #define HWIO_REO_R0_CLK_GATE_CTRL_SHFT 0
  6301. #define HWIO_REO_R0_CLK_GATE_CTRL_IN(x) \
  6302. in_dword_masked ( HWIO_REO_R0_CLK_GATE_CTRL_ADDR(x), HWIO_REO_R0_CLK_GATE_CTRL_RMSK)
  6303. #define HWIO_REO_R0_CLK_GATE_CTRL_INM(x, mask) \
  6304. in_dword_masked ( HWIO_REO_R0_CLK_GATE_CTRL_ADDR(x), mask)
  6305. #define HWIO_REO_R0_CLK_GATE_CTRL_OUT(x, val) \
  6306. out_dword( HWIO_REO_R0_CLK_GATE_CTRL_ADDR(x), val)
  6307. #define HWIO_REO_R0_CLK_GATE_CTRL_OUTM(x, mask, val) \
  6308. do {\
  6309. HWIO_INTLOCK(); \
  6310. out_dword_masked_ns(HWIO_REO_R0_CLK_GATE_CTRL_ADDR(x), mask, val, HWIO_REO_R0_CLK_GATE_CTRL_IN(x)); \
  6311. HWIO_INTFREE();\
  6312. } while (0)
  6313. #define HWIO_REO_R0_CLK_GATE_CTRL_RESERVE_7_BMSK 0x00040000
  6314. #define HWIO_REO_R0_CLK_GATE_CTRL_RESERVE_7_SHFT 0x12
  6315. #define HWIO_REO_R0_CLK_GATE_CTRL_RESERVE_6_BMSK 0x00020000
  6316. #define HWIO_REO_R0_CLK_GATE_CTRL_RESERVE_6_SHFT 0x11
  6317. #define HWIO_REO_R0_CLK_GATE_CTRL_RESERVE_5_BMSK 0x00010000
  6318. #define HWIO_REO_R0_CLK_GATE_CTRL_RESERVE_5_SHFT 0x10
  6319. #define HWIO_REO_R0_CLK_GATE_CTRL_RESERVE_4_BMSK 0x00008000
  6320. #define HWIO_REO_R0_CLK_GATE_CTRL_RESERVE_4_SHFT 0xf
  6321. #define HWIO_REO_R0_CLK_GATE_CTRL_RESERVE_3_BMSK 0x00004000
  6322. #define HWIO_REO_R0_CLK_GATE_CTRL_RESERVE_3_SHFT 0xe
  6323. #define HWIO_REO_R0_CLK_GATE_CTRL_RESERVE_2_BMSK 0x00002000
  6324. #define HWIO_REO_R0_CLK_GATE_CTRL_RESERVE_2_SHFT 0xd
  6325. #define HWIO_REO_R0_CLK_GATE_CTRL_REO_CLKGATE_DISABLE_SRNG_P_BMSK 0x00001000
  6326. #define HWIO_REO_R0_CLK_GATE_CTRL_REO_CLKGATE_DISABLE_SRNG_P_SHFT 0xc
  6327. #define HWIO_REO_R0_CLK_GATE_CTRL_REO_CLKGATE_DISABLE_SRNG_C_BMSK 0x00000800
  6328. #define HWIO_REO_R0_CLK_GATE_CTRL_REO_CLKGATE_DISABLE_SRNG_C_SHFT 0xb
  6329. #define HWIO_REO_R0_CLK_GATE_CTRL_CLOCK_ENS_EXTEND_BMSK 0x00000400
  6330. #define HWIO_REO_R0_CLK_GATE_CTRL_CLOCK_ENS_EXTEND_SHFT 0xa
  6331. #define HWIO_REO_R0_CLK_GATE_CTRL_REO_CLKGATE_DISABLE_BMSK 0x000003ff
  6332. #define HWIO_REO_R0_CLK_GATE_CTRL_REO_CLKGATE_DISABLE_SHFT 0x0
  6333. //// Register REO_R0_EVENTMASK_IX_0 ////
  6334. #define HWIO_REO_R0_EVENTMASK_IX_0_ADDR(x) (x+0x000006b8)
  6335. #define HWIO_REO_R0_EVENTMASK_IX_0_PHYS(x) (x+0x000006b8)
  6336. #define HWIO_REO_R0_EVENTMASK_IX_0_RMSK 0xffffffff
  6337. #define HWIO_REO_R0_EVENTMASK_IX_0_SHFT 0
  6338. #define HWIO_REO_R0_EVENTMASK_IX_0_IN(x) \
  6339. in_dword_masked ( HWIO_REO_R0_EVENTMASK_IX_0_ADDR(x), HWIO_REO_R0_EVENTMASK_IX_0_RMSK)
  6340. #define HWIO_REO_R0_EVENTMASK_IX_0_INM(x, mask) \
  6341. in_dword_masked ( HWIO_REO_R0_EVENTMASK_IX_0_ADDR(x), mask)
  6342. #define HWIO_REO_R0_EVENTMASK_IX_0_OUT(x, val) \
  6343. out_dword( HWIO_REO_R0_EVENTMASK_IX_0_ADDR(x), val)
  6344. #define HWIO_REO_R0_EVENTMASK_IX_0_OUTM(x, mask, val) \
  6345. do {\
  6346. HWIO_INTLOCK(); \
  6347. out_dword_masked_ns(HWIO_REO_R0_EVENTMASK_IX_0_ADDR(x), mask, val, HWIO_REO_R0_EVENTMASK_IX_0_IN(x)); \
  6348. HWIO_INTFREE();\
  6349. } while (0)
  6350. #define HWIO_REO_R0_EVENTMASK_IX_0_MASK_BMSK 0xffffffff
  6351. #define HWIO_REO_R0_EVENTMASK_IX_0_MASK_SHFT 0x0
  6352. //// Register REO_R0_EVENTMASK_IX_1 ////
  6353. #define HWIO_REO_R0_EVENTMASK_IX_1_ADDR(x) (x+0x000006bc)
  6354. #define HWIO_REO_R0_EVENTMASK_IX_1_PHYS(x) (x+0x000006bc)
  6355. #define HWIO_REO_R0_EVENTMASK_IX_1_RMSK 0xffffffff
  6356. #define HWIO_REO_R0_EVENTMASK_IX_1_SHFT 0
  6357. #define HWIO_REO_R0_EVENTMASK_IX_1_IN(x) \
  6358. in_dword_masked ( HWIO_REO_R0_EVENTMASK_IX_1_ADDR(x), HWIO_REO_R0_EVENTMASK_IX_1_RMSK)
  6359. #define HWIO_REO_R0_EVENTMASK_IX_1_INM(x, mask) \
  6360. in_dword_masked ( HWIO_REO_R0_EVENTMASK_IX_1_ADDR(x), mask)
  6361. #define HWIO_REO_R0_EVENTMASK_IX_1_OUT(x, val) \
  6362. out_dword( HWIO_REO_R0_EVENTMASK_IX_1_ADDR(x), val)
  6363. #define HWIO_REO_R0_EVENTMASK_IX_1_OUTM(x, mask, val) \
  6364. do {\
  6365. HWIO_INTLOCK(); \
  6366. out_dword_masked_ns(HWIO_REO_R0_EVENTMASK_IX_1_ADDR(x), mask, val, HWIO_REO_R0_EVENTMASK_IX_1_IN(x)); \
  6367. HWIO_INTFREE();\
  6368. } while (0)
  6369. #define HWIO_REO_R0_EVENTMASK_IX_1_MASK_BMSK 0xffffffff
  6370. #define HWIO_REO_R0_EVENTMASK_IX_1_MASK_SHFT 0x0
  6371. //// Register REO_R0_EVENTMASK_IX_2 ////
  6372. #define HWIO_REO_R0_EVENTMASK_IX_2_ADDR(x) (x+0x000006c0)
  6373. #define HWIO_REO_R0_EVENTMASK_IX_2_PHYS(x) (x+0x000006c0)
  6374. #define HWIO_REO_R0_EVENTMASK_IX_2_RMSK 0xffffffff
  6375. #define HWIO_REO_R0_EVENTMASK_IX_2_SHFT 0
  6376. #define HWIO_REO_R0_EVENTMASK_IX_2_IN(x) \
  6377. in_dword_masked ( HWIO_REO_R0_EVENTMASK_IX_2_ADDR(x), HWIO_REO_R0_EVENTMASK_IX_2_RMSK)
  6378. #define HWIO_REO_R0_EVENTMASK_IX_2_INM(x, mask) \
  6379. in_dword_masked ( HWIO_REO_R0_EVENTMASK_IX_2_ADDR(x), mask)
  6380. #define HWIO_REO_R0_EVENTMASK_IX_2_OUT(x, val) \
  6381. out_dword( HWIO_REO_R0_EVENTMASK_IX_2_ADDR(x), val)
  6382. #define HWIO_REO_R0_EVENTMASK_IX_2_OUTM(x, mask, val) \
  6383. do {\
  6384. HWIO_INTLOCK(); \
  6385. out_dword_masked_ns(HWIO_REO_R0_EVENTMASK_IX_2_ADDR(x), mask, val, HWIO_REO_R0_EVENTMASK_IX_2_IN(x)); \
  6386. HWIO_INTFREE();\
  6387. } while (0)
  6388. #define HWIO_REO_R0_EVENTMASK_IX_2_MASK_BMSK 0xffffffff
  6389. #define HWIO_REO_R0_EVENTMASK_IX_2_MASK_SHFT 0x0
  6390. //// Register REO_R0_EVENTMASK_IX_3 ////
  6391. #define HWIO_REO_R0_EVENTMASK_IX_3_ADDR(x) (x+0x000006c4)
  6392. #define HWIO_REO_R0_EVENTMASK_IX_3_PHYS(x) (x+0x000006c4)
  6393. #define HWIO_REO_R0_EVENTMASK_IX_3_RMSK 0xffffffff
  6394. #define HWIO_REO_R0_EVENTMASK_IX_3_SHFT 0
  6395. #define HWIO_REO_R0_EVENTMASK_IX_3_IN(x) \
  6396. in_dword_masked ( HWIO_REO_R0_EVENTMASK_IX_3_ADDR(x), HWIO_REO_R0_EVENTMASK_IX_3_RMSK)
  6397. #define HWIO_REO_R0_EVENTMASK_IX_3_INM(x, mask) \
  6398. in_dword_masked ( HWIO_REO_R0_EVENTMASK_IX_3_ADDR(x), mask)
  6399. #define HWIO_REO_R0_EVENTMASK_IX_3_OUT(x, val) \
  6400. out_dword( HWIO_REO_R0_EVENTMASK_IX_3_ADDR(x), val)
  6401. #define HWIO_REO_R0_EVENTMASK_IX_3_OUTM(x, mask, val) \
  6402. do {\
  6403. HWIO_INTLOCK(); \
  6404. out_dword_masked_ns(HWIO_REO_R0_EVENTMASK_IX_3_ADDR(x), mask, val, HWIO_REO_R0_EVENTMASK_IX_3_IN(x)); \
  6405. HWIO_INTFREE();\
  6406. } while (0)
  6407. #define HWIO_REO_R0_EVENTMASK_IX_3_MASK_BMSK 0xffffffff
  6408. #define HWIO_REO_R0_EVENTMASK_IX_3_MASK_SHFT 0x0
  6409. //// Register REO_R1_MISC_DEBUG_CTRL ////
  6410. #define HWIO_REO_R1_MISC_DEBUG_CTRL_ADDR(x) (x+0x00002000)
  6411. #define HWIO_REO_R1_MISC_DEBUG_CTRL_PHYS(x) (x+0x00002000)
  6412. #define HWIO_REO_R1_MISC_DEBUG_CTRL_RMSK 0xffffffff
  6413. #define HWIO_REO_R1_MISC_DEBUG_CTRL_SHFT 0
  6414. #define HWIO_REO_R1_MISC_DEBUG_CTRL_IN(x) \
  6415. in_dword_masked ( HWIO_REO_R1_MISC_DEBUG_CTRL_ADDR(x), HWIO_REO_R1_MISC_DEBUG_CTRL_RMSK)
  6416. #define HWIO_REO_R1_MISC_DEBUG_CTRL_INM(x, mask) \
  6417. in_dword_masked ( HWIO_REO_R1_MISC_DEBUG_CTRL_ADDR(x), mask)
  6418. #define HWIO_REO_R1_MISC_DEBUG_CTRL_OUT(x, val) \
  6419. out_dword( HWIO_REO_R1_MISC_DEBUG_CTRL_ADDR(x), val)
  6420. #define HWIO_REO_R1_MISC_DEBUG_CTRL_OUTM(x, mask, val) \
  6421. do {\
  6422. HWIO_INTLOCK(); \
  6423. out_dword_masked_ns(HWIO_REO_R1_MISC_DEBUG_CTRL_ADDR(x), mask, val, HWIO_REO_R1_MISC_DEBUG_CTRL_IN(x)); \
  6424. HWIO_INTFREE();\
  6425. } while (0)
  6426. #define HWIO_REO_R1_MISC_DEBUG_CTRL_DISABLE_SW_EXCEPTION_BMSK 0x80000000
  6427. #define HWIO_REO_R1_MISC_DEBUG_CTRL_DISABLE_SW_EXCEPTION_SHFT 0x1f
  6428. #define HWIO_REO_R1_MISC_DEBUG_CTRL_IDLE_REQ_BMSK 0x40000000
  6429. #define HWIO_REO_R1_MISC_DEBUG_CTRL_IDLE_REQ_SHFT 0x1e
  6430. #define HWIO_REO_R1_MISC_DEBUG_CTRL_CMD_FIFO_RESUME_THRESH_BMSK 0x3ff00000
  6431. #define HWIO_REO_R1_MISC_DEBUG_CTRL_CMD_FIFO_RESUME_THRESH_SHFT 0x14
  6432. #define HWIO_REO_R1_MISC_DEBUG_CTRL_CMD_FIFO_STOP_THRESH_BMSK 0x000ffc00
  6433. #define HWIO_REO_R1_MISC_DEBUG_CTRL_CMD_FIFO_STOP_THRESH_SHFT 0xa
  6434. #define HWIO_REO_R1_MISC_DEBUG_CTRL_CMD_FIFO_START_THRESH_BMSK 0x000003ff
  6435. #define HWIO_REO_R1_MISC_DEBUG_CTRL_CMD_FIFO_START_THRESH_SHFT 0x0
  6436. //// Register REO_R1_MISC_PERF_DEBUG_CTRL ////
  6437. #define HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_ADDR(x) (x+0x00002004)
  6438. #define HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_PHYS(x) (x+0x00002004)
  6439. #define HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_RMSK 0x00ffffff
  6440. #define HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_SHFT 0
  6441. #define HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_IN(x) \
  6442. in_dword_masked ( HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_ADDR(x), HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_RMSK)
  6443. #define HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_INM(x, mask) \
  6444. in_dword_masked ( HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_ADDR(x), mask)
  6445. #define HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_OUT(x, val) \
  6446. out_dword( HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_ADDR(x), val)
  6447. #define HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_OUTM(x, mask, val) \
  6448. do {\
  6449. HWIO_INTLOCK(); \
  6450. out_dword_masked_ns(HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_ADDR(x), mask, val, HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_IN(x)); \
  6451. HWIO_INTFREE();\
  6452. } while (0)
  6453. #define HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_RELEASE_RING_ACCUM_DELAY_BMSK 0x00fff000
  6454. #define HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_RELEASE_RING_ACCUM_DELAY_SHFT 0xc
  6455. #define HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_PROD_RING_ACCUM_DELAY_BMSK 0x00000fff
  6456. #define HWIO_REO_R1_MISC_PERF_DEBUG_CTRL_PROD_RING_ACCUM_DELAY_SHFT 0x0
  6457. //// Register REO_R1_CACHE_CTL_DEBUG_CONTROL ////
  6458. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_ADDR(x) (x+0x00002008)
  6459. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_PHYS(x) (x+0x00002008)
  6460. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_RMSK 0x00000fff
  6461. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_SHFT 0
  6462. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_IN(x) \
  6463. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_RMSK)
  6464. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_INM(x, mask) \
  6465. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_ADDR(x), mask)
  6466. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_OUT(x, val) \
  6467. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_ADDR(x), val)
  6468. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_OUTM(x, mask, val) \
  6469. do {\
  6470. HWIO_INTLOCK(); \
  6471. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_IN(x)); \
  6472. HWIO_INTFREE();\
  6473. } while (0)
  6474. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_CACHE_CMD_HOLD_ACK_BMSK 0x00000800
  6475. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_CACHE_CMD_HOLD_ACK_SHFT 0xb
  6476. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_CACHE_CMD_HOLD_BMSK 0x00000400
  6477. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_CACHE_CMD_HOLD_SHFT 0xa
  6478. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_TAG_TABLE_UPDATE_BMSK 0x00000200
  6479. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_TAG_TABLE_UPDATE_SHFT 0x9
  6480. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_TAG_TABLE_SEL_BMSK 0x000001ff
  6481. #define HWIO_REO_R1_CACHE_CTL_DEBUG_CONTROL_TAG_TABLE_SEL_SHFT 0x0
  6482. //// Register REO_R1_CACHE_CTL_DEBUG_HIT_COUNT ////
  6483. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_ADDR(x) (x+0x0000200c)
  6484. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_PHYS(x) (x+0x0000200c)
  6485. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_RMSK 0xffffffff
  6486. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_SHFT 0
  6487. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_IN(x) \
  6488. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_RMSK)
  6489. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_INM(x, mask) \
  6490. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_ADDR(x), mask)
  6491. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_OUT(x, val) \
  6492. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_ADDR(x), val)
  6493. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_OUTM(x, mask, val) \
  6494. do {\
  6495. HWIO_INTLOCK(); \
  6496. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_IN(x)); \
  6497. HWIO_INTFREE();\
  6498. } while (0)
  6499. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_CACHE_HIT_COUNT_BMSK 0xffffffff
  6500. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HIT_COUNT_CACHE_HIT_COUNT_SHFT 0x0
  6501. //// Register REO_R1_CACHE_CTL_DEBUG_MISS_COUNT ////
  6502. #define HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_ADDR(x) (x+0x00002010)
  6503. #define HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_PHYS(x) (x+0x00002010)
  6504. #define HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_RMSK 0x00ffffff
  6505. #define HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_SHFT 0
  6506. #define HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_IN(x) \
  6507. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_RMSK)
  6508. #define HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_INM(x, mask) \
  6509. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_ADDR(x), mask)
  6510. #define HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_OUT(x, val) \
  6511. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_ADDR(x), val)
  6512. #define HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_OUTM(x, mask, val) \
  6513. do {\
  6514. HWIO_INTLOCK(); \
  6515. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_IN(x)); \
  6516. HWIO_INTFREE();\
  6517. } while (0)
  6518. #define HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_CACHE_MISS_COUNT_BMSK 0x00ffffff
  6519. #define HWIO_REO_R1_CACHE_CTL_DEBUG_MISS_COUNT_CACHE_MISS_COUNT_SHFT 0x0
  6520. //// Register REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW ////
  6521. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_ADDR(x) (x+0x00002014)
  6522. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_PHYS(x) (x+0x00002014)
  6523. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_RMSK 0xffffffff
  6524. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_SHFT 0
  6525. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_IN(x) \
  6526. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_RMSK)
  6527. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_INM(x, mask) \
  6528. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_ADDR(x), mask)
  6529. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_OUT(x, val) \
  6530. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_ADDR(x), val)
  6531. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_OUTM(x, mask, val) \
  6532. do {\
  6533. HWIO_INTLOCK(); \
  6534. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_IN(x)); \
  6535. HWIO_INTFREE();\
  6536. } while (0)
  6537. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_OVERWRITE_BMSK 0xffffffff
  6538. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_LOW_OVERWRITE_SHFT 0x0
  6539. //// Register REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH ////
  6540. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_ADDR(x) (x+0x00002018)
  6541. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_PHYS(x) (x+0x00002018)
  6542. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_RMSK 0xffffffff
  6543. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_SHFT 0
  6544. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_IN(x) \
  6545. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_RMSK)
  6546. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_INM(x, mask) \
  6547. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_ADDR(x), mask)
  6548. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_OUT(x, val) \
  6549. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_ADDR(x), val)
  6550. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_OUTM(x, mask, val) \
  6551. do {\
  6552. HWIO_INTLOCK(); \
  6553. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_IN(x)); \
  6554. HWIO_INTFREE();\
  6555. } while (0)
  6556. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_OVERWRITE_BMSK 0xffffffff
  6557. #define HWIO_REO_R1_CACHE_CTL_DEBUG_TAG_TABLE_HIGH_OVERWRITE_SHFT 0x0
  6558. //// Register REO_R1_CACHE_CTL_DEBUG_STM ////
  6559. #define HWIO_REO_R1_CACHE_CTL_DEBUG_STM_ADDR(x) (x+0x0000201c)
  6560. #define HWIO_REO_R1_CACHE_CTL_DEBUG_STM_PHYS(x) (x+0x0000201c)
  6561. #define HWIO_REO_R1_CACHE_CTL_DEBUG_STM_RMSK 0x01ffffff
  6562. #define HWIO_REO_R1_CACHE_CTL_DEBUG_STM_SHFT 0
  6563. #define HWIO_REO_R1_CACHE_CTL_DEBUG_STM_IN(x) \
  6564. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_STM_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_STM_RMSK)
  6565. #define HWIO_REO_R1_CACHE_CTL_DEBUG_STM_INM(x, mask) \
  6566. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_STM_ADDR(x), mask)
  6567. #define HWIO_REO_R1_CACHE_CTL_DEBUG_STM_OUT(x, val) \
  6568. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_STM_ADDR(x), val)
  6569. #define HWIO_REO_R1_CACHE_CTL_DEBUG_STM_OUTM(x, mask, val) \
  6570. do {\
  6571. HWIO_INTLOCK(); \
  6572. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_STM_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_STM_IN(x)); \
  6573. HWIO_INTFREE();\
  6574. } while (0)
  6575. #define HWIO_REO_R1_CACHE_CTL_DEBUG_STM_STATE_BMSK 0x01ffffff
  6576. #define HWIO_REO_R1_CACHE_CTL_DEBUG_STM_STATE_SHFT 0x0
  6577. //// Register REO_R1_CACHE_CTL_DEBUG_LINK_LIST ////
  6578. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_ADDR(x) (x+0x00002020)
  6579. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_PHYS(x) (x+0x00002020)
  6580. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_RMSK 0x0007ffff
  6581. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_SHFT 0
  6582. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_IN(x) \
  6583. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_RMSK)
  6584. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_INM(x, mask) \
  6585. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_ADDR(x), mask)
  6586. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_OUT(x, val) \
  6587. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_ADDR(x), val)
  6588. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_OUTM(x, mask, val) \
  6589. do {\
  6590. HWIO_INTLOCK(); \
  6591. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_IN(x)); \
  6592. HWIO_INTFREE();\
  6593. } while (0)
  6594. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_MRU_FLAG_BMSK 0x0007fc00
  6595. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_MRU_FLAG_SHFT 0xa
  6596. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_LRU_FLAG_BMSK 0x000003ff
  6597. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST_LRU_FLAG_SHFT 0x0
  6598. //// Register REO_R1_CACHE_CTL_DEBUG_LINK_LIST1 ////
  6599. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_ADDR(x) (x+0x00002024)
  6600. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_PHYS(x) (x+0x00002024)
  6601. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_RMSK 0x0007ffff
  6602. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_SHFT 0
  6603. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_IN(x) \
  6604. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_RMSK)
  6605. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_INM(x, mask) \
  6606. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_ADDR(x), mask)
  6607. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_OUT(x, val) \
  6608. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_ADDR(x), val)
  6609. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_OUTM(x, mask, val) \
  6610. do {\
  6611. HWIO_INTLOCK(); \
  6612. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_IN(x)); \
  6613. HWIO_INTFREE();\
  6614. } while (0)
  6615. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_HEAD_FLAG_BMSK 0x0007fc00
  6616. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_HEAD_FLAG_SHFT 0xa
  6617. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_TAIL_FLAG_BMSK 0x000003ff
  6618. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST1_TAIL_FLAG_SHFT 0x0
  6619. //// Register REO_R1_CACHE_CTL_DEBUG_LINK_LIST2 ////
  6620. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_ADDR(x) (x+0x00002028)
  6621. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_PHYS(x) (x+0x00002028)
  6622. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_RMSK 0x0007ffff
  6623. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_SHFT 0
  6624. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_IN(x) \
  6625. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_RMSK)
  6626. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_INM(x, mask) \
  6627. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_ADDR(x), mask)
  6628. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_OUT(x, val) \
  6629. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_ADDR(x), val)
  6630. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_OUTM(x, mask, val) \
  6631. do {\
  6632. HWIO_INTLOCK(); \
  6633. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_IN(x)); \
  6634. HWIO_INTFREE();\
  6635. } while (0)
  6636. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_MRU_FLAG_SET2_BMSK 0x0007fc00
  6637. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_MRU_FLAG_SET2_SHFT 0xa
  6638. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_LRU_FLAG_SET2_BMSK 0x000003ff
  6639. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST2_LRU_FLAG_SET2_SHFT 0x0
  6640. //// Register REO_R1_CACHE_CTL_DEBUG_LINK_LIST3 ////
  6641. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_ADDR(x) (x+0x0000202c)
  6642. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_PHYS(x) (x+0x0000202c)
  6643. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_RMSK 0x0007ffff
  6644. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_SHFT 0
  6645. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_IN(x) \
  6646. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_RMSK)
  6647. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_INM(x, mask) \
  6648. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_ADDR(x), mask)
  6649. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_OUT(x, val) \
  6650. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_ADDR(x), val)
  6651. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_OUTM(x, mask, val) \
  6652. do {\
  6653. HWIO_INTLOCK(); \
  6654. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_IN(x)); \
  6655. HWIO_INTFREE();\
  6656. } while (0)
  6657. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_HEAD_FLAG_SET2_BMSK 0x0007fc00
  6658. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_HEAD_FLAG_SET2_SHFT 0xa
  6659. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_TAIL_FLAG_SET2_BMSK 0x000003ff
  6660. #define HWIO_REO_R1_CACHE_CTL_DEBUG_LINK_LIST3_TAIL_FLAG_SET2_SHFT 0x0
  6661. //// Register REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW ////
  6662. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_ADDR(x) (x+0x00002030)
  6663. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_PHYS(x) (x+0x00002030)
  6664. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_RMSK 0xffffffff
  6665. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_SHFT 0
  6666. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_IN(x) \
  6667. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_RMSK)
  6668. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_INM(x, mask) \
  6669. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_ADDR(x), mask)
  6670. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_OUT(x, val) \
  6671. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_ADDR(x), val)
  6672. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_OUTM(x, mask, val) \
  6673. do {\
  6674. HWIO_INTLOCK(); \
  6675. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_IN(x)); \
  6676. HWIO_INTFREE();\
  6677. } while (0)
  6678. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_VALUE_BMSK 0xffffffff
  6679. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_LOW_VALUE_SHFT 0x0
  6680. //// Register REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH ////
  6681. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_ADDR(x) (x+0x00002034)
  6682. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_PHYS(x) (x+0x00002034)
  6683. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_RMSK 0xffffffff
  6684. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_SHFT 0
  6685. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_IN(x) \
  6686. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_RMSK)
  6687. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_INM(x, mask) \
  6688. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_ADDR(x), mask)
  6689. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_OUT(x, val) \
  6690. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_ADDR(x), val)
  6691. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_OUTM(x, mask, val) \
  6692. do {\
  6693. HWIO_INTLOCK(); \
  6694. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_IN(x)); \
  6695. HWIO_INTFREE();\
  6696. } while (0)
  6697. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_VALUE_BMSK 0xffffffff
  6698. #define HWIO_REO_R1_CACHE_CTL_DEBUG_HW_ERR_INFO_HIGH_VALUE_SHFT 0x0
  6699. //// Register REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER ////
  6700. #define HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_ADDR(x) (x+0x00002038)
  6701. #define HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_PHYS(x) (x+0x00002038)
  6702. #define HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_RMSK 0x000fffff
  6703. #define HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_SHFT 0
  6704. #define HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_IN(x) \
  6705. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_RMSK)
  6706. #define HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_INM(x, mask) \
  6707. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_ADDR(x), mask)
  6708. #define HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_OUT(x, val) \
  6709. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_ADDR(x), val)
  6710. #define HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_OUTM(x, mask, val) \
  6711. do {\
  6712. HWIO_INTLOCK(); \
  6713. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_IN(x)); \
  6714. HWIO_INTFREE();\
  6715. } while (0)
  6716. #define HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_SET2_BMSK 0x000ffc00
  6717. #define HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_SET2_SHFT 0xa
  6718. #define HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_SET1_BMSK 0x000003ff
  6719. #define HWIO_REO_R1_CACHE_CTL_DEBUG_EMPTY_LINE_COUNTER_SET1_SHFT 0x0
  6720. //// Register REO_R1_CACHE_CTL_END_OF_TEST_CHECK ////
  6721. #define HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_ADDR(x) (x+0x0000203c)
  6722. #define HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_PHYS(x) (x+0x0000203c)
  6723. #define HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_RMSK 0x00000001
  6724. #define HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_SHFT 0
  6725. #define HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_IN(x) \
  6726. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_ADDR(x), HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_RMSK)
  6727. #define HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_INM(x, mask) \
  6728. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_ADDR(x), mask)
  6729. #define HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_OUT(x, val) \
  6730. out_dword( HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_ADDR(x), val)
  6731. #define HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_OUTM(x, mask, val) \
  6732. do {\
  6733. HWIO_INTLOCK(); \
  6734. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_IN(x)); \
  6735. HWIO_INTFREE();\
  6736. } while (0)
  6737. #define HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_END_OF_TEST_SELF_CHECK_BMSK 0x00000001
  6738. #define HWIO_REO_R1_CACHE_CTL_END_OF_TEST_CHECK_END_OF_TEST_SELF_CHECK_SHFT 0x0
  6739. //// Register REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1 ////
  6740. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_ADDR(x) (x+0x00002040)
  6741. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_PHYS(x) (x+0x00002040)
  6742. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_RMSK 0x000007ff
  6743. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_SHFT 0
  6744. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_IN(x) \
  6745. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_RMSK)
  6746. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_INM(x, mask) \
  6747. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_ADDR(x), mask)
  6748. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_OUT(x, val) \
  6749. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_ADDR(x), val)
  6750. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_OUTM(x, mask, val) \
  6751. do {\
  6752. HWIO_INTLOCK(); \
  6753. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_IN(x)); \
  6754. HWIO_INTFREE();\
  6755. } while (0)
  6756. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_BACKUP_BMSK 0x000007f8
  6757. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_BACKUP_SHFT 0x3
  6758. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_FLUSH_WITHOUT_INVALIDATE_BMSK 0x00000004
  6759. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_FLUSH_WITHOUT_INVALIDATE_SHFT 0x2
  6760. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_FLUSH_ENTIRE_CACHE_BMSK 0x00000002
  6761. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_FLUSH_ENTIRE_CACHE_SHFT 0x1
  6762. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_FLUSH_REQ_BMSK 0x00000001
  6763. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG1_FLUSH_REQ_SHFT 0x0
  6764. //// Register REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2 ////
  6765. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_ADDR(x) (x+0x00002044)
  6766. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_PHYS(x) (x+0x00002044)
  6767. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_RMSK 0xffffffff
  6768. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_SHFT 0
  6769. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_IN(x) \
  6770. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_RMSK)
  6771. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_INM(x, mask) \
  6772. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_ADDR(x), mask)
  6773. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_OUT(x, val) \
  6774. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_ADDR(x), val)
  6775. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_OUTM(x, mask, val) \
  6776. do {\
  6777. HWIO_INTLOCK(); \
  6778. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_IN(x)); \
  6779. HWIO_INTFREE();\
  6780. } while (0)
  6781. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_FLUSH_ADDR_31_0_BMSK 0xffffffff
  6782. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG2_FLUSH_ADDR_31_0_SHFT 0x0
  6783. //// Register REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3 ////
  6784. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_ADDR(x) (x+0x00002048)
  6785. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_PHYS(x) (x+0x00002048)
  6786. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_RMSK 0x000000ff
  6787. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_SHFT 0
  6788. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_IN(x) \
  6789. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_RMSK)
  6790. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_INM(x, mask) \
  6791. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_ADDR(x), mask)
  6792. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_OUT(x, val) \
  6793. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_ADDR(x), val)
  6794. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_OUTM(x, mask, val) \
  6795. do {\
  6796. HWIO_INTLOCK(); \
  6797. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_IN(x)); \
  6798. HWIO_INTFREE();\
  6799. } while (0)
  6800. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_FLUSH_ADDR_39_32_BMSK 0x000000ff
  6801. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_CONFIG3_FLUSH_ADDR_39_32_SHFT 0x0
  6802. //// Register REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS ////
  6803. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_ADDR(x) (x+0x0000204c)
  6804. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_PHYS(x) (x+0x0000204c)
  6805. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_RMSK 0x3fffffff
  6806. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_SHFT 0
  6807. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_IN(x) \
  6808. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_ADDR(x), HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_RMSK)
  6809. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_INM(x, mask) \
  6810. in_dword_masked ( HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_ADDR(x), mask)
  6811. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_OUT(x, val) \
  6812. out_dword( HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_ADDR(x), val)
  6813. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_OUTM(x, mask, val) \
  6814. do {\
  6815. HWIO_INTLOCK(); \
  6816. out_dword_masked_ns(HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_ADDR(x), mask, val, HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_IN(x)); \
  6817. HWIO_INTFREE();\
  6818. } while (0)
  6819. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_BACKUP_BMSK 0x3fc00000
  6820. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_BACKUP_SHFT 0x16
  6821. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_COUNT_BMSK 0x003ff000
  6822. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_COUNT_SHFT 0xc
  6823. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_STATUS_HW_IF_BUSY_BMSK 0x00000800
  6824. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_STATUS_HW_IF_BUSY_SHFT 0xb
  6825. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_STATUS_ERROR_BMSK 0x00000600
  6826. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_STATUS_ERROR_SHFT 0x9
  6827. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_STATUS_CLIENT_ID_BMSK 0x000001e0
  6828. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_STATUS_CLIENT_ID_SHFT 0x5
  6829. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_STATUS_DESC_TYPE_BMSK 0x0000001c
  6830. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_STATUS_DESC_TYPE_SHFT 0x2
  6831. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_STATUS_HIT_BMSK 0x00000002
  6832. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_STATUS_HIT_SHFT 0x1
  6833. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_DONE_BMSK 0x00000001
  6834. #define HWIO_REO_R1_CACHE_CTL_DEBUG_FLUSH_STATUS_FLUSH_DONE_SHFT 0x0
  6835. //// Register REO_R1_END_OF_TEST_CHECK ////
  6836. #define HWIO_REO_R1_END_OF_TEST_CHECK_ADDR(x) (x+0x00002050)
  6837. #define HWIO_REO_R1_END_OF_TEST_CHECK_PHYS(x) (x+0x00002050)
  6838. #define HWIO_REO_R1_END_OF_TEST_CHECK_RMSK 0x00000001
  6839. #define HWIO_REO_R1_END_OF_TEST_CHECK_SHFT 0
  6840. #define HWIO_REO_R1_END_OF_TEST_CHECK_IN(x) \
  6841. in_dword_masked ( HWIO_REO_R1_END_OF_TEST_CHECK_ADDR(x), HWIO_REO_R1_END_OF_TEST_CHECK_RMSK)
  6842. #define HWIO_REO_R1_END_OF_TEST_CHECK_INM(x, mask) \
  6843. in_dword_masked ( HWIO_REO_R1_END_OF_TEST_CHECK_ADDR(x), mask)
  6844. #define HWIO_REO_R1_END_OF_TEST_CHECK_OUT(x, val) \
  6845. out_dword( HWIO_REO_R1_END_OF_TEST_CHECK_ADDR(x), val)
  6846. #define HWIO_REO_R1_END_OF_TEST_CHECK_OUTM(x, mask, val) \
  6847. do {\
  6848. HWIO_INTLOCK(); \
  6849. out_dword_masked_ns(HWIO_REO_R1_END_OF_TEST_CHECK_ADDR(x), mask, val, HWIO_REO_R1_END_OF_TEST_CHECK_IN(x)); \
  6850. HWIO_INTFREE();\
  6851. } while (0)
  6852. #define HWIO_REO_R1_END_OF_TEST_CHECK_END_OF_TEST_SELF_CHECK_BMSK 0x00000001
  6853. #define HWIO_REO_R1_END_OF_TEST_CHECK_END_OF_TEST_SELF_CHECK_SHFT 0x0
  6854. //// Register REO_R1_SM_ALL_IDLE ////
  6855. #define HWIO_REO_R1_SM_ALL_IDLE_ADDR(x) (x+0x00002054)
  6856. #define HWIO_REO_R1_SM_ALL_IDLE_PHYS(x) (x+0x00002054)
  6857. #define HWIO_REO_R1_SM_ALL_IDLE_RMSK 0x00000007
  6858. #define HWIO_REO_R1_SM_ALL_IDLE_SHFT 0
  6859. #define HWIO_REO_R1_SM_ALL_IDLE_IN(x) \
  6860. in_dword_masked ( HWIO_REO_R1_SM_ALL_IDLE_ADDR(x), HWIO_REO_R1_SM_ALL_IDLE_RMSK)
  6861. #define HWIO_REO_R1_SM_ALL_IDLE_INM(x, mask) \
  6862. in_dword_masked ( HWIO_REO_R1_SM_ALL_IDLE_ADDR(x), mask)
  6863. #define HWIO_REO_R1_SM_ALL_IDLE_OUT(x, val) \
  6864. out_dword( HWIO_REO_R1_SM_ALL_IDLE_ADDR(x), val)
  6865. #define HWIO_REO_R1_SM_ALL_IDLE_OUTM(x, mask, val) \
  6866. do {\
  6867. HWIO_INTLOCK(); \
  6868. out_dword_masked_ns(HWIO_REO_R1_SM_ALL_IDLE_ADDR(x), mask, val, HWIO_REO_R1_SM_ALL_IDLE_IN(x)); \
  6869. HWIO_INTFREE();\
  6870. } while (0)
  6871. #define HWIO_REO_R1_SM_ALL_IDLE_REO_ENTRANCE_RINGS_NOT_EMPTY_BMSK 0x00000004
  6872. #define HWIO_REO_R1_SM_ALL_IDLE_REO_ENTRANCE_RINGS_NOT_EMPTY_SHFT 0x2
  6873. #define HWIO_REO_R1_SM_ALL_IDLE_REO_IN_IDLE_BMSK 0x00000002
  6874. #define HWIO_REO_R1_SM_ALL_IDLE_REO_IN_IDLE_SHFT 0x1
  6875. #define HWIO_REO_R1_SM_ALL_IDLE_ALL_STATES_IN_IDLE_BMSK 0x00000001
  6876. #define HWIO_REO_R1_SM_ALL_IDLE_ALL_STATES_IN_IDLE_SHFT 0x0
  6877. //// Register REO_R1_TESTBUS_CTRL ////
  6878. #define HWIO_REO_R1_TESTBUS_CTRL_ADDR(x) (x+0x00002058)
  6879. #define HWIO_REO_R1_TESTBUS_CTRL_PHYS(x) (x+0x00002058)
  6880. #define HWIO_REO_R1_TESTBUS_CTRL_RMSK 0x0000007f
  6881. #define HWIO_REO_R1_TESTBUS_CTRL_SHFT 0
  6882. #define HWIO_REO_R1_TESTBUS_CTRL_IN(x) \
  6883. in_dword_masked ( HWIO_REO_R1_TESTBUS_CTRL_ADDR(x), HWIO_REO_R1_TESTBUS_CTRL_RMSK)
  6884. #define HWIO_REO_R1_TESTBUS_CTRL_INM(x, mask) \
  6885. in_dword_masked ( HWIO_REO_R1_TESTBUS_CTRL_ADDR(x), mask)
  6886. #define HWIO_REO_R1_TESTBUS_CTRL_OUT(x, val) \
  6887. out_dword( HWIO_REO_R1_TESTBUS_CTRL_ADDR(x), val)
  6888. #define HWIO_REO_R1_TESTBUS_CTRL_OUTM(x, mask, val) \
  6889. do {\
  6890. HWIO_INTLOCK(); \
  6891. out_dword_masked_ns(HWIO_REO_R1_TESTBUS_CTRL_ADDR(x), mask, val, HWIO_REO_R1_TESTBUS_CTRL_IN(x)); \
  6892. HWIO_INTFREE();\
  6893. } while (0)
  6894. #define HWIO_REO_R1_TESTBUS_CTRL_TESTBUS_SELECT_BMSK 0x0000007f
  6895. #define HWIO_REO_R1_TESTBUS_CTRL_TESTBUS_SELECT_SHFT 0x0
  6896. //// Register REO_R1_TESTBUS_LOWER ////
  6897. #define HWIO_REO_R1_TESTBUS_LOWER_ADDR(x) (x+0x0000205c)
  6898. #define HWIO_REO_R1_TESTBUS_LOWER_PHYS(x) (x+0x0000205c)
  6899. #define HWIO_REO_R1_TESTBUS_LOWER_RMSK 0xffffffff
  6900. #define HWIO_REO_R1_TESTBUS_LOWER_SHFT 0
  6901. #define HWIO_REO_R1_TESTBUS_LOWER_IN(x) \
  6902. in_dword_masked ( HWIO_REO_R1_TESTBUS_LOWER_ADDR(x), HWIO_REO_R1_TESTBUS_LOWER_RMSK)
  6903. #define HWIO_REO_R1_TESTBUS_LOWER_INM(x, mask) \
  6904. in_dword_masked ( HWIO_REO_R1_TESTBUS_LOWER_ADDR(x), mask)
  6905. #define HWIO_REO_R1_TESTBUS_LOWER_OUT(x, val) \
  6906. out_dword( HWIO_REO_R1_TESTBUS_LOWER_ADDR(x), val)
  6907. #define HWIO_REO_R1_TESTBUS_LOWER_OUTM(x, mask, val) \
  6908. do {\
  6909. HWIO_INTLOCK(); \
  6910. out_dword_masked_ns(HWIO_REO_R1_TESTBUS_LOWER_ADDR(x), mask, val, HWIO_REO_R1_TESTBUS_LOWER_IN(x)); \
  6911. HWIO_INTFREE();\
  6912. } while (0)
  6913. #define HWIO_REO_R1_TESTBUS_LOWER_VALUE_BMSK 0xffffffff
  6914. #define HWIO_REO_R1_TESTBUS_LOWER_VALUE_SHFT 0x0
  6915. //// Register REO_R1_TESTBUS_HIGHER ////
  6916. #define HWIO_REO_R1_TESTBUS_HIGHER_ADDR(x) (x+0x00002060)
  6917. #define HWIO_REO_R1_TESTBUS_HIGHER_PHYS(x) (x+0x00002060)
  6918. #define HWIO_REO_R1_TESTBUS_HIGHER_RMSK 0x000000ff
  6919. #define HWIO_REO_R1_TESTBUS_HIGHER_SHFT 0
  6920. #define HWIO_REO_R1_TESTBUS_HIGHER_IN(x) \
  6921. in_dword_masked ( HWIO_REO_R1_TESTBUS_HIGHER_ADDR(x), HWIO_REO_R1_TESTBUS_HIGHER_RMSK)
  6922. #define HWIO_REO_R1_TESTBUS_HIGHER_INM(x, mask) \
  6923. in_dword_masked ( HWIO_REO_R1_TESTBUS_HIGHER_ADDR(x), mask)
  6924. #define HWIO_REO_R1_TESTBUS_HIGHER_OUT(x, val) \
  6925. out_dword( HWIO_REO_R1_TESTBUS_HIGHER_ADDR(x), val)
  6926. #define HWIO_REO_R1_TESTBUS_HIGHER_OUTM(x, mask, val) \
  6927. do {\
  6928. HWIO_INTLOCK(); \
  6929. out_dword_masked_ns(HWIO_REO_R1_TESTBUS_HIGHER_ADDR(x), mask, val, HWIO_REO_R1_TESTBUS_HIGHER_IN(x)); \
  6930. HWIO_INTFREE();\
  6931. } while (0)
  6932. #define HWIO_REO_R1_TESTBUS_HIGHER_VALUE_BMSK 0x000000ff
  6933. #define HWIO_REO_R1_TESTBUS_HIGHER_VALUE_SHFT 0x0
  6934. //// Register REO_R1_SM_STATES_IX_0 ////
  6935. #define HWIO_REO_R1_SM_STATES_IX_0_ADDR(x) (x+0x00002064)
  6936. #define HWIO_REO_R1_SM_STATES_IX_0_PHYS(x) (x+0x00002064)
  6937. #define HWIO_REO_R1_SM_STATES_IX_0_RMSK 0xffffffff
  6938. #define HWIO_REO_R1_SM_STATES_IX_0_SHFT 0
  6939. #define HWIO_REO_R1_SM_STATES_IX_0_IN(x) \
  6940. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_0_ADDR(x), HWIO_REO_R1_SM_STATES_IX_0_RMSK)
  6941. #define HWIO_REO_R1_SM_STATES_IX_0_INM(x, mask) \
  6942. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_0_ADDR(x), mask)
  6943. #define HWIO_REO_R1_SM_STATES_IX_0_OUT(x, val) \
  6944. out_dword( HWIO_REO_R1_SM_STATES_IX_0_ADDR(x), val)
  6945. #define HWIO_REO_R1_SM_STATES_IX_0_OUTM(x, mask, val) \
  6946. do {\
  6947. HWIO_INTLOCK(); \
  6948. out_dword_masked_ns(HWIO_REO_R1_SM_STATES_IX_0_ADDR(x), mask, val, HWIO_REO_R1_SM_STATES_IX_0_IN(x)); \
  6949. HWIO_INTFREE();\
  6950. } while (0)
  6951. #define HWIO_REO_R1_SM_STATES_IX_0_SM_STATE_BMSK 0xffffffff
  6952. #define HWIO_REO_R1_SM_STATES_IX_0_SM_STATE_SHFT 0x0
  6953. //// Register REO_R1_SM_STATES_IX_1 ////
  6954. #define HWIO_REO_R1_SM_STATES_IX_1_ADDR(x) (x+0x00002068)
  6955. #define HWIO_REO_R1_SM_STATES_IX_1_PHYS(x) (x+0x00002068)
  6956. #define HWIO_REO_R1_SM_STATES_IX_1_RMSK 0xffffffff
  6957. #define HWIO_REO_R1_SM_STATES_IX_1_SHFT 0
  6958. #define HWIO_REO_R1_SM_STATES_IX_1_IN(x) \
  6959. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_1_ADDR(x), HWIO_REO_R1_SM_STATES_IX_1_RMSK)
  6960. #define HWIO_REO_R1_SM_STATES_IX_1_INM(x, mask) \
  6961. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_1_ADDR(x), mask)
  6962. #define HWIO_REO_R1_SM_STATES_IX_1_OUT(x, val) \
  6963. out_dword( HWIO_REO_R1_SM_STATES_IX_1_ADDR(x), val)
  6964. #define HWIO_REO_R1_SM_STATES_IX_1_OUTM(x, mask, val) \
  6965. do {\
  6966. HWIO_INTLOCK(); \
  6967. out_dword_masked_ns(HWIO_REO_R1_SM_STATES_IX_1_ADDR(x), mask, val, HWIO_REO_R1_SM_STATES_IX_1_IN(x)); \
  6968. HWIO_INTFREE();\
  6969. } while (0)
  6970. #define HWIO_REO_R1_SM_STATES_IX_1_SM_STATE_BMSK 0xffffffff
  6971. #define HWIO_REO_R1_SM_STATES_IX_1_SM_STATE_SHFT 0x0
  6972. //// Register REO_R1_SM_STATES_IX_2 ////
  6973. #define HWIO_REO_R1_SM_STATES_IX_2_ADDR(x) (x+0x0000206c)
  6974. #define HWIO_REO_R1_SM_STATES_IX_2_PHYS(x) (x+0x0000206c)
  6975. #define HWIO_REO_R1_SM_STATES_IX_2_RMSK 0xffffffff
  6976. #define HWIO_REO_R1_SM_STATES_IX_2_SHFT 0
  6977. #define HWIO_REO_R1_SM_STATES_IX_2_IN(x) \
  6978. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_2_ADDR(x), HWIO_REO_R1_SM_STATES_IX_2_RMSK)
  6979. #define HWIO_REO_R1_SM_STATES_IX_2_INM(x, mask) \
  6980. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_2_ADDR(x), mask)
  6981. #define HWIO_REO_R1_SM_STATES_IX_2_OUT(x, val) \
  6982. out_dword( HWIO_REO_R1_SM_STATES_IX_2_ADDR(x), val)
  6983. #define HWIO_REO_R1_SM_STATES_IX_2_OUTM(x, mask, val) \
  6984. do {\
  6985. HWIO_INTLOCK(); \
  6986. out_dword_masked_ns(HWIO_REO_R1_SM_STATES_IX_2_ADDR(x), mask, val, HWIO_REO_R1_SM_STATES_IX_2_IN(x)); \
  6987. HWIO_INTFREE();\
  6988. } while (0)
  6989. #define HWIO_REO_R1_SM_STATES_IX_2_SM_STATE_BMSK 0xffffffff
  6990. #define HWIO_REO_R1_SM_STATES_IX_2_SM_STATE_SHFT 0x0
  6991. //// Register REO_R1_SM_STATES_IX_3 ////
  6992. #define HWIO_REO_R1_SM_STATES_IX_3_ADDR(x) (x+0x00002070)
  6993. #define HWIO_REO_R1_SM_STATES_IX_3_PHYS(x) (x+0x00002070)
  6994. #define HWIO_REO_R1_SM_STATES_IX_3_RMSK 0xffffffff
  6995. #define HWIO_REO_R1_SM_STATES_IX_3_SHFT 0
  6996. #define HWIO_REO_R1_SM_STATES_IX_3_IN(x) \
  6997. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_3_ADDR(x), HWIO_REO_R1_SM_STATES_IX_3_RMSK)
  6998. #define HWIO_REO_R1_SM_STATES_IX_3_INM(x, mask) \
  6999. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_3_ADDR(x), mask)
  7000. #define HWIO_REO_R1_SM_STATES_IX_3_OUT(x, val) \
  7001. out_dword( HWIO_REO_R1_SM_STATES_IX_3_ADDR(x), val)
  7002. #define HWIO_REO_R1_SM_STATES_IX_3_OUTM(x, mask, val) \
  7003. do {\
  7004. HWIO_INTLOCK(); \
  7005. out_dword_masked_ns(HWIO_REO_R1_SM_STATES_IX_3_ADDR(x), mask, val, HWIO_REO_R1_SM_STATES_IX_3_IN(x)); \
  7006. HWIO_INTFREE();\
  7007. } while (0)
  7008. #define HWIO_REO_R1_SM_STATES_IX_3_SM_STATE_BMSK 0xffffffff
  7009. #define HWIO_REO_R1_SM_STATES_IX_3_SM_STATE_SHFT 0x0
  7010. //// Register REO_R1_SM_STATES_IX_4 ////
  7011. #define HWIO_REO_R1_SM_STATES_IX_4_ADDR(x) (x+0x00002074)
  7012. #define HWIO_REO_R1_SM_STATES_IX_4_PHYS(x) (x+0x00002074)
  7013. #define HWIO_REO_R1_SM_STATES_IX_4_RMSK 0xffffffff
  7014. #define HWIO_REO_R1_SM_STATES_IX_4_SHFT 0
  7015. #define HWIO_REO_R1_SM_STATES_IX_4_IN(x) \
  7016. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_4_ADDR(x), HWIO_REO_R1_SM_STATES_IX_4_RMSK)
  7017. #define HWIO_REO_R1_SM_STATES_IX_4_INM(x, mask) \
  7018. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_4_ADDR(x), mask)
  7019. #define HWIO_REO_R1_SM_STATES_IX_4_OUT(x, val) \
  7020. out_dword( HWIO_REO_R1_SM_STATES_IX_4_ADDR(x), val)
  7021. #define HWIO_REO_R1_SM_STATES_IX_4_OUTM(x, mask, val) \
  7022. do {\
  7023. HWIO_INTLOCK(); \
  7024. out_dword_masked_ns(HWIO_REO_R1_SM_STATES_IX_4_ADDR(x), mask, val, HWIO_REO_R1_SM_STATES_IX_4_IN(x)); \
  7025. HWIO_INTFREE();\
  7026. } while (0)
  7027. #define HWIO_REO_R1_SM_STATES_IX_4_SM_STATE_BMSK 0xffffffff
  7028. #define HWIO_REO_R1_SM_STATES_IX_4_SM_STATE_SHFT 0x0
  7029. //// Register REO_R1_SM_STATES_IX_5 ////
  7030. #define HWIO_REO_R1_SM_STATES_IX_5_ADDR(x) (x+0x00002078)
  7031. #define HWIO_REO_R1_SM_STATES_IX_5_PHYS(x) (x+0x00002078)
  7032. #define HWIO_REO_R1_SM_STATES_IX_5_RMSK 0xffffffff
  7033. #define HWIO_REO_R1_SM_STATES_IX_5_SHFT 0
  7034. #define HWIO_REO_R1_SM_STATES_IX_5_IN(x) \
  7035. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_5_ADDR(x), HWIO_REO_R1_SM_STATES_IX_5_RMSK)
  7036. #define HWIO_REO_R1_SM_STATES_IX_5_INM(x, mask) \
  7037. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_5_ADDR(x), mask)
  7038. #define HWIO_REO_R1_SM_STATES_IX_5_OUT(x, val) \
  7039. out_dword( HWIO_REO_R1_SM_STATES_IX_5_ADDR(x), val)
  7040. #define HWIO_REO_R1_SM_STATES_IX_5_OUTM(x, mask, val) \
  7041. do {\
  7042. HWIO_INTLOCK(); \
  7043. out_dword_masked_ns(HWIO_REO_R1_SM_STATES_IX_5_ADDR(x), mask, val, HWIO_REO_R1_SM_STATES_IX_5_IN(x)); \
  7044. HWIO_INTFREE();\
  7045. } while (0)
  7046. #define HWIO_REO_R1_SM_STATES_IX_5_SM_STATE_BMSK 0xffffffff
  7047. #define HWIO_REO_R1_SM_STATES_IX_5_SM_STATE_SHFT 0x0
  7048. //// Register REO_R1_SM_STATES_IX_6 ////
  7049. #define HWIO_REO_R1_SM_STATES_IX_6_ADDR(x) (x+0x0000207c)
  7050. #define HWIO_REO_R1_SM_STATES_IX_6_PHYS(x) (x+0x0000207c)
  7051. #define HWIO_REO_R1_SM_STATES_IX_6_RMSK 0xffffffff
  7052. #define HWIO_REO_R1_SM_STATES_IX_6_SHFT 0
  7053. #define HWIO_REO_R1_SM_STATES_IX_6_IN(x) \
  7054. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_6_ADDR(x), HWIO_REO_R1_SM_STATES_IX_6_RMSK)
  7055. #define HWIO_REO_R1_SM_STATES_IX_6_INM(x, mask) \
  7056. in_dword_masked ( HWIO_REO_R1_SM_STATES_IX_6_ADDR(x), mask)
  7057. #define HWIO_REO_R1_SM_STATES_IX_6_OUT(x, val) \
  7058. out_dword( HWIO_REO_R1_SM_STATES_IX_6_ADDR(x), val)
  7059. #define HWIO_REO_R1_SM_STATES_IX_6_OUTM(x, mask, val) \
  7060. do {\
  7061. HWIO_INTLOCK(); \
  7062. out_dword_masked_ns(HWIO_REO_R1_SM_STATES_IX_6_ADDR(x), mask, val, HWIO_REO_R1_SM_STATES_IX_6_IN(x)); \
  7063. HWIO_INTFREE();\
  7064. } while (0)
  7065. #define HWIO_REO_R1_SM_STATES_IX_6_SM_STATE_BMSK 0xffffffff
  7066. #define HWIO_REO_R1_SM_STATES_IX_6_SM_STATE_SHFT 0x0
  7067. //// Register REO_R1_IDLE_STATES_IX_0 ////
  7068. #define HWIO_REO_R1_IDLE_STATES_IX_0_ADDR(x) (x+0x00002080)
  7069. #define HWIO_REO_R1_IDLE_STATES_IX_0_PHYS(x) (x+0x00002080)
  7070. #define HWIO_REO_R1_IDLE_STATES_IX_0_RMSK 0xffffffff
  7071. #define HWIO_REO_R1_IDLE_STATES_IX_0_SHFT 0
  7072. #define HWIO_REO_R1_IDLE_STATES_IX_0_IN(x) \
  7073. in_dword_masked ( HWIO_REO_R1_IDLE_STATES_IX_0_ADDR(x), HWIO_REO_R1_IDLE_STATES_IX_0_RMSK)
  7074. #define HWIO_REO_R1_IDLE_STATES_IX_0_INM(x, mask) \
  7075. in_dword_masked ( HWIO_REO_R1_IDLE_STATES_IX_0_ADDR(x), mask)
  7076. #define HWIO_REO_R1_IDLE_STATES_IX_0_OUT(x, val) \
  7077. out_dword( HWIO_REO_R1_IDLE_STATES_IX_0_ADDR(x), val)
  7078. #define HWIO_REO_R1_IDLE_STATES_IX_0_OUTM(x, mask, val) \
  7079. do {\
  7080. HWIO_INTLOCK(); \
  7081. out_dword_masked_ns(HWIO_REO_R1_IDLE_STATES_IX_0_ADDR(x), mask, val, HWIO_REO_R1_IDLE_STATES_IX_0_IN(x)); \
  7082. HWIO_INTFREE();\
  7083. } while (0)
  7084. #define HWIO_REO_R1_IDLE_STATES_IX_0_IDLE_STATE_BMSK 0xffffffff
  7085. #define HWIO_REO_R1_IDLE_STATES_IX_0_IDLE_STATE_SHFT 0x0
  7086. //// Register REO_R1_INVALID_APB_ACCESS ////
  7087. #define HWIO_REO_R1_INVALID_APB_ACCESS_ADDR(x) (x+0x00002084)
  7088. #define HWIO_REO_R1_INVALID_APB_ACCESS_PHYS(x) (x+0x00002084)
  7089. #define HWIO_REO_R1_INVALID_APB_ACCESS_RMSK 0x0007ffff
  7090. #define HWIO_REO_R1_INVALID_APB_ACCESS_SHFT 0
  7091. #define HWIO_REO_R1_INVALID_APB_ACCESS_IN(x) \
  7092. in_dword_masked ( HWIO_REO_R1_INVALID_APB_ACCESS_ADDR(x), HWIO_REO_R1_INVALID_APB_ACCESS_RMSK)
  7093. #define HWIO_REO_R1_INVALID_APB_ACCESS_INM(x, mask) \
  7094. in_dword_masked ( HWIO_REO_R1_INVALID_APB_ACCESS_ADDR(x), mask)
  7095. #define HWIO_REO_R1_INVALID_APB_ACCESS_OUT(x, val) \
  7096. out_dword( HWIO_REO_R1_INVALID_APB_ACCESS_ADDR(x), val)
  7097. #define HWIO_REO_R1_INVALID_APB_ACCESS_OUTM(x, mask, val) \
  7098. do {\
  7099. HWIO_INTLOCK(); \
  7100. out_dword_masked_ns(HWIO_REO_R1_INVALID_APB_ACCESS_ADDR(x), mask, val, HWIO_REO_R1_INVALID_APB_ACCESS_IN(x)); \
  7101. HWIO_INTFREE();\
  7102. } while (0)
  7103. #define HWIO_REO_R1_INVALID_APB_ACCESS_ERR_TYPE_BMSK 0x00060000
  7104. #define HWIO_REO_R1_INVALID_APB_ACCESS_ERR_TYPE_SHFT 0x11
  7105. #define HWIO_REO_R1_INVALID_APB_ACCESS_ERR_ADDR_BMSK 0x0001ffff
  7106. #define HWIO_REO_R1_INVALID_APB_ACCESS_ERR_ADDR_SHFT 0x0
  7107. //// Register REO_R2_RXDMA2REO0_RING_HP ////
  7108. #define HWIO_REO_R2_RXDMA2REO0_RING_HP_ADDR(x) (x+0x00003000)
  7109. #define HWIO_REO_R2_RXDMA2REO0_RING_HP_PHYS(x) (x+0x00003000)
  7110. #define HWIO_REO_R2_RXDMA2REO0_RING_HP_RMSK 0x0000ffff
  7111. #define HWIO_REO_R2_RXDMA2REO0_RING_HP_SHFT 0
  7112. #define HWIO_REO_R2_RXDMA2REO0_RING_HP_IN(x) \
  7113. in_dword_masked ( HWIO_REO_R2_RXDMA2REO0_RING_HP_ADDR(x), HWIO_REO_R2_RXDMA2REO0_RING_HP_RMSK)
  7114. #define HWIO_REO_R2_RXDMA2REO0_RING_HP_INM(x, mask) \
  7115. in_dword_masked ( HWIO_REO_R2_RXDMA2REO0_RING_HP_ADDR(x), mask)
  7116. #define HWIO_REO_R2_RXDMA2REO0_RING_HP_OUT(x, val) \
  7117. out_dword( HWIO_REO_R2_RXDMA2REO0_RING_HP_ADDR(x), val)
  7118. #define HWIO_REO_R2_RXDMA2REO0_RING_HP_OUTM(x, mask, val) \
  7119. do {\
  7120. HWIO_INTLOCK(); \
  7121. out_dword_masked_ns(HWIO_REO_R2_RXDMA2REO0_RING_HP_ADDR(x), mask, val, HWIO_REO_R2_RXDMA2REO0_RING_HP_IN(x)); \
  7122. HWIO_INTFREE();\
  7123. } while (0)
  7124. #define HWIO_REO_R2_RXDMA2REO0_RING_HP_HEAD_PTR_BMSK 0x0000ffff
  7125. #define HWIO_REO_R2_RXDMA2REO0_RING_HP_HEAD_PTR_SHFT 0x0
  7126. //// Register REO_R2_RXDMA2REO0_RING_TP ////
  7127. #define HWIO_REO_R2_RXDMA2REO0_RING_TP_ADDR(x) (x+0x00003004)
  7128. #define HWIO_REO_R2_RXDMA2REO0_RING_TP_PHYS(x) (x+0x00003004)
  7129. #define HWIO_REO_R2_RXDMA2REO0_RING_TP_RMSK 0x0000ffff
  7130. #define HWIO_REO_R2_RXDMA2REO0_RING_TP_SHFT 0
  7131. #define HWIO_REO_R2_RXDMA2REO0_RING_TP_IN(x) \
  7132. in_dword_masked ( HWIO_REO_R2_RXDMA2REO0_RING_TP_ADDR(x), HWIO_REO_R2_RXDMA2REO0_RING_TP_RMSK)
  7133. #define HWIO_REO_R2_RXDMA2REO0_RING_TP_INM(x, mask) \
  7134. in_dword_masked ( HWIO_REO_R2_RXDMA2REO0_RING_TP_ADDR(x), mask)
  7135. #define HWIO_REO_R2_RXDMA2REO0_RING_TP_OUT(x, val) \
  7136. out_dword( HWIO_REO_R2_RXDMA2REO0_RING_TP_ADDR(x), val)
  7137. #define HWIO_REO_R2_RXDMA2REO0_RING_TP_OUTM(x, mask, val) \
  7138. do {\
  7139. HWIO_INTLOCK(); \
  7140. out_dword_masked_ns(HWIO_REO_R2_RXDMA2REO0_RING_TP_ADDR(x), mask, val, HWIO_REO_R2_RXDMA2REO0_RING_TP_IN(x)); \
  7141. HWIO_INTFREE();\
  7142. } while (0)
  7143. #define HWIO_REO_R2_RXDMA2REO0_RING_TP_TAIL_PTR_BMSK 0x0000ffff
  7144. #define HWIO_REO_R2_RXDMA2REO0_RING_TP_TAIL_PTR_SHFT 0x0
  7145. //// Register REO_R2_WBM2REO_LINK_RING_HP ////
  7146. #define HWIO_REO_R2_WBM2REO_LINK_RING_HP_ADDR(x) (x+0x00003008)
  7147. #define HWIO_REO_R2_WBM2REO_LINK_RING_HP_PHYS(x) (x+0x00003008)
  7148. #define HWIO_REO_R2_WBM2REO_LINK_RING_HP_RMSK 0x0000ffff
  7149. #define HWIO_REO_R2_WBM2REO_LINK_RING_HP_SHFT 0
  7150. #define HWIO_REO_R2_WBM2REO_LINK_RING_HP_IN(x) \
  7151. in_dword_masked ( HWIO_REO_R2_WBM2REO_LINK_RING_HP_ADDR(x), HWIO_REO_R2_WBM2REO_LINK_RING_HP_RMSK)
  7152. #define HWIO_REO_R2_WBM2REO_LINK_RING_HP_INM(x, mask) \
  7153. in_dword_masked ( HWIO_REO_R2_WBM2REO_LINK_RING_HP_ADDR(x), mask)
  7154. #define HWIO_REO_R2_WBM2REO_LINK_RING_HP_OUT(x, val) \
  7155. out_dword( HWIO_REO_R2_WBM2REO_LINK_RING_HP_ADDR(x), val)
  7156. #define HWIO_REO_R2_WBM2REO_LINK_RING_HP_OUTM(x, mask, val) \
  7157. do {\
  7158. HWIO_INTLOCK(); \
  7159. out_dword_masked_ns(HWIO_REO_R2_WBM2REO_LINK_RING_HP_ADDR(x), mask, val, HWIO_REO_R2_WBM2REO_LINK_RING_HP_IN(x)); \
  7160. HWIO_INTFREE();\
  7161. } while (0)
  7162. #define HWIO_REO_R2_WBM2REO_LINK_RING_HP_HEAD_PTR_BMSK 0x0000ffff
  7163. #define HWIO_REO_R2_WBM2REO_LINK_RING_HP_HEAD_PTR_SHFT 0x0
  7164. //// Register REO_R2_WBM2REO_LINK_RING_TP ////
  7165. #define HWIO_REO_R2_WBM2REO_LINK_RING_TP_ADDR(x) (x+0x0000300c)
  7166. #define HWIO_REO_R2_WBM2REO_LINK_RING_TP_PHYS(x) (x+0x0000300c)
  7167. #define HWIO_REO_R2_WBM2REO_LINK_RING_TP_RMSK 0x0000ffff
  7168. #define HWIO_REO_R2_WBM2REO_LINK_RING_TP_SHFT 0
  7169. #define HWIO_REO_R2_WBM2REO_LINK_RING_TP_IN(x) \
  7170. in_dword_masked ( HWIO_REO_R2_WBM2REO_LINK_RING_TP_ADDR(x), HWIO_REO_R2_WBM2REO_LINK_RING_TP_RMSK)
  7171. #define HWIO_REO_R2_WBM2REO_LINK_RING_TP_INM(x, mask) \
  7172. in_dword_masked ( HWIO_REO_R2_WBM2REO_LINK_RING_TP_ADDR(x), mask)
  7173. #define HWIO_REO_R2_WBM2REO_LINK_RING_TP_OUT(x, val) \
  7174. out_dword( HWIO_REO_R2_WBM2REO_LINK_RING_TP_ADDR(x), val)
  7175. #define HWIO_REO_R2_WBM2REO_LINK_RING_TP_OUTM(x, mask, val) \
  7176. do {\
  7177. HWIO_INTLOCK(); \
  7178. out_dword_masked_ns(HWIO_REO_R2_WBM2REO_LINK_RING_TP_ADDR(x), mask, val, HWIO_REO_R2_WBM2REO_LINK_RING_TP_IN(x)); \
  7179. HWIO_INTFREE();\
  7180. } while (0)
  7181. #define HWIO_REO_R2_WBM2REO_LINK_RING_TP_TAIL_PTR_BMSK 0x0000ffff
  7182. #define HWIO_REO_R2_WBM2REO_LINK_RING_TP_TAIL_PTR_SHFT 0x0
  7183. //// Register REO_R2_REO_CMD_RING_HP ////
  7184. #define HWIO_REO_R2_REO_CMD_RING_HP_ADDR(x) (x+0x00003010)
  7185. #define HWIO_REO_R2_REO_CMD_RING_HP_PHYS(x) (x+0x00003010)
  7186. #define HWIO_REO_R2_REO_CMD_RING_HP_RMSK 0x0000ffff
  7187. #define HWIO_REO_R2_REO_CMD_RING_HP_SHFT 0
  7188. #define HWIO_REO_R2_REO_CMD_RING_HP_IN(x) \
  7189. in_dword_masked ( HWIO_REO_R2_REO_CMD_RING_HP_ADDR(x), HWIO_REO_R2_REO_CMD_RING_HP_RMSK)
  7190. #define HWIO_REO_R2_REO_CMD_RING_HP_INM(x, mask) \
  7191. in_dword_masked ( HWIO_REO_R2_REO_CMD_RING_HP_ADDR(x), mask)
  7192. #define HWIO_REO_R2_REO_CMD_RING_HP_OUT(x, val) \
  7193. out_dword( HWIO_REO_R2_REO_CMD_RING_HP_ADDR(x), val)
  7194. #define HWIO_REO_R2_REO_CMD_RING_HP_OUTM(x, mask, val) \
  7195. do {\
  7196. HWIO_INTLOCK(); \
  7197. out_dword_masked_ns(HWIO_REO_R2_REO_CMD_RING_HP_ADDR(x), mask, val, HWIO_REO_R2_REO_CMD_RING_HP_IN(x)); \
  7198. HWIO_INTFREE();\
  7199. } while (0)
  7200. #define HWIO_REO_R2_REO_CMD_RING_HP_HEAD_PTR_BMSK 0x0000ffff
  7201. #define HWIO_REO_R2_REO_CMD_RING_HP_HEAD_PTR_SHFT 0x0
  7202. //// Register REO_R2_REO_CMD_RING_TP ////
  7203. #define HWIO_REO_R2_REO_CMD_RING_TP_ADDR(x) (x+0x00003014)
  7204. #define HWIO_REO_R2_REO_CMD_RING_TP_PHYS(x) (x+0x00003014)
  7205. #define HWIO_REO_R2_REO_CMD_RING_TP_RMSK 0x0000ffff
  7206. #define HWIO_REO_R2_REO_CMD_RING_TP_SHFT 0
  7207. #define HWIO_REO_R2_REO_CMD_RING_TP_IN(x) \
  7208. in_dword_masked ( HWIO_REO_R2_REO_CMD_RING_TP_ADDR(x), HWIO_REO_R2_REO_CMD_RING_TP_RMSK)
  7209. #define HWIO_REO_R2_REO_CMD_RING_TP_INM(x, mask) \
  7210. in_dword_masked ( HWIO_REO_R2_REO_CMD_RING_TP_ADDR(x), mask)
  7211. #define HWIO_REO_R2_REO_CMD_RING_TP_OUT(x, val) \
  7212. out_dword( HWIO_REO_R2_REO_CMD_RING_TP_ADDR(x), val)
  7213. #define HWIO_REO_R2_REO_CMD_RING_TP_OUTM(x, mask, val) \
  7214. do {\
  7215. HWIO_INTLOCK(); \
  7216. out_dword_masked_ns(HWIO_REO_R2_REO_CMD_RING_TP_ADDR(x), mask, val, HWIO_REO_R2_REO_CMD_RING_TP_IN(x)); \
  7217. HWIO_INTFREE();\
  7218. } while (0)
  7219. #define HWIO_REO_R2_REO_CMD_RING_TP_TAIL_PTR_BMSK 0x0000ffff
  7220. #define HWIO_REO_R2_REO_CMD_RING_TP_TAIL_PTR_SHFT 0x0
  7221. //// Register REO_R2_SW2REO_RING_HP ////
  7222. #define HWIO_REO_R2_SW2REO_RING_HP_ADDR(x) (x+0x00003018)
  7223. #define HWIO_REO_R2_SW2REO_RING_HP_PHYS(x) (x+0x00003018)
  7224. #define HWIO_REO_R2_SW2REO_RING_HP_RMSK 0x0000ffff
  7225. #define HWIO_REO_R2_SW2REO_RING_HP_SHFT 0
  7226. #define HWIO_REO_R2_SW2REO_RING_HP_IN(x) \
  7227. in_dword_masked ( HWIO_REO_R2_SW2REO_RING_HP_ADDR(x), HWIO_REO_R2_SW2REO_RING_HP_RMSK)
  7228. #define HWIO_REO_R2_SW2REO_RING_HP_INM(x, mask) \
  7229. in_dword_masked ( HWIO_REO_R2_SW2REO_RING_HP_ADDR(x), mask)
  7230. #define HWIO_REO_R2_SW2REO_RING_HP_OUT(x, val) \
  7231. out_dword( HWIO_REO_R2_SW2REO_RING_HP_ADDR(x), val)
  7232. #define HWIO_REO_R2_SW2REO_RING_HP_OUTM(x, mask, val) \
  7233. do {\
  7234. HWIO_INTLOCK(); \
  7235. out_dword_masked_ns(HWIO_REO_R2_SW2REO_RING_HP_ADDR(x), mask, val, HWIO_REO_R2_SW2REO_RING_HP_IN(x)); \
  7236. HWIO_INTFREE();\
  7237. } while (0)
  7238. #define HWIO_REO_R2_SW2REO_RING_HP_HEAD_PTR_BMSK 0x0000ffff
  7239. #define HWIO_REO_R2_SW2REO_RING_HP_HEAD_PTR_SHFT 0x0
  7240. //// Register REO_R2_SW2REO_RING_TP ////
  7241. #define HWIO_REO_R2_SW2REO_RING_TP_ADDR(x) (x+0x0000301c)
  7242. #define HWIO_REO_R2_SW2REO_RING_TP_PHYS(x) (x+0x0000301c)
  7243. #define HWIO_REO_R2_SW2REO_RING_TP_RMSK 0x0000ffff
  7244. #define HWIO_REO_R2_SW2REO_RING_TP_SHFT 0
  7245. #define HWIO_REO_R2_SW2REO_RING_TP_IN(x) \
  7246. in_dword_masked ( HWIO_REO_R2_SW2REO_RING_TP_ADDR(x), HWIO_REO_R2_SW2REO_RING_TP_RMSK)
  7247. #define HWIO_REO_R2_SW2REO_RING_TP_INM(x, mask) \
  7248. in_dword_masked ( HWIO_REO_R2_SW2REO_RING_TP_ADDR(x), mask)
  7249. #define HWIO_REO_R2_SW2REO_RING_TP_OUT(x, val) \
  7250. out_dword( HWIO_REO_R2_SW2REO_RING_TP_ADDR(x), val)
  7251. #define HWIO_REO_R2_SW2REO_RING_TP_OUTM(x, mask, val) \
  7252. do {\
  7253. HWIO_INTLOCK(); \
  7254. out_dword_masked_ns(HWIO_REO_R2_SW2REO_RING_TP_ADDR(x), mask, val, HWIO_REO_R2_SW2REO_RING_TP_IN(x)); \
  7255. HWIO_INTFREE();\
  7256. } while (0)
  7257. #define HWIO_REO_R2_SW2REO_RING_TP_TAIL_PTR_BMSK 0x0000ffff
  7258. #define HWIO_REO_R2_SW2REO_RING_TP_TAIL_PTR_SHFT 0x0
  7259. //// Register REO_R2_SW2REO1_RING_HP ////
  7260. #define HWIO_REO_R2_SW2REO1_RING_HP_ADDR(x) (x+0x00003020)
  7261. #define HWIO_REO_R2_SW2REO1_RING_HP_PHYS(x) (x+0x00003020)
  7262. #define HWIO_REO_R2_SW2REO1_RING_HP_RMSK 0x0000ffff
  7263. #define HWIO_REO_R2_SW2REO1_RING_HP_SHFT 0
  7264. #define HWIO_REO_R2_SW2REO1_RING_HP_IN(x) \
  7265. in_dword_masked ( HWIO_REO_R2_SW2REO1_RING_HP_ADDR(x), HWIO_REO_R2_SW2REO1_RING_HP_RMSK)
  7266. #define HWIO_REO_R2_SW2REO1_RING_HP_INM(x, mask) \
  7267. in_dword_masked ( HWIO_REO_R2_SW2REO1_RING_HP_ADDR(x), mask)
  7268. #define HWIO_REO_R2_SW2REO1_RING_HP_OUT(x, val) \
  7269. out_dword( HWIO_REO_R2_SW2REO1_RING_HP_ADDR(x), val)
  7270. #define HWIO_REO_R2_SW2REO1_RING_HP_OUTM(x, mask, val) \
  7271. do {\
  7272. HWIO_INTLOCK(); \
  7273. out_dword_masked_ns(HWIO_REO_R2_SW2REO1_RING_HP_ADDR(x), mask, val, HWIO_REO_R2_SW2REO1_RING_HP_IN(x)); \
  7274. HWIO_INTFREE();\
  7275. } while (0)
  7276. #define HWIO_REO_R2_SW2REO1_RING_HP_HEAD_PTR_BMSK 0x0000ffff
  7277. #define HWIO_REO_R2_SW2REO1_RING_HP_HEAD_PTR_SHFT 0x0
  7278. //// Register REO_R2_SW2REO1_RING_TP ////
  7279. #define HWIO_REO_R2_SW2REO1_RING_TP_ADDR(x) (x+0x00003024)
  7280. #define HWIO_REO_R2_SW2REO1_RING_TP_PHYS(x) (x+0x00003024)
  7281. #define HWIO_REO_R2_SW2REO1_RING_TP_RMSK 0x0000ffff
  7282. #define HWIO_REO_R2_SW2REO1_RING_TP_SHFT 0
  7283. #define HWIO_REO_R2_SW2REO1_RING_TP_IN(x) \
  7284. in_dword_masked ( HWIO_REO_R2_SW2REO1_RING_TP_ADDR(x), HWIO_REO_R2_SW2REO1_RING_TP_RMSK)
  7285. #define HWIO_REO_R2_SW2REO1_RING_TP_INM(x, mask) \
  7286. in_dword_masked ( HWIO_REO_R2_SW2REO1_RING_TP_ADDR(x), mask)
  7287. #define HWIO_REO_R2_SW2REO1_RING_TP_OUT(x, val) \
  7288. out_dword( HWIO_REO_R2_SW2REO1_RING_TP_ADDR(x), val)
  7289. #define HWIO_REO_R2_SW2REO1_RING_TP_OUTM(x, mask, val) \
  7290. do {\
  7291. HWIO_INTLOCK(); \
  7292. out_dword_masked_ns(HWIO_REO_R2_SW2REO1_RING_TP_ADDR(x), mask, val, HWIO_REO_R2_SW2REO1_RING_TP_IN(x)); \
  7293. HWIO_INTFREE();\
  7294. } while (0)
  7295. #define HWIO_REO_R2_SW2REO1_RING_TP_TAIL_PTR_BMSK 0x0000ffff
  7296. #define HWIO_REO_R2_SW2REO1_RING_TP_TAIL_PTR_SHFT 0x0
  7297. //// Register REO_R2_REO2SW1_RING_HP ////
  7298. #define HWIO_REO_R2_REO2SW1_RING_HP_ADDR(x) (x+0x00003028)
  7299. #define HWIO_REO_R2_REO2SW1_RING_HP_PHYS(x) (x+0x00003028)
  7300. #define HWIO_REO_R2_REO2SW1_RING_HP_RMSK 0x000fffff
  7301. #define HWIO_REO_R2_REO2SW1_RING_HP_SHFT 0
  7302. #define HWIO_REO_R2_REO2SW1_RING_HP_IN(x) \
  7303. in_dword_masked ( HWIO_REO_R2_REO2SW1_RING_HP_ADDR(x), HWIO_REO_R2_REO2SW1_RING_HP_RMSK)
  7304. #define HWIO_REO_R2_REO2SW1_RING_HP_INM(x, mask) \
  7305. in_dword_masked ( HWIO_REO_R2_REO2SW1_RING_HP_ADDR(x), mask)
  7306. #define HWIO_REO_R2_REO2SW1_RING_HP_OUT(x, val) \
  7307. out_dword( HWIO_REO_R2_REO2SW1_RING_HP_ADDR(x), val)
  7308. #define HWIO_REO_R2_REO2SW1_RING_HP_OUTM(x, mask, val) \
  7309. do {\
  7310. HWIO_INTLOCK(); \
  7311. out_dword_masked_ns(HWIO_REO_R2_REO2SW1_RING_HP_ADDR(x), mask, val, HWIO_REO_R2_REO2SW1_RING_HP_IN(x)); \
  7312. HWIO_INTFREE();\
  7313. } while (0)
  7314. #define HWIO_REO_R2_REO2SW1_RING_HP_HEAD_PTR_BMSK 0x000fffff
  7315. #define HWIO_REO_R2_REO2SW1_RING_HP_HEAD_PTR_SHFT 0x0
  7316. //// Register REO_R2_REO2SW1_RING_TP ////
  7317. #define HWIO_REO_R2_REO2SW1_RING_TP_ADDR(x) (x+0x0000302c)
  7318. #define HWIO_REO_R2_REO2SW1_RING_TP_PHYS(x) (x+0x0000302c)
  7319. #define HWIO_REO_R2_REO2SW1_RING_TP_RMSK 0x000fffff
  7320. #define HWIO_REO_R2_REO2SW1_RING_TP_SHFT 0
  7321. #define HWIO_REO_R2_REO2SW1_RING_TP_IN(x) \
  7322. in_dword_masked ( HWIO_REO_R2_REO2SW1_RING_TP_ADDR(x), HWIO_REO_R2_REO2SW1_RING_TP_RMSK)
  7323. #define HWIO_REO_R2_REO2SW1_RING_TP_INM(x, mask) \
  7324. in_dword_masked ( HWIO_REO_R2_REO2SW1_RING_TP_ADDR(x), mask)
  7325. #define HWIO_REO_R2_REO2SW1_RING_TP_OUT(x, val) \
  7326. out_dword( HWIO_REO_R2_REO2SW1_RING_TP_ADDR(x), val)
  7327. #define HWIO_REO_R2_REO2SW1_RING_TP_OUTM(x, mask, val) \
  7328. do {\
  7329. HWIO_INTLOCK(); \
  7330. out_dword_masked_ns(HWIO_REO_R2_REO2SW1_RING_TP_ADDR(x), mask, val, HWIO_REO_R2_REO2SW1_RING_TP_IN(x)); \
  7331. HWIO_INTFREE();\
  7332. } while (0)
  7333. #define HWIO_REO_R2_REO2SW1_RING_TP_TAIL_PTR_BMSK 0x000fffff
  7334. #define HWIO_REO_R2_REO2SW1_RING_TP_TAIL_PTR_SHFT 0x0
  7335. //// Register REO_R2_REO2SW2_RING_HP ////
  7336. #define HWIO_REO_R2_REO2SW2_RING_HP_ADDR(x) (x+0x00003030)
  7337. #define HWIO_REO_R2_REO2SW2_RING_HP_PHYS(x) (x+0x00003030)
  7338. #define HWIO_REO_R2_REO2SW2_RING_HP_RMSK 0x000fffff
  7339. #define HWIO_REO_R2_REO2SW2_RING_HP_SHFT 0
  7340. #define HWIO_REO_R2_REO2SW2_RING_HP_IN(x) \
  7341. in_dword_masked ( HWIO_REO_R2_REO2SW2_RING_HP_ADDR(x), HWIO_REO_R2_REO2SW2_RING_HP_RMSK)
  7342. #define HWIO_REO_R2_REO2SW2_RING_HP_INM(x, mask) \
  7343. in_dword_masked ( HWIO_REO_R2_REO2SW2_RING_HP_ADDR(x), mask)
  7344. #define HWIO_REO_R2_REO2SW2_RING_HP_OUT(x, val) \
  7345. out_dword( HWIO_REO_R2_REO2SW2_RING_HP_ADDR(x), val)
  7346. #define HWIO_REO_R2_REO2SW2_RING_HP_OUTM(x, mask, val) \
  7347. do {\
  7348. HWIO_INTLOCK(); \
  7349. out_dword_masked_ns(HWIO_REO_R2_REO2SW2_RING_HP_ADDR(x), mask, val, HWIO_REO_R2_REO2SW2_RING_HP_IN(x)); \
  7350. HWIO_INTFREE();\
  7351. } while (0)
  7352. #define HWIO_REO_R2_REO2SW2_RING_HP_HEAD_PTR_BMSK 0x000fffff
  7353. #define HWIO_REO_R2_REO2SW2_RING_HP_HEAD_PTR_SHFT 0x0
  7354. //// Register REO_R2_REO2SW2_RING_TP ////
  7355. #define HWIO_REO_R2_REO2SW2_RING_TP_ADDR(x) (x+0x00003034)
  7356. #define HWIO_REO_R2_REO2SW2_RING_TP_PHYS(x) (x+0x00003034)
  7357. #define HWIO_REO_R2_REO2SW2_RING_TP_RMSK 0x000fffff
  7358. #define HWIO_REO_R2_REO2SW2_RING_TP_SHFT 0
  7359. #define HWIO_REO_R2_REO2SW2_RING_TP_IN(x) \
  7360. in_dword_masked ( HWIO_REO_R2_REO2SW2_RING_TP_ADDR(x), HWIO_REO_R2_REO2SW2_RING_TP_RMSK)
  7361. #define HWIO_REO_R2_REO2SW2_RING_TP_INM(x, mask) \
  7362. in_dword_masked ( HWIO_REO_R2_REO2SW2_RING_TP_ADDR(x), mask)
  7363. #define HWIO_REO_R2_REO2SW2_RING_TP_OUT(x, val) \
  7364. out_dword( HWIO_REO_R2_REO2SW2_RING_TP_ADDR(x), val)
  7365. #define HWIO_REO_R2_REO2SW2_RING_TP_OUTM(x, mask, val) \
  7366. do {\
  7367. HWIO_INTLOCK(); \
  7368. out_dword_masked_ns(HWIO_REO_R2_REO2SW2_RING_TP_ADDR(x), mask, val, HWIO_REO_R2_REO2SW2_RING_TP_IN(x)); \
  7369. HWIO_INTFREE();\
  7370. } while (0)
  7371. #define HWIO_REO_R2_REO2SW2_RING_TP_TAIL_PTR_BMSK 0x000fffff
  7372. #define HWIO_REO_R2_REO2SW2_RING_TP_TAIL_PTR_SHFT 0x0
  7373. //// Register REO_R2_REO2SW3_RING_HP ////
  7374. #define HWIO_REO_R2_REO2SW3_RING_HP_ADDR(x) (x+0x00003038)
  7375. #define HWIO_REO_R2_REO2SW3_RING_HP_PHYS(x) (x+0x00003038)
  7376. #define HWIO_REO_R2_REO2SW3_RING_HP_RMSK 0x000fffff
  7377. #define HWIO_REO_R2_REO2SW3_RING_HP_SHFT 0
  7378. #define HWIO_REO_R2_REO2SW3_RING_HP_IN(x) \
  7379. in_dword_masked ( HWIO_REO_R2_REO2SW3_RING_HP_ADDR(x), HWIO_REO_R2_REO2SW3_RING_HP_RMSK)
  7380. #define HWIO_REO_R2_REO2SW3_RING_HP_INM(x, mask) \
  7381. in_dword_masked ( HWIO_REO_R2_REO2SW3_RING_HP_ADDR(x), mask)
  7382. #define HWIO_REO_R2_REO2SW3_RING_HP_OUT(x, val) \
  7383. out_dword( HWIO_REO_R2_REO2SW3_RING_HP_ADDR(x), val)
  7384. #define HWIO_REO_R2_REO2SW3_RING_HP_OUTM(x, mask, val) \
  7385. do {\
  7386. HWIO_INTLOCK(); \
  7387. out_dword_masked_ns(HWIO_REO_R2_REO2SW3_RING_HP_ADDR(x), mask, val, HWIO_REO_R2_REO2SW3_RING_HP_IN(x)); \
  7388. HWIO_INTFREE();\
  7389. } while (0)
  7390. #define HWIO_REO_R2_REO2SW3_RING_HP_HEAD_PTR_BMSK 0x000fffff
  7391. #define HWIO_REO_R2_REO2SW3_RING_HP_HEAD_PTR_SHFT 0x0
  7392. //// Register REO_R2_REO2SW3_RING_TP ////
  7393. #define HWIO_REO_R2_REO2SW3_RING_TP_ADDR(x) (x+0x0000303c)
  7394. #define HWIO_REO_R2_REO2SW3_RING_TP_PHYS(x) (x+0x0000303c)
  7395. #define HWIO_REO_R2_REO2SW3_RING_TP_RMSK 0x000fffff
  7396. #define HWIO_REO_R2_REO2SW3_RING_TP_SHFT 0
  7397. #define HWIO_REO_R2_REO2SW3_RING_TP_IN(x) \
  7398. in_dword_masked ( HWIO_REO_R2_REO2SW3_RING_TP_ADDR(x), HWIO_REO_R2_REO2SW3_RING_TP_RMSK)
  7399. #define HWIO_REO_R2_REO2SW3_RING_TP_INM(x, mask) \
  7400. in_dword_masked ( HWIO_REO_R2_REO2SW3_RING_TP_ADDR(x), mask)
  7401. #define HWIO_REO_R2_REO2SW3_RING_TP_OUT(x, val) \
  7402. out_dword( HWIO_REO_R2_REO2SW3_RING_TP_ADDR(x), val)
  7403. #define HWIO_REO_R2_REO2SW3_RING_TP_OUTM(x, mask, val) \
  7404. do {\
  7405. HWIO_INTLOCK(); \
  7406. out_dword_masked_ns(HWIO_REO_R2_REO2SW3_RING_TP_ADDR(x), mask, val, HWIO_REO_R2_REO2SW3_RING_TP_IN(x)); \
  7407. HWIO_INTFREE();\
  7408. } while (0)
  7409. #define HWIO_REO_R2_REO2SW3_RING_TP_TAIL_PTR_BMSK 0x000fffff
  7410. #define HWIO_REO_R2_REO2SW3_RING_TP_TAIL_PTR_SHFT 0x0
  7411. //// Register REO_R2_REO2SW4_RING_HP ////
  7412. #define HWIO_REO_R2_REO2SW4_RING_HP_ADDR(x) (x+0x00003040)
  7413. #define HWIO_REO_R2_REO2SW4_RING_HP_PHYS(x) (x+0x00003040)
  7414. #define HWIO_REO_R2_REO2SW4_RING_HP_RMSK 0x000fffff
  7415. #define HWIO_REO_R2_REO2SW4_RING_HP_SHFT 0
  7416. #define HWIO_REO_R2_REO2SW4_RING_HP_IN(x) \
  7417. in_dword_masked ( HWIO_REO_R2_REO2SW4_RING_HP_ADDR(x), HWIO_REO_R2_REO2SW4_RING_HP_RMSK)
  7418. #define HWIO_REO_R2_REO2SW4_RING_HP_INM(x, mask) \
  7419. in_dword_masked ( HWIO_REO_R2_REO2SW4_RING_HP_ADDR(x), mask)
  7420. #define HWIO_REO_R2_REO2SW4_RING_HP_OUT(x, val) \
  7421. out_dword( HWIO_REO_R2_REO2SW4_RING_HP_ADDR(x), val)
  7422. #define HWIO_REO_R2_REO2SW4_RING_HP_OUTM(x, mask, val) \
  7423. do {\
  7424. HWIO_INTLOCK(); \
  7425. out_dword_masked_ns(HWIO_REO_R2_REO2SW4_RING_HP_ADDR(x), mask, val, HWIO_REO_R2_REO2SW4_RING_HP_IN(x)); \
  7426. HWIO_INTFREE();\
  7427. } while (0)
  7428. #define HWIO_REO_R2_REO2SW4_RING_HP_HEAD_PTR_BMSK 0x000fffff
  7429. #define HWIO_REO_R2_REO2SW4_RING_HP_HEAD_PTR_SHFT 0x0
  7430. //// Register REO_R2_REO2SW4_RING_TP ////
  7431. #define HWIO_REO_R2_REO2SW4_RING_TP_ADDR(x) (x+0x00003044)
  7432. #define HWIO_REO_R2_REO2SW4_RING_TP_PHYS(x) (x+0x00003044)
  7433. #define HWIO_REO_R2_REO2SW4_RING_TP_RMSK 0x000fffff
  7434. #define HWIO_REO_R2_REO2SW4_RING_TP_SHFT 0
  7435. #define HWIO_REO_R2_REO2SW4_RING_TP_IN(x) \
  7436. in_dword_masked ( HWIO_REO_R2_REO2SW4_RING_TP_ADDR(x), HWIO_REO_R2_REO2SW4_RING_TP_RMSK)
  7437. #define HWIO_REO_R2_REO2SW4_RING_TP_INM(x, mask) \
  7438. in_dword_masked ( HWIO_REO_R2_REO2SW4_RING_TP_ADDR(x), mask)
  7439. #define HWIO_REO_R2_REO2SW4_RING_TP_OUT(x, val) \
  7440. out_dword( HWIO_REO_R2_REO2SW4_RING_TP_ADDR(x), val)
  7441. #define HWIO_REO_R2_REO2SW4_RING_TP_OUTM(x, mask, val) \
  7442. do {\
  7443. HWIO_INTLOCK(); \
  7444. out_dword_masked_ns(HWIO_REO_R2_REO2SW4_RING_TP_ADDR(x), mask, val, HWIO_REO_R2_REO2SW4_RING_TP_IN(x)); \
  7445. HWIO_INTFREE();\
  7446. } while (0)
  7447. #define HWIO_REO_R2_REO2SW4_RING_TP_TAIL_PTR_BMSK 0x000fffff
  7448. #define HWIO_REO_R2_REO2SW4_RING_TP_TAIL_PTR_SHFT 0x0
  7449. //// Register REO_R2_REO2TCL_RING_HP ////
  7450. #define HWIO_REO_R2_REO2TCL_RING_HP_ADDR(x) (x+0x00003058)
  7451. #define HWIO_REO_R2_REO2TCL_RING_HP_PHYS(x) (x+0x00003058)
  7452. #define HWIO_REO_R2_REO2TCL_RING_HP_RMSK 0x000fffff
  7453. #define HWIO_REO_R2_REO2TCL_RING_HP_SHFT 0
  7454. #define HWIO_REO_R2_REO2TCL_RING_HP_IN(x) \
  7455. in_dword_masked ( HWIO_REO_R2_REO2TCL_RING_HP_ADDR(x), HWIO_REO_R2_REO2TCL_RING_HP_RMSK)
  7456. #define HWIO_REO_R2_REO2TCL_RING_HP_INM(x, mask) \
  7457. in_dword_masked ( HWIO_REO_R2_REO2TCL_RING_HP_ADDR(x), mask)
  7458. #define HWIO_REO_R2_REO2TCL_RING_HP_OUT(x, val) \
  7459. out_dword( HWIO_REO_R2_REO2TCL_RING_HP_ADDR(x), val)
  7460. #define HWIO_REO_R2_REO2TCL_RING_HP_OUTM(x, mask, val) \
  7461. do {\
  7462. HWIO_INTLOCK(); \
  7463. out_dword_masked_ns(HWIO_REO_R2_REO2TCL_RING_HP_ADDR(x), mask, val, HWIO_REO_R2_REO2TCL_RING_HP_IN(x)); \
  7464. HWIO_INTFREE();\
  7465. } while (0)
  7466. #define HWIO_REO_R2_REO2TCL_RING_HP_HEAD_PTR_BMSK 0x000fffff
  7467. #define HWIO_REO_R2_REO2TCL_RING_HP_HEAD_PTR_SHFT 0x0
  7468. //// Register REO_R2_REO2TCL_RING_TP ////
  7469. #define HWIO_REO_R2_REO2TCL_RING_TP_ADDR(x) (x+0x0000305c)
  7470. #define HWIO_REO_R2_REO2TCL_RING_TP_PHYS(x) (x+0x0000305c)
  7471. #define HWIO_REO_R2_REO2TCL_RING_TP_RMSK 0x000fffff
  7472. #define HWIO_REO_R2_REO2TCL_RING_TP_SHFT 0
  7473. #define HWIO_REO_R2_REO2TCL_RING_TP_IN(x) \
  7474. in_dword_masked ( HWIO_REO_R2_REO2TCL_RING_TP_ADDR(x), HWIO_REO_R2_REO2TCL_RING_TP_RMSK)
  7475. #define HWIO_REO_R2_REO2TCL_RING_TP_INM(x, mask) \
  7476. in_dword_masked ( HWIO_REO_R2_REO2TCL_RING_TP_ADDR(x), mask)
  7477. #define HWIO_REO_R2_REO2TCL_RING_TP_OUT(x, val) \
  7478. out_dword( HWIO_REO_R2_REO2TCL_RING_TP_ADDR(x), val)
  7479. #define HWIO_REO_R2_REO2TCL_RING_TP_OUTM(x, mask, val) \
  7480. do {\
  7481. HWIO_INTLOCK(); \
  7482. out_dword_masked_ns(HWIO_REO_R2_REO2TCL_RING_TP_ADDR(x), mask, val, HWIO_REO_R2_REO2TCL_RING_TP_IN(x)); \
  7483. HWIO_INTFREE();\
  7484. } while (0)
  7485. #define HWIO_REO_R2_REO2TCL_RING_TP_TAIL_PTR_BMSK 0x000fffff
  7486. #define HWIO_REO_R2_REO2TCL_RING_TP_TAIL_PTR_SHFT 0x0
  7487. //// Register REO_R2_REO2FW_RING_HP ////
  7488. #define HWIO_REO_R2_REO2FW_RING_HP_ADDR(x) (x+0x00003060)
  7489. #define HWIO_REO_R2_REO2FW_RING_HP_PHYS(x) (x+0x00003060)
  7490. #define HWIO_REO_R2_REO2FW_RING_HP_RMSK 0x000fffff
  7491. #define HWIO_REO_R2_REO2FW_RING_HP_SHFT 0
  7492. #define HWIO_REO_R2_REO2FW_RING_HP_IN(x) \
  7493. in_dword_masked ( HWIO_REO_R2_REO2FW_RING_HP_ADDR(x), HWIO_REO_R2_REO2FW_RING_HP_RMSK)
  7494. #define HWIO_REO_R2_REO2FW_RING_HP_INM(x, mask) \
  7495. in_dword_masked ( HWIO_REO_R2_REO2FW_RING_HP_ADDR(x), mask)
  7496. #define HWIO_REO_R2_REO2FW_RING_HP_OUT(x, val) \
  7497. out_dword( HWIO_REO_R2_REO2FW_RING_HP_ADDR(x), val)
  7498. #define HWIO_REO_R2_REO2FW_RING_HP_OUTM(x, mask, val) \
  7499. do {\
  7500. HWIO_INTLOCK(); \
  7501. out_dword_masked_ns(HWIO_REO_R2_REO2FW_RING_HP_ADDR(x), mask, val, HWIO_REO_R2_REO2FW_RING_HP_IN(x)); \
  7502. HWIO_INTFREE();\
  7503. } while (0)
  7504. #define HWIO_REO_R2_REO2FW_RING_HP_HEAD_PTR_BMSK 0x000fffff
  7505. #define HWIO_REO_R2_REO2FW_RING_HP_HEAD_PTR_SHFT 0x0
  7506. //// Register REO_R2_REO2FW_RING_TP ////
  7507. #define HWIO_REO_R2_REO2FW_RING_TP_ADDR(x) (x+0x00003064)
  7508. #define HWIO_REO_R2_REO2FW_RING_TP_PHYS(x) (x+0x00003064)
  7509. #define HWIO_REO_R2_REO2FW_RING_TP_RMSK 0x000fffff
  7510. #define HWIO_REO_R2_REO2FW_RING_TP_SHFT 0
  7511. #define HWIO_REO_R2_REO2FW_RING_TP_IN(x) \
  7512. in_dword_masked ( HWIO_REO_R2_REO2FW_RING_TP_ADDR(x), HWIO_REO_R2_REO2FW_RING_TP_RMSK)
  7513. #define HWIO_REO_R2_REO2FW_RING_TP_INM(x, mask) \
  7514. in_dword_masked ( HWIO_REO_R2_REO2FW_RING_TP_ADDR(x), mask)
  7515. #define HWIO_REO_R2_REO2FW_RING_TP_OUT(x, val) \
  7516. out_dword( HWIO_REO_R2_REO2FW_RING_TP_ADDR(x), val)
  7517. #define HWIO_REO_R2_REO2FW_RING_TP_OUTM(x, mask, val) \
  7518. do {\
  7519. HWIO_INTLOCK(); \
  7520. out_dword_masked_ns(HWIO_REO_R2_REO2FW_RING_TP_ADDR(x), mask, val, HWIO_REO_R2_REO2FW_RING_TP_IN(x)); \
  7521. HWIO_INTFREE();\
  7522. } while (0)
  7523. #define HWIO_REO_R2_REO2FW_RING_TP_TAIL_PTR_BMSK 0x000fffff
  7524. #define HWIO_REO_R2_REO2FW_RING_TP_TAIL_PTR_SHFT 0x0
  7525. //// Register REO_R2_REO_RELEASE_RING_HP ////
  7526. #define HWIO_REO_R2_REO_RELEASE_RING_HP_ADDR(x) (x+0x00003068)
  7527. #define HWIO_REO_R2_REO_RELEASE_RING_HP_PHYS(x) (x+0x00003068)
  7528. #define HWIO_REO_R2_REO_RELEASE_RING_HP_RMSK 0x0000ffff
  7529. #define HWIO_REO_R2_REO_RELEASE_RING_HP_SHFT 0
  7530. #define HWIO_REO_R2_REO_RELEASE_RING_HP_IN(x) \
  7531. in_dword_masked ( HWIO_REO_R2_REO_RELEASE_RING_HP_ADDR(x), HWIO_REO_R2_REO_RELEASE_RING_HP_RMSK)
  7532. #define HWIO_REO_R2_REO_RELEASE_RING_HP_INM(x, mask) \
  7533. in_dword_masked ( HWIO_REO_R2_REO_RELEASE_RING_HP_ADDR(x), mask)
  7534. #define HWIO_REO_R2_REO_RELEASE_RING_HP_OUT(x, val) \
  7535. out_dword( HWIO_REO_R2_REO_RELEASE_RING_HP_ADDR(x), val)
  7536. #define HWIO_REO_R2_REO_RELEASE_RING_HP_OUTM(x, mask, val) \
  7537. do {\
  7538. HWIO_INTLOCK(); \
  7539. out_dword_masked_ns(HWIO_REO_R2_REO_RELEASE_RING_HP_ADDR(x), mask, val, HWIO_REO_R2_REO_RELEASE_RING_HP_IN(x)); \
  7540. HWIO_INTFREE();\
  7541. } while (0)
  7542. #define HWIO_REO_R2_REO_RELEASE_RING_HP_HEAD_PTR_BMSK 0x0000ffff
  7543. #define HWIO_REO_R2_REO_RELEASE_RING_HP_HEAD_PTR_SHFT 0x0
  7544. //// Register REO_R2_REO_RELEASE_RING_TP ////
  7545. #define HWIO_REO_R2_REO_RELEASE_RING_TP_ADDR(x) (x+0x0000306c)
  7546. #define HWIO_REO_R2_REO_RELEASE_RING_TP_PHYS(x) (x+0x0000306c)
  7547. #define HWIO_REO_R2_REO_RELEASE_RING_TP_RMSK 0x0000ffff
  7548. #define HWIO_REO_R2_REO_RELEASE_RING_TP_SHFT 0
  7549. #define HWIO_REO_R2_REO_RELEASE_RING_TP_IN(x) \
  7550. in_dword_masked ( HWIO_REO_R2_REO_RELEASE_RING_TP_ADDR(x), HWIO_REO_R2_REO_RELEASE_RING_TP_RMSK)
  7551. #define HWIO_REO_R2_REO_RELEASE_RING_TP_INM(x, mask) \
  7552. in_dword_masked ( HWIO_REO_R2_REO_RELEASE_RING_TP_ADDR(x), mask)
  7553. #define HWIO_REO_R2_REO_RELEASE_RING_TP_OUT(x, val) \
  7554. out_dword( HWIO_REO_R2_REO_RELEASE_RING_TP_ADDR(x), val)
  7555. #define HWIO_REO_R2_REO_RELEASE_RING_TP_OUTM(x, mask, val) \
  7556. do {\
  7557. HWIO_INTLOCK(); \
  7558. out_dword_masked_ns(HWIO_REO_R2_REO_RELEASE_RING_TP_ADDR(x), mask, val, HWIO_REO_R2_REO_RELEASE_RING_TP_IN(x)); \
  7559. HWIO_INTFREE();\
  7560. } while (0)
  7561. #define HWIO_REO_R2_REO_RELEASE_RING_TP_TAIL_PTR_BMSK 0x0000ffff
  7562. #define HWIO_REO_R2_REO_RELEASE_RING_TP_TAIL_PTR_SHFT 0x0
  7563. //// Register REO_R2_REO_STATUS_RING_HP ////
  7564. #define HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(x) (x+0x00003070)
  7565. #define HWIO_REO_R2_REO_STATUS_RING_HP_PHYS(x) (x+0x00003070)
  7566. #define HWIO_REO_R2_REO_STATUS_RING_HP_RMSK 0x0000ffff
  7567. #define HWIO_REO_R2_REO_STATUS_RING_HP_SHFT 0
  7568. #define HWIO_REO_R2_REO_STATUS_RING_HP_IN(x) \
  7569. in_dword_masked ( HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(x), HWIO_REO_R2_REO_STATUS_RING_HP_RMSK)
  7570. #define HWIO_REO_R2_REO_STATUS_RING_HP_INM(x, mask) \
  7571. in_dword_masked ( HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(x), mask)
  7572. #define HWIO_REO_R2_REO_STATUS_RING_HP_OUT(x, val) \
  7573. out_dword( HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(x), val)
  7574. #define HWIO_REO_R2_REO_STATUS_RING_HP_OUTM(x, mask, val) \
  7575. do {\
  7576. HWIO_INTLOCK(); \
  7577. out_dword_masked_ns(HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(x), mask, val, HWIO_REO_R2_REO_STATUS_RING_HP_IN(x)); \
  7578. HWIO_INTFREE();\
  7579. } while (0)
  7580. #define HWIO_REO_R2_REO_STATUS_RING_HP_HEAD_PTR_BMSK 0x0000ffff
  7581. #define HWIO_REO_R2_REO_STATUS_RING_HP_HEAD_PTR_SHFT 0x0
  7582. //// Register REO_R2_REO_STATUS_RING_TP ////
  7583. #define HWIO_REO_R2_REO_STATUS_RING_TP_ADDR(x) (x+0x00003074)
  7584. #define HWIO_REO_R2_REO_STATUS_RING_TP_PHYS(x) (x+0x00003074)
  7585. #define HWIO_REO_R2_REO_STATUS_RING_TP_RMSK 0x0000ffff
  7586. #define HWIO_REO_R2_REO_STATUS_RING_TP_SHFT 0
  7587. #define HWIO_REO_R2_REO_STATUS_RING_TP_IN(x) \
  7588. in_dword_masked ( HWIO_REO_R2_REO_STATUS_RING_TP_ADDR(x), HWIO_REO_R2_REO_STATUS_RING_TP_RMSK)
  7589. #define HWIO_REO_R2_REO_STATUS_RING_TP_INM(x, mask) \
  7590. in_dword_masked ( HWIO_REO_R2_REO_STATUS_RING_TP_ADDR(x), mask)
  7591. #define HWIO_REO_R2_REO_STATUS_RING_TP_OUT(x, val) \
  7592. out_dword( HWIO_REO_R2_REO_STATUS_RING_TP_ADDR(x), val)
  7593. #define HWIO_REO_R2_REO_STATUS_RING_TP_OUTM(x, mask, val) \
  7594. do {\
  7595. HWIO_INTLOCK(); \
  7596. out_dword_masked_ns(HWIO_REO_R2_REO_STATUS_RING_TP_ADDR(x), mask, val, HWIO_REO_R2_REO_STATUS_RING_TP_IN(x)); \
  7597. HWIO_INTFREE();\
  7598. } while (0)
  7599. #define HWIO_REO_R2_REO_STATUS_RING_TP_TAIL_PTR_BMSK 0x0000ffff
  7600. #define HWIO_REO_R2_REO_STATUS_RING_TP_TAIL_PTR_SHFT 0x0
  7601. #endif